i915: Replace "hweight8(dev_priv->info.subslice_7eu[i]) != 1" with "!is_power_of_2...
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_atomic.c
CommitLineData
5ee67f1c
MR
1/*
2 * Copyright © 2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24/**
25 * DOC: atomic modeset support
26 *
27 * The functions here implement the state management and hardware programming
28 * dispatch required by the atomic modeset infrastructure.
29 * See intel_atomic_plane.c for the plane-specific atomic functionality.
30 */
31
32#include <drm/drmP.h>
33#include <drm/drm_atomic.h>
34#include <drm/drm_atomic_helper.h>
35#include <drm/drm_plane_helper.h>
36#include "intel_drv.h"
37
2545e4a6
MR
38/**
39 * intel_connector_atomic_get_property - fetch connector property value
40 * @connector: connector to fetch property for
41 * @state: state containing the property value
42 * @property: property to look up
43 * @val: pointer to write property value into
44 *
45 * The DRM core does not store shadow copies of properties for
46 * atomic-capable drivers. This entrypoint is used to fetch
47 * the current value of a driver-specific connector property.
48 */
49int
50intel_connector_atomic_get_property(struct drm_connector *connector,
51 const struct drm_connector_state *state,
52 struct drm_property *property,
53 uint64_t *val)
54{
55 int i;
56
57 /*
58 * TODO: We only have atomic modeset for planes at the moment, so the
59 * crtc/connector code isn't quite ready yet. Until it's ready,
60 * continue to look up all property values in the DRM's shadow copy
61 * in obj->properties->values[].
62 *
63 * When the crtc/connector state work matures, this function should
64 * be updated to read the values out of the state structure instead.
65 */
66 for (i = 0; i < connector->base.properties->count; i++) {
67 if (connector->base.properties->properties[i] == property) {
68 *val = connector->base.properties->values[i];
69 return 0;
70 }
71 }
72
73 return -EINVAL;
74}
1356837e
MR
75
76/*
77 * intel_crtc_duplicate_state - duplicate crtc state
78 * @crtc: drm crtc
79 *
80 * Allocates and returns a copy of the crtc state (both common and
81 * Intel-specific) for the specified crtc.
82 *
83 * Returns: The newly allocated crtc state, or NULL on failure.
84 */
85struct drm_crtc_state *
86intel_crtc_duplicate_state(struct drm_crtc *crtc)
87{
a91572f3 88 struct intel_crtc_state *crtc_state;
1356837e 89
f2a066f3 90 crtc_state = kmemdup(crtc->state, sizeof(*crtc_state), GFP_KERNEL);
f0c60574
ACO
91 if (!crtc_state)
92 return NULL;
93
94 __drm_atomic_helper_crtc_duplicate_state(crtc, &crtc_state->base);
95
bfd16b2a 96 crtc_state->update_pipe = false;
d21fbe87 97 crtc_state->disable_lp_wm = false;
bfd16b2a 98
a91572f3 99 return &crtc_state->base;
1356837e
MR
100}
101
102/**
103 * intel_crtc_destroy_state - destroy crtc state
104 * @crtc: drm crtc
105 *
106 * Destroys the crtc state (both common and Intel-specific) for the
107 * specified crtc.
108 */
109void
110intel_crtc_destroy_state(struct drm_crtc *crtc,
111 struct drm_crtc_state *state)
112{
113 drm_atomic_helper_crtc_destroy_state(crtc, state);
114}
d03c93d4
CK
115
116/**
117 * intel_atomic_setup_scalers() - setup scalers for crtc per staged requests
118 * @dev: DRM device
119 * @crtc: intel crtc
120 * @crtc_state: incoming crtc_state to validate and setup scalers
121 *
122 * This function sets up scalers based on staged scaling requests for
123 * a @crtc and its planes. It is called from crtc level check path. If request
124 * is a supportable request, it attaches scalers to requested planes and crtc.
125 *
126 * This function takes into account the current scaler(s) in use by any planes
127 * not being part of this atomic state
128 *
129 * Returns:
130 * 0 - scalers were setup succesfully
131 * error code - otherwise
132 */
133int intel_atomic_setup_scalers(struct drm_device *dev,
134 struct intel_crtc *intel_crtc,
135 struct intel_crtc_state *crtc_state)
136{
137 struct drm_plane *plane = NULL;
138 struct intel_plane *intel_plane;
139 struct intel_plane_state *plane_state = NULL;
e435d6e5
ML
140 struct intel_crtc_scaler_state *scaler_state =
141 &crtc_state->scaler_state;
142 struct drm_atomic_state *drm_state = crtc_state->base.state;
d03c93d4
CK
143 int num_scalers_need;
144 int i, j;
145
d03c93d4 146 num_scalers_need = hweight32(scaler_state->scaler_users);
d03c93d4
CK
147
148 /*
149 * High level flow:
150 * - staged scaler requests are already in scaler_state->scaler_users
151 * - check whether staged scaling requests can be supported
152 * - add planes using scalers that aren't in current transaction
153 * - assign scalers to requested users
154 * - as part of plane commit, scalers will be committed
155 * (i.e., either attached or detached) to respective planes in hw
156 * - as part of crtc_commit, scaler will be either attached or detached
157 * to crtc in hw
158 */
159
160 /* fail if required scalers > available scalers */
161 if (num_scalers_need > intel_crtc->num_scalers){
162 DRM_DEBUG_KMS("Too many scaling requests %d > %d\n",
163 num_scalers_need, intel_crtc->num_scalers);
164 return -EINVAL;
165 }
166
167 /* walkthrough scaler_users bits and start assigning scalers */
168 for (i = 0; i < sizeof(scaler_state->scaler_users) * 8; i++) {
169 int *scaler_id;
133b0d12
ML
170 const char *name;
171 int idx;
d03c93d4
CK
172
173 /* skip if scaler not required */
174 if (!(scaler_state->scaler_users & (1 << i)))
175 continue;
176
177 if (i == SKL_CRTC_INDEX) {
133b0d12
ML
178 name = "CRTC";
179 idx = intel_crtc->base.base.id;
180
d03c93d4
CK
181 /* panel fitter case: assign as a crtc scaler */
182 scaler_id = &scaler_state->scaler_id;
183 } else {
133b0d12 184 name = "PLANE";
133b0d12 185
d03c93d4
CK
186 /* plane scaler case: assign as a plane scaler */
187 /* find the plane that set the bit as scaler_user */
188 plane = drm_state->planes[i];
189
190 /*
191 * to enable/disable hq mode, add planes that are using scaler
192 * into this transaction
193 */
194 if (!plane) {
195 struct drm_plane_state *state;
196 plane = drm_plane_from_index(dev, i);
197 state = drm_atomic_get_plane_state(drm_state, plane);
198 if (IS_ERR(state)) {
199 DRM_DEBUG_KMS("Failed to add [PLANE:%d] to drm_state\n",
200 plane->base.id);
201 return PTR_ERR(state);
202 }
cf5a15be
ML
203
204 /*
205 * the plane is added after plane checks are run,
206 * but since this plane is unchanged just do the
207 * minimum required validation.
208 */
cf5a15be 209 crtc_state->base.planes_changed = true;
d03c93d4
CK
210 }
211
212 intel_plane = to_intel_plane(plane);
c07a2d11 213 idx = plane->base.id;
d03c93d4
CK
214
215 /* plane on different crtc cannot be a scaler user of this crtc */
216 if (WARN_ON(intel_plane->pipe != intel_crtc->pipe)) {
217 continue;
218 }
219
220 plane_state = to_intel_plane_state(drm_state->plane_states[i]);
221 scaler_id = &plane_state->scaler_id;
222 }
223
224 if (*scaler_id < 0) {
225 /* find a free scaler */
226 for (j = 0; j < intel_crtc->num_scalers; j++) {
227 if (!scaler_state->scalers[j].in_use) {
228 scaler_state->scalers[j].in_use = 1;
133b0d12 229 *scaler_id = j;
d03c93d4 230 DRM_DEBUG_KMS("Attached scaler id %u.%u to %s:%d\n",
133b0d12 231 intel_crtc->pipe, *scaler_id, name, idx);
d03c93d4
CK
232 break;
233 }
234 }
235 }
236
237 if (WARN_ON(*scaler_id < 0)) {
133b0d12 238 DRM_DEBUG_KMS("Cannot find scaler for %s:%d\n", name, idx);
d03c93d4
CK
239 continue;
240 }
241
242 /* set scaler mode */
243 if (num_scalers_need == 1 && intel_crtc->pipe != PIPE_C) {
244 /*
245 * when only 1 scaler is in use on either pipe A or B,
246 * scaler 0 operates in high quality (HQ) mode.
247 * In this case use scaler 0 to take advantage of HQ mode
248 */
249 *scaler_id = 0;
250 scaler_state->scalers[0].in_use = 1;
251 scaler_state->scalers[0].mode = PS_SCALER_MODE_HQ;
252 scaler_state->scalers[1].in_use = 0;
253 } else {
254 scaler_state->scalers[*scaler_id].mode = PS_SCALER_MODE_DYN;
255 }
256 }
257
258 return 0;
259}
de419ab6 260
f7217905 261static void
de419ab6
ML
262intel_atomic_duplicate_dpll_state(struct drm_i915_private *dev_priv,
263 struct intel_shared_dpll_config *shared_dpll)
264{
265 enum intel_dpll_id i;
266
267 /* Copy shared dpll state */
268 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
269 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
270
271 shared_dpll[i] = pll->config;
272 }
273}
274
275struct intel_shared_dpll_config *
276intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s)
277{
278 struct intel_atomic_state *state = to_intel_atomic_state(s);
279
280 WARN_ON(!drm_modeset_is_locked(&s->dev->mode_config.connection_mutex));
281
282 if (!state->dpll_set) {
283 state->dpll_set = true;
284
285 intel_atomic_duplicate_dpll_state(to_i915(s->dev),
286 state->shared_dpll);
287 }
288
289 return state->shared_dpll;
290}
291
292struct drm_atomic_state *
293intel_atomic_state_alloc(struct drm_device *dev)
294{
295 struct intel_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
296
297 if (!state || drm_atomic_state_init(dev, &state->base) < 0) {
298 kfree(state);
299 return NULL;
300 }
301
302 return &state->base;
303}
304
305void intel_atomic_state_clear(struct drm_atomic_state *s)
306{
307 struct intel_atomic_state *state = to_intel_atomic_state(s);
308 drm_atomic_state_default_clear(&state->base);
309 state->dpll_set = false;
310}
This page took 0.09199 seconds and 5 git commands to generate.