Merge branch 'chandan/prep-subpage-blocksize' into for-chris-4.6
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
6b383a7f 88static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 89
f1f644dc 90static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
18442d08 92static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 93 struct intel_crtc_state *pipe_config);
f1f644dc 94
eb1bfe80
JB
95static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
5b18e57c
DV
99static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
bfd16b2a
ML
117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 120static void intel_modeset_setup_hw_state(struct drm_device *dev);
a59fac67 121static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 122
79e53945 123typedef struct {
0206e353 124 int min, max;
79e53945
JB
125} intel_range_t;
126
127typedef struct {
0206e353
AJ
128 int dot_limit;
129 int p2_slow, p2_fast;
79e53945
JB
130} intel_p2_t;
131
d4906093
ML
132typedef struct intel_limit intel_limit_t;
133struct intel_limit {
0206e353
AJ
134 intel_range_t dot, vco, n, m, m1, m2, p, p1;
135 intel_p2_t p2;
d4906093 136};
79e53945 137
bfa7df01
VS
138/* returns HPLL frequency in kHz */
139static int valleyview_get_vco(struct drm_i915_private *dev_priv)
140{
141 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
142
143 /* Obtain SKU information */
144 mutex_lock(&dev_priv->sb_lock);
145 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
146 CCK_FUSE_HPLL_FREQ_MASK;
147 mutex_unlock(&dev_priv->sb_lock);
148
149 return vco_freq[hpll_freq] * 1000;
150}
151
152static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
153 const char *name, u32 reg)
154{
155 u32 val;
156 int divider;
157
158 if (dev_priv->hpll_freq == 0)
159 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
160
161 mutex_lock(&dev_priv->sb_lock);
162 val = vlv_cck_read(dev_priv, reg);
163 mutex_unlock(&dev_priv->sb_lock);
164
165 divider = val & CCK_FREQUENCY_VALUES;
166
167 WARN((val & CCK_FREQUENCY_STATUS) !=
168 (divider << CCK_FREQUENCY_STATUS_SHIFT),
169 "%s change in progress\n", name);
170
171 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
172}
173
d2acd215
DV
174int
175intel_pch_rawclk(struct drm_device *dev)
176{
177 struct drm_i915_private *dev_priv = dev->dev_private;
178
179 WARN_ON(!HAS_PCH_SPLIT(dev));
180
181 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
182}
183
79e50a4f
JN
184/* hrawclock is 1/4 the FSB frequency */
185int intel_hrawclk(struct drm_device *dev)
186{
187 struct drm_i915_private *dev_priv = dev->dev_private;
188 uint32_t clkcfg;
189
190 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 191 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
192 return 200;
193
194 clkcfg = I915_READ(CLKCFG);
195 switch (clkcfg & CLKCFG_FSB_MASK) {
196 case CLKCFG_FSB_400:
197 return 100;
198 case CLKCFG_FSB_533:
199 return 133;
200 case CLKCFG_FSB_667:
201 return 166;
202 case CLKCFG_FSB_800:
203 return 200;
204 case CLKCFG_FSB_1067:
205 return 266;
206 case CLKCFG_FSB_1333:
207 return 333;
208 /* these two are just a guess; one of them might be right */
209 case CLKCFG_FSB_1600:
210 case CLKCFG_FSB_1600_ALT:
211 return 400;
212 default:
213 return 133;
214 }
215}
216
bfa7df01
VS
217static void intel_update_czclk(struct drm_i915_private *dev_priv)
218{
666a4537 219 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
220 return;
221
222 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
223 CCK_CZ_CLOCK_CONTROL);
224
225 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
226}
227
021357ac
CW
228static inline u32 /* units of 100MHz */
229intel_fdi_link_freq(struct drm_device *dev)
230{
8b99e68c
CW
231 if (IS_GEN5(dev)) {
232 struct drm_i915_private *dev_priv = dev->dev_private;
233 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
234 } else
235 return 27;
021357ac
CW
236}
237
5d536e28 238static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 239 .dot = { .min = 25000, .max = 350000 },
9c333719 240 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 241 .n = { .min = 2, .max = 16 },
0206e353
AJ
242 .m = { .min = 96, .max = 140 },
243 .m1 = { .min = 18, .max = 26 },
244 .m2 = { .min = 6, .max = 16 },
245 .p = { .min = 4, .max = 128 },
246 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
247 .p2 = { .dot_limit = 165000,
248 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
249};
250
5d536e28
DV
251static const intel_limit_t intel_limits_i8xx_dvo = {
252 .dot = { .min = 25000, .max = 350000 },
9c333719 253 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 254 .n = { .min = 2, .max = 16 },
5d536e28
DV
255 .m = { .min = 96, .max = 140 },
256 .m1 = { .min = 18, .max = 26 },
257 .m2 = { .min = 6, .max = 16 },
258 .p = { .min = 4, .max = 128 },
259 .p1 = { .min = 2, .max = 33 },
260 .p2 = { .dot_limit = 165000,
261 .p2_slow = 4, .p2_fast = 4 },
262};
263
e4b36699 264static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 265 .dot = { .min = 25000, .max = 350000 },
9c333719 266 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 267 .n = { .min = 2, .max = 16 },
0206e353
AJ
268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 14, .p2_fast = 7 },
e4b36699 275};
273e27ca 276
e4b36699 277static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
278 .dot = { .min = 20000, .max = 400000 },
279 .vco = { .min = 1400000, .max = 2800000 },
280 .n = { .min = 1, .max = 6 },
281 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
282 .m1 = { .min = 8, .max = 18 },
283 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
284 .p = { .min = 5, .max = 80 },
285 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
286 .p2 = { .dot_limit = 200000,
287 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
288};
289
290static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
291 .dot = { .min = 20000, .max = 400000 },
292 .vco = { .min = 1400000, .max = 2800000 },
293 .n = { .min = 1, .max = 6 },
294 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
295 .m1 = { .min = 8, .max = 18 },
296 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
297 .p = { .min = 7, .max = 98 },
298 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
299 .p2 = { .dot_limit = 112000,
300 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
301};
302
273e27ca 303
e4b36699 304static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
305 .dot = { .min = 25000, .max = 270000 },
306 .vco = { .min = 1750000, .max = 3500000},
307 .n = { .min = 1, .max = 4 },
308 .m = { .min = 104, .max = 138 },
309 .m1 = { .min = 17, .max = 23 },
310 .m2 = { .min = 5, .max = 11 },
311 .p = { .min = 10, .max = 30 },
312 .p1 = { .min = 1, .max = 3},
313 .p2 = { .dot_limit = 270000,
314 .p2_slow = 10,
315 .p2_fast = 10
044c7c41 316 },
e4b36699
KP
317};
318
319static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
320 .dot = { .min = 22000, .max = 400000 },
321 .vco = { .min = 1750000, .max = 3500000},
322 .n = { .min = 1, .max = 4 },
323 .m = { .min = 104, .max = 138 },
324 .m1 = { .min = 16, .max = 23 },
325 .m2 = { .min = 5, .max = 11 },
326 .p = { .min = 5, .max = 80 },
327 .p1 = { .min = 1, .max = 8},
328 .p2 = { .dot_limit = 165000,
329 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
330};
331
332static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
333 .dot = { .min = 20000, .max = 115000 },
334 .vco = { .min = 1750000, .max = 3500000 },
335 .n = { .min = 1, .max = 3 },
336 .m = { .min = 104, .max = 138 },
337 .m1 = { .min = 17, .max = 23 },
338 .m2 = { .min = 5, .max = 11 },
339 .p = { .min = 28, .max = 112 },
340 .p1 = { .min = 2, .max = 8 },
341 .p2 = { .dot_limit = 0,
342 .p2_slow = 14, .p2_fast = 14
044c7c41 343 },
e4b36699
KP
344};
345
346static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
347 .dot = { .min = 80000, .max = 224000 },
348 .vco = { .min = 1750000, .max = 3500000 },
349 .n = { .min = 1, .max = 3 },
350 .m = { .min = 104, .max = 138 },
351 .m1 = { .min = 17, .max = 23 },
352 .m2 = { .min = 5, .max = 11 },
353 .p = { .min = 14, .max = 42 },
354 .p1 = { .min = 2, .max = 6 },
355 .p2 = { .dot_limit = 0,
356 .p2_slow = 7, .p2_fast = 7
044c7c41 357 },
e4b36699
KP
358};
359
f2b115e6 360static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
361 .dot = { .min = 20000, .max = 400000},
362 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 363 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
364 .n = { .min = 3, .max = 6 },
365 .m = { .min = 2, .max = 256 },
273e27ca 366 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
367 .m1 = { .min = 0, .max = 0 },
368 .m2 = { .min = 0, .max = 254 },
369 .p = { .min = 5, .max = 80 },
370 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
371 .p2 = { .dot_limit = 200000,
372 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
373};
374
f2b115e6 375static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
376 .dot = { .min = 20000, .max = 400000 },
377 .vco = { .min = 1700000, .max = 3500000 },
378 .n = { .min = 3, .max = 6 },
379 .m = { .min = 2, .max = 256 },
380 .m1 = { .min = 0, .max = 0 },
381 .m2 = { .min = 0, .max = 254 },
382 .p = { .min = 7, .max = 112 },
383 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
384 .p2 = { .dot_limit = 112000,
385 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
386};
387
273e27ca
EA
388/* Ironlake / Sandybridge
389 *
390 * We calculate clock using (register_value + 2) for N/M1/M2, so here
391 * the range value for them is (actual_value - 2).
392 */
b91ad0ec 393static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
394 .dot = { .min = 25000, .max = 350000 },
395 .vco = { .min = 1760000, .max = 3510000 },
396 .n = { .min = 1, .max = 5 },
397 .m = { .min = 79, .max = 127 },
398 .m1 = { .min = 12, .max = 22 },
399 .m2 = { .min = 5, .max = 9 },
400 .p = { .min = 5, .max = 80 },
401 .p1 = { .min = 1, .max = 8 },
402 .p2 = { .dot_limit = 225000,
403 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
404};
405
b91ad0ec 406static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
407 .dot = { .min = 25000, .max = 350000 },
408 .vco = { .min = 1760000, .max = 3510000 },
409 .n = { .min = 1, .max = 3 },
410 .m = { .min = 79, .max = 118 },
411 .m1 = { .min = 12, .max = 22 },
412 .m2 = { .min = 5, .max = 9 },
413 .p = { .min = 28, .max = 112 },
414 .p1 = { .min = 2, .max = 8 },
415 .p2 = { .dot_limit = 225000,
416 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
417};
418
419static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 3 },
423 .m = { .min = 79, .max = 127 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 14, .max = 56 },
427 .p1 = { .min = 2, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
430};
431
273e27ca 432/* LVDS 100mhz refclk limits. */
b91ad0ec 433static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
434 .dot = { .min = 25000, .max = 350000 },
435 .vco = { .min = 1760000, .max = 3510000 },
436 .n = { .min = 1, .max = 2 },
437 .m = { .min = 79, .max = 126 },
438 .m1 = { .min = 12, .max = 22 },
439 .m2 = { .min = 5, .max = 9 },
440 .p = { .min = 28, .max = 112 },
0206e353 441 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
442 .p2 = { .dot_limit = 225000,
443 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
444};
445
446static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
447 .dot = { .min = 25000, .max = 350000 },
448 .vco = { .min = 1760000, .max = 3510000 },
449 .n = { .min = 1, .max = 3 },
450 .m = { .min = 79, .max = 126 },
451 .m1 = { .min = 12, .max = 22 },
452 .m2 = { .min = 5, .max = 9 },
453 .p = { .min = 14, .max = 42 },
0206e353 454 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
455 .p2 = { .dot_limit = 225000,
456 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
457};
458
dc730512 459static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
460 /*
461 * These are the data rate limits (measured in fast clocks)
462 * since those are the strictest limits we have. The fast
463 * clock and actual rate limits are more relaxed, so checking
464 * them would make no difference.
465 */
466 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 467 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 468 .n = { .min = 1, .max = 7 },
a0c4da24
JB
469 .m1 = { .min = 2, .max = 3 },
470 .m2 = { .min = 11, .max = 156 },
b99ab663 471 .p1 = { .min = 2, .max = 3 },
5fdc9c49 472 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
473};
474
ef9348c8
CML
475static const intel_limit_t intel_limits_chv = {
476 /*
477 * These are the data rate limits (measured in fast clocks)
478 * since those are the strictest limits we have. The fast
479 * clock and actual rate limits are more relaxed, so checking
480 * them would make no difference.
481 */
482 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 483 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
484 .n = { .min = 1, .max = 1 },
485 .m1 = { .min = 2, .max = 2 },
486 .m2 = { .min = 24 << 22, .max = 175 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 14 },
489};
490
5ab7b0b7
ID
491static const intel_limit_t intel_limits_bxt = {
492 /* FIXME: find real dot limits */
493 .dot = { .min = 0, .max = INT_MAX },
e6292556 494 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
495 .n = { .min = 1, .max = 1 },
496 .m1 = { .min = 2, .max = 2 },
497 /* FIXME: find real m2 limits */
498 .m2 = { .min = 2 << 22, .max = 255 << 22 },
499 .p1 = { .min = 2, .max = 4 },
500 .p2 = { .p2_slow = 1, .p2_fast = 20 },
501};
502
cdba954e
ACO
503static bool
504needs_modeset(struct drm_crtc_state *state)
505{
fc596660 506 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
507}
508
e0638cdf
PZ
509/**
510 * Returns whether any output on the specified pipe is of the specified type
511 */
4093561b 512bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 513{
409ee761 514 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
515 struct intel_encoder *encoder;
516
409ee761 517 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
518 if (encoder->type == type)
519 return true;
520
521 return false;
522}
523
d0737e1d
ACO
524/**
525 * Returns whether any output on the specified pipe will have the specified
526 * type after a staged modeset is complete, i.e., the same as
527 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
528 * encoder->crtc.
529 */
a93e255f
ACO
530static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
531 int type)
d0737e1d 532{
a93e255f 533 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 534 struct drm_connector *connector;
a93e255f 535 struct drm_connector_state *connector_state;
d0737e1d 536 struct intel_encoder *encoder;
a93e255f
ACO
537 int i, num_connectors = 0;
538
da3ced29 539 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
540 if (connector_state->crtc != crtc_state->base.crtc)
541 continue;
542
543 num_connectors++;
d0737e1d 544
a93e255f
ACO
545 encoder = to_intel_encoder(connector_state->best_encoder);
546 if (encoder->type == type)
d0737e1d 547 return true;
a93e255f
ACO
548 }
549
550 WARN_ON(num_connectors == 0);
d0737e1d
ACO
551
552 return false;
553}
554
a93e255f
ACO
555static const intel_limit_t *
556intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 557{
a93e255f 558 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 559 const intel_limit_t *limit;
b91ad0ec 560
a93e255f 561 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 562 if (intel_is_dual_link_lvds(dev)) {
1b894b59 563 if (refclk == 100000)
b91ad0ec
ZW
564 limit = &intel_limits_ironlake_dual_lvds_100m;
565 else
566 limit = &intel_limits_ironlake_dual_lvds;
567 } else {
1b894b59 568 if (refclk == 100000)
b91ad0ec
ZW
569 limit = &intel_limits_ironlake_single_lvds_100m;
570 else
571 limit = &intel_limits_ironlake_single_lvds;
572 }
c6bb3538 573 } else
b91ad0ec 574 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
575
576 return limit;
577}
578
a93e255f
ACO
579static const intel_limit_t *
580intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 581{
a93e255f 582 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
583 const intel_limit_t *limit;
584
a93e255f 585 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 586 if (intel_is_dual_link_lvds(dev))
e4b36699 587 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 588 else
e4b36699 589 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
591 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 592 limit = &intel_limits_g4x_hdmi;
a93e255f 593 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 594 limit = &intel_limits_g4x_sdvo;
044c7c41 595 } else /* The option is for other outputs */
e4b36699 596 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
597
598 return limit;
599}
600
a93e255f
ACO
601static const intel_limit_t *
602intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 603{
a93e255f 604 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
605 const intel_limit_t *limit;
606
5ab7b0b7
ID
607 if (IS_BROXTON(dev))
608 limit = &intel_limits_bxt;
609 else if (HAS_PCH_SPLIT(dev))
a93e255f 610 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 611 else if (IS_G4X(dev)) {
a93e255f 612 limit = intel_g4x_limit(crtc_state);
f2b115e6 613 } else if (IS_PINEVIEW(dev)) {
a93e255f 614 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 615 limit = &intel_limits_pineview_lvds;
2177832f 616 else
f2b115e6 617 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
618 } else if (IS_CHERRYVIEW(dev)) {
619 limit = &intel_limits_chv;
a0c4da24 620 } else if (IS_VALLEYVIEW(dev)) {
dc730512 621 limit = &intel_limits_vlv;
a6c45cf0 622 } else if (!IS_GEN2(dev)) {
a93e255f 623 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
624 limit = &intel_limits_i9xx_lvds;
625 else
626 limit = &intel_limits_i9xx_sdvo;
79e53945 627 } else {
a93e255f 628 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 629 limit = &intel_limits_i8xx_lvds;
a93e255f 630 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 631 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
632 else
633 limit = &intel_limits_i8xx_dac;
79e53945
JB
634 }
635 return limit;
636}
637
dccbea3b
ID
638/*
639 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
640 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
641 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
642 * The helpers' return value is the rate of the clock that is fed to the
643 * display engine's pipe which can be the above fast dot clock rate or a
644 * divided-down version of it.
645 */
f2b115e6 646/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 647static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 648{
2177832f
SL
649 clock->m = clock->m2 + 2;
650 clock->p = clock->p1 * clock->p2;
ed5ca77e 651 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 652 return 0;
fb03ac01
VS
653 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
654 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
655
656 return clock->dot;
2177832f
SL
657}
658
7429e9d4
DV
659static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
660{
661 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
662}
663
dccbea3b 664static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 665{
7429e9d4 666 clock->m = i9xx_dpll_compute_m(clock);
79e53945 667 clock->p = clock->p1 * clock->p2;
ed5ca77e 668 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 669 return 0;
fb03ac01
VS
670 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
671 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
672
673 return clock->dot;
79e53945
JB
674}
675
dccbea3b 676static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
677{
678 clock->m = clock->m1 * clock->m2;
679 clock->p = clock->p1 * clock->p2;
680 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 681 return 0;
589eca67
ID
682 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
683 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
684
685 return clock->dot / 5;
589eca67
ID
686}
687
dccbea3b 688int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
689{
690 clock->m = clock->m1 * clock->m2;
691 clock->p = clock->p1 * clock->p2;
692 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 693 return 0;
ef9348c8
CML
694 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
695 clock->n << 22);
696 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
697
698 return clock->dot / 5;
ef9348c8
CML
699}
700
7c04d1d9 701#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
702/**
703 * Returns whether the given set of divisors are valid for a given refclk with
704 * the given connectors.
705 */
706
1b894b59
CW
707static bool intel_PLL_is_valid(struct drm_device *dev,
708 const intel_limit_t *limit,
709 const intel_clock_t *clock)
79e53945 710{
f01b7962
VS
711 if (clock->n < limit->n.min || limit->n.max < clock->n)
712 INTELPllInvalid("n out of range\n");
79e53945 713 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 714 INTELPllInvalid("p1 out of range\n");
79e53945 715 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 716 INTELPllInvalid("m2 out of range\n");
79e53945 717 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 718 INTELPllInvalid("m1 out of range\n");
f01b7962 719
666a4537
WB
720 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
721 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
722 if (clock->m1 <= clock->m2)
723 INTELPllInvalid("m1 <= m2\n");
724
666a4537 725 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
726 if (clock->p < limit->p.min || limit->p.max < clock->p)
727 INTELPllInvalid("p out of range\n");
728 if (clock->m < limit->m.min || limit->m.max < clock->m)
729 INTELPllInvalid("m out of range\n");
730 }
731
79e53945 732 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 733 INTELPllInvalid("vco out of range\n");
79e53945
JB
734 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
735 * connector, etc., rather than just a single range.
736 */
737 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 738 INTELPllInvalid("dot out of range\n");
79e53945
JB
739
740 return true;
741}
742
3b1429d9
VS
743static int
744i9xx_select_p2_div(const intel_limit_t *limit,
745 const struct intel_crtc_state *crtc_state,
746 int target)
79e53945 747{
3b1429d9 748 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 749
a93e255f 750 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 751 /*
a210b028
DV
752 * For LVDS just rely on its current settings for dual-channel.
753 * We haven't figured out how to reliably set up different
754 * single/dual channel state, if we even can.
79e53945 755 */
1974cad0 756 if (intel_is_dual_link_lvds(dev))
3b1429d9 757 return limit->p2.p2_fast;
79e53945 758 else
3b1429d9 759 return limit->p2.p2_slow;
79e53945
JB
760 } else {
761 if (target < limit->p2.dot_limit)
3b1429d9 762 return limit->p2.p2_slow;
79e53945 763 else
3b1429d9 764 return limit->p2.p2_fast;
79e53945 765 }
3b1429d9
VS
766}
767
768static bool
769i9xx_find_best_dpll(const intel_limit_t *limit,
770 struct intel_crtc_state *crtc_state,
771 int target, int refclk, intel_clock_t *match_clock,
772 intel_clock_t *best_clock)
773{
774 struct drm_device *dev = crtc_state->base.crtc->dev;
775 intel_clock_t clock;
776 int err = target;
79e53945 777
0206e353 778 memset(best_clock, 0, sizeof(*best_clock));
79e53945 779
3b1429d9
VS
780 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
781
42158660
ZY
782 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
783 clock.m1++) {
784 for (clock.m2 = limit->m2.min;
785 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 786 if (clock.m2 >= clock.m1)
42158660
ZY
787 break;
788 for (clock.n = limit->n.min;
789 clock.n <= limit->n.max; clock.n++) {
790 for (clock.p1 = limit->p1.min;
791 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
792 int this_err;
793
dccbea3b 794 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
795 if (!intel_PLL_is_valid(dev, limit,
796 &clock))
797 continue;
798 if (match_clock &&
799 clock.p != match_clock->p)
800 continue;
801
802 this_err = abs(clock.dot - target);
803 if (this_err < err) {
804 *best_clock = clock;
805 err = this_err;
806 }
807 }
808 }
809 }
810 }
811
812 return (err != target);
813}
814
815static bool
a93e255f
ACO
816pnv_find_best_dpll(const intel_limit_t *limit,
817 struct intel_crtc_state *crtc_state,
ee9300bb
DV
818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
79e53945 820{
3b1429d9 821 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 822 intel_clock_t clock;
79e53945
JB
823 int err = target;
824
0206e353 825 memset(best_clock, 0, sizeof(*best_clock));
79e53945 826
3b1429d9
VS
827 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
828
42158660
ZY
829 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
830 clock.m1++) {
831 for (clock.m2 = limit->m2.min;
832 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
833 for (clock.n = limit->n.min;
834 clock.n <= limit->n.max; clock.n++) {
835 for (clock.p1 = limit->p1.min;
836 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
837 int this_err;
838
dccbea3b 839 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
840 if (!intel_PLL_is_valid(dev, limit,
841 &clock))
79e53945 842 continue;
cec2f356
SP
843 if (match_clock &&
844 clock.p != match_clock->p)
845 continue;
79e53945
JB
846
847 this_err = abs(clock.dot - target);
848 if (this_err < err) {
849 *best_clock = clock;
850 err = this_err;
851 }
852 }
853 }
854 }
855 }
856
857 return (err != target);
858}
859
d4906093 860static bool
a93e255f
ACO
861g4x_find_best_dpll(const intel_limit_t *limit,
862 struct intel_crtc_state *crtc_state,
ee9300bb
DV
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
d4906093 865{
3b1429d9 866 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
867 intel_clock_t clock;
868 int max_n;
3b1429d9 869 bool found = false;
6ba770dc
AJ
870 /* approximately equals target * 0.00585 */
871 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
872
873 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
874
875 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
876
d4906093 877 max_n = limit->n.max;
f77f13e2 878 /* based on hardware requirement, prefer smaller n to precision */
d4906093 879 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 880 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
881 for (clock.m1 = limit->m1.max;
882 clock.m1 >= limit->m1.min; clock.m1--) {
883 for (clock.m2 = limit->m2.max;
884 clock.m2 >= limit->m2.min; clock.m2--) {
885 for (clock.p1 = limit->p1.max;
886 clock.p1 >= limit->p1.min; clock.p1--) {
887 int this_err;
888
dccbea3b 889 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
d4906093 892 continue;
1b894b59
CW
893
894 this_err = abs(clock.dot - target);
d4906093
ML
895 if (this_err < err_most) {
896 *best_clock = clock;
897 err_most = this_err;
898 max_n = clock.n;
899 found = true;
900 }
901 }
902 }
903 }
904 }
2c07245f
ZW
905 return found;
906}
907
d5dd62bd
ID
908/*
909 * Check if the calculated PLL configuration is more optimal compared to the
910 * best configuration and error found so far. Return the calculated error.
911 */
912static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
913 const intel_clock_t *calculated_clock,
914 const intel_clock_t *best_clock,
915 unsigned int best_error_ppm,
916 unsigned int *error_ppm)
917{
9ca3ba01
ID
918 /*
919 * For CHV ignore the error and consider only the P value.
920 * Prefer a bigger P value based on HW requirements.
921 */
922 if (IS_CHERRYVIEW(dev)) {
923 *error_ppm = 0;
924
925 return calculated_clock->p > best_clock->p;
926 }
927
24be4e46
ID
928 if (WARN_ON_ONCE(!target_freq))
929 return false;
930
d5dd62bd
ID
931 *error_ppm = div_u64(1000000ULL *
932 abs(target_freq - calculated_clock->dot),
933 target_freq);
934 /*
935 * Prefer a better P value over a better (smaller) error if the error
936 * is small. Ensure this preference for future configurations too by
937 * setting the error to 0.
938 */
939 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
940 *error_ppm = 0;
941
942 return true;
943 }
944
945 return *error_ppm + 10 < best_error_ppm;
946}
947
a0c4da24 948static bool
a93e255f
ACO
949vlv_find_best_dpll(const intel_limit_t *limit,
950 struct intel_crtc_state *crtc_state,
ee9300bb
DV
951 int target, int refclk, intel_clock_t *match_clock,
952 intel_clock_t *best_clock)
a0c4da24 953{
a93e255f 954 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 955 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 956 intel_clock_t clock;
69e4f900 957 unsigned int bestppm = 1000000;
27e639bf
VS
958 /* min update 19.2 MHz */
959 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 960 bool found = false;
a0c4da24 961
6b4bf1c4
VS
962 target *= 5; /* fast clock */
963
964 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
965
966 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 967 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 968 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 969 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 971 clock.p = clock.p1 * clock.p2;
a0c4da24 972 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 973 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 974 unsigned int ppm;
69e4f900 975
6b4bf1c4
VS
976 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
977 refclk * clock.m1);
978
dccbea3b 979 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 980
f01b7962
VS
981 if (!intel_PLL_is_valid(dev, limit,
982 &clock))
43b0ac53
VS
983 continue;
984
d5dd62bd
ID
985 if (!vlv_PLL_is_optimal(dev, target,
986 &clock,
987 best_clock,
988 bestppm, &ppm))
989 continue;
6b4bf1c4 990
d5dd62bd
ID
991 *best_clock = clock;
992 bestppm = ppm;
993 found = true;
a0c4da24
JB
994 }
995 }
996 }
997 }
a0c4da24 998
49e497ef 999 return found;
a0c4da24 1000}
a4fc5ed6 1001
ef9348c8 1002static bool
a93e255f
ACO
1003chv_find_best_dpll(const intel_limit_t *limit,
1004 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1005 int target, int refclk, intel_clock_t *match_clock,
1006 intel_clock_t *best_clock)
1007{
a93e255f 1008 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1009 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1010 unsigned int best_error_ppm;
ef9348c8
CML
1011 intel_clock_t clock;
1012 uint64_t m2;
1013 int found = false;
1014
1015 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1016 best_error_ppm = 1000000;
ef9348c8
CML
1017
1018 /*
1019 * Based on hardware doc, the n always set to 1, and m1 always
1020 * set to 2. If requires to support 200Mhz refclk, we need to
1021 * revisit this because n may not 1 anymore.
1022 */
1023 clock.n = 1, clock.m1 = 2;
1024 target *= 5; /* fast clock */
1025
1026 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1027 for (clock.p2 = limit->p2.p2_fast;
1028 clock.p2 >= limit->p2.p2_slow;
1029 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1030 unsigned int error_ppm;
ef9348c8
CML
1031
1032 clock.p = clock.p1 * clock.p2;
1033
1034 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1035 clock.n) << 22, refclk * clock.m1);
1036
1037 if (m2 > INT_MAX/clock.m1)
1038 continue;
1039
1040 clock.m2 = m2;
1041
dccbea3b 1042 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1043
1044 if (!intel_PLL_is_valid(dev, limit, &clock))
1045 continue;
1046
9ca3ba01
ID
1047 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1048 best_error_ppm, &error_ppm))
1049 continue;
1050
1051 *best_clock = clock;
1052 best_error_ppm = error_ppm;
1053 found = true;
ef9348c8
CML
1054 }
1055 }
1056
1057 return found;
1058}
1059
5ab7b0b7
ID
1060bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1061 intel_clock_t *best_clock)
1062{
1063 int refclk = i9xx_get_refclk(crtc_state, 0);
1064
1065 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1066 target_clock, refclk, NULL, best_clock);
1067}
1068
20ddf665
VS
1069bool intel_crtc_active(struct drm_crtc *crtc)
1070{
1071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1072
1073 /* Be paranoid as we can arrive here with only partial
1074 * state retrieved from the hardware during setup.
1075 *
241bfc38 1076 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1077 * as Haswell has gained clock readout/fastboot support.
1078 *
66e514c1 1079 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1080 * properly reconstruct framebuffers.
c3d1f436
MR
1081 *
1082 * FIXME: The intel_crtc->active here should be switched to
1083 * crtc->state->active once we have proper CRTC states wired up
1084 * for atomic.
20ddf665 1085 */
c3d1f436 1086 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1087 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1088}
1089
a5c961d1
PZ
1090enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1091 enum pipe pipe)
1092{
1093 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1095
6e3c9717 1096 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1097}
1098
fbf49ea2
VS
1099static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1100{
1101 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1102 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1103 u32 line1, line2;
1104 u32 line_mask;
1105
1106 if (IS_GEN2(dev))
1107 line_mask = DSL_LINEMASK_GEN2;
1108 else
1109 line_mask = DSL_LINEMASK_GEN3;
1110
1111 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1112 msleep(5);
fbf49ea2
VS
1113 line2 = I915_READ(reg) & line_mask;
1114
1115 return line1 == line2;
1116}
1117
ab7ad7f6
KP
1118/*
1119 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1120 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1121 *
1122 * After disabling a pipe, we can't wait for vblank in the usual way,
1123 * spinning on the vblank interrupt status bit, since we won't actually
1124 * see an interrupt when the pipe is disabled.
1125 *
ab7ad7f6
KP
1126 * On Gen4 and above:
1127 * wait for the pipe register state bit to turn off
1128 *
1129 * Otherwise:
1130 * wait for the display line value to settle (it usually
1131 * ends up stopping at the start of the next frame).
58e10eb9 1132 *
9d0498a2 1133 */
575f7ab7 1134static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1135{
575f7ab7 1136 struct drm_device *dev = crtc->base.dev;
9d0498a2 1137 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1138 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1139 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1140
1141 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1142 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1143
1144 /* Wait for the Pipe State to go off */
58e10eb9
CW
1145 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1146 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 } else {
ab7ad7f6 1149 /* Wait for the display line to settle */
fbf49ea2 1150 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1151 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1152 }
79e53945
JB
1153}
1154
b24e7179
JB
1155static const char *state_string(bool enabled)
1156{
1157 return enabled ? "on" : "off";
1158}
1159
1160/* Only for pre-ILK configs */
55607e8a
DV
1161void assert_pll(struct drm_i915_private *dev_priv,
1162 enum pipe pipe, bool state)
b24e7179 1163{
b24e7179
JB
1164 u32 val;
1165 bool cur_state;
1166
649636ef 1167 val = I915_READ(DPLL(pipe));
b24e7179 1168 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1169 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1170 "PLL state assertion failure (expected %s, current %s)\n",
1171 state_string(state), state_string(cur_state));
1172}
b24e7179 1173
23538ef1
JN
1174/* XXX: the dsi pll is shared between MIPI DSI ports */
1175static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1176{
1177 u32 val;
1178 bool cur_state;
1179
a580516d 1180 mutex_lock(&dev_priv->sb_lock);
23538ef1 1181 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1182 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1183
1184 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1185 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1186 "DSI PLL state assertion failure (expected %s, current %s)\n",
1187 state_string(state), state_string(cur_state));
1188}
1189#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1190#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1191
55607e8a 1192struct intel_shared_dpll *
e2b78267
DV
1193intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1194{
1195 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1196
6e3c9717 1197 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1198 return NULL;
1199
6e3c9717 1200 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1201}
1202
040484af 1203/* For ILK+ */
55607e8a
DV
1204void assert_shared_dpll(struct drm_i915_private *dev_priv,
1205 struct intel_shared_dpll *pll,
1206 bool state)
040484af 1207{
040484af 1208 bool cur_state;
5358901f 1209 struct intel_dpll_hw_state hw_state;
040484af 1210
92b27b08 1211 if (WARN (!pll,
46edb027 1212 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1213 return;
ee7b9f93 1214
5358901f 1215 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1216 I915_STATE_WARN(cur_state != state,
5358901f
DV
1217 "%s assertion failure (expected %s, current %s)\n",
1218 pll->name, state_string(state), state_string(cur_state));
040484af 1219}
040484af
JB
1220
1221static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
1223{
040484af 1224 bool cur_state;
ad80a810
PZ
1225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
040484af 1227
affa9354
PZ
1228 if (HAS_DDI(dev_priv->dev)) {
1229 /* DDI does not have a specific FDI_TX register */
649636ef 1230 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1231 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1232 } else {
649636ef 1233 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1234 cur_state = !!(val & FDI_TX_ENABLE);
1235 }
e2c719b7 1236 I915_STATE_WARN(cur_state != state,
040484af
JB
1237 "FDI TX state assertion failure (expected %s, current %s)\n",
1238 state_string(state), state_string(cur_state));
1239}
1240#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1241#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1242
1243static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1244 enum pipe pipe, bool state)
1245{
040484af
JB
1246 u32 val;
1247 bool cur_state;
1248
649636ef 1249 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1250 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1251 I915_STATE_WARN(cur_state != state,
040484af
JB
1252 "FDI RX state assertion failure (expected %s, current %s)\n",
1253 state_string(state), state_string(cur_state));
1254}
1255#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1256#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1257
1258static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe)
1260{
040484af
JB
1261 u32 val;
1262
1263 /* ILK FDI PLL is always enabled */
3d13ef2e 1264 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1265 return;
1266
bf507ef7 1267 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1268 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1269 return;
1270
649636ef 1271 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1272 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1273}
1274
55607e8a
DV
1275void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1276 enum pipe pipe, bool state)
040484af 1277{
040484af 1278 u32 val;
55607e8a 1279 bool cur_state;
040484af 1280
649636ef 1281 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1282 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1284 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1285 state_string(state), state_string(cur_state));
040484af
JB
1286}
1287
b680c37a
DV
1288void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1289 enum pipe pipe)
ea0760cf 1290{
bedd4dba 1291 struct drm_device *dev = dev_priv->dev;
f0f59a00 1292 i915_reg_t pp_reg;
ea0760cf
JB
1293 u32 val;
1294 enum pipe panel_pipe = PIPE_A;
0de3b485 1295 bool locked = true;
ea0760cf 1296
bedd4dba
JN
1297 if (WARN_ON(HAS_DDI(dev)))
1298 return;
1299
1300 if (HAS_PCH_SPLIT(dev)) {
1301 u32 port_sel;
1302
ea0760cf 1303 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1304 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1305
1306 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1307 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1308 panel_pipe = PIPE_B;
1309 /* XXX: else fix for eDP */
666a4537 1310 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1311 /* presumably write lock depends on pipe, not port select */
1312 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1313 panel_pipe = pipe;
ea0760cf
JB
1314 } else {
1315 pp_reg = PP_CONTROL;
bedd4dba
JN
1316 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1317 panel_pipe = PIPE_B;
ea0760cf
JB
1318 }
1319
1320 val = I915_READ(pp_reg);
1321 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1322 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1323 locked = false;
1324
e2c719b7 1325 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1326 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1327 pipe_name(pipe));
ea0760cf
JB
1328}
1329
93ce0ba6
JN
1330static void assert_cursor(struct drm_i915_private *dev_priv,
1331 enum pipe pipe, bool state)
1332{
1333 struct drm_device *dev = dev_priv->dev;
1334 bool cur_state;
1335
d9d82081 1336 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1337 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1338 else
5efb3e28 1339 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1340
e2c719b7 1341 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1342 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1343 pipe_name(pipe), state_string(state), state_string(cur_state));
1344}
1345#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1346#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1347
b840d907
JB
1348void assert_pipe(struct drm_i915_private *dev_priv,
1349 enum pipe pipe, bool state)
b24e7179 1350{
63d7bbe9 1351 bool cur_state;
702e7a56
PZ
1352 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1353 pipe);
b24e7179 1354
b6b5d049
VS
1355 /* if we need the pipe quirk it must be always on */
1356 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1357 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1358 state = true;
1359
f458ebbc 1360 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1361 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1362 cur_state = false;
1363 } else {
649636ef 1364 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1365 cur_state = !!(val & PIPECONF_ENABLE);
1366 }
1367
e2c719b7 1368 I915_STATE_WARN(cur_state != state,
63d7bbe9 1369 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1370 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1371}
1372
931872fc
CW
1373static void assert_plane(struct drm_i915_private *dev_priv,
1374 enum plane plane, bool state)
b24e7179 1375{
b24e7179 1376 u32 val;
931872fc 1377 bool cur_state;
b24e7179 1378
649636ef 1379 val = I915_READ(DSPCNTR(plane));
931872fc 1380 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1381 I915_STATE_WARN(cur_state != state,
931872fc
CW
1382 "plane %c assertion failure (expected %s, current %s)\n",
1383 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1384}
1385
931872fc
CW
1386#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1387#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1388
b24e7179
JB
1389static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1390 enum pipe pipe)
1391{
653e1026 1392 struct drm_device *dev = dev_priv->dev;
649636ef 1393 int i;
b24e7179 1394
653e1026
VS
1395 /* Primary planes are fixed to pipes on gen4+ */
1396 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1397 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1398 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1399 "plane %c assertion failure, should be disabled but not\n",
1400 plane_name(pipe));
19ec1358 1401 return;
28c05794 1402 }
19ec1358 1403
b24e7179 1404 /* Need to check both planes against the pipe */
055e393f 1405 for_each_pipe(dev_priv, i) {
649636ef
VS
1406 u32 val = I915_READ(DSPCNTR(i));
1407 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1408 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1409 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1410 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1411 plane_name(i), pipe_name(pipe));
b24e7179
JB
1412 }
1413}
1414
19332d7a
JB
1415static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1416 enum pipe pipe)
1417{
20674eef 1418 struct drm_device *dev = dev_priv->dev;
649636ef 1419 int sprite;
19332d7a 1420
7feb8b88 1421 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1422 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1423 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1424 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1425 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1426 sprite, pipe_name(pipe));
1427 }
666a4537 1428 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1429 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1430 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1431 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1432 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1433 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1434 }
1435 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1436 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1437 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1438 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1439 plane_name(pipe), pipe_name(pipe));
1440 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1441 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1442 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1443 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1444 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1445 }
1446}
1447
08c71e5e
VS
1448static void assert_vblank_disabled(struct drm_crtc *crtc)
1449{
e2c719b7 1450 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1451 drm_crtc_vblank_put(crtc);
1452}
1453
89eff4be 1454static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1455{
1456 u32 val;
1457 bool enabled;
1458
e2c719b7 1459 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1460
92f2584a
JB
1461 val = I915_READ(PCH_DREF_CONTROL);
1462 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1463 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1464 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1465}
1466
ab9412ba
DV
1467static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1468 enum pipe pipe)
92f2584a 1469{
92f2584a
JB
1470 u32 val;
1471 bool enabled;
1472
649636ef 1473 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1474 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1475 I915_STATE_WARN(enabled,
9db4a9c7
JB
1476 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1477 pipe_name(pipe));
92f2584a
JB
1478}
1479
4e634389
KP
1480static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1481 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1482{
1483 if ((val & DP_PORT_EN) == 0)
1484 return false;
1485
1486 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1487 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1488 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1489 return false;
44f37d1f
CML
1490 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1491 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1492 return false;
f0575e92
KP
1493 } else {
1494 if ((val & DP_PIPE_MASK) != (pipe << 30))
1495 return false;
1496 }
1497 return true;
1498}
1499
1519b995
KP
1500static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1501 enum pipe pipe, u32 val)
1502{
dc0fa718 1503 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1504 return false;
1505
1506 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1507 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1508 return false;
44f37d1f
CML
1509 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1510 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1511 return false;
1519b995 1512 } else {
dc0fa718 1513 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1514 return false;
1515 }
1516 return true;
1517}
1518
1519static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1520 enum pipe pipe, u32 val)
1521{
1522 if ((val & LVDS_PORT_EN) == 0)
1523 return false;
1524
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
1535static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1536 enum pipe pipe, u32 val)
1537{
1538 if ((val & ADPA_DAC_ENABLE) == 0)
1539 return false;
1540 if (HAS_PCH_CPT(dev_priv->dev)) {
1541 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1542 return false;
1543 } else {
1544 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1545 return false;
1546 }
1547 return true;
1548}
1549
291906f1 1550static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1551 enum pipe pipe, i915_reg_t reg,
1552 u32 port_sel)
291906f1 1553{
47a05eca 1554 u32 val = I915_READ(reg);
e2c719b7 1555 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1556 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1557 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1558
e2c719b7 1559 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1560 && (val & DP_PIPEB_SELECT),
de9a35ab 1561 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1562}
1563
1564static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1565 enum pipe pipe, i915_reg_t reg)
291906f1 1566{
47a05eca 1567 u32 val = I915_READ(reg);
e2c719b7 1568 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1569 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1570 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1571
e2c719b7 1572 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1573 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1574 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1575}
1576
1577static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1578 enum pipe pipe)
1579{
291906f1 1580 u32 val;
291906f1 1581
f0575e92
KP
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1583 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1584 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1585
649636ef 1586 val = I915_READ(PCH_ADPA);
e2c719b7 1587 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1588 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1589 pipe_name(pipe));
291906f1 1590
649636ef 1591 val = I915_READ(PCH_LVDS);
e2c719b7 1592 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1593 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1594 pipe_name(pipe));
291906f1 1595
e2debe91
PZ
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1597 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1598 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1599}
1600
d288f65f 1601static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1602 const struct intel_crtc_state *pipe_config)
87442f73 1603{
426115cf
DV
1604 struct drm_device *dev = crtc->base.dev;
1605 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1606 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1607 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1608
426115cf 1609 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1610
87442f73 1611 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1612 if (IS_MOBILE(dev_priv->dev))
426115cf 1613 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1614
426115cf
DV
1615 I915_WRITE(reg, dpll);
1616 POSTING_READ(reg);
1617 udelay(150);
1618
1619 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1620 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1621
d288f65f 1622 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1623 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1624
1625 /* We do this three times for luck */
426115cf 1626 I915_WRITE(reg, dpll);
87442f73
DV
1627 POSTING_READ(reg);
1628 udelay(150); /* wait for warmup */
426115cf 1629 I915_WRITE(reg, dpll);
87442f73
DV
1630 POSTING_READ(reg);
1631 udelay(150); /* wait for warmup */
426115cf 1632 I915_WRITE(reg, dpll);
87442f73
DV
1633 POSTING_READ(reg);
1634 udelay(150); /* wait for warmup */
1635}
1636
d288f65f 1637static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1638 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1639{
1640 struct drm_device *dev = crtc->base.dev;
1641 struct drm_i915_private *dev_priv = dev->dev_private;
1642 int pipe = crtc->pipe;
1643 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1644 u32 tmp;
1645
1646 assert_pipe_disabled(dev_priv, crtc->pipe);
1647
a580516d 1648 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1649
1650 /* Enable back the 10bit clock to display controller */
1651 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1652 tmp |= DPIO_DCLKP_EN;
1653 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1654
54433e91
VS
1655 mutex_unlock(&dev_priv->sb_lock);
1656
9d556c99
CML
1657 /*
1658 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1659 */
1660 udelay(1);
1661
1662 /* Enable PLL */
d288f65f 1663 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1664
1665 /* Check PLL is locked */
a11b0703 1666 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1667 DRM_ERROR("PLL %d failed to lock\n", pipe);
1668
a11b0703 1669 /* not sure when this should be written */
d288f65f 1670 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1671 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1672}
1673
1c4e0274
VS
1674static int intel_num_dvo_pipes(struct drm_device *dev)
1675{
1676 struct intel_crtc *crtc;
1677 int count = 0;
1678
1679 for_each_intel_crtc(dev, crtc)
3538b9df 1680 count += crtc->base.state->active &&
409ee761 1681 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1682
1683 return count;
1684}
1685
66e3d5c0 1686static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1687{
66e3d5c0
DV
1688 struct drm_device *dev = crtc->base.dev;
1689 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1690 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1691 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1692
66e3d5c0 1693 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1694
63d7bbe9 1695 /* No really, not for ILK+ */
3d13ef2e 1696 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1697
1698 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1699 if (IS_MOBILE(dev) && !IS_I830(dev))
1700 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1701
1c4e0274
VS
1702 /* Enable DVO 2x clock on both PLLs if necessary */
1703 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1704 /*
1705 * It appears to be important that we don't enable this
1706 * for the current pipe before otherwise configuring the
1707 * PLL. No idea how this should be handled if multiple
1708 * DVO outputs are enabled simultaneosly.
1709 */
1710 dpll |= DPLL_DVO_2X_MODE;
1711 I915_WRITE(DPLL(!crtc->pipe),
1712 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1713 }
66e3d5c0 1714
c2b63374
VS
1715 /*
1716 * Apparently we need to have VGA mode enabled prior to changing
1717 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1718 * dividers, even though the register value does change.
1719 */
1720 I915_WRITE(reg, 0);
1721
8e7a65aa
VS
1722 I915_WRITE(reg, dpll);
1723
66e3d5c0
DV
1724 /* Wait for the clocks to stabilize. */
1725 POSTING_READ(reg);
1726 udelay(150);
1727
1728 if (INTEL_INFO(dev)->gen >= 4) {
1729 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1730 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1731 } else {
1732 /* The pixel multiplier can only be updated once the
1733 * DPLL is enabled and the clocks are stable.
1734 *
1735 * So write it again.
1736 */
1737 I915_WRITE(reg, dpll);
1738 }
63d7bbe9
JB
1739
1740 /* We do this three times for luck */
66e3d5c0 1741 I915_WRITE(reg, dpll);
63d7bbe9
JB
1742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
66e3d5c0 1744 I915_WRITE(reg, dpll);
63d7bbe9
JB
1745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
66e3d5c0 1747 I915_WRITE(reg, dpll);
63d7bbe9
JB
1748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
1750}
1751
1752/**
50b44a44 1753 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1754 * @dev_priv: i915 private structure
1755 * @pipe: pipe PLL to disable
1756 *
1757 * Disable the PLL for @pipe, making sure the pipe is off first.
1758 *
1759 * Note! This is for pre-ILK only.
1760 */
1c4e0274 1761static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1762{
1c4e0274
VS
1763 struct drm_device *dev = crtc->base.dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 enum pipe pipe = crtc->pipe;
1766
1767 /* Disable DVO 2x clock on both PLLs if necessary */
1768 if (IS_I830(dev) &&
409ee761 1769 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1770 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1771 I915_WRITE(DPLL(PIPE_B),
1772 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1773 I915_WRITE(DPLL(PIPE_A),
1774 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1775 }
1776
b6b5d049
VS
1777 /* Don't disable pipe or pipe PLLs if needed */
1778 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1779 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1780 return;
1781
1782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
1784
b8afb911 1785 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1786 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1787}
1788
f6071166
JB
1789static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1790{
b8afb911 1791 u32 val;
f6071166
JB
1792
1793 /* Make sure the pipe isn't still relying on us */
1794 assert_pipe_disabled(dev_priv, pipe);
1795
e5cbfbfb
ID
1796 /*
1797 * Leave integrated clock source and reference clock enabled for pipe B.
1798 * The latter is needed for VGA hotplug / manual detection.
1799 */
b8afb911 1800 val = DPLL_VGA_MODE_DIS;
f6071166 1801 if (pipe == PIPE_B)
60bfe44f 1802 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1803 I915_WRITE(DPLL(pipe), val);
1804 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1805
1806}
1807
1808static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1809{
d752048d 1810 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1811 u32 val;
1812
a11b0703
VS
1813 /* Make sure the pipe isn't still relying on us */
1814 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1815
a11b0703 1816 /* Set PLL en = 0 */
60bfe44f
VS
1817 val = DPLL_SSC_REF_CLK_CHV |
1818 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1819 if (pipe != PIPE_A)
1820 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1821 I915_WRITE(DPLL(pipe), val);
1822 POSTING_READ(DPLL(pipe));
d752048d 1823
a580516d 1824 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1825
1826 /* Disable 10bit clock to display controller */
1827 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1828 val &= ~DPIO_DCLKP_EN;
1829 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1830
a580516d 1831 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1832}
1833
e4607fcf 1834void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1835 struct intel_digital_port *dport,
1836 unsigned int expected_mask)
89b667f8
JB
1837{
1838 u32 port_mask;
f0f59a00 1839 i915_reg_t dpll_reg;
89b667f8 1840
e4607fcf
CML
1841 switch (dport->port) {
1842 case PORT_B:
89b667f8 1843 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1844 dpll_reg = DPLL(0);
e4607fcf
CML
1845 break;
1846 case PORT_C:
89b667f8 1847 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1848 dpll_reg = DPLL(0);
9b6de0a1 1849 expected_mask <<= 4;
00fc31b7
CML
1850 break;
1851 case PORT_D:
1852 port_mask = DPLL_PORTD_READY_MASK;
1853 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1854 break;
1855 default:
1856 BUG();
1857 }
89b667f8 1858
9b6de0a1
VS
1859 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1860 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1861 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1862}
1863
b14b1055
DV
1864static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1865{
1866 struct drm_device *dev = crtc->base.dev;
1867 struct drm_i915_private *dev_priv = dev->dev_private;
1868 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1869
be19f0ff
CW
1870 if (WARN_ON(pll == NULL))
1871 return;
1872
3e369b76 1873 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1874 if (pll->active == 0) {
1875 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1876 WARN_ON(pll->on);
1877 assert_shared_dpll_disabled(dev_priv, pll);
1878
1879 pll->mode_set(dev_priv, pll);
1880 }
1881}
1882
92f2584a 1883/**
85b3894f 1884 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1885 * @dev_priv: i915 private structure
1886 * @pipe: pipe PLL to enable
1887 *
1888 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1889 * drives the transcoder clock.
1890 */
85b3894f 1891static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1892{
3d13ef2e
DL
1893 struct drm_device *dev = crtc->base.dev;
1894 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1895 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1896
87a875bb 1897 if (WARN_ON(pll == NULL))
48da64a8
CW
1898 return;
1899
3e369b76 1900 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1901 return;
ee7b9f93 1902
74dd6928 1903 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1904 pll->name, pll->active, pll->on,
e2b78267 1905 crtc->base.base.id);
92f2584a 1906
cdbd2316
DV
1907 if (pll->active++) {
1908 WARN_ON(!pll->on);
e9d6944e 1909 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1910 return;
1911 }
f4a091c7 1912 WARN_ON(pll->on);
ee7b9f93 1913
bd2bb1b9
PZ
1914 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1915
46edb027 1916 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1917 pll->enable(dev_priv, pll);
ee7b9f93 1918 pll->on = true;
92f2584a
JB
1919}
1920
f6daaec2 1921static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1922{
3d13ef2e
DL
1923 struct drm_device *dev = crtc->base.dev;
1924 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1925 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1926
92f2584a 1927 /* PCH only available on ILK+ */
80aa9312
JB
1928 if (INTEL_INFO(dev)->gen < 5)
1929 return;
1930
eddfcbcd
ML
1931 if (pll == NULL)
1932 return;
92f2584a 1933
eddfcbcd 1934 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1935 return;
7a419866 1936
46edb027
DV
1937 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1938 pll->name, pll->active, pll->on,
e2b78267 1939 crtc->base.base.id);
7a419866 1940
48da64a8 1941 if (WARN_ON(pll->active == 0)) {
e9d6944e 1942 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1943 return;
1944 }
1945
e9d6944e 1946 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1947 WARN_ON(!pll->on);
cdbd2316 1948 if (--pll->active)
7a419866 1949 return;
ee7b9f93 1950
46edb027 1951 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1952 pll->disable(dev_priv, pll);
ee7b9f93 1953 pll->on = false;
bd2bb1b9
PZ
1954
1955 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1956}
1957
b8a4f404
PZ
1958static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1959 enum pipe pipe)
040484af 1960{
23670b32 1961 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1962 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1964 i915_reg_t reg;
1965 uint32_t val, pipeconf_val;
040484af
JB
1966
1967 /* PCH only available on ILK+ */
55522f37 1968 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1969
1970 /* Make sure PCH DPLL is enabled */
e72f9fbf 1971 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1972 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1973
1974 /* FDI must be feeding us bits for PCH ports */
1975 assert_fdi_tx_enabled(dev_priv, pipe);
1976 assert_fdi_rx_enabled(dev_priv, pipe);
1977
23670b32
DV
1978 if (HAS_PCH_CPT(dev)) {
1979 /* Workaround: Set the timing override bit before enabling the
1980 * pch transcoder. */
1981 reg = TRANS_CHICKEN2(pipe);
1982 val = I915_READ(reg);
1983 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1984 I915_WRITE(reg, val);
59c859d6 1985 }
23670b32 1986
ab9412ba 1987 reg = PCH_TRANSCONF(pipe);
040484af 1988 val = I915_READ(reg);
5f7f726d 1989 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1990
1991 if (HAS_PCH_IBX(dev_priv->dev)) {
1992 /*
c5de7c6f
VS
1993 * Make the BPC in transcoder be consistent with
1994 * that in pipeconf reg. For HDMI we must use 8bpc
1995 * here for both 8bpc and 12bpc.
e9bcff5c 1996 */
dfd07d72 1997 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1998 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1999 val |= PIPECONF_8BPC;
2000 else
2001 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2002 }
5f7f726d
PZ
2003
2004 val &= ~TRANS_INTERLACE_MASK;
2005 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2006 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2007 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2008 val |= TRANS_LEGACY_INTERLACED_ILK;
2009 else
2010 val |= TRANS_INTERLACED;
5f7f726d
PZ
2011 else
2012 val |= TRANS_PROGRESSIVE;
2013
040484af
JB
2014 I915_WRITE(reg, val | TRANS_ENABLE);
2015 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2016 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2017}
2018
8fb033d7 2019static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2020 enum transcoder cpu_transcoder)
040484af 2021{
8fb033d7 2022 u32 val, pipeconf_val;
8fb033d7
PZ
2023
2024 /* PCH only available on ILK+ */
55522f37 2025 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2026
8fb033d7 2027 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2028 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2029 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2030
223a6fdf 2031 /* Workaround: set timing override bit. */
36c0d0cf 2032 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2033 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2034 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2035
25f3ef11 2036 val = TRANS_ENABLE;
937bb610 2037 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2038
9a76b1c6
PZ
2039 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2040 PIPECONF_INTERLACED_ILK)
a35f2679 2041 val |= TRANS_INTERLACED;
8fb033d7
PZ
2042 else
2043 val |= TRANS_PROGRESSIVE;
2044
ab9412ba
DV
2045 I915_WRITE(LPT_TRANSCONF, val);
2046 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2047 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2048}
2049
b8a4f404
PZ
2050static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2051 enum pipe pipe)
040484af 2052{
23670b32 2053 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2054 i915_reg_t reg;
2055 uint32_t val;
040484af
JB
2056
2057 /* FDI relies on the transcoder */
2058 assert_fdi_tx_disabled(dev_priv, pipe);
2059 assert_fdi_rx_disabled(dev_priv, pipe);
2060
291906f1
JB
2061 /* Ports must be off as well */
2062 assert_pch_ports_disabled(dev_priv, pipe);
2063
ab9412ba 2064 reg = PCH_TRANSCONF(pipe);
040484af
JB
2065 val = I915_READ(reg);
2066 val &= ~TRANS_ENABLE;
2067 I915_WRITE(reg, val);
2068 /* wait for PCH transcoder off, transcoder state */
2069 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2070 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2071
c465613b 2072 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2073 /* Workaround: Clear the timing override chicken bit again. */
2074 reg = TRANS_CHICKEN2(pipe);
2075 val = I915_READ(reg);
2076 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2077 I915_WRITE(reg, val);
2078 }
040484af
JB
2079}
2080
ab4d966c 2081static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2082{
8fb033d7
PZ
2083 u32 val;
2084
ab9412ba 2085 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2086 val &= ~TRANS_ENABLE;
ab9412ba 2087 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2088 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2089 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2090 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2091
2092 /* Workaround: clear timing override bit. */
36c0d0cf 2093 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2094 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2095 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2096}
2097
b24e7179 2098/**
309cfea8 2099 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2100 * @crtc: crtc responsible for the pipe
b24e7179 2101 *
0372264a 2102 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2103 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2104 */
e1fdc473 2105static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2106{
0372264a
PZ
2107 struct drm_device *dev = crtc->base.dev;
2108 struct drm_i915_private *dev_priv = dev->dev_private;
2109 enum pipe pipe = crtc->pipe;
1a70a728 2110 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2111 enum pipe pch_transcoder;
f0f59a00 2112 i915_reg_t reg;
b24e7179
JB
2113 u32 val;
2114
9e2ee2dd
VS
2115 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2116
58c6eaa2 2117 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2118 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2119 assert_sprites_disabled(dev_priv, pipe);
2120
681e5811 2121 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2122 pch_transcoder = TRANSCODER_A;
2123 else
2124 pch_transcoder = pipe;
2125
b24e7179
JB
2126 /*
2127 * A pipe without a PLL won't actually be able to drive bits from
2128 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2129 * need the check.
2130 */
50360403 2131 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2132 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2133 assert_dsi_pll_enabled(dev_priv);
2134 else
2135 assert_pll_enabled(dev_priv, pipe);
040484af 2136 else {
6e3c9717 2137 if (crtc->config->has_pch_encoder) {
040484af 2138 /* if driving the PCH, we need FDI enabled */
cc391bbb 2139 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2140 assert_fdi_tx_pll_enabled(dev_priv,
2141 (enum pipe) cpu_transcoder);
040484af
JB
2142 }
2143 /* FIXME: assert CPU port conditions for SNB+ */
2144 }
b24e7179 2145
702e7a56 2146 reg = PIPECONF(cpu_transcoder);
b24e7179 2147 val = I915_READ(reg);
7ad25d48 2148 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2149 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2150 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2151 return;
7ad25d48 2152 }
00d70b15
CW
2153
2154 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2155 POSTING_READ(reg);
b24e7179
JB
2156}
2157
2158/**
309cfea8 2159 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2160 * @crtc: crtc whose pipes is to be disabled
b24e7179 2161 *
575f7ab7
VS
2162 * Disable the pipe of @crtc, making sure that various hardware
2163 * specific requirements are met, if applicable, e.g. plane
2164 * disabled, panel fitter off, etc.
b24e7179
JB
2165 *
2166 * Will wait until the pipe has shut down before returning.
2167 */
575f7ab7 2168static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2169{
575f7ab7 2170 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2171 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2172 enum pipe pipe = crtc->pipe;
f0f59a00 2173 i915_reg_t reg;
b24e7179
JB
2174 u32 val;
2175
9e2ee2dd
VS
2176 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2177
b24e7179
JB
2178 /*
2179 * Make sure planes won't keep trying to pump pixels to us,
2180 * or we might hang the display.
2181 */
2182 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2183 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2184 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2185
702e7a56 2186 reg = PIPECONF(cpu_transcoder);
b24e7179 2187 val = I915_READ(reg);
00d70b15
CW
2188 if ((val & PIPECONF_ENABLE) == 0)
2189 return;
2190
67adc644
VS
2191 /*
2192 * Double wide has implications for planes
2193 * so best keep it disabled when not needed.
2194 */
6e3c9717 2195 if (crtc->config->double_wide)
67adc644
VS
2196 val &= ~PIPECONF_DOUBLE_WIDE;
2197
2198 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2199 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2200 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2201 val &= ~PIPECONF_ENABLE;
2202
2203 I915_WRITE(reg, val);
2204 if ((val & PIPECONF_ENABLE) == 0)
2205 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2206}
2207
693db184
CW
2208static bool need_vtd_wa(struct drm_device *dev)
2209{
2210#ifdef CONFIG_INTEL_IOMMU
2211 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2212 return true;
2213#endif
2214 return false;
2215}
2216
50470bb0 2217unsigned int
6761dd31 2218intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2219 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2220{
6761dd31
TU
2221 unsigned int tile_height;
2222 uint32_t pixel_bytes;
a57ce0b2 2223
b5d0e9bf
DL
2224 switch (fb_format_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 tile_height = 1;
2227 break;
2228 case I915_FORMAT_MOD_X_TILED:
2229 tile_height = IS_GEN2(dev) ? 16 : 8;
2230 break;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 tile_height = 32;
2233 break;
2234 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2235 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2236 switch (pixel_bytes) {
b5d0e9bf 2237 default:
6761dd31 2238 case 1:
b5d0e9bf
DL
2239 tile_height = 64;
2240 break;
6761dd31
TU
2241 case 2:
2242 case 4:
b5d0e9bf
DL
2243 tile_height = 32;
2244 break;
6761dd31 2245 case 8:
b5d0e9bf
DL
2246 tile_height = 16;
2247 break;
6761dd31 2248 case 16:
b5d0e9bf
DL
2249 WARN_ONCE(1,
2250 "128-bit pixels are not supported for display!");
2251 tile_height = 16;
2252 break;
2253 }
2254 break;
2255 default:
2256 MISSING_CASE(fb_format_modifier);
2257 tile_height = 1;
2258 break;
2259 }
091df6cb 2260
6761dd31
TU
2261 return tile_height;
2262}
2263
2264unsigned int
2265intel_fb_align_height(struct drm_device *dev, unsigned int height,
2266 uint32_t pixel_format, uint64_t fb_format_modifier)
2267{
2268 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2269 fb_format_modifier, 0));
a57ce0b2
JB
2270}
2271
75c82a53 2272static void
f64b98cd
TU
2273intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2274 const struct drm_plane_state *plane_state)
2275{
a6d09186 2276 struct intel_rotation_info *info = &view->params.rotation_info;
84fe03f7 2277 unsigned int tile_height, tile_pitch;
50470bb0 2278
f64b98cd
TU
2279 *view = i915_ggtt_view_normal;
2280
50470bb0 2281 if (!plane_state)
75c82a53 2282 return;
50470bb0 2283
121920fa 2284 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2285 return;
50470bb0 2286
9abc4648 2287 *view = i915_ggtt_view_rotated;
50470bb0
TU
2288
2289 info->height = fb->height;
2290 info->pixel_format = fb->pixel_format;
2291 info->pitch = fb->pitches[0];
89e3e142 2292 info->uv_offset = fb->offsets[1];
50470bb0
TU
2293 info->fb_modifier = fb->modifier[0];
2294
84fe03f7 2295 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2296 fb->modifier[0], 0);
84fe03f7
TU
2297 tile_pitch = PAGE_SIZE / tile_height;
2298 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2299 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2300 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2301
89e3e142
TU
2302 if (info->pixel_format == DRM_FORMAT_NV12) {
2303 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2304 fb->modifier[0], 1);
2305 tile_pitch = PAGE_SIZE / tile_height;
2306 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2307 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2308 tile_height);
2309 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2310 PAGE_SIZE;
2311 }
f64b98cd
TU
2312}
2313
4e9a86b6
VS
2314static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2315{
2316 if (INTEL_INFO(dev_priv)->gen >= 9)
2317 return 256 * 1024;
985b8bb4 2318 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2319 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2320 return 128 * 1024;
2321 else if (INTEL_INFO(dev_priv)->gen >= 4)
2322 return 4 * 1024;
2323 else
44c5905e 2324 return 0;
4e9a86b6
VS
2325}
2326
127bd2ac 2327int
850c4cdc
TU
2328intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2329 struct drm_framebuffer *fb,
7580d774 2330 const struct drm_plane_state *plane_state)
6b95a207 2331{
850c4cdc 2332 struct drm_device *dev = fb->dev;
ce453d81 2333 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2334 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2335 struct i915_ggtt_view view;
6b95a207
KH
2336 u32 alignment;
2337 int ret;
2338
ebcdd39e
MR
2339 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2340
7b911adc
TU
2341 switch (fb->modifier[0]) {
2342 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2343 alignment = intel_linear_alignment(dev_priv);
6b95a207 2344 break;
7b911adc 2345 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2346 if (INTEL_INFO(dev)->gen >= 9)
2347 alignment = 256 * 1024;
2348 else {
2349 /* pin() will align the object as required by fence */
2350 alignment = 0;
2351 }
6b95a207 2352 break;
7b911adc 2353 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2354 case I915_FORMAT_MOD_Yf_TILED:
2355 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2356 "Y tiling bo slipped through, driver bug!\n"))
2357 return -EINVAL;
2358 alignment = 1 * 1024 * 1024;
2359 break;
6b95a207 2360 default:
7b911adc
TU
2361 MISSING_CASE(fb->modifier[0]);
2362 return -EINVAL;
6b95a207
KH
2363 }
2364
75c82a53 2365 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2366
693db184
CW
2367 /* Note that the w/a also requires 64 PTE of padding following the
2368 * bo. We currently fill all unused PTE with the shadow page and so
2369 * we should always have valid PTE following the scanout preventing
2370 * the VT-d warning.
2371 */
2372 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2373 alignment = 256 * 1024;
2374
d6dd6843
PZ
2375 /*
2376 * Global gtt pte registers are special registers which actually forward
2377 * writes to a chunk of system memory. Which means that there is no risk
2378 * that the register values disappear as soon as we call
2379 * intel_runtime_pm_put(), so it is correct to wrap only the
2380 * pin/unpin/fence and not more.
2381 */
2382 intel_runtime_pm_get(dev_priv);
2383
7580d774
ML
2384 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2385 &view);
48b956c5 2386 if (ret)
b26a6b35 2387 goto err_pm;
6b95a207
KH
2388
2389 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2390 * fence, whereas 965+ only requires a fence if using
2391 * framebuffer compression. For simplicity, we always install
2392 * a fence as the cost is not that onerous.
2393 */
9807216f
VK
2394 if (view.type == I915_GGTT_VIEW_NORMAL) {
2395 ret = i915_gem_object_get_fence(obj);
2396 if (ret == -EDEADLK) {
2397 /*
2398 * -EDEADLK means there are no free fences
2399 * no pending flips.
2400 *
2401 * This is propagated to atomic, but it uses
2402 * -EDEADLK to force a locking recovery, so
2403 * change the returned error to -EBUSY.
2404 */
2405 ret = -EBUSY;
2406 goto err_unpin;
2407 } else if (ret)
2408 goto err_unpin;
1690e1eb 2409
9807216f
VK
2410 i915_gem_object_pin_fence(obj);
2411 }
6b95a207 2412
d6dd6843 2413 intel_runtime_pm_put(dev_priv);
6b95a207 2414 return 0;
48b956c5
CW
2415
2416err_unpin:
f64b98cd 2417 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2418err_pm:
d6dd6843 2419 intel_runtime_pm_put(dev_priv);
48b956c5 2420 return ret;
6b95a207
KH
2421}
2422
82bc3b2d
TU
2423static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2424 const struct drm_plane_state *plane_state)
1690e1eb 2425{
82bc3b2d 2426 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2427 struct i915_ggtt_view view;
82bc3b2d 2428
ebcdd39e
MR
2429 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2430
75c82a53 2431 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2432
9807216f
VK
2433 if (view.type == I915_GGTT_VIEW_NORMAL)
2434 i915_gem_object_unpin_fence(obj);
2435
f64b98cd 2436 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2437}
2438
c2c75131
DV
2439/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2440 * is assumed to be a power-of-two. */
4e9a86b6
VS
2441unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2442 int *x, int *y,
bc752862
CW
2443 unsigned int tiling_mode,
2444 unsigned int cpp,
2445 unsigned int pitch)
c2c75131 2446{
bc752862
CW
2447 if (tiling_mode != I915_TILING_NONE) {
2448 unsigned int tile_rows, tiles;
c2c75131 2449
bc752862
CW
2450 tile_rows = *y / 8;
2451 *y %= 8;
c2c75131 2452
bc752862
CW
2453 tiles = *x / (512/cpp);
2454 *x %= 512/cpp;
2455
2456 return tile_rows * pitch * 8 + tiles * 4096;
2457 } else {
4e9a86b6 2458 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2459 unsigned int offset;
2460
2461 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2462 *y = (offset & alignment) / pitch;
2463 *x = ((offset & alignment) - *y * pitch) / cpp;
2464 return offset & ~alignment;
bc752862 2465 }
c2c75131
DV
2466}
2467
b35d63fa 2468static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2469{
2470 switch (format) {
2471 case DISPPLANE_8BPP:
2472 return DRM_FORMAT_C8;
2473 case DISPPLANE_BGRX555:
2474 return DRM_FORMAT_XRGB1555;
2475 case DISPPLANE_BGRX565:
2476 return DRM_FORMAT_RGB565;
2477 default:
2478 case DISPPLANE_BGRX888:
2479 return DRM_FORMAT_XRGB8888;
2480 case DISPPLANE_RGBX888:
2481 return DRM_FORMAT_XBGR8888;
2482 case DISPPLANE_BGRX101010:
2483 return DRM_FORMAT_XRGB2101010;
2484 case DISPPLANE_RGBX101010:
2485 return DRM_FORMAT_XBGR2101010;
2486 }
2487}
2488
bc8d7dff
DL
2489static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2490{
2491 switch (format) {
2492 case PLANE_CTL_FORMAT_RGB_565:
2493 return DRM_FORMAT_RGB565;
2494 default:
2495 case PLANE_CTL_FORMAT_XRGB_8888:
2496 if (rgb_order) {
2497 if (alpha)
2498 return DRM_FORMAT_ABGR8888;
2499 else
2500 return DRM_FORMAT_XBGR8888;
2501 } else {
2502 if (alpha)
2503 return DRM_FORMAT_ARGB8888;
2504 else
2505 return DRM_FORMAT_XRGB8888;
2506 }
2507 case PLANE_CTL_FORMAT_XRGB_2101010:
2508 if (rgb_order)
2509 return DRM_FORMAT_XBGR2101010;
2510 else
2511 return DRM_FORMAT_XRGB2101010;
2512 }
2513}
2514
5724dbd1 2515static bool
f6936e29
DV
2516intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2517 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2518{
2519 struct drm_device *dev = crtc->base.dev;
3badb49f 2520 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2521 struct drm_i915_gem_object *obj = NULL;
2522 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2523 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2524 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2525 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2526 PAGE_SIZE);
2527
2528 size_aligned -= base_aligned;
46f297fb 2529
ff2652ea
CW
2530 if (plane_config->size == 0)
2531 return false;
2532
3badb49f
PZ
2533 /* If the FB is too big, just don't use it since fbdev is not very
2534 * important and we should probably use that space with FBC or other
2535 * features. */
2536 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2537 return false;
2538
f37b5c2b
DV
2539 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2540 base_aligned,
2541 base_aligned,
2542 size_aligned);
46f297fb 2543 if (!obj)
484b41dd 2544 return false;
46f297fb 2545
49af449b
DL
2546 obj->tiling_mode = plane_config->tiling;
2547 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2548 obj->stride = fb->pitches[0];
46f297fb 2549
6bf129df
DL
2550 mode_cmd.pixel_format = fb->pixel_format;
2551 mode_cmd.width = fb->width;
2552 mode_cmd.height = fb->height;
2553 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2554 mode_cmd.modifier[0] = fb->modifier[0];
2555 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2556
2557 mutex_lock(&dev->struct_mutex);
6bf129df 2558 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2559 &mode_cmd, obj)) {
46f297fb
JB
2560 DRM_DEBUG_KMS("intel fb init failed\n");
2561 goto out_unref_obj;
2562 }
46f297fb 2563 mutex_unlock(&dev->struct_mutex);
484b41dd 2564
f6936e29 2565 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2566 return true;
46f297fb
JB
2567
2568out_unref_obj:
2569 drm_gem_object_unreference(&obj->base);
2570 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2571 return false;
2572}
2573
afd65eb4
MR
2574/* Update plane->state->fb to match plane->fb after driver-internal updates */
2575static void
2576update_state_fb(struct drm_plane *plane)
2577{
2578 if (plane->fb == plane->state->fb)
2579 return;
2580
2581 if (plane->state->fb)
2582 drm_framebuffer_unreference(plane->state->fb);
2583 plane->state->fb = plane->fb;
2584 if (plane->state->fb)
2585 drm_framebuffer_reference(plane->state->fb);
2586}
2587
5724dbd1 2588static void
f6936e29
DV
2589intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2590 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2591{
2592 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2593 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2594 struct drm_crtc *c;
2595 struct intel_crtc *i;
2ff8fde1 2596 struct drm_i915_gem_object *obj;
88595ac9 2597 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2598 struct drm_plane_state *plane_state = primary->state;
a59fac67
MR
2599 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2600 struct intel_plane *intel_plane = to_intel_plane(primary);
88595ac9 2601 struct drm_framebuffer *fb;
484b41dd 2602
2d14030b 2603 if (!plane_config->fb)
484b41dd
JB
2604 return;
2605
f6936e29 2606 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2607 fb = &plane_config->fb->base;
2608 goto valid_fb;
f55548b5 2609 }
484b41dd 2610
2d14030b 2611 kfree(plane_config->fb);
484b41dd
JB
2612
2613 /*
2614 * Failed to alloc the obj, check to see if we should share
2615 * an fb with another CRTC instead
2616 */
70e1e0ec 2617 for_each_crtc(dev, c) {
484b41dd
JB
2618 i = to_intel_crtc(c);
2619
2620 if (c == &intel_crtc->base)
2621 continue;
2622
2ff8fde1
MR
2623 if (!i->active)
2624 continue;
2625
88595ac9
DV
2626 fb = c->primary->fb;
2627 if (!fb)
484b41dd
JB
2628 continue;
2629
88595ac9 2630 obj = intel_fb_obj(fb);
2ff8fde1 2631 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2632 drm_framebuffer_reference(fb);
2633 goto valid_fb;
484b41dd
JB
2634 }
2635 }
88595ac9 2636
a59fac67
MR
2637 /*
2638 * We've failed to reconstruct the BIOS FB. Current display state
2639 * indicates that the primary plane is visible, but has a NULL FB,
2640 * which will lead to problems later if we don't fix it up. The
2641 * simplest solution is to just disable the primary plane now and
2642 * pretend the BIOS never had it enabled.
2643 */
2644 to_intel_plane_state(plane_state)->visible = false;
2645 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2646 intel_pre_disable_primary(&intel_crtc->base);
2647 intel_plane->disable_plane(primary, &intel_crtc->base);
2648
88595ac9
DV
2649 return;
2650
2651valid_fb:
f44e2659
VS
2652 plane_state->src_x = 0;
2653 plane_state->src_y = 0;
be5651f2
ML
2654 plane_state->src_w = fb->width << 16;
2655 plane_state->src_h = fb->height << 16;
2656
f44e2659
VS
2657 plane_state->crtc_x = 0;
2658 plane_state->crtc_y = 0;
be5651f2
ML
2659 plane_state->crtc_w = fb->width;
2660 plane_state->crtc_h = fb->height;
2661
88595ac9
DV
2662 obj = intel_fb_obj(fb);
2663 if (obj->tiling_mode != I915_TILING_NONE)
2664 dev_priv->preserve_bios_swizzle = true;
2665
be5651f2
ML
2666 drm_framebuffer_reference(fb);
2667 primary->fb = primary->state->fb = fb;
36750f28 2668 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2669 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2670 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2671}
2672
29b9bde6
DV
2673static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2674 struct drm_framebuffer *fb,
2675 int x, int y)
81255565
JB
2676{
2677 struct drm_device *dev = crtc->dev;
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2680 struct drm_plane *primary = crtc->primary;
2681 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2682 struct drm_i915_gem_object *obj;
81255565 2683 int plane = intel_crtc->plane;
e506a0c6 2684 unsigned long linear_offset;
81255565 2685 u32 dspcntr;
f0f59a00 2686 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2687 int pixel_size;
f45651ba 2688
b70709a6 2689 if (!visible || !fb) {
fdd508a6
VS
2690 I915_WRITE(reg, 0);
2691 if (INTEL_INFO(dev)->gen >= 4)
2692 I915_WRITE(DSPSURF(plane), 0);
2693 else
2694 I915_WRITE(DSPADDR(plane), 0);
2695 POSTING_READ(reg);
2696 return;
2697 }
2698
c9ba6fad
VS
2699 obj = intel_fb_obj(fb);
2700 if (WARN_ON(obj == NULL))
2701 return;
2702
2703 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2704
f45651ba
VS
2705 dspcntr = DISPPLANE_GAMMA_ENABLE;
2706
fdd508a6 2707 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2708
2709 if (INTEL_INFO(dev)->gen < 4) {
2710 if (intel_crtc->pipe == PIPE_B)
2711 dspcntr |= DISPPLANE_SEL_PIPE_B;
2712
2713 /* pipesrc and dspsize control the size that is scaled from,
2714 * which should always be the user's requested size.
2715 */
2716 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2717 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2718 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2719 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2720 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2721 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2722 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2723 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2724 I915_WRITE(PRIMPOS(plane), 0);
2725 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2726 }
81255565 2727
57779d06
VS
2728 switch (fb->pixel_format) {
2729 case DRM_FORMAT_C8:
81255565
JB
2730 dspcntr |= DISPPLANE_8BPP;
2731 break;
57779d06 2732 case DRM_FORMAT_XRGB1555:
57779d06 2733 dspcntr |= DISPPLANE_BGRX555;
81255565 2734 break;
57779d06
VS
2735 case DRM_FORMAT_RGB565:
2736 dspcntr |= DISPPLANE_BGRX565;
2737 break;
2738 case DRM_FORMAT_XRGB8888:
57779d06
VS
2739 dspcntr |= DISPPLANE_BGRX888;
2740 break;
2741 case DRM_FORMAT_XBGR8888:
57779d06
VS
2742 dspcntr |= DISPPLANE_RGBX888;
2743 break;
2744 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2745 dspcntr |= DISPPLANE_BGRX101010;
2746 break;
2747 case DRM_FORMAT_XBGR2101010:
57779d06 2748 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2749 break;
2750 default:
baba133a 2751 BUG();
81255565 2752 }
57779d06 2753
f45651ba
VS
2754 if (INTEL_INFO(dev)->gen >= 4 &&
2755 obj->tiling_mode != I915_TILING_NONE)
2756 dspcntr |= DISPPLANE_TILED;
81255565 2757
de1aa629
VS
2758 if (IS_G4X(dev))
2759 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2760
b9897127 2761 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2762
c2c75131
DV
2763 if (INTEL_INFO(dev)->gen >= 4) {
2764 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2765 intel_gen4_compute_page_offset(dev_priv,
2766 &x, &y, obj->tiling_mode,
b9897127 2767 pixel_size,
bc752862 2768 fb->pitches[0]);
c2c75131
DV
2769 linear_offset -= intel_crtc->dspaddr_offset;
2770 } else {
e506a0c6 2771 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2772 }
e506a0c6 2773
8e7d688b 2774 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2775 dspcntr |= DISPPLANE_ROTATE_180;
2776
6e3c9717
ACO
2777 x += (intel_crtc->config->pipe_src_w - 1);
2778 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2779
2780 /* Finding the last pixel of the last line of the display
2781 data and adding to linear_offset*/
2782 linear_offset +=
6e3c9717
ACO
2783 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2784 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2785 }
2786
2db3366b
PZ
2787 intel_crtc->adjusted_x = x;
2788 intel_crtc->adjusted_y = y;
2789
48404c1e
SJ
2790 I915_WRITE(reg, dspcntr);
2791
01f2c773 2792 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2793 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2794 I915_WRITE(DSPSURF(plane),
2795 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2796 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2797 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2798 } else
f343c5f6 2799 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2800 POSTING_READ(reg);
17638cd6
JB
2801}
2802
29b9bde6
DV
2803static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2804 struct drm_framebuffer *fb,
2805 int x, int y)
17638cd6
JB
2806{
2807 struct drm_device *dev = crtc->dev;
2808 struct drm_i915_private *dev_priv = dev->dev_private;
2809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2810 struct drm_plane *primary = crtc->primary;
2811 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2812 struct drm_i915_gem_object *obj;
17638cd6 2813 int plane = intel_crtc->plane;
e506a0c6 2814 unsigned long linear_offset;
17638cd6 2815 u32 dspcntr;
f0f59a00 2816 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2817 int pixel_size;
f45651ba 2818
b70709a6 2819 if (!visible || !fb) {
fdd508a6
VS
2820 I915_WRITE(reg, 0);
2821 I915_WRITE(DSPSURF(plane), 0);
2822 POSTING_READ(reg);
2823 return;
2824 }
2825
c9ba6fad
VS
2826 obj = intel_fb_obj(fb);
2827 if (WARN_ON(obj == NULL))
2828 return;
2829
2830 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2831
f45651ba
VS
2832 dspcntr = DISPPLANE_GAMMA_ENABLE;
2833
fdd508a6 2834 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2835
2836 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2837 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2838
57779d06
VS
2839 switch (fb->pixel_format) {
2840 case DRM_FORMAT_C8:
17638cd6
JB
2841 dspcntr |= DISPPLANE_8BPP;
2842 break;
57779d06
VS
2843 case DRM_FORMAT_RGB565:
2844 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2845 break;
57779d06 2846 case DRM_FORMAT_XRGB8888:
57779d06
VS
2847 dspcntr |= DISPPLANE_BGRX888;
2848 break;
2849 case DRM_FORMAT_XBGR8888:
57779d06
VS
2850 dspcntr |= DISPPLANE_RGBX888;
2851 break;
2852 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2853 dspcntr |= DISPPLANE_BGRX101010;
2854 break;
2855 case DRM_FORMAT_XBGR2101010:
57779d06 2856 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2857 break;
2858 default:
baba133a 2859 BUG();
17638cd6
JB
2860 }
2861
2862 if (obj->tiling_mode != I915_TILING_NONE)
2863 dspcntr |= DISPPLANE_TILED;
17638cd6 2864
f45651ba 2865 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2866 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2867
b9897127 2868 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2869 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2870 intel_gen4_compute_page_offset(dev_priv,
2871 &x, &y, obj->tiling_mode,
b9897127 2872 pixel_size,
bc752862 2873 fb->pitches[0]);
c2c75131 2874 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2875 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2876 dspcntr |= DISPPLANE_ROTATE_180;
2877
2878 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2879 x += (intel_crtc->config->pipe_src_w - 1);
2880 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2881
2882 /* Finding the last pixel of the last line of the display
2883 data and adding to linear_offset*/
2884 linear_offset +=
6e3c9717
ACO
2885 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2886 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2887 }
2888 }
2889
2db3366b
PZ
2890 intel_crtc->adjusted_x = x;
2891 intel_crtc->adjusted_y = y;
2892
48404c1e 2893 I915_WRITE(reg, dspcntr);
17638cd6 2894
01f2c773 2895 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2896 I915_WRITE(DSPSURF(plane),
2897 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2898 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2899 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2900 } else {
2901 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2902 I915_WRITE(DSPLINOFF(plane), linear_offset);
2903 }
17638cd6 2904 POSTING_READ(reg);
17638cd6
JB
2905}
2906
b321803d
DL
2907u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2908 uint32_t pixel_format)
2909{
2910 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2911
2912 /*
2913 * The stride is either expressed as a multiple of 64 bytes
2914 * chunks for linear buffers or in number of tiles for tiled
2915 * buffers.
2916 */
2917 switch (fb_modifier) {
2918 case DRM_FORMAT_MOD_NONE:
2919 return 64;
2920 case I915_FORMAT_MOD_X_TILED:
2921 if (INTEL_INFO(dev)->gen == 2)
2922 return 128;
2923 return 512;
2924 case I915_FORMAT_MOD_Y_TILED:
2925 /* No need to check for old gens and Y tiling since this is
2926 * about the display engine and those will be blocked before
2927 * we get here.
2928 */
2929 return 128;
2930 case I915_FORMAT_MOD_Yf_TILED:
2931 if (bits_per_pixel == 8)
2932 return 64;
2933 else
2934 return 128;
2935 default:
2936 MISSING_CASE(fb_modifier);
2937 return 64;
2938 }
2939}
2940
44eb0cb9
MK
2941u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2942 struct drm_i915_gem_object *obj,
2943 unsigned int plane)
121920fa 2944{
ce7f1728 2945 struct i915_ggtt_view view;
dedf278c 2946 struct i915_vma *vma;
44eb0cb9 2947 u64 offset;
121920fa 2948
2850cfdd 2949 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
ce7f1728 2950 intel_plane->base.state);
121920fa 2951
ce7f1728 2952 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2953 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2954 view.type))
dedf278c
TU
2955 return -1;
2956
44eb0cb9 2957 offset = vma->node.start;
dedf278c
TU
2958
2959 if (plane == 1) {
a6d09186 2960 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
dedf278c
TU
2961 PAGE_SIZE;
2962 }
2963
44eb0cb9
MK
2964 WARN_ON(upper_32_bits(offset));
2965
2966 return lower_32_bits(offset);
121920fa
TU
2967}
2968
e435d6e5
ML
2969static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2970{
2971 struct drm_device *dev = intel_crtc->base.dev;
2972 struct drm_i915_private *dev_priv = dev->dev_private;
2973
2974 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2975 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2976 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2977}
2978
a1b2278e
CK
2979/*
2980 * This function detaches (aka. unbinds) unused scalers in hardware
2981 */
0583236e 2982static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2983{
a1b2278e
CK
2984 struct intel_crtc_scaler_state *scaler_state;
2985 int i;
2986
a1b2278e
CK
2987 scaler_state = &intel_crtc->config->scaler_state;
2988
2989 /* loop through and disable scalers that aren't in use */
2990 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2991 if (!scaler_state->scalers[i].in_use)
2992 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2993 }
2994}
2995
6156a456 2996u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2997{
6156a456 2998 switch (pixel_format) {
d161cf7a 2999 case DRM_FORMAT_C8:
c34ce3d1 3000 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3001 case DRM_FORMAT_RGB565:
c34ce3d1 3002 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3003 case DRM_FORMAT_XBGR8888:
c34ce3d1 3004 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3005 case DRM_FORMAT_XRGB8888:
c34ce3d1 3006 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3007 /*
3008 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3009 * to be already pre-multiplied. We need to add a knob (or a different
3010 * DRM_FORMAT) for user-space to configure that.
3011 */
f75fb42a 3012 case DRM_FORMAT_ABGR8888:
c34ce3d1 3013 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3014 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3015 case DRM_FORMAT_ARGB8888:
c34ce3d1 3016 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3017 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3018 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3019 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3020 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3021 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3022 case DRM_FORMAT_YUYV:
c34ce3d1 3023 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3024 case DRM_FORMAT_YVYU:
c34ce3d1 3025 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3026 case DRM_FORMAT_UYVY:
c34ce3d1 3027 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3028 case DRM_FORMAT_VYUY:
c34ce3d1 3029 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3030 default:
4249eeef 3031 MISSING_CASE(pixel_format);
70d21f0e 3032 }
8cfcba41 3033
c34ce3d1 3034 return 0;
6156a456 3035}
70d21f0e 3036
6156a456
CK
3037u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3038{
6156a456 3039 switch (fb_modifier) {
30af77c4 3040 case DRM_FORMAT_MOD_NONE:
70d21f0e 3041 break;
30af77c4 3042 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3043 return PLANE_CTL_TILED_X;
b321803d 3044 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3045 return PLANE_CTL_TILED_Y;
b321803d 3046 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3047 return PLANE_CTL_TILED_YF;
70d21f0e 3048 default:
6156a456 3049 MISSING_CASE(fb_modifier);
70d21f0e 3050 }
8cfcba41 3051
c34ce3d1 3052 return 0;
6156a456 3053}
70d21f0e 3054
6156a456
CK
3055u32 skl_plane_ctl_rotation(unsigned int rotation)
3056{
3b7a5119 3057 switch (rotation) {
6156a456
CK
3058 case BIT(DRM_ROTATE_0):
3059 break;
1e8df167
SJ
3060 /*
3061 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3062 * while i915 HW rotation is clockwise, thats why this swapping.
3063 */
3b7a5119 3064 case BIT(DRM_ROTATE_90):
1e8df167 3065 return PLANE_CTL_ROTATE_270;
3b7a5119 3066 case BIT(DRM_ROTATE_180):
c34ce3d1 3067 return PLANE_CTL_ROTATE_180;
3b7a5119 3068 case BIT(DRM_ROTATE_270):
1e8df167 3069 return PLANE_CTL_ROTATE_90;
6156a456
CK
3070 default:
3071 MISSING_CASE(rotation);
3072 }
3073
c34ce3d1 3074 return 0;
6156a456
CK
3075}
3076
3077static void skylake_update_primary_plane(struct drm_crtc *crtc,
3078 struct drm_framebuffer *fb,
3079 int x, int y)
3080{
3081 struct drm_device *dev = crtc->dev;
3082 struct drm_i915_private *dev_priv = dev->dev_private;
3083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3084 struct drm_plane *plane = crtc->primary;
3085 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3086 struct drm_i915_gem_object *obj;
3087 int pipe = intel_crtc->pipe;
3088 u32 plane_ctl, stride_div, stride;
3089 u32 tile_height, plane_offset, plane_size;
3090 unsigned int rotation;
3091 int x_offset, y_offset;
44eb0cb9 3092 u32 surf_addr;
6156a456
CK
3093 struct intel_crtc_state *crtc_state = intel_crtc->config;
3094 struct intel_plane_state *plane_state;
3095 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3096 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3097 int scaler_id = -1;
3098
6156a456
CK
3099 plane_state = to_intel_plane_state(plane->state);
3100
b70709a6 3101 if (!visible || !fb) {
6156a456
CK
3102 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3103 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3104 POSTING_READ(PLANE_CTL(pipe, 0));
3105 return;
3b7a5119 3106 }
70d21f0e 3107
6156a456
CK
3108 plane_ctl = PLANE_CTL_ENABLE |
3109 PLANE_CTL_PIPE_GAMMA_ENABLE |
3110 PLANE_CTL_PIPE_CSC_ENABLE;
3111
3112 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3113 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3114 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3115
3116 rotation = plane->state->rotation;
3117 plane_ctl |= skl_plane_ctl_rotation(rotation);
3118
b321803d
DL
3119 obj = intel_fb_obj(fb);
3120 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3121 fb->pixel_format);
dedf278c 3122 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3123
a42e5a23
PZ
3124 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3125
3126 scaler_id = plane_state->scaler_id;
3127 src_x = plane_state->src.x1 >> 16;
3128 src_y = plane_state->src.y1 >> 16;
3129 src_w = drm_rect_width(&plane_state->src) >> 16;
3130 src_h = drm_rect_height(&plane_state->src) >> 16;
3131 dst_x = plane_state->dst.x1;
3132 dst_y = plane_state->dst.y1;
3133 dst_w = drm_rect_width(&plane_state->dst);
3134 dst_h = drm_rect_height(&plane_state->dst);
3135
3136 WARN_ON(x != src_x || y != src_y);
6156a456 3137
3b7a5119
SJ
3138 if (intel_rotation_90_or_270(rotation)) {
3139 /* stride = Surface height in tiles */
2614f17d 3140 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3141 fb->modifier[0], 0);
3b7a5119 3142 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3143 x_offset = stride * tile_height - y - src_h;
3b7a5119 3144 y_offset = x;
6156a456 3145 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3146 } else {
3147 stride = fb->pitches[0] / stride_div;
3148 x_offset = x;
3149 y_offset = y;
6156a456 3150 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3151 }
3152 plane_offset = y_offset << 16 | x_offset;
b321803d 3153
2db3366b
PZ
3154 intel_crtc->adjusted_x = x_offset;
3155 intel_crtc->adjusted_y = y_offset;
3156
70d21f0e 3157 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3158 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3159 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3160 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3161
3162 if (scaler_id >= 0) {
3163 uint32_t ps_ctrl = 0;
3164
3165 WARN_ON(!dst_w || !dst_h);
3166 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3167 crtc_state->scaler_state.scalers[scaler_id].mode;
3168 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3169 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3170 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3171 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3172 I915_WRITE(PLANE_POS(pipe, 0), 0);
3173 } else {
3174 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3175 }
3176
121920fa 3177 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3178
3179 POSTING_READ(PLANE_SURF(pipe, 0));
3180}
3181
17638cd6
JB
3182/* Assume fb object is pinned & idle & fenced and just update base pointers */
3183static int
3184intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3185 int x, int y, enum mode_set_atomic state)
3186{
3187 struct drm_device *dev = crtc->dev;
3188 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3189
0e631adc
PZ
3190 if (dev_priv->fbc.deactivate)
3191 dev_priv->fbc.deactivate(dev_priv);
81255565 3192
29b9bde6
DV
3193 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3194
3195 return 0;
81255565
JB
3196}
3197
7514747d 3198static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3199{
96a02917
VS
3200 struct drm_crtc *crtc;
3201
70e1e0ec 3202 for_each_crtc(dev, crtc) {
96a02917
VS
3203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3204 enum plane plane = intel_crtc->plane;
3205
3206 intel_prepare_page_flip(dev, plane);
3207 intel_finish_page_flip_plane(dev, plane);
3208 }
7514747d
VS
3209}
3210
3211static void intel_update_primary_planes(struct drm_device *dev)
3212{
7514747d 3213 struct drm_crtc *crtc;
96a02917 3214
70e1e0ec 3215 for_each_crtc(dev, crtc) {
11c22da6
ML
3216 struct intel_plane *plane = to_intel_plane(crtc->primary);
3217 struct intel_plane_state *plane_state;
96a02917 3218
11c22da6 3219 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3220 plane_state = to_intel_plane_state(plane->base.state);
3221
f029ee82 3222 if (crtc->state->active && plane_state->base.fb)
11c22da6
ML
3223 plane->commit_plane(&plane->base, plane_state);
3224
3225 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3226 }
3227}
3228
7514747d
VS
3229void intel_prepare_reset(struct drm_device *dev)
3230{
3231 /* no reset support for gen2 */
3232 if (IS_GEN2(dev))
3233 return;
3234
3235 /* reset doesn't touch the display */
3236 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3237 return;
3238
3239 drm_modeset_lock_all(dev);
f98ce92f
VS
3240 /*
3241 * Disabling the crtcs gracefully seems nicer. Also the
3242 * g33 docs say we should at least disable all the planes.
3243 */
6b72d486 3244 intel_display_suspend(dev);
7514747d
VS
3245}
3246
3247void intel_finish_reset(struct drm_device *dev)
3248{
3249 struct drm_i915_private *dev_priv = to_i915(dev);
3250
3251 /*
3252 * Flips in the rings will be nuked by the reset,
3253 * so complete all pending flips so that user space
3254 * will get its events and not get stuck.
3255 */
3256 intel_complete_page_flips(dev);
3257
3258 /* no reset support for gen2 */
3259 if (IS_GEN2(dev))
3260 return;
3261
3262 /* reset doesn't touch the display */
3263 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3264 /*
3265 * Flips in the rings have been nuked by the reset,
3266 * so update the base address of all primary
3267 * planes to the the last fb to make sure we're
3268 * showing the correct fb after a reset.
11c22da6
ML
3269 *
3270 * FIXME: Atomic will make this obsolete since we won't schedule
3271 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3272 */
3273 intel_update_primary_planes(dev);
3274 return;
3275 }
3276
3277 /*
3278 * The display has been reset as well,
3279 * so need a full re-initialization.
3280 */
3281 intel_runtime_pm_disable_interrupts(dev_priv);
3282 intel_runtime_pm_enable_interrupts(dev_priv);
3283
3284 intel_modeset_init_hw(dev);
3285
3286 spin_lock_irq(&dev_priv->irq_lock);
3287 if (dev_priv->display.hpd_irq_setup)
3288 dev_priv->display.hpd_irq_setup(dev);
3289 spin_unlock_irq(&dev_priv->irq_lock);
3290
043e9bda 3291 intel_display_resume(dev);
7514747d
VS
3292
3293 intel_hpd_init(dev_priv);
3294
3295 drm_modeset_unlock_all(dev);
3296}
3297
7d5e3799
CW
3298static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3299{
3300 struct drm_device *dev = crtc->dev;
3301 struct drm_i915_private *dev_priv = dev->dev_private;
3302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3303 bool pending;
3304
3305 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3306 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3307 return false;
3308
5e2d7afc 3309 spin_lock_irq(&dev->event_lock);
7d5e3799 3310 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3311 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3312
3313 return pending;
3314}
3315
bfd16b2a
ML
3316static void intel_update_pipe_config(struct intel_crtc *crtc,
3317 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3318{
3319 struct drm_device *dev = crtc->base.dev;
3320 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3321 struct intel_crtc_state *pipe_config =
3322 to_intel_crtc_state(crtc->base.state);
e30e8f75 3323
bfd16b2a
ML
3324 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3325 crtc->base.mode = crtc->base.state->mode;
3326
3327 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3328 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3329 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3330
44522d85
ML
3331 if (HAS_DDI(dev))
3332 intel_set_pipe_csc(&crtc->base);
e30e8f75
GP
3333
3334 /*
3335 * Update pipe size and adjust fitter if needed: the reason for this is
3336 * that in compute_mode_changes we check the native mode (not the pfit
3337 * mode) to see if we can flip rather than do a full mode set. In the
3338 * fastboot case, we'll flip, but if we don't update the pipesrc and
3339 * pfit state, we'll end up with a big fb scanned out into the wrong
3340 * sized surface.
e30e8f75
GP
3341 */
3342
e30e8f75 3343 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3344 ((pipe_config->pipe_src_w - 1) << 16) |
3345 (pipe_config->pipe_src_h - 1));
3346
3347 /* on skylake this is done by detaching scalers */
3348 if (INTEL_INFO(dev)->gen >= 9) {
3349 skl_detach_scalers(crtc);
3350
3351 if (pipe_config->pch_pfit.enabled)
3352 skylake_pfit_enable(crtc);
3353 } else if (HAS_PCH_SPLIT(dev)) {
3354 if (pipe_config->pch_pfit.enabled)
3355 ironlake_pfit_enable(crtc);
3356 else if (old_crtc_state->pch_pfit.enabled)
3357 ironlake_pfit_disable(crtc, true);
e30e8f75 3358 }
e30e8f75
GP
3359}
3360
5e84e1a4
ZW
3361static void intel_fdi_normal_train(struct drm_crtc *crtc)
3362{
3363 struct drm_device *dev = crtc->dev;
3364 struct drm_i915_private *dev_priv = dev->dev_private;
3365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3366 int pipe = intel_crtc->pipe;
f0f59a00
VS
3367 i915_reg_t reg;
3368 u32 temp;
5e84e1a4
ZW
3369
3370 /* enable normal train */
3371 reg = FDI_TX_CTL(pipe);
3372 temp = I915_READ(reg);
61e499bf 3373 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3374 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3375 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3379 }
5e84e1a4
ZW
3380 I915_WRITE(reg, temp);
3381
3382 reg = FDI_RX_CTL(pipe);
3383 temp = I915_READ(reg);
3384 if (HAS_PCH_CPT(dev)) {
3385 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3386 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3387 } else {
3388 temp &= ~FDI_LINK_TRAIN_NONE;
3389 temp |= FDI_LINK_TRAIN_NONE;
3390 }
3391 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3392
3393 /* wait one idle pattern time */
3394 POSTING_READ(reg);
3395 udelay(1000);
357555c0
JB
3396
3397 /* IVB wants error correction enabled */
3398 if (IS_IVYBRIDGE(dev))
3399 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3400 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3401}
3402
8db9d77b
ZW
3403/* The FDI link training functions for ILK/Ibexpeak. */
3404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3405{
3406 struct drm_device *dev = crtc->dev;
3407 struct drm_i915_private *dev_priv = dev->dev_private;
3408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3409 int pipe = intel_crtc->pipe;
f0f59a00
VS
3410 i915_reg_t reg;
3411 u32 temp, tries;
8db9d77b 3412
1c8562f6 3413 /* FDI needs bits from pipe first */
0fc932b8 3414 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3415
e1a44743
AJ
3416 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3417 for train result */
5eddb70b
CW
3418 reg = FDI_RX_IMR(pipe);
3419 temp = I915_READ(reg);
e1a44743
AJ
3420 temp &= ~FDI_RX_SYMBOL_LOCK;
3421 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3422 I915_WRITE(reg, temp);
3423 I915_READ(reg);
e1a44743
AJ
3424 udelay(150);
3425
8db9d77b 3426 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3427 reg = FDI_TX_CTL(pipe);
3428 temp = I915_READ(reg);
627eb5a3 3429 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3430 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3431 temp &= ~FDI_LINK_TRAIN_NONE;
3432 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3433 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3434
5eddb70b
CW
3435 reg = FDI_RX_CTL(pipe);
3436 temp = I915_READ(reg);
8db9d77b
ZW
3437 temp &= ~FDI_LINK_TRAIN_NONE;
3438 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3439 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3440
3441 POSTING_READ(reg);
8db9d77b
ZW
3442 udelay(150);
3443
5b2adf89 3444 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3445 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3447 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3448
5eddb70b 3449 reg = FDI_RX_IIR(pipe);
e1a44743 3450 for (tries = 0; tries < 5; tries++) {
5eddb70b 3451 temp = I915_READ(reg);
8db9d77b
ZW
3452 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3453
3454 if ((temp & FDI_RX_BIT_LOCK)) {
3455 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3456 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3457 break;
3458 }
8db9d77b 3459 }
e1a44743 3460 if (tries == 5)
5eddb70b 3461 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3462
3463 /* Train 2 */
5eddb70b
CW
3464 reg = FDI_TX_CTL(pipe);
3465 temp = I915_READ(reg);
8db9d77b
ZW
3466 temp &= ~FDI_LINK_TRAIN_NONE;
3467 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3468 I915_WRITE(reg, temp);
8db9d77b 3469
5eddb70b
CW
3470 reg = FDI_RX_CTL(pipe);
3471 temp = I915_READ(reg);
8db9d77b
ZW
3472 temp &= ~FDI_LINK_TRAIN_NONE;
3473 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3474 I915_WRITE(reg, temp);
8db9d77b 3475
5eddb70b
CW
3476 POSTING_READ(reg);
3477 udelay(150);
8db9d77b 3478
5eddb70b 3479 reg = FDI_RX_IIR(pipe);
e1a44743 3480 for (tries = 0; tries < 5; tries++) {
5eddb70b 3481 temp = I915_READ(reg);
8db9d77b
ZW
3482 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3483
3484 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3485 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3486 DRM_DEBUG_KMS("FDI train 2 done.\n");
3487 break;
3488 }
8db9d77b 3489 }
e1a44743 3490 if (tries == 5)
5eddb70b 3491 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3492
3493 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3494
8db9d77b
ZW
3495}
3496
0206e353 3497static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3498 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3499 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3500 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3501 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3502};
3503
3504/* The FDI link training functions for SNB/Cougarpoint. */
3505static void gen6_fdi_link_train(struct drm_crtc *crtc)
3506{
3507 struct drm_device *dev = crtc->dev;
3508 struct drm_i915_private *dev_priv = dev->dev_private;
3509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3510 int pipe = intel_crtc->pipe;
f0f59a00
VS
3511 i915_reg_t reg;
3512 u32 temp, i, retry;
8db9d77b 3513
e1a44743
AJ
3514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
5eddb70b
CW
3516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
e1a44743
AJ
3518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
e1a44743
AJ
3523 udelay(150);
3524
8db9d77b 3525 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
627eb5a3 3528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3536
d74cf324
DV
3537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
5eddb70b
CW
3540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
8db9d77b
ZW
3542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
5eddb70b
CW
3549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
8db9d77b
ZW
3552 udelay(150);
3553
0206e353 3554 for (i = 0; i < 4; i++) {
5eddb70b
CW
3555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
8db9d77b
ZW
3557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
8db9d77b
ZW
3562 udelay(500);
3563
fa37d39e
SP
3564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
8db9d77b 3574 }
fa37d39e
SP
3575 if (retry < 5)
3576 break;
8db9d77b
ZW
3577 }
3578 if (i == 4)
5eddb70b 3579 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3580
3581 /* Train 2 */
5eddb70b
CW
3582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
8db9d77b
ZW
3584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
5eddb70b 3591 I915_WRITE(reg, temp);
8db9d77b 3592
5eddb70b
CW
3593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
8db9d77b
ZW
3595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
5eddb70b
CW
3602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
8db9d77b
ZW
3605 udelay(150);
3606
0206e353 3607 for (i = 0; i < 4; i++) {
5eddb70b
CW
3608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
8db9d77b
ZW
3610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
8db9d77b
ZW
3615 udelay(500);
3616
fa37d39e
SP
3617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
8db9d77b 3627 }
fa37d39e
SP
3628 if (retry < 5)
3629 break;
8db9d77b
ZW
3630 }
3631 if (i == 4)
5eddb70b 3632 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
357555c0
JB
3637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
f0f59a00
VS
3644 i915_reg_t reg;
3645 u32 temp, i, j;
357555c0
JB
3646
3647 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3648 for train result */
3649 reg = FDI_RX_IMR(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~FDI_RX_SYMBOL_LOCK;
3652 temp &= ~FDI_RX_BIT_LOCK;
3653 I915_WRITE(reg, temp);
3654
3655 POSTING_READ(reg);
3656 udelay(150);
3657
01a415fd
DV
3658 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3659 I915_READ(FDI_RX_IIR(pipe)));
3660
139ccd3f
JB
3661 /* Try each vswing and preemphasis setting twice before moving on */
3662 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3663 /* disable first in case we need to retry */
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3667 temp &= ~FDI_TX_ENABLE;
3668 I915_WRITE(reg, temp);
357555c0 3669
139ccd3f
JB
3670 reg = FDI_RX_CTL(pipe);
3671 temp = I915_READ(reg);
3672 temp &= ~FDI_LINK_TRAIN_AUTO;
3673 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3674 temp &= ~FDI_RX_ENABLE;
3675 I915_WRITE(reg, temp);
357555c0 3676
139ccd3f 3677 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3678 reg = FDI_TX_CTL(pipe);
3679 temp = I915_READ(reg);
139ccd3f 3680 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3681 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3682 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3683 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3684 temp |= snb_b_fdi_train_param[j/2];
3685 temp |= FDI_COMPOSITE_SYNC;
3686 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3687
139ccd3f
JB
3688 I915_WRITE(FDI_RX_MISC(pipe),
3689 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3690
139ccd3f 3691 reg = FDI_RX_CTL(pipe);
357555c0 3692 temp = I915_READ(reg);
139ccd3f
JB
3693 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3694 temp |= FDI_COMPOSITE_SYNC;
3695 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3696
139ccd3f
JB
3697 POSTING_READ(reg);
3698 udelay(1); /* should be 0.5us */
357555c0 3699
139ccd3f
JB
3700 for (i = 0; i < 4; i++) {
3701 reg = FDI_RX_IIR(pipe);
3702 temp = I915_READ(reg);
3703 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3704
139ccd3f
JB
3705 if (temp & FDI_RX_BIT_LOCK ||
3706 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3707 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3708 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3709 i);
3710 break;
3711 }
3712 udelay(1); /* should be 0.5us */
3713 }
3714 if (i == 4) {
3715 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3716 continue;
3717 }
357555c0 3718
139ccd3f 3719 /* Train 2 */
357555c0
JB
3720 reg = FDI_TX_CTL(pipe);
3721 temp = I915_READ(reg);
139ccd3f
JB
3722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3723 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3724 I915_WRITE(reg, temp);
3725
3726 reg = FDI_RX_CTL(pipe);
3727 temp = I915_READ(reg);
3728 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3729 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3730 I915_WRITE(reg, temp);
3731
3732 POSTING_READ(reg);
139ccd3f 3733 udelay(2); /* should be 1.5us */
357555c0 3734
139ccd3f
JB
3735 for (i = 0; i < 4; i++) {
3736 reg = FDI_RX_IIR(pipe);
3737 temp = I915_READ(reg);
3738 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3739
139ccd3f
JB
3740 if (temp & FDI_RX_SYMBOL_LOCK ||
3741 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3742 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3743 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3744 i);
3745 goto train_done;
3746 }
3747 udelay(2); /* should be 1.5us */
357555c0 3748 }
139ccd3f
JB
3749 if (i == 4)
3750 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3751 }
357555c0 3752
139ccd3f 3753train_done:
357555c0
JB
3754 DRM_DEBUG_KMS("FDI train done.\n");
3755}
3756
88cefb6c 3757static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3758{
88cefb6c 3759 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3760 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3761 int pipe = intel_crtc->pipe;
f0f59a00
VS
3762 i915_reg_t reg;
3763 u32 temp;
c64e311e 3764
c98e9dcf 3765 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3766 reg = FDI_RX_CTL(pipe);
3767 temp = I915_READ(reg);
627eb5a3 3768 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3769 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3770 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3771 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3772
3773 POSTING_READ(reg);
c98e9dcf
JB
3774 udelay(200);
3775
3776 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3777 temp = I915_READ(reg);
3778 I915_WRITE(reg, temp | FDI_PCDCLK);
3779
3780 POSTING_READ(reg);
c98e9dcf
JB
3781 udelay(200);
3782
20749730
PZ
3783 /* Enable CPU FDI TX PLL, always on for Ironlake */
3784 reg = FDI_TX_CTL(pipe);
3785 temp = I915_READ(reg);
3786 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3787 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3788
20749730
PZ
3789 POSTING_READ(reg);
3790 udelay(100);
6be4a607 3791 }
0e23b99d
JB
3792}
3793
88cefb6c
DV
3794static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3795{
3796 struct drm_device *dev = intel_crtc->base.dev;
3797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 int pipe = intel_crtc->pipe;
f0f59a00
VS
3799 i915_reg_t reg;
3800 u32 temp;
88cefb6c
DV
3801
3802 /* Switch from PCDclk to Rawclk */
3803 reg = FDI_RX_CTL(pipe);
3804 temp = I915_READ(reg);
3805 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3806
3807 /* Disable CPU FDI TX PLL */
3808 reg = FDI_TX_CTL(pipe);
3809 temp = I915_READ(reg);
3810 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3811
3812 POSTING_READ(reg);
3813 udelay(100);
3814
3815 reg = FDI_RX_CTL(pipe);
3816 temp = I915_READ(reg);
3817 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3818
3819 /* Wait for the clocks to turn off. */
3820 POSTING_READ(reg);
3821 udelay(100);
3822}
3823
0fc932b8
JB
3824static void ironlake_fdi_disable(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3829 int pipe = intel_crtc->pipe;
f0f59a00
VS
3830 i915_reg_t reg;
3831 u32 temp;
0fc932b8
JB
3832
3833 /* disable CPU FDI tx and PCH FDI rx */
3834 reg = FDI_TX_CTL(pipe);
3835 temp = I915_READ(reg);
3836 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3837 POSTING_READ(reg);
3838
3839 reg = FDI_RX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~(0x7 << 16);
dfd07d72 3842 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3843 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3844
3845 POSTING_READ(reg);
3846 udelay(100);
3847
3848 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3849 if (HAS_PCH_IBX(dev))
6f06ce18 3850 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3851
3852 /* still set train pattern 1 */
3853 reg = FDI_TX_CTL(pipe);
3854 temp = I915_READ(reg);
3855 temp &= ~FDI_LINK_TRAIN_NONE;
3856 temp |= FDI_LINK_TRAIN_PATTERN_1;
3857 I915_WRITE(reg, temp);
3858
3859 reg = FDI_RX_CTL(pipe);
3860 temp = I915_READ(reg);
3861 if (HAS_PCH_CPT(dev)) {
3862 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3864 } else {
3865 temp &= ~FDI_LINK_TRAIN_NONE;
3866 temp |= FDI_LINK_TRAIN_PATTERN_1;
3867 }
3868 /* BPC in FDI rx is consistent with that in PIPECONF */
3869 temp &= ~(0x07 << 16);
dfd07d72 3870 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3871 I915_WRITE(reg, temp);
3872
3873 POSTING_READ(reg);
3874 udelay(100);
3875}
3876
5dce5b93
CW
3877bool intel_has_pending_fb_unpin(struct drm_device *dev)
3878{
3879 struct intel_crtc *crtc;
3880
3881 /* Note that we don't need to be called with mode_config.lock here
3882 * as our list of CRTC objects is static for the lifetime of the
3883 * device and so cannot disappear as we iterate. Similarly, we can
3884 * happily treat the predicates as racy, atomic checks as userspace
3885 * cannot claim and pin a new fb without at least acquring the
3886 * struct_mutex and so serialising with us.
3887 */
d3fcc808 3888 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3889 if (atomic_read(&crtc->unpin_work_count) == 0)
3890 continue;
3891
3892 if (crtc->unpin_work)
3893 intel_wait_for_vblank(dev, crtc->pipe);
3894
3895 return true;
3896 }
3897
3898 return false;
3899}
3900
d6bbafa1
CW
3901static void page_flip_completed(struct intel_crtc *intel_crtc)
3902{
3903 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3904 struct intel_unpin_work *work = intel_crtc->unpin_work;
3905
3906 /* ensure that the unpin work is consistent wrt ->pending. */
3907 smp_rmb();
3908 intel_crtc->unpin_work = NULL;
3909
3910 if (work->event)
3911 drm_send_vblank_event(intel_crtc->base.dev,
3912 intel_crtc->pipe,
3913 work->event);
3914
3915 drm_crtc_vblank_put(&intel_crtc->base);
3916
3917 wake_up_all(&dev_priv->pending_flip_queue);
3918 queue_work(dev_priv->wq, &work->work);
3919
3920 trace_i915_flip_complete(intel_crtc->plane,
3921 work->pending_flip_obj);
3922}
3923
5008e874 3924static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3925{
0f91128d 3926 struct drm_device *dev = crtc->dev;
5bb61643 3927 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3928 long ret;
e6c3a2a6 3929
2c10d571 3930 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3931
3932 ret = wait_event_interruptible_timeout(
3933 dev_priv->pending_flip_queue,
3934 !intel_crtc_has_pending_flip(crtc),
3935 60*HZ);
3936
3937 if (ret < 0)
3938 return ret;
3939
3940 if (ret == 0) {
9c787942 3941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3942
5e2d7afc 3943 spin_lock_irq(&dev->event_lock);
9c787942
CW
3944 if (intel_crtc->unpin_work) {
3945 WARN_ONCE(1, "Removing stuck page flip\n");
3946 page_flip_completed(intel_crtc);
3947 }
5e2d7afc 3948 spin_unlock_irq(&dev->event_lock);
9c787942 3949 }
5bb61643 3950
5008e874 3951 return 0;
e6c3a2a6
CW
3952}
3953
060f02d8
VS
3954static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3955{
3956 u32 temp;
3957
3958 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3959
3960 mutex_lock(&dev_priv->sb_lock);
3961
3962 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3963 temp |= SBI_SSCCTL_DISABLE;
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3965
3966 mutex_unlock(&dev_priv->sb_lock);
3967}
3968
e615efe4
ED
3969/* Program iCLKIP clock to the desired frequency */
3970static void lpt_program_iclkip(struct drm_crtc *crtc)
3971{
3972 struct drm_device *dev = crtc->dev;
3973 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3974 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3975 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3976 u32 temp;
3977
060f02d8 3978 lpt_disable_iclkip(dev_priv);
e615efe4
ED
3979
3980 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3981 if (clock == 20000) {
e615efe4
ED
3982 auxdiv = 1;
3983 divsel = 0x41;
3984 phaseinc = 0x20;
3985 } else {
3986 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3987 * but the adjusted_mode->crtc_clock in in KHz. To get the
3988 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3989 * convert the virtual clock precision to KHz here for higher
3990 * precision.
3991 */
3992 u32 iclk_virtual_root_freq = 172800 * 1000;
3993 u32 iclk_pi_range = 64;
3994 u32 desired_divisor, msb_divisor_value, pi_value;
3995
a2572f5c 3996 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
3997 msb_divisor_value = desired_divisor / iclk_pi_range;
3998 pi_value = desired_divisor % iclk_pi_range;
3999
4000 auxdiv = 0;
4001 divsel = msb_divisor_value - 2;
4002 phaseinc = pi_value;
4003 }
4004
4005 /* This should not happen with any sane values */
4006 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4007 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4008 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4009 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4010
4011 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4012 clock,
e615efe4
ED
4013 auxdiv,
4014 divsel,
4015 phasedir,
4016 phaseinc);
4017
060f02d8
VS
4018 mutex_lock(&dev_priv->sb_lock);
4019
e615efe4 4020 /* Program SSCDIVINTPHASE6 */
988d6ee8 4021 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4022 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4023 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4024 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4025 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4026 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4027 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4028 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4029
4030 /* Program SSCAUXDIV */
988d6ee8 4031 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4032 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4033 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4034 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4035
4036 /* Enable modulator and associated divider */
988d6ee8 4037 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4038 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4039 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4040
060f02d8
VS
4041 mutex_unlock(&dev_priv->sb_lock);
4042
e615efe4
ED
4043 /* Wait for initialization time */
4044 udelay(24);
4045
4046 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4047}
4048
275f01b2
DV
4049static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4050 enum pipe pch_transcoder)
4051{
4052 struct drm_device *dev = crtc->base.dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4055
4056 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4057 I915_READ(HTOTAL(cpu_transcoder)));
4058 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4059 I915_READ(HBLANK(cpu_transcoder)));
4060 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4061 I915_READ(HSYNC(cpu_transcoder)));
4062
4063 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4064 I915_READ(VTOTAL(cpu_transcoder)));
4065 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4066 I915_READ(VBLANK(cpu_transcoder)));
4067 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4068 I915_READ(VSYNC(cpu_transcoder)));
4069 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4070 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4071}
4072
003632d9 4073static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4074{
4075 struct drm_i915_private *dev_priv = dev->dev_private;
4076 uint32_t temp;
4077
4078 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4079 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4080 return;
4081
4082 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4083 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4084
003632d9
ACO
4085 temp &= ~FDI_BC_BIFURCATION_SELECT;
4086 if (enable)
4087 temp |= FDI_BC_BIFURCATION_SELECT;
4088
4089 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4090 I915_WRITE(SOUTH_CHICKEN1, temp);
4091 POSTING_READ(SOUTH_CHICKEN1);
4092}
4093
4094static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4095{
4096 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4097
4098 switch (intel_crtc->pipe) {
4099 case PIPE_A:
4100 break;
4101 case PIPE_B:
6e3c9717 4102 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4103 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4104 else
003632d9 4105 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4106
4107 break;
4108 case PIPE_C:
003632d9 4109 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4110
4111 break;
4112 default:
4113 BUG();
4114 }
4115}
4116
c48b5305
VS
4117/* Return which DP Port should be selected for Transcoder DP control */
4118static enum port
4119intel_trans_dp_port_sel(struct drm_crtc *crtc)
4120{
4121 struct drm_device *dev = crtc->dev;
4122 struct intel_encoder *encoder;
4123
4124 for_each_encoder_on_crtc(dev, crtc, encoder) {
4125 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4126 encoder->type == INTEL_OUTPUT_EDP)
4127 return enc_to_dig_port(&encoder->base)->port;
4128 }
4129
4130 return -1;
4131}
4132
f67a559d
JB
4133/*
4134 * Enable PCH resources required for PCH ports:
4135 * - PCH PLLs
4136 * - FDI training & RX/TX
4137 * - update transcoder timings
4138 * - DP transcoding bits
4139 * - transcoder
4140 */
4141static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4142{
4143 struct drm_device *dev = crtc->dev;
4144 struct drm_i915_private *dev_priv = dev->dev_private;
4145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4146 int pipe = intel_crtc->pipe;
f0f59a00 4147 u32 temp;
2c07245f 4148
ab9412ba 4149 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4150
1fbc0d78
DV
4151 if (IS_IVYBRIDGE(dev))
4152 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4153
cd986abb
DV
4154 /* Write the TU size bits before fdi link training, so that error
4155 * detection works. */
4156 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4157 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4158
3860b2ec
VS
4159 /*
4160 * Sometimes spurious CPU pipe underruns happen during FDI
4161 * training, at least with VGA+HDMI cloning. Suppress them.
4162 */
4163 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4164
c98e9dcf 4165 /* For PCH output, training FDI link */
674cf967 4166 dev_priv->display.fdi_link_train(crtc);
2c07245f 4167
3ad8a208
DV
4168 /* We need to program the right clock selection before writing the pixel
4169 * mutliplier into the DPLL. */
303b81e0 4170 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4171 u32 sel;
4b645f14 4172
c98e9dcf 4173 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4174 temp |= TRANS_DPLL_ENABLE(pipe);
4175 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4176 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4177 temp |= sel;
4178 else
4179 temp &= ~sel;
c98e9dcf 4180 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4181 }
5eddb70b 4182
3ad8a208
DV
4183 /* XXX: pch pll's can be enabled any time before we enable the PCH
4184 * transcoder, and we actually should do this to not upset any PCH
4185 * transcoder that already use the clock when we share it.
4186 *
4187 * Note that enable_shared_dpll tries to do the right thing, but
4188 * get_shared_dpll unconditionally resets the pll - we need that to have
4189 * the right LVDS enable sequence. */
85b3894f 4190 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4191
d9b6cb56
JB
4192 /* set transcoder timing, panel must allow it */
4193 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4194 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4195
303b81e0 4196 intel_fdi_normal_train(crtc);
5e84e1a4 4197
3860b2ec
VS
4198 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4199
c98e9dcf 4200 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4201 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4202 const struct drm_display_mode *adjusted_mode =
4203 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4204 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4205 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4206 temp = I915_READ(reg);
4207 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4208 TRANS_DP_SYNC_MASK |
4209 TRANS_DP_BPC_MASK);
e3ef4479 4210 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4211 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4212
9c4edaee 4213 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4214 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4215 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4216 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4217
4218 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4219 case PORT_B:
5eddb70b 4220 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4221 break;
c48b5305 4222 case PORT_C:
5eddb70b 4223 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4224 break;
c48b5305 4225 case PORT_D:
5eddb70b 4226 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4227 break;
4228 default:
e95d41e1 4229 BUG();
32f9d658 4230 }
2c07245f 4231
5eddb70b 4232 I915_WRITE(reg, temp);
6be4a607 4233 }
b52eb4dc 4234
b8a4f404 4235 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4236}
4237
1507e5bd
PZ
4238static void lpt_pch_enable(struct drm_crtc *crtc)
4239{
4240 struct drm_device *dev = crtc->dev;
4241 struct drm_i915_private *dev_priv = dev->dev_private;
4242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4243 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4244
ab9412ba 4245 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4246
8c52b5e8 4247 lpt_program_iclkip(crtc);
1507e5bd 4248
0540e488 4249 /* Set transcoder timing. */
275f01b2 4250 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4251
937bb610 4252 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4253}
4254
190f68c5
ACO
4255struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4256 struct intel_crtc_state *crtc_state)
ee7b9f93 4257{
e2b78267 4258 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4259 struct intel_shared_dpll *pll;
de419ab6 4260 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4261 enum intel_dpll_id i;
00490c22 4262 int max = dev_priv->num_shared_dpll;
ee7b9f93 4263
de419ab6
ML
4264 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4265
98b6bd99
DV
4266 if (HAS_PCH_IBX(dev_priv->dev)) {
4267 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4268 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4269 pll = &dev_priv->shared_dplls[i];
98b6bd99 4270
46edb027
DV
4271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4272 crtc->base.base.id, pll->name);
98b6bd99 4273
de419ab6 4274 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4275
98b6bd99
DV
4276 goto found;
4277 }
4278
bcddf610
S
4279 if (IS_BROXTON(dev_priv->dev)) {
4280 /* PLL is attached to port in bxt */
4281 struct intel_encoder *encoder;
4282 struct intel_digital_port *intel_dig_port;
4283
4284 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4285 if (WARN_ON(!encoder))
4286 return NULL;
4287
4288 intel_dig_port = enc_to_dig_port(&encoder->base);
4289 /* 1:1 mapping between ports and PLLs */
4290 i = (enum intel_dpll_id)intel_dig_port->port;
4291 pll = &dev_priv->shared_dplls[i];
4292 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4293 crtc->base.base.id, pll->name);
de419ab6 4294 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4295
4296 goto found;
00490c22
ML
4297 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4298 /* Do not consider SPLL */
4299 max = 2;
bcddf610 4300
00490c22 4301 for (i = 0; i < max; i++) {
e72f9fbf 4302 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4303
4304 /* Only want to check enabled timings first */
de419ab6 4305 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4306 continue;
4307
190f68c5 4308 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4309 &shared_dpll[i].hw_state,
4310 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4311 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4312 crtc->base.base.id, pll->name,
de419ab6 4313 shared_dpll[i].crtc_mask,
8bd31e67 4314 pll->active);
ee7b9f93
JB
4315 goto found;
4316 }
4317 }
4318
4319 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4320 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4321 pll = &dev_priv->shared_dplls[i];
de419ab6 4322 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4323 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4324 crtc->base.base.id, pll->name);
ee7b9f93
JB
4325 goto found;
4326 }
4327 }
4328
4329 return NULL;
4330
4331found:
de419ab6
ML
4332 if (shared_dpll[i].crtc_mask == 0)
4333 shared_dpll[i].hw_state =
4334 crtc_state->dpll_hw_state;
f2a69f44 4335
190f68c5 4336 crtc_state->shared_dpll = i;
46edb027
DV
4337 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4338 pipe_name(crtc->pipe));
ee7b9f93 4339
de419ab6 4340 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4341
ee7b9f93
JB
4342 return pll;
4343}
4344
de419ab6 4345static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4346{
de419ab6
ML
4347 struct drm_i915_private *dev_priv = to_i915(state->dev);
4348 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4349 struct intel_shared_dpll *pll;
4350 enum intel_dpll_id i;
4351
de419ab6
ML
4352 if (!to_intel_atomic_state(state)->dpll_set)
4353 return;
8bd31e67 4354
de419ab6 4355 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4356 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4357 pll = &dev_priv->shared_dplls[i];
de419ab6 4358 pll->config = shared_dpll[i];
8bd31e67
ACO
4359 }
4360}
4361
a1520318 4362static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4363{
4364 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4365 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4366 u32 temp;
4367
4368 temp = I915_READ(dslreg);
4369 udelay(500);
4370 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4371 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4372 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4373 }
4374}
4375
86adf9d7
ML
4376static int
4377skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4378 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4379 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4380{
86adf9d7
ML
4381 struct intel_crtc_scaler_state *scaler_state =
4382 &crtc_state->scaler_state;
4383 struct intel_crtc *intel_crtc =
4384 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4385 int need_scaling;
6156a456
CK
4386
4387 need_scaling = intel_rotation_90_or_270(rotation) ?
4388 (src_h != dst_w || src_w != dst_h):
4389 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4390
4391 /*
4392 * if plane is being disabled or scaler is no more required or force detach
4393 * - free scaler binded to this plane/crtc
4394 * - in order to do this, update crtc->scaler_usage
4395 *
4396 * Here scaler state in crtc_state is set free so that
4397 * scaler can be assigned to other user. Actual register
4398 * update to free the scaler is done in plane/panel-fit programming.
4399 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4400 */
86adf9d7 4401 if (force_detach || !need_scaling) {
a1b2278e 4402 if (*scaler_id >= 0) {
86adf9d7 4403 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4404 scaler_state->scalers[*scaler_id].in_use = 0;
4405
86adf9d7
ML
4406 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4407 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4408 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4409 scaler_state->scaler_users);
4410 *scaler_id = -1;
4411 }
4412 return 0;
4413 }
4414
4415 /* range checks */
4416 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4417 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4418
4419 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4420 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4421 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4422 "size is out of scaler range\n",
86adf9d7 4423 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4424 return -EINVAL;
4425 }
4426
86adf9d7
ML
4427 /* mark this plane as a scaler user in crtc_state */
4428 scaler_state->scaler_users |= (1 << scaler_user);
4429 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4430 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4431 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4432 scaler_state->scaler_users);
4433
4434 return 0;
4435}
4436
4437/**
4438 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4439 *
4440 * @state: crtc's scaler state
86adf9d7
ML
4441 *
4442 * Return
4443 * 0 - scaler_usage updated successfully
4444 * error - requested scaling cannot be supported or other error condition
4445 */
e435d6e5 4446int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4447{
4448 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4449 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4450
4451 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4452 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4453
e435d6e5 4454 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4455 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4456 state->pipe_src_w, state->pipe_src_h,
aad941d5 4457 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4458}
4459
4460/**
4461 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4462 *
4463 * @state: crtc's scaler state
86adf9d7
ML
4464 * @plane_state: atomic plane state to update
4465 *
4466 * Return
4467 * 0 - scaler_usage updated successfully
4468 * error - requested scaling cannot be supported or other error condition
4469 */
da20eabd
ML
4470static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4471 struct intel_plane_state *plane_state)
86adf9d7
ML
4472{
4473
4474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4475 struct intel_plane *intel_plane =
4476 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4477 struct drm_framebuffer *fb = plane_state->base.fb;
4478 int ret;
4479
4480 bool force_detach = !fb || !plane_state->visible;
4481
4482 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4483 intel_plane->base.base.id, intel_crtc->pipe,
4484 drm_plane_index(&intel_plane->base));
4485
4486 ret = skl_update_scaler(crtc_state, force_detach,
4487 drm_plane_index(&intel_plane->base),
4488 &plane_state->scaler_id,
4489 plane_state->base.rotation,
4490 drm_rect_width(&plane_state->src) >> 16,
4491 drm_rect_height(&plane_state->src) >> 16,
4492 drm_rect_width(&plane_state->dst),
4493 drm_rect_height(&plane_state->dst));
4494
4495 if (ret || plane_state->scaler_id < 0)
4496 return ret;
4497
a1b2278e 4498 /* check colorkey */
818ed961 4499 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4500 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4501 intel_plane->base.base.id);
a1b2278e
CK
4502 return -EINVAL;
4503 }
4504
4505 /* Check src format */
86adf9d7
ML
4506 switch (fb->pixel_format) {
4507 case DRM_FORMAT_RGB565:
4508 case DRM_FORMAT_XBGR8888:
4509 case DRM_FORMAT_XRGB8888:
4510 case DRM_FORMAT_ABGR8888:
4511 case DRM_FORMAT_ARGB8888:
4512 case DRM_FORMAT_XRGB2101010:
4513 case DRM_FORMAT_XBGR2101010:
4514 case DRM_FORMAT_YUYV:
4515 case DRM_FORMAT_YVYU:
4516 case DRM_FORMAT_UYVY:
4517 case DRM_FORMAT_VYUY:
4518 break;
4519 default:
4520 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4521 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4522 return -EINVAL;
a1b2278e
CK
4523 }
4524
a1b2278e
CK
4525 return 0;
4526}
4527
e435d6e5
ML
4528static void skylake_scaler_disable(struct intel_crtc *crtc)
4529{
4530 int i;
4531
4532 for (i = 0; i < crtc->num_scalers; i++)
4533 skl_detach_scaler(crtc, i);
4534}
4535
4536static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4537{
4538 struct drm_device *dev = crtc->base.dev;
4539 struct drm_i915_private *dev_priv = dev->dev_private;
4540 int pipe = crtc->pipe;
a1b2278e
CK
4541 struct intel_crtc_scaler_state *scaler_state =
4542 &crtc->config->scaler_state;
4543
4544 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4545
6e3c9717 4546 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4547 int id;
4548
4549 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4550 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4551 return;
4552 }
4553
4554 id = scaler_state->scaler_id;
4555 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4556 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4557 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4558 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4559
4560 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4561 }
4562}
4563
b074cec8
JB
4564static void ironlake_pfit_enable(struct intel_crtc *crtc)
4565{
4566 struct drm_device *dev = crtc->base.dev;
4567 struct drm_i915_private *dev_priv = dev->dev_private;
4568 int pipe = crtc->pipe;
4569
6e3c9717 4570 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4571 /* Force use of hard-coded filter coefficients
4572 * as some pre-programmed values are broken,
4573 * e.g. x201.
4574 */
4575 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4576 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4577 PF_PIPE_SEL_IVB(pipe));
4578 else
4579 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4580 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4581 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4582 }
4583}
4584
20bc8673 4585void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4586{
cea165c3
VS
4587 struct drm_device *dev = crtc->base.dev;
4588 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4589
6e3c9717 4590 if (!crtc->config->ips_enabled)
d77e4531
PZ
4591 return;
4592
cea165c3
VS
4593 /* We can only enable IPS after we enable a plane and wait for a vblank */
4594 intel_wait_for_vblank(dev, crtc->pipe);
4595
d77e4531 4596 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4597 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4598 mutex_lock(&dev_priv->rps.hw_lock);
4599 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4600 mutex_unlock(&dev_priv->rps.hw_lock);
4601 /* Quoting Art Runyan: "its not safe to expect any particular
4602 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4603 * mailbox." Moreover, the mailbox may return a bogus state,
4604 * so we need to just enable it and continue on.
2a114cc1
BW
4605 */
4606 } else {
4607 I915_WRITE(IPS_CTL, IPS_ENABLE);
4608 /* The bit only becomes 1 in the next vblank, so this wait here
4609 * is essentially intel_wait_for_vblank. If we don't have this
4610 * and don't wait for vblanks until the end of crtc_enable, then
4611 * the HW state readout code will complain that the expected
4612 * IPS_CTL value is not the one we read. */
4613 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4614 DRM_ERROR("Timed out waiting for IPS enable\n");
4615 }
d77e4531
PZ
4616}
4617
20bc8673 4618void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4619{
4620 struct drm_device *dev = crtc->base.dev;
4621 struct drm_i915_private *dev_priv = dev->dev_private;
4622
6e3c9717 4623 if (!crtc->config->ips_enabled)
d77e4531
PZ
4624 return;
4625
4626 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4627 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4628 mutex_lock(&dev_priv->rps.hw_lock);
4629 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4630 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4631 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4632 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4633 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4634 } else {
2a114cc1 4635 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4636 POSTING_READ(IPS_CTL);
4637 }
d77e4531
PZ
4638
4639 /* We need to wait for a vblank before we can disable the plane. */
4640 intel_wait_for_vblank(dev, crtc->pipe);
4641}
4642
4643/** Loads the palette/gamma unit for the CRTC with the prepared values */
4644static void intel_crtc_load_lut(struct drm_crtc *crtc)
4645{
4646 struct drm_device *dev = crtc->dev;
4647 struct drm_i915_private *dev_priv = dev->dev_private;
4648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4649 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4650 int i;
4651 bool reenable_ips = false;
4652
4653 /* The clocks have to be on to load the palette. */
53d9f4e9 4654 if (!crtc->state->active)
d77e4531
PZ
4655 return;
4656
50360403 4657 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4658 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4659 assert_dsi_pll_enabled(dev_priv);
4660 else
4661 assert_pll_enabled(dev_priv, pipe);
4662 }
4663
d77e4531
PZ
4664 /* Workaround : Do not read or write the pipe palette/gamma data while
4665 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4666 */
6e3c9717 4667 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4668 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4669 GAMMA_MODE_MODE_SPLIT)) {
4670 hsw_disable_ips(intel_crtc);
4671 reenable_ips = true;
4672 }
4673
4674 for (i = 0; i < 256; i++) {
f0f59a00 4675 i915_reg_t palreg;
f65a9c5b
VS
4676
4677 if (HAS_GMCH_DISPLAY(dev))
4678 palreg = PALETTE(pipe, i);
4679 else
4680 palreg = LGC_PALETTE(pipe, i);
4681
4682 I915_WRITE(palreg,
d77e4531
PZ
4683 (intel_crtc->lut_r[i] << 16) |
4684 (intel_crtc->lut_g[i] << 8) |
4685 intel_crtc->lut_b[i]);
4686 }
4687
4688 if (reenable_ips)
4689 hsw_enable_ips(intel_crtc);
4690}
4691
7cac945f 4692static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4693{
7cac945f 4694 if (intel_crtc->overlay) {
d3eedb1a
VS
4695 struct drm_device *dev = intel_crtc->base.dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697
4698 mutex_lock(&dev->struct_mutex);
4699 dev_priv->mm.interruptible = false;
4700 (void) intel_overlay_switch_off(intel_crtc->overlay);
4701 dev_priv->mm.interruptible = true;
4702 mutex_unlock(&dev->struct_mutex);
4703 }
4704
4705 /* Let userspace switch the overlay on again. In most cases userspace
4706 * has to recompute where to put it anyway.
4707 */
4708}
4709
87d4300a
ML
4710/**
4711 * intel_post_enable_primary - Perform operations after enabling primary plane
4712 * @crtc: the CRTC whose primary plane was just enabled
4713 *
4714 * Performs potentially sleeping operations that must be done after the primary
4715 * plane is enabled, such as updating FBC and IPS. Note that this may be
4716 * called due to an explicit primary plane update, or due to an implicit
4717 * re-enable that is caused when a sprite plane is updated to no longer
4718 * completely hide the primary plane.
4719 */
4720static void
4721intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4722{
4723 struct drm_device *dev = crtc->dev;
87d4300a 4724 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4726 int pipe = intel_crtc->pipe;
a5c4d7bc 4727
87d4300a
ML
4728 /*
4729 * FIXME IPS should be fine as long as one plane is
4730 * enabled, but in practice it seems to have problems
4731 * when going from primary only to sprite only and vice
4732 * versa.
4733 */
a5c4d7bc
VS
4734 hsw_enable_ips(intel_crtc);
4735
f99d7069 4736 /*
87d4300a
ML
4737 * Gen2 reports pipe underruns whenever all planes are disabled.
4738 * So don't enable underrun reporting before at least some planes
4739 * are enabled.
4740 * FIXME: Need to fix the logic to work when we turn off all planes
4741 * but leave the pipe running.
f99d7069 4742 */
87d4300a
ML
4743 if (IS_GEN2(dev))
4744 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4745
aca7b684
VS
4746 /* Underruns don't always raise interrupts, so check manually. */
4747 intel_check_cpu_fifo_underruns(dev_priv);
4748 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4749}
4750
87d4300a
ML
4751/**
4752 * intel_pre_disable_primary - Perform operations before disabling primary plane
4753 * @crtc: the CRTC whose primary plane is to be disabled
4754 *
4755 * Performs potentially sleeping operations that must be done before the
4756 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4757 * be called due to an explicit primary plane update, or due to an implicit
4758 * disable that is caused when a sprite plane completely hides the primary
4759 * plane.
4760 */
4761static void
4762intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4763{
4764 struct drm_device *dev = crtc->dev;
4765 struct drm_i915_private *dev_priv = dev->dev_private;
4766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4767 int pipe = intel_crtc->pipe;
a5c4d7bc 4768
87d4300a
ML
4769 /*
4770 * Gen2 reports pipe underruns whenever all planes are disabled.
4771 * So diasble underrun reporting before all the planes get disabled.
4772 * FIXME: Need to fix the logic to work when we turn off all planes
4773 * but leave the pipe running.
4774 */
4775 if (IS_GEN2(dev))
4776 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4777
87d4300a
ML
4778 /*
4779 * Vblank time updates from the shadow to live plane control register
4780 * are blocked if the memory self-refresh mode is active at that
4781 * moment. So to make sure the plane gets truly disabled, disable
4782 * first the self-refresh mode. The self-refresh enable bit in turn
4783 * will be checked/applied by the HW only at the next frame start
4784 * event which is after the vblank start event, so we need to have a
4785 * wait-for-vblank between disabling the plane and the pipe.
4786 */
262cd2e1 4787 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4788 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4789 dev_priv->wm.vlv.cxsr = false;
4790 intel_wait_for_vblank(dev, pipe);
4791 }
87d4300a 4792
87d4300a
ML
4793 /*
4794 * FIXME IPS should be fine as long as one plane is
4795 * enabled, but in practice it seems to have problems
4796 * when going from primary only to sprite only and vice
4797 * versa.
4798 */
a5c4d7bc 4799 hsw_disable_ips(intel_crtc);
87d4300a
ML
4800}
4801
ac21b225
ML
4802static void intel_post_plane_update(struct intel_crtc *crtc)
4803{
4804 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4805 struct intel_crtc_state *pipe_config =
4806 to_intel_crtc_state(crtc->base.state);
ac21b225 4807 struct drm_device *dev = crtc->base.dev;
ac21b225
ML
4808
4809 if (atomic->wait_vblank)
4810 intel_wait_for_vblank(dev, crtc->pipe);
4811
4812 intel_frontbuffer_flip(dev, atomic->fb_bits);
4813
ab1d3a0e 4814 crtc->wm.cxsr_allowed = true;
852eb00d 4815
b9001114 4816 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4817 intel_update_watermarks(&crtc->base);
4818
c80ac854 4819 if (atomic->update_fbc)
754d1133 4820 intel_fbc_update(crtc);
ac21b225
ML
4821
4822 if (atomic->post_enable_primary)
4823 intel_post_enable_primary(&crtc->base);
4824
ac21b225
ML
4825 memset(atomic, 0, sizeof(*atomic));
4826}
4827
4828static void intel_pre_plane_update(struct intel_crtc *crtc)
4829{
4830 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4831 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4832 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4833 struct intel_crtc_state *pipe_config =
4834 to_intel_crtc_state(crtc->base.state);
ac21b225 4835
c80ac854 4836 if (atomic->disable_fbc)
d029bcad 4837 intel_fbc_deactivate(crtc);
ac21b225 4838
066cf55b
RV
4839 if (crtc->atomic.disable_ips)
4840 hsw_disable_ips(crtc);
4841
ac21b225
ML
4842 if (atomic->pre_disable_primary)
4843 intel_pre_disable_primary(&crtc->base);
852eb00d 4844
ab1d3a0e 4845 if (pipe_config->disable_cxsr) {
852eb00d
VS
4846 crtc->wm.cxsr_allowed = false;
4847 intel_set_memory_cxsr(dev_priv, false);
4848 }
92826fcd
ML
4849
4850 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
4851 intel_update_watermarks(&crtc->base);
ac21b225
ML
4852}
4853
d032ffa0 4854static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4855{
4856 struct drm_device *dev = crtc->dev;
4857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4858 struct drm_plane *p;
87d4300a
ML
4859 int pipe = intel_crtc->pipe;
4860
7cac945f 4861 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4862
d032ffa0
ML
4863 drm_for_each_plane_mask(p, dev, plane_mask)
4864 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4865
f99d7069
DV
4866 /*
4867 * FIXME: Once we grow proper nuclear flip support out of this we need
4868 * to compute the mask of flip planes precisely. For the time being
4869 * consider this a flip to a NULL plane.
4870 */
4871 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4872}
4873
f67a559d
JB
4874static void ironlake_crtc_enable(struct drm_crtc *crtc)
4875{
4876 struct drm_device *dev = crtc->dev;
4877 struct drm_i915_private *dev_priv = dev->dev_private;
4878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4879 struct intel_encoder *encoder;
f67a559d 4880 int pipe = intel_crtc->pipe;
f67a559d 4881
53d9f4e9 4882 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4883 return;
4884
81b088ca
VS
4885 if (intel_crtc->config->has_pch_encoder)
4886 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4887
6e3c9717 4888 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4889 intel_prepare_shared_dpll(intel_crtc);
4890
6e3c9717 4891 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4892 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4893
4894 intel_set_pipe_timings(intel_crtc);
4895
6e3c9717 4896 if (intel_crtc->config->has_pch_encoder) {
29407aab 4897 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4898 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4899 }
4900
4901 ironlake_set_pipeconf(crtc);
4902
f67a559d 4903 intel_crtc->active = true;
8664281b 4904
a72e4c9f 4905 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4906
f6736a1a 4907 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4908 if (encoder->pre_enable)
4909 encoder->pre_enable(encoder);
f67a559d 4910
6e3c9717 4911 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4912 /* Note: FDI PLL enabling _must_ be done before we enable the
4913 * cpu pipes, hence this is separate from all the other fdi/pch
4914 * enabling. */
88cefb6c 4915 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4916 } else {
4917 assert_fdi_tx_disabled(dev_priv, pipe);
4918 assert_fdi_rx_disabled(dev_priv, pipe);
4919 }
f67a559d 4920
b074cec8 4921 ironlake_pfit_enable(intel_crtc);
f67a559d 4922
9c54c0dd
JB
4923 /*
4924 * On ILK+ LUT must be loaded before the pipe is running but with
4925 * clocks enabled
4926 */
4927 intel_crtc_load_lut(crtc);
4928
f37fcc2a 4929 intel_update_watermarks(crtc);
e1fdc473 4930 intel_enable_pipe(intel_crtc);
f67a559d 4931
6e3c9717 4932 if (intel_crtc->config->has_pch_encoder)
f67a559d 4933 ironlake_pch_enable(crtc);
c98e9dcf 4934
f9b61ff6
DV
4935 assert_vblank_disabled(crtc);
4936 drm_crtc_vblank_on(crtc);
4937
fa5c73b1
DV
4938 for_each_encoder_on_crtc(dev, crtc, encoder)
4939 encoder->enable(encoder);
61b77ddd
DV
4940
4941 if (HAS_PCH_CPT(dev))
a1520318 4942 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4943
4944 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4945 if (intel_crtc->config->has_pch_encoder)
4946 intel_wait_for_vblank(dev, pipe);
4947 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
4948
4949 intel_fbc_enable(intel_crtc);
6be4a607
JB
4950}
4951
42db64ef
PZ
4952/* IPS only exists on ULT machines and is tied to pipe A. */
4953static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4954{
f5adf94e 4955 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4956}
4957
4f771f10
PZ
4958static void haswell_crtc_enable(struct drm_crtc *crtc)
4959{
4960 struct drm_device *dev = crtc->dev;
4961 struct drm_i915_private *dev_priv = dev->dev_private;
4962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4963 struct intel_encoder *encoder;
99d736a2
ML
4964 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4965 struct intel_crtc_state *pipe_config =
4966 to_intel_crtc_state(crtc->state);
4f771f10 4967
53d9f4e9 4968 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4969 return;
4970
81b088ca
VS
4971 if (intel_crtc->config->has_pch_encoder)
4972 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4973 false);
4974
df8ad70c
DV
4975 if (intel_crtc_to_shared_dpll(intel_crtc))
4976 intel_enable_shared_dpll(intel_crtc);
4977
6e3c9717 4978 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4979 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4980
4981 intel_set_pipe_timings(intel_crtc);
4982
6e3c9717
ACO
4983 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4984 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4985 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4986 }
4987
6e3c9717 4988 if (intel_crtc->config->has_pch_encoder) {
229fca97 4989 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4990 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4991 }
4992
4993 haswell_set_pipeconf(crtc);
4994
4995 intel_set_pipe_csc(crtc);
4996
4f771f10 4997 intel_crtc->active = true;
8664281b 4998
6b698516
DV
4999 if (intel_crtc->config->has_pch_encoder)
5000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5001 else
5002 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5003
7d4aefd0 5004 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
5005 if (encoder->pre_enable)
5006 encoder->pre_enable(encoder);
7d4aefd0 5007 }
4f771f10 5008
d2d65408 5009 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5010 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5011
a65347ba 5012 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5013 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5014
1c132b44 5015 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5016 skylake_pfit_enable(intel_crtc);
ff6d9f55 5017 else
1c132b44 5018 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5019
5020 /*
5021 * On ILK+ LUT must be loaded before the pipe is running but with
5022 * clocks enabled
5023 */
5024 intel_crtc_load_lut(crtc);
5025
1f544388 5026 intel_ddi_set_pipe_settings(crtc);
a65347ba 5027 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5028 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5029
f37fcc2a 5030 intel_update_watermarks(crtc);
e1fdc473 5031 intel_enable_pipe(intel_crtc);
42db64ef 5032
6e3c9717 5033 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5034 lpt_pch_enable(crtc);
4f771f10 5035
a65347ba 5036 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5037 intel_ddi_set_vc_payload_alloc(crtc, true);
5038
f9b61ff6
DV
5039 assert_vblank_disabled(crtc);
5040 drm_crtc_vblank_on(crtc);
5041
8807e55b 5042 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5043 encoder->enable(encoder);
8807e55b
JN
5044 intel_opregion_notify_encoder(encoder, true);
5045 }
4f771f10 5046
6b698516
DV
5047 if (intel_crtc->config->has_pch_encoder) {
5048 intel_wait_for_vblank(dev, pipe);
5049 intel_wait_for_vblank(dev, pipe);
5050 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5051 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5052 true);
6b698516 5053 }
d2d65408 5054
e4916946
PZ
5055 /* If we change the relative order between pipe/planes enabling, we need
5056 * to change the workaround. */
99d736a2
ML
5057 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5058 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5059 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5060 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5061 }
d029bcad
PZ
5062
5063 intel_fbc_enable(intel_crtc);
4f771f10
PZ
5064}
5065
bfd16b2a 5066static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5067{
5068 struct drm_device *dev = crtc->base.dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 int pipe = crtc->pipe;
5071
5072 /* To avoid upsetting the power well on haswell only disable the pfit if
5073 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5074 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5075 I915_WRITE(PF_CTL(pipe), 0);
5076 I915_WRITE(PF_WIN_POS(pipe), 0);
5077 I915_WRITE(PF_WIN_SZ(pipe), 0);
5078 }
5079}
5080
6be4a607
JB
5081static void ironlake_crtc_disable(struct drm_crtc *crtc)
5082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5086 struct intel_encoder *encoder;
6be4a607 5087 int pipe = intel_crtc->pipe;
b52eb4dc 5088
37ca8d4c
VS
5089 if (intel_crtc->config->has_pch_encoder)
5090 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b52eb4dc 5091
ea9d758d
DV
5092 for_each_encoder_on_crtc(dev, crtc, encoder)
5093 encoder->disable(encoder);
5094
f9b61ff6
DV
5095 drm_crtc_vblank_off(crtc);
5096 assert_vblank_disabled(crtc);
5097
3860b2ec
VS
5098 /*
5099 * Sometimes spurious CPU pipe underruns happen when the
5100 * pipe is already disabled, but FDI RX/TX is still enabled.
5101 * Happens at least with VGA+HDMI cloning. Suppress them.
5102 */
5103 if (intel_crtc->config->has_pch_encoder)
5104 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5105
575f7ab7 5106 intel_disable_pipe(intel_crtc);
32f9d658 5107
bfd16b2a 5108 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5109
3860b2ec 5110 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5111 ironlake_fdi_disable(crtc);
3860b2ec
VS
5112 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5113 }
5a74f70a 5114
bf49ec8c
DV
5115 for_each_encoder_on_crtc(dev, crtc, encoder)
5116 if (encoder->post_disable)
5117 encoder->post_disable(encoder);
2c07245f 5118
6e3c9717 5119 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5120 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5121
d925c59a 5122 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5123 i915_reg_t reg;
5124 u32 temp;
5125
d925c59a
DV
5126 /* disable TRANS_DP_CTL */
5127 reg = TRANS_DP_CTL(pipe);
5128 temp = I915_READ(reg);
5129 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5130 TRANS_DP_PORT_SEL_MASK);
5131 temp |= TRANS_DP_PORT_SEL_NONE;
5132 I915_WRITE(reg, temp);
5133
5134 /* disable DPLL_SEL */
5135 temp = I915_READ(PCH_DPLL_SEL);
11887397 5136 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5137 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5138 }
e3421a18 5139
d925c59a
DV
5140 ironlake_fdi_pll_disable(intel_crtc);
5141 }
81b088ca
VS
5142
5143 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
5144
5145 intel_fbc_disable_crtc(intel_crtc);
6be4a607 5146}
1b3c7a47 5147
4f771f10 5148static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5149{
4f771f10
PZ
5150 struct drm_device *dev = crtc->dev;
5151 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5153 struct intel_encoder *encoder;
6e3c9717 5154 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5155
d2d65408
VS
5156 if (intel_crtc->config->has_pch_encoder)
5157 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5158 false);
5159
8807e55b
JN
5160 for_each_encoder_on_crtc(dev, crtc, encoder) {
5161 intel_opregion_notify_encoder(encoder, false);
4f771f10 5162 encoder->disable(encoder);
8807e55b 5163 }
4f771f10 5164
f9b61ff6
DV
5165 drm_crtc_vblank_off(crtc);
5166 assert_vblank_disabled(crtc);
5167
575f7ab7 5168 intel_disable_pipe(intel_crtc);
4f771f10 5169
6e3c9717 5170 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5171 intel_ddi_set_vc_payload_alloc(crtc, false);
5172
a65347ba 5173 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5174 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5175
1c132b44 5176 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5177 skylake_scaler_disable(intel_crtc);
ff6d9f55 5178 else
bfd16b2a 5179 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5180
a65347ba 5181 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5182 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5183
97b040aa
ID
5184 for_each_encoder_on_crtc(dev, crtc, encoder)
5185 if (encoder->post_disable)
5186 encoder->post_disable(encoder);
81b088ca 5187
92966a37
VS
5188 if (intel_crtc->config->has_pch_encoder) {
5189 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5190 lpt_disable_iclkip(dev_priv);
92966a37
VS
5191 intel_ddi_fdi_disable(crtc);
5192
81b088ca
VS
5193 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5194 true);
92966a37 5195 }
d029bcad
PZ
5196
5197 intel_fbc_disable_crtc(intel_crtc);
4f771f10
PZ
5198}
5199
2dd24552
JB
5200static void i9xx_pfit_enable(struct intel_crtc *crtc)
5201{
5202 struct drm_device *dev = crtc->base.dev;
5203 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5204 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5205
681a8504 5206 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5207 return;
5208
2dd24552 5209 /*
c0b03411
DV
5210 * The panel fitter should only be adjusted whilst the pipe is disabled,
5211 * according to register description and PRM.
2dd24552 5212 */
c0b03411
DV
5213 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5214 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5215
b074cec8
JB
5216 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5217 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5218
5219 /* Border color in case we don't scale up to the full screen. Black by
5220 * default, change to something else for debugging. */
5221 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5222}
5223
d05410f9
DA
5224static enum intel_display_power_domain port_to_power_domain(enum port port)
5225{
5226 switch (port) {
5227 case PORT_A:
6331a704 5228 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5229 case PORT_B:
6331a704 5230 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5231 case PORT_C:
6331a704 5232 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5233 case PORT_D:
6331a704 5234 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5235 case PORT_E:
6331a704 5236 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5237 default:
b9fec167 5238 MISSING_CASE(port);
d05410f9
DA
5239 return POWER_DOMAIN_PORT_OTHER;
5240 }
5241}
5242
25f78f58
VS
5243static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5244{
5245 switch (port) {
5246 case PORT_A:
5247 return POWER_DOMAIN_AUX_A;
5248 case PORT_B:
5249 return POWER_DOMAIN_AUX_B;
5250 case PORT_C:
5251 return POWER_DOMAIN_AUX_C;
5252 case PORT_D:
5253 return POWER_DOMAIN_AUX_D;
5254 case PORT_E:
5255 /* FIXME: Check VBT for actual wiring of PORT E */
5256 return POWER_DOMAIN_AUX_D;
5257 default:
b9fec167 5258 MISSING_CASE(port);
25f78f58
VS
5259 return POWER_DOMAIN_AUX_A;
5260 }
5261}
5262
319be8ae
ID
5263enum intel_display_power_domain
5264intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5265{
5266 struct drm_device *dev = intel_encoder->base.dev;
5267 struct intel_digital_port *intel_dig_port;
5268
5269 switch (intel_encoder->type) {
5270 case INTEL_OUTPUT_UNKNOWN:
5271 /* Only DDI platforms should ever use this output type */
5272 WARN_ON_ONCE(!HAS_DDI(dev));
5273 case INTEL_OUTPUT_DISPLAYPORT:
5274 case INTEL_OUTPUT_HDMI:
5275 case INTEL_OUTPUT_EDP:
5276 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5277 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5278 case INTEL_OUTPUT_DP_MST:
5279 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5280 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5281 case INTEL_OUTPUT_ANALOG:
5282 return POWER_DOMAIN_PORT_CRT;
5283 case INTEL_OUTPUT_DSI:
5284 return POWER_DOMAIN_PORT_DSI;
5285 default:
5286 return POWER_DOMAIN_PORT_OTHER;
5287 }
5288}
5289
25f78f58
VS
5290enum intel_display_power_domain
5291intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5292{
5293 struct drm_device *dev = intel_encoder->base.dev;
5294 struct intel_digital_port *intel_dig_port;
5295
5296 switch (intel_encoder->type) {
5297 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5298 case INTEL_OUTPUT_HDMI:
5299 /*
5300 * Only DDI platforms should ever use these output types.
5301 * We can get here after the HDMI detect code has already set
5302 * the type of the shared encoder. Since we can't be sure
5303 * what's the status of the given connectors, play safe and
5304 * run the DP detection too.
5305 */
25f78f58
VS
5306 WARN_ON_ONCE(!HAS_DDI(dev));
5307 case INTEL_OUTPUT_DISPLAYPORT:
5308 case INTEL_OUTPUT_EDP:
5309 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5310 return port_to_aux_power_domain(intel_dig_port->port);
5311 case INTEL_OUTPUT_DP_MST:
5312 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5313 return port_to_aux_power_domain(intel_dig_port->port);
5314 default:
b9fec167 5315 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5316 return POWER_DOMAIN_AUX_A;
5317 }
5318}
5319
319be8ae 5320static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5321{
319be8ae
ID
5322 struct drm_device *dev = crtc->dev;
5323 struct intel_encoder *intel_encoder;
5324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5325 enum pipe pipe = intel_crtc->pipe;
77d22dca 5326 unsigned long mask;
1a70a728 5327 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
77d22dca 5328
292b990e
ML
5329 if (!crtc->state->active)
5330 return 0;
5331
77d22dca
ID
5332 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5333 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5334 if (intel_crtc->config->pch_pfit.enabled ||
5335 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5336 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5337
319be8ae
ID
5338 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5339 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5340
77d22dca
ID
5341 return mask;
5342}
5343
292b990e 5344static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5345{
292b990e
ML
5346 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5348 enum intel_display_power_domain domain;
5349 unsigned long domains, new_domains, old_domains;
77d22dca 5350
292b990e
ML
5351 old_domains = intel_crtc->enabled_power_domains;
5352 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5353
292b990e
ML
5354 domains = new_domains & ~old_domains;
5355
5356 for_each_power_domain(domain, domains)
5357 intel_display_power_get(dev_priv, domain);
5358
5359 return old_domains & ~new_domains;
5360}
5361
5362static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5363 unsigned long domains)
5364{
5365 enum intel_display_power_domain domain;
5366
5367 for_each_power_domain(domain, domains)
5368 intel_display_power_put(dev_priv, domain);
5369}
77d22dca 5370
292b990e
ML
5371static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5372{
5373 struct drm_device *dev = state->dev;
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375 unsigned long put_domains[I915_MAX_PIPES] = {};
5376 struct drm_crtc_state *crtc_state;
5377 struct drm_crtc *crtc;
5378 int i;
77d22dca 5379
292b990e
ML
5380 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5381 if (needs_modeset(crtc->state))
5382 put_domains[to_intel_crtc(crtc)->pipe] =
5383 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5384 }
5385
27c329ed
ML
5386 if (dev_priv->display.modeset_commit_cdclk) {
5387 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5388
5389 if (cdclk != dev_priv->cdclk_freq &&
5390 !WARN_ON(!state->allow_modeset))
5391 dev_priv->display.modeset_commit_cdclk(state);
5392 }
50f6e502 5393
292b990e
ML
5394 for (i = 0; i < I915_MAX_PIPES; i++)
5395 if (put_domains[i])
5396 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5397}
5398
adafdc6f
MK
5399static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5400{
5401 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5402
5403 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5404 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5405 return max_cdclk_freq;
5406 else if (IS_CHERRYVIEW(dev_priv))
5407 return max_cdclk_freq*95/100;
5408 else if (INTEL_INFO(dev_priv)->gen < 4)
5409 return 2*max_cdclk_freq*90/100;
5410 else
5411 return max_cdclk_freq*90/100;
5412}
5413
560a7ae4
DL
5414static void intel_update_max_cdclk(struct drm_device *dev)
5415{
5416 struct drm_i915_private *dev_priv = dev->dev_private;
5417
ef11bdb3 5418 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5419 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5420
5421 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5422 dev_priv->max_cdclk_freq = 675000;
5423 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5424 dev_priv->max_cdclk_freq = 540000;
5425 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5426 dev_priv->max_cdclk_freq = 450000;
5427 else
5428 dev_priv->max_cdclk_freq = 337500;
5429 } else if (IS_BROADWELL(dev)) {
5430 /*
5431 * FIXME with extra cooling we can allow
5432 * 540 MHz for ULX and 675 Mhz for ULT.
5433 * How can we know if extra cooling is
5434 * available? PCI ID, VTB, something else?
5435 */
5436 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5437 dev_priv->max_cdclk_freq = 450000;
5438 else if (IS_BDW_ULX(dev))
5439 dev_priv->max_cdclk_freq = 450000;
5440 else if (IS_BDW_ULT(dev))
5441 dev_priv->max_cdclk_freq = 540000;
5442 else
5443 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5444 } else if (IS_CHERRYVIEW(dev)) {
5445 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5446 } else if (IS_VALLEYVIEW(dev)) {
5447 dev_priv->max_cdclk_freq = 400000;
5448 } else {
5449 /* otherwise assume cdclk is fixed */
5450 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5451 }
5452
adafdc6f
MK
5453 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5454
560a7ae4
DL
5455 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5456 dev_priv->max_cdclk_freq);
adafdc6f
MK
5457
5458 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5459 dev_priv->max_dotclk_freq);
560a7ae4
DL
5460}
5461
5462static void intel_update_cdclk(struct drm_device *dev)
5463{
5464 struct drm_i915_private *dev_priv = dev->dev_private;
5465
5466 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5467 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5468 dev_priv->cdclk_freq);
5469
5470 /*
5471 * Program the gmbus_freq based on the cdclk frequency.
5472 * BSpec erroneously claims we should aim for 4MHz, but
5473 * in fact 1MHz is the correct frequency.
5474 */
666a4537 5475 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5476 /*
5477 * Program the gmbus_freq based on the cdclk frequency.
5478 * BSpec erroneously claims we should aim for 4MHz, but
5479 * in fact 1MHz is the correct frequency.
5480 */
5481 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5482 }
5483
5484 if (dev_priv->max_cdclk_freq == 0)
5485 intel_update_max_cdclk(dev);
5486}
5487
70d0c574 5488static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5489{
5490 struct drm_i915_private *dev_priv = dev->dev_private;
5491 uint32_t divider;
5492 uint32_t ratio;
5493 uint32_t current_freq;
5494 int ret;
5495
5496 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5497 switch (frequency) {
5498 case 144000:
5499 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5500 ratio = BXT_DE_PLL_RATIO(60);
5501 break;
5502 case 288000:
5503 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5504 ratio = BXT_DE_PLL_RATIO(60);
5505 break;
5506 case 384000:
5507 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5508 ratio = BXT_DE_PLL_RATIO(60);
5509 break;
5510 case 576000:
5511 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5512 ratio = BXT_DE_PLL_RATIO(60);
5513 break;
5514 case 624000:
5515 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5516 ratio = BXT_DE_PLL_RATIO(65);
5517 break;
5518 case 19200:
5519 /*
5520 * Bypass frequency with DE PLL disabled. Init ratio, divider
5521 * to suppress GCC warning.
5522 */
5523 ratio = 0;
5524 divider = 0;
5525 break;
5526 default:
5527 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5528
5529 return;
5530 }
5531
5532 mutex_lock(&dev_priv->rps.hw_lock);
5533 /* Inform power controller of upcoming frequency change */
5534 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5535 0x80000000);
5536 mutex_unlock(&dev_priv->rps.hw_lock);
5537
5538 if (ret) {
5539 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5540 ret, frequency);
5541 return;
5542 }
5543
5544 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5545 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5546 current_freq = current_freq * 500 + 1000;
5547
5548 /*
5549 * DE PLL has to be disabled when
5550 * - setting to 19.2MHz (bypass, PLL isn't used)
5551 * - before setting to 624MHz (PLL needs toggling)
5552 * - before setting to any frequency from 624MHz (PLL needs toggling)
5553 */
5554 if (frequency == 19200 || frequency == 624000 ||
5555 current_freq == 624000) {
5556 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5557 /* Timeout 200us */
5558 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5559 1))
5560 DRM_ERROR("timout waiting for DE PLL unlock\n");
5561 }
5562
5563 if (frequency != 19200) {
5564 uint32_t val;
5565
5566 val = I915_READ(BXT_DE_PLL_CTL);
5567 val &= ~BXT_DE_PLL_RATIO_MASK;
5568 val |= ratio;
5569 I915_WRITE(BXT_DE_PLL_CTL, val);
5570
5571 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5572 /* Timeout 200us */
5573 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5574 DRM_ERROR("timeout waiting for DE PLL lock\n");
5575
5576 val = I915_READ(CDCLK_CTL);
5577 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5578 val |= divider;
5579 /*
5580 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5581 * enable otherwise.
5582 */
5583 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5584 if (frequency >= 500000)
5585 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5586
5587 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5588 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5589 val |= (frequency - 1000) / 500;
5590 I915_WRITE(CDCLK_CTL, val);
5591 }
5592
5593 mutex_lock(&dev_priv->rps.hw_lock);
5594 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5595 DIV_ROUND_UP(frequency, 25000));
5596 mutex_unlock(&dev_priv->rps.hw_lock);
5597
5598 if (ret) {
5599 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5600 ret, frequency);
5601 return;
5602 }
5603
a47871bd 5604 intel_update_cdclk(dev);
f8437dd1
VK
5605}
5606
5607void broxton_init_cdclk(struct drm_device *dev)
5608{
5609 struct drm_i915_private *dev_priv = dev->dev_private;
5610 uint32_t val;
5611
5612 /*
5613 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5614 * or else the reset will hang because there is no PCH to respond.
5615 * Move the handshake programming to initialization sequence.
5616 * Previously was left up to BIOS.
5617 */
5618 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5619 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5620 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5621
5622 /* Enable PG1 for cdclk */
5623 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5624
5625 /* check if cd clock is enabled */
5626 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5627 DRM_DEBUG_KMS("Display already initialized\n");
5628 return;
5629 }
5630
5631 /*
5632 * FIXME:
5633 * - The initial CDCLK needs to be read from VBT.
5634 * Need to make this change after VBT has changes for BXT.
5635 * - check if setting the max (or any) cdclk freq is really necessary
5636 * here, it belongs to modeset time
5637 */
5638 broxton_set_cdclk(dev, 624000);
5639
5640 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5641 POSTING_READ(DBUF_CTL);
5642
f8437dd1
VK
5643 udelay(10);
5644
5645 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5646 DRM_ERROR("DBuf power enable timeout!\n");
5647}
5648
5649void broxton_uninit_cdclk(struct drm_device *dev)
5650{
5651 struct drm_i915_private *dev_priv = dev->dev_private;
5652
5653 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5654 POSTING_READ(DBUF_CTL);
5655
f8437dd1
VK
5656 udelay(10);
5657
5658 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5659 DRM_ERROR("DBuf power disable timeout!\n");
5660
5661 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5662 broxton_set_cdclk(dev, 19200);
5663
5664 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5665}
5666
5d96d8af
DL
5667static const struct skl_cdclk_entry {
5668 unsigned int freq;
5669 unsigned int vco;
5670} skl_cdclk_frequencies[] = {
5671 { .freq = 308570, .vco = 8640 },
5672 { .freq = 337500, .vco = 8100 },
5673 { .freq = 432000, .vco = 8640 },
5674 { .freq = 450000, .vco = 8100 },
5675 { .freq = 540000, .vco = 8100 },
5676 { .freq = 617140, .vco = 8640 },
5677 { .freq = 675000, .vco = 8100 },
5678};
5679
5680static unsigned int skl_cdclk_decimal(unsigned int freq)
5681{
5682 return (freq - 1000) / 500;
5683}
5684
5685static unsigned int skl_cdclk_get_vco(unsigned int freq)
5686{
5687 unsigned int i;
5688
5689 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5690 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5691
5692 if (e->freq == freq)
5693 return e->vco;
5694 }
5695
5696 return 8100;
5697}
5698
5699static void
5700skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5701{
5702 unsigned int min_freq;
5703 u32 val;
5704
5705 /* select the minimum CDCLK before enabling DPLL 0 */
5706 val = I915_READ(CDCLK_CTL);
5707 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5708 val |= CDCLK_FREQ_337_308;
5709
5710 if (required_vco == 8640)
5711 min_freq = 308570;
5712 else
5713 min_freq = 337500;
5714
5715 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5716
5717 I915_WRITE(CDCLK_CTL, val);
5718 POSTING_READ(CDCLK_CTL);
5719
5720 /*
5721 * We always enable DPLL0 with the lowest link rate possible, but still
5722 * taking into account the VCO required to operate the eDP panel at the
5723 * desired frequency. The usual DP link rates operate with a VCO of
5724 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5725 * The modeset code is responsible for the selection of the exact link
5726 * rate later on, with the constraint of choosing a frequency that
5727 * works with required_vco.
5728 */
5729 val = I915_READ(DPLL_CTRL1);
5730
5731 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5732 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5733 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5734 if (required_vco == 8640)
5735 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5736 SKL_DPLL0);
5737 else
5738 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5739 SKL_DPLL0);
5740
5741 I915_WRITE(DPLL_CTRL1, val);
5742 POSTING_READ(DPLL_CTRL1);
5743
5744 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5745
5746 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5747 DRM_ERROR("DPLL0 not locked\n");
5748}
5749
5750static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5751{
5752 int ret;
5753 u32 val;
5754
5755 /* inform PCU we want to change CDCLK */
5756 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5757 mutex_lock(&dev_priv->rps.hw_lock);
5758 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5759 mutex_unlock(&dev_priv->rps.hw_lock);
5760
5761 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5762}
5763
5764static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5765{
5766 unsigned int i;
5767
5768 for (i = 0; i < 15; i++) {
5769 if (skl_cdclk_pcu_ready(dev_priv))
5770 return true;
5771 udelay(10);
5772 }
5773
5774 return false;
5775}
5776
5777static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5778{
560a7ae4 5779 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5780 u32 freq_select, pcu_ack;
5781
5782 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5783
5784 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5785 DRM_ERROR("failed to inform PCU about cdclk change\n");
5786 return;
5787 }
5788
5789 /* set CDCLK_CTL */
5790 switch(freq) {
5791 case 450000:
5792 case 432000:
5793 freq_select = CDCLK_FREQ_450_432;
5794 pcu_ack = 1;
5795 break;
5796 case 540000:
5797 freq_select = CDCLK_FREQ_540;
5798 pcu_ack = 2;
5799 break;
5800 case 308570:
5801 case 337500:
5802 default:
5803 freq_select = CDCLK_FREQ_337_308;
5804 pcu_ack = 0;
5805 break;
5806 case 617140:
5807 case 675000:
5808 freq_select = CDCLK_FREQ_675_617;
5809 pcu_ack = 3;
5810 break;
5811 }
5812
5813 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5814 POSTING_READ(CDCLK_CTL);
5815
5816 /* inform PCU of the change */
5817 mutex_lock(&dev_priv->rps.hw_lock);
5818 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5819 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5820
5821 intel_update_cdclk(dev);
5d96d8af
DL
5822}
5823
5824void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5825{
5826 /* disable DBUF power */
5827 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5828 POSTING_READ(DBUF_CTL);
5829
5830 udelay(10);
5831
5832 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5833 DRM_ERROR("DBuf power disable timeout\n");
5834
ab96c1ee
ID
5835 /* disable DPLL0 */
5836 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5837 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5838 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5839}
5840
5841void skl_init_cdclk(struct drm_i915_private *dev_priv)
5842{
5d96d8af
DL
5843 unsigned int required_vco;
5844
39d9b85a
GW
5845 /* DPLL0 not enabled (happens on early BIOS versions) */
5846 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5847 /* enable DPLL0 */
5848 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5849 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5850 }
5851
5d96d8af
DL
5852 /* set CDCLK to the frequency the BIOS chose */
5853 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5854
5855 /* enable DBUF power */
5856 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5857 POSTING_READ(DBUF_CTL);
5858
5859 udelay(10);
5860
5861 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5862 DRM_ERROR("DBuf power enable timeout\n");
5863}
5864
c73666f3
SK
5865int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5866{
5867 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5868 uint32_t cdctl = I915_READ(CDCLK_CTL);
5869 int freq = dev_priv->skl_boot_cdclk;
5870
f1b391a5
SK
5871 /*
5872 * check if the pre-os intialized the display
5873 * There is SWF18 scratchpad register defined which is set by the
5874 * pre-os which can be used by the OS drivers to check the status
5875 */
5876 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5877 goto sanitize;
5878
c73666f3
SK
5879 /* Is PLL enabled and locked ? */
5880 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5881 goto sanitize;
5882
5883 /* DPLL okay; verify the cdclock
5884 *
5885 * Noticed in some instances that the freq selection is correct but
5886 * decimal part is programmed wrong from BIOS where pre-os does not
5887 * enable display. Verify the same as well.
5888 */
5889 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5890 /* All well; nothing to sanitize */
5891 return false;
5892sanitize:
5893 /*
5894 * As of now initialize with max cdclk till
5895 * we get dynamic cdclk support
5896 * */
5897 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5898 skl_init_cdclk(dev_priv);
5899
5900 /* we did have to sanitize */
5901 return true;
5902}
5903
30a970c6
JB
5904/* Adjust CDclk dividers to allow high res or save power if possible */
5905static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5906{
5907 struct drm_i915_private *dev_priv = dev->dev_private;
5908 u32 val, cmd;
5909
164dfd28
VK
5910 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5911 != dev_priv->cdclk_freq);
d60c4473 5912
dfcab17e 5913 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5914 cmd = 2;
dfcab17e 5915 else if (cdclk == 266667)
30a970c6
JB
5916 cmd = 1;
5917 else
5918 cmd = 0;
5919
5920 mutex_lock(&dev_priv->rps.hw_lock);
5921 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5922 val &= ~DSPFREQGUAR_MASK;
5923 val |= (cmd << DSPFREQGUAR_SHIFT);
5924 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5925 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5926 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5927 50)) {
5928 DRM_ERROR("timed out waiting for CDclk change\n");
5929 }
5930 mutex_unlock(&dev_priv->rps.hw_lock);
5931
54433e91
VS
5932 mutex_lock(&dev_priv->sb_lock);
5933
dfcab17e 5934 if (cdclk == 400000) {
6bcda4f0 5935 u32 divider;
30a970c6 5936
6bcda4f0 5937 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5938
30a970c6
JB
5939 /* adjust cdclk divider */
5940 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5941 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5942 val |= divider;
5943 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5944
5945 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5946 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5947 50))
5948 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5949 }
5950
30a970c6
JB
5951 /* adjust self-refresh exit latency value */
5952 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5953 val &= ~0x7f;
5954
5955 /*
5956 * For high bandwidth configs, we set a higher latency in the bunit
5957 * so that the core display fetch happens in time to avoid underruns.
5958 */
dfcab17e 5959 if (cdclk == 400000)
30a970c6
JB
5960 val |= 4500 / 250; /* 4.5 usec */
5961 else
5962 val |= 3000 / 250; /* 3.0 usec */
5963 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5964
a580516d 5965 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5966
b6283055 5967 intel_update_cdclk(dev);
30a970c6
JB
5968}
5969
383c5a6a
VS
5970static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5971{
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 u32 val, cmd;
5974
164dfd28
VK
5975 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5976 != dev_priv->cdclk_freq);
383c5a6a
VS
5977
5978 switch (cdclk) {
383c5a6a
VS
5979 case 333333:
5980 case 320000:
383c5a6a 5981 case 266667:
383c5a6a 5982 case 200000:
383c5a6a
VS
5983 break;
5984 default:
5f77eeb0 5985 MISSING_CASE(cdclk);
383c5a6a
VS
5986 return;
5987 }
5988
9d0d3fda
VS
5989 /*
5990 * Specs are full of misinformation, but testing on actual
5991 * hardware has shown that we just need to write the desired
5992 * CCK divider into the Punit register.
5993 */
5994 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5995
383c5a6a
VS
5996 mutex_lock(&dev_priv->rps.hw_lock);
5997 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5998 val &= ~DSPFREQGUAR_MASK_CHV;
5999 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6000 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6001 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6002 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6003 50)) {
6004 DRM_ERROR("timed out waiting for CDclk change\n");
6005 }
6006 mutex_unlock(&dev_priv->rps.hw_lock);
6007
b6283055 6008 intel_update_cdclk(dev);
383c5a6a
VS
6009}
6010
30a970c6
JB
6011static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6012 int max_pixclk)
6013{
6bcda4f0 6014 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6015 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6016
30a970c6
JB
6017 /*
6018 * Really only a few cases to deal with, as only 4 CDclks are supported:
6019 * 200MHz
6020 * 267MHz
29dc7ef3 6021 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6022 * 400MHz (VLV only)
6023 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6024 * of the lower bin and adjust if needed.
e37c67a1
VS
6025 *
6026 * We seem to get an unstable or solid color picture at 200MHz.
6027 * Not sure what's wrong. For now use 200MHz only when all pipes
6028 * are off.
30a970c6 6029 */
6cca3195
VS
6030 if (!IS_CHERRYVIEW(dev_priv) &&
6031 max_pixclk > freq_320*limit/100)
dfcab17e 6032 return 400000;
6cca3195 6033 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6034 return freq_320;
e37c67a1 6035 else if (max_pixclk > 0)
dfcab17e 6036 return 266667;
e37c67a1
VS
6037 else
6038 return 200000;
30a970c6
JB
6039}
6040
f8437dd1
VK
6041static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6042 int max_pixclk)
6043{
6044 /*
6045 * FIXME:
6046 * - remove the guardband, it's not needed on BXT
6047 * - set 19.2MHz bypass frequency if there are no active pipes
6048 */
6049 if (max_pixclk > 576000*9/10)
6050 return 624000;
6051 else if (max_pixclk > 384000*9/10)
6052 return 576000;
6053 else if (max_pixclk > 288000*9/10)
6054 return 384000;
6055 else if (max_pixclk > 144000*9/10)
6056 return 288000;
6057 else
6058 return 144000;
6059}
6060
a821fc46
ACO
6061/* Compute the max pixel clock for new configuration. Uses atomic state if
6062 * that's non-NULL, look at current state otherwise. */
6063static int intel_mode_max_pixclk(struct drm_device *dev,
6064 struct drm_atomic_state *state)
30a970c6 6065{
30a970c6 6066 struct intel_crtc *intel_crtc;
304603f4 6067 struct intel_crtc_state *crtc_state;
30a970c6
JB
6068 int max_pixclk = 0;
6069
d3fcc808 6070 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 6071 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
6072 if (IS_ERR(crtc_state))
6073 return PTR_ERR(crtc_state);
6074
6075 if (!crtc_state->base.enable)
6076 continue;
6077
6078 max_pixclk = max(max_pixclk,
6079 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
6080 }
6081
6082 return max_pixclk;
6083}
6084
27c329ed 6085static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6086{
27c329ed
ML
6087 struct drm_device *dev = state->dev;
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 6090
304603f4
ACO
6091 if (max_pixclk < 0)
6092 return max_pixclk;
30a970c6 6093
27c329ed
ML
6094 to_intel_atomic_state(state)->cdclk =
6095 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6096
27c329ed
ML
6097 return 0;
6098}
304603f4 6099
27c329ed
ML
6100static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6101{
6102 struct drm_device *dev = state->dev;
6103 struct drm_i915_private *dev_priv = dev->dev_private;
6104 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 6105
27c329ed
ML
6106 if (max_pixclk < 0)
6107 return max_pixclk;
85a96e7a 6108
27c329ed
ML
6109 to_intel_atomic_state(state)->cdclk =
6110 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6111
27c329ed 6112 return 0;
30a970c6
JB
6113}
6114
1e69cd74
VS
6115static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6116{
6117 unsigned int credits, default_credits;
6118
6119 if (IS_CHERRYVIEW(dev_priv))
6120 default_credits = PFI_CREDIT(12);
6121 else
6122 default_credits = PFI_CREDIT(8);
6123
bfa7df01 6124 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6125 /* CHV suggested value is 31 or 63 */
6126 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6127 credits = PFI_CREDIT_63;
1e69cd74
VS
6128 else
6129 credits = PFI_CREDIT(15);
6130 } else {
6131 credits = default_credits;
6132 }
6133
6134 /*
6135 * WA - write default credits before re-programming
6136 * FIXME: should we also set the resend bit here?
6137 */
6138 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6139 default_credits);
6140
6141 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6142 credits | PFI_CREDIT_RESEND);
6143
6144 /*
6145 * FIXME is this guaranteed to clear
6146 * immediately or should we poll for it?
6147 */
6148 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6149}
6150
27c329ed 6151static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6152{
a821fc46 6153 struct drm_device *dev = old_state->dev;
27c329ed 6154 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6155 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6156
27c329ed
ML
6157 /*
6158 * FIXME: We can end up here with all power domains off, yet
6159 * with a CDCLK frequency other than the minimum. To account
6160 * for this take the PIPE-A power domain, which covers the HW
6161 * blocks needed for the following programming. This can be
6162 * removed once it's guaranteed that we get here either with
6163 * the minimum CDCLK set, or the required power domains
6164 * enabled.
6165 */
6166 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6167
27c329ed
ML
6168 if (IS_CHERRYVIEW(dev))
6169 cherryview_set_cdclk(dev, req_cdclk);
6170 else
6171 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6172
27c329ed 6173 vlv_program_pfi_credits(dev_priv);
1e69cd74 6174
27c329ed 6175 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6176}
6177
89b667f8
JB
6178static void valleyview_crtc_enable(struct drm_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->dev;
a72e4c9f 6181 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6183 struct intel_encoder *encoder;
6184 int pipe = intel_crtc->pipe;
89b667f8 6185
53d9f4e9 6186 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6187 return;
6188
6e3c9717 6189 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6190 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6191
6192 intel_set_pipe_timings(intel_crtc);
6193
c14b0485
VS
6194 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6195 struct drm_i915_private *dev_priv = dev->dev_private;
6196
6197 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6198 I915_WRITE(CHV_CANVAS(pipe), 0);
6199 }
6200
5b18e57c
DV
6201 i9xx_set_pipeconf(intel_crtc);
6202
89b667f8 6203 intel_crtc->active = true;
89b667f8 6204
a72e4c9f 6205 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6206
89b667f8
JB
6207 for_each_encoder_on_crtc(dev, crtc, encoder)
6208 if (encoder->pre_pll_enable)
6209 encoder->pre_pll_enable(encoder);
6210
a65347ba 6211 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6212 if (IS_CHERRYVIEW(dev)) {
6213 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6214 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6215 } else {
6216 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6217 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6218 }
9d556c99 6219 }
89b667f8
JB
6220
6221 for_each_encoder_on_crtc(dev, crtc, encoder)
6222 if (encoder->pre_enable)
6223 encoder->pre_enable(encoder);
6224
2dd24552
JB
6225 i9xx_pfit_enable(intel_crtc);
6226
63cbb074
VS
6227 intel_crtc_load_lut(crtc);
6228
e1fdc473 6229 intel_enable_pipe(intel_crtc);
be6a6f8e 6230
4b3a9526
VS
6231 assert_vblank_disabled(crtc);
6232 drm_crtc_vblank_on(crtc);
6233
f9b61ff6
DV
6234 for_each_encoder_on_crtc(dev, crtc, encoder)
6235 encoder->enable(encoder);
89b667f8
JB
6236}
6237
f13c2ef3
DV
6238static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6239{
6240 struct drm_device *dev = crtc->base.dev;
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242
6e3c9717
ACO
6243 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6244 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6245}
6246
0b8765c6 6247static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6248{
6249 struct drm_device *dev = crtc->dev;
a72e4c9f 6250 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6252 struct intel_encoder *encoder;
79e53945 6253 int pipe = intel_crtc->pipe;
79e53945 6254
53d9f4e9 6255 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6256 return;
6257
f13c2ef3
DV
6258 i9xx_set_pll_dividers(intel_crtc);
6259
6e3c9717 6260 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6261 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6262
6263 intel_set_pipe_timings(intel_crtc);
6264
5b18e57c
DV
6265 i9xx_set_pipeconf(intel_crtc);
6266
f7abfe8b 6267 intel_crtc->active = true;
6b383a7f 6268
4a3436e8 6269 if (!IS_GEN2(dev))
a72e4c9f 6270 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6271
9d6d9f19
MK
6272 for_each_encoder_on_crtc(dev, crtc, encoder)
6273 if (encoder->pre_enable)
6274 encoder->pre_enable(encoder);
6275
f6736a1a
DV
6276 i9xx_enable_pll(intel_crtc);
6277
2dd24552
JB
6278 i9xx_pfit_enable(intel_crtc);
6279
63cbb074
VS
6280 intel_crtc_load_lut(crtc);
6281
f37fcc2a 6282 intel_update_watermarks(crtc);
e1fdc473 6283 intel_enable_pipe(intel_crtc);
be6a6f8e 6284
4b3a9526
VS
6285 assert_vblank_disabled(crtc);
6286 drm_crtc_vblank_on(crtc);
6287
f9b61ff6
DV
6288 for_each_encoder_on_crtc(dev, crtc, encoder)
6289 encoder->enable(encoder);
d029bcad
PZ
6290
6291 intel_fbc_enable(intel_crtc);
0b8765c6 6292}
79e53945 6293
87476d63
DV
6294static void i9xx_pfit_disable(struct intel_crtc *crtc)
6295{
6296 struct drm_device *dev = crtc->base.dev;
6297 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6298
6e3c9717 6299 if (!crtc->config->gmch_pfit.control)
328d8e82 6300 return;
87476d63 6301
328d8e82 6302 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6303
328d8e82
DV
6304 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6305 I915_READ(PFIT_CONTROL));
6306 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6307}
6308
0b8765c6
JB
6309static void i9xx_crtc_disable(struct drm_crtc *crtc)
6310{
6311 struct drm_device *dev = crtc->dev;
6312 struct drm_i915_private *dev_priv = dev->dev_private;
6313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6314 struct intel_encoder *encoder;
0b8765c6 6315 int pipe = intel_crtc->pipe;
ef9c3aee 6316
6304cd91
VS
6317 /*
6318 * On gen2 planes are double buffered but the pipe isn't, so we must
6319 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6320 * We also need to wait on all gmch platforms because of the
6321 * self-refresh mode constraint explained above.
6304cd91 6322 */
564ed191 6323 intel_wait_for_vblank(dev, pipe);
6304cd91 6324
4b3a9526
VS
6325 for_each_encoder_on_crtc(dev, crtc, encoder)
6326 encoder->disable(encoder);
6327
f9b61ff6
DV
6328 drm_crtc_vblank_off(crtc);
6329 assert_vblank_disabled(crtc);
6330
575f7ab7 6331 intel_disable_pipe(intel_crtc);
24a1f16d 6332
87476d63 6333 i9xx_pfit_disable(intel_crtc);
24a1f16d 6334
89b667f8
JB
6335 for_each_encoder_on_crtc(dev, crtc, encoder)
6336 if (encoder->post_disable)
6337 encoder->post_disable(encoder);
6338
a65347ba 6339 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6340 if (IS_CHERRYVIEW(dev))
6341 chv_disable_pll(dev_priv, pipe);
6342 else if (IS_VALLEYVIEW(dev))
6343 vlv_disable_pll(dev_priv, pipe);
6344 else
1c4e0274 6345 i9xx_disable_pll(intel_crtc);
076ed3b2 6346 }
0b8765c6 6347
d6db995f
VS
6348 for_each_encoder_on_crtc(dev, crtc, encoder)
6349 if (encoder->post_pll_disable)
6350 encoder->post_pll_disable(encoder);
6351
4a3436e8 6352 if (!IS_GEN2(dev))
a72e4c9f 6353 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
d029bcad
PZ
6354
6355 intel_fbc_disable_crtc(intel_crtc);
0b8765c6
JB
6356}
6357
b17d48e2
ML
6358static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6359{
6360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6361 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6362 enum intel_display_power_domain domain;
6363 unsigned long domains;
6364
6365 if (!intel_crtc->active)
6366 return;
6367
a539205a 6368 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6369 WARN_ON(intel_crtc->unpin_work);
6370
a539205a 6371 intel_pre_disable_primary(crtc);
634b3a4a
ML
6372
6373 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6374 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6375 }
6376
b17d48e2 6377 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6378 intel_crtc->active = false;
6379 intel_update_watermarks(crtc);
1f7457b1 6380 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6381
6382 domains = intel_crtc->enabled_power_domains;
6383 for_each_power_domain(domain, domains)
6384 intel_display_power_put(dev_priv, domain);
6385 intel_crtc->enabled_power_domains = 0;
6386}
6387
6b72d486
ML
6388/*
6389 * turn all crtc's off, but do not adjust state
6390 * This has to be paired with a call to intel_modeset_setup_hw_state.
6391 */
70e0bd74 6392int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6393{
70e0bd74
ML
6394 struct drm_mode_config *config = &dev->mode_config;
6395 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6396 struct drm_atomic_state *state;
6b72d486 6397 struct drm_crtc *crtc;
70e0bd74
ML
6398 unsigned crtc_mask = 0;
6399 int ret = 0;
6400
6401 if (WARN_ON(!ctx))
6402 return 0;
6403
6404 lockdep_assert_held(&ctx->ww_ctx);
6405 state = drm_atomic_state_alloc(dev);
6406 if (WARN_ON(!state))
6407 return -ENOMEM;
6408
6409 state->acquire_ctx = ctx;
6410 state->allow_modeset = true;
6411
6412 for_each_crtc(dev, crtc) {
6413 struct drm_crtc_state *crtc_state =
6414 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6415
70e0bd74
ML
6416 ret = PTR_ERR_OR_ZERO(crtc_state);
6417 if (ret)
6418 goto free;
6419
6420 if (!crtc_state->active)
6421 continue;
6422
6423 crtc_state->active = false;
6424 crtc_mask |= 1 << drm_crtc_index(crtc);
6425 }
6426
6427 if (crtc_mask) {
74c090b1 6428 ret = drm_atomic_commit(state);
70e0bd74
ML
6429
6430 if (!ret) {
6431 for_each_crtc(dev, crtc)
6432 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6433 crtc->state->active = true;
6434
6435 return ret;
6436 }
6437 }
6438
6439free:
6440 if (ret)
6441 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6442 drm_atomic_state_free(state);
6443 return ret;
ee7b9f93
JB
6444}
6445
ea5b213a 6446void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6447{
4ef69c7a 6448 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6449
ea5b213a
CW
6450 drm_encoder_cleanup(encoder);
6451 kfree(intel_encoder);
7e7d76c3
JB
6452}
6453
0a91ca29
DV
6454/* Cross check the actual hw state with our own modeset state tracking (and it's
6455 * internal consistency). */
b980514c 6456static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6457{
35dd3c64
ML
6458 struct drm_crtc *crtc = connector->base.state->crtc;
6459
6460 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6461 connector->base.base.id,
6462 connector->base.name);
6463
0a91ca29 6464 if (connector->get_hw_state(connector)) {
e85376cb 6465 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6466 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6467
35dd3c64
ML
6468 I915_STATE_WARN(!crtc,
6469 "connector enabled without attached crtc\n");
0a91ca29 6470
35dd3c64 6471 if (!crtc)
0e32b39c
DA
6472 return;
6473
35dd3c64
ML
6474 I915_STATE_WARN(!crtc->state->active,
6475 "connector is active, but attached crtc isn't\n");
36cd7444 6476
e85376cb 6477 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64 6478 return;
0a91ca29 6479
e85376cb 6480 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64 6481 "atomic encoder doesn't match attached encoder\n");
0a91ca29 6482
e85376cb 6483 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6484 "attached encoder crtc differs from connector crtc\n");
6485 } else {
4d688a2a
ML
6486 I915_STATE_WARN(crtc && crtc->state->active,
6487 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6488 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6489 "best encoder set without crtc!\n");
0a91ca29 6490 }
79e53945
JB
6491}
6492
08d9bc92
ACO
6493int intel_connector_init(struct intel_connector *connector)
6494{
5350a031 6495 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6496
5350a031 6497 if (!connector->base.state)
08d9bc92
ACO
6498 return -ENOMEM;
6499
08d9bc92
ACO
6500 return 0;
6501}
6502
6503struct intel_connector *intel_connector_alloc(void)
6504{
6505 struct intel_connector *connector;
6506
6507 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6508 if (!connector)
6509 return NULL;
6510
6511 if (intel_connector_init(connector) < 0) {
6512 kfree(connector);
6513 return NULL;
6514 }
6515
6516 return connector;
6517}
6518
f0947c37
DV
6519/* Simple connector->get_hw_state implementation for encoders that support only
6520 * one connector and no cloning and hence the encoder state determines the state
6521 * of the connector. */
6522bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6523{
24929352 6524 enum pipe pipe = 0;
f0947c37 6525 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6526
f0947c37 6527 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6528}
6529
6d293983 6530static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6531{
6d293983
ACO
6532 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6533 return crtc_state->fdi_lanes;
d272ddfa
VS
6534
6535 return 0;
6536}
6537
6d293983 6538static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6539 struct intel_crtc_state *pipe_config)
1857e1da 6540{
6d293983
ACO
6541 struct drm_atomic_state *state = pipe_config->base.state;
6542 struct intel_crtc *other_crtc;
6543 struct intel_crtc_state *other_crtc_state;
6544
1857e1da
DV
6545 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6546 pipe_name(pipe), pipe_config->fdi_lanes);
6547 if (pipe_config->fdi_lanes > 4) {
6548 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6549 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6550 return -EINVAL;
1857e1da
DV
6551 }
6552
bafb6553 6553 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6554 if (pipe_config->fdi_lanes > 2) {
6555 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6556 pipe_config->fdi_lanes);
6d293983 6557 return -EINVAL;
1857e1da 6558 } else {
6d293983 6559 return 0;
1857e1da
DV
6560 }
6561 }
6562
6563 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6564 return 0;
1857e1da
DV
6565
6566 /* Ivybridge 3 pipe is really complicated */
6567 switch (pipe) {
6568 case PIPE_A:
6d293983 6569 return 0;
1857e1da 6570 case PIPE_B:
6d293983
ACO
6571 if (pipe_config->fdi_lanes <= 2)
6572 return 0;
6573
6574 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6575 other_crtc_state =
6576 intel_atomic_get_crtc_state(state, other_crtc);
6577 if (IS_ERR(other_crtc_state))
6578 return PTR_ERR(other_crtc_state);
6579
6580 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6581 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6582 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6583 return -EINVAL;
1857e1da 6584 }
6d293983 6585 return 0;
1857e1da 6586 case PIPE_C:
251cc67c
VS
6587 if (pipe_config->fdi_lanes > 2) {
6588 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6589 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6590 return -EINVAL;
251cc67c 6591 }
6d293983
ACO
6592
6593 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6594 other_crtc_state =
6595 intel_atomic_get_crtc_state(state, other_crtc);
6596 if (IS_ERR(other_crtc_state))
6597 return PTR_ERR(other_crtc_state);
6598
6599 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6600 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6601 return -EINVAL;
1857e1da 6602 }
6d293983 6603 return 0;
1857e1da
DV
6604 default:
6605 BUG();
6606 }
6607}
6608
e29c22c0
DV
6609#define RETRY 1
6610static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6611 struct intel_crtc_state *pipe_config)
877d48d5 6612{
1857e1da 6613 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6614 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6615 int lane, link_bw, fdi_dotclock, ret;
6616 bool needs_recompute = false;
877d48d5 6617
e29c22c0 6618retry:
877d48d5
DV
6619 /* FDI is a binary signal running at ~2.7GHz, encoding
6620 * each output octet as 10 bits. The actual frequency
6621 * is stored as a divider into a 100MHz clock, and the
6622 * mode pixel clock is stored in units of 1KHz.
6623 * Hence the bw of each lane in terms of the mode signal
6624 * is:
6625 */
6626 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6627
241bfc38 6628 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6629
2bd89a07 6630 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6631 pipe_config->pipe_bpp);
6632
6633 pipe_config->fdi_lanes = lane;
6634
2bd89a07 6635 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6636 link_bw, &pipe_config->fdi_m_n);
1857e1da 6637
6d293983
ACO
6638 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6639 intel_crtc->pipe, pipe_config);
6640 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6641 pipe_config->pipe_bpp -= 2*3;
6642 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6643 pipe_config->pipe_bpp);
6644 needs_recompute = true;
6645 pipe_config->bw_constrained = true;
6646
6647 goto retry;
6648 }
6649
6650 if (needs_recompute)
6651 return RETRY;
6652
6d293983 6653 return ret;
877d48d5
DV
6654}
6655
8cfb3407
VS
6656static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6657 struct intel_crtc_state *pipe_config)
6658{
6659 if (pipe_config->pipe_bpp > 24)
6660 return false;
6661
6662 /* HSW can handle pixel rate up to cdclk? */
6663 if (IS_HASWELL(dev_priv->dev))
6664 return true;
6665
6666 /*
b432e5cf
VS
6667 * We compare against max which means we must take
6668 * the increased cdclk requirement into account when
6669 * calculating the new cdclk.
6670 *
6671 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6672 */
6673 return ilk_pipe_pixel_rate(pipe_config) <=
6674 dev_priv->max_cdclk_freq * 95 / 100;
6675}
6676
42db64ef 6677static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6678 struct intel_crtc_state *pipe_config)
42db64ef 6679{
8cfb3407
VS
6680 struct drm_device *dev = crtc->base.dev;
6681 struct drm_i915_private *dev_priv = dev->dev_private;
6682
d330a953 6683 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6684 hsw_crtc_supports_ips(crtc) &&
6685 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6686}
6687
39acb4aa
VS
6688static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6689{
6690 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6691
6692 /* GDG double wide on either pipe, otherwise pipe A only */
6693 return INTEL_INFO(dev_priv)->gen < 4 &&
6694 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6695}
6696
a43f6e0f 6697static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6698 struct intel_crtc_state *pipe_config)
79e53945 6699{
a43f6e0f 6700 struct drm_device *dev = crtc->base.dev;
8bd31e67 6701 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6702 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6703
ad3a4479 6704 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6705 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6706 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6707
6708 /*
39acb4aa 6709 * Enable double wide mode when the dot clock
cf532bb2 6710 * is > 90% of the (display) core speed.
cf532bb2 6711 */
39acb4aa
VS
6712 if (intel_crtc_supports_double_wide(crtc) &&
6713 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6714 clock_limit *= 2;
cf532bb2 6715 pipe_config->double_wide = true;
ad3a4479
VS
6716 }
6717
39acb4aa
VS
6718 if (adjusted_mode->crtc_clock > clock_limit) {
6719 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6720 adjusted_mode->crtc_clock, clock_limit,
6721 yesno(pipe_config->double_wide));
e29c22c0 6722 return -EINVAL;
39acb4aa 6723 }
2c07245f 6724 }
89749350 6725
1d1d0e27
VS
6726 /*
6727 * Pipe horizontal size must be even in:
6728 * - DVO ganged mode
6729 * - LVDS dual channel mode
6730 * - Double wide pipe
6731 */
a93e255f 6732 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6733 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6734 pipe_config->pipe_src_w &= ~1;
6735
8693a824
DL
6736 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6737 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6738 */
6739 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6740 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6741 return -EINVAL;
44f46b42 6742
f5adf94e 6743 if (HAS_IPS(dev))
a43f6e0f
DV
6744 hsw_compute_ips_config(crtc, pipe_config);
6745
877d48d5 6746 if (pipe_config->has_pch_encoder)
a43f6e0f 6747 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6748
cf5a15be 6749 return 0;
79e53945
JB
6750}
6751
1652d19e
VS
6752static int skylake_get_display_clock_speed(struct drm_device *dev)
6753{
6754 struct drm_i915_private *dev_priv = to_i915(dev);
6755 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6756 uint32_t cdctl = I915_READ(CDCLK_CTL);
6757 uint32_t linkrate;
6758
414355a7 6759 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6760 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6761
6762 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6763 return 540000;
6764
6765 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6766 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6767
71cd8423
DL
6768 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6769 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6770 /* vco 8640 */
6771 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6772 case CDCLK_FREQ_450_432:
6773 return 432000;
6774 case CDCLK_FREQ_337_308:
6775 return 308570;
6776 case CDCLK_FREQ_675_617:
6777 return 617140;
6778 default:
6779 WARN(1, "Unknown cd freq selection\n");
6780 }
6781 } else {
6782 /* vco 8100 */
6783 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6784 case CDCLK_FREQ_450_432:
6785 return 450000;
6786 case CDCLK_FREQ_337_308:
6787 return 337500;
6788 case CDCLK_FREQ_675_617:
6789 return 675000;
6790 default:
6791 WARN(1, "Unknown cd freq selection\n");
6792 }
6793 }
6794
6795 /* error case, do as if DPLL0 isn't enabled */
6796 return 24000;
6797}
6798
acd3f3d3
BP
6799static int broxton_get_display_clock_speed(struct drm_device *dev)
6800{
6801 struct drm_i915_private *dev_priv = to_i915(dev);
6802 uint32_t cdctl = I915_READ(CDCLK_CTL);
6803 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6804 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6805 int cdclk;
6806
6807 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6808 return 19200;
6809
6810 cdclk = 19200 * pll_ratio / 2;
6811
6812 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6813 case BXT_CDCLK_CD2X_DIV_SEL_1:
6814 return cdclk; /* 576MHz or 624MHz */
6815 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6816 return cdclk * 2 / 3; /* 384MHz */
6817 case BXT_CDCLK_CD2X_DIV_SEL_2:
6818 return cdclk / 2; /* 288MHz */
6819 case BXT_CDCLK_CD2X_DIV_SEL_4:
6820 return cdclk / 4; /* 144MHz */
6821 }
6822
6823 /* error case, do as if DE PLL isn't enabled */
6824 return 19200;
6825}
6826
1652d19e
VS
6827static int broadwell_get_display_clock_speed(struct drm_device *dev)
6828{
6829 struct drm_i915_private *dev_priv = dev->dev_private;
6830 uint32_t lcpll = I915_READ(LCPLL_CTL);
6831 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6832
6833 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6834 return 800000;
6835 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6836 return 450000;
6837 else if (freq == LCPLL_CLK_FREQ_450)
6838 return 450000;
6839 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6840 return 540000;
6841 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6842 return 337500;
6843 else
6844 return 675000;
6845}
6846
6847static int haswell_get_display_clock_speed(struct drm_device *dev)
6848{
6849 struct drm_i915_private *dev_priv = dev->dev_private;
6850 uint32_t lcpll = I915_READ(LCPLL_CTL);
6851 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6852
6853 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6854 return 800000;
6855 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6856 return 450000;
6857 else if (freq == LCPLL_CLK_FREQ_450)
6858 return 450000;
6859 else if (IS_HSW_ULT(dev))
6860 return 337500;
6861 else
6862 return 540000;
79e53945
JB
6863}
6864
25eb05fc
JB
6865static int valleyview_get_display_clock_speed(struct drm_device *dev)
6866{
bfa7df01
VS
6867 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6868 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6869}
6870
b37a6434
VS
6871static int ilk_get_display_clock_speed(struct drm_device *dev)
6872{
6873 return 450000;
6874}
6875
e70236a8
JB
6876static int i945_get_display_clock_speed(struct drm_device *dev)
6877{
6878 return 400000;
6879}
79e53945 6880
e70236a8 6881static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6882{
e907f170 6883 return 333333;
e70236a8 6884}
79e53945 6885
e70236a8
JB
6886static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6887{
6888 return 200000;
6889}
79e53945 6890
257a7ffc
DV
6891static int pnv_get_display_clock_speed(struct drm_device *dev)
6892{
6893 u16 gcfgc = 0;
6894
6895 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6896
6897 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6898 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6899 return 266667;
257a7ffc 6900 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6901 return 333333;
257a7ffc 6902 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6903 return 444444;
257a7ffc
DV
6904 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6905 return 200000;
6906 default:
6907 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6908 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6909 return 133333;
257a7ffc 6910 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6911 return 166667;
257a7ffc
DV
6912 }
6913}
6914
e70236a8
JB
6915static int i915gm_get_display_clock_speed(struct drm_device *dev)
6916{
6917 u16 gcfgc = 0;
79e53945 6918
e70236a8
JB
6919 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6920
6921 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6922 return 133333;
e70236a8
JB
6923 else {
6924 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6925 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6926 return 333333;
e70236a8
JB
6927 default:
6928 case GC_DISPLAY_CLOCK_190_200_MHZ:
6929 return 190000;
79e53945 6930 }
e70236a8
JB
6931 }
6932}
6933
6934static int i865_get_display_clock_speed(struct drm_device *dev)
6935{
e907f170 6936 return 266667;
e70236a8
JB
6937}
6938
1b1d2716 6939static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6940{
6941 u16 hpllcc = 0;
1b1d2716 6942
65cd2b3f
VS
6943 /*
6944 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6945 * encoding is different :(
6946 * FIXME is this the right way to detect 852GM/852GMV?
6947 */
6948 if (dev->pdev->revision == 0x1)
6949 return 133333;
6950
1b1d2716
VS
6951 pci_bus_read_config_word(dev->pdev->bus,
6952 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6953
e70236a8
JB
6954 /* Assume that the hardware is in the high speed state. This
6955 * should be the default.
6956 */
6957 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6958 case GC_CLOCK_133_200:
1b1d2716 6959 case GC_CLOCK_133_200_2:
e70236a8
JB
6960 case GC_CLOCK_100_200:
6961 return 200000;
6962 case GC_CLOCK_166_250:
6963 return 250000;
6964 case GC_CLOCK_100_133:
e907f170 6965 return 133333;
1b1d2716
VS
6966 case GC_CLOCK_133_266:
6967 case GC_CLOCK_133_266_2:
6968 case GC_CLOCK_166_266:
6969 return 266667;
e70236a8 6970 }
79e53945 6971
e70236a8
JB
6972 /* Shouldn't happen */
6973 return 0;
6974}
79e53945 6975
e70236a8
JB
6976static int i830_get_display_clock_speed(struct drm_device *dev)
6977{
e907f170 6978 return 133333;
79e53945
JB
6979}
6980
34edce2f
VS
6981static unsigned int intel_hpll_vco(struct drm_device *dev)
6982{
6983 struct drm_i915_private *dev_priv = dev->dev_private;
6984 static const unsigned int blb_vco[8] = {
6985 [0] = 3200000,
6986 [1] = 4000000,
6987 [2] = 5333333,
6988 [3] = 4800000,
6989 [4] = 6400000,
6990 };
6991 static const unsigned int pnv_vco[8] = {
6992 [0] = 3200000,
6993 [1] = 4000000,
6994 [2] = 5333333,
6995 [3] = 4800000,
6996 [4] = 2666667,
6997 };
6998 static const unsigned int cl_vco[8] = {
6999 [0] = 3200000,
7000 [1] = 4000000,
7001 [2] = 5333333,
7002 [3] = 6400000,
7003 [4] = 3333333,
7004 [5] = 3566667,
7005 [6] = 4266667,
7006 };
7007 static const unsigned int elk_vco[8] = {
7008 [0] = 3200000,
7009 [1] = 4000000,
7010 [2] = 5333333,
7011 [3] = 4800000,
7012 };
7013 static const unsigned int ctg_vco[8] = {
7014 [0] = 3200000,
7015 [1] = 4000000,
7016 [2] = 5333333,
7017 [3] = 6400000,
7018 [4] = 2666667,
7019 [5] = 4266667,
7020 };
7021 const unsigned int *vco_table;
7022 unsigned int vco;
7023 uint8_t tmp = 0;
7024
7025 /* FIXME other chipsets? */
7026 if (IS_GM45(dev))
7027 vco_table = ctg_vco;
7028 else if (IS_G4X(dev))
7029 vco_table = elk_vco;
7030 else if (IS_CRESTLINE(dev))
7031 vco_table = cl_vco;
7032 else if (IS_PINEVIEW(dev))
7033 vco_table = pnv_vco;
7034 else if (IS_G33(dev))
7035 vco_table = blb_vco;
7036 else
7037 return 0;
7038
7039 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7040
7041 vco = vco_table[tmp & 0x7];
7042 if (vco == 0)
7043 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7044 else
7045 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7046
7047 return vco;
7048}
7049
7050static int gm45_get_display_clock_speed(struct drm_device *dev)
7051{
7052 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7053 uint16_t tmp = 0;
7054
7055 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7056
7057 cdclk_sel = (tmp >> 12) & 0x1;
7058
7059 switch (vco) {
7060 case 2666667:
7061 case 4000000:
7062 case 5333333:
7063 return cdclk_sel ? 333333 : 222222;
7064 case 3200000:
7065 return cdclk_sel ? 320000 : 228571;
7066 default:
7067 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7068 return 222222;
7069 }
7070}
7071
7072static int i965gm_get_display_clock_speed(struct drm_device *dev)
7073{
7074 static const uint8_t div_3200[] = { 16, 10, 8 };
7075 static const uint8_t div_4000[] = { 20, 12, 10 };
7076 static const uint8_t div_5333[] = { 24, 16, 14 };
7077 const uint8_t *div_table;
7078 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7079 uint16_t tmp = 0;
7080
7081 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7082
7083 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7084
7085 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7086 goto fail;
7087
7088 switch (vco) {
7089 case 3200000:
7090 div_table = div_3200;
7091 break;
7092 case 4000000:
7093 div_table = div_4000;
7094 break;
7095 case 5333333:
7096 div_table = div_5333;
7097 break;
7098 default:
7099 goto fail;
7100 }
7101
7102 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7103
caf4e252 7104fail:
34edce2f
VS
7105 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7106 return 200000;
7107}
7108
7109static int g33_get_display_clock_speed(struct drm_device *dev)
7110{
7111 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7112 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7113 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7114 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7115 const uint8_t *div_table;
7116 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7117 uint16_t tmp = 0;
7118
7119 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7120
7121 cdclk_sel = (tmp >> 4) & 0x7;
7122
7123 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7124 goto fail;
7125
7126 switch (vco) {
7127 case 3200000:
7128 div_table = div_3200;
7129 break;
7130 case 4000000:
7131 div_table = div_4000;
7132 break;
7133 case 4800000:
7134 div_table = div_4800;
7135 break;
7136 case 5333333:
7137 div_table = div_5333;
7138 break;
7139 default:
7140 goto fail;
7141 }
7142
7143 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7144
caf4e252 7145fail:
34edce2f
VS
7146 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7147 return 190476;
7148}
7149
2c07245f 7150static void
a65851af 7151intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7152{
a65851af
VS
7153 while (*num > DATA_LINK_M_N_MASK ||
7154 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7155 *num >>= 1;
7156 *den >>= 1;
7157 }
7158}
7159
a65851af
VS
7160static void compute_m_n(unsigned int m, unsigned int n,
7161 uint32_t *ret_m, uint32_t *ret_n)
7162{
7163 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7164 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7165 intel_reduce_m_n_ratio(ret_m, ret_n);
7166}
7167
e69d0bc1
DV
7168void
7169intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7170 int pixel_clock, int link_clock,
7171 struct intel_link_m_n *m_n)
2c07245f 7172{
e69d0bc1 7173 m_n->tu = 64;
a65851af
VS
7174
7175 compute_m_n(bits_per_pixel * pixel_clock,
7176 link_clock * nlanes * 8,
7177 &m_n->gmch_m, &m_n->gmch_n);
7178
7179 compute_m_n(pixel_clock, link_clock,
7180 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7181}
7182
a7615030
CW
7183static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7184{
d330a953
JN
7185 if (i915.panel_use_ssc >= 0)
7186 return i915.panel_use_ssc != 0;
41aa3448 7187 return dev_priv->vbt.lvds_use_ssc
435793df 7188 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7189}
7190
a93e255f
ACO
7191static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7192 int num_connectors)
c65d77d8 7193{
a93e255f 7194 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7195 struct drm_i915_private *dev_priv = dev->dev_private;
7196 int refclk;
7197
a93e255f
ACO
7198 WARN_ON(!crtc_state->base.state);
7199
666a4537 7200 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7201 refclk = 100000;
a93e255f 7202 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7203 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7204 refclk = dev_priv->vbt.lvds_ssc_freq;
7205 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7206 } else if (!IS_GEN2(dev)) {
7207 refclk = 96000;
7208 } else {
7209 refclk = 48000;
7210 }
7211
7212 return refclk;
7213}
7214
7429e9d4 7215static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7216{
7df00d7a 7217 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7218}
f47709a9 7219
7429e9d4
DV
7220static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7221{
7222 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7223}
7224
f47709a9 7225static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7226 struct intel_crtc_state *crtc_state,
a7516a05
JB
7227 intel_clock_t *reduced_clock)
7228{
f47709a9 7229 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7230 u32 fp, fp2 = 0;
7231
7232 if (IS_PINEVIEW(dev)) {
190f68c5 7233 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7234 if (reduced_clock)
7429e9d4 7235 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7236 } else {
190f68c5 7237 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7238 if (reduced_clock)
7429e9d4 7239 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7240 }
7241
190f68c5 7242 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7243
f47709a9 7244 crtc->lowfreq_avail = false;
a93e255f 7245 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7246 reduced_clock) {
190f68c5 7247 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7248 crtc->lowfreq_avail = true;
a7516a05 7249 } else {
190f68c5 7250 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7251 }
7252}
7253
5e69f97f
CML
7254static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7255 pipe)
89b667f8
JB
7256{
7257 u32 reg_val;
7258
7259 /*
7260 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7261 * and set it to a reasonable value instead.
7262 */
ab3c759a 7263 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7264 reg_val &= 0xffffff00;
7265 reg_val |= 0x00000030;
ab3c759a 7266 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7267
ab3c759a 7268 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7269 reg_val &= 0x8cffffff;
7270 reg_val = 0x8c000000;
ab3c759a 7271 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7272
ab3c759a 7273 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7274 reg_val &= 0xffffff00;
ab3c759a 7275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7276
ab3c759a 7277 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7278 reg_val &= 0x00ffffff;
7279 reg_val |= 0xb0000000;
ab3c759a 7280 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7281}
7282
b551842d
DV
7283static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7284 struct intel_link_m_n *m_n)
7285{
7286 struct drm_device *dev = crtc->base.dev;
7287 struct drm_i915_private *dev_priv = dev->dev_private;
7288 int pipe = crtc->pipe;
7289
e3b95f1e
DV
7290 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7291 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7292 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7293 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7294}
7295
7296static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7297 struct intel_link_m_n *m_n,
7298 struct intel_link_m_n *m2_n2)
b551842d
DV
7299{
7300 struct drm_device *dev = crtc->base.dev;
7301 struct drm_i915_private *dev_priv = dev->dev_private;
7302 int pipe = crtc->pipe;
6e3c9717 7303 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7304
7305 if (INTEL_INFO(dev)->gen >= 5) {
7306 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7307 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7308 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7309 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7310 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7311 * for gen < 8) and if DRRS is supported (to make sure the
7312 * registers are not unnecessarily accessed).
7313 */
44395bfe 7314 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7315 crtc->config->has_drrs) {
f769cd24
VK
7316 I915_WRITE(PIPE_DATA_M2(transcoder),
7317 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7318 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7319 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7320 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7321 }
b551842d 7322 } else {
e3b95f1e
DV
7323 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7324 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7325 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7326 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7327 }
7328}
7329
fe3cd48d 7330void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7331{
fe3cd48d
R
7332 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7333
7334 if (m_n == M1_N1) {
7335 dp_m_n = &crtc->config->dp_m_n;
7336 dp_m2_n2 = &crtc->config->dp_m2_n2;
7337 } else if (m_n == M2_N2) {
7338
7339 /*
7340 * M2_N2 registers are not supported. Hence m2_n2 divider value
7341 * needs to be programmed into M1_N1.
7342 */
7343 dp_m_n = &crtc->config->dp_m2_n2;
7344 } else {
7345 DRM_ERROR("Unsupported divider value\n");
7346 return;
7347 }
7348
6e3c9717
ACO
7349 if (crtc->config->has_pch_encoder)
7350 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7351 else
fe3cd48d 7352 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7353}
7354
251ac862
DV
7355static void vlv_compute_dpll(struct intel_crtc *crtc,
7356 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7357{
7358 u32 dpll, dpll_md;
7359
7360 /*
7361 * Enable DPIO clock input. We should never disable the reference
7362 * clock for pipe B, since VGA hotplug / manual detection depends
7363 * on it.
7364 */
60bfe44f
VS
7365 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7366 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7367 /* We should never disable this, set it here for state tracking */
7368 if (crtc->pipe == PIPE_B)
7369 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7370 dpll |= DPLL_VCO_ENABLE;
d288f65f 7371 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7372
d288f65f 7373 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7374 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7375 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7376}
7377
d288f65f 7378static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7379 const struct intel_crtc_state *pipe_config)
a0c4da24 7380{
f47709a9 7381 struct drm_device *dev = crtc->base.dev;
a0c4da24 7382 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7383 int pipe = crtc->pipe;
bdd4b6a6 7384 u32 mdiv;
a0c4da24 7385 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7386 u32 coreclk, reg_val;
a0c4da24 7387
a580516d 7388 mutex_lock(&dev_priv->sb_lock);
09153000 7389
d288f65f
VS
7390 bestn = pipe_config->dpll.n;
7391 bestm1 = pipe_config->dpll.m1;
7392 bestm2 = pipe_config->dpll.m2;
7393 bestp1 = pipe_config->dpll.p1;
7394 bestp2 = pipe_config->dpll.p2;
a0c4da24 7395
89b667f8
JB
7396 /* See eDP HDMI DPIO driver vbios notes doc */
7397
7398 /* PLL B needs special handling */
bdd4b6a6 7399 if (pipe == PIPE_B)
5e69f97f 7400 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7401
7402 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7403 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7404
7405 /* Disable target IRef on PLL */
ab3c759a 7406 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7407 reg_val &= 0x00ffffff;
ab3c759a 7408 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7409
7410 /* Disable fast lock */
ab3c759a 7411 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7412
7413 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7414 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7415 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7416 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7417 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7418
7419 /*
7420 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7421 * but we don't support that).
7422 * Note: don't use the DAC post divider as it seems unstable.
7423 */
7424 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7425 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7426
a0c4da24 7427 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7428 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7429
89b667f8 7430 /* Set HBR and RBR LPF coefficients */
d288f65f 7431 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7432 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7433 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7434 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7435 0x009f0003);
89b667f8 7436 else
ab3c759a 7437 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7438 0x00d0000f);
7439
681a8504 7440 if (pipe_config->has_dp_encoder) {
89b667f8 7441 /* Use SSC source */
bdd4b6a6 7442 if (pipe == PIPE_A)
ab3c759a 7443 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7444 0x0df40000);
7445 else
ab3c759a 7446 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7447 0x0df70000);
7448 } else { /* HDMI or VGA */
7449 /* Use bend source */
bdd4b6a6 7450 if (pipe == PIPE_A)
ab3c759a 7451 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7452 0x0df70000);
7453 else
ab3c759a 7454 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7455 0x0df40000);
7456 }
a0c4da24 7457
ab3c759a 7458 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7459 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7460 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7461 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7462 coreclk |= 0x01000000;
ab3c759a 7463 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7464
ab3c759a 7465 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7466 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7467}
7468
251ac862
DV
7469static void chv_compute_dpll(struct intel_crtc *crtc,
7470 struct intel_crtc_state *pipe_config)
1ae0d137 7471{
60bfe44f
VS
7472 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7473 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7474 DPLL_VCO_ENABLE;
7475 if (crtc->pipe != PIPE_A)
d288f65f 7476 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7477
d288f65f
VS
7478 pipe_config->dpll_hw_state.dpll_md =
7479 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7480}
7481
d288f65f 7482static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7483 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7484{
7485 struct drm_device *dev = crtc->base.dev;
7486 struct drm_i915_private *dev_priv = dev->dev_private;
7487 int pipe = crtc->pipe;
f0f59a00 7488 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7489 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7490 u32 loopfilter, tribuf_calcntr;
9d556c99 7491 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7492 u32 dpio_val;
9cbe40c1 7493 int vco;
9d556c99 7494
d288f65f
VS
7495 bestn = pipe_config->dpll.n;
7496 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7497 bestm1 = pipe_config->dpll.m1;
7498 bestm2 = pipe_config->dpll.m2 >> 22;
7499 bestp1 = pipe_config->dpll.p1;
7500 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7501 vco = pipe_config->dpll.vco;
a945ce7e 7502 dpio_val = 0;
9cbe40c1 7503 loopfilter = 0;
9d556c99
CML
7504
7505 /*
7506 * Enable Refclk and SSC
7507 */
a11b0703 7508 I915_WRITE(dpll_reg,
d288f65f 7509 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7510
a580516d 7511 mutex_lock(&dev_priv->sb_lock);
9d556c99 7512
9d556c99
CML
7513 /* p1 and p2 divider */
7514 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7515 5 << DPIO_CHV_S1_DIV_SHIFT |
7516 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7517 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7518 1 << DPIO_CHV_K_DIV_SHIFT);
7519
7520 /* Feedback post-divider - m2 */
7521 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7522
7523 /* Feedback refclk divider - n and m1 */
7524 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7525 DPIO_CHV_M1_DIV_BY_2 |
7526 1 << DPIO_CHV_N_DIV_SHIFT);
7527
7528 /* M2 fraction division */
25a25dfc 7529 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7530
7531 /* M2 fraction division enable */
a945ce7e
VP
7532 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7533 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7534 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7535 if (bestm2_frac)
7536 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7537 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7538
de3a0fde
VP
7539 /* Program digital lock detect threshold */
7540 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7541 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7542 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7543 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7544 if (!bestm2_frac)
7545 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7546 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7547
9d556c99 7548 /* Loop filter */
9cbe40c1
VP
7549 if (vco == 5400000) {
7550 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7551 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7552 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7553 tribuf_calcntr = 0x9;
7554 } else if (vco <= 6200000) {
7555 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7556 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7557 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7558 tribuf_calcntr = 0x9;
7559 } else if (vco <= 6480000) {
7560 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7561 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7562 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7563 tribuf_calcntr = 0x8;
7564 } else {
7565 /* Not supported. Apply the same limits as in the max case */
7566 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7567 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7568 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7569 tribuf_calcntr = 0;
7570 }
9d556c99
CML
7571 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7572
968040b2 7573 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7574 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7575 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7576 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7577
9d556c99
CML
7578 /* AFC Recal */
7579 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7580 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7581 DPIO_AFC_RECAL);
7582
a580516d 7583 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7584}
7585
d288f65f
VS
7586/**
7587 * vlv_force_pll_on - forcibly enable just the PLL
7588 * @dev_priv: i915 private structure
7589 * @pipe: pipe PLL to enable
7590 * @dpll: PLL configuration
7591 *
7592 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7593 * in cases where we need the PLL enabled even when @pipe is not going to
7594 * be enabled.
7595 */
7596void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7597 const struct dpll *dpll)
7598{
7599 struct intel_crtc *crtc =
7600 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7601 struct intel_crtc_state pipe_config = {
a93e255f 7602 .base.crtc = &crtc->base,
d288f65f
VS
7603 .pixel_multiplier = 1,
7604 .dpll = *dpll,
7605 };
7606
7607 if (IS_CHERRYVIEW(dev)) {
251ac862 7608 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7609 chv_prepare_pll(crtc, &pipe_config);
7610 chv_enable_pll(crtc, &pipe_config);
7611 } else {
251ac862 7612 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7613 vlv_prepare_pll(crtc, &pipe_config);
7614 vlv_enable_pll(crtc, &pipe_config);
7615 }
7616}
7617
7618/**
7619 * vlv_force_pll_off - forcibly disable just the PLL
7620 * @dev_priv: i915 private structure
7621 * @pipe: pipe PLL to disable
7622 *
7623 * Disable the PLL for @pipe. To be used in cases where we need
7624 * the PLL enabled even when @pipe is not going to be enabled.
7625 */
7626void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7627{
7628 if (IS_CHERRYVIEW(dev))
7629 chv_disable_pll(to_i915(dev), pipe);
7630 else
7631 vlv_disable_pll(to_i915(dev), pipe);
7632}
7633
251ac862
DV
7634static void i9xx_compute_dpll(struct intel_crtc *crtc,
7635 struct intel_crtc_state *crtc_state,
7636 intel_clock_t *reduced_clock,
7637 int num_connectors)
eb1cbe48 7638{
f47709a9 7639 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7640 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7641 u32 dpll;
7642 bool is_sdvo;
190f68c5 7643 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7644
190f68c5 7645 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7646
a93e255f
ACO
7647 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7648 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7649
7650 dpll = DPLL_VGA_MODE_DIS;
7651
a93e255f 7652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7653 dpll |= DPLLB_MODE_LVDS;
7654 else
7655 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7656
ef1b460d 7657 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7658 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7659 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7660 }
198a037f
DV
7661
7662 if (is_sdvo)
4a33e48d 7663 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7664
190f68c5 7665 if (crtc_state->has_dp_encoder)
4a33e48d 7666 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7667
7668 /* compute bitmask from p1 value */
7669 if (IS_PINEVIEW(dev))
7670 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7671 else {
7672 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7673 if (IS_G4X(dev) && reduced_clock)
7674 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7675 }
7676 switch (clock->p2) {
7677 case 5:
7678 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7679 break;
7680 case 7:
7681 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7682 break;
7683 case 10:
7684 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7685 break;
7686 case 14:
7687 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7688 break;
7689 }
7690 if (INTEL_INFO(dev)->gen >= 4)
7691 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7692
190f68c5 7693 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7694 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7695 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7696 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7697 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7698 else
7699 dpll |= PLL_REF_INPUT_DREFCLK;
7700
7701 dpll |= DPLL_VCO_ENABLE;
190f68c5 7702 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7703
eb1cbe48 7704 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7705 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7706 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7707 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7708 }
7709}
7710
251ac862
DV
7711static void i8xx_compute_dpll(struct intel_crtc *crtc,
7712 struct intel_crtc_state *crtc_state,
7713 intel_clock_t *reduced_clock,
7714 int num_connectors)
eb1cbe48 7715{
f47709a9 7716 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7717 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7718 u32 dpll;
190f68c5 7719 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7720
190f68c5 7721 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7722
eb1cbe48
DV
7723 dpll = DPLL_VGA_MODE_DIS;
7724
a93e255f 7725 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7726 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7727 } else {
7728 if (clock->p1 == 2)
7729 dpll |= PLL_P1_DIVIDE_BY_TWO;
7730 else
7731 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7732 if (clock->p2 == 4)
7733 dpll |= PLL_P2_DIVIDE_BY_4;
7734 }
7735
a93e255f 7736 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7737 dpll |= DPLL_DVO_2X_MODE;
7738
a93e255f 7739 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7740 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7741 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7742 else
7743 dpll |= PLL_REF_INPUT_DREFCLK;
7744
7745 dpll |= DPLL_VCO_ENABLE;
190f68c5 7746 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7747}
7748
8a654f3b 7749static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7750{
7751 struct drm_device *dev = intel_crtc->base.dev;
7752 struct drm_i915_private *dev_priv = dev->dev_private;
7753 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7754 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7755 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7756 uint32_t crtc_vtotal, crtc_vblank_end;
7757 int vsyncshift = 0;
4d8a62ea
DV
7758
7759 /* We need to be careful not to changed the adjusted mode, for otherwise
7760 * the hw state checker will get angry at the mismatch. */
7761 crtc_vtotal = adjusted_mode->crtc_vtotal;
7762 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7763
609aeaca 7764 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7765 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7766 crtc_vtotal -= 1;
7767 crtc_vblank_end -= 1;
609aeaca 7768
409ee761 7769 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7770 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7771 else
7772 vsyncshift = adjusted_mode->crtc_hsync_start -
7773 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7774 if (vsyncshift < 0)
7775 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7776 }
7777
7778 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7779 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7780
fe2b8f9d 7781 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7782 (adjusted_mode->crtc_hdisplay - 1) |
7783 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7784 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7785 (adjusted_mode->crtc_hblank_start - 1) |
7786 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7787 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7788 (adjusted_mode->crtc_hsync_start - 1) |
7789 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7790
fe2b8f9d 7791 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7792 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7793 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7794 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7795 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7796 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7797 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7798 (adjusted_mode->crtc_vsync_start - 1) |
7799 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7800
b5e508d4
PZ
7801 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7802 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7803 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7804 * bits. */
7805 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7806 (pipe == PIPE_B || pipe == PIPE_C))
7807 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7808
b0e77b9c
PZ
7809 /* pipesrc controls the size that is scaled from, which should
7810 * always be the user's requested size.
7811 */
7812 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7813 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7814 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7815}
7816
1bd1bd80 7817static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7818 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7819{
7820 struct drm_device *dev = crtc->base.dev;
7821 struct drm_i915_private *dev_priv = dev->dev_private;
7822 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7823 uint32_t tmp;
7824
7825 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7826 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7827 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7828 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7829 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7830 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7831 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7832 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7833 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7834
7835 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7836 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7837 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7838 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7839 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7840 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7841 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7842 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7843 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7844
7845 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7846 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7847 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7848 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7849 }
7850
7851 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7852 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7853 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7854
2d112de7
ACO
7855 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7856 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7857}
7858
f6a83288 7859void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7860 struct intel_crtc_state *pipe_config)
babea61d 7861{
2d112de7
ACO
7862 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7863 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7864 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7865 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7866
2d112de7
ACO
7867 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7868 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7869 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7870 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7871
2d112de7 7872 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7873 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7874
2d112de7
ACO
7875 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7876 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7877
7878 mode->hsync = drm_mode_hsync(mode);
7879 mode->vrefresh = drm_mode_vrefresh(mode);
7880 drm_mode_set_name(mode);
babea61d
JB
7881}
7882
84b046f3
DV
7883static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7884{
7885 struct drm_device *dev = intel_crtc->base.dev;
7886 struct drm_i915_private *dev_priv = dev->dev_private;
7887 uint32_t pipeconf;
7888
9f11a9e4 7889 pipeconf = 0;
84b046f3 7890
b6b5d049
VS
7891 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7892 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7893 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7894
6e3c9717 7895 if (intel_crtc->config->double_wide)
cf532bb2 7896 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7897
ff9ce46e 7898 /* only g4x and later have fancy bpc/dither controls */
666a4537 7899 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7900 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7901 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7902 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7903 PIPECONF_DITHER_TYPE_SP;
84b046f3 7904
6e3c9717 7905 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7906 case 18:
7907 pipeconf |= PIPECONF_6BPC;
7908 break;
7909 case 24:
7910 pipeconf |= PIPECONF_8BPC;
7911 break;
7912 case 30:
7913 pipeconf |= PIPECONF_10BPC;
7914 break;
7915 default:
7916 /* Case prevented by intel_choose_pipe_bpp_dither. */
7917 BUG();
84b046f3
DV
7918 }
7919 }
7920
7921 if (HAS_PIPE_CXSR(dev)) {
7922 if (intel_crtc->lowfreq_avail) {
7923 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7924 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7925 } else {
7926 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7927 }
7928 }
7929
6e3c9717 7930 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7931 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7932 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7933 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7934 else
7935 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7936 } else
84b046f3
DV
7937 pipeconf |= PIPECONF_PROGRESSIVE;
7938
666a4537
WB
7939 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7940 intel_crtc->config->limited_color_range)
9f11a9e4 7941 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7942
84b046f3
DV
7943 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7944 POSTING_READ(PIPECONF(intel_crtc->pipe));
7945}
7946
190f68c5
ACO
7947static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7948 struct intel_crtc_state *crtc_state)
79e53945 7949{
c7653199 7950 struct drm_device *dev = crtc->base.dev;
79e53945 7951 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7952 int refclk, num_connectors = 0;
c329a4ec
DV
7953 intel_clock_t clock;
7954 bool ok;
d4906093 7955 const intel_limit_t *limit;
55bb9992 7956 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7957 struct drm_connector *connector;
55bb9992
ACO
7958 struct drm_connector_state *connector_state;
7959 int i;
79e53945 7960
dd3cd74a
ACO
7961 memset(&crtc_state->dpll_hw_state, 0,
7962 sizeof(crtc_state->dpll_hw_state));
7963
a65347ba
JN
7964 if (crtc_state->has_dsi_encoder)
7965 return 0;
43565a06 7966
a65347ba
JN
7967 for_each_connector_in_state(state, connector, connector_state, i) {
7968 if (connector_state->crtc == &crtc->base)
7969 num_connectors++;
79e53945
JB
7970 }
7971
190f68c5 7972 if (!crtc_state->clock_set) {
a93e255f 7973 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7974
e9fd1c02
JN
7975 /*
7976 * Returns a set of divisors for the desired target clock with
7977 * the given refclk, or FALSE. The returned values represent
7978 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7979 * 2) / p1 / p2.
7980 */
a93e255f
ACO
7981 limit = intel_limit(crtc_state, refclk);
7982 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7983 crtc_state->port_clock,
e9fd1c02 7984 refclk, NULL, &clock);
f2335330 7985 if (!ok) {
e9fd1c02
JN
7986 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7987 return -EINVAL;
7988 }
79e53945 7989
f2335330 7990 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7991 crtc_state->dpll.n = clock.n;
7992 crtc_state->dpll.m1 = clock.m1;
7993 crtc_state->dpll.m2 = clock.m2;
7994 crtc_state->dpll.p1 = clock.p1;
7995 crtc_state->dpll.p2 = clock.p2;
f47709a9 7996 }
7026d4ac 7997
e9fd1c02 7998 if (IS_GEN2(dev)) {
c329a4ec 7999 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8000 num_connectors);
9d556c99 8001 } else if (IS_CHERRYVIEW(dev)) {
251ac862 8002 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 8003 } else if (IS_VALLEYVIEW(dev)) {
251ac862 8004 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 8005 } else {
c329a4ec 8006 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8007 num_connectors);
e9fd1c02 8008 }
79e53945 8009
c8f7a0db 8010 return 0;
f564048e
EA
8011}
8012
2fa2fe9a 8013static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8014 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8015{
8016 struct drm_device *dev = crtc->base.dev;
8017 struct drm_i915_private *dev_priv = dev->dev_private;
8018 uint32_t tmp;
8019
dc9e7dec
VS
8020 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8021 return;
8022
2fa2fe9a 8023 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8024 if (!(tmp & PFIT_ENABLE))
8025 return;
2fa2fe9a 8026
06922821 8027 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8028 if (INTEL_INFO(dev)->gen < 4) {
8029 if (crtc->pipe != PIPE_B)
8030 return;
2fa2fe9a
DV
8031 } else {
8032 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8033 return;
8034 }
8035
06922821 8036 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8037 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8038 if (INTEL_INFO(dev)->gen < 5)
8039 pipe_config->gmch_pfit.lvds_border_bits =
8040 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8041}
8042
acbec814 8043static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8044 struct intel_crtc_state *pipe_config)
acbec814
JB
8045{
8046 struct drm_device *dev = crtc->base.dev;
8047 struct drm_i915_private *dev_priv = dev->dev_private;
8048 int pipe = pipe_config->cpu_transcoder;
8049 intel_clock_t clock;
8050 u32 mdiv;
662c6ecb 8051 int refclk = 100000;
acbec814 8052
f573de5a
SK
8053 /* In case of MIPI DPLL will not even be used */
8054 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8055 return;
8056
a580516d 8057 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8058 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8059 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8060
8061 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8062 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8063 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8064 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8065 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8066
dccbea3b 8067 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8068}
8069
5724dbd1
DL
8070static void
8071i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8072 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8073{
8074 struct drm_device *dev = crtc->base.dev;
8075 struct drm_i915_private *dev_priv = dev->dev_private;
8076 u32 val, base, offset;
8077 int pipe = crtc->pipe, plane = crtc->plane;
8078 int fourcc, pixel_format;
6761dd31 8079 unsigned int aligned_height;
b113d5ee 8080 struct drm_framebuffer *fb;
1b842c89 8081 struct intel_framebuffer *intel_fb;
1ad292b5 8082
42a7b088
DL
8083 val = I915_READ(DSPCNTR(plane));
8084 if (!(val & DISPLAY_PLANE_ENABLE))
8085 return;
8086
d9806c9f 8087 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8088 if (!intel_fb) {
1ad292b5
JB
8089 DRM_DEBUG_KMS("failed to alloc fb\n");
8090 return;
8091 }
8092
1b842c89
DL
8093 fb = &intel_fb->base;
8094
18c5247e
DV
8095 if (INTEL_INFO(dev)->gen >= 4) {
8096 if (val & DISPPLANE_TILED) {
49af449b 8097 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8098 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8099 }
8100 }
1ad292b5
JB
8101
8102 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8103 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8104 fb->pixel_format = fourcc;
8105 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8106
8107 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8108 if (plane_config->tiling)
1ad292b5
JB
8109 offset = I915_READ(DSPTILEOFF(plane));
8110 else
8111 offset = I915_READ(DSPLINOFF(plane));
8112 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8113 } else {
8114 base = I915_READ(DSPADDR(plane));
8115 }
8116 plane_config->base = base;
8117
8118 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8119 fb->width = ((val >> 16) & 0xfff) + 1;
8120 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8121
8122 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8123 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8124
b113d5ee 8125 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8126 fb->pixel_format,
8127 fb->modifier[0]);
1ad292b5 8128
f37b5c2b 8129 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8130
2844a921
DL
8131 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8132 pipe_name(pipe), plane, fb->width, fb->height,
8133 fb->bits_per_pixel, base, fb->pitches[0],
8134 plane_config->size);
1ad292b5 8135
2d14030b 8136 plane_config->fb = intel_fb;
1ad292b5
JB
8137}
8138
70b23a98 8139static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8140 struct intel_crtc_state *pipe_config)
70b23a98
VS
8141{
8142 struct drm_device *dev = crtc->base.dev;
8143 struct drm_i915_private *dev_priv = dev->dev_private;
8144 int pipe = pipe_config->cpu_transcoder;
8145 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8146 intel_clock_t clock;
0d7b6b11 8147 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8148 int refclk = 100000;
8149
a580516d 8150 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8151 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8152 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8153 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8154 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8155 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8156 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8157
8158 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8159 clock.m2 = (pll_dw0 & 0xff) << 22;
8160 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8161 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8162 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8163 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8164 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8165
dccbea3b 8166 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8167}
8168
0e8ffe1b 8169static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8170 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8171{
8172 struct drm_device *dev = crtc->base.dev;
8173 struct drm_i915_private *dev_priv = dev->dev_private;
8174 uint32_t tmp;
8175
f458ebbc
DV
8176 if (!intel_display_power_is_enabled(dev_priv,
8177 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8178 return false;
8179
e143a21c 8180 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8181 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8182
0e8ffe1b
DV
8183 tmp = I915_READ(PIPECONF(crtc->pipe));
8184 if (!(tmp & PIPECONF_ENABLE))
8185 return false;
8186
666a4537 8187 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8188 switch (tmp & PIPECONF_BPC_MASK) {
8189 case PIPECONF_6BPC:
8190 pipe_config->pipe_bpp = 18;
8191 break;
8192 case PIPECONF_8BPC:
8193 pipe_config->pipe_bpp = 24;
8194 break;
8195 case PIPECONF_10BPC:
8196 pipe_config->pipe_bpp = 30;
8197 break;
8198 default:
8199 break;
8200 }
8201 }
8202
666a4537
WB
8203 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8204 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8205 pipe_config->limited_color_range = true;
8206
282740f7
VS
8207 if (INTEL_INFO(dev)->gen < 4)
8208 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8209
1bd1bd80
DV
8210 intel_get_pipe_timings(crtc, pipe_config);
8211
2fa2fe9a
DV
8212 i9xx_get_pfit_config(crtc, pipe_config);
8213
6c49f241
DV
8214 if (INTEL_INFO(dev)->gen >= 4) {
8215 tmp = I915_READ(DPLL_MD(crtc->pipe));
8216 pipe_config->pixel_multiplier =
8217 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8218 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8219 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8220 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8221 tmp = I915_READ(DPLL(crtc->pipe));
8222 pipe_config->pixel_multiplier =
8223 ((tmp & SDVO_MULTIPLIER_MASK)
8224 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8225 } else {
8226 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8227 * port and will be fixed up in the encoder->get_config
8228 * function. */
8229 pipe_config->pixel_multiplier = 1;
8230 }
8bcc2795 8231 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8232 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8233 /*
8234 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8235 * on 830. Filter it out here so that we don't
8236 * report errors due to that.
8237 */
8238 if (IS_I830(dev))
8239 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8240
8bcc2795
DV
8241 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8242 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8243 } else {
8244 /* Mask out read-only status bits. */
8245 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8246 DPLL_PORTC_READY_MASK |
8247 DPLL_PORTB_READY_MASK);
8bcc2795 8248 }
6c49f241 8249
70b23a98
VS
8250 if (IS_CHERRYVIEW(dev))
8251 chv_crtc_clock_get(crtc, pipe_config);
8252 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8253 vlv_crtc_clock_get(crtc, pipe_config);
8254 else
8255 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8256
0f64614d
VS
8257 /*
8258 * Normally the dotclock is filled in by the encoder .get_config()
8259 * but in case the pipe is enabled w/o any ports we need a sane
8260 * default.
8261 */
8262 pipe_config->base.adjusted_mode.crtc_clock =
8263 pipe_config->port_clock / pipe_config->pixel_multiplier;
8264
0e8ffe1b
DV
8265 return true;
8266}
8267
dde86e2d 8268static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8269{
8270 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8271 struct intel_encoder *encoder;
74cfd7ac 8272 u32 val, final;
13d83a67 8273 bool has_lvds = false;
199e5d79 8274 bool has_cpu_edp = false;
199e5d79 8275 bool has_panel = false;
99eb6a01
KP
8276 bool has_ck505 = false;
8277 bool can_ssc = false;
13d83a67
JB
8278
8279 /* We need to take the global config into account */
b2784e15 8280 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8281 switch (encoder->type) {
8282 case INTEL_OUTPUT_LVDS:
8283 has_panel = true;
8284 has_lvds = true;
8285 break;
8286 case INTEL_OUTPUT_EDP:
8287 has_panel = true;
2de6905f 8288 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8289 has_cpu_edp = true;
8290 break;
6847d71b
PZ
8291 default:
8292 break;
13d83a67
JB
8293 }
8294 }
8295
99eb6a01 8296 if (HAS_PCH_IBX(dev)) {
41aa3448 8297 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8298 can_ssc = has_ck505;
8299 } else {
8300 has_ck505 = false;
8301 can_ssc = true;
8302 }
8303
2de6905f
ID
8304 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8305 has_panel, has_lvds, has_ck505);
13d83a67
JB
8306
8307 /* Ironlake: try to setup display ref clock before DPLL
8308 * enabling. This is only under driver's control after
8309 * PCH B stepping, previous chipset stepping should be
8310 * ignoring this setting.
8311 */
74cfd7ac
CW
8312 val = I915_READ(PCH_DREF_CONTROL);
8313
8314 /* As we must carefully and slowly disable/enable each source in turn,
8315 * compute the final state we want first and check if we need to
8316 * make any changes at all.
8317 */
8318 final = val;
8319 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8320 if (has_ck505)
8321 final |= DREF_NONSPREAD_CK505_ENABLE;
8322 else
8323 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8324
8325 final &= ~DREF_SSC_SOURCE_MASK;
8326 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8327 final &= ~DREF_SSC1_ENABLE;
8328
8329 if (has_panel) {
8330 final |= DREF_SSC_SOURCE_ENABLE;
8331
8332 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8333 final |= DREF_SSC1_ENABLE;
8334
8335 if (has_cpu_edp) {
8336 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8337 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8338 else
8339 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8340 } else
8341 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8342 } else {
8343 final |= DREF_SSC_SOURCE_DISABLE;
8344 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8345 }
8346
8347 if (final == val)
8348 return;
8349
13d83a67 8350 /* Always enable nonspread source */
74cfd7ac 8351 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8352
99eb6a01 8353 if (has_ck505)
74cfd7ac 8354 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8355 else
74cfd7ac 8356 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8357
199e5d79 8358 if (has_panel) {
74cfd7ac
CW
8359 val &= ~DREF_SSC_SOURCE_MASK;
8360 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8361
199e5d79 8362 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8363 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8364 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8365 val |= DREF_SSC1_ENABLE;
e77166b5 8366 } else
74cfd7ac 8367 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8368
8369 /* Get SSC going before enabling the outputs */
74cfd7ac 8370 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8371 POSTING_READ(PCH_DREF_CONTROL);
8372 udelay(200);
8373
74cfd7ac 8374 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8375
8376 /* Enable CPU source on CPU attached eDP */
199e5d79 8377 if (has_cpu_edp) {
99eb6a01 8378 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8379 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8380 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8381 } else
74cfd7ac 8382 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8383 } else
74cfd7ac 8384 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8385
74cfd7ac 8386 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8387 POSTING_READ(PCH_DREF_CONTROL);
8388 udelay(200);
8389 } else {
8390 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8391
74cfd7ac 8392 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8393
8394 /* Turn off CPU output */
74cfd7ac 8395 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8396
74cfd7ac 8397 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8398 POSTING_READ(PCH_DREF_CONTROL);
8399 udelay(200);
8400
8401 /* Turn off the SSC source */
74cfd7ac
CW
8402 val &= ~DREF_SSC_SOURCE_MASK;
8403 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8404
8405 /* Turn off SSC1 */
74cfd7ac 8406 val &= ~DREF_SSC1_ENABLE;
199e5d79 8407
74cfd7ac 8408 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8409 POSTING_READ(PCH_DREF_CONTROL);
8410 udelay(200);
8411 }
74cfd7ac
CW
8412
8413 BUG_ON(val != final);
13d83a67
JB
8414}
8415
f31f2d55 8416static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8417{
f31f2d55 8418 uint32_t tmp;
dde86e2d 8419
0ff066a9
PZ
8420 tmp = I915_READ(SOUTH_CHICKEN2);
8421 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8422 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8423
0ff066a9
PZ
8424 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8425 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8426 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8427
0ff066a9
PZ
8428 tmp = I915_READ(SOUTH_CHICKEN2);
8429 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8430 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8431
0ff066a9
PZ
8432 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8433 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8434 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8435}
8436
8437/* WaMPhyProgramming:hsw */
8438static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8439{
8440 uint32_t tmp;
dde86e2d
PZ
8441
8442 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8443 tmp &= ~(0xFF << 24);
8444 tmp |= (0x12 << 24);
8445 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8446
dde86e2d
PZ
8447 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8448 tmp |= (1 << 11);
8449 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8450
8451 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8452 tmp |= (1 << 11);
8453 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8454
dde86e2d
PZ
8455 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8456 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8457 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8458
8459 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8460 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8461 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8462
0ff066a9
PZ
8463 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8464 tmp &= ~(7 << 13);
8465 tmp |= (5 << 13);
8466 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8467
0ff066a9
PZ
8468 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8469 tmp &= ~(7 << 13);
8470 tmp |= (5 << 13);
8471 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8472
8473 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8474 tmp &= ~0xFF;
8475 tmp |= 0x1C;
8476 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8477
8478 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8479 tmp &= ~0xFF;
8480 tmp |= 0x1C;
8481 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8482
8483 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8484 tmp &= ~(0xFF << 16);
8485 tmp |= (0x1C << 16);
8486 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8487
8488 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8489 tmp &= ~(0xFF << 16);
8490 tmp |= (0x1C << 16);
8491 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8492
0ff066a9
PZ
8493 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8494 tmp |= (1 << 27);
8495 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8496
0ff066a9
PZ
8497 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8498 tmp |= (1 << 27);
8499 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8500
0ff066a9
PZ
8501 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8502 tmp &= ~(0xF << 28);
8503 tmp |= (4 << 28);
8504 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8505
0ff066a9
PZ
8506 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8507 tmp &= ~(0xF << 28);
8508 tmp |= (4 << 28);
8509 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8510}
8511
2fa86a1f
PZ
8512/* Implements 3 different sequences from BSpec chapter "Display iCLK
8513 * Programming" based on the parameters passed:
8514 * - Sequence to enable CLKOUT_DP
8515 * - Sequence to enable CLKOUT_DP without spread
8516 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8517 */
8518static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8519 bool with_fdi)
f31f2d55
PZ
8520{
8521 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8522 uint32_t reg, tmp;
8523
8524 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8525 with_spread = true;
c2699524 8526 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8527 with_fdi = false;
f31f2d55 8528
a580516d 8529 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8530
8531 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8532 tmp &= ~SBI_SSCCTL_DISABLE;
8533 tmp |= SBI_SSCCTL_PATHALT;
8534 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8535
8536 udelay(24);
8537
2fa86a1f
PZ
8538 if (with_spread) {
8539 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8540 tmp &= ~SBI_SSCCTL_PATHALT;
8541 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8542
2fa86a1f
PZ
8543 if (with_fdi) {
8544 lpt_reset_fdi_mphy(dev_priv);
8545 lpt_program_fdi_mphy(dev_priv);
8546 }
8547 }
dde86e2d 8548
c2699524 8549 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8550 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8551 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8552 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8553
a580516d 8554 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8555}
8556
47701c3b
PZ
8557/* Sequence to disable CLKOUT_DP */
8558static void lpt_disable_clkout_dp(struct drm_device *dev)
8559{
8560 struct drm_i915_private *dev_priv = dev->dev_private;
8561 uint32_t reg, tmp;
8562
a580516d 8563 mutex_lock(&dev_priv->sb_lock);
47701c3b 8564
c2699524 8565 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8566 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8567 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8568 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8569
8570 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8571 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8572 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8573 tmp |= SBI_SSCCTL_PATHALT;
8574 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8575 udelay(32);
8576 }
8577 tmp |= SBI_SSCCTL_DISABLE;
8578 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8579 }
8580
a580516d 8581 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8582}
8583
f7be2c21
VS
8584#define BEND_IDX(steps) ((50 + (steps)) / 5)
8585
8586static const uint16_t sscdivintphase[] = {
8587 [BEND_IDX( 50)] = 0x3B23,
8588 [BEND_IDX( 45)] = 0x3B23,
8589 [BEND_IDX( 40)] = 0x3C23,
8590 [BEND_IDX( 35)] = 0x3C23,
8591 [BEND_IDX( 30)] = 0x3D23,
8592 [BEND_IDX( 25)] = 0x3D23,
8593 [BEND_IDX( 20)] = 0x3E23,
8594 [BEND_IDX( 15)] = 0x3E23,
8595 [BEND_IDX( 10)] = 0x3F23,
8596 [BEND_IDX( 5)] = 0x3F23,
8597 [BEND_IDX( 0)] = 0x0025,
8598 [BEND_IDX( -5)] = 0x0025,
8599 [BEND_IDX(-10)] = 0x0125,
8600 [BEND_IDX(-15)] = 0x0125,
8601 [BEND_IDX(-20)] = 0x0225,
8602 [BEND_IDX(-25)] = 0x0225,
8603 [BEND_IDX(-30)] = 0x0325,
8604 [BEND_IDX(-35)] = 0x0325,
8605 [BEND_IDX(-40)] = 0x0425,
8606 [BEND_IDX(-45)] = 0x0425,
8607 [BEND_IDX(-50)] = 0x0525,
8608};
8609
8610/*
8611 * Bend CLKOUT_DP
8612 * steps -50 to 50 inclusive, in steps of 5
8613 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8614 * change in clock period = -(steps / 10) * 5.787 ps
8615 */
8616static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8617{
8618 uint32_t tmp;
8619 int idx = BEND_IDX(steps);
8620
8621 if (WARN_ON(steps % 5 != 0))
8622 return;
8623
8624 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8625 return;
8626
8627 mutex_lock(&dev_priv->sb_lock);
8628
8629 if (steps % 10 != 0)
8630 tmp = 0xAAAAAAAB;
8631 else
8632 tmp = 0x00000000;
8633 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8634
8635 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8636 tmp &= 0xffff0000;
8637 tmp |= sscdivintphase[idx];
8638 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8639
8640 mutex_unlock(&dev_priv->sb_lock);
8641}
8642
8643#undef BEND_IDX
8644
bf8fa3d3
PZ
8645static void lpt_init_pch_refclk(struct drm_device *dev)
8646{
bf8fa3d3
PZ
8647 struct intel_encoder *encoder;
8648 bool has_vga = false;
8649
b2784e15 8650 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8651 switch (encoder->type) {
8652 case INTEL_OUTPUT_ANALOG:
8653 has_vga = true;
8654 break;
6847d71b
PZ
8655 default:
8656 break;
bf8fa3d3
PZ
8657 }
8658 }
8659
f7be2c21
VS
8660 if (has_vga) {
8661 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8662 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8663 } else {
47701c3b 8664 lpt_disable_clkout_dp(dev);
f7be2c21 8665 }
bf8fa3d3
PZ
8666}
8667
dde86e2d
PZ
8668/*
8669 * Initialize reference clocks when the driver loads
8670 */
8671void intel_init_pch_refclk(struct drm_device *dev)
8672{
8673 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8674 ironlake_init_pch_refclk(dev);
8675 else if (HAS_PCH_LPT(dev))
8676 lpt_init_pch_refclk(dev);
8677}
8678
55bb9992 8679static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8680{
55bb9992 8681 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8682 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8683 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8684 struct drm_connector *connector;
55bb9992 8685 struct drm_connector_state *connector_state;
d9d444cb 8686 struct intel_encoder *encoder;
55bb9992 8687 int num_connectors = 0, i;
d9d444cb
JB
8688 bool is_lvds = false;
8689
da3ced29 8690 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8691 if (connector_state->crtc != crtc_state->base.crtc)
8692 continue;
8693
8694 encoder = to_intel_encoder(connector_state->best_encoder);
8695
d9d444cb
JB
8696 switch (encoder->type) {
8697 case INTEL_OUTPUT_LVDS:
8698 is_lvds = true;
8699 break;
6847d71b
PZ
8700 default:
8701 break;
d9d444cb
JB
8702 }
8703 num_connectors++;
8704 }
8705
8706 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8707 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8708 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8709 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8710 }
8711
8712 return 120000;
8713}
8714
6ff93609 8715static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8716{
c8203565 8717 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8719 int pipe = intel_crtc->pipe;
c8203565
PZ
8720 uint32_t val;
8721
78114071 8722 val = 0;
c8203565 8723
6e3c9717 8724 switch (intel_crtc->config->pipe_bpp) {
c8203565 8725 case 18:
dfd07d72 8726 val |= PIPECONF_6BPC;
c8203565
PZ
8727 break;
8728 case 24:
dfd07d72 8729 val |= PIPECONF_8BPC;
c8203565
PZ
8730 break;
8731 case 30:
dfd07d72 8732 val |= PIPECONF_10BPC;
c8203565
PZ
8733 break;
8734 case 36:
dfd07d72 8735 val |= PIPECONF_12BPC;
c8203565
PZ
8736 break;
8737 default:
cc769b62
PZ
8738 /* Case prevented by intel_choose_pipe_bpp_dither. */
8739 BUG();
c8203565
PZ
8740 }
8741
6e3c9717 8742 if (intel_crtc->config->dither)
c8203565
PZ
8743 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8744
6e3c9717 8745 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8746 val |= PIPECONF_INTERLACED_ILK;
8747 else
8748 val |= PIPECONF_PROGRESSIVE;
8749
6e3c9717 8750 if (intel_crtc->config->limited_color_range)
3685a8f3 8751 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8752
c8203565
PZ
8753 I915_WRITE(PIPECONF(pipe), val);
8754 POSTING_READ(PIPECONF(pipe));
8755}
8756
86d3efce
VS
8757/*
8758 * Set up the pipe CSC unit.
8759 *
8760 * Currently only full range RGB to limited range RGB conversion
8761 * is supported, but eventually this should handle various
8762 * RGB<->YCbCr scenarios as well.
8763 */
50f3b016 8764static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8765{
8766 struct drm_device *dev = crtc->dev;
8767 struct drm_i915_private *dev_priv = dev->dev_private;
8768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8769 int pipe = intel_crtc->pipe;
8770 uint16_t coeff = 0x7800; /* 1.0 */
8771
8772 /*
8773 * TODO: Check what kind of values actually come out of the pipe
8774 * with these coeff/postoff values and adjust to get the best
8775 * accuracy. Perhaps we even need to take the bpc value into
8776 * consideration.
8777 */
8778
6e3c9717 8779 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8780 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8781
8782 /*
8783 * GY/GU and RY/RU should be the other way around according
8784 * to BSpec, but reality doesn't agree. Just set them up in
8785 * a way that results in the correct picture.
8786 */
8787 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8788 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8789
8790 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8791 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8792
8793 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8794 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8795
8796 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8797 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8798 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8799
8800 if (INTEL_INFO(dev)->gen > 6) {
8801 uint16_t postoff = 0;
8802
6e3c9717 8803 if (intel_crtc->config->limited_color_range)
32cf0cb0 8804 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8805
8806 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8807 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8808 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8809
8810 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8811 } else {
8812 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8813
6e3c9717 8814 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8815 mode |= CSC_BLACK_SCREEN_OFFSET;
8816
8817 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8818 }
8819}
8820
6ff93609 8821static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8822{
756f85cf
PZ
8823 struct drm_device *dev = crtc->dev;
8824 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8826 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8827 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8828 uint32_t val;
8829
3eff4faa 8830 val = 0;
ee2b0b38 8831
6e3c9717 8832 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8833 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8834
6e3c9717 8835 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8836 val |= PIPECONF_INTERLACED_ILK;
8837 else
8838 val |= PIPECONF_PROGRESSIVE;
8839
702e7a56
PZ
8840 I915_WRITE(PIPECONF(cpu_transcoder), val);
8841 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8842
8843 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8844 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8845
3cdf122c 8846 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8847 val = 0;
8848
6e3c9717 8849 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8850 case 18:
8851 val |= PIPEMISC_DITHER_6_BPC;
8852 break;
8853 case 24:
8854 val |= PIPEMISC_DITHER_8_BPC;
8855 break;
8856 case 30:
8857 val |= PIPEMISC_DITHER_10_BPC;
8858 break;
8859 case 36:
8860 val |= PIPEMISC_DITHER_12_BPC;
8861 break;
8862 default:
8863 /* Case prevented by pipe_config_set_bpp. */
8864 BUG();
8865 }
8866
6e3c9717 8867 if (intel_crtc->config->dither)
756f85cf
PZ
8868 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8869
8870 I915_WRITE(PIPEMISC(pipe), val);
8871 }
ee2b0b38
PZ
8872}
8873
6591c6e4 8874static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8875 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8876 intel_clock_t *clock,
8877 bool *has_reduced_clock,
8878 intel_clock_t *reduced_clock)
8879{
8880 struct drm_device *dev = crtc->dev;
8881 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8882 int refclk;
d4906093 8883 const intel_limit_t *limit;
c329a4ec 8884 bool ret;
79e53945 8885
55bb9992 8886 refclk = ironlake_get_refclk(crtc_state);
79e53945 8887
d4906093
ML
8888 /*
8889 * Returns a set of divisors for the desired target clock with the given
8890 * refclk, or FALSE. The returned values represent the clock equation:
8891 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8892 */
a93e255f
ACO
8893 limit = intel_limit(crtc_state, refclk);
8894 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8895 crtc_state->port_clock,
ee9300bb 8896 refclk, NULL, clock);
6591c6e4
PZ
8897 if (!ret)
8898 return false;
cda4b7d3 8899
6591c6e4
PZ
8900 return true;
8901}
8902
d4b1931c
PZ
8903int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8904{
8905 /*
8906 * Account for spread spectrum to avoid
8907 * oversubscribing the link. Max center spread
8908 * is 2.5%; use 5% for safety's sake.
8909 */
8910 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8911 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8912}
8913
7429e9d4 8914static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8915{
7429e9d4 8916 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8917}
8918
de13a2e3 8919static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8920 struct intel_crtc_state *crtc_state,
7429e9d4 8921 u32 *fp,
9a7c7890 8922 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8923{
de13a2e3 8924 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8925 struct drm_device *dev = crtc->dev;
8926 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8927 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8928 struct drm_connector *connector;
55bb9992
ACO
8929 struct drm_connector_state *connector_state;
8930 struct intel_encoder *encoder;
de13a2e3 8931 uint32_t dpll;
55bb9992 8932 int factor, num_connectors = 0, i;
09ede541 8933 bool is_lvds = false, is_sdvo = false;
79e53945 8934
da3ced29 8935 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8936 if (connector_state->crtc != crtc_state->base.crtc)
8937 continue;
8938
8939 encoder = to_intel_encoder(connector_state->best_encoder);
8940
8941 switch (encoder->type) {
79e53945
JB
8942 case INTEL_OUTPUT_LVDS:
8943 is_lvds = true;
8944 break;
8945 case INTEL_OUTPUT_SDVO:
7d57382e 8946 case INTEL_OUTPUT_HDMI:
79e53945 8947 is_sdvo = true;
79e53945 8948 break;
6847d71b
PZ
8949 default:
8950 break;
79e53945 8951 }
43565a06 8952
c751ce4f 8953 num_connectors++;
79e53945 8954 }
79e53945 8955
c1858123 8956 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8957 factor = 21;
8958 if (is_lvds) {
8959 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8960 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8961 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8962 factor = 25;
190f68c5 8963 } else if (crtc_state->sdvo_tv_clock)
8febb297 8964 factor = 20;
c1858123 8965
190f68c5 8966 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8967 *fp |= FP_CB_TUNE;
2c07245f 8968
9a7c7890
DV
8969 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8970 *fp2 |= FP_CB_TUNE;
8971
5eddb70b 8972 dpll = 0;
2c07245f 8973
a07d6787
EA
8974 if (is_lvds)
8975 dpll |= DPLLB_MODE_LVDS;
8976 else
8977 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8978
190f68c5 8979 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8980 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8981
8982 if (is_sdvo)
4a33e48d 8983 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8984 if (crtc_state->has_dp_encoder)
4a33e48d 8985 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8986
a07d6787 8987 /* compute bitmask from p1 value */
190f68c5 8988 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8989 /* also FPA1 */
190f68c5 8990 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8991
190f68c5 8992 switch (crtc_state->dpll.p2) {
a07d6787
EA
8993 case 5:
8994 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8995 break;
8996 case 7:
8997 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8998 break;
8999 case 10:
9000 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9001 break;
9002 case 14:
9003 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9004 break;
79e53945
JB
9005 }
9006
b4c09f3b 9007 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9008 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9009 else
9010 dpll |= PLL_REF_INPUT_DREFCLK;
9011
959e16d6 9012 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9013}
9014
190f68c5
ACO
9015static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9016 struct intel_crtc_state *crtc_state)
de13a2e3 9017{
c7653199 9018 struct drm_device *dev = crtc->base.dev;
de13a2e3 9019 intel_clock_t clock, reduced_clock;
cbbab5bd 9020 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9021 bool ok, has_reduced_clock = false;
8b47047b 9022 bool is_lvds = false;
e2b78267 9023 struct intel_shared_dpll *pll;
de13a2e3 9024
dd3cd74a
ACO
9025 memset(&crtc_state->dpll_hw_state, 0,
9026 sizeof(crtc_state->dpll_hw_state));
9027
7905df29 9028 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9029
5dc5298b
PZ
9030 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9031 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9032
190f68c5 9033 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9034 &has_reduced_clock, &reduced_clock);
190f68c5 9035 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9036 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9037 return -EINVAL;
79e53945 9038 }
f47709a9 9039 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9040 if (!crtc_state->clock_set) {
9041 crtc_state->dpll.n = clock.n;
9042 crtc_state->dpll.m1 = clock.m1;
9043 crtc_state->dpll.m2 = clock.m2;
9044 crtc_state->dpll.p1 = clock.p1;
9045 crtc_state->dpll.p2 = clock.p2;
f47709a9 9046 }
79e53945 9047
5dc5298b 9048 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9049 if (crtc_state->has_pch_encoder) {
9050 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9051 if (has_reduced_clock)
7429e9d4 9052 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9053
190f68c5 9054 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9055 &fp, &reduced_clock,
9056 has_reduced_clock ? &fp2 : NULL);
9057
190f68c5
ACO
9058 crtc_state->dpll_hw_state.dpll = dpll;
9059 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9060 if (has_reduced_clock)
190f68c5 9061 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9062 else
190f68c5 9063 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9064
190f68c5 9065 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9066 if (pll == NULL) {
84f44ce7 9067 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9068 pipe_name(crtc->pipe));
4b645f14
JB
9069 return -EINVAL;
9070 }
3fb37703 9071 }
79e53945 9072
ab585dea 9073 if (is_lvds && has_reduced_clock)
c7653199 9074 crtc->lowfreq_avail = true;
bcd644e0 9075 else
c7653199 9076 crtc->lowfreq_avail = false;
e2b78267 9077
c8f7a0db 9078 return 0;
79e53945
JB
9079}
9080
eb14cb74
VS
9081static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9082 struct intel_link_m_n *m_n)
9083{
9084 struct drm_device *dev = crtc->base.dev;
9085 struct drm_i915_private *dev_priv = dev->dev_private;
9086 enum pipe pipe = crtc->pipe;
9087
9088 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9089 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9090 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9091 & ~TU_SIZE_MASK;
9092 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9093 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9094 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9095}
9096
9097static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9098 enum transcoder transcoder,
b95af8be
VK
9099 struct intel_link_m_n *m_n,
9100 struct intel_link_m_n *m2_n2)
72419203
DV
9101{
9102 struct drm_device *dev = crtc->base.dev;
9103 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9104 enum pipe pipe = crtc->pipe;
72419203 9105
eb14cb74
VS
9106 if (INTEL_INFO(dev)->gen >= 5) {
9107 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9108 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9109 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9110 & ~TU_SIZE_MASK;
9111 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9112 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9113 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9114 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9115 * gen < 8) and if DRRS is supported (to make sure the
9116 * registers are not unnecessarily read).
9117 */
9118 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9119 crtc->config->has_drrs) {
b95af8be
VK
9120 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9121 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9122 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9123 & ~TU_SIZE_MASK;
9124 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9125 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9126 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9127 }
eb14cb74
VS
9128 } else {
9129 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9130 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9131 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9132 & ~TU_SIZE_MASK;
9133 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9134 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9135 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9136 }
9137}
9138
9139void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9140 struct intel_crtc_state *pipe_config)
eb14cb74 9141{
681a8504 9142 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9143 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9144 else
9145 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9146 &pipe_config->dp_m_n,
9147 &pipe_config->dp_m2_n2);
eb14cb74 9148}
72419203 9149
eb14cb74 9150static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9151 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9152{
9153 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9154 &pipe_config->fdi_m_n, NULL);
72419203
DV
9155}
9156
bd2e244f 9157static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9158 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9159{
9160 struct drm_device *dev = crtc->base.dev;
9161 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9162 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9163 uint32_t ps_ctrl = 0;
9164 int id = -1;
9165 int i;
bd2e244f 9166
a1b2278e
CK
9167 /* find scaler attached to this pipe */
9168 for (i = 0; i < crtc->num_scalers; i++) {
9169 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9170 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9171 id = i;
9172 pipe_config->pch_pfit.enabled = true;
9173 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9174 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9175 break;
9176 }
9177 }
bd2e244f 9178
a1b2278e
CK
9179 scaler_state->scaler_id = id;
9180 if (id >= 0) {
9181 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9182 } else {
9183 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9184 }
9185}
9186
5724dbd1
DL
9187static void
9188skylake_get_initial_plane_config(struct intel_crtc *crtc,
9189 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9190{
9191 struct drm_device *dev = crtc->base.dev;
9192 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9193 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9194 int pipe = crtc->pipe;
9195 int fourcc, pixel_format;
6761dd31 9196 unsigned int aligned_height;
bc8d7dff 9197 struct drm_framebuffer *fb;
1b842c89 9198 struct intel_framebuffer *intel_fb;
bc8d7dff 9199
d9806c9f 9200 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9201 if (!intel_fb) {
bc8d7dff
DL
9202 DRM_DEBUG_KMS("failed to alloc fb\n");
9203 return;
9204 }
9205
1b842c89
DL
9206 fb = &intel_fb->base;
9207
bc8d7dff 9208 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9209 if (!(val & PLANE_CTL_ENABLE))
9210 goto error;
9211
bc8d7dff
DL
9212 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9213 fourcc = skl_format_to_fourcc(pixel_format,
9214 val & PLANE_CTL_ORDER_RGBX,
9215 val & PLANE_CTL_ALPHA_MASK);
9216 fb->pixel_format = fourcc;
9217 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9218
40f46283
DL
9219 tiling = val & PLANE_CTL_TILED_MASK;
9220 switch (tiling) {
9221 case PLANE_CTL_TILED_LINEAR:
9222 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9223 break;
9224 case PLANE_CTL_TILED_X:
9225 plane_config->tiling = I915_TILING_X;
9226 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9227 break;
9228 case PLANE_CTL_TILED_Y:
9229 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9230 break;
9231 case PLANE_CTL_TILED_YF:
9232 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9233 break;
9234 default:
9235 MISSING_CASE(tiling);
9236 goto error;
9237 }
9238
bc8d7dff
DL
9239 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9240 plane_config->base = base;
9241
9242 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9243
9244 val = I915_READ(PLANE_SIZE(pipe, 0));
9245 fb->height = ((val >> 16) & 0xfff) + 1;
9246 fb->width = ((val >> 0) & 0x1fff) + 1;
9247
9248 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9249 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9250 fb->pixel_format);
bc8d7dff
DL
9251 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9252
9253 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9254 fb->pixel_format,
9255 fb->modifier[0]);
bc8d7dff 9256
f37b5c2b 9257 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9258
9259 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9260 pipe_name(pipe), fb->width, fb->height,
9261 fb->bits_per_pixel, base, fb->pitches[0],
9262 plane_config->size);
9263
2d14030b 9264 plane_config->fb = intel_fb;
bc8d7dff
DL
9265 return;
9266
9267error:
9268 kfree(fb);
9269}
9270
2fa2fe9a 9271static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9272 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9273{
9274 struct drm_device *dev = crtc->base.dev;
9275 struct drm_i915_private *dev_priv = dev->dev_private;
9276 uint32_t tmp;
9277
9278 tmp = I915_READ(PF_CTL(crtc->pipe));
9279
9280 if (tmp & PF_ENABLE) {
fd4daa9c 9281 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9282 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9283 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9284
9285 /* We currently do not free assignements of panel fitters on
9286 * ivb/hsw (since we don't use the higher upscaling modes which
9287 * differentiates them) so just WARN about this case for now. */
9288 if (IS_GEN7(dev)) {
9289 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9290 PF_PIPE_SEL_IVB(crtc->pipe));
9291 }
2fa2fe9a 9292 }
79e53945
JB
9293}
9294
5724dbd1
DL
9295static void
9296ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9297 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9298{
9299 struct drm_device *dev = crtc->base.dev;
9300 struct drm_i915_private *dev_priv = dev->dev_private;
9301 u32 val, base, offset;
aeee5a49 9302 int pipe = crtc->pipe;
4c6baa59 9303 int fourcc, pixel_format;
6761dd31 9304 unsigned int aligned_height;
b113d5ee 9305 struct drm_framebuffer *fb;
1b842c89 9306 struct intel_framebuffer *intel_fb;
4c6baa59 9307
42a7b088
DL
9308 val = I915_READ(DSPCNTR(pipe));
9309 if (!(val & DISPLAY_PLANE_ENABLE))
9310 return;
9311
d9806c9f 9312 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9313 if (!intel_fb) {
4c6baa59
JB
9314 DRM_DEBUG_KMS("failed to alloc fb\n");
9315 return;
9316 }
9317
1b842c89
DL
9318 fb = &intel_fb->base;
9319
18c5247e
DV
9320 if (INTEL_INFO(dev)->gen >= 4) {
9321 if (val & DISPPLANE_TILED) {
49af449b 9322 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9323 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9324 }
9325 }
4c6baa59
JB
9326
9327 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9328 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9329 fb->pixel_format = fourcc;
9330 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9331
aeee5a49 9332 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9333 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9334 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9335 } else {
49af449b 9336 if (plane_config->tiling)
aeee5a49 9337 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9338 else
aeee5a49 9339 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9340 }
9341 plane_config->base = base;
9342
9343 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9344 fb->width = ((val >> 16) & 0xfff) + 1;
9345 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9346
9347 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9348 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9349
b113d5ee 9350 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9351 fb->pixel_format,
9352 fb->modifier[0]);
4c6baa59 9353
f37b5c2b 9354 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9355
2844a921
DL
9356 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9357 pipe_name(pipe), fb->width, fb->height,
9358 fb->bits_per_pixel, base, fb->pitches[0],
9359 plane_config->size);
b113d5ee 9360
2d14030b 9361 plane_config->fb = intel_fb;
4c6baa59
JB
9362}
9363
0e8ffe1b 9364static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9365 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9366{
9367 struct drm_device *dev = crtc->base.dev;
9368 struct drm_i915_private *dev_priv = dev->dev_private;
9369 uint32_t tmp;
9370
f458ebbc
DV
9371 if (!intel_display_power_is_enabled(dev_priv,
9372 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9373 return false;
9374
e143a21c 9375 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9376 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9377
0e8ffe1b
DV
9378 tmp = I915_READ(PIPECONF(crtc->pipe));
9379 if (!(tmp & PIPECONF_ENABLE))
9380 return false;
9381
42571aef
VS
9382 switch (tmp & PIPECONF_BPC_MASK) {
9383 case PIPECONF_6BPC:
9384 pipe_config->pipe_bpp = 18;
9385 break;
9386 case PIPECONF_8BPC:
9387 pipe_config->pipe_bpp = 24;
9388 break;
9389 case PIPECONF_10BPC:
9390 pipe_config->pipe_bpp = 30;
9391 break;
9392 case PIPECONF_12BPC:
9393 pipe_config->pipe_bpp = 36;
9394 break;
9395 default:
9396 break;
9397 }
9398
b5a9fa09
DV
9399 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9400 pipe_config->limited_color_range = true;
9401
ab9412ba 9402 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9403 struct intel_shared_dpll *pll;
9404
88adfff1
DV
9405 pipe_config->has_pch_encoder = true;
9406
627eb5a3
DV
9407 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9408 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9409 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9410
9411 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9412
c0d43d62 9413 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9414 pipe_config->shared_dpll =
9415 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9416 } else {
9417 tmp = I915_READ(PCH_DPLL_SEL);
9418 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9419 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9420 else
9421 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9422 }
66e985c0
DV
9423
9424 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9425
9426 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9427 &pipe_config->dpll_hw_state));
c93f54cf
DV
9428
9429 tmp = pipe_config->dpll_hw_state.dpll;
9430 pipe_config->pixel_multiplier =
9431 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9432 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9433
9434 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9435 } else {
9436 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9437 }
9438
1bd1bd80
DV
9439 intel_get_pipe_timings(crtc, pipe_config);
9440
2fa2fe9a
DV
9441 ironlake_get_pfit_config(crtc, pipe_config);
9442
0e8ffe1b
DV
9443 return true;
9444}
9445
be256dc7
PZ
9446static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9447{
9448 struct drm_device *dev = dev_priv->dev;
be256dc7 9449 struct intel_crtc *crtc;
be256dc7 9450
d3fcc808 9451 for_each_intel_crtc(dev, crtc)
e2c719b7 9452 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9453 pipe_name(crtc->pipe));
9454
e2c719b7
RC
9455 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9456 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9457 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9458 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9459 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9460 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9461 "CPU PWM1 enabled\n");
c5107b87 9462 if (IS_HASWELL(dev))
e2c719b7 9463 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9464 "CPU PWM2 enabled\n");
e2c719b7 9465 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9466 "PCH PWM1 enabled\n");
e2c719b7 9467 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9468 "Utility pin enabled\n");
e2c719b7 9469 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9470
9926ada1
PZ
9471 /*
9472 * In theory we can still leave IRQs enabled, as long as only the HPD
9473 * interrupts remain enabled. We used to check for that, but since it's
9474 * gen-specific and since we only disable LCPLL after we fully disable
9475 * the interrupts, the check below should be enough.
9476 */
e2c719b7 9477 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9478}
9479
9ccd5aeb
PZ
9480static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9481{
9482 struct drm_device *dev = dev_priv->dev;
9483
9484 if (IS_HASWELL(dev))
9485 return I915_READ(D_COMP_HSW);
9486 else
9487 return I915_READ(D_COMP_BDW);
9488}
9489
3c4c9b81
PZ
9490static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9491{
9492 struct drm_device *dev = dev_priv->dev;
9493
9494 if (IS_HASWELL(dev)) {
9495 mutex_lock(&dev_priv->rps.hw_lock);
9496 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9497 val))
f475dadf 9498 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9499 mutex_unlock(&dev_priv->rps.hw_lock);
9500 } else {
9ccd5aeb
PZ
9501 I915_WRITE(D_COMP_BDW, val);
9502 POSTING_READ(D_COMP_BDW);
3c4c9b81 9503 }
be256dc7
PZ
9504}
9505
9506/*
9507 * This function implements pieces of two sequences from BSpec:
9508 * - Sequence for display software to disable LCPLL
9509 * - Sequence for display software to allow package C8+
9510 * The steps implemented here are just the steps that actually touch the LCPLL
9511 * register. Callers should take care of disabling all the display engine
9512 * functions, doing the mode unset, fixing interrupts, etc.
9513 */
6ff58d53
PZ
9514static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9515 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9516{
9517 uint32_t val;
9518
9519 assert_can_disable_lcpll(dev_priv);
9520
9521 val = I915_READ(LCPLL_CTL);
9522
9523 if (switch_to_fclk) {
9524 val |= LCPLL_CD_SOURCE_FCLK;
9525 I915_WRITE(LCPLL_CTL, val);
9526
9527 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9528 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9529 DRM_ERROR("Switching to FCLK failed\n");
9530
9531 val = I915_READ(LCPLL_CTL);
9532 }
9533
9534 val |= LCPLL_PLL_DISABLE;
9535 I915_WRITE(LCPLL_CTL, val);
9536 POSTING_READ(LCPLL_CTL);
9537
9538 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9539 DRM_ERROR("LCPLL still locked\n");
9540
9ccd5aeb 9541 val = hsw_read_dcomp(dev_priv);
be256dc7 9542 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9543 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9544 ndelay(100);
9545
9ccd5aeb
PZ
9546 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9547 1))
be256dc7
PZ
9548 DRM_ERROR("D_COMP RCOMP still in progress\n");
9549
9550 if (allow_power_down) {
9551 val = I915_READ(LCPLL_CTL);
9552 val |= LCPLL_POWER_DOWN_ALLOW;
9553 I915_WRITE(LCPLL_CTL, val);
9554 POSTING_READ(LCPLL_CTL);
9555 }
9556}
9557
9558/*
9559 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9560 * source.
9561 */
6ff58d53 9562static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9563{
9564 uint32_t val;
9565
9566 val = I915_READ(LCPLL_CTL);
9567
9568 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9569 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9570 return;
9571
a8a8bd54
PZ
9572 /*
9573 * Make sure we're not on PC8 state before disabling PC8, otherwise
9574 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9575 */
59bad947 9576 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9577
be256dc7
PZ
9578 if (val & LCPLL_POWER_DOWN_ALLOW) {
9579 val &= ~LCPLL_POWER_DOWN_ALLOW;
9580 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9581 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9582 }
9583
9ccd5aeb 9584 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9585 val |= D_COMP_COMP_FORCE;
9586 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9587 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9588
9589 val = I915_READ(LCPLL_CTL);
9590 val &= ~LCPLL_PLL_DISABLE;
9591 I915_WRITE(LCPLL_CTL, val);
9592
9593 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9594 DRM_ERROR("LCPLL not locked yet\n");
9595
9596 if (val & LCPLL_CD_SOURCE_FCLK) {
9597 val = I915_READ(LCPLL_CTL);
9598 val &= ~LCPLL_CD_SOURCE_FCLK;
9599 I915_WRITE(LCPLL_CTL, val);
9600
9601 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9602 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9603 DRM_ERROR("Switching back to LCPLL failed\n");
9604 }
215733fa 9605
59bad947 9606 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9607 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9608}
9609
765dab67
PZ
9610/*
9611 * Package states C8 and deeper are really deep PC states that can only be
9612 * reached when all the devices on the system allow it, so even if the graphics
9613 * device allows PC8+, it doesn't mean the system will actually get to these
9614 * states. Our driver only allows PC8+ when going into runtime PM.
9615 *
9616 * The requirements for PC8+ are that all the outputs are disabled, the power
9617 * well is disabled and most interrupts are disabled, and these are also
9618 * requirements for runtime PM. When these conditions are met, we manually do
9619 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9620 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9621 * hang the machine.
9622 *
9623 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9624 * the state of some registers, so when we come back from PC8+ we need to
9625 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9626 * need to take care of the registers kept by RC6. Notice that this happens even
9627 * if we don't put the device in PCI D3 state (which is what currently happens
9628 * because of the runtime PM support).
9629 *
9630 * For more, read "Display Sequences for Package C8" on the hardware
9631 * documentation.
9632 */
a14cb6fc 9633void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9634{
c67a470b
PZ
9635 struct drm_device *dev = dev_priv->dev;
9636 uint32_t val;
9637
c67a470b
PZ
9638 DRM_DEBUG_KMS("Enabling package C8+\n");
9639
c2699524 9640 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9641 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9642 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9643 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9644 }
9645
9646 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9647 hsw_disable_lcpll(dev_priv, true, true);
9648}
9649
a14cb6fc 9650void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9651{
9652 struct drm_device *dev = dev_priv->dev;
9653 uint32_t val;
9654
c67a470b
PZ
9655 DRM_DEBUG_KMS("Disabling package C8+\n");
9656
9657 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9658 lpt_init_pch_refclk(dev);
9659
c2699524 9660 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9661 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9662 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9663 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9664 }
9665
9666 intel_prepare_ddi(dev);
c67a470b
PZ
9667}
9668
27c329ed 9669static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9670{
a821fc46 9671 struct drm_device *dev = old_state->dev;
27c329ed 9672 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9673
27c329ed 9674 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9675}
9676
b432e5cf 9677/* compute the max rate for new configuration */
27c329ed 9678static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9679{
b432e5cf 9680 struct intel_crtc *intel_crtc;
27c329ed 9681 struct intel_crtc_state *crtc_state;
b432e5cf 9682 int max_pixel_rate = 0;
b432e5cf 9683
27c329ed
ML
9684 for_each_intel_crtc(state->dev, intel_crtc) {
9685 int pixel_rate;
9686
9687 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9688 if (IS_ERR(crtc_state))
9689 return PTR_ERR(crtc_state);
9690
9691 if (!crtc_state->base.enable)
b432e5cf
VS
9692 continue;
9693
27c329ed 9694 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9695
9696 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9697 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9698 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9699
9700 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9701 }
9702
9703 return max_pixel_rate;
9704}
9705
9706static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9707{
9708 struct drm_i915_private *dev_priv = dev->dev_private;
9709 uint32_t val, data;
9710 int ret;
9711
9712 if (WARN((I915_READ(LCPLL_CTL) &
9713 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9714 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9715 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9716 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9717 "trying to change cdclk frequency with cdclk not enabled\n"))
9718 return;
9719
9720 mutex_lock(&dev_priv->rps.hw_lock);
9721 ret = sandybridge_pcode_write(dev_priv,
9722 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9723 mutex_unlock(&dev_priv->rps.hw_lock);
9724 if (ret) {
9725 DRM_ERROR("failed to inform pcode about cdclk change\n");
9726 return;
9727 }
9728
9729 val = I915_READ(LCPLL_CTL);
9730 val |= LCPLL_CD_SOURCE_FCLK;
9731 I915_WRITE(LCPLL_CTL, val);
9732
9733 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9734 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9735 DRM_ERROR("Switching to FCLK failed\n");
9736
9737 val = I915_READ(LCPLL_CTL);
9738 val &= ~LCPLL_CLK_FREQ_MASK;
9739
9740 switch (cdclk) {
9741 case 450000:
9742 val |= LCPLL_CLK_FREQ_450;
9743 data = 0;
9744 break;
9745 case 540000:
9746 val |= LCPLL_CLK_FREQ_54O_BDW;
9747 data = 1;
9748 break;
9749 case 337500:
9750 val |= LCPLL_CLK_FREQ_337_5_BDW;
9751 data = 2;
9752 break;
9753 case 675000:
9754 val |= LCPLL_CLK_FREQ_675_BDW;
9755 data = 3;
9756 break;
9757 default:
9758 WARN(1, "invalid cdclk frequency\n");
9759 return;
9760 }
9761
9762 I915_WRITE(LCPLL_CTL, val);
9763
9764 val = I915_READ(LCPLL_CTL);
9765 val &= ~LCPLL_CD_SOURCE_FCLK;
9766 I915_WRITE(LCPLL_CTL, val);
9767
9768 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9769 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9770 DRM_ERROR("Switching back to LCPLL failed\n");
9771
9772 mutex_lock(&dev_priv->rps.hw_lock);
9773 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9774 mutex_unlock(&dev_priv->rps.hw_lock);
9775
9776 intel_update_cdclk(dev);
9777
9778 WARN(cdclk != dev_priv->cdclk_freq,
9779 "cdclk requested %d kHz but got %d kHz\n",
9780 cdclk, dev_priv->cdclk_freq);
9781}
9782
27c329ed 9783static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9784{
27c329ed
ML
9785 struct drm_i915_private *dev_priv = to_i915(state->dev);
9786 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9787 int cdclk;
9788
9789 /*
9790 * FIXME should also account for plane ratio
9791 * once 64bpp pixel formats are supported.
9792 */
27c329ed 9793 if (max_pixclk > 540000)
b432e5cf 9794 cdclk = 675000;
27c329ed 9795 else if (max_pixclk > 450000)
b432e5cf 9796 cdclk = 540000;
27c329ed 9797 else if (max_pixclk > 337500)
b432e5cf
VS
9798 cdclk = 450000;
9799 else
9800 cdclk = 337500;
9801
b432e5cf 9802 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9803 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9804 cdclk, dev_priv->max_cdclk_freq);
9805 return -EINVAL;
b432e5cf
VS
9806 }
9807
27c329ed 9808 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9809
9810 return 0;
9811}
9812
27c329ed 9813static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9814{
27c329ed
ML
9815 struct drm_device *dev = old_state->dev;
9816 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9817
27c329ed 9818 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9819}
9820
190f68c5
ACO
9821static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9822 struct intel_crtc_state *crtc_state)
09b4ddf9 9823{
190f68c5 9824 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9825 return -EINVAL;
716c2e55 9826
c7653199 9827 crtc->lowfreq_avail = false;
644cef34 9828
c8f7a0db 9829 return 0;
79e53945
JB
9830}
9831
3760b59c
S
9832static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9833 enum port port,
9834 struct intel_crtc_state *pipe_config)
9835{
9836 switch (port) {
9837 case PORT_A:
9838 pipe_config->ddi_pll_sel = SKL_DPLL0;
9839 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9840 break;
9841 case PORT_B:
9842 pipe_config->ddi_pll_sel = SKL_DPLL1;
9843 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9844 break;
9845 case PORT_C:
9846 pipe_config->ddi_pll_sel = SKL_DPLL2;
9847 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9848 break;
9849 default:
9850 DRM_ERROR("Incorrect port type\n");
9851 }
9852}
9853
96b7dfb7
S
9854static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9855 enum port port,
5cec258b 9856 struct intel_crtc_state *pipe_config)
96b7dfb7 9857{
3148ade7 9858 u32 temp, dpll_ctl1;
96b7dfb7
S
9859
9860 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9861 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9862
9863 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9864 case SKL_DPLL0:
9865 /*
9866 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9867 * of the shared DPLL framework and thus needs to be read out
9868 * separately
9869 */
9870 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9871 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9872 break;
96b7dfb7
S
9873 case SKL_DPLL1:
9874 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9875 break;
9876 case SKL_DPLL2:
9877 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9878 break;
9879 case SKL_DPLL3:
9880 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9881 break;
96b7dfb7
S
9882 }
9883}
9884
7d2c8175
DL
9885static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9886 enum port port,
5cec258b 9887 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9888{
9889 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9890
9891 switch (pipe_config->ddi_pll_sel) {
9892 case PORT_CLK_SEL_WRPLL1:
9893 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9894 break;
9895 case PORT_CLK_SEL_WRPLL2:
9896 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9897 break;
00490c22
ML
9898 case PORT_CLK_SEL_SPLL:
9899 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9900 break;
7d2c8175
DL
9901 }
9902}
9903
26804afd 9904static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9905 struct intel_crtc_state *pipe_config)
26804afd
DV
9906{
9907 struct drm_device *dev = crtc->base.dev;
9908 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9909 struct intel_shared_dpll *pll;
26804afd
DV
9910 enum port port;
9911 uint32_t tmp;
9912
9913 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9914
9915 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9916
ef11bdb3 9917 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9918 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9919 else if (IS_BROXTON(dev))
9920 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9921 else
9922 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9923
d452c5b6
DV
9924 if (pipe_config->shared_dpll >= 0) {
9925 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9926
9927 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9928 &pipe_config->dpll_hw_state));
9929 }
9930
26804afd
DV
9931 /*
9932 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9933 * DDI E. So just check whether this pipe is wired to DDI E and whether
9934 * the PCH transcoder is on.
9935 */
ca370455
DL
9936 if (INTEL_INFO(dev)->gen < 9 &&
9937 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9938 pipe_config->has_pch_encoder = true;
9939
9940 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9941 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9942 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9943
9944 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9945 }
9946}
9947
0e8ffe1b 9948static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9949 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9950{
9951 struct drm_device *dev = crtc->base.dev;
9952 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9953 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9954 uint32_t tmp;
9955
f458ebbc 9956 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9957 POWER_DOMAIN_PIPE(crtc->pipe)))
9958 return false;
9959
e143a21c 9960 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9961 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9962
eccb140b
DV
9963 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9964 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9965 enum pipe trans_edp_pipe;
9966 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9967 default:
9968 WARN(1, "unknown pipe linked to edp transcoder\n");
9969 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9970 case TRANS_DDI_EDP_INPUT_A_ON:
9971 trans_edp_pipe = PIPE_A;
9972 break;
9973 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9974 trans_edp_pipe = PIPE_B;
9975 break;
9976 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9977 trans_edp_pipe = PIPE_C;
9978 break;
9979 }
9980
9981 if (trans_edp_pipe == crtc->pipe)
9982 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9983 }
9984
f458ebbc 9985 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9986 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9987 return false;
9988
eccb140b 9989 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9990 if (!(tmp & PIPECONF_ENABLE))
9991 return false;
9992
26804afd 9993 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9994
1bd1bd80
DV
9995 intel_get_pipe_timings(crtc, pipe_config);
9996
a1b2278e
CK
9997 if (INTEL_INFO(dev)->gen >= 9) {
9998 skl_init_scalers(dev, crtc, pipe_config);
9999 }
10000
2fa2fe9a 10001 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
10002
10003 if (INTEL_INFO(dev)->gen >= 9) {
10004 pipe_config->scaler_state.scaler_id = -1;
10005 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10006 }
10007
bd2e244f 10008 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 10009 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10010 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10011 else
1c132b44 10012 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10013 }
88adfff1 10014
e59150dc
JB
10015 if (IS_HASWELL(dev))
10016 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10017 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10018
ebb69c95
CT
10019 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10020 pipe_config->pixel_multiplier =
10021 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10022 } else {
10023 pipe_config->pixel_multiplier = 1;
10024 }
6c49f241 10025
0e8ffe1b
DV
10026 return true;
10027}
10028
615cb243 10029static void i845_update_cursor(struct drm_crtc *crtc, u32 base, bool on)
560b85bb
CW
10030{
10031 struct drm_device *dev = crtc->dev;
10032 struct drm_i915_private *dev_priv = dev->dev_private;
10033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10034 uint32_t cntl = 0, size = 0;
560b85bb 10035
615cb243 10036 if (on) {
3dd512fb
MR
10037 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
10038 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
10039 unsigned int stride = roundup_pow_of_two(width) * 4;
10040
10041 switch (stride) {
10042 default:
10043 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10044 width, stride);
10045 stride = 256;
10046 /* fallthrough */
10047 case 256:
10048 case 512:
10049 case 1024:
10050 case 2048:
10051 break;
4b0e333e
CW
10052 }
10053
dc41c154
VS
10054 cntl |= CURSOR_ENABLE |
10055 CURSOR_GAMMA_ENABLE |
10056 CURSOR_FORMAT_ARGB |
10057 CURSOR_STRIDE(stride);
10058
10059 size = (height << 12) | width;
4b0e333e 10060 }
560b85bb 10061
dc41c154
VS
10062 if (intel_crtc->cursor_cntl != 0 &&
10063 (intel_crtc->cursor_base != base ||
10064 intel_crtc->cursor_size != size ||
10065 intel_crtc->cursor_cntl != cntl)) {
10066 /* On these chipsets we can only modify the base/size/stride
10067 * whilst the cursor is disabled.
10068 */
0b87c24e
VS
10069 I915_WRITE(CURCNTR(PIPE_A), 0);
10070 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10071 intel_crtc->cursor_cntl = 0;
4b0e333e 10072 }
560b85bb 10073
99d1f387 10074 if (intel_crtc->cursor_base != base) {
0b87c24e 10075 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10076 intel_crtc->cursor_base = base;
10077 }
4726e0b0 10078
dc41c154
VS
10079 if (intel_crtc->cursor_size != size) {
10080 I915_WRITE(CURSIZE, size);
10081 intel_crtc->cursor_size = size;
4b0e333e 10082 }
560b85bb 10083
4b0e333e 10084 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10085 I915_WRITE(CURCNTR(PIPE_A), cntl);
10086 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10087 intel_crtc->cursor_cntl = cntl;
560b85bb 10088 }
560b85bb
CW
10089}
10090
615cb243 10091static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base, bool on)
65a21cd6
JB
10092{
10093 struct drm_device *dev = crtc->dev;
10094 struct drm_i915_private *dev_priv = dev->dev_private;
10095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10096 int pipe = intel_crtc->pipe;
615cb243 10097 uint32_t cntl = 0;
4b0e333e 10098
615cb243 10099 if (on) {
4b0e333e 10100 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 10101 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
10102 case 64:
10103 cntl |= CURSOR_MODE_64_ARGB_AX;
10104 break;
10105 case 128:
10106 cntl |= CURSOR_MODE_128_ARGB_AX;
10107 break;
10108 case 256:
10109 cntl |= CURSOR_MODE_256_ARGB_AX;
10110 break;
10111 default:
3dd512fb 10112 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 10113 return;
65a21cd6 10114 }
4b0e333e 10115 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10116
fc6f93bc 10117 if (HAS_DDI(dev))
47bf17a7 10118 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 10119 }
65a21cd6 10120
8e7d688b 10121 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
10122 cntl |= CURSOR_ROTATE_180;
10123
4b0e333e
CW
10124 if (intel_crtc->cursor_cntl != cntl) {
10125 I915_WRITE(CURCNTR(pipe), cntl);
10126 POSTING_READ(CURCNTR(pipe));
10127 intel_crtc->cursor_cntl = cntl;
65a21cd6 10128 }
4b0e333e 10129
65a21cd6 10130 /* and commit changes on next vblank */
5efb3e28
VS
10131 I915_WRITE(CURBASE(pipe), base);
10132 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10133
10134 intel_crtc->cursor_base = base;
65a21cd6
JB
10135}
10136
cda4b7d3 10137/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
10138static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10139 bool on)
cda4b7d3
CW
10140{
10141 struct drm_device *dev = crtc->dev;
10142 struct drm_i915_private *dev_priv = dev->dev_private;
10143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10144 int pipe = intel_crtc->pipe;
9b4101be
ML
10145 struct drm_plane_state *cursor_state = crtc->cursor->state;
10146 int x = cursor_state->crtc_x;
10147 int y = cursor_state->crtc_y;
d6e4db15 10148 u32 base = 0, pos = 0;
cda4b7d3 10149
615cb243 10150 base = intel_crtc->cursor_addr;
cda4b7d3 10151
6e3c9717 10152 if (x >= intel_crtc->config->pipe_src_w)
615cb243 10153 on = false;
d6e4db15 10154
6e3c9717 10155 if (y >= intel_crtc->config->pipe_src_h)
615cb243 10156 on = false;
cda4b7d3
CW
10157
10158 if (x < 0) {
9b4101be 10159 if (x + cursor_state->crtc_w <= 0)
615cb243 10160 on = false;
cda4b7d3
CW
10161
10162 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10163 x = -x;
10164 }
10165 pos |= x << CURSOR_X_SHIFT;
10166
10167 if (y < 0) {
9b4101be 10168 if (y + cursor_state->crtc_h <= 0)
615cb243 10169 on = false;
cda4b7d3
CW
10170
10171 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10172 y = -y;
10173 }
10174 pos |= y << CURSOR_Y_SHIFT;
10175
5efb3e28
VS
10176 I915_WRITE(CURPOS(pipe), pos);
10177
4398ad45
VS
10178 /* ILK+ do this automagically */
10179 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10180 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10181 base += (cursor_state->crtc_h *
10182 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10183 }
10184
8ac54669 10185 if (IS_845G(dev) || IS_I865G(dev))
615cb243 10186 i845_update_cursor(crtc, base, on);
5efb3e28 10187 else
615cb243 10188 i9xx_update_cursor(crtc, base, on);
cda4b7d3
CW
10189}
10190
dc41c154
VS
10191static bool cursor_size_ok(struct drm_device *dev,
10192 uint32_t width, uint32_t height)
10193{
10194 if (width == 0 || height == 0)
10195 return false;
10196
10197 /*
10198 * 845g/865g are special in that they are only limited by
10199 * the width of their cursors, the height is arbitrary up to
10200 * the precision of the register. Everything else requires
10201 * square cursors, limited to a few power-of-two sizes.
10202 */
10203 if (IS_845G(dev) || IS_I865G(dev)) {
10204 if ((width & 63) != 0)
10205 return false;
10206
10207 if (width > (IS_845G(dev) ? 64 : 512))
10208 return false;
10209
10210 if (height > 1023)
10211 return false;
10212 } else {
10213 switch (width | height) {
10214 case 256:
10215 case 128:
10216 if (IS_GEN2(dev))
10217 return false;
10218 case 64:
10219 break;
10220 default:
10221 return false;
10222 }
10223 }
10224
10225 return true;
10226}
10227
79e53945 10228static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10229 u16 *blue, uint32_t start, uint32_t size)
79e53945 10230{
7203425a 10231 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10233
7203425a 10234 for (i = start; i < end; i++) {
79e53945
JB
10235 intel_crtc->lut_r[i] = red[i] >> 8;
10236 intel_crtc->lut_g[i] = green[i] >> 8;
10237 intel_crtc->lut_b[i] = blue[i] >> 8;
10238 }
10239
10240 intel_crtc_load_lut(crtc);
10241}
10242
79e53945
JB
10243/* VESA 640x480x72Hz mode to set on the pipe */
10244static struct drm_display_mode load_detect_mode = {
10245 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10246 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10247};
10248
a8bb6818
DV
10249struct drm_framebuffer *
10250__intel_framebuffer_create(struct drm_device *dev,
10251 struct drm_mode_fb_cmd2 *mode_cmd,
10252 struct drm_i915_gem_object *obj)
d2dff872
CW
10253{
10254 struct intel_framebuffer *intel_fb;
10255 int ret;
10256
10257 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10258 if (!intel_fb)
d2dff872 10259 return ERR_PTR(-ENOMEM);
d2dff872
CW
10260
10261 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10262 if (ret)
10263 goto err;
d2dff872
CW
10264
10265 return &intel_fb->base;
dcb1394e 10266
dd4916c5 10267err:
dd4916c5 10268 kfree(intel_fb);
dd4916c5 10269 return ERR_PTR(ret);
d2dff872
CW
10270}
10271
b5ea642a 10272static struct drm_framebuffer *
a8bb6818
DV
10273intel_framebuffer_create(struct drm_device *dev,
10274 struct drm_mode_fb_cmd2 *mode_cmd,
10275 struct drm_i915_gem_object *obj)
10276{
10277 struct drm_framebuffer *fb;
10278 int ret;
10279
10280 ret = i915_mutex_lock_interruptible(dev);
10281 if (ret)
10282 return ERR_PTR(ret);
10283 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10284 mutex_unlock(&dev->struct_mutex);
10285
10286 return fb;
10287}
10288
d2dff872
CW
10289static u32
10290intel_framebuffer_pitch_for_width(int width, int bpp)
10291{
10292 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10293 return ALIGN(pitch, 64);
10294}
10295
10296static u32
10297intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10298{
10299 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10300 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10301}
10302
10303static struct drm_framebuffer *
10304intel_framebuffer_create_for_mode(struct drm_device *dev,
10305 struct drm_display_mode *mode,
10306 int depth, int bpp)
10307{
dcb1394e 10308 struct drm_framebuffer *fb;
d2dff872 10309 struct drm_i915_gem_object *obj;
0fed39bd 10310 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10311
10312 obj = i915_gem_alloc_object(dev,
10313 intel_framebuffer_size_for_mode(mode, bpp));
10314 if (obj == NULL)
10315 return ERR_PTR(-ENOMEM);
10316
10317 mode_cmd.width = mode->hdisplay;
10318 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10319 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10320 bpp);
5ca0c34a 10321 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10322
dcb1394e
LW
10323 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10324 if (IS_ERR(fb))
10325 drm_gem_object_unreference_unlocked(&obj->base);
10326
10327 return fb;
d2dff872
CW
10328}
10329
10330static struct drm_framebuffer *
10331mode_fits_in_fbdev(struct drm_device *dev,
10332 struct drm_display_mode *mode)
10333{
0695726e 10334#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10335 struct drm_i915_private *dev_priv = dev->dev_private;
10336 struct drm_i915_gem_object *obj;
10337 struct drm_framebuffer *fb;
10338
4c0e5528 10339 if (!dev_priv->fbdev)
d2dff872
CW
10340 return NULL;
10341
4c0e5528 10342 if (!dev_priv->fbdev->fb)
d2dff872
CW
10343 return NULL;
10344
4c0e5528
DV
10345 obj = dev_priv->fbdev->fb->obj;
10346 BUG_ON(!obj);
10347
8bcd4553 10348 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10349 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10350 fb->bits_per_pixel))
d2dff872
CW
10351 return NULL;
10352
01f2c773 10353 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10354 return NULL;
10355
10356 return fb;
4520f53a
DV
10357#else
10358 return NULL;
10359#endif
d2dff872
CW
10360}
10361
d3a40d1b
ACO
10362static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10363 struct drm_crtc *crtc,
10364 struct drm_display_mode *mode,
10365 struct drm_framebuffer *fb,
10366 int x, int y)
10367{
10368 struct drm_plane_state *plane_state;
10369 int hdisplay, vdisplay;
10370 int ret;
10371
10372 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10373 if (IS_ERR(plane_state))
10374 return PTR_ERR(plane_state);
10375
10376 if (mode)
10377 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10378 else
10379 hdisplay = vdisplay = 0;
10380
10381 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10382 if (ret)
10383 return ret;
10384 drm_atomic_set_fb_for_plane(plane_state, fb);
10385 plane_state->crtc_x = 0;
10386 plane_state->crtc_y = 0;
10387 plane_state->crtc_w = hdisplay;
10388 plane_state->crtc_h = vdisplay;
10389 plane_state->src_x = x << 16;
10390 plane_state->src_y = y << 16;
10391 plane_state->src_w = hdisplay << 16;
10392 plane_state->src_h = vdisplay << 16;
10393
10394 return 0;
10395}
10396
d2434ab7 10397bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10398 struct drm_display_mode *mode,
51fd371b
RC
10399 struct intel_load_detect_pipe *old,
10400 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10401{
10402 struct intel_crtc *intel_crtc;
d2434ab7
DV
10403 struct intel_encoder *intel_encoder =
10404 intel_attached_encoder(connector);
79e53945 10405 struct drm_crtc *possible_crtc;
4ef69c7a 10406 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10407 struct drm_crtc *crtc = NULL;
10408 struct drm_device *dev = encoder->dev;
94352cf9 10409 struct drm_framebuffer *fb;
51fd371b 10410 struct drm_mode_config *config = &dev->mode_config;
83a57153 10411 struct drm_atomic_state *state = NULL;
944b0c76 10412 struct drm_connector_state *connector_state;
4be07317 10413 struct intel_crtc_state *crtc_state;
51fd371b 10414 int ret, i = -1;
79e53945 10415
d2dff872 10416 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10417 connector->base.id, connector->name,
8e329a03 10418 encoder->base.id, encoder->name);
d2dff872 10419
51fd371b
RC
10420retry:
10421 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10422 if (ret)
ad3c558f 10423 goto fail;
6e9f798d 10424
79e53945
JB
10425 /*
10426 * Algorithm gets a little messy:
7a5e4805 10427 *
79e53945
JB
10428 * - if the connector already has an assigned crtc, use it (but make
10429 * sure it's on first)
7a5e4805 10430 *
79e53945
JB
10431 * - try to find the first unused crtc that can drive this connector,
10432 * and use that if we find one
79e53945
JB
10433 */
10434
10435 /* See if we already have a CRTC for this connector */
10436 if (encoder->crtc) {
10437 crtc = encoder->crtc;
8261b191 10438
51fd371b 10439 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10440 if (ret)
ad3c558f 10441 goto fail;
4d02e2de 10442 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10443 if (ret)
ad3c558f 10444 goto fail;
7b24056b 10445
24218aac 10446 old->dpms_mode = connector->dpms;
8261b191
CW
10447 old->load_detect_temp = false;
10448
10449 /* Make sure the crtc and connector are running */
24218aac
DV
10450 if (connector->dpms != DRM_MODE_DPMS_ON)
10451 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10452
7173188d 10453 return true;
79e53945
JB
10454 }
10455
10456 /* Find an unused one (if possible) */
70e1e0ec 10457 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10458 i++;
10459 if (!(encoder->possible_crtcs & (1 << i)))
10460 continue;
83d65738 10461 if (possible_crtc->state->enable)
a459249c 10462 continue;
a459249c
VS
10463
10464 crtc = possible_crtc;
10465 break;
79e53945
JB
10466 }
10467
10468 /*
10469 * If we didn't find an unused CRTC, don't use any.
10470 */
10471 if (!crtc) {
7173188d 10472 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10473 goto fail;
79e53945
JB
10474 }
10475
51fd371b
RC
10476 ret = drm_modeset_lock(&crtc->mutex, ctx);
10477 if (ret)
ad3c558f 10478 goto fail;
4d02e2de
DV
10479 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10480 if (ret)
ad3c558f 10481 goto fail;
79e53945
JB
10482
10483 intel_crtc = to_intel_crtc(crtc);
24218aac 10484 old->dpms_mode = connector->dpms;
8261b191 10485 old->load_detect_temp = true;
d2dff872 10486 old->release_fb = NULL;
79e53945 10487
83a57153
ACO
10488 state = drm_atomic_state_alloc(dev);
10489 if (!state)
10490 return false;
10491
10492 state->acquire_ctx = ctx;
10493
944b0c76
ACO
10494 connector_state = drm_atomic_get_connector_state(state, connector);
10495 if (IS_ERR(connector_state)) {
10496 ret = PTR_ERR(connector_state);
10497 goto fail;
10498 }
10499
10500 connector_state->crtc = crtc;
10501 connector_state->best_encoder = &intel_encoder->base;
10502
4be07317
ACO
10503 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10504 if (IS_ERR(crtc_state)) {
10505 ret = PTR_ERR(crtc_state);
10506 goto fail;
10507 }
10508
49d6fa21 10509 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10510
6492711d
CW
10511 if (!mode)
10512 mode = &load_detect_mode;
79e53945 10513
d2dff872
CW
10514 /* We need a framebuffer large enough to accommodate all accesses
10515 * that the plane may generate whilst we perform load detection.
10516 * We can not rely on the fbcon either being present (we get called
10517 * during its initialisation to detect all boot displays, or it may
10518 * not even exist) or that it is large enough to satisfy the
10519 * requested mode.
10520 */
94352cf9
DV
10521 fb = mode_fits_in_fbdev(dev, mode);
10522 if (fb == NULL) {
d2dff872 10523 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10524 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10525 old->release_fb = fb;
d2dff872
CW
10526 } else
10527 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10528 if (IS_ERR(fb)) {
d2dff872 10529 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10530 goto fail;
79e53945 10531 }
79e53945 10532
d3a40d1b
ACO
10533 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10534 if (ret)
10535 goto fail;
10536
8c7b5ccb
ACO
10537 drm_mode_copy(&crtc_state->base.mode, mode);
10538
74c090b1 10539 if (drm_atomic_commit(state)) {
6492711d 10540 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10541 if (old->release_fb)
10542 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10543 goto fail;
79e53945 10544 }
9128b040 10545 crtc->primary->crtc = crtc;
7173188d 10546
79e53945 10547 /* let the connector get through one full cycle before testing */
9d0498a2 10548 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10549 return true;
412b61d8 10550
ad3c558f 10551fail:
e5d958ef
ACO
10552 drm_atomic_state_free(state);
10553 state = NULL;
83a57153 10554
51fd371b
RC
10555 if (ret == -EDEADLK) {
10556 drm_modeset_backoff(ctx);
10557 goto retry;
10558 }
10559
412b61d8 10560 return false;
79e53945
JB
10561}
10562
d2434ab7 10563void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10564 struct intel_load_detect_pipe *old,
10565 struct drm_modeset_acquire_ctx *ctx)
79e53945 10566{
83a57153 10567 struct drm_device *dev = connector->dev;
d2434ab7
DV
10568 struct intel_encoder *intel_encoder =
10569 intel_attached_encoder(connector);
4ef69c7a 10570 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10571 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10573 struct drm_atomic_state *state;
944b0c76 10574 struct drm_connector_state *connector_state;
4be07317 10575 struct intel_crtc_state *crtc_state;
d3a40d1b 10576 int ret;
79e53945 10577
d2dff872 10578 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10579 connector->base.id, connector->name,
8e329a03 10580 encoder->base.id, encoder->name);
d2dff872 10581
8261b191 10582 if (old->load_detect_temp) {
83a57153 10583 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10584 if (!state)
10585 goto fail;
83a57153
ACO
10586
10587 state->acquire_ctx = ctx;
10588
944b0c76
ACO
10589 connector_state = drm_atomic_get_connector_state(state, connector);
10590 if (IS_ERR(connector_state))
10591 goto fail;
10592
4be07317
ACO
10593 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10594 if (IS_ERR(crtc_state))
10595 goto fail;
10596
944b0c76
ACO
10597 connector_state->best_encoder = NULL;
10598 connector_state->crtc = NULL;
10599
49d6fa21 10600 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10601
d3a40d1b
ACO
10602 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10603 0, 0);
10604 if (ret)
10605 goto fail;
10606
74c090b1 10607 ret = drm_atomic_commit(state);
2bfb4627
ACO
10608 if (ret)
10609 goto fail;
d2dff872 10610
36206361
DV
10611 if (old->release_fb) {
10612 drm_framebuffer_unregister_private(old->release_fb);
10613 drm_framebuffer_unreference(old->release_fb);
10614 }
d2dff872 10615
0622a53c 10616 return;
79e53945
JB
10617 }
10618
c751ce4f 10619 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10620 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10621 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10622
10623 return;
10624fail:
10625 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10626 drm_atomic_state_free(state);
79e53945
JB
10627}
10628
da4a1efa 10629static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10630 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10631{
10632 struct drm_i915_private *dev_priv = dev->dev_private;
10633 u32 dpll = pipe_config->dpll_hw_state.dpll;
10634
10635 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10636 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10637 else if (HAS_PCH_SPLIT(dev))
10638 return 120000;
10639 else if (!IS_GEN2(dev))
10640 return 96000;
10641 else
10642 return 48000;
10643}
10644
79e53945 10645/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10646static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10647 struct intel_crtc_state *pipe_config)
79e53945 10648{
f1f644dc 10649 struct drm_device *dev = crtc->base.dev;
79e53945 10650 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10651 int pipe = pipe_config->cpu_transcoder;
293623f7 10652 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10653 u32 fp;
10654 intel_clock_t clock;
dccbea3b 10655 int port_clock;
da4a1efa 10656 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10657
10658 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10659 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10660 else
293623f7 10661 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10662
10663 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10664 if (IS_PINEVIEW(dev)) {
10665 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10666 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10667 } else {
10668 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10669 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10670 }
10671
a6c45cf0 10672 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10673 if (IS_PINEVIEW(dev))
10674 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10675 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10676 else
10677 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10678 DPLL_FPA01_P1_POST_DIV_SHIFT);
10679
10680 switch (dpll & DPLL_MODE_MASK) {
10681 case DPLLB_MODE_DAC_SERIAL:
10682 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10683 5 : 10;
10684 break;
10685 case DPLLB_MODE_LVDS:
10686 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10687 7 : 14;
10688 break;
10689 default:
28c97730 10690 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10691 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10692 return;
79e53945
JB
10693 }
10694
ac58c3f0 10695 if (IS_PINEVIEW(dev))
dccbea3b 10696 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10697 else
dccbea3b 10698 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10699 } else {
0fb58223 10700 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10701 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10702
10703 if (is_lvds) {
10704 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10705 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10706
10707 if (lvds & LVDS_CLKB_POWER_UP)
10708 clock.p2 = 7;
10709 else
10710 clock.p2 = 14;
79e53945
JB
10711 } else {
10712 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10713 clock.p1 = 2;
10714 else {
10715 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10716 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10717 }
10718 if (dpll & PLL_P2_DIVIDE_BY_4)
10719 clock.p2 = 4;
10720 else
10721 clock.p2 = 2;
79e53945 10722 }
da4a1efa 10723
dccbea3b 10724 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10725 }
10726
18442d08
VS
10727 /*
10728 * This value includes pixel_multiplier. We will use
241bfc38 10729 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10730 * encoder's get_config() function.
10731 */
dccbea3b 10732 pipe_config->port_clock = port_clock;
f1f644dc
JB
10733}
10734
6878da05
VS
10735int intel_dotclock_calculate(int link_freq,
10736 const struct intel_link_m_n *m_n)
f1f644dc 10737{
f1f644dc
JB
10738 /*
10739 * The calculation for the data clock is:
1041a02f 10740 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10741 * But we want to avoid losing precison if possible, so:
1041a02f 10742 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10743 *
10744 * and the link clock is simpler:
1041a02f 10745 * link_clock = (m * link_clock) / n
f1f644dc
JB
10746 */
10747
6878da05
VS
10748 if (!m_n->link_n)
10749 return 0;
f1f644dc 10750
6878da05
VS
10751 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10752}
f1f644dc 10753
18442d08 10754static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10755 struct intel_crtc_state *pipe_config)
6878da05
VS
10756{
10757 struct drm_device *dev = crtc->base.dev;
79e53945 10758
18442d08
VS
10759 /* read out port_clock from the DPLL */
10760 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10761
f1f644dc 10762 /*
18442d08 10763 * This value does not include pixel_multiplier.
241bfc38 10764 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10765 * agree once we know their relationship in the encoder's
10766 * get_config() function.
79e53945 10767 */
2d112de7 10768 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10769 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10770 &pipe_config->fdi_m_n);
79e53945
JB
10771}
10772
10773/** Returns the currently programmed mode of the given pipe. */
10774struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10775 struct drm_crtc *crtc)
10776{
548f245b 10777 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10779 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10780 struct drm_display_mode *mode;
5cec258b 10781 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10782 int htot = I915_READ(HTOTAL(cpu_transcoder));
10783 int hsync = I915_READ(HSYNC(cpu_transcoder));
10784 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10785 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10786 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10787
10788 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10789 if (!mode)
10790 return NULL;
10791
f1f644dc
JB
10792 /*
10793 * Construct a pipe_config sufficient for getting the clock info
10794 * back out of crtc_clock_get.
10795 *
10796 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10797 * to use a real value here instead.
10798 */
293623f7 10799 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10800 pipe_config.pixel_multiplier = 1;
293623f7
VS
10801 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10802 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10803 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10804 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10805
773ae034 10806 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10807 mode->hdisplay = (htot & 0xffff) + 1;
10808 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10809 mode->hsync_start = (hsync & 0xffff) + 1;
10810 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10811 mode->vdisplay = (vtot & 0xffff) + 1;
10812 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10813 mode->vsync_start = (vsync & 0xffff) + 1;
10814 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10815
10816 drm_mode_set_name(mode);
79e53945
JB
10817
10818 return mode;
10819}
10820
f047e395
CW
10821void intel_mark_busy(struct drm_device *dev)
10822{
c67a470b
PZ
10823 struct drm_i915_private *dev_priv = dev->dev_private;
10824
f62a0076
CW
10825 if (dev_priv->mm.busy)
10826 return;
10827
43694d69 10828 intel_runtime_pm_get(dev_priv);
c67a470b 10829 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10830 if (INTEL_INFO(dev)->gen >= 6)
10831 gen6_rps_busy(dev_priv);
f62a0076 10832 dev_priv->mm.busy = true;
f047e395
CW
10833}
10834
10835void intel_mark_idle(struct drm_device *dev)
652c393a 10836{
c67a470b 10837 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10838
f62a0076
CW
10839 if (!dev_priv->mm.busy)
10840 return;
10841
10842 dev_priv->mm.busy = false;
10843
3d13ef2e 10844 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10845 gen6_rps_idle(dev->dev_private);
bb4cdd53 10846
43694d69 10847 intel_runtime_pm_put(dev_priv);
652c393a
JB
10848}
10849
79e53945
JB
10850static void intel_crtc_destroy(struct drm_crtc *crtc)
10851{
10852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10853 struct drm_device *dev = crtc->dev;
10854 struct intel_unpin_work *work;
67e77c5a 10855
5e2d7afc 10856 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10857 work = intel_crtc->unpin_work;
10858 intel_crtc->unpin_work = NULL;
5e2d7afc 10859 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10860
10861 if (work) {
10862 cancel_work_sync(&work->work);
10863 kfree(work);
10864 }
79e53945
JB
10865
10866 drm_crtc_cleanup(crtc);
67e77c5a 10867
79e53945
JB
10868 kfree(intel_crtc);
10869}
10870
6b95a207
KH
10871static void intel_unpin_work_fn(struct work_struct *__work)
10872{
10873 struct intel_unpin_work *work =
10874 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10875 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10876 struct drm_device *dev = crtc->base.dev;
10877 struct drm_plane *primary = crtc->base.primary;
6b95a207 10878
b4a98e57 10879 mutex_lock(&dev->struct_mutex);
a9ff8714 10880 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10881 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10882
f06cc1b9 10883 if (work->flip_queued_req)
146d84f0 10884 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10885 mutex_unlock(&dev->struct_mutex);
10886
a9ff8714 10887 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10888 drm_framebuffer_unreference(work->old_fb);
f99d7069 10889
a9ff8714
VS
10890 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10891 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10892
6b95a207
KH
10893 kfree(work);
10894}
10895
1afe3e9d 10896static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10897 struct drm_crtc *crtc)
6b95a207 10898{
6b95a207
KH
10899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10900 struct intel_unpin_work *work;
6b95a207
KH
10901 unsigned long flags;
10902
10903 /* Ignore early vblank irqs */
10904 if (intel_crtc == NULL)
10905 return;
10906
f326038a
DV
10907 /*
10908 * This is called both by irq handlers and the reset code (to complete
10909 * lost pageflips) so needs the full irqsave spinlocks.
10910 */
6b95a207
KH
10911 spin_lock_irqsave(&dev->event_lock, flags);
10912 work = intel_crtc->unpin_work;
e7d841ca
CW
10913
10914 /* Ensure we don't miss a work->pending update ... */
10915 smp_rmb();
10916
10917 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10918 spin_unlock_irqrestore(&dev->event_lock, flags);
10919 return;
10920 }
10921
d6bbafa1 10922 page_flip_completed(intel_crtc);
0af7e4df 10923
6b95a207 10924 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10925}
10926
1afe3e9d
JB
10927void intel_finish_page_flip(struct drm_device *dev, int pipe)
10928{
fbee40df 10929 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10930 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10931
49b14a5c 10932 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10933}
10934
10935void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10936{
fbee40df 10937 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10938 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10939
49b14a5c 10940 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10941}
10942
75f7f3ec
VS
10943/* Is 'a' after or equal to 'b'? */
10944static bool g4x_flip_count_after_eq(u32 a, u32 b)
10945{
10946 return !((a - b) & 0x80000000);
10947}
10948
10949static bool page_flip_finished(struct intel_crtc *crtc)
10950{
10951 struct drm_device *dev = crtc->base.dev;
10952 struct drm_i915_private *dev_priv = dev->dev_private;
10953
bdfa7542
VS
10954 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10955 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10956 return true;
10957
75f7f3ec
VS
10958 /*
10959 * The relevant registers doen't exist on pre-ctg.
10960 * As the flip done interrupt doesn't trigger for mmio
10961 * flips on gmch platforms, a flip count check isn't
10962 * really needed there. But since ctg has the registers,
10963 * include it in the check anyway.
10964 */
10965 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10966 return true;
10967
10968 /*
10969 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10970 * used the same base address. In that case the mmio flip might
10971 * have completed, but the CS hasn't even executed the flip yet.
10972 *
10973 * A flip count check isn't enough as the CS might have updated
10974 * the base address just after start of vblank, but before we
10975 * managed to process the interrupt. This means we'd complete the
10976 * CS flip too soon.
10977 *
10978 * Combining both checks should get us a good enough result. It may
10979 * still happen that the CS flip has been executed, but has not
10980 * yet actually completed. But in case the base address is the same
10981 * anyway, we don't really care.
10982 */
10983 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10984 crtc->unpin_work->gtt_offset &&
fd8f507c 10985 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10986 crtc->unpin_work->flip_count);
10987}
10988
6b95a207
KH
10989void intel_prepare_page_flip(struct drm_device *dev, int plane)
10990{
fbee40df 10991 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10992 struct intel_crtc *intel_crtc =
10993 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10994 unsigned long flags;
10995
f326038a
DV
10996
10997 /*
10998 * This is called both by irq handlers and the reset code (to complete
10999 * lost pageflips) so needs the full irqsave spinlocks.
11000 *
11001 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11002 * generate a page-flip completion irq, i.e. every modeset
11003 * is also accompanied by a spurious intel_prepare_page_flip().
11004 */
6b95a207 11005 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11006 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11007 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11008 spin_unlock_irqrestore(&dev->event_lock, flags);
11009}
11010
6042639c 11011static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11012{
11013 /* Ensure that the work item is consistent when activating it ... */
11014 smp_wmb();
6042639c 11015 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11016 /* and that it is marked active as soon as the irq could fire. */
11017 smp_wmb();
11018}
11019
8c9f3aaf
JB
11020static int intel_gen2_queue_flip(struct drm_device *dev,
11021 struct drm_crtc *crtc,
11022 struct drm_framebuffer *fb,
ed8d1975 11023 struct drm_i915_gem_object *obj,
6258fbe2 11024 struct drm_i915_gem_request *req,
ed8d1975 11025 uint32_t flags)
8c9f3aaf 11026{
6258fbe2 11027 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11029 u32 flip_mask;
11030 int ret;
11031
5fb9de1a 11032 ret = intel_ring_begin(req, 6);
8c9f3aaf 11033 if (ret)
4fa62c89 11034 return ret;
8c9f3aaf
JB
11035
11036 /* Can't queue multiple flips, so wait for the previous
11037 * one to finish before executing the next.
11038 */
11039 if (intel_crtc->plane)
11040 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11041 else
11042 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11043 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11044 intel_ring_emit(ring, MI_NOOP);
11045 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11046 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11047 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11048 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11049 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11050
6042639c 11051 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11052 return 0;
8c9f3aaf
JB
11053}
11054
11055static int intel_gen3_queue_flip(struct drm_device *dev,
11056 struct drm_crtc *crtc,
11057 struct drm_framebuffer *fb,
ed8d1975 11058 struct drm_i915_gem_object *obj,
6258fbe2 11059 struct drm_i915_gem_request *req,
ed8d1975 11060 uint32_t flags)
8c9f3aaf 11061{
6258fbe2 11062 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11064 u32 flip_mask;
11065 int ret;
11066
5fb9de1a 11067 ret = intel_ring_begin(req, 6);
8c9f3aaf 11068 if (ret)
4fa62c89 11069 return ret;
8c9f3aaf
JB
11070
11071 if (intel_crtc->plane)
11072 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11073 else
11074 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11075 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11076 intel_ring_emit(ring, MI_NOOP);
11077 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11078 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11079 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11080 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11081 intel_ring_emit(ring, MI_NOOP);
11082
6042639c 11083 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11084 return 0;
8c9f3aaf
JB
11085}
11086
11087static int intel_gen4_queue_flip(struct drm_device *dev,
11088 struct drm_crtc *crtc,
11089 struct drm_framebuffer *fb,
ed8d1975 11090 struct drm_i915_gem_object *obj,
6258fbe2 11091 struct drm_i915_gem_request *req,
ed8d1975 11092 uint32_t flags)
8c9f3aaf 11093{
6258fbe2 11094 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11095 struct drm_i915_private *dev_priv = dev->dev_private;
11096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11097 uint32_t pf, pipesrc;
11098 int ret;
11099
5fb9de1a 11100 ret = intel_ring_begin(req, 4);
8c9f3aaf 11101 if (ret)
4fa62c89 11102 return ret;
8c9f3aaf
JB
11103
11104 /* i965+ uses the linear or tiled offsets from the
11105 * Display Registers (which do not change across a page-flip)
11106 * so we need only reprogram the base address.
11107 */
6d90c952
DV
11108 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11109 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11110 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11111 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11112 obj->tiling_mode);
8c9f3aaf
JB
11113
11114 /* XXX Enabling the panel-fitter across page-flip is so far
11115 * untested on non-native modes, so ignore it for now.
11116 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11117 */
11118 pf = 0;
11119 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11120 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11121
6042639c 11122 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11123 return 0;
8c9f3aaf
JB
11124}
11125
11126static int intel_gen6_queue_flip(struct drm_device *dev,
11127 struct drm_crtc *crtc,
11128 struct drm_framebuffer *fb,
ed8d1975 11129 struct drm_i915_gem_object *obj,
6258fbe2 11130 struct drm_i915_gem_request *req,
ed8d1975 11131 uint32_t flags)
8c9f3aaf 11132{
6258fbe2 11133 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11134 struct drm_i915_private *dev_priv = dev->dev_private;
11135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11136 uint32_t pf, pipesrc;
11137 int ret;
11138
5fb9de1a 11139 ret = intel_ring_begin(req, 4);
8c9f3aaf 11140 if (ret)
4fa62c89 11141 return ret;
8c9f3aaf 11142
6d90c952
DV
11143 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11144 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11145 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11146 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11147
dc257cf1
DV
11148 /* Contrary to the suggestions in the documentation,
11149 * "Enable Panel Fitter" does not seem to be required when page
11150 * flipping with a non-native mode, and worse causes a normal
11151 * modeset to fail.
11152 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11153 */
11154 pf = 0;
8c9f3aaf 11155 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11156 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11157
6042639c 11158 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11159 return 0;
8c9f3aaf
JB
11160}
11161
7c9017e5
JB
11162static int intel_gen7_queue_flip(struct drm_device *dev,
11163 struct drm_crtc *crtc,
11164 struct drm_framebuffer *fb,
ed8d1975 11165 struct drm_i915_gem_object *obj,
6258fbe2 11166 struct drm_i915_gem_request *req,
ed8d1975 11167 uint32_t flags)
7c9017e5 11168{
6258fbe2 11169 struct intel_engine_cs *ring = req->ring;
7c9017e5 11170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11171 uint32_t plane_bit = 0;
ffe74d75
CW
11172 int len, ret;
11173
eba905b2 11174 switch (intel_crtc->plane) {
cb05d8de
DV
11175 case PLANE_A:
11176 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11177 break;
11178 case PLANE_B:
11179 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11180 break;
11181 case PLANE_C:
11182 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11183 break;
11184 default:
11185 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11186 return -ENODEV;
cb05d8de
DV
11187 }
11188
ffe74d75 11189 len = 4;
f476828a 11190 if (ring->id == RCS) {
ffe74d75 11191 len += 6;
f476828a
DL
11192 /*
11193 * On Gen 8, SRM is now taking an extra dword to accommodate
11194 * 48bits addresses, and we need a NOOP for the batch size to
11195 * stay even.
11196 */
11197 if (IS_GEN8(dev))
11198 len += 2;
11199 }
ffe74d75 11200
f66fab8e
VS
11201 /*
11202 * BSpec MI_DISPLAY_FLIP for IVB:
11203 * "The full packet must be contained within the same cache line."
11204 *
11205 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11206 * cacheline, if we ever start emitting more commands before
11207 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11208 * then do the cacheline alignment, and finally emit the
11209 * MI_DISPLAY_FLIP.
11210 */
bba09b12 11211 ret = intel_ring_cacheline_align(req);
f66fab8e 11212 if (ret)
4fa62c89 11213 return ret;
f66fab8e 11214
5fb9de1a 11215 ret = intel_ring_begin(req, len);
7c9017e5 11216 if (ret)
4fa62c89 11217 return ret;
7c9017e5 11218
ffe74d75
CW
11219 /* Unmask the flip-done completion message. Note that the bspec says that
11220 * we should do this for both the BCS and RCS, and that we must not unmask
11221 * more than one flip event at any time (or ensure that one flip message
11222 * can be sent by waiting for flip-done prior to queueing new flips).
11223 * Experimentation says that BCS works despite DERRMR masking all
11224 * flip-done completion events and that unmasking all planes at once
11225 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11226 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11227 */
11228 if (ring->id == RCS) {
11229 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11230 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11231 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11232 DERRMR_PIPEB_PRI_FLIP_DONE |
11233 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11234 if (IS_GEN8(dev))
f1afe24f 11235 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11236 MI_SRM_LRM_GLOBAL_GTT);
11237 else
f1afe24f 11238 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11239 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11240 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11241 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11242 if (IS_GEN8(dev)) {
11243 intel_ring_emit(ring, 0);
11244 intel_ring_emit(ring, MI_NOOP);
11245 }
ffe74d75
CW
11246 }
11247
cb05d8de 11248 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11249 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11250 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11251 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11252
6042639c 11253 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11254 return 0;
7c9017e5
JB
11255}
11256
84c33a64
SG
11257static bool use_mmio_flip(struct intel_engine_cs *ring,
11258 struct drm_i915_gem_object *obj)
11259{
11260 /*
11261 * This is not being used for older platforms, because
11262 * non-availability of flip done interrupt forces us to use
11263 * CS flips. Older platforms derive flip done using some clever
11264 * tricks involving the flip_pending status bits and vblank irqs.
11265 * So using MMIO flips there would disrupt this mechanism.
11266 */
11267
8e09bf83
CW
11268 if (ring == NULL)
11269 return true;
11270
84c33a64
SG
11271 if (INTEL_INFO(ring->dev)->gen < 5)
11272 return false;
11273
11274 if (i915.use_mmio_flip < 0)
11275 return false;
11276 else if (i915.use_mmio_flip > 0)
11277 return true;
14bf993e
OM
11278 else if (i915.enable_execlists)
11279 return true;
fd8e058a
AG
11280 else if (obj->base.dma_buf &&
11281 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11282 false))
11283 return true;
84c33a64 11284 else
b4716185 11285 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11286}
11287
6042639c 11288static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11289 unsigned int rotation,
6042639c 11290 struct intel_unpin_work *work)
ff944564
DL
11291{
11292 struct drm_device *dev = intel_crtc->base.dev;
11293 struct drm_i915_private *dev_priv = dev->dev_private;
11294 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11295 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11296 u32 ctl, stride, tile_height;
ff944564
DL
11297
11298 ctl = I915_READ(PLANE_CTL(pipe, 0));
11299 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11300 switch (fb->modifier[0]) {
11301 case DRM_FORMAT_MOD_NONE:
11302 break;
11303 case I915_FORMAT_MOD_X_TILED:
ff944564 11304 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11305 break;
11306 case I915_FORMAT_MOD_Y_TILED:
11307 ctl |= PLANE_CTL_TILED_Y;
11308 break;
11309 case I915_FORMAT_MOD_Yf_TILED:
11310 ctl |= PLANE_CTL_TILED_YF;
11311 break;
11312 default:
11313 MISSING_CASE(fb->modifier[0]);
11314 }
ff944564
DL
11315
11316 /*
11317 * The stride is either expressed as a multiple of 64 bytes chunks for
11318 * linear buffers or in number of tiles for tiled buffers.
11319 */
86efe24a
TU
11320 if (intel_rotation_90_or_270(rotation)) {
11321 /* stride = Surface height in tiles */
11322 tile_height = intel_tile_height(dev, fb->pixel_format,
11323 fb->modifier[0], 0);
11324 stride = DIV_ROUND_UP(fb->height, tile_height);
11325 } else {
11326 stride = fb->pitches[0] /
11327 intel_fb_stride_alignment(dev, fb->modifier[0],
11328 fb->pixel_format);
11329 }
ff944564
DL
11330
11331 /*
11332 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11333 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11334 */
11335 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11336 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11337
6042639c 11338 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11339 POSTING_READ(PLANE_SURF(pipe, 0));
11340}
11341
6042639c
CW
11342static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11343 struct intel_unpin_work *work)
84c33a64
SG
11344{
11345 struct drm_device *dev = intel_crtc->base.dev;
11346 struct drm_i915_private *dev_priv = dev->dev_private;
11347 struct intel_framebuffer *intel_fb =
11348 to_intel_framebuffer(intel_crtc->base.primary->fb);
11349 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11350 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11351 u32 dspcntr;
84c33a64 11352
84c33a64
SG
11353 dspcntr = I915_READ(reg);
11354
c5d97472
DL
11355 if (obj->tiling_mode != I915_TILING_NONE)
11356 dspcntr |= DISPPLANE_TILED;
11357 else
11358 dspcntr &= ~DISPPLANE_TILED;
11359
84c33a64
SG
11360 I915_WRITE(reg, dspcntr);
11361
6042639c 11362 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11363 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11364}
11365
11366/*
11367 * XXX: This is the temporary way to update the plane registers until we get
11368 * around to using the usual plane update functions for MMIO flips
11369 */
6042639c 11370static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11371{
6042639c
CW
11372 struct intel_crtc *crtc = mmio_flip->crtc;
11373 struct intel_unpin_work *work;
ff944564 11374
6042639c
CW
11375 spin_lock_irq(&crtc->base.dev->event_lock);
11376 work = crtc->unpin_work;
11377 spin_unlock_irq(&crtc->base.dev->event_lock);
11378 if (work == NULL)
11379 return;
ff944564 11380
6042639c 11381 intel_mark_page_flip_active(work);
ff944564 11382
6042639c 11383 intel_pipe_update_start(crtc);
ff944564 11384
6042639c 11385 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11386 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11387 else
11388 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11389 ilk_do_mmio_flip(crtc, work);
ff944564 11390
6042639c 11391 intel_pipe_update_end(crtc);
84c33a64
SG
11392}
11393
9362c7c5 11394static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11395{
b2cfe0ab
CW
11396 struct intel_mmio_flip *mmio_flip =
11397 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11398 struct intel_framebuffer *intel_fb =
11399 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11400 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11401
6042639c 11402 if (mmio_flip->req) {
eed29a5b 11403 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11404 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11405 false, NULL,
11406 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11407 i915_gem_request_unreference__unlocked(mmio_flip->req);
11408 }
84c33a64 11409
fd8e058a
AG
11410 /* For framebuffer backed by dmabuf, wait for fence */
11411 if (obj->base.dma_buf)
11412 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11413 false, false,
11414 MAX_SCHEDULE_TIMEOUT) < 0);
11415
6042639c 11416 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11417 kfree(mmio_flip);
84c33a64
SG
11418}
11419
11420static int intel_queue_mmio_flip(struct drm_device *dev,
11421 struct drm_crtc *crtc,
86efe24a 11422 struct drm_i915_gem_object *obj)
84c33a64 11423{
b2cfe0ab
CW
11424 struct intel_mmio_flip *mmio_flip;
11425
11426 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11427 if (mmio_flip == NULL)
11428 return -ENOMEM;
84c33a64 11429
bcafc4e3 11430 mmio_flip->i915 = to_i915(dev);
eed29a5b 11431 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11432 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11433 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11434
b2cfe0ab
CW
11435 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11436 schedule_work(&mmio_flip->work);
84c33a64 11437
84c33a64
SG
11438 return 0;
11439}
11440
8c9f3aaf
JB
11441static int intel_default_queue_flip(struct drm_device *dev,
11442 struct drm_crtc *crtc,
11443 struct drm_framebuffer *fb,
ed8d1975 11444 struct drm_i915_gem_object *obj,
6258fbe2 11445 struct drm_i915_gem_request *req,
ed8d1975 11446 uint32_t flags)
8c9f3aaf
JB
11447{
11448 return -ENODEV;
11449}
11450
d6bbafa1
CW
11451static bool __intel_pageflip_stall_check(struct drm_device *dev,
11452 struct drm_crtc *crtc)
11453{
11454 struct drm_i915_private *dev_priv = dev->dev_private;
11455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11456 struct intel_unpin_work *work = intel_crtc->unpin_work;
11457 u32 addr;
11458
11459 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11460 return true;
11461
908565c2
CW
11462 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11463 return false;
11464
d6bbafa1
CW
11465 if (!work->enable_stall_check)
11466 return false;
11467
11468 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11469 if (work->flip_queued_req &&
11470 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11471 return false;
11472
1e3feefd 11473 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11474 }
11475
1e3feefd 11476 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11477 return false;
11478
11479 /* Potential stall - if we see that the flip has happened,
11480 * assume a missed interrupt. */
11481 if (INTEL_INFO(dev)->gen >= 4)
11482 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11483 else
11484 addr = I915_READ(DSPADDR(intel_crtc->plane));
11485
11486 /* There is a potential issue here with a false positive after a flip
11487 * to the same address. We could address this by checking for a
11488 * non-incrementing frame counter.
11489 */
11490 return addr == work->gtt_offset;
11491}
11492
11493void intel_check_page_flip(struct drm_device *dev, int pipe)
11494{
11495 struct drm_i915_private *dev_priv = dev->dev_private;
11496 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11498 struct intel_unpin_work *work;
f326038a 11499
6c51d46f 11500 WARN_ON(!in_interrupt());
d6bbafa1
CW
11501
11502 if (crtc == NULL)
11503 return;
11504
f326038a 11505 spin_lock(&dev->event_lock);
6ad790c0
CW
11506 work = intel_crtc->unpin_work;
11507 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11508 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11509 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11510 page_flip_completed(intel_crtc);
6ad790c0 11511 work = NULL;
d6bbafa1 11512 }
6ad790c0
CW
11513 if (work != NULL &&
11514 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11515 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11516 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11517}
11518
6b95a207
KH
11519static int intel_crtc_page_flip(struct drm_crtc *crtc,
11520 struct drm_framebuffer *fb,
ed8d1975
KP
11521 struct drm_pending_vblank_event *event,
11522 uint32_t page_flip_flags)
6b95a207
KH
11523{
11524 struct drm_device *dev = crtc->dev;
11525 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11526 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11527 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11529 struct drm_plane *primary = crtc->primary;
a071fa00 11530 enum pipe pipe = intel_crtc->pipe;
6b95a207 11531 struct intel_unpin_work *work;
a4872ba6 11532 struct intel_engine_cs *ring;
cf5d8a46 11533 bool mmio_flip;
91af127f 11534 struct drm_i915_gem_request *request = NULL;
52e68630 11535 int ret;
6b95a207 11536
2ff8fde1
MR
11537 /*
11538 * drm_mode_page_flip_ioctl() should already catch this, but double
11539 * check to be safe. In the future we may enable pageflipping from
11540 * a disabled primary plane.
11541 */
11542 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11543 return -EBUSY;
11544
e6a595d2 11545 /* Can't change pixel format via MI display flips. */
f4510a27 11546 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11547 return -EINVAL;
11548
11549 /*
11550 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11551 * Note that pitch changes could also affect these register.
11552 */
11553 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11554 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11555 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11556 return -EINVAL;
11557
f900db47
CW
11558 if (i915_terminally_wedged(&dev_priv->gpu_error))
11559 goto out_hang;
11560
b14c5679 11561 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11562 if (work == NULL)
11563 return -ENOMEM;
11564
6b95a207 11565 work->event = event;
b4a98e57 11566 work->crtc = crtc;
ab8d6675 11567 work->old_fb = old_fb;
6b95a207
KH
11568 INIT_WORK(&work->work, intel_unpin_work_fn);
11569
87b6b101 11570 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11571 if (ret)
11572 goto free_work;
11573
6b95a207 11574 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11575 spin_lock_irq(&dev->event_lock);
6b95a207 11576 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11577 /* Before declaring the flip queue wedged, check if
11578 * the hardware completed the operation behind our backs.
11579 */
11580 if (__intel_pageflip_stall_check(dev, crtc)) {
11581 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11582 page_flip_completed(intel_crtc);
11583 } else {
11584 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11585 spin_unlock_irq(&dev->event_lock);
468f0b44 11586
d6bbafa1
CW
11587 drm_crtc_vblank_put(crtc);
11588 kfree(work);
11589 return -EBUSY;
11590 }
6b95a207
KH
11591 }
11592 intel_crtc->unpin_work = work;
5e2d7afc 11593 spin_unlock_irq(&dev->event_lock);
6b95a207 11594
b4a98e57
CW
11595 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11596 flush_workqueue(dev_priv->wq);
11597
75dfca80 11598 /* Reference the objects for the scheduled work. */
ab8d6675 11599 drm_framebuffer_reference(work->old_fb);
05394f39 11600 drm_gem_object_reference(&obj->base);
6b95a207 11601
f4510a27 11602 crtc->primary->fb = fb;
afd65eb4 11603 update_state_fb(crtc->primary);
1ed1f968 11604
e1f99ce6 11605 work->pending_flip_obj = obj;
e1f99ce6 11606
89ed88ba
CW
11607 ret = i915_mutex_lock_interruptible(dev);
11608 if (ret)
11609 goto cleanup;
11610
b4a98e57 11611 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11612 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11613
75f7f3ec 11614 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11615 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11616
666a4537 11617 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11618 ring = &dev_priv->ring[BCS];
ab8d6675 11619 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11620 /* vlv: DISPLAY_FLIP fails to change tiling */
11621 ring = NULL;
48bf5b2d 11622 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11623 ring = &dev_priv->ring[BCS];
4fa62c89 11624 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11625 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11626 if (ring == NULL || ring->id != RCS)
11627 ring = &dev_priv->ring[BCS];
11628 } else {
11629 ring = &dev_priv->ring[RCS];
11630 }
11631
cf5d8a46
CW
11632 mmio_flip = use_mmio_flip(ring, obj);
11633
11634 /* When using CS flips, we want to emit semaphores between rings.
11635 * However, when using mmio flips we will create a task to do the
11636 * synchronisation, so all we want here is to pin the framebuffer
11637 * into the display plane and skip any waits.
11638 */
7580d774
ML
11639 if (!mmio_flip) {
11640 ret = i915_gem_object_sync(obj, ring, &request);
11641 if (ret)
11642 goto cleanup_pending;
11643 }
11644
82bc3b2d 11645 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11646 crtc->primary->state);
8c9f3aaf
JB
11647 if (ret)
11648 goto cleanup_pending;
6b95a207 11649
dedf278c
TU
11650 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11651 obj, 0);
11652 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11653
cf5d8a46 11654 if (mmio_flip) {
86efe24a 11655 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11656 if (ret)
11657 goto cleanup_unpin;
11658
f06cc1b9
JH
11659 i915_gem_request_assign(&work->flip_queued_req,
11660 obj->last_write_req);
d6bbafa1 11661 } else {
6258fbe2
JH
11662 if (!request) {
11663 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11664 if (ret)
11665 goto cleanup_unpin;
11666 }
11667
11668 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11669 page_flip_flags);
11670 if (ret)
11671 goto cleanup_unpin;
11672
6258fbe2 11673 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11674 }
11675
91af127f 11676 if (request)
75289874 11677 i915_add_request_no_flush(request);
91af127f 11678
1e3feefd 11679 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11680 work->enable_stall_check = true;
4fa62c89 11681
ab8d6675 11682 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11683 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11684 mutex_unlock(&dev->struct_mutex);
a071fa00 11685
d029bcad 11686 intel_fbc_deactivate(intel_crtc);
a9ff8714
VS
11687 intel_frontbuffer_flip_prepare(dev,
11688 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11689
e5510fac
JB
11690 trace_i915_flip_request(intel_crtc->plane, obj);
11691
6b95a207 11692 return 0;
96b099fd 11693
4fa62c89 11694cleanup_unpin:
82bc3b2d 11695 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11696cleanup_pending:
91af127f
JH
11697 if (request)
11698 i915_gem_request_cancel(request);
b4a98e57 11699 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11700 mutex_unlock(&dev->struct_mutex);
11701cleanup:
f4510a27 11702 crtc->primary->fb = old_fb;
afd65eb4 11703 update_state_fb(crtc->primary);
89ed88ba
CW
11704
11705 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11706 drm_framebuffer_unreference(work->old_fb);
96b099fd 11707
5e2d7afc 11708 spin_lock_irq(&dev->event_lock);
96b099fd 11709 intel_crtc->unpin_work = NULL;
5e2d7afc 11710 spin_unlock_irq(&dev->event_lock);
96b099fd 11711
87b6b101 11712 drm_crtc_vblank_put(crtc);
7317c75e 11713free_work:
96b099fd
CW
11714 kfree(work);
11715
f900db47 11716 if (ret == -EIO) {
02e0efb5
ML
11717 struct drm_atomic_state *state;
11718 struct drm_plane_state *plane_state;
11719
f900db47 11720out_hang:
02e0efb5
ML
11721 state = drm_atomic_state_alloc(dev);
11722 if (!state)
11723 return -ENOMEM;
11724 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11725
11726retry:
11727 plane_state = drm_atomic_get_plane_state(state, primary);
11728 ret = PTR_ERR_OR_ZERO(plane_state);
11729 if (!ret) {
11730 drm_atomic_set_fb_for_plane(plane_state, fb);
11731
11732 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11733 if (!ret)
11734 ret = drm_atomic_commit(state);
11735 }
11736
11737 if (ret == -EDEADLK) {
11738 drm_modeset_backoff(state->acquire_ctx);
11739 drm_atomic_state_clear(state);
11740 goto retry;
11741 }
11742
11743 if (ret)
11744 drm_atomic_state_free(state);
11745
f0d3dad3 11746 if (ret == 0 && event) {
5e2d7afc 11747 spin_lock_irq(&dev->event_lock);
a071fa00 11748 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11749 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11750 }
f900db47 11751 }
96b099fd 11752 return ret;
6b95a207
KH
11753}
11754
da20eabd
ML
11755
11756/**
11757 * intel_wm_need_update - Check whether watermarks need updating
11758 * @plane: drm plane
11759 * @state: new plane state
11760 *
11761 * Check current plane state versus the new one to determine whether
11762 * watermarks need to be recalculated.
11763 *
11764 * Returns true or false.
11765 */
11766static bool intel_wm_need_update(struct drm_plane *plane,
11767 struct drm_plane_state *state)
11768{
d21fbe87
MR
11769 struct intel_plane_state *new = to_intel_plane_state(state);
11770 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11771
11772 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11773 if (new->visible != cur->visible)
11774 return true;
11775
11776 if (!cur->base.fb || !new->base.fb)
11777 return false;
11778
11779 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11780 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11781 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11782 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11783 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11784 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
da20eabd
ML
11785 return true;
11786
11787 return false;
11788}
11789
d21fbe87
MR
11790static bool needs_scaling(struct intel_plane_state *state)
11791{
11792 int src_w = drm_rect_width(&state->src) >> 16;
11793 int src_h = drm_rect_height(&state->src) >> 16;
11794 int dst_w = drm_rect_width(&state->dst);
11795 int dst_h = drm_rect_height(&state->dst);
11796
11797 return (src_w != dst_w || src_h != dst_h);
11798}
11799
da20eabd
ML
11800int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11801 struct drm_plane_state *plane_state)
11802{
ab1d3a0e 11803 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11804 struct drm_crtc *crtc = crtc_state->crtc;
11805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11806 struct drm_plane *plane = plane_state->plane;
11807 struct drm_device *dev = crtc->dev;
11808 struct drm_i915_private *dev_priv = dev->dev_private;
11809 struct intel_plane_state *old_plane_state =
11810 to_intel_plane_state(plane->state);
11811 int idx = intel_crtc->base.base.id, ret;
11812 int i = drm_plane_index(plane);
11813 bool mode_changed = needs_modeset(crtc_state);
11814 bool was_crtc_enabled = crtc->state->active;
11815 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11816 bool turn_off, turn_on, visible, was_visible;
11817 struct drm_framebuffer *fb = plane_state->fb;
11818
11819 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11820 plane->type != DRM_PLANE_TYPE_CURSOR) {
11821 ret = skl_update_scaler_plane(
11822 to_intel_crtc_state(crtc_state),
11823 to_intel_plane_state(plane_state));
11824 if (ret)
11825 return ret;
11826 }
11827
da20eabd
ML
11828 was_visible = old_plane_state->visible;
11829 visible = to_intel_plane_state(plane_state)->visible;
11830
11831 if (!was_crtc_enabled && WARN_ON(was_visible))
11832 was_visible = false;
11833
11834 if (!is_crtc_enabled && WARN_ON(visible))
11835 visible = false;
11836
11837 if (!was_visible && !visible)
11838 return 0;
11839
11840 turn_off = was_visible && (!visible || mode_changed);
11841 turn_on = visible && (!was_visible || mode_changed);
11842
11843 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11844 plane->base.id, fb ? fb->base.id : -1);
11845
11846 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11847 plane->base.id, was_visible, visible,
11848 turn_off, turn_on, mode_changed);
11849
92826fcd
ML
11850 if (turn_on || turn_off) {
11851 pipe_config->wm_changed = true;
11852
852eb00d
VS
11853 /* must disable cxsr around plane enable/disable */
11854 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11855 if (is_crtc_enabled)
11856 intel_crtc->atomic.wait_vblank = true;
ab1d3a0e 11857 pipe_config->disable_cxsr = true;
852eb00d
VS
11858 }
11859 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11860 pipe_config->wm_changed = true;
852eb00d 11861 }
da20eabd 11862
8be6ca85 11863 if (visible || was_visible)
a9ff8714
VS
11864 intel_crtc->atomic.fb_bits |=
11865 to_intel_plane(plane)->frontbuffer_bit;
11866
da20eabd
ML
11867 switch (plane->type) {
11868 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11869 intel_crtc->atomic.pre_disable_primary = turn_off;
11870 intel_crtc->atomic.post_enable_primary = turn_on;
11871
066cf55b
RV
11872 if (turn_off) {
11873 /*
11874 * FIXME: Actually if we will still have any other
11875 * plane enabled on the pipe we could let IPS enabled
11876 * still, but for now lets consider that when we make
11877 * primary invisible by setting DSPCNTR to 0 on
11878 * update_primary_plane function IPS needs to be
11879 * disable.
11880 */
11881 intel_crtc->atomic.disable_ips = true;
11882
da20eabd 11883 intel_crtc->atomic.disable_fbc = true;
066cf55b 11884 }
da20eabd
ML
11885
11886 /*
11887 * FBC does not work on some platforms for rotated
11888 * planes, so disable it when rotation is not 0 and
11889 * update it when rotation is set back to 0.
11890 *
11891 * FIXME: This is redundant with the fbc update done in
11892 * the primary plane enable function except that that
11893 * one is done too late. We eventually need to unify
11894 * this.
11895 */
11896
11897 if (visible &&
11898 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11899 dev_priv->fbc.crtc == intel_crtc &&
11900 plane_state->rotation != BIT(DRM_ROTATE_0))
11901 intel_crtc->atomic.disable_fbc = true;
11902
11903 /*
11904 * BDW signals flip done immediately if the plane
11905 * is disabled, even if the plane enable is already
11906 * armed to occur at the next vblank :(
11907 */
11908 if (turn_on && IS_BROADWELL(dev))
11909 intel_crtc->atomic.wait_vblank = true;
11910
11911 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11912 break;
11913 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11914 break;
11915 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11916 /*
11917 * WaCxSRDisabledForSpriteScaling:ivb
11918 *
11919 * cstate->update_wm was already set above, so this flag will
11920 * take effect when we commit and program watermarks.
11921 */
11922 if (IS_IVYBRIDGE(dev) &&
11923 needs_scaling(to_intel_plane_state(plane_state)) &&
11924 !needs_scaling(old_plane_state)) {
11925 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11926 } else if (turn_off && !mode_changed) {
da20eabd
ML
11927 intel_crtc->atomic.wait_vblank = true;
11928 intel_crtc->atomic.update_sprite_watermarks |=
11929 1 << i;
11930 }
d21fbe87
MR
11931
11932 break;
da20eabd
ML
11933 }
11934 return 0;
11935}
11936
6d3a1ce7
ML
11937static bool encoders_cloneable(const struct intel_encoder *a,
11938 const struct intel_encoder *b)
11939{
11940 /* masks could be asymmetric, so check both ways */
11941 return a == b || (a->cloneable & (1 << b->type) &&
11942 b->cloneable & (1 << a->type));
11943}
11944
11945static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11946 struct intel_crtc *crtc,
11947 struct intel_encoder *encoder)
11948{
11949 struct intel_encoder *source_encoder;
11950 struct drm_connector *connector;
11951 struct drm_connector_state *connector_state;
11952 int i;
11953
11954 for_each_connector_in_state(state, connector, connector_state, i) {
11955 if (connector_state->crtc != &crtc->base)
11956 continue;
11957
11958 source_encoder =
11959 to_intel_encoder(connector_state->best_encoder);
11960 if (!encoders_cloneable(encoder, source_encoder))
11961 return false;
11962 }
11963
11964 return true;
11965}
11966
11967static bool check_encoder_cloning(struct drm_atomic_state *state,
11968 struct intel_crtc *crtc)
11969{
11970 struct intel_encoder *encoder;
11971 struct drm_connector *connector;
11972 struct drm_connector_state *connector_state;
11973 int i;
11974
11975 for_each_connector_in_state(state, connector, connector_state, i) {
11976 if (connector_state->crtc != &crtc->base)
11977 continue;
11978
11979 encoder = to_intel_encoder(connector_state->best_encoder);
11980 if (!check_single_encoder_cloning(state, crtc, encoder))
11981 return false;
11982 }
11983
11984 return true;
11985}
11986
11987static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11988 struct drm_crtc_state *crtc_state)
11989{
cf5a15be 11990 struct drm_device *dev = crtc->dev;
ad421372 11991 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11993 struct intel_crtc_state *pipe_config =
11994 to_intel_crtc_state(crtc_state);
6d3a1ce7 11995 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11996 int ret;
6d3a1ce7
ML
11997 bool mode_changed = needs_modeset(crtc_state);
11998
11999 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12000 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12001 return -EINVAL;
12002 }
12003
852eb00d 12004 if (mode_changed && !crtc_state->active)
92826fcd 12005 pipe_config->wm_changed = true;
eddfcbcd 12006
ad421372
ML
12007 if (mode_changed && crtc_state->enable &&
12008 dev_priv->display.crtc_compute_clock &&
12009 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12010 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12011 pipe_config);
12012 if (ret)
12013 return ret;
12014 }
12015
e435d6e5 12016 ret = 0;
86c8bbbe
MR
12017 if (dev_priv->display.compute_pipe_wm) {
12018 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
12019 if (ret)
12020 return ret;
12021 }
12022
e435d6e5
ML
12023 if (INTEL_INFO(dev)->gen >= 9) {
12024 if (mode_changed)
12025 ret = skl_update_scaler_crtc(pipe_config);
12026
12027 if (!ret)
12028 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12029 pipe_config);
12030 }
12031
12032 return ret;
6d3a1ce7
ML
12033}
12034
65b38e0d 12035static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12036 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12037 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12038 .atomic_begin = intel_begin_crtc_commit,
12039 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12040 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12041};
12042
d29b2f9d
ACO
12043static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12044{
12045 struct intel_connector *connector;
12046
12047 for_each_intel_connector(dev, connector) {
12048 if (connector->base.encoder) {
12049 connector->base.state->best_encoder =
12050 connector->base.encoder;
12051 connector->base.state->crtc =
12052 connector->base.encoder->crtc;
12053 } else {
12054 connector->base.state->best_encoder = NULL;
12055 connector->base.state->crtc = NULL;
12056 }
12057 }
12058}
12059
050f7aeb 12060static void
eba905b2 12061connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12062 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12063{
12064 int bpp = pipe_config->pipe_bpp;
12065
12066 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12067 connector->base.base.id,
c23cc417 12068 connector->base.name);
050f7aeb
DV
12069
12070 /* Don't use an invalid EDID bpc value */
12071 if (connector->base.display_info.bpc &&
12072 connector->base.display_info.bpc * 3 < bpp) {
12073 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12074 bpp, connector->base.display_info.bpc*3);
12075 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12076 }
12077
5efd4076
JN
12078 /* Clamp bpp to default limit on screens without EDID 1.4 */
12079 if (connector->base.display_info.bpc == 0) {
12080 int type = connector->base.connector_type;
12081 int clamp_bpp = 24;
12082
12083 /* Fall back to 18 bpp when DP sink capability is unknown. */
12084 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12085 type == DRM_MODE_CONNECTOR_eDP)
12086 clamp_bpp = 18;
12087
12088 if (bpp > clamp_bpp) {
12089 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12090 bpp, clamp_bpp);
12091 pipe_config->pipe_bpp = clamp_bpp;
12092 }
050f7aeb
DV
12093 }
12094}
12095
4e53c2e0 12096static int
050f7aeb 12097compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12098 struct intel_crtc_state *pipe_config)
4e53c2e0 12099{
050f7aeb 12100 struct drm_device *dev = crtc->base.dev;
1486017f 12101 struct drm_atomic_state *state;
da3ced29
ACO
12102 struct drm_connector *connector;
12103 struct drm_connector_state *connector_state;
1486017f 12104 int bpp, i;
4e53c2e0 12105
666a4537 12106 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12107 bpp = 10*3;
d328c9d7
DV
12108 else if (INTEL_INFO(dev)->gen >= 5)
12109 bpp = 12*3;
12110 else
12111 bpp = 8*3;
12112
4e53c2e0 12113
4e53c2e0
DV
12114 pipe_config->pipe_bpp = bpp;
12115
1486017f
ACO
12116 state = pipe_config->base.state;
12117
4e53c2e0 12118 /* Clamp display bpp to EDID value */
da3ced29
ACO
12119 for_each_connector_in_state(state, connector, connector_state, i) {
12120 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12121 continue;
12122
da3ced29
ACO
12123 connected_sink_compute_bpp(to_intel_connector(connector),
12124 pipe_config);
4e53c2e0
DV
12125 }
12126
12127 return bpp;
12128}
12129
644db711
DV
12130static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12131{
12132 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12133 "type: 0x%x flags: 0x%x\n",
1342830c 12134 mode->crtc_clock,
644db711
DV
12135 mode->crtc_hdisplay, mode->crtc_hsync_start,
12136 mode->crtc_hsync_end, mode->crtc_htotal,
12137 mode->crtc_vdisplay, mode->crtc_vsync_start,
12138 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12139}
12140
c0b03411 12141static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12142 struct intel_crtc_state *pipe_config,
c0b03411
DV
12143 const char *context)
12144{
6a60cd87
CK
12145 struct drm_device *dev = crtc->base.dev;
12146 struct drm_plane *plane;
12147 struct intel_plane *intel_plane;
12148 struct intel_plane_state *state;
12149 struct drm_framebuffer *fb;
12150
12151 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12152 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12153
12154 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12155 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12156 pipe_config->pipe_bpp, pipe_config->dither);
12157 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12158 pipe_config->has_pch_encoder,
12159 pipe_config->fdi_lanes,
12160 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12161 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12162 pipe_config->fdi_m_n.tu);
90a6b7b0 12163 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12164 pipe_config->has_dp_encoder,
90a6b7b0 12165 pipe_config->lane_count,
eb14cb74
VS
12166 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12167 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12168 pipe_config->dp_m_n.tu);
b95af8be 12169
90a6b7b0 12170 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12171 pipe_config->has_dp_encoder,
90a6b7b0 12172 pipe_config->lane_count,
b95af8be
VK
12173 pipe_config->dp_m2_n2.gmch_m,
12174 pipe_config->dp_m2_n2.gmch_n,
12175 pipe_config->dp_m2_n2.link_m,
12176 pipe_config->dp_m2_n2.link_n,
12177 pipe_config->dp_m2_n2.tu);
12178
55072d19
DV
12179 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12180 pipe_config->has_audio,
12181 pipe_config->has_infoframe);
12182
c0b03411 12183 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12184 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12185 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12186 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12187 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12188 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12189 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12190 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12191 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12192 crtc->num_scalers,
12193 pipe_config->scaler_state.scaler_users,
12194 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12195 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12196 pipe_config->gmch_pfit.control,
12197 pipe_config->gmch_pfit.pgm_ratios,
12198 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12199 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12200 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12201 pipe_config->pch_pfit.size,
12202 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12203 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12204 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12205
415ff0f6 12206 if (IS_BROXTON(dev)) {
05712c15 12207 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12208 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12209 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12210 pipe_config->ddi_pll_sel,
12211 pipe_config->dpll_hw_state.ebb0,
05712c15 12212 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12213 pipe_config->dpll_hw_state.pll0,
12214 pipe_config->dpll_hw_state.pll1,
12215 pipe_config->dpll_hw_state.pll2,
12216 pipe_config->dpll_hw_state.pll3,
12217 pipe_config->dpll_hw_state.pll6,
12218 pipe_config->dpll_hw_state.pll8,
05712c15 12219 pipe_config->dpll_hw_state.pll9,
c8453338 12220 pipe_config->dpll_hw_state.pll10,
415ff0f6 12221 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12222 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12223 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12224 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12225 pipe_config->ddi_pll_sel,
12226 pipe_config->dpll_hw_state.ctrl1,
12227 pipe_config->dpll_hw_state.cfgcr1,
12228 pipe_config->dpll_hw_state.cfgcr2);
12229 } else if (HAS_DDI(dev)) {
00490c22 12230 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12231 pipe_config->ddi_pll_sel,
00490c22
ML
12232 pipe_config->dpll_hw_state.wrpll,
12233 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12234 } else {
12235 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12236 "fp0: 0x%x, fp1: 0x%x\n",
12237 pipe_config->dpll_hw_state.dpll,
12238 pipe_config->dpll_hw_state.dpll_md,
12239 pipe_config->dpll_hw_state.fp0,
12240 pipe_config->dpll_hw_state.fp1);
12241 }
12242
6a60cd87
CK
12243 DRM_DEBUG_KMS("planes on this crtc\n");
12244 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12245 intel_plane = to_intel_plane(plane);
12246 if (intel_plane->pipe != crtc->pipe)
12247 continue;
12248
12249 state = to_intel_plane_state(plane->state);
12250 fb = state->base.fb;
12251 if (!fb) {
12252 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12253 "disabled, scaler_id = %d\n",
12254 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12255 plane->base.id, intel_plane->pipe,
12256 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12257 drm_plane_index(plane), state->scaler_id);
12258 continue;
12259 }
12260
12261 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12262 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12263 plane->base.id, intel_plane->pipe,
12264 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12265 drm_plane_index(plane));
12266 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12267 fb->base.id, fb->width, fb->height, fb->pixel_format);
12268 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12269 state->scaler_id,
12270 state->src.x1 >> 16, state->src.y1 >> 16,
12271 drm_rect_width(&state->src) >> 16,
12272 drm_rect_height(&state->src) >> 16,
12273 state->dst.x1, state->dst.y1,
12274 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12275 }
c0b03411
DV
12276}
12277
5448a00d 12278static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12279{
5448a00d 12280 struct drm_device *dev = state->dev;
da3ced29 12281 struct drm_connector *connector;
00f0b378
VS
12282 unsigned int used_ports = 0;
12283
12284 /*
12285 * Walk the connector list instead of the encoder
12286 * list to detect the problem on ddi platforms
12287 * where there's just one encoder per digital port.
12288 */
ae35b56e
VS
12289 drm_for_each_connector(connector, dev) {
12290 struct drm_connector_state *connector_state;
12291 struct intel_encoder *encoder;
12292
12293 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12294 if (!connector_state)
12295 connector_state = connector->state;
12296
5448a00d 12297 if (!connector_state->best_encoder)
00f0b378
VS
12298 continue;
12299
5448a00d
ACO
12300 encoder = to_intel_encoder(connector_state->best_encoder);
12301
12302 WARN_ON(!connector_state->crtc);
00f0b378
VS
12303
12304 switch (encoder->type) {
12305 unsigned int port_mask;
12306 case INTEL_OUTPUT_UNKNOWN:
12307 if (WARN_ON(!HAS_DDI(dev)))
12308 break;
12309 case INTEL_OUTPUT_DISPLAYPORT:
12310 case INTEL_OUTPUT_HDMI:
12311 case INTEL_OUTPUT_EDP:
12312 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12313
12314 /* the same port mustn't appear more than once */
12315 if (used_ports & port_mask)
12316 return false;
12317
12318 used_ports |= port_mask;
12319 default:
12320 break;
12321 }
12322 }
12323
12324 return true;
12325}
12326
83a57153
ACO
12327static void
12328clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12329{
12330 struct drm_crtc_state tmp_state;
663a3640 12331 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12332 struct intel_dpll_hw_state dpll_hw_state;
12333 enum intel_dpll_id shared_dpll;
8504c74c 12334 uint32_t ddi_pll_sel;
c4e2d043 12335 bool force_thru;
83a57153 12336
7546a384
ACO
12337 /* FIXME: before the switch to atomic started, a new pipe_config was
12338 * kzalloc'd. Code that depends on any field being zero should be
12339 * fixed, so that the crtc_state can be safely duplicated. For now,
12340 * only fields that are know to not cause problems are preserved. */
12341
83a57153 12342 tmp_state = crtc_state->base;
663a3640 12343 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12344 shared_dpll = crtc_state->shared_dpll;
12345 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12346 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12347 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12348
83a57153 12349 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12350
83a57153 12351 crtc_state->base = tmp_state;
663a3640 12352 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12353 crtc_state->shared_dpll = shared_dpll;
12354 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12355 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12356 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12357}
12358
548ee15b 12359static int
b8cecdf5 12360intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12361 struct intel_crtc_state *pipe_config)
ee7b9f93 12362{
b359283a 12363 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12364 struct intel_encoder *encoder;
da3ced29 12365 struct drm_connector *connector;
0b901879 12366 struct drm_connector_state *connector_state;
d328c9d7 12367 int base_bpp, ret = -EINVAL;
0b901879 12368 int i;
e29c22c0 12369 bool retry = true;
ee7b9f93 12370
83a57153 12371 clear_intel_crtc_state(pipe_config);
7758a113 12372
e143a21c
DV
12373 pipe_config->cpu_transcoder =
12374 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12375
2960bc9c
ID
12376 /*
12377 * Sanitize sync polarity flags based on requested ones. If neither
12378 * positive or negative polarity is requested, treat this as meaning
12379 * negative polarity.
12380 */
2d112de7 12381 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12382 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12383 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12384
2d112de7 12385 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12386 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12387 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12388
d328c9d7
DV
12389 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12390 pipe_config);
12391 if (base_bpp < 0)
4e53c2e0
DV
12392 goto fail;
12393
e41a56be
VS
12394 /*
12395 * Determine the real pipe dimensions. Note that stereo modes can
12396 * increase the actual pipe size due to the frame doubling and
12397 * insertion of additional space for blanks between the frame. This
12398 * is stored in the crtc timings. We use the requested mode to do this
12399 * computation to clearly distinguish it from the adjusted mode, which
12400 * can be changed by the connectors in the below retry loop.
12401 */
2d112de7 12402 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12403 &pipe_config->pipe_src_w,
12404 &pipe_config->pipe_src_h);
e41a56be 12405
e29c22c0 12406encoder_retry:
ef1b460d 12407 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12408 pipe_config->port_clock = 0;
ef1b460d 12409 pipe_config->pixel_multiplier = 1;
ff9a6750 12410
135c81b8 12411 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12412 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12413 CRTC_STEREO_DOUBLE);
135c81b8 12414
7758a113
DV
12415 /* Pass our mode to the connectors and the CRTC to give them a chance to
12416 * adjust it according to limitations or connector properties, and also
12417 * a chance to reject the mode entirely.
47f1c6c9 12418 */
da3ced29 12419 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12420 if (connector_state->crtc != crtc)
7758a113 12421 continue;
7ae89233 12422
0b901879
ACO
12423 encoder = to_intel_encoder(connector_state->best_encoder);
12424
efea6e8e
DV
12425 if (!(encoder->compute_config(encoder, pipe_config))) {
12426 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12427 goto fail;
12428 }
ee7b9f93 12429 }
47f1c6c9 12430
ff9a6750
DV
12431 /* Set default port clock if not overwritten by the encoder. Needs to be
12432 * done afterwards in case the encoder adjusts the mode. */
12433 if (!pipe_config->port_clock)
2d112de7 12434 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12435 * pipe_config->pixel_multiplier;
ff9a6750 12436
a43f6e0f 12437 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12438 if (ret < 0) {
7758a113
DV
12439 DRM_DEBUG_KMS("CRTC fixup failed\n");
12440 goto fail;
ee7b9f93 12441 }
e29c22c0
DV
12442
12443 if (ret == RETRY) {
12444 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12445 ret = -EINVAL;
12446 goto fail;
12447 }
12448
12449 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12450 retry = false;
12451 goto encoder_retry;
12452 }
12453
e8fa4270
DV
12454 /* Dithering seems to not pass-through bits correctly when it should, so
12455 * only enable it on 6bpc panels. */
12456 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12457 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12458 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12459
7758a113 12460fail:
548ee15b 12461 return ret;
ee7b9f93 12462}
47f1c6c9 12463
ea9d758d 12464static void
4740b0f2 12465intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12466{
0a9ab303
ACO
12467 struct drm_crtc *crtc;
12468 struct drm_crtc_state *crtc_state;
8a75d157 12469 int i;
ea9d758d 12470
7668851f 12471 /* Double check state. */
8a75d157 12472 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12473 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12474
12475 /* Update hwmode for vblank functions */
12476 if (crtc->state->active)
12477 crtc->hwmode = crtc->state->adjusted_mode;
12478 else
12479 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12480
12481 /*
12482 * Update legacy state to satisfy fbc code. This can
12483 * be removed when fbc uses the atomic state.
12484 */
12485 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12486 struct drm_plane_state *plane_state = crtc->primary->state;
12487
12488 crtc->primary->fb = plane_state->fb;
12489 crtc->x = plane_state->src_x >> 16;
12490 crtc->y = plane_state->src_y >> 16;
12491 }
ea9d758d 12492 }
ea9d758d
DV
12493}
12494
3bd26263 12495static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12496{
3bd26263 12497 int diff;
f1f644dc
JB
12498
12499 if (clock1 == clock2)
12500 return true;
12501
12502 if (!clock1 || !clock2)
12503 return false;
12504
12505 diff = abs(clock1 - clock2);
12506
12507 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12508 return true;
12509
12510 return false;
12511}
12512
25c5b266
DV
12513#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12514 list_for_each_entry((intel_crtc), \
12515 &(dev)->mode_config.crtc_list, \
12516 base.head) \
95150bdf 12517 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12518
cfb23ed6
ML
12519static bool
12520intel_compare_m_n(unsigned int m, unsigned int n,
12521 unsigned int m2, unsigned int n2,
12522 bool exact)
12523{
12524 if (m == m2 && n == n2)
12525 return true;
12526
12527 if (exact || !m || !n || !m2 || !n2)
12528 return false;
12529
12530 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12531
12532 if (m > m2) {
12533 while (m > m2) {
12534 m2 <<= 1;
12535 n2 <<= 1;
12536 }
12537 } else if (m < m2) {
12538 while (m < m2) {
12539 m <<= 1;
12540 n <<= 1;
12541 }
12542 }
12543
12544 return m == m2 && n == n2;
12545}
12546
12547static bool
12548intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12549 struct intel_link_m_n *m2_n2,
12550 bool adjust)
12551{
12552 if (m_n->tu == m2_n2->tu &&
12553 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12554 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12555 intel_compare_m_n(m_n->link_m, m_n->link_n,
12556 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12557 if (adjust)
12558 *m2_n2 = *m_n;
12559
12560 return true;
12561 }
12562
12563 return false;
12564}
12565
0e8ffe1b 12566static bool
2fa2fe9a 12567intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12568 struct intel_crtc_state *current_config,
cfb23ed6
ML
12569 struct intel_crtc_state *pipe_config,
12570 bool adjust)
0e8ffe1b 12571{
cfb23ed6
ML
12572 bool ret = true;
12573
12574#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12575 do { \
12576 if (!adjust) \
12577 DRM_ERROR(fmt, ##__VA_ARGS__); \
12578 else \
12579 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12580 } while (0)
12581
66e985c0
DV
12582#define PIPE_CONF_CHECK_X(name) \
12583 if (current_config->name != pipe_config->name) { \
cfb23ed6 12584 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12585 "(expected 0x%08x, found 0x%08x)\n", \
12586 current_config->name, \
12587 pipe_config->name); \
cfb23ed6 12588 ret = false; \
66e985c0
DV
12589 }
12590
08a24034
DV
12591#define PIPE_CONF_CHECK_I(name) \
12592 if (current_config->name != pipe_config->name) { \
cfb23ed6 12593 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12594 "(expected %i, found %i)\n", \
12595 current_config->name, \
12596 pipe_config->name); \
cfb23ed6
ML
12597 ret = false; \
12598 }
12599
12600#define PIPE_CONF_CHECK_M_N(name) \
12601 if (!intel_compare_link_m_n(&current_config->name, \
12602 &pipe_config->name,\
12603 adjust)) { \
12604 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12605 "(expected tu %i gmch %i/%i link %i/%i, " \
12606 "found tu %i, gmch %i/%i link %i/%i)\n", \
12607 current_config->name.tu, \
12608 current_config->name.gmch_m, \
12609 current_config->name.gmch_n, \
12610 current_config->name.link_m, \
12611 current_config->name.link_n, \
12612 pipe_config->name.tu, \
12613 pipe_config->name.gmch_m, \
12614 pipe_config->name.gmch_n, \
12615 pipe_config->name.link_m, \
12616 pipe_config->name.link_n); \
12617 ret = false; \
12618 }
12619
12620#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12621 if (!intel_compare_link_m_n(&current_config->name, \
12622 &pipe_config->name, adjust) && \
12623 !intel_compare_link_m_n(&current_config->alt_name, \
12624 &pipe_config->name, adjust)) { \
12625 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12626 "(expected tu %i gmch %i/%i link %i/%i, " \
12627 "or tu %i gmch %i/%i link %i/%i, " \
12628 "found tu %i, gmch %i/%i link %i/%i)\n", \
12629 current_config->name.tu, \
12630 current_config->name.gmch_m, \
12631 current_config->name.gmch_n, \
12632 current_config->name.link_m, \
12633 current_config->name.link_n, \
12634 current_config->alt_name.tu, \
12635 current_config->alt_name.gmch_m, \
12636 current_config->alt_name.gmch_n, \
12637 current_config->alt_name.link_m, \
12638 current_config->alt_name.link_n, \
12639 pipe_config->name.tu, \
12640 pipe_config->name.gmch_m, \
12641 pipe_config->name.gmch_n, \
12642 pipe_config->name.link_m, \
12643 pipe_config->name.link_n); \
12644 ret = false; \
88adfff1
DV
12645 }
12646
b95af8be
VK
12647/* This is required for BDW+ where there is only one set of registers for
12648 * switching between high and low RR.
12649 * This macro can be used whenever a comparison has to be made between one
12650 * hw state and multiple sw state variables.
12651 */
12652#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12653 if ((current_config->name != pipe_config->name) && \
12654 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12655 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12656 "(expected %i or %i, found %i)\n", \
12657 current_config->name, \
12658 current_config->alt_name, \
12659 pipe_config->name); \
cfb23ed6 12660 ret = false; \
b95af8be
VK
12661 }
12662
1bd1bd80
DV
12663#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12664 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12665 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12666 "(expected %i, found %i)\n", \
12667 current_config->name & (mask), \
12668 pipe_config->name & (mask)); \
cfb23ed6 12669 ret = false; \
1bd1bd80
DV
12670 }
12671
5e550656
VS
12672#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12673 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12674 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12675 "(expected %i, found %i)\n", \
12676 current_config->name, \
12677 pipe_config->name); \
cfb23ed6 12678 ret = false; \
5e550656
VS
12679 }
12680
bb760063
DV
12681#define PIPE_CONF_QUIRK(quirk) \
12682 ((current_config->quirks | pipe_config->quirks) & (quirk))
12683
eccb140b
DV
12684 PIPE_CONF_CHECK_I(cpu_transcoder);
12685
08a24034
DV
12686 PIPE_CONF_CHECK_I(has_pch_encoder);
12687 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12688 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12689
eb14cb74 12690 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12691 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12692
12693 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12694 PIPE_CONF_CHECK_M_N(dp_m_n);
12695
cfb23ed6
ML
12696 if (current_config->has_drrs)
12697 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12698 } else
12699 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12700
a65347ba
JN
12701 PIPE_CONF_CHECK_I(has_dsi_encoder);
12702
2d112de7
ACO
12703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12705 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12706 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12707 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12708 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12709
2d112de7
ACO
12710 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12711 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12712 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12713 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12714 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12715 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12716
c93f54cf 12717 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12718 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12719 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12720 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12721 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12722 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12723
9ed109a7
DV
12724 PIPE_CONF_CHECK_I(has_audio);
12725
2d112de7 12726 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12727 DRM_MODE_FLAG_INTERLACE);
12728
bb760063 12729 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12730 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12731 DRM_MODE_FLAG_PHSYNC);
2d112de7 12732 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12733 DRM_MODE_FLAG_NHSYNC);
2d112de7 12734 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12735 DRM_MODE_FLAG_PVSYNC);
2d112de7 12736 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12737 DRM_MODE_FLAG_NVSYNC);
12738 }
045ac3b5 12739
333b8ca8 12740 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12741 /* pfit ratios are autocomputed by the hw on gen4+ */
12742 if (INTEL_INFO(dev)->gen < 4)
12743 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12744 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12745
bfd16b2a
ML
12746 if (!adjust) {
12747 PIPE_CONF_CHECK_I(pipe_src_w);
12748 PIPE_CONF_CHECK_I(pipe_src_h);
12749
12750 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12751 if (current_config->pch_pfit.enabled) {
12752 PIPE_CONF_CHECK_X(pch_pfit.pos);
12753 PIPE_CONF_CHECK_X(pch_pfit.size);
12754 }
2fa2fe9a 12755
7aefe2b5
ML
12756 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12757 }
a1b2278e 12758
e59150dc
JB
12759 /* BDW+ don't expose a synchronous way to read the state */
12760 if (IS_HASWELL(dev))
12761 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12762
282740f7
VS
12763 PIPE_CONF_CHECK_I(double_wide);
12764
26804afd
DV
12765 PIPE_CONF_CHECK_X(ddi_pll_sel);
12766
c0d43d62 12767 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12768 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12769 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12770 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12771 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12772 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12773 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12774 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12775 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12776 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12777
42571aef
VS
12778 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12779 PIPE_CONF_CHECK_I(pipe_bpp);
12780
2d112de7 12781 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12782 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12783
66e985c0 12784#undef PIPE_CONF_CHECK_X
08a24034 12785#undef PIPE_CONF_CHECK_I
b95af8be 12786#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12787#undef PIPE_CONF_CHECK_FLAGS
5e550656 12788#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12789#undef PIPE_CONF_QUIRK
cfb23ed6 12790#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12791
cfb23ed6 12792 return ret;
0e8ffe1b
DV
12793}
12794
08db6652
DL
12795static void check_wm_state(struct drm_device *dev)
12796{
12797 struct drm_i915_private *dev_priv = dev->dev_private;
12798 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12799 struct intel_crtc *intel_crtc;
12800 int plane;
12801
12802 if (INTEL_INFO(dev)->gen < 9)
12803 return;
12804
12805 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12806 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12807
12808 for_each_intel_crtc(dev, intel_crtc) {
12809 struct skl_ddb_entry *hw_entry, *sw_entry;
12810 const enum pipe pipe = intel_crtc->pipe;
12811
12812 if (!intel_crtc->active)
12813 continue;
12814
12815 /* planes */
dd740780 12816 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12817 hw_entry = &hw_ddb.plane[pipe][plane];
12818 sw_entry = &sw_ddb->plane[pipe][plane];
12819
12820 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12821 continue;
12822
12823 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12824 "(expected (%u,%u), found (%u,%u))\n",
12825 pipe_name(pipe), plane + 1,
12826 sw_entry->start, sw_entry->end,
12827 hw_entry->start, hw_entry->end);
12828 }
12829
12830 /* cursor */
4969d33e
MR
12831 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12832 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12833
12834 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12835 continue;
12836
12837 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12838 "(expected (%u,%u), found (%u,%u))\n",
12839 pipe_name(pipe),
12840 sw_entry->start, sw_entry->end,
12841 hw_entry->start, hw_entry->end);
12842 }
12843}
12844
91d1b4bd 12845static void
35dd3c64
ML
12846check_connector_state(struct drm_device *dev,
12847 struct drm_atomic_state *old_state)
8af6cf88 12848{
35dd3c64
ML
12849 struct drm_connector_state *old_conn_state;
12850 struct drm_connector *connector;
12851 int i;
8af6cf88 12852
35dd3c64
ML
12853 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12854 struct drm_encoder *encoder = connector->encoder;
12855 struct drm_connector_state *state = connector->state;
ad3c558f 12856
8af6cf88
DV
12857 /* This also checks the encoder/connector hw state with the
12858 * ->get_hw_state callbacks. */
35dd3c64 12859 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12860
ad3c558f 12861 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12862 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12863 }
91d1b4bd
DV
12864}
12865
12866static void
12867check_encoder_state(struct drm_device *dev)
12868{
12869 struct intel_encoder *encoder;
12870 struct intel_connector *connector;
8af6cf88 12871
b2784e15 12872 for_each_intel_encoder(dev, encoder) {
8af6cf88 12873 bool enabled = false;
4d20cd86 12874 enum pipe pipe;
8af6cf88
DV
12875
12876 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12877 encoder->base.base.id,
8e329a03 12878 encoder->base.name);
8af6cf88 12879
3a3371ff 12880 for_each_intel_connector(dev, connector) {
4d20cd86 12881 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12882 continue;
12883 enabled = true;
ad3c558f
ML
12884
12885 I915_STATE_WARN(connector->base.state->crtc !=
12886 encoder->base.crtc,
12887 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12888 }
0e32b39c 12889
e2c719b7 12890 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12891 "encoder's enabled state mismatch "
12892 "(expected %i, found %i)\n",
12893 !!encoder->base.crtc, enabled);
8af6cf88 12894
7c60d198 12895 if (!encoder->base.crtc) {
4d20cd86 12896 bool active;
8af6cf88 12897
4d20cd86
ML
12898 active = encoder->get_hw_state(encoder, &pipe);
12899 I915_STATE_WARN(active,
12900 "encoder detached but still enabled on pipe %c.\n",
12901 pipe_name(pipe));
7c60d198 12902 }
8af6cf88 12903 }
91d1b4bd
DV
12904}
12905
12906static void
4d20cd86 12907check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12908{
fbee40df 12909 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12910 struct intel_encoder *encoder;
4d20cd86
ML
12911 struct drm_crtc_state *old_crtc_state;
12912 struct drm_crtc *crtc;
12913 int i;
8af6cf88 12914
4d20cd86
ML
12915 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12917 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12918 bool active;
8af6cf88 12919
bfd16b2a
ML
12920 if (!needs_modeset(crtc->state) &&
12921 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12922 continue;
045ac3b5 12923
4d20cd86
ML
12924 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12925 pipe_config = to_intel_crtc_state(old_crtc_state);
12926 memset(pipe_config, 0, sizeof(*pipe_config));
12927 pipe_config->base.crtc = crtc;
12928 pipe_config->base.state = old_state;
8af6cf88 12929
4d20cd86
ML
12930 DRM_DEBUG_KMS("[CRTC:%d]\n",
12931 crtc->base.id);
8af6cf88 12932
4d20cd86
ML
12933 active = dev_priv->display.get_pipe_config(intel_crtc,
12934 pipe_config);
6c49f241 12935
b6b5d049 12936 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12937 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12938 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12939 active = crtc->state->active;
8af6cf88 12940
4d20cd86 12941 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12942 "crtc active state doesn't match with hw state "
4d20cd86 12943 "(expected %i, found %i)\n", crtc->state->active, active);
d62cf62a 12944
4d20cd86 12945 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12946 "transitional active state does not match atomic hw state "
4d20cd86 12947 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
d62cf62a 12948
4d20cd86 12949 for_each_encoder_on_crtc(dev, crtc, encoder) {
3eaba51c 12950 enum pipe pipe;
6c49f241 12951
4d20cd86
ML
12952 active = encoder->get_hw_state(encoder, &pipe);
12953 I915_STATE_WARN(active != crtc->state->active,
12954 "[ENCODER:%i] active %i with crtc active %i\n",
12955 encoder->base.base.id, active, crtc->state->active);
0e8ffe1b 12956
4d20cd86
ML
12957 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12958 "Encoder connected to wrong pipe %c\n",
12959 pipe_name(pipe));
53d9f4e9 12960
4d20cd86
ML
12961 if (active)
12962 encoder->get_config(encoder, pipe_config);
12963 }
53d9f4e9 12964
4d20cd86 12965 if (!crtc->state->active)
cfb23ed6
ML
12966 continue;
12967
4d20cd86
ML
12968 sw_config = to_intel_crtc_state(crtc->state);
12969 if (!intel_pipe_config_compare(dev, sw_config,
12970 pipe_config, false)) {
e2c719b7 12971 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12972 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12973 "[hw state]");
4d20cd86 12974 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12975 "[sw state]");
12976 }
8af6cf88
DV
12977 }
12978}
12979
91d1b4bd
DV
12980static void
12981check_shared_dpll_state(struct drm_device *dev)
12982{
fbee40df 12983 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12984 struct intel_crtc *crtc;
12985 struct intel_dpll_hw_state dpll_hw_state;
12986 int i;
5358901f
DV
12987
12988 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12989 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12990 int enabled_crtcs = 0, active_crtcs = 0;
12991 bool active;
12992
12993 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12994
12995 DRM_DEBUG_KMS("%s\n", pll->name);
12996
12997 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12998
e2c719b7 12999 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13000 "more active pll users than references: %i vs %i\n",
3e369b76 13001 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13002 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13003 "pll in active use but not on in sw tracking\n");
e2c719b7 13004 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13005 "pll in on but not on in use in sw tracking\n");
e2c719b7 13006 I915_STATE_WARN(pll->on != active,
5358901f
DV
13007 "pll on state mismatch (expected %i, found %i)\n",
13008 pll->on, active);
13009
d3fcc808 13010 for_each_intel_crtc(dev, crtc) {
83d65738 13011 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13012 enabled_crtcs++;
13013 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13014 active_crtcs++;
13015 }
e2c719b7 13016 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13017 "pll active crtcs mismatch (expected %i, found %i)\n",
13018 pll->active, active_crtcs);
e2c719b7 13019 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13020 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13021 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13022
e2c719b7 13023 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13024 sizeof(dpll_hw_state)),
13025 "pll hw state mismatch\n");
5358901f 13026 }
8af6cf88
DV
13027}
13028
ee165b1a
ML
13029static void
13030intel_modeset_check_state(struct drm_device *dev,
13031 struct drm_atomic_state *old_state)
91d1b4bd 13032{
08db6652 13033 check_wm_state(dev);
35dd3c64 13034 check_connector_state(dev, old_state);
91d1b4bd 13035 check_encoder_state(dev);
4d20cd86 13036 check_crtc_state(dev, old_state);
91d1b4bd
DV
13037 check_shared_dpll_state(dev);
13038}
13039
5cec258b 13040void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13041 int dotclock)
13042{
13043 /*
13044 * FDI already provided one idea for the dotclock.
13045 * Yell if the encoder disagrees.
13046 */
2d112de7 13047 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13048 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13049 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13050}
13051
80715b2f
VS
13052static void update_scanline_offset(struct intel_crtc *crtc)
13053{
13054 struct drm_device *dev = crtc->base.dev;
13055
13056 /*
13057 * The scanline counter increments at the leading edge of hsync.
13058 *
13059 * On most platforms it starts counting from vtotal-1 on the
13060 * first active line. That means the scanline counter value is
13061 * always one less than what we would expect. Ie. just after
13062 * start of vblank, which also occurs at start of hsync (on the
13063 * last active line), the scanline counter will read vblank_start-1.
13064 *
13065 * On gen2 the scanline counter starts counting from 1 instead
13066 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13067 * to keep the value positive), instead of adding one.
13068 *
13069 * On HSW+ the behaviour of the scanline counter depends on the output
13070 * type. For DP ports it behaves like most other platforms, but on HDMI
13071 * there's an extra 1 line difference. So we need to add two instead of
13072 * one to the value.
13073 */
13074 if (IS_GEN2(dev)) {
124abe07 13075 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13076 int vtotal;
13077
124abe07
VS
13078 vtotal = adjusted_mode->crtc_vtotal;
13079 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13080 vtotal /= 2;
13081
13082 crtc->scanline_offset = vtotal - 1;
13083 } else if (HAS_DDI(dev) &&
409ee761 13084 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13085 crtc->scanline_offset = 2;
13086 } else
13087 crtc->scanline_offset = 1;
13088}
13089
ad421372 13090static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13091{
225da59b 13092 struct drm_device *dev = state->dev;
ed6739ef 13093 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13094 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 13095 struct intel_crtc *intel_crtc;
0a9ab303
ACO
13096 struct intel_crtc_state *intel_crtc_state;
13097 struct drm_crtc *crtc;
13098 struct drm_crtc_state *crtc_state;
0a9ab303 13099 int i;
ed6739ef
ACO
13100
13101 if (!dev_priv->display.crtc_compute_clock)
ad421372 13102 return;
ed6739ef 13103
0a9ab303 13104 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
13105 int dpll;
13106
0a9ab303 13107 intel_crtc = to_intel_crtc(crtc);
4978cc93 13108 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 13109 dpll = intel_crtc_state->shared_dpll;
0a9ab303 13110
ad421372 13111 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
13112 continue;
13113
ad421372 13114 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 13115
ad421372
ML
13116 if (!shared_dpll)
13117 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13118
ad421372
ML
13119 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
13120 }
ed6739ef
ACO
13121}
13122
99d736a2
ML
13123/*
13124 * This implements the workaround described in the "notes" section of the mode
13125 * set sequence documentation. When going from no pipes or single pipe to
13126 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13127 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13128 */
13129static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13130{
13131 struct drm_crtc_state *crtc_state;
13132 struct intel_crtc *intel_crtc;
13133 struct drm_crtc *crtc;
13134 struct intel_crtc_state *first_crtc_state = NULL;
13135 struct intel_crtc_state *other_crtc_state = NULL;
13136 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13137 int i;
13138
13139 /* look at all crtc's that are going to be enabled in during modeset */
13140 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13141 intel_crtc = to_intel_crtc(crtc);
13142
13143 if (!crtc_state->active || !needs_modeset(crtc_state))
13144 continue;
13145
13146 if (first_crtc_state) {
13147 other_crtc_state = to_intel_crtc_state(crtc_state);
13148 break;
13149 } else {
13150 first_crtc_state = to_intel_crtc_state(crtc_state);
13151 first_pipe = intel_crtc->pipe;
13152 }
13153 }
13154
13155 /* No workaround needed? */
13156 if (!first_crtc_state)
13157 return 0;
13158
13159 /* w/a possibly needed, check how many crtc's are already enabled. */
13160 for_each_intel_crtc(state->dev, intel_crtc) {
13161 struct intel_crtc_state *pipe_config;
13162
13163 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13164 if (IS_ERR(pipe_config))
13165 return PTR_ERR(pipe_config);
13166
13167 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13168
13169 if (!pipe_config->base.active ||
13170 needs_modeset(&pipe_config->base))
13171 continue;
13172
13173 /* 2 or more enabled crtcs means no need for w/a */
13174 if (enabled_pipe != INVALID_PIPE)
13175 return 0;
13176
13177 enabled_pipe = intel_crtc->pipe;
13178 }
13179
13180 if (enabled_pipe != INVALID_PIPE)
13181 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13182 else if (other_crtc_state)
13183 other_crtc_state->hsw_workaround_pipe = first_pipe;
13184
13185 return 0;
13186}
13187
27c329ed
ML
13188static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13189{
13190 struct drm_crtc *crtc;
13191 struct drm_crtc_state *crtc_state;
13192 int ret = 0;
13193
13194 /* add all active pipes to the state */
13195 for_each_crtc(state->dev, crtc) {
13196 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13197 if (IS_ERR(crtc_state))
13198 return PTR_ERR(crtc_state);
13199
13200 if (!crtc_state->active || needs_modeset(crtc_state))
13201 continue;
13202
13203 crtc_state->mode_changed = true;
13204
13205 ret = drm_atomic_add_affected_connectors(state, crtc);
13206 if (ret)
13207 break;
13208
13209 ret = drm_atomic_add_affected_planes(state, crtc);
13210 if (ret)
13211 break;
13212 }
13213
13214 return ret;
13215}
13216
c347a676 13217static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13218{
13219 struct drm_device *dev = state->dev;
27c329ed 13220 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13221 int ret;
13222
b359283a
ML
13223 if (!check_digital_port_conflicts(state)) {
13224 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13225 return -EINVAL;
13226 }
13227
054518dd
ACO
13228 /*
13229 * See if the config requires any additional preparation, e.g.
13230 * to adjust global state with pipes off. We need to do this
13231 * here so we can get the modeset_pipe updated config for the new
13232 * mode set on this crtc. For other crtcs we need to use the
13233 * adjusted_mode bits in the crtc directly.
13234 */
27c329ed
ML
13235 if (dev_priv->display.modeset_calc_cdclk) {
13236 unsigned int cdclk;
b432e5cf 13237
27c329ed
ML
13238 ret = dev_priv->display.modeset_calc_cdclk(state);
13239
13240 cdclk = to_intel_atomic_state(state)->cdclk;
13241 if (!ret && cdclk != dev_priv->cdclk_freq)
13242 ret = intel_modeset_all_pipes(state);
13243
13244 if (ret < 0)
054518dd 13245 return ret;
27c329ed
ML
13246 } else
13247 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13248
ad421372 13249 intel_modeset_clear_plls(state);
054518dd 13250
99d736a2 13251 if (IS_HASWELL(dev))
ad421372 13252 return haswell_mode_set_planes_workaround(state);
99d736a2 13253
ad421372 13254 return 0;
c347a676
ACO
13255}
13256
aa363136
MR
13257/*
13258 * Handle calculation of various watermark data at the end of the atomic check
13259 * phase. The code here should be run after the per-crtc and per-plane 'check'
13260 * handlers to ensure that all derived state has been updated.
13261 */
13262static void calc_watermark_data(struct drm_atomic_state *state)
13263{
13264 struct drm_device *dev = state->dev;
13265 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13266 struct drm_crtc *crtc;
13267 struct drm_crtc_state *cstate;
13268 struct drm_plane *plane;
13269 struct drm_plane_state *pstate;
13270
13271 /*
13272 * Calculate watermark configuration details now that derived
13273 * plane/crtc state is all properly updated.
13274 */
13275 drm_for_each_crtc(crtc, dev) {
13276 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13277 crtc->state;
13278
13279 if (cstate->active)
13280 intel_state->wm_config.num_pipes_active++;
13281 }
13282 drm_for_each_legacy_plane(plane, dev) {
13283 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13284 plane->state;
13285
13286 if (!to_intel_plane_state(pstate)->visible)
13287 continue;
13288
13289 intel_state->wm_config.sprites_enabled = true;
13290 if (pstate->crtc_w != pstate->src_w >> 16 ||
13291 pstate->crtc_h != pstate->src_h >> 16)
13292 intel_state->wm_config.sprites_scaled = true;
13293 }
13294}
13295
74c090b1
ML
13296/**
13297 * intel_atomic_check - validate state object
13298 * @dev: drm device
13299 * @state: state to validate
13300 */
13301static int intel_atomic_check(struct drm_device *dev,
13302 struct drm_atomic_state *state)
c347a676 13303{
aa363136 13304 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13305 struct drm_crtc *crtc;
13306 struct drm_crtc_state *crtc_state;
13307 int ret, i;
61333b60 13308 bool any_ms = false;
c347a676 13309
74c090b1 13310 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13311 if (ret)
13312 return ret;
13313
c347a676 13314 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13315 struct intel_crtc_state *pipe_config =
13316 to_intel_crtc_state(crtc_state);
1ed51de9 13317
ba8af3e5
ML
13318 memset(&to_intel_crtc(crtc)->atomic, 0,
13319 sizeof(struct intel_crtc_atomic_commit));
13320
1ed51de9
DV
13321 /* Catch I915_MODE_FLAG_INHERITED */
13322 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13323 crtc_state->mode_changed = true;
cfb23ed6 13324
61333b60
ML
13325 if (!crtc_state->enable) {
13326 if (needs_modeset(crtc_state))
13327 any_ms = true;
c347a676 13328 continue;
61333b60 13329 }
c347a676 13330
26495481 13331 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13332 continue;
13333
26495481
DV
13334 /* FIXME: For only active_changed we shouldn't need to do any
13335 * state recomputation at all. */
13336
1ed51de9
DV
13337 ret = drm_atomic_add_affected_connectors(state, crtc);
13338 if (ret)
13339 return ret;
b359283a 13340
cfb23ed6 13341 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13342 if (ret)
13343 return ret;
13344
73831236
JN
13345 if (i915.fastboot &&
13346 intel_pipe_config_compare(state->dev,
cfb23ed6 13347 to_intel_crtc_state(crtc->state),
1ed51de9 13348 pipe_config, true)) {
26495481 13349 crtc_state->mode_changed = false;
bfd16b2a 13350 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13351 }
13352
13353 if (needs_modeset(crtc_state)) {
13354 any_ms = true;
cfb23ed6
ML
13355
13356 ret = drm_atomic_add_affected_planes(state, crtc);
13357 if (ret)
13358 return ret;
13359 }
61333b60 13360
26495481
DV
13361 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13362 needs_modeset(crtc_state) ?
13363 "[modeset]" : "[fastset]");
c347a676
ACO
13364 }
13365
61333b60
ML
13366 if (any_ms) {
13367 ret = intel_modeset_checks(state);
13368
13369 if (ret)
13370 return ret;
27c329ed 13371 } else
aa363136 13372 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
c347a676 13373
aa363136
MR
13374 ret = drm_atomic_helper_check_planes(state->dev, state);
13375 if (ret)
13376 return ret;
13377
13378 calc_watermark_data(state);
13379
13380 return 0;
054518dd
ACO
13381}
13382
5008e874
ML
13383static int intel_atomic_prepare_commit(struct drm_device *dev,
13384 struct drm_atomic_state *state,
13385 bool async)
13386{
7580d774
ML
13387 struct drm_i915_private *dev_priv = dev->dev_private;
13388 struct drm_plane_state *plane_state;
5008e874 13389 struct drm_crtc_state *crtc_state;
7580d774 13390 struct drm_plane *plane;
5008e874
ML
13391 struct drm_crtc *crtc;
13392 int i, ret;
13393
13394 if (async) {
13395 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13396 return -EINVAL;
13397 }
13398
13399 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13400 ret = intel_crtc_wait_for_pending_flips(crtc);
13401 if (ret)
13402 return ret;
7580d774
ML
13403
13404 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13405 flush_workqueue(dev_priv->wq);
5008e874
ML
13406 }
13407
f935675f
ML
13408 ret = mutex_lock_interruptible(&dev->struct_mutex);
13409 if (ret)
13410 return ret;
13411
5008e874 13412 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13413 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13414 u32 reset_counter;
13415
13416 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13417 mutex_unlock(&dev->struct_mutex);
13418
13419 for_each_plane_in_state(state, plane, plane_state, i) {
13420 struct intel_plane_state *intel_plane_state =
13421 to_intel_plane_state(plane_state);
13422
13423 if (!intel_plane_state->wait_req)
13424 continue;
13425
13426 ret = __i915_wait_request(intel_plane_state->wait_req,
13427 reset_counter, true,
13428 NULL, NULL);
13429
13430 /* Swallow -EIO errors to allow updates during hw lockup. */
13431 if (ret == -EIO)
13432 ret = 0;
13433
13434 if (ret)
13435 break;
13436 }
13437
13438 if (!ret)
13439 return 0;
13440
13441 mutex_lock(&dev->struct_mutex);
13442 drm_atomic_helper_cleanup_planes(dev, state);
13443 }
5008e874 13444
f935675f 13445 mutex_unlock(&dev->struct_mutex);
5008e874 13446 return ret;
054518dd
ACO
13447}
13448
74c090b1
ML
13449/**
13450 * intel_atomic_commit - commit validated state object
13451 * @dev: DRM device
13452 * @state: the top-level driver state object
13453 * @async: asynchronous commit
13454 *
13455 * This function commits a top-level state object that has been validated
13456 * with drm_atomic_helper_check().
13457 *
13458 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13459 * we can only handle plane-related operations and do not yet support
13460 * asynchronous commit.
13461 *
13462 * RETURNS
13463 * Zero for success or -errno.
13464 */
13465static int intel_atomic_commit(struct drm_device *dev,
13466 struct drm_atomic_state *state,
13467 bool async)
a6778b3c 13468{
fbee40df 13469 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13470 struct drm_crtc_state *crtc_state;
7580d774 13471 struct drm_crtc *crtc;
c0c36b94 13472 int ret = 0;
0a9ab303 13473 int i;
61333b60 13474 bool any_ms = false;
a6778b3c 13475
5008e874 13476 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13477 if (ret) {
13478 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13479 return ret;
7580d774 13480 }
d4afb8cc 13481
1c5e19f8 13482 drm_atomic_helper_swap_state(dev, state);
aa363136 13483 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13484
0a9ab303 13485 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13487
61333b60
ML
13488 if (!needs_modeset(crtc->state))
13489 continue;
13490
13491 any_ms = true;
a539205a 13492 intel_pre_plane_update(intel_crtc);
460da916 13493
a539205a
ML
13494 if (crtc_state->active) {
13495 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13496 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13497 intel_crtc->active = false;
13498 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13499
13500 /*
13501 * Underruns don't always raise
13502 * interrupts, so check manually.
13503 */
13504 intel_check_cpu_fifo_underruns(dev_priv);
13505 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13506
13507 if (!crtc->state->active)
13508 intel_update_watermarks(crtc);
a539205a 13509 }
b8cecdf5 13510 }
7758a113 13511
ea9d758d
DV
13512 /* Only after disabling all output pipelines that will be changed can we
13513 * update the the output configuration. */
4740b0f2 13514 intel_modeset_update_crtc_state(state);
f6e5b160 13515
4740b0f2
ML
13516 if (any_ms) {
13517 intel_shared_dpll_commit(state);
13518
13519 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13520 modeset_update_crtc_power_domains(state);
4740b0f2 13521 }
47fab737 13522
a6778b3c 13523 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13524 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13526 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13527 bool update_pipe = !modeset &&
13528 to_intel_crtc_state(crtc->state)->update_pipe;
13529 unsigned long put_domains = 0;
f6ac4b2a 13530
9f836f90
PJ
13531 if (modeset)
13532 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13533
f6ac4b2a 13534 if (modeset && crtc->state->active) {
a539205a
ML
13535 update_scanline_offset(to_intel_crtc(crtc));
13536 dev_priv->display.crtc_enable(crtc);
13537 }
80715b2f 13538
bfd16b2a
ML
13539 if (update_pipe) {
13540 put_domains = modeset_get_crtc_power_domains(crtc);
13541
13542 /* make sure intel_modeset_check_state runs */
13543 any_ms = true;
13544 }
13545
f6ac4b2a
ML
13546 if (!modeset)
13547 intel_pre_plane_update(intel_crtc);
13548
6173ee28
ML
13549 if (crtc->state->active &&
13550 (crtc->state->planes_changed || update_pipe))
62852622 13551 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13552
13553 if (put_domains)
13554 modeset_put_power_domains(dev_priv, put_domains);
13555
f6ac4b2a 13556 intel_post_plane_update(intel_crtc);
9f836f90
PJ
13557
13558 if (modeset)
13559 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
80715b2f 13560 }
a6778b3c 13561
a6778b3c 13562 /* FIXME: add subpixel order */
83a57153 13563
74c090b1 13564 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f
ML
13565
13566 mutex_lock(&dev->struct_mutex);
d4afb8cc 13567 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13568 mutex_unlock(&dev->struct_mutex);
2bfb4627 13569
74c090b1 13570 if (any_ms)
ee165b1a
ML
13571 intel_modeset_check_state(dev, state);
13572
13573 drm_atomic_state_free(state);
f30da187 13574
74c090b1 13575 return 0;
7f27126e
JB
13576}
13577
c0c36b94
CW
13578void intel_crtc_restore_mode(struct drm_crtc *crtc)
13579{
83a57153
ACO
13580 struct drm_device *dev = crtc->dev;
13581 struct drm_atomic_state *state;
e694eb02 13582 struct drm_crtc_state *crtc_state;
2bfb4627 13583 int ret;
83a57153
ACO
13584
13585 state = drm_atomic_state_alloc(dev);
13586 if (!state) {
e694eb02 13587 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13588 crtc->base.id);
13589 return;
13590 }
13591
e694eb02 13592 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13593
e694eb02
ML
13594retry:
13595 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13596 ret = PTR_ERR_OR_ZERO(crtc_state);
13597 if (!ret) {
13598 if (!crtc_state->active)
13599 goto out;
83a57153 13600
e694eb02 13601 crtc_state->mode_changed = true;
74c090b1 13602 ret = drm_atomic_commit(state);
83a57153
ACO
13603 }
13604
e694eb02
ML
13605 if (ret == -EDEADLK) {
13606 drm_atomic_state_clear(state);
13607 drm_modeset_backoff(state->acquire_ctx);
13608 goto retry;
4ed9fb37 13609 }
4be07317 13610
2bfb4627 13611 if (ret)
e694eb02 13612out:
2bfb4627 13613 drm_atomic_state_free(state);
c0c36b94
CW
13614}
13615
25c5b266
DV
13616#undef for_each_intel_crtc_masked
13617
f6e5b160 13618static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13619 .gamma_set = intel_crtc_gamma_set,
74c090b1 13620 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13621 .destroy = intel_crtc_destroy,
13622 .page_flip = intel_crtc_page_flip,
1356837e
MR
13623 .atomic_duplicate_state = intel_crtc_duplicate_state,
13624 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13625};
13626
5358901f
DV
13627static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13628 struct intel_shared_dpll *pll,
13629 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13630{
5358901f 13631 uint32_t val;
ee7b9f93 13632
f458ebbc 13633 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13634 return false;
13635
5358901f 13636 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13637 hw_state->dpll = val;
13638 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13639 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13640
13641 return val & DPLL_VCO_ENABLE;
13642}
13643
15bdd4cf
DV
13644static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13645 struct intel_shared_dpll *pll)
13646{
3e369b76
ACO
13647 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13648 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13649}
13650
e7b903d2
DV
13651static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13652 struct intel_shared_dpll *pll)
13653{
e7b903d2 13654 /* PCH refclock must be enabled first */
89eff4be 13655 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13656
3e369b76 13657 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13658
13659 /* Wait for the clocks to stabilize. */
13660 POSTING_READ(PCH_DPLL(pll->id));
13661 udelay(150);
13662
13663 /* The pixel multiplier can only be updated once the
13664 * DPLL is enabled and the clocks are stable.
13665 *
13666 * So write it again.
13667 */
3e369b76 13668 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13669 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13670 udelay(200);
13671}
13672
13673static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13674 struct intel_shared_dpll *pll)
13675{
13676 struct drm_device *dev = dev_priv->dev;
13677 struct intel_crtc *crtc;
e7b903d2
DV
13678
13679 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13680 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13681 if (intel_crtc_to_shared_dpll(crtc) == pll)
13682 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13683 }
13684
15bdd4cf
DV
13685 I915_WRITE(PCH_DPLL(pll->id), 0);
13686 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13687 udelay(200);
13688}
13689
46edb027
DV
13690static char *ibx_pch_dpll_names[] = {
13691 "PCH DPLL A",
13692 "PCH DPLL B",
13693};
13694
7c74ade1 13695static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13696{
e7b903d2 13697 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13698 int i;
13699
7c74ade1 13700 dev_priv->num_shared_dpll = 2;
ee7b9f93 13701
e72f9fbf 13702 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13703 dev_priv->shared_dplls[i].id = i;
13704 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13705 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13706 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13707 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13708 dev_priv->shared_dplls[i].get_hw_state =
13709 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13710 }
13711}
13712
7c74ade1
DV
13713static void intel_shared_dpll_init(struct drm_device *dev)
13714{
e7b903d2 13715 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13716
9cd86933
DV
13717 if (HAS_DDI(dev))
13718 intel_ddi_pll_init(dev);
13719 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13720 ibx_pch_dpll_init(dev);
13721 else
13722 dev_priv->num_shared_dpll = 0;
13723
13724 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13725}
13726
6beb8c23
MR
13727/**
13728 * intel_prepare_plane_fb - Prepare fb for usage on plane
13729 * @plane: drm plane to prepare for
13730 * @fb: framebuffer to prepare for presentation
13731 *
13732 * Prepares a framebuffer for usage on a display plane. Generally this
13733 * involves pinning the underlying object and updating the frontbuffer tracking
13734 * bits. Some older platforms need special physical address handling for
13735 * cursor planes.
13736 *
f935675f
ML
13737 * Must be called with struct_mutex held.
13738 *
6beb8c23
MR
13739 * Returns 0 on success, negative error code on failure.
13740 */
13741int
13742intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13743 const struct drm_plane_state *new_state)
465c120c
MR
13744{
13745 struct drm_device *dev = plane->dev;
844f9111 13746 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13747 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13748 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13749 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13750 int ret = 0;
465c120c 13751
1ee49399 13752 if (!obj && !old_obj)
465c120c
MR
13753 return 0;
13754
5008e874
ML
13755 if (old_obj) {
13756 struct drm_crtc_state *crtc_state =
13757 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13758
13759 /* Big Hammer, we also need to ensure that any pending
13760 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13761 * current scanout is retired before unpinning the old
13762 * framebuffer. Note that we rely on userspace rendering
13763 * into the buffer attached to the pipe they are waiting
13764 * on. If not, userspace generates a GPU hang with IPEHR
13765 * point to the MI_WAIT_FOR_EVENT.
13766 *
13767 * This should only fail upon a hung GPU, in which case we
13768 * can safely continue.
13769 */
13770 if (needs_modeset(crtc_state))
13771 ret = i915_gem_object_wait_rendering(old_obj, true);
465c120c 13772
5008e874
ML
13773 /* Swallow -EIO errors to allow updates during hw lockup. */
13774 if (ret && ret != -EIO)
f935675f 13775 return ret;
5008e874
ML
13776 }
13777
3c28ff22
AG
13778 /* For framebuffer backed by dmabuf, wait for fence */
13779 if (obj && obj->base.dma_buf) {
de051336
ML
13780 long lret;
13781
13782 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13783 false, true,
13784 MAX_SCHEDULE_TIMEOUT);
13785 if (lret == -ERESTARTSYS)
13786 return lret;
3c28ff22 13787
de051336 13788 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13789 }
13790
1ee49399
ML
13791 if (!obj) {
13792 ret = 0;
13793 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13794 INTEL_INFO(dev)->cursor_needs_physical) {
13795 int align = IS_I830(dev) ? 16 * 1024 : 256;
13796 ret = i915_gem_object_attach_phys(obj, align);
13797 if (ret)
13798 DRM_DEBUG_KMS("failed to attach phys object\n");
13799 } else {
7580d774 13800 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13801 }
465c120c 13802
7580d774
ML
13803 if (ret == 0) {
13804 if (obj) {
13805 struct intel_plane_state *plane_state =
13806 to_intel_plane_state(new_state);
fdd508a6 13807
7580d774
ML
13808 i915_gem_request_assign(&plane_state->wait_req,
13809 obj->last_write_req);
13810 }
13811
a9ff8714 13812 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13813 }
465c120c 13814
6beb8c23
MR
13815 return ret;
13816}
13817
38f3ce3a
MR
13818/**
13819 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13820 * @plane: drm plane to clean up for
13821 * @fb: old framebuffer that was on plane
13822 *
13823 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13824 *
13825 * Must be called with struct_mutex held.
38f3ce3a
MR
13826 */
13827void
13828intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13829 const struct drm_plane_state *old_state)
38f3ce3a
MR
13830{
13831 struct drm_device *dev = plane->dev;
1ee49399 13832 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13833 struct intel_plane_state *old_intel_state;
1ee49399
ML
13834 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13835 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13836
7580d774
ML
13837 old_intel_state = to_intel_plane_state(old_state);
13838
1ee49399 13839 if (!obj && !old_obj)
38f3ce3a
MR
13840 return;
13841
1ee49399
ML
13842 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13843 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13844 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13845
13846 /* prepare_fb aborted? */
13847 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13848 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13849 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13850
13851 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13852
465c120c
MR
13853}
13854
6156a456
CK
13855int
13856skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13857{
13858 int max_scale;
13859 struct drm_device *dev;
13860 struct drm_i915_private *dev_priv;
13861 int crtc_clock, cdclk;
13862
13863 if (!intel_crtc || !crtc_state)
13864 return DRM_PLANE_HELPER_NO_SCALING;
13865
13866 dev = intel_crtc->base.dev;
13867 dev_priv = dev->dev_private;
13868 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13869 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13870
54bf1ce6 13871 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13872 return DRM_PLANE_HELPER_NO_SCALING;
13873
13874 /*
13875 * skl max scale is lower of:
13876 * close to 3 but not 3, -1 is for that purpose
13877 * or
13878 * cdclk/crtc_clock
13879 */
13880 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13881
13882 return max_scale;
13883}
13884
465c120c 13885static int
3c692a41 13886intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13887 struct intel_crtc_state *crtc_state,
3c692a41
GP
13888 struct intel_plane_state *state)
13889{
2b875c22
MR
13890 struct drm_crtc *crtc = state->base.crtc;
13891 struct drm_framebuffer *fb = state->base.fb;
6156a456 13892 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13893 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13894 bool can_position = false;
465c120c 13895
6f94b6dd
VS
13896 if (INTEL_INFO(plane->dev)->gen >= 9) {
13897 /* use scaler when colorkey is not required */
13898 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13899 min_scale = 1;
13900 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13901 }
d8106366 13902 can_position = true;
6156a456 13903 }
d8106366 13904
061e4b8d
ML
13905 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13906 &state->dst, &state->clip,
da20eabd
ML
13907 min_scale, max_scale,
13908 can_position, true,
13909 &state->visible);
14af293f
GP
13910}
13911
13912static void
13913intel_commit_primary_plane(struct drm_plane *plane,
13914 struct intel_plane_state *state)
13915{
2b875c22
MR
13916 struct drm_crtc *crtc = state->base.crtc;
13917 struct drm_framebuffer *fb = state->base.fb;
13918 struct drm_device *dev = plane->dev;
14af293f 13919 struct drm_i915_private *dev_priv = dev->dev_private;
14af293f 13920
ea2c67bb 13921 crtc = crtc ? crtc : plane->crtc;
465c120c 13922
d4b08630
ML
13923 dev_priv->display.update_primary_plane(crtc, fb,
13924 state->src.x1 >> 16,
13925 state->src.y1 >> 16);
465c120c
MR
13926}
13927
a8ad0d8e
ML
13928static void
13929intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13930 struct drm_crtc *crtc)
a8ad0d8e
ML
13931{
13932 struct drm_device *dev = plane->dev;
13933 struct drm_i915_private *dev_priv = dev->dev_private;
13934
a8ad0d8e
ML
13935 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13936}
13937
613d2b27
ML
13938static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13939 struct drm_crtc_state *old_crtc_state)
3c692a41 13940{
32b7eeec 13941 struct drm_device *dev = crtc->dev;
3c692a41 13942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13943 struct intel_crtc_state *old_intel_state =
13944 to_intel_crtc_state(old_crtc_state);
13945 bool modeset = needs_modeset(crtc->state);
3c692a41 13946
c34c9ee4 13947 /* Perform vblank evasion around commit operation */
62852622 13948 intel_pipe_update_start(intel_crtc);
0583236e 13949
bfd16b2a
ML
13950 if (modeset)
13951 return;
0583236e 13952
bfd16b2a
ML
13953 if (to_intel_crtc_state(crtc->state)->update_pipe)
13954 intel_update_pipe_config(intel_crtc, old_intel_state);
13955 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13956 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13957}
13958
613d2b27
ML
13959static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13960 struct drm_crtc_state *old_crtc_state)
32b7eeec 13961{
32b7eeec 13962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13963
62852622 13964 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13965}
13966
cf4c7c12 13967/**
4a3b8769
MR
13968 * intel_plane_destroy - destroy a plane
13969 * @plane: plane to destroy
cf4c7c12 13970 *
4a3b8769
MR
13971 * Common destruction function for all types of planes (primary, cursor,
13972 * sprite).
cf4c7c12 13973 */
4a3b8769 13974void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13975{
13976 struct intel_plane *intel_plane = to_intel_plane(plane);
13977 drm_plane_cleanup(plane);
13978 kfree(intel_plane);
13979}
13980
65a3fea0 13981const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13982 .update_plane = drm_atomic_helper_update_plane,
13983 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13984 .destroy = intel_plane_destroy,
c196e1d6 13985 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13986 .atomic_get_property = intel_plane_atomic_get_property,
13987 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13988 .atomic_duplicate_state = intel_plane_duplicate_state,
13989 .atomic_destroy_state = intel_plane_destroy_state,
13990
465c120c
MR
13991};
13992
13993static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13994 int pipe)
13995{
13996 struct intel_plane *primary;
8e7d688b 13997 struct intel_plane_state *state;
465c120c 13998 const uint32_t *intel_primary_formats;
45e3743a 13999 unsigned int num_formats;
465c120c
MR
14000
14001 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14002 if (primary == NULL)
14003 return NULL;
14004
8e7d688b
MR
14005 state = intel_create_plane_state(&primary->base);
14006 if (!state) {
ea2c67bb
MR
14007 kfree(primary);
14008 return NULL;
14009 }
8e7d688b 14010 primary->base.state = &state->base;
ea2c67bb 14011
465c120c
MR
14012 primary->can_scale = false;
14013 primary->max_downscale = 1;
6156a456
CK
14014 if (INTEL_INFO(dev)->gen >= 9) {
14015 primary->can_scale = true;
af99ceda 14016 state->scaler_id = -1;
6156a456 14017 }
465c120c
MR
14018 primary->pipe = pipe;
14019 primary->plane = pipe;
a9ff8714 14020 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
14021 primary->check_plane = intel_check_primary_plane;
14022 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 14023 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
14024 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14025 primary->plane = !pipe;
14026
6c0fd451
DL
14027 if (INTEL_INFO(dev)->gen >= 9) {
14028 intel_primary_formats = skl_primary_formats;
14029 num_formats = ARRAY_SIZE(skl_primary_formats);
14030 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14031 intel_primary_formats = i965_primary_formats;
14032 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
14033 } else {
14034 intel_primary_formats = i8xx_primary_formats;
14035 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
14036 }
14037
14038 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14039 &intel_plane_funcs,
465c120c 14040 intel_primary_formats, num_formats,
b0b3b795 14041 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14042
3b7a5119
SJ
14043 if (INTEL_INFO(dev)->gen >= 4)
14044 intel_create_rotation_property(dev, primary);
48404c1e 14045
ea2c67bb
MR
14046 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14047
465c120c
MR
14048 return &primary->base;
14049}
14050
3b7a5119
SJ
14051void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14052{
14053 if (!dev->mode_config.rotation_property) {
14054 unsigned long flags = BIT(DRM_ROTATE_0) |
14055 BIT(DRM_ROTATE_180);
14056
14057 if (INTEL_INFO(dev)->gen >= 9)
14058 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14059
14060 dev->mode_config.rotation_property =
14061 drm_mode_create_rotation_property(dev, flags);
14062 }
14063 if (dev->mode_config.rotation_property)
14064 drm_object_attach_property(&plane->base.base,
14065 dev->mode_config.rotation_property,
14066 plane->base.state->rotation);
14067}
14068
3d7d6510 14069static int
852e787c 14070intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14071 struct intel_crtc_state *crtc_state,
852e787c 14072 struct intel_plane_state *state)
3d7d6510 14073{
061e4b8d 14074 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14075 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14076 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ef8dd37a 14077 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14078 unsigned stride;
14079 int ret;
3d7d6510 14080
061e4b8d
ML
14081 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14082 &state->dst, &state->clip,
3d7d6510
MR
14083 DRM_PLANE_HELPER_NO_SCALING,
14084 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14085 true, true, &state->visible);
757f9a3e
GP
14086 if (ret)
14087 return ret;
14088
757f9a3e
GP
14089 /* if we want to turn off the cursor ignore width and height */
14090 if (!obj)
da20eabd 14091 return 0;
757f9a3e 14092
757f9a3e 14093 /* Check for which cursor types we support */
061e4b8d 14094 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14095 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14096 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14097 return -EINVAL;
14098 }
14099
ea2c67bb
MR
14100 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14101 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14102 DRM_DEBUG_KMS("buffer is too small\n");
14103 return -ENOMEM;
14104 }
14105
3a656b54 14106 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14107 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14108 return -EINVAL;
32b7eeec
MR
14109 }
14110
ef8dd37a
VS
14111 /*
14112 * There's something wrong with the cursor on CHV pipe C.
14113 * If it straddles the left edge of the screen then
14114 * moving it away from the edge or disabling it often
14115 * results in a pipe underrun, and often that can lead to
14116 * dead pipe (constant underrun reported, and it scans
14117 * out just a solid color). To recover from that, the
14118 * display power well must be turned off and on again.
14119 * Refuse the put the cursor into that compromised position.
14120 */
14121 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14122 state->visible && state->base.crtc_x < 0) {
14123 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14124 return -EINVAL;
14125 }
14126
da20eabd 14127 return 0;
852e787c 14128}
3d7d6510 14129
a8ad0d8e
ML
14130static void
14131intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14132 struct drm_crtc *crtc)
a8ad0d8e 14133{
a8ad0d8e
ML
14134 intel_crtc_update_cursor(crtc, false);
14135}
14136
f4a2cf29 14137static void
852e787c
GP
14138intel_commit_cursor_plane(struct drm_plane *plane,
14139 struct intel_plane_state *state)
14140{
2b875c22 14141 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
14142 struct drm_device *dev = plane->dev;
14143 struct intel_crtc *intel_crtc;
2b875c22 14144 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14145 uint32_t addr;
852e787c 14146
ea2c67bb
MR
14147 crtc = crtc ? crtc : plane->crtc;
14148 intel_crtc = to_intel_crtc(crtc);
14149
f4a2cf29 14150 if (!obj)
a912f12f 14151 addr = 0;
f4a2cf29 14152 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14153 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14154 else
a912f12f 14155 addr = obj->phys_handle->busaddr;
852e787c 14156
a912f12f 14157 intel_crtc->cursor_addr = addr;
852e787c 14158
a539205a 14159 if (crtc->state->active)
a912f12f 14160 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
14161}
14162
3d7d6510
MR
14163static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14164 int pipe)
14165{
14166 struct intel_plane *cursor;
8e7d688b 14167 struct intel_plane_state *state;
3d7d6510
MR
14168
14169 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14170 if (cursor == NULL)
14171 return NULL;
14172
8e7d688b
MR
14173 state = intel_create_plane_state(&cursor->base);
14174 if (!state) {
ea2c67bb
MR
14175 kfree(cursor);
14176 return NULL;
14177 }
8e7d688b 14178 cursor->base.state = &state->base;
ea2c67bb 14179
3d7d6510
MR
14180 cursor->can_scale = false;
14181 cursor->max_downscale = 1;
14182 cursor->pipe = pipe;
14183 cursor->plane = pipe;
a9ff8714 14184 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
14185 cursor->check_plane = intel_check_cursor_plane;
14186 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 14187 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14188
14189 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14190 &intel_plane_funcs,
3d7d6510
MR
14191 intel_cursor_formats,
14192 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14193 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14194
14195 if (INTEL_INFO(dev)->gen >= 4) {
14196 if (!dev->mode_config.rotation_property)
14197 dev->mode_config.rotation_property =
14198 drm_mode_create_rotation_property(dev,
14199 BIT(DRM_ROTATE_0) |
14200 BIT(DRM_ROTATE_180));
14201 if (dev->mode_config.rotation_property)
14202 drm_object_attach_property(&cursor->base.base,
14203 dev->mode_config.rotation_property,
8e7d688b 14204 state->base.rotation);
4398ad45
VS
14205 }
14206
af99ceda
CK
14207 if (INTEL_INFO(dev)->gen >=9)
14208 state->scaler_id = -1;
14209
ea2c67bb
MR
14210 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14211
3d7d6510
MR
14212 return &cursor->base;
14213}
14214
549e2bfb
CK
14215static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14216 struct intel_crtc_state *crtc_state)
14217{
14218 int i;
14219 struct intel_scaler *intel_scaler;
14220 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14221
14222 for (i = 0; i < intel_crtc->num_scalers; i++) {
14223 intel_scaler = &scaler_state->scalers[i];
14224 intel_scaler->in_use = 0;
549e2bfb
CK
14225 intel_scaler->mode = PS_SCALER_MODE_DYN;
14226 }
14227
14228 scaler_state->scaler_id = -1;
14229}
14230
b358d0a6 14231static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14232{
fbee40df 14233 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14234 struct intel_crtc *intel_crtc;
f5de6e07 14235 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14236 struct drm_plane *primary = NULL;
14237 struct drm_plane *cursor = NULL;
465c120c 14238 int i, ret;
79e53945 14239
955382f3 14240 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14241 if (intel_crtc == NULL)
14242 return;
14243
f5de6e07
ACO
14244 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14245 if (!crtc_state)
14246 goto fail;
550acefd
ACO
14247 intel_crtc->config = crtc_state;
14248 intel_crtc->base.state = &crtc_state->base;
07878248 14249 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14250
549e2bfb
CK
14251 /* initialize shared scalers */
14252 if (INTEL_INFO(dev)->gen >= 9) {
14253 if (pipe == PIPE_C)
14254 intel_crtc->num_scalers = 1;
14255 else
14256 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14257
14258 skl_init_scalers(dev, intel_crtc, crtc_state);
14259 }
14260
465c120c 14261 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14262 if (!primary)
14263 goto fail;
14264
14265 cursor = intel_cursor_plane_create(dev, pipe);
14266 if (!cursor)
14267 goto fail;
14268
465c120c 14269 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14270 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14271 if (ret)
14272 goto fail;
79e53945
JB
14273
14274 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14275 for (i = 0; i < 256; i++) {
14276 intel_crtc->lut_r[i] = i;
14277 intel_crtc->lut_g[i] = i;
14278 intel_crtc->lut_b[i] = i;
14279 }
14280
1f1c2e24
VS
14281 /*
14282 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14283 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14284 */
80824003
JB
14285 intel_crtc->pipe = pipe;
14286 intel_crtc->plane = pipe;
3a77c4c4 14287 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14288 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14289 intel_crtc->plane = !pipe;
80824003
JB
14290 }
14291
4b0e333e
CW
14292 intel_crtc->cursor_base = ~0;
14293 intel_crtc->cursor_cntl = ~0;
dc41c154 14294 intel_crtc->cursor_size = ~0;
8d7849db 14295
852eb00d
VS
14296 intel_crtc->wm.cxsr_allowed = true;
14297
22fd0fab
JB
14298 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14299 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14300 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14301 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14302
79e53945 14303 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14304
14305 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14306 return;
14307
14308fail:
14309 if (primary)
14310 drm_plane_cleanup(primary);
14311 if (cursor)
14312 drm_plane_cleanup(cursor);
f5de6e07 14313 kfree(crtc_state);
3d7d6510 14314 kfree(intel_crtc);
79e53945
JB
14315}
14316
752aa88a
JB
14317enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14318{
14319 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14320 struct drm_device *dev = connector->base.dev;
752aa88a 14321
51fd371b 14322 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14323
d3babd3f 14324 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14325 return INVALID_PIPE;
14326
14327 return to_intel_crtc(encoder->crtc)->pipe;
14328}
14329
08d7b3d1 14330int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14331 struct drm_file *file)
08d7b3d1 14332{
08d7b3d1 14333 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14334 struct drm_crtc *drmmode_crtc;
c05422d5 14335 struct intel_crtc *crtc;
08d7b3d1 14336
7707e653 14337 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14338
7707e653 14339 if (!drmmode_crtc) {
08d7b3d1 14340 DRM_ERROR("no such CRTC id\n");
3f2c2057 14341 return -ENOENT;
08d7b3d1
CW
14342 }
14343
7707e653 14344 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14345 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14346
c05422d5 14347 return 0;
08d7b3d1
CW
14348}
14349
66a9278e 14350static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14351{
66a9278e
DV
14352 struct drm_device *dev = encoder->base.dev;
14353 struct intel_encoder *source_encoder;
79e53945 14354 int index_mask = 0;
79e53945
JB
14355 int entry = 0;
14356
b2784e15 14357 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14358 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14359 index_mask |= (1 << entry);
14360
79e53945
JB
14361 entry++;
14362 }
4ef69c7a 14363
79e53945
JB
14364 return index_mask;
14365}
14366
4d302442
CW
14367static bool has_edp_a(struct drm_device *dev)
14368{
14369 struct drm_i915_private *dev_priv = dev->dev_private;
14370
14371 if (!IS_MOBILE(dev))
14372 return false;
14373
14374 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14375 return false;
14376
e3589908 14377 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14378 return false;
14379
14380 return true;
14381}
14382
84b4e042
JB
14383static bool intel_crt_present(struct drm_device *dev)
14384{
14385 struct drm_i915_private *dev_priv = dev->dev_private;
14386
884497ed
DL
14387 if (INTEL_INFO(dev)->gen >= 9)
14388 return false;
14389
cf404ce4 14390 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14391 return false;
14392
14393 if (IS_CHERRYVIEW(dev))
14394 return false;
14395
65e472e4
VS
14396 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14397 return false;
14398
70ac54d0
VS
14399 /* DDI E can't be used if DDI A requires 4 lanes */
14400 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14401 return false;
14402
e4abb733 14403 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14404 return false;
14405
14406 return true;
14407}
14408
79e53945
JB
14409static void intel_setup_outputs(struct drm_device *dev)
14410{
725e30ad 14411 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14412 struct intel_encoder *encoder;
cb0953d7 14413 bool dpd_is_edp = false;
79e53945 14414
c9093354 14415 intel_lvds_init(dev);
79e53945 14416
84b4e042 14417 if (intel_crt_present(dev))
79935fca 14418 intel_crt_init(dev);
cb0953d7 14419
c776eb2e
VK
14420 if (IS_BROXTON(dev)) {
14421 /*
14422 * FIXME: Broxton doesn't support port detection via the
14423 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14424 * detect the ports.
14425 */
14426 intel_ddi_init(dev, PORT_A);
14427 intel_ddi_init(dev, PORT_B);
14428 intel_ddi_init(dev, PORT_C);
14429 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14430 int found;
14431
de31facd
JB
14432 /*
14433 * Haswell uses DDI functions to detect digital outputs.
14434 * On SKL pre-D0 the strap isn't connected, so we assume
14435 * it's there.
14436 */
77179400 14437 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14438 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14439 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14440 intel_ddi_init(dev, PORT_A);
14441
14442 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14443 * register */
14444 found = I915_READ(SFUSE_STRAP);
14445
14446 if (found & SFUSE_STRAP_DDIB_DETECTED)
14447 intel_ddi_init(dev, PORT_B);
14448 if (found & SFUSE_STRAP_DDIC_DETECTED)
14449 intel_ddi_init(dev, PORT_C);
14450 if (found & SFUSE_STRAP_DDID_DETECTED)
14451 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14452 /*
14453 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14454 */
ef11bdb3 14455 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14456 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14457 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14458 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14459 intel_ddi_init(dev, PORT_E);
14460
0e72a5b5 14461 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14462 int found;
5d8a7752 14463 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14464
14465 if (has_edp_a(dev))
14466 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14467
dc0fa718 14468 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14469 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14470 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14471 if (!found)
e2debe91 14472 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14473 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14474 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14475 }
14476
dc0fa718 14477 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14478 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14479
dc0fa718 14480 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14481 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14482
5eb08b69 14483 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14484 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14485
270b3042 14486 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14487 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14488 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14489 /*
14490 * The DP_DETECTED bit is the latched state of the DDC
14491 * SDA pin at boot. However since eDP doesn't require DDC
14492 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14493 * eDP ports may have been muxed to an alternate function.
14494 * Thus we can't rely on the DP_DETECTED bit alone to detect
14495 * eDP ports. Consult the VBT as well as DP_DETECTED to
14496 * detect eDP ports.
14497 */
e66eb81d 14498 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14499 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14500 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14501 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14502 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14503 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14504
e66eb81d 14505 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14506 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14507 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14508 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14509 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14510 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14511
9418c1f1 14512 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14513 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14514 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14515 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14516 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14517 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14518 }
14519
3cfca973 14520 intel_dsi_init(dev);
09da55dc 14521 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14522 bool found = false;
7d57382e 14523
e2debe91 14524 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14525 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14526 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14527 if (!found && IS_G4X(dev)) {
b01f2c3a 14528 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14529 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14530 }
27185ae1 14531
3fec3d2f 14532 if (!found && IS_G4X(dev))
ab9d7c30 14533 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14534 }
13520b05
KH
14535
14536 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14537
e2debe91 14538 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14539 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14540 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14541 }
27185ae1 14542
e2debe91 14543 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14544
3fec3d2f 14545 if (IS_G4X(dev)) {
b01f2c3a 14546 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14547 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14548 }
3fec3d2f 14549 if (IS_G4X(dev))
ab9d7c30 14550 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14551 }
27185ae1 14552
3fec3d2f 14553 if (IS_G4X(dev) &&
e7281eab 14554 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14555 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14556 } else if (IS_GEN2(dev))
79e53945
JB
14557 intel_dvo_init(dev);
14558
103a196f 14559 if (SUPPORTS_TV(dev))
79e53945
JB
14560 intel_tv_init(dev);
14561
0bc12bcb 14562 intel_psr_init(dev);
7c8f8a70 14563
b2784e15 14564 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14565 encoder->base.possible_crtcs = encoder->crtc_mask;
14566 encoder->base.possible_clones =
66a9278e 14567 intel_encoder_clones(encoder);
79e53945 14568 }
47356eb6 14569
dde86e2d 14570 intel_init_pch_refclk(dev);
270b3042
DV
14571
14572 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14573}
14574
14575static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14576{
60a5ca01 14577 struct drm_device *dev = fb->dev;
79e53945 14578 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14579
ef2d633e 14580 drm_framebuffer_cleanup(fb);
60a5ca01 14581 mutex_lock(&dev->struct_mutex);
ef2d633e 14582 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14583 drm_gem_object_unreference(&intel_fb->obj->base);
14584 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14585 kfree(intel_fb);
14586}
14587
14588static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14589 struct drm_file *file,
79e53945
JB
14590 unsigned int *handle)
14591{
14592 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14593 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14594
cc917ab4
CW
14595 if (obj->userptr.mm) {
14596 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14597 return -EINVAL;
14598 }
14599
05394f39 14600 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14601}
14602
86c98588
RV
14603static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14604 struct drm_file *file,
14605 unsigned flags, unsigned color,
14606 struct drm_clip_rect *clips,
14607 unsigned num_clips)
14608{
14609 struct drm_device *dev = fb->dev;
14610 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14611 struct drm_i915_gem_object *obj = intel_fb->obj;
14612
14613 mutex_lock(&dev->struct_mutex);
74b4ea1e 14614 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14615 mutex_unlock(&dev->struct_mutex);
14616
14617 return 0;
14618}
14619
79e53945
JB
14620static const struct drm_framebuffer_funcs intel_fb_funcs = {
14621 .destroy = intel_user_framebuffer_destroy,
14622 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14623 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14624};
14625
b321803d
DL
14626static
14627u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14628 uint32_t pixel_format)
14629{
14630 u32 gen = INTEL_INFO(dev)->gen;
14631
14632 if (gen >= 9) {
14633 /* "The stride in bytes must not exceed the of the size of 8K
14634 * pixels and 32K bytes."
14635 */
14636 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
666a4537 14637 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14638 return 32*1024;
14639 } else if (gen >= 4) {
14640 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14641 return 16*1024;
14642 else
14643 return 32*1024;
14644 } else if (gen >= 3) {
14645 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14646 return 8*1024;
14647 else
14648 return 16*1024;
14649 } else {
14650 /* XXX DSPC is limited to 4k tiled */
14651 return 8*1024;
14652 }
14653}
14654
b5ea642a
DV
14655static int intel_framebuffer_init(struct drm_device *dev,
14656 struct intel_framebuffer *intel_fb,
14657 struct drm_mode_fb_cmd2 *mode_cmd,
14658 struct drm_i915_gem_object *obj)
79e53945 14659{
6761dd31 14660 unsigned int aligned_height;
79e53945 14661 int ret;
b321803d 14662 u32 pitch_limit, stride_alignment;
79e53945 14663
dd4916c5
DV
14664 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14665
2a80eada
DV
14666 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14667 /* Enforce that fb modifier and tiling mode match, but only for
14668 * X-tiled. This is needed for FBC. */
14669 if (!!(obj->tiling_mode == I915_TILING_X) !=
14670 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14671 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14672 return -EINVAL;
14673 }
14674 } else {
14675 if (obj->tiling_mode == I915_TILING_X)
14676 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14677 else if (obj->tiling_mode == I915_TILING_Y) {
14678 DRM_DEBUG("No Y tiling for legacy addfb\n");
14679 return -EINVAL;
14680 }
14681 }
14682
9a8f0a12
TU
14683 /* Passed in modifier sanity checking. */
14684 switch (mode_cmd->modifier[0]) {
14685 case I915_FORMAT_MOD_Y_TILED:
14686 case I915_FORMAT_MOD_Yf_TILED:
14687 if (INTEL_INFO(dev)->gen < 9) {
14688 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14689 mode_cmd->modifier[0]);
14690 return -EINVAL;
14691 }
14692 case DRM_FORMAT_MOD_NONE:
14693 case I915_FORMAT_MOD_X_TILED:
14694 break;
14695 default:
c0f40428
JB
14696 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14697 mode_cmd->modifier[0]);
57cd6508 14698 return -EINVAL;
c16ed4be 14699 }
57cd6508 14700
b321803d
DL
14701 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14702 mode_cmd->pixel_format);
14703 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14704 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14705 mode_cmd->pitches[0], stride_alignment);
57cd6508 14706 return -EINVAL;
c16ed4be 14707 }
57cd6508 14708
b321803d
DL
14709 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14710 mode_cmd->pixel_format);
a35cdaa0 14711 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14712 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14713 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14714 "tiled" : "linear",
a35cdaa0 14715 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14716 return -EINVAL;
c16ed4be 14717 }
5d7bd705 14718
2a80eada 14719 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14720 mode_cmd->pitches[0] != obj->stride) {
14721 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14722 mode_cmd->pitches[0], obj->stride);
5d7bd705 14723 return -EINVAL;
c16ed4be 14724 }
5d7bd705 14725
57779d06 14726 /* Reject formats not supported by any plane early. */
308e5bcb 14727 switch (mode_cmd->pixel_format) {
57779d06 14728 case DRM_FORMAT_C8:
04b3924d
VS
14729 case DRM_FORMAT_RGB565:
14730 case DRM_FORMAT_XRGB8888:
14731 case DRM_FORMAT_ARGB8888:
57779d06
VS
14732 break;
14733 case DRM_FORMAT_XRGB1555:
c16ed4be 14734 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14735 DRM_DEBUG("unsupported pixel format: %s\n",
14736 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14737 return -EINVAL;
c16ed4be 14738 }
57779d06 14739 break;
57779d06 14740 case DRM_FORMAT_ABGR8888:
666a4537
WB
14741 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14742 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14743 DRM_DEBUG("unsupported pixel format: %s\n",
14744 drm_get_format_name(mode_cmd->pixel_format));
14745 return -EINVAL;
14746 }
14747 break;
14748 case DRM_FORMAT_XBGR8888:
04b3924d 14749 case DRM_FORMAT_XRGB2101010:
57779d06 14750 case DRM_FORMAT_XBGR2101010:
c16ed4be 14751 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14752 DRM_DEBUG("unsupported pixel format: %s\n",
14753 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14754 return -EINVAL;
c16ed4be 14755 }
b5626747 14756 break;
7531208b 14757 case DRM_FORMAT_ABGR2101010:
666a4537 14758 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14759 DRM_DEBUG("unsupported pixel format: %s\n",
14760 drm_get_format_name(mode_cmd->pixel_format));
14761 return -EINVAL;
14762 }
14763 break;
04b3924d
VS
14764 case DRM_FORMAT_YUYV:
14765 case DRM_FORMAT_UYVY:
14766 case DRM_FORMAT_YVYU:
14767 case DRM_FORMAT_VYUY:
c16ed4be 14768 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14769 DRM_DEBUG("unsupported pixel format: %s\n",
14770 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14771 return -EINVAL;
c16ed4be 14772 }
57cd6508
CW
14773 break;
14774 default:
4ee62c76
VS
14775 DRM_DEBUG("unsupported pixel format: %s\n",
14776 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14777 return -EINVAL;
14778 }
14779
90f9a336
VS
14780 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14781 if (mode_cmd->offsets[0] != 0)
14782 return -EINVAL;
14783
ec2c981e 14784 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14785 mode_cmd->pixel_format,
14786 mode_cmd->modifier[0]);
53155c0a
DV
14787 /* FIXME drm helper for size checks (especially planar formats)? */
14788 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14789 return -EINVAL;
14790
c7d73f6a
DV
14791 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14792 intel_fb->obj = obj;
80075d49 14793 intel_fb->obj->framebuffer_references++;
c7d73f6a 14794
79e53945
JB
14795 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14796 if (ret) {
14797 DRM_ERROR("framebuffer init failed %d\n", ret);
14798 return ret;
14799 }
14800
79e53945
JB
14801 return 0;
14802}
14803
79e53945
JB
14804static struct drm_framebuffer *
14805intel_user_framebuffer_create(struct drm_device *dev,
14806 struct drm_file *filp,
1eb83451 14807 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14808{
dcb1394e 14809 struct drm_framebuffer *fb;
05394f39 14810 struct drm_i915_gem_object *obj;
76dc3769 14811 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14812
308e5bcb 14813 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14814 mode_cmd.handles[0]));
c8725226 14815 if (&obj->base == NULL)
cce13ff7 14816 return ERR_PTR(-ENOENT);
79e53945 14817
92907cbb 14818 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14819 if (IS_ERR(fb))
14820 drm_gem_object_unreference_unlocked(&obj->base);
14821
14822 return fb;
79e53945
JB
14823}
14824
0695726e 14825#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14826static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14827{
14828}
14829#endif
14830
79e53945 14831static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14832 .fb_create = intel_user_framebuffer_create,
0632fef6 14833 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14834 .atomic_check = intel_atomic_check,
14835 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14836 .atomic_state_alloc = intel_atomic_state_alloc,
14837 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14838};
14839
e70236a8
JB
14840/* Set up chip specific display functions */
14841static void intel_init_display(struct drm_device *dev)
14842{
14843 struct drm_i915_private *dev_priv = dev->dev_private;
14844
ee9300bb
DV
14845 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14846 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14847 else if (IS_CHERRYVIEW(dev))
14848 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14849 else if (IS_VALLEYVIEW(dev))
14850 dev_priv->display.find_dpll = vlv_find_best_dpll;
14851 else if (IS_PINEVIEW(dev))
14852 dev_priv->display.find_dpll = pnv_find_best_dpll;
14853 else
14854 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14855
bc8d7dff
DL
14856 if (INTEL_INFO(dev)->gen >= 9) {
14857 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14858 dev_priv->display.get_initial_plane_config =
14859 skylake_get_initial_plane_config;
bc8d7dff
DL
14860 dev_priv->display.crtc_compute_clock =
14861 haswell_crtc_compute_clock;
14862 dev_priv->display.crtc_enable = haswell_crtc_enable;
14863 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14864 dev_priv->display.update_primary_plane =
14865 skylake_update_primary_plane;
14866 } else if (HAS_DDI(dev)) {
0e8ffe1b 14867 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14868 dev_priv->display.get_initial_plane_config =
14869 ironlake_get_initial_plane_config;
797d0259
ACO
14870 dev_priv->display.crtc_compute_clock =
14871 haswell_crtc_compute_clock;
4f771f10
PZ
14872 dev_priv->display.crtc_enable = haswell_crtc_enable;
14873 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14874 dev_priv->display.update_primary_plane =
14875 ironlake_update_primary_plane;
09b4ddf9 14876 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14877 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14878 dev_priv->display.get_initial_plane_config =
14879 ironlake_get_initial_plane_config;
3fb37703
ACO
14880 dev_priv->display.crtc_compute_clock =
14881 ironlake_crtc_compute_clock;
76e5a89c
DV
14882 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14883 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14884 dev_priv->display.update_primary_plane =
14885 ironlake_update_primary_plane;
666a4537 14886 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 14887 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14888 dev_priv->display.get_initial_plane_config =
14889 i9xx_get_initial_plane_config;
d6dfee7a 14890 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14891 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14892 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14893 dev_priv->display.update_primary_plane =
14894 i9xx_update_primary_plane;
f564048e 14895 } else {
0e8ffe1b 14896 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14897 dev_priv->display.get_initial_plane_config =
14898 i9xx_get_initial_plane_config;
d6dfee7a 14899 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14900 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14901 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14902 dev_priv->display.update_primary_plane =
14903 i9xx_update_primary_plane;
f564048e 14904 }
e70236a8 14905
e70236a8 14906 /* Returns the core display clock speed */
ef11bdb3 14907 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
14908 dev_priv->display.get_display_clock_speed =
14909 skylake_get_display_clock_speed;
acd3f3d3
BP
14910 else if (IS_BROXTON(dev))
14911 dev_priv->display.get_display_clock_speed =
14912 broxton_get_display_clock_speed;
1652d19e
VS
14913 else if (IS_BROADWELL(dev))
14914 dev_priv->display.get_display_clock_speed =
14915 broadwell_get_display_clock_speed;
14916 else if (IS_HASWELL(dev))
14917 dev_priv->display.get_display_clock_speed =
14918 haswell_get_display_clock_speed;
666a4537 14919 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
14920 dev_priv->display.get_display_clock_speed =
14921 valleyview_get_display_clock_speed;
b37a6434
VS
14922 else if (IS_GEN5(dev))
14923 dev_priv->display.get_display_clock_speed =
14924 ilk_get_display_clock_speed;
a7c66cd8 14925 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14926 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14927 dev_priv->display.get_display_clock_speed =
14928 i945_get_display_clock_speed;
34edce2f
VS
14929 else if (IS_GM45(dev))
14930 dev_priv->display.get_display_clock_speed =
14931 gm45_get_display_clock_speed;
14932 else if (IS_CRESTLINE(dev))
14933 dev_priv->display.get_display_clock_speed =
14934 i965gm_get_display_clock_speed;
14935 else if (IS_PINEVIEW(dev))
14936 dev_priv->display.get_display_clock_speed =
14937 pnv_get_display_clock_speed;
14938 else if (IS_G33(dev) || IS_G4X(dev))
14939 dev_priv->display.get_display_clock_speed =
14940 g33_get_display_clock_speed;
e70236a8
JB
14941 else if (IS_I915G(dev))
14942 dev_priv->display.get_display_clock_speed =
14943 i915_get_display_clock_speed;
257a7ffc 14944 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14945 dev_priv->display.get_display_clock_speed =
14946 i9xx_misc_get_display_clock_speed;
14947 else if (IS_I915GM(dev))
14948 dev_priv->display.get_display_clock_speed =
14949 i915gm_get_display_clock_speed;
14950 else if (IS_I865G(dev))
14951 dev_priv->display.get_display_clock_speed =
14952 i865_get_display_clock_speed;
f0f8a9ce 14953 else if (IS_I85X(dev))
e70236a8 14954 dev_priv->display.get_display_clock_speed =
1b1d2716 14955 i85x_get_display_clock_speed;
623e01e5
VS
14956 else { /* 830 */
14957 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14958 dev_priv->display.get_display_clock_speed =
14959 i830_get_display_clock_speed;
623e01e5 14960 }
e70236a8 14961
7c10a2b5 14962 if (IS_GEN5(dev)) {
3bb11b53 14963 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14964 } else if (IS_GEN6(dev)) {
14965 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14966 } else if (IS_IVYBRIDGE(dev)) {
14967 /* FIXME: detect B0+ stepping and use auto training */
14968 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14969 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14970 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14971 if (IS_BROADWELL(dev)) {
14972 dev_priv->display.modeset_commit_cdclk =
14973 broadwell_modeset_commit_cdclk;
14974 dev_priv->display.modeset_calc_cdclk =
14975 broadwell_modeset_calc_cdclk;
14976 }
666a4537 14977 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
14978 dev_priv->display.modeset_commit_cdclk =
14979 valleyview_modeset_commit_cdclk;
14980 dev_priv->display.modeset_calc_cdclk =
14981 valleyview_modeset_calc_cdclk;
f8437dd1 14982 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14983 dev_priv->display.modeset_commit_cdclk =
14984 broxton_modeset_commit_cdclk;
14985 dev_priv->display.modeset_calc_cdclk =
14986 broxton_modeset_calc_cdclk;
e70236a8 14987 }
8c9f3aaf 14988
8c9f3aaf
JB
14989 switch (INTEL_INFO(dev)->gen) {
14990 case 2:
14991 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14992 break;
14993
14994 case 3:
14995 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14996 break;
14997
14998 case 4:
14999 case 5:
15000 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15001 break;
15002
15003 case 6:
15004 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15005 break;
7c9017e5 15006 case 7:
4e0bbc31 15007 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15008 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15009 break;
830c81db 15010 case 9:
ba343e02
TU
15011 /* Drop through - unsupported since execlist only. */
15012 default:
15013 /* Default just returns -ENODEV to indicate unsupported */
15014 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15015 }
7bd688cd 15016
e39b999a 15017 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15018}
15019
b690e96c
JB
15020/*
15021 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15022 * resume, or other times. This quirk makes sure that's the case for
15023 * affected systems.
15024 */
0206e353 15025static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15026{
15027 struct drm_i915_private *dev_priv = dev->dev_private;
15028
15029 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15030 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15031}
15032
b6b5d049
VS
15033static void quirk_pipeb_force(struct drm_device *dev)
15034{
15035 struct drm_i915_private *dev_priv = dev->dev_private;
15036
15037 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15038 DRM_INFO("applying pipe b force quirk\n");
15039}
15040
435793df
KP
15041/*
15042 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15043 */
15044static void quirk_ssc_force_disable(struct drm_device *dev)
15045{
15046 struct drm_i915_private *dev_priv = dev->dev_private;
15047 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15048 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15049}
15050
4dca20ef 15051/*
5a15ab5b
CE
15052 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15053 * brightness value
4dca20ef
CE
15054 */
15055static void quirk_invert_brightness(struct drm_device *dev)
15056{
15057 struct drm_i915_private *dev_priv = dev->dev_private;
15058 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15059 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15060}
15061
9c72cc6f
SD
15062/* Some VBT's incorrectly indicate no backlight is present */
15063static void quirk_backlight_present(struct drm_device *dev)
15064{
15065 struct drm_i915_private *dev_priv = dev->dev_private;
15066 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15067 DRM_INFO("applying backlight present quirk\n");
15068}
15069
b690e96c
JB
15070struct intel_quirk {
15071 int device;
15072 int subsystem_vendor;
15073 int subsystem_device;
15074 void (*hook)(struct drm_device *dev);
15075};
15076
5f85f176
EE
15077/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15078struct intel_dmi_quirk {
15079 void (*hook)(struct drm_device *dev);
15080 const struct dmi_system_id (*dmi_id_list)[];
15081};
15082
15083static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15084{
15085 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15086 return 1;
15087}
15088
15089static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15090 {
15091 .dmi_id_list = &(const struct dmi_system_id[]) {
15092 {
15093 .callback = intel_dmi_reverse_brightness,
15094 .ident = "NCR Corporation",
15095 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15096 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15097 },
15098 },
15099 { } /* terminating entry */
15100 },
15101 .hook = quirk_invert_brightness,
15102 },
15103};
15104
c43b5634 15105static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15106 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15107 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15108
b690e96c
JB
15109 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15110 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15111
5f080c0f
VS
15112 /* 830 needs to leave pipe A & dpll A up */
15113 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15114
b6b5d049
VS
15115 /* 830 needs to leave pipe B & dpll B up */
15116 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15117
435793df
KP
15118 /* Lenovo U160 cannot use SSC on LVDS */
15119 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15120
15121 /* Sony Vaio Y cannot use SSC on LVDS */
15122 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15123
be505f64
AH
15124 /* Acer Aspire 5734Z must invert backlight brightness */
15125 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15126
15127 /* Acer/eMachines G725 */
15128 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15129
15130 /* Acer/eMachines e725 */
15131 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15132
15133 /* Acer/Packard Bell NCL20 */
15134 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15135
15136 /* Acer Aspire 4736Z */
15137 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15138
15139 /* Acer Aspire 5336 */
15140 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15141
15142 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15143 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15144
dfb3d47b
SD
15145 /* Acer C720 Chromebook (Core i3 4005U) */
15146 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15147
b2a9601c 15148 /* Apple Macbook 2,1 (Core 2 T7400) */
15149 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15150
1b9448b0
JN
15151 /* Apple Macbook 4,1 */
15152 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15153
d4967d8c
SD
15154 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15155 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15156
15157 /* HP Chromebook 14 (Celeron 2955U) */
15158 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15159
15160 /* Dell Chromebook 11 */
15161 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15162
15163 /* Dell Chromebook 11 (2015 version) */
15164 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15165};
15166
15167static void intel_init_quirks(struct drm_device *dev)
15168{
15169 struct pci_dev *d = dev->pdev;
15170 int i;
15171
15172 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15173 struct intel_quirk *q = &intel_quirks[i];
15174
15175 if (d->device == q->device &&
15176 (d->subsystem_vendor == q->subsystem_vendor ||
15177 q->subsystem_vendor == PCI_ANY_ID) &&
15178 (d->subsystem_device == q->subsystem_device ||
15179 q->subsystem_device == PCI_ANY_ID))
15180 q->hook(dev);
15181 }
5f85f176
EE
15182 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15183 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15184 intel_dmi_quirks[i].hook(dev);
15185 }
b690e96c
JB
15186}
15187
9cce37f4
JB
15188/* Disable the VGA plane that we never use */
15189static void i915_disable_vga(struct drm_device *dev)
15190{
15191 struct drm_i915_private *dev_priv = dev->dev_private;
15192 u8 sr1;
f0f59a00 15193 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15194
2b37c616 15195 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15196 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15197 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15198 sr1 = inb(VGA_SR_DATA);
15199 outb(sr1 | 1<<5, VGA_SR_DATA);
15200 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15201 udelay(300);
15202
01f5a626 15203 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15204 POSTING_READ(vga_reg);
15205}
15206
f817586c
DV
15207void intel_modeset_init_hw(struct drm_device *dev)
15208{
b6283055 15209 intel_update_cdclk(dev);
a8f78b58 15210 intel_prepare_ddi(dev);
f817586c 15211 intel_init_clock_gating(dev);
8090c6b9 15212 intel_enable_gt_powersave(dev);
f817586c
DV
15213}
15214
79e53945
JB
15215void intel_modeset_init(struct drm_device *dev)
15216{
652c393a 15217 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15218 int sprite, ret;
8cc87b75 15219 enum pipe pipe;
46f297fb 15220 struct intel_crtc *crtc;
79e53945
JB
15221
15222 drm_mode_config_init(dev);
15223
15224 dev->mode_config.min_width = 0;
15225 dev->mode_config.min_height = 0;
15226
019d96cb
DA
15227 dev->mode_config.preferred_depth = 24;
15228 dev->mode_config.prefer_shadow = 1;
15229
25bab385
TU
15230 dev->mode_config.allow_fb_modifiers = true;
15231
e6ecefaa 15232 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15233
b690e96c
JB
15234 intel_init_quirks(dev);
15235
1fa61106
ED
15236 intel_init_pm(dev);
15237
e3c74757
BW
15238 if (INTEL_INFO(dev)->num_pipes == 0)
15239 return;
15240
69f92f67
LW
15241 /*
15242 * There may be no VBT; and if the BIOS enabled SSC we can
15243 * just keep using it to avoid unnecessary flicker. Whereas if the
15244 * BIOS isn't using it, don't assume it will work even if the VBT
15245 * indicates as much.
15246 */
15247 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15248 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15249 DREF_SSC1_ENABLE);
15250
15251 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15252 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15253 bios_lvds_use_ssc ? "en" : "dis",
15254 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15255 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15256 }
15257 }
15258
e70236a8 15259 intel_init_display(dev);
7c10a2b5 15260 intel_init_audio(dev);
e70236a8 15261
a6c45cf0
CW
15262 if (IS_GEN2(dev)) {
15263 dev->mode_config.max_width = 2048;
15264 dev->mode_config.max_height = 2048;
15265 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15266 dev->mode_config.max_width = 4096;
15267 dev->mode_config.max_height = 4096;
79e53945 15268 } else {
a6c45cf0
CW
15269 dev->mode_config.max_width = 8192;
15270 dev->mode_config.max_height = 8192;
79e53945 15271 }
068be561 15272
dc41c154
VS
15273 if (IS_845G(dev) || IS_I865G(dev)) {
15274 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15275 dev->mode_config.cursor_height = 1023;
15276 } else if (IS_GEN2(dev)) {
068be561
DL
15277 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15278 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15279 } else {
15280 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15281 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15282 }
15283
5d4545ae 15284 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15285
28c97730 15286 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15287 INTEL_INFO(dev)->num_pipes,
15288 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15289
055e393f 15290 for_each_pipe(dev_priv, pipe) {
8cc87b75 15291 intel_crtc_init(dev, pipe);
3bdcfc0c 15292 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15293 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15294 if (ret)
06da8da2 15295 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15296 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15297 }
79e53945
JB
15298 }
15299
bfa7df01
VS
15300 intel_update_czclk(dev_priv);
15301 intel_update_cdclk(dev);
f42bb70d 15302
e72f9fbf 15303 intel_shared_dpll_init(dev);
ee7b9f93 15304
9cce37f4
JB
15305 /* Just disable it once at startup */
15306 i915_disable_vga(dev);
79e53945 15307 intel_setup_outputs(dev);
11be49eb 15308
6e9f798d 15309 drm_modeset_lock_all(dev);
043e9bda 15310 intel_modeset_setup_hw_state(dev);
6e9f798d 15311 drm_modeset_unlock_all(dev);
46f297fb 15312
d3fcc808 15313 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15314 struct intel_initial_plane_config plane_config = {};
15315
46f297fb
JB
15316 if (!crtc->active)
15317 continue;
15318
46f297fb 15319 /*
46f297fb
JB
15320 * Note that reserving the BIOS fb up front prevents us
15321 * from stuffing other stolen allocations like the ring
15322 * on top. This prevents some ugliness at boot time, and
15323 * can even allow for smooth boot transitions if the BIOS
15324 * fb is large enough for the active pipe configuration.
15325 */
eeebeac5
ML
15326 dev_priv->display.get_initial_plane_config(crtc,
15327 &plane_config);
15328
15329 /*
15330 * If the fb is shared between multiple heads, we'll
15331 * just get the first one.
15332 */
15333 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15334 }
2c7111db
CW
15335}
15336
7fad798e
DV
15337static void intel_enable_pipe_a(struct drm_device *dev)
15338{
15339 struct intel_connector *connector;
15340 struct drm_connector *crt = NULL;
15341 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15342 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15343
15344 /* We can't just switch on the pipe A, we need to set things up with a
15345 * proper mode and output configuration. As a gross hack, enable pipe A
15346 * by enabling the load detect pipe once. */
3a3371ff 15347 for_each_intel_connector(dev, connector) {
7fad798e
DV
15348 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15349 crt = &connector->base;
15350 break;
15351 }
15352 }
15353
15354 if (!crt)
15355 return;
15356
208bf9fd 15357 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15358 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15359}
15360
fa555837
DV
15361static bool
15362intel_check_plane_mapping(struct intel_crtc *crtc)
15363{
7eb552ae
BW
15364 struct drm_device *dev = crtc->base.dev;
15365 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15366 u32 val;
fa555837 15367
7eb552ae 15368 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15369 return true;
15370
649636ef 15371 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15372
15373 if ((val & DISPLAY_PLANE_ENABLE) &&
15374 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15375 return false;
15376
15377 return true;
15378}
15379
02e93c35
VS
15380static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15381{
15382 struct drm_device *dev = crtc->base.dev;
15383 struct intel_encoder *encoder;
15384
15385 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15386 return true;
15387
15388 return false;
15389}
15390
24929352
DV
15391static void intel_sanitize_crtc(struct intel_crtc *crtc)
15392{
15393 struct drm_device *dev = crtc->base.dev;
15394 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15395 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15396
24929352 15397 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15398 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15399
d3eaf884 15400 /* restore vblank interrupts to correct state */
9625604c 15401 drm_crtc_vblank_reset(&crtc->base);
d297e103 15402 if (crtc->active) {
0836e6d8
VS
15403 struct intel_plane *plane;
15404
9625604c 15405 drm_crtc_vblank_on(&crtc->base);
0836e6d8
VS
15406
15407 /* Disable everything but the primary plane */
15408 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15409 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15410 continue;
15411
15412 plane->disable_plane(&plane->base, &crtc->base);
15413 }
9625604c 15414 }
d3eaf884 15415
24929352 15416 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15417 * disable the crtc (and hence change the state) if it is wrong. Note
15418 * that gen4+ has a fixed plane -> pipe mapping. */
15419 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15420 bool plane;
15421
24929352
DV
15422 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15423 crtc->base.base.id);
15424
15425 /* Pipe has the wrong plane attached and the plane is active.
15426 * Temporarily change the plane mapping and disable everything
15427 * ... */
15428 plane = crtc->plane;
b70709a6 15429 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15430 crtc->plane = !plane;
b17d48e2 15431 intel_crtc_disable_noatomic(&crtc->base);
24929352 15432 crtc->plane = plane;
24929352 15433 }
24929352 15434
7fad798e
DV
15435 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15436 crtc->pipe == PIPE_A && !crtc->active) {
15437 /* BIOS forgot to enable pipe A, this mostly happens after
15438 * resume. Force-enable the pipe to fix this, the update_dpms
15439 * call below we restore the pipe to the right state, but leave
15440 * the required bits on. */
15441 intel_enable_pipe_a(dev);
15442 }
15443
24929352
DV
15444 /* Adjust the state of the output pipe according to whether we
15445 * have active connectors/encoders. */
02e93c35 15446 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15447 intel_crtc_disable_noatomic(&crtc->base);
24929352 15448
53d9f4e9 15449 if (crtc->active != crtc->base.state->active) {
02e93c35 15450 struct intel_encoder *encoder;
24929352
DV
15451
15452 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15453 * functions or because of calls to intel_crtc_disable_noatomic,
15454 * or because the pipe is force-enabled due to the
24929352
DV
15455 * pipe A quirk. */
15456 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15457 crtc->base.base.id,
83d65738 15458 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15459 crtc->active ? "enabled" : "disabled");
15460
4be40c98 15461 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15462 crtc->base.state->active = crtc->active;
24929352 15463 crtc->base.enabled = crtc->active;
2aa974c9 15464 crtc->base.state->connector_mask = 0;
24929352
DV
15465
15466 /* Because we only establish the connector -> encoder ->
15467 * crtc links if something is active, this means the
15468 * crtc is now deactivated. Break the links. connector
15469 * -> encoder links are only establish when things are
15470 * actually up, hence no need to break them. */
15471 WARN_ON(crtc->active);
15472
2d406bb0 15473 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15474 encoder->base.crtc = NULL;
24929352 15475 }
c5ab3bc0 15476
a3ed6aad 15477 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15478 /*
15479 * We start out with underrun reporting disabled to avoid races.
15480 * For correct bookkeeping mark this on active crtcs.
15481 *
c5ab3bc0
DV
15482 * Also on gmch platforms we dont have any hardware bits to
15483 * disable the underrun reporting. Which means we need to start
15484 * out with underrun reporting disabled also on inactive pipes,
15485 * since otherwise we'll complain about the garbage we read when
15486 * e.g. coming up after runtime pm.
15487 *
4cc31489
DV
15488 * No protection against concurrent access is required - at
15489 * worst a fifo underrun happens which also sets this to false.
15490 */
15491 crtc->cpu_fifo_underrun_disabled = true;
15492 crtc->pch_fifo_underrun_disabled = true;
15493 }
24929352
DV
15494}
15495
15496static void intel_sanitize_encoder(struct intel_encoder *encoder)
15497{
15498 struct intel_connector *connector;
15499 struct drm_device *dev = encoder->base.dev;
873ffe69 15500 bool active = false;
24929352
DV
15501
15502 /* We need to check both for a crtc link (meaning that the
15503 * encoder is active and trying to read from a pipe) and the
15504 * pipe itself being active. */
15505 bool has_active_crtc = encoder->base.crtc &&
15506 to_intel_crtc(encoder->base.crtc)->active;
15507
873ffe69
ML
15508 for_each_intel_connector(dev, connector) {
15509 if (connector->base.encoder != &encoder->base)
15510 continue;
15511
15512 active = true;
15513 break;
15514 }
15515
15516 if (active && !has_active_crtc) {
24929352
DV
15517 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15518 encoder->base.base.id,
8e329a03 15519 encoder->base.name);
24929352
DV
15520
15521 /* Connector is active, but has no active pipe. This is
15522 * fallout from our resume register restoring. Disable
15523 * the encoder manually again. */
15524 if (encoder->base.crtc) {
15525 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15526 encoder->base.base.id,
8e329a03 15527 encoder->base.name);
24929352 15528 encoder->disable(encoder);
a62d1497
VS
15529 if (encoder->post_disable)
15530 encoder->post_disable(encoder);
24929352 15531 }
7f1950fb 15532 encoder->base.crtc = NULL;
24929352
DV
15533
15534 /* Inconsistent output/port/pipe state happens presumably due to
15535 * a bug in one of the get_hw_state functions. Or someplace else
15536 * in our code, like the register restore mess on resume. Clamp
15537 * things to off as a safer default. */
3a3371ff 15538 for_each_intel_connector(dev, connector) {
24929352
DV
15539 if (connector->encoder != encoder)
15540 continue;
7f1950fb
EE
15541 connector->base.dpms = DRM_MODE_DPMS_OFF;
15542 connector->base.encoder = NULL;
24929352
DV
15543 }
15544 }
15545 /* Enabled encoders without active connectors will be fixed in
15546 * the crtc fixup. */
15547}
15548
04098753 15549void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15550{
15551 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15552 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15553
04098753
ID
15554 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15555 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15556 i915_disable_vga(dev);
15557 }
15558}
15559
15560void i915_redisable_vga(struct drm_device *dev)
15561{
15562 struct drm_i915_private *dev_priv = dev->dev_private;
15563
8dc8a27c
PZ
15564 /* This function can be called both from intel_modeset_setup_hw_state or
15565 * at a very early point in our resume sequence, where the power well
15566 * structures are not yet restored. Since this function is at a very
15567 * paranoid "someone might have enabled VGA while we were not looking"
15568 * level, just check if the power well is enabled instead of trying to
15569 * follow the "don't touch the power well if we don't need it" policy
15570 * the rest of the driver uses. */
f458ebbc 15571 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15572 return;
15573
04098753 15574 i915_redisable_vga_power_on(dev);
0fde901f
KM
15575}
15576
0836e6d8 15577static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15578{
0836e6d8 15579 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15580
0836e6d8 15581 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15582}
15583
0836e6d8
VS
15584/* FIXME read out full plane state for all planes */
15585static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15586{
18e9345b 15587 struct drm_plane *primary = crtc->base.primary;
0836e6d8 15588 struct intel_plane_state *plane_state =
18e9345b 15589 to_intel_plane_state(primary->state);
d032ffa0 15590
19b8d387 15591 plane_state->visible = crtc->active &&
18e9345b
ML
15592 primary_get_hw_state(to_intel_plane(primary));
15593
15594 if (plane_state->visible)
15595 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15596}
15597
30e984df 15598static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15599{
15600 struct drm_i915_private *dev_priv = dev->dev_private;
15601 enum pipe pipe;
24929352
DV
15602 struct intel_crtc *crtc;
15603 struct intel_encoder *encoder;
15604 struct intel_connector *connector;
5358901f 15605 int i;
24929352 15606
d3fcc808 15607 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15608 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15609 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15610 crtc->config->base.crtc = &crtc->base;
3b117c8f 15611
0e8ffe1b 15612 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15613 crtc->config);
24929352 15614
49d6fa21 15615 crtc->base.state->active = crtc->active;
24929352 15616 crtc->base.enabled = crtc->active;
b70709a6 15617
0836e6d8 15618 readout_plane_state(crtc);
24929352
DV
15619
15620 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15621 crtc->base.base.id,
15622 crtc->active ? "enabled" : "disabled");
15623 }
15624
5358901f
DV
15625 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15626 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15627
3e369b76
ACO
15628 pll->on = pll->get_hw_state(dev_priv, pll,
15629 &pll->config.hw_state);
5358901f 15630 pll->active = 0;
3e369b76 15631 pll->config.crtc_mask = 0;
d3fcc808 15632 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15633 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15634 pll->active++;
3e369b76 15635 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15636 }
5358901f 15637 }
5358901f 15638
1e6f2ddc 15639 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15640 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15641
3e369b76 15642 if (pll->config.crtc_mask)
bd2bb1b9 15643 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15644 }
15645
b2784e15 15646 for_each_intel_encoder(dev, encoder) {
24929352
DV
15647 pipe = 0;
15648
15649 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15650 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15651 encoder->base.crtc = &crtc->base;
6e3c9717 15652 encoder->get_config(encoder, crtc->config);
24929352
DV
15653 } else {
15654 encoder->base.crtc = NULL;
15655 }
15656
6f2bcceb 15657 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15658 encoder->base.base.id,
8e329a03 15659 encoder->base.name,
24929352 15660 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15661 pipe_name(pipe));
24929352
DV
15662 }
15663
3a3371ff 15664 for_each_intel_connector(dev, connector) {
24929352
DV
15665 if (connector->get_hw_state(connector)) {
15666 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15667
15668 encoder = connector->encoder;
15669 connector->base.encoder = &encoder->base;
15670
15671 if (encoder->base.crtc &&
15672 encoder->base.crtc->state->active) {
15673 /*
15674 * This has to be done during hardware readout
15675 * because anything calling .crtc_disable may
15676 * rely on the connector_mask being accurate.
15677 */
15678 encoder->base.crtc->state->connector_mask |=
15679 1 << drm_connector_index(&connector->base);
15680 }
15681
24929352
DV
15682 } else {
15683 connector->base.dpms = DRM_MODE_DPMS_OFF;
15684 connector->base.encoder = NULL;
15685 }
15686 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15687 connector->base.base.id,
c23cc417 15688 connector->base.name,
24929352
DV
15689 connector->base.encoder ? "enabled" : "disabled");
15690 }
c4816c73
VS
15691
15692 for_each_intel_crtc(dev, crtc) {
15693 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15694
15695 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15696 if (crtc->base.state->active) {
15697 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15698 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15699 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15700
15701 /*
15702 * The initial mode needs to be set in order to keep
15703 * the atomic core happy. It wants a valid mode if the
15704 * crtc's enabled, so we do the above call.
15705 *
15706 * At this point some state updated by the connectors
15707 * in their ->detect() callback has not run yet, so
15708 * no recalculation can be done yet.
15709 *
15710 * Even if we could do a recalculation and modeset
15711 * right now it would cause a double modeset if
15712 * fbdev or userspace chooses a different initial mode.
15713 *
15714 * If that happens, someone indicated they wanted a
15715 * mode change, which means it's safe to do a full
15716 * recalculation.
15717 */
15718 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15719
15720 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15721 update_scanline_offset(crtc);
c4816c73
VS
15722 }
15723 }
30e984df
DV
15724}
15725
043e9bda
ML
15726/* Scan out the current hw modeset state,
15727 * and sanitizes it to the current state
15728 */
15729static void
15730intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15731{
15732 struct drm_i915_private *dev_priv = dev->dev_private;
15733 enum pipe pipe;
30e984df
DV
15734 struct intel_crtc *crtc;
15735 struct intel_encoder *encoder;
35c95375 15736 int i;
30e984df
DV
15737
15738 intel_modeset_readout_hw_state(dev);
24929352
DV
15739
15740 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15741 for_each_intel_encoder(dev, encoder) {
24929352
DV
15742 intel_sanitize_encoder(encoder);
15743 }
15744
055e393f 15745 for_each_pipe(dev_priv, pipe) {
24929352
DV
15746 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15747 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15748 intel_dump_pipe_config(crtc, crtc->config,
15749 "[setup_hw_state]");
24929352 15750 }
9a935856 15751
d29b2f9d
ACO
15752 intel_modeset_update_connector_atomic_state(dev);
15753
35c95375
DV
15754 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15755 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15756
15757 if (!pll->on || pll->active)
15758 continue;
15759
15760 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15761
15762 pll->disable(dev_priv, pll);
15763 pll->on = false;
15764 }
15765
666a4537 15766 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15767 vlv_wm_get_hw_state(dev);
15768 else if (IS_GEN9(dev))
3078999f
PB
15769 skl_wm_get_hw_state(dev);
15770 else if (HAS_PCH_SPLIT(dev))
243e6a44 15771 ilk_wm_get_hw_state(dev);
292b990e
ML
15772
15773 for_each_intel_crtc(dev, crtc) {
15774 unsigned long put_domains;
15775
15776 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15777 if (WARN_ON(put_domains))
15778 modeset_put_power_domains(dev_priv, put_domains);
15779 }
15780 intel_display_set_init_power(dev_priv, false);
043e9bda 15781}
7d0bc1ea 15782
043e9bda
ML
15783void intel_display_resume(struct drm_device *dev)
15784{
15785 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15786 struct intel_connector *conn;
15787 struct intel_plane *plane;
15788 struct drm_crtc *crtc;
15789 int ret;
f30da187 15790
043e9bda
ML
15791 if (!state)
15792 return;
15793
15794 state->acquire_ctx = dev->mode_config.acquire_ctx;
15795
15796 /* preserve complete old state, including dpll */
15797 intel_atomic_get_shared_dpll_state(state);
15798
15799 for_each_crtc(dev, crtc) {
15800 struct drm_crtc_state *crtc_state =
15801 drm_atomic_get_crtc_state(state, crtc);
15802
15803 ret = PTR_ERR_OR_ZERO(crtc_state);
15804 if (ret)
15805 goto err;
15806
15807 /* force a restore */
15808 crtc_state->mode_changed = true;
45e2b5f6 15809 }
8af6cf88 15810
043e9bda
ML
15811 for_each_intel_plane(dev, plane) {
15812 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15813 if (ret)
15814 goto err;
15815 }
15816
15817 for_each_intel_connector(dev, conn) {
15818 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15819 if (ret)
15820 goto err;
15821 }
15822
15823 intel_modeset_setup_hw_state(dev);
15824
15825 i915_redisable_vga(dev);
74c090b1 15826 ret = drm_atomic_commit(state);
043e9bda
ML
15827 if (!ret)
15828 return;
15829
15830err:
15831 DRM_ERROR("Restoring old state failed with %i\n", ret);
15832 drm_atomic_state_free(state);
2c7111db
CW
15833}
15834
15835void intel_modeset_gem_init(struct drm_device *dev)
15836{
484b41dd 15837 struct drm_crtc *c;
2ff8fde1 15838 struct drm_i915_gem_object *obj;
e0d6149b 15839 int ret;
484b41dd 15840
ae48434c
ID
15841 mutex_lock(&dev->struct_mutex);
15842 intel_init_gt_powersave(dev);
15843 mutex_unlock(&dev->struct_mutex);
15844
1833b134 15845 intel_modeset_init_hw(dev);
02e792fb
DV
15846
15847 intel_setup_overlay(dev);
484b41dd
JB
15848
15849 /*
15850 * Make sure any fbs we allocated at startup are properly
15851 * pinned & fenced. When we do the allocation it's too early
15852 * for this.
15853 */
70e1e0ec 15854 for_each_crtc(dev, c) {
2ff8fde1
MR
15855 obj = intel_fb_obj(c->primary->fb);
15856 if (obj == NULL)
484b41dd
JB
15857 continue;
15858
e0d6149b
TU
15859 mutex_lock(&dev->struct_mutex);
15860 ret = intel_pin_and_fence_fb_obj(c->primary,
15861 c->primary->fb,
7580d774 15862 c->primary->state);
e0d6149b
TU
15863 mutex_unlock(&dev->struct_mutex);
15864 if (ret) {
484b41dd
JB
15865 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15866 to_intel_crtc(c)->pipe);
66e514c1
DA
15867 drm_framebuffer_unreference(c->primary->fb);
15868 c->primary->fb = NULL;
36750f28 15869 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15870 update_state_fb(c->primary);
36750f28 15871 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15872 }
15873 }
0962c3c9
VS
15874
15875 intel_backlight_register(dev);
79e53945
JB
15876}
15877
4932e2c3
ID
15878void intel_connector_unregister(struct intel_connector *intel_connector)
15879{
15880 struct drm_connector *connector = &intel_connector->base;
15881
15882 intel_panel_destroy_backlight(connector);
34ea3d38 15883 drm_connector_unregister(connector);
4932e2c3
ID
15884}
15885
79e53945
JB
15886void intel_modeset_cleanup(struct drm_device *dev)
15887{
652c393a 15888 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 15889 struct intel_connector *connector;
652c393a 15890
2eb5252e
ID
15891 intel_disable_gt_powersave(dev);
15892
0962c3c9
VS
15893 intel_backlight_unregister(dev);
15894
fd0c0642
DV
15895 /*
15896 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15897 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15898 * experience fancy races otherwise.
15899 */
2aeb7d3a 15900 intel_irq_uninstall(dev_priv);
eb21b92b 15901
fd0c0642
DV
15902 /*
15903 * Due to the hpd irq storm handling the hotplug work can re-arm the
15904 * poll handlers. Hence disable polling after hpd handling is shut down.
15905 */
f87ea761 15906 drm_kms_helper_poll_fini(dev);
fd0c0642 15907
723bfd70
JB
15908 intel_unregister_dsm_handler();
15909
7733b49b 15910 intel_fbc_disable(dev_priv);
69341a5e 15911
1630fe75
CW
15912 /* flush any delayed tasks or pending work */
15913 flush_scheduled_work();
15914
db31af1d 15915 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
15916 for_each_intel_connector(dev, connector)
15917 connector->unregister(connector);
d9255d57 15918
79e53945 15919 drm_mode_config_cleanup(dev);
4d7bb011
DV
15920
15921 intel_cleanup_overlay(dev);
ae48434c
ID
15922
15923 mutex_lock(&dev->struct_mutex);
15924 intel_cleanup_gt_powersave(dev);
15925 mutex_unlock(&dev->struct_mutex);
f5949141
DV
15926
15927 intel_teardown_gmbus(dev);
79e53945
JB
15928}
15929
f1c79df3
ZW
15930/*
15931 * Return which encoder is currently attached for connector.
15932 */
df0e9248 15933struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15934{
df0e9248
CW
15935 return &intel_attached_encoder(connector)->base;
15936}
f1c79df3 15937
df0e9248
CW
15938void intel_connector_attach_encoder(struct intel_connector *connector,
15939 struct intel_encoder *encoder)
15940{
15941 connector->encoder = encoder;
15942 drm_mode_connector_attach_encoder(&connector->base,
15943 &encoder->base);
79e53945 15944}
28d52043
DA
15945
15946/*
15947 * set vga decode state - true == enable VGA decode
15948 */
15949int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15950{
15951 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15952 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15953 u16 gmch_ctrl;
15954
75fa041d
CW
15955 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15956 DRM_ERROR("failed to read control word\n");
15957 return -EIO;
15958 }
15959
c0cc8a55
CW
15960 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15961 return 0;
15962
28d52043
DA
15963 if (state)
15964 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15965 else
15966 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15967
15968 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15969 DRM_ERROR("failed to write control word\n");
15970 return -EIO;
15971 }
15972
28d52043
DA
15973 return 0;
15974}
c4a1d9e4 15975
c4a1d9e4 15976struct intel_display_error_state {
ff57f1b0
PZ
15977
15978 u32 power_well_driver;
15979
63b66e5b
CW
15980 int num_transcoders;
15981
c4a1d9e4
CW
15982 struct intel_cursor_error_state {
15983 u32 control;
15984 u32 position;
15985 u32 base;
15986 u32 size;
52331309 15987 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15988
15989 struct intel_pipe_error_state {
ddf9c536 15990 bool power_domain_on;
c4a1d9e4 15991 u32 source;
f301b1e1 15992 u32 stat;
52331309 15993 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15994
15995 struct intel_plane_error_state {
15996 u32 control;
15997 u32 stride;
15998 u32 size;
15999 u32 pos;
16000 u32 addr;
16001 u32 surface;
16002 u32 tile_offset;
52331309 16003 } plane[I915_MAX_PIPES];
63b66e5b
CW
16004
16005 struct intel_transcoder_error_state {
ddf9c536 16006 bool power_domain_on;
63b66e5b
CW
16007 enum transcoder cpu_transcoder;
16008
16009 u32 conf;
16010
16011 u32 htotal;
16012 u32 hblank;
16013 u32 hsync;
16014 u32 vtotal;
16015 u32 vblank;
16016 u32 vsync;
16017 } transcoder[4];
c4a1d9e4
CW
16018};
16019
16020struct intel_display_error_state *
16021intel_display_capture_error_state(struct drm_device *dev)
16022{
fbee40df 16023 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16024 struct intel_display_error_state *error;
63b66e5b
CW
16025 int transcoders[] = {
16026 TRANSCODER_A,
16027 TRANSCODER_B,
16028 TRANSCODER_C,
16029 TRANSCODER_EDP,
16030 };
c4a1d9e4
CW
16031 int i;
16032
63b66e5b
CW
16033 if (INTEL_INFO(dev)->num_pipes == 0)
16034 return NULL;
16035
9d1cb914 16036 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16037 if (error == NULL)
16038 return NULL;
16039
190be112 16040 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16041 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16042
055e393f 16043 for_each_pipe(dev_priv, i) {
ddf9c536 16044 error->pipe[i].power_domain_on =
f458ebbc
DV
16045 __intel_display_power_is_enabled(dev_priv,
16046 POWER_DOMAIN_PIPE(i));
ddf9c536 16047 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16048 continue;
16049
5efb3e28
VS
16050 error->cursor[i].control = I915_READ(CURCNTR(i));
16051 error->cursor[i].position = I915_READ(CURPOS(i));
16052 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16053
16054 error->plane[i].control = I915_READ(DSPCNTR(i));
16055 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16056 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16057 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16058 error->plane[i].pos = I915_READ(DSPPOS(i));
16059 }
ca291363
PZ
16060 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16061 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16062 if (INTEL_INFO(dev)->gen >= 4) {
16063 error->plane[i].surface = I915_READ(DSPSURF(i));
16064 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16065 }
16066
c4a1d9e4 16067 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16068
3abfce77 16069 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16070 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16071 }
16072
16073 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16074 if (HAS_DDI(dev_priv->dev))
16075 error->num_transcoders++; /* Account for eDP. */
16076
16077 for (i = 0; i < error->num_transcoders; i++) {
16078 enum transcoder cpu_transcoder = transcoders[i];
16079
ddf9c536 16080 error->transcoder[i].power_domain_on =
f458ebbc 16081 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16082 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16083 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16084 continue;
16085
63b66e5b
CW
16086 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16087
16088 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16089 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16090 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16091 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16092 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16093 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16094 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16095 }
16096
16097 return error;
16098}
16099
edc3d884
MK
16100#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16101
c4a1d9e4 16102void
edc3d884 16103intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16104 struct drm_device *dev,
16105 struct intel_display_error_state *error)
16106{
055e393f 16107 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16108 int i;
16109
63b66e5b
CW
16110 if (!error)
16111 return;
16112
edc3d884 16113 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16114 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16115 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16116 error->power_well_driver);
055e393f 16117 for_each_pipe(dev_priv, i) {
edc3d884 16118 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
16119 err_printf(m, " Power: %s\n",
16120 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 16121 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16122 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16123
16124 err_printf(m, "Plane [%d]:\n", i);
16125 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16126 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16127 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16128 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16129 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16130 }
4b71a570 16131 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16132 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16133 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16134 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16135 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16136 }
16137
edc3d884
MK
16138 err_printf(m, "Cursor [%d]:\n", i);
16139 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16140 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16141 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16142 }
63b66e5b
CW
16143
16144 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16145 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16146 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
16147 err_printf(m, " Power: %s\n",
16148 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
16149 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16150 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16151 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16152 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16153 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16154 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16155 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16156 }
c4a1d9e4 16157}
e2fcdaa9
VS
16158
16159void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16160{
16161 struct intel_crtc *crtc;
16162
16163 for_each_intel_crtc(dev, crtc) {
16164 struct intel_unpin_work *work;
e2fcdaa9 16165
5e2d7afc 16166 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
16167
16168 work = crtc->unpin_work;
16169
16170 if (work && work->event &&
16171 work->event->base.file_priv == file) {
16172 kfree(work->event);
16173 work->event = NULL;
16174 }
16175
5e2d7afc 16176 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
16177 }
16178}
This page took 3.988615 seconds and 5 git commands to generate.