drm/i915: abolish separate per-ring default_context pointers
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac
CW
226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
8b99e68c
CW
229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
021357ac
CW
234}
235
5d536e28 236static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 237 .dot = { .min = 25000, .max = 350000 },
9c333719 238 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 239 .n = { .min = 2, .max = 16 },
0206e353
AJ
240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
247};
248
5d536e28
DV
249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
9c333719 251 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 252 .n = { .min = 2, .max = 16 },
5d536e28
DV
253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
e4b36699 262static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
e4b36699 273};
273e27ca 274
e4b36699 275static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
299};
300
273e27ca 301
e4b36699 302static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
044c7c41 314 },
e4b36699
KP
315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
044c7c41 341 },
e4b36699
KP
342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
044c7c41 355 },
e4b36699
KP
356};
357
f2b115e6 358static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 361 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
273e27ca 364 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
371};
372
f2b115e6 373static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
384};
385
273e27ca
EA
386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
b91ad0ec 391static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
402};
403
b91ad0ec 404static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
428};
429
273e27ca 430/* LVDS 100mhz refclk limits. */
b91ad0ec 431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
0206e353 439 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
0206e353 452 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
455};
456
dc730512 457static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 465 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 466 .n = { .min = 1, .max = 7 },
a0c4da24
JB
467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
b99ab663 469 .p1 = { .min = 2, .max = 3 },
5fdc9c49 470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
471};
472
ef9348c8
CML
473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 481 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
5ab7b0b7
ID
489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
e6292556 492 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
cdba954e
ACO
501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
fc596660 504 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
505}
506
e0638cdf
PZ
507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
4093561b 510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 511{
409ee761 512 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
513 struct intel_encoder *encoder;
514
409ee761 515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
d0737e1d
ACO
522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
a93e255f
ACO
528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
d0737e1d 530{
a93e255f 531 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 532 struct drm_connector *connector;
a93e255f 533 struct drm_connector_state *connector_state;
d0737e1d 534 struct intel_encoder *encoder;
a93e255f
ACO
535 int i, num_connectors = 0;
536
da3ced29 537 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
d0737e1d 542
a93e255f
ACO
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
d0737e1d 545 return true;
a93e255f
ACO
546 }
547
548 WARN_ON(num_connectors == 0);
d0737e1d
ACO
549
550 return false;
551}
552
a93e255f
ACO
553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 555{
a93e255f 556 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 557 const intel_limit_t *limit;
b91ad0ec 558
a93e255f 559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 560 if (intel_is_dual_link_lvds(dev)) {
1b894b59 561 if (refclk == 100000)
b91ad0ec
ZW
562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
1b894b59 566 if (refclk == 100000)
b91ad0ec
ZW
567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
c6bb3538 571 } else
b91ad0ec 572 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
573
574 return limit;
575}
576
a93e255f
ACO
577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 579{
a93e255f 580 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
581 const intel_limit_t *limit;
582
a93e255f 583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 584 if (intel_is_dual_link_lvds(dev))
e4b36699 585 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 586 else
e4b36699 587 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 590 limit = &intel_limits_g4x_hdmi;
a93e255f 591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 592 limit = &intel_limits_g4x_sdvo;
044c7c41 593 } else /* The option is for other outputs */
e4b36699 594 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
595
596 return limit;
597}
598
a93e255f
ACO
599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 601{
a93e255f 602 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
603 const intel_limit_t *limit;
604
5ab7b0b7
ID
605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
a93e255f 608 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 609 else if (IS_G4X(dev)) {
a93e255f 610 limit = intel_g4x_limit(crtc_state);
f2b115e6 611 } else if (IS_PINEVIEW(dev)) {
a93e255f 612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 613 limit = &intel_limits_pineview_lvds;
2177832f 614 else
f2b115e6 615 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
a0c4da24 618 } else if (IS_VALLEYVIEW(dev)) {
dc730512 619 limit = &intel_limits_vlv;
a6c45cf0 620 } else if (!IS_GEN2(dev)) {
a93e255f 621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
79e53945 625 } else {
a93e255f 626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 627 limit = &intel_limits_i8xx_lvds;
a93e255f 628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 629 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
630 else
631 limit = &intel_limits_i8xx_dac;
79e53945
JB
632 }
633 return limit;
634}
635
dccbea3b
ID
636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
f2b115e6 644/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 646{
2177832f
SL
647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
ed5ca77e 649 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 650 return 0;
fb03ac01
VS
651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
653
654 return clock->dot;
2177832f
SL
655}
656
7429e9d4
DV
657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
dccbea3b 662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 663{
7429e9d4 664 clock->m = i9xx_dpll_compute_m(clock);
79e53945 665 clock->p = clock->p1 * clock->p2;
ed5ca77e 666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 667 return 0;
fb03ac01
VS
668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
670
671 return clock->dot;
79e53945
JB
672}
673
dccbea3b 674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 679 return 0;
589eca67
ID
680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
682
683 return clock->dot / 5;
589eca67
ID
684}
685
dccbea3b 686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 691 return 0;
ef9348c8
CML
692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
695
696 return clock->dot / 5;
ef9348c8
CML
697}
698
7c04d1d9 699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
1b894b59
CW
705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
79e53945 708{
f01b7962
VS
709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
79e53945 711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 712 INTELPllInvalid("p1 out of range\n");
79e53945 713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 714 INTELPllInvalid("m2 out of range\n");
79e53945 715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 716 INTELPllInvalid("m1 out of range\n");
f01b7962 717
666a4537
WB
718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
666a4537 723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179 1153/* Only for pre-ILK configs */
55607e8a
DV
1154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
b24e7179 1156{
b24e7179
JB
1157 u32 val;
1158 bool cur_state;
1159
649636ef 1160 val = I915_READ(DPLL(pipe));
b24e7179 1161 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
b24e7179 1163 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
b24e7179 1165}
b24e7179 1166
23538ef1
JN
1167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
a580516d 1173 mutex_lock(&dev_priv->sb_lock);
23538ef1 1174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1175 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1176
1177 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
23538ef1 1179 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
23538ef1
JN
1181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
55607e8a 1185struct intel_shared_dpll *
e2b78267
DV
1186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1187{
1188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
6e3c9717 1190 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1191 return NULL;
1192
6e3c9717 1193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1194}
1195
040484af 1196/* For ILK+ */
55607e8a
DV
1197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
040484af 1200{
040484af 1201 bool cur_state;
5358901f 1202 struct intel_dpll_hw_state hw_state;
040484af 1203
87ad3212 1204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1205 return;
ee7b9f93 1206
5358901f 1207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
5358901f 1209 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1210 pll->name, onoff(state), onoff(cur_state));
040484af 1211}
040484af
JB
1212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
040484af 1216 bool cur_state;
ad80a810
PZ
1217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
040484af 1219
affa9354
PZ
1220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
649636ef 1222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1224 } else {
649636ef 1225 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
e2c719b7 1228 I915_STATE_WARN(cur_state != state,
040484af 1229 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1230 onoff(state), onoff(cur_state));
040484af
JB
1231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
040484af
JB
1238 u32 val;
1239 bool cur_state;
1240
649636ef 1241 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1242 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1243 I915_STATE_WARN(cur_state != state,
040484af 1244 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1245 onoff(state), onoff(cur_state));
040484af
JB
1246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
040484af
JB
1253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
3d13ef2e 1256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1257 return;
1258
bf507ef7 1259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1260 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1261 return;
1262
649636ef 1263 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1265}
1266
55607e8a
DV
1267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
040484af 1269{
040484af 1270 u32 val;
55607e8a 1271 bool cur_state;
040484af 1272
649636ef 1273 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1275 I915_STATE_WARN(cur_state != state,
55607e8a 1276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1277 onoff(state), onoff(cur_state));
040484af
JB
1278}
1279
b680c37a
DV
1280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
ea0760cf 1282{
bedd4dba 1283 struct drm_device *dev = dev_priv->dev;
f0f59a00 1284 i915_reg_t pp_reg;
ea0760cf
JB
1285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
0de3b485 1287 bool locked = true;
ea0760cf 1288
bedd4dba
JN
1289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
ea0760cf 1295 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
666a4537 1302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
ea0760cf
JB
1306 } else {
1307 pp_reg = PP_CONTROL;
bedd4dba
JN
1308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
ea0760cf
JB
1310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1315 locked = false;
1316
e2c719b7 1317 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1318 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1319 pipe_name(pipe));
ea0760cf
JB
1320}
1321
93ce0ba6
JN
1322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
d9d82081 1328 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1330 else
5efb3e28 1331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1332
e2c719b7 1333 I915_STATE_WARN(cur_state != state,
93ce0ba6 1334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1335 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
b840d907
JB
1340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
b24e7179 1342{
63d7bbe9 1343 bool cur_state;
702e7a56
PZ
1344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
b24e7179 1346
b6b5d049
VS
1347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1350 state = true;
1351
f458ebbc 1352 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1354 cur_state = false;
1355 } else {
649636ef 1356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
e2c719b7 1360 I915_STATE_WARN(cur_state != state,
63d7bbe9 1361 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1362 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1363}
1364
931872fc
CW
1365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
b24e7179 1367{
b24e7179 1368 u32 val;
931872fc 1369 bool cur_state;
b24e7179 1370
649636ef 1371 val = I915_READ(DSPCNTR(plane));
931872fc 1372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1373 I915_STATE_WARN(cur_state != state,
931872fc 1374 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1375 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1376}
1377
931872fc
CW
1378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
b24e7179
JB
1381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
653e1026 1384 struct drm_device *dev = dev_priv->dev;
649636ef 1385 int i;
b24e7179 1386
653e1026
VS
1387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1389 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
19ec1358 1393 return;
28c05794 1394 }
19ec1358 1395
b24e7179 1396 /* Need to check both planes against the pipe */
055e393f 1397 for_each_pipe(dev_priv, i) {
649636ef
VS
1398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1400 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
b24e7179
JB
1404 }
1405}
1406
19332d7a
JB
1407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
20674eef 1410 struct drm_device *dev = dev_priv->dev;
649636ef 1411 int sprite;
19332d7a 1412
7feb8b88 1413 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1414 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
666a4537 1420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1421 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1422 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1423 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1425 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1428 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1429 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1433 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1434 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1436 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1437 }
1438}
1439
08c71e5e
VS
1440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
e2c719b7 1442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1443 drm_crtc_vblank_put(crtc);
1444}
1445
89eff4be 1446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1447{
1448 u32 val;
1449 bool enabled;
1450
e2c719b7 1451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1452
92f2584a
JB
1453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1457}
1458
ab9412ba
DV
1459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
92f2584a 1461{
92f2584a
JB
1462 u32 val;
1463 bool enabled;
1464
649636ef 1465 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1466 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1467 I915_STATE_WARN(enabled,
9db4a9c7
JB
1468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
92f2584a
JB
1470}
1471
4e634389
KP
1472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
44f37d1f
CML
1482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
f0575e92
KP
1485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
1519b995
KP
1492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
dc0fa718 1495 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1500 return false;
44f37d1f
CML
1501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
1519b995 1504 } else {
dc0fa718 1505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
291906f1 1542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
291906f1 1545{
47a05eca 1546 u32 val = I915_READ(reg);
e2c719b7 1547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1549 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1550
e2c719b7 1551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1552 && (val & DP_PIPEB_SELECT),
de9a35ab 1553 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1557 enum pipe pipe, i915_reg_t reg)
291906f1 1558{
47a05eca 1559 u32 val = I915_READ(reg);
e2c719b7 1560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1562 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1563
e2c719b7 1564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1565 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1566 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
291906f1 1572 u32 val;
291906f1 1573
f0575e92
KP
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1577
649636ef 1578 val = I915_READ(PCH_ADPA);
e2c719b7 1579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1580 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1581 pipe_name(pipe));
291906f1 1582
649636ef 1583 val = I915_READ(PCH_LVDS);
e2c719b7 1584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1586 pipe_name(pipe));
291906f1 1587
e2debe91
PZ
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1591}
1592
d288f65f 1593static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1594 const struct intel_crtc_state *pipe_config)
87442f73 1595{
426115cf
DV
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1598 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1599 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1600
426115cf 1601 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1602
87442f73 1603 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1604 if (IS_MOBILE(dev_priv->dev))
426115cf 1605 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1606
426115cf
DV
1607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
d288f65f 1614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1615 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1616
1617 /* We do this three times for luck */
426115cf 1618 I915_WRITE(reg, dpll);
87442f73
DV
1619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
426115cf 1621 I915_WRITE(reg, dpll);
87442f73
DV
1622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
426115cf 1624 I915_WRITE(reg, dpll);
87442f73
DV
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
d288f65f 1629static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1630 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
a580516d 1640 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
54433e91
VS
1647 mutex_unlock(&dev_priv->sb_lock);
1648
9d556c99
CML
1649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
d288f65f 1655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1656
1657 /* Check PLL is locked */
a11b0703 1658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
a11b0703 1661 /* not sure when this should be written */
d288f65f 1662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1663 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1664}
1665
1c4e0274
VS
1666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
3538b9df 1672 count += crtc->base.state->active &&
409ee761 1673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1674
1675 return count;
1676}
1677
66e3d5c0 1678static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1679{
66e3d5c0
DV
1680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1682 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1683 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1684
66e3d5c0 1685 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1686
63d7bbe9 1687 /* No really, not for ILK+ */
3d13ef2e 1688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1689
1690 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1693
1c4e0274
VS
1694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
66e3d5c0 1706
c2b63374
VS
1707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
8e7a65aa
VS
1714 I915_WRITE(reg, dpll);
1715
66e3d5c0
DV
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
f0f59a00 1831 i915_reg_t dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
040484af
JB
1958
1959 /* PCH only available on ILK+ */
55522f37 1960 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1961
1962 /* Make sure PCH DPLL is enabled */
e72f9fbf 1963 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1964 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
23670b32
DV
1970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
59c859d6 1977 }
23670b32 1978
ab9412ba 1979 reg = PCH_TRANSCONF(pipe);
040484af 1980 val = I915_READ(reg);
5f7f726d 1981 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
c5de7c6f
VS
1985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
e9bcff5c 1988 */
dfd07d72 1989 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1994 }
5f7f726d
PZ
1995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1998 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
5f7f726d
PZ
2003 else
2004 val |= TRANS_PROGRESSIVE;
2005
040484af
JB
2006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2009}
2010
8fb033d7 2011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2012 enum transcoder cpu_transcoder)
040484af 2013{
8fb033d7 2014 u32 val, pipeconf_val;
8fb033d7
PZ
2015
2016 /* PCH only available on ILK+ */
55522f37 2017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2018
8fb033d7 2019 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2022
223a6fdf 2023 /* Workaround: set timing override bit. */
36c0d0cf 2024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2027
25f3ef11 2028 val = TRANS_ENABLE;
937bb610 2029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2030
9a76b1c6
PZ
2031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
a35f2679 2033 val |= TRANS_INTERLACED;
8fb033d7
PZ
2034 else
2035 val |= TRANS_PROGRESSIVE;
2036
ab9412ba
DV
2037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2039 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2040}
2041
b8a4f404
PZ
2042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
040484af 2044{
23670b32 2045 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2046 i915_reg_t reg;
2047 uint32_t val;
040484af
JB
2048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
291906f1
JB
2053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
ab9412ba 2056 reg = PCH_TRANSCONF(pipe);
040484af
JB
2057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2063
c465613b 2064 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
040484af
JB
2071}
2072
ab4d966c 2073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2074{
8fb033d7
PZ
2075 u32 val;
2076
ab9412ba 2077 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2078 val &= ~TRANS_ENABLE;
ab9412ba 2079 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2080 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2082 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2083
2084 /* Workaround: clear timing override bit. */
36c0d0cf 2085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2088}
2089
b24e7179 2090/**
309cfea8 2091 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2092 * @crtc: crtc responsible for the pipe
b24e7179 2093 *
0372264a 2094 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2096 */
e1fdc473 2097static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2098{
0372264a
PZ
2099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
1a70a728 2102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2103 enum pipe pch_transcoder;
f0f59a00 2104 i915_reg_t reg;
b24e7179
JB
2105 u32 val;
2106
9e2ee2dd
VS
2107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
58c6eaa2 2109 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2110 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2111 assert_sprites_disabled(dev_priv, pipe);
2112
681e5811 2113 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
b24e7179
JB
2118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
50360403 2123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2124 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
040484af 2128 else {
6e3c9717 2129 if (crtc->config->has_pch_encoder) {
040484af 2130 /* if driving the PCH, we need FDI enabled */
cc391bbb 2131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
040484af
JB
2134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
b24e7179 2137
702e7a56 2138 reg = PIPECONF(cpu_transcoder);
b24e7179 2139 val = I915_READ(reg);
7ad25d48 2140 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2143 return;
7ad25d48 2144 }
00d70b15
CW
2145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2147 POSTING_READ(reg);
b7792d8b
VS
2148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2159}
2160
2161/**
309cfea8 2162 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2163 * @crtc: crtc whose pipes is to be disabled
b24e7179 2164 *
575f7ab7
VS
2165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
b24e7179
JB
2168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
575f7ab7 2171static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2172{
575f7ab7 2173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2175 enum pipe pipe = crtc->pipe;
f0f59a00 2176 i915_reg_t reg;
b24e7179
JB
2177 u32 val;
2178
9e2ee2dd
VS
2179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
b24e7179
JB
2181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2186 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2187 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2188
702e7a56 2189 reg = PIPECONF(cpu_transcoder);
b24e7179 2190 val = I915_READ(reg);
00d70b15
CW
2191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
67adc644
VS
2194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
6e3c9717 2198 if (crtc->config->double_wide)
67adc644
VS
2199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2209}
2210
693db184
CW
2211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
832be82f
VS
2220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
7b49f948
VS
2225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
832be82f
VS
2262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2264{
832be82f
VS
2265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
6761dd31
TU
2270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2274 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2275{
832be82f
VS
2276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
a57ce0b2
JB
2280}
2281
75c82a53 2282static void
f64b98cd
TU
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
832be82f 2286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
a6d09186 2287 struct intel_rotation_info *info = &view->params.rotation_info;
d9b3288e 2288 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2289
f64b98cd
TU
2290 *view = i915_ggtt_view_normal;
2291
50470bb0 2292 if (!plane_state)
75c82a53 2293 return;
50470bb0 2294
121920fa 2295 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2296 return;
50470bb0 2297
9abc4648 2298 *view = i915_ggtt_view_rotated;
50470bb0
TU
2299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
89e3e142 2303 info->uv_offset = fb->offsets[1];
50470bb0
TU
2304 info->fb_modifier = fb->modifier[0];
2305
d9b3288e
VS
2306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2309 tile_width = intel_tile_width(dev_priv, cpp, fb->modifier[0]);
2310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
84fe03f7 2313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
d9b3288e 2314 info->size = info->width_pages * info->height_pages * tile_size;
84fe03f7 2315
89e3e142 2316 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
d9b3288e
VS
2318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
832be82f 2322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
d9b3288e 2323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
89e3e142 2324 }
f64b98cd
TU
2325}
2326
603525d7 2327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
985b8bb4 2331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
44c5905e 2337 return 0;
4e9a86b6
VS
2338}
2339
603525d7
VS
2340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
127bd2ac 2359int
850c4cdc
TU
2360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
7580d774 2362 const struct drm_plane_state *plane_state)
6b95a207 2363{
850c4cdc 2364 struct drm_device *dev = fb->dev;
ce453d81 2365 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2367 struct i915_ggtt_view view;
6b95a207
KH
2368 u32 alignment;
2369 int ret;
2370
ebcdd39e
MR
2371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
603525d7 2373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2374
75c82a53 2375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2376
693db184
CW
2377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
d6dd6843
PZ
2385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
7580d774
ML
2394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
48b956c5 2396 if (ret)
b26a6b35 2397 goto err_pm;
6b95a207
KH
2398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
9807216f
VK
2404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
1690e1eb 2419
9807216f
VK
2420 i915_gem_object_pin_fence(obj);
2421 }
6b95a207 2422
d6dd6843 2423 intel_runtime_pm_put(dev_priv);
6b95a207 2424 return 0;
48b956c5
CW
2425
2426err_unpin:
f64b98cd 2427 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2428err_pm:
d6dd6843 2429 intel_runtime_pm_put(dev_priv);
48b956c5 2430 return ret;
6b95a207
KH
2431}
2432
82bc3b2d
TU
2433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
1690e1eb 2435{
82bc3b2d 2436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2437 struct i915_ggtt_view view;
82bc3b2d 2438
ebcdd39e
MR
2439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
75c82a53 2441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2442
9807216f
VK
2443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
f64b98cd 2446 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2447}
2448
c2c75131
DV
2449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
ce1e5c14
VS
2451unsigned long intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
c2c75131 2456{
b5c65338 2457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
d843310d 2458 unsigned int tile_size, tile_width, tile_height;
bc752862 2459 unsigned int tile_rows, tiles;
c2c75131 2460
d843310d
VS
2461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
2464
2465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
c2c75131 2467
d843310d
VS
2468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
bc752862 2470
d843310d 2471 return tile_rows * pitch * tile_height + tiles * tile_size;
bc752862 2472 } else {
4e9a86b6 2473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
bc752862 2480 }
c2c75131
DV
2481}
2482
b35d63fa 2483static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
bc8d7dff
DL
2504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
5724dbd1 2530static bool
f6936e29
DV
2531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2533{
2534 struct drm_device *dev = crtc->base.dev;
3badb49f 2535 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2538 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
46f297fb 2544
ff2652ea
CW
2545 if (plane_config->size == 0)
2546 return false;
2547
3badb49f
PZ
2548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
f37b5c2b
DV
2554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
46f297fb 2558 if (!obj)
484b41dd 2559 return false;
46f297fb 2560
49af449b
DL
2561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2563 obj->stride = fb->pitches[0];
46f297fb 2564
6bf129df
DL
2565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2571
2572 mutex_lock(&dev->struct_mutex);
6bf129df 2573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2574 &mode_cmd, obj)) {
46f297fb
JB
2575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
46f297fb 2578 mutex_unlock(&dev->struct_mutex);
484b41dd 2579
f6936e29 2580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2581 return true;
46f297fb
JB
2582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2586 return false;
2587}
2588
afd65eb4
MR
2589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
5724dbd1 2603static void
f6936e29
DV
2604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2606{
2607 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2608 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2609 struct drm_crtc *c;
2610 struct intel_crtc *i;
2ff8fde1 2611 struct drm_i915_gem_object *obj;
88595ac9 2612 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2613 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2614 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2615 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2616 struct intel_plane_state *intel_state =
2617 to_intel_plane_state(plane_state);
88595ac9 2618 struct drm_framebuffer *fb;
484b41dd 2619
2d14030b 2620 if (!plane_config->fb)
484b41dd
JB
2621 return;
2622
f6936e29 2623 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2624 fb = &plane_config->fb->base;
2625 goto valid_fb;
f55548b5 2626 }
484b41dd 2627
2d14030b 2628 kfree(plane_config->fb);
484b41dd
JB
2629
2630 /*
2631 * Failed to alloc the obj, check to see if we should share
2632 * an fb with another CRTC instead
2633 */
70e1e0ec 2634 for_each_crtc(dev, c) {
484b41dd
JB
2635 i = to_intel_crtc(c);
2636
2637 if (c == &intel_crtc->base)
2638 continue;
2639
2ff8fde1
MR
2640 if (!i->active)
2641 continue;
2642
88595ac9
DV
2643 fb = c->primary->fb;
2644 if (!fb)
484b41dd
JB
2645 continue;
2646
88595ac9 2647 obj = intel_fb_obj(fb);
2ff8fde1 2648 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2649 drm_framebuffer_reference(fb);
2650 goto valid_fb;
484b41dd
JB
2651 }
2652 }
88595ac9 2653
200757f5
MR
2654 /*
2655 * We've failed to reconstruct the BIOS FB. Current display state
2656 * indicates that the primary plane is visible, but has a NULL FB,
2657 * which will lead to problems later if we don't fix it up. The
2658 * simplest solution is to just disable the primary plane now and
2659 * pretend the BIOS never had it enabled.
2660 */
2661 to_intel_plane_state(plane_state)->visible = false;
2662 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2663 intel_pre_disable_primary(&intel_crtc->base);
2664 intel_plane->disable_plane(primary, &intel_crtc->base);
2665
88595ac9
DV
2666 return;
2667
2668valid_fb:
f44e2659
VS
2669 plane_state->src_x = 0;
2670 plane_state->src_y = 0;
be5651f2
ML
2671 plane_state->src_w = fb->width << 16;
2672 plane_state->src_h = fb->height << 16;
2673
f44e2659
VS
2674 plane_state->crtc_x = 0;
2675 plane_state->crtc_y = 0;
be5651f2
ML
2676 plane_state->crtc_w = fb->width;
2677 plane_state->crtc_h = fb->height;
2678
0a8d8a86
MR
2679 intel_state->src.x1 = plane_state->src_x;
2680 intel_state->src.y1 = plane_state->src_y;
2681 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2682 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2683 intel_state->dst.x1 = plane_state->crtc_x;
2684 intel_state->dst.y1 = plane_state->crtc_y;
2685 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2686 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2687
88595ac9
DV
2688 obj = intel_fb_obj(fb);
2689 if (obj->tiling_mode != I915_TILING_NONE)
2690 dev_priv->preserve_bios_swizzle = true;
2691
be5651f2
ML
2692 drm_framebuffer_reference(fb);
2693 primary->fb = primary->state->fb = fb;
36750f28 2694 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2695 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2696 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2697}
2698
a8d201af
ML
2699static void i9xx_update_primary_plane(struct drm_plane *primary,
2700 const struct intel_crtc_state *crtc_state,
2701 const struct intel_plane_state *plane_state)
81255565 2702{
a8d201af 2703 struct drm_device *dev = primary->dev;
81255565 2704 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2706 struct drm_framebuffer *fb = plane_state->base.fb;
2707 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2708 int plane = intel_crtc->plane;
e506a0c6 2709 unsigned long linear_offset;
a8d201af
ML
2710 int x = plane_state->src.x1 >> 16;
2711 int y = plane_state->src.y1 >> 16;
81255565 2712 u32 dspcntr;
f0f59a00 2713 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2714 int pixel_size;
f45651ba 2715
c9ba6fad
VS
2716 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2717
f45651ba
VS
2718 dspcntr = DISPPLANE_GAMMA_ENABLE;
2719
fdd508a6 2720 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2721
2722 if (INTEL_INFO(dev)->gen < 4) {
2723 if (intel_crtc->pipe == PIPE_B)
2724 dspcntr |= DISPPLANE_SEL_PIPE_B;
2725
2726 /* pipesrc and dspsize control the size that is scaled from,
2727 * which should always be the user's requested size.
2728 */
2729 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2730 ((crtc_state->pipe_src_h - 1) << 16) |
2731 (crtc_state->pipe_src_w - 1));
f45651ba 2732 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2733 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2734 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2735 ((crtc_state->pipe_src_h - 1) << 16) |
2736 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2737 I915_WRITE(PRIMPOS(plane), 0);
2738 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2739 }
81255565 2740
57779d06
VS
2741 switch (fb->pixel_format) {
2742 case DRM_FORMAT_C8:
81255565
JB
2743 dspcntr |= DISPPLANE_8BPP;
2744 break;
57779d06 2745 case DRM_FORMAT_XRGB1555:
57779d06 2746 dspcntr |= DISPPLANE_BGRX555;
81255565 2747 break;
57779d06
VS
2748 case DRM_FORMAT_RGB565:
2749 dspcntr |= DISPPLANE_BGRX565;
2750 break;
2751 case DRM_FORMAT_XRGB8888:
57779d06
VS
2752 dspcntr |= DISPPLANE_BGRX888;
2753 break;
2754 case DRM_FORMAT_XBGR8888:
57779d06
VS
2755 dspcntr |= DISPPLANE_RGBX888;
2756 break;
2757 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2758 dspcntr |= DISPPLANE_BGRX101010;
2759 break;
2760 case DRM_FORMAT_XBGR2101010:
57779d06 2761 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2762 break;
2763 default:
baba133a 2764 BUG();
81255565 2765 }
57779d06 2766
f45651ba
VS
2767 if (INTEL_INFO(dev)->gen >= 4 &&
2768 obj->tiling_mode != I915_TILING_NONE)
2769 dspcntr |= DISPPLANE_TILED;
81255565 2770
de1aa629
VS
2771 if (IS_G4X(dev))
2772 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2773
b9897127 2774 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2775
c2c75131
DV
2776 if (INTEL_INFO(dev)->gen >= 4) {
2777 intel_crtc->dspaddr_offset =
ce1e5c14
VS
2778 intel_compute_tile_offset(dev_priv, &x, &y,
2779 fb->modifier[0],
2780 pixel_size,
2781 fb->pitches[0]);
c2c75131
DV
2782 linear_offset -= intel_crtc->dspaddr_offset;
2783 } else {
e506a0c6 2784 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2785 }
e506a0c6 2786
a8d201af 2787 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2788 dspcntr |= DISPPLANE_ROTATE_180;
2789
a8d201af
ML
2790 x += (crtc_state->pipe_src_w - 1);
2791 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2792
2793 /* Finding the last pixel of the last line of the display
2794 data and adding to linear_offset*/
2795 linear_offset +=
a8d201af
ML
2796 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2797 (crtc_state->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2798 }
2799
2db3366b
PZ
2800 intel_crtc->adjusted_x = x;
2801 intel_crtc->adjusted_y = y;
2802
48404c1e
SJ
2803 I915_WRITE(reg, dspcntr);
2804
01f2c773 2805 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2806 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2807 I915_WRITE(DSPSURF(plane),
2808 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2809 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2810 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2811 } else
f343c5f6 2812 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2813 POSTING_READ(reg);
17638cd6
JB
2814}
2815
a8d201af
ML
2816static void i9xx_disable_primary_plane(struct drm_plane *primary,
2817 struct drm_crtc *crtc)
17638cd6
JB
2818{
2819 struct drm_device *dev = crtc->dev;
2820 struct drm_i915_private *dev_priv = dev->dev_private;
2821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2822 int plane = intel_crtc->plane;
f45651ba 2823
a8d201af
ML
2824 I915_WRITE(DSPCNTR(plane), 0);
2825 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2826 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2827 else
2828 I915_WRITE(DSPADDR(plane), 0);
2829 POSTING_READ(DSPCNTR(plane));
2830}
c9ba6fad 2831
a8d201af
ML
2832static void ironlake_update_primary_plane(struct drm_plane *primary,
2833 const struct intel_crtc_state *crtc_state,
2834 const struct intel_plane_state *plane_state)
2835{
2836 struct drm_device *dev = primary->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2839 struct drm_framebuffer *fb = plane_state->base.fb;
2840 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2841 int plane = intel_crtc->plane;
2842 unsigned long linear_offset;
2843 u32 dspcntr;
2844 i915_reg_t reg = DSPCNTR(plane);
2845 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2846 int x = plane_state->src.x1 >> 16;
2847 int y = plane_state->src.y1 >> 16;
c9ba6fad 2848
f45651ba 2849 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2850 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2851
2852 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2853 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2854
57779d06
VS
2855 switch (fb->pixel_format) {
2856 case DRM_FORMAT_C8:
17638cd6
JB
2857 dspcntr |= DISPPLANE_8BPP;
2858 break;
57779d06
VS
2859 case DRM_FORMAT_RGB565:
2860 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2861 break;
57779d06 2862 case DRM_FORMAT_XRGB8888:
57779d06
VS
2863 dspcntr |= DISPPLANE_BGRX888;
2864 break;
2865 case DRM_FORMAT_XBGR8888:
57779d06
VS
2866 dspcntr |= DISPPLANE_RGBX888;
2867 break;
2868 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2869 dspcntr |= DISPPLANE_BGRX101010;
2870 break;
2871 case DRM_FORMAT_XBGR2101010:
57779d06 2872 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2873 break;
2874 default:
baba133a 2875 BUG();
17638cd6
JB
2876 }
2877
2878 if (obj->tiling_mode != I915_TILING_NONE)
2879 dspcntr |= DISPPLANE_TILED;
17638cd6 2880
f45651ba 2881 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2882 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2883
b9897127 2884 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2885 intel_crtc->dspaddr_offset =
ce1e5c14
VS
2886 intel_compute_tile_offset(dev_priv, &x, &y,
2887 fb->modifier[0],
2888 pixel_size,
2889 fb->pitches[0]);
c2c75131 2890 linear_offset -= intel_crtc->dspaddr_offset;
a8d201af 2891 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2892 dspcntr |= DISPPLANE_ROTATE_180;
2893
2894 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2895 x += (crtc_state->pipe_src_w - 1);
2896 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2897
2898 /* Finding the last pixel of the last line of the display
2899 data and adding to linear_offset*/
2900 linear_offset +=
a8d201af
ML
2901 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2902 (crtc_state->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2903 }
2904 }
2905
2db3366b
PZ
2906 intel_crtc->adjusted_x = x;
2907 intel_crtc->adjusted_y = y;
2908
48404c1e 2909 I915_WRITE(reg, dspcntr);
17638cd6 2910
01f2c773 2911 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2912 I915_WRITE(DSPSURF(plane),
2913 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2914 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2915 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2916 } else {
2917 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2918 I915_WRITE(DSPLINOFF(plane), linear_offset);
2919 }
17638cd6 2920 POSTING_READ(reg);
17638cd6
JB
2921}
2922
7b49f948
VS
2923u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2924 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2925{
7b49f948 2926 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2927 return 64;
7b49f948
VS
2928 } else {
2929 int cpp = drm_format_plane_cpp(pixel_format, 0);
2930
2931 return intel_tile_width(dev_priv, fb_modifier, cpp);
b321803d
DL
2932 }
2933}
2934
44eb0cb9
MK
2935u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2936 struct drm_i915_gem_object *obj,
2937 unsigned int plane)
121920fa 2938{
ce7f1728 2939 struct i915_ggtt_view view;
dedf278c 2940 struct i915_vma *vma;
44eb0cb9 2941 u64 offset;
121920fa 2942
e7941294 2943 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
ce7f1728 2944 intel_plane->base.state);
121920fa 2945
ce7f1728 2946 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2947 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2948 view.type))
dedf278c
TU
2949 return -1;
2950
44eb0cb9 2951 offset = vma->node.start;
dedf278c
TU
2952
2953 if (plane == 1) {
a6d09186 2954 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
dedf278c
TU
2955 PAGE_SIZE;
2956 }
2957
44eb0cb9
MK
2958 WARN_ON(upper_32_bits(offset));
2959
2960 return lower_32_bits(offset);
121920fa
TU
2961}
2962
e435d6e5
ML
2963static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2964{
2965 struct drm_device *dev = intel_crtc->base.dev;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967
2968 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2969 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2971}
2972
a1b2278e
CK
2973/*
2974 * This function detaches (aka. unbinds) unused scalers in hardware
2975 */
0583236e 2976static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2977{
a1b2278e
CK
2978 struct intel_crtc_scaler_state *scaler_state;
2979 int i;
2980
a1b2278e
CK
2981 scaler_state = &intel_crtc->config->scaler_state;
2982
2983 /* loop through and disable scalers that aren't in use */
2984 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2985 if (!scaler_state->scalers[i].in_use)
2986 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2987 }
2988}
2989
6156a456 2990u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2991{
6156a456 2992 switch (pixel_format) {
d161cf7a 2993 case DRM_FORMAT_C8:
c34ce3d1 2994 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2995 case DRM_FORMAT_RGB565:
c34ce3d1 2996 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2997 case DRM_FORMAT_XBGR8888:
c34ce3d1 2998 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2999 case DRM_FORMAT_XRGB8888:
c34ce3d1 3000 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3001 /*
3002 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3003 * to be already pre-multiplied. We need to add a knob (or a different
3004 * DRM_FORMAT) for user-space to configure that.
3005 */
f75fb42a 3006 case DRM_FORMAT_ABGR8888:
c34ce3d1 3007 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3008 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3009 case DRM_FORMAT_ARGB8888:
c34ce3d1 3010 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3012 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3013 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3014 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3015 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3016 case DRM_FORMAT_YUYV:
c34ce3d1 3017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3018 case DRM_FORMAT_YVYU:
c34ce3d1 3019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3020 case DRM_FORMAT_UYVY:
c34ce3d1 3021 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3022 case DRM_FORMAT_VYUY:
c34ce3d1 3023 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3024 default:
4249eeef 3025 MISSING_CASE(pixel_format);
70d21f0e 3026 }
8cfcba41 3027
c34ce3d1 3028 return 0;
6156a456 3029}
70d21f0e 3030
6156a456
CK
3031u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3032{
6156a456 3033 switch (fb_modifier) {
30af77c4 3034 case DRM_FORMAT_MOD_NONE:
70d21f0e 3035 break;
30af77c4 3036 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3037 return PLANE_CTL_TILED_X;
b321803d 3038 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3039 return PLANE_CTL_TILED_Y;
b321803d 3040 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3041 return PLANE_CTL_TILED_YF;
70d21f0e 3042 default:
6156a456 3043 MISSING_CASE(fb_modifier);
70d21f0e 3044 }
8cfcba41 3045
c34ce3d1 3046 return 0;
6156a456 3047}
70d21f0e 3048
6156a456
CK
3049u32 skl_plane_ctl_rotation(unsigned int rotation)
3050{
3b7a5119 3051 switch (rotation) {
6156a456
CK
3052 case BIT(DRM_ROTATE_0):
3053 break;
1e8df167
SJ
3054 /*
3055 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3056 * while i915 HW rotation is clockwise, thats why this swapping.
3057 */
3b7a5119 3058 case BIT(DRM_ROTATE_90):
1e8df167 3059 return PLANE_CTL_ROTATE_270;
3b7a5119 3060 case BIT(DRM_ROTATE_180):
c34ce3d1 3061 return PLANE_CTL_ROTATE_180;
3b7a5119 3062 case BIT(DRM_ROTATE_270):
1e8df167 3063 return PLANE_CTL_ROTATE_90;
6156a456
CK
3064 default:
3065 MISSING_CASE(rotation);
3066 }
3067
c34ce3d1 3068 return 0;
6156a456
CK
3069}
3070
a8d201af
ML
3071static void skylake_update_primary_plane(struct drm_plane *plane,
3072 const struct intel_crtc_state *crtc_state,
3073 const struct intel_plane_state *plane_state)
6156a456 3074{
a8d201af 3075 struct drm_device *dev = plane->dev;
6156a456 3076 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3078 struct drm_framebuffer *fb = plane_state->base.fb;
3079 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3080 int pipe = intel_crtc->pipe;
3081 u32 plane_ctl, stride_div, stride;
3082 u32 tile_height, plane_offset, plane_size;
a8d201af 3083 unsigned int rotation = plane_state->base.rotation;
6156a456 3084 int x_offset, y_offset;
44eb0cb9 3085 u32 surf_addr;
a8d201af
ML
3086 int scaler_id = plane_state->scaler_id;
3087 int src_x = plane_state->src.x1 >> 16;
3088 int src_y = plane_state->src.y1 >> 16;
3089 int src_w = drm_rect_width(&plane_state->src) >> 16;
3090 int src_h = drm_rect_height(&plane_state->src) >> 16;
3091 int dst_x = plane_state->dst.x1;
3092 int dst_y = plane_state->dst.y1;
3093 int dst_w = drm_rect_width(&plane_state->dst);
3094 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3095
6156a456
CK
3096 plane_ctl = PLANE_CTL_ENABLE |
3097 PLANE_CTL_PIPE_GAMMA_ENABLE |
3098 PLANE_CTL_PIPE_CSC_ENABLE;
3099
3100 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3101 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3102 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3103 plane_ctl |= skl_plane_ctl_rotation(rotation);
3104
7b49f948 3105 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3106 fb->pixel_format);
dedf278c 3107 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3108
a42e5a23
PZ
3109 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3110
3b7a5119 3111 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3112 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3113
3b7a5119 3114 /* stride = Surface height in tiles */
832be82f 3115 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3116 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3117 x_offset = stride * tile_height - src_y - src_h;
3118 y_offset = src_x;
6156a456 3119 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3120 } else {
3121 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3122 x_offset = src_x;
3123 y_offset = src_y;
6156a456 3124 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3125 }
3126 plane_offset = y_offset << 16 | x_offset;
b321803d 3127
2db3366b
PZ
3128 intel_crtc->adjusted_x = x_offset;
3129 intel_crtc->adjusted_y = y_offset;
3130
70d21f0e 3131 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3132 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3133 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3135
3136 if (scaler_id >= 0) {
3137 uint32_t ps_ctrl = 0;
3138
3139 WARN_ON(!dst_w || !dst_h);
3140 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3141 crtc_state->scaler_state.scalers[scaler_id].mode;
3142 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3143 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3144 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3145 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3146 I915_WRITE(PLANE_POS(pipe, 0), 0);
3147 } else {
3148 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3149 }
3150
121920fa 3151 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3152
3153 POSTING_READ(PLANE_SURF(pipe, 0));
3154}
3155
a8d201af
ML
3156static void skylake_disable_primary_plane(struct drm_plane *primary,
3157 struct drm_crtc *crtc)
17638cd6
JB
3158{
3159 struct drm_device *dev = crtc->dev;
3160 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3161 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3162
0e631adc
PZ
3163 if (dev_priv->fbc.deactivate)
3164 dev_priv->fbc.deactivate(dev_priv);
81255565 3165
a8d201af
ML
3166 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3167 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
29b9bde6 3170
a8d201af
ML
3171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 /* Support for kgdboc is disabled, this needs a major rework. */
3177 DRM_ERROR("legacy panic handler not supported any more.\n");
3178
3179 return -ENODEV;
81255565
JB
3180}
3181
7514747d 3182static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3183{
96a02917
VS
3184 struct drm_crtc *crtc;
3185
70e1e0ec 3186 for_each_crtc(dev, crtc) {
96a02917
VS
3187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
7514747d
VS
3193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
7514747d 3197 struct drm_crtc *crtc;
96a02917 3198
70e1e0ec 3199 for_each_crtc(dev, crtc) {
11c22da6
ML
3200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
96a02917 3202
11c22da6 3203 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3204 plane_state = to_intel_plane_state(plane->base.state);
3205
a8d201af
ML
3206 if (plane_state->visible)
3207 plane->update_plane(&plane->base,
3208 to_intel_crtc_state(crtc->state),
3209 plane_state);
11c22da6
ML
3210
3211 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3212 }
3213}
3214
7514747d
VS
3215void intel_prepare_reset(struct drm_device *dev)
3216{
3217 /* no reset support for gen2 */
3218 if (IS_GEN2(dev))
3219 return;
3220
3221 /* reset doesn't touch the display */
3222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3223 return;
3224
3225 drm_modeset_lock_all(dev);
f98ce92f
VS
3226 /*
3227 * Disabling the crtcs gracefully seems nicer. Also the
3228 * g33 docs say we should at least disable all the planes.
3229 */
6b72d486 3230 intel_display_suspend(dev);
7514747d
VS
3231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
11c22da6
ML
3255 *
3256 * FIXME: Atomic will make this obsolete since we won't schedule
3257 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3258 */
3259 intel_update_primary_planes(dev);
3260 return;
3261 }
3262
3263 /*
3264 * The display has been reset as well,
3265 * so need a full re-initialization.
3266 */
3267 intel_runtime_pm_disable_interrupts(dev_priv);
3268 intel_runtime_pm_enable_interrupts(dev_priv);
3269
3270 intel_modeset_init_hw(dev);
3271
3272 spin_lock_irq(&dev_priv->irq_lock);
3273 if (dev_priv->display.hpd_irq_setup)
3274 dev_priv->display.hpd_irq_setup(dev);
3275 spin_unlock_irq(&dev_priv->irq_lock);
3276
043e9bda 3277 intel_display_resume(dev);
7514747d
VS
3278
3279 intel_hpd_init(dev_priv);
3280
3281 drm_modeset_unlock_all(dev);
3282}
3283
7d5e3799
CW
3284static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3289 bool pending;
3290
3291 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3292 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3293 return false;
3294
5e2d7afc 3295 spin_lock_irq(&dev->event_lock);
7d5e3799 3296 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3297 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3298
3299 return pending;
3300}
3301
bfd16b2a
ML
3302static void intel_update_pipe_config(struct intel_crtc *crtc,
3303 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3304{
3305 struct drm_device *dev = crtc->base.dev;
3306 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3307 struct intel_crtc_state *pipe_config =
3308 to_intel_crtc_state(crtc->base.state);
e30e8f75 3309
bfd16b2a
ML
3310 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3311 crtc->base.mode = crtc->base.state->mode;
3312
3313 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3314 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3315 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3316
44522d85
ML
3317 if (HAS_DDI(dev))
3318 intel_set_pipe_csc(&crtc->base);
3319
e30e8f75
GP
3320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
e30e8f75
GP
3327 */
3328
e30e8f75 3329 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3330 ((pipe_config->pipe_src_w - 1) << 16) |
3331 (pipe_config->pipe_src_h - 1));
3332
3333 /* on skylake this is done by detaching scalers */
3334 if (INTEL_INFO(dev)->gen >= 9) {
3335 skl_detach_scalers(crtc);
3336
3337 if (pipe_config->pch_pfit.enabled)
3338 skylake_pfit_enable(crtc);
3339 } else if (HAS_PCH_SPLIT(dev)) {
3340 if (pipe_config->pch_pfit.enabled)
3341 ironlake_pfit_enable(crtc);
3342 else if (old_crtc_state->pch_pfit.enabled)
3343 ironlake_pfit_disable(crtc, true);
e30e8f75 3344 }
e30e8f75
GP
3345}
3346
5e84e1a4
ZW
3347static void intel_fdi_normal_train(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 int pipe = intel_crtc->pipe;
f0f59a00
VS
3353 i915_reg_t reg;
3354 u32 temp;
5e84e1a4
ZW
3355
3356 /* enable normal train */
3357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
61e499bf 3359 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3360 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3361 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3365 }
5e84e1a4
ZW
3366 I915_WRITE(reg, temp);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 if (HAS_PCH_CPT(dev)) {
3371 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3372 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3373 } else {
3374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_NONE;
3376 }
3377 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3378
3379 /* wait one idle pattern time */
3380 POSTING_READ(reg);
3381 udelay(1000);
357555c0
JB
3382
3383 /* IVB wants error correction enabled */
3384 if (IS_IVYBRIDGE(dev))
3385 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3386 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3387}
3388
8db9d77b
ZW
3389/* The FDI link training functions for ILK/Ibexpeak. */
3390static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3391{
3392 struct drm_device *dev = crtc->dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3395 int pipe = intel_crtc->pipe;
f0f59a00
VS
3396 i915_reg_t reg;
3397 u32 temp, tries;
8db9d77b 3398
1c8562f6 3399 /* FDI needs bits from pipe first */
0fc932b8 3400 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3401
e1a44743
AJ
3402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
5eddb70b
CW
3404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
e1a44743
AJ
3406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
e1a44743
AJ
3410 udelay(150);
3411
8db9d77b 3412 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
627eb5a3 3415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3420
5eddb70b
CW
3421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
8db9d77b
ZW
3423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
8db9d77b
ZW
3428 udelay(150);
3429
5b2adf89 3430 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3434
5eddb70b 3435 reg = FDI_RX_IIR(pipe);
e1a44743 3436 for (tries = 0; tries < 5; tries++) {
5eddb70b 3437 temp = I915_READ(reg);
8db9d77b
ZW
3438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3443 break;
3444 }
8db9d77b 3445 }
e1a44743 3446 if (tries == 5)
5eddb70b 3447 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3448
3449 /* Train 2 */
5eddb70b
CW
3450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
8db9d77b
ZW
3452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3454 I915_WRITE(reg, temp);
8db9d77b 3455
5eddb70b
CW
3456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
8db9d77b
ZW
3458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3460 I915_WRITE(reg, temp);
8db9d77b 3461
5eddb70b
CW
3462 POSTING_READ(reg);
3463 udelay(150);
8db9d77b 3464
5eddb70b 3465 reg = FDI_RX_IIR(pipe);
e1a44743 3466 for (tries = 0; tries < 5; tries++) {
5eddb70b 3467 temp = I915_READ(reg);
8db9d77b
ZW
3468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
8db9d77b 3475 }
e1a44743 3476 if (tries == 5)
5eddb70b 3477 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3478
3479 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3480
8db9d77b
ZW
3481}
3482
0206e353 3483static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
f0f59a00
VS
3497 i915_reg_t reg;
3498 u32 temp, i, retry;
8db9d77b 3499
e1a44743
AJ
3500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
5eddb70b
CW
3502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
e1a44743
AJ
3504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
e1a44743
AJ
3509 udelay(150);
3510
8db9d77b 3511 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
627eb5a3 3514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3522
d74cf324
DV
3523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
5eddb70b
CW
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
8db9d77b
ZW
3528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
5eddb70b
CW
3535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
8db9d77b
ZW
3538 udelay(150);
3539
0206e353 3540 for (i = 0; i < 4; i++) {
5eddb70b
CW
3541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
8db9d77b
ZW
3543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
8db9d77b
ZW
3548 udelay(500);
3549
fa37d39e
SP
3550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
8db9d77b 3560 }
fa37d39e
SP
3561 if (retry < 5)
3562 break;
8db9d77b
ZW
3563 }
3564 if (i == 4)
5eddb70b 3565 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3566
3567 /* Train 2 */
5eddb70b
CW
3568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
8db9d77b
ZW
3570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
5eddb70b 3577 I915_WRITE(reg, temp);
8db9d77b 3578
5eddb70b
CW
3579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
8db9d77b
ZW
3581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
5eddb70b
CW
3588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
8db9d77b
ZW
3591 udelay(150);
3592
0206e353 3593 for (i = 0; i < 4; i++) {
5eddb70b
CW
3594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
8db9d77b
ZW
3596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
8db9d77b
ZW
3601 udelay(500);
3602
fa37d39e
SP
3603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
8db9d77b 3613 }
fa37d39e
SP
3614 if (retry < 5)
3615 break;
8db9d77b
ZW
3616 }
3617 if (i == 4)
5eddb70b 3618 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
357555c0
JB
3623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
f0f59a00
VS
3630 i915_reg_t reg;
3631 u32 temp, i, j;
357555c0
JB
3632
3633 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3634 for train result */
3635 reg = FDI_RX_IMR(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_RX_SYMBOL_LOCK;
3638 temp &= ~FDI_RX_BIT_LOCK;
3639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
3642 udelay(150);
3643
01a415fd
DV
3644 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3645 I915_READ(FDI_RX_IIR(pipe)));
3646
139ccd3f
JB
3647 /* Try each vswing and preemphasis setting twice before moving on */
3648 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3649 /* disable first in case we need to retry */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3653 temp &= ~FDI_TX_ENABLE;
3654 I915_WRITE(reg, temp);
357555c0 3655
139ccd3f
JB
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_AUTO;
3659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3660 temp &= ~FDI_RX_ENABLE;
3661 I915_WRITE(reg, temp);
357555c0 3662
139ccd3f 3663 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
139ccd3f 3666 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3668 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3670 temp |= snb_b_fdi_train_param[j/2];
3671 temp |= FDI_COMPOSITE_SYNC;
3672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3673
139ccd3f
JB
3674 I915_WRITE(FDI_RX_MISC(pipe),
3675 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3676
139ccd3f 3677 reg = FDI_RX_CTL(pipe);
357555c0 3678 temp = I915_READ(reg);
139ccd3f
JB
3679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3682
139ccd3f
JB
3683 POSTING_READ(reg);
3684 udelay(1); /* should be 0.5us */
357555c0 3685
139ccd3f
JB
3686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3690
139ccd3f
JB
3691 if (temp & FDI_RX_BIT_LOCK ||
3692 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3694 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3695 i);
3696 break;
3697 }
3698 udelay(1); /* should be 0.5us */
3699 }
3700 if (i == 4) {
3701 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3702 continue;
3703 }
357555c0 3704
139ccd3f 3705 /* Train 2 */
357555c0
JB
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
139ccd3f
JB
3708 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3710 I915_WRITE(reg, temp);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3716 I915_WRITE(reg, temp);
3717
3718 POSTING_READ(reg);
139ccd3f 3719 udelay(2); /* should be 1.5us */
357555c0 3720
139ccd3f
JB
3721 for (i = 0; i < 4; i++) {
3722 reg = FDI_RX_IIR(pipe);
3723 temp = I915_READ(reg);
3724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3725
139ccd3f
JB
3726 if (temp & FDI_RX_SYMBOL_LOCK ||
3727 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3728 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3729 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3730 i);
3731 goto train_done;
3732 }
3733 udelay(2); /* should be 1.5us */
357555c0 3734 }
139ccd3f
JB
3735 if (i == 4)
3736 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3737 }
357555c0 3738
139ccd3f 3739train_done:
357555c0
JB
3740 DRM_DEBUG_KMS("FDI train done.\n");
3741}
3742
88cefb6c 3743static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3744{
88cefb6c 3745 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3746 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3747 int pipe = intel_crtc->pipe;
f0f59a00
VS
3748 i915_reg_t reg;
3749 u32 temp;
c64e311e 3750
c98e9dcf 3751 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
627eb5a3 3754 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3755 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3757 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3758
3759 POSTING_READ(reg);
c98e9dcf
JB
3760 udelay(200);
3761
3762 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3763 temp = I915_READ(reg);
3764 I915_WRITE(reg, temp | FDI_PCDCLK);
3765
3766 POSTING_READ(reg);
c98e9dcf
JB
3767 udelay(200);
3768
20749730
PZ
3769 /* Enable CPU FDI TX PLL, always on for Ironlake */
3770 reg = FDI_TX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3773 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3774
20749730
PZ
3775 POSTING_READ(reg);
3776 udelay(100);
6be4a607 3777 }
0e23b99d
JB
3778}
3779
88cefb6c
DV
3780static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3781{
3782 struct drm_device *dev = intel_crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 int pipe = intel_crtc->pipe;
f0f59a00
VS
3785 i915_reg_t reg;
3786 u32 temp;
88cefb6c
DV
3787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
0fc932b8
JB
3810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
f0f59a00
VS
3816 i915_reg_t reg;
3817 u32 temp;
0fc932b8
JB
3818
3819 /* disable CPU FDI tx and PCH FDI rx */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3823 POSTING_READ(reg);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~(0x7 << 16);
dfd07d72 3828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3829 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3830
3831 POSTING_READ(reg);
3832 udelay(100);
3833
3834 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3835 if (HAS_PCH_IBX(dev))
6f06ce18 3836 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3837
3838 /* still set train pattern 1 */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1;
3843 I915_WRITE(reg, temp);
3844
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if (HAS_PCH_CPT(dev)) {
3848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3850 } else {
3851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 }
3854 /* BPC in FDI rx is consistent with that in PIPECONF */
3855 temp &= ~(0x07 << 16);
dfd07d72 3856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3857 I915_WRITE(reg, temp);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861}
3862
5dce5b93
CW
3863bool intel_has_pending_fb_unpin(struct drm_device *dev)
3864{
3865 struct intel_crtc *crtc;
3866
3867 /* Note that we don't need to be called with mode_config.lock here
3868 * as our list of CRTC objects is static for the lifetime of the
3869 * device and so cannot disappear as we iterate. Similarly, we can
3870 * happily treat the predicates as racy, atomic checks as userspace
3871 * cannot claim and pin a new fb without at least acquring the
3872 * struct_mutex and so serialising with us.
3873 */
d3fcc808 3874 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3875 if (atomic_read(&crtc->unpin_work_count) == 0)
3876 continue;
3877
3878 if (crtc->unpin_work)
3879 intel_wait_for_vblank(dev, crtc->pipe);
3880
3881 return true;
3882 }
3883
3884 return false;
3885}
3886
d6bbafa1
CW
3887static void page_flip_completed(struct intel_crtc *intel_crtc)
3888{
3889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3890 struct intel_unpin_work *work = intel_crtc->unpin_work;
3891
3892 /* ensure that the unpin work is consistent wrt ->pending. */
3893 smp_rmb();
3894 intel_crtc->unpin_work = NULL;
3895
3896 if (work->event)
3897 drm_send_vblank_event(intel_crtc->base.dev,
3898 intel_crtc->pipe,
3899 work->event);
3900
3901 drm_crtc_vblank_put(&intel_crtc->base);
3902
3903 wake_up_all(&dev_priv->pending_flip_queue);
3904 queue_work(dev_priv->wq, &work->work);
3905
3906 trace_i915_flip_complete(intel_crtc->plane,
3907 work->pending_flip_obj);
3908}
3909
5008e874 3910static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3911{
0f91128d 3912 struct drm_device *dev = crtc->dev;
5bb61643 3913 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3914 long ret;
e6c3a2a6 3915
2c10d571 3916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3917
3918 ret = wait_event_interruptible_timeout(
3919 dev_priv->pending_flip_queue,
3920 !intel_crtc_has_pending_flip(crtc),
3921 60*HZ);
3922
3923 if (ret < 0)
3924 return ret;
3925
3926 if (ret == 0) {
9c787942 3927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3928
5e2d7afc 3929 spin_lock_irq(&dev->event_lock);
9c787942
CW
3930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
5e2d7afc 3934 spin_unlock_irq(&dev->event_lock);
9c787942 3935 }
5bb61643 3936
5008e874 3937 return 0;
e6c3a2a6
CW
3938}
3939
060f02d8
VS
3940static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3941{
3942 u32 temp;
3943
3944 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3945
3946 mutex_lock(&dev_priv->sb_lock);
3947
3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3949 temp |= SBI_SSCCTL_DISABLE;
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3951
3952 mutex_unlock(&dev_priv->sb_lock);
3953}
3954
e615efe4
ED
3955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
060f02d8 3964 lpt_disable_iclkip(dev_priv);
e615efe4
ED
3965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3967 if (clock == 20000) {
e615efe4
ED
3968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
a2572f5c 3982 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
3983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3998 clock,
e615efe4
ED
3999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
060f02d8
VS
4004 mutex_lock(&dev_priv->sb_lock);
4005
e615efe4 4006 /* Program SSCDIVINTPHASE6 */
988d6ee8 4007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4015
4016 /* Program SSCAUXDIV */
988d6ee8 4017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4021
4022 /* Enable modulator and associated divider */
988d6ee8 4023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4024 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4026
060f02d8
VS
4027 mutex_unlock(&dev_priv->sb_lock);
4028
e615efe4
ED
4029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4033}
4034
275f01b2
DV
4035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4036 enum pipe pch_transcoder)
4037{
4038 struct drm_device *dev = crtc->base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4041
4042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4043 I915_READ(HTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4045 I915_READ(HBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4047 I915_READ(HSYNC(cpu_transcoder)));
4048
4049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4050 I915_READ(VTOTAL(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4052 I915_READ(VBLANK(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4054 I915_READ(VSYNC(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4057}
4058
003632d9 4059static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4060{
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 uint32_t temp;
4063
4064 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4065 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4066 return;
4067
4068 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4070
003632d9
ACO
4071 temp &= ~FDI_BC_BIFURCATION_SELECT;
4072 if (enable)
4073 temp |= FDI_BC_BIFURCATION_SELECT;
4074
4075 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4076 I915_WRITE(SOUTH_CHICKEN1, temp);
4077 POSTING_READ(SOUTH_CHICKEN1);
4078}
4079
4080static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4081{
4082 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4083
4084 switch (intel_crtc->pipe) {
4085 case PIPE_A:
4086 break;
4087 case PIPE_B:
6e3c9717 4088 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4089 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4090 else
003632d9 4091 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4092
4093 break;
4094 case PIPE_C:
003632d9 4095 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4096
4097 break;
4098 default:
4099 BUG();
4100 }
4101}
4102
c48b5305
VS
4103/* Return which DP Port should be selected for Transcoder DP control */
4104static enum port
4105intel_trans_dp_port_sel(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct intel_encoder *encoder;
4109
4110 for_each_encoder_on_crtc(dev, crtc, encoder) {
4111 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4112 encoder->type == INTEL_OUTPUT_EDP)
4113 return enc_to_dig_port(&encoder->base)->port;
4114 }
4115
4116 return -1;
4117}
4118
f67a559d
JB
4119/*
4120 * Enable PCH resources required for PCH ports:
4121 * - PCH PLLs
4122 * - FDI training & RX/TX
4123 * - update transcoder timings
4124 * - DP transcoding bits
4125 * - transcoder
4126 */
4127static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 int pipe = intel_crtc->pipe;
f0f59a00 4133 u32 temp;
2c07245f 4134
ab9412ba 4135 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4136
1fbc0d78
DV
4137 if (IS_IVYBRIDGE(dev))
4138 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4139
cd986abb
DV
4140 /* Write the TU size bits before fdi link training, so that error
4141 * detection works. */
4142 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4143 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4144
3860b2ec
VS
4145 /*
4146 * Sometimes spurious CPU pipe underruns happen during FDI
4147 * training, at least with VGA+HDMI cloning. Suppress them.
4148 */
4149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4150
c98e9dcf 4151 /* For PCH output, training FDI link */
674cf967 4152 dev_priv->display.fdi_link_train(crtc);
2c07245f 4153
3ad8a208
DV
4154 /* We need to program the right clock selection before writing the pixel
4155 * mutliplier into the DPLL. */
303b81e0 4156 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4157 u32 sel;
4b645f14 4158
c98e9dcf 4159 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4160 temp |= TRANS_DPLL_ENABLE(pipe);
4161 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4162 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4163 temp |= sel;
4164 else
4165 temp &= ~sel;
c98e9dcf 4166 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4167 }
5eddb70b 4168
3ad8a208
DV
4169 /* XXX: pch pll's can be enabled any time before we enable the PCH
4170 * transcoder, and we actually should do this to not upset any PCH
4171 * transcoder that already use the clock when we share it.
4172 *
4173 * Note that enable_shared_dpll tries to do the right thing, but
4174 * get_shared_dpll unconditionally resets the pll - we need that to have
4175 * the right LVDS enable sequence. */
85b3894f 4176 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4177
d9b6cb56
JB
4178 /* set transcoder timing, panel must allow it */
4179 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4180 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4181
303b81e0 4182 intel_fdi_normal_train(crtc);
5e84e1a4 4183
3860b2ec
VS
4184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4185
c98e9dcf 4186 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4187 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4188 const struct drm_display_mode *adjusted_mode =
4189 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4190 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4191 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4192 temp = I915_READ(reg);
4193 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4194 TRANS_DP_SYNC_MASK |
4195 TRANS_DP_BPC_MASK);
e3ef4479 4196 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4197 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4198
9c4edaee 4199 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4200 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4201 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4202 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4203
4204 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4205 case PORT_B:
5eddb70b 4206 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4207 break;
c48b5305 4208 case PORT_C:
5eddb70b 4209 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4210 break;
c48b5305 4211 case PORT_D:
5eddb70b 4212 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4213 break;
4214 default:
e95d41e1 4215 BUG();
32f9d658 4216 }
2c07245f 4217
5eddb70b 4218 I915_WRITE(reg, temp);
6be4a607 4219 }
b52eb4dc 4220
b8a4f404 4221 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4222}
4223
1507e5bd
PZ
4224static void lpt_pch_enable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4229 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4230
ab9412ba 4231 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4232
8c52b5e8 4233 lpt_program_iclkip(crtc);
1507e5bd 4234
0540e488 4235 /* Set transcoder timing. */
275f01b2 4236 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4237
937bb610 4238 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4239}
4240
190f68c5
ACO
4241struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4242 struct intel_crtc_state *crtc_state)
ee7b9f93 4243{
e2b78267 4244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4245 struct intel_shared_dpll *pll;
de419ab6 4246 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4247 enum intel_dpll_id i;
00490c22 4248 int max = dev_priv->num_shared_dpll;
ee7b9f93 4249
de419ab6
ML
4250 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4251
98b6bd99
DV
4252 if (HAS_PCH_IBX(dev_priv->dev)) {
4253 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4254 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4255 pll = &dev_priv->shared_dplls[i];
98b6bd99 4256
46edb027
DV
4257 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4258 crtc->base.base.id, pll->name);
98b6bd99 4259
de419ab6 4260 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4261
98b6bd99
DV
4262 goto found;
4263 }
4264
bcddf610
S
4265 if (IS_BROXTON(dev_priv->dev)) {
4266 /* PLL is attached to port in bxt */
4267 struct intel_encoder *encoder;
4268 struct intel_digital_port *intel_dig_port;
4269
4270 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4271 if (WARN_ON(!encoder))
4272 return NULL;
4273
4274 intel_dig_port = enc_to_dig_port(&encoder->base);
4275 /* 1:1 mapping between ports and PLLs */
4276 i = (enum intel_dpll_id)intel_dig_port->port;
4277 pll = &dev_priv->shared_dplls[i];
4278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4279 crtc->base.base.id, pll->name);
de419ab6 4280 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4281
4282 goto found;
00490c22
ML
4283 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4284 /* Do not consider SPLL */
4285 max = 2;
bcddf610 4286
00490c22 4287 for (i = 0; i < max; i++) {
e72f9fbf 4288 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4289
4290 /* Only want to check enabled timings first */
de419ab6 4291 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4292 continue;
4293
190f68c5 4294 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4295 &shared_dpll[i].hw_state,
4296 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4297 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4298 crtc->base.base.id, pll->name,
de419ab6 4299 shared_dpll[i].crtc_mask,
8bd31e67 4300 pll->active);
ee7b9f93
JB
4301 goto found;
4302 }
4303 }
4304
4305 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4307 pll = &dev_priv->shared_dplls[i];
de419ab6 4308 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4309 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4310 crtc->base.base.id, pll->name);
ee7b9f93
JB
4311 goto found;
4312 }
4313 }
4314
4315 return NULL;
4316
4317found:
de419ab6
ML
4318 if (shared_dpll[i].crtc_mask == 0)
4319 shared_dpll[i].hw_state =
4320 crtc_state->dpll_hw_state;
f2a69f44 4321
190f68c5 4322 crtc_state->shared_dpll = i;
46edb027
DV
4323 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4324 pipe_name(crtc->pipe));
ee7b9f93 4325
de419ab6 4326 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4327
ee7b9f93
JB
4328 return pll;
4329}
4330
de419ab6 4331static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4332{
de419ab6
ML
4333 struct drm_i915_private *dev_priv = to_i915(state->dev);
4334 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4335 struct intel_shared_dpll *pll;
4336 enum intel_dpll_id i;
4337
de419ab6
ML
4338 if (!to_intel_atomic_state(state)->dpll_set)
4339 return;
8bd31e67 4340
de419ab6 4341 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4343 pll = &dev_priv->shared_dplls[i];
de419ab6 4344 pll->config = shared_dpll[i];
8bd31e67
ACO
4345 }
4346}
4347
a1520318 4348static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4349{
4350 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4351 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4352 u32 temp;
4353
4354 temp = I915_READ(dslreg);
4355 udelay(500);
4356 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4357 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4358 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4359 }
4360}
4361
86adf9d7
ML
4362static int
4363skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4364 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4365 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4366{
86adf9d7
ML
4367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc_state->scaler_state;
4369 struct intel_crtc *intel_crtc =
4370 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4371 int need_scaling;
6156a456
CK
4372
4373 need_scaling = intel_rotation_90_or_270(rotation) ?
4374 (src_h != dst_w || src_w != dst_h):
4375 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4376
4377 /*
4378 * if plane is being disabled or scaler is no more required or force detach
4379 * - free scaler binded to this plane/crtc
4380 * - in order to do this, update crtc->scaler_usage
4381 *
4382 * Here scaler state in crtc_state is set free so that
4383 * scaler can be assigned to other user. Actual register
4384 * update to free the scaler is done in plane/panel-fit programming.
4385 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4386 */
86adf9d7 4387 if (force_detach || !need_scaling) {
a1b2278e 4388 if (*scaler_id >= 0) {
86adf9d7 4389 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
86adf9d7
ML
4392 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4393 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4394 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4395 scaler_state->scaler_users);
4396 *scaler_id = -1;
4397 }
4398 return 0;
4399 }
4400
4401 /* range checks */
4402 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4403 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4404
4405 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4406 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4407 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4408 "size is out of scaler range\n",
86adf9d7 4409 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4410 return -EINVAL;
4411 }
4412
86adf9d7
ML
4413 /* mark this plane as a scaler user in crtc_state */
4414 scaler_state->scaler_users |= (1 << scaler_user);
4415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4418 scaler_state->scaler_users);
4419
4420 return 0;
4421}
4422
4423/**
4424 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4425 *
4426 * @state: crtc's scaler state
86adf9d7
ML
4427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
e435d6e5 4432int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4433{
4434 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4435 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4436
4437 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4438 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4439
e435d6e5 4440 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4441 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4442 state->pipe_src_w, state->pipe_src_h,
aad941d5 4443 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4444}
4445
4446/**
4447 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4448 *
4449 * @state: crtc's scaler state
86adf9d7
ML
4450 * @plane_state: atomic plane state to update
4451 *
4452 * Return
4453 * 0 - scaler_usage updated successfully
4454 * error - requested scaling cannot be supported or other error condition
4455 */
da20eabd
ML
4456static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4457 struct intel_plane_state *plane_state)
86adf9d7
ML
4458{
4459
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4461 struct intel_plane *intel_plane =
4462 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4463 struct drm_framebuffer *fb = plane_state->base.fb;
4464 int ret;
4465
4466 bool force_detach = !fb || !plane_state->visible;
4467
4468 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4469 intel_plane->base.base.id, intel_crtc->pipe,
4470 drm_plane_index(&intel_plane->base));
4471
4472 ret = skl_update_scaler(crtc_state, force_detach,
4473 drm_plane_index(&intel_plane->base),
4474 &plane_state->scaler_id,
4475 plane_state->base.rotation,
4476 drm_rect_width(&plane_state->src) >> 16,
4477 drm_rect_height(&plane_state->src) >> 16,
4478 drm_rect_width(&plane_state->dst),
4479 drm_rect_height(&plane_state->dst));
4480
4481 if (ret || plane_state->scaler_id < 0)
4482 return ret;
4483
a1b2278e 4484 /* check colorkey */
818ed961 4485 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4486 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4487 intel_plane->base.base.id);
a1b2278e
CK
4488 return -EINVAL;
4489 }
4490
4491 /* Check src format */
86adf9d7
ML
4492 switch (fb->pixel_format) {
4493 case DRM_FORMAT_RGB565:
4494 case DRM_FORMAT_XBGR8888:
4495 case DRM_FORMAT_XRGB8888:
4496 case DRM_FORMAT_ABGR8888:
4497 case DRM_FORMAT_ARGB8888:
4498 case DRM_FORMAT_XRGB2101010:
4499 case DRM_FORMAT_XBGR2101010:
4500 case DRM_FORMAT_YUYV:
4501 case DRM_FORMAT_YVYU:
4502 case DRM_FORMAT_UYVY:
4503 case DRM_FORMAT_VYUY:
4504 break;
4505 default:
4506 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4507 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4508 return -EINVAL;
a1b2278e
CK
4509 }
4510
a1b2278e
CK
4511 return 0;
4512}
4513
e435d6e5
ML
4514static void skylake_scaler_disable(struct intel_crtc *crtc)
4515{
4516 int i;
4517
4518 for (i = 0; i < crtc->num_scalers; i++)
4519 skl_detach_scaler(crtc, i);
4520}
4521
4522static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
a1b2278e
CK
4527 struct intel_crtc_scaler_state *scaler_state =
4528 &crtc->config->scaler_state;
4529
4530 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4531
6e3c9717 4532 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4533 int id;
4534
4535 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4536 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4537 return;
4538 }
4539
4540 id = scaler_state->scaler_id;
4541 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4542 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4543 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4544 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4545
4546 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4547 }
4548}
4549
b074cec8
JB
4550static void ironlake_pfit_enable(struct intel_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->base.dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int pipe = crtc->pipe;
4555
6e3c9717 4556 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4557 /* Force use of hard-coded filter coefficients
4558 * as some pre-programmed values are broken,
4559 * e.g. x201.
4560 */
4561 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4563 PF_PIPE_SEL_IVB(pipe));
4564 else
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4566 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4567 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4568 }
4569}
4570
20bc8673 4571void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4572{
cea165c3
VS
4573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4575
6e3c9717 4576 if (!crtc->config->ips_enabled)
d77e4531
PZ
4577 return;
4578
cea165c3
VS
4579 /* We can only enable IPS after we enable a plane and wait for a vblank */
4580 intel_wait_for_vblank(dev, crtc->pipe);
4581
d77e4531 4582 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4583 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
4587 /* Quoting Art Runyan: "its not safe to expect any particular
4588 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4589 * mailbox." Moreover, the mailbox may return a bogus state,
4590 * so we need to just enable it and continue on.
2a114cc1
BW
4591 */
4592 } else {
4593 I915_WRITE(IPS_CTL, IPS_ENABLE);
4594 /* The bit only becomes 1 in the next vblank, so this wait here
4595 * is essentially intel_wait_for_vblank. If we don't have this
4596 * and don't wait for vblanks until the end of crtc_enable, then
4597 * the HW state readout code will complain that the expected
4598 * IPS_CTL value is not the one we read. */
4599 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4600 DRM_ERROR("Timed out waiting for IPS enable\n");
4601 }
d77e4531
PZ
4602}
4603
20bc8673 4604void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4605{
4606 struct drm_device *dev = crtc->base.dev;
4607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
6e3c9717 4609 if (!crtc->config->ips_enabled)
d77e4531
PZ
4610 return;
4611
4612 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4613 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4617 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4618 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4619 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4620 } else {
2a114cc1 4621 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4622 POSTING_READ(IPS_CTL);
4623 }
d77e4531
PZ
4624
4625 /* We need to wait for a vblank before we can disable the plane. */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627}
4628
4629/** Loads the palette/gamma unit for the CRTC with the prepared values */
4630static void intel_crtc_load_lut(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4636 int i;
4637 bool reenable_ips = false;
4638
4639 /* The clocks have to be on to load the palette. */
53d9f4e9 4640 if (!crtc->state->active)
d77e4531
PZ
4641 return;
4642
50360403 4643 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4644 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4645 assert_dsi_pll_enabled(dev_priv);
4646 else
4647 assert_pll_enabled(dev_priv, pipe);
4648 }
4649
d77e4531
PZ
4650 /* Workaround : Do not read or write the pipe palette/gamma data while
4651 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4652 */
6e3c9717 4653 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4654 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4655 GAMMA_MODE_MODE_SPLIT)) {
4656 hsw_disable_ips(intel_crtc);
4657 reenable_ips = true;
4658 }
4659
4660 for (i = 0; i < 256; i++) {
f0f59a00 4661 i915_reg_t palreg;
f65a9c5b
VS
4662
4663 if (HAS_GMCH_DISPLAY(dev))
4664 palreg = PALETTE(pipe, i);
4665 else
4666 palreg = LGC_PALETTE(pipe, i);
4667
4668 I915_WRITE(palreg,
d77e4531
PZ
4669 (intel_crtc->lut_r[i] << 16) |
4670 (intel_crtc->lut_g[i] << 8) |
4671 intel_crtc->lut_b[i]);
4672 }
4673
4674 if (reenable_ips)
4675 hsw_enable_ips(intel_crtc);
4676}
4677
7cac945f 4678static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4679{
7cac945f 4680 if (intel_crtc->overlay) {
d3eedb1a
VS
4681 struct drm_device *dev = intel_crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
4684 mutex_lock(&dev->struct_mutex);
4685 dev_priv->mm.interruptible = false;
4686 (void) intel_overlay_switch_off(intel_crtc->overlay);
4687 dev_priv->mm.interruptible = true;
4688 mutex_unlock(&dev->struct_mutex);
4689 }
4690
4691 /* Let userspace switch the overlay on again. In most cases userspace
4692 * has to recompute where to put it anyway.
4693 */
4694}
4695
87d4300a
ML
4696/**
4697 * intel_post_enable_primary - Perform operations after enabling primary plane
4698 * @crtc: the CRTC whose primary plane was just enabled
4699 *
4700 * Performs potentially sleeping operations that must be done after the primary
4701 * plane is enabled, such as updating FBC and IPS. Note that this may be
4702 * called due to an explicit primary plane update, or due to an implicit
4703 * re-enable that is caused when a sprite plane is updated to no longer
4704 * completely hide the primary plane.
4705 */
4706static void
4707intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4708{
4709 struct drm_device *dev = crtc->dev;
87d4300a 4710 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
a5c4d7bc 4713
87d4300a
ML
4714 /*
4715 * FIXME IPS should be fine as long as one plane is
4716 * enabled, but in practice it seems to have problems
4717 * when going from primary only to sprite only and vice
4718 * versa.
4719 */
a5c4d7bc
VS
4720 hsw_enable_ips(intel_crtc);
4721
f99d7069 4722 /*
87d4300a
ML
4723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
f99d7069 4728 */
87d4300a
ML
4729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
aca7b684
VS
4732 /* Underruns don't always raise interrupts, so check manually. */
4733 intel_check_cpu_fifo_underruns(dev_priv);
4734 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4735}
4736
87d4300a
ML
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
a5c4d7bc 4754
87d4300a
ML
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4763
87d4300a
ML
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
262cd2e1 4773 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4774 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4775 dev_priv->wm.vlv.cxsr = false;
4776 intel_wait_for_vblank(dev, pipe);
4777 }
87d4300a 4778
87d4300a
ML
4779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
a5c4d7bc 4785 hsw_disable_ips(intel_crtc);
87d4300a
ML
4786}
4787
ac21b225
ML
4788static void intel_post_plane_update(struct intel_crtc *crtc)
4789{
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4791 struct intel_crtc_state *pipe_config =
4792 to_intel_crtc_state(crtc->base.state);
ac21b225 4793 struct drm_device *dev = crtc->base.dev;
ac21b225
ML
4794
4795 if (atomic->wait_vblank)
4796 intel_wait_for_vblank(dev, crtc->pipe);
4797
4798 intel_frontbuffer_flip(dev, atomic->fb_bits);
4799
ab1d3a0e 4800 crtc->wm.cxsr_allowed = true;
852eb00d 4801
b9001114 4802 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4803 intel_update_watermarks(&crtc->base);
4804
c80ac854 4805 if (atomic->update_fbc)
754d1133 4806 intel_fbc_update(crtc);
ac21b225
ML
4807
4808 if (atomic->post_enable_primary)
4809 intel_post_enable_primary(&crtc->base);
4810
ac21b225
ML
4811 memset(atomic, 0, sizeof(*atomic));
4812}
4813
4814static void intel_pre_plane_update(struct intel_crtc *crtc)
4815{
4816 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4817 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4818 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4819 struct intel_crtc_state *pipe_config =
4820 to_intel_crtc_state(crtc->base.state);
ac21b225 4821
c80ac854 4822 if (atomic->disable_fbc)
d029bcad 4823 intel_fbc_deactivate(crtc);
ac21b225 4824
066cf55b
RV
4825 if (crtc->atomic.disable_ips)
4826 hsw_disable_ips(crtc);
4827
ac21b225
ML
4828 if (atomic->pre_disable_primary)
4829 intel_pre_disable_primary(&crtc->base);
852eb00d 4830
ab1d3a0e 4831 if (pipe_config->disable_cxsr) {
852eb00d
VS
4832 crtc->wm.cxsr_allowed = false;
4833 intel_set_memory_cxsr(dev_priv, false);
4834 }
92826fcd 4835
bf220452 4836 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
92826fcd 4837 intel_update_watermarks(&crtc->base);
ac21b225
ML
4838}
4839
d032ffa0 4840static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4841{
4842 struct drm_device *dev = crtc->dev;
4843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4844 struct drm_plane *p;
87d4300a
ML
4845 int pipe = intel_crtc->pipe;
4846
7cac945f 4847 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4848
d032ffa0
ML
4849 drm_for_each_plane_mask(p, dev, plane_mask)
4850 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4851
f99d7069
DV
4852 /*
4853 * FIXME: Once we grow proper nuclear flip support out of this we need
4854 * to compute the mask of flip planes precisely. For the time being
4855 * consider this a flip to a NULL plane.
4856 */
4857 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4858}
4859
f67a559d
JB
4860static void ironlake_crtc_enable(struct drm_crtc *crtc)
4861{
4862 struct drm_device *dev = crtc->dev;
4863 struct drm_i915_private *dev_priv = dev->dev_private;
4864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4865 struct intel_encoder *encoder;
f67a559d 4866 int pipe = intel_crtc->pipe;
f67a559d 4867
53d9f4e9 4868 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4869 return;
4870
81b088ca
VS
4871 if (intel_crtc->config->has_pch_encoder)
4872 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4873
6e3c9717 4874 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4875 intel_prepare_shared_dpll(intel_crtc);
4876
6e3c9717 4877 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4878 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4879
4880 intel_set_pipe_timings(intel_crtc);
4881
6e3c9717 4882 if (intel_crtc->config->has_pch_encoder) {
29407aab 4883 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4884 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4885 }
4886
4887 ironlake_set_pipeconf(crtc);
4888
f67a559d 4889 intel_crtc->active = true;
8664281b 4890
a72e4c9f 4891 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4892
f6736a1a 4893 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4894 if (encoder->pre_enable)
4895 encoder->pre_enable(encoder);
f67a559d 4896
6e3c9717 4897 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4898 /* Note: FDI PLL enabling _must_ be done before we enable the
4899 * cpu pipes, hence this is separate from all the other fdi/pch
4900 * enabling. */
88cefb6c 4901 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4902 } else {
4903 assert_fdi_tx_disabled(dev_priv, pipe);
4904 assert_fdi_rx_disabled(dev_priv, pipe);
4905 }
f67a559d 4906
b074cec8 4907 ironlake_pfit_enable(intel_crtc);
f67a559d 4908
9c54c0dd
JB
4909 /*
4910 * On ILK+ LUT must be loaded before the pipe is running but with
4911 * clocks enabled
4912 */
4913 intel_crtc_load_lut(crtc);
4914
f37fcc2a 4915 intel_update_watermarks(crtc);
e1fdc473 4916 intel_enable_pipe(intel_crtc);
f67a559d 4917
6e3c9717 4918 if (intel_crtc->config->has_pch_encoder)
f67a559d 4919 ironlake_pch_enable(crtc);
c98e9dcf 4920
f9b61ff6
DV
4921 assert_vblank_disabled(crtc);
4922 drm_crtc_vblank_on(crtc);
4923
fa5c73b1
DV
4924 for_each_encoder_on_crtc(dev, crtc, encoder)
4925 encoder->enable(encoder);
61b77ddd
DV
4926
4927 if (HAS_PCH_CPT(dev))
a1520318 4928 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4929
4930 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4931 if (intel_crtc->config->has_pch_encoder)
4932 intel_wait_for_vblank(dev, pipe);
4933 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
4934
4935 intel_fbc_enable(intel_crtc);
6be4a607
JB
4936}
4937
42db64ef
PZ
4938/* IPS only exists on ULT machines and is tied to pipe A. */
4939static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4940{
f5adf94e 4941 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4942}
4943
4f771f10
PZ
4944static void haswell_crtc_enable(struct drm_crtc *crtc)
4945{
4946 struct drm_device *dev = crtc->dev;
4947 struct drm_i915_private *dev_priv = dev->dev_private;
4948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4949 struct intel_encoder *encoder;
99d736a2
ML
4950 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4951 struct intel_crtc_state *pipe_config =
4952 to_intel_crtc_state(crtc->state);
4f771f10 4953
53d9f4e9 4954 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4955 return;
4956
81b088ca
VS
4957 if (intel_crtc->config->has_pch_encoder)
4958 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4959 false);
4960
df8ad70c
DV
4961 if (intel_crtc_to_shared_dpll(intel_crtc))
4962 intel_enable_shared_dpll(intel_crtc);
4963
6e3c9717 4964 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4965 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4966
4967 intel_set_pipe_timings(intel_crtc);
4968
6e3c9717
ACO
4969 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4970 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4971 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4972 }
4973
6e3c9717 4974 if (intel_crtc->config->has_pch_encoder) {
229fca97 4975 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4976 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4977 }
4978
4979 haswell_set_pipeconf(crtc);
4980
4981 intel_set_pipe_csc(crtc);
4982
4f771f10 4983 intel_crtc->active = true;
8664281b 4984
6b698516
DV
4985 if (intel_crtc->config->has_pch_encoder)
4986 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4987 else
4988 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4989
7d4aefd0 4990 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4991 if (encoder->pre_enable)
4992 encoder->pre_enable(encoder);
7d4aefd0 4993 }
4f771f10 4994
d2d65408 4995 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4996 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4997
a65347ba 4998 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4999 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5000
1c132b44 5001 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5002 skylake_pfit_enable(intel_crtc);
ff6d9f55 5003 else
1c132b44 5004 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5005
5006 /*
5007 * On ILK+ LUT must be loaded before the pipe is running but with
5008 * clocks enabled
5009 */
5010 intel_crtc_load_lut(crtc);
5011
1f544388 5012 intel_ddi_set_pipe_settings(crtc);
a65347ba 5013 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5014 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5015
f37fcc2a 5016 intel_update_watermarks(crtc);
e1fdc473 5017 intel_enable_pipe(intel_crtc);
42db64ef 5018
6e3c9717 5019 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5020 lpt_pch_enable(crtc);
4f771f10 5021
a65347ba 5022 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5023 intel_ddi_set_vc_payload_alloc(crtc, true);
5024
f9b61ff6
DV
5025 assert_vblank_disabled(crtc);
5026 drm_crtc_vblank_on(crtc);
5027
8807e55b 5028 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5029 encoder->enable(encoder);
8807e55b
JN
5030 intel_opregion_notify_encoder(encoder, true);
5031 }
4f771f10 5032
6b698516
DV
5033 if (intel_crtc->config->has_pch_encoder) {
5034 intel_wait_for_vblank(dev, pipe);
5035 intel_wait_for_vblank(dev, pipe);
5036 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5037 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5038 true);
6b698516 5039 }
d2d65408 5040
e4916946
PZ
5041 /* If we change the relative order between pipe/planes enabling, we need
5042 * to change the workaround. */
99d736a2
ML
5043 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5044 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5045 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5046 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5047 }
d029bcad
PZ
5048
5049 intel_fbc_enable(intel_crtc);
4f771f10
PZ
5050}
5051
bfd16b2a 5052static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5053{
5054 struct drm_device *dev = crtc->base.dev;
5055 struct drm_i915_private *dev_priv = dev->dev_private;
5056 int pipe = crtc->pipe;
5057
5058 /* To avoid upsetting the power well on haswell only disable the pfit if
5059 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5060 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5061 I915_WRITE(PF_CTL(pipe), 0);
5062 I915_WRITE(PF_WIN_POS(pipe), 0);
5063 I915_WRITE(PF_WIN_SZ(pipe), 0);
5064 }
5065}
5066
6be4a607
JB
5067static void ironlake_crtc_disable(struct drm_crtc *crtc)
5068{
5069 struct drm_device *dev = crtc->dev;
5070 struct drm_i915_private *dev_priv = dev->dev_private;
5071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5072 struct intel_encoder *encoder;
6be4a607 5073 int pipe = intel_crtc->pipe;
b52eb4dc 5074
37ca8d4c
VS
5075 if (intel_crtc->config->has_pch_encoder)
5076 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5077
ea9d758d
DV
5078 for_each_encoder_on_crtc(dev, crtc, encoder)
5079 encoder->disable(encoder);
5080
f9b61ff6
DV
5081 drm_crtc_vblank_off(crtc);
5082 assert_vblank_disabled(crtc);
5083
3860b2ec
VS
5084 /*
5085 * Sometimes spurious CPU pipe underruns happen when the
5086 * pipe is already disabled, but FDI RX/TX is still enabled.
5087 * Happens at least with VGA+HDMI cloning. Suppress them.
5088 */
5089 if (intel_crtc->config->has_pch_encoder)
5090 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5091
575f7ab7 5092 intel_disable_pipe(intel_crtc);
32f9d658 5093
bfd16b2a 5094 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5095
3860b2ec 5096 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5097 ironlake_fdi_disable(crtc);
3860b2ec
VS
5098 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5099 }
5a74f70a 5100
bf49ec8c
DV
5101 for_each_encoder_on_crtc(dev, crtc, encoder)
5102 if (encoder->post_disable)
5103 encoder->post_disable(encoder);
2c07245f 5104
6e3c9717 5105 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5106 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5107
d925c59a 5108 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5109 i915_reg_t reg;
5110 u32 temp;
5111
d925c59a
DV
5112 /* disable TRANS_DP_CTL */
5113 reg = TRANS_DP_CTL(pipe);
5114 temp = I915_READ(reg);
5115 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5116 TRANS_DP_PORT_SEL_MASK);
5117 temp |= TRANS_DP_PORT_SEL_NONE;
5118 I915_WRITE(reg, temp);
5119
5120 /* disable DPLL_SEL */
5121 temp = I915_READ(PCH_DPLL_SEL);
11887397 5122 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5123 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5124 }
e3421a18 5125
d925c59a
DV
5126 ironlake_fdi_pll_disable(intel_crtc);
5127 }
81b088ca
VS
5128
5129 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
5130
5131 intel_fbc_disable_crtc(intel_crtc);
6be4a607 5132}
1b3c7a47 5133
4f771f10 5134static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5135{
4f771f10
PZ
5136 struct drm_device *dev = crtc->dev;
5137 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5139 struct intel_encoder *encoder;
6e3c9717 5140 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5141
d2d65408
VS
5142 if (intel_crtc->config->has_pch_encoder)
5143 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5144 false);
5145
8807e55b
JN
5146 for_each_encoder_on_crtc(dev, crtc, encoder) {
5147 intel_opregion_notify_encoder(encoder, false);
4f771f10 5148 encoder->disable(encoder);
8807e55b 5149 }
4f771f10 5150
f9b61ff6
DV
5151 drm_crtc_vblank_off(crtc);
5152 assert_vblank_disabled(crtc);
5153
575f7ab7 5154 intel_disable_pipe(intel_crtc);
4f771f10 5155
6e3c9717 5156 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5157 intel_ddi_set_vc_payload_alloc(crtc, false);
5158
a65347ba 5159 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5160 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5161
1c132b44 5162 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5163 skylake_scaler_disable(intel_crtc);
ff6d9f55 5164 else
bfd16b2a 5165 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5166
a65347ba 5167 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5168 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5169
97b040aa
ID
5170 for_each_encoder_on_crtc(dev, crtc, encoder)
5171 if (encoder->post_disable)
5172 encoder->post_disable(encoder);
81b088ca 5173
92966a37
VS
5174 if (intel_crtc->config->has_pch_encoder) {
5175 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5176 lpt_disable_iclkip(dev_priv);
92966a37
VS
5177 intel_ddi_fdi_disable(crtc);
5178
81b088ca
VS
5179 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5180 true);
92966a37 5181 }
d029bcad
PZ
5182
5183 intel_fbc_disable_crtc(intel_crtc);
4f771f10
PZ
5184}
5185
2dd24552
JB
5186static void i9xx_pfit_enable(struct intel_crtc *crtc)
5187{
5188 struct drm_device *dev = crtc->base.dev;
5189 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5190 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5191
681a8504 5192 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5193 return;
5194
2dd24552 5195 /*
c0b03411
DV
5196 * The panel fitter should only be adjusted whilst the pipe is disabled,
5197 * according to register description and PRM.
2dd24552 5198 */
c0b03411
DV
5199 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5200 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5201
b074cec8
JB
5202 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5203 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5204
5205 /* Border color in case we don't scale up to the full screen. Black by
5206 * default, change to something else for debugging. */
5207 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5208}
5209
d05410f9
DA
5210static enum intel_display_power_domain port_to_power_domain(enum port port)
5211{
5212 switch (port) {
5213 case PORT_A:
6331a704 5214 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5215 case PORT_B:
6331a704 5216 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5217 case PORT_C:
6331a704 5218 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5219 case PORT_D:
6331a704 5220 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5221 case PORT_E:
6331a704 5222 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5223 default:
b9fec167 5224 MISSING_CASE(port);
d05410f9
DA
5225 return POWER_DOMAIN_PORT_OTHER;
5226 }
5227}
5228
25f78f58
VS
5229static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5230{
5231 switch (port) {
5232 case PORT_A:
5233 return POWER_DOMAIN_AUX_A;
5234 case PORT_B:
5235 return POWER_DOMAIN_AUX_B;
5236 case PORT_C:
5237 return POWER_DOMAIN_AUX_C;
5238 case PORT_D:
5239 return POWER_DOMAIN_AUX_D;
5240 case PORT_E:
5241 /* FIXME: Check VBT for actual wiring of PORT E */
5242 return POWER_DOMAIN_AUX_D;
5243 default:
b9fec167 5244 MISSING_CASE(port);
25f78f58
VS
5245 return POWER_DOMAIN_AUX_A;
5246 }
5247}
5248
319be8ae
ID
5249enum intel_display_power_domain
5250intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5251{
5252 struct drm_device *dev = intel_encoder->base.dev;
5253 struct intel_digital_port *intel_dig_port;
5254
5255 switch (intel_encoder->type) {
5256 case INTEL_OUTPUT_UNKNOWN:
5257 /* Only DDI platforms should ever use this output type */
5258 WARN_ON_ONCE(!HAS_DDI(dev));
5259 case INTEL_OUTPUT_DISPLAYPORT:
5260 case INTEL_OUTPUT_HDMI:
5261 case INTEL_OUTPUT_EDP:
5262 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5263 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5264 case INTEL_OUTPUT_DP_MST:
5265 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5266 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5267 case INTEL_OUTPUT_ANALOG:
5268 return POWER_DOMAIN_PORT_CRT;
5269 case INTEL_OUTPUT_DSI:
5270 return POWER_DOMAIN_PORT_DSI;
5271 default:
5272 return POWER_DOMAIN_PORT_OTHER;
5273 }
5274}
5275
25f78f58
VS
5276enum intel_display_power_domain
5277intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5278{
5279 struct drm_device *dev = intel_encoder->base.dev;
5280 struct intel_digital_port *intel_dig_port;
5281
5282 switch (intel_encoder->type) {
5283 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5284 case INTEL_OUTPUT_HDMI:
5285 /*
5286 * Only DDI platforms should ever use these output types.
5287 * We can get here after the HDMI detect code has already set
5288 * the type of the shared encoder. Since we can't be sure
5289 * what's the status of the given connectors, play safe and
5290 * run the DP detection too.
5291 */
25f78f58
VS
5292 WARN_ON_ONCE(!HAS_DDI(dev));
5293 case INTEL_OUTPUT_DISPLAYPORT:
5294 case INTEL_OUTPUT_EDP:
5295 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5296 return port_to_aux_power_domain(intel_dig_port->port);
5297 case INTEL_OUTPUT_DP_MST:
5298 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5299 return port_to_aux_power_domain(intel_dig_port->port);
5300 default:
b9fec167 5301 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5302 return POWER_DOMAIN_AUX_A;
5303 }
5304}
5305
319be8ae 5306static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5307{
319be8ae
ID
5308 struct drm_device *dev = crtc->dev;
5309 struct intel_encoder *intel_encoder;
5310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5311 enum pipe pipe = intel_crtc->pipe;
77d22dca 5312 unsigned long mask;
1a70a728 5313 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
77d22dca 5314
292b990e
ML
5315 if (!crtc->state->active)
5316 return 0;
5317
77d22dca
ID
5318 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5319 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5320 if (intel_crtc->config->pch_pfit.enabled ||
5321 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5322 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5323
319be8ae
ID
5324 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5325 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5326
77d22dca
ID
5327 return mask;
5328}
5329
292b990e 5330static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5331{
292b990e
ML
5332 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5334 enum intel_display_power_domain domain;
5335 unsigned long domains, new_domains, old_domains;
77d22dca 5336
292b990e
ML
5337 old_domains = intel_crtc->enabled_power_domains;
5338 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5339
292b990e
ML
5340 domains = new_domains & ~old_domains;
5341
5342 for_each_power_domain(domain, domains)
5343 intel_display_power_get(dev_priv, domain);
5344
5345 return old_domains & ~new_domains;
5346}
5347
5348static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5349 unsigned long domains)
5350{
5351 enum intel_display_power_domain domain;
5352
5353 for_each_power_domain(domain, domains)
5354 intel_display_power_put(dev_priv, domain);
5355}
77d22dca 5356
292b990e
ML
5357static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5358{
1a617b77 5359 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
292b990e
ML
5360 struct drm_device *dev = state->dev;
5361 struct drm_i915_private *dev_priv = dev->dev_private;
5362 unsigned long put_domains[I915_MAX_PIPES] = {};
5363 struct drm_crtc_state *crtc_state;
5364 struct drm_crtc *crtc;
5365 int i;
77d22dca 5366
292b990e
ML
5367 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5368 if (needs_modeset(crtc->state))
5369 put_domains[to_intel_crtc(crtc)->pipe] =
5370 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5371 }
5372
1a617b77
ML
5373 if (dev_priv->display.modeset_commit_cdclk &&
5374 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5375 dev_priv->display.modeset_commit_cdclk(state);
50f6e502 5376
292b990e
ML
5377 for (i = 0; i < I915_MAX_PIPES; i++)
5378 if (put_domains[i])
5379 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5380}
5381
adafdc6f
MK
5382static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5383{
5384 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5385
5386 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5387 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5388 return max_cdclk_freq;
5389 else if (IS_CHERRYVIEW(dev_priv))
5390 return max_cdclk_freq*95/100;
5391 else if (INTEL_INFO(dev_priv)->gen < 4)
5392 return 2*max_cdclk_freq*90/100;
5393 else
5394 return max_cdclk_freq*90/100;
5395}
5396
560a7ae4
DL
5397static void intel_update_max_cdclk(struct drm_device *dev)
5398{
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400
ef11bdb3 5401 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5402 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5403
5404 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5405 dev_priv->max_cdclk_freq = 675000;
5406 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5407 dev_priv->max_cdclk_freq = 540000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5409 dev_priv->max_cdclk_freq = 450000;
5410 else
5411 dev_priv->max_cdclk_freq = 337500;
5412 } else if (IS_BROADWELL(dev)) {
5413 /*
5414 * FIXME with extra cooling we can allow
5415 * 540 MHz for ULX and 675 Mhz for ULT.
5416 * How can we know if extra cooling is
5417 * available? PCI ID, VTB, something else?
5418 */
5419 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5420 dev_priv->max_cdclk_freq = 450000;
5421 else if (IS_BDW_ULX(dev))
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULT(dev))
5424 dev_priv->max_cdclk_freq = 540000;
5425 else
5426 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5427 } else if (IS_CHERRYVIEW(dev)) {
5428 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5429 } else if (IS_VALLEYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 400000;
5431 } else {
5432 /* otherwise assume cdclk is fixed */
5433 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5434 }
5435
adafdc6f
MK
5436 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5437
560a7ae4
DL
5438 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5439 dev_priv->max_cdclk_freq);
adafdc6f
MK
5440
5441 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5442 dev_priv->max_dotclk_freq);
560a7ae4
DL
5443}
5444
5445static void intel_update_cdclk(struct drm_device *dev)
5446{
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448
5449 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5450 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5451 dev_priv->cdclk_freq);
5452
5453 /*
5454 * Program the gmbus_freq based on the cdclk frequency.
5455 * BSpec erroneously claims we should aim for 4MHz, but
5456 * in fact 1MHz is the correct frequency.
5457 */
666a4537 5458 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5459 /*
5460 * Program the gmbus_freq based on the cdclk frequency.
5461 * BSpec erroneously claims we should aim for 4MHz, but
5462 * in fact 1MHz is the correct frequency.
5463 */
5464 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5465 }
5466
5467 if (dev_priv->max_cdclk_freq == 0)
5468 intel_update_max_cdclk(dev);
5469}
5470
70d0c574 5471static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5472{
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474 uint32_t divider;
5475 uint32_t ratio;
5476 uint32_t current_freq;
5477 int ret;
5478
5479 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5480 switch (frequency) {
5481 case 144000:
5482 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5483 ratio = BXT_DE_PLL_RATIO(60);
5484 break;
5485 case 288000:
5486 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5487 ratio = BXT_DE_PLL_RATIO(60);
5488 break;
5489 case 384000:
5490 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5491 ratio = BXT_DE_PLL_RATIO(60);
5492 break;
5493 case 576000:
5494 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5495 ratio = BXT_DE_PLL_RATIO(60);
5496 break;
5497 case 624000:
5498 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5499 ratio = BXT_DE_PLL_RATIO(65);
5500 break;
5501 case 19200:
5502 /*
5503 * Bypass frequency with DE PLL disabled. Init ratio, divider
5504 * to suppress GCC warning.
5505 */
5506 ratio = 0;
5507 divider = 0;
5508 break;
5509 default:
5510 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5511
5512 return;
5513 }
5514
5515 mutex_lock(&dev_priv->rps.hw_lock);
5516 /* Inform power controller of upcoming frequency change */
5517 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5518 0x80000000);
5519 mutex_unlock(&dev_priv->rps.hw_lock);
5520
5521 if (ret) {
5522 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5523 ret, frequency);
5524 return;
5525 }
5526
5527 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5528 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5529 current_freq = current_freq * 500 + 1000;
5530
5531 /*
5532 * DE PLL has to be disabled when
5533 * - setting to 19.2MHz (bypass, PLL isn't used)
5534 * - before setting to 624MHz (PLL needs toggling)
5535 * - before setting to any frequency from 624MHz (PLL needs toggling)
5536 */
5537 if (frequency == 19200 || frequency == 624000 ||
5538 current_freq == 624000) {
5539 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5540 /* Timeout 200us */
5541 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5542 1))
5543 DRM_ERROR("timout waiting for DE PLL unlock\n");
5544 }
5545
5546 if (frequency != 19200) {
5547 uint32_t val;
5548
5549 val = I915_READ(BXT_DE_PLL_CTL);
5550 val &= ~BXT_DE_PLL_RATIO_MASK;
5551 val |= ratio;
5552 I915_WRITE(BXT_DE_PLL_CTL, val);
5553
5554 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5555 /* Timeout 200us */
5556 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5557 DRM_ERROR("timeout waiting for DE PLL lock\n");
5558
5559 val = I915_READ(CDCLK_CTL);
5560 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5561 val |= divider;
5562 /*
5563 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5564 * enable otherwise.
5565 */
5566 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5567 if (frequency >= 500000)
5568 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569
5570 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5571 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5572 val |= (frequency - 1000) / 500;
5573 I915_WRITE(CDCLK_CTL, val);
5574 }
5575
5576 mutex_lock(&dev_priv->rps.hw_lock);
5577 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5578 DIV_ROUND_UP(frequency, 25000));
5579 mutex_unlock(&dev_priv->rps.hw_lock);
5580
5581 if (ret) {
5582 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5583 ret, frequency);
5584 return;
5585 }
5586
a47871bd 5587 intel_update_cdclk(dev);
f8437dd1
VK
5588}
5589
5590void broxton_init_cdclk(struct drm_device *dev)
5591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 uint32_t val;
5594
5595 /*
5596 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5597 * or else the reset will hang because there is no PCH to respond.
5598 * Move the handshake programming to initialization sequence.
5599 * Previously was left up to BIOS.
5600 */
5601 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5602 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5603 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5604
5605 /* Enable PG1 for cdclk */
5606 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5607
5608 /* check if cd clock is enabled */
5609 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5610 DRM_DEBUG_KMS("Display already initialized\n");
5611 return;
5612 }
5613
5614 /*
5615 * FIXME:
5616 * - The initial CDCLK needs to be read from VBT.
5617 * Need to make this change after VBT has changes for BXT.
5618 * - check if setting the max (or any) cdclk freq is really necessary
5619 * here, it belongs to modeset time
5620 */
5621 broxton_set_cdclk(dev, 624000);
5622
5623 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5624 POSTING_READ(DBUF_CTL);
5625
f8437dd1
VK
5626 udelay(10);
5627
5628 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5629 DRM_ERROR("DBuf power enable timeout!\n");
5630}
5631
5632void broxton_uninit_cdclk(struct drm_device *dev)
5633{
5634 struct drm_i915_private *dev_priv = dev->dev_private;
5635
5636 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5637 POSTING_READ(DBUF_CTL);
5638
f8437dd1
VK
5639 udelay(10);
5640
5641 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5642 DRM_ERROR("DBuf power disable timeout!\n");
5643
5644 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5645 broxton_set_cdclk(dev, 19200);
5646
5647 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5648}
5649
5d96d8af
DL
5650static const struct skl_cdclk_entry {
5651 unsigned int freq;
5652 unsigned int vco;
5653} skl_cdclk_frequencies[] = {
5654 { .freq = 308570, .vco = 8640 },
5655 { .freq = 337500, .vco = 8100 },
5656 { .freq = 432000, .vco = 8640 },
5657 { .freq = 450000, .vco = 8100 },
5658 { .freq = 540000, .vco = 8100 },
5659 { .freq = 617140, .vco = 8640 },
5660 { .freq = 675000, .vco = 8100 },
5661};
5662
5663static unsigned int skl_cdclk_decimal(unsigned int freq)
5664{
5665 return (freq - 1000) / 500;
5666}
5667
5668static unsigned int skl_cdclk_get_vco(unsigned int freq)
5669{
5670 unsigned int i;
5671
5672 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5673 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5674
5675 if (e->freq == freq)
5676 return e->vco;
5677 }
5678
5679 return 8100;
5680}
5681
5682static void
5683skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5684{
5685 unsigned int min_freq;
5686 u32 val;
5687
5688 /* select the minimum CDCLK before enabling DPLL 0 */
5689 val = I915_READ(CDCLK_CTL);
5690 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5691 val |= CDCLK_FREQ_337_308;
5692
5693 if (required_vco == 8640)
5694 min_freq = 308570;
5695 else
5696 min_freq = 337500;
5697
5698 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5699
5700 I915_WRITE(CDCLK_CTL, val);
5701 POSTING_READ(CDCLK_CTL);
5702
5703 /*
5704 * We always enable DPLL0 with the lowest link rate possible, but still
5705 * taking into account the VCO required to operate the eDP panel at the
5706 * desired frequency. The usual DP link rates operate with a VCO of
5707 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5708 * The modeset code is responsible for the selection of the exact link
5709 * rate later on, with the constraint of choosing a frequency that
5710 * works with required_vco.
5711 */
5712 val = I915_READ(DPLL_CTRL1);
5713
5714 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5715 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5716 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5717 if (required_vco == 8640)
5718 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5719 SKL_DPLL0);
5720 else
5721 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5722 SKL_DPLL0);
5723
5724 I915_WRITE(DPLL_CTRL1, val);
5725 POSTING_READ(DPLL_CTRL1);
5726
5727 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5728
5729 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5730 DRM_ERROR("DPLL0 not locked\n");
5731}
5732
5733static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5734{
5735 int ret;
5736 u32 val;
5737
5738 /* inform PCU we want to change CDCLK */
5739 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5740 mutex_lock(&dev_priv->rps.hw_lock);
5741 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5742 mutex_unlock(&dev_priv->rps.hw_lock);
5743
5744 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5745}
5746
5747static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5748{
5749 unsigned int i;
5750
5751 for (i = 0; i < 15; i++) {
5752 if (skl_cdclk_pcu_ready(dev_priv))
5753 return true;
5754 udelay(10);
5755 }
5756
5757 return false;
5758}
5759
5760static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5761{
560a7ae4 5762 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5763 u32 freq_select, pcu_ack;
5764
5765 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5766
5767 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5768 DRM_ERROR("failed to inform PCU about cdclk change\n");
5769 return;
5770 }
5771
5772 /* set CDCLK_CTL */
5773 switch(freq) {
5774 case 450000:
5775 case 432000:
5776 freq_select = CDCLK_FREQ_450_432;
5777 pcu_ack = 1;
5778 break;
5779 case 540000:
5780 freq_select = CDCLK_FREQ_540;
5781 pcu_ack = 2;
5782 break;
5783 case 308570:
5784 case 337500:
5785 default:
5786 freq_select = CDCLK_FREQ_337_308;
5787 pcu_ack = 0;
5788 break;
5789 case 617140:
5790 case 675000:
5791 freq_select = CDCLK_FREQ_675_617;
5792 pcu_ack = 3;
5793 break;
5794 }
5795
5796 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5797 POSTING_READ(CDCLK_CTL);
5798
5799 /* inform PCU of the change */
5800 mutex_lock(&dev_priv->rps.hw_lock);
5801 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5802 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5803
5804 intel_update_cdclk(dev);
5d96d8af
DL
5805}
5806
5807void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5808{
5809 /* disable DBUF power */
5810 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5811 POSTING_READ(DBUF_CTL);
5812
5813 udelay(10);
5814
5815 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5816 DRM_ERROR("DBuf power disable timeout\n");
5817
ab96c1ee
ID
5818 /* disable DPLL0 */
5819 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5820 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5821 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5822}
5823
5824void skl_init_cdclk(struct drm_i915_private *dev_priv)
5825{
5d96d8af
DL
5826 unsigned int required_vco;
5827
39d9b85a
GW
5828 /* DPLL0 not enabled (happens on early BIOS versions) */
5829 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5830 /* enable DPLL0 */
5831 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5832 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5833 }
5834
5d96d8af
DL
5835 /* set CDCLK to the frequency the BIOS chose */
5836 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5837
5838 /* enable DBUF power */
5839 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5840 POSTING_READ(DBUF_CTL);
5841
5842 udelay(10);
5843
5844 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5845 DRM_ERROR("DBuf power enable timeout\n");
5846}
5847
c73666f3
SK
5848int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5849{
5850 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5851 uint32_t cdctl = I915_READ(CDCLK_CTL);
5852 int freq = dev_priv->skl_boot_cdclk;
5853
f1b391a5
SK
5854 /*
5855 * check if the pre-os intialized the display
5856 * There is SWF18 scratchpad register defined which is set by the
5857 * pre-os which can be used by the OS drivers to check the status
5858 */
5859 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5860 goto sanitize;
5861
c73666f3
SK
5862 /* Is PLL enabled and locked ? */
5863 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5864 goto sanitize;
5865
5866 /* DPLL okay; verify the cdclock
5867 *
5868 * Noticed in some instances that the freq selection is correct but
5869 * decimal part is programmed wrong from BIOS where pre-os does not
5870 * enable display. Verify the same as well.
5871 */
5872 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5873 /* All well; nothing to sanitize */
5874 return false;
5875sanitize:
5876 /*
5877 * As of now initialize with max cdclk till
5878 * we get dynamic cdclk support
5879 * */
5880 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5881 skl_init_cdclk(dev_priv);
5882
5883 /* we did have to sanitize */
5884 return true;
5885}
5886
30a970c6
JB
5887/* Adjust CDclk dividers to allow high res or save power if possible */
5888static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5889{
5890 struct drm_i915_private *dev_priv = dev->dev_private;
5891 u32 val, cmd;
5892
164dfd28
VK
5893 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5894 != dev_priv->cdclk_freq);
d60c4473 5895
dfcab17e 5896 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5897 cmd = 2;
dfcab17e 5898 else if (cdclk == 266667)
30a970c6
JB
5899 cmd = 1;
5900 else
5901 cmd = 0;
5902
5903 mutex_lock(&dev_priv->rps.hw_lock);
5904 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5905 val &= ~DSPFREQGUAR_MASK;
5906 val |= (cmd << DSPFREQGUAR_SHIFT);
5907 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5908 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5909 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5910 50)) {
5911 DRM_ERROR("timed out waiting for CDclk change\n");
5912 }
5913 mutex_unlock(&dev_priv->rps.hw_lock);
5914
54433e91
VS
5915 mutex_lock(&dev_priv->sb_lock);
5916
dfcab17e 5917 if (cdclk == 400000) {
6bcda4f0 5918 u32 divider;
30a970c6 5919
6bcda4f0 5920 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5921
30a970c6
JB
5922 /* adjust cdclk divider */
5923 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5924 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5925 val |= divider;
5926 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5927
5928 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5929 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5930 50))
5931 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5932 }
5933
30a970c6
JB
5934 /* adjust self-refresh exit latency value */
5935 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5936 val &= ~0x7f;
5937
5938 /*
5939 * For high bandwidth configs, we set a higher latency in the bunit
5940 * so that the core display fetch happens in time to avoid underruns.
5941 */
dfcab17e 5942 if (cdclk == 400000)
30a970c6
JB
5943 val |= 4500 / 250; /* 4.5 usec */
5944 else
5945 val |= 3000 / 250; /* 3.0 usec */
5946 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5947
a580516d 5948 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5949
b6283055 5950 intel_update_cdclk(dev);
30a970c6
JB
5951}
5952
383c5a6a
VS
5953static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5954{
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956 u32 val, cmd;
5957
164dfd28
VK
5958 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5959 != dev_priv->cdclk_freq);
383c5a6a
VS
5960
5961 switch (cdclk) {
383c5a6a
VS
5962 case 333333:
5963 case 320000:
383c5a6a 5964 case 266667:
383c5a6a 5965 case 200000:
383c5a6a
VS
5966 break;
5967 default:
5f77eeb0 5968 MISSING_CASE(cdclk);
383c5a6a
VS
5969 return;
5970 }
5971
9d0d3fda
VS
5972 /*
5973 * Specs are full of misinformation, but testing on actual
5974 * hardware has shown that we just need to write the desired
5975 * CCK divider into the Punit register.
5976 */
5977 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5978
383c5a6a
VS
5979 mutex_lock(&dev_priv->rps.hw_lock);
5980 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5981 val &= ~DSPFREQGUAR_MASK_CHV;
5982 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5983 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5984 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5985 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5986 50)) {
5987 DRM_ERROR("timed out waiting for CDclk change\n");
5988 }
5989 mutex_unlock(&dev_priv->rps.hw_lock);
5990
b6283055 5991 intel_update_cdclk(dev);
383c5a6a
VS
5992}
5993
30a970c6
JB
5994static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5995 int max_pixclk)
5996{
6bcda4f0 5997 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5998 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5999
30a970c6
JB
6000 /*
6001 * Really only a few cases to deal with, as only 4 CDclks are supported:
6002 * 200MHz
6003 * 267MHz
29dc7ef3 6004 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6005 * 400MHz (VLV only)
6006 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6007 * of the lower bin and adjust if needed.
e37c67a1
VS
6008 *
6009 * We seem to get an unstable or solid color picture at 200MHz.
6010 * Not sure what's wrong. For now use 200MHz only when all pipes
6011 * are off.
30a970c6 6012 */
6cca3195
VS
6013 if (!IS_CHERRYVIEW(dev_priv) &&
6014 max_pixclk > freq_320*limit/100)
dfcab17e 6015 return 400000;
6cca3195 6016 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6017 return freq_320;
e37c67a1 6018 else if (max_pixclk > 0)
dfcab17e 6019 return 266667;
e37c67a1
VS
6020 else
6021 return 200000;
30a970c6
JB
6022}
6023
f8437dd1
VK
6024static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6025 int max_pixclk)
6026{
6027 /*
6028 * FIXME:
6029 * - remove the guardband, it's not needed on BXT
6030 * - set 19.2MHz bypass frequency if there are no active pipes
6031 */
6032 if (max_pixclk > 576000*9/10)
6033 return 624000;
6034 else if (max_pixclk > 384000*9/10)
6035 return 576000;
6036 else if (max_pixclk > 288000*9/10)
6037 return 384000;
6038 else if (max_pixclk > 144000*9/10)
6039 return 288000;
6040 else
6041 return 144000;
6042}
6043
a821fc46
ACO
6044/* Compute the max pixel clock for new configuration. Uses atomic state if
6045 * that's non-NULL, look at current state otherwise. */
6046static int intel_mode_max_pixclk(struct drm_device *dev,
6047 struct drm_atomic_state *state)
30a970c6 6048{
565602d7
ML
6049 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6050 struct drm_i915_private *dev_priv = dev->dev_private;
6051 struct drm_crtc *crtc;
6052 struct drm_crtc_state *crtc_state;
6053 unsigned max_pixclk = 0, i;
6054 enum pipe pipe;
30a970c6 6055
565602d7
ML
6056 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6057 sizeof(intel_state->min_pixclk));
304603f4 6058
565602d7
ML
6059 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6060 int pixclk = 0;
6061
6062 if (crtc_state->enable)
6063 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6064
565602d7 6065 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6066 }
6067
565602d7
ML
6068 if (!intel_state->active_crtcs)
6069 return 0;
6070
6071 for_each_pipe(dev_priv, pipe)
6072 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6073
30a970c6
JB
6074 return max_pixclk;
6075}
6076
27c329ed 6077static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6078{
27c329ed
ML
6079 struct drm_device *dev = state->dev;
6080 struct drm_i915_private *dev_priv = dev->dev_private;
6081 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6082 struct intel_atomic_state *intel_state =
6083 to_intel_atomic_state(state);
30a970c6 6084
304603f4
ACO
6085 if (max_pixclk < 0)
6086 return max_pixclk;
30a970c6 6087
1a617b77 6088 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6089 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6090
1a617b77
ML
6091 if (!intel_state->active_crtcs)
6092 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6093
27c329ed
ML
6094 return 0;
6095}
304603f4 6096
27c329ed
ML
6097static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6098{
6099 struct drm_device *dev = state->dev;
6100 struct drm_i915_private *dev_priv = dev->dev_private;
6101 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6102 struct intel_atomic_state *intel_state =
6103 to_intel_atomic_state(state);
85a96e7a 6104
27c329ed
ML
6105 if (max_pixclk < 0)
6106 return max_pixclk;
85a96e7a 6107
1a617b77 6108 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6109 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6110
1a617b77
ML
6111 if (!intel_state->active_crtcs)
6112 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6113
27c329ed 6114 return 0;
30a970c6
JB
6115}
6116
1e69cd74
VS
6117static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6118{
6119 unsigned int credits, default_credits;
6120
6121 if (IS_CHERRYVIEW(dev_priv))
6122 default_credits = PFI_CREDIT(12);
6123 else
6124 default_credits = PFI_CREDIT(8);
6125
bfa7df01 6126 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6127 /* CHV suggested value is 31 or 63 */
6128 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6129 credits = PFI_CREDIT_63;
1e69cd74
VS
6130 else
6131 credits = PFI_CREDIT(15);
6132 } else {
6133 credits = default_credits;
6134 }
6135
6136 /*
6137 * WA - write default credits before re-programming
6138 * FIXME: should we also set the resend bit here?
6139 */
6140 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6141 default_credits);
6142
6143 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6144 credits | PFI_CREDIT_RESEND);
6145
6146 /*
6147 * FIXME is this guaranteed to clear
6148 * immediately or should we poll for it?
6149 */
6150 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6151}
6152
27c329ed 6153static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6154{
a821fc46 6155 struct drm_device *dev = old_state->dev;
30a970c6 6156 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6157 struct intel_atomic_state *old_intel_state =
6158 to_intel_atomic_state(old_state);
6159 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6160
27c329ed
ML
6161 /*
6162 * FIXME: We can end up here with all power domains off, yet
6163 * with a CDCLK frequency other than the minimum. To account
6164 * for this take the PIPE-A power domain, which covers the HW
6165 * blocks needed for the following programming. This can be
6166 * removed once it's guaranteed that we get here either with
6167 * the minimum CDCLK set, or the required power domains
6168 * enabled.
6169 */
6170 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6171
27c329ed
ML
6172 if (IS_CHERRYVIEW(dev))
6173 cherryview_set_cdclk(dev, req_cdclk);
6174 else
6175 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6176
27c329ed 6177 vlv_program_pfi_credits(dev_priv);
1e69cd74 6178
27c329ed 6179 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6180}
6181
89b667f8
JB
6182static void valleyview_crtc_enable(struct drm_crtc *crtc)
6183{
6184 struct drm_device *dev = crtc->dev;
a72e4c9f 6185 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6187 struct intel_encoder *encoder;
6188 int pipe = intel_crtc->pipe;
89b667f8 6189
53d9f4e9 6190 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6191 return;
6192
6e3c9717 6193 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6194 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6195
6196 intel_set_pipe_timings(intel_crtc);
6197
c14b0485
VS
6198 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6199 struct drm_i915_private *dev_priv = dev->dev_private;
6200
6201 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6202 I915_WRITE(CHV_CANVAS(pipe), 0);
6203 }
6204
5b18e57c
DV
6205 i9xx_set_pipeconf(intel_crtc);
6206
89b667f8 6207 intel_crtc->active = true;
89b667f8 6208
a72e4c9f 6209 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6210
89b667f8
JB
6211 for_each_encoder_on_crtc(dev, crtc, encoder)
6212 if (encoder->pre_pll_enable)
6213 encoder->pre_pll_enable(encoder);
6214
a65347ba 6215 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6216 if (IS_CHERRYVIEW(dev)) {
6217 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6218 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6219 } else {
6220 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6221 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6222 }
9d556c99 6223 }
89b667f8
JB
6224
6225 for_each_encoder_on_crtc(dev, crtc, encoder)
6226 if (encoder->pre_enable)
6227 encoder->pre_enable(encoder);
6228
2dd24552
JB
6229 i9xx_pfit_enable(intel_crtc);
6230
63cbb074
VS
6231 intel_crtc_load_lut(crtc);
6232
e1fdc473 6233 intel_enable_pipe(intel_crtc);
be6a6f8e 6234
4b3a9526
VS
6235 assert_vblank_disabled(crtc);
6236 drm_crtc_vblank_on(crtc);
6237
f9b61ff6
DV
6238 for_each_encoder_on_crtc(dev, crtc, encoder)
6239 encoder->enable(encoder);
89b667f8
JB
6240}
6241
f13c2ef3
DV
6242static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6243{
6244 struct drm_device *dev = crtc->base.dev;
6245 struct drm_i915_private *dev_priv = dev->dev_private;
6246
6e3c9717
ACO
6247 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6248 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6249}
6250
0b8765c6 6251static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6252{
6253 struct drm_device *dev = crtc->dev;
a72e4c9f 6254 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6256 struct intel_encoder *encoder;
79e53945 6257 int pipe = intel_crtc->pipe;
79e53945 6258
53d9f4e9 6259 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6260 return;
6261
f13c2ef3
DV
6262 i9xx_set_pll_dividers(intel_crtc);
6263
6e3c9717 6264 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6265 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6266
6267 intel_set_pipe_timings(intel_crtc);
6268
5b18e57c
DV
6269 i9xx_set_pipeconf(intel_crtc);
6270
f7abfe8b 6271 intel_crtc->active = true;
6b383a7f 6272
4a3436e8 6273 if (!IS_GEN2(dev))
a72e4c9f 6274 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6275
9d6d9f19
MK
6276 for_each_encoder_on_crtc(dev, crtc, encoder)
6277 if (encoder->pre_enable)
6278 encoder->pre_enable(encoder);
6279
f6736a1a
DV
6280 i9xx_enable_pll(intel_crtc);
6281
2dd24552
JB
6282 i9xx_pfit_enable(intel_crtc);
6283
63cbb074
VS
6284 intel_crtc_load_lut(crtc);
6285
f37fcc2a 6286 intel_update_watermarks(crtc);
e1fdc473 6287 intel_enable_pipe(intel_crtc);
be6a6f8e 6288
4b3a9526
VS
6289 assert_vblank_disabled(crtc);
6290 drm_crtc_vblank_on(crtc);
6291
f9b61ff6
DV
6292 for_each_encoder_on_crtc(dev, crtc, encoder)
6293 encoder->enable(encoder);
d029bcad
PZ
6294
6295 intel_fbc_enable(intel_crtc);
0b8765c6 6296}
79e53945 6297
87476d63
DV
6298static void i9xx_pfit_disable(struct intel_crtc *crtc)
6299{
6300 struct drm_device *dev = crtc->base.dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6302
6e3c9717 6303 if (!crtc->config->gmch_pfit.control)
328d8e82 6304 return;
87476d63 6305
328d8e82 6306 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6307
328d8e82
DV
6308 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6309 I915_READ(PFIT_CONTROL));
6310 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6311}
6312
0b8765c6
JB
6313static void i9xx_crtc_disable(struct drm_crtc *crtc)
6314{
6315 struct drm_device *dev = crtc->dev;
6316 struct drm_i915_private *dev_priv = dev->dev_private;
6317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6318 struct intel_encoder *encoder;
0b8765c6 6319 int pipe = intel_crtc->pipe;
ef9c3aee 6320
6304cd91
VS
6321 /*
6322 * On gen2 planes are double buffered but the pipe isn't, so we must
6323 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6324 * We also need to wait on all gmch platforms because of the
6325 * self-refresh mode constraint explained above.
6304cd91 6326 */
564ed191 6327 intel_wait_for_vblank(dev, pipe);
6304cd91 6328
4b3a9526
VS
6329 for_each_encoder_on_crtc(dev, crtc, encoder)
6330 encoder->disable(encoder);
6331
f9b61ff6
DV
6332 drm_crtc_vblank_off(crtc);
6333 assert_vblank_disabled(crtc);
6334
575f7ab7 6335 intel_disable_pipe(intel_crtc);
24a1f16d 6336
87476d63 6337 i9xx_pfit_disable(intel_crtc);
24a1f16d 6338
89b667f8
JB
6339 for_each_encoder_on_crtc(dev, crtc, encoder)
6340 if (encoder->post_disable)
6341 encoder->post_disable(encoder);
6342
a65347ba 6343 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6344 if (IS_CHERRYVIEW(dev))
6345 chv_disable_pll(dev_priv, pipe);
6346 else if (IS_VALLEYVIEW(dev))
6347 vlv_disable_pll(dev_priv, pipe);
6348 else
1c4e0274 6349 i9xx_disable_pll(intel_crtc);
076ed3b2 6350 }
0b8765c6 6351
d6db995f
VS
6352 for_each_encoder_on_crtc(dev, crtc, encoder)
6353 if (encoder->post_pll_disable)
6354 encoder->post_pll_disable(encoder);
6355
4a3436e8 6356 if (!IS_GEN2(dev))
a72e4c9f 6357 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
d029bcad
PZ
6358
6359 intel_fbc_disable_crtc(intel_crtc);
0b8765c6
JB
6360}
6361
b17d48e2
ML
6362static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6363{
6364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6365 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6366 enum intel_display_power_domain domain;
6367 unsigned long domains;
6368
6369 if (!intel_crtc->active)
6370 return;
6371
a539205a 6372 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6373 WARN_ON(intel_crtc->unpin_work);
6374
a539205a 6375 intel_pre_disable_primary(crtc);
54a41961
ML
6376
6377 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6378 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6379 }
6380
b17d48e2 6381 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6382 intel_crtc->active = false;
6383 intel_update_watermarks(crtc);
1f7457b1 6384 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6385
6386 domains = intel_crtc->enabled_power_domains;
6387 for_each_power_domain(domain, domains)
6388 intel_display_power_put(dev_priv, domain);
6389 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6390
6391 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6392 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6393}
6394
6b72d486
ML
6395/*
6396 * turn all crtc's off, but do not adjust state
6397 * This has to be paired with a call to intel_modeset_setup_hw_state.
6398 */
70e0bd74 6399int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6400{
70e0bd74
ML
6401 struct drm_mode_config *config = &dev->mode_config;
6402 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6403 struct drm_atomic_state *state;
6b72d486 6404 struct drm_crtc *crtc;
70e0bd74
ML
6405 unsigned crtc_mask = 0;
6406 int ret = 0;
6407
6408 if (WARN_ON(!ctx))
6409 return 0;
6410
6411 lockdep_assert_held(&ctx->ww_ctx);
6412 state = drm_atomic_state_alloc(dev);
6413 if (WARN_ON(!state))
6414 return -ENOMEM;
6415
6416 state->acquire_ctx = ctx;
6417 state->allow_modeset = true;
6418
6419 for_each_crtc(dev, crtc) {
6420 struct drm_crtc_state *crtc_state =
6421 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6422
70e0bd74
ML
6423 ret = PTR_ERR_OR_ZERO(crtc_state);
6424 if (ret)
6425 goto free;
6426
6427 if (!crtc_state->active)
6428 continue;
6429
6430 crtc_state->active = false;
6431 crtc_mask |= 1 << drm_crtc_index(crtc);
6432 }
6433
6434 if (crtc_mask) {
74c090b1 6435 ret = drm_atomic_commit(state);
70e0bd74
ML
6436
6437 if (!ret) {
6438 for_each_crtc(dev, crtc)
6439 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6440 crtc->state->active = true;
6441
6442 return ret;
6443 }
6444 }
6445
6446free:
6447 if (ret)
6448 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6449 drm_atomic_state_free(state);
6450 return ret;
ee7b9f93
JB
6451}
6452
ea5b213a 6453void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6454{
4ef69c7a 6455 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6456
ea5b213a
CW
6457 drm_encoder_cleanup(encoder);
6458 kfree(intel_encoder);
7e7d76c3
JB
6459}
6460
0a91ca29
DV
6461/* Cross check the actual hw state with our own modeset state tracking (and it's
6462 * internal consistency). */
b980514c 6463static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6464{
35dd3c64
ML
6465 struct drm_crtc *crtc = connector->base.state->crtc;
6466
6467 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6468 connector->base.base.id,
6469 connector->base.name);
6470
0a91ca29 6471 if (connector->get_hw_state(connector)) {
e85376cb 6472 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6473 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6474
35dd3c64
ML
6475 I915_STATE_WARN(!crtc,
6476 "connector enabled without attached crtc\n");
0a91ca29 6477
35dd3c64
ML
6478 if (!crtc)
6479 return;
6480
6481 I915_STATE_WARN(!crtc->state->active,
6482 "connector is active, but attached crtc isn't\n");
6483
e85376cb 6484 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6485 return;
6486
e85376cb 6487 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6488 "atomic encoder doesn't match attached encoder\n");
6489
e85376cb 6490 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6491 "attached encoder crtc differs from connector crtc\n");
6492 } else {
4d688a2a
ML
6493 I915_STATE_WARN(crtc && crtc->state->active,
6494 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6495 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6496 "best encoder set without crtc!\n");
0a91ca29 6497 }
79e53945
JB
6498}
6499
08d9bc92
ACO
6500int intel_connector_init(struct intel_connector *connector)
6501{
5350a031 6502 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6503
5350a031 6504 if (!connector->base.state)
08d9bc92
ACO
6505 return -ENOMEM;
6506
08d9bc92
ACO
6507 return 0;
6508}
6509
6510struct intel_connector *intel_connector_alloc(void)
6511{
6512 struct intel_connector *connector;
6513
6514 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6515 if (!connector)
6516 return NULL;
6517
6518 if (intel_connector_init(connector) < 0) {
6519 kfree(connector);
6520 return NULL;
6521 }
6522
6523 return connector;
6524}
6525
f0947c37
DV
6526/* Simple connector->get_hw_state implementation for encoders that support only
6527 * one connector and no cloning and hence the encoder state determines the state
6528 * of the connector. */
6529bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6530{
24929352 6531 enum pipe pipe = 0;
f0947c37 6532 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6533
f0947c37 6534 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6535}
6536
6d293983 6537static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6538{
6d293983
ACO
6539 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6540 return crtc_state->fdi_lanes;
d272ddfa
VS
6541
6542 return 0;
6543}
6544
6d293983 6545static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6546 struct intel_crtc_state *pipe_config)
1857e1da 6547{
6d293983
ACO
6548 struct drm_atomic_state *state = pipe_config->base.state;
6549 struct intel_crtc *other_crtc;
6550 struct intel_crtc_state *other_crtc_state;
6551
1857e1da
DV
6552 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6553 pipe_name(pipe), pipe_config->fdi_lanes);
6554 if (pipe_config->fdi_lanes > 4) {
6555 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6556 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6557 return -EINVAL;
1857e1da
DV
6558 }
6559
bafb6553 6560 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6561 if (pipe_config->fdi_lanes > 2) {
6562 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6563 pipe_config->fdi_lanes);
6d293983 6564 return -EINVAL;
1857e1da 6565 } else {
6d293983 6566 return 0;
1857e1da
DV
6567 }
6568 }
6569
6570 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6571 return 0;
1857e1da
DV
6572
6573 /* Ivybridge 3 pipe is really complicated */
6574 switch (pipe) {
6575 case PIPE_A:
6d293983 6576 return 0;
1857e1da 6577 case PIPE_B:
6d293983
ACO
6578 if (pipe_config->fdi_lanes <= 2)
6579 return 0;
6580
6581 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6582 other_crtc_state =
6583 intel_atomic_get_crtc_state(state, other_crtc);
6584 if (IS_ERR(other_crtc_state))
6585 return PTR_ERR(other_crtc_state);
6586
6587 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6588 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6589 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6590 return -EINVAL;
1857e1da 6591 }
6d293983 6592 return 0;
1857e1da 6593 case PIPE_C:
251cc67c
VS
6594 if (pipe_config->fdi_lanes > 2) {
6595 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6596 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6597 return -EINVAL;
251cc67c 6598 }
6d293983
ACO
6599
6600 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6601 other_crtc_state =
6602 intel_atomic_get_crtc_state(state, other_crtc);
6603 if (IS_ERR(other_crtc_state))
6604 return PTR_ERR(other_crtc_state);
6605
6606 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6607 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6608 return -EINVAL;
1857e1da 6609 }
6d293983 6610 return 0;
1857e1da
DV
6611 default:
6612 BUG();
6613 }
6614}
6615
e29c22c0
DV
6616#define RETRY 1
6617static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6618 struct intel_crtc_state *pipe_config)
877d48d5 6619{
1857e1da 6620 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6621 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6622 int lane, link_bw, fdi_dotclock, ret;
6623 bool needs_recompute = false;
877d48d5 6624
e29c22c0 6625retry:
877d48d5
DV
6626 /* FDI is a binary signal running at ~2.7GHz, encoding
6627 * each output octet as 10 bits. The actual frequency
6628 * is stored as a divider into a 100MHz clock, and the
6629 * mode pixel clock is stored in units of 1KHz.
6630 * Hence the bw of each lane in terms of the mode signal
6631 * is:
6632 */
6633 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6634
241bfc38 6635 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6636
2bd89a07 6637 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6638 pipe_config->pipe_bpp);
6639
6640 pipe_config->fdi_lanes = lane;
6641
2bd89a07 6642 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6643 link_bw, &pipe_config->fdi_m_n);
1857e1da 6644
6d293983
ACO
6645 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6646 intel_crtc->pipe, pipe_config);
6647 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6648 pipe_config->pipe_bpp -= 2*3;
6649 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6650 pipe_config->pipe_bpp);
6651 needs_recompute = true;
6652 pipe_config->bw_constrained = true;
6653
6654 goto retry;
6655 }
6656
6657 if (needs_recompute)
6658 return RETRY;
6659
6d293983 6660 return ret;
877d48d5
DV
6661}
6662
8cfb3407
VS
6663static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6664 struct intel_crtc_state *pipe_config)
6665{
6666 if (pipe_config->pipe_bpp > 24)
6667 return false;
6668
6669 /* HSW can handle pixel rate up to cdclk? */
6670 if (IS_HASWELL(dev_priv->dev))
6671 return true;
6672
6673 /*
b432e5cf
VS
6674 * We compare against max which means we must take
6675 * the increased cdclk requirement into account when
6676 * calculating the new cdclk.
6677 *
6678 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6679 */
6680 return ilk_pipe_pixel_rate(pipe_config) <=
6681 dev_priv->max_cdclk_freq * 95 / 100;
6682}
6683
42db64ef 6684static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6685 struct intel_crtc_state *pipe_config)
42db64ef 6686{
8cfb3407
VS
6687 struct drm_device *dev = crtc->base.dev;
6688 struct drm_i915_private *dev_priv = dev->dev_private;
6689
d330a953 6690 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6691 hsw_crtc_supports_ips(crtc) &&
6692 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6693}
6694
39acb4aa
VS
6695static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6696{
6697 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6698
6699 /* GDG double wide on either pipe, otherwise pipe A only */
6700 return INTEL_INFO(dev_priv)->gen < 4 &&
6701 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6702}
6703
a43f6e0f 6704static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6705 struct intel_crtc_state *pipe_config)
79e53945 6706{
a43f6e0f 6707 struct drm_device *dev = crtc->base.dev;
8bd31e67 6708 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6709 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6710
ad3a4479 6711 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6712 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6713 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6714
6715 /*
39acb4aa 6716 * Enable double wide mode when the dot clock
cf532bb2 6717 * is > 90% of the (display) core speed.
cf532bb2 6718 */
39acb4aa
VS
6719 if (intel_crtc_supports_double_wide(crtc) &&
6720 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6721 clock_limit *= 2;
cf532bb2 6722 pipe_config->double_wide = true;
ad3a4479
VS
6723 }
6724
39acb4aa
VS
6725 if (adjusted_mode->crtc_clock > clock_limit) {
6726 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6727 adjusted_mode->crtc_clock, clock_limit,
6728 yesno(pipe_config->double_wide));
e29c22c0 6729 return -EINVAL;
39acb4aa 6730 }
2c07245f 6731 }
89749350 6732
1d1d0e27
VS
6733 /*
6734 * Pipe horizontal size must be even in:
6735 * - DVO ganged mode
6736 * - LVDS dual channel mode
6737 * - Double wide pipe
6738 */
a93e255f 6739 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6740 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6741 pipe_config->pipe_src_w &= ~1;
6742
8693a824
DL
6743 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6744 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6745 */
6746 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6747 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6748 return -EINVAL;
44f46b42 6749
f5adf94e 6750 if (HAS_IPS(dev))
a43f6e0f
DV
6751 hsw_compute_ips_config(crtc, pipe_config);
6752
877d48d5 6753 if (pipe_config->has_pch_encoder)
a43f6e0f 6754 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6755
cf5a15be 6756 return 0;
79e53945
JB
6757}
6758
1652d19e
VS
6759static int skylake_get_display_clock_speed(struct drm_device *dev)
6760{
6761 struct drm_i915_private *dev_priv = to_i915(dev);
6762 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6763 uint32_t cdctl = I915_READ(CDCLK_CTL);
6764 uint32_t linkrate;
6765
414355a7 6766 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6767 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6768
6769 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6770 return 540000;
6771
6772 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6773 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6774
71cd8423
DL
6775 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6776 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6777 /* vco 8640 */
6778 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6779 case CDCLK_FREQ_450_432:
6780 return 432000;
6781 case CDCLK_FREQ_337_308:
6782 return 308570;
6783 case CDCLK_FREQ_675_617:
6784 return 617140;
6785 default:
6786 WARN(1, "Unknown cd freq selection\n");
6787 }
6788 } else {
6789 /* vco 8100 */
6790 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6791 case CDCLK_FREQ_450_432:
6792 return 450000;
6793 case CDCLK_FREQ_337_308:
6794 return 337500;
6795 case CDCLK_FREQ_675_617:
6796 return 675000;
6797 default:
6798 WARN(1, "Unknown cd freq selection\n");
6799 }
6800 }
6801
6802 /* error case, do as if DPLL0 isn't enabled */
6803 return 24000;
6804}
6805
acd3f3d3
BP
6806static int broxton_get_display_clock_speed(struct drm_device *dev)
6807{
6808 struct drm_i915_private *dev_priv = to_i915(dev);
6809 uint32_t cdctl = I915_READ(CDCLK_CTL);
6810 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6811 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6812 int cdclk;
6813
6814 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6815 return 19200;
6816
6817 cdclk = 19200 * pll_ratio / 2;
6818
6819 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6820 case BXT_CDCLK_CD2X_DIV_SEL_1:
6821 return cdclk; /* 576MHz or 624MHz */
6822 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6823 return cdclk * 2 / 3; /* 384MHz */
6824 case BXT_CDCLK_CD2X_DIV_SEL_2:
6825 return cdclk / 2; /* 288MHz */
6826 case BXT_CDCLK_CD2X_DIV_SEL_4:
6827 return cdclk / 4; /* 144MHz */
6828 }
6829
6830 /* error case, do as if DE PLL isn't enabled */
6831 return 19200;
6832}
6833
1652d19e
VS
6834static int broadwell_get_display_clock_speed(struct drm_device *dev)
6835{
6836 struct drm_i915_private *dev_priv = dev->dev_private;
6837 uint32_t lcpll = I915_READ(LCPLL_CTL);
6838 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6839
6840 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6841 return 800000;
6842 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6843 return 450000;
6844 else if (freq == LCPLL_CLK_FREQ_450)
6845 return 450000;
6846 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6847 return 540000;
6848 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6849 return 337500;
6850 else
6851 return 675000;
6852}
6853
6854static int haswell_get_display_clock_speed(struct drm_device *dev)
6855{
6856 struct drm_i915_private *dev_priv = dev->dev_private;
6857 uint32_t lcpll = I915_READ(LCPLL_CTL);
6858 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6859
6860 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6861 return 800000;
6862 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6863 return 450000;
6864 else if (freq == LCPLL_CLK_FREQ_450)
6865 return 450000;
6866 else if (IS_HSW_ULT(dev))
6867 return 337500;
6868 else
6869 return 540000;
79e53945
JB
6870}
6871
25eb05fc
JB
6872static int valleyview_get_display_clock_speed(struct drm_device *dev)
6873{
bfa7df01
VS
6874 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6875 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6876}
6877
b37a6434
VS
6878static int ilk_get_display_clock_speed(struct drm_device *dev)
6879{
6880 return 450000;
6881}
6882
e70236a8
JB
6883static int i945_get_display_clock_speed(struct drm_device *dev)
6884{
6885 return 400000;
6886}
79e53945 6887
e70236a8 6888static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6889{
e907f170 6890 return 333333;
e70236a8 6891}
79e53945 6892
e70236a8
JB
6893static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6894{
6895 return 200000;
6896}
79e53945 6897
257a7ffc
DV
6898static int pnv_get_display_clock_speed(struct drm_device *dev)
6899{
6900 u16 gcfgc = 0;
6901
6902 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6903
6904 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6905 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6906 return 266667;
257a7ffc 6907 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6908 return 333333;
257a7ffc 6909 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6910 return 444444;
257a7ffc
DV
6911 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6912 return 200000;
6913 default:
6914 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6915 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6916 return 133333;
257a7ffc 6917 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6918 return 166667;
257a7ffc
DV
6919 }
6920}
6921
e70236a8
JB
6922static int i915gm_get_display_clock_speed(struct drm_device *dev)
6923{
6924 u16 gcfgc = 0;
79e53945 6925
e70236a8
JB
6926 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6927
6928 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6929 return 133333;
e70236a8
JB
6930 else {
6931 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6932 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6933 return 333333;
e70236a8
JB
6934 default:
6935 case GC_DISPLAY_CLOCK_190_200_MHZ:
6936 return 190000;
79e53945 6937 }
e70236a8
JB
6938 }
6939}
6940
6941static int i865_get_display_clock_speed(struct drm_device *dev)
6942{
e907f170 6943 return 266667;
e70236a8
JB
6944}
6945
1b1d2716 6946static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6947{
6948 u16 hpllcc = 0;
1b1d2716 6949
65cd2b3f
VS
6950 /*
6951 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6952 * encoding is different :(
6953 * FIXME is this the right way to detect 852GM/852GMV?
6954 */
6955 if (dev->pdev->revision == 0x1)
6956 return 133333;
6957
1b1d2716
VS
6958 pci_bus_read_config_word(dev->pdev->bus,
6959 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6960
e70236a8
JB
6961 /* Assume that the hardware is in the high speed state. This
6962 * should be the default.
6963 */
6964 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6965 case GC_CLOCK_133_200:
1b1d2716 6966 case GC_CLOCK_133_200_2:
e70236a8
JB
6967 case GC_CLOCK_100_200:
6968 return 200000;
6969 case GC_CLOCK_166_250:
6970 return 250000;
6971 case GC_CLOCK_100_133:
e907f170 6972 return 133333;
1b1d2716
VS
6973 case GC_CLOCK_133_266:
6974 case GC_CLOCK_133_266_2:
6975 case GC_CLOCK_166_266:
6976 return 266667;
e70236a8 6977 }
79e53945 6978
e70236a8
JB
6979 /* Shouldn't happen */
6980 return 0;
6981}
79e53945 6982
e70236a8
JB
6983static int i830_get_display_clock_speed(struct drm_device *dev)
6984{
e907f170 6985 return 133333;
79e53945
JB
6986}
6987
34edce2f
VS
6988static unsigned int intel_hpll_vco(struct drm_device *dev)
6989{
6990 struct drm_i915_private *dev_priv = dev->dev_private;
6991 static const unsigned int blb_vco[8] = {
6992 [0] = 3200000,
6993 [1] = 4000000,
6994 [2] = 5333333,
6995 [3] = 4800000,
6996 [4] = 6400000,
6997 };
6998 static const unsigned int pnv_vco[8] = {
6999 [0] = 3200000,
7000 [1] = 4000000,
7001 [2] = 5333333,
7002 [3] = 4800000,
7003 [4] = 2666667,
7004 };
7005 static const unsigned int cl_vco[8] = {
7006 [0] = 3200000,
7007 [1] = 4000000,
7008 [2] = 5333333,
7009 [3] = 6400000,
7010 [4] = 3333333,
7011 [5] = 3566667,
7012 [6] = 4266667,
7013 };
7014 static const unsigned int elk_vco[8] = {
7015 [0] = 3200000,
7016 [1] = 4000000,
7017 [2] = 5333333,
7018 [3] = 4800000,
7019 };
7020 static const unsigned int ctg_vco[8] = {
7021 [0] = 3200000,
7022 [1] = 4000000,
7023 [2] = 5333333,
7024 [3] = 6400000,
7025 [4] = 2666667,
7026 [5] = 4266667,
7027 };
7028 const unsigned int *vco_table;
7029 unsigned int vco;
7030 uint8_t tmp = 0;
7031
7032 /* FIXME other chipsets? */
7033 if (IS_GM45(dev))
7034 vco_table = ctg_vco;
7035 else if (IS_G4X(dev))
7036 vco_table = elk_vco;
7037 else if (IS_CRESTLINE(dev))
7038 vco_table = cl_vco;
7039 else if (IS_PINEVIEW(dev))
7040 vco_table = pnv_vco;
7041 else if (IS_G33(dev))
7042 vco_table = blb_vco;
7043 else
7044 return 0;
7045
7046 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7047
7048 vco = vco_table[tmp & 0x7];
7049 if (vco == 0)
7050 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7051 else
7052 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7053
7054 return vco;
7055}
7056
7057static int gm45_get_display_clock_speed(struct drm_device *dev)
7058{
7059 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7060 uint16_t tmp = 0;
7061
7062 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7063
7064 cdclk_sel = (tmp >> 12) & 0x1;
7065
7066 switch (vco) {
7067 case 2666667:
7068 case 4000000:
7069 case 5333333:
7070 return cdclk_sel ? 333333 : 222222;
7071 case 3200000:
7072 return cdclk_sel ? 320000 : 228571;
7073 default:
7074 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7075 return 222222;
7076 }
7077}
7078
7079static int i965gm_get_display_clock_speed(struct drm_device *dev)
7080{
7081 static const uint8_t div_3200[] = { 16, 10, 8 };
7082 static const uint8_t div_4000[] = { 20, 12, 10 };
7083 static const uint8_t div_5333[] = { 24, 16, 14 };
7084 const uint8_t *div_table;
7085 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7086 uint16_t tmp = 0;
7087
7088 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7089
7090 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7091
7092 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7093 goto fail;
7094
7095 switch (vco) {
7096 case 3200000:
7097 div_table = div_3200;
7098 break;
7099 case 4000000:
7100 div_table = div_4000;
7101 break;
7102 case 5333333:
7103 div_table = div_5333;
7104 break;
7105 default:
7106 goto fail;
7107 }
7108
7109 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7110
caf4e252 7111fail:
34edce2f
VS
7112 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7113 return 200000;
7114}
7115
7116static int g33_get_display_clock_speed(struct drm_device *dev)
7117{
7118 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7119 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7120 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7121 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7122 const uint8_t *div_table;
7123 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7124 uint16_t tmp = 0;
7125
7126 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7127
7128 cdclk_sel = (tmp >> 4) & 0x7;
7129
7130 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7131 goto fail;
7132
7133 switch (vco) {
7134 case 3200000:
7135 div_table = div_3200;
7136 break;
7137 case 4000000:
7138 div_table = div_4000;
7139 break;
7140 case 4800000:
7141 div_table = div_4800;
7142 break;
7143 case 5333333:
7144 div_table = div_5333;
7145 break;
7146 default:
7147 goto fail;
7148 }
7149
7150 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7151
caf4e252 7152fail:
34edce2f
VS
7153 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7154 return 190476;
7155}
7156
2c07245f 7157static void
a65851af 7158intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7159{
a65851af
VS
7160 while (*num > DATA_LINK_M_N_MASK ||
7161 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7162 *num >>= 1;
7163 *den >>= 1;
7164 }
7165}
7166
a65851af
VS
7167static void compute_m_n(unsigned int m, unsigned int n,
7168 uint32_t *ret_m, uint32_t *ret_n)
7169{
7170 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7171 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7172 intel_reduce_m_n_ratio(ret_m, ret_n);
7173}
7174
e69d0bc1
DV
7175void
7176intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7177 int pixel_clock, int link_clock,
7178 struct intel_link_m_n *m_n)
2c07245f 7179{
e69d0bc1 7180 m_n->tu = 64;
a65851af
VS
7181
7182 compute_m_n(bits_per_pixel * pixel_clock,
7183 link_clock * nlanes * 8,
7184 &m_n->gmch_m, &m_n->gmch_n);
7185
7186 compute_m_n(pixel_clock, link_clock,
7187 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7188}
7189
a7615030
CW
7190static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7191{
d330a953
JN
7192 if (i915.panel_use_ssc >= 0)
7193 return i915.panel_use_ssc != 0;
41aa3448 7194 return dev_priv->vbt.lvds_use_ssc
435793df 7195 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7196}
7197
a93e255f
ACO
7198static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7199 int num_connectors)
c65d77d8 7200{
a93e255f 7201 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7202 struct drm_i915_private *dev_priv = dev->dev_private;
7203 int refclk;
7204
a93e255f
ACO
7205 WARN_ON(!crtc_state->base.state);
7206
666a4537 7207 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7208 refclk = 100000;
a93e255f 7209 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7210 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7211 refclk = dev_priv->vbt.lvds_ssc_freq;
7212 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7213 } else if (!IS_GEN2(dev)) {
7214 refclk = 96000;
7215 } else {
7216 refclk = 48000;
7217 }
7218
7219 return refclk;
7220}
7221
7429e9d4 7222static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7223{
7df00d7a 7224 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7225}
f47709a9 7226
7429e9d4
DV
7227static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7228{
7229 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7230}
7231
f47709a9 7232static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7233 struct intel_crtc_state *crtc_state,
a7516a05
JB
7234 intel_clock_t *reduced_clock)
7235{
f47709a9 7236 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7237 u32 fp, fp2 = 0;
7238
7239 if (IS_PINEVIEW(dev)) {
190f68c5 7240 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7241 if (reduced_clock)
7429e9d4 7242 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7243 } else {
190f68c5 7244 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7245 if (reduced_clock)
7429e9d4 7246 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7247 }
7248
190f68c5 7249 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7250
f47709a9 7251 crtc->lowfreq_avail = false;
a93e255f 7252 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7253 reduced_clock) {
190f68c5 7254 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7255 crtc->lowfreq_avail = true;
a7516a05 7256 } else {
190f68c5 7257 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7258 }
7259}
7260
5e69f97f
CML
7261static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7262 pipe)
89b667f8
JB
7263{
7264 u32 reg_val;
7265
7266 /*
7267 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7268 * and set it to a reasonable value instead.
7269 */
ab3c759a 7270 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7271 reg_val &= 0xffffff00;
7272 reg_val |= 0x00000030;
ab3c759a 7273 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7274
ab3c759a 7275 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7276 reg_val &= 0x8cffffff;
7277 reg_val = 0x8c000000;
ab3c759a 7278 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7279
ab3c759a 7280 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7281 reg_val &= 0xffffff00;
ab3c759a 7282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7283
ab3c759a 7284 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7285 reg_val &= 0x00ffffff;
7286 reg_val |= 0xb0000000;
ab3c759a 7287 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7288}
7289
b551842d
DV
7290static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7291 struct intel_link_m_n *m_n)
7292{
7293 struct drm_device *dev = crtc->base.dev;
7294 struct drm_i915_private *dev_priv = dev->dev_private;
7295 int pipe = crtc->pipe;
7296
e3b95f1e
DV
7297 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7298 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7299 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7300 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7301}
7302
7303static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7304 struct intel_link_m_n *m_n,
7305 struct intel_link_m_n *m2_n2)
b551842d
DV
7306{
7307 struct drm_device *dev = crtc->base.dev;
7308 struct drm_i915_private *dev_priv = dev->dev_private;
7309 int pipe = crtc->pipe;
6e3c9717 7310 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7311
7312 if (INTEL_INFO(dev)->gen >= 5) {
7313 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7314 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7315 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7316 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7317 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7318 * for gen < 8) and if DRRS is supported (to make sure the
7319 * registers are not unnecessarily accessed).
7320 */
44395bfe 7321 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7322 crtc->config->has_drrs) {
f769cd24
VK
7323 I915_WRITE(PIPE_DATA_M2(transcoder),
7324 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7325 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7326 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7327 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7328 }
b551842d 7329 } else {
e3b95f1e
DV
7330 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7331 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7332 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7333 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7334 }
7335}
7336
fe3cd48d 7337void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7338{
fe3cd48d
R
7339 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7340
7341 if (m_n == M1_N1) {
7342 dp_m_n = &crtc->config->dp_m_n;
7343 dp_m2_n2 = &crtc->config->dp_m2_n2;
7344 } else if (m_n == M2_N2) {
7345
7346 /*
7347 * M2_N2 registers are not supported. Hence m2_n2 divider value
7348 * needs to be programmed into M1_N1.
7349 */
7350 dp_m_n = &crtc->config->dp_m2_n2;
7351 } else {
7352 DRM_ERROR("Unsupported divider value\n");
7353 return;
7354 }
7355
6e3c9717
ACO
7356 if (crtc->config->has_pch_encoder)
7357 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7358 else
fe3cd48d 7359 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7360}
7361
251ac862
DV
7362static void vlv_compute_dpll(struct intel_crtc *crtc,
7363 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7364{
7365 u32 dpll, dpll_md;
7366
7367 /*
7368 * Enable DPIO clock input. We should never disable the reference
7369 * clock for pipe B, since VGA hotplug / manual detection depends
7370 * on it.
7371 */
60bfe44f
VS
7372 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7373 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7374 /* We should never disable this, set it here for state tracking */
7375 if (crtc->pipe == PIPE_B)
7376 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7377 dpll |= DPLL_VCO_ENABLE;
d288f65f 7378 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7379
d288f65f 7380 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7381 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7382 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7383}
7384
d288f65f 7385static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7386 const struct intel_crtc_state *pipe_config)
a0c4da24 7387{
f47709a9 7388 struct drm_device *dev = crtc->base.dev;
a0c4da24 7389 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7390 int pipe = crtc->pipe;
bdd4b6a6 7391 u32 mdiv;
a0c4da24 7392 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7393 u32 coreclk, reg_val;
a0c4da24 7394
a580516d 7395 mutex_lock(&dev_priv->sb_lock);
09153000 7396
d288f65f
VS
7397 bestn = pipe_config->dpll.n;
7398 bestm1 = pipe_config->dpll.m1;
7399 bestm2 = pipe_config->dpll.m2;
7400 bestp1 = pipe_config->dpll.p1;
7401 bestp2 = pipe_config->dpll.p2;
a0c4da24 7402
89b667f8
JB
7403 /* See eDP HDMI DPIO driver vbios notes doc */
7404
7405 /* PLL B needs special handling */
bdd4b6a6 7406 if (pipe == PIPE_B)
5e69f97f 7407 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7408
7409 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7411
7412 /* Disable target IRef on PLL */
ab3c759a 7413 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7414 reg_val &= 0x00ffffff;
ab3c759a 7415 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7416
7417 /* Disable fast lock */
ab3c759a 7418 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7419
7420 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7421 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7422 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7423 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7424 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7425
7426 /*
7427 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7428 * but we don't support that).
7429 * Note: don't use the DAC post divider as it seems unstable.
7430 */
7431 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7433
a0c4da24 7434 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7436
89b667f8 7437 /* Set HBR and RBR LPF coefficients */
d288f65f 7438 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7439 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7440 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7441 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7442 0x009f0003);
89b667f8 7443 else
ab3c759a 7444 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7445 0x00d0000f);
7446
681a8504 7447 if (pipe_config->has_dp_encoder) {
89b667f8 7448 /* Use SSC source */
bdd4b6a6 7449 if (pipe == PIPE_A)
ab3c759a 7450 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7451 0x0df40000);
7452 else
ab3c759a 7453 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7454 0x0df70000);
7455 } else { /* HDMI or VGA */
7456 /* Use bend source */
bdd4b6a6 7457 if (pipe == PIPE_A)
ab3c759a 7458 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7459 0x0df70000);
7460 else
ab3c759a 7461 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7462 0x0df40000);
7463 }
a0c4da24 7464
ab3c759a 7465 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7466 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7467 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7468 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7469 coreclk |= 0x01000000;
ab3c759a 7470 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7471
ab3c759a 7472 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7473 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7474}
7475
251ac862
DV
7476static void chv_compute_dpll(struct intel_crtc *crtc,
7477 struct intel_crtc_state *pipe_config)
1ae0d137 7478{
60bfe44f
VS
7479 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7480 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7481 DPLL_VCO_ENABLE;
7482 if (crtc->pipe != PIPE_A)
d288f65f 7483 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7484
d288f65f
VS
7485 pipe_config->dpll_hw_state.dpll_md =
7486 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7487}
7488
d288f65f 7489static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7490 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7491{
7492 struct drm_device *dev = crtc->base.dev;
7493 struct drm_i915_private *dev_priv = dev->dev_private;
7494 int pipe = crtc->pipe;
f0f59a00 7495 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7496 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7497 u32 loopfilter, tribuf_calcntr;
9d556c99 7498 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7499 u32 dpio_val;
9cbe40c1 7500 int vco;
9d556c99 7501
d288f65f
VS
7502 bestn = pipe_config->dpll.n;
7503 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7504 bestm1 = pipe_config->dpll.m1;
7505 bestm2 = pipe_config->dpll.m2 >> 22;
7506 bestp1 = pipe_config->dpll.p1;
7507 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7508 vco = pipe_config->dpll.vco;
a945ce7e 7509 dpio_val = 0;
9cbe40c1 7510 loopfilter = 0;
9d556c99
CML
7511
7512 /*
7513 * Enable Refclk and SSC
7514 */
a11b0703 7515 I915_WRITE(dpll_reg,
d288f65f 7516 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7517
a580516d 7518 mutex_lock(&dev_priv->sb_lock);
9d556c99 7519
9d556c99
CML
7520 /* p1 and p2 divider */
7521 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7522 5 << DPIO_CHV_S1_DIV_SHIFT |
7523 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7524 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7525 1 << DPIO_CHV_K_DIV_SHIFT);
7526
7527 /* Feedback post-divider - m2 */
7528 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7529
7530 /* Feedback refclk divider - n and m1 */
7531 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7532 DPIO_CHV_M1_DIV_BY_2 |
7533 1 << DPIO_CHV_N_DIV_SHIFT);
7534
7535 /* M2 fraction division */
25a25dfc 7536 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7537
7538 /* M2 fraction division enable */
a945ce7e
VP
7539 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7540 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7541 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7542 if (bestm2_frac)
7543 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7544 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7545
de3a0fde
VP
7546 /* Program digital lock detect threshold */
7547 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7548 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7549 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7550 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7551 if (!bestm2_frac)
7552 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7553 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7554
9d556c99 7555 /* Loop filter */
9cbe40c1
VP
7556 if (vco == 5400000) {
7557 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7558 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7559 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7560 tribuf_calcntr = 0x9;
7561 } else if (vco <= 6200000) {
7562 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7563 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7564 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7565 tribuf_calcntr = 0x9;
7566 } else if (vco <= 6480000) {
7567 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7568 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7569 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7570 tribuf_calcntr = 0x8;
7571 } else {
7572 /* Not supported. Apply the same limits as in the max case */
7573 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7574 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7575 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7576 tribuf_calcntr = 0;
7577 }
9d556c99
CML
7578 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7579
968040b2 7580 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7581 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7582 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7583 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7584
9d556c99
CML
7585 /* AFC Recal */
7586 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7587 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7588 DPIO_AFC_RECAL);
7589
a580516d 7590 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7591}
7592
d288f65f
VS
7593/**
7594 * vlv_force_pll_on - forcibly enable just the PLL
7595 * @dev_priv: i915 private structure
7596 * @pipe: pipe PLL to enable
7597 * @dpll: PLL configuration
7598 *
7599 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7600 * in cases where we need the PLL enabled even when @pipe is not going to
7601 * be enabled.
7602 */
3f36b937
TU
7603int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7604 const struct dpll *dpll)
d288f65f
VS
7605{
7606 struct intel_crtc *crtc =
7607 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7608 struct intel_crtc_state *pipe_config;
7609
7610 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7611 if (!pipe_config)
7612 return -ENOMEM;
7613
7614 pipe_config->base.crtc = &crtc->base;
7615 pipe_config->pixel_multiplier = 1;
7616 pipe_config->dpll = *dpll;
d288f65f
VS
7617
7618 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7619 chv_compute_dpll(crtc, pipe_config);
7620 chv_prepare_pll(crtc, pipe_config);
7621 chv_enable_pll(crtc, pipe_config);
d288f65f 7622 } else {
3f36b937
TU
7623 vlv_compute_dpll(crtc, pipe_config);
7624 vlv_prepare_pll(crtc, pipe_config);
7625 vlv_enable_pll(crtc, pipe_config);
d288f65f 7626 }
3f36b937
TU
7627
7628 kfree(pipe_config);
7629
7630 return 0;
d288f65f
VS
7631}
7632
7633/**
7634 * vlv_force_pll_off - forcibly disable just the PLL
7635 * @dev_priv: i915 private structure
7636 * @pipe: pipe PLL to disable
7637 *
7638 * Disable the PLL for @pipe. To be used in cases where we need
7639 * the PLL enabled even when @pipe is not going to be enabled.
7640 */
7641void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7642{
7643 if (IS_CHERRYVIEW(dev))
7644 chv_disable_pll(to_i915(dev), pipe);
7645 else
7646 vlv_disable_pll(to_i915(dev), pipe);
7647}
7648
251ac862
DV
7649static void i9xx_compute_dpll(struct intel_crtc *crtc,
7650 struct intel_crtc_state *crtc_state,
7651 intel_clock_t *reduced_clock,
7652 int num_connectors)
eb1cbe48 7653{
f47709a9 7654 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7655 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7656 u32 dpll;
7657 bool is_sdvo;
190f68c5 7658 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7659
190f68c5 7660 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7661
a93e255f
ACO
7662 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7663 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7664
7665 dpll = DPLL_VGA_MODE_DIS;
7666
a93e255f 7667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7668 dpll |= DPLLB_MODE_LVDS;
7669 else
7670 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7671
ef1b460d 7672 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7673 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7674 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7675 }
198a037f
DV
7676
7677 if (is_sdvo)
4a33e48d 7678 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7679
190f68c5 7680 if (crtc_state->has_dp_encoder)
4a33e48d 7681 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7682
7683 /* compute bitmask from p1 value */
7684 if (IS_PINEVIEW(dev))
7685 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7686 else {
7687 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7688 if (IS_G4X(dev) && reduced_clock)
7689 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7690 }
7691 switch (clock->p2) {
7692 case 5:
7693 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7694 break;
7695 case 7:
7696 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7697 break;
7698 case 10:
7699 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7700 break;
7701 case 14:
7702 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7703 break;
7704 }
7705 if (INTEL_INFO(dev)->gen >= 4)
7706 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7707
190f68c5 7708 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7709 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7710 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7711 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7712 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7713 else
7714 dpll |= PLL_REF_INPUT_DREFCLK;
7715
7716 dpll |= DPLL_VCO_ENABLE;
190f68c5 7717 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7718
eb1cbe48 7719 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7720 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7721 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7722 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7723 }
7724}
7725
251ac862
DV
7726static void i8xx_compute_dpll(struct intel_crtc *crtc,
7727 struct intel_crtc_state *crtc_state,
7728 intel_clock_t *reduced_clock,
7729 int num_connectors)
eb1cbe48 7730{
f47709a9 7731 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7732 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7733 u32 dpll;
190f68c5 7734 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7735
190f68c5 7736 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7737
eb1cbe48
DV
7738 dpll = DPLL_VGA_MODE_DIS;
7739
a93e255f 7740 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7741 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7742 } else {
7743 if (clock->p1 == 2)
7744 dpll |= PLL_P1_DIVIDE_BY_TWO;
7745 else
7746 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7747 if (clock->p2 == 4)
7748 dpll |= PLL_P2_DIVIDE_BY_4;
7749 }
7750
a93e255f 7751 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7752 dpll |= DPLL_DVO_2X_MODE;
7753
a93e255f 7754 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7755 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7756 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7757 else
7758 dpll |= PLL_REF_INPUT_DREFCLK;
7759
7760 dpll |= DPLL_VCO_ENABLE;
190f68c5 7761 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7762}
7763
8a654f3b 7764static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7765{
7766 struct drm_device *dev = intel_crtc->base.dev;
7767 struct drm_i915_private *dev_priv = dev->dev_private;
7768 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7769 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7770 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7771 uint32_t crtc_vtotal, crtc_vblank_end;
7772 int vsyncshift = 0;
4d8a62ea
DV
7773
7774 /* We need to be careful not to changed the adjusted mode, for otherwise
7775 * the hw state checker will get angry at the mismatch. */
7776 crtc_vtotal = adjusted_mode->crtc_vtotal;
7777 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7778
609aeaca 7779 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7780 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7781 crtc_vtotal -= 1;
7782 crtc_vblank_end -= 1;
609aeaca 7783
409ee761 7784 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7785 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7786 else
7787 vsyncshift = adjusted_mode->crtc_hsync_start -
7788 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7789 if (vsyncshift < 0)
7790 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7791 }
7792
7793 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7794 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7795
fe2b8f9d 7796 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7797 (adjusted_mode->crtc_hdisplay - 1) |
7798 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7799 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7800 (adjusted_mode->crtc_hblank_start - 1) |
7801 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7802 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7803 (adjusted_mode->crtc_hsync_start - 1) |
7804 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7805
fe2b8f9d 7806 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7807 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7808 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7809 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7810 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7811 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7812 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7813 (adjusted_mode->crtc_vsync_start - 1) |
7814 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7815
b5e508d4
PZ
7816 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7817 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7818 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7819 * bits. */
7820 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7821 (pipe == PIPE_B || pipe == PIPE_C))
7822 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7823
b0e77b9c
PZ
7824 /* pipesrc controls the size that is scaled from, which should
7825 * always be the user's requested size.
7826 */
7827 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7828 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7829 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7830}
7831
1bd1bd80 7832static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7833 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7834{
7835 struct drm_device *dev = crtc->base.dev;
7836 struct drm_i915_private *dev_priv = dev->dev_private;
7837 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7838 uint32_t tmp;
7839
7840 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7841 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7842 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7843 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7844 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7845 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7846 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7847 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7848 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7849
7850 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7851 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7852 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7853 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7854 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7855 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7856 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7857 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7858 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7859
7860 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7861 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7862 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7863 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7864 }
7865
7866 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7867 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7868 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7869
2d112de7
ACO
7870 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7871 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7872}
7873
f6a83288 7874void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7875 struct intel_crtc_state *pipe_config)
babea61d 7876{
2d112de7
ACO
7877 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7878 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7879 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7880 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7881
2d112de7
ACO
7882 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7883 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7884 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7885 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7886
2d112de7 7887 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7888 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7889
2d112de7
ACO
7890 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7891 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7892
7893 mode->hsync = drm_mode_hsync(mode);
7894 mode->vrefresh = drm_mode_vrefresh(mode);
7895 drm_mode_set_name(mode);
babea61d
JB
7896}
7897
84b046f3
DV
7898static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7899{
7900 struct drm_device *dev = intel_crtc->base.dev;
7901 struct drm_i915_private *dev_priv = dev->dev_private;
7902 uint32_t pipeconf;
7903
9f11a9e4 7904 pipeconf = 0;
84b046f3 7905
b6b5d049
VS
7906 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7907 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7908 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7909
6e3c9717 7910 if (intel_crtc->config->double_wide)
cf532bb2 7911 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7912
ff9ce46e 7913 /* only g4x and later have fancy bpc/dither controls */
666a4537 7914 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7915 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7916 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7917 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7918 PIPECONF_DITHER_TYPE_SP;
84b046f3 7919
6e3c9717 7920 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7921 case 18:
7922 pipeconf |= PIPECONF_6BPC;
7923 break;
7924 case 24:
7925 pipeconf |= PIPECONF_8BPC;
7926 break;
7927 case 30:
7928 pipeconf |= PIPECONF_10BPC;
7929 break;
7930 default:
7931 /* Case prevented by intel_choose_pipe_bpp_dither. */
7932 BUG();
84b046f3
DV
7933 }
7934 }
7935
7936 if (HAS_PIPE_CXSR(dev)) {
7937 if (intel_crtc->lowfreq_avail) {
7938 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7939 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7940 } else {
7941 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7942 }
7943 }
7944
6e3c9717 7945 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7946 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7947 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7948 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7949 else
7950 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7951 } else
84b046f3
DV
7952 pipeconf |= PIPECONF_PROGRESSIVE;
7953
666a4537
WB
7954 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7955 intel_crtc->config->limited_color_range)
9f11a9e4 7956 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7957
84b046f3
DV
7958 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7959 POSTING_READ(PIPECONF(intel_crtc->pipe));
7960}
7961
190f68c5
ACO
7962static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7963 struct intel_crtc_state *crtc_state)
79e53945 7964{
c7653199 7965 struct drm_device *dev = crtc->base.dev;
79e53945 7966 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7967 int refclk, num_connectors = 0;
c329a4ec
DV
7968 intel_clock_t clock;
7969 bool ok;
d4906093 7970 const intel_limit_t *limit;
55bb9992 7971 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7972 struct drm_connector *connector;
55bb9992
ACO
7973 struct drm_connector_state *connector_state;
7974 int i;
79e53945 7975
dd3cd74a
ACO
7976 memset(&crtc_state->dpll_hw_state, 0,
7977 sizeof(crtc_state->dpll_hw_state));
7978
a65347ba
JN
7979 if (crtc_state->has_dsi_encoder)
7980 return 0;
43565a06 7981
a65347ba
JN
7982 for_each_connector_in_state(state, connector, connector_state, i) {
7983 if (connector_state->crtc == &crtc->base)
7984 num_connectors++;
79e53945
JB
7985 }
7986
190f68c5 7987 if (!crtc_state->clock_set) {
a93e255f 7988 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7989
e9fd1c02
JN
7990 /*
7991 * Returns a set of divisors for the desired target clock with
7992 * the given refclk, or FALSE. The returned values represent
7993 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7994 * 2) / p1 / p2.
7995 */
a93e255f
ACO
7996 limit = intel_limit(crtc_state, refclk);
7997 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7998 crtc_state->port_clock,
e9fd1c02 7999 refclk, NULL, &clock);
f2335330 8000 if (!ok) {
e9fd1c02
JN
8001 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8002 return -EINVAL;
8003 }
79e53945 8004
f2335330 8005 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8006 crtc_state->dpll.n = clock.n;
8007 crtc_state->dpll.m1 = clock.m1;
8008 crtc_state->dpll.m2 = clock.m2;
8009 crtc_state->dpll.p1 = clock.p1;
8010 crtc_state->dpll.p2 = clock.p2;
f47709a9 8011 }
7026d4ac 8012
e9fd1c02 8013 if (IS_GEN2(dev)) {
c329a4ec 8014 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8015 num_connectors);
9d556c99 8016 } else if (IS_CHERRYVIEW(dev)) {
251ac862 8017 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 8018 } else if (IS_VALLEYVIEW(dev)) {
251ac862 8019 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 8020 } else {
c329a4ec 8021 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8022 num_connectors);
e9fd1c02 8023 }
79e53945 8024
c8f7a0db 8025 return 0;
f564048e
EA
8026}
8027
2fa2fe9a 8028static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8029 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
8033 uint32_t tmp;
8034
dc9e7dec
VS
8035 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8036 return;
8037
2fa2fe9a 8038 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8039 if (!(tmp & PFIT_ENABLE))
8040 return;
2fa2fe9a 8041
06922821 8042 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8043 if (INTEL_INFO(dev)->gen < 4) {
8044 if (crtc->pipe != PIPE_B)
8045 return;
2fa2fe9a
DV
8046 } else {
8047 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8048 return;
8049 }
8050
06922821 8051 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8052 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8053 if (INTEL_INFO(dev)->gen < 5)
8054 pipe_config->gmch_pfit.lvds_border_bits =
8055 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8056}
8057
acbec814 8058static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8059 struct intel_crtc_state *pipe_config)
acbec814
JB
8060{
8061 struct drm_device *dev = crtc->base.dev;
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063 int pipe = pipe_config->cpu_transcoder;
8064 intel_clock_t clock;
8065 u32 mdiv;
662c6ecb 8066 int refclk = 100000;
acbec814 8067
f573de5a
SK
8068 /* In case of MIPI DPLL will not even be used */
8069 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8070 return;
8071
a580516d 8072 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8073 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8074 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8075
8076 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8077 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8078 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8079 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8080 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8081
dccbea3b 8082 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8083}
8084
5724dbd1
DL
8085static void
8086i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8087 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8088{
8089 struct drm_device *dev = crtc->base.dev;
8090 struct drm_i915_private *dev_priv = dev->dev_private;
8091 u32 val, base, offset;
8092 int pipe = crtc->pipe, plane = crtc->plane;
8093 int fourcc, pixel_format;
6761dd31 8094 unsigned int aligned_height;
b113d5ee 8095 struct drm_framebuffer *fb;
1b842c89 8096 struct intel_framebuffer *intel_fb;
1ad292b5 8097
42a7b088
DL
8098 val = I915_READ(DSPCNTR(plane));
8099 if (!(val & DISPLAY_PLANE_ENABLE))
8100 return;
8101
d9806c9f 8102 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8103 if (!intel_fb) {
1ad292b5
JB
8104 DRM_DEBUG_KMS("failed to alloc fb\n");
8105 return;
8106 }
8107
1b842c89
DL
8108 fb = &intel_fb->base;
8109
18c5247e
DV
8110 if (INTEL_INFO(dev)->gen >= 4) {
8111 if (val & DISPPLANE_TILED) {
49af449b 8112 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8113 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8114 }
8115 }
1ad292b5
JB
8116
8117 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8118 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8119 fb->pixel_format = fourcc;
8120 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8121
8122 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8123 if (plane_config->tiling)
1ad292b5
JB
8124 offset = I915_READ(DSPTILEOFF(plane));
8125 else
8126 offset = I915_READ(DSPLINOFF(plane));
8127 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8128 } else {
8129 base = I915_READ(DSPADDR(plane));
8130 }
8131 plane_config->base = base;
8132
8133 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8134 fb->width = ((val >> 16) & 0xfff) + 1;
8135 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8136
8137 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8138 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8139
b113d5ee 8140 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8141 fb->pixel_format,
8142 fb->modifier[0]);
1ad292b5 8143
f37b5c2b 8144 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8145
2844a921
DL
8146 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8147 pipe_name(pipe), plane, fb->width, fb->height,
8148 fb->bits_per_pixel, base, fb->pitches[0],
8149 plane_config->size);
1ad292b5 8150
2d14030b 8151 plane_config->fb = intel_fb;
1ad292b5
JB
8152}
8153
70b23a98 8154static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8155 struct intel_crtc_state *pipe_config)
70b23a98
VS
8156{
8157 struct drm_device *dev = crtc->base.dev;
8158 struct drm_i915_private *dev_priv = dev->dev_private;
8159 int pipe = pipe_config->cpu_transcoder;
8160 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8161 intel_clock_t clock;
0d7b6b11 8162 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8163 int refclk = 100000;
8164
a580516d 8165 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8166 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8167 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8168 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8169 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8170 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8171 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8172
8173 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8174 clock.m2 = (pll_dw0 & 0xff) << 22;
8175 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8176 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8177 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8178 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8179 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8180
dccbea3b 8181 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8182}
8183
0e8ffe1b 8184static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8185 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8186{
8187 struct drm_device *dev = crtc->base.dev;
8188 struct drm_i915_private *dev_priv = dev->dev_private;
8189 uint32_t tmp;
8190
f458ebbc
DV
8191 if (!intel_display_power_is_enabled(dev_priv,
8192 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8193 return false;
8194
e143a21c 8195 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8196 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8197
0e8ffe1b
DV
8198 tmp = I915_READ(PIPECONF(crtc->pipe));
8199 if (!(tmp & PIPECONF_ENABLE))
8200 return false;
8201
666a4537 8202 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8203 switch (tmp & PIPECONF_BPC_MASK) {
8204 case PIPECONF_6BPC:
8205 pipe_config->pipe_bpp = 18;
8206 break;
8207 case PIPECONF_8BPC:
8208 pipe_config->pipe_bpp = 24;
8209 break;
8210 case PIPECONF_10BPC:
8211 pipe_config->pipe_bpp = 30;
8212 break;
8213 default:
8214 break;
8215 }
8216 }
8217
666a4537
WB
8218 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8219 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8220 pipe_config->limited_color_range = true;
8221
282740f7
VS
8222 if (INTEL_INFO(dev)->gen < 4)
8223 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8224
1bd1bd80
DV
8225 intel_get_pipe_timings(crtc, pipe_config);
8226
2fa2fe9a
DV
8227 i9xx_get_pfit_config(crtc, pipe_config);
8228
6c49f241
DV
8229 if (INTEL_INFO(dev)->gen >= 4) {
8230 tmp = I915_READ(DPLL_MD(crtc->pipe));
8231 pipe_config->pixel_multiplier =
8232 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8233 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8234 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8235 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8236 tmp = I915_READ(DPLL(crtc->pipe));
8237 pipe_config->pixel_multiplier =
8238 ((tmp & SDVO_MULTIPLIER_MASK)
8239 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8240 } else {
8241 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8242 * port and will be fixed up in the encoder->get_config
8243 * function. */
8244 pipe_config->pixel_multiplier = 1;
8245 }
8bcc2795 8246 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8247 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8248 /*
8249 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8250 * on 830. Filter it out here so that we don't
8251 * report errors due to that.
8252 */
8253 if (IS_I830(dev))
8254 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8255
8bcc2795
DV
8256 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8257 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8258 } else {
8259 /* Mask out read-only status bits. */
8260 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8261 DPLL_PORTC_READY_MASK |
8262 DPLL_PORTB_READY_MASK);
8bcc2795 8263 }
6c49f241 8264
70b23a98
VS
8265 if (IS_CHERRYVIEW(dev))
8266 chv_crtc_clock_get(crtc, pipe_config);
8267 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8268 vlv_crtc_clock_get(crtc, pipe_config);
8269 else
8270 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8271
0f64614d
VS
8272 /*
8273 * Normally the dotclock is filled in by the encoder .get_config()
8274 * but in case the pipe is enabled w/o any ports we need a sane
8275 * default.
8276 */
8277 pipe_config->base.adjusted_mode.crtc_clock =
8278 pipe_config->port_clock / pipe_config->pixel_multiplier;
8279
0e8ffe1b
DV
8280 return true;
8281}
8282
dde86e2d 8283static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8284{
8285 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8286 struct intel_encoder *encoder;
74cfd7ac 8287 u32 val, final;
13d83a67 8288 bool has_lvds = false;
199e5d79 8289 bool has_cpu_edp = false;
199e5d79 8290 bool has_panel = false;
99eb6a01
KP
8291 bool has_ck505 = false;
8292 bool can_ssc = false;
13d83a67
JB
8293
8294 /* We need to take the global config into account */
b2784e15 8295 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8296 switch (encoder->type) {
8297 case INTEL_OUTPUT_LVDS:
8298 has_panel = true;
8299 has_lvds = true;
8300 break;
8301 case INTEL_OUTPUT_EDP:
8302 has_panel = true;
2de6905f 8303 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8304 has_cpu_edp = true;
8305 break;
6847d71b
PZ
8306 default:
8307 break;
13d83a67
JB
8308 }
8309 }
8310
99eb6a01 8311 if (HAS_PCH_IBX(dev)) {
41aa3448 8312 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8313 can_ssc = has_ck505;
8314 } else {
8315 has_ck505 = false;
8316 can_ssc = true;
8317 }
8318
2de6905f
ID
8319 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8320 has_panel, has_lvds, has_ck505);
13d83a67
JB
8321
8322 /* Ironlake: try to setup display ref clock before DPLL
8323 * enabling. This is only under driver's control after
8324 * PCH B stepping, previous chipset stepping should be
8325 * ignoring this setting.
8326 */
74cfd7ac
CW
8327 val = I915_READ(PCH_DREF_CONTROL);
8328
8329 /* As we must carefully and slowly disable/enable each source in turn,
8330 * compute the final state we want first and check if we need to
8331 * make any changes at all.
8332 */
8333 final = val;
8334 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8335 if (has_ck505)
8336 final |= DREF_NONSPREAD_CK505_ENABLE;
8337 else
8338 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8339
8340 final &= ~DREF_SSC_SOURCE_MASK;
8341 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8342 final &= ~DREF_SSC1_ENABLE;
8343
8344 if (has_panel) {
8345 final |= DREF_SSC_SOURCE_ENABLE;
8346
8347 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8348 final |= DREF_SSC1_ENABLE;
8349
8350 if (has_cpu_edp) {
8351 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8352 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8353 else
8354 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8355 } else
8356 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8357 } else {
8358 final |= DREF_SSC_SOURCE_DISABLE;
8359 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8360 }
8361
8362 if (final == val)
8363 return;
8364
13d83a67 8365 /* Always enable nonspread source */
74cfd7ac 8366 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8367
99eb6a01 8368 if (has_ck505)
74cfd7ac 8369 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8370 else
74cfd7ac 8371 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8372
199e5d79 8373 if (has_panel) {
74cfd7ac
CW
8374 val &= ~DREF_SSC_SOURCE_MASK;
8375 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8376
199e5d79 8377 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8378 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8379 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8380 val |= DREF_SSC1_ENABLE;
e77166b5 8381 } else
74cfd7ac 8382 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8383
8384 /* Get SSC going before enabling the outputs */
74cfd7ac 8385 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8386 POSTING_READ(PCH_DREF_CONTROL);
8387 udelay(200);
8388
74cfd7ac 8389 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8390
8391 /* Enable CPU source on CPU attached eDP */
199e5d79 8392 if (has_cpu_edp) {
99eb6a01 8393 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8394 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8395 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8396 } else
74cfd7ac 8397 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8398 } else
74cfd7ac 8399 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8400
74cfd7ac 8401 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8402 POSTING_READ(PCH_DREF_CONTROL);
8403 udelay(200);
8404 } else {
8405 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8406
74cfd7ac 8407 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8408
8409 /* Turn off CPU output */
74cfd7ac 8410 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8411
74cfd7ac 8412 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8413 POSTING_READ(PCH_DREF_CONTROL);
8414 udelay(200);
8415
8416 /* Turn off the SSC source */
74cfd7ac
CW
8417 val &= ~DREF_SSC_SOURCE_MASK;
8418 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8419
8420 /* Turn off SSC1 */
74cfd7ac 8421 val &= ~DREF_SSC1_ENABLE;
199e5d79 8422
74cfd7ac 8423 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8424 POSTING_READ(PCH_DREF_CONTROL);
8425 udelay(200);
8426 }
74cfd7ac
CW
8427
8428 BUG_ON(val != final);
13d83a67
JB
8429}
8430
f31f2d55 8431static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8432{
f31f2d55 8433 uint32_t tmp;
dde86e2d 8434
0ff066a9
PZ
8435 tmp = I915_READ(SOUTH_CHICKEN2);
8436 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8437 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8438
0ff066a9
PZ
8439 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8440 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8441 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8442
0ff066a9
PZ
8443 tmp = I915_READ(SOUTH_CHICKEN2);
8444 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8445 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8446
0ff066a9
PZ
8447 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8448 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8449 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8450}
8451
8452/* WaMPhyProgramming:hsw */
8453static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8454{
8455 uint32_t tmp;
dde86e2d
PZ
8456
8457 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8458 tmp &= ~(0xFF << 24);
8459 tmp |= (0x12 << 24);
8460 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8461
dde86e2d
PZ
8462 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8463 tmp |= (1 << 11);
8464 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8465
8466 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8467 tmp |= (1 << 11);
8468 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8469
dde86e2d
PZ
8470 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8471 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8472 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8473
8474 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8475 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8476 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8477
0ff066a9
PZ
8478 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8479 tmp &= ~(7 << 13);
8480 tmp |= (5 << 13);
8481 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8482
0ff066a9
PZ
8483 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8484 tmp &= ~(7 << 13);
8485 tmp |= (5 << 13);
8486 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8487
8488 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8489 tmp &= ~0xFF;
8490 tmp |= 0x1C;
8491 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8492
8493 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8494 tmp &= ~0xFF;
8495 tmp |= 0x1C;
8496 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8497
8498 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8499 tmp &= ~(0xFF << 16);
8500 tmp |= (0x1C << 16);
8501 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8502
8503 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8504 tmp &= ~(0xFF << 16);
8505 tmp |= (0x1C << 16);
8506 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8507
0ff066a9
PZ
8508 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8509 tmp |= (1 << 27);
8510 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8511
0ff066a9
PZ
8512 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8513 tmp |= (1 << 27);
8514 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8515
0ff066a9
PZ
8516 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8517 tmp &= ~(0xF << 28);
8518 tmp |= (4 << 28);
8519 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8520
0ff066a9
PZ
8521 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8522 tmp &= ~(0xF << 28);
8523 tmp |= (4 << 28);
8524 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8525}
8526
2fa86a1f
PZ
8527/* Implements 3 different sequences from BSpec chapter "Display iCLK
8528 * Programming" based on the parameters passed:
8529 * - Sequence to enable CLKOUT_DP
8530 * - Sequence to enable CLKOUT_DP without spread
8531 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8532 */
8533static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8534 bool with_fdi)
f31f2d55
PZ
8535{
8536 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8537 uint32_t reg, tmp;
8538
8539 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8540 with_spread = true;
c2699524 8541 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8542 with_fdi = false;
f31f2d55 8543
a580516d 8544 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8545
8546 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8547 tmp &= ~SBI_SSCCTL_DISABLE;
8548 tmp |= SBI_SSCCTL_PATHALT;
8549 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8550
8551 udelay(24);
8552
2fa86a1f
PZ
8553 if (with_spread) {
8554 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8555 tmp &= ~SBI_SSCCTL_PATHALT;
8556 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8557
2fa86a1f
PZ
8558 if (with_fdi) {
8559 lpt_reset_fdi_mphy(dev_priv);
8560 lpt_program_fdi_mphy(dev_priv);
8561 }
8562 }
dde86e2d 8563
c2699524 8564 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8565 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8566 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8567 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8568
a580516d 8569 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8570}
8571
47701c3b
PZ
8572/* Sequence to disable CLKOUT_DP */
8573static void lpt_disable_clkout_dp(struct drm_device *dev)
8574{
8575 struct drm_i915_private *dev_priv = dev->dev_private;
8576 uint32_t reg, tmp;
8577
a580516d 8578 mutex_lock(&dev_priv->sb_lock);
47701c3b 8579
c2699524 8580 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8581 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8582 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8583 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8584
8585 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8586 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8587 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8588 tmp |= SBI_SSCCTL_PATHALT;
8589 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8590 udelay(32);
8591 }
8592 tmp |= SBI_SSCCTL_DISABLE;
8593 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8594 }
8595
a580516d 8596 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8597}
8598
f7be2c21
VS
8599#define BEND_IDX(steps) ((50 + (steps)) / 5)
8600
8601static const uint16_t sscdivintphase[] = {
8602 [BEND_IDX( 50)] = 0x3B23,
8603 [BEND_IDX( 45)] = 0x3B23,
8604 [BEND_IDX( 40)] = 0x3C23,
8605 [BEND_IDX( 35)] = 0x3C23,
8606 [BEND_IDX( 30)] = 0x3D23,
8607 [BEND_IDX( 25)] = 0x3D23,
8608 [BEND_IDX( 20)] = 0x3E23,
8609 [BEND_IDX( 15)] = 0x3E23,
8610 [BEND_IDX( 10)] = 0x3F23,
8611 [BEND_IDX( 5)] = 0x3F23,
8612 [BEND_IDX( 0)] = 0x0025,
8613 [BEND_IDX( -5)] = 0x0025,
8614 [BEND_IDX(-10)] = 0x0125,
8615 [BEND_IDX(-15)] = 0x0125,
8616 [BEND_IDX(-20)] = 0x0225,
8617 [BEND_IDX(-25)] = 0x0225,
8618 [BEND_IDX(-30)] = 0x0325,
8619 [BEND_IDX(-35)] = 0x0325,
8620 [BEND_IDX(-40)] = 0x0425,
8621 [BEND_IDX(-45)] = 0x0425,
8622 [BEND_IDX(-50)] = 0x0525,
8623};
8624
8625/*
8626 * Bend CLKOUT_DP
8627 * steps -50 to 50 inclusive, in steps of 5
8628 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8629 * change in clock period = -(steps / 10) * 5.787 ps
8630 */
8631static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8632{
8633 uint32_t tmp;
8634 int idx = BEND_IDX(steps);
8635
8636 if (WARN_ON(steps % 5 != 0))
8637 return;
8638
8639 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8640 return;
8641
8642 mutex_lock(&dev_priv->sb_lock);
8643
8644 if (steps % 10 != 0)
8645 tmp = 0xAAAAAAAB;
8646 else
8647 tmp = 0x00000000;
8648 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8649
8650 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8651 tmp &= 0xffff0000;
8652 tmp |= sscdivintphase[idx];
8653 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8654
8655 mutex_unlock(&dev_priv->sb_lock);
8656}
8657
8658#undef BEND_IDX
8659
bf8fa3d3
PZ
8660static void lpt_init_pch_refclk(struct drm_device *dev)
8661{
bf8fa3d3
PZ
8662 struct intel_encoder *encoder;
8663 bool has_vga = false;
8664
b2784e15 8665 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8666 switch (encoder->type) {
8667 case INTEL_OUTPUT_ANALOG:
8668 has_vga = true;
8669 break;
6847d71b
PZ
8670 default:
8671 break;
bf8fa3d3
PZ
8672 }
8673 }
8674
f7be2c21
VS
8675 if (has_vga) {
8676 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8677 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8678 } else {
47701c3b 8679 lpt_disable_clkout_dp(dev);
f7be2c21 8680 }
bf8fa3d3
PZ
8681}
8682
dde86e2d
PZ
8683/*
8684 * Initialize reference clocks when the driver loads
8685 */
8686void intel_init_pch_refclk(struct drm_device *dev)
8687{
8688 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8689 ironlake_init_pch_refclk(dev);
8690 else if (HAS_PCH_LPT(dev))
8691 lpt_init_pch_refclk(dev);
8692}
8693
55bb9992 8694static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8695{
55bb9992 8696 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8697 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8698 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8699 struct drm_connector *connector;
55bb9992 8700 struct drm_connector_state *connector_state;
d9d444cb 8701 struct intel_encoder *encoder;
55bb9992 8702 int num_connectors = 0, i;
d9d444cb
JB
8703 bool is_lvds = false;
8704
da3ced29 8705 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8706 if (connector_state->crtc != crtc_state->base.crtc)
8707 continue;
8708
8709 encoder = to_intel_encoder(connector_state->best_encoder);
8710
d9d444cb
JB
8711 switch (encoder->type) {
8712 case INTEL_OUTPUT_LVDS:
8713 is_lvds = true;
8714 break;
6847d71b
PZ
8715 default:
8716 break;
d9d444cb
JB
8717 }
8718 num_connectors++;
8719 }
8720
8721 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8722 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8723 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8724 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8725 }
8726
8727 return 120000;
8728}
8729
6ff93609 8730static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8731{
c8203565 8732 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8734 int pipe = intel_crtc->pipe;
c8203565
PZ
8735 uint32_t val;
8736
78114071 8737 val = 0;
c8203565 8738
6e3c9717 8739 switch (intel_crtc->config->pipe_bpp) {
c8203565 8740 case 18:
dfd07d72 8741 val |= PIPECONF_6BPC;
c8203565
PZ
8742 break;
8743 case 24:
dfd07d72 8744 val |= PIPECONF_8BPC;
c8203565
PZ
8745 break;
8746 case 30:
dfd07d72 8747 val |= PIPECONF_10BPC;
c8203565
PZ
8748 break;
8749 case 36:
dfd07d72 8750 val |= PIPECONF_12BPC;
c8203565
PZ
8751 break;
8752 default:
cc769b62
PZ
8753 /* Case prevented by intel_choose_pipe_bpp_dither. */
8754 BUG();
c8203565
PZ
8755 }
8756
6e3c9717 8757 if (intel_crtc->config->dither)
c8203565
PZ
8758 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8759
6e3c9717 8760 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8761 val |= PIPECONF_INTERLACED_ILK;
8762 else
8763 val |= PIPECONF_PROGRESSIVE;
8764
6e3c9717 8765 if (intel_crtc->config->limited_color_range)
3685a8f3 8766 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8767
c8203565
PZ
8768 I915_WRITE(PIPECONF(pipe), val);
8769 POSTING_READ(PIPECONF(pipe));
8770}
8771
86d3efce
VS
8772/*
8773 * Set up the pipe CSC unit.
8774 *
8775 * Currently only full range RGB to limited range RGB conversion
8776 * is supported, but eventually this should handle various
8777 * RGB<->YCbCr scenarios as well.
8778 */
50f3b016 8779static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8780{
8781 struct drm_device *dev = crtc->dev;
8782 struct drm_i915_private *dev_priv = dev->dev_private;
8783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8784 int pipe = intel_crtc->pipe;
8785 uint16_t coeff = 0x7800; /* 1.0 */
8786
8787 /*
8788 * TODO: Check what kind of values actually come out of the pipe
8789 * with these coeff/postoff values and adjust to get the best
8790 * accuracy. Perhaps we even need to take the bpc value into
8791 * consideration.
8792 */
8793
6e3c9717 8794 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8795 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8796
8797 /*
8798 * GY/GU and RY/RU should be the other way around according
8799 * to BSpec, but reality doesn't agree. Just set them up in
8800 * a way that results in the correct picture.
8801 */
8802 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8803 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8804
8805 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8806 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8807
8808 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8809 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8810
8811 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8812 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8813 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8814
8815 if (INTEL_INFO(dev)->gen > 6) {
8816 uint16_t postoff = 0;
8817
6e3c9717 8818 if (intel_crtc->config->limited_color_range)
32cf0cb0 8819 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8820
8821 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8822 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8823 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8824
8825 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8826 } else {
8827 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8828
6e3c9717 8829 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8830 mode |= CSC_BLACK_SCREEN_OFFSET;
8831
8832 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8833 }
8834}
8835
6ff93609 8836static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8837{
756f85cf
PZ
8838 struct drm_device *dev = crtc->dev;
8839 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8841 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8842 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8843 uint32_t val;
8844
3eff4faa 8845 val = 0;
ee2b0b38 8846
6e3c9717 8847 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8848 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8849
6e3c9717 8850 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8851 val |= PIPECONF_INTERLACED_ILK;
8852 else
8853 val |= PIPECONF_PROGRESSIVE;
8854
702e7a56
PZ
8855 I915_WRITE(PIPECONF(cpu_transcoder), val);
8856 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8857
8858 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8859 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8860
3cdf122c 8861 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8862 val = 0;
8863
6e3c9717 8864 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8865 case 18:
8866 val |= PIPEMISC_DITHER_6_BPC;
8867 break;
8868 case 24:
8869 val |= PIPEMISC_DITHER_8_BPC;
8870 break;
8871 case 30:
8872 val |= PIPEMISC_DITHER_10_BPC;
8873 break;
8874 case 36:
8875 val |= PIPEMISC_DITHER_12_BPC;
8876 break;
8877 default:
8878 /* Case prevented by pipe_config_set_bpp. */
8879 BUG();
8880 }
8881
6e3c9717 8882 if (intel_crtc->config->dither)
756f85cf
PZ
8883 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8884
8885 I915_WRITE(PIPEMISC(pipe), val);
8886 }
ee2b0b38
PZ
8887}
8888
6591c6e4 8889static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8890 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8891 intel_clock_t *clock,
8892 bool *has_reduced_clock,
8893 intel_clock_t *reduced_clock)
8894{
8895 struct drm_device *dev = crtc->dev;
8896 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8897 int refclk;
d4906093 8898 const intel_limit_t *limit;
c329a4ec 8899 bool ret;
79e53945 8900
55bb9992 8901 refclk = ironlake_get_refclk(crtc_state);
79e53945 8902
d4906093
ML
8903 /*
8904 * Returns a set of divisors for the desired target clock with the given
8905 * refclk, or FALSE. The returned values represent the clock equation:
8906 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8907 */
a93e255f
ACO
8908 limit = intel_limit(crtc_state, refclk);
8909 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8910 crtc_state->port_clock,
ee9300bb 8911 refclk, NULL, clock);
6591c6e4
PZ
8912 if (!ret)
8913 return false;
cda4b7d3 8914
6591c6e4
PZ
8915 return true;
8916}
8917
d4b1931c
PZ
8918int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8919{
8920 /*
8921 * Account for spread spectrum to avoid
8922 * oversubscribing the link. Max center spread
8923 * is 2.5%; use 5% for safety's sake.
8924 */
8925 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8926 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8927}
8928
7429e9d4 8929static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8930{
7429e9d4 8931 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8932}
8933
de13a2e3 8934static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8935 struct intel_crtc_state *crtc_state,
7429e9d4 8936 u32 *fp,
9a7c7890 8937 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8938{
de13a2e3 8939 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8940 struct drm_device *dev = crtc->dev;
8941 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8942 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8943 struct drm_connector *connector;
55bb9992
ACO
8944 struct drm_connector_state *connector_state;
8945 struct intel_encoder *encoder;
de13a2e3 8946 uint32_t dpll;
55bb9992 8947 int factor, num_connectors = 0, i;
09ede541 8948 bool is_lvds = false, is_sdvo = false;
79e53945 8949
da3ced29 8950 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8951 if (connector_state->crtc != crtc_state->base.crtc)
8952 continue;
8953
8954 encoder = to_intel_encoder(connector_state->best_encoder);
8955
8956 switch (encoder->type) {
79e53945
JB
8957 case INTEL_OUTPUT_LVDS:
8958 is_lvds = true;
8959 break;
8960 case INTEL_OUTPUT_SDVO:
7d57382e 8961 case INTEL_OUTPUT_HDMI:
79e53945 8962 is_sdvo = true;
79e53945 8963 break;
6847d71b
PZ
8964 default:
8965 break;
79e53945 8966 }
43565a06 8967
c751ce4f 8968 num_connectors++;
79e53945 8969 }
79e53945 8970
c1858123 8971 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8972 factor = 21;
8973 if (is_lvds) {
8974 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8975 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8976 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8977 factor = 25;
190f68c5 8978 } else if (crtc_state->sdvo_tv_clock)
8febb297 8979 factor = 20;
c1858123 8980
190f68c5 8981 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8982 *fp |= FP_CB_TUNE;
2c07245f 8983
9a7c7890
DV
8984 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8985 *fp2 |= FP_CB_TUNE;
8986
5eddb70b 8987 dpll = 0;
2c07245f 8988
a07d6787
EA
8989 if (is_lvds)
8990 dpll |= DPLLB_MODE_LVDS;
8991 else
8992 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8993
190f68c5 8994 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8995 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8996
8997 if (is_sdvo)
4a33e48d 8998 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8999 if (crtc_state->has_dp_encoder)
4a33e48d 9000 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9001
a07d6787 9002 /* compute bitmask from p1 value */
190f68c5 9003 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9004 /* also FPA1 */
190f68c5 9005 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9006
190f68c5 9007 switch (crtc_state->dpll.p2) {
a07d6787
EA
9008 case 5:
9009 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9010 break;
9011 case 7:
9012 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9013 break;
9014 case 10:
9015 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9016 break;
9017 case 14:
9018 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9019 break;
79e53945
JB
9020 }
9021
b4c09f3b 9022 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9023 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9024 else
9025 dpll |= PLL_REF_INPUT_DREFCLK;
9026
959e16d6 9027 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9028}
9029
190f68c5
ACO
9030static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9031 struct intel_crtc_state *crtc_state)
de13a2e3 9032{
c7653199 9033 struct drm_device *dev = crtc->base.dev;
de13a2e3 9034 intel_clock_t clock, reduced_clock;
cbbab5bd 9035 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9036 bool ok, has_reduced_clock = false;
8b47047b 9037 bool is_lvds = false;
e2b78267 9038 struct intel_shared_dpll *pll;
de13a2e3 9039
dd3cd74a
ACO
9040 memset(&crtc_state->dpll_hw_state, 0,
9041 sizeof(crtc_state->dpll_hw_state));
9042
7905df29 9043 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9044
5dc5298b
PZ
9045 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9046 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9047
190f68c5 9048 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9049 &has_reduced_clock, &reduced_clock);
190f68c5 9050 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9051 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9052 return -EINVAL;
79e53945 9053 }
f47709a9 9054 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9055 if (!crtc_state->clock_set) {
9056 crtc_state->dpll.n = clock.n;
9057 crtc_state->dpll.m1 = clock.m1;
9058 crtc_state->dpll.m2 = clock.m2;
9059 crtc_state->dpll.p1 = clock.p1;
9060 crtc_state->dpll.p2 = clock.p2;
f47709a9 9061 }
79e53945 9062
5dc5298b 9063 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9064 if (crtc_state->has_pch_encoder) {
9065 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9066 if (has_reduced_clock)
7429e9d4 9067 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9068
190f68c5 9069 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9070 &fp, &reduced_clock,
9071 has_reduced_clock ? &fp2 : NULL);
9072
190f68c5
ACO
9073 crtc_state->dpll_hw_state.dpll = dpll;
9074 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9075 if (has_reduced_clock)
190f68c5 9076 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9077 else
190f68c5 9078 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9079
190f68c5 9080 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9081 if (pll == NULL) {
84f44ce7 9082 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9083 pipe_name(crtc->pipe));
4b645f14
JB
9084 return -EINVAL;
9085 }
3fb37703 9086 }
79e53945 9087
ab585dea 9088 if (is_lvds && has_reduced_clock)
c7653199 9089 crtc->lowfreq_avail = true;
bcd644e0 9090 else
c7653199 9091 crtc->lowfreq_avail = false;
e2b78267 9092
c8f7a0db 9093 return 0;
79e53945
JB
9094}
9095
eb14cb74
VS
9096static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9097 struct intel_link_m_n *m_n)
9098{
9099 struct drm_device *dev = crtc->base.dev;
9100 struct drm_i915_private *dev_priv = dev->dev_private;
9101 enum pipe pipe = crtc->pipe;
9102
9103 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9104 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9105 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9106 & ~TU_SIZE_MASK;
9107 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9108 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9109 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9110}
9111
9112static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9113 enum transcoder transcoder,
b95af8be
VK
9114 struct intel_link_m_n *m_n,
9115 struct intel_link_m_n *m2_n2)
72419203
DV
9116{
9117 struct drm_device *dev = crtc->base.dev;
9118 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9119 enum pipe pipe = crtc->pipe;
72419203 9120
eb14cb74
VS
9121 if (INTEL_INFO(dev)->gen >= 5) {
9122 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9123 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9124 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9125 & ~TU_SIZE_MASK;
9126 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9127 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9128 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9129 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9130 * gen < 8) and if DRRS is supported (to make sure the
9131 * registers are not unnecessarily read).
9132 */
9133 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9134 crtc->config->has_drrs) {
b95af8be
VK
9135 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9136 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9137 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9138 & ~TU_SIZE_MASK;
9139 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9140 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9141 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9142 }
eb14cb74
VS
9143 } else {
9144 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9145 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9146 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9147 & ~TU_SIZE_MASK;
9148 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9149 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9150 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9151 }
9152}
9153
9154void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9155 struct intel_crtc_state *pipe_config)
eb14cb74 9156{
681a8504 9157 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9158 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9159 else
9160 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9161 &pipe_config->dp_m_n,
9162 &pipe_config->dp_m2_n2);
eb14cb74 9163}
72419203 9164
eb14cb74 9165static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9166 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9167{
9168 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9169 &pipe_config->fdi_m_n, NULL);
72419203
DV
9170}
9171
bd2e244f 9172static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9173 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9174{
9175 struct drm_device *dev = crtc->base.dev;
9176 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9177 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9178 uint32_t ps_ctrl = 0;
9179 int id = -1;
9180 int i;
bd2e244f 9181
a1b2278e
CK
9182 /* find scaler attached to this pipe */
9183 for (i = 0; i < crtc->num_scalers; i++) {
9184 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9185 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9186 id = i;
9187 pipe_config->pch_pfit.enabled = true;
9188 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9189 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9190 break;
9191 }
9192 }
bd2e244f 9193
a1b2278e
CK
9194 scaler_state->scaler_id = id;
9195 if (id >= 0) {
9196 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9197 } else {
9198 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9199 }
9200}
9201
5724dbd1
DL
9202static void
9203skylake_get_initial_plane_config(struct intel_crtc *crtc,
9204 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9205{
9206 struct drm_device *dev = crtc->base.dev;
9207 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9208 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9209 int pipe = crtc->pipe;
9210 int fourcc, pixel_format;
6761dd31 9211 unsigned int aligned_height;
bc8d7dff 9212 struct drm_framebuffer *fb;
1b842c89 9213 struct intel_framebuffer *intel_fb;
bc8d7dff 9214
d9806c9f 9215 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9216 if (!intel_fb) {
bc8d7dff
DL
9217 DRM_DEBUG_KMS("failed to alloc fb\n");
9218 return;
9219 }
9220
1b842c89
DL
9221 fb = &intel_fb->base;
9222
bc8d7dff 9223 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9224 if (!(val & PLANE_CTL_ENABLE))
9225 goto error;
9226
bc8d7dff
DL
9227 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9228 fourcc = skl_format_to_fourcc(pixel_format,
9229 val & PLANE_CTL_ORDER_RGBX,
9230 val & PLANE_CTL_ALPHA_MASK);
9231 fb->pixel_format = fourcc;
9232 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9233
40f46283
DL
9234 tiling = val & PLANE_CTL_TILED_MASK;
9235 switch (tiling) {
9236 case PLANE_CTL_TILED_LINEAR:
9237 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9238 break;
9239 case PLANE_CTL_TILED_X:
9240 plane_config->tiling = I915_TILING_X;
9241 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9242 break;
9243 case PLANE_CTL_TILED_Y:
9244 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9245 break;
9246 case PLANE_CTL_TILED_YF:
9247 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9248 break;
9249 default:
9250 MISSING_CASE(tiling);
9251 goto error;
9252 }
9253
bc8d7dff
DL
9254 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9255 plane_config->base = base;
9256
9257 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9258
9259 val = I915_READ(PLANE_SIZE(pipe, 0));
9260 fb->height = ((val >> 16) & 0xfff) + 1;
9261 fb->width = ((val >> 0) & 0x1fff) + 1;
9262
9263 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9264 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9265 fb->pixel_format);
bc8d7dff
DL
9266 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9267
9268 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9269 fb->pixel_format,
9270 fb->modifier[0]);
bc8d7dff 9271
f37b5c2b 9272 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9273
9274 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9275 pipe_name(pipe), fb->width, fb->height,
9276 fb->bits_per_pixel, base, fb->pitches[0],
9277 plane_config->size);
9278
2d14030b 9279 plane_config->fb = intel_fb;
bc8d7dff
DL
9280 return;
9281
9282error:
9283 kfree(fb);
9284}
9285
2fa2fe9a 9286static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9287 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9288{
9289 struct drm_device *dev = crtc->base.dev;
9290 struct drm_i915_private *dev_priv = dev->dev_private;
9291 uint32_t tmp;
9292
9293 tmp = I915_READ(PF_CTL(crtc->pipe));
9294
9295 if (tmp & PF_ENABLE) {
fd4daa9c 9296 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9297 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9298 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9299
9300 /* We currently do not free assignements of panel fitters on
9301 * ivb/hsw (since we don't use the higher upscaling modes which
9302 * differentiates them) so just WARN about this case for now. */
9303 if (IS_GEN7(dev)) {
9304 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9305 PF_PIPE_SEL_IVB(crtc->pipe));
9306 }
2fa2fe9a 9307 }
79e53945
JB
9308}
9309
5724dbd1
DL
9310static void
9311ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9312 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9313{
9314 struct drm_device *dev = crtc->base.dev;
9315 struct drm_i915_private *dev_priv = dev->dev_private;
9316 u32 val, base, offset;
aeee5a49 9317 int pipe = crtc->pipe;
4c6baa59 9318 int fourcc, pixel_format;
6761dd31 9319 unsigned int aligned_height;
b113d5ee 9320 struct drm_framebuffer *fb;
1b842c89 9321 struct intel_framebuffer *intel_fb;
4c6baa59 9322
42a7b088
DL
9323 val = I915_READ(DSPCNTR(pipe));
9324 if (!(val & DISPLAY_PLANE_ENABLE))
9325 return;
9326
d9806c9f 9327 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9328 if (!intel_fb) {
4c6baa59
JB
9329 DRM_DEBUG_KMS("failed to alloc fb\n");
9330 return;
9331 }
9332
1b842c89
DL
9333 fb = &intel_fb->base;
9334
18c5247e
DV
9335 if (INTEL_INFO(dev)->gen >= 4) {
9336 if (val & DISPPLANE_TILED) {
49af449b 9337 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9338 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9339 }
9340 }
4c6baa59
JB
9341
9342 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9343 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9344 fb->pixel_format = fourcc;
9345 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9346
aeee5a49 9347 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9348 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9349 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9350 } else {
49af449b 9351 if (plane_config->tiling)
aeee5a49 9352 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9353 else
aeee5a49 9354 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9355 }
9356 plane_config->base = base;
9357
9358 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9359 fb->width = ((val >> 16) & 0xfff) + 1;
9360 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9361
9362 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9363 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9364
b113d5ee 9365 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9366 fb->pixel_format,
9367 fb->modifier[0]);
4c6baa59 9368
f37b5c2b 9369 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9370
2844a921
DL
9371 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9372 pipe_name(pipe), fb->width, fb->height,
9373 fb->bits_per_pixel, base, fb->pitches[0],
9374 plane_config->size);
b113d5ee 9375
2d14030b 9376 plane_config->fb = intel_fb;
4c6baa59
JB
9377}
9378
0e8ffe1b 9379static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9380 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9381{
9382 struct drm_device *dev = crtc->base.dev;
9383 struct drm_i915_private *dev_priv = dev->dev_private;
9384 uint32_t tmp;
9385
f458ebbc
DV
9386 if (!intel_display_power_is_enabled(dev_priv,
9387 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9388 return false;
9389
e143a21c 9390 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9391 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9392
0e8ffe1b
DV
9393 tmp = I915_READ(PIPECONF(crtc->pipe));
9394 if (!(tmp & PIPECONF_ENABLE))
9395 return false;
9396
42571aef
VS
9397 switch (tmp & PIPECONF_BPC_MASK) {
9398 case PIPECONF_6BPC:
9399 pipe_config->pipe_bpp = 18;
9400 break;
9401 case PIPECONF_8BPC:
9402 pipe_config->pipe_bpp = 24;
9403 break;
9404 case PIPECONF_10BPC:
9405 pipe_config->pipe_bpp = 30;
9406 break;
9407 case PIPECONF_12BPC:
9408 pipe_config->pipe_bpp = 36;
9409 break;
9410 default:
9411 break;
9412 }
9413
b5a9fa09
DV
9414 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9415 pipe_config->limited_color_range = true;
9416
ab9412ba 9417 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9418 struct intel_shared_dpll *pll;
9419
88adfff1
DV
9420 pipe_config->has_pch_encoder = true;
9421
627eb5a3
DV
9422 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9423 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9424 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9425
9426 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9427
c0d43d62 9428 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9429 pipe_config->shared_dpll =
9430 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9431 } else {
9432 tmp = I915_READ(PCH_DPLL_SEL);
9433 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9434 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9435 else
9436 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9437 }
66e985c0
DV
9438
9439 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9440
9441 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9442 &pipe_config->dpll_hw_state));
c93f54cf
DV
9443
9444 tmp = pipe_config->dpll_hw_state.dpll;
9445 pipe_config->pixel_multiplier =
9446 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9447 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9448
9449 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9450 } else {
9451 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9452 }
9453
1bd1bd80
DV
9454 intel_get_pipe_timings(crtc, pipe_config);
9455
2fa2fe9a
DV
9456 ironlake_get_pfit_config(crtc, pipe_config);
9457
0e8ffe1b
DV
9458 return true;
9459}
9460
be256dc7
PZ
9461static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9462{
9463 struct drm_device *dev = dev_priv->dev;
be256dc7 9464 struct intel_crtc *crtc;
be256dc7 9465
d3fcc808 9466 for_each_intel_crtc(dev, crtc)
e2c719b7 9467 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9468 pipe_name(crtc->pipe));
9469
e2c719b7
RC
9470 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9471 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9472 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9473 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9474 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9475 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9476 "CPU PWM1 enabled\n");
c5107b87 9477 if (IS_HASWELL(dev))
e2c719b7 9478 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9479 "CPU PWM2 enabled\n");
e2c719b7 9480 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9481 "PCH PWM1 enabled\n");
e2c719b7 9482 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9483 "Utility pin enabled\n");
e2c719b7 9484 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9485
9926ada1
PZ
9486 /*
9487 * In theory we can still leave IRQs enabled, as long as only the HPD
9488 * interrupts remain enabled. We used to check for that, but since it's
9489 * gen-specific and since we only disable LCPLL after we fully disable
9490 * the interrupts, the check below should be enough.
9491 */
e2c719b7 9492 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9493}
9494
9ccd5aeb
PZ
9495static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9496{
9497 struct drm_device *dev = dev_priv->dev;
9498
9499 if (IS_HASWELL(dev))
9500 return I915_READ(D_COMP_HSW);
9501 else
9502 return I915_READ(D_COMP_BDW);
9503}
9504
3c4c9b81
PZ
9505static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9506{
9507 struct drm_device *dev = dev_priv->dev;
9508
9509 if (IS_HASWELL(dev)) {
9510 mutex_lock(&dev_priv->rps.hw_lock);
9511 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9512 val))
f475dadf 9513 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9514 mutex_unlock(&dev_priv->rps.hw_lock);
9515 } else {
9ccd5aeb
PZ
9516 I915_WRITE(D_COMP_BDW, val);
9517 POSTING_READ(D_COMP_BDW);
3c4c9b81 9518 }
be256dc7
PZ
9519}
9520
9521/*
9522 * This function implements pieces of two sequences from BSpec:
9523 * - Sequence for display software to disable LCPLL
9524 * - Sequence for display software to allow package C8+
9525 * The steps implemented here are just the steps that actually touch the LCPLL
9526 * register. Callers should take care of disabling all the display engine
9527 * functions, doing the mode unset, fixing interrupts, etc.
9528 */
6ff58d53
PZ
9529static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9530 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9531{
9532 uint32_t val;
9533
9534 assert_can_disable_lcpll(dev_priv);
9535
9536 val = I915_READ(LCPLL_CTL);
9537
9538 if (switch_to_fclk) {
9539 val |= LCPLL_CD_SOURCE_FCLK;
9540 I915_WRITE(LCPLL_CTL, val);
9541
9542 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9543 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9544 DRM_ERROR("Switching to FCLK failed\n");
9545
9546 val = I915_READ(LCPLL_CTL);
9547 }
9548
9549 val |= LCPLL_PLL_DISABLE;
9550 I915_WRITE(LCPLL_CTL, val);
9551 POSTING_READ(LCPLL_CTL);
9552
9553 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9554 DRM_ERROR("LCPLL still locked\n");
9555
9ccd5aeb 9556 val = hsw_read_dcomp(dev_priv);
be256dc7 9557 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9558 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9559 ndelay(100);
9560
9ccd5aeb
PZ
9561 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9562 1))
be256dc7
PZ
9563 DRM_ERROR("D_COMP RCOMP still in progress\n");
9564
9565 if (allow_power_down) {
9566 val = I915_READ(LCPLL_CTL);
9567 val |= LCPLL_POWER_DOWN_ALLOW;
9568 I915_WRITE(LCPLL_CTL, val);
9569 POSTING_READ(LCPLL_CTL);
9570 }
9571}
9572
9573/*
9574 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9575 * source.
9576 */
6ff58d53 9577static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9578{
9579 uint32_t val;
9580
9581 val = I915_READ(LCPLL_CTL);
9582
9583 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9584 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9585 return;
9586
a8a8bd54
PZ
9587 /*
9588 * Make sure we're not on PC8 state before disabling PC8, otherwise
9589 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9590 */
59bad947 9591 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9592
be256dc7
PZ
9593 if (val & LCPLL_POWER_DOWN_ALLOW) {
9594 val &= ~LCPLL_POWER_DOWN_ALLOW;
9595 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9596 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9597 }
9598
9ccd5aeb 9599 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9600 val |= D_COMP_COMP_FORCE;
9601 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9602 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9603
9604 val = I915_READ(LCPLL_CTL);
9605 val &= ~LCPLL_PLL_DISABLE;
9606 I915_WRITE(LCPLL_CTL, val);
9607
9608 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9609 DRM_ERROR("LCPLL not locked yet\n");
9610
9611 if (val & LCPLL_CD_SOURCE_FCLK) {
9612 val = I915_READ(LCPLL_CTL);
9613 val &= ~LCPLL_CD_SOURCE_FCLK;
9614 I915_WRITE(LCPLL_CTL, val);
9615
9616 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9617 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9618 DRM_ERROR("Switching back to LCPLL failed\n");
9619 }
215733fa 9620
59bad947 9621 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9622 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9623}
9624
765dab67
PZ
9625/*
9626 * Package states C8 and deeper are really deep PC states that can only be
9627 * reached when all the devices on the system allow it, so even if the graphics
9628 * device allows PC8+, it doesn't mean the system will actually get to these
9629 * states. Our driver only allows PC8+ when going into runtime PM.
9630 *
9631 * The requirements for PC8+ are that all the outputs are disabled, the power
9632 * well is disabled and most interrupts are disabled, and these are also
9633 * requirements for runtime PM. When these conditions are met, we manually do
9634 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9635 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9636 * hang the machine.
9637 *
9638 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9639 * the state of some registers, so when we come back from PC8+ we need to
9640 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9641 * need to take care of the registers kept by RC6. Notice that this happens even
9642 * if we don't put the device in PCI D3 state (which is what currently happens
9643 * because of the runtime PM support).
9644 *
9645 * For more, read "Display Sequences for Package C8" on the hardware
9646 * documentation.
9647 */
a14cb6fc 9648void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9649{
c67a470b
PZ
9650 struct drm_device *dev = dev_priv->dev;
9651 uint32_t val;
9652
c67a470b
PZ
9653 DRM_DEBUG_KMS("Enabling package C8+\n");
9654
c2699524 9655 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9656 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9657 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9658 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9659 }
9660
9661 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9662 hsw_disable_lcpll(dev_priv, true, true);
9663}
9664
a14cb6fc 9665void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9666{
9667 struct drm_device *dev = dev_priv->dev;
9668 uint32_t val;
9669
c67a470b
PZ
9670 DRM_DEBUG_KMS("Disabling package C8+\n");
9671
9672 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9673 lpt_init_pch_refclk(dev);
9674
c2699524 9675 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9676 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9677 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9678 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9679 }
c67a470b
PZ
9680}
9681
27c329ed 9682static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9683{
a821fc46 9684 struct drm_device *dev = old_state->dev;
1a617b77
ML
9685 struct intel_atomic_state *old_intel_state =
9686 to_intel_atomic_state(old_state);
9687 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9688
27c329ed 9689 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9690}
9691
b432e5cf 9692/* compute the max rate for new configuration */
27c329ed 9693static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9694{
565602d7
ML
9695 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9696 struct drm_i915_private *dev_priv = state->dev->dev_private;
9697 struct drm_crtc *crtc;
9698 struct drm_crtc_state *cstate;
27c329ed 9699 struct intel_crtc_state *crtc_state;
565602d7
ML
9700 unsigned max_pixel_rate = 0, i;
9701 enum pipe pipe;
b432e5cf 9702
565602d7
ML
9703 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9704 sizeof(intel_state->min_pixclk));
27c329ed 9705
565602d7
ML
9706 for_each_crtc_in_state(state, crtc, cstate, i) {
9707 int pixel_rate;
27c329ed 9708
565602d7
ML
9709 crtc_state = to_intel_crtc_state(cstate);
9710 if (!crtc_state->base.enable) {
9711 intel_state->min_pixclk[i] = 0;
b432e5cf 9712 continue;
565602d7 9713 }
b432e5cf 9714
27c329ed 9715 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9716
9717 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9718 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9719 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9720
565602d7 9721 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9722 }
9723
565602d7
ML
9724 if (!intel_state->active_crtcs)
9725 return 0;
9726
9727 for_each_pipe(dev_priv, pipe)
9728 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9729
b432e5cf
VS
9730 return max_pixel_rate;
9731}
9732
9733static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9734{
9735 struct drm_i915_private *dev_priv = dev->dev_private;
9736 uint32_t val, data;
9737 int ret;
9738
9739 if (WARN((I915_READ(LCPLL_CTL) &
9740 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9741 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9742 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9743 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9744 "trying to change cdclk frequency with cdclk not enabled\n"))
9745 return;
9746
9747 mutex_lock(&dev_priv->rps.hw_lock);
9748 ret = sandybridge_pcode_write(dev_priv,
9749 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9750 mutex_unlock(&dev_priv->rps.hw_lock);
9751 if (ret) {
9752 DRM_ERROR("failed to inform pcode about cdclk change\n");
9753 return;
9754 }
9755
9756 val = I915_READ(LCPLL_CTL);
9757 val |= LCPLL_CD_SOURCE_FCLK;
9758 I915_WRITE(LCPLL_CTL, val);
9759
9760 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9761 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9762 DRM_ERROR("Switching to FCLK failed\n");
9763
9764 val = I915_READ(LCPLL_CTL);
9765 val &= ~LCPLL_CLK_FREQ_MASK;
9766
9767 switch (cdclk) {
9768 case 450000:
9769 val |= LCPLL_CLK_FREQ_450;
9770 data = 0;
9771 break;
9772 case 540000:
9773 val |= LCPLL_CLK_FREQ_54O_BDW;
9774 data = 1;
9775 break;
9776 case 337500:
9777 val |= LCPLL_CLK_FREQ_337_5_BDW;
9778 data = 2;
9779 break;
9780 case 675000:
9781 val |= LCPLL_CLK_FREQ_675_BDW;
9782 data = 3;
9783 break;
9784 default:
9785 WARN(1, "invalid cdclk frequency\n");
9786 return;
9787 }
9788
9789 I915_WRITE(LCPLL_CTL, val);
9790
9791 val = I915_READ(LCPLL_CTL);
9792 val &= ~LCPLL_CD_SOURCE_FCLK;
9793 I915_WRITE(LCPLL_CTL, val);
9794
9795 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9796 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9797 DRM_ERROR("Switching back to LCPLL failed\n");
9798
9799 mutex_lock(&dev_priv->rps.hw_lock);
9800 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9801 mutex_unlock(&dev_priv->rps.hw_lock);
9802
9803 intel_update_cdclk(dev);
9804
9805 WARN(cdclk != dev_priv->cdclk_freq,
9806 "cdclk requested %d kHz but got %d kHz\n",
9807 cdclk, dev_priv->cdclk_freq);
9808}
9809
27c329ed 9810static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9811{
27c329ed 9812 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9813 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9814 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9815 int cdclk;
9816
9817 /*
9818 * FIXME should also account for plane ratio
9819 * once 64bpp pixel formats are supported.
9820 */
27c329ed 9821 if (max_pixclk > 540000)
b432e5cf 9822 cdclk = 675000;
27c329ed 9823 else if (max_pixclk > 450000)
b432e5cf 9824 cdclk = 540000;
27c329ed 9825 else if (max_pixclk > 337500)
b432e5cf
VS
9826 cdclk = 450000;
9827 else
9828 cdclk = 337500;
9829
b432e5cf 9830 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9831 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9832 cdclk, dev_priv->max_cdclk_freq);
9833 return -EINVAL;
b432e5cf
VS
9834 }
9835
1a617b77
ML
9836 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9837 if (!intel_state->active_crtcs)
9838 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9839
9840 return 0;
9841}
9842
27c329ed 9843static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9844{
27c329ed 9845 struct drm_device *dev = old_state->dev;
1a617b77
ML
9846 struct intel_atomic_state *old_intel_state =
9847 to_intel_atomic_state(old_state);
9848 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9849
27c329ed 9850 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9851}
9852
190f68c5
ACO
9853static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9854 struct intel_crtc_state *crtc_state)
09b4ddf9 9855{
190f68c5 9856 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9857 return -EINVAL;
716c2e55 9858
c7653199 9859 crtc->lowfreq_avail = false;
644cef34 9860
c8f7a0db 9861 return 0;
79e53945
JB
9862}
9863
3760b59c
S
9864static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9865 enum port port,
9866 struct intel_crtc_state *pipe_config)
9867{
9868 switch (port) {
9869 case PORT_A:
9870 pipe_config->ddi_pll_sel = SKL_DPLL0;
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9872 break;
9873 case PORT_B:
9874 pipe_config->ddi_pll_sel = SKL_DPLL1;
9875 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9876 break;
9877 case PORT_C:
9878 pipe_config->ddi_pll_sel = SKL_DPLL2;
9879 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9880 break;
9881 default:
9882 DRM_ERROR("Incorrect port type\n");
9883 }
9884}
9885
96b7dfb7
S
9886static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9887 enum port port,
5cec258b 9888 struct intel_crtc_state *pipe_config)
96b7dfb7 9889{
3148ade7 9890 u32 temp, dpll_ctl1;
96b7dfb7
S
9891
9892 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9893 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9894
9895 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9896 case SKL_DPLL0:
9897 /*
9898 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9899 * of the shared DPLL framework and thus needs to be read out
9900 * separately
9901 */
9902 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9903 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9904 break;
96b7dfb7
S
9905 case SKL_DPLL1:
9906 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9907 break;
9908 case SKL_DPLL2:
9909 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9910 break;
9911 case SKL_DPLL3:
9912 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9913 break;
96b7dfb7
S
9914 }
9915}
9916
7d2c8175
DL
9917static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9918 enum port port,
5cec258b 9919 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9920{
9921 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9922
9923 switch (pipe_config->ddi_pll_sel) {
9924 case PORT_CLK_SEL_WRPLL1:
9925 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9926 break;
9927 case PORT_CLK_SEL_WRPLL2:
9928 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9929 break;
00490c22
ML
9930 case PORT_CLK_SEL_SPLL:
9931 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9932 break;
7d2c8175
DL
9933 }
9934}
9935
26804afd 9936static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9937 struct intel_crtc_state *pipe_config)
26804afd
DV
9938{
9939 struct drm_device *dev = crtc->base.dev;
9940 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9941 struct intel_shared_dpll *pll;
26804afd
DV
9942 enum port port;
9943 uint32_t tmp;
9944
9945 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9946
9947 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9948
ef11bdb3 9949 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9950 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9951 else if (IS_BROXTON(dev))
9952 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9953 else
9954 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9955
d452c5b6
DV
9956 if (pipe_config->shared_dpll >= 0) {
9957 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9958
9959 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9960 &pipe_config->dpll_hw_state));
9961 }
9962
26804afd
DV
9963 /*
9964 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9965 * DDI E. So just check whether this pipe is wired to DDI E and whether
9966 * the PCH transcoder is on.
9967 */
ca370455
DL
9968 if (INTEL_INFO(dev)->gen < 9 &&
9969 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9970 pipe_config->has_pch_encoder = true;
9971
9972 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9973 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9974 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9975
9976 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9977 }
9978}
9979
0e8ffe1b 9980static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9981 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9982{
9983 struct drm_device *dev = crtc->base.dev;
9984 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9985 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9986 uint32_t tmp;
9987
f458ebbc 9988 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9989 POWER_DOMAIN_PIPE(crtc->pipe)))
9990 return false;
9991
e143a21c 9992 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9993 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9994
eccb140b
DV
9995 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9996 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9997 enum pipe trans_edp_pipe;
9998 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9999 default:
10000 WARN(1, "unknown pipe linked to edp transcoder\n");
10001 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10002 case TRANS_DDI_EDP_INPUT_A_ON:
10003 trans_edp_pipe = PIPE_A;
10004 break;
10005 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10006 trans_edp_pipe = PIPE_B;
10007 break;
10008 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10009 trans_edp_pipe = PIPE_C;
10010 break;
10011 }
10012
10013 if (trans_edp_pipe == crtc->pipe)
10014 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10015 }
10016
f458ebbc 10017 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 10018 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
10019 return false;
10020
eccb140b 10021 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
10022 if (!(tmp & PIPECONF_ENABLE))
10023 return false;
10024
26804afd 10025 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10026
1bd1bd80
DV
10027 intel_get_pipe_timings(crtc, pipe_config);
10028
a1b2278e
CK
10029 if (INTEL_INFO(dev)->gen >= 9) {
10030 skl_init_scalers(dev, crtc, pipe_config);
10031 }
10032
2fa2fe9a 10033 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
10034
10035 if (INTEL_INFO(dev)->gen >= 9) {
10036 pipe_config->scaler_state.scaler_id = -1;
10037 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10038 }
10039
bd2e244f 10040 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 10041 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10042 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10043 else
1c132b44 10044 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10045 }
88adfff1 10046
e59150dc
JB
10047 if (IS_HASWELL(dev))
10048 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10049 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10050
ebb69c95
CT
10051 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10052 pipe_config->pixel_multiplier =
10053 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10054 } else {
10055 pipe_config->pixel_multiplier = 1;
10056 }
6c49f241 10057
0e8ffe1b
DV
10058 return true;
10059}
10060
55a08b3f
ML
10061static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10062 const struct intel_plane_state *plane_state)
560b85bb
CW
10063{
10064 struct drm_device *dev = crtc->dev;
10065 struct drm_i915_private *dev_priv = dev->dev_private;
10066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10067 uint32_t cntl = 0, size = 0;
560b85bb 10068
55a08b3f
ML
10069 if (plane_state && plane_state->visible) {
10070 unsigned int width = plane_state->base.crtc_w;
10071 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10072 unsigned int stride = roundup_pow_of_two(width) * 4;
10073
10074 switch (stride) {
10075 default:
10076 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10077 width, stride);
10078 stride = 256;
10079 /* fallthrough */
10080 case 256:
10081 case 512:
10082 case 1024:
10083 case 2048:
10084 break;
4b0e333e
CW
10085 }
10086
dc41c154
VS
10087 cntl |= CURSOR_ENABLE |
10088 CURSOR_GAMMA_ENABLE |
10089 CURSOR_FORMAT_ARGB |
10090 CURSOR_STRIDE(stride);
10091
10092 size = (height << 12) | width;
4b0e333e 10093 }
560b85bb 10094
dc41c154
VS
10095 if (intel_crtc->cursor_cntl != 0 &&
10096 (intel_crtc->cursor_base != base ||
10097 intel_crtc->cursor_size != size ||
10098 intel_crtc->cursor_cntl != cntl)) {
10099 /* On these chipsets we can only modify the base/size/stride
10100 * whilst the cursor is disabled.
10101 */
0b87c24e
VS
10102 I915_WRITE(CURCNTR(PIPE_A), 0);
10103 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10104 intel_crtc->cursor_cntl = 0;
4b0e333e 10105 }
560b85bb 10106
99d1f387 10107 if (intel_crtc->cursor_base != base) {
0b87c24e 10108 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10109 intel_crtc->cursor_base = base;
10110 }
4726e0b0 10111
dc41c154
VS
10112 if (intel_crtc->cursor_size != size) {
10113 I915_WRITE(CURSIZE, size);
10114 intel_crtc->cursor_size = size;
4b0e333e 10115 }
560b85bb 10116
4b0e333e 10117 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10118 I915_WRITE(CURCNTR(PIPE_A), cntl);
10119 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10120 intel_crtc->cursor_cntl = cntl;
560b85bb 10121 }
560b85bb
CW
10122}
10123
55a08b3f
ML
10124static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10125 const struct intel_plane_state *plane_state)
65a21cd6
JB
10126{
10127 struct drm_device *dev = crtc->dev;
10128 struct drm_i915_private *dev_priv = dev->dev_private;
10129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10130 int pipe = intel_crtc->pipe;
663f3122 10131 uint32_t cntl = 0;
4b0e333e 10132
55a08b3f 10133 if (plane_state && plane_state->visible) {
4b0e333e 10134 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10135 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10136 case 64:
10137 cntl |= CURSOR_MODE_64_ARGB_AX;
10138 break;
10139 case 128:
10140 cntl |= CURSOR_MODE_128_ARGB_AX;
10141 break;
10142 case 256:
10143 cntl |= CURSOR_MODE_256_ARGB_AX;
10144 break;
10145 default:
55a08b3f 10146 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10147 return;
65a21cd6 10148 }
4b0e333e 10149 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10150
fc6f93bc 10151 if (HAS_DDI(dev))
47bf17a7 10152 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10153
55a08b3f
ML
10154 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10155 cntl |= CURSOR_ROTATE_180;
10156 }
4398ad45 10157
4b0e333e
CW
10158 if (intel_crtc->cursor_cntl != cntl) {
10159 I915_WRITE(CURCNTR(pipe), cntl);
10160 POSTING_READ(CURCNTR(pipe));
10161 intel_crtc->cursor_cntl = cntl;
65a21cd6 10162 }
4b0e333e 10163
65a21cd6 10164 /* and commit changes on next vblank */
5efb3e28
VS
10165 I915_WRITE(CURBASE(pipe), base);
10166 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10167
10168 intel_crtc->cursor_base = base;
65a21cd6
JB
10169}
10170
cda4b7d3 10171/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10172static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10173 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10174{
10175 struct drm_device *dev = crtc->dev;
10176 struct drm_i915_private *dev_priv = dev->dev_private;
10177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10178 int pipe = intel_crtc->pipe;
55a08b3f
ML
10179 u32 base = intel_crtc->cursor_addr;
10180 u32 pos = 0;
cda4b7d3 10181
55a08b3f
ML
10182 if (plane_state) {
10183 int x = plane_state->base.crtc_x;
10184 int y = plane_state->base.crtc_y;
cda4b7d3 10185
55a08b3f
ML
10186 if (x < 0) {
10187 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10188 x = -x;
10189 }
10190 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10191
55a08b3f
ML
10192 if (y < 0) {
10193 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10194 y = -y;
10195 }
10196 pos |= y << CURSOR_Y_SHIFT;
10197
10198 /* ILK+ do this automagically */
10199 if (HAS_GMCH_DISPLAY(dev) &&
10200 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10201 base += (plane_state->base.crtc_h *
10202 plane_state->base.crtc_w - 1) * 4;
10203 }
cda4b7d3 10204 }
cda4b7d3 10205
5efb3e28
VS
10206 I915_WRITE(CURPOS(pipe), pos);
10207
8ac54669 10208 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10209 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10210 else
55a08b3f 10211 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10212}
10213
dc41c154
VS
10214static bool cursor_size_ok(struct drm_device *dev,
10215 uint32_t width, uint32_t height)
10216{
10217 if (width == 0 || height == 0)
10218 return false;
10219
10220 /*
10221 * 845g/865g are special in that they are only limited by
10222 * the width of their cursors, the height is arbitrary up to
10223 * the precision of the register. Everything else requires
10224 * square cursors, limited to a few power-of-two sizes.
10225 */
10226 if (IS_845G(dev) || IS_I865G(dev)) {
10227 if ((width & 63) != 0)
10228 return false;
10229
10230 if (width > (IS_845G(dev) ? 64 : 512))
10231 return false;
10232
10233 if (height > 1023)
10234 return false;
10235 } else {
10236 switch (width | height) {
10237 case 256:
10238 case 128:
10239 if (IS_GEN2(dev))
10240 return false;
10241 case 64:
10242 break;
10243 default:
10244 return false;
10245 }
10246 }
10247
10248 return true;
10249}
10250
79e53945 10251static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10252 u16 *blue, uint32_t start, uint32_t size)
79e53945 10253{
7203425a 10254 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10256
7203425a 10257 for (i = start; i < end; i++) {
79e53945
JB
10258 intel_crtc->lut_r[i] = red[i] >> 8;
10259 intel_crtc->lut_g[i] = green[i] >> 8;
10260 intel_crtc->lut_b[i] = blue[i] >> 8;
10261 }
10262
10263 intel_crtc_load_lut(crtc);
10264}
10265
79e53945
JB
10266/* VESA 640x480x72Hz mode to set on the pipe */
10267static struct drm_display_mode load_detect_mode = {
10268 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10269 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10270};
10271
a8bb6818
DV
10272struct drm_framebuffer *
10273__intel_framebuffer_create(struct drm_device *dev,
10274 struct drm_mode_fb_cmd2 *mode_cmd,
10275 struct drm_i915_gem_object *obj)
d2dff872
CW
10276{
10277 struct intel_framebuffer *intel_fb;
10278 int ret;
10279
10280 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10281 if (!intel_fb)
d2dff872 10282 return ERR_PTR(-ENOMEM);
d2dff872
CW
10283
10284 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10285 if (ret)
10286 goto err;
d2dff872
CW
10287
10288 return &intel_fb->base;
dcb1394e 10289
dd4916c5 10290err:
dd4916c5 10291 kfree(intel_fb);
dd4916c5 10292 return ERR_PTR(ret);
d2dff872
CW
10293}
10294
b5ea642a 10295static struct drm_framebuffer *
a8bb6818
DV
10296intel_framebuffer_create(struct drm_device *dev,
10297 struct drm_mode_fb_cmd2 *mode_cmd,
10298 struct drm_i915_gem_object *obj)
10299{
10300 struct drm_framebuffer *fb;
10301 int ret;
10302
10303 ret = i915_mutex_lock_interruptible(dev);
10304 if (ret)
10305 return ERR_PTR(ret);
10306 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10307 mutex_unlock(&dev->struct_mutex);
10308
10309 return fb;
10310}
10311
d2dff872
CW
10312static u32
10313intel_framebuffer_pitch_for_width(int width, int bpp)
10314{
10315 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10316 return ALIGN(pitch, 64);
10317}
10318
10319static u32
10320intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10321{
10322 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10323 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10324}
10325
10326static struct drm_framebuffer *
10327intel_framebuffer_create_for_mode(struct drm_device *dev,
10328 struct drm_display_mode *mode,
10329 int depth, int bpp)
10330{
dcb1394e 10331 struct drm_framebuffer *fb;
d2dff872 10332 struct drm_i915_gem_object *obj;
0fed39bd 10333 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10334
10335 obj = i915_gem_alloc_object(dev,
10336 intel_framebuffer_size_for_mode(mode, bpp));
10337 if (obj == NULL)
10338 return ERR_PTR(-ENOMEM);
10339
10340 mode_cmd.width = mode->hdisplay;
10341 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10342 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10343 bpp);
5ca0c34a 10344 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10345
dcb1394e
LW
10346 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10347 if (IS_ERR(fb))
10348 drm_gem_object_unreference_unlocked(&obj->base);
10349
10350 return fb;
d2dff872
CW
10351}
10352
10353static struct drm_framebuffer *
10354mode_fits_in_fbdev(struct drm_device *dev,
10355 struct drm_display_mode *mode)
10356{
0695726e 10357#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10358 struct drm_i915_private *dev_priv = dev->dev_private;
10359 struct drm_i915_gem_object *obj;
10360 struct drm_framebuffer *fb;
10361
4c0e5528 10362 if (!dev_priv->fbdev)
d2dff872
CW
10363 return NULL;
10364
4c0e5528 10365 if (!dev_priv->fbdev->fb)
d2dff872
CW
10366 return NULL;
10367
4c0e5528
DV
10368 obj = dev_priv->fbdev->fb->obj;
10369 BUG_ON(!obj);
10370
8bcd4553 10371 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10372 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10373 fb->bits_per_pixel))
d2dff872
CW
10374 return NULL;
10375
01f2c773 10376 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10377 return NULL;
10378
10379 return fb;
4520f53a
DV
10380#else
10381 return NULL;
10382#endif
d2dff872
CW
10383}
10384
d3a40d1b
ACO
10385static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10386 struct drm_crtc *crtc,
10387 struct drm_display_mode *mode,
10388 struct drm_framebuffer *fb,
10389 int x, int y)
10390{
10391 struct drm_plane_state *plane_state;
10392 int hdisplay, vdisplay;
10393 int ret;
10394
10395 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10396 if (IS_ERR(plane_state))
10397 return PTR_ERR(plane_state);
10398
10399 if (mode)
10400 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10401 else
10402 hdisplay = vdisplay = 0;
10403
10404 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10405 if (ret)
10406 return ret;
10407 drm_atomic_set_fb_for_plane(plane_state, fb);
10408 plane_state->crtc_x = 0;
10409 plane_state->crtc_y = 0;
10410 plane_state->crtc_w = hdisplay;
10411 plane_state->crtc_h = vdisplay;
10412 plane_state->src_x = x << 16;
10413 plane_state->src_y = y << 16;
10414 plane_state->src_w = hdisplay << 16;
10415 plane_state->src_h = vdisplay << 16;
10416
10417 return 0;
10418}
10419
d2434ab7 10420bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10421 struct drm_display_mode *mode,
51fd371b
RC
10422 struct intel_load_detect_pipe *old,
10423 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10424{
10425 struct intel_crtc *intel_crtc;
d2434ab7
DV
10426 struct intel_encoder *intel_encoder =
10427 intel_attached_encoder(connector);
79e53945 10428 struct drm_crtc *possible_crtc;
4ef69c7a 10429 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10430 struct drm_crtc *crtc = NULL;
10431 struct drm_device *dev = encoder->dev;
94352cf9 10432 struct drm_framebuffer *fb;
51fd371b 10433 struct drm_mode_config *config = &dev->mode_config;
83a57153 10434 struct drm_atomic_state *state = NULL;
944b0c76 10435 struct drm_connector_state *connector_state;
4be07317 10436 struct intel_crtc_state *crtc_state;
51fd371b 10437 int ret, i = -1;
79e53945 10438
d2dff872 10439 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10440 connector->base.id, connector->name,
8e329a03 10441 encoder->base.id, encoder->name);
d2dff872 10442
51fd371b
RC
10443retry:
10444 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10445 if (ret)
ad3c558f 10446 goto fail;
6e9f798d 10447
79e53945
JB
10448 /*
10449 * Algorithm gets a little messy:
7a5e4805 10450 *
79e53945
JB
10451 * - if the connector already has an assigned crtc, use it (but make
10452 * sure it's on first)
7a5e4805 10453 *
79e53945
JB
10454 * - try to find the first unused crtc that can drive this connector,
10455 * and use that if we find one
79e53945
JB
10456 */
10457
10458 /* See if we already have a CRTC for this connector */
10459 if (encoder->crtc) {
10460 crtc = encoder->crtc;
8261b191 10461
51fd371b 10462 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10463 if (ret)
ad3c558f 10464 goto fail;
4d02e2de 10465 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10466 if (ret)
ad3c558f 10467 goto fail;
7b24056b 10468
24218aac 10469 old->dpms_mode = connector->dpms;
8261b191
CW
10470 old->load_detect_temp = false;
10471
10472 /* Make sure the crtc and connector are running */
24218aac
DV
10473 if (connector->dpms != DRM_MODE_DPMS_ON)
10474 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10475
7173188d 10476 return true;
79e53945
JB
10477 }
10478
10479 /* Find an unused one (if possible) */
70e1e0ec 10480 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10481 i++;
10482 if (!(encoder->possible_crtcs & (1 << i)))
10483 continue;
83d65738 10484 if (possible_crtc->state->enable)
a459249c 10485 continue;
a459249c
VS
10486
10487 crtc = possible_crtc;
10488 break;
79e53945
JB
10489 }
10490
10491 /*
10492 * If we didn't find an unused CRTC, don't use any.
10493 */
10494 if (!crtc) {
7173188d 10495 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10496 goto fail;
79e53945
JB
10497 }
10498
51fd371b
RC
10499 ret = drm_modeset_lock(&crtc->mutex, ctx);
10500 if (ret)
ad3c558f 10501 goto fail;
4d02e2de
DV
10502 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10503 if (ret)
ad3c558f 10504 goto fail;
79e53945
JB
10505
10506 intel_crtc = to_intel_crtc(crtc);
24218aac 10507 old->dpms_mode = connector->dpms;
8261b191 10508 old->load_detect_temp = true;
d2dff872 10509 old->release_fb = NULL;
79e53945 10510
83a57153
ACO
10511 state = drm_atomic_state_alloc(dev);
10512 if (!state)
10513 return false;
10514
10515 state->acquire_ctx = ctx;
10516
944b0c76
ACO
10517 connector_state = drm_atomic_get_connector_state(state, connector);
10518 if (IS_ERR(connector_state)) {
10519 ret = PTR_ERR(connector_state);
10520 goto fail;
10521 }
10522
10523 connector_state->crtc = crtc;
10524 connector_state->best_encoder = &intel_encoder->base;
10525
4be07317
ACO
10526 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10527 if (IS_ERR(crtc_state)) {
10528 ret = PTR_ERR(crtc_state);
10529 goto fail;
10530 }
10531
49d6fa21 10532 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10533
6492711d
CW
10534 if (!mode)
10535 mode = &load_detect_mode;
79e53945 10536
d2dff872
CW
10537 /* We need a framebuffer large enough to accommodate all accesses
10538 * that the plane may generate whilst we perform load detection.
10539 * We can not rely on the fbcon either being present (we get called
10540 * during its initialisation to detect all boot displays, or it may
10541 * not even exist) or that it is large enough to satisfy the
10542 * requested mode.
10543 */
94352cf9
DV
10544 fb = mode_fits_in_fbdev(dev, mode);
10545 if (fb == NULL) {
d2dff872 10546 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10547 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10548 old->release_fb = fb;
d2dff872
CW
10549 } else
10550 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10551 if (IS_ERR(fb)) {
d2dff872 10552 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10553 goto fail;
79e53945 10554 }
79e53945 10555
d3a40d1b
ACO
10556 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10557 if (ret)
10558 goto fail;
10559
8c7b5ccb
ACO
10560 drm_mode_copy(&crtc_state->base.mode, mode);
10561
74c090b1 10562 if (drm_atomic_commit(state)) {
6492711d 10563 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10564 if (old->release_fb)
10565 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10566 goto fail;
79e53945 10567 }
9128b040 10568 crtc->primary->crtc = crtc;
7173188d 10569
79e53945 10570 /* let the connector get through one full cycle before testing */
9d0498a2 10571 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10572 return true;
412b61d8 10573
ad3c558f 10574fail:
e5d958ef
ACO
10575 drm_atomic_state_free(state);
10576 state = NULL;
83a57153 10577
51fd371b
RC
10578 if (ret == -EDEADLK) {
10579 drm_modeset_backoff(ctx);
10580 goto retry;
10581 }
10582
412b61d8 10583 return false;
79e53945
JB
10584}
10585
d2434ab7 10586void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10587 struct intel_load_detect_pipe *old,
10588 struct drm_modeset_acquire_ctx *ctx)
79e53945 10589{
83a57153 10590 struct drm_device *dev = connector->dev;
d2434ab7
DV
10591 struct intel_encoder *intel_encoder =
10592 intel_attached_encoder(connector);
4ef69c7a 10593 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10594 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10596 struct drm_atomic_state *state;
944b0c76 10597 struct drm_connector_state *connector_state;
4be07317 10598 struct intel_crtc_state *crtc_state;
d3a40d1b 10599 int ret;
79e53945 10600
d2dff872 10601 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10602 connector->base.id, connector->name,
8e329a03 10603 encoder->base.id, encoder->name);
d2dff872 10604
8261b191 10605 if (old->load_detect_temp) {
83a57153 10606 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10607 if (!state)
10608 goto fail;
83a57153
ACO
10609
10610 state->acquire_ctx = ctx;
10611
944b0c76
ACO
10612 connector_state = drm_atomic_get_connector_state(state, connector);
10613 if (IS_ERR(connector_state))
10614 goto fail;
10615
4be07317
ACO
10616 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10617 if (IS_ERR(crtc_state))
10618 goto fail;
10619
944b0c76
ACO
10620 connector_state->best_encoder = NULL;
10621 connector_state->crtc = NULL;
10622
49d6fa21 10623 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10624
d3a40d1b
ACO
10625 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10626 0, 0);
10627 if (ret)
10628 goto fail;
10629
74c090b1 10630 ret = drm_atomic_commit(state);
2bfb4627
ACO
10631 if (ret)
10632 goto fail;
d2dff872 10633
36206361
DV
10634 if (old->release_fb) {
10635 drm_framebuffer_unregister_private(old->release_fb);
10636 drm_framebuffer_unreference(old->release_fb);
10637 }
d2dff872 10638
0622a53c 10639 return;
79e53945
JB
10640 }
10641
c751ce4f 10642 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10643 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10644 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10645
10646 return;
10647fail:
10648 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10649 drm_atomic_state_free(state);
79e53945
JB
10650}
10651
da4a1efa 10652static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10653 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10654{
10655 struct drm_i915_private *dev_priv = dev->dev_private;
10656 u32 dpll = pipe_config->dpll_hw_state.dpll;
10657
10658 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10659 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10660 else if (HAS_PCH_SPLIT(dev))
10661 return 120000;
10662 else if (!IS_GEN2(dev))
10663 return 96000;
10664 else
10665 return 48000;
10666}
10667
79e53945 10668/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10669static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10670 struct intel_crtc_state *pipe_config)
79e53945 10671{
f1f644dc 10672 struct drm_device *dev = crtc->base.dev;
79e53945 10673 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10674 int pipe = pipe_config->cpu_transcoder;
293623f7 10675 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10676 u32 fp;
10677 intel_clock_t clock;
dccbea3b 10678 int port_clock;
da4a1efa 10679 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10680
10681 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10682 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10683 else
293623f7 10684 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10685
10686 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10687 if (IS_PINEVIEW(dev)) {
10688 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10689 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10690 } else {
10691 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10692 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10693 }
10694
a6c45cf0 10695 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10696 if (IS_PINEVIEW(dev))
10697 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10698 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10699 else
10700 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10701 DPLL_FPA01_P1_POST_DIV_SHIFT);
10702
10703 switch (dpll & DPLL_MODE_MASK) {
10704 case DPLLB_MODE_DAC_SERIAL:
10705 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10706 5 : 10;
10707 break;
10708 case DPLLB_MODE_LVDS:
10709 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10710 7 : 14;
10711 break;
10712 default:
28c97730 10713 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10714 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10715 return;
79e53945
JB
10716 }
10717
ac58c3f0 10718 if (IS_PINEVIEW(dev))
dccbea3b 10719 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10720 else
dccbea3b 10721 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10722 } else {
0fb58223 10723 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10724 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10725
10726 if (is_lvds) {
10727 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10728 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10729
10730 if (lvds & LVDS_CLKB_POWER_UP)
10731 clock.p2 = 7;
10732 else
10733 clock.p2 = 14;
79e53945
JB
10734 } else {
10735 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10736 clock.p1 = 2;
10737 else {
10738 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10739 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10740 }
10741 if (dpll & PLL_P2_DIVIDE_BY_4)
10742 clock.p2 = 4;
10743 else
10744 clock.p2 = 2;
79e53945 10745 }
da4a1efa 10746
dccbea3b 10747 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10748 }
10749
18442d08
VS
10750 /*
10751 * This value includes pixel_multiplier. We will use
241bfc38 10752 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10753 * encoder's get_config() function.
10754 */
dccbea3b 10755 pipe_config->port_clock = port_clock;
f1f644dc
JB
10756}
10757
6878da05
VS
10758int intel_dotclock_calculate(int link_freq,
10759 const struct intel_link_m_n *m_n)
f1f644dc 10760{
f1f644dc
JB
10761 /*
10762 * The calculation for the data clock is:
1041a02f 10763 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10764 * But we want to avoid losing precison if possible, so:
1041a02f 10765 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10766 *
10767 * and the link clock is simpler:
1041a02f 10768 * link_clock = (m * link_clock) / n
f1f644dc
JB
10769 */
10770
6878da05
VS
10771 if (!m_n->link_n)
10772 return 0;
f1f644dc 10773
6878da05
VS
10774 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10775}
f1f644dc 10776
18442d08 10777static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10778 struct intel_crtc_state *pipe_config)
6878da05
VS
10779{
10780 struct drm_device *dev = crtc->base.dev;
79e53945 10781
18442d08
VS
10782 /* read out port_clock from the DPLL */
10783 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10784
f1f644dc 10785 /*
18442d08 10786 * This value does not include pixel_multiplier.
241bfc38 10787 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10788 * agree once we know their relationship in the encoder's
10789 * get_config() function.
79e53945 10790 */
2d112de7 10791 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10792 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10793 &pipe_config->fdi_m_n);
79e53945
JB
10794}
10795
10796/** Returns the currently programmed mode of the given pipe. */
10797struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10798 struct drm_crtc *crtc)
10799{
548f245b 10800 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10802 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10803 struct drm_display_mode *mode;
3f36b937 10804 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10805 int htot = I915_READ(HTOTAL(cpu_transcoder));
10806 int hsync = I915_READ(HSYNC(cpu_transcoder));
10807 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10808 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10809 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10810
10811 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10812 if (!mode)
10813 return NULL;
10814
3f36b937
TU
10815 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10816 if (!pipe_config) {
10817 kfree(mode);
10818 return NULL;
10819 }
10820
f1f644dc
JB
10821 /*
10822 * Construct a pipe_config sufficient for getting the clock info
10823 * back out of crtc_clock_get.
10824 *
10825 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10826 * to use a real value here instead.
10827 */
3f36b937
TU
10828 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10829 pipe_config->pixel_multiplier = 1;
10830 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10831 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10832 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10833 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10834
10835 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10836 mode->hdisplay = (htot & 0xffff) + 1;
10837 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10838 mode->hsync_start = (hsync & 0xffff) + 1;
10839 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10840 mode->vdisplay = (vtot & 0xffff) + 1;
10841 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10842 mode->vsync_start = (vsync & 0xffff) + 1;
10843 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10844
10845 drm_mode_set_name(mode);
79e53945 10846
3f36b937
TU
10847 kfree(pipe_config);
10848
79e53945
JB
10849 return mode;
10850}
10851
f047e395
CW
10852void intel_mark_busy(struct drm_device *dev)
10853{
c67a470b
PZ
10854 struct drm_i915_private *dev_priv = dev->dev_private;
10855
f62a0076
CW
10856 if (dev_priv->mm.busy)
10857 return;
10858
43694d69 10859 intel_runtime_pm_get(dev_priv);
c67a470b 10860 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10861 if (INTEL_INFO(dev)->gen >= 6)
10862 gen6_rps_busy(dev_priv);
f62a0076 10863 dev_priv->mm.busy = true;
f047e395
CW
10864}
10865
10866void intel_mark_idle(struct drm_device *dev)
652c393a 10867{
c67a470b 10868 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10869
f62a0076
CW
10870 if (!dev_priv->mm.busy)
10871 return;
10872
10873 dev_priv->mm.busy = false;
10874
3d13ef2e 10875 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10876 gen6_rps_idle(dev->dev_private);
bb4cdd53 10877
43694d69 10878 intel_runtime_pm_put(dev_priv);
652c393a
JB
10879}
10880
79e53945
JB
10881static void intel_crtc_destroy(struct drm_crtc *crtc)
10882{
10883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10884 struct drm_device *dev = crtc->dev;
10885 struct intel_unpin_work *work;
67e77c5a 10886
5e2d7afc 10887 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10888 work = intel_crtc->unpin_work;
10889 intel_crtc->unpin_work = NULL;
5e2d7afc 10890 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10891
10892 if (work) {
10893 cancel_work_sync(&work->work);
10894 kfree(work);
10895 }
79e53945
JB
10896
10897 drm_crtc_cleanup(crtc);
67e77c5a 10898
79e53945
JB
10899 kfree(intel_crtc);
10900}
10901
6b95a207
KH
10902static void intel_unpin_work_fn(struct work_struct *__work)
10903{
10904 struct intel_unpin_work *work =
10905 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10906 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10907 struct drm_device *dev = crtc->base.dev;
10908 struct drm_plane *primary = crtc->base.primary;
6b95a207 10909
b4a98e57 10910 mutex_lock(&dev->struct_mutex);
a9ff8714 10911 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10912 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10913
f06cc1b9 10914 if (work->flip_queued_req)
146d84f0 10915 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10916 mutex_unlock(&dev->struct_mutex);
10917
a9ff8714 10918 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10919 drm_framebuffer_unreference(work->old_fb);
f99d7069 10920
a9ff8714
VS
10921 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10922 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10923
6b95a207
KH
10924 kfree(work);
10925}
10926
1afe3e9d 10927static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10928 struct drm_crtc *crtc)
6b95a207 10929{
6b95a207
KH
10930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10931 struct intel_unpin_work *work;
6b95a207
KH
10932 unsigned long flags;
10933
10934 /* Ignore early vblank irqs */
10935 if (intel_crtc == NULL)
10936 return;
10937
f326038a
DV
10938 /*
10939 * This is called both by irq handlers and the reset code (to complete
10940 * lost pageflips) so needs the full irqsave spinlocks.
10941 */
6b95a207
KH
10942 spin_lock_irqsave(&dev->event_lock, flags);
10943 work = intel_crtc->unpin_work;
e7d841ca
CW
10944
10945 /* Ensure we don't miss a work->pending update ... */
10946 smp_rmb();
10947
10948 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10949 spin_unlock_irqrestore(&dev->event_lock, flags);
10950 return;
10951 }
10952
d6bbafa1 10953 page_flip_completed(intel_crtc);
0af7e4df 10954
6b95a207 10955 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10956}
10957
1afe3e9d
JB
10958void intel_finish_page_flip(struct drm_device *dev, int pipe)
10959{
fbee40df 10960 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10961 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10962
49b14a5c 10963 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10964}
10965
10966void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10967{
fbee40df 10968 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10969 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10970
49b14a5c 10971 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10972}
10973
75f7f3ec
VS
10974/* Is 'a' after or equal to 'b'? */
10975static bool g4x_flip_count_after_eq(u32 a, u32 b)
10976{
10977 return !((a - b) & 0x80000000);
10978}
10979
10980static bool page_flip_finished(struct intel_crtc *crtc)
10981{
10982 struct drm_device *dev = crtc->base.dev;
10983 struct drm_i915_private *dev_priv = dev->dev_private;
10984
bdfa7542
VS
10985 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10986 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10987 return true;
10988
75f7f3ec
VS
10989 /*
10990 * The relevant registers doen't exist on pre-ctg.
10991 * As the flip done interrupt doesn't trigger for mmio
10992 * flips on gmch platforms, a flip count check isn't
10993 * really needed there. But since ctg has the registers,
10994 * include it in the check anyway.
10995 */
10996 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10997 return true;
10998
10999 /*
11000 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11001 * used the same base address. In that case the mmio flip might
11002 * have completed, but the CS hasn't even executed the flip yet.
11003 *
11004 * A flip count check isn't enough as the CS might have updated
11005 * the base address just after start of vblank, but before we
11006 * managed to process the interrupt. This means we'd complete the
11007 * CS flip too soon.
11008 *
11009 * Combining both checks should get us a good enough result. It may
11010 * still happen that the CS flip has been executed, but has not
11011 * yet actually completed. But in case the base address is the same
11012 * anyway, we don't really care.
11013 */
11014 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11015 crtc->unpin_work->gtt_offset &&
fd8f507c 11016 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
11017 crtc->unpin_work->flip_count);
11018}
11019
6b95a207
KH
11020void intel_prepare_page_flip(struct drm_device *dev, int plane)
11021{
fbee40df 11022 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11023 struct intel_crtc *intel_crtc =
11024 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11025 unsigned long flags;
11026
f326038a
DV
11027
11028 /*
11029 * This is called both by irq handlers and the reset code (to complete
11030 * lost pageflips) so needs the full irqsave spinlocks.
11031 *
11032 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11033 * generate a page-flip completion irq, i.e. every modeset
11034 * is also accompanied by a spurious intel_prepare_page_flip().
11035 */
6b95a207 11036 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11037 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11038 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11039 spin_unlock_irqrestore(&dev->event_lock, flags);
11040}
11041
6042639c 11042static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11043{
11044 /* Ensure that the work item is consistent when activating it ... */
11045 smp_wmb();
6042639c 11046 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11047 /* and that it is marked active as soon as the irq could fire. */
11048 smp_wmb();
11049}
11050
8c9f3aaf
JB
11051static int intel_gen2_queue_flip(struct drm_device *dev,
11052 struct drm_crtc *crtc,
11053 struct drm_framebuffer *fb,
ed8d1975 11054 struct drm_i915_gem_object *obj,
6258fbe2 11055 struct drm_i915_gem_request *req,
ed8d1975 11056 uint32_t flags)
8c9f3aaf 11057{
6258fbe2 11058 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11060 u32 flip_mask;
11061 int ret;
11062
5fb9de1a 11063 ret = intel_ring_begin(req, 6);
8c9f3aaf 11064 if (ret)
4fa62c89 11065 return ret;
8c9f3aaf
JB
11066
11067 /* Can't queue multiple flips, so wait for the previous
11068 * one to finish before executing the next.
11069 */
11070 if (intel_crtc->plane)
11071 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11072 else
11073 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11074 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11075 intel_ring_emit(ring, MI_NOOP);
11076 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11077 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11078 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11079 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11080 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11081
6042639c 11082 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11083 return 0;
8c9f3aaf
JB
11084}
11085
11086static int intel_gen3_queue_flip(struct drm_device *dev,
11087 struct drm_crtc *crtc,
11088 struct drm_framebuffer *fb,
ed8d1975 11089 struct drm_i915_gem_object *obj,
6258fbe2 11090 struct drm_i915_gem_request *req,
ed8d1975 11091 uint32_t flags)
8c9f3aaf 11092{
6258fbe2 11093 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11095 u32 flip_mask;
11096 int ret;
11097
5fb9de1a 11098 ret = intel_ring_begin(req, 6);
8c9f3aaf 11099 if (ret)
4fa62c89 11100 return ret;
8c9f3aaf
JB
11101
11102 if (intel_crtc->plane)
11103 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11104 else
11105 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11106 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11107 intel_ring_emit(ring, MI_NOOP);
11108 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11109 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11110 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11111 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11112 intel_ring_emit(ring, MI_NOOP);
11113
6042639c 11114 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11115 return 0;
8c9f3aaf
JB
11116}
11117
11118static int intel_gen4_queue_flip(struct drm_device *dev,
11119 struct drm_crtc *crtc,
11120 struct drm_framebuffer *fb,
ed8d1975 11121 struct drm_i915_gem_object *obj,
6258fbe2 11122 struct drm_i915_gem_request *req,
ed8d1975 11123 uint32_t flags)
8c9f3aaf 11124{
6258fbe2 11125 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11126 struct drm_i915_private *dev_priv = dev->dev_private;
11127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11128 uint32_t pf, pipesrc;
11129 int ret;
11130
5fb9de1a 11131 ret = intel_ring_begin(req, 4);
8c9f3aaf 11132 if (ret)
4fa62c89 11133 return ret;
8c9f3aaf
JB
11134
11135 /* i965+ uses the linear or tiled offsets from the
11136 * Display Registers (which do not change across a page-flip)
11137 * so we need only reprogram the base address.
11138 */
6d90c952
DV
11139 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11140 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11141 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11142 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11143 obj->tiling_mode);
8c9f3aaf
JB
11144
11145 /* XXX Enabling the panel-fitter across page-flip is so far
11146 * untested on non-native modes, so ignore it for now.
11147 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11148 */
11149 pf = 0;
11150 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11151 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11152
6042639c 11153 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11154 return 0;
8c9f3aaf
JB
11155}
11156
11157static int intel_gen6_queue_flip(struct drm_device *dev,
11158 struct drm_crtc *crtc,
11159 struct drm_framebuffer *fb,
ed8d1975 11160 struct drm_i915_gem_object *obj,
6258fbe2 11161 struct drm_i915_gem_request *req,
ed8d1975 11162 uint32_t flags)
8c9f3aaf 11163{
6258fbe2 11164 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11165 struct drm_i915_private *dev_priv = dev->dev_private;
11166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11167 uint32_t pf, pipesrc;
11168 int ret;
11169
5fb9de1a 11170 ret = intel_ring_begin(req, 4);
8c9f3aaf 11171 if (ret)
4fa62c89 11172 return ret;
8c9f3aaf 11173
6d90c952
DV
11174 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11175 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11176 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11177 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11178
dc257cf1
DV
11179 /* Contrary to the suggestions in the documentation,
11180 * "Enable Panel Fitter" does not seem to be required when page
11181 * flipping with a non-native mode, and worse causes a normal
11182 * modeset to fail.
11183 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11184 */
11185 pf = 0;
8c9f3aaf 11186 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11187 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11188
6042639c 11189 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11190 return 0;
8c9f3aaf
JB
11191}
11192
7c9017e5
JB
11193static int intel_gen7_queue_flip(struct drm_device *dev,
11194 struct drm_crtc *crtc,
11195 struct drm_framebuffer *fb,
ed8d1975 11196 struct drm_i915_gem_object *obj,
6258fbe2 11197 struct drm_i915_gem_request *req,
ed8d1975 11198 uint32_t flags)
7c9017e5 11199{
6258fbe2 11200 struct intel_engine_cs *ring = req->ring;
7c9017e5 11201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11202 uint32_t plane_bit = 0;
ffe74d75
CW
11203 int len, ret;
11204
eba905b2 11205 switch (intel_crtc->plane) {
cb05d8de
DV
11206 case PLANE_A:
11207 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11208 break;
11209 case PLANE_B:
11210 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11211 break;
11212 case PLANE_C:
11213 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11214 break;
11215 default:
11216 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11217 return -ENODEV;
cb05d8de
DV
11218 }
11219
ffe74d75 11220 len = 4;
f476828a 11221 if (ring->id == RCS) {
ffe74d75 11222 len += 6;
f476828a
DL
11223 /*
11224 * On Gen 8, SRM is now taking an extra dword to accommodate
11225 * 48bits addresses, and we need a NOOP for the batch size to
11226 * stay even.
11227 */
11228 if (IS_GEN8(dev))
11229 len += 2;
11230 }
ffe74d75 11231
f66fab8e
VS
11232 /*
11233 * BSpec MI_DISPLAY_FLIP for IVB:
11234 * "The full packet must be contained within the same cache line."
11235 *
11236 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11237 * cacheline, if we ever start emitting more commands before
11238 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11239 * then do the cacheline alignment, and finally emit the
11240 * MI_DISPLAY_FLIP.
11241 */
bba09b12 11242 ret = intel_ring_cacheline_align(req);
f66fab8e 11243 if (ret)
4fa62c89 11244 return ret;
f66fab8e 11245
5fb9de1a 11246 ret = intel_ring_begin(req, len);
7c9017e5 11247 if (ret)
4fa62c89 11248 return ret;
7c9017e5 11249
ffe74d75
CW
11250 /* Unmask the flip-done completion message. Note that the bspec says that
11251 * we should do this for both the BCS and RCS, and that we must not unmask
11252 * more than one flip event at any time (or ensure that one flip message
11253 * can be sent by waiting for flip-done prior to queueing new flips).
11254 * Experimentation says that BCS works despite DERRMR masking all
11255 * flip-done completion events and that unmasking all planes at once
11256 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11257 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11258 */
11259 if (ring->id == RCS) {
11260 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11261 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11262 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11263 DERRMR_PIPEB_PRI_FLIP_DONE |
11264 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11265 if (IS_GEN8(dev))
f1afe24f 11266 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11267 MI_SRM_LRM_GLOBAL_GTT);
11268 else
f1afe24f 11269 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11270 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11271 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11272 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11273 if (IS_GEN8(dev)) {
11274 intel_ring_emit(ring, 0);
11275 intel_ring_emit(ring, MI_NOOP);
11276 }
ffe74d75
CW
11277 }
11278
cb05d8de 11279 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11280 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11281 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11282 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11283
6042639c 11284 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11285 return 0;
7c9017e5
JB
11286}
11287
84c33a64
SG
11288static bool use_mmio_flip(struct intel_engine_cs *ring,
11289 struct drm_i915_gem_object *obj)
11290{
11291 /*
11292 * This is not being used for older platforms, because
11293 * non-availability of flip done interrupt forces us to use
11294 * CS flips. Older platforms derive flip done using some clever
11295 * tricks involving the flip_pending status bits and vblank irqs.
11296 * So using MMIO flips there would disrupt this mechanism.
11297 */
11298
8e09bf83
CW
11299 if (ring == NULL)
11300 return true;
11301
84c33a64
SG
11302 if (INTEL_INFO(ring->dev)->gen < 5)
11303 return false;
11304
11305 if (i915.use_mmio_flip < 0)
11306 return false;
11307 else if (i915.use_mmio_flip > 0)
11308 return true;
14bf993e
OM
11309 else if (i915.enable_execlists)
11310 return true;
fd8e058a
AG
11311 else if (obj->base.dma_buf &&
11312 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11313 false))
11314 return true;
84c33a64 11315 else
b4716185 11316 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11317}
11318
6042639c 11319static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11320 unsigned int rotation,
6042639c 11321 struct intel_unpin_work *work)
ff944564
DL
11322{
11323 struct drm_device *dev = intel_crtc->base.dev;
11324 struct drm_i915_private *dev_priv = dev->dev_private;
11325 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11326 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11327 u32 ctl, stride, tile_height;
ff944564
DL
11328
11329 ctl = I915_READ(PLANE_CTL(pipe, 0));
11330 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11331 switch (fb->modifier[0]) {
11332 case DRM_FORMAT_MOD_NONE:
11333 break;
11334 case I915_FORMAT_MOD_X_TILED:
ff944564 11335 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11336 break;
11337 case I915_FORMAT_MOD_Y_TILED:
11338 ctl |= PLANE_CTL_TILED_Y;
11339 break;
11340 case I915_FORMAT_MOD_Yf_TILED:
11341 ctl |= PLANE_CTL_TILED_YF;
11342 break;
11343 default:
11344 MISSING_CASE(fb->modifier[0]);
11345 }
ff944564
DL
11346
11347 /*
11348 * The stride is either expressed as a multiple of 64 bytes chunks for
11349 * linear buffers or in number of tiles for tiled buffers.
11350 */
86efe24a
TU
11351 if (intel_rotation_90_or_270(rotation)) {
11352 /* stride = Surface height in tiles */
832be82f 11353 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11354 stride = DIV_ROUND_UP(fb->height, tile_height);
11355 } else {
11356 stride = fb->pitches[0] /
7b49f948
VS
11357 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11358 fb->pixel_format);
86efe24a 11359 }
ff944564
DL
11360
11361 /*
11362 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11363 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11364 */
11365 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11366 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11367
6042639c 11368 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11369 POSTING_READ(PLANE_SURF(pipe, 0));
11370}
11371
6042639c
CW
11372static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11373 struct intel_unpin_work *work)
84c33a64
SG
11374{
11375 struct drm_device *dev = intel_crtc->base.dev;
11376 struct drm_i915_private *dev_priv = dev->dev_private;
11377 struct intel_framebuffer *intel_fb =
11378 to_intel_framebuffer(intel_crtc->base.primary->fb);
11379 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11380 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11381 u32 dspcntr;
84c33a64 11382
84c33a64
SG
11383 dspcntr = I915_READ(reg);
11384
c5d97472
DL
11385 if (obj->tiling_mode != I915_TILING_NONE)
11386 dspcntr |= DISPPLANE_TILED;
11387 else
11388 dspcntr &= ~DISPPLANE_TILED;
11389
84c33a64
SG
11390 I915_WRITE(reg, dspcntr);
11391
6042639c 11392 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11393 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11394}
11395
11396/*
11397 * XXX: This is the temporary way to update the plane registers until we get
11398 * around to using the usual plane update functions for MMIO flips
11399 */
6042639c 11400static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11401{
6042639c
CW
11402 struct intel_crtc *crtc = mmio_flip->crtc;
11403 struct intel_unpin_work *work;
11404
11405 spin_lock_irq(&crtc->base.dev->event_lock);
11406 work = crtc->unpin_work;
11407 spin_unlock_irq(&crtc->base.dev->event_lock);
11408 if (work == NULL)
11409 return;
ff944564 11410
6042639c 11411 intel_mark_page_flip_active(work);
ff944564 11412
6042639c 11413 intel_pipe_update_start(crtc);
ff944564 11414
6042639c 11415 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11416 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11417 else
11418 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11419 ilk_do_mmio_flip(crtc, work);
ff944564 11420
6042639c 11421 intel_pipe_update_end(crtc);
84c33a64
SG
11422}
11423
9362c7c5 11424static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11425{
b2cfe0ab
CW
11426 struct intel_mmio_flip *mmio_flip =
11427 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11428 struct intel_framebuffer *intel_fb =
11429 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11430 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11431
6042639c 11432 if (mmio_flip->req) {
eed29a5b 11433 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11434 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11435 false, NULL,
11436 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11437 i915_gem_request_unreference__unlocked(mmio_flip->req);
11438 }
84c33a64 11439
fd8e058a
AG
11440 /* For framebuffer backed by dmabuf, wait for fence */
11441 if (obj->base.dma_buf)
11442 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11443 false, false,
11444 MAX_SCHEDULE_TIMEOUT) < 0);
11445
6042639c 11446 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11447 kfree(mmio_flip);
84c33a64
SG
11448}
11449
11450static int intel_queue_mmio_flip(struct drm_device *dev,
11451 struct drm_crtc *crtc,
86efe24a 11452 struct drm_i915_gem_object *obj)
84c33a64 11453{
b2cfe0ab
CW
11454 struct intel_mmio_flip *mmio_flip;
11455
11456 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11457 if (mmio_flip == NULL)
11458 return -ENOMEM;
84c33a64 11459
bcafc4e3 11460 mmio_flip->i915 = to_i915(dev);
eed29a5b 11461 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11462 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11463 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11464
b2cfe0ab
CW
11465 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11466 schedule_work(&mmio_flip->work);
84c33a64 11467
84c33a64
SG
11468 return 0;
11469}
11470
8c9f3aaf
JB
11471static int intel_default_queue_flip(struct drm_device *dev,
11472 struct drm_crtc *crtc,
11473 struct drm_framebuffer *fb,
ed8d1975 11474 struct drm_i915_gem_object *obj,
6258fbe2 11475 struct drm_i915_gem_request *req,
ed8d1975 11476 uint32_t flags)
8c9f3aaf
JB
11477{
11478 return -ENODEV;
11479}
11480
d6bbafa1
CW
11481static bool __intel_pageflip_stall_check(struct drm_device *dev,
11482 struct drm_crtc *crtc)
11483{
11484 struct drm_i915_private *dev_priv = dev->dev_private;
11485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11486 struct intel_unpin_work *work = intel_crtc->unpin_work;
11487 u32 addr;
11488
11489 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11490 return true;
11491
908565c2
CW
11492 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11493 return false;
11494
d6bbafa1
CW
11495 if (!work->enable_stall_check)
11496 return false;
11497
11498 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11499 if (work->flip_queued_req &&
11500 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11501 return false;
11502
1e3feefd 11503 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11504 }
11505
1e3feefd 11506 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11507 return false;
11508
11509 /* Potential stall - if we see that the flip has happened,
11510 * assume a missed interrupt. */
11511 if (INTEL_INFO(dev)->gen >= 4)
11512 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11513 else
11514 addr = I915_READ(DSPADDR(intel_crtc->plane));
11515
11516 /* There is a potential issue here with a false positive after a flip
11517 * to the same address. We could address this by checking for a
11518 * non-incrementing frame counter.
11519 */
11520 return addr == work->gtt_offset;
11521}
11522
11523void intel_check_page_flip(struct drm_device *dev, int pipe)
11524{
11525 struct drm_i915_private *dev_priv = dev->dev_private;
11526 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11528 struct intel_unpin_work *work;
f326038a 11529
6c51d46f 11530 WARN_ON(!in_interrupt());
d6bbafa1
CW
11531
11532 if (crtc == NULL)
11533 return;
11534
f326038a 11535 spin_lock(&dev->event_lock);
6ad790c0
CW
11536 work = intel_crtc->unpin_work;
11537 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11538 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11539 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11540 page_flip_completed(intel_crtc);
6ad790c0 11541 work = NULL;
d6bbafa1 11542 }
6ad790c0
CW
11543 if (work != NULL &&
11544 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11545 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11546 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11547}
11548
6b95a207
KH
11549static int intel_crtc_page_flip(struct drm_crtc *crtc,
11550 struct drm_framebuffer *fb,
ed8d1975
KP
11551 struct drm_pending_vblank_event *event,
11552 uint32_t page_flip_flags)
6b95a207
KH
11553{
11554 struct drm_device *dev = crtc->dev;
11555 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11556 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11557 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11559 struct drm_plane *primary = crtc->primary;
a071fa00 11560 enum pipe pipe = intel_crtc->pipe;
6b95a207 11561 struct intel_unpin_work *work;
a4872ba6 11562 struct intel_engine_cs *ring;
cf5d8a46 11563 bool mmio_flip;
91af127f 11564 struct drm_i915_gem_request *request = NULL;
52e68630 11565 int ret;
6b95a207 11566
2ff8fde1
MR
11567 /*
11568 * drm_mode_page_flip_ioctl() should already catch this, but double
11569 * check to be safe. In the future we may enable pageflipping from
11570 * a disabled primary plane.
11571 */
11572 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11573 return -EBUSY;
11574
e6a595d2 11575 /* Can't change pixel format via MI display flips. */
f4510a27 11576 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11577 return -EINVAL;
11578
11579 /*
11580 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11581 * Note that pitch changes could also affect these register.
11582 */
11583 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11584 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11585 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11586 return -EINVAL;
11587
f900db47
CW
11588 if (i915_terminally_wedged(&dev_priv->gpu_error))
11589 goto out_hang;
11590
b14c5679 11591 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11592 if (work == NULL)
11593 return -ENOMEM;
11594
6b95a207 11595 work->event = event;
b4a98e57 11596 work->crtc = crtc;
ab8d6675 11597 work->old_fb = old_fb;
6b95a207
KH
11598 INIT_WORK(&work->work, intel_unpin_work_fn);
11599
87b6b101 11600 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11601 if (ret)
11602 goto free_work;
11603
6b95a207 11604 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11605 spin_lock_irq(&dev->event_lock);
6b95a207 11606 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11607 /* Before declaring the flip queue wedged, check if
11608 * the hardware completed the operation behind our backs.
11609 */
11610 if (__intel_pageflip_stall_check(dev, crtc)) {
11611 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11612 page_flip_completed(intel_crtc);
11613 } else {
11614 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11615 spin_unlock_irq(&dev->event_lock);
468f0b44 11616
d6bbafa1
CW
11617 drm_crtc_vblank_put(crtc);
11618 kfree(work);
11619 return -EBUSY;
11620 }
6b95a207
KH
11621 }
11622 intel_crtc->unpin_work = work;
5e2d7afc 11623 spin_unlock_irq(&dev->event_lock);
6b95a207 11624
b4a98e57
CW
11625 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11626 flush_workqueue(dev_priv->wq);
11627
75dfca80 11628 /* Reference the objects for the scheduled work. */
ab8d6675 11629 drm_framebuffer_reference(work->old_fb);
05394f39 11630 drm_gem_object_reference(&obj->base);
6b95a207 11631
f4510a27 11632 crtc->primary->fb = fb;
afd65eb4 11633 update_state_fb(crtc->primary);
1ed1f968 11634
e1f99ce6 11635 work->pending_flip_obj = obj;
e1f99ce6 11636
89ed88ba
CW
11637 ret = i915_mutex_lock_interruptible(dev);
11638 if (ret)
11639 goto cleanup;
11640
b4a98e57 11641 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11642 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11643
75f7f3ec 11644 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11645 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11646
666a4537 11647 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11648 ring = &dev_priv->ring[BCS];
ab8d6675 11649 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11650 /* vlv: DISPLAY_FLIP fails to change tiling */
11651 ring = NULL;
48bf5b2d 11652 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11653 ring = &dev_priv->ring[BCS];
4fa62c89 11654 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11655 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11656 if (ring == NULL || ring->id != RCS)
11657 ring = &dev_priv->ring[BCS];
11658 } else {
11659 ring = &dev_priv->ring[RCS];
11660 }
11661
cf5d8a46
CW
11662 mmio_flip = use_mmio_flip(ring, obj);
11663
11664 /* When using CS flips, we want to emit semaphores between rings.
11665 * However, when using mmio flips we will create a task to do the
11666 * synchronisation, so all we want here is to pin the framebuffer
11667 * into the display plane and skip any waits.
11668 */
7580d774
ML
11669 if (!mmio_flip) {
11670 ret = i915_gem_object_sync(obj, ring, &request);
11671 if (ret)
11672 goto cleanup_pending;
11673 }
11674
82bc3b2d 11675 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11676 crtc->primary->state);
8c9f3aaf
JB
11677 if (ret)
11678 goto cleanup_pending;
6b95a207 11679
dedf278c
TU
11680 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11681 obj, 0);
11682 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11683
cf5d8a46 11684 if (mmio_flip) {
86efe24a 11685 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11686 if (ret)
11687 goto cleanup_unpin;
11688
f06cc1b9
JH
11689 i915_gem_request_assign(&work->flip_queued_req,
11690 obj->last_write_req);
d6bbafa1 11691 } else {
6258fbe2 11692 if (!request) {
26827088
DG
11693 request = i915_gem_request_alloc(ring, NULL);
11694 if (IS_ERR(request)) {
11695 ret = PTR_ERR(request);
6258fbe2 11696 goto cleanup_unpin;
26827088 11697 }
6258fbe2
JH
11698 }
11699
11700 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11701 page_flip_flags);
11702 if (ret)
11703 goto cleanup_unpin;
11704
6258fbe2 11705 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11706 }
11707
91af127f 11708 if (request)
75289874 11709 i915_add_request_no_flush(request);
91af127f 11710
1e3feefd 11711 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11712 work->enable_stall_check = true;
4fa62c89 11713
ab8d6675 11714 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11715 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11716 mutex_unlock(&dev->struct_mutex);
a071fa00 11717
d029bcad 11718 intel_fbc_deactivate(intel_crtc);
a9ff8714
VS
11719 intel_frontbuffer_flip_prepare(dev,
11720 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11721
e5510fac
JB
11722 trace_i915_flip_request(intel_crtc->plane, obj);
11723
6b95a207 11724 return 0;
96b099fd 11725
4fa62c89 11726cleanup_unpin:
82bc3b2d 11727 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11728cleanup_pending:
91af127f
JH
11729 if (request)
11730 i915_gem_request_cancel(request);
b4a98e57 11731 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11732 mutex_unlock(&dev->struct_mutex);
11733cleanup:
f4510a27 11734 crtc->primary->fb = old_fb;
afd65eb4 11735 update_state_fb(crtc->primary);
89ed88ba
CW
11736
11737 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11738 drm_framebuffer_unreference(work->old_fb);
96b099fd 11739
5e2d7afc 11740 spin_lock_irq(&dev->event_lock);
96b099fd 11741 intel_crtc->unpin_work = NULL;
5e2d7afc 11742 spin_unlock_irq(&dev->event_lock);
96b099fd 11743
87b6b101 11744 drm_crtc_vblank_put(crtc);
7317c75e 11745free_work:
96b099fd
CW
11746 kfree(work);
11747
f900db47 11748 if (ret == -EIO) {
02e0efb5
ML
11749 struct drm_atomic_state *state;
11750 struct drm_plane_state *plane_state;
11751
f900db47 11752out_hang:
02e0efb5
ML
11753 state = drm_atomic_state_alloc(dev);
11754 if (!state)
11755 return -ENOMEM;
11756 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11757
11758retry:
11759 plane_state = drm_atomic_get_plane_state(state, primary);
11760 ret = PTR_ERR_OR_ZERO(plane_state);
11761 if (!ret) {
11762 drm_atomic_set_fb_for_plane(plane_state, fb);
11763
11764 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11765 if (!ret)
11766 ret = drm_atomic_commit(state);
11767 }
11768
11769 if (ret == -EDEADLK) {
11770 drm_modeset_backoff(state->acquire_ctx);
11771 drm_atomic_state_clear(state);
11772 goto retry;
11773 }
11774
11775 if (ret)
11776 drm_atomic_state_free(state);
11777
f0d3dad3 11778 if (ret == 0 && event) {
5e2d7afc 11779 spin_lock_irq(&dev->event_lock);
a071fa00 11780 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11781 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11782 }
f900db47 11783 }
96b099fd 11784 return ret;
6b95a207
KH
11785}
11786
da20eabd
ML
11787
11788/**
11789 * intel_wm_need_update - Check whether watermarks need updating
11790 * @plane: drm plane
11791 * @state: new plane state
11792 *
11793 * Check current plane state versus the new one to determine whether
11794 * watermarks need to be recalculated.
11795 *
11796 * Returns true or false.
11797 */
11798static bool intel_wm_need_update(struct drm_plane *plane,
11799 struct drm_plane_state *state)
11800{
d21fbe87
MR
11801 struct intel_plane_state *new = to_intel_plane_state(state);
11802 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11803
11804 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11805 if (new->visible != cur->visible)
11806 return true;
11807
11808 if (!cur->base.fb || !new->base.fb)
11809 return false;
11810
11811 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11812 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11813 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11814 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11815 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11816 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11817 return true;
7809e5ae 11818
2791a16c 11819 return false;
7809e5ae
MR
11820}
11821
d21fbe87
MR
11822static bool needs_scaling(struct intel_plane_state *state)
11823{
11824 int src_w = drm_rect_width(&state->src) >> 16;
11825 int src_h = drm_rect_height(&state->src) >> 16;
11826 int dst_w = drm_rect_width(&state->dst);
11827 int dst_h = drm_rect_height(&state->dst);
11828
11829 return (src_w != dst_w || src_h != dst_h);
11830}
11831
da20eabd
ML
11832int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11833 struct drm_plane_state *plane_state)
11834{
ab1d3a0e 11835 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11836 struct drm_crtc *crtc = crtc_state->crtc;
11837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11838 struct drm_plane *plane = plane_state->plane;
11839 struct drm_device *dev = crtc->dev;
11840 struct drm_i915_private *dev_priv = dev->dev_private;
11841 struct intel_plane_state *old_plane_state =
11842 to_intel_plane_state(plane->state);
11843 int idx = intel_crtc->base.base.id, ret;
11844 int i = drm_plane_index(plane);
11845 bool mode_changed = needs_modeset(crtc_state);
11846 bool was_crtc_enabled = crtc->state->active;
11847 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11848 bool turn_off, turn_on, visible, was_visible;
11849 struct drm_framebuffer *fb = plane_state->fb;
11850
11851 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11852 plane->type != DRM_PLANE_TYPE_CURSOR) {
11853 ret = skl_update_scaler_plane(
11854 to_intel_crtc_state(crtc_state),
11855 to_intel_plane_state(plane_state));
11856 if (ret)
11857 return ret;
11858 }
11859
da20eabd
ML
11860 was_visible = old_plane_state->visible;
11861 visible = to_intel_plane_state(plane_state)->visible;
11862
11863 if (!was_crtc_enabled && WARN_ON(was_visible))
11864 was_visible = false;
11865
35c08f43
ML
11866 /*
11867 * Visibility is calculated as if the crtc was on, but
11868 * after scaler setup everything depends on it being off
11869 * when the crtc isn't active.
11870 */
11871 if (!is_crtc_enabled)
11872 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11873
11874 if (!was_visible && !visible)
11875 return 0;
11876
11877 turn_off = was_visible && (!visible || mode_changed);
11878 turn_on = visible && (!was_visible || mode_changed);
11879
11880 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11881 plane->base.id, fb ? fb->base.id : -1);
11882
11883 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11884 plane->base.id, was_visible, visible,
11885 turn_off, turn_on, mode_changed);
11886
92826fcd
ML
11887 if (turn_on || turn_off) {
11888 pipe_config->wm_changed = true;
11889
852eb00d
VS
11890 /* must disable cxsr around plane enable/disable */
11891 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11892 if (is_crtc_enabled)
11893 intel_crtc->atomic.wait_vblank = true;
ab1d3a0e 11894 pipe_config->disable_cxsr = true;
852eb00d
VS
11895 }
11896 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11897 pipe_config->wm_changed = true;
852eb00d 11898 }
da20eabd 11899
8be6ca85 11900 if (visible || was_visible)
a9ff8714
VS
11901 intel_crtc->atomic.fb_bits |=
11902 to_intel_plane(plane)->frontbuffer_bit;
11903
da20eabd
ML
11904 switch (plane->type) {
11905 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11906 intel_crtc->atomic.pre_disable_primary = turn_off;
11907 intel_crtc->atomic.post_enable_primary = turn_on;
11908
066cf55b
RV
11909 if (turn_off) {
11910 /*
11911 * FIXME: Actually if we will still have any other
11912 * plane enabled on the pipe we could let IPS enabled
11913 * still, but for now lets consider that when we make
11914 * primary invisible by setting DSPCNTR to 0 on
11915 * update_primary_plane function IPS needs to be
11916 * disable.
11917 */
11918 intel_crtc->atomic.disable_ips = true;
11919
da20eabd 11920 intel_crtc->atomic.disable_fbc = true;
066cf55b 11921 }
da20eabd
ML
11922
11923 /*
11924 * FBC does not work on some platforms for rotated
11925 * planes, so disable it when rotation is not 0 and
11926 * update it when rotation is set back to 0.
11927 *
11928 * FIXME: This is redundant with the fbc update done in
11929 * the primary plane enable function except that that
11930 * one is done too late. We eventually need to unify
11931 * this.
11932 */
11933
11934 if (visible &&
11935 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11936 dev_priv->fbc.crtc == intel_crtc &&
11937 plane_state->rotation != BIT(DRM_ROTATE_0))
11938 intel_crtc->atomic.disable_fbc = true;
11939
11940 /*
11941 * BDW signals flip done immediately if the plane
11942 * is disabled, even if the plane enable is already
11943 * armed to occur at the next vblank :(
11944 */
11945 if (turn_on && IS_BROADWELL(dev))
11946 intel_crtc->atomic.wait_vblank = true;
11947
11948 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11949 break;
11950 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11951 break;
11952 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11953 /*
11954 * WaCxSRDisabledForSpriteScaling:ivb
11955 *
11956 * cstate->update_wm was already set above, so this flag will
11957 * take effect when we commit and program watermarks.
11958 */
11959 if (IS_IVYBRIDGE(dev) &&
11960 needs_scaling(to_intel_plane_state(plane_state)) &&
11961 !needs_scaling(old_plane_state)) {
11962 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11963 } else if (turn_off && !mode_changed) {
da20eabd
ML
11964 intel_crtc->atomic.wait_vblank = true;
11965 intel_crtc->atomic.update_sprite_watermarks |=
11966 1 << i;
11967 }
d21fbe87
MR
11968
11969 break;
da20eabd
ML
11970 }
11971 return 0;
11972}
11973
6d3a1ce7
ML
11974static bool encoders_cloneable(const struct intel_encoder *a,
11975 const struct intel_encoder *b)
11976{
11977 /* masks could be asymmetric, so check both ways */
11978 return a == b || (a->cloneable & (1 << b->type) &&
11979 b->cloneable & (1 << a->type));
11980}
11981
11982static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11983 struct intel_crtc *crtc,
11984 struct intel_encoder *encoder)
11985{
11986 struct intel_encoder *source_encoder;
11987 struct drm_connector *connector;
11988 struct drm_connector_state *connector_state;
11989 int i;
11990
11991 for_each_connector_in_state(state, connector, connector_state, i) {
11992 if (connector_state->crtc != &crtc->base)
11993 continue;
11994
11995 source_encoder =
11996 to_intel_encoder(connector_state->best_encoder);
11997 if (!encoders_cloneable(encoder, source_encoder))
11998 return false;
11999 }
12000
12001 return true;
12002}
12003
12004static bool check_encoder_cloning(struct drm_atomic_state *state,
12005 struct intel_crtc *crtc)
12006{
12007 struct intel_encoder *encoder;
12008 struct drm_connector *connector;
12009 struct drm_connector_state *connector_state;
12010 int i;
12011
12012 for_each_connector_in_state(state, connector, connector_state, i) {
12013 if (connector_state->crtc != &crtc->base)
12014 continue;
12015
12016 encoder = to_intel_encoder(connector_state->best_encoder);
12017 if (!check_single_encoder_cloning(state, crtc, encoder))
12018 return false;
12019 }
12020
12021 return true;
12022}
12023
12024static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12025 struct drm_crtc_state *crtc_state)
12026{
cf5a15be 12027 struct drm_device *dev = crtc->dev;
ad421372 12028 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12030 struct intel_crtc_state *pipe_config =
12031 to_intel_crtc_state(crtc_state);
6d3a1ce7 12032 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12033 int ret;
6d3a1ce7
ML
12034 bool mode_changed = needs_modeset(crtc_state);
12035
12036 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12037 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12038 return -EINVAL;
12039 }
12040
852eb00d 12041 if (mode_changed && !crtc_state->active)
92826fcd 12042 pipe_config->wm_changed = true;
eddfcbcd 12043
ad421372
ML
12044 if (mode_changed && crtc_state->enable &&
12045 dev_priv->display.crtc_compute_clock &&
12046 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12047 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12048 pipe_config);
12049 if (ret)
12050 return ret;
12051 }
12052
e435d6e5 12053 ret = 0;
86c8bbbe
MR
12054 if (dev_priv->display.compute_pipe_wm) {
12055 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
bf220452 12056 if (ret)
86c8bbbe
MR
12057 return ret;
12058 }
12059
e435d6e5
ML
12060 if (INTEL_INFO(dev)->gen >= 9) {
12061 if (mode_changed)
12062 ret = skl_update_scaler_crtc(pipe_config);
12063
12064 if (!ret)
12065 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12066 pipe_config);
12067 }
12068
12069 return ret;
6d3a1ce7
ML
12070}
12071
65b38e0d 12072static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12073 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12074 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12075 .atomic_begin = intel_begin_crtc_commit,
12076 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12077 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12078};
12079
d29b2f9d
ACO
12080static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12081{
12082 struct intel_connector *connector;
12083
12084 for_each_intel_connector(dev, connector) {
12085 if (connector->base.encoder) {
12086 connector->base.state->best_encoder =
12087 connector->base.encoder;
12088 connector->base.state->crtc =
12089 connector->base.encoder->crtc;
12090 } else {
12091 connector->base.state->best_encoder = NULL;
12092 connector->base.state->crtc = NULL;
12093 }
12094 }
12095}
12096
050f7aeb 12097static void
eba905b2 12098connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12099 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12100{
12101 int bpp = pipe_config->pipe_bpp;
12102
12103 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12104 connector->base.base.id,
c23cc417 12105 connector->base.name);
050f7aeb
DV
12106
12107 /* Don't use an invalid EDID bpc value */
12108 if (connector->base.display_info.bpc &&
12109 connector->base.display_info.bpc * 3 < bpp) {
12110 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12111 bpp, connector->base.display_info.bpc*3);
12112 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12113 }
12114
013dd9e0
JN
12115 /* Clamp bpp to default limit on screens without EDID 1.4 */
12116 if (connector->base.display_info.bpc == 0) {
12117 int type = connector->base.connector_type;
12118 int clamp_bpp = 24;
12119
12120 /* Fall back to 18 bpp when DP sink capability is unknown. */
12121 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12122 type == DRM_MODE_CONNECTOR_eDP)
12123 clamp_bpp = 18;
12124
12125 if (bpp > clamp_bpp) {
12126 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12127 bpp, clamp_bpp);
12128 pipe_config->pipe_bpp = clamp_bpp;
12129 }
050f7aeb
DV
12130 }
12131}
12132
4e53c2e0 12133static int
050f7aeb 12134compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12135 struct intel_crtc_state *pipe_config)
4e53c2e0 12136{
050f7aeb 12137 struct drm_device *dev = crtc->base.dev;
1486017f 12138 struct drm_atomic_state *state;
da3ced29
ACO
12139 struct drm_connector *connector;
12140 struct drm_connector_state *connector_state;
1486017f 12141 int bpp, i;
4e53c2e0 12142
666a4537 12143 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12144 bpp = 10*3;
d328c9d7
DV
12145 else if (INTEL_INFO(dev)->gen >= 5)
12146 bpp = 12*3;
12147 else
12148 bpp = 8*3;
12149
4e53c2e0 12150
4e53c2e0
DV
12151 pipe_config->pipe_bpp = bpp;
12152
1486017f
ACO
12153 state = pipe_config->base.state;
12154
4e53c2e0 12155 /* Clamp display bpp to EDID value */
da3ced29
ACO
12156 for_each_connector_in_state(state, connector, connector_state, i) {
12157 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12158 continue;
12159
da3ced29
ACO
12160 connected_sink_compute_bpp(to_intel_connector(connector),
12161 pipe_config);
4e53c2e0
DV
12162 }
12163
12164 return bpp;
12165}
12166
644db711
DV
12167static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12168{
12169 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12170 "type: 0x%x flags: 0x%x\n",
1342830c 12171 mode->crtc_clock,
644db711
DV
12172 mode->crtc_hdisplay, mode->crtc_hsync_start,
12173 mode->crtc_hsync_end, mode->crtc_htotal,
12174 mode->crtc_vdisplay, mode->crtc_vsync_start,
12175 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12176}
12177
c0b03411 12178static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12179 struct intel_crtc_state *pipe_config,
c0b03411
DV
12180 const char *context)
12181{
6a60cd87
CK
12182 struct drm_device *dev = crtc->base.dev;
12183 struct drm_plane *plane;
12184 struct intel_plane *intel_plane;
12185 struct intel_plane_state *state;
12186 struct drm_framebuffer *fb;
12187
12188 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12189 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12190
12191 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12192 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12193 pipe_config->pipe_bpp, pipe_config->dither);
12194 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12195 pipe_config->has_pch_encoder,
12196 pipe_config->fdi_lanes,
12197 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12198 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12199 pipe_config->fdi_m_n.tu);
90a6b7b0 12200 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12201 pipe_config->has_dp_encoder,
90a6b7b0 12202 pipe_config->lane_count,
eb14cb74
VS
12203 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12204 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12205 pipe_config->dp_m_n.tu);
b95af8be 12206
90a6b7b0 12207 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12208 pipe_config->has_dp_encoder,
90a6b7b0 12209 pipe_config->lane_count,
b95af8be
VK
12210 pipe_config->dp_m2_n2.gmch_m,
12211 pipe_config->dp_m2_n2.gmch_n,
12212 pipe_config->dp_m2_n2.link_m,
12213 pipe_config->dp_m2_n2.link_n,
12214 pipe_config->dp_m2_n2.tu);
12215
55072d19
DV
12216 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12217 pipe_config->has_audio,
12218 pipe_config->has_infoframe);
12219
c0b03411 12220 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12221 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12222 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12223 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12224 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12225 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12226 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12227 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12228 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12229 crtc->num_scalers,
12230 pipe_config->scaler_state.scaler_users,
12231 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12232 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12233 pipe_config->gmch_pfit.control,
12234 pipe_config->gmch_pfit.pgm_ratios,
12235 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12236 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12237 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12238 pipe_config->pch_pfit.size,
12239 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12240 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12241 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12242
415ff0f6 12243 if (IS_BROXTON(dev)) {
05712c15 12244 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12245 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12246 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12247 pipe_config->ddi_pll_sel,
12248 pipe_config->dpll_hw_state.ebb0,
05712c15 12249 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12250 pipe_config->dpll_hw_state.pll0,
12251 pipe_config->dpll_hw_state.pll1,
12252 pipe_config->dpll_hw_state.pll2,
12253 pipe_config->dpll_hw_state.pll3,
12254 pipe_config->dpll_hw_state.pll6,
12255 pipe_config->dpll_hw_state.pll8,
05712c15 12256 pipe_config->dpll_hw_state.pll9,
c8453338 12257 pipe_config->dpll_hw_state.pll10,
415ff0f6 12258 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12259 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12260 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12261 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12262 pipe_config->ddi_pll_sel,
12263 pipe_config->dpll_hw_state.ctrl1,
12264 pipe_config->dpll_hw_state.cfgcr1,
12265 pipe_config->dpll_hw_state.cfgcr2);
12266 } else if (HAS_DDI(dev)) {
00490c22 12267 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12268 pipe_config->ddi_pll_sel,
00490c22
ML
12269 pipe_config->dpll_hw_state.wrpll,
12270 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12271 } else {
12272 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12273 "fp0: 0x%x, fp1: 0x%x\n",
12274 pipe_config->dpll_hw_state.dpll,
12275 pipe_config->dpll_hw_state.dpll_md,
12276 pipe_config->dpll_hw_state.fp0,
12277 pipe_config->dpll_hw_state.fp1);
12278 }
12279
6a60cd87
CK
12280 DRM_DEBUG_KMS("planes on this crtc\n");
12281 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12282 intel_plane = to_intel_plane(plane);
12283 if (intel_plane->pipe != crtc->pipe)
12284 continue;
12285
12286 state = to_intel_plane_state(plane->state);
12287 fb = state->base.fb;
12288 if (!fb) {
12289 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12290 "disabled, scaler_id = %d\n",
12291 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12292 plane->base.id, intel_plane->pipe,
12293 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12294 drm_plane_index(plane), state->scaler_id);
12295 continue;
12296 }
12297
12298 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12299 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12300 plane->base.id, intel_plane->pipe,
12301 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12302 drm_plane_index(plane));
12303 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12304 fb->base.id, fb->width, fb->height, fb->pixel_format);
12305 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12306 state->scaler_id,
12307 state->src.x1 >> 16, state->src.y1 >> 16,
12308 drm_rect_width(&state->src) >> 16,
12309 drm_rect_height(&state->src) >> 16,
12310 state->dst.x1, state->dst.y1,
12311 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12312 }
c0b03411
DV
12313}
12314
5448a00d 12315static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12316{
5448a00d 12317 struct drm_device *dev = state->dev;
da3ced29 12318 struct drm_connector *connector;
00f0b378
VS
12319 unsigned int used_ports = 0;
12320
12321 /*
12322 * Walk the connector list instead of the encoder
12323 * list to detect the problem on ddi platforms
12324 * where there's just one encoder per digital port.
12325 */
0bff4858
VS
12326 drm_for_each_connector(connector, dev) {
12327 struct drm_connector_state *connector_state;
12328 struct intel_encoder *encoder;
12329
12330 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12331 if (!connector_state)
12332 connector_state = connector->state;
12333
5448a00d 12334 if (!connector_state->best_encoder)
00f0b378
VS
12335 continue;
12336
5448a00d
ACO
12337 encoder = to_intel_encoder(connector_state->best_encoder);
12338
12339 WARN_ON(!connector_state->crtc);
00f0b378
VS
12340
12341 switch (encoder->type) {
12342 unsigned int port_mask;
12343 case INTEL_OUTPUT_UNKNOWN:
12344 if (WARN_ON(!HAS_DDI(dev)))
12345 break;
12346 case INTEL_OUTPUT_DISPLAYPORT:
12347 case INTEL_OUTPUT_HDMI:
12348 case INTEL_OUTPUT_EDP:
12349 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12350
12351 /* the same port mustn't appear more than once */
12352 if (used_ports & port_mask)
12353 return false;
12354
12355 used_ports |= port_mask;
12356 default:
12357 break;
12358 }
12359 }
12360
12361 return true;
12362}
12363
83a57153
ACO
12364static void
12365clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12366{
12367 struct drm_crtc_state tmp_state;
663a3640 12368 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12369 struct intel_dpll_hw_state dpll_hw_state;
12370 enum intel_dpll_id shared_dpll;
8504c74c 12371 uint32_t ddi_pll_sel;
c4e2d043 12372 bool force_thru;
83a57153 12373
7546a384
ACO
12374 /* FIXME: before the switch to atomic started, a new pipe_config was
12375 * kzalloc'd. Code that depends on any field being zero should be
12376 * fixed, so that the crtc_state can be safely duplicated. For now,
12377 * only fields that are know to not cause problems are preserved. */
12378
83a57153 12379 tmp_state = crtc_state->base;
663a3640 12380 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12381 shared_dpll = crtc_state->shared_dpll;
12382 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12383 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12384 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12385
83a57153 12386 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12387
83a57153 12388 crtc_state->base = tmp_state;
663a3640 12389 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12390 crtc_state->shared_dpll = shared_dpll;
12391 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12392 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12393 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12394}
12395
548ee15b 12396static int
b8cecdf5 12397intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12398 struct intel_crtc_state *pipe_config)
ee7b9f93 12399{
b359283a 12400 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12401 struct intel_encoder *encoder;
da3ced29 12402 struct drm_connector *connector;
0b901879 12403 struct drm_connector_state *connector_state;
d328c9d7 12404 int base_bpp, ret = -EINVAL;
0b901879 12405 int i;
e29c22c0 12406 bool retry = true;
ee7b9f93 12407
83a57153 12408 clear_intel_crtc_state(pipe_config);
7758a113 12409
e143a21c
DV
12410 pipe_config->cpu_transcoder =
12411 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12412
2960bc9c
ID
12413 /*
12414 * Sanitize sync polarity flags based on requested ones. If neither
12415 * positive or negative polarity is requested, treat this as meaning
12416 * negative polarity.
12417 */
2d112de7 12418 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12419 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12420 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12421
2d112de7 12422 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12423 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12424 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12425
d328c9d7
DV
12426 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12427 pipe_config);
12428 if (base_bpp < 0)
4e53c2e0
DV
12429 goto fail;
12430
e41a56be
VS
12431 /*
12432 * Determine the real pipe dimensions. Note that stereo modes can
12433 * increase the actual pipe size due to the frame doubling and
12434 * insertion of additional space for blanks between the frame. This
12435 * is stored in the crtc timings. We use the requested mode to do this
12436 * computation to clearly distinguish it from the adjusted mode, which
12437 * can be changed by the connectors in the below retry loop.
12438 */
2d112de7 12439 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12440 &pipe_config->pipe_src_w,
12441 &pipe_config->pipe_src_h);
e41a56be 12442
e29c22c0 12443encoder_retry:
ef1b460d 12444 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12445 pipe_config->port_clock = 0;
ef1b460d 12446 pipe_config->pixel_multiplier = 1;
ff9a6750 12447
135c81b8 12448 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12449 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12450 CRTC_STEREO_DOUBLE);
135c81b8 12451
7758a113
DV
12452 /* Pass our mode to the connectors and the CRTC to give them a chance to
12453 * adjust it according to limitations or connector properties, and also
12454 * a chance to reject the mode entirely.
47f1c6c9 12455 */
da3ced29 12456 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12457 if (connector_state->crtc != crtc)
7758a113 12458 continue;
7ae89233 12459
0b901879
ACO
12460 encoder = to_intel_encoder(connector_state->best_encoder);
12461
efea6e8e
DV
12462 if (!(encoder->compute_config(encoder, pipe_config))) {
12463 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12464 goto fail;
12465 }
ee7b9f93 12466 }
47f1c6c9 12467
ff9a6750
DV
12468 /* Set default port clock if not overwritten by the encoder. Needs to be
12469 * done afterwards in case the encoder adjusts the mode. */
12470 if (!pipe_config->port_clock)
2d112de7 12471 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12472 * pipe_config->pixel_multiplier;
ff9a6750 12473
a43f6e0f 12474 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12475 if (ret < 0) {
7758a113
DV
12476 DRM_DEBUG_KMS("CRTC fixup failed\n");
12477 goto fail;
ee7b9f93 12478 }
e29c22c0
DV
12479
12480 if (ret == RETRY) {
12481 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12482 ret = -EINVAL;
12483 goto fail;
12484 }
12485
12486 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12487 retry = false;
12488 goto encoder_retry;
12489 }
12490
e8fa4270
DV
12491 /* Dithering seems to not pass-through bits correctly when it should, so
12492 * only enable it on 6bpc panels. */
12493 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12494 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12495 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12496
7758a113 12497fail:
548ee15b 12498 return ret;
ee7b9f93 12499}
47f1c6c9 12500
ea9d758d 12501static void
4740b0f2 12502intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12503{
0a9ab303
ACO
12504 struct drm_crtc *crtc;
12505 struct drm_crtc_state *crtc_state;
8a75d157 12506 int i;
ea9d758d 12507
7668851f 12508 /* Double check state. */
8a75d157 12509 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12510 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12511
12512 /* Update hwmode for vblank functions */
12513 if (crtc->state->active)
12514 crtc->hwmode = crtc->state->adjusted_mode;
12515 else
12516 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12517
12518 /*
12519 * Update legacy state to satisfy fbc code. This can
12520 * be removed when fbc uses the atomic state.
12521 */
12522 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12523 struct drm_plane_state *plane_state = crtc->primary->state;
12524
12525 crtc->primary->fb = plane_state->fb;
12526 crtc->x = plane_state->src_x >> 16;
12527 crtc->y = plane_state->src_y >> 16;
12528 }
ea9d758d 12529 }
ea9d758d
DV
12530}
12531
3bd26263 12532static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12533{
3bd26263 12534 int diff;
f1f644dc
JB
12535
12536 if (clock1 == clock2)
12537 return true;
12538
12539 if (!clock1 || !clock2)
12540 return false;
12541
12542 diff = abs(clock1 - clock2);
12543
12544 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12545 return true;
12546
12547 return false;
12548}
12549
25c5b266
DV
12550#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12551 list_for_each_entry((intel_crtc), \
12552 &(dev)->mode_config.crtc_list, \
12553 base.head) \
95150bdf 12554 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12555
cfb23ed6
ML
12556static bool
12557intel_compare_m_n(unsigned int m, unsigned int n,
12558 unsigned int m2, unsigned int n2,
12559 bool exact)
12560{
12561 if (m == m2 && n == n2)
12562 return true;
12563
12564 if (exact || !m || !n || !m2 || !n2)
12565 return false;
12566
12567 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12568
31d10b57
ML
12569 if (n > n2) {
12570 while (n > n2) {
cfb23ed6
ML
12571 m2 <<= 1;
12572 n2 <<= 1;
12573 }
31d10b57
ML
12574 } else if (n < n2) {
12575 while (n < n2) {
cfb23ed6
ML
12576 m <<= 1;
12577 n <<= 1;
12578 }
12579 }
12580
31d10b57
ML
12581 if (n != n2)
12582 return false;
12583
12584 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12585}
12586
12587static bool
12588intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12589 struct intel_link_m_n *m2_n2,
12590 bool adjust)
12591{
12592 if (m_n->tu == m2_n2->tu &&
12593 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12594 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12595 intel_compare_m_n(m_n->link_m, m_n->link_n,
12596 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12597 if (adjust)
12598 *m2_n2 = *m_n;
12599
12600 return true;
12601 }
12602
12603 return false;
12604}
12605
0e8ffe1b 12606static bool
2fa2fe9a 12607intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12608 struct intel_crtc_state *current_config,
cfb23ed6
ML
12609 struct intel_crtc_state *pipe_config,
12610 bool adjust)
0e8ffe1b 12611{
cfb23ed6
ML
12612 bool ret = true;
12613
12614#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12615 do { \
12616 if (!adjust) \
12617 DRM_ERROR(fmt, ##__VA_ARGS__); \
12618 else \
12619 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12620 } while (0)
12621
66e985c0
DV
12622#define PIPE_CONF_CHECK_X(name) \
12623 if (current_config->name != pipe_config->name) { \
cfb23ed6 12624 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12625 "(expected 0x%08x, found 0x%08x)\n", \
12626 current_config->name, \
12627 pipe_config->name); \
cfb23ed6 12628 ret = false; \
66e985c0
DV
12629 }
12630
08a24034
DV
12631#define PIPE_CONF_CHECK_I(name) \
12632 if (current_config->name != pipe_config->name) { \
cfb23ed6 12633 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12634 "(expected %i, found %i)\n", \
12635 current_config->name, \
12636 pipe_config->name); \
cfb23ed6
ML
12637 ret = false; \
12638 }
12639
12640#define PIPE_CONF_CHECK_M_N(name) \
12641 if (!intel_compare_link_m_n(&current_config->name, \
12642 &pipe_config->name,\
12643 adjust)) { \
12644 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12645 "(expected tu %i gmch %i/%i link %i/%i, " \
12646 "found tu %i, gmch %i/%i link %i/%i)\n", \
12647 current_config->name.tu, \
12648 current_config->name.gmch_m, \
12649 current_config->name.gmch_n, \
12650 current_config->name.link_m, \
12651 current_config->name.link_n, \
12652 pipe_config->name.tu, \
12653 pipe_config->name.gmch_m, \
12654 pipe_config->name.gmch_n, \
12655 pipe_config->name.link_m, \
12656 pipe_config->name.link_n); \
12657 ret = false; \
12658 }
12659
12660#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12661 if (!intel_compare_link_m_n(&current_config->name, \
12662 &pipe_config->name, adjust) && \
12663 !intel_compare_link_m_n(&current_config->alt_name, \
12664 &pipe_config->name, adjust)) { \
12665 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12666 "(expected tu %i gmch %i/%i link %i/%i, " \
12667 "or tu %i gmch %i/%i link %i/%i, " \
12668 "found tu %i, gmch %i/%i link %i/%i)\n", \
12669 current_config->name.tu, \
12670 current_config->name.gmch_m, \
12671 current_config->name.gmch_n, \
12672 current_config->name.link_m, \
12673 current_config->name.link_n, \
12674 current_config->alt_name.tu, \
12675 current_config->alt_name.gmch_m, \
12676 current_config->alt_name.gmch_n, \
12677 current_config->alt_name.link_m, \
12678 current_config->alt_name.link_n, \
12679 pipe_config->name.tu, \
12680 pipe_config->name.gmch_m, \
12681 pipe_config->name.gmch_n, \
12682 pipe_config->name.link_m, \
12683 pipe_config->name.link_n); \
12684 ret = false; \
88adfff1
DV
12685 }
12686
b95af8be
VK
12687/* This is required for BDW+ where there is only one set of registers for
12688 * switching between high and low RR.
12689 * This macro can be used whenever a comparison has to be made between one
12690 * hw state and multiple sw state variables.
12691 */
12692#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12693 if ((current_config->name != pipe_config->name) && \
12694 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12695 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12696 "(expected %i or %i, found %i)\n", \
12697 current_config->name, \
12698 current_config->alt_name, \
12699 pipe_config->name); \
cfb23ed6 12700 ret = false; \
b95af8be
VK
12701 }
12702
1bd1bd80
DV
12703#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12704 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12705 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12706 "(expected %i, found %i)\n", \
12707 current_config->name & (mask), \
12708 pipe_config->name & (mask)); \
cfb23ed6 12709 ret = false; \
1bd1bd80
DV
12710 }
12711
5e550656
VS
12712#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12713 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12714 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12715 "(expected %i, found %i)\n", \
12716 current_config->name, \
12717 pipe_config->name); \
cfb23ed6 12718 ret = false; \
5e550656
VS
12719 }
12720
bb760063
DV
12721#define PIPE_CONF_QUIRK(quirk) \
12722 ((current_config->quirks | pipe_config->quirks) & (quirk))
12723
eccb140b
DV
12724 PIPE_CONF_CHECK_I(cpu_transcoder);
12725
08a24034
DV
12726 PIPE_CONF_CHECK_I(has_pch_encoder);
12727 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12728 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12729
eb14cb74 12730 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12731 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12732
12733 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12734 PIPE_CONF_CHECK_M_N(dp_m_n);
12735
cfb23ed6
ML
12736 if (current_config->has_drrs)
12737 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12738 } else
12739 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12740
a65347ba
JN
12741 PIPE_CONF_CHECK_I(has_dsi_encoder);
12742
2d112de7
ACO
12743 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12744 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12745 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12746 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12747 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12748 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12749
2d112de7
ACO
12750 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12751 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12752 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12753 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12754 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12755 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12756
c93f54cf 12757 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12758 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12759 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12760 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12761 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12762 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12763
9ed109a7
DV
12764 PIPE_CONF_CHECK_I(has_audio);
12765
2d112de7 12766 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12767 DRM_MODE_FLAG_INTERLACE);
12768
bb760063 12769 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12770 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12771 DRM_MODE_FLAG_PHSYNC);
2d112de7 12772 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12773 DRM_MODE_FLAG_NHSYNC);
2d112de7 12774 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12775 DRM_MODE_FLAG_PVSYNC);
2d112de7 12776 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12777 DRM_MODE_FLAG_NVSYNC);
12778 }
045ac3b5 12779
333b8ca8 12780 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12781 /* pfit ratios are autocomputed by the hw on gen4+ */
12782 if (INTEL_INFO(dev)->gen < 4)
12783 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12784 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12785
bfd16b2a
ML
12786 if (!adjust) {
12787 PIPE_CONF_CHECK_I(pipe_src_w);
12788 PIPE_CONF_CHECK_I(pipe_src_h);
12789
12790 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12791 if (current_config->pch_pfit.enabled) {
12792 PIPE_CONF_CHECK_X(pch_pfit.pos);
12793 PIPE_CONF_CHECK_X(pch_pfit.size);
12794 }
2fa2fe9a 12795
7aefe2b5
ML
12796 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12797 }
a1b2278e 12798
e59150dc
JB
12799 /* BDW+ don't expose a synchronous way to read the state */
12800 if (IS_HASWELL(dev))
12801 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12802
282740f7
VS
12803 PIPE_CONF_CHECK_I(double_wide);
12804
26804afd
DV
12805 PIPE_CONF_CHECK_X(ddi_pll_sel);
12806
c0d43d62 12807 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12808 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12809 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12810 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12811 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12812 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12813 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12814 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12815 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12816 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12817
42571aef
VS
12818 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12819 PIPE_CONF_CHECK_I(pipe_bpp);
12820
2d112de7 12821 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12822 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12823
66e985c0 12824#undef PIPE_CONF_CHECK_X
08a24034 12825#undef PIPE_CONF_CHECK_I
b95af8be 12826#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12827#undef PIPE_CONF_CHECK_FLAGS
5e550656 12828#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12829#undef PIPE_CONF_QUIRK
cfb23ed6 12830#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12831
cfb23ed6 12832 return ret;
0e8ffe1b
DV
12833}
12834
08db6652
DL
12835static void check_wm_state(struct drm_device *dev)
12836{
12837 struct drm_i915_private *dev_priv = dev->dev_private;
12838 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12839 struct intel_crtc *intel_crtc;
12840 int plane;
12841
12842 if (INTEL_INFO(dev)->gen < 9)
12843 return;
12844
12845 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12846 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12847
12848 for_each_intel_crtc(dev, intel_crtc) {
12849 struct skl_ddb_entry *hw_entry, *sw_entry;
12850 const enum pipe pipe = intel_crtc->pipe;
12851
12852 if (!intel_crtc->active)
12853 continue;
12854
12855 /* planes */
dd740780 12856 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12857 hw_entry = &hw_ddb.plane[pipe][plane];
12858 sw_entry = &sw_ddb->plane[pipe][plane];
12859
12860 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12861 continue;
12862
12863 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12864 "(expected (%u,%u), found (%u,%u))\n",
12865 pipe_name(pipe), plane + 1,
12866 sw_entry->start, sw_entry->end,
12867 hw_entry->start, hw_entry->end);
12868 }
12869
12870 /* cursor */
4969d33e
MR
12871 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12872 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12873
12874 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12875 continue;
12876
12877 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12878 "(expected (%u,%u), found (%u,%u))\n",
12879 pipe_name(pipe),
12880 sw_entry->start, sw_entry->end,
12881 hw_entry->start, hw_entry->end);
12882 }
12883}
12884
91d1b4bd 12885static void
35dd3c64
ML
12886check_connector_state(struct drm_device *dev,
12887 struct drm_atomic_state *old_state)
8af6cf88 12888{
35dd3c64
ML
12889 struct drm_connector_state *old_conn_state;
12890 struct drm_connector *connector;
12891 int i;
8af6cf88 12892
35dd3c64
ML
12893 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12894 struct drm_encoder *encoder = connector->encoder;
12895 struct drm_connector_state *state = connector->state;
ad3c558f 12896
8af6cf88
DV
12897 /* This also checks the encoder/connector hw state with the
12898 * ->get_hw_state callbacks. */
35dd3c64 12899 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12900
ad3c558f 12901 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12902 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12903 }
91d1b4bd
DV
12904}
12905
12906static void
12907check_encoder_state(struct drm_device *dev)
12908{
12909 struct intel_encoder *encoder;
12910 struct intel_connector *connector;
8af6cf88 12911
b2784e15 12912 for_each_intel_encoder(dev, encoder) {
8af6cf88 12913 bool enabled = false;
4d20cd86 12914 enum pipe pipe;
8af6cf88
DV
12915
12916 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12917 encoder->base.base.id,
8e329a03 12918 encoder->base.name);
8af6cf88 12919
3a3371ff 12920 for_each_intel_connector(dev, connector) {
4d20cd86 12921 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12922 continue;
12923 enabled = true;
ad3c558f
ML
12924
12925 I915_STATE_WARN(connector->base.state->crtc !=
12926 encoder->base.crtc,
12927 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12928 }
0e32b39c 12929
e2c719b7 12930 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12931 "encoder's enabled state mismatch "
12932 "(expected %i, found %i)\n",
12933 !!encoder->base.crtc, enabled);
7c60d198
ML
12934
12935 if (!encoder->base.crtc) {
4d20cd86 12936 bool active;
7c60d198 12937
4d20cd86
ML
12938 active = encoder->get_hw_state(encoder, &pipe);
12939 I915_STATE_WARN(active,
12940 "encoder detached but still enabled on pipe %c.\n",
12941 pipe_name(pipe));
7c60d198 12942 }
8af6cf88 12943 }
91d1b4bd
DV
12944}
12945
12946static void
4d20cd86 12947check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12948{
fbee40df 12949 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12950 struct intel_encoder *encoder;
4d20cd86
ML
12951 struct drm_crtc_state *old_crtc_state;
12952 struct drm_crtc *crtc;
12953 int i;
8af6cf88 12954
4d20cd86
ML
12955 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12957 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12958 bool active;
8af6cf88 12959
bfd16b2a
ML
12960 if (!needs_modeset(crtc->state) &&
12961 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12962 continue;
045ac3b5 12963
4d20cd86
ML
12964 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12965 pipe_config = to_intel_crtc_state(old_crtc_state);
12966 memset(pipe_config, 0, sizeof(*pipe_config));
12967 pipe_config->base.crtc = crtc;
12968 pipe_config->base.state = old_state;
8af6cf88 12969
4d20cd86
ML
12970 DRM_DEBUG_KMS("[CRTC:%d]\n",
12971 crtc->base.id);
8af6cf88 12972
4d20cd86
ML
12973 active = dev_priv->display.get_pipe_config(intel_crtc,
12974 pipe_config);
d62cf62a 12975
b6b5d049 12976 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12977 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12978 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12979 active = crtc->state->active;
6c49f241 12980
4d20cd86 12981 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12982 "crtc active state doesn't match with hw state "
4d20cd86 12983 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12984
4d20cd86 12985 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12986 "transitional active state does not match atomic hw state "
4d20cd86
ML
12987 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12988
12989 for_each_encoder_on_crtc(dev, crtc, encoder) {
12990 enum pipe pipe;
12991
12992 active = encoder->get_hw_state(encoder, &pipe);
12993 I915_STATE_WARN(active != crtc->state->active,
12994 "[ENCODER:%i] active %i with crtc active %i\n",
12995 encoder->base.base.id, active, crtc->state->active);
12996
12997 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12998 "Encoder connected to wrong pipe %c\n",
12999 pipe_name(pipe));
13000
13001 if (active)
13002 encoder->get_config(encoder, pipe_config);
13003 }
53d9f4e9 13004
4d20cd86 13005 if (!crtc->state->active)
cfb23ed6
ML
13006 continue;
13007
4d20cd86
ML
13008 sw_config = to_intel_crtc_state(crtc->state);
13009 if (!intel_pipe_config_compare(dev, sw_config,
13010 pipe_config, false)) {
e2c719b7 13011 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 13012 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 13013 "[hw state]");
4d20cd86 13014 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
13015 "[sw state]");
13016 }
8af6cf88
DV
13017 }
13018}
13019
91d1b4bd
DV
13020static void
13021check_shared_dpll_state(struct drm_device *dev)
13022{
fbee40df 13023 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
13024 struct intel_crtc *crtc;
13025 struct intel_dpll_hw_state dpll_hw_state;
13026 int i;
5358901f
DV
13027
13028 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13029 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13030 int enabled_crtcs = 0, active_crtcs = 0;
13031 bool active;
13032
13033 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13034
13035 DRM_DEBUG_KMS("%s\n", pll->name);
13036
13037 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13038
e2c719b7 13039 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13040 "more active pll users than references: %i vs %i\n",
3e369b76 13041 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13042 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13043 "pll in active use but not on in sw tracking\n");
e2c719b7 13044 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13045 "pll in on but not on in use in sw tracking\n");
e2c719b7 13046 I915_STATE_WARN(pll->on != active,
5358901f
DV
13047 "pll on state mismatch (expected %i, found %i)\n",
13048 pll->on, active);
13049
d3fcc808 13050 for_each_intel_crtc(dev, crtc) {
83d65738 13051 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13052 enabled_crtcs++;
13053 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13054 active_crtcs++;
13055 }
e2c719b7 13056 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13057 "pll active crtcs mismatch (expected %i, found %i)\n",
13058 pll->active, active_crtcs);
e2c719b7 13059 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13060 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13061 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13062
e2c719b7 13063 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13064 sizeof(dpll_hw_state)),
13065 "pll hw state mismatch\n");
5358901f 13066 }
8af6cf88
DV
13067}
13068
ee165b1a
ML
13069static void
13070intel_modeset_check_state(struct drm_device *dev,
13071 struct drm_atomic_state *old_state)
91d1b4bd 13072{
08db6652 13073 check_wm_state(dev);
35dd3c64 13074 check_connector_state(dev, old_state);
91d1b4bd 13075 check_encoder_state(dev);
4d20cd86 13076 check_crtc_state(dev, old_state);
91d1b4bd
DV
13077 check_shared_dpll_state(dev);
13078}
13079
5cec258b 13080void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13081 int dotclock)
13082{
13083 /*
13084 * FDI already provided one idea for the dotclock.
13085 * Yell if the encoder disagrees.
13086 */
2d112de7 13087 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13088 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13089 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13090}
13091
80715b2f
VS
13092static void update_scanline_offset(struct intel_crtc *crtc)
13093{
13094 struct drm_device *dev = crtc->base.dev;
13095
13096 /*
13097 * The scanline counter increments at the leading edge of hsync.
13098 *
13099 * On most platforms it starts counting from vtotal-1 on the
13100 * first active line. That means the scanline counter value is
13101 * always one less than what we would expect. Ie. just after
13102 * start of vblank, which also occurs at start of hsync (on the
13103 * last active line), the scanline counter will read vblank_start-1.
13104 *
13105 * On gen2 the scanline counter starts counting from 1 instead
13106 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13107 * to keep the value positive), instead of adding one.
13108 *
13109 * On HSW+ the behaviour of the scanline counter depends on the output
13110 * type. For DP ports it behaves like most other platforms, but on HDMI
13111 * there's an extra 1 line difference. So we need to add two instead of
13112 * one to the value.
13113 */
13114 if (IS_GEN2(dev)) {
124abe07 13115 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13116 int vtotal;
13117
124abe07
VS
13118 vtotal = adjusted_mode->crtc_vtotal;
13119 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13120 vtotal /= 2;
13121
13122 crtc->scanline_offset = vtotal - 1;
13123 } else if (HAS_DDI(dev) &&
409ee761 13124 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13125 crtc->scanline_offset = 2;
13126 } else
13127 crtc->scanline_offset = 1;
13128}
13129
ad421372 13130static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13131{
225da59b 13132 struct drm_device *dev = state->dev;
ed6739ef 13133 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13134 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 13135 struct intel_crtc *intel_crtc;
0a9ab303
ACO
13136 struct intel_crtc_state *intel_crtc_state;
13137 struct drm_crtc *crtc;
13138 struct drm_crtc_state *crtc_state;
0a9ab303 13139 int i;
ed6739ef
ACO
13140
13141 if (!dev_priv->display.crtc_compute_clock)
ad421372 13142 return;
ed6739ef 13143
0a9ab303 13144 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
13145 int dpll;
13146
0a9ab303 13147 intel_crtc = to_intel_crtc(crtc);
4978cc93 13148 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 13149 dpll = intel_crtc_state->shared_dpll;
0a9ab303 13150
ad421372 13151 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
13152 continue;
13153
ad421372 13154 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 13155
ad421372
ML
13156 if (!shared_dpll)
13157 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13158
ad421372
ML
13159 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
13160 }
ed6739ef
ACO
13161}
13162
99d736a2
ML
13163/*
13164 * This implements the workaround described in the "notes" section of the mode
13165 * set sequence documentation. When going from no pipes or single pipe to
13166 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13167 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13168 */
13169static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13170{
13171 struct drm_crtc_state *crtc_state;
13172 struct intel_crtc *intel_crtc;
13173 struct drm_crtc *crtc;
13174 struct intel_crtc_state *first_crtc_state = NULL;
13175 struct intel_crtc_state *other_crtc_state = NULL;
13176 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13177 int i;
13178
13179 /* look at all crtc's that are going to be enabled in during modeset */
13180 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13181 intel_crtc = to_intel_crtc(crtc);
13182
13183 if (!crtc_state->active || !needs_modeset(crtc_state))
13184 continue;
13185
13186 if (first_crtc_state) {
13187 other_crtc_state = to_intel_crtc_state(crtc_state);
13188 break;
13189 } else {
13190 first_crtc_state = to_intel_crtc_state(crtc_state);
13191 first_pipe = intel_crtc->pipe;
13192 }
13193 }
13194
13195 /* No workaround needed? */
13196 if (!first_crtc_state)
13197 return 0;
13198
13199 /* w/a possibly needed, check how many crtc's are already enabled. */
13200 for_each_intel_crtc(state->dev, intel_crtc) {
13201 struct intel_crtc_state *pipe_config;
13202
13203 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13204 if (IS_ERR(pipe_config))
13205 return PTR_ERR(pipe_config);
13206
13207 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13208
13209 if (!pipe_config->base.active ||
13210 needs_modeset(&pipe_config->base))
13211 continue;
13212
13213 /* 2 or more enabled crtcs means no need for w/a */
13214 if (enabled_pipe != INVALID_PIPE)
13215 return 0;
13216
13217 enabled_pipe = intel_crtc->pipe;
13218 }
13219
13220 if (enabled_pipe != INVALID_PIPE)
13221 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13222 else if (other_crtc_state)
13223 other_crtc_state->hsw_workaround_pipe = first_pipe;
13224
13225 return 0;
13226}
13227
27c329ed
ML
13228static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13229{
13230 struct drm_crtc *crtc;
13231 struct drm_crtc_state *crtc_state;
13232 int ret = 0;
13233
13234 /* add all active pipes to the state */
13235 for_each_crtc(state->dev, crtc) {
13236 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13237 if (IS_ERR(crtc_state))
13238 return PTR_ERR(crtc_state);
13239
13240 if (!crtc_state->active || needs_modeset(crtc_state))
13241 continue;
13242
13243 crtc_state->mode_changed = true;
13244
13245 ret = drm_atomic_add_affected_connectors(state, crtc);
13246 if (ret)
13247 break;
13248
13249 ret = drm_atomic_add_affected_planes(state, crtc);
13250 if (ret)
13251 break;
13252 }
13253
13254 return ret;
13255}
13256
c347a676 13257static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13258{
565602d7
ML
13259 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13260 struct drm_i915_private *dev_priv = state->dev->dev_private;
13261 struct drm_crtc *crtc;
13262 struct drm_crtc_state *crtc_state;
13263 int ret = 0, i;
054518dd 13264
b359283a
ML
13265 if (!check_digital_port_conflicts(state)) {
13266 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13267 return -EINVAL;
13268 }
13269
565602d7
ML
13270 intel_state->modeset = true;
13271 intel_state->active_crtcs = dev_priv->active_crtcs;
13272
13273 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13274 if (crtc_state->active)
13275 intel_state->active_crtcs |= 1 << i;
13276 else
13277 intel_state->active_crtcs &= ~(1 << i);
13278 }
13279
054518dd
ACO
13280 /*
13281 * See if the config requires any additional preparation, e.g.
13282 * to adjust global state with pipes off. We need to do this
13283 * here so we can get the modeset_pipe updated config for the new
13284 * mode set on this crtc. For other crtcs we need to use the
13285 * adjusted_mode bits in the crtc directly.
13286 */
27c329ed 13287 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13288 ret = dev_priv->display.modeset_calc_cdclk(state);
13289
1a617b77 13290 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13291 ret = intel_modeset_all_pipes(state);
13292
13293 if (ret < 0)
054518dd 13294 return ret;
27c329ed 13295 } else
1a617b77 13296 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13297
ad421372 13298 intel_modeset_clear_plls(state);
054518dd 13299
565602d7 13300 if (IS_HASWELL(dev_priv))
ad421372 13301 return haswell_mode_set_planes_workaround(state);
99d736a2 13302
ad421372 13303 return 0;
c347a676
ACO
13304}
13305
aa363136
MR
13306/*
13307 * Handle calculation of various watermark data at the end of the atomic check
13308 * phase. The code here should be run after the per-crtc and per-plane 'check'
13309 * handlers to ensure that all derived state has been updated.
13310 */
13311static void calc_watermark_data(struct drm_atomic_state *state)
13312{
13313 struct drm_device *dev = state->dev;
13314 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13315 struct drm_crtc *crtc;
13316 struct drm_crtc_state *cstate;
13317 struct drm_plane *plane;
13318 struct drm_plane_state *pstate;
13319
13320 /*
13321 * Calculate watermark configuration details now that derived
13322 * plane/crtc state is all properly updated.
13323 */
13324 drm_for_each_crtc(crtc, dev) {
13325 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13326 crtc->state;
13327
13328 if (cstate->active)
13329 intel_state->wm_config.num_pipes_active++;
13330 }
13331 drm_for_each_legacy_plane(plane, dev) {
13332 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13333 plane->state;
13334
13335 if (!to_intel_plane_state(pstate)->visible)
13336 continue;
13337
13338 intel_state->wm_config.sprites_enabled = true;
13339 if (pstate->crtc_w != pstate->src_w >> 16 ||
13340 pstate->crtc_h != pstate->src_h >> 16)
13341 intel_state->wm_config.sprites_scaled = true;
13342 }
13343}
13344
74c090b1
ML
13345/**
13346 * intel_atomic_check - validate state object
13347 * @dev: drm device
13348 * @state: state to validate
13349 */
13350static int intel_atomic_check(struct drm_device *dev,
13351 struct drm_atomic_state *state)
c347a676 13352{
aa363136 13353 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13354 struct drm_crtc *crtc;
13355 struct drm_crtc_state *crtc_state;
13356 int ret, i;
61333b60 13357 bool any_ms = false;
c347a676 13358
74c090b1 13359 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13360 if (ret)
13361 return ret;
13362
c347a676 13363 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13364 struct intel_crtc_state *pipe_config =
13365 to_intel_crtc_state(crtc_state);
1ed51de9 13366
ba8af3e5
ML
13367 memset(&to_intel_crtc(crtc)->atomic, 0,
13368 sizeof(struct intel_crtc_atomic_commit));
13369
1ed51de9
DV
13370 /* Catch I915_MODE_FLAG_INHERITED */
13371 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13372 crtc_state->mode_changed = true;
cfb23ed6 13373
61333b60
ML
13374 if (!crtc_state->enable) {
13375 if (needs_modeset(crtc_state))
13376 any_ms = true;
c347a676 13377 continue;
61333b60 13378 }
c347a676 13379
26495481 13380 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13381 continue;
13382
26495481
DV
13383 /* FIXME: For only active_changed we shouldn't need to do any
13384 * state recomputation at all. */
13385
1ed51de9
DV
13386 ret = drm_atomic_add_affected_connectors(state, crtc);
13387 if (ret)
13388 return ret;
b359283a 13389
cfb23ed6 13390 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13391 if (ret)
13392 return ret;
13393
73831236
JN
13394 if (i915.fastboot &&
13395 intel_pipe_config_compare(state->dev,
cfb23ed6 13396 to_intel_crtc_state(crtc->state),
1ed51de9 13397 pipe_config, true)) {
26495481 13398 crtc_state->mode_changed = false;
bfd16b2a 13399 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13400 }
13401
13402 if (needs_modeset(crtc_state)) {
13403 any_ms = true;
cfb23ed6
ML
13404
13405 ret = drm_atomic_add_affected_planes(state, crtc);
13406 if (ret)
13407 return ret;
13408 }
61333b60 13409
26495481
DV
13410 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13411 needs_modeset(crtc_state) ?
13412 "[modeset]" : "[fastset]");
c347a676
ACO
13413 }
13414
61333b60
ML
13415 if (any_ms) {
13416 ret = intel_modeset_checks(state);
13417
13418 if (ret)
13419 return ret;
27c329ed 13420 } else
aa363136 13421 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
76305b1a 13422
aa363136
MR
13423 ret = drm_atomic_helper_check_planes(state->dev, state);
13424 if (ret)
13425 return ret;
13426
13427 calc_watermark_data(state);
13428
13429 return 0;
054518dd
ACO
13430}
13431
5008e874
ML
13432static int intel_atomic_prepare_commit(struct drm_device *dev,
13433 struct drm_atomic_state *state,
13434 bool async)
13435{
7580d774
ML
13436 struct drm_i915_private *dev_priv = dev->dev_private;
13437 struct drm_plane_state *plane_state;
5008e874 13438 struct drm_crtc_state *crtc_state;
7580d774 13439 struct drm_plane *plane;
5008e874
ML
13440 struct drm_crtc *crtc;
13441 int i, ret;
13442
13443 if (async) {
13444 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13445 return -EINVAL;
13446 }
13447
13448 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13449 ret = intel_crtc_wait_for_pending_flips(crtc);
13450 if (ret)
13451 return ret;
7580d774
ML
13452
13453 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13454 flush_workqueue(dev_priv->wq);
5008e874
ML
13455 }
13456
f935675f
ML
13457 ret = mutex_lock_interruptible(&dev->struct_mutex);
13458 if (ret)
13459 return ret;
13460
5008e874 13461 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13462 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13463 u32 reset_counter;
13464
13465 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13466 mutex_unlock(&dev->struct_mutex);
13467
13468 for_each_plane_in_state(state, plane, plane_state, i) {
13469 struct intel_plane_state *intel_plane_state =
13470 to_intel_plane_state(plane_state);
13471
13472 if (!intel_plane_state->wait_req)
13473 continue;
13474
13475 ret = __i915_wait_request(intel_plane_state->wait_req,
13476 reset_counter, true,
13477 NULL, NULL);
13478
13479 /* Swallow -EIO errors to allow updates during hw lockup. */
13480 if (ret == -EIO)
13481 ret = 0;
13482
13483 if (ret)
13484 break;
13485 }
13486
13487 if (!ret)
13488 return 0;
13489
13490 mutex_lock(&dev->struct_mutex);
13491 drm_atomic_helper_cleanup_planes(dev, state);
13492 }
5008e874 13493
f935675f 13494 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13495 return ret;
13496}
13497
74c090b1
ML
13498/**
13499 * intel_atomic_commit - commit validated state object
13500 * @dev: DRM device
13501 * @state: the top-level driver state object
13502 * @async: asynchronous commit
13503 *
13504 * This function commits a top-level state object that has been validated
13505 * with drm_atomic_helper_check().
13506 *
13507 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13508 * we can only handle plane-related operations and do not yet support
13509 * asynchronous commit.
13510 *
13511 * RETURNS
13512 * Zero for success or -errno.
13513 */
13514static int intel_atomic_commit(struct drm_device *dev,
13515 struct drm_atomic_state *state,
13516 bool async)
a6778b3c 13517{
565602d7 13518 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13519 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13520 struct drm_crtc_state *crtc_state;
7580d774 13521 struct drm_crtc *crtc;
565602d7
ML
13522 int ret = 0, i;
13523 bool hw_check = intel_state->modeset;
a6778b3c 13524
5008e874 13525 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13526 if (ret) {
13527 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13528 return ret;
7580d774 13529 }
d4afb8cc 13530
1c5e19f8 13531 drm_atomic_helper_swap_state(dev, state);
aa363136 13532 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13533
565602d7
ML
13534 if (intel_state->modeset) {
13535 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13536 sizeof(intel_state->min_pixclk));
13537 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13538 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
565602d7
ML
13539 }
13540
0a9ab303 13541 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13543
61333b60
ML
13544 if (!needs_modeset(crtc->state))
13545 continue;
13546
a539205a 13547 intel_pre_plane_update(intel_crtc);
460da916 13548
a539205a
ML
13549 if (crtc_state->active) {
13550 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13551 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13552 intel_crtc->active = false;
13553 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13554
13555 /*
13556 * Underruns don't always raise
13557 * interrupts, so check manually.
13558 */
13559 intel_check_cpu_fifo_underruns(dev_priv);
13560 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13561
13562 if (!crtc->state->active)
13563 intel_update_watermarks(crtc);
a539205a 13564 }
b8cecdf5 13565 }
7758a113 13566
ea9d758d
DV
13567 /* Only after disabling all output pipelines that will be changed can we
13568 * update the the output configuration. */
4740b0f2 13569 intel_modeset_update_crtc_state(state);
f6e5b160 13570
565602d7 13571 if (intel_state->modeset) {
4740b0f2
ML
13572 intel_shared_dpll_commit(state);
13573
13574 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13575 modeset_update_crtc_power_domains(state);
4740b0f2 13576 }
47fab737 13577
a6778b3c 13578 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13579 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13581 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13582 bool update_pipe = !modeset &&
13583 to_intel_crtc_state(crtc->state)->update_pipe;
13584 unsigned long put_domains = 0;
f6ac4b2a 13585
9f836f90
PJ
13586 if (modeset)
13587 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13588
f6ac4b2a 13589 if (modeset && crtc->state->active) {
a539205a
ML
13590 update_scanline_offset(to_intel_crtc(crtc));
13591 dev_priv->display.crtc_enable(crtc);
13592 }
80715b2f 13593
bfd16b2a
ML
13594 if (update_pipe) {
13595 put_domains = modeset_get_crtc_power_domains(crtc);
13596
13597 /* make sure intel_modeset_check_state runs */
565602d7 13598 hw_check = true;
bfd16b2a
ML
13599 }
13600
f6ac4b2a
ML
13601 if (!modeset)
13602 intel_pre_plane_update(intel_crtc);
13603
6173ee28
ML
13604 if (crtc->state->active &&
13605 (crtc->state->planes_changed || update_pipe))
62852622 13606 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13607
13608 if (put_domains)
13609 modeset_put_power_domains(dev_priv, put_domains);
13610
f6ac4b2a 13611 intel_post_plane_update(intel_crtc);
9f836f90
PJ
13612
13613 if (modeset)
13614 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
80715b2f 13615 }
a6778b3c 13616
a6778b3c 13617 /* FIXME: add subpixel order */
83a57153 13618
74c090b1 13619 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f
ML
13620
13621 mutex_lock(&dev->struct_mutex);
d4afb8cc 13622 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13623 mutex_unlock(&dev->struct_mutex);
2bfb4627 13624
565602d7 13625 if (hw_check)
ee165b1a
ML
13626 intel_modeset_check_state(dev, state);
13627
13628 drm_atomic_state_free(state);
f30da187 13629
75714940
MK
13630 /* As one of the primary mmio accessors, KMS has a high likelihood
13631 * of triggering bugs in unclaimed access. After we finish
13632 * modesetting, see if an error has been flagged, and if so
13633 * enable debugging for the next modeset - and hope we catch
13634 * the culprit.
13635 *
13636 * XXX note that we assume display power is on at this point.
13637 * This might hold true now but we need to add pm helper to check
13638 * unclaimed only when the hardware is on, as atomic commits
13639 * can happen also when the device is completely off.
13640 */
13641 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13642
74c090b1 13643 return 0;
7f27126e
JB
13644}
13645
c0c36b94
CW
13646void intel_crtc_restore_mode(struct drm_crtc *crtc)
13647{
83a57153
ACO
13648 struct drm_device *dev = crtc->dev;
13649 struct drm_atomic_state *state;
e694eb02 13650 struct drm_crtc_state *crtc_state;
2bfb4627 13651 int ret;
83a57153
ACO
13652
13653 state = drm_atomic_state_alloc(dev);
13654 if (!state) {
e694eb02 13655 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13656 crtc->base.id);
13657 return;
13658 }
13659
e694eb02 13660 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13661
e694eb02
ML
13662retry:
13663 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13664 ret = PTR_ERR_OR_ZERO(crtc_state);
13665 if (!ret) {
13666 if (!crtc_state->active)
13667 goto out;
83a57153 13668
e694eb02 13669 crtc_state->mode_changed = true;
74c090b1 13670 ret = drm_atomic_commit(state);
83a57153
ACO
13671 }
13672
e694eb02
ML
13673 if (ret == -EDEADLK) {
13674 drm_atomic_state_clear(state);
13675 drm_modeset_backoff(state->acquire_ctx);
13676 goto retry;
4ed9fb37 13677 }
4be07317 13678
2bfb4627 13679 if (ret)
e694eb02 13680out:
2bfb4627 13681 drm_atomic_state_free(state);
c0c36b94
CW
13682}
13683
25c5b266
DV
13684#undef for_each_intel_crtc_masked
13685
f6e5b160 13686static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13687 .gamma_set = intel_crtc_gamma_set,
74c090b1 13688 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13689 .destroy = intel_crtc_destroy,
13690 .page_flip = intel_crtc_page_flip,
1356837e
MR
13691 .atomic_duplicate_state = intel_crtc_duplicate_state,
13692 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13693};
13694
5358901f
DV
13695static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13696 struct intel_shared_dpll *pll,
13697 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13698{
5358901f 13699 uint32_t val;
ee7b9f93 13700
f458ebbc 13701 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13702 return false;
13703
5358901f 13704 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13705 hw_state->dpll = val;
13706 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13707 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13708
13709 return val & DPLL_VCO_ENABLE;
13710}
13711
15bdd4cf
DV
13712static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13713 struct intel_shared_dpll *pll)
13714{
3e369b76
ACO
13715 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13716 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13717}
13718
e7b903d2
DV
13719static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13720 struct intel_shared_dpll *pll)
13721{
e7b903d2 13722 /* PCH refclock must be enabled first */
89eff4be 13723 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13724
3e369b76 13725 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13726
13727 /* Wait for the clocks to stabilize. */
13728 POSTING_READ(PCH_DPLL(pll->id));
13729 udelay(150);
13730
13731 /* The pixel multiplier can only be updated once the
13732 * DPLL is enabled and the clocks are stable.
13733 *
13734 * So write it again.
13735 */
3e369b76 13736 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13737 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13738 udelay(200);
13739}
13740
13741static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13742 struct intel_shared_dpll *pll)
13743{
13744 struct drm_device *dev = dev_priv->dev;
13745 struct intel_crtc *crtc;
e7b903d2
DV
13746
13747 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13748 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13749 if (intel_crtc_to_shared_dpll(crtc) == pll)
13750 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13751 }
13752
15bdd4cf
DV
13753 I915_WRITE(PCH_DPLL(pll->id), 0);
13754 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13755 udelay(200);
13756}
13757
46edb027
DV
13758static char *ibx_pch_dpll_names[] = {
13759 "PCH DPLL A",
13760 "PCH DPLL B",
13761};
13762
7c74ade1 13763static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13764{
e7b903d2 13765 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13766 int i;
13767
7c74ade1 13768 dev_priv->num_shared_dpll = 2;
ee7b9f93 13769
e72f9fbf 13770 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13771 dev_priv->shared_dplls[i].id = i;
13772 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13773 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13774 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13775 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13776 dev_priv->shared_dplls[i].get_hw_state =
13777 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13778 }
13779}
13780
7c74ade1
DV
13781static void intel_shared_dpll_init(struct drm_device *dev)
13782{
e7b903d2 13783 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13784
9cd86933
DV
13785 if (HAS_DDI(dev))
13786 intel_ddi_pll_init(dev);
13787 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13788 ibx_pch_dpll_init(dev);
13789 else
13790 dev_priv->num_shared_dpll = 0;
13791
13792 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13793}
13794
6beb8c23
MR
13795/**
13796 * intel_prepare_plane_fb - Prepare fb for usage on plane
13797 * @plane: drm plane to prepare for
13798 * @fb: framebuffer to prepare for presentation
13799 *
13800 * Prepares a framebuffer for usage on a display plane. Generally this
13801 * involves pinning the underlying object and updating the frontbuffer tracking
13802 * bits. Some older platforms need special physical address handling for
13803 * cursor planes.
13804 *
f935675f
ML
13805 * Must be called with struct_mutex held.
13806 *
6beb8c23
MR
13807 * Returns 0 on success, negative error code on failure.
13808 */
13809int
13810intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13811 const struct drm_plane_state *new_state)
465c120c
MR
13812{
13813 struct drm_device *dev = plane->dev;
844f9111 13814 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13815 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13816 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13817 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13818 int ret = 0;
465c120c 13819
1ee49399 13820 if (!obj && !old_obj)
465c120c
MR
13821 return 0;
13822
5008e874
ML
13823 if (old_obj) {
13824 struct drm_crtc_state *crtc_state =
13825 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13826
13827 /* Big Hammer, we also need to ensure that any pending
13828 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13829 * current scanout is retired before unpinning the old
13830 * framebuffer. Note that we rely on userspace rendering
13831 * into the buffer attached to the pipe they are waiting
13832 * on. If not, userspace generates a GPU hang with IPEHR
13833 * point to the MI_WAIT_FOR_EVENT.
13834 *
13835 * This should only fail upon a hung GPU, in which case we
13836 * can safely continue.
13837 */
13838 if (needs_modeset(crtc_state))
13839 ret = i915_gem_object_wait_rendering(old_obj, true);
13840
13841 /* Swallow -EIO errors to allow updates during hw lockup. */
13842 if (ret && ret != -EIO)
f935675f 13843 return ret;
5008e874
ML
13844 }
13845
3c28ff22
AG
13846 /* For framebuffer backed by dmabuf, wait for fence */
13847 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13848 long lret;
13849
13850 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13851 false, true,
13852 MAX_SCHEDULE_TIMEOUT);
13853 if (lret == -ERESTARTSYS)
13854 return lret;
3c28ff22 13855
bcf8be27 13856 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13857 }
13858
1ee49399
ML
13859 if (!obj) {
13860 ret = 0;
13861 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13862 INTEL_INFO(dev)->cursor_needs_physical) {
13863 int align = IS_I830(dev) ? 16 * 1024 : 256;
13864 ret = i915_gem_object_attach_phys(obj, align);
13865 if (ret)
13866 DRM_DEBUG_KMS("failed to attach phys object\n");
13867 } else {
7580d774 13868 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13869 }
465c120c 13870
7580d774
ML
13871 if (ret == 0) {
13872 if (obj) {
13873 struct intel_plane_state *plane_state =
13874 to_intel_plane_state(new_state);
13875
13876 i915_gem_request_assign(&plane_state->wait_req,
13877 obj->last_write_req);
13878 }
13879
a9ff8714 13880 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13881 }
fdd508a6 13882
6beb8c23
MR
13883 return ret;
13884}
13885
38f3ce3a
MR
13886/**
13887 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13888 * @plane: drm plane to clean up for
13889 * @fb: old framebuffer that was on plane
13890 *
13891 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13892 *
13893 * Must be called with struct_mutex held.
38f3ce3a
MR
13894 */
13895void
13896intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13897 const struct drm_plane_state *old_state)
38f3ce3a
MR
13898{
13899 struct drm_device *dev = plane->dev;
1ee49399 13900 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13901 struct intel_plane_state *old_intel_state;
1ee49399
ML
13902 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13903 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13904
7580d774
ML
13905 old_intel_state = to_intel_plane_state(old_state);
13906
1ee49399 13907 if (!obj && !old_obj)
38f3ce3a
MR
13908 return;
13909
1ee49399
ML
13910 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13911 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13912 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13913
13914 /* prepare_fb aborted? */
13915 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13916 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13917 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13918
13919 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13920
465c120c
MR
13921}
13922
6156a456
CK
13923int
13924skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13925{
13926 int max_scale;
13927 struct drm_device *dev;
13928 struct drm_i915_private *dev_priv;
13929 int crtc_clock, cdclk;
13930
bf8a0af0 13931 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13932 return DRM_PLANE_HELPER_NO_SCALING;
13933
13934 dev = intel_crtc->base.dev;
13935 dev_priv = dev->dev_private;
13936 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13937 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13938
54bf1ce6 13939 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13940 return DRM_PLANE_HELPER_NO_SCALING;
13941
13942 /*
13943 * skl max scale is lower of:
13944 * close to 3 but not 3, -1 is for that purpose
13945 * or
13946 * cdclk/crtc_clock
13947 */
13948 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13949
13950 return max_scale;
13951}
13952
465c120c 13953static int
3c692a41 13954intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13955 struct intel_crtc_state *crtc_state,
3c692a41
GP
13956 struct intel_plane_state *state)
13957{
2b875c22
MR
13958 struct drm_crtc *crtc = state->base.crtc;
13959 struct drm_framebuffer *fb = state->base.fb;
6156a456 13960 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13961 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13962 bool can_position = false;
465c120c 13963
693bdc28
VS
13964 if (INTEL_INFO(plane->dev)->gen >= 9) {
13965 /* use scaler when colorkey is not required */
13966 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13967 min_scale = 1;
13968 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13969 }
d8106366 13970 can_position = true;
6156a456 13971 }
d8106366 13972
061e4b8d
ML
13973 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13974 &state->dst, &state->clip,
da20eabd
ML
13975 min_scale, max_scale,
13976 can_position, true,
13977 &state->visible);
14af293f
GP
13978}
13979
613d2b27
ML
13980static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13981 struct drm_crtc_state *old_crtc_state)
3c692a41 13982{
32b7eeec 13983 struct drm_device *dev = crtc->dev;
3c692a41 13984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13985 struct intel_crtc_state *old_intel_state =
13986 to_intel_crtc_state(old_crtc_state);
13987 bool modeset = needs_modeset(crtc->state);
3c692a41 13988
c34c9ee4 13989 /* Perform vblank evasion around commit operation */
62852622 13990 intel_pipe_update_start(intel_crtc);
0583236e 13991
bfd16b2a
ML
13992 if (modeset)
13993 return;
13994
13995 if (to_intel_crtc_state(crtc->state)->update_pipe)
13996 intel_update_pipe_config(intel_crtc, old_intel_state);
13997 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13998 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13999}
14000
613d2b27
ML
14001static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14002 struct drm_crtc_state *old_crtc_state)
32b7eeec 14003{
32b7eeec 14004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14005
62852622 14006 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14007}
14008
cf4c7c12 14009/**
4a3b8769
MR
14010 * intel_plane_destroy - destroy a plane
14011 * @plane: plane to destroy
cf4c7c12 14012 *
4a3b8769
MR
14013 * Common destruction function for all types of planes (primary, cursor,
14014 * sprite).
cf4c7c12 14015 */
4a3b8769 14016void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14017{
14018 struct intel_plane *intel_plane = to_intel_plane(plane);
14019 drm_plane_cleanup(plane);
14020 kfree(intel_plane);
14021}
14022
65a3fea0 14023const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14024 .update_plane = drm_atomic_helper_update_plane,
14025 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14026 .destroy = intel_plane_destroy,
c196e1d6 14027 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14028 .atomic_get_property = intel_plane_atomic_get_property,
14029 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14030 .atomic_duplicate_state = intel_plane_duplicate_state,
14031 .atomic_destroy_state = intel_plane_destroy_state,
14032
465c120c
MR
14033};
14034
14035static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14036 int pipe)
14037{
14038 struct intel_plane *primary;
8e7d688b 14039 struct intel_plane_state *state;
465c120c 14040 const uint32_t *intel_primary_formats;
45e3743a 14041 unsigned int num_formats;
465c120c
MR
14042
14043 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14044 if (primary == NULL)
14045 return NULL;
14046
8e7d688b
MR
14047 state = intel_create_plane_state(&primary->base);
14048 if (!state) {
ea2c67bb
MR
14049 kfree(primary);
14050 return NULL;
14051 }
8e7d688b 14052 primary->base.state = &state->base;
ea2c67bb 14053
465c120c
MR
14054 primary->can_scale = false;
14055 primary->max_downscale = 1;
6156a456
CK
14056 if (INTEL_INFO(dev)->gen >= 9) {
14057 primary->can_scale = true;
af99ceda 14058 state->scaler_id = -1;
6156a456 14059 }
465c120c
MR
14060 primary->pipe = pipe;
14061 primary->plane = pipe;
a9ff8714 14062 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14063 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14064 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14065 primary->plane = !pipe;
14066
6c0fd451
DL
14067 if (INTEL_INFO(dev)->gen >= 9) {
14068 intel_primary_formats = skl_primary_formats;
14069 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14070
14071 primary->update_plane = skylake_update_primary_plane;
14072 primary->disable_plane = skylake_disable_primary_plane;
14073 } else if (HAS_PCH_SPLIT(dev)) {
14074 intel_primary_formats = i965_primary_formats;
14075 num_formats = ARRAY_SIZE(i965_primary_formats);
14076
14077 primary->update_plane = ironlake_update_primary_plane;
14078 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14079 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14080 intel_primary_formats = i965_primary_formats;
14081 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14082
14083 primary->update_plane = i9xx_update_primary_plane;
14084 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14085 } else {
14086 intel_primary_formats = i8xx_primary_formats;
14087 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14088
14089 primary->update_plane = i9xx_update_primary_plane;
14090 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14091 }
14092
14093 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14094 &intel_plane_funcs,
465c120c 14095 intel_primary_formats, num_formats,
b0b3b795 14096 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14097
3b7a5119
SJ
14098 if (INTEL_INFO(dev)->gen >= 4)
14099 intel_create_rotation_property(dev, primary);
48404c1e 14100
ea2c67bb
MR
14101 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14102
465c120c
MR
14103 return &primary->base;
14104}
14105
3b7a5119
SJ
14106void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14107{
14108 if (!dev->mode_config.rotation_property) {
14109 unsigned long flags = BIT(DRM_ROTATE_0) |
14110 BIT(DRM_ROTATE_180);
14111
14112 if (INTEL_INFO(dev)->gen >= 9)
14113 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14114
14115 dev->mode_config.rotation_property =
14116 drm_mode_create_rotation_property(dev, flags);
14117 }
14118 if (dev->mode_config.rotation_property)
14119 drm_object_attach_property(&plane->base.base,
14120 dev->mode_config.rotation_property,
14121 plane->base.state->rotation);
14122}
14123
3d7d6510 14124static int
852e787c 14125intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14126 struct intel_crtc_state *crtc_state,
852e787c 14127 struct intel_plane_state *state)
3d7d6510 14128{
061e4b8d 14129 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14130 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14131 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14132 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14133 unsigned stride;
14134 int ret;
3d7d6510 14135
061e4b8d
ML
14136 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14137 &state->dst, &state->clip,
3d7d6510
MR
14138 DRM_PLANE_HELPER_NO_SCALING,
14139 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14140 true, true, &state->visible);
757f9a3e
GP
14141 if (ret)
14142 return ret;
14143
757f9a3e
GP
14144 /* if we want to turn off the cursor ignore width and height */
14145 if (!obj)
da20eabd 14146 return 0;
757f9a3e 14147
757f9a3e 14148 /* Check for which cursor types we support */
061e4b8d 14149 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14150 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14151 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14152 return -EINVAL;
14153 }
14154
ea2c67bb
MR
14155 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14156 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14157 DRM_DEBUG_KMS("buffer is too small\n");
14158 return -ENOMEM;
14159 }
14160
3a656b54 14161 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14162 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14163 return -EINVAL;
32b7eeec
MR
14164 }
14165
b29ec92c
VS
14166 /*
14167 * There's something wrong with the cursor on CHV pipe C.
14168 * If it straddles the left edge of the screen then
14169 * moving it away from the edge or disabling it often
14170 * results in a pipe underrun, and often that can lead to
14171 * dead pipe (constant underrun reported, and it scans
14172 * out just a solid color). To recover from that, the
14173 * display power well must be turned off and on again.
14174 * Refuse the put the cursor into that compromised position.
14175 */
14176 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14177 state->visible && state->base.crtc_x < 0) {
14178 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14179 return -EINVAL;
14180 }
14181
da20eabd 14182 return 0;
852e787c 14183}
3d7d6510 14184
a8ad0d8e
ML
14185static void
14186intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14187 struct drm_crtc *crtc)
a8ad0d8e 14188{
f2858021
ML
14189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14190
14191 intel_crtc->cursor_addr = 0;
55a08b3f 14192 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14193}
14194
f4a2cf29 14195static void
55a08b3f
ML
14196intel_update_cursor_plane(struct drm_plane *plane,
14197 const struct intel_crtc_state *crtc_state,
14198 const struct intel_plane_state *state)
852e787c 14199{
55a08b3f
ML
14200 struct drm_crtc *crtc = crtc_state->base.crtc;
14201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14202 struct drm_device *dev = plane->dev;
2b875c22 14203 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14204 uint32_t addr;
852e787c 14205
f4a2cf29 14206 if (!obj)
a912f12f 14207 addr = 0;
f4a2cf29 14208 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14209 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14210 else
a912f12f 14211 addr = obj->phys_handle->busaddr;
852e787c 14212
a912f12f 14213 intel_crtc->cursor_addr = addr;
55a08b3f 14214 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14215}
14216
3d7d6510
MR
14217static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14218 int pipe)
14219{
14220 struct intel_plane *cursor;
8e7d688b 14221 struct intel_plane_state *state;
3d7d6510
MR
14222
14223 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14224 if (cursor == NULL)
14225 return NULL;
14226
8e7d688b
MR
14227 state = intel_create_plane_state(&cursor->base);
14228 if (!state) {
ea2c67bb
MR
14229 kfree(cursor);
14230 return NULL;
14231 }
8e7d688b 14232 cursor->base.state = &state->base;
ea2c67bb 14233
3d7d6510
MR
14234 cursor->can_scale = false;
14235 cursor->max_downscale = 1;
14236 cursor->pipe = pipe;
14237 cursor->plane = pipe;
a9ff8714 14238 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14239 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14240 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14241 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14242
14243 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14244 &intel_plane_funcs,
3d7d6510
MR
14245 intel_cursor_formats,
14246 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14247 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14248
14249 if (INTEL_INFO(dev)->gen >= 4) {
14250 if (!dev->mode_config.rotation_property)
14251 dev->mode_config.rotation_property =
14252 drm_mode_create_rotation_property(dev,
14253 BIT(DRM_ROTATE_0) |
14254 BIT(DRM_ROTATE_180));
14255 if (dev->mode_config.rotation_property)
14256 drm_object_attach_property(&cursor->base.base,
14257 dev->mode_config.rotation_property,
8e7d688b 14258 state->base.rotation);
4398ad45
VS
14259 }
14260
af99ceda
CK
14261 if (INTEL_INFO(dev)->gen >=9)
14262 state->scaler_id = -1;
14263
ea2c67bb
MR
14264 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14265
3d7d6510
MR
14266 return &cursor->base;
14267}
14268
549e2bfb
CK
14269static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14270 struct intel_crtc_state *crtc_state)
14271{
14272 int i;
14273 struct intel_scaler *intel_scaler;
14274 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14275
14276 for (i = 0; i < intel_crtc->num_scalers; i++) {
14277 intel_scaler = &scaler_state->scalers[i];
14278 intel_scaler->in_use = 0;
549e2bfb
CK
14279 intel_scaler->mode = PS_SCALER_MODE_DYN;
14280 }
14281
14282 scaler_state->scaler_id = -1;
14283}
14284
b358d0a6 14285static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14286{
fbee40df 14287 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14288 struct intel_crtc *intel_crtc;
f5de6e07 14289 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14290 struct drm_plane *primary = NULL;
14291 struct drm_plane *cursor = NULL;
465c120c 14292 int i, ret;
79e53945 14293
955382f3 14294 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14295 if (intel_crtc == NULL)
14296 return;
14297
f5de6e07
ACO
14298 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14299 if (!crtc_state)
14300 goto fail;
550acefd
ACO
14301 intel_crtc->config = crtc_state;
14302 intel_crtc->base.state = &crtc_state->base;
07878248 14303 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14304
549e2bfb
CK
14305 /* initialize shared scalers */
14306 if (INTEL_INFO(dev)->gen >= 9) {
14307 if (pipe == PIPE_C)
14308 intel_crtc->num_scalers = 1;
14309 else
14310 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14311
14312 skl_init_scalers(dev, intel_crtc, crtc_state);
14313 }
14314
465c120c 14315 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14316 if (!primary)
14317 goto fail;
14318
14319 cursor = intel_cursor_plane_create(dev, pipe);
14320 if (!cursor)
14321 goto fail;
14322
465c120c 14323 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14324 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14325 if (ret)
14326 goto fail;
79e53945
JB
14327
14328 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14329 for (i = 0; i < 256; i++) {
14330 intel_crtc->lut_r[i] = i;
14331 intel_crtc->lut_g[i] = i;
14332 intel_crtc->lut_b[i] = i;
14333 }
14334
1f1c2e24
VS
14335 /*
14336 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14337 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14338 */
80824003
JB
14339 intel_crtc->pipe = pipe;
14340 intel_crtc->plane = pipe;
3a77c4c4 14341 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14342 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14343 intel_crtc->plane = !pipe;
80824003
JB
14344 }
14345
4b0e333e
CW
14346 intel_crtc->cursor_base = ~0;
14347 intel_crtc->cursor_cntl = ~0;
dc41c154 14348 intel_crtc->cursor_size = ~0;
8d7849db 14349
852eb00d
VS
14350 intel_crtc->wm.cxsr_allowed = true;
14351
22fd0fab
JB
14352 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14353 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14354 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14355 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14356
79e53945 14357 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14358
14359 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14360 return;
14361
14362fail:
14363 if (primary)
14364 drm_plane_cleanup(primary);
14365 if (cursor)
14366 drm_plane_cleanup(cursor);
f5de6e07 14367 kfree(crtc_state);
3d7d6510 14368 kfree(intel_crtc);
79e53945
JB
14369}
14370
752aa88a
JB
14371enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14372{
14373 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14374 struct drm_device *dev = connector->base.dev;
752aa88a 14375
51fd371b 14376 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14377
d3babd3f 14378 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14379 return INVALID_PIPE;
14380
14381 return to_intel_crtc(encoder->crtc)->pipe;
14382}
14383
08d7b3d1 14384int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14385 struct drm_file *file)
08d7b3d1 14386{
08d7b3d1 14387 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14388 struct drm_crtc *drmmode_crtc;
c05422d5 14389 struct intel_crtc *crtc;
08d7b3d1 14390
7707e653 14391 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14392
7707e653 14393 if (!drmmode_crtc) {
08d7b3d1 14394 DRM_ERROR("no such CRTC id\n");
3f2c2057 14395 return -ENOENT;
08d7b3d1
CW
14396 }
14397
7707e653 14398 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14399 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14400
c05422d5 14401 return 0;
08d7b3d1
CW
14402}
14403
66a9278e 14404static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14405{
66a9278e
DV
14406 struct drm_device *dev = encoder->base.dev;
14407 struct intel_encoder *source_encoder;
79e53945 14408 int index_mask = 0;
79e53945
JB
14409 int entry = 0;
14410
b2784e15 14411 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14412 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14413 index_mask |= (1 << entry);
14414
79e53945
JB
14415 entry++;
14416 }
4ef69c7a 14417
79e53945
JB
14418 return index_mask;
14419}
14420
4d302442
CW
14421static bool has_edp_a(struct drm_device *dev)
14422{
14423 struct drm_i915_private *dev_priv = dev->dev_private;
14424
14425 if (!IS_MOBILE(dev))
14426 return false;
14427
14428 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14429 return false;
14430
e3589908 14431 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14432 return false;
14433
14434 return true;
14435}
14436
84b4e042
JB
14437static bool intel_crt_present(struct drm_device *dev)
14438{
14439 struct drm_i915_private *dev_priv = dev->dev_private;
14440
884497ed
DL
14441 if (INTEL_INFO(dev)->gen >= 9)
14442 return false;
14443
cf404ce4 14444 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14445 return false;
14446
14447 if (IS_CHERRYVIEW(dev))
14448 return false;
14449
65e472e4
VS
14450 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14451 return false;
14452
70ac54d0
VS
14453 /* DDI E can't be used if DDI A requires 4 lanes */
14454 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14455 return false;
14456
e4abb733 14457 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14458 return false;
14459
14460 return true;
14461}
14462
79e53945
JB
14463static void intel_setup_outputs(struct drm_device *dev)
14464{
725e30ad 14465 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14466 struct intel_encoder *encoder;
cb0953d7 14467 bool dpd_is_edp = false;
79e53945 14468
c9093354 14469 intel_lvds_init(dev);
79e53945 14470
84b4e042 14471 if (intel_crt_present(dev))
79935fca 14472 intel_crt_init(dev);
cb0953d7 14473
c776eb2e
VK
14474 if (IS_BROXTON(dev)) {
14475 /*
14476 * FIXME: Broxton doesn't support port detection via the
14477 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14478 * detect the ports.
14479 */
14480 intel_ddi_init(dev, PORT_A);
14481 intel_ddi_init(dev, PORT_B);
14482 intel_ddi_init(dev, PORT_C);
14483 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14484 int found;
14485
de31facd
JB
14486 /*
14487 * Haswell uses DDI functions to detect digital outputs.
14488 * On SKL pre-D0 the strap isn't connected, so we assume
14489 * it's there.
14490 */
77179400 14491 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14492 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14493 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14494 intel_ddi_init(dev, PORT_A);
14495
14496 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14497 * register */
14498 found = I915_READ(SFUSE_STRAP);
14499
14500 if (found & SFUSE_STRAP_DDIB_DETECTED)
14501 intel_ddi_init(dev, PORT_B);
14502 if (found & SFUSE_STRAP_DDIC_DETECTED)
14503 intel_ddi_init(dev, PORT_C);
14504 if (found & SFUSE_STRAP_DDID_DETECTED)
14505 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14506 /*
14507 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14508 */
ef11bdb3 14509 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14510 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14511 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14512 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14513 intel_ddi_init(dev, PORT_E);
14514
0e72a5b5 14515 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14516 int found;
5d8a7752 14517 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14518
14519 if (has_edp_a(dev))
14520 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14521
dc0fa718 14522 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14523 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14524 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14525 if (!found)
e2debe91 14526 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14527 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14528 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14529 }
14530
dc0fa718 14531 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14532 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14533
dc0fa718 14534 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14535 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14536
5eb08b69 14537 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14538 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14539
270b3042 14540 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14541 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14542 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14543 /*
14544 * The DP_DETECTED bit is the latched state of the DDC
14545 * SDA pin at boot. However since eDP doesn't require DDC
14546 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14547 * eDP ports may have been muxed to an alternate function.
14548 * Thus we can't rely on the DP_DETECTED bit alone to detect
14549 * eDP ports. Consult the VBT as well as DP_DETECTED to
14550 * detect eDP ports.
14551 */
e66eb81d 14552 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14553 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14554 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14555 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14556 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14557 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14558
e66eb81d 14559 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14560 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14561 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14562 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14563 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14564 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14565
9418c1f1 14566 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14567 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14568 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14569 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14570 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14571 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14572 }
14573
3cfca973 14574 intel_dsi_init(dev);
09da55dc 14575 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14576 bool found = false;
7d57382e 14577
e2debe91 14578 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14579 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14580 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14581 if (!found && IS_G4X(dev)) {
b01f2c3a 14582 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14583 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14584 }
27185ae1 14585
3fec3d2f 14586 if (!found && IS_G4X(dev))
ab9d7c30 14587 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14588 }
13520b05
KH
14589
14590 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14591
e2debe91 14592 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14593 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14594 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14595 }
27185ae1 14596
e2debe91 14597 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14598
3fec3d2f 14599 if (IS_G4X(dev)) {
b01f2c3a 14600 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14601 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14602 }
3fec3d2f 14603 if (IS_G4X(dev))
ab9d7c30 14604 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14605 }
27185ae1 14606
3fec3d2f 14607 if (IS_G4X(dev) &&
e7281eab 14608 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14609 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14610 } else if (IS_GEN2(dev))
79e53945
JB
14611 intel_dvo_init(dev);
14612
103a196f 14613 if (SUPPORTS_TV(dev))
79e53945
JB
14614 intel_tv_init(dev);
14615
0bc12bcb 14616 intel_psr_init(dev);
7c8f8a70 14617
b2784e15 14618 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14619 encoder->base.possible_crtcs = encoder->crtc_mask;
14620 encoder->base.possible_clones =
66a9278e 14621 intel_encoder_clones(encoder);
79e53945 14622 }
47356eb6 14623
dde86e2d 14624 intel_init_pch_refclk(dev);
270b3042
DV
14625
14626 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14627}
14628
14629static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14630{
60a5ca01 14631 struct drm_device *dev = fb->dev;
79e53945 14632 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14633
ef2d633e 14634 drm_framebuffer_cleanup(fb);
60a5ca01 14635 mutex_lock(&dev->struct_mutex);
ef2d633e 14636 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14637 drm_gem_object_unreference(&intel_fb->obj->base);
14638 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14639 kfree(intel_fb);
14640}
14641
14642static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14643 struct drm_file *file,
79e53945
JB
14644 unsigned int *handle)
14645{
14646 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14647 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14648
cc917ab4
CW
14649 if (obj->userptr.mm) {
14650 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14651 return -EINVAL;
14652 }
14653
05394f39 14654 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14655}
14656
86c98588
RV
14657static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14658 struct drm_file *file,
14659 unsigned flags, unsigned color,
14660 struct drm_clip_rect *clips,
14661 unsigned num_clips)
14662{
14663 struct drm_device *dev = fb->dev;
14664 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14665 struct drm_i915_gem_object *obj = intel_fb->obj;
14666
14667 mutex_lock(&dev->struct_mutex);
74b4ea1e 14668 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14669 mutex_unlock(&dev->struct_mutex);
14670
14671 return 0;
14672}
14673
79e53945
JB
14674static const struct drm_framebuffer_funcs intel_fb_funcs = {
14675 .destroy = intel_user_framebuffer_destroy,
14676 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14677 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14678};
14679
b321803d
DL
14680static
14681u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14682 uint32_t pixel_format)
14683{
14684 u32 gen = INTEL_INFO(dev)->gen;
14685
14686 if (gen >= 9) {
14687 /* "The stride in bytes must not exceed the of the size of 8K
14688 * pixels and 32K bytes."
14689 */
14690 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
666a4537 14691 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14692 return 32*1024;
14693 } else if (gen >= 4) {
14694 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14695 return 16*1024;
14696 else
14697 return 32*1024;
14698 } else if (gen >= 3) {
14699 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14700 return 8*1024;
14701 else
14702 return 16*1024;
14703 } else {
14704 /* XXX DSPC is limited to 4k tiled */
14705 return 8*1024;
14706 }
14707}
14708
b5ea642a
DV
14709static int intel_framebuffer_init(struct drm_device *dev,
14710 struct intel_framebuffer *intel_fb,
14711 struct drm_mode_fb_cmd2 *mode_cmd,
14712 struct drm_i915_gem_object *obj)
79e53945 14713{
7b49f948 14714 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14715 unsigned int aligned_height;
79e53945 14716 int ret;
b321803d 14717 u32 pitch_limit, stride_alignment;
79e53945 14718
dd4916c5
DV
14719 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14720
2a80eada
DV
14721 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14722 /* Enforce that fb modifier and tiling mode match, but only for
14723 * X-tiled. This is needed for FBC. */
14724 if (!!(obj->tiling_mode == I915_TILING_X) !=
14725 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14726 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14727 return -EINVAL;
14728 }
14729 } else {
14730 if (obj->tiling_mode == I915_TILING_X)
14731 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14732 else if (obj->tiling_mode == I915_TILING_Y) {
14733 DRM_DEBUG("No Y tiling for legacy addfb\n");
14734 return -EINVAL;
14735 }
14736 }
14737
9a8f0a12
TU
14738 /* Passed in modifier sanity checking. */
14739 switch (mode_cmd->modifier[0]) {
14740 case I915_FORMAT_MOD_Y_TILED:
14741 case I915_FORMAT_MOD_Yf_TILED:
14742 if (INTEL_INFO(dev)->gen < 9) {
14743 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14744 mode_cmd->modifier[0]);
14745 return -EINVAL;
14746 }
14747 case DRM_FORMAT_MOD_NONE:
14748 case I915_FORMAT_MOD_X_TILED:
14749 break;
14750 default:
c0f40428
JB
14751 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14752 mode_cmd->modifier[0]);
57cd6508 14753 return -EINVAL;
c16ed4be 14754 }
57cd6508 14755
7b49f948
VS
14756 stride_alignment = intel_fb_stride_alignment(dev_priv,
14757 mode_cmd->modifier[0],
b321803d
DL
14758 mode_cmd->pixel_format);
14759 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14760 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14761 mode_cmd->pitches[0], stride_alignment);
57cd6508 14762 return -EINVAL;
c16ed4be 14763 }
57cd6508 14764
b321803d
DL
14765 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14766 mode_cmd->pixel_format);
a35cdaa0 14767 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14768 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14769 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14770 "tiled" : "linear",
a35cdaa0 14771 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14772 return -EINVAL;
c16ed4be 14773 }
5d7bd705 14774
2a80eada 14775 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14776 mode_cmd->pitches[0] != obj->stride) {
14777 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14778 mode_cmd->pitches[0], obj->stride);
5d7bd705 14779 return -EINVAL;
c16ed4be 14780 }
5d7bd705 14781
57779d06 14782 /* Reject formats not supported by any plane early. */
308e5bcb 14783 switch (mode_cmd->pixel_format) {
57779d06 14784 case DRM_FORMAT_C8:
04b3924d
VS
14785 case DRM_FORMAT_RGB565:
14786 case DRM_FORMAT_XRGB8888:
14787 case DRM_FORMAT_ARGB8888:
57779d06
VS
14788 break;
14789 case DRM_FORMAT_XRGB1555:
c16ed4be 14790 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14791 DRM_DEBUG("unsupported pixel format: %s\n",
14792 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14793 return -EINVAL;
c16ed4be 14794 }
57779d06 14795 break;
57779d06 14796 case DRM_FORMAT_ABGR8888:
666a4537
WB
14797 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14798 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14799 DRM_DEBUG("unsupported pixel format: %s\n",
14800 drm_get_format_name(mode_cmd->pixel_format));
14801 return -EINVAL;
14802 }
14803 break;
14804 case DRM_FORMAT_XBGR8888:
04b3924d 14805 case DRM_FORMAT_XRGB2101010:
57779d06 14806 case DRM_FORMAT_XBGR2101010:
c16ed4be 14807 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14808 DRM_DEBUG("unsupported pixel format: %s\n",
14809 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14810 return -EINVAL;
c16ed4be 14811 }
b5626747 14812 break;
7531208b 14813 case DRM_FORMAT_ABGR2101010:
666a4537 14814 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14815 DRM_DEBUG("unsupported pixel format: %s\n",
14816 drm_get_format_name(mode_cmd->pixel_format));
14817 return -EINVAL;
14818 }
14819 break;
04b3924d
VS
14820 case DRM_FORMAT_YUYV:
14821 case DRM_FORMAT_UYVY:
14822 case DRM_FORMAT_YVYU:
14823 case DRM_FORMAT_VYUY:
c16ed4be 14824 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14825 DRM_DEBUG("unsupported pixel format: %s\n",
14826 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14827 return -EINVAL;
c16ed4be 14828 }
57cd6508
CW
14829 break;
14830 default:
4ee62c76
VS
14831 DRM_DEBUG("unsupported pixel format: %s\n",
14832 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14833 return -EINVAL;
14834 }
14835
90f9a336
VS
14836 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14837 if (mode_cmd->offsets[0] != 0)
14838 return -EINVAL;
14839
ec2c981e 14840 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14841 mode_cmd->pixel_format,
14842 mode_cmd->modifier[0]);
53155c0a
DV
14843 /* FIXME drm helper for size checks (especially planar formats)? */
14844 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14845 return -EINVAL;
14846
c7d73f6a
DV
14847 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14848 intel_fb->obj = obj;
14849
79e53945
JB
14850 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14851 if (ret) {
14852 DRM_ERROR("framebuffer init failed %d\n", ret);
14853 return ret;
14854 }
14855
0b05e1e0
VS
14856 intel_fb->obj->framebuffer_references++;
14857
79e53945
JB
14858 return 0;
14859}
14860
79e53945
JB
14861static struct drm_framebuffer *
14862intel_user_framebuffer_create(struct drm_device *dev,
14863 struct drm_file *filp,
1eb83451 14864 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14865{
dcb1394e 14866 struct drm_framebuffer *fb;
05394f39 14867 struct drm_i915_gem_object *obj;
76dc3769 14868 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14869
308e5bcb 14870 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14871 mode_cmd.handles[0]));
c8725226 14872 if (&obj->base == NULL)
cce13ff7 14873 return ERR_PTR(-ENOENT);
79e53945 14874
92907cbb 14875 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14876 if (IS_ERR(fb))
14877 drm_gem_object_unreference_unlocked(&obj->base);
14878
14879 return fb;
79e53945
JB
14880}
14881
0695726e 14882#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14883static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14884{
14885}
14886#endif
14887
79e53945 14888static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14889 .fb_create = intel_user_framebuffer_create,
0632fef6 14890 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14891 .atomic_check = intel_atomic_check,
14892 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14893 .atomic_state_alloc = intel_atomic_state_alloc,
14894 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14895};
14896
e70236a8
JB
14897/* Set up chip specific display functions */
14898static void intel_init_display(struct drm_device *dev)
14899{
14900 struct drm_i915_private *dev_priv = dev->dev_private;
14901
ee9300bb
DV
14902 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14903 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14904 else if (IS_CHERRYVIEW(dev))
14905 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14906 else if (IS_VALLEYVIEW(dev))
14907 dev_priv->display.find_dpll = vlv_find_best_dpll;
14908 else if (IS_PINEVIEW(dev))
14909 dev_priv->display.find_dpll = pnv_find_best_dpll;
14910 else
14911 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14912
bc8d7dff
DL
14913 if (INTEL_INFO(dev)->gen >= 9) {
14914 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14915 dev_priv->display.get_initial_plane_config =
14916 skylake_get_initial_plane_config;
bc8d7dff
DL
14917 dev_priv->display.crtc_compute_clock =
14918 haswell_crtc_compute_clock;
14919 dev_priv->display.crtc_enable = haswell_crtc_enable;
14920 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 14921 } else if (HAS_DDI(dev)) {
0e8ffe1b 14922 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14923 dev_priv->display.get_initial_plane_config =
14924 ironlake_get_initial_plane_config;
797d0259
ACO
14925 dev_priv->display.crtc_compute_clock =
14926 haswell_crtc_compute_clock;
4f771f10
PZ
14927 dev_priv->display.crtc_enable = haswell_crtc_enable;
14928 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 14929 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14930 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14931 dev_priv->display.get_initial_plane_config =
14932 ironlake_get_initial_plane_config;
3fb37703
ACO
14933 dev_priv->display.crtc_compute_clock =
14934 ironlake_crtc_compute_clock;
76e5a89c
DV
14935 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14936 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 14937 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 14938 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14939 dev_priv->display.get_initial_plane_config =
14940 i9xx_get_initial_plane_config;
d6dfee7a 14941 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14942 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14943 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14944 } else {
0e8ffe1b 14945 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14946 dev_priv->display.get_initial_plane_config =
14947 i9xx_get_initial_plane_config;
d6dfee7a 14948 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14949 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14950 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14951 }
e70236a8 14952
e70236a8 14953 /* Returns the core display clock speed */
ef11bdb3 14954 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
14955 dev_priv->display.get_display_clock_speed =
14956 skylake_get_display_clock_speed;
acd3f3d3
BP
14957 else if (IS_BROXTON(dev))
14958 dev_priv->display.get_display_clock_speed =
14959 broxton_get_display_clock_speed;
1652d19e
VS
14960 else if (IS_BROADWELL(dev))
14961 dev_priv->display.get_display_clock_speed =
14962 broadwell_get_display_clock_speed;
14963 else if (IS_HASWELL(dev))
14964 dev_priv->display.get_display_clock_speed =
14965 haswell_get_display_clock_speed;
666a4537 14966 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
14967 dev_priv->display.get_display_clock_speed =
14968 valleyview_get_display_clock_speed;
b37a6434
VS
14969 else if (IS_GEN5(dev))
14970 dev_priv->display.get_display_clock_speed =
14971 ilk_get_display_clock_speed;
a7c66cd8 14972 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14973 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14974 dev_priv->display.get_display_clock_speed =
14975 i945_get_display_clock_speed;
34edce2f
VS
14976 else if (IS_GM45(dev))
14977 dev_priv->display.get_display_clock_speed =
14978 gm45_get_display_clock_speed;
14979 else if (IS_CRESTLINE(dev))
14980 dev_priv->display.get_display_clock_speed =
14981 i965gm_get_display_clock_speed;
14982 else if (IS_PINEVIEW(dev))
14983 dev_priv->display.get_display_clock_speed =
14984 pnv_get_display_clock_speed;
14985 else if (IS_G33(dev) || IS_G4X(dev))
14986 dev_priv->display.get_display_clock_speed =
14987 g33_get_display_clock_speed;
e70236a8
JB
14988 else if (IS_I915G(dev))
14989 dev_priv->display.get_display_clock_speed =
14990 i915_get_display_clock_speed;
257a7ffc 14991 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14992 dev_priv->display.get_display_clock_speed =
14993 i9xx_misc_get_display_clock_speed;
14994 else if (IS_I915GM(dev))
14995 dev_priv->display.get_display_clock_speed =
14996 i915gm_get_display_clock_speed;
14997 else if (IS_I865G(dev))
14998 dev_priv->display.get_display_clock_speed =
14999 i865_get_display_clock_speed;
f0f8a9ce 15000 else if (IS_I85X(dev))
e70236a8 15001 dev_priv->display.get_display_clock_speed =
1b1d2716 15002 i85x_get_display_clock_speed;
623e01e5
VS
15003 else { /* 830 */
15004 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15005 dev_priv->display.get_display_clock_speed =
15006 i830_get_display_clock_speed;
623e01e5 15007 }
e70236a8 15008
7c10a2b5 15009 if (IS_GEN5(dev)) {
3bb11b53 15010 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
15011 } else if (IS_GEN6(dev)) {
15012 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
15013 } else if (IS_IVYBRIDGE(dev)) {
15014 /* FIXME: detect B0+ stepping and use auto training */
15015 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 15016 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 15017 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
15018 if (IS_BROADWELL(dev)) {
15019 dev_priv->display.modeset_commit_cdclk =
15020 broadwell_modeset_commit_cdclk;
15021 dev_priv->display.modeset_calc_cdclk =
15022 broadwell_modeset_calc_cdclk;
15023 }
666a4537 15024 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
15025 dev_priv->display.modeset_commit_cdclk =
15026 valleyview_modeset_commit_cdclk;
15027 dev_priv->display.modeset_calc_cdclk =
15028 valleyview_modeset_calc_cdclk;
f8437dd1 15029 } else if (IS_BROXTON(dev)) {
27c329ed
ML
15030 dev_priv->display.modeset_commit_cdclk =
15031 broxton_modeset_commit_cdclk;
15032 dev_priv->display.modeset_calc_cdclk =
15033 broxton_modeset_calc_cdclk;
e70236a8 15034 }
8c9f3aaf 15035
8c9f3aaf
JB
15036 switch (INTEL_INFO(dev)->gen) {
15037 case 2:
15038 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15039 break;
15040
15041 case 3:
15042 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15043 break;
15044
15045 case 4:
15046 case 5:
15047 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15048 break;
15049
15050 case 6:
15051 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15052 break;
7c9017e5 15053 case 7:
4e0bbc31 15054 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15055 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15056 break;
830c81db 15057 case 9:
ba343e02
TU
15058 /* Drop through - unsupported since execlist only. */
15059 default:
15060 /* Default just returns -ENODEV to indicate unsupported */
15061 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15062 }
7bd688cd 15063
e39b999a 15064 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15065}
15066
b690e96c
JB
15067/*
15068 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15069 * resume, or other times. This quirk makes sure that's the case for
15070 * affected systems.
15071 */
0206e353 15072static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15073{
15074 struct drm_i915_private *dev_priv = dev->dev_private;
15075
15076 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15077 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15078}
15079
b6b5d049
VS
15080static void quirk_pipeb_force(struct drm_device *dev)
15081{
15082 struct drm_i915_private *dev_priv = dev->dev_private;
15083
15084 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15085 DRM_INFO("applying pipe b force quirk\n");
15086}
15087
435793df
KP
15088/*
15089 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15090 */
15091static void quirk_ssc_force_disable(struct drm_device *dev)
15092{
15093 struct drm_i915_private *dev_priv = dev->dev_private;
15094 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15095 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15096}
15097
4dca20ef 15098/*
5a15ab5b
CE
15099 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15100 * brightness value
4dca20ef
CE
15101 */
15102static void quirk_invert_brightness(struct drm_device *dev)
15103{
15104 struct drm_i915_private *dev_priv = dev->dev_private;
15105 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15106 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15107}
15108
9c72cc6f
SD
15109/* Some VBT's incorrectly indicate no backlight is present */
15110static void quirk_backlight_present(struct drm_device *dev)
15111{
15112 struct drm_i915_private *dev_priv = dev->dev_private;
15113 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15114 DRM_INFO("applying backlight present quirk\n");
15115}
15116
b690e96c
JB
15117struct intel_quirk {
15118 int device;
15119 int subsystem_vendor;
15120 int subsystem_device;
15121 void (*hook)(struct drm_device *dev);
15122};
15123
5f85f176
EE
15124/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15125struct intel_dmi_quirk {
15126 void (*hook)(struct drm_device *dev);
15127 const struct dmi_system_id (*dmi_id_list)[];
15128};
15129
15130static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15131{
15132 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15133 return 1;
15134}
15135
15136static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15137 {
15138 .dmi_id_list = &(const struct dmi_system_id[]) {
15139 {
15140 .callback = intel_dmi_reverse_brightness,
15141 .ident = "NCR Corporation",
15142 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15143 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15144 },
15145 },
15146 { } /* terminating entry */
15147 },
15148 .hook = quirk_invert_brightness,
15149 },
15150};
15151
c43b5634 15152static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15153 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15154 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15155
b690e96c
JB
15156 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15157 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15158
5f080c0f
VS
15159 /* 830 needs to leave pipe A & dpll A up */
15160 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15161
b6b5d049
VS
15162 /* 830 needs to leave pipe B & dpll B up */
15163 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15164
435793df
KP
15165 /* Lenovo U160 cannot use SSC on LVDS */
15166 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15167
15168 /* Sony Vaio Y cannot use SSC on LVDS */
15169 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15170
be505f64
AH
15171 /* Acer Aspire 5734Z must invert backlight brightness */
15172 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15173
15174 /* Acer/eMachines G725 */
15175 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15176
15177 /* Acer/eMachines e725 */
15178 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15179
15180 /* Acer/Packard Bell NCL20 */
15181 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15182
15183 /* Acer Aspire 4736Z */
15184 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15185
15186 /* Acer Aspire 5336 */
15187 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15188
15189 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15190 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15191
dfb3d47b
SD
15192 /* Acer C720 Chromebook (Core i3 4005U) */
15193 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15194
b2a9601c 15195 /* Apple Macbook 2,1 (Core 2 T7400) */
15196 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15197
1b9448b0
JN
15198 /* Apple Macbook 4,1 */
15199 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15200
d4967d8c
SD
15201 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15202 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15203
15204 /* HP Chromebook 14 (Celeron 2955U) */
15205 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15206
15207 /* Dell Chromebook 11 */
15208 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15209
15210 /* Dell Chromebook 11 (2015 version) */
15211 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15212};
15213
15214static void intel_init_quirks(struct drm_device *dev)
15215{
15216 struct pci_dev *d = dev->pdev;
15217 int i;
15218
15219 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15220 struct intel_quirk *q = &intel_quirks[i];
15221
15222 if (d->device == q->device &&
15223 (d->subsystem_vendor == q->subsystem_vendor ||
15224 q->subsystem_vendor == PCI_ANY_ID) &&
15225 (d->subsystem_device == q->subsystem_device ||
15226 q->subsystem_device == PCI_ANY_ID))
15227 q->hook(dev);
15228 }
5f85f176
EE
15229 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15230 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15231 intel_dmi_quirks[i].hook(dev);
15232 }
b690e96c
JB
15233}
15234
9cce37f4
JB
15235/* Disable the VGA plane that we never use */
15236static void i915_disable_vga(struct drm_device *dev)
15237{
15238 struct drm_i915_private *dev_priv = dev->dev_private;
15239 u8 sr1;
f0f59a00 15240 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15241
2b37c616 15242 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15243 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15244 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15245 sr1 = inb(VGA_SR_DATA);
15246 outb(sr1 | 1<<5, VGA_SR_DATA);
15247 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15248 udelay(300);
15249
01f5a626 15250 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15251 POSTING_READ(vga_reg);
15252}
15253
f817586c
DV
15254void intel_modeset_init_hw(struct drm_device *dev)
15255{
1a617b77
ML
15256 struct drm_i915_private *dev_priv = dev->dev_private;
15257
b6283055 15258 intel_update_cdclk(dev);
1a617b77
ML
15259
15260 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15261
f817586c 15262 intel_init_clock_gating(dev);
8090c6b9 15263 intel_enable_gt_powersave(dev);
f817586c
DV
15264}
15265
d93c0372
MR
15266/*
15267 * Calculate what we think the watermarks should be for the state we've read
15268 * out of the hardware and then immediately program those watermarks so that
15269 * we ensure the hardware settings match our internal state.
15270 *
15271 * We can calculate what we think WM's should be by creating a duplicate of the
15272 * current state (which was constructed during hardware readout) and running it
15273 * through the atomic check code to calculate new watermark values in the
15274 * state object.
15275 */
15276static void sanitize_watermarks(struct drm_device *dev)
15277{
15278 struct drm_i915_private *dev_priv = to_i915(dev);
15279 struct drm_atomic_state *state;
15280 struct drm_crtc *crtc;
15281 struct drm_crtc_state *cstate;
15282 struct drm_modeset_acquire_ctx ctx;
15283 int ret;
15284 int i;
15285
15286 /* Only supported on platforms that use atomic watermark design */
bf220452 15287 if (!dev_priv->display.program_watermarks)
d93c0372
MR
15288 return;
15289
15290 /*
15291 * We need to hold connection_mutex before calling duplicate_state so
15292 * that the connector loop is protected.
15293 */
15294 drm_modeset_acquire_init(&ctx, 0);
15295retry:
0cd1262d 15296 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15297 if (ret == -EDEADLK) {
15298 drm_modeset_backoff(&ctx);
15299 goto retry;
15300 } else if (WARN_ON(ret)) {
0cd1262d 15301 goto fail;
d93c0372
MR
15302 }
15303
15304 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15305 if (WARN_ON(IS_ERR(state)))
0cd1262d 15306 goto fail;
d93c0372
MR
15307
15308 ret = intel_atomic_check(dev, state);
15309 if (ret) {
15310 /*
15311 * If we fail here, it means that the hardware appears to be
15312 * programmed in a way that shouldn't be possible, given our
15313 * understanding of watermark requirements. This might mean a
15314 * mistake in the hardware readout code or a mistake in the
15315 * watermark calculations for a given platform. Raise a WARN
15316 * so that this is noticeable.
15317 *
15318 * If this actually happens, we'll have to just leave the
15319 * BIOS-programmed watermarks untouched and hope for the best.
15320 */
15321 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15322 goto fail;
d93c0372
MR
15323 }
15324
15325 /* Write calculated watermark values back */
15326 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15327 for_each_crtc_in_state(state, crtc, cstate, i) {
15328 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15329
bf220452 15330 dev_priv->display.program_watermarks(cs);
d93c0372
MR
15331 }
15332
15333 drm_atomic_state_free(state);
0cd1262d 15334fail:
d93c0372
MR
15335 drm_modeset_drop_locks(&ctx);
15336 drm_modeset_acquire_fini(&ctx);
15337}
15338
79e53945
JB
15339void intel_modeset_init(struct drm_device *dev)
15340{
652c393a 15341 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15342 int sprite, ret;
8cc87b75 15343 enum pipe pipe;
46f297fb 15344 struct intel_crtc *crtc;
79e53945
JB
15345
15346 drm_mode_config_init(dev);
15347
15348 dev->mode_config.min_width = 0;
15349 dev->mode_config.min_height = 0;
15350
019d96cb
DA
15351 dev->mode_config.preferred_depth = 24;
15352 dev->mode_config.prefer_shadow = 1;
15353
25bab385
TU
15354 dev->mode_config.allow_fb_modifiers = true;
15355
e6ecefaa 15356 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15357
b690e96c
JB
15358 intel_init_quirks(dev);
15359
1fa61106
ED
15360 intel_init_pm(dev);
15361
e3c74757
BW
15362 if (INTEL_INFO(dev)->num_pipes == 0)
15363 return;
15364
69f92f67
LW
15365 /*
15366 * There may be no VBT; and if the BIOS enabled SSC we can
15367 * just keep using it to avoid unnecessary flicker. Whereas if the
15368 * BIOS isn't using it, don't assume it will work even if the VBT
15369 * indicates as much.
15370 */
15371 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15372 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15373 DREF_SSC1_ENABLE);
15374
15375 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15376 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15377 bios_lvds_use_ssc ? "en" : "dis",
15378 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15379 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15380 }
15381 }
15382
e70236a8 15383 intel_init_display(dev);
7c10a2b5 15384 intel_init_audio(dev);
e70236a8 15385
a6c45cf0
CW
15386 if (IS_GEN2(dev)) {
15387 dev->mode_config.max_width = 2048;
15388 dev->mode_config.max_height = 2048;
15389 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15390 dev->mode_config.max_width = 4096;
15391 dev->mode_config.max_height = 4096;
79e53945 15392 } else {
a6c45cf0
CW
15393 dev->mode_config.max_width = 8192;
15394 dev->mode_config.max_height = 8192;
79e53945 15395 }
068be561 15396
dc41c154
VS
15397 if (IS_845G(dev) || IS_I865G(dev)) {
15398 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15399 dev->mode_config.cursor_height = 1023;
15400 } else if (IS_GEN2(dev)) {
068be561
DL
15401 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15402 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15403 } else {
15404 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15405 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15406 }
15407
5d4545ae 15408 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15409
28c97730 15410 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15411 INTEL_INFO(dev)->num_pipes,
15412 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15413
055e393f 15414 for_each_pipe(dev_priv, pipe) {
8cc87b75 15415 intel_crtc_init(dev, pipe);
3bdcfc0c 15416 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15417 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15418 if (ret)
06da8da2 15419 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15420 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15421 }
79e53945
JB
15422 }
15423
bfa7df01
VS
15424 intel_update_czclk(dev_priv);
15425 intel_update_cdclk(dev);
15426
e72f9fbf 15427 intel_shared_dpll_init(dev);
ee7b9f93 15428
9cce37f4
JB
15429 /* Just disable it once at startup */
15430 i915_disable_vga(dev);
79e53945 15431 intel_setup_outputs(dev);
11be49eb 15432
6e9f798d 15433 drm_modeset_lock_all(dev);
043e9bda 15434 intel_modeset_setup_hw_state(dev);
6e9f798d 15435 drm_modeset_unlock_all(dev);
46f297fb 15436
d3fcc808 15437 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15438 struct intel_initial_plane_config plane_config = {};
15439
46f297fb
JB
15440 if (!crtc->active)
15441 continue;
15442
46f297fb 15443 /*
46f297fb
JB
15444 * Note that reserving the BIOS fb up front prevents us
15445 * from stuffing other stolen allocations like the ring
15446 * on top. This prevents some ugliness at boot time, and
15447 * can even allow for smooth boot transitions if the BIOS
15448 * fb is large enough for the active pipe configuration.
15449 */
eeebeac5
ML
15450 dev_priv->display.get_initial_plane_config(crtc,
15451 &plane_config);
15452
15453 /*
15454 * If the fb is shared between multiple heads, we'll
15455 * just get the first one.
15456 */
15457 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15458 }
d93c0372
MR
15459
15460 /*
15461 * Make sure hardware watermarks really match the state we read out.
15462 * Note that we need to do this after reconstructing the BIOS fb's
15463 * since the watermark calculation done here will use pstate->fb.
15464 */
15465 sanitize_watermarks(dev);
2c7111db
CW
15466}
15467
7fad798e
DV
15468static void intel_enable_pipe_a(struct drm_device *dev)
15469{
15470 struct intel_connector *connector;
15471 struct drm_connector *crt = NULL;
15472 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15473 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15474
15475 /* We can't just switch on the pipe A, we need to set things up with a
15476 * proper mode and output configuration. As a gross hack, enable pipe A
15477 * by enabling the load detect pipe once. */
3a3371ff 15478 for_each_intel_connector(dev, connector) {
7fad798e
DV
15479 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15480 crt = &connector->base;
15481 break;
15482 }
15483 }
15484
15485 if (!crt)
15486 return;
15487
208bf9fd 15488 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15489 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15490}
15491
fa555837
DV
15492static bool
15493intel_check_plane_mapping(struct intel_crtc *crtc)
15494{
7eb552ae
BW
15495 struct drm_device *dev = crtc->base.dev;
15496 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15497 u32 val;
fa555837 15498
7eb552ae 15499 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15500 return true;
15501
649636ef 15502 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15503
15504 if ((val & DISPLAY_PLANE_ENABLE) &&
15505 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15506 return false;
15507
15508 return true;
15509}
15510
02e93c35
VS
15511static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15512{
15513 struct drm_device *dev = crtc->base.dev;
15514 struct intel_encoder *encoder;
15515
15516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15517 return true;
15518
15519 return false;
15520}
15521
24929352
DV
15522static void intel_sanitize_crtc(struct intel_crtc *crtc)
15523{
15524 struct drm_device *dev = crtc->base.dev;
15525 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15526 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15527
24929352 15528 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15529 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15530
d3eaf884 15531 /* restore vblank interrupts to correct state */
9625604c 15532 drm_crtc_vblank_reset(&crtc->base);
d297e103 15533 if (crtc->active) {
f9cd7b88
VS
15534 struct intel_plane *plane;
15535
9625604c 15536 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15537
15538 /* Disable everything but the primary plane */
15539 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15540 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15541 continue;
15542
15543 plane->disable_plane(&plane->base, &crtc->base);
15544 }
9625604c 15545 }
d3eaf884 15546
24929352 15547 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15548 * disable the crtc (and hence change the state) if it is wrong. Note
15549 * that gen4+ has a fixed plane -> pipe mapping. */
15550 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15551 bool plane;
15552
24929352
DV
15553 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15554 crtc->base.base.id);
15555
15556 /* Pipe has the wrong plane attached and the plane is active.
15557 * Temporarily change the plane mapping and disable everything
15558 * ... */
15559 plane = crtc->plane;
b70709a6 15560 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15561 crtc->plane = !plane;
b17d48e2 15562 intel_crtc_disable_noatomic(&crtc->base);
24929352 15563 crtc->plane = plane;
24929352 15564 }
24929352 15565
7fad798e
DV
15566 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15567 crtc->pipe == PIPE_A && !crtc->active) {
15568 /* BIOS forgot to enable pipe A, this mostly happens after
15569 * resume. Force-enable the pipe to fix this, the update_dpms
15570 * call below we restore the pipe to the right state, but leave
15571 * the required bits on. */
15572 intel_enable_pipe_a(dev);
15573 }
15574
24929352
DV
15575 /* Adjust the state of the output pipe according to whether we
15576 * have active connectors/encoders. */
02e93c35 15577 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15578 intel_crtc_disable_noatomic(&crtc->base);
24929352 15579
53d9f4e9 15580 if (crtc->active != crtc->base.state->active) {
02e93c35 15581 struct intel_encoder *encoder;
24929352
DV
15582
15583 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15584 * functions or because of calls to intel_crtc_disable_noatomic,
15585 * or because the pipe is force-enabled due to the
24929352
DV
15586 * pipe A quirk. */
15587 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15588 crtc->base.base.id,
83d65738 15589 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15590 crtc->active ? "enabled" : "disabled");
15591
4be40c98 15592 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15593 crtc->base.state->active = crtc->active;
24929352 15594 crtc->base.enabled = crtc->active;
2aa974c9 15595 crtc->base.state->connector_mask = 0;
24929352
DV
15596
15597 /* Because we only establish the connector -> encoder ->
15598 * crtc links if something is active, this means the
15599 * crtc is now deactivated. Break the links. connector
15600 * -> encoder links are only establish when things are
15601 * actually up, hence no need to break them. */
15602 WARN_ON(crtc->active);
15603
2d406bb0 15604 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15605 encoder->base.crtc = NULL;
24929352 15606 }
c5ab3bc0 15607
a3ed6aad 15608 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15609 /*
15610 * We start out with underrun reporting disabled to avoid races.
15611 * For correct bookkeeping mark this on active crtcs.
15612 *
c5ab3bc0
DV
15613 * Also on gmch platforms we dont have any hardware bits to
15614 * disable the underrun reporting. Which means we need to start
15615 * out with underrun reporting disabled also on inactive pipes,
15616 * since otherwise we'll complain about the garbage we read when
15617 * e.g. coming up after runtime pm.
15618 *
4cc31489
DV
15619 * No protection against concurrent access is required - at
15620 * worst a fifo underrun happens which also sets this to false.
15621 */
15622 crtc->cpu_fifo_underrun_disabled = true;
15623 crtc->pch_fifo_underrun_disabled = true;
15624 }
24929352
DV
15625}
15626
15627static void intel_sanitize_encoder(struct intel_encoder *encoder)
15628{
15629 struct intel_connector *connector;
15630 struct drm_device *dev = encoder->base.dev;
873ffe69 15631 bool active = false;
24929352
DV
15632
15633 /* We need to check both for a crtc link (meaning that the
15634 * encoder is active and trying to read from a pipe) and the
15635 * pipe itself being active. */
15636 bool has_active_crtc = encoder->base.crtc &&
15637 to_intel_crtc(encoder->base.crtc)->active;
15638
873ffe69
ML
15639 for_each_intel_connector(dev, connector) {
15640 if (connector->base.encoder != &encoder->base)
15641 continue;
15642
15643 active = true;
15644 break;
15645 }
15646
15647 if (active && !has_active_crtc) {
24929352
DV
15648 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15649 encoder->base.base.id,
8e329a03 15650 encoder->base.name);
24929352
DV
15651
15652 /* Connector is active, but has no active pipe. This is
15653 * fallout from our resume register restoring. Disable
15654 * the encoder manually again. */
15655 if (encoder->base.crtc) {
15656 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15657 encoder->base.base.id,
8e329a03 15658 encoder->base.name);
24929352 15659 encoder->disable(encoder);
a62d1497
VS
15660 if (encoder->post_disable)
15661 encoder->post_disable(encoder);
24929352 15662 }
7f1950fb 15663 encoder->base.crtc = NULL;
24929352
DV
15664
15665 /* Inconsistent output/port/pipe state happens presumably due to
15666 * a bug in one of the get_hw_state functions. Or someplace else
15667 * in our code, like the register restore mess on resume. Clamp
15668 * things to off as a safer default. */
3a3371ff 15669 for_each_intel_connector(dev, connector) {
24929352
DV
15670 if (connector->encoder != encoder)
15671 continue;
7f1950fb
EE
15672 connector->base.dpms = DRM_MODE_DPMS_OFF;
15673 connector->base.encoder = NULL;
24929352
DV
15674 }
15675 }
15676 /* Enabled encoders without active connectors will be fixed in
15677 * the crtc fixup. */
15678}
15679
04098753 15680void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15681{
15682 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15683 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15684
04098753
ID
15685 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15686 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15687 i915_disable_vga(dev);
15688 }
15689}
15690
15691void i915_redisable_vga(struct drm_device *dev)
15692{
15693 struct drm_i915_private *dev_priv = dev->dev_private;
15694
8dc8a27c
PZ
15695 /* This function can be called both from intel_modeset_setup_hw_state or
15696 * at a very early point in our resume sequence, where the power well
15697 * structures are not yet restored. Since this function is at a very
15698 * paranoid "someone might have enabled VGA while we were not looking"
15699 * level, just check if the power well is enabled instead of trying to
15700 * follow the "don't touch the power well if we don't need it" policy
15701 * the rest of the driver uses. */
f458ebbc 15702 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15703 return;
15704
04098753 15705 i915_redisable_vga_power_on(dev);
0fde901f
KM
15706}
15707
f9cd7b88 15708static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15709{
f9cd7b88 15710 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15711
f9cd7b88 15712 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15713}
15714
f9cd7b88
VS
15715/* FIXME read out full plane state for all planes */
15716static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15717{
b26d3ea3 15718 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15719 struct intel_plane_state *plane_state =
b26d3ea3 15720 to_intel_plane_state(primary->state);
d032ffa0 15721
19b8d387 15722 plane_state->visible = crtc->active &&
b26d3ea3
ML
15723 primary_get_hw_state(to_intel_plane(primary));
15724
15725 if (plane_state->visible)
15726 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15727}
15728
30e984df 15729static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15730{
15731 struct drm_i915_private *dev_priv = dev->dev_private;
15732 enum pipe pipe;
24929352
DV
15733 struct intel_crtc *crtc;
15734 struct intel_encoder *encoder;
15735 struct intel_connector *connector;
5358901f 15736 int i;
24929352 15737
565602d7
ML
15738 dev_priv->active_crtcs = 0;
15739
d3fcc808 15740 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15741 struct intel_crtc_state *crtc_state = crtc->config;
15742 int pixclk = 0;
3b117c8f 15743
565602d7
ML
15744 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15745 memset(crtc_state, 0, sizeof(*crtc_state));
15746 crtc_state->base.crtc = &crtc->base;
24929352 15747
565602d7
ML
15748 crtc_state->base.active = crtc_state->base.enable =
15749 dev_priv->display.get_pipe_config(crtc, crtc_state);
15750
15751 crtc->base.enabled = crtc_state->base.enable;
15752 crtc->active = crtc_state->base.active;
15753
15754 if (crtc_state->base.active) {
15755 dev_priv->active_crtcs |= 1 << crtc->pipe;
15756
15757 if (IS_BROADWELL(dev_priv)) {
15758 pixclk = ilk_pipe_pixel_rate(crtc_state);
15759
15760 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15761 if (crtc_state->ips_enabled)
15762 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15763 } else if (IS_VALLEYVIEW(dev_priv) ||
15764 IS_CHERRYVIEW(dev_priv) ||
15765 IS_BROXTON(dev_priv))
15766 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15767 else
15768 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15769 }
15770
15771 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15772
f9cd7b88 15773 readout_plane_state(crtc);
24929352
DV
15774
15775 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15776 crtc->base.base.id,
15777 crtc->active ? "enabled" : "disabled");
15778 }
15779
5358901f
DV
15780 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15781 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15782
3e369b76
ACO
15783 pll->on = pll->get_hw_state(dev_priv, pll,
15784 &pll->config.hw_state);
5358901f 15785 pll->active = 0;
3e369b76 15786 pll->config.crtc_mask = 0;
d3fcc808 15787 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15788 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15789 pll->active++;
3e369b76 15790 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15791 }
5358901f 15792 }
5358901f 15793
1e6f2ddc 15794 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15795 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15796
3e369b76 15797 if (pll->config.crtc_mask)
bd2bb1b9 15798 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15799 }
15800
b2784e15 15801 for_each_intel_encoder(dev, encoder) {
24929352
DV
15802 pipe = 0;
15803
15804 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15805 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15806 encoder->base.crtc = &crtc->base;
6e3c9717 15807 encoder->get_config(encoder, crtc->config);
24929352
DV
15808 } else {
15809 encoder->base.crtc = NULL;
15810 }
15811
6f2bcceb 15812 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15813 encoder->base.base.id,
8e329a03 15814 encoder->base.name,
24929352 15815 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15816 pipe_name(pipe));
24929352
DV
15817 }
15818
3a3371ff 15819 for_each_intel_connector(dev, connector) {
24929352
DV
15820 if (connector->get_hw_state(connector)) {
15821 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15822
15823 encoder = connector->encoder;
15824 connector->base.encoder = &encoder->base;
15825
15826 if (encoder->base.crtc &&
15827 encoder->base.crtc->state->active) {
15828 /*
15829 * This has to be done during hardware readout
15830 * because anything calling .crtc_disable may
15831 * rely on the connector_mask being accurate.
15832 */
15833 encoder->base.crtc->state->connector_mask |=
15834 1 << drm_connector_index(&connector->base);
15835 }
15836
24929352
DV
15837 } else {
15838 connector->base.dpms = DRM_MODE_DPMS_OFF;
15839 connector->base.encoder = NULL;
15840 }
15841 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15842 connector->base.base.id,
c23cc417 15843 connector->base.name,
24929352
DV
15844 connector->base.encoder ? "enabled" : "disabled");
15845 }
7f4c6284
VS
15846
15847 for_each_intel_crtc(dev, crtc) {
15848 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15849
15850 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15851 if (crtc->base.state->active) {
15852 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15853 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15854 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15855
15856 /*
15857 * The initial mode needs to be set in order to keep
15858 * the atomic core happy. It wants a valid mode if the
15859 * crtc's enabled, so we do the above call.
15860 *
15861 * At this point some state updated by the connectors
15862 * in their ->detect() callback has not run yet, so
15863 * no recalculation can be done yet.
15864 *
15865 * Even if we could do a recalculation and modeset
15866 * right now it would cause a double modeset if
15867 * fbdev or userspace chooses a different initial mode.
15868 *
15869 * If that happens, someone indicated they wanted a
15870 * mode change, which means it's safe to do a full
15871 * recalculation.
15872 */
15873 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15874
15875 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15876 update_scanline_offset(crtc);
7f4c6284
VS
15877 }
15878 }
30e984df
DV
15879}
15880
043e9bda
ML
15881/* Scan out the current hw modeset state,
15882 * and sanitizes it to the current state
15883 */
15884static void
15885intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15886{
15887 struct drm_i915_private *dev_priv = dev->dev_private;
15888 enum pipe pipe;
30e984df
DV
15889 struct intel_crtc *crtc;
15890 struct intel_encoder *encoder;
35c95375 15891 int i;
30e984df
DV
15892
15893 intel_modeset_readout_hw_state(dev);
24929352
DV
15894
15895 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15896 for_each_intel_encoder(dev, encoder) {
24929352
DV
15897 intel_sanitize_encoder(encoder);
15898 }
15899
055e393f 15900 for_each_pipe(dev_priv, pipe) {
24929352
DV
15901 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15902 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15903 intel_dump_pipe_config(crtc, crtc->config,
15904 "[setup_hw_state]");
24929352 15905 }
9a935856 15906
d29b2f9d
ACO
15907 intel_modeset_update_connector_atomic_state(dev);
15908
35c95375
DV
15909 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15910 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15911
15912 if (!pll->on || pll->active)
15913 continue;
15914
15915 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15916
15917 pll->disable(dev_priv, pll);
15918 pll->on = false;
15919 }
15920
666a4537 15921 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15922 vlv_wm_get_hw_state(dev);
15923 else if (IS_GEN9(dev))
3078999f
PB
15924 skl_wm_get_hw_state(dev);
15925 else if (HAS_PCH_SPLIT(dev))
243e6a44 15926 ilk_wm_get_hw_state(dev);
292b990e
ML
15927
15928 for_each_intel_crtc(dev, crtc) {
15929 unsigned long put_domains;
15930
15931 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15932 if (WARN_ON(put_domains))
15933 modeset_put_power_domains(dev_priv, put_domains);
15934 }
15935 intel_display_set_init_power(dev_priv, false);
043e9bda 15936}
7d0bc1ea 15937
043e9bda
ML
15938void intel_display_resume(struct drm_device *dev)
15939{
15940 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15941 struct intel_connector *conn;
15942 struct intel_plane *plane;
15943 struct drm_crtc *crtc;
15944 int ret;
f30da187 15945
043e9bda
ML
15946 if (!state)
15947 return;
15948
15949 state->acquire_ctx = dev->mode_config.acquire_ctx;
15950
15951 /* preserve complete old state, including dpll */
15952 intel_atomic_get_shared_dpll_state(state);
15953
15954 for_each_crtc(dev, crtc) {
15955 struct drm_crtc_state *crtc_state =
15956 drm_atomic_get_crtc_state(state, crtc);
15957
15958 ret = PTR_ERR_OR_ZERO(crtc_state);
15959 if (ret)
15960 goto err;
15961
15962 /* force a restore */
15963 crtc_state->mode_changed = true;
45e2b5f6 15964 }
8af6cf88 15965
043e9bda
ML
15966 for_each_intel_plane(dev, plane) {
15967 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15968 if (ret)
15969 goto err;
15970 }
15971
15972 for_each_intel_connector(dev, conn) {
15973 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15974 if (ret)
15975 goto err;
15976 }
15977
15978 intel_modeset_setup_hw_state(dev);
15979
15980 i915_redisable_vga(dev);
74c090b1 15981 ret = drm_atomic_commit(state);
043e9bda
ML
15982 if (!ret)
15983 return;
15984
15985err:
15986 DRM_ERROR("Restoring old state failed with %i\n", ret);
15987 drm_atomic_state_free(state);
2c7111db
CW
15988}
15989
15990void intel_modeset_gem_init(struct drm_device *dev)
15991{
484b41dd 15992 struct drm_crtc *c;
2ff8fde1 15993 struct drm_i915_gem_object *obj;
e0d6149b 15994 int ret;
484b41dd 15995
ae48434c
ID
15996 mutex_lock(&dev->struct_mutex);
15997 intel_init_gt_powersave(dev);
15998 mutex_unlock(&dev->struct_mutex);
15999
1833b134 16000 intel_modeset_init_hw(dev);
02e792fb
DV
16001
16002 intel_setup_overlay(dev);
484b41dd
JB
16003
16004 /*
16005 * Make sure any fbs we allocated at startup are properly
16006 * pinned & fenced. When we do the allocation it's too early
16007 * for this.
16008 */
70e1e0ec 16009 for_each_crtc(dev, c) {
2ff8fde1
MR
16010 obj = intel_fb_obj(c->primary->fb);
16011 if (obj == NULL)
484b41dd
JB
16012 continue;
16013
e0d6149b
TU
16014 mutex_lock(&dev->struct_mutex);
16015 ret = intel_pin_and_fence_fb_obj(c->primary,
16016 c->primary->fb,
7580d774 16017 c->primary->state);
e0d6149b
TU
16018 mutex_unlock(&dev->struct_mutex);
16019 if (ret) {
484b41dd
JB
16020 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16021 to_intel_crtc(c)->pipe);
66e514c1
DA
16022 drm_framebuffer_unreference(c->primary->fb);
16023 c->primary->fb = NULL;
36750f28 16024 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16025 update_state_fb(c->primary);
36750f28 16026 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16027 }
16028 }
0962c3c9
VS
16029
16030 intel_backlight_register(dev);
79e53945
JB
16031}
16032
4932e2c3
ID
16033void intel_connector_unregister(struct intel_connector *intel_connector)
16034{
16035 struct drm_connector *connector = &intel_connector->base;
16036
16037 intel_panel_destroy_backlight(connector);
34ea3d38 16038 drm_connector_unregister(connector);
4932e2c3
ID
16039}
16040
79e53945
JB
16041void intel_modeset_cleanup(struct drm_device *dev)
16042{
652c393a 16043 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16044 struct intel_connector *connector;
652c393a 16045
2eb5252e
ID
16046 intel_disable_gt_powersave(dev);
16047
0962c3c9
VS
16048 intel_backlight_unregister(dev);
16049
fd0c0642
DV
16050 /*
16051 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16052 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16053 * experience fancy races otherwise.
16054 */
2aeb7d3a 16055 intel_irq_uninstall(dev_priv);
eb21b92b 16056
fd0c0642
DV
16057 /*
16058 * Due to the hpd irq storm handling the hotplug work can re-arm the
16059 * poll handlers. Hence disable polling after hpd handling is shut down.
16060 */
f87ea761 16061 drm_kms_helper_poll_fini(dev);
fd0c0642 16062
723bfd70
JB
16063 intel_unregister_dsm_handler();
16064
7733b49b 16065 intel_fbc_disable(dev_priv);
69341a5e 16066
1630fe75
CW
16067 /* flush any delayed tasks or pending work */
16068 flush_scheduled_work();
16069
db31af1d 16070 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16071 for_each_intel_connector(dev, connector)
16072 connector->unregister(connector);
d9255d57 16073
79e53945 16074 drm_mode_config_cleanup(dev);
4d7bb011
DV
16075
16076 intel_cleanup_overlay(dev);
ae48434c
ID
16077
16078 mutex_lock(&dev->struct_mutex);
16079 intel_cleanup_gt_powersave(dev);
16080 mutex_unlock(&dev->struct_mutex);
f5949141
DV
16081
16082 intel_teardown_gmbus(dev);
79e53945
JB
16083}
16084
f1c79df3
ZW
16085/*
16086 * Return which encoder is currently attached for connector.
16087 */
df0e9248 16088struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16089{
df0e9248
CW
16090 return &intel_attached_encoder(connector)->base;
16091}
f1c79df3 16092
df0e9248
CW
16093void intel_connector_attach_encoder(struct intel_connector *connector,
16094 struct intel_encoder *encoder)
16095{
16096 connector->encoder = encoder;
16097 drm_mode_connector_attach_encoder(&connector->base,
16098 &encoder->base);
79e53945 16099}
28d52043
DA
16100
16101/*
16102 * set vga decode state - true == enable VGA decode
16103 */
16104int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16105{
16106 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16107 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16108 u16 gmch_ctrl;
16109
75fa041d
CW
16110 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16111 DRM_ERROR("failed to read control word\n");
16112 return -EIO;
16113 }
16114
c0cc8a55
CW
16115 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16116 return 0;
16117
28d52043
DA
16118 if (state)
16119 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16120 else
16121 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16122
16123 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16124 DRM_ERROR("failed to write control word\n");
16125 return -EIO;
16126 }
16127
28d52043
DA
16128 return 0;
16129}
c4a1d9e4 16130
c4a1d9e4 16131struct intel_display_error_state {
ff57f1b0
PZ
16132
16133 u32 power_well_driver;
16134
63b66e5b
CW
16135 int num_transcoders;
16136
c4a1d9e4
CW
16137 struct intel_cursor_error_state {
16138 u32 control;
16139 u32 position;
16140 u32 base;
16141 u32 size;
52331309 16142 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16143
16144 struct intel_pipe_error_state {
ddf9c536 16145 bool power_domain_on;
c4a1d9e4 16146 u32 source;
f301b1e1 16147 u32 stat;
52331309 16148 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16149
16150 struct intel_plane_error_state {
16151 u32 control;
16152 u32 stride;
16153 u32 size;
16154 u32 pos;
16155 u32 addr;
16156 u32 surface;
16157 u32 tile_offset;
52331309 16158 } plane[I915_MAX_PIPES];
63b66e5b
CW
16159
16160 struct intel_transcoder_error_state {
ddf9c536 16161 bool power_domain_on;
63b66e5b
CW
16162 enum transcoder cpu_transcoder;
16163
16164 u32 conf;
16165
16166 u32 htotal;
16167 u32 hblank;
16168 u32 hsync;
16169 u32 vtotal;
16170 u32 vblank;
16171 u32 vsync;
16172 } transcoder[4];
c4a1d9e4
CW
16173};
16174
16175struct intel_display_error_state *
16176intel_display_capture_error_state(struct drm_device *dev)
16177{
fbee40df 16178 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16179 struct intel_display_error_state *error;
63b66e5b
CW
16180 int transcoders[] = {
16181 TRANSCODER_A,
16182 TRANSCODER_B,
16183 TRANSCODER_C,
16184 TRANSCODER_EDP,
16185 };
c4a1d9e4
CW
16186 int i;
16187
63b66e5b
CW
16188 if (INTEL_INFO(dev)->num_pipes == 0)
16189 return NULL;
16190
9d1cb914 16191 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16192 if (error == NULL)
16193 return NULL;
16194
190be112 16195 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16196 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16197
055e393f 16198 for_each_pipe(dev_priv, i) {
ddf9c536 16199 error->pipe[i].power_domain_on =
f458ebbc
DV
16200 __intel_display_power_is_enabled(dev_priv,
16201 POWER_DOMAIN_PIPE(i));
ddf9c536 16202 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16203 continue;
16204
5efb3e28
VS
16205 error->cursor[i].control = I915_READ(CURCNTR(i));
16206 error->cursor[i].position = I915_READ(CURPOS(i));
16207 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16208
16209 error->plane[i].control = I915_READ(DSPCNTR(i));
16210 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16211 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16212 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16213 error->plane[i].pos = I915_READ(DSPPOS(i));
16214 }
ca291363
PZ
16215 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16216 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16217 if (INTEL_INFO(dev)->gen >= 4) {
16218 error->plane[i].surface = I915_READ(DSPSURF(i));
16219 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16220 }
16221
c4a1d9e4 16222 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16223
3abfce77 16224 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16225 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16226 }
16227
16228 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16229 if (HAS_DDI(dev_priv->dev))
16230 error->num_transcoders++; /* Account for eDP. */
16231
16232 for (i = 0; i < error->num_transcoders; i++) {
16233 enum transcoder cpu_transcoder = transcoders[i];
16234
ddf9c536 16235 error->transcoder[i].power_domain_on =
f458ebbc 16236 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16237 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16238 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16239 continue;
16240
63b66e5b
CW
16241 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16242
16243 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16244 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16245 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16246 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16247 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16248 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16249 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16250 }
16251
16252 return error;
16253}
16254
edc3d884
MK
16255#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16256
c4a1d9e4 16257void
edc3d884 16258intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16259 struct drm_device *dev,
16260 struct intel_display_error_state *error)
16261{
055e393f 16262 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16263 int i;
16264
63b66e5b
CW
16265 if (!error)
16266 return;
16267
edc3d884 16268 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16269 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16270 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16271 error->power_well_driver);
055e393f 16272 for_each_pipe(dev_priv, i) {
edc3d884 16273 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16274 err_printf(m, " Power: %s\n",
87ad3212 16275 onoff(error->pipe[i].power_domain_on));
edc3d884 16276 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16277 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16278
16279 err_printf(m, "Plane [%d]:\n", i);
16280 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16281 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16282 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16283 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16284 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16285 }
4b71a570 16286 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16287 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16288 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16289 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16290 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16291 }
16292
edc3d884
MK
16293 err_printf(m, "Cursor [%d]:\n", i);
16294 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16295 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16296 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16297 }
63b66e5b
CW
16298
16299 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16300 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16301 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16302 err_printf(m, " Power: %s\n",
87ad3212 16303 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16304 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16305 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16306 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16307 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16308 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16309 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16310 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16311 }
c4a1d9e4 16312}
e2fcdaa9
VS
16313
16314void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16315{
16316 struct intel_crtc *crtc;
16317
16318 for_each_intel_crtc(dev, crtc) {
16319 struct intel_unpin_work *work;
e2fcdaa9 16320
5e2d7afc 16321 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
16322
16323 work = crtc->unpin_work;
16324
16325 if (work && work->event &&
16326 work->event->base.file_priv == file) {
16327 kfree(work->event);
16328 work->event = NULL;
16329 }
16330
5e2d7afc 16331 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
16332 }
16333}
This page took 4.144386 seconds and 5 git commands to generate.