drm/i915/skl: Apply eDP WA only for gen < 9
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
6b383a7f 76static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 77
f1f644dc
JB
78static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
18442d08
VS
80static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
f1f644dc 82
e7457a9a
DL
83static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
85static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
5b18e57c
DV
89static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 91static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
92 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
29407aab 94static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
95static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f
VS
97static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
e7457a9a 101
0e32b39c
DA
102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
79e53945 110typedef struct {
0206e353 111 int min, max;
79e53945
JB
112} intel_range_t;
113
114typedef struct {
0206e353
AJ
115 int dot_limit;
116 int p2_slow, p2_fast;
79e53945
JB
117} intel_p2_t;
118
d4906093
ML
119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
0206e353
AJ
121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
d4906093 123};
79e53945 124
d2acd215
DV
125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
021357ac
CW
135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
8b99e68c
CW
138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
021357ac
CW
143}
144
5d536e28 145static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 146 .dot = { .min = 25000, .max = 350000 },
9c333719 147 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 148 .n = { .min = 2, .max = 16 },
0206e353
AJ
149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
156};
157
5d536e28
DV
158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
9c333719 160 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 161 .n = { .min = 2, .max = 16 },
5d536e28
DV
162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
e4b36699 171static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 172 .dot = { .min = 25000, .max = 350000 },
9c333719 173 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 174 .n = { .min = 2, .max = 16 },
0206e353
AJ
175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
e4b36699 182};
273e27ca 183
e4b36699 184static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
208};
209
273e27ca 210
e4b36699 211static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
044c7c41 223 },
e4b36699
KP
224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
044c7c41 250 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
044c7c41 264 },
e4b36699
KP
265};
266
f2b115e6 267static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 270 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
273e27ca 273 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
280};
281
f2b115e6 282static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
293};
294
273e27ca
EA
295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
b91ad0ec 300static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
311};
312
b91ad0ec 313static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
337};
338
273e27ca 339/* LVDS 100mhz refclk limits. */
b91ad0ec 340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
0206e353 348 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
0206e353 361 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
364};
365
dc730512 366static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 374 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 375 .n = { .min = 1, .max = 7 },
a0c4da24
JB
376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
b99ab663 378 .p1 = { .min = 2, .max = 3 },
5fdc9c49 379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
380};
381
ef9348c8
CML
382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
6b4bf1c4
VS
398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
fb03ac01
VS
404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
406}
407
e0638cdf
PZ
408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
4093561b 411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 412{
409ee761 413 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
414 struct intel_encoder *encoder;
415
409ee761 416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
d0737e1d
ACO
423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
409ee761 441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 442 int refclk)
2c07245f 443{
409ee761 444 struct drm_device *dev = crtc->base.dev;
2c07245f 445 const intel_limit_t *limit;
b91ad0ec 446
d0737e1d 447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 448 if (intel_is_dual_link_lvds(dev)) {
1b894b59 449 if (refclk == 100000)
b91ad0ec
ZW
450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
1b894b59 454 if (refclk == 100000)
b91ad0ec
ZW
455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
c6bb3538 459 } else
b91ad0ec 460 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
461
462 return limit;
463}
464
409ee761 465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 466{
409ee761 467 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
468 const intel_limit_t *limit;
469
d0737e1d 470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 471 if (intel_is_dual_link_lvds(dev))
e4b36699 472 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 473 else
e4b36699 474 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 477 limit = &intel_limits_g4x_hdmi;
d0737e1d 478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 479 limit = &intel_limits_g4x_sdvo;
044c7c41 480 } else /* The option is for other outputs */
e4b36699 481 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
482
483 return limit;
484}
485
409ee761 486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 487{
409ee761 488 struct drm_device *dev = crtc->base.dev;
79e53945
JB
489 const intel_limit_t *limit;
490
bad720ff 491 if (HAS_PCH_SPLIT(dev))
1b894b59 492 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 493 else if (IS_G4X(dev)) {
044c7c41 494 limit = intel_g4x_limit(crtc);
f2b115e6 495 } else if (IS_PINEVIEW(dev)) {
d0737e1d 496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 497 limit = &intel_limits_pineview_lvds;
2177832f 498 else
f2b115e6 499 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
a0c4da24 502 } else if (IS_VALLEYVIEW(dev)) {
dc730512 503 limit = &intel_limits_vlv;
a6c45cf0 504 } else if (!IS_GEN2(dev)) {
d0737e1d 505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
79e53945 509 } else {
d0737e1d 510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 511 limit = &intel_limits_i8xx_lvds;
d0737e1d 512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 513 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
514 else
515 limit = &intel_limits_i8xx_dac;
79e53945
JB
516 }
517 return limit;
518}
519
f2b115e6
AJ
520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 522{
2177832f
SL
523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
fb03ac01
VS
527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
529}
530
7429e9d4
DV
531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
ac58c3f0 536static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 537{
7429e9d4 538 clock->m = i9xx_dpll_compute_m(clock);
79e53945 539 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
fb03ac01
VS
542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
544}
545
ef9348c8
CML
546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
7c04d1d9 557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
1b894b59
CW
563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
79e53945 566{
f01b7962
VS
567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
79e53945 569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 570 INTELPllInvalid("p1 out of range\n");
79e53945 571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 572 INTELPllInvalid("m2 out of range\n");
79e53945 573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 574 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
79e53945 587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 588 INTELPllInvalid("vco out of range\n");
79e53945
JB
589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 593 INTELPllInvalid("dot out of range\n");
79e53945
JB
594
595 return true;
596}
597
d4906093 598static bool
a919ff14 599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
79e53945 602{
a919ff14 603 struct drm_device *dev = crtc->base.dev;
79e53945 604 intel_clock_t clock;
79e53945
JB
605 int err = target;
606
d0737e1d 607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 608 /*
a210b028
DV
609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
79e53945 612 */
1974cad0 613 if (intel_is_dual_link_lvds(dev))
79e53945
JB
614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
0206e353 624 memset(best_clock, 0, sizeof(*best_clock));
79e53945 625
42158660
ZY
626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 630 if (clock.m2 >= clock.m1)
42158660
ZY
631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
636 int this_err;
637
ac58c3f0
DV
638 i9xx_clock(refclk, &clock);
639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
641 continue;
642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
659static bool
a919ff14 660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
79e53945 663{
a919ff14 664 struct drm_device *dev = crtc->base.dev;
79e53945 665 intel_clock_t clock;
79e53945
JB
666 int err = target;
667
d0737e1d 668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 669 /*
a210b028
DV
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
79e53945 673 */
1974cad0 674 if (intel_is_dual_link_lvds(dev))
79e53945
JB
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
0206e353 685 memset(best_clock, 0, sizeof(*best_clock));
79e53945 686
42158660
ZY
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
695 int this_err;
696
ac58c3f0 697 pineview_clock(refclk, &clock);
1b894b59
CW
698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
79e53945 700 continue;
cec2f356
SP
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
79e53945
JB
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
d4906093 718static bool
a919ff14 719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
d4906093 722{
a919ff14 723 struct drm_device *dev = crtc->base.dev;
d4906093
ML
724 intel_clock_t clock;
725 int max_n;
726 bool found;
6ba770dc
AJ
727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
729 found = false;
730
d0737e1d 731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 732 if (intel_is_dual_link_lvds(dev))
d4906093
ML
733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
f77f13e2 745 /* based on hardware requirement, prefer smaller n to precision */
d4906093 746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 747 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
ac58c3f0 756 i9xx_clock(refclk, &clock);
1b894b59
CW
757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
d4906093 759 continue;
1b894b59
CW
760
761 this_err = abs(clock.dot - target);
d4906093
ML
762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
2c07245f
ZW
772 return found;
773}
774
a0c4da24 775static bool
a919ff14 776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
a0c4da24 779{
a919ff14 780 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 781 intel_clock_t clock;
69e4f900 782 unsigned int bestppm = 1000000;
27e639bf
VS
783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 785 bool found = false;
a0c4da24 786
6b4bf1c4
VS
787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
790
791 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 796 clock.p = clock.p1 * clock.p2;
a0c4da24 797 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
799 unsigned int ppm, diff;
800
6b4bf1c4
VS
801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
803
804 vlv_clock(refclk, &clock);
43b0ac53 805
f01b7962
VS
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
43b0ac53
VS
808 continue;
809
6b4bf1c4
VS
810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 814 bestppm = 0;
6b4bf1c4 815 *best_clock = clock;
49e497ef 816 found = true;
43b0ac53 817 }
6b4bf1c4 818
c686122c 819 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 820 bestppm = ppm;
6b4bf1c4 821 *best_clock = clock;
49e497ef 822 found = true;
a0c4da24
JB
823 }
824 }
825 }
826 }
827 }
a0c4da24 828
49e497ef 829 return found;
a0c4da24 830}
a4fc5ed6 831
ef9348c8 832static bool
a919ff14 833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
a919ff14 837 struct drm_device *dev = crtc->base.dev;
ef9348c8
CML
838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
20ddf665
VS
884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
241bfc38 891 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
892 * as Haswell has gained clock readout/fastboot support.
893 *
66e514c1 894 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
895 * properly reconstruct framebuffers.
896 */
f4510a27 897 return intel_crtc->active && crtc->primary->fb &&
241bfc38 898 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
899}
900
a5c961d1
PZ
901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
3b117c8f 907 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
908}
909
fbf49ea2
VS
910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
ab7ad7f6
KP
929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 931 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
ab7ad7f6
KP
937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
58e10eb9 943 *
9d0498a2 944 */
575f7ab7 945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 946{
575f7ab7 947 struct drm_device *dev = crtc->base.dev;
9d0498a2 948 struct drm_i915_private *dev_priv = dev->dev_private;
575f7ab7
VS
949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
951
952 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 953 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
954
955 /* Wait for the Pipe State to go off */
58e10eb9
CW
956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
284637d9 958 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 959 } else {
ab7ad7f6 960 /* Wait for the display line to settle */
fbf49ea2 961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 962 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 963 }
79e53945
JB
964}
965
b0ea7d37
DL
966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
c36346e3 978 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 979 switch (port->port) {
c36346e3
DL
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
eba905b2 993 switch (port->port) {
c36346e3
DL
994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
b0ea7d37
DL
1006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
b24e7179
JB
1011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
55607e8a
DV
1017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
b24e7179
JB
1019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
b24e7179 1031
23538ef1
JN
1032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
55607e8a 1050struct intel_shared_dpll *
e2b78267
DV
1051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1052{
1053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
a43f6e0f 1055 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1056 return NULL;
1057
a43f6e0f 1058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1059}
1060
040484af 1061/* For ILK+ */
55607e8a
DV
1062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
040484af 1065{
040484af 1066 bool cur_state;
5358901f 1067 struct intel_dpll_hw_state hw_state;
040484af 1068
92b27b08 1069 if (WARN (!pll,
46edb027 1070 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1071 return;
ee7b9f93 1072
5358901f 1073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1074 WARN(cur_state != state,
5358901f
DV
1075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
040484af 1077}
040484af
JB
1078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
ad80a810
PZ
1085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
040484af 1087
affa9354
PZ
1088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
ad80a810 1090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1091 val = I915_READ(reg);
ad80a810 1092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
040484af
JB
1098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
d63fa0dc
PZ
1112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
3d13ef2e 1129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1130 return;
1131
bf507ef7 1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1133 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1134 return;
1135
040484af
JB
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
55607e8a
DV
1141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
040484af
JB
1143{
1144 int reg;
1145 u32 val;
55607e8a 1146 bool cur_state;
040484af
JB
1147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
55607e8a
DV
1150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
040484af
JB
1154}
1155
b680c37a
DV
1156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
ea0760cf 1158{
bedd4dba
JN
1159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
ea0760cf
JB
1161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
0de3b485 1163 bool locked = true;
ea0760cf 1164
bedd4dba
JN
1165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
ea0760cf 1171 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
ea0760cf
JB
1182 } else {
1183 pp_reg = PP_CONTROL;
bedd4dba
JN
1184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
ea0760cf
JB
1186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1191 locked = false;
1192
ea0760cf
JB
1193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1195 pipe_name(pipe));
ea0760cf
JB
1196}
1197
93ce0ba6
JN
1198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
d9d82081 1204 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1206 else
5efb3e28 1207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
b840d907
JB
1216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
b24e7179
JB
1218{
1219 int reg;
1220 u32 val;
63d7bbe9 1221 bool cur_state;
702e7a56
PZ
1222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
b24e7179 1224
b6b5d049
VS
1225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1228 state = true;
1229
f458ebbc 1230 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
63d7bbe9
JB
1239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1241 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1242}
1243
931872fc
CW
1244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
b24e7179
JB
1246{
1247 int reg;
1248 u32 val;
931872fc 1249 bool cur_state;
b24e7179
JB
1250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
931872fc
CW
1253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1257}
1258
931872fc
CW
1259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
b24e7179
JB
1262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
653e1026 1265 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
653e1026
VS
1270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
83f26f16 1274 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
19ec1358 1277 return;
28c05794 1278 }
19ec1358 1279
b24e7179 1280 /* Need to check both planes against the pipe */
055e393f 1281 for_each_pipe(dev_priv, i) {
b24e7179
JB
1282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
b24e7179
JB
1289 }
1290}
1291
19332d7a
JB
1292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
20674eef 1295 struct drm_device *dev = dev_priv->dev;
1fe47785 1296 int reg, sprite;
19332d7a
JB
1297 u32 val;
1298
7feb8b88
DL
1299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
20674eef 1309 val = I915_READ(reg);
83f26f16 1310 WARN(val & SP_ENABLE,
20674eef 1311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1312 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
19332d7a 1316 val = I915_READ(reg);
83f26f16 1317 WARN(val & SPRITE_ENABLE,
06da8da2 1318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
19332d7a 1322 val = I915_READ(reg);
83f26f16 1323 WARN(val & DVS_ENABLE,
06da8da2 1324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1325 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1326 }
1327}
1328
08c71e5e
VS
1329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
89eff4be 1335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1336{
1337 u32 val;
1338 bool enabled;
1339
89eff4be 1340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1341
92f2584a
JB
1342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
ab9412ba
DV
1348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
92f2584a
JB
1350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
ab9412ba 1355 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
92f2584a
JB
1361}
1362
4e634389
KP
1363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
44f37d1f
CML
1374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
f0575e92
KP
1377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
1519b995
KP
1384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
dc0fa718 1387 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1392 return false;
44f37d1f
CML
1393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
1519b995 1396 } else {
dc0fa718 1397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
291906f1 1434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1435 enum pipe pipe, int reg, u32 port_sel)
291906f1 1436{
47a05eca 1437 u32 val = I915_READ(reg);
4e634389 1438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 reg, pipe_name(pipe));
de9a35ab 1441
75c5da27
DV
1442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
de9a35ab 1444 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
47a05eca 1450 u32 val = I915_READ(reg);
b70ad586 1451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1453 reg, pipe_name(pipe));
de9a35ab 1454
dc0fa718 1455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1456 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1457 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
291906f1 1465
f0575e92
KP
1466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
b70ad586 1472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1473 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1474 pipe_name(pipe));
291906f1
JB
1475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
b70ad586 1478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1480 pipe_name(pipe));
291906f1 1481
e2debe91
PZ
1482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1485}
1486
40e9cf64
JB
1487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
a09caddd
CML
1494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
5382f5f3
JB
1505}
1506
d288f65f
VS
1507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
87442f73 1509{
426115cf
DV
1510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
d288f65f 1513 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1514
426115cf 1515 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1516
1517 /* No really, not for ILK+ */
1518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1521 if (IS_MOBILE(dev_priv->dev))
426115cf 1522 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1523
426115cf
DV
1524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
d288f65f 1531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1532 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1533
1534 /* We do this three times for luck */
426115cf 1535 I915_WRITE(reg, dpll);
87442f73
DV
1536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
426115cf 1538 I915_WRITE(reg, dpll);
87442f73
DV
1539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
426115cf 1541 I915_WRITE(reg, dpll);
87442f73
DV
1542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
d288f65f
VS
1546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
9d556c99
CML
1548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
d288f65f 1572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1573
1574 /* Check PLL is locked */
a11b0703 1575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
a11b0703 1578 /* not sure when this should be written */
d288f65f 1579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1580 POSTING_READ(DPLL_MD(pipe));
1581
9d556c99
CML
1582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
1c4e0274
VS
1585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
409ee761 1592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1593
1594 return count;
1595}
1596
66e3d5c0 1597static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1598{
66e3d5c0
DV
1599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1603
66e3d5c0 1604 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1605
63d7bbe9 1606 /* No really, not for ILK+ */
3d13ef2e 1607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1608
1609 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1612
1c4e0274
VS
1613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
66e3d5c0
DV
1625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
63d7bbe9
JB
1641
1642 /* We do this three times for luck */
66e3d5c0 1643 I915_WRITE(reg, dpll);
63d7bbe9
JB
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
66e3d5c0 1646 I915_WRITE(reg, dpll);
63d7bbe9
JB
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
66e3d5c0 1649 I915_WRITE(reg, dpll);
63d7bbe9
JB
1650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
50b44a44 1655 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
1c4e0274 1663static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1664{
1c4e0274
VS
1665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
409ee761 1671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
b6b5d049
VS
1679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
50b44a44
DV
1687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1689}
1690
f6071166
JB
1691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
e5cbfbfb
ID
1698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
f6071166 1702 if (pipe == PIPE_B)
e5cbfbfb 1703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
d752048d 1711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1712 u32 val;
1713
a11b0703
VS
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1716
a11b0703 1717 /* Set PLL en = 0 */
d17ec4ce 1718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
d752048d
VS
1723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
61407f6d
VS
1731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
d752048d 1742 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1743}
1744
e4607fcf
CML
1745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
89b667f8
JB
1747{
1748 u32 port_mask;
00fc31b7 1749 int dpll_reg;
89b667f8 1750
e4607fcf
CML
1751 switch (dport->port) {
1752 case PORT_B:
89b667f8 1753 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1754 dpll_reg = DPLL(0);
e4607fcf
CML
1755 break;
1756 case PORT_C:
89b667f8 1757 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1763 break;
1764 default:
1765 BUG();
1766 }
89b667f8 1767
00fc31b7 1768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1770 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1771}
1772
b14b1055
DV
1773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
be19f0ff
CW
1779 if (WARN_ON(pll == NULL))
1780 return;
1781
3e369b76 1782 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
92f2584a 1792/**
85b3894f 1793 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
85b3894f 1800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1801{
3d13ef2e
DL
1802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1805
87a875bb 1806 if (WARN_ON(pll == NULL))
48da64a8
CW
1807 return;
1808
3e369b76 1809 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1810 return;
ee7b9f93 1811
74dd6928 1812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1813 pll->name, pll->active, pll->on,
e2b78267 1814 crtc->base.base.id);
92f2584a 1815
cdbd2316
DV
1816 if (pll->active++) {
1817 WARN_ON(!pll->on);
e9d6944e 1818 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1819 return;
1820 }
f4a091c7 1821 WARN_ON(pll->on);
ee7b9f93 1822
bd2bb1b9
PZ
1823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
46edb027 1825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1826 pll->enable(dev_priv, pll);
ee7b9f93 1827 pll->on = true;
92f2584a
JB
1828}
1829
f6daaec2 1830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1831{
3d13ef2e
DL
1832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1835
92f2584a 1836 /* PCH only available on ILK+ */
3d13ef2e 1837 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1838 if (WARN_ON(pll == NULL))
ee7b9f93 1839 return;
92f2584a 1840
3e369b76 1841 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1842 return;
7a419866 1843
46edb027
DV
1844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
e2b78267 1846 crtc->base.base.id);
7a419866 1847
48da64a8 1848 if (WARN_ON(pll->active == 0)) {
e9d6944e 1849 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1850 return;
1851 }
1852
e9d6944e 1853 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1854 WARN_ON(!pll->on);
cdbd2316 1855 if (--pll->active)
7a419866 1856 return;
ee7b9f93 1857
46edb027 1858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1859 pll->disable(dev_priv, pll);
ee7b9f93 1860 pll->on = false;
bd2bb1b9
PZ
1861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1863}
1864
b8a4f404
PZ
1865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
040484af 1867{
23670b32 1868 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1871 uint32_t reg, val, pipeconf_val;
040484af
JB
1872
1873 /* PCH only available on ILK+ */
55522f37 1874 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1875
1876 /* Make sure PCH DPLL is enabled */
e72f9fbf 1877 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1878 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
23670b32
DV
1884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
59c859d6 1891 }
23670b32 1892
ab9412ba 1893 reg = PCH_TRANSCONF(pipe);
040484af 1894 val = I915_READ(reg);
5f7f726d 1895 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
dfd07d72
DV
1902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1904 }
5f7f726d
PZ
1905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1908 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
5f7f726d
PZ
1913 else
1914 val |= TRANS_PROGRESSIVE;
1915
040484af
JB
1916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1919}
1920
8fb033d7 1921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1922 enum transcoder cpu_transcoder)
040484af 1923{
8fb033d7 1924 u32 val, pipeconf_val;
8fb033d7
PZ
1925
1926 /* PCH only available on ILK+ */
55522f37 1927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1928
8fb033d7 1929 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1932
223a6fdf
PZ
1933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
25f3ef11 1938 val = TRANS_ENABLE;
937bb610 1939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1940
9a76b1c6
PZ
1941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
a35f2679 1943 val |= TRANS_INTERLACED;
8fb033d7
PZ
1944 else
1945 val |= TRANS_PROGRESSIVE;
1946
ab9412ba
DV
1947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1949 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1950}
1951
b8a4f404
PZ
1952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
040484af 1954{
23670b32
DV
1955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
040484af
JB
1957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
291906f1
JB
1962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
ab9412ba 1965 reg = PCH_TRANSCONF(pipe);
040484af
JB
1966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
040484af
JB
1980}
1981
ab4d966c 1982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1983{
8fb033d7
PZ
1984 u32 val;
1985
ab9412ba 1986 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1987 val &= ~TRANS_ENABLE;
ab9412ba 1988 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1989 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1991 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1996 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1997}
1998
b24e7179 1999/**
309cfea8 2000 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2001 * @crtc: crtc responsible for the pipe
b24e7179 2002 *
0372264a 2003 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2005 */
e1fdc473 2006static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2007{
0372264a
PZ
2008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
1a240d4d 2013 enum pipe pch_transcoder;
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
58c6eaa2 2017 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2018 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2019 assert_sprites_disabled(dev_priv, pipe);
2020
681e5811 2021 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
b24e7179
JB
2026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
040484af 2036 else {
30421c4f 2037 if (crtc->config.has_pch_encoder) {
040484af 2038 /* if driving the PCH, we need FDI enabled */
cc391bbb 2039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
040484af
JB
2042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
b24e7179 2045
702e7a56 2046 reg = PIPECONF(cpu_transcoder);
b24e7179 2047 val = I915_READ(reg);
7ad25d48 2048 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2051 return;
7ad25d48 2052 }
00d70b15
CW
2053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2055 POSTING_READ(reg);
b24e7179
JB
2056}
2057
2058/**
309cfea8 2059 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2060 * @crtc: crtc whose pipes is to be disabled
b24e7179 2061 *
575f7ab7
VS
2062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
b24e7179
JB
2065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
575f7ab7 2068static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2069{
575f7ab7
VS
2070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
b24e7179
JB
2073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2081 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2082 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2083
702e7a56 2084 reg = PIPECONF(cpu_transcoder);
b24e7179 2085 val = I915_READ(reg);
00d70b15
CW
2086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
67adc644
VS
2089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2104}
2105
d74362c9
KP
2106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
1dba99f4
VS
2110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
d74362c9 2112{
3d13ef2e
DL
2113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
d74362c9
KP
2118}
2119
b24e7179 2120/**
262ca2b0 2121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
b24e7179 2124 *
fdd508a6 2125 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2126 */
fdd508a6
VS
2127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
b24e7179 2129{
fdd508a6
VS
2130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2136
98ec7739
VS
2137 if (intel_crtc->primary_enabled)
2138 return;
0037f71c 2139
4c445e0e 2140 intel_crtc->primary_enabled = true;
939c2fe8 2141
fdd508a6
VS
2142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
33c3b0d1
VS
2144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2152}
2153
b24e7179 2154/**
262ca2b0 2155 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
b24e7179 2158 *
fdd508a6 2159 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2160 */
fdd508a6
VS
2161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
b24e7179 2163{
fdd508a6
VS
2164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2169
98ec7739
VS
2170 if (!intel_crtc->primary_enabled)
2171 return;
0037f71c 2172
4c445e0e 2173 intel_crtc->primary_enabled = false;
939c2fe8 2174
fdd508a6
VS
2175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
b24e7179
JB
2177}
2178
693db184
CW
2179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
a57ce0b2
JB
2188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
127bd2ac 2196int
850c4cdc
TU
2197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
a4872ba6 2199 struct intel_engine_cs *pipelined)
6b95a207 2200{
850c4cdc 2201 struct drm_device *dev = fb->dev;
ce453d81 2202 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2204 u32 alignment;
2205 int ret;
2206
ebcdd39e
MR
2207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
05394f39 2209 switch (obj->tiling_mode) {
6b95a207 2210 case I915_TILING_NONE:
1fada4cc
DL
2211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2214 alignment = 128 * 1024;
a6c45cf0 2215 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
6b95a207
KH
2219 break;
2220 case I915_TILING_X:
1fada4cc
DL
2221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
6b95a207
KH
2227 break;
2228 case I915_TILING_Y:
80075d49 2229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
693db184
CW
2235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
d6dd6843
PZ
2243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
ce453d81 2252 dev_priv->mm.interruptible = false;
2da3b9b9 2253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2254 if (ret)
ce453d81 2255 goto err_interruptible;
6b95a207
KH
2256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
06d98131 2262 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2263 if (ret)
2264 goto err_unpin;
1690e1eb 2265
9a5a53b3 2266 i915_gem_object_pin_fence(obj);
6b95a207 2267
ce453d81 2268 dev_priv->mm.interruptible = true;
d6dd6843 2269 intel_runtime_pm_put(dev_priv);
6b95a207 2270 return 0;
48b956c5
CW
2271
2272err_unpin:
cc98b413 2273 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2274err_interruptible:
2275 dev_priv->mm.interruptible = true;
d6dd6843 2276 intel_runtime_pm_put(dev_priv);
48b956c5 2277 return ret;
6b95a207
KH
2278}
2279
1690e1eb
CW
2280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
ebcdd39e
MR
2282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
1690e1eb 2284 i915_gem_object_unpin_fence(obj);
cc98b413 2285 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2286}
2287
c2c75131
DV
2288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
bc752862
CW
2290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
c2c75131 2294{
bc752862
CW
2295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
c2c75131 2297
bc752862
CW
2298 tile_rows = *y / 8;
2299 *y %= 8;
c2c75131 2300
bc752862
CW
2301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
c2c75131
DV
2313}
2314
46f297fb
JB
2315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
484b41dd 2336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
ff2652ea
CW
2344 if (plane_config->size == 0)
2345 return false;
2346
46f297fb
JB
2347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
484b41dd 2350 return false;
46f297fb
JB
2351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
66e514c1 2354 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2355 }
2356
66e514c1
DA
2357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2361
2362 mutex_lock(&dev->struct_mutex);
2363
66e514c1 2364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2365 &mode_cmd, obj)) {
46f297fb
JB
2366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
a071fa00 2370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2371 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
46f297fb
JB
2375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2386 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2387 struct drm_crtc *c;
2388 struct intel_crtc *i;
2ff8fde1 2389 struct drm_i915_gem_object *obj;
484b41dd 2390
66e514c1 2391 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
66e514c1
DA
2397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
70e1e0ec 2404 for_each_crtc(dev, c) {
484b41dd
JB
2405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
2ff8fde1
MR
2410 if (!i->active)
2411 continue;
2412
2413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
484b41dd
JB
2415 continue;
2416
2ff8fde1 2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
d9ceb816
JB
2418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
66e514c1
DA
2421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2424 break;
2425 }
2426 }
46f297fb
JB
2427}
2428
29b9bde6
DV
2429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
81255565
JB
2432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2436 struct drm_i915_gem_object *obj;
81255565 2437 int plane = intel_crtc->plane;
e506a0c6 2438 unsigned long linear_offset;
81255565 2439 u32 dspcntr;
f45651ba 2440 u32 reg = DSPCNTR(plane);
48404c1e 2441 int pixel_size;
f45651ba 2442
fdd508a6
VS
2443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
c9ba6fad
VS
2453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
f45651ba
VS
2459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
fdd508a6 2461 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2480 }
81255565 2481
57779d06
VS
2482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
81255565
JB
2484 dspcntr |= DISPPLANE_8BPP;
2485 break;
57779d06
VS
2486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
81255565 2489 break;
57779d06
VS
2490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2508 break;
2509 default:
baba133a 2510 BUG();
81255565 2511 }
57779d06 2512
f45651ba
VS
2513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
81255565 2516
de1aa629
VS
2517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
b9897127 2520 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2521
c2c75131
DV
2522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
bc752862 2524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2525 pixel_size,
bc752862 2526 fb->pitches[0]);
c2c75131
DV
2527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
e506a0c6 2529 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2530 }
e506a0c6 2531
48404c1e
SJ
2532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
f343c5f6
BW
2547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
01f2c773 2550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2551 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2555 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2556 } else
f343c5f6 2557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2558 POSTING_READ(reg);
17638cd6
JB
2559}
2560
29b9bde6
DV
2561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
17638cd6
JB
2564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2568 struct drm_i915_gem_object *obj;
17638cd6 2569 int plane = intel_crtc->plane;
e506a0c6 2570 unsigned long linear_offset;
17638cd6 2571 u32 dspcntr;
f45651ba 2572 u32 reg = DSPCNTR(plane);
48404c1e 2573 int pixel_size;
f45651ba 2574
fdd508a6
VS
2575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
c9ba6fad
VS
2582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
f45651ba
VS
2588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
fdd508a6 2590 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2594
57779d06
VS
2595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
17638cd6
JB
2597 dspcntr |= DISPPLANE_8BPP;
2598 break;
57779d06
VS
2599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2601 break;
57779d06
VS
2602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2617 break;
2618 default:
baba133a 2619 BUG();
17638cd6
JB
2620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
17638cd6 2624
f45651ba 2625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2627
b9897127 2628 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2629 intel_crtc->dspaddr_offset =
bc752862 2630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2631 pixel_size,
bc752862 2632 fb->pitches[0]);
c2c75131 2633 linear_offset -= intel_crtc->dspaddr_offset;
48404c1e
SJ
2634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
17638cd6 2650
f343c5f6
BW
2651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
01f2c773 2654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
17638cd6 2663 POSTING_READ(reg);
17638cd6
JB
2664}
2665
70d21f0e
DL
2666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
1447dde0
SJ
2731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e
DL
2733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
17638cd6
JB
2752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2759
6b8e6ed0
CW
2760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
81255565 2762
29b9bde6
DV
2763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
81255565
JB
2766}
2767
96a02917
VS
2768void intel_display_handle_reset(struct drm_device *dev)
2769{
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771 struct drm_crtc *crtc;
2772
2773 /*
2774 * Flips in the rings have been nuked by the reset,
2775 * so complete all pending flips so that user space
2776 * will get its events and not get stuck.
2777 *
2778 * Also update the base address of all primary
2779 * planes to the the last fb to make sure we're
2780 * showing the correct fb after a reset.
2781 *
2782 * Need to make two loops over the crtcs so that we
2783 * don't try to grab a crtc mutex before the
2784 * pending_flip_queue really got woken up.
2785 */
2786
70e1e0ec 2787 for_each_crtc(dev, crtc) {
96a02917
VS
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 enum plane plane = intel_crtc->plane;
2790
2791 intel_prepare_page_flip(dev, plane);
2792 intel_finish_page_flip_plane(dev, plane);
2793 }
2794
70e1e0ec 2795 for_each_crtc(dev, crtc) {
96a02917
VS
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2797
51fd371b 2798 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2799 /*
2800 * FIXME: Once we have proper support for primary planes (and
2801 * disabling them without disabling the entire crtc) allow again
66e514c1 2802 * a NULL crtc->primary->fb.
947fdaad 2803 */
f4510a27 2804 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2805 dev_priv->display.update_primary_plane(crtc,
66e514c1 2806 crtc->primary->fb,
262ca2b0
MR
2807 crtc->x,
2808 crtc->y);
51fd371b 2809 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2810 }
2811}
2812
14667a4b
CW
2813static int
2814intel_finish_fb(struct drm_framebuffer *old_fb)
2815{
2ff8fde1 2816 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2817 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2818 bool was_interruptible = dev_priv->mm.interruptible;
2819 int ret;
2820
14667a4b
CW
2821 /* Big Hammer, we also need to ensure that any pending
2822 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2823 * current scanout is retired before unpinning the old
2824 * framebuffer.
2825 *
2826 * This should only fail upon a hung GPU, in which case we
2827 * can safely continue.
2828 */
2829 dev_priv->mm.interruptible = false;
2830 ret = i915_gem_object_finish_gpu(obj);
2831 dev_priv->mm.interruptible = was_interruptible;
2832
2833 return ret;
2834}
2835
7d5e3799
CW
2836static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
2839 struct drm_i915_private *dev_priv = dev->dev_private;
2840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
2841 bool pending;
2842
2843 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2844 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2845 return false;
2846
5e2d7afc 2847 spin_lock_irq(&dev->event_lock);
7d5e3799 2848 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 2849 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
2850
2851 return pending;
2852}
2853
e30e8f75
GP
2854static void intel_update_pipe_size(struct intel_crtc *crtc)
2855{
2856 struct drm_device *dev = crtc->base.dev;
2857 struct drm_i915_private *dev_priv = dev->dev_private;
2858 const struct drm_display_mode *adjusted_mode;
2859
2860 if (!i915.fastboot)
2861 return;
2862
2863 /*
2864 * Update pipe size and adjust fitter if needed: the reason for this is
2865 * that in compute_mode_changes we check the native mode (not the pfit
2866 * mode) to see if we can flip rather than do a full mode set. In the
2867 * fastboot case, we'll flip, but if we don't update the pipesrc and
2868 * pfit state, we'll end up with a big fb scanned out into the wrong
2869 * sized surface.
2870 *
2871 * To fix this properly, we need to hoist the checks up into
2872 * compute_mode_changes (or above), check the actual pfit state and
2873 * whether the platform allows pfit disable with pipe active, and only
2874 * then update the pipesrc and pfit state, even on the flip path.
2875 */
2876
2877 adjusted_mode = &crtc->config.adjusted_mode;
2878
2879 I915_WRITE(PIPESRC(crtc->pipe),
2880 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2881 (adjusted_mode->crtc_vdisplay - 1));
2882 if (!crtc->config.pch_pfit.enabled &&
409ee761
ACO
2883 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2884 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
2885 I915_WRITE(PF_CTL(crtc->pipe), 0);
2886 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2887 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2888 }
2889 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2890 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2891}
2892
5c3b82e2 2893static int
3c4fdcfb 2894intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2895 struct drm_framebuffer *fb)
79e53945
JB
2896{
2897 struct drm_device *dev = crtc->dev;
6b8e6ed0 2898 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 2900 enum pipe pipe = intel_crtc->pipe;
2ff8fde1 2901 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 2902 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
5c3b82e2 2903 int ret;
79e53945 2904
7d5e3799
CW
2905 if (intel_crtc_has_pending_flip(crtc)) {
2906 DRM_ERROR("pipe is still busy with an old pageflip\n");
2907 return -EBUSY;
2908 }
2909
79e53945 2910 /* no fb bound */
94352cf9 2911 if (!fb) {
a5071c2f 2912 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2913 return 0;
2914 }
2915
7eb552ae 2916 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2917 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2918 plane_name(intel_crtc->plane),
2919 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2920 return -EINVAL;
79e53945
JB
2921 }
2922
5c3b82e2 2923 mutex_lock(&dev->struct_mutex);
850c4cdc 2924 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
a071fa00 2925 if (ret == 0)
850c4cdc 2926 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
a071fa00 2927 INTEL_FRONTBUFFER_PRIMARY(pipe));
8ac36ec1 2928 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2929 if (ret != 0) {
a5071c2f 2930 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2931 return ret;
2932 }
79e53945 2933
29b9bde6 2934 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2935
f99d7069
DV
2936 if (intel_crtc->active)
2937 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2938
f4510a27 2939 crtc->primary->fb = fb;
6c4c86f5
DV
2940 crtc->x = x;
2941 crtc->y = y;
94352cf9 2942
b7f1de28 2943 if (old_fb) {
d7697eea
DV
2944 if (intel_crtc->active && old_fb != fb)
2945 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2946 mutex_lock(&dev->struct_mutex);
2ff8fde1 2947 intel_unpin_fb_obj(old_obj);
8ac36ec1 2948 mutex_unlock(&dev->struct_mutex);
b7f1de28 2949 }
652c393a 2950
8ac36ec1 2951 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2952 intel_update_fbc(dev);
5c3b82e2 2953 mutex_unlock(&dev->struct_mutex);
79e53945 2954
5c3b82e2 2955 return 0;
79e53945
JB
2956}
2957
5e84e1a4
ZW
2958static void intel_fdi_normal_train(struct drm_crtc *crtc)
2959{
2960 struct drm_device *dev = crtc->dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
2964 u32 reg, temp;
2965
2966 /* enable normal train */
2967 reg = FDI_TX_CTL(pipe);
2968 temp = I915_READ(reg);
61e499bf 2969 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2970 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2971 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2972 } else {
2973 temp &= ~FDI_LINK_TRAIN_NONE;
2974 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2975 }
5e84e1a4
ZW
2976 I915_WRITE(reg, temp);
2977
2978 reg = FDI_RX_CTL(pipe);
2979 temp = I915_READ(reg);
2980 if (HAS_PCH_CPT(dev)) {
2981 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2982 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2983 } else {
2984 temp &= ~FDI_LINK_TRAIN_NONE;
2985 temp |= FDI_LINK_TRAIN_NONE;
2986 }
2987 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2988
2989 /* wait one idle pattern time */
2990 POSTING_READ(reg);
2991 udelay(1000);
357555c0
JB
2992
2993 /* IVB wants error correction enabled */
2994 if (IS_IVYBRIDGE(dev))
2995 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2996 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2997}
2998
1fbc0d78 2999static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 3000{
1fbc0d78
DV
3001 return crtc->base.enabled && crtc->active &&
3002 crtc->config.has_pch_encoder;
1e833f40
DV
3003}
3004
01a415fd
DV
3005static void ivb_modeset_global_resources(struct drm_device *dev)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 struct intel_crtc *pipe_B_crtc =
3009 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3010 struct intel_crtc *pipe_C_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3012 uint32_t temp;
3013
1e833f40
DV
3014 /*
3015 * When everything is off disable fdi C so that we could enable fdi B
3016 * with all lanes. Note that we don't care about enabled pipes without
3017 * an enabled pch encoder.
3018 */
3019 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3020 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
3021 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3023
3024 temp = I915_READ(SOUTH_CHICKEN1);
3025 temp &= ~FDI_BC_BIFURCATION_SELECT;
3026 DRM_DEBUG_KMS("disabling fdi C rx\n");
3027 I915_WRITE(SOUTH_CHICKEN1, temp);
3028 }
3029}
3030
8db9d77b
ZW
3031/* The FDI link training functions for ILK/Ibexpeak. */
3032static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3037 int pipe = intel_crtc->pipe;
5eddb70b 3038 u32 reg, temp, tries;
8db9d77b 3039
1c8562f6 3040 /* FDI needs bits from pipe first */
0fc932b8 3041 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3042
e1a44743
AJ
3043 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3044 for train result */
5eddb70b
CW
3045 reg = FDI_RX_IMR(pipe);
3046 temp = I915_READ(reg);
e1a44743
AJ
3047 temp &= ~FDI_RX_SYMBOL_LOCK;
3048 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3049 I915_WRITE(reg, temp);
3050 I915_READ(reg);
e1a44743
AJ
3051 udelay(150);
3052
8db9d77b 3053 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3054 reg = FDI_TX_CTL(pipe);
3055 temp = I915_READ(reg);
627eb5a3
DV
3056 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3057 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3058 temp &= ~FDI_LINK_TRAIN_NONE;
3059 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3060 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3061
5eddb70b
CW
3062 reg = FDI_RX_CTL(pipe);
3063 temp = I915_READ(reg);
8db9d77b
ZW
3064 temp &= ~FDI_LINK_TRAIN_NONE;
3065 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3066 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3067
3068 POSTING_READ(reg);
8db9d77b
ZW
3069 udelay(150);
3070
5b2adf89 3071 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3072 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3074 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3075
5eddb70b 3076 reg = FDI_RX_IIR(pipe);
e1a44743 3077 for (tries = 0; tries < 5; tries++) {
5eddb70b 3078 temp = I915_READ(reg);
8db9d77b
ZW
3079 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3080
3081 if ((temp & FDI_RX_BIT_LOCK)) {
3082 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3083 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3084 break;
3085 }
8db9d77b 3086 }
e1a44743 3087 if (tries == 5)
5eddb70b 3088 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3089
3090 /* Train 2 */
5eddb70b
CW
3091 reg = FDI_TX_CTL(pipe);
3092 temp = I915_READ(reg);
8db9d77b
ZW
3093 temp &= ~FDI_LINK_TRAIN_NONE;
3094 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3095 I915_WRITE(reg, temp);
8db9d77b 3096
5eddb70b
CW
3097 reg = FDI_RX_CTL(pipe);
3098 temp = I915_READ(reg);
8db9d77b
ZW
3099 temp &= ~FDI_LINK_TRAIN_NONE;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3101 I915_WRITE(reg, temp);
8db9d77b 3102
5eddb70b
CW
3103 POSTING_READ(reg);
3104 udelay(150);
8db9d77b 3105
5eddb70b 3106 reg = FDI_RX_IIR(pipe);
e1a44743 3107 for (tries = 0; tries < 5; tries++) {
5eddb70b 3108 temp = I915_READ(reg);
8db9d77b
ZW
3109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3110
3111 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3112 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3113 DRM_DEBUG_KMS("FDI train 2 done.\n");
3114 break;
3115 }
8db9d77b 3116 }
e1a44743 3117 if (tries == 5)
5eddb70b 3118 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3119
3120 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3121
8db9d77b
ZW
3122}
3123
0206e353 3124static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3125 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3126 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3127 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3128 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3129};
3130
3131/* The FDI link training functions for SNB/Cougarpoint. */
3132static void gen6_fdi_link_train(struct drm_crtc *crtc)
3133{
3134 struct drm_device *dev = crtc->dev;
3135 struct drm_i915_private *dev_priv = dev->dev_private;
3136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3137 int pipe = intel_crtc->pipe;
fa37d39e 3138 u32 reg, temp, i, retry;
8db9d77b 3139
e1a44743
AJ
3140 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3141 for train result */
5eddb70b
CW
3142 reg = FDI_RX_IMR(pipe);
3143 temp = I915_READ(reg);
e1a44743
AJ
3144 temp &= ~FDI_RX_SYMBOL_LOCK;
3145 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3146 I915_WRITE(reg, temp);
3147
3148 POSTING_READ(reg);
e1a44743
AJ
3149 udelay(150);
3150
8db9d77b 3151 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
627eb5a3
DV
3154 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3155 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
3156 temp &= ~FDI_LINK_TRAIN_NONE;
3157 temp |= FDI_LINK_TRAIN_PATTERN_1;
3158 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3159 /* SNB-B */
3160 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3161 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3162
d74cf324
DV
3163 I915_WRITE(FDI_RX_MISC(pipe),
3164 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3165
5eddb70b
CW
3166 reg = FDI_RX_CTL(pipe);
3167 temp = I915_READ(reg);
8db9d77b
ZW
3168 if (HAS_PCH_CPT(dev)) {
3169 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3170 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3171 } else {
3172 temp &= ~FDI_LINK_TRAIN_NONE;
3173 temp |= FDI_LINK_TRAIN_PATTERN_1;
3174 }
5eddb70b
CW
3175 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3176
3177 POSTING_READ(reg);
8db9d77b
ZW
3178 udelay(150);
3179
0206e353 3180 for (i = 0; i < 4; i++) {
5eddb70b
CW
3181 reg = FDI_TX_CTL(pipe);
3182 temp = I915_READ(reg);
8db9d77b
ZW
3183 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3184 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3185 I915_WRITE(reg, temp);
3186
3187 POSTING_READ(reg);
8db9d77b
ZW
3188 udelay(500);
3189
fa37d39e
SP
3190 for (retry = 0; retry < 5; retry++) {
3191 reg = FDI_RX_IIR(pipe);
3192 temp = I915_READ(reg);
3193 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3194 if (temp & FDI_RX_BIT_LOCK) {
3195 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3196 DRM_DEBUG_KMS("FDI train 1 done.\n");
3197 break;
3198 }
3199 udelay(50);
8db9d77b 3200 }
fa37d39e
SP
3201 if (retry < 5)
3202 break;
8db9d77b
ZW
3203 }
3204 if (i == 4)
5eddb70b 3205 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3206
3207 /* Train 2 */
5eddb70b
CW
3208 reg = FDI_TX_CTL(pipe);
3209 temp = I915_READ(reg);
8db9d77b
ZW
3210 temp &= ~FDI_LINK_TRAIN_NONE;
3211 temp |= FDI_LINK_TRAIN_PATTERN_2;
3212 if (IS_GEN6(dev)) {
3213 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3214 /* SNB-B */
3215 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3216 }
5eddb70b 3217 I915_WRITE(reg, temp);
8db9d77b 3218
5eddb70b
CW
3219 reg = FDI_RX_CTL(pipe);
3220 temp = I915_READ(reg);
8db9d77b
ZW
3221 if (HAS_PCH_CPT(dev)) {
3222 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3223 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3224 } else {
3225 temp &= ~FDI_LINK_TRAIN_NONE;
3226 temp |= FDI_LINK_TRAIN_PATTERN_2;
3227 }
5eddb70b
CW
3228 I915_WRITE(reg, temp);
3229
3230 POSTING_READ(reg);
8db9d77b
ZW
3231 udelay(150);
3232
0206e353 3233 for (i = 0; i < 4; i++) {
5eddb70b
CW
3234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
8db9d77b
ZW
3236 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3237 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3238 I915_WRITE(reg, temp);
3239
3240 POSTING_READ(reg);
8db9d77b
ZW
3241 udelay(500);
3242
fa37d39e
SP
3243 for (retry = 0; retry < 5; retry++) {
3244 reg = FDI_RX_IIR(pipe);
3245 temp = I915_READ(reg);
3246 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3247 if (temp & FDI_RX_SYMBOL_LOCK) {
3248 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3249 DRM_DEBUG_KMS("FDI train 2 done.\n");
3250 break;
3251 }
3252 udelay(50);
8db9d77b 3253 }
fa37d39e
SP
3254 if (retry < 5)
3255 break;
8db9d77b
ZW
3256 }
3257 if (i == 4)
5eddb70b 3258 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3259
3260 DRM_DEBUG_KMS("FDI train done.\n");
3261}
3262
357555c0
JB
3263/* Manual link training for Ivy Bridge A0 parts */
3264static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3265{
3266 struct drm_device *dev = crtc->dev;
3267 struct drm_i915_private *dev_priv = dev->dev_private;
3268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3269 int pipe = intel_crtc->pipe;
139ccd3f 3270 u32 reg, temp, i, j;
357555c0
JB
3271
3272 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3273 for train result */
3274 reg = FDI_RX_IMR(pipe);
3275 temp = I915_READ(reg);
3276 temp &= ~FDI_RX_SYMBOL_LOCK;
3277 temp &= ~FDI_RX_BIT_LOCK;
3278 I915_WRITE(reg, temp);
3279
3280 POSTING_READ(reg);
3281 udelay(150);
3282
01a415fd
DV
3283 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3284 I915_READ(FDI_RX_IIR(pipe)));
3285
139ccd3f
JB
3286 /* Try each vswing and preemphasis setting twice before moving on */
3287 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3288 /* disable first in case we need to retry */
3289 reg = FDI_TX_CTL(pipe);
3290 temp = I915_READ(reg);
3291 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3292 temp &= ~FDI_TX_ENABLE;
3293 I915_WRITE(reg, temp);
357555c0 3294
139ccd3f
JB
3295 reg = FDI_RX_CTL(pipe);
3296 temp = I915_READ(reg);
3297 temp &= ~FDI_LINK_TRAIN_AUTO;
3298 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3299 temp &= ~FDI_RX_ENABLE;
3300 I915_WRITE(reg, temp);
357555c0 3301
139ccd3f 3302 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3303 reg = FDI_TX_CTL(pipe);
3304 temp = I915_READ(reg);
139ccd3f
JB
3305 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3306 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3307 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3308 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3309 temp |= snb_b_fdi_train_param[j/2];
3310 temp |= FDI_COMPOSITE_SYNC;
3311 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3312
139ccd3f
JB
3313 I915_WRITE(FDI_RX_MISC(pipe),
3314 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3315
139ccd3f 3316 reg = FDI_RX_CTL(pipe);
357555c0 3317 temp = I915_READ(reg);
139ccd3f
JB
3318 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3319 temp |= FDI_COMPOSITE_SYNC;
3320 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3321
139ccd3f
JB
3322 POSTING_READ(reg);
3323 udelay(1); /* should be 0.5us */
357555c0 3324
139ccd3f
JB
3325 for (i = 0; i < 4; i++) {
3326 reg = FDI_RX_IIR(pipe);
3327 temp = I915_READ(reg);
3328 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3329
139ccd3f
JB
3330 if (temp & FDI_RX_BIT_LOCK ||
3331 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3332 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3333 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3334 i);
3335 break;
3336 }
3337 udelay(1); /* should be 0.5us */
3338 }
3339 if (i == 4) {
3340 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3341 continue;
3342 }
357555c0 3343
139ccd3f 3344 /* Train 2 */
357555c0
JB
3345 reg = FDI_TX_CTL(pipe);
3346 temp = I915_READ(reg);
139ccd3f
JB
3347 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3348 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3349 I915_WRITE(reg, temp);
3350
3351 reg = FDI_RX_CTL(pipe);
3352 temp = I915_READ(reg);
3353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3354 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3355 I915_WRITE(reg, temp);
3356
3357 POSTING_READ(reg);
139ccd3f 3358 udelay(2); /* should be 1.5us */
357555c0 3359
139ccd3f
JB
3360 for (i = 0; i < 4; i++) {
3361 reg = FDI_RX_IIR(pipe);
3362 temp = I915_READ(reg);
3363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3364
139ccd3f
JB
3365 if (temp & FDI_RX_SYMBOL_LOCK ||
3366 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3367 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3368 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3369 i);
3370 goto train_done;
3371 }
3372 udelay(2); /* should be 1.5us */
357555c0 3373 }
139ccd3f
JB
3374 if (i == 4)
3375 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3376 }
357555c0 3377
139ccd3f 3378train_done:
357555c0
JB
3379 DRM_DEBUG_KMS("FDI train done.\n");
3380}
3381
88cefb6c 3382static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3383{
88cefb6c 3384 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3385 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3386 int pipe = intel_crtc->pipe;
5eddb70b 3387 u32 reg, temp;
79e53945 3388
c64e311e 3389
c98e9dcf 3390 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3391 reg = FDI_RX_CTL(pipe);
3392 temp = I915_READ(reg);
627eb5a3
DV
3393 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3394 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3395 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3396 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3397
3398 POSTING_READ(reg);
c98e9dcf
JB
3399 udelay(200);
3400
3401 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3402 temp = I915_READ(reg);
3403 I915_WRITE(reg, temp | FDI_PCDCLK);
3404
3405 POSTING_READ(reg);
c98e9dcf
JB
3406 udelay(200);
3407
20749730
PZ
3408 /* Enable CPU FDI TX PLL, always on for Ironlake */
3409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3412 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3413
20749730
PZ
3414 POSTING_READ(reg);
3415 udelay(100);
6be4a607 3416 }
0e23b99d
JB
3417}
3418
88cefb6c
DV
3419static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3420{
3421 struct drm_device *dev = intel_crtc->base.dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 int pipe = intel_crtc->pipe;
3424 u32 reg, temp;
3425
3426 /* Switch from PCDclk to Rawclk */
3427 reg = FDI_RX_CTL(pipe);
3428 temp = I915_READ(reg);
3429 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3430
3431 /* Disable CPU FDI TX PLL */
3432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
3434 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3435
3436 POSTING_READ(reg);
3437 udelay(100);
3438
3439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
3441 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3442
3443 /* Wait for the clocks to turn off. */
3444 POSTING_READ(reg);
3445 udelay(100);
3446}
3447
0fc932b8
JB
3448static void ironlake_fdi_disable(struct drm_crtc *crtc)
3449{
3450 struct drm_device *dev = crtc->dev;
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3453 int pipe = intel_crtc->pipe;
3454 u32 reg, temp;
3455
3456 /* disable CPU FDI tx and PCH FDI rx */
3457 reg = FDI_TX_CTL(pipe);
3458 temp = I915_READ(reg);
3459 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3460 POSTING_READ(reg);
3461
3462 reg = FDI_RX_CTL(pipe);
3463 temp = I915_READ(reg);
3464 temp &= ~(0x7 << 16);
dfd07d72 3465 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3466 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3467
3468 POSTING_READ(reg);
3469 udelay(100);
3470
3471 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3472 if (HAS_PCH_IBX(dev))
6f06ce18 3473 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3474
3475 /* still set train pattern 1 */
3476 reg = FDI_TX_CTL(pipe);
3477 temp = I915_READ(reg);
3478 temp &= ~FDI_LINK_TRAIN_NONE;
3479 temp |= FDI_LINK_TRAIN_PATTERN_1;
3480 I915_WRITE(reg, temp);
3481
3482 reg = FDI_RX_CTL(pipe);
3483 temp = I915_READ(reg);
3484 if (HAS_PCH_CPT(dev)) {
3485 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3486 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3487 } else {
3488 temp &= ~FDI_LINK_TRAIN_NONE;
3489 temp |= FDI_LINK_TRAIN_PATTERN_1;
3490 }
3491 /* BPC in FDI rx is consistent with that in PIPECONF */
3492 temp &= ~(0x07 << 16);
dfd07d72 3493 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
3497 udelay(100);
3498}
3499
5dce5b93
CW
3500bool intel_has_pending_fb_unpin(struct drm_device *dev)
3501{
3502 struct intel_crtc *crtc;
3503
3504 /* Note that we don't need to be called with mode_config.lock here
3505 * as our list of CRTC objects is static for the lifetime of the
3506 * device and so cannot disappear as we iterate. Similarly, we can
3507 * happily treat the predicates as racy, atomic checks as userspace
3508 * cannot claim and pin a new fb without at least acquring the
3509 * struct_mutex and so serialising with us.
3510 */
d3fcc808 3511 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3512 if (atomic_read(&crtc->unpin_work_count) == 0)
3513 continue;
3514
3515 if (crtc->unpin_work)
3516 intel_wait_for_vblank(dev, crtc->pipe);
3517
3518 return true;
3519 }
3520
3521 return false;
3522}
3523
d6bbafa1
CW
3524static void page_flip_completed(struct intel_crtc *intel_crtc)
3525{
3526 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3527 struct intel_unpin_work *work = intel_crtc->unpin_work;
3528
3529 /* ensure that the unpin work is consistent wrt ->pending. */
3530 smp_rmb();
3531 intel_crtc->unpin_work = NULL;
3532
3533 if (work->event)
3534 drm_send_vblank_event(intel_crtc->base.dev,
3535 intel_crtc->pipe,
3536 work->event);
3537
3538 drm_crtc_vblank_put(&intel_crtc->base);
3539
3540 wake_up_all(&dev_priv->pending_flip_queue);
3541 queue_work(dev_priv->wq, &work->work);
3542
3543 trace_i915_flip_complete(intel_crtc->plane,
3544 work->pending_flip_obj);
3545}
3546
46a55d30 3547void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3548{
0f91128d 3549 struct drm_device *dev = crtc->dev;
5bb61643 3550 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3551
2c10d571 3552 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3553 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3554 !intel_crtc_has_pending_flip(crtc),
3555 60*HZ) == 0)) {
3556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3557
5e2d7afc 3558 spin_lock_irq(&dev->event_lock);
9c787942
CW
3559 if (intel_crtc->unpin_work) {
3560 WARN_ONCE(1, "Removing stuck page flip\n");
3561 page_flip_completed(intel_crtc);
3562 }
5e2d7afc 3563 spin_unlock_irq(&dev->event_lock);
9c787942 3564 }
5bb61643 3565
975d568a
CW
3566 if (crtc->primary->fb) {
3567 mutex_lock(&dev->struct_mutex);
3568 intel_finish_fb(crtc->primary->fb);
3569 mutex_unlock(&dev->struct_mutex);
3570 }
e6c3a2a6
CW
3571}
3572
e615efe4
ED
3573/* Program iCLKIP clock to the desired frequency */
3574static void lpt_program_iclkip(struct drm_crtc *crtc)
3575{
3576 struct drm_device *dev = crtc->dev;
3577 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3578 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3579 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3580 u32 temp;
3581
09153000
DV
3582 mutex_lock(&dev_priv->dpio_lock);
3583
e615efe4
ED
3584 /* It is necessary to ungate the pixclk gate prior to programming
3585 * the divisors, and gate it back when it is done.
3586 */
3587 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3588
3589 /* Disable SSCCTL */
3590 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3591 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3592 SBI_SSCCTL_DISABLE,
3593 SBI_ICLK);
e615efe4
ED
3594
3595 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3596 if (clock == 20000) {
e615efe4
ED
3597 auxdiv = 1;
3598 divsel = 0x41;
3599 phaseinc = 0x20;
3600 } else {
3601 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3602 * but the adjusted_mode->crtc_clock in in KHz. To get the
3603 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3604 * convert the virtual clock precision to KHz here for higher
3605 * precision.
3606 */
3607 u32 iclk_virtual_root_freq = 172800 * 1000;
3608 u32 iclk_pi_range = 64;
3609 u32 desired_divisor, msb_divisor_value, pi_value;
3610
12d7ceed 3611 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3612 msb_divisor_value = desired_divisor / iclk_pi_range;
3613 pi_value = desired_divisor % iclk_pi_range;
3614
3615 auxdiv = 0;
3616 divsel = msb_divisor_value - 2;
3617 phaseinc = pi_value;
3618 }
3619
3620 /* This should not happen with any sane values */
3621 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3622 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3624 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3625
3626 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3627 clock,
e615efe4
ED
3628 auxdiv,
3629 divsel,
3630 phasedir,
3631 phaseinc);
3632
3633 /* Program SSCDIVINTPHASE6 */
988d6ee8 3634 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3635 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3636 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3637 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3639 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3640 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3641 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3642
3643 /* Program SSCAUXDIV */
988d6ee8 3644 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3645 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3646 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3647 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3648
3649 /* Enable modulator and associated divider */
988d6ee8 3650 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3651 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3652 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3653
3654 /* Wait for initialization time */
3655 udelay(24);
3656
3657 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3658
3659 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3660}
3661
275f01b2
DV
3662static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3663 enum pipe pch_transcoder)
3664{
3665 struct drm_device *dev = crtc->base.dev;
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3668
3669 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3670 I915_READ(HTOTAL(cpu_transcoder)));
3671 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3672 I915_READ(HBLANK(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3674 I915_READ(HSYNC(cpu_transcoder)));
3675
3676 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3677 I915_READ(VTOTAL(cpu_transcoder)));
3678 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3679 I915_READ(VBLANK(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3681 I915_READ(VSYNC(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3683 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3684}
3685
1fbc0d78
DV
3686static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 uint32_t temp;
3690
3691 temp = I915_READ(SOUTH_CHICKEN1);
3692 if (temp & FDI_BC_BIFURCATION_SELECT)
3693 return;
3694
3695 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3697
3698 temp |= FDI_BC_BIFURCATION_SELECT;
3699 DRM_DEBUG_KMS("enabling fdi C rx\n");
3700 I915_WRITE(SOUTH_CHICKEN1, temp);
3701 POSTING_READ(SOUTH_CHICKEN1);
3702}
3703
3704static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3705{
3706 struct drm_device *dev = intel_crtc->base.dev;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708
3709 switch (intel_crtc->pipe) {
3710 case PIPE_A:
3711 break;
3712 case PIPE_B:
3713 if (intel_crtc->config.fdi_lanes > 2)
3714 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3715 else
3716 cpt_enable_fdi_bc_bifurcation(dev);
3717
3718 break;
3719 case PIPE_C:
3720 cpt_enable_fdi_bc_bifurcation(dev);
3721
3722 break;
3723 default:
3724 BUG();
3725 }
3726}
3727
f67a559d
JB
3728/*
3729 * Enable PCH resources required for PCH ports:
3730 * - PCH PLLs
3731 * - FDI training & RX/TX
3732 * - update transcoder timings
3733 * - DP transcoding bits
3734 * - transcoder
3735 */
3736static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
ee7b9f93 3742 u32 reg, temp;
2c07245f 3743
ab9412ba 3744 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3745
1fbc0d78
DV
3746 if (IS_IVYBRIDGE(dev))
3747 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3748
cd986abb
DV
3749 /* Write the TU size bits before fdi link training, so that error
3750 * detection works. */
3751 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3752 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3753
c98e9dcf 3754 /* For PCH output, training FDI link */
674cf967 3755 dev_priv->display.fdi_link_train(crtc);
2c07245f 3756
3ad8a208
DV
3757 /* We need to program the right clock selection before writing the pixel
3758 * mutliplier into the DPLL. */
303b81e0 3759 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3760 u32 sel;
4b645f14 3761
c98e9dcf 3762 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3763 temp |= TRANS_DPLL_ENABLE(pipe);
3764 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3765 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3766 temp |= sel;
3767 else
3768 temp &= ~sel;
c98e9dcf 3769 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3770 }
5eddb70b 3771
3ad8a208
DV
3772 /* XXX: pch pll's can be enabled any time before we enable the PCH
3773 * transcoder, and we actually should do this to not upset any PCH
3774 * transcoder that already use the clock when we share it.
3775 *
3776 * Note that enable_shared_dpll tries to do the right thing, but
3777 * get_shared_dpll unconditionally resets the pll - we need that to have
3778 * the right LVDS enable sequence. */
85b3894f 3779 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3780
d9b6cb56
JB
3781 /* set transcoder timing, panel must allow it */
3782 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3783 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3784
303b81e0 3785 intel_fdi_normal_train(crtc);
5e84e1a4 3786
c98e9dcf 3787 /* For PCH DP, enable TRANS_DP_CTL */
0a88818d 3788 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
dfd07d72 3789 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3790 reg = TRANS_DP_CTL(pipe);
3791 temp = I915_READ(reg);
3792 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3793 TRANS_DP_SYNC_MASK |
3794 TRANS_DP_BPC_MASK);
5eddb70b
CW
3795 temp |= (TRANS_DP_OUTPUT_ENABLE |
3796 TRANS_DP_ENH_FRAMING);
9325c9f0 3797 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3798
3799 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3800 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3801 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3802 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3803
3804 switch (intel_trans_dp_port_sel(crtc)) {
3805 case PCH_DP_B:
5eddb70b 3806 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3807 break;
3808 case PCH_DP_C:
5eddb70b 3809 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3810 break;
3811 case PCH_DP_D:
5eddb70b 3812 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3813 break;
3814 default:
e95d41e1 3815 BUG();
32f9d658 3816 }
2c07245f 3817
5eddb70b 3818 I915_WRITE(reg, temp);
6be4a607 3819 }
b52eb4dc 3820
b8a4f404 3821 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3822}
3823
1507e5bd
PZ
3824static void lpt_pch_enable(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3829 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3830
ab9412ba 3831 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3832
8c52b5e8 3833 lpt_program_iclkip(crtc);
1507e5bd 3834
0540e488 3835 /* Set transcoder timing. */
275f01b2 3836 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3837
937bb610 3838 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3839}
3840
716c2e55 3841void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3842{
e2b78267 3843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3844
3845 if (pll == NULL)
3846 return;
3847
3e369b76 3848 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 3849 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
3850 return;
3851 }
3852
3e369b76
ACO
3853 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3854 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
3855 WARN_ON(pll->on);
3856 WARN_ON(pll->active);
3857 }
3858
a43f6e0f 3859 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3860}
3861
716c2e55 3862struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3863{
e2b78267 3864 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 3865 struct intel_shared_dpll *pll;
e2b78267 3866 enum intel_dpll_id i;
ee7b9f93 3867
98b6bd99
DV
3868 if (HAS_PCH_IBX(dev_priv->dev)) {
3869 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3870 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3871 pll = &dev_priv->shared_dplls[i];
98b6bd99 3872
46edb027
DV
3873 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3874 crtc->base.base.id, pll->name);
98b6bd99 3875
8bd31e67 3876 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 3877
98b6bd99
DV
3878 goto found;
3879 }
3880
e72f9fbf
DV
3881 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3882 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3883
3884 /* Only want to check enabled timings first */
8bd31e67 3885 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
3886 continue;
3887
8bd31e67
ACO
3888 if (memcmp(&crtc->new_config->dpll_hw_state,
3889 &pll->new_config->hw_state,
3890 sizeof(pll->new_config->hw_state)) == 0) {
3891 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 3892 crtc->base.base.id, pll->name,
8bd31e67
ACO
3893 pll->new_config->crtc_mask,
3894 pll->active);
ee7b9f93
JB
3895 goto found;
3896 }
3897 }
3898
3899 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3900 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3901 pll = &dev_priv->shared_dplls[i];
8bd31e67 3902 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
3903 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3904 crtc->base.base.id, pll->name);
ee7b9f93
JB
3905 goto found;
3906 }
3907 }
3908
3909 return NULL;
3910
3911found:
8bd31e67
ACO
3912 if (pll->new_config->crtc_mask == 0)
3913 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
f2a69f44 3914
8bd31e67 3915 crtc->new_config->shared_dpll = i;
46edb027
DV
3916 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3917 pipe_name(crtc->pipe));
ee7b9f93 3918
8bd31e67 3919 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 3920
ee7b9f93
JB
3921 return pll;
3922}
3923
8bd31e67
ACO
3924/**
3925 * intel_shared_dpll_start_config - start a new PLL staged config
3926 * @dev_priv: DRM device
3927 * @clear_pipes: mask of pipes that will have their PLLs freed
3928 *
3929 * Starts a new PLL staged config, copying the current config but
3930 * releasing the references of pipes specified in clear_pipes.
3931 */
3932static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3933 unsigned clear_pipes)
3934{
3935 struct intel_shared_dpll *pll;
3936 enum intel_dpll_id i;
3937
3938 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3939 pll = &dev_priv->shared_dplls[i];
3940
3941 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3942 GFP_KERNEL);
3943 if (!pll->new_config)
3944 goto cleanup;
3945
3946 pll->new_config->crtc_mask &= ~clear_pipes;
3947 }
3948
3949 return 0;
3950
3951cleanup:
3952 while (--i >= 0) {
3953 pll = &dev_priv->shared_dplls[i];
f354d733 3954 kfree(pll->new_config);
8bd31e67
ACO
3955 pll->new_config = NULL;
3956 }
3957
3958 return -ENOMEM;
3959}
3960
3961static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3962{
3963 struct intel_shared_dpll *pll;
3964 enum intel_dpll_id i;
3965
3966 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3967 pll = &dev_priv->shared_dplls[i];
3968
3969 WARN_ON(pll->new_config == &pll->config);
3970
3971 pll->config = *pll->new_config;
3972 kfree(pll->new_config);
3973 pll->new_config = NULL;
3974 }
3975}
3976
3977static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3978{
3979 struct intel_shared_dpll *pll;
3980 enum intel_dpll_id i;
3981
3982 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3983 pll = &dev_priv->shared_dplls[i];
3984
3985 WARN_ON(pll->new_config == &pll->config);
3986
3987 kfree(pll->new_config);
3988 pll->new_config = NULL;
3989 }
3990}
3991
a1520318 3992static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3993{
3994 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3995 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3996 u32 temp;
3997
3998 temp = I915_READ(dslreg);
3999 udelay(500);
4000 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4001 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4002 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4003 }
4004}
4005
b074cec8
JB
4006static void ironlake_pfit_enable(struct intel_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->base.dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 int pipe = crtc->pipe;
4011
fd4daa9c 4012 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
4013 /* Force use of hard-coded filter coefficients
4014 * as some pre-programmed values are broken,
4015 * e.g. x201.
4016 */
4017 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4018 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4019 PF_PIPE_SEL_IVB(pipe));
4020 else
4021 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4022 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4023 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
4024 }
4025}
4026
bb53d4ae
VS
4027static void intel_enable_planes(struct drm_crtc *crtc)
4028{
4029 struct drm_device *dev = crtc->dev;
4030 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4031 struct drm_plane *plane;
bb53d4ae
VS
4032 struct intel_plane *intel_plane;
4033
af2b653b
MR
4034 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4035 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4036 if (intel_plane->pipe == pipe)
4037 intel_plane_restore(&intel_plane->base);
af2b653b 4038 }
bb53d4ae
VS
4039}
4040
4041static void intel_disable_planes(struct drm_crtc *crtc)
4042{
4043 struct drm_device *dev = crtc->dev;
4044 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4045 struct drm_plane *plane;
bb53d4ae
VS
4046 struct intel_plane *intel_plane;
4047
af2b653b
MR
4048 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4049 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4050 if (intel_plane->pipe == pipe)
4051 intel_plane_disable(&intel_plane->base);
af2b653b 4052 }
bb53d4ae
VS
4053}
4054
20bc8673 4055void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4056{
cea165c3
VS
4057 struct drm_device *dev = crtc->base.dev;
4058 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
4059
4060 if (!crtc->config.ips_enabled)
4061 return;
4062
cea165c3
VS
4063 /* We can only enable IPS after we enable a plane and wait for a vblank */
4064 intel_wait_for_vblank(dev, crtc->pipe);
4065
d77e4531 4066 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4067 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4068 mutex_lock(&dev_priv->rps.hw_lock);
4069 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4070 mutex_unlock(&dev_priv->rps.hw_lock);
4071 /* Quoting Art Runyan: "its not safe to expect any particular
4072 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4073 * mailbox." Moreover, the mailbox may return a bogus state,
4074 * so we need to just enable it and continue on.
2a114cc1
BW
4075 */
4076 } else {
4077 I915_WRITE(IPS_CTL, IPS_ENABLE);
4078 /* The bit only becomes 1 in the next vblank, so this wait here
4079 * is essentially intel_wait_for_vblank. If we don't have this
4080 * and don't wait for vblanks until the end of crtc_enable, then
4081 * the HW state readout code will complain that the expected
4082 * IPS_CTL value is not the one we read. */
4083 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4084 DRM_ERROR("Timed out waiting for IPS enable\n");
4085 }
d77e4531
PZ
4086}
4087
20bc8673 4088void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4089{
4090 struct drm_device *dev = crtc->base.dev;
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092
4093 if (!crtc->config.ips_enabled)
4094 return;
4095
4096 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4097 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4098 mutex_lock(&dev_priv->rps.hw_lock);
4099 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4100 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4101 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4102 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4103 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4104 } else {
2a114cc1 4105 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4106 POSTING_READ(IPS_CTL);
4107 }
d77e4531
PZ
4108
4109 /* We need to wait for a vblank before we can disable the plane. */
4110 intel_wait_for_vblank(dev, crtc->pipe);
4111}
4112
4113/** Loads the palette/gamma unit for the CRTC with the prepared values */
4114static void intel_crtc_load_lut(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
4117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 enum pipe pipe = intel_crtc->pipe;
4120 int palreg = PALETTE(pipe);
4121 int i;
4122 bool reenable_ips = false;
4123
4124 /* The clocks have to be on to load the palette. */
4125 if (!crtc->enabled || !intel_crtc->active)
4126 return;
4127
4128 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4129 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4130 assert_dsi_pll_enabled(dev_priv);
4131 else
4132 assert_pll_enabled(dev_priv, pipe);
4133 }
4134
4135 /* use legacy palette for Ironlake */
7a1db49a 4136 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4137 palreg = LGC_PALETTE(pipe);
4138
4139 /* Workaround : Do not read or write the pipe palette/gamma data while
4140 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4141 */
41e6fc4c 4142 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
4143 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4144 GAMMA_MODE_MODE_SPLIT)) {
4145 hsw_disable_ips(intel_crtc);
4146 reenable_ips = true;
4147 }
4148
4149 for (i = 0; i < 256; i++) {
4150 I915_WRITE(palreg + 4 * i,
4151 (intel_crtc->lut_r[i] << 16) |
4152 (intel_crtc->lut_g[i] << 8) |
4153 intel_crtc->lut_b[i]);
4154 }
4155
4156 if (reenable_ips)
4157 hsw_enable_ips(intel_crtc);
4158}
4159
d3eedb1a
VS
4160static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4161{
4162 if (!enable && intel_crtc->overlay) {
4163 struct drm_device *dev = intel_crtc->base.dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165
4166 mutex_lock(&dev->struct_mutex);
4167 dev_priv->mm.interruptible = false;
4168 (void) intel_overlay_switch_off(intel_crtc->overlay);
4169 dev_priv->mm.interruptible = true;
4170 mutex_unlock(&dev->struct_mutex);
4171 }
4172
4173 /* Let userspace switch the overlay on again. In most cases userspace
4174 * has to recompute where to put it anyway.
4175 */
4176}
4177
d3eedb1a 4178static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4179{
4180 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int pipe = intel_crtc->pipe;
a5c4d7bc 4183
fdd508a6 4184 intel_enable_primary_hw_plane(crtc->primary, crtc);
a5c4d7bc
VS
4185 intel_enable_planes(crtc);
4186 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4187 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4188
4189 hsw_enable_ips(intel_crtc);
4190
4191 mutex_lock(&dev->struct_mutex);
4192 intel_update_fbc(dev);
4193 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4194
4195 /*
4196 * FIXME: Once we grow proper nuclear flip support out of this we need
4197 * to compute the mask of flip planes precisely. For the time being
4198 * consider this a flip from a NULL plane.
4199 */
4200 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4201}
4202
d3eedb1a 4203static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4208 int pipe = intel_crtc->pipe;
4209 int plane = intel_crtc->plane;
4210
4211 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
4212
4213 if (dev_priv->fbc.plane == plane)
4214 intel_disable_fbc(dev);
4215
4216 hsw_disable_ips(intel_crtc);
4217
d3eedb1a 4218 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
4219 intel_crtc_update_cursor(crtc, false);
4220 intel_disable_planes(crtc);
fdd508a6 4221 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4222
f99d7069
DV
4223 /*
4224 * FIXME: Once we grow proper nuclear flip support out of this we need
4225 * to compute the mask of flip planes precisely. For the time being
4226 * consider this a flip to a NULL plane.
4227 */
4228 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4229}
4230
f67a559d
JB
4231static void ironlake_crtc_enable(struct drm_crtc *crtc)
4232{
4233 struct drm_device *dev = crtc->dev;
4234 struct drm_i915_private *dev_priv = dev->dev_private;
4235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4236 struct intel_encoder *encoder;
f67a559d 4237 int pipe = intel_crtc->pipe;
f67a559d 4238
08a48469
DV
4239 WARN_ON(!crtc->enabled);
4240
f67a559d
JB
4241 if (intel_crtc->active)
4242 return;
4243
b14b1055
DV
4244 if (intel_crtc->config.has_pch_encoder)
4245 intel_prepare_shared_dpll(intel_crtc);
4246
29407aab
DV
4247 if (intel_crtc->config.has_dp_encoder)
4248 intel_dp_set_m_n(intel_crtc);
4249
4250 intel_set_pipe_timings(intel_crtc);
4251
4252 if (intel_crtc->config.has_pch_encoder) {
4253 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4254 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
4255 }
4256
4257 ironlake_set_pipeconf(crtc);
4258
f67a559d 4259 intel_crtc->active = true;
8664281b 4260
a72e4c9f
DV
4261 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4262 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4263
f6736a1a 4264 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4265 if (encoder->pre_enable)
4266 encoder->pre_enable(encoder);
f67a559d 4267
5bfe2ac0 4268 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
4269 /* Note: FDI PLL enabling _must_ be done before we enable the
4270 * cpu pipes, hence this is separate from all the other fdi/pch
4271 * enabling. */
88cefb6c 4272 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4273 } else {
4274 assert_fdi_tx_disabled(dev_priv, pipe);
4275 assert_fdi_rx_disabled(dev_priv, pipe);
4276 }
f67a559d 4277
b074cec8 4278 ironlake_pfit_enable(intel_crtc);
f67a559d 4279
9c54c0dd
JB
4280 /*
4281 * On ILK+ LUT must be loaded before the pipe is running but with
4282 * clocks enabled
4283 */
4284 intel_crtc_load_lut(crtc);
4285
f37fcc2a 4286 intel_update_watermarks(crtc);
e1fdc473 4287 intel_enable_pipe(intel_crtc);
f67a559d 4288
5bfe2ac0 4289 if (intel_crtc->config.has_pch_encoder)
f67a559d 4290 ironlake_pch_enable(crtc);
c98e9dcf 4291
fa5c73b1
DV
4292 for_each_encoder_on_crtc(dev, crtc, encoder)
4293 encoder->enable(encoder);
61b77ddd
DV
4294
4295 if (HAS_PCH_CPT(dev))
a1520318 4296 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4297
4b3a9526
VS
4298 assert_vblank_disabled(crtc);
4299 drm_crtc_vblank_on(crtc);
4300
d3eedb1a 4301 intel_crtc_enable_planes(crtc);
6be4a607
JB
4302}
4303
42db64ef
PZ
4304/* IPS only exists on ULT machines and is tied to pipe A. */
4305static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4306{
f5adf94e 4307 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4308}
4309
e4916946
PZ
4310/*
4311 * This implements the workaround described in the "notes" section of the mode
4312 * set sequence documentation. When going from no pipes or single pipe to
4313 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4314 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4315 */
4316static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4317{
4318 struct drm_device *dev = crtc->base.dev;
4319 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4320
4321 /* We want to get the other_active_crtc only if there's only 1 other
4322 * active crtc. */
d3fcc808 4323 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4324 if (!crtc_it->active || crtc_it == crtc)
4325 continue;
4326
4327 if (other_active_crtc)
4328 return;
4329
4330 other_active_crtc = crtc_it;
4331 }
4332 if (!other_active_crtc)
4333 return;
4334
4335 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4336 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4337}
4338
4f771f10
PZ
4339static void haswell_crtc_enable(struct drm_crtc *crtc)
4340{
4341 struct drm_device *dev = crtc->dev;
4342 struct drm_i915_private *dev_priv = dev->dev_private;
4343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4344 struct intel_encoder *encoder;
4345 int pipe = intel_crtc->pipe;
4f771f10
PZ
4346
4347 WARN_ON(!crtc->enabled);
4348
4349 if (intel_crtc->active)
4350 return;
4351
df8ad70c
DV
4352 if (intel_crtc_to_shared_dpll(intel_crtc))
4353 intel_enable_shared_dpll(intel_crtc);
4354
229fca97
DV
4355 if (intel_crtc->config.has_dp_encoder)
4356 intel_dp_set_m_n(intel_crtc);
4357
4358 intel_set_pipe_timings(intel_crtc);
4359
ebb69c95
CT
4360 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4361 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4362 intel_crtc->config.pixel_multiplier - 1);
4363 }
4364
229fca97
DV
4365 if (intel_crtc->config.has_pch_encoder) {
4366 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4367 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4368 }
4369
4370 haswell_set_pipeconf(crtc);
4371
4372 intel_set_pipe_csc(crtc);
4373
4f771f10 4374 intel_crtc->active = true;
8664281b 4375
a72e4c9f 4376 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4377 for_each_encoder_on_crtc(dev, crtc, encoder)
4378 if (encoder->pre_enable)
4379 encoder->pre_enable(encoder);
4380
4fe9467d 4381 if (intel_crtc->config.has_pch_encoder) {
a72e4c9f
DV
4382 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4383 true);
4fe9467d
ID
4384 dev_priv->display.fdi_link_train(crtc);
4385 }
4386
1f544388 4387 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4388
b074cec8 4389 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4390
4391 /*
4392 * On ILK+ LUT must be loaded before the pipe is running but with
4393 * clocks enabled
4394 */
4395 intel_crtc_load_lut(crtc);
4396
1f544388 4397 intel_ddi_set_pipe_settings(crtc);
8228c251 4398 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4399
f37fcc2a 4400 intel_update_watermarks(crtc);
e1fdc473 4401 intel_enable_pipe(intel_crtc);
42db64ef 4402
5bfe2ac0 4403 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4404 lpt_pch_enable(crtc);
4f771f10 4405
0e32b39c
DA
4406 if (intel_crtc->config.dp_encoder_is_mst)
4407 intel_ddi_set_vc_payload_alloc(crtc, true);
4408
8807e55b 4409 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4410 encoder->enable(encoder);
8807e55b
JN
4411 intel_opregion_notify_encoder(encoder, true);
4412 }
4f771f10 4413
4b3a9526
VS
4414 assert_vblank_disabled(crtc);
4415 drm_crtc_vblank_on(crtc);
4416
e4916946
PZ
4417 /* If we change the relative order between pipe/planes enabling, we need
4418 * to change the workaround. */
4419 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4420 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4421}
4422
3f8dce3a
DV
4423static void ironlake_pfit_disable(struct intel_crtc *crtc)
4424{
4425 struct drm_device *dev = crtc->base.dev;
4426 struct drm_i915_private *dev_priv = dev->dev_private;
4427 int pipe = crtc->pipe;
4428
4429 /* To avoid upsetting the power well on haswell only disable the pfit if
4430 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4431 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4432 I915_WRITE(PF_CTL(pipe), 0);
4433 I915_WRITE(PF_WIN_POS(pipe), 0);
4434 I915_WRITE(PF_WIN_SZ(pipe), 0);
4435 }
4436}
4437
6be4a607
JB
4438static void ironlake_crtc_disable(struct drm_crtc *crtc)
4439{
4440 struct drm_device *dev = crtc->dev;
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4443 struct intel_encoder *encoder;
6be4a607 4444 int pipe = intel_crtc->pipe;
5eddb70b 4445 u32 reg, temp;
b52eb4dc 4446
f7abfe8b
CW
4447 if (!intel_crtc->active)
4448 return;
4449
d3eedb1a 4450 intel_crtc_disable_planes(crtc);
a5c4d7bc 4451
4b3a9526
VS
4452 drm_crtc_vblank_off(crtc);
4453 assert_vblank_disabled(crtc);
4454
ea9d758d
DV
4455 for_each_encoder_on_crtc(dev, crtc, encoder)
4456 encoder->disable(encoder);
4457
d925c59a 4458 if (intel_crtc->config.has_pch_encoder)
a72e4c9f 4459 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4460
575f7ab7 4461 intel_disable_pipe(intel_crtc);
32f9d658 4462
3f8dce3a 4463 ironlake_pfit_disable(intel_crtc);
2c07245f 4464
bf49ec8c
DV
4465 for_each_encoder_on_crtc(dev, crtc, encoder)
4466 if (encoder->post_disable)
4467 encoder->post_disable(encoder);
2c07245f 4468
d925c59a
DV
4469 if (intel_crtc->config.has_pch_encoder) {
4470 ironlake_fdi_disable(crtc);
913d8d11 4471
d925c59a 4472 ironlake_disable_pch_transcoder(dev_priv, pipe);
a72e4c9f 4473 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 4474
d925c59a
DV
4475 if (HAS_PCH_CPT(dev)) {
4476 /* disable TRANS_DP_CTL */
4477 reg = TRANS_DP_CTL(pipe);
4478 temp = I915_READ(reg);
4479 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4480 TRANS_DP_PORT_SEL_MASK);
4481 temp |= TRANS_DP_PORT_SEL_NONE;
4482 I915_WRITE(reg, temp);
4483
4484 /* disable DPLL_SEL */
4485 temp = I915_READ(PCH_DPLL_SEL);
11887397 4486 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4487 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4488 }
e3421a18 4489
d925c59a 4490 /* disable PCH DPLL */
e72f9fbf 4491 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4492
d925c59a
DV
4493 ironlake_fdi_pll_disable(intel_crtc);
4494 }
6b383a7f 4495
f7abfe8b 4496 intel_crtc->active = false;
46ba614c 4497 intel_update_watermarks(crtc);
d1ebd816
BW
4498
4499 mutex_lock(&dev->struct_mutex);
6b383a7f 4500 intel_update_fbc(dev);
d1ebd816 4501 mutex_unlock(&dev->struct_mutex);
6be4a607 4502}
1b3c7a47 4503
4f771f10 4504static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4505{
4f771f10
PZ
4506 struct drm_device *dev = crtc->dev;
4507 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4509 struct intel_encoder *encoder;
3b117c8f 4510 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4511
4f771f10
PZ
4512 if (!intel_crtc->active)
4513 return;
4514
d3eedb1a 4515 intel_crtc_disable_planes(crtc);
dda9a66a 4516
4b3a9526
VS
4517 drm_crtc_vblank_off(crtc);
4518 assert_vblank_disabled(crtc);
4519
8807e55b
JN
4520 for_each_encoder_on_crtc(dev, crtc, encoder) {
4521 intel_opregion_notify_encoder(encoder, false);
4f771f10 4522 encoder->disable(encoder);
8807e55b 4523 }
4f771f10 4524
8664281b 4525 if (intel_crtc->config.has_pch_encoder)
a72e4c9f
DV
4526 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4527 false);
575f7ab7 4528 intel_disable_pipe(intel_crtc);
4f771f10 4529
a4bf214f
VS
4530 if (intel_crtc->config.dp_encoder_is_mst)
4531 intel_ddi_set_vc_payload_alloc(crtc, false);
4532
ad80a810 4533 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4534
3f8dce3a 4535 ironlake_pfit_disable(intel_crtc);
4f771f10 4536
1f544388 4537 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4538
88adfff1 4539 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4540 lpt_disable_pch_transcoder(dev_priv);
a72e4c9f
DV
4541 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4542 true);
1ad960f2 4543 intel_ddi_fdi_disable(crtc);
83616634 4544 }
4f771f10 4545
97b040aa
ID
4546 for_each_encoder_on_crtc(dev, crtc, encoder)
4547 if (encoder->post_disable)
4548 encoder->post_disable(encoder);
4549
4f771f10 4550 intel_crtc->active = false;
46ba614c 4551 intel_update_watermarks(crtc);
4f771f10
PZ
4552
4553 mutex_lock(&dev->struct_mutex);
4554 intel_update_fbc(dev);
4555 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4556
4557 if (intel_crtc_to_shared_dpll(intel_crtc))
4558 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4559}
4560
ee7b9f93
JB
4561static void ironlake_crtc_off(struct drm_crtc *crtc)
4562{
4563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4564 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4565}
4566
6441ab5f 4567
2dd24552
JB
4568static void i9xx_pfit_enable(struct intel_crtc *crtc)
4569{
4570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
4572 struct intel_crtc_config *pipe_config = &crtc->config;
4573
328d8e82 4574 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4575 return;
4576
2dd24552 4577 /*
c0b03411
DV
4578 * The panel fitter should only be adjusted whilst the pipe is disabled,
4579 * according to register description and PRM.
2dd24552 4580 */
c0b03411
DV
4581 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4582 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4583
b074cec8
JB
4584 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4585 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4586
4587 /* Border color in case we don't scale up to the full screen. Black by
4588 * default, change to something else for debugging. */
4589 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4590}
4591
d05410f9
DA
4592static enum intel_display_power_domain port_to_power_domain(enum port port)
4593{
4594 switch (port) {
4595 case PORT_A:
4596 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4597 case PORT_B:
4598 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4599 case PORT_C:
4600 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4601 case PORT_D:
4602 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4603 default:
4604 WARN_ON_ONCE(1);
4605 return POWER_DOMAIN_PORT_OTHER;
4606 }
4607}
4608
77d22dca
ID
4609#define for_each_power_domain(domain, mask) \
4610 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4611 if ((1 << (domain)) & (mask))
4612
319be8ae
ID
4613enum intel_display_power_domain
4614intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4615{
4616 struct drm_device *dev = intel_encoder->base.dev;
4617 struct intel_digital_port *intel_dig_port;
4618
4619 switch (intel_encoder->type) {
4620 case INTEL_OUTPUT_UNKNOWN:
4621 /* Only DDI platforms should ever use this output type */
4622 WARN_ON_ONCE(!HAS_DDI(dev));
4623 case INTEL_OUTPUT_DISPLAYPORT:
4624 case INTEL_OUTPUT_HDMI:
4625 case INTEL_OUTPUT_EDP:
4626 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4627 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4628 case INTEL_OUTPUT_DP_MST:
4629 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4630 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4631 case INTEL_OUTPUT_ANALOG:
4632 return POWER_DOMAIN_PORT_CRT;
4633 case INTEL_OUTPUT_DSI:
4634 return POWER_DOMAIN_PORT_DSI;
4635 default:
4636 return POWER_DOMAIN_PORT_OTHER;
4637 }
4638}
4639
4640static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4641{
319be8ae
ID
4642 struct drm_device *dev = crtc->dev;
4643 struct intel_encoder *intel_encoder;
4644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4645 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4646 unsigned long mask;
4647 enum transcoder transcoder;
4648
4649 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4650
4651 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4652 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4653 if (intel_crtc->config.pch_pfit.enabled ||
4654 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4655 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4656
319be8ae
ID
4657 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4658 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4659
77d22dca
ID
4660 return mask;
4661}
4662
77d22dca
ID
4663static void modeset_update_crtc_power_domains(struct drm_device *dev)
4664{
4665 struct drm_i915_private *dev_priv = dev->dev_private;
4666 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4667 struct intel_crtc *crtc;
4668
4669 /*
4670 * First get all needed power domains, then put all unneeded, to avoid
4671 * any unnecessary toggling of the power wells.
4672 */
d3fcc808 4673 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4674 enum intel_display_power_domain domain;
4675
4676 if (!crtc->base.enabled)
4677 continue;
4678
319be8ae 4679 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4680
4681 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4682 intel_display_power_get(dev_priv, domain);
4683 }
4684
50f6e502
VS
4685 if (dev_priv->display.modeset_global_resources)
4686 dev_priv->display.modeset_global_resources(dev);
4687
d3fcc808 4688 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4689 enum intel_display_power_domain domain;
4690
4691 for_each_power_domain(domain, crtc->enabled_power_domains)
4692 intel_display_power_put(dev_priv, domain);
4693
4694 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4695 }
4696
4697 intel_display_set_init_power(dev_priv, false);
4698}
4699
dfcab17e 4700/* returns HPLL frequency in kHz */
f8bf63fd 4701static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4702{
586f49dc 4703 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4704
586f49dc
JB
4705 /* Obtain SKU information */
4706 mutex_lock(&dev_priv->dpio_lock);
4707 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4708 CCK_FUSE_HPLL_FREQ_MASK;
4709 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4710
dfcab17e 4711 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4712}
4713
f8bf63fd
VS
4714static void vlv_update_cdclk(struct drm_device *dev)
4715{
4716 struct drm_i915_private *dev_priv = dev->dev_private;
4717
4718 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4719 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4720 dev_priv->vlv_cdclk_freq);
4721
4722 /*
4723 * Program the gmbus_freq based on the cdclk frequency.
4724 * BSpec erroneously claims we should aim for 4MHz, but
4725 * in fact 1MHz is the correct frequency.
4726 */
4727 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4728}
4729
30a970c6
JB
4730/* Adjust CDclk dividers to allow high res or save power if possible */
4731static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4732{
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734 u32 val, cmd;
4735
d197b7d3 4736 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4737
dfcab17e 4738 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4739 cmd = 2;
dfcab17e 4740 else if (cdclk == 266667)
30a970c6
JB
4741 cmd = 1;
4742 else
4743 cmd = 0;
4744
4745 mutex_lock(&dev_priv->rps.hw_lock);
4746 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4747 val &= ~DSPFREQGUAR_MASK;
4748 val |= (cmd << DSPFREQGUAR_SHIFT);
4749 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4750 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4751 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4752 50)) {
4753 DRM_ERROR("timed out waiting for CDclk change\n");
4754 }
4755 mutex_unlock(&dev_priv->rps.hw_lock);
4756
dfcab17e 4757 if (cdclk == 400000) {
6bcda4f0 4758 u32 divider;
30a970c6 4759
6bcda4f0 4760 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6
JB
4761
4762 mutex_lock(&dev_priv->dpio_lock);
4763 /* adjust cdclk divider */
4764 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4765 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4766 val |= divider;
4767 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4768
4769 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4770 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4771 50))
4772 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4773 mutex_unlock(&dev_priv->dpio_lock);
4774 }
4775
4776 mutex_lock(&dev_priv->dpio_lock);
4777 /* adjust self-refresh exit latency value */
4778 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4779 val &= ~0x7f;
4780
4781 /*
4782 * For high bandwidth configs, we set a higher latency in the bunit
4783 * so that the core display fetch happens in time to avoid underruns.
4784 */
dfcab17e 4785 if (cdclk == 400000)
30a970c6
JB
4786 val |= 4500 / 250; /* 4.5 usec */
4787 else
4788 val |= 3000 / 250; /* 3.0 usec */
4789 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4790 mutex_unlock(&dev_priv->dpio_lock);
4791
f8bf63fd 4792 vlv_update_cdclk(dev);
30a970c6
JB
4793}
4794
383c5a6a
VS
4795static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4796{
4797 struct drm_i915_private *dev_priv = dev->dev_private;
4798 u32 val, cmd;
4799
4800 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4801
4802 switch (cdclk) {
4803 case 400000:
4804 cmd = 3;
4805 break;
4806 case 333333:
4807 case 320000:
4808 cmd = 2;
4809 break;
4810 case 266667:
4811 cmd = 1;
4812 break;
4813 case 200000:
4814 cmd = 0;
4815 break;
4816 default:
4817 WARN_ON(1);
4818 return;
4819 }
4820
4821 mutex_lock(&dev_priv->rps.hw_lock);
4822 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4823 val &= ~DSPFREQGUAR_MASK_CHV;
4824 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4825 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4826 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4827 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4828 50)) {
4829 DRM_ERROR("timed out waiting for CDclk change\n");
4830 }
4831 mutex_unlock(&dev_priv->rps.hw_lock);
4832
4833 vlv_update_cdclk(dev);
4834}
4835
30a970c6
JB
4836static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4837 int max_pixclk)
4838{
6bcda4f0 4839 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
29dc7ef3 4840
d49a340d
VS
4841 /* FIXME: Punit isn't quite ready yet */
4842 if (IS_CHERRYVIEW(dev_priv->dev))
4843 return 400000;
4844
30a970c6
JB
4845 /*
4846 * Really only a few cases to deal with, as only 4 CDclks are supported:
4847 * 200MHz
4848 * 267MHz
29dc7ef3 4849 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4850 * 400MHz
4851 * So we check to see whether we're above 90% of the lower bin and
4852 * adjust if needed.
e37c67a1
VS
4853 *
4854 * We seem to get an unstable or solid color picture at 200MHz.
4855 * Not sure what's wrong. For now use 200MHz only when all pipes
4856 * are off.
30a970c6 4857 */
29dc7ef3 4858 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4859 return 400000;
4860 else if (max_pixclk > 266667*9/10)
29dc7ef3 4861 return freq_320;
e37c67a1 4862 else if (max_pixclk > 0)
dfcab17e 4863 return 266667;
e37c67a1
VS
4864 else
4865 return 200000;
30a970c6
JB
4866}
4867
2f2d7aa1
VS
4868/* compute the max pixel clock for new configuration */
4869static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4870{
4871 struct drm_device *dev = dev_priv->dev;
4872 struct intel_crtc *intel_crtc;
4873 int max_pixclk = 0;
4874
d3fcc808 4875 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4876 if (intel_crtc->new_enabled)
30a970c6 4877 max_pixclk = max(max_pixclk,
2f2d7aa1 4878 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4879 }
4880
4881 return max_pixclk;
4882}
4883
4884static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4885 unsigned *prepare_pipes)
30a970c6
JB
4886{
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 struct intel_crtc *intel_crtc;
2f2d7aa1 4889 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4890
d60c4473
ID
4891 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4892 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4893 return;
4894
2f2d7aa1 4895 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4896 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4897 if (intel_crtc->base.enabled)
4898 *prepare_pipes |= (1 << intel_crtc->pipe);
4899}
4900
4901static void valleyview_modeset_global_resources(struct drm_device *dev)
4902{
4903 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4904 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4905 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4906
383c5a6a
VS
4907 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4908 if (IS_CHERRYVIEW(dev))
4909 cherryview_set_cdclk(dev, req_cdclk);
4910 else
4911 valleyview_set_cdclk(dev, req_cdclk);
4912 }
30a970c6
JB
4913}
4914
89b667f8
JB
4915static void valleyview_crtc_enable(struct drm_crtc *crtc)
4916{
4917 struct drm_device *dev = crtc->dev;
a72e4c9f 4918 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
4919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4920 struct intel_encoder *encoder;
4921 int pipe = intel_crtc->pipe;
23538ef1 4922 bool is_dsi;
89b667f8
JB
4923
4924 WARN_ON(!crtc->enabled);
4925
4926 if (intel_crtc->active)
4927 return;
4928
409ee761 4929 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 4930
1ae0d137
VS
4931 if (!is_dsi) {
4932 if (IS_CHERRYVIEW(dev))
d288f65f 4933 chv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4934 else
d288f65f 4935 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
1ae0d137 4936 }
5b18e57c
DV
4937
4938 if (intel_crtc->config.has_dp_encoder)
4939 intel_dp_set_m_n(intel_crtc);
4940
4941 intel_set_pipe_timings(intel_crtc);
4942
c14b0485
VS
4943 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945
4946 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4947 I915_WRITE(CHV_CANVAS(pipe), 0);
4948 }
4949
5b18e57c
DV
4950 i9xx_set_pipeconf(intel_crtc);
4951
89b667f8 4952 intel_crtc->active = true;
89b667f8 4953
a72e4c9f 4954 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 4955
89b667f8
JB
4956 for_each_encoder_on_crtc(dev, crtc, encoder)
4957 if (encoder->pre_pll_enable)
4958 encoder->pre_pll_enable(encoder);
4959
9d556c99
CML
4960 if (!is_dsi) {
4961 if (IS_CHERRYVIEW(dev))
d288f65f 4962 chv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4963 else
d288f65f 4964 vlv_enable_pll(intel_crtc, &intel_crtc->config);
9d556c99 4965 }
89b667f8
JB
4966
4967 for_each_encoder_on_crtc(dev, crtc, encoder)
4968 if (encoder->pre_enable)
4969 encoder->pre_enable(encoder);
4970
2dd24552
JB
4971 i9xx_pfit_enable(intel_crtc);
4972
63cbb074
VS
4973 intel_crtc_load_lut(crtc);
4974
f37fcc2a 4975 intel_update_watermarks(crtc);
e1fdc473 4976 intel_enable_pipe(intel_crtc);
be6a6f8e 4977
5004945f
JN
4978 for_each_encoder_on_crtc(dev, crtc, encoder)
4979 encoder->enable(encoder);
9ab0460b 4980
4b3a9526
VS
4981 assert_vblank_disabled(crtc);
4982 drm_crtc_vblank_on(crtc);
4983
9ab0460b 4984 intel_crtc_enable_planes(crtc);
d40d9187 4985
56b80e1f 4986 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 4987 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
4988}
4989
f13c2ef3
DV
4990static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4991{
4992 struct drm_device *dev = crtc->base.dev;
4993 struct drm_i915_private *dev_priv = dev->dev_private;
4994
4995 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4996 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4997}
4998
0b8765c6 4999static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5000{
5001 struct drm_device *dev = crtc->dev;
a72e4c9f 5002 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5004 struct intel_encoder *encoder;
79e53945 5005 int pipe = intel_crtc->pipe;
79e53945 5006
08a48469
DV
5007 WARN_ON(!crtc->enabled);
5008
f7abfe8b
CW
5009 if (intel_crtc->active)
5010 return;
5011
f13c2ef3
DV
5012 i9xx_set_pll_dividers(intel_crtc);
5013
5b18e57c
DV
5014 if (intel_crtc->config.has_dp_encoder)
5015 intel_dp_set_m_n(intel_crtc);
5016
5017 intel_set_pipe_timings(intel_crtc);
5018
5b18e57c
DV
5019 i9xx_set_pipeconf(intel_crtc);
5020
f7abfe8b 5021 intel_crtc->active = true;
6b383a7f 5022
4a3436e8 5023 if (!IS_GEN2(dev))
a72e4c9f 5024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5025
9d6d9f19
MK
5026 for_each_encoder_on_crtc(dev, crtc, encoder)
5027 if (encoder->pre_enable)
5028 encoder->pre_enable(encoder);
5029
f6736a1a
DV
5030 i9xx_enable_pll(intel_crtc);
5031
2dd24552
JB
5032 i9xx_pfit_enable(intel_crtc);
5033
63cbb074
VS
5034 intel_crtc_load_lut(crtc);
5035
f37fcc2a 5036 intel_update_watermarks(crtc);
e1fdc473 5037 intel_enable_pipe(intel_crtc);
be6a6f8e 5038
fa5c73b1
DV
5039 for_each_encoder_on_crtc(dev, crtc, encoder)
5040 encoder->enable(encoder);
9ab0460b 5041
4b3a9526
VS
5042 assert_vblank_disabled(crtc);
5043 drm_crtc_vblank_on(crtc);
5044
9ab0460b 5045 intel_crtc_enable_planes(crtc);
d40d9187 5046
4a3436e8
VS
5047 /*
5048 * Gen2 reports pipe underruns whenever all planes are disabled.
5049 * So don't enable underrun reporting before at least some planes
5050 * are enabled.
5051 * FIXME: Need to fix the logic to work when we turn off all planes
5052 * but leave the pipe running.
5053 */
5054 if (IS_GEN2(dev))
a72e4c9f 5055 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5056
56b80e1f 5057 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5058 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5059}
79e53945 5060
87476d63
DV
5061static void i9xx_pfit_disable(struct intel_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->base.dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5065
328d8e82
DV
5066 if (!crtc->config.gmch_pfit.control)
5067 return;
87476d63 5068
328d8e82 5069 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5070
328d8e82
DV
5071 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5072 I915_READ(PFIT_CONTROL));
5073 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5074}
5075
0b8765c6
JB
5076static void i9xx_crtc_disable(struct drm_crtc *crtc)
5077{
5078 struct drm_device *dev = crtc->dev;
5079 struct drm_i915_private *dev_priv = dev->dev_private;
5080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5081 struct intel_encoder *encoder;
0b8765c6 5082 int pipe = intel_crtc->pipe;
ef9c3aee 5083
f7abfe8b
CW
5084 if (!intel_crtc->active)
5085 return;
5086
4a3436e8
VS
5087 /*
5088 * Gen2 reports pipe underruns whenever all planes are disabled.
5089 * So diasble underrun reporting before all the planes get disabled.
5090 * FIXME: Need to fix the logic to work when we turn off all planes
5091 * but leave the pipe running.
5092 */
5093 if (IS_GEN2(dev))
a72e4c9f 5094 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5095
564ed191
ID
5096 /*
5097 * Vblank time updates from the shadow to live plane control register
5098 * are blocked if the memory self-refresh mode is active at that
5099 * moment. So to make sure the plane gets truly disabled, disable
5100 * first the self-refresh mode. The self-refresh enable bit in turn
5101 * will be checked/applied by the HW only at the next frame start
5102 * event which is after the vblank start event, so we need to have a
5103 * wait-for-vblank between disabling the plane and the pipe.
5104 */
5105 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5106 intel_crtc_disable_planes(crtc);
5107
6304cd91
VS
5108 /*
5109 * On gen2 planes are double buffered but the pipe isn't, so we must
5110 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5111 * We also need to wait on all gmch platforms because of the
5112 * self-refresh mode constraint explained above.
6304cd91 5113 */
564ed191 5114 intel_wait_for_vblank(dev, pipe);
6304cd91 5115
4b3a9526
VS
5116 drm_crtc_vblank_off(crtc);
5117 assert_vblank_disabled(crtc);
5118
5119 for_each_encoder_on_crtc(dev, crtc, encoder)
5120 encoder->disable(encoder);
5121
575f7ab7 5122 intel_disable_pipe(intel_crtc);
24a1f16d 5123
87476d63 5124 i9xx_pfit_disable(intel_crtc);
24a1f16d 5125
89b667f8
JB
5126 for_each_encoder_on_crtc(dev, crtc, encoder)
5127 if (encoder->post_disable)
5128 encoder->post_disable(encoder);
5129
409ee761 5130 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5131 if (IS_CHERRYVIEW(dev))
5132 chv_disable_pll(dev_priv, pipe);
5133 else if (IS_VALLEYVIEW(dev))
5134 vlv_disable_pll(dev_priv, pipe);
5135 else
1c4e0274 5136 i9xx_disable_pll(intel_crtc);
076ed3b2 5137 }
0b8765c6 5138
4a3436e8 5139 if (!IS_GEN2(dev))
a72e4c9f 5140 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5141
f7abfe8b 5142 intel_crtc->active = false;
46ba614c 5143 intel_update_watermarks(crtc);
f37fcc2a 5144
efa9624e 5145 mutex_lock(&dev->struct_mutex);
6b383a7f 5146 intel_update_fbc(dev);
efa9624e 5147 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5148}
5149
ee7b9f93
JB
5150static void i9xx_crtc_off(struct drm_crtc *crtc)
5151{
5152}
5153
976f8a20
DV
5154static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5155 bool enabled)
2c07245f
ZW
5156{
5157 struct drm_device *dev = crtc->dev;
5158 struct drm_i915_master_private *master_priv;
5159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5160 int pipe = intel_crtc->pipe;
79e53945
JB
5161
5162 if (!dev->primary->master)
5163 return;
5164
5165 master_priv = dev->primary->master->driver_priv;
5166 if (!master_priv->sarea_priv)
5167 return;
5168
79e53945
JB
5169 switch (pipe) {
5170 case 0:
5171 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5172 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5173 break;
5174 case 1:
5175 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5176 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5177 break;
5178 default:
9db4a9c7 5179 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
5180 break;
5181 }
79e53945
JB
5182}
5183
b04c5bd6
BF
5184/* Master function to enable/disable CRTC and corresponding power wells */
5185void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5186{
5187 struct drm_device *dev = crtc->dev;
5188 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5190 enum intel_display_power_domain domain;
5191 unsigned long domains;
976f8a20 5192
0e572fe7
DV
5193 if (enable) {
5194 if (!intel_crtc->active) {
e1e9fb84
DV
5195 domains = get_crtc_power_domains(crtc);
5196 for_each_power_domain(domain, domains)
5197 intel_display_power_get(dev_priv, domain);
5198 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5199
5200 dev_priv->display.crtc_enable(crtc);
5201 }
5202 } else {
5203 if (intel_crtc->active) {
5204 dev_priv->display.crtc_disable(crtc);
5205
e1e9fb84
DV
5206 domains = intel_crtc->enabled_power_domains;
5207 for_each_power_domain(domain, domains)
5208 intel_display_power_put(dev_priv, domain);
5209 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5210 }
5211 }
b04c5bd6
BF
5212}
5213
5214/**
5215 * Sets the power management mode of the pipe and plane.
5216 */
5217void intel_crtc_update_dpms(struct drm_crtc *crtc)
5218{
5219 struct drm_device *dev = crtc->dev;
5220 struct intel_encoder *intel_encoder;
5221 bool enable = false;
5222
5223 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5224 enable |= intel_encoder->connectors_active;
5225
5226 intel_crtc_control(crtc, enable);
976f8a20
DV
5227
5228 intel_crtc_update_sarea(crtc, enable);
5229}
5230
cdd59983
CW
5231static void intel_crtc_disable(struct drm_crtc *crtc)
5232{
cdd59983 5233 struct drm_device *dev = crtc->dev;
976f8a20 5234 struct drm_connector *connector;
ee7b9f93 5235 struct drm_i915_private *dev_priv = dev->dev_private;
2ff8fde1 5236 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
a071fa00 5237 enum pipe pipe = to_intel_crtc(crtc)->pipe;
cdd59983 5238
976f8a20
DV
5239 /* crtc should still be enabled when we disable it. */
5240 WARN_ON(!crtc->enabled);
5241
5242 dev_priv->display.crtc_disable(crtc);
5243 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
5244 dev_priv->display.off(crtc);
5245
f4510a27 5246 if (crtc->primary->fb) {
cdd59983 5247 mutex_lock(&dev->struct_mutex);
a071fa00
DV
5248 intel_unpin_fb_obj(old_obj);
5249 i915_gem_track_fb(old_obj, NULL,
5250 INTEL_FRONTBUFFER_PRIMARY(pipe));
cdd59983 5251 mutex_unlock(&dev->struct_mutex);
f4510a27 5252 crtc->primary->fb = NULL;
976f8a20
DV
5253 }
5254
5255 /* Update computed state. */
5256 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5257 if (!connector->encoder || !connector->encoder->crtc)
5258 continue;
5259
5260 if (connector->encoder->crtc != crtc)
5261 continue;
5262
5263 connector->dpms = DRM_MODE_DPMS_OFF;
5264 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5265 }
5266}
5267
ea5b213a 5268void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5269{
4ef69c7a 5270 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5271
ea5b213a
CW
5272 drm_encoder_cleanup(encoder);
5273 kfree(intel_encoder);
7e7d76c3
JB
5274}
5275
9237329d 5276/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5277 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5278 * state of the entire output pipe. */
9237329d 5279static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5280{
5ab432ef
DV
5281 if (mode == DRM_MODE_DPMS_ON) {
5282 encoder->connectors_active = true;
5283
b2cabb0e 5284 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5285 } else {
5286 encoder->connectors_active = false;
5287
b2cabb0e 5288 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5289 }
79e53945
JB
5290}
5291
0a91ca29
DV
5292/* Cross check the actual hw state with our own modeset state tracking (and it's
5293 * internal consistency). */
b980514c 5294static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5295{
0a91ca29
DV
5296 if (connector->get_hw_state(connector)) {
5297 struct intel_encoder *encoder = connector->encoder;
5298 struct drm_crtc *crtc;
5299 bool encoder_enabled;
5300 enum pipe pipe;
5301
5302 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5303 connector->base.base.id,
c23cc417 5304 connector->base.name);
0a91ca29 5305
0e32b39c
DA
5306 /* there is no real hw state for MST connectors */
5307 if (connector->mst_port)
5308 return;
5309
0a91ca29
DV
5310 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5311 "wrong connector dpms state\n");
5312 WARN(connector->base.encoder != &encoder->base,
5313 "active connector not linked to encoder\n");
0a91ca29 5314
36cd7444
DA
5315 if (encoder) {
5316 WARN(!encoder->connectors_active,
5317 "encoder->connectors_active not set\n");
5318
5319 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5320 WARN(!encoder_enabled, "encoder not enabled\n");
5321 if (WARN_ON(!encoder->base.crtc))
5322 return;
0a91ca29 5323
36cd7444 5324 crtc = encoder->base.crtc;
0a91ca29 5325
36cd7444
DA
5326 WARN(!crtc->enabled, "crtc not enabled\n");
5327 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5328 WARN(pipe != to_intel_crtc(crtc)->pipe,
5329 "encoder active on the wrong pipe\n");
5330 }
0a91ca29 5331 }
79e53945
JB
5332}
5333
5ab432ef
DV
5334/* Even simpler default implementation, if there's really no special case to
5335 * consider. */
5336void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5337{
5ab432ef
DV
5338 /* All the simple cases only support two dpms states. */
5339 if (mode != DRM_MODE_DPMS_ON)
5340 mode = DRM_MODE_DPMS_OFF;
d4270e57 5341
5ab432ef
DV
5342 if (mode == connector->dpms)
5343 return;
5344
5345 connector->dpms = mode;
5346
5347 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5348 if (connector->encoder)
5349 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5350
b980514c 5351 intel_modeset_check_state(connector->dev);
79e53945
JB
5352}
5353
f0947c37
DV
5354/* Simple connector->get_hw_state implementation for encoders that support only
5355 * one connector and no cloning and hence the encoder state determines the state
5356 * of the connector. */
5357bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5358{
24929352 5359 enum pipe pipe = 0;
f0947c37 5360 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5361
f0947c37 5362 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5363}
5364
1857e1da
DV
5365static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5366 struct intel_crtc_config *pipe_config)
5367{
5368 struct drm_i915_private *dev_priv = dev->dev_private;
5369 struct intel_crtc *pipe_B_crtc =
5370 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5371
5372 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5373 pipe_name(pipe), pipe_config->fdi_lanes);
5374 if (pipe_config->fdi_lanes > 4) {
5375 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5376 pipe_name(pipe), pipe_config->fdi_lanes);
5377 return false;
5378 }
5379
bafb6553 5380 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5381 if (pipe_config->fdi_lanes > 2) {
5382 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5383 pipe_config->fdi_lanes);
5384 return false;
5385 } else {
5386 return true;
5387 }
5388 }
5389
5390 if (INTEL_INFO(dev)->num_pipes == 2)
5391 return true;
5392
5393 /* Ivybridge 3 pipe is really complicated */
5394 switch (pipe) {
5395 case PIPE_A:
5396 return true;
5397 case PIPE_B:
5398 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5399 pipe_config->fdi_lanes > 2) {
5400 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5401 pipe_name(pipe), pipe_config->fdi_lanes);
5402 return false;
5403 }
5404 return true;
5405 case PIPE_C:
1e833f40 5406 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5407 pipe_B_crtc->config.fdi_lanes <= 2) {
5408 if (pipe_config->fdi_lanes > 2) {
5409 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5410 pipe_name(pipe), pipe_config->fdi_lanes);
5411 return false;
5412 }
5413 } else {
5414 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5415 return false;
5416 }
5417 return true;
5418 default:
5419 BUG();
5420 }
5421}
5422
e29c22c0
DV
5423#define RETRY 1
5424static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5425 struct intel_crtc_config *pipe_config)
877d48d5 5426{
1857e1da 5427 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5428 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5429 int lane, link_bw, fdi_dotclock;
e29c22c0 5430 bool setup_ok, needs_recompute = false;
877d48d5 5431
e29c22c0 5432retry:
877d48d5
DV
5433 /* FDI is a binary signal running at ~2.7GHz, encoding
5434 * each output octet as 10 bits. The actual frequency
5435 * is stored as a divider into a 100MHz clock, and the
5436 * mode pixel clock is stored in units of 1KHz.
5437 * Hence the bw of each lane in terms of the mode signal
5438 * is:
5439 */
5440 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5441
241bfc38 5442 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5443
2bd89a07 5444 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5445 pipe_config->pipe_bpp);
5446
5447 pipe_config->fdi_lanes = lane;
5448
2bd89a07 5449 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5450 link_bw, &pipe_config->fdi_m_n);
1857e1da 5451
e29c22c0
DV
5452 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5453 intel_crtc->pipe, pipe_config);
5454 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5455 pipe_config->pipe_bpp -= 2*3;
5456 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5457 pipe_config->pipe_bpp);
5458 needs_recompute = true;
5459 pipe_config->bw_constrained = true;
5460
5461 goto retry;
5462 }
5463
5464 if (needs_recompute)
5465 return RETRY;
5466
5467 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5468}
5469
42db64ef
PZ
5470static void hsw_compute_ips_config(struct intel_crtc *crtc,
5471 struct intel_crtc_config *pipe_config)
5472{
d330a953 5473 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5474 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5475 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5476}
5477
a43f6e0f 5478static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5479 struct intel_crtc_config *pipe_config)
79e53945 5480{
a43f6e0f 5481 struct drm_device *dev = crtc->base.dev;
8bd31e67 5482 struct drm_i915_private *dev_priv = dev->dev_private;
b8cecdf5 5483 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5484
ad3a4479 5485 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5486 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5487 int clock_limit =
5488 dev_priv->display.get_display_clock_speed(dev);
5489
5490 /*
5491 * Enable pixel doubling when the dot clock
5492 * is > 90% of the (display) core speed.
5493 *
b397c96b
VS
5494 * GDG double wide on either pipe,
5495 * otherwise pipe A only.
cf532bb2 5496 */
b397c96b 5497 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5498 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5499 clock_limit *= 2;
cf532bb2 5500 pipe_config->double_wide = true;
ad3a4479
VS
5501 }
5502
241bfc38 5503 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5504 return -EINVAL;
2c07245f 5505 }
89749350 5506
1d1d0e27
VS
5507 /*
5508 * Pipe horizontal size must be even in:
5509 * - DVO ganged mode
5510 * - LVDS dual channel mode
5511 * - Double wide pipe
5512 */
409ee761 5513 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5514 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5515 pipe_config->pipe_src_w &= ~1;
5516
8693a824
DL
5517 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5518 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5519 */
5520 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5521 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5522 return -EINVAL;
44f46b42 5523
bd080ee5 5524 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5525 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5526 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5527 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5528 * for lvds. */
5529 pipe_config->pipe_bpp = 8*3;
5530 }
5531
f5adf94e 5532 if (HAS_IPS(dev))
a43f6e0f
DV
5533 hsw_compute_ips_config(crtc, pipe_config);
5534
877d48d5 5535 if (pipe_config->has_pch_encoder)
a43f6e0f 5536 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5537
e29c22c0 5538 return 0;
79e53945
JB
5539}
5540
25eb05fc
JB
5541static int valleyview_get_display_clock_speed(struct drm_device *dev)
5542{
d197b7d3 5543 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
5544 u32 val;
5545 int divider;
5546
d49a340d
VS
5547 /* FIXME: Punit isn't quite ready yet */
5548 if (IS_CHERRYVIEW(dev))
5549 return 400000;
5550
6bcda4f0
VS
5551 if (dev_priv->hpll_freq == 0)
5552 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5553
d197b7d3
VS
5554 mutex_lock(&dev_priv->dpio_lock);
5555 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5556 mutex_unlock(&dev_priv->dpio_lock);
5557
5558 divider = val & DISPLAY_FREQUENCY_VALUES;
5559
7d007f40
VS
5560 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5561 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5562 "cdclk change in progress\n");
5563
6bcda4f0 5564 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
5565}
5566
e70236a8
JB
5567static int i945_get_display_clock_speed(struct drm_device *dev)
5568{
5569 return 400000;
5570}
79e53945 5571
e70236a8 5572static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5573{
e70236a8
JB
5574 return 333000;
5575}
79e53945 5576
e70236a8
JB
5577static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5578{
5579 return 200000;
5580}
79e53945 5581
257a7ffc
DV
5582static int pnv_get_display_clock_speed(struct drm_device *dev)
5583{
5584 u16 gcfgc = 0;
5585
5586 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5587
5588 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5589 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5590 return 267000;
5591 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5592 return 333000;
5593 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5594 return 444000;
5595 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5596 return 200000;
5597 default:
5598 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5599 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5600 return 133000;
5601 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5602 return 167000;
5603 }
5604}
5605
e70236a8
JB
5606static int i915gm_get_display_clock_speed(struct drm_device *dev)
5607{
5608 u16 gcfgc = 0;
79e53945 5609
e70236a8
JB
5610 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5611
5612 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5613 return 133000;
5614 else {
5615 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5616 case GC_DISPLAY_CLOCK_333_MHZ:
5617 return 333000;
5618 default:
5619 case GC_DISPLAY_CLOCK_190_200_MHZ:
5620 return 190000;
79e53945 5621 }
e70236a8
JB
5622 }
5623}
5624
5625static int i865_get_display_clock_speed(struct drm_device *dev)
5626{
5627 return 266000;
5628}
5629
5630static int i855_get_display_clock_speed(struct drm_device *dev)
5631{
5632 u16 hpllcc = 0;
5633 /* Assume that the hardware is in the high speed state. This
5634 * should be the default.
5635 */
5636 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5637 case GC_CLOCK_133_200:
5638 case GC_CLOCK_100_200:
5639 return 200000;
5640 case GC_CLOCK_166_250:
5641 return 250000;
5642 case GC_CLOCK_100_133:
79e53945 5643 return 133000;
e70236a8 5644 }
79e53945 5645
e70236a8
JB
5646 /* Shouldn't happen */
5647 return 0;
5648}
79e53945 5649
e70236a8
JB
5650static int i830_get_display_clock_speed(struct drm_device *dev)
5651{
5652 return 133000;
79e53945
JB
5653}
5654
2c07245f 5655static void
a65851af 5656intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5657{
a65851af
VS
5658 while (*num > DATA_LINK_M_N_MASK ||
5659 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5660 *num >>= 1;
5661 *den >>= 1;
5662 }
5663}
5664
a65851af
VS
5665static void compute_m_n(unsigned int m, unsigned int n,
5666 uint32_t *ret_m, uint32_t *ret_n)
5667{
5668 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5669 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5670 intel_reduce_m_n_ratio(ret_m, ret_n);
5671}
5672
e69d0bc1
DV
5673void
5674intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5675 int pixel_clock, int link_clock,
5676 struct intel_link_m_n *m_n)
2c07245f 5677{
e69d0bc1 5678 m_n->tu = 64;
a65851af
VS
5679
5680 compute_m_n(bits_per_pixel * pixel_clock,
5681 link_clock * nlanes * 8,
5682 &m_n->gmch_m, &m_n->gmch_n);
5683
5684 compute_m_n(pixel_clock, link_clock,
5685 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5686}
5687
a7615030
CW
5688static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5689{
d330a953
JN
5690 if (i915.panel_use_ssc >= 0)
5691 return i915.panel_use_ssc != 0;
41aa3448 5692 return dev_priv->vbt.lvds_use_ssc
435793df 5693 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5694}
5695
409ee761 5696static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5697{
409ee761 5698 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int refclk;
5701
a0c4da24 5702 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5703 refclk = 100000;
d0737e1d 5704 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5705 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5706 refclk = dev_priv->vbt.lvds_ssc_freq;
5707 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5708 } else if (!IS_GEN2(dev)) {
5709 refclk = 96000;
5710 } else {
5711 refclk = 48000;
5712 }
5713
5714 return refclk;
5715}
5716
7429e9d4 5717static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5718{
7df00d7a 5719 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5720}
f47709a9 5721
7429e9d4
DV
5722static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5723{
5724 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5725}
5726
f47709a9 5727static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5728 intel_clock_t *reduced_clock)
5729{
f47709a9 5730 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5731 u32 fp, fp2 = 0;
5732
5733 if (IS_PINEVIEW(dev)) {
e1f234bd 5734 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
a7516a05 5735 if (reduced_clock)
7429e9d4 5736 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5737 } else {
e1f234bd 5738 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
a7516a05 5739 if (reduced_clock)
7429e9d4 5740 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5741 }
5742
e1f234bd 5743 crtc->new_config->dpll_hw_state.fp0 = fp;
a7516a05 5744
f47709a9 5745 crtc->lowfreq_avail = false;
e1f234bd 5746 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5747 reduced_clock && i915.powersave) {
e1f234bd 5748 crtc->new_config->dpll_hw_state.fp1 = fp2;
f47709a9 5749 crtc->lowfreq_avail = true;
a7516a05 5750 } else {
e1f234bd 5751 crtc->new_config->dpll_hw_state.fp1 = fp;
a7516a05
JB
5752 }
5753}
5754
5e69f97f
CML
5755static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5756 pipe)
89b667f8
JB
5757{
5758 u32 reg_val;
5759
5760 /*
5761 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5762 * and set it to a reasonable value instead.
5763 */
ab3c759a 5764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5765 reg_val &= 0xffffff00;
5766 reg_val |= 0x00000030;
ab3c759a 5767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5768
ab3c759a 5769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5770 reg_val &= 0x8cffffff;
5771 reg_val = 0x8c000000;
ab3c759a 5772 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5773
ab3c759a 5774 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5775 reg_val &= 0xffffff00;
ab3c759a 5776 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5777
ab3c759a 5778 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5779 reg_val &= 0x00ffffff;
5780 reg_val |= 0xb0000000;
ab3c759a 5781 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5782}
5783
b551842d
DV
5784static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5785 struct intel_link_m_n *m_n)
5786{
5787 struct drm_device *dev = crtc->base.dev;
5788 struct drm_i915_private *dev_priv = dev->dev_private;
5789 int pipe = crtc->pipe;
5790
e3b95f1e
DV
5791 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5792 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5793 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5794 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5795}
5796
5797static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5798 struct intel_link_m_n *m_n,
5799 struct intel_link_m_n *m2_n2)
b551842d
DV
5800{
5801 struct drm_device *dev = crtc->base.dev;
5802 struct drm_i915_private *dev_priv = dev->dev_private;
5803 int pipe = crtc->pipe;
5804 enum transcoder transcoder = crtc->config.cpu_transcoder;
5805
5806 if (INTEL_INFO(dev)->gen >= 5) {
5807 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5808 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5809 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5810 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5811 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5812 * for gen < 8) and if DRRS is supported (to make sure the
5813 * registers are not unnecessarily accessed).
5814 */
5815 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5816 crtc->config.has_drrs) {
5817 I915_WRITE(PIPE_DATA_M2(transcoder),
5818 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5819 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5820 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5821 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5822 }
b551842d 5823 } else {
e3b95f1e
DV
5824 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5825 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5826 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5827 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5828 }
5829}
5830
f769cd24 5831void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5832{
5833 if (crtc->config.has_pch_encoder)
5834 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5835 else
f769cd24
VK
5836 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5837 &crtc->config.dp_m2_n2);
03afc4a2
DV
5838}
5839
d288f65f
VS
5840static void vlv_update_pll(struct intel_crtc *crtc,
5841 struct intel_crtc_config *pipe_config)
bdd4b6a6
DV
5842{
5843 u32 dpll, dpll_md;
5844
5845 /*
5846 * Enable DPIO clock input. We should never disable the reference
5847 * clock for pipe B, since VGA hotplug / manual detection depends
5848 * on it.
5849 */
5850 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5851 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5852 /* We should never disable this, set it here for state tracking */
5853 if (crtc->pipe == PIPE_B)
5854 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5855 dpll |= DPLL_VCO_ENABLE;
d288f65f 5856 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 5857
d288f65f 5858 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 5859 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 5860 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
5861}
5862
d288f65f
VS
5863static void vlv_prepare_pll(struct intel_crtc *crtc,
5864 const struct intel_crtc_config *pipe_config)
a0c4da24 5865{
f47709a9 5866 struct drm_device *dev = crtc->base.dev;
a0c4da24 5867 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5868 int pipe = crtc->pipe;
bdd4b6a6 5869 u32 mdiv;
a0c4da24 5870 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5871 u32 coreclk, reg_val;
a0c4da24 5872
09153000
DV
5873 mutex_lock(&dev_priv->dpio_lock);
5874
d288f65f
VS
5875 bestn = pipe_config->dpll.n;
5876 bestm1 = pipe_config->dpll.m1;
5877 bestm2 = pipe_config->dpll.m2;
5878 bestp1 = pipe_config->dpll.p1;
5879 bestp2 = pipe_config->dpll.p2;
a0c4da24 5880
89b667f8
JB
5881 /* See eDP HDMI DPIO driver vbios notes doc */
5882
5883 /* PLL B needs special handling */
bdd4b6a6 5884 if (pipe == PIPE_B)
5e69f97f 5885 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5886
5887 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5888 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5889
5890 /* Disable target IRef on PLL */
ab3c759a 5891 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5892 reg_val &= 0x00ffffff;
ab3c759a 5893 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5894
5895 /* Disable fast lock */
ab3c759a 5896 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5897
5898 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5899 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5900 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5901 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5902 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5903
5904 /*
5905 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5906 * but we don't support that).
5907 * Note: don't use the DAC post divider as it seems unstable.
5908 */
5909 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5910 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5911
a0c4da24 5912 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5913 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5914
89b667f8 5915 /* Set HBR and RBR LPF coefficients */
d288f65f 5916 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
5917 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5918 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 5919 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5920 0x009f0003);
89b667f8 5921 else
ab3c759a 5922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5923 0x00d0000f);
5924
0a88818d 5925 if (crtc->config.has_dp_encoder) {
89b667f8 5926 /* Use SSC source */
bdd4b6a6 5927 if (pipe == PIPE_A)
ab3c759a 5928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5929 0x0df40000);
5930 else
ab3c759a 5931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5932 0x0df70000);
5933 } else { /* HDMI or VGA */
5934 /* Use bend source */
bdd4b6a6 5935 if (pipe == PIPE_A)
ab3c759a 5936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5937 0x0df70000);
5938 else
ab3c759a 5939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5940 0x0df40000);
5941 }
a0c4da24 5942
ab3c759a 5943 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 5944 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
5945 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5946 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 5947 coreclk |= 0x01000000;
ab3c759a 5948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5949
ab3c759a 5950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5951 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5952}
5953
d288f65f
VS
5954static void chv_update_pll(struct intel_crtc *crtc,
5955 struct intel_crtc_config *pipe_config)
1ae0d137 5956{
d288f65f 5957 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
5958 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5959 DPLL_VCO_ENABLE;
5960 if (crtc->pipe != PIPE_A)
d288f65f 5961 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 5962
d288f65f
VS
5963 pipe_config->dpll_hw_state.dpll_md =
5964 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
5965}
5966
d288f65f
VS
5967static void chv_prepare_pll(struct intel_crtc *crtc,
5968 const struct intel_crtc_config *pipe_config)
9d556c99
CML
5969{
5970 struct drm_device *dev = crtc->base.dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int pipe = crtc->pipe;
5973 int dpll_reg = DPLL(crtc->pipe);
5974 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5975 u32 loopfilter, intcoeff;
9d556c99
CML
5976 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5977 int refclk;
5978
d288f65f
VS
5979 bestn = pipe_config->dpll.n;
5980 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5981 bestm1 = pipe_config->dpll.m1;
5982 bestm2 = pipe_config->dpll.m2 >> 22;
5983 bestp1 = pipe_config->dpll.p1;
5984 bestp2 = pipe_config->dpll.p2;
9d556c99
CML
5985
5986 /*
5987 * Enable Refclk and SSC
5988 */
a11b0703 5989 I915_WRITE(dpll_reg,
d288f65f 5990 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
5991
5992 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5993
9d556c99
CML
5994 /* p1 and p2 divider */
5995 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5996 5 << DPIO_CHV_S1_DIV_SHIFT |
5997 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5998 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5999 1 << DPIO_CHV_K_DIV_SHIFT);
6000
6001 /* Feedback post-divider - m2 */
6002 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6003
6004 /* Feedback refclk divider - n and m1 */
6005 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6006 DPIO_CHV_M1_DIV_BY_2 |
6007 1 << DPIO_CHV_N_DIV_SHIFT);
6008
6009 /* M2 fraction division */
6010 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6011
6012 /* M2 fraction division enable */
6013 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6014 DPIO_CHV_FRAC_DIV_EN |
6015 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6016
6017 /* Loop filter */
409ee761 6018 refclk = i9xx_get_refclk(crtc, 0);
9d556c99
CML
6019 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6020 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6021 if (refclk == 100000)
6022 intcoeff = 11;
6023 else if (refclk == 38400)
6024 intcoeff = 10;
6025 else
6026 intcoeff = 9;
6027 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6028 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6029
6030 /* AFC Recal */
6031 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6032 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6033 DPIO_AFC_RECAL);
6034
6035 mutex_unlock(&dev_priv->dpio_lock);
6036}
6037
d288f65f
VS
6038/**
6039 * vlv_force_pll_on - forcibly enable just the PLL
6040 * @dev_priv: i915 private structure
6041 * @pipe: pipe PLL to enable
6042 * @dpll: PLL configuration
6043 *
6044 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6045 * in cases where we need the PLL enabled even when @pipe is not going to
6046 * be enabled.
6047 */
6048void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6049 const struct dpll *dpll)
6050{
6051 struct intel_crtc *crtc =
6052 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6053 struct intel_crtc_config pipe_config = {
6054 .pixel_multiplier = 1,
6055 .dpll = *dpll,
6056 };
6057
6058 if (IS_CHERRYVIEW(dev)) {
6059 chv_update_pll(crtc, &pipe_config);
6060 chv_prepare_pll(crtc, &pipe_config);
6061 chv_enable_pll(crtc, &pipe_config);
6062 } else {
6063 vlv_update_pll(crtc, &pipe_config);
6064 vlv_prepare_pll(crtc, &pipe_config);
6065 vlv_enable_pll(crtc, &pipe_config);
6066 }
6067}
6068
6069/**
6070 * vlv_force_pll_off - forcibly disable just the PLL
6071 * @dev_priv: i915 private structure
6072 * @pipe: pipe PLL to disable
6073 *
6074 * Disable the PLL for @pipe. To be used in cases where we need
6075 * the PLL enabled even when @pipe is not going to be enabled.
6076 */
6077void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6078{
6079 if (IS_CHERRYVIEW(dev))
6080 chv_disable_pll(to_i915(dev), pipe);
6081 else
6082 vlv_disable_pll(to_i915(dev), pipe);
6083}
6084
f47709a9
DV
6085static void i9xx_update_pll(struct intel_crtc *crtc,
6086 intel_clock_t *reduced_clock,
eb1cbe48
DV
6087 int num_connectors)
6088{
f47709a9 6089 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6090 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6091 u32 dpll;
6092 bool is_sdvo;
d0737e1d 6093 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6094
f47709a9 6095 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6096
d0737e1d
ACO
6097 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6098 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6099
6100 dpll = DPLL_VGA_MODE_DIS;
6101
d0737e1d 6102 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6103 dpll |= DPLLB_MODE_LVDS;
6104 else
6105 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6106
ef1b460d 6107 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
d0737e1d 6108 dpll |= (crtc->new_config->pixel_multiplier - 1)
198a037f 6109 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6110 }
198a037f
DV
6111
6112 if (is_sdvo)
4a33e48d 6113 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6114
0a88818d 6115 if (crtc->new_config->has_dp_encoder)
4a33e48d 6116 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6117
6118 /* compute bitmask from p1 value */
6119 if (IS_PINEVIEW(dev))
6120 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6121 else {
6122 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6123 if (IS_G4X(dev) && reduced_clock)
6124 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6125 }
6126 switch (clock->p2) {
6127 case 5:
6128 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6129 break;
6130 case 7:
6131 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6132 break;
6133 case 10:
6134 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6135 break;
6136 case 14:
6137 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6138 break;
6139 }
6140 if (INTEL_INFO(dev)->gen >= 4)
6141 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6142
d0737e1d 6143 if (crtc->new_config->sdvo_tv_clock)
eb1cbe48 6144 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6145 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6146 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6147 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6148 else
6149 dpll |= PLL_REF_INPUT_DREFCLK;
6150
6151 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6152 crtc->new_config->dpll_hw_state.dpll = dpll;
8bcc2795 6153
eb1cbe48 6154 if (INTEL_INFO(dev)->gen >= 4) {
d0737e1d 6155 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
ef1b460d 6156 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d0737e1d 6157 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6158 }
6159}
6160
f47709a9 6161static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 6162 intel_clock_t *reduced_clock,
eb1cbe48
DV
6163 int num_connectors)
6164{
f47709a9 6165 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6166 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6167 u32 dpll;
d0737e1d 6168 struct dpll *clock = &crtc->new_config->dpll;
eb1cbe48 6169
f47709a9 6170 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 6171
eb1cbe48
DV
6172 dpll = DPLL_VGA_MODE_DIS;
6173
d0737e1d 6174 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6176 } else {
6177 if (clock->p1 == 2)
6178 dpll |= PLL_P1_DIVIDE_BY_TWO;
6179 else
6180 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6181 if (clock->p2 == 4)
6182 dpll |= PLL_P2_DIVIDE_BY_4;
6183 }
6184
d0737e1d 6185 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6186 dpll |= DPLL_DVO_2X_MODE;
6187
d0737e1d 6188 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6189 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6190 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6191 else
6192 dpll |= PLL_REF_INPUT_DREFCLK;
6193
6194 dpll |= DPLL_VCO_ENABLE;
d0737e1d 6195 crtc->new_config->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6196}
6197
8a654f3b 6198static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6199{
6200 struct drm_device *dev = intel_crtc->base.dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6203 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
6204 struct drm_display_mode *adjusted_mode =
6205 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
6206 uint32_t crtc_vtotal, crtc_vblank_end;
6207 int vsyncshift = 0;
4d8a62ea
DV
6208
6209 /* We need to be careful not to changed the adjusted mode, for otherwise
6210 * the hw state checker will get angry at the mismatch. */
6211 crtc_vtotal = adjusted_mode->crtc_vtotal;
6212 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6213
609aeaca 6214 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6215 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6216 crtc_vtotal -= 1;
6217 crtc_vblank_end -= 1;
609aeaca 6218
409ee761 6219 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6220 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6221 else
6222 vsyncshift = adjusted_mode->crtc_hsync_start -
6223 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6224 if (vsyncshift < 0)
6225 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6226 }
6227
6228 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6229 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6230
fe2b8f9d 6231 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6232 (adjusted_mode->crtc_hdisplay - 1) |
6233 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6234 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6235 (adjusted_mode->crtc_hblank_start - 1) |
6236 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6237 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6238 (adjusted_mode->crtc_hsync_start - 1) |
6239 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6240
fe2b8f9d 6241 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6242 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6243 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6244 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6245 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6246 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6247 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6248 (adjusted_mode->crtc_vsync_start - 1) |
6249 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6250
b5e508d4
PZ
6251 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6252 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6253 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6254 * bits. */
6255 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6256 (pipe == PIPE_B || pipe == PIPE_C))
6257 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6258
b0e77b9c
PZ
6259 /* pipesrc controls the size that is scaled from, which should
6260 * always be the user's requested size.
6261 */
6262 I915_WRITE(PIPESRC(pipe),
37327abd
VS
6263 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6264 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
6265}
6266
1bd1bd80
DV
6267static void intel_get_pipe_timings(struct intel_crtc *crtc,
6268 struct intel_crtc_config *pipe_config)
6269{
6270 struct drm_device *dev = crtc->base.dev;
6271 struct drm_i915_private *dev_priv = dev->dev_private;
6272 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6273 uint32_t tmp;
6274
6275 tmp = I915_READ(HTOTAL(cpu_transcoder));
6276 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6277 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6278 tmp = I915_READ(HBLANK(cpu_transcoder));
6279 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6280 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6281 tmp = I915_READ(HSYNC(cpu_transcoder));
6282 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6283 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6284
6285 tmp = I915_READ(VTOTAL(cpu_transcoder));
6286 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6287 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6288 tmp = I915_READ(VBLANK(cpu_transcoder));
6289 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6290 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6291 tmp = I915_READ(VSYNC(cpu_transcoder));
6292 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6293 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6294
6295 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6296 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6297 pipe_config->adjusted_mode.crtc_vtotal += 1;
6298 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6299 }
6300
6301 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6302 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6303 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6304
6305 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6306 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6307}
6308
f6a83288
DV
6309void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6310 struct intel_crtc_config *pipe_config)
babea61d 6311{
f6a83288
DV
6312 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6313 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6314 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6315 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 6316
f6a83288
DV
6317 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6318 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6319 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6320 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 6321
f6a83288 6322 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 6323
f6a83288
DV
6324 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6325 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
6326}
6327
84b046f3
DV
6328static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6329{
6330 struct drm_device *dev = intel_crtc->base.dev;
6331 struct drm_i915_private *dev_priv = dev->dev_private;
6332 uint32_t pipeconf;
6333
9f11a9e4 6334 pipeconf = 0;
84b046f3 6335
b6b5d049
VS
6336 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6337 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6338 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6339
cf532bb2
VS
6340 if (intel_crtc->config.double_wide)
6341 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6342
ff9ce46e
DV
6343 /* only g4x and later have fancy bpc/dither controls */
6344 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
6345 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6346 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6347 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6348 PIPECONF_DITHER_TYPE_SP;
84b046f3 6349
ff9ce46e
DV
6350 switch (intel_crtc->config.pipe_bpp) {
6351 case 18:
6352 pipeconf |= PIPECONF_6BPC;
6353 break;
6354 case 24:
6355 pipeconf |= PIPECONF_8BPC;
6356 break;
6357 case 30:
6358 pipeconf |= PIPECONF_10BPC;
6359 break;
6360 default:
6361 /* Case prevented by intel_choose_pipe_bpp_dither. */
6362 BUG();
84b046f3
DV
6363 }
6364 }
6365
6366 if (HAS_PIPE_CXSR(dev)) {
6367 if (intel_crtc->lowfreq_avail) {
6368 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6369 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6370 } else {
6371 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6372 }
6373 }
6374
efc2cfff
VS
6375 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6376 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6377 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6378 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6379 else
6380 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6381 } else
84b046f3
DV
6382 pipeconf |= PIPECONF_PROGRESSIVE;
6383
9f11a9e4
DV
6384 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6385 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6386
84b046f3
DV
6387 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6388 POSTING_READ(PIPECONF(intel_crtc->pipe));
6389}
6390
d6dfee7a 6391static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
79e53945 6392{
c7653199 6393 struct drm_device *dev = crtc->base.dev;
79e53945 6394 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6395 int refclk, num_connectors = 0;
652c393a 6396 intel_clock_t clock, reduced_clock;
a16af721 6397 bool ok, has_reduced_clock = false;
e9fd1c02 6398 bool is_lvds = false, is_dsi = false;
5eddb70b 6399 struct intel_encoder *encoder;
d4906093 6400 const intel_limit_t *limit;
79e53945 6401
d0737e1d
ACO
6402 for_each_intel_encoder(dev, encoder) {
6403 if (encoder->new_crtc != crtc)
6404 continue;
6405
5eddb70b 6406 switch (encoder->type) {
79e53945
JB
6407 case INTEL_OUTPUT_LVDS:
6408 is_lvds = true;
6409 break;
e9fd1c02
JN
6410 case INTEL_OUTPUT_DSI:
6411 is_dsi = true;
6412 break;
6847d71b
PZ
6413 default:
6414 break;
79e53945 6415 }
43565a06 6416
c751ce4f 6417 num_connectors++;
79e53945
JB
6418 }
6419
f2335330 6420 if (is_dsi)
5b18e57c 6421 return 0;
f2335330 6422
d0737e1d 6423 if (!crtc->new_config->clock_set) {
409ee761 6424 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6425
e9fd1c02
JN
6426 /*
6427 * Returns a set of divisors for the desired target clock with
6428 * the given refclk, or FALSE. The returned values represent
6429 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6430 * 2) / p1 / p2.
6431 */
409ee761 6432 limit = intel_limit(crtc, refclk);
c7653199 6433 ok = dev_priv->display.find_dpll(limit, crtc,
d0737e1d 6434 crtc->new_config->port_clock,
e9fd1c02 6435 refclk, NULL, &clock);
f2335330 6436 if (!ok) {
e9fd1c02
JN
6437 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6438 return -EINVAL;
6439 }
79e53945 6440
f2335330
JN
6441 if (is_lvds && dev_priv->lvds_downclock_avail) {
6442 /*
6443 * Ensure we match the reduced clock's P to the target
6444 * clock. If the clocks don't match, we can't switch
6445 * the display clock by using the FP0/FP1. In such case
6446 * we will disable the LVDS downclock feature.
6447 */
6448 has_reduced_clock =
c7653199 6449 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6450 dev_priv->lvds_downclock,
6451 refclk, &clock,
6452 &reduced_clock);
6453 }
6454 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
6455 crtc->new_config->dpll.n = clock.n;
6456 crtc->new_config->dpll.m1 = clock.m1;
6457 crtc->new_config->dpll.m2 = clock.m2;
6458 crtc->new_config->dpll.p1 = clock.p1;
6459 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 6460 }
7026d4ac 6461
e9fd1c02 6462 if (IS_GEN2(dev)) {
c7653199 6463 i8xx_update_pll(crtc,
2a8f64ca
VP
6464 has_reduced_clock ? &reduced_clock : NULL,
6465 num_connectors);
9d556c99 6466 } else if (IS_CHERRYVIEW(dev)) {
d0737e1d 6467 chv_update_pll(crtc, crtc->new_config);
e9fd1c02 6468 } else if (IS_VALLEYVIEW(dev)) {
d0737e1d 6469 vlv_update_pll(crtc, crtc->new_config);
e9fd1c02 6470 } else {
c7653199 6471 i9xx_update_pll(crtc,
eb1cbe48 6472 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6473 num_connectors);
e9fd1c02 6474 }
79e53945 6475
c8f7a0db 6476 return 0;
f564048e
EA
6477}
6478
2fa2fe9a
DV
6479static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6480 struct intel_crtc_config *pipe_config)
6481{
6482 struct drm_device *dev = crtc->base.dev;
6483 struct drm_i915_private *dev_priv = dev->dev_private;
6484 uint32_t tmp;
6485
dc9e7dec
VS
6486 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6487 return;
6488
2fa2fe9a 6489 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6490 if (!(tmp & PFIT_ENABLE))
6491 return;
2fa2fe9a 6492
06922821 6493 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6494 if (INTEL_INFO(dev)->gen < 4) {
6495 if (crtc->pipe != PIPE_B)
6496 return;
2fa2fe9a
DV
6497 } else {
6498 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6499 return;
6500 }
6501
06922821 6502 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6503 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6504 if (INTEL_INFO(dev)->gen < 5)
6505 pipe_config->gmch_pfit.lvds_border_bits =
6506 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6507}
6508
acbec814
JB
6509static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6510 struct intel_crtc_config *pipe_config)
6511{
6512 struct drm_device *dev = crtc->base.dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514 int pipe = pipe_config->cpu_transcoder;
6515 intel_clock_t clock;
6516 u32 mdiv;
662c6ecb 6517 int refclk = 100000;
acbec814 6518
f573de5a
SK
6519 /* In case of MIPI DPLL will not even be used */
6520 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6521 return;
6522
acbec814 6523 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6524 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6525 mutex_unlock(&dev_priv->dpio_lock);
6526
6527 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6528 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6529 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6530 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6531 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6532
f646628b 6533 vlv_clock(refclk, &clock);
acbec814 6534
f646628b
VS
6535 /* clock.dot is the fast clock */
6536 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6537}
6538
1ad292b5
JB
6539static void i9xx_get_plane_config(struct intel_crtc *crtc,
6540 struct intel_plane_config *plane_config)
6541{
6542 struct drm_device *dev = crtc->base.dev;
6543 struct drm_i915_private *dev_priv = dev->dev_private;
6544 u32 val, base, offset;
6545 int pipe = crtc->pipe, plane = crtc->plane;
6546 int fourcc, pixel_format;
6547 int aligned_height;
6548
66e514c1
DA
6549 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6550 if (!crtc->base.primary->fb) {
1ad292b5
JB
6551 DRM_DEBUG_KMS("failed to alloc fb\n");
6552 return;
6553 }
6554
6555 val = I915_READ(DSPCNTR(plane));
6556
6557 if (INTEL_INFO(dev)->gen >= 4)
6558 if (val & DISPPLANE_TILED)
6559 plane_config->tiled = true;
6560
6561 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6562 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6563 crtc->base.primary->fb->pixel_format = fourcc;
6564 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6565 drm_format_plane_cpp(fourcc, 0) * 8;
6566
6567 if (INTEL_INFO(dev)->gen >= 4) {
6568 if (plane_config->tiled)
6569 offset = I915_READ(DSPTILEOFF(plane));
6570 else
6571 offset = I915_READ(DSPLINOFF(plane));
6572 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6573 } else {
6574 base = I915_READ(DSPADDR(plane));
6575 }
6576 plane_config->base = base;
6577
6578 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6579 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6580 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6581
6582 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6583 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6584
66e514c1 6585 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6586 plane_config->tiled);
6587
1267a26b
FF
6588 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6589 aligned_height);
1ad292b5
JB
6590
6591 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6592 pipe, plane, crtc->base.primary->fb->width,
6593 crtc->base.primary->fb->height,
6594 crtc->base.primary->fb->bits_per_pixel, base,
6595 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6596 plane_config->size);
6597
6598}
6599
70b23a98
VS
6600static void chv_crtc_clock_get(struct intel_crtc *crtc,
6601 struct intel_crtc_config *pipe_config)
6602{
6603 struct drm_device *dev = crtc->base.dev;
6604 struct drm_i915_private *dev_priv = dev->dev_private;
6605 int pipe = pipe_config->cpu_transcoder;
6606 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6607 intel_clock_t clock;
6608 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6609 int refclk = 100000;
6610
6611 mutex_lock(&dev_priv->dpio_lock);
6612 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6613 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6614 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6615 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6616 mutex_unlock(&dev_priv->dpio_lock);
6617
6618 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6619 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6620 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6621 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6622 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6623
6624 chv_clock(refclk, &clock);
6625
6626 /* clock.dot is the fast clock */
6627 pipe_config->port_clock = clock.dot / 5;
6628}
6629
0e8ffe1b
DV
6630static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6631 struct intel_crtc_config *pipe_config)
6632{
6633 struct drm_device *dev = crtc->base.dev;
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 uint32_t tmp;
6636
f458ebbc
DV
6637 if (!intel_display_power_is_enabled(dev_priv,
6638 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6639 return false;
6640
e143a21c 6641 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6642 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6643
0e8ffe1b
DV
6644 tmp = I915_READ(PIPECONF(crtc->pipe));
6645 if (!(tmp & PIPECONF_ENABLE))
6646 return false;
6647
42571aef
VS
6648 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6649 switch (tmp & PIPECONF_BPC_MASK) {
6650 case PIPECONF_6BPC:
6651 pipe_config->pipe_bpp = 18;
6652 break;
6653 case PIPECONF_8BPC:
6654 pipe_config->pipe_bpp = 24;
6655 break;
6656 case PIPECONF_10BPC:
6657 pipe_config->pipe_bpp = 30;
6658 break;
6659 default:
6660 break;
6661 }
6662 }
6663
b5a9fa09
DV
6664 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6665 pipe_config->limited_color_range = true;
6666
282740f7
VS
6667 if (INTEL_INFO(dev)->gen < 4)
6668 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6669
1bd1bd80
DV
6670 intel_get_pipe_timings(crtc, pipe_config);
6671
2fa2fe9a
DV
6672 i9xx_get_pfit_config(crtc, pipe_config);
6673
6c49f241
DV
6674 if (INTEL_INFO(dev)->gen >= 4) {
6675 tmp = I915_READ(DPLL_MD(crtc->pipe));
6676 pipe_config->pixel_multiplier =
6677 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6678 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6679 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6680 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6681 tmp = I915_READ(DPLL(crtc->pipe));
6682 pipe_config->pixel_multiplier =
6683 ((tmp & SDVO_MULTIPLIER_MASK)
6684 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6685 } else {
6686 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6687 * port and will be fixed up in the encoder->get_config
6688 * function. */
6689 pipe_config->pixel_multiplier = 1;
6690 }
8bcc2795
DV
6691 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6692 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6693 /*
6694 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6695 * on 830. Filter it out here so that we don't
6696 * report errors due to that.
6697 */
6698 if (IS_I830(dev))
6699 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6700
8bcc2795
DV
6701 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6702 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6703 } else {
6704 /* Mask out read-only status bits. */
6705 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6706 DPLL_PORTC_READY_MASK |
6707 DPLL_PORTB_READY_MASK);
8bcc2795 6708 }
6c49f241 6709
70b23a98
VS
6710 if (IS_CHERRYVIEW(dev))
6711 chv_crtc_clock_get(crtc, pipe_config);
6712 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6713 vlv_crtc_clock_get(crtc, pipe_config);
6714 else
6715 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6716
0e8ffe1b
DV
6717 return true;
6718}
6719
dde86e2d 6720static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6721{
6722 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 6723 struct intel_encoder *encoder;
74cfd7ac 6724 u32 val, final;
13d83a67 6725 bool has_lvds = false;
199e5d79 6726 bool has_cpu_edp = false;
199e5d79 6727 bool has_panel = false;
99eb6a01
KP
6728 bool has_ck505 = false;
6729 bool can_ssc = false;
13d83a67
JB
6730
6731 /* We need to take the global config into account */
b2784e15 6732 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
6733 switch (encoder->type) {
6734 case INTEL_OUTPUT_LVDS:
6735 has_panel = true;
6736 has_lvds = true;
6737 break;
6738 case INTEL_OUTPUT_EDP:
6739 has_panel = true;
2de6905f 6740 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6741 has_cpu_edp = true;
6742 break;
6847d71b
PZ
6743 default:
6744 break;
13d83a67
JB
6745 }
6746 }
6747
99eb6a01 6748 if (HAS_PCH_IBX(dev)) {
41aa3448 6749 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6750 can_ssc = has_ck505;
6751 } else {
6752 has_ck505 = false;
6753 can_ssc = true;
6754 }
6755
2de6905f
ID
6756 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6757 has_panel, has_lvds, has_ck505);
13d83a67
JB
6758
6759 /* Ironlake: try to setup display ref clock before DPLL
6760 * enabling. This is only under driver's control after
6761 * PCH B stepping, previous chipset stepping should be
6762 * ignoring this setting.
6763 */
74cfd7ac
CW
6764 val = I915_READ(PCH_DREF_CONTROL);
6765
6766 /* As we must carefully and slowly disable/enable each source in turn,
6767 * compute the final state we want first and check if we need to
6768 * make any changes at all.
6769 */
6770 final = val;
6771 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6772 if (has_ck505)
6773 final |= DREF_NONSPREAD_CK505_ENABLE;
6774 else
6775 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6776
6777 final &= ~DREF_SSC_SOURCE_MASK;
6778 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6779 final &= ~DREF_SSC1_ENABLE;
6780
6781 if (has_panel) {
6782 final |= DREF_SSC_SOURCE_ENABLE;
6783
6784 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6785 final |= DREF_SSC1_ENABLE;
6786
6787 if (has_cpu_edp) {
6788 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6789 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6790 else
6791 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6792 } else
6793 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6794 } else {
6795 final |= DREF_SSC_SOURCE_DISABLE;
6796 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6797 }
6798
6799 if (final == val)
6800 return;
6801
13d83a67 6802 /* Always enable nonspread source */
74cfd7ac 6803 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6804
99eb6a01 6805 if (has_ck505)
74cfd7ac 6806 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6807 else
74cfd7ac 6808 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6809
199e5d79 6810 if (has_panel) {
74cfd7ac
CW
6811 val &= ~DREF_SSC_SOURCE_MASK;
6812 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6813
199e5d79 6814 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6815 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6816 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6817 val |= DREF_SSC1_ENABLE;
e77166b5 6818 } else
74cfd7ac 6819 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6820
6821 /* Get SSC going before enabling the outputs */
74cfd7ac 6822 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6823 POSTING_READ(PCH_DREF_CONTROL);
6824 udelay(200);
6825
74cfd7ac 6826 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6827
6828 /* Enable CPU source on CPU attached eDP */
199e5d79 6829 if (has_cpu_edp) {
99eb6a01 6830 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6831 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6832 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6833 } else
74cfd7ac 6834 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6835 } else
74cfd7ac 6836 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6837
74cfd7ac 6838 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6839 POSTING_READ(PCH_DREF_CONTROL);
6840 udelay(200);
6841 } else {
6842 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6843
74cfd7ac 6844 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6845
6846 /* Turn off CPU output */
74cfd7ac 6847 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6848
74cfd7ac 6849 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6850 POSTING_READ(PCH_DREF_CONTROL);
6851 udelay(200);
6852
6853 /* Turn off the SSC source */
74cfd7ac
CW
6854 val &= ~DREF_SSC_SOURCE_MASK;
6855 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6856
6857 /* Turn off SSC1 */
74cfd7ac 6858 val &= ~DREF_SSC1_ENABLE;
199e5d79 6859
74cfd7ac 6860 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6861 POSTING_READ(PCH_DREF_CONTROL);
6862 udelay(200);
6863 }
74cfd7ac
CW
6864
6865 BUG_ON(val != final);
13d83a67
JB
6866}
6867
f31f2d55 6868static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6869{
f31f2d55 6870 uint32_t tmp;
dde86e2d 6871
0ff066a9
PZ
6872 tmp = I915_READ(SOUTH_CHICKEN2);
6873 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6874 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6875
0ff066a9
PZ
6876 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6877 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6878 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6879
0ff066a9
PZ
6880 tmp = I915_READ(SOUTH_CHICKEN2);
6881 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6882 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6883
0ff066a9
PZ
6884 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6885 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6886 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6887}
6888
6889/* WaMPhyProgramming:hsw */
6890static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6891{
6892 uint32_t tmp;
dde86e2d
PZ
6893
6894 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6895 tmp &= ~(0xFF << 24);
6896 tmp |= (0x12 << 24);
6897 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6898
dde86e2d
PZ
6899 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6900 tmp |= (1 << 11);
6901 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6902
6903 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6904 tmp |= (1 << 11);
6905 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6906
dde86e2d
PZ
6907 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6908 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6909 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6910
6911 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6912 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6913 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6914
0ff066a9
PZ
6915 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6916 tmp &= ~(7 << 13);
6917 tmp |= (5 << 13);
6918 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6919
0ff066a9
PZ
6920 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6921 tmp &= ~(7 << 13);
6922 tmp |= (5 << 13);
6923 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6924
6925 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6926 tmp &= ~0xFF;
6927 tmp |= 0x1C;
6928 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6929
6930 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6931 tmp &= ~0xFF;
6932 tmp |= 0x1C;
6933 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6934
6935 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6936 tmp &= ~(0xFF << 16);
6937 tmp |= (0x1C << 16);
6938 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6939
6940 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6941 tmp &= ~(0xFF << 16);
6942 tmp |= (0x1C << 16);
6943 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6944
0ff066a9
PZ
6945 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6946 tmp |= (1 << 27);
6947 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6948
0ff066a9
PZ
6949 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6950 tmp |= (1 << 27);
6951 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6952
0ff066a9
PZ
6953 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6954 tmp &= ~(0xF << 28);
6955 tmp |= (4 << 28);
6956 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6957
0ff066a9
PZ
6958 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6959 tmp &= ~(0xF << 28);
6960 tmp |= (4 << 28);
6961 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6962}
6963
2fa86a1f
PZ
6964/* Implements 3 different sequences from BSpec chapter "Display iCLK
6965 * Programming" based on the parameters passed:
6966 * - Sequence to enable CLKOUT_DP
6967 * - Sequence to enable CLKOUT_DP without spread
6968 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6969 */
6970static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6971 bool with_fdi)
f31f2d55
PZ
6972{
6973 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6974 uint32_t reg, tmp;
6975
6976 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6977 with_spread = true;
6978 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6979 with_fdi, "LP PCH doesn't have FDI\n"))
6980 with_fdi = false;
f31f2d55
PZ
6981
6982 mutex_lock(&dev_priv->dpio_lock);
6983
6984 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6985 tmp &= ~SBI_SSCCTL_DISABLE;
6986 tmp |= SBI_SSCCTL_PATHALT;
6987 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6988
6989 udelay(24);
6990
2fa86a1f
PZ
6991 if (with_spread) {
6992 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6993 tmp &= ~SBI_SSCCTL_PATHALT;
6994 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6995
2fa86a1f
PZ
6996 if (with_fdi) {
6997 lpt_reset_fdi_mphy(dev_priv);
6998 lpt_program_fdi_mphy(dev_priv);
6999 }
7000 }
dde86e2d 7001
2fa86a1f
PZ
7002 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7003 SBI_GEN0 : SBI_DBUFF0;
7004 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7005 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7006 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7007
7008 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7009}
7010
47701c3b
PZ
7011/* Sequence to disable CLKOUT_DP */
7012static void lpt_disable_clkout_dp(struct drm_device *dev)
7013{
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 uint32_t reg, tmp;
7016
7017 mutex_lock(&dev_priv->dpio_lock);
7018
7019 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7020 SBI_GEN0 : SBI_DBUFF0;
7021 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7022 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7023 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7024
7025 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7026 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7027 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7028 tmp |= SBI_SSCCTL_PATHALT;
7029 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7030 udelay(32);
7031 }
7032 tmp |= SBI_SSCCTL_DISABLE;
7033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7034 }
7035
7036 mutex_unlock(&dev_priv->dpio_lock);
7037}
7038
bf8fa3d3
PZ
7039static void lpt_init_pch_refclk(struct drm_device *dev)
7040{
bf8fa3d3
PZ
7041 struct intel_encoder *encoder;
7042 bool has_vga = false;
7043
b2784e15 7044 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7045 switch (encoder->type) {
7046 case INTEL_OUTPUT_ANALOG:
7047 has_vga = true;
7048 break;
6847d71b
PZ
7049 default:
7050 break;
bf8fa3d3
PZ
7051 }
7052 }
7053
47701c3b
PZ
7054 if (has_vga)
7055 lpt_enable_clkout_dp(dev, true, true);
7056 else
7057 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7058}
7059
dde86e2d
PZ
7060/*
7061 * Initialize reference clocks when the driver loads
7062 */
7063void intel_init_pch_refclk(struct drm_device *dev)
7064{
7065 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7066 ironlake_init_pch_refclk(dev);
7067 else if (HAS_PCH_LPT(dev))
7068 lpt_init_pch_refclk(dev);
7069}
7070
d9d444cb
JB
7071static int ironlake_get_refclk(struct drm_crtc *crtc)
7072{
7073 struct drm_device *dev = crtc->dev;
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075 struct intel_encoder *encoder;
d9d444cb
JB
7076 int num_connectors = 0;
7077 bool is_lvds = false;
7078
d0737e1d
ACO
7079 for_each_intel_encoder(dev, encoder) {
7080 if (encoder->new_crtc != to_intel_crtc(crtc))
7081 continue;
7082
d9d444cb
JB
7083 switch (encoder->type) {
7084 case INTEL_OUTPUT_LVDS:
7085 is_lvds = true;
7086 break;
6847d71b
PZ
7087 default:
7088 break;
d9d444cb
JB
7089 }
7090 num_connectors++;
7091 }
7092
7093 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7094 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7095 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7096 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7097 }
7098
7099 return 120000;
7100}
7101
6ff93609 7102static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7103{
c8203565 7104 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7106 int pipe = intel_crtc->pipe;
c8203565
PZ
7107 uint32_t val;
7108
78114071 7109 val = 0;
c8203565 7110
965e0c48 7111 switch (intel_crtc->config.pipe_bpp) {
c8203565 7112 case 18:
dfd07d72 7113 val |= PIPECONF_6BPC;
c8203565
PZ
7114 break;
7115 case 24:
dfd07d72 7116 val |= PIPECONF_8BPC;
c8203565
PZ
7117 break;
7118 case 30:
dfd07d72 7119 val |= PIPECONF_10BPC;
c8203565
PZ
7120 break;
7121 case 36:
dfd07d72 7122 val |= PIPECONF_12BPC;
c8203565
PZ
7123 break;
7124 default:
cc769b62
PZ
7125 /* Case prevented by intel_choose_pipe_bpp_dither. */
7126 BUG();
c8203565
PZ
7127 }
7128
d8b32247 7129 if (intel_crtc->config.dither)
c8203565
PZ
7130 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7131
6ff93609 7132 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7133 val |= PIPECONF_INTERLACED_ILK;
7134 else
7135 val |= PIPECONF_PROGRESSIVE;
7136
50f3b016 7137 if (intel_crtc->config.limited_color_range)
3685a8f3 7138 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7139
c8203565
PZ
7140 I915_WRITE(PIPECONF(pipe), val);
7141 POSTING_READ(PIPECONF(pipe));
7142}
7143
86d3efce
VS
7144/*
7145 * Set up the pipe CSC unit.
7146 *
7147 * Currently only full range RGB to limited range RGB conversion
7148 * is supported, but eventually this should handle various
7149 * RGB<->YCbCr scenarios as well.
7150 */
50f3b016 7151static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7152{
7153 struct drm_device *dev = crtc->dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7156 int pipe = intel_crtc->pipe;
7157 uint16_t coeff = 0x7800; /* 1.0 */
7158
7159 /*
7160 * TODO: Check what kind of values actually come out of the pipe
7161 * with these coeff/postoff values and adjust to get the best
7162 * accuracy. Perhaps we even need to take the bpc value into
7163 * consideration.
7164 */
7165
50f3b016 7166 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7167 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7168
7169 /*
7170 * GY/GU and RY/RU should be the other way around according
7171 * to BSpec, but reality doesn't agree. Just set them up in
7172 * a way that results in the correct picture.
7173 */
7174 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7175 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7176
7177 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7178 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7179
7180 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7181 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7182
7183 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7184 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7185 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7186
7187 if (INTEL_INFO(dev)->gen > 6) {
7188 uint16_t postoff = 0;
7189
50f3b016 7190 if (intel_crtc->config.limited_color_range)
32cf0cb0 7191 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7192
7193 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7194 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7195 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7196
7197 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7198 } else {
7199 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7200
50f3b016 7201 if (intel_crtc->config.limited_color_range)
86d3efce
VS
7202 mode |= CSC_BLACK_SCREEN_OFFSET;
7203
7204 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7205 }
7206}
7207
6ff93609 7208static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7209{
756f85cf
PZ
7210 struct drm_device *dev = crtc->dev;
7211 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7213 enum pipe pipe = intel_crtc->pipe;
3b117c8f 7214 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
7215 uint32_t val;
7216
3eff4faa 7217 val = 0;
ee2b0b38 7218
756f85cf 7219 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
7220 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7221
6ff93609 7222 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7223 val |= PIPECONF_INTERLACED_ILK;
7224 else
7225 val |= PIPECONF_PROGRESSIVE;
7226
702e7a56
PZ
7227 I915_WRITE(PIPECONF(cpu_transcoder), val);
7228 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7229
7230 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7231 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7232
3cdf122c 7233 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7234 val = 0;
7235
7236 switch (intel_crtc->config.pipe_bpp) {
7237 case 18:
7238 val |= PIPEMISC_DITHER_6_BPC;
7239 break;
7240 case 24:
7241 val |= PIPEMISC_DITHER_8_BPC;
7242 break;
7243 case 30:
7244 val |= PIPEMISC_DITHER_10_BPC;
7245 break;
7246 case 36:
7247 val |= PIPEMISC_DITHER_12_BPC;
7248 break;
7249 default:
7250 /* Case prevented by pipe_config_set_bpp. */
7251 BUG();
7252 }
7253
7254 if (intel_crtc->config.dither)
7255 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7256
7257 I915_WRITE(PIPEMISC(pipe), val);
7258 }
ee2b0b38
PZ
7259}
7260
6591c6e4 7261static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
7262 intel_clock_t *clock,
7263 bool *has_reduced_clock,
7264 intel_clock_t *reduced_clock)
7265{
7266 struct drm_device *dev = crtc->dev;
7267 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7269 int refclk;
d4906093 7270 const intel_limit_t *limit;
a16af721 7271 bool ret, is_lvds = false;
79e53945 7272
d0737e1d 7273 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7274
d9d444cb 7275 refclk = ironlake_get_refclk(crtc);
79e53945 7276
d4906093
ML
7277 /*
7278 * Returns a set of divisors for the desired target clock with the given
7279 * refclk, or FALSE. The returned values represent the clock equation:
7280 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7281 */
409ee761 7282 limit = intel_limit(intel_crtc, refclk);
a919ff14 7283 ret = dev_priv->display.find_dpll(limit, intel_crtc,
d0737e1d 7284 intel_crtc->new_config->port_clock,
ee9300bb 7285 refclk, NULL, clock);
6591c6e4
PZ
7286 if (!ret)
7287 return false;
cda4b7d3 7288
ddc9003c 7289 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7290 /*
7291 * Ensure we match the reduced clock's P to the target clock.
7292 * If the clocks don't match, we can't switch the display clock
7293 * by using the FP0/FP1. In such case we will disable the LVDS
7294 * downclock feature.
7295 */
ee9300bb 7296 *has_reduced_clock =
a919ff14 7297 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7298 dev_priv->lvds_downclock,
7299 refclk, clock,
7300 reduced_clock);
652c393a 7301 }
61e9653f 7302
6591c6e4
PZ
7303 return true;
7304}
7305
d4b1931c
PZ
7306int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7307{
7308 /*
7309 * Account for spread spectrum to avoid
7310 * oversubscribing the link. Max center spread
7311 * is 2.5%; use 5% for safety's sake.
7312 */
7313 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7314 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7315}
7316
7429e9d4 7317static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7318{
7429e9d4 7319 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7320}
7321
de13a2e3 7322static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 7323 u32 *fp,
9a7c7890 7324 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7325{
de13a2e3 7326 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7327 struct drm_device *dev = crtc->dev;
7328 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7329 struct intel_encoder *intel_encoder;
7330 uint32_t dpll;
6cc5f341 7331 int factor, num_connectors = 0;
09ede541 7332 bool is_lvds = false, is_sdvo = false;
79e53945 7333
d0737e1d
ACO
7334 for_each_intel_encoder(dev, intel_encoder) {
7335 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7336 continue;
7337
de13a2e3 7338 switch (intel_encoder->type) {
79e53945
JB
7339 case INTEL_OUTPUT_LVDS:
7340 is_lvds = true;
7341 break;
7342 case INTEL_OUTPUT_SDVO:
7d57382e 7343 case INTEL_OUTPUT_HDMI:
79e53945 7344 is_sdvo = true;
79e53945 7345 break;
6847d71b
PZ
7346 default:
7347 break;
79e53945 7348 }
43565a06 7349
c751ce4f 7350 num_connectors++;
79e53945 7351 }
79e53945 7352
c1858123 7353 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7354 factor = 21;
7355 if (is_lvds) {
7356 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7357 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7358 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7359 factor = 25;
d0737e1d 7360 } else if (intel_crtc->new_config->sdvo_tv_clock)
8febb297 7361 factor = 20;
c1858123 7362
d0737e1d 7363 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
7d0ac5b7 7364 *fp |= FP_CB_TUNE;
2c07245f 7365
9a7c7890
DV
7366 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7367 *fp2 |= FP_CB_TUNE;
7368
5eddb70b 7369 dpll = 0;
2c07245f 7370
a07d6787
EA
7371 if (is_lvds)
7372 dpll |= DPLLB_MODE_LVDS;
7373 else
7374 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7375
d0737e1d 7376 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
ef1b460d 7377 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7378
7379 if (is_sdvo)
4a33e48d 7380 dpll |= DPLL_SDVO_HIGH_SPEED;
d0737e1d 7381 if (intel_crtc->new_config->has_dp_encoder)
4a33e48d 7382 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7383
a07d6787 7384 /* compute bitmask from p1 value */
d0737e1d 7385 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7386 /* also FPA1 */
d0737e1d 7387 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7388
d0737e1d 7389 switch (intel_crtc->new_config->dpll.p2) {
a07d6787
EA
7390 case 5:
7391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7392 break;
7393 case 7:
7394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7395 break;
7396 case 10:
7397 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7398 break;
7399 case 14:
7400 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7401 break;
79e53945
JB
7402 }
7403
b4c09f3b 7404 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7405 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7406 else
7407 dpll |= PLL_REF_INPUT_DREFCLK;
7408
959e16d6 7409 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7410}
7411
3fb37703 7412static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
de13a2e3 7413{
c7653199 7414 struct drm_device *dev = crtc->base.dev;
de13a2e3 7415 intel_clock_t clock, reduced_clock;
cbbab5bd 7416 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7417 bool ok, has_reduced_clock = false;
8b47047b 7418 bool is_lvds = false;
e2b78267 7419 struct intel_shared_dpll *pll;
de13a2e3 7420
409ee761 7421 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7422
5dc5298b
PZ
7423 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7424 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7425
c7653199 7426 ok = ironlake_compute_clocks(&crtc->base, &clock,
de13a2e3 7427 &has_reduced_clock, &reduced_clock);
d0737e1d 7428 if (!ok && !crtc->new_config->clock_set) {
de13a2e3
PZ
7429 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7430 return -EINVAL;
79e53945 7431 }
f47709a9 7432 /* Compat-code for transition, will disappear. */
d0737e1d
ACO
7433 if (!crtc->new_config->clock_set) {
7434 crtc->new_config->dpll.n = clock.n;
7435 crtc->new_config->dpll.m1 = clock.m1;
7436 crtc->new_config->dpll.m2 = clock.m2;
7437 crtc->new_config->dpll.p1 = clock.p1;
7438 crtc->new_config->dpll.p2 = clock.p2;
f47709a9 7439 }
79e53945 7440
5dc5298b 7441 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
d0737e1d
ACO
7442 if (crtc->new_config->has_pch_encoder) {
7443 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
cbbab5bd 7444 if (has_reduced_clock)
7429e9d4 7445 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7446
c7653199 7447 dpll = ironlake_compute_dpll(crtc,
cbbab5bd
DV
7448 &fp, &reduced_clock,
7449 has_reduced_clock ? &fp2 : NULL);
7450
d0737e1d
ACO
7451 crtc->new_config->dpll_hw_state.dpll = dpll;
7452 crtc->new_config->dpll_hw_state.fp0 = fp;
66e985c0 7453 if (has_reduced_clock)
d0737e1d 7454 crtc->new_config->dpll_hw_state.fp1 = fp2;
66e985c0 7455 else
d0737e1d 7456 crtc->new_config->dpll_hw_state.fp1 = fp;
66e985c0 7457
c7653199 7458 pll = intel_get_shared_dpll(crtc);
ee7b9f93 7459 if (pll == NULL) {
84f44ce7 7460 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7461 pipe_name(crtc->pipe));
4b645f14
JB
7462 return -EINVAL;
7463 }
3fb37703 7464 }
79e53945 7465
d330a953 7466 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7467 crtc->lowfreq_avail = true;
bcd644e0 7468 else
c7653199 7469 crtc->lowfreq_avail = false;
e2b78267 7470
c8f7a0db 7471 return 0;
79e53945
JB
7472}
7473
eb14cb74
VS
7474static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7475 struct intel_link_m_n *m_n)
7476{
7477 struct drm_device *dev = crtc->base.dev;
7478 struct drm_i915_private *dev_priv = dev->dev_private;
7479 enum pipe pipe = crtc->pipe;
7480
7481 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7482 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7483 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7484 & ~TU_SIZE_MASK;
7485 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7486 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7487 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7488}
7489
7490static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7491 enum transcoder transcoder,
b95af8be
VK
7492 struct intel_link_m_n *m_n,
7493 struct intel_link_m_n *m2_n2)
72419203
DV
7494{
7495 struct drm_device *dev = crtc->base.dev;
7496 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7497 enum pipe pipe = crtc->pipe;
72419203 7498
eb14cb74
VS
7499 if (INTEL_INFO(dev)->gen >= 5) {
7500 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7501 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7502 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7503 & ~TU_SIZE_MASK;
7504 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7505 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7506 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7507 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7508 * gen < 8) and if DRRS is supported (to make sure the
7509 * registers are not unnecessarily read).
7510 */
7511 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7512 crtc->config.has_drrs) {
7513 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7514 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7515 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7516 & ~TU_SIZE_MASK;
7517 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7518 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7519 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7520 }
eb14cb74
VS
7521 } else {
7522 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7523 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7524 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7525 & ~TU_SIZE_MASK;
7526 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7527 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7528 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7529 }
7530}
7531
7532void intel_dp_get_m_n(struct intel_crtc *crtc,
7533 struct intel_crtc_config *pipe_config)
7534{
7535 if (crtc->config.has_pch_encoder)
7536 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7537 else
7538 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7539 &pipe_config->dp_m_n,
7540 &pipe_config->dp_m2_n2);
eb14cb74 7541}
72419203 7542
eb14cb74
VS
7543static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7544 struct intel_crtc_config *pipe_config)
7545{
7546 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7547 &pipe_config->fdi_m_n, NULL);
72419203
DV
7548}
7549
2fa2fe9a
DV
7550static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7551 struct intel_crtc_config *pipe_config)
7552{
7553 struct drm_device *dev = crtc->base.dev;
7554 struct drm_i915_private *dev_priv = dev->dev_private;
7555 uint32_t tmp;
7556
7557 tmp = I915_READ(PF_CTL(crtc->pipe));
7558
7559 if (tmp & PF_ENABLE) {
fd4daa9c 7560 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7561 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7562 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7563
7564 /* We currently do not free assignements of panel fitters on
7565 * ivb/hsw (since we don't use the higher upscaling modes which
7566 * differentiates them) so just WARN about this case for now. */
7567 if (IS_GEN7(dev)) {
7568 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7569 PF_PIPE_SEL_IVB(crtc->pipe));
7570 }
2fa2fe9a 7571 }
79e53945
JB
7572}
7573
4c6baa59
JB
7574static void ironlake_get_plane_config(struct intel_crtc *crtc,
7575 struct intel_plane_config *plane_config)
7576{
7577 struct drm_device *dev = crtc->base.dev;
7578 struct drm_i915_private *dev_priv = dev->dev_private;
7579 u32 val, base, offset;
7580 int pipe = crtc->pipe, plane = crtc->plane;
7581 int fourcc, pixel_format;
7582 int aligned_height;
7583
66e514c1
DA
7584 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7585 if (!crtc->base.primary->fb) {
4c6baa59
JB
7586 DRM_DEBUG_KMS("failed to alloc fb\n");
7587 return;
7588 }
7589
7590 val = I915_READ(DSPCNTR(plane));
7591
7592 if (INTEL_INFO(dev)->gen >= 4)
7593 if (val & DISPPLANE_TILED)
7594 plane_config->tiled = true;
7595
7596 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7597 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7598 crtc->base.primary->fb->pixel_format = fourcc;
7599 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7600 drm_format_plane_cpp(fourcc, 0) * 8;
7601
7602 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7603 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7604 offset = I915_READ(DSPOFFSET(plane));
7605 } else {
7606 if (plane_config->tiled)
7607 offset = I915_READ(DSPTILEOFF(plane));
7608 else
7609 offset = I915_READ(DSPLINOFF(plane));
7610 }
7611 plane_config->base = base;
7612
7613 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7614 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7615 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7616
7617 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7618 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7619
66e514c1 7620 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7621 plane_config->tiled);
7622
1267a26b
FF
7623 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7624 aligned_height);
4c6baa59
JB
7625
7626 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7627 pipe, plane, crtc->base.primary->fb->width,
7628 crtc->base.primary->fb->height,
7629 crtc->base.primary->fb->bits_per_pixel, base,
7630 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7631 plane_config->size);
7632}
7633
0e8ffe1b
DV
7634static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7635 struct intel_crtc_config *pipe_config)
7636{
7637 struct drm_device *dev = crtc->base.dev;
7638 struct drm_i915_private *dev_priv = dev->dev_private;
7639 uint32_t tmp;
7640
f458ebbc
DV
7641 if (!intel_display_power_is_enabled(dev_priv,
7642 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
7643 return false;
7644
e143a21c 7645 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7646 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7647
0e8ffe1b
DV
7648 tmp = I915_READ(PIPECONF(crtc->pipe));
7649 if (!(tmp & PIPECONF_ENABLE))
7650 return false;
7651
42571aef
VS
7652 switch (tmp & PIPECONF_BPC_MASK) {
7653 case PIPECONF_6BPC:
7654 pipe_config->pipe_bpp = 18;
7655 break;
7656 case PIPECONF_8BPC:
7657 pipe_config->pipe_bpp = 24;
7658 break;
7659 case PIPECONF_10BPC:
7660 pipe_config->pipe_bpp = 30;
7661 break;
7662 case PIPECONF_12BPC:
7663 pipe_config->pipe_bpp = 36;
7664 break;
7665 default:
7666 break;
7667 }
7668
b5a9fa09
DV
7669 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7670 pipe_config->limited_color_range = true;
7671
ab9412ba 7672 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7673 struct intel_shared_dpll *pll;
7674
88adfff1
DV
7675 pipe_config->has_pch_encoder = true;
7676
627eb5a3
DV
7677 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7678 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7679 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7680
7681 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7682
c0d43d62 7683 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7684 pipe_config->shared_dpll =
7685 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7686 } else {
7687 tmp = I915_READ(PCH_DPLL_SEL);
7688 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7689 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7690 else
7691 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7692 }
66e985c0
DV
7693
7694 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7695
7696 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7697 &pipe_config->dpll_hw_state));
c93f54cf
DV
7698
7699 tmp = pipe_config->dpll_hw_state.dpll;
7700 pipe_config->pixel_multiplier =
7701 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7702 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7703
7704 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7705 } else {
7706 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7707 }
7708
1bd1bd80
DV
7709 intel_get_pipe_timings(crtc, pipe_config);
7710
2fa2fe9a
DV
7711 ironlake_get_pfit_config(crtc, pipe_config);
7712
0e8ffe1b
DV
7713 return true;
7714}
7715
be256dc7
PZ
7716static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7717{
7718 struct drm_device *dev = dev_priv->dev;
be256dc7 7719 struct intel_crtc *crtc;
be256dc7 7720
d3fcc808 7721 for_each_intel_crtc(dev, crtc)
798183c5 7722 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7723 pipe_name(crtc->pipe));
7724
7725 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8cc3e169
DV
7726 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7727 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7728 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
be256dc7
PZ
7729 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7730 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7731 "CPU PWM1 enabled\n");
c5107b87
PZ
7732 if (IS_HASWELL(dev))
7733 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7734 "CPU PWM2 enabled\n");
be256dc7
PZ
7735 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7736 "PCH PWM1 enabled\n");
7737 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7738 "Utility pin enabled\n");
7739 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7740
9926ada1
PZ
7741 /*
7742 * In theory we can still leave IRQs enabled, as long as only the HPD
7743 * interrupts remain enabled. We used to check for that, but since it's
7744 * gen-specific and since we only disable LCPLL after we fully disable
7745 * the interrupts, the check below should be enough.
7746 */
9df7575f 7747 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7748}
7749
9ccd5aeb
PZ
7750static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7751{
7752 struct drm_device *dev = dev_priv->dev;
7753
7754 if (IS_HASWELL(dev))
7755 return I915_READ(D_COMP_HSW);
7756 else
7757 return I915_READ(D_COMP_BDW);
7758}
7759
3c4c9b81
PZ
7760static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7761{
7762 struct drm_device *dev = dev_priv->dev;
7763
7764 if (IS_HASWELL(dev)) {
7765 mutex_lock(&dev_priv->rps.hw_lock);
7766 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7767 val))
f475dadf 7768 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7769 mutex_unlock(&dev_priv->rps.hw_lock);
7770 } else {
9ccd5aeb
PZ
7771 I915_WRITE(D_COMP_BDW, val);
7772 POSTING_READ(D_COMP_BDW);
3c4c9b81 7773 }
be256dc7
PZ
7774}
7775
7776/*
7777 * This function implements pieces of two sequences from BSpec:
7778 * - Sequence for display software to disable LCPLL
7779 * - Sequence for display software to allow package C8+
7780 * The steps implemented here are just the steps that actually touch the LCPLL
7781 * register. Callers should take care of disabling all the display engine
7782 * functions, doing the mode unset, fixing interrupts, etc.
7783 */
6ff58d53
PZ
7784static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7785 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7786{
7787 uint32_t val;
7788
7789 assert_can_disable_lcpll(dev_priv);
7790
7791 val = I915_READ(LCPLL_CTL);
7792
7793 if (switch_to_fclk) {
7794 val |= LCPLL_CD_SOURCE_FCLK;
7795 I915_WRITE(LCPLL_CTL, val);
7796
7797 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7798 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7799 DRM_ERROR("Switching to FCLK failed\n");
7800
7801 val = I915_READ(LCPLL_CTL);
7802 }
7803
7804 val |= LCPLL_PLL_DISABLE;
7805 I915_WRITE(LCPLL_CTL, val);
7806 POSTING_READ(LCPLL_CTL);
7807
7808 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7809 DRM_ERROR("LCPLL still locked\n");
7810
9ccd5aeb 7811 val = hsw_read_dcomp(dev_priv);
be256dc7 7812 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7813 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7814 ndelay(100);
7815
9ccd5aeb
PZ
7816 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7817 1))
be256dc7
PZ
7818 DRM_ERROR("D_COMP RCOMP still in progress\n");
7819
7820 if (allow_power_down) {
7821 val = I915_READ(LCPLL_CTL);
7822 val |= LCPLL_POWER_DOWN_ALLOW;
7823 I915_WRITE(LCPLL_CTL, val);
7824 POSTING_READ(LCPLL_CTL);
7825 }
7826}
7827
7828/*
7829 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7830 * source.
7831 */
6ff58d53 7832static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7833{
7834 uint32_t val;
7835
7836 val = I915_READ(LCPLL_CTL);
7837
7838 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7839 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7840 return;
7841
a8a8bd54
PZ
7842 /*
7843 * Make sure we're not on PC8 state before disabling PC8, otherwise
7844 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7845 *
7846 * The other problem is that hsw_restore_lcpll() is called as part of
7847 * the runtime PM resume sequence, so we can't just call
7848 * gen6_gt_force_wake_get() because that function calls
7849 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7850 * while we are on the resume sequence. So to solve this problem we have
7851 * to call special forcewake code that doesn't touch runtime PM and
7852 * doesn't enable the forcewake delayed work.
7853 */
d2e40e27 7854 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7855 if (dev_priv->uncore.forcewake_count++ == 0)
7856 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
d2e40e27 7857 spin_unlock_irq(&dev_priv->uncore.lock);
215733fa 7858
be256dc7
PZ
7859 if (val & LCPLL_POWER_DOWN_ALLOW) {
7860 val &= ~LCPLL_POWER_DOWN_ALLOW;
7861 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7862 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7863 }
7864
9ccd5aeb 7865 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7866 val |= D_COMP_COMP_FORCE;
7867 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7868 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7869
7870 val = I915_READ(LCPLL_CTL);
7871 val &= ~LCPLL_PLL_DISABLE;
7872 I915_WRITE(LCPLL_CTL, val);
7873
7874 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7875 DRM_ERROR("LCPLL not locked yet\n");
7876
7877 if (val & LCPLL_CD_SOURCE_FCLK) {
7878 val = I915_READ(LCPLL_CTL);
7879 val &= ~LCPLL_CD_SOURCE_FCLK;
7880 I915_WRITE(LCPLL_CTL, val);
7881
7882 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7883 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7884 DRM_ERROR("Switching back to LCPLL failed\n");
7885 }
215733fa 7886
a8a8bd54 7887 /* See the big comment above. */
d2e40e27 7888 spin_lock_irq(&dev_priv->uncore.lock);
a8a8bd54
PZ
7889 if (--dev_priv->uncore.forcewake_count == 0)
7890 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
d2e40e27 7891 spin_unlock_irq(&dev_priv->uncore.lock);
be256dc7
PZ
7892}
7893
765dab67
PZ
7894/*
7895 * Package states C8 and deeper are really deep PC states that can only be
7896 * reached when all the devices on the system allow it, so even if the graphics
7897 * device allows PC8+, it doesn't mean the system will actually get to these
7898 * states. Our driver only allows PC8+ when going into runtime PM.
7899 *
7900 * The requirements for PC8+ are that all the outputs are disabled, the power
7901 * well is disabled and most interrupts are disabled, and these are also
7902 * requirements for runtime PM. When these conditions are met, we manually do
7903 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7904 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7905 * hang the machine.
7906 *
7907 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7908 * the state of some registers, so when we come back from PC8+ we need to
7909 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7910 * need to take care of the registers kept by RC6. Notice that this happens even
7911 * if we don't put the device in PCI D3 state (which is what currently happens
7912 * because of the runtime PM support).
7913 *
7914 * For more, read "Display Sequences for Package C8" on the hardware
7915 * documentation.
7916 */
a14cb6fc 7917void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7918{
c67a470b
PZ
7919 struct drm_device *dev = dev_priv->dev;
7920 uint32_t val;
7921
c67a470b
PZ
7922 DRM_DEBUG_KMS("Enabling package C8+\n");
7923
c67a470b
PZ
7924 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7925 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7926 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7927 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7928 }
7929
7930 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7931 hsw_disable_lcpll(dev_priv, true, true);
7932}
7933
a14cb6fc 7934void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7935{
7936 struct drm_device *dev = dev_priv->dev;
7937 uint32_t val;
7938
c67a470b
PZ
7939 DRM_DEBUG_KMS("Disabling package C8+\n");
7940
7941 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7942 lpt_init_pch_refclk(dev);
7943
7944 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7945 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7946 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7947 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7948 }
7949
7950 intel_prepare_ddi(dev);
c67a470b
PZ
7951}
7952
797d0259 7953static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
09b4ddf9 7954{
c7653199 7955 if (!intel_ddi_pll_select(crtc))
6441ab5f 7956 return -EINVAL;
716c2e55 7957
c7653199 7958 crtc->lowfreq_avail = false;
644cef34 7959
c8f7a0db 7960 return 0;
79e53945
JB
7961}
7962
96b7dfb7
S
7963static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
7964 enum port port,
7965 struct intel_crtc_config *pipe_config)
7966{
7967 u32 temp;
7968
7969 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
7970 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
7971
7972 switch (pipe_config->ddi_pll_sel) {
7973 case SKL_DPLL1:
7974 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
7975 break;
7976 case SKL_DPLL2:
7977 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
7978 break;
7979 case SKL_DPLL3:
7980 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
7981 break;
7982 default:
7983 WARN(1, "Unknown DPLL programmed\n");
7984 }
7985}
7986
7d2c8175
DL
7987static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7988 enum port port,
7989 struct intel_crtc_config *pipe_config)
7990{
7991 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7992
7993 switch (pipe_config->ddi_pll_sel) {
7994 case PORT_CLK_SEL_WRPLL1:
7995 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7996 break;
7997 case PORT_CLK_SEL_WRPLL2:
7998 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7999 break;
8000 }
8001}
8002
26804afd
DV
8003static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
8004 struct intel_crtc_config *pipe_config)
8005{
8006 struct drm_device *dev = crtc->base.dev;
8007 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 8008 struct intel_shared_dpll *pll;
26804afd
DV
8009 enum port port;
8010 uint32_t tmp;
8011
8012 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8013
8014 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8015
96b7dfb7
S
8016 if (IS_SKYLAKE(dev))
8017 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8018 else
8019 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8020
d452c5b6
DV
8021 if (pipe_config->shared_dpll >= 0) {
8022 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8023
8024 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8025 &pipe_config->dpll_hw_state));
8026 }
8027
26804afd
DV
8028 /*
8029 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8030 * DDI E. So just check whether this pipe is wired to DDI E and whether
8031 * the PCH transcoder is on.
8032 */
ca370455
DL
8033 if (INTEL_INFO(dev)->gen < 9 &&
8034 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8035 pipe_config->has_pch_encoder = true;
8036
8037 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8038 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8039 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8040
8041 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8042 }
8043}
8044
0e8ffe1b
DV
8045static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8046 struct intel_crtc_config *pipe_config)
8047{
8048 struct drm_device *dev = crtc->base.dev;
8049 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8050 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8051 uint32_t tmp;
8052
f458ebbc 8053 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8054 POWER_DOMAIN_PIPE(crtc->pipe)))
8055 return false;
8056
e143a21c 8057 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8058 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8059
eccb140b
DV
8060 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8061 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8062 enum pipe trans_edp_pipe;
8063 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8064 default:
8065 WARN(1, "unknown pipe linked to edp transcoder\n");
8066 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8067 case TRANS_DDI_EDP_INPUT_A_ON:
8068 trans_edp_pipe = PIPE_A;
8069 break;
8070 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8071 trans_edp_pipe = PIPE_B;
8072 break;
8073 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8074 trans_edp_pipe = PIPE_C;
8075 break;
8076 }
8077
8078 if (trans_edp_pipe == crtc->pipe)
8079 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8080 }
8081
f458ebbc 8082 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8083 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8084 return false;
8085
eccb140b 8086 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8087 if (!(tmp & PIPECONF_ENABLE))
8088 return false;
8089
26804afd 8090 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8091
1bd1bd80
DV
8092 intel_get_pipe_timings(crtc, pipe_config);
8093
2fa2fe9a 8094 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
f458ebbc 8095 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
2fa2fe9a 8096 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 8097
e59150dc
JB
8098 if (IS_HASWELL(dev))
8099 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8100 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8101
ebb69c95
CT
8102 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8103 pipe_config->pixel_multiplier =
8104 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8105 } else {
8106 pipe_config->pixel_multiplier = 1;
8107 }
6c49f241 8108
0e8ffe1b
DV
8109 return true;
8110}
8111
560b85bb
CW
8112static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8113{
8114 struct drm_device *dev = crtc->dev;
8115 struct drm_i915_private *dev_priv = dev->dev_private;
8116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8117 uint32_t cntl = 0, size = 0;
560b85bb 8118
dc41c154
VS
8119 if (base) {
8120 unsigned int width = intel_crtc->cursor_width;
8121 unsigned int height = intel_crtc->cursor_height;
8122 unsigned int stride = roundup_pow_of_two(width) * 4;
8123
8124 switch (stride) {
8125 default:
8126 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8127 width, stride);
8128 stride = 256;
8129 /* fallthrough */
8130 case 256:
8131 case 512:
8132 case 1024:
8133 case 2048:
8134 break;
4b0e333e
CW
8135 }
8136
dc41c154
VS
8137 cntl |= CURSOR_ENABLE |
8138 CURSOR_GAMMA_ENABLE |
8139 CURSOR_FORMAT_ARGB |
8140 CURSOR_STRIDE(stride);
8141
8142 size = (height << 12) | width;
4b0e333e 8143 }
560b85bb 8144
dc41c154
VS
8145 if (intel_crtc->cursor_cntl != 0 &&
8146 (intel_crtc->cursor_base != base ||
8147 intel_crtc->cursor_size != size ||
8148 intel_crtc->cursor_cntl != cntl)) {
8149 /* On these chipsets we can only modify the base/size/stride
8150 * whilst the cursor is disabled.
8151 */
8152 I915_WRITE(_CURACNTR, 0);
4b0e333e 8153 POSTING_READ(_CURACNTR);
dc41c154 8154 intel_crtc->cursor_cntl = 0;
4b0e333e 8155 }
560b85bb 8156
99d1f387 8157 if (intel_crtc->cursor_base != base) {
9db4a9c7 8158 I915_WRITE(_CURABASE, base);
99d1f387
VS
8159 intel_crtc->cursor_base = base;
8160 }
4726e0b0 8161
dc41c154
VS
8162 if (intel_crtc->cursor_size != size) {
8163 I915_WRITE(CURSIZE, size);
8164 intel_crtc->cursor_size = size;
4b0e333e 8165 }
560b85bb 8166
4b0e333e 8167 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8168 I915_WRITE(_CURACNTR, cntl);
8169 POSTING_READ(_CURACNTR);
4b0e333e 8170 intel_crtc->cursor_cntl = cntl;
560b85bb 8171 }
560b85bb
CW
8172}
8173
560b85bb 8174static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8175{
8176 struct drm_device *dev = crtc->dev;
8177 struct drm_i915_private *dev_priv = dev->dev_private;
8178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8179 int pipe = intel_crtc->pipe;
4b0e333e
CW
8180 uint32_t cntl;
8181
8182 cntl = 0;
8183 if (base) {
8184 cntl = MCURSOR_GAMMA_ENABLE;
8185 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8186 case 64:
8187 cntl |= CURSOR_MODE_64_ARGB_AX;
8188 break;
8189 case 128:
8190 cntl |= CURSOR_MODE_128_ARGB_AX;
8191 break;
8192 case 256:
8193 cntl |= CURSOR_MODE_256_ARGB_AX;
8194 break;
8195 default:
8196 WARN_ON(1);
8197 return;
65a21cd6 8198 }
4b0e333e 8199 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8200
8201 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8202 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8203 }
65a21cd6 8204
4398ad45
VS
8205 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8206 cntl |= CURSOR_ROTATE_180;
8207
4b0e333e
CW
8208 if (intel_crtc->cursor_cntl != cntl) {
8209 I915_WRITE(CURCNTR(pipe), cntl);
8210 POSTING_READ(CURCNTR(pipe));
8211 intel_crtc->cursor_cntl = cntl;
65a21cd6 8212 }
4b0e333e 8213
65a21cd6 8214 /* and commit changes on next vblank */
5efb3e28
VS
8215 I915_WRITE(CURBASE(pipe), base);
8216 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8217
8218 intel_crtc->cursor_base = base;
65a21cd6
JB
8219}
8220
cda4b7d3 8221/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8222static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8223 bool on)
cda4b7d3
CW
8224{
8225 struct drm_device *dev = crtc->dev;
8226 struct drm_i915_private *dev_priv = dev->dev_private;
8227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8228 int pipe = intel_crtc->pipe;
3d7d6510
MR
8229 int x = crtc->cursor_x;
8230 int y = crtc->cursor_y;
d6e4db15 8231 u32 base = 0, pos = 0;
cda4b7d3 8232
d6e4db15 8233 if (on)
cda4b7d3 8234 base = intel_crtc->cursor_addr;
cda4b7d3 8235
d6e4db15
VS
8236 if (x >= intel_crtc->config.pipe_src_w)
8237 base = 0;
8238
8239 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8240 base = 0;
8241
8242 if (x < 0) {
efc9064e 8243 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8244 base = 0;
8245
8246 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8247 x = -x;
8248 }
8249 pos |= x << CURSOR_X_SHIFT;
8250
8251 if (y < 0) {
efc9064e 8252 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8253 base = 0;
8254
8255 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8256 y = -y;
8257 }
8258 pos |= y << CURSOR_Y_SHIFT;
8259
4b0e333e 8260 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8261 return;
8262
5efb3e28
VS
8263 I915_WRITE(CURPOS(pipe), pos);
8264
4398ad45
VS
8265 /* ILK+ do this automagically */
8266 if (HAS_GMCH_DISPLAY(dev) &&
8267 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8268 base += (intel_crtc->cursor_height *
8269 intel_crtc->cursor_width - 1) * 4;
8270 }
8271
8ac54669 8272 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8273 i845_update_cursor(crtc, base);
8274 else
8275 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8276}
8277
dc41c154
VS
8278static bool cursor_size_ok(struct drm_device *dev,
8279 uint32_t width, uint32_t height)
8280{
8281 if (width == 0 || height == 0)
8282 return false;
8283
8284 /*
8285 * 845g/865g are special in that they are only limited by
8286 * the width of their cursors, the height is arbitrary up to
8287 * the precision of the register. Everything else requires
8288 * square cursors, limited to a few power-of-two sizes.
8289 */
8290 if (IS_845G(dev) || IS_I865G(dev)) {
8291 if ((width & 63) != 0)
8292 return false;
8293
8294 if (width > (IS_845G(dev) ? 64 : 512))
8295 return false;
8296
8297 if (height > 1023)
8298 return false;
8299 } else {
8300 switch (width | height) {
8301 case 256:
8302 case 128:
8303 if (IS_GEN2(dev))
8304 return false;
8305 case 64:
8306 break;
8307 default:
8308 return false;
8309 }
8310 }
8311
8312 return true;
8313}
8314
e3287951
MR
8315static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8316 struct drm_i915_gem_object *obj,
8317 uint32_t width, uint32_t height)
79e53945
JB
8318{
8319 struct drm_device *dev = crtc->dev;
8320 struct drm_i915_private *dev_priv = dev->dev_private;
8321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 8322 enum pipe pipe = intel_crtc->pipe;
757f9a3e 8323 unsigned old_width;
cda4b7d3 8324 uint32_t addr;
3f8bc370 8325 int ret;
79e53945 8326
79e53945 8327 /* if we want to turn off the cursor ignore width and height */
e3287951 8328 if (!obj) {
28c97730 8329 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8330 addr = 0;
5004417d 8331 mutex_lock(&dev->struct_mutex);
3f8bc370 8332 goto finish;
79e53945
JB
8333 }
8334
71acb5eb 8335 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8336 mutex_lock(&dev->struct_mutex);
3d13ef2e 8337 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8338 unsigned alignment;
8339
d6dd6843
PZ
8340 /*
8341 * Global gtt pte registers are special registers which actually
8342 * forward writes to a chunk of system memory. Which means that
8343 * there is no risk that the register values disappear as soon
8344 * as we call intel_runtime_pm_put(), so it is correct to wrap
8345 * only the pin/unpin/fence and not more.
8346 */
8347 intel_runtime_pm_get(dev_priv);
8348
693db184
CW
8349 /* Note that the w/a also requires 2 PTE of padding following
8350 * the bo. We currently fill all unused PTE with the shadow
8351 * page and so we should always have valid PTE following the
8352 * cursor preventing the VT-d warning.
8353 */
8354 alignment = 0;
8355 if (need_vtd_wa(dev))
8356 alignment = 64*1024;
8357
8358 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8359 if (ret) {
3b25b31f 8360 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
d6dd6843 8361 intel_runtime_pm_put(dev_priv);
2da3b9b9 8362 goto fail_locked;
e7b526bb
CW
8363 }
8364
d9e86c0e
CW
8365 ret = i915_gem_object_put_fence(obj);
8366 if (ret) {
3b25b31f 8367 DRM_DEBUG_KMS("failed to release fence for cursor");
d6dd6843 8368 intel_runtime_pm_put(dev_priv);
d9e86c0e
CW
8369 goto fail_unpin;
8370 }
8371
f343c5f6 8372 addr = i915_gem_obj_ggtt_offset(obj);
d6dd6843
PZ
8373
8374 intel_runtime_pm_put(dev_priv);
71acb5eb 8375 } else {
6eeefaf3 8376 int align = IS_I830(dev) ? 16 * 1024 : 256;
00731155 8377 ret = i915_gem_object_attach_phys(obj, align);
71acb5eb 8378 if (ret) {
3b25b31f 8379 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8380 goto fail_locked;
71acb5eb 8381 }
00731155 8382 addr = obj->phys_handle->busaddr;
3f8bc370
KH
8383 }
8384
3f8bc370 8385 finish:
3f8bc370 8386 if (intel_crtc->cursor_bo) {
00731155 8387 if (!INTEL_INFO(dev)->cursor_needs_physical)
cc98b413 8388 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
3f8bc370 8389 }
80824003 8390
a071fa00
DV
8391 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8392 INTEL_FRONTBUFFER_CURSOR(pipe));
7f9872e0 8393 mutex_unlock(&dev->struct_mutex);
3f8bc370 8394
64f962e3
CW
8395 old_width = intel_crtc->cursor_width;
8396
3f8bc370 8397 intel_crtc->cursor_addr = addr;
05394f39 8398 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8399 intel_crtc->cursor_width = width;
8400 intel_crtc->cursor_height = height;
8401
64f962e3
CW
8402 if (intel_crtc->active) {
8403 if (old_width != width)
8404 intel_update_watermarks(crtc);
f2f5f771 8405 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 8406
3f20df98
GP
8407 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8408 }
f99d7069 8409
79e53945 8410 return 0;
e7b526bb 8411fail_unpin:
cc98b413 8412 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8413fail_locked:
34b8686e
DA
8414 mutex_unlock(&dev->struct_mutex);
8415 return ret;
79e53945
JB
8416}
8417
79e53945 8418static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8419 u16 *blue, uint32_t start, uint32_t size)
79e53945 8420{
7203425a 8421 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8423
7203425a 8424 for (i = start; i < end; i++) {
79e53945
JB
8425 intel_crtc->lut_r[i] = red[i] >> 8;
8426 intel_crtc->lut_g[i] = green[i] >> 8;
8427 intel_crtc->lut_b[i] = blue[i] >> 8;
8428 }
8429
8430 intel_crtc_load_lut(crtc);
8431}
8432
79e53945
JB
8433/* VESA 640x480x72Hz mode to set on the pipe */
8434static struct drm_display_mode load_detect_mode = {
8435 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8436 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8437};
8438
a8bb6818
DV
8439struct drm_framebuffer *
8440__intel_framebuffer_create(struct drm_device *dev,
8441 struct drm_mode_fb_cmd2 *mode_cmd,
8442 struct drm_i915_gem_object *obj)
d2dff872
CW
8443{
8444 struct intel_framebuffer *intel_fb;
8445 int ret;
8446
8447 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8448 if (!intel_fb) {
6ccb81f2 8449 drm_gem_object_unreference(&obj->base);
d2dff872
CW
8450 return ERR_PTR(-ENOMEM);
8451 }
8452
8453 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8454 if (ret)
8455 goto err;
d2dff872
CW
8456
8457 return &intel_fb->base;
dd4916c5 8458err:
6ccb81f2 8459 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
8460 kfree(intel_fb);
8461
8462 return ERR_PTR(ret);
d2dff872
CW
8463}
8464
b5ea642a 8465static struct drm_framebuffer *
a8bb6818
DV
8466intel_framebuffer_create(struct drm_device *dev,
8467 struct drm_mode_fb_cmd2 *mode_cmd,
8468 struct drm_i915_gem_object *obj)
8469{
8470 struct drm_framebuffer *fb;
8471 int ret;
8472
8473 ret = i915_mutex_lock_interruptible(dev);
8474 if (ret)
8475 return ERR_PTR(ret);
8476 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8477 mutex_unlock(&dev->struct_mutex);
8478
8479 return fb;
8480}
8481
d2dff872
CW
8482static u32
8483intel_framebuffer_pitch_for_width(int width, int bpp)
8484{
8485 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8486 return ALIGN(pitch, 64);
8487}
8488
8489static u32
8490intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8491{
8492 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8493 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8494}
8495
8496static struct drm_framebuffer *
8497intel_framebuffer_create_for_mode(struct drm_device *dev,
8498 struct drm_display_mode *mode,
8499 int depth, int bpp)
8500{
8501 struct drm_i915_gem_object *obj;
0fed39bd 8502 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8503
8504 obj = i915_gem_alloc_object(dev,
8505 intel_framebuffer_size_for_mode(mode, bpp));
8506 if (obj == NULL)
8507 return ERR_PTR(-ENOMEM);
8508
8509 mode_cmd.width = mode->hdisplay;
8510 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8511 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8512 bpp);
5ca0c34a 8513 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8514
8515 return intel_framebuffer_create(dev, &mode_cmd, obj);
8516}
8517
8518static struct drm_framebuffer *
8519mode_fits_in_fbdev(struct drm_device *dev,
8520 struct drm_display_mode *mode)
8521{
4520f53a 8522#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8523 struct drm_i915_private *dev_priv = dev->dev_private;
8524 struct drm_i915_gem_object *obj;
8525 struct drm_framebuffer *fb;
8526
4c0e5528 8527 if (!dev_priv->fbdev)
d2dff872
CW
8528 return NULL;
8529
4c0e5528 8530 if (!dev_priv->fbdev->fb)
d2dff872
CW
8531 return NULL;
8532
4c0e5528
DV
8533 obj = dev_priv->fbdev->fb->obj;
8534 BUG_ON(!obj);
8535
8bcd4553 8536 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8537 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8538 fb->bits_per_pixel))
d2dff872
CW
8539 return NULL;
8540
01f2c773 8541 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8542 return NULL;
8543
8544 return fb;
4520f53a
DV
8545#else
8546 return NULL;
8547#endif
d2dff872
CW
8548}
8549
d2434ab7 8550bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8551 struct drm_display_mode *mode,
51fd371b
RC
8552 struct intel_load_detect_pipe *old,
8553 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8554{
8555 struct intel_crtc *intel_crtc;
d2434ab7
DV
8556 struct intel_encoder *intel_encoder =
8557 intel_attached_encoder(connector);
79e53945 8558 struct drm_crtc *possible_crtc;
4ef69c7a 8559 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8560 struct drm_crtc *crtc = NULL;
8561 struct drm_device *dev = encoder->dev;
94352cf9 8562 struct drm_framebuffer *fb;
51fd371b
RC
8563 struct drm_mode_config *config = &dev->mode_config;
8564 int ret, i = -1;
79e53945 8565
d2dff872 8566 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8567 connector->base.id, connector->name,
8e329a03 8568 encoder->base.id, encoder->name);
d2dff872 8569
51fd371b
RC
8570retry:
8571 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8572 if (ret)
8573 goto fail_unlock;
6e9f798d 8574
79e53945
JB
8575 /*
8576 * Algorithm gets a little messy:
7a5e4805 8577 *
79e53945
JB
8578 * - if the connector already has an assigned crtc, use it (but make
8579 * sure it's on first)
7a5e4805 8580 *
79e53945
JB
8581 * - try to find the first unused crtc that can drive this connector,
8582 * and use that if we find one
79e53945
JB
8583 */
8584
8585 /* See if we already have a CRTC for this connector */
8586 if (encoder->crtc) {
8587 crtc = encoder->crtc;
8261b191 8588
51fd371b
RC
8589 ret = drm_modeset_lock(&crtc->mutex, ctx);
8590 if (ret)
8591 goto fail_unlock;
7b24056b 8592
24218aac 8593 old->dpms_mode = connector->dpms;
8261b191
CW
8594 old->load_detect_temp = false;
8595
8596 /* Make sure the crtc and connector are running */
24218aac
DV
8597 if (connector->dpms != DRM_MODE_DPMS_ON)
8598 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8599
7173188d 8600 return true;
79e53945
JB
8601 }
8602
8603 /* Find an unused one (if possible) */
70e1e0ec 8604 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8605 i++;
8606 if (!(encoder->possible_crtcs & (1 << i)))
8607 continue;
a459249c
VS
8608 if (possible_crtc->enabled)
8609 continue;
8610 /* This can occur when applying the pipe A quirk on resume. */
8611 if (to_intel_crtc(possible_crtc)->new_enabled)
8612 continue;
8613
8614 crtc = possible_crtc;
8615 break;
79e53945
JB
8616 }
8617
8618 /*
8619 * If we didn't find an unused CRTC, don't use any.
8620 */
8621 if (!crtc) {
7173188d 8622 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8623 goto fail_unlock;
79e53945
JB
8624 }
8625
51fd371b
RC
8626 ret = drm_modeset_lock(&crtc->mutex, ctx);
8627 if (ret)
8628 goto fail_unlock;
fc303101
DV
8629 intel_encoder->new_crtc = to_intel_crtc(crtc);
8630 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8631
8632 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8633 intel_crtc->new_enabled = true;
8634 intel_crtc->new_config = &intel_crtc->config;
24218aac 8635 old->dpms_mode = connector->dpms;
8261b191 8636 old->load_detect_temp = true;
d2dff872 8637 old->release_fb = NULL;
79e53945 8638
6492711d
CW
8639 if (!mode)
8640 mode = &load_detect_mode;
79e53945 8641
d2dff872
CW
8642 /* We need a framebuffer large enough to accommodate all accesses
8643 * that the plane may generate whilst we perform load detection.
8644 * We can not rely on the fbcon either being present (we get called
8645 * during its initialisation to detect all boot displays, or it may
8646 * not even exist) or that it is large enough to satisfy the
8647 * requested mode.
8648 */
94352cf9
DV
8649 fb = mode_fits_in_fbdev(dev, mode);
8650 if (fb == NULL) {
d2dff872 8651 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8652 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8653 old->release_fb = fb;
d2dff872
CW
8654 } else
8655 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8656 if (IS_ERR(fb)) {
d2dff872 8657 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8658 goto fail;
79e53945 8659 }
79e53945 8660
c0c36b94 8661 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8662 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8663 if (old->release_fb)
8664 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8665 goto fail;
79e53945 8666 }
7173188d 8667
79e53945 8668 /* let the connector get through one full cycle before testing */
9d0498a2 8669 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8670 return true;
412b61d8
VS
8671
8672 fail:
8673 intel_crtc->new_enabled = crtc->enabled;
8674 if (intel_crtc->new_enabled)
8675 intel_crtc->new_config = &intel_crtc->config;
8676 else
8677 intel_crtc->new_config = NULL;
51fd371b
RC
8678fail_unlock:
8679 if (ret == -EDEADLK) {
8680 drm_modeset_backoff(ctx);
8681 goto retry;
8682 }
8683
412b61d8 8684 return false;
79e53945
JB
8685}
8686
d2434ab7 8687void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8688 struct intel_load_detect_pipe *old)
79e53945 8689{
d2434ab7
DV
8690 struct intel_encoder *intel_encoder =
8691 intel_attached_encoder(connector);
4ef69c7a 8692 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8693 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8695
d2dff872 8696 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8697 connector->base.id, connector->name,
8e329a03 8698 encoder->base.id, encoder->name);
d2dff872 8699
8261b191 8700 if (old->load_detect_temp) {
fc303101
DV
8701 to_intel_connector(connector)->new_encoder = NULL;
8702 intel_encoder->new_crtc = NULL;
412b61d8
VS
8703 intel_crtc->new_enabled = false;
8704 intel_crtc->new_config = NULL;
fc303101 8705 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8706
36206361
DV
8707 if (old->release_fb) {
8708 drm_framebuffer_unregister_private(old->release_fb);
8709 drm_framebuffer_unreference(old->release_fb);
8710 }
d2dff872 8711
0622a53c 8712 return;
79e53945
JB
8713 }
8714
c751ce4f 8715 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8716 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8717 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
8718}
8719
da4a1efa
VS
8720static int i9xx_pll_refclk(struct drm_device *dev,
8721 const struct intel_crtc_config *pipe_config)
8722{
8723 struct drm_i915_private *dev_priv = dev->dev_private;
8724 u32 dpll = pipe_config->dpll_hw_state.dpll;
8725
8726 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8727 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8728 else if (HAS_PCH_SPLIT(dev))
8729 return 120000;
8730 else if (!IS_GEN2(dev))
8731 return 96000;
8732 else
8733 return 48000;
8734}
8735
79e53945 8736/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8737static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8738 struct intel_crtc_config *pipe_config)
79e53945 8739{
f1f644dc 8740 struct drm_device *dev = crtc->base.dev;
79e53945 8741 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8742 int pipe = pipe_config->cpu_transcoder;
293623f7 8743 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8744 u32 fp;
8745 intel_clock_t clock;
da4a1efa 8746 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8747
8748 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8749 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8750 else
293623f7 8751 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8752
8753 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8754 if (IS_PINEVIEW(dev)) {
8755 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8756 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8757 } else {
8758 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8759 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8760 }
8761
a6c45cf0 8762 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8763 if (IS_PINEVIEW(dev))
8764 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8765 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8766 else
8767 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8768 DPLL_FPA01_P1_POST_DIV_SHIFT);
8769
8770 switch (dpll & DPLL_MODE_MASK) {
8771 case DPLLB_MODE_DAC_SERIAL:
8772 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8773 5 : 10;
8774 break;
8775 case DPLLB_MODE_LVDS:
8776 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8777 7 : 14;
8778 break;
8779 default:
28c97730 8780 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8781 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8782 return;
79e53945
JB
8783 }
8784
ac58c3f0 8785 if (IS_PINEVIEW(dev))
da4a1efa 8786 pineview_clock(refclk, &clock);
ac58c3f0 8787 else
da4a1efa 8788 i9xx_clock(refclk, &clock);
79e53945 8789 } else {
0fb58223 8790 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8791 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8792
8793 if (is_lvds) {
8794 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8795 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8796
8797 if (lvds & LVDS_CLKB_POWER_UP)
8798 clock.p2 = 7;
8799 else
8800 clock.p2 = 14;
79e53945
JB
8801 } else {
8802 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8803 clock.p1 = 2;
8804 else {
8805 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8806 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8807 }
8808 if (dpll & PLL_P2_DIVIDE_BY_4)
8809 clock.p2 = 4;
8810 else
8811 clock.p2 = 2;
79e53945 8812 }
da4a1efa
VS
8813
8814 i9xx_clock(refclk, &clock);
79e53945
JB
8815 }
8816
18442d08
VS
8817 /*
8818 * This value includes pixel_multiplier. We will use
241bfc38 8819 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8820 * encoder's get_config() function.
8821 */
8822 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8823}
8824
6878da05
VS
8825int intel_dotclock_calculate(int link_freq,
8826 const struct intel_link_m_n *m_n)
f1f644dc 8827{
f1f644dc
JB
8828 /*
8829 * The calculation for the data clock is:
1041a02f 8830 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8831 * But we want to avoid losing precison if possible, so:
1041a02f 8832 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8833 *
8834 * and the link clock is simpler:
1041a02f 8835 * link_clock = (m * link_clock) / n
f1f644dc
JB
8836 */
8837
6878da05
VS
8838 if (!m_n->link_n)
8839 return 0;
f1f644dc 8840
6878da05
VS
8841 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8842}
f1f644dc 8843
18442d08
VS
8844static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8845 struct intel_crtc_config *pipe_config)
6878da05
VS
8846{
8847 struct drm_device *dev = crtc->base.dev;
79e53945 8848
18442d08
VS
8849 /* read out port_clock from the DPLL */
8850 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8851
f1f644dc 8852 /*
18442d08 8853 * This value does not include pixel_multiplier.
241bfc38 8854 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8855 * agree once we know their relationship in the encoder's
8856 * get_config() function.
79e53945 8857 */
241bfc38 8858 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8859 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8860 &pipe_config->fdi_m_n);
79e53945
JB
8861}
8862
8863/** Returns the currently programmed mode of the given pipe. */
8864struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8865 struct drm_crtc *crtc)
8866{
548f245b 8867 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8869 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8870 struct drm_display_mode *mode;
f1f644dc 8871 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8872 int htot = I915_READ(HTOTAL(cpu_transcoder));
8873 int hsync = I915_READ(HSYNC(cpu_transcoder));
8874 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8875 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8876 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8877
8878 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8879 if (!mode)
8880 return NULL;
8881
f1f644dc
JB
8882 /*
8883 * Construct a pipe_config sufficient for getting the clock info
8884 * back out of crtc_clock_get.
8885 *
8886 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8887 * to use a real value here instead.
8888 */
293623f7 8889 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8890 pipe_config.pixel_multiplier = 1;
293623f7
VS
8891 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8892 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8893 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8894 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8895
773ae034 8896 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8897 mode->hdisplay = (htot & 0xffff) + 1;
8898 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8899 mode->hsync_start = (hsync & 0xffff) + 1;
8900 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8901 mode->vdisplay = (vtot & 0xffff) + 1;
8902 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8903 mode->vsync_start = (vsync & 0xffff) + 1;
8904 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8905
8906 drm_mode_set_name(mode);
79e53945
JB
8907
8908 return mode;
8909}
8910
652c393a
JB
8911static void intel_decrease_pllclock(struct drm_crtc *crtc)
8912{
8913 struct drm_device *dev = crtc->dev;
fbee40df 8914 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8916
baff296c 8917 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8918 return;
8919
8920 if (!dev_priv->lvds_downclock_avail)
8921 return;
8922
8923 /*
8924 * Since this is called by a timer, we should never get here in
8925 * the manual case.
8926 */
8927 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8928 int pipe = intel_crtc->pipe;
8929 int dpll_reg = DPLL(pipe);
8930 int dpll;
f6e5b160 8931
44d98a61 8932 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8933
8ac5a6d5 8934 assert_panel_unlocked(dev_priv, pipe);
652c393a 8935
dc257cf1 8936 dpll = I915_READ(dpll_reg);
652c393a
JB
8937 dpll |= DISPLAY_RATE_SELECT_FPA1;
8938 I915_WRITE(dpll_reg, dpll);
9d0498a2 8939 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8940 dpll = I915_READ(dpll_reg);
8941 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8942 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8943 }
8944
8945}
8946
f047e395
CW
8947void intel_mark_busy(struct drm_device *dev)
8948{
c67a470b
PZ
8949 struct drm_i915_private *dev_priv = dev->dev_private;
8950
f62a0076
CW
8951 if (dev_priv->mm.busy)
8952 return;
8953
43694d69 8954 intel_runtime_pm_get(dev_priv);
c67a470b 8955 i915_update_gfx_val(dev_priv);
f62a0076 8956 dev_priv->mm.busy = true;
f047e395
CW
8957}
8958
8959void intel_mark_idle(struct drm_device *dev)
652c393a 8960{
c67a470b 8961 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8962 struct drm_crtc *crtc;
652c393a 8963
f62a0076
CW
8964 if (!dev_priv->mm.busy)
8965 return;
8966
8967 dev_priv->mm.busy = false;
8968
d330a953 8969 if (!i915.powersave)
bb4cdd53 8970 goto out;
652c393a 8971
70e1e0ec 8972 for_each_crtc(dev, crtc) {
f4510a27 8973 if (!crtc->primary->fb)
652c393a
JB
8974 continue;
8975
725a5b54 8976 intel_decrease_pllclock(crtc);
652c393a 8977 }
b29c19b6 8978
3d13ef2e 8979 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8980 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8981
8982out:
43694d69 8983 intel_runtime_pm_put(dev_priv);
652c393a
JB
8984}
8985
79e53945
JB
8986static void intel_crtc_destroy(struct drm_crtc *crtc)
8987{
8988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8989 struct drm_device *dev = crtc->dev;
8990 struct intel_unpin_work *work;
67e77c5a 8991
5e2d7afc 8992 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
8993 work = intel_crtc->unpin_work;
8994 intel_crtc->unpin_work = NULL;
5e2d7afc 8995 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
8996
8997 if (work) {
8998 cancel_work_sync(&work->work);
8999 kfree(work);
9000 }
79e53945
JB
9001
9002 drm_crtc_cleanup(crtc);
67e77c5a 9003
79e53945
JB
9004 kfree(intel_crtc);
9005}
9006
6b95a207
KH
9007static void intel_unpin_work_fn(struct work_struct *__work)
9008{
9009 struct intel_unpin_work *work =
9010 container_of(__work, struct intel_unpin_work, work);
b4a98e57 9011 struct drm_device *dev = work->crtc->dev;
f99d7069 9012 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 9013
b4a98e57 9014 mutex_lock(&dev->struct_mutex);
1690e1eb 9015 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
9016 drm_gem_object_unreference(&work->pending_flip_obj->base);
9017 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 9018
b4a98e57
CW
9019 intel_update_fbc(dev);
9020 mutex_unlock(&dev->struct_mutex);
9021
f99d7069
DV
9022 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9023
b4a98e57
CW
9024 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9025 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9026
6b95a207
KH
9027 kfree(work);
9028}
9029
1afe3e9d 9030static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9031 struct drm_crtc *crtc)
6b95a207 9032{
6b95a207
KH
9033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9034 struct intel_unpin_work *work;
6b95a207
KH
9035 unsigned long flags;
9036
9037 /* Ignore early vblank irqs */
9038 if (intel_crtc == NULL)
9039 return;
9040
f326038a
DV
9041 /*
9042 * This is called both by irq handlers and the reset code (to complete
9043 * lost pageflips) so needs the full irqsave spinlocks.
9044 */
6b95a207
KH
9045 spin_lock_irqsave(&dev->event_lock, flags);
9046 work = intel_crtc->unpin_work;
e7d841ca
CW
9047
9048 /* Ensure we don't miss a work->pending update ... */
9049 smp_rmb();
9050
9051 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9052 spin_unlock_irqrestore(&dev->event_lock, flags);
9053 return;
9054 }
9055
d6bbafa1 9056 page_flip_completed(intel_crtc);
0af7e4df 9057
6b95a207 9058 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
9059}
9060
1afe3e9d
JB
9061void intel_finish_page_flip(struct drm_device *dev, int pipe)
9062{
fbee40df 9063 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9064 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9065
49b14a5c 9066 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9067}
9068
9069void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9070{
fbee40df 9071 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9072 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9073
49b14a5c 9074 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9075}
9076
75f7f3ec
VS
9077/* Is 'a' after or equal to 'b'? */
9078static bool g4x_flip_count_after_eq(u32 a, u32 b)
9079{
9080 return !((a - b) & 0x80000000);
9081}
9082
9083static bool page_flip_finished(struct intel_crtc *crtc)
9084{
9085 struct drm_device *dev = crtc->base.dev;
9086 struct drm_i915_private *dev_priv = dev->dev_private;
9087
9088 /*
9089 * The relevant registers doen't exist on pre-ctg.
9090 * As the flip done interrupt doesn't trigger for mmio
9091 * flips on gmch platforms, a flip count check isn't
9092 * really needed there. But since ctg has the registers,
9093 * include it in the check anyway.
9094 */
9095 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9096 return true;
9097
9098 /*
9099 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9100 * used the same base address. In that case the mmio flip might
9101 * have completed, but the CS hasn't even executed the flip yet.
9102 *
9103 * A flip count check isn't enough as the CS might have updated
9104 * the base address just after start of vblank, but before we
9105 * managed to process the interrupt. This means we'd complete the
9106 * CS flip too soon.
9107 *
9108 * Combining both checks should get us a good enough result. It may
9109 * still happen that the CS flip has been executed, but has not
9110 * yet actually completed. But in case the base address is the same
9111 * anyway, we don't really care.
9112 */
9113 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9114 crtc->unpin_work->gtt_offset &&
9115 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9116 crtc->unpin_work->flip_count);
9117}
9118
6b95a207
KH
9119void intel_prepare_page_flip(struct drm_device *dev, int plane)
9120{
fbee40df 9121 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9122 struct intel_crtc *intel_crtc =
9123 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9124 unsigned long flags;
9125
f326038a
DV
9126
9127 /*
9128 * This is called both by irq handlers and the reset code (to complete
9129 * lost pageflips) so needs the full irqsave spinlocks.
9130 *
9131 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9132 * generate a page-flip completion irq, i.e. every modeset
9133 * is also accompanied by a spurious intel_prepare_page_flip().
9134 */
6b95a207 9135 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9136 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9137 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9138 spin_unlock_irqrestore(&dev->event_lock, flags);
9139}
9140
eba905b2 9141static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9142{
9143 /* Ensure that the work item is consistent when activating it ... */
9144 smp_wmb();
9145 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9146 /* and that it is marked active as soon as the irq could fire. */
9147 smp_wmb();
9148}
9149
8c9f3aaf
JB
9150static int intel_gen2_queue_flip(struct drm_device *dev,
9151 struct drm_crtc *crtc,
9152 struct drm_framebuffer *fb,
ed8d1975 9153 struct drm_i915_gem_object *obj,
a4872ba6 9154 struct intel_engine_cs *ring,
ed8d1975 9155 uint32_t flags)
8c9f3aaf 9156{
8c9f3aaf 9157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9158 u32 flip_mask;
9159 int ret;
9160
6d90c952 9161 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9162 if (ret)
4fa62c89 9163 return ret;
8c9f3aaf
JB
9164
9165 /* Can't queue multiple flips, so wait for the previous
9166 * one to finish before executing the next.
9167 */
9168 if (intel_crtc->plane)
9169 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9170 else
9171 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9172 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9173 intel_ring_emit(ring, MI_NOOP);
9174 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9175 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9176 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9177 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9178 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9179
9180 intel_mark_page_flip_active(intel_crtc);
09246732 9181 __intel_ring_advance(ring);
83d4092b 9182 return 0;
8c9f3aaf
JB
9183}
9184
9185static int intel_gen3_queue_flip(struct drm_device *dev,
9186 struct drm_crtc *crtc,
9187 struct drm_framebuffer *fb,
ed8d1975 9188 struct drm_i915_gem_object *obj,
a4872ba6 9189 struct intel_engine_cs *ring,
ed8d1975 9190 uint32_t flags)
8c9f3aaf 9191{
8c9f3aaf 9192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9193 u32 flip_mask;
9194 int ret;
9195
6d90c952 9196 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9197 if (ret)
4fa62c89 9198 return ret;
8c9f3aaf
JB
9199
9200 if (intel_crtc->plane)
9201 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9202 else
9203 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9204 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9205 intel_ring_emit(ring, MI_NOOP);
9206 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9207 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9208 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9209 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9210 intel_ring_emit(ring, MI_NOOP);
9211
e7d841ca 9212 intel_mark_page_flip_active(intel_crtc);
09246732 9213 __intel_ring_advance(ring);
83d4092b 9214 return 0;
8c9f3aaf
JB
9215}
9216
9217static int intel_gen4_queue_flip(struct drm_device *dev,
9218 struct drm_crtc *crtc,
9219 struct drm_framebuffer *fb,
ed8d1975 9220 struct drm_i915_gem_object *obj,
a4872ba6 9221 struct intel_engine_cs *ring,
ed8d1975 9222 uint32_t flags)
8c9f3aaf
JB
9223{
9224 struct drm_i915_private *dev_priv = dev->dev_private;
9225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9226 uint32_t pf, pipesrc;
9227 int ret;
9228
6d90c952 9229 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9230 if (ret)
4fa62c89 9231 return ret;
8c9f3aaf
JB
9232
9233 /* i965+ uses the linear or tiled offsets from the
9234 * Display Registers (which do not change across a page-flip)
9235 * so we need only reprogram the base address.
9236 */
6d90c952
DV
9237 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9238 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9239 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9240 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9241 obj->tiling_mode);
8c9f3aaf
JB
9242
9243 /* XXX Enabling the panel-fitter across page-flip is so far
9244 * untested on non-native modes, so ignore it for now.
9245 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9246 */
9247 pf = 0;
9248 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9249 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9250
9251 intel_mark_page_flip_active(intel_crtc);
09246732 9252 __intel_ring_advance(ring);
83d4092b 9253 return 0;
8c9f3aaf
JB
9254}
9255
9256static int intel_gen6_queue_flip(struct drm_device *dev,
9257 struct drm_crtc *crtc,
9258 struct drm_framebuffer *fb,
ed8d1975 9259 struct drm_i915_gem_object *obj,
a4872ba6 9260 struct intel_engine_cs *ring,
ed8d1975 9261 uint32_t flags)
8c9f3aaf
JB
9262{
9263 struct drm_i915_private *dev_priv = dev->dev_private;
9264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9265 uint32_t pf, pipesrc;
9266 int ret;
9267
6d90c952 9268 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9269 if (ret)
4fa62c89 9270 return ret;
8c9f3aaf 9271
6d90c952
DV
9272 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9273 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9274 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9275 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9276
dc257cf1
DV
9277 /* Contrary to the suggestions in the documentation,
9278 * "Enable Panel Fitter" does not seem to be required when page
9279 * flipping with a non-native mode, and worse causes a normal
9280 * modeset to fail.
9281 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9282 */
9283 pf = 0;
8c9f3aaf 9284 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9285 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9286
9287 intel_mark_page_flip_active(intel_crtc);
09246732 9288 __intel_ring_advance(ring);
83d4092b 9289 return 0;
8c9f3aaf
JB
9290}
9291
7c9017e5
JB
9292static int intel_gen7_queue_flip(struct drm_device *dev,
9293 struct drm_crtc *crtc,
9294 struct drm_framebuffer *fb,
ed8d1975 9295 struct drm_i915_gem_object *obj,
a4872ba6 9296 struct intel_engine_cs *ring,
ed8d1975 9297 uint32_t flags)
7c9017e5 9298{
7c9017e5 9299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9300 uint32_t plane_bit = 0;
ffe74d75
CW
9301 int len, ret;
9302
eba905b2 9303 switch (intel_crtc->plane) {
cb05d8de
DV
9304 case PLANE_A:
9305 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9306 break;
9307 case PLANE_B:
9308 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9309 break;
9310 case PLANE_C:
9311 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9312 break;
9313 default:
9314 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9315 return -ENODEV;
cb05d8de
DV
9316 }
9317
ffe74d75 9318 len = 4;
f476828a 9319 if (ring->id == RCS) {
ffe74d75 9320 len += 6;
f476828a
DL
9321 /*
9322 * On Gen 8, SRM is now taking an extra dword to accommodate
9323 * 48bits addresses, and we need a NOOP for the batch size to
9324 * stay even.
9325 */
9326 if (IS_GEN8(dev))
9327 len += 2;
9328 }
ffe74d75 9329
f66fab8e
VS
9330 /*
9331 * BSpec MI_DISPLAY_FLIP for IVB:
9332 * "The full packet must be contained within the same cache line."
9333 *
9334 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9335 * cacheline, if we ever start emitting more commands before
9336 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9337 * then do the cacheline alignment, and finally emit the
9338 * MI_DISPLAY_FLIP.
9339 */
9340 ret = intel_ring_cacheline_align(ring);
9341 if (ret)
4fa62c89 9342 return ret;
f66fab8e 9343
ffe74d75 9344 ret = intel_ring_begin(ring, len);
7c9017e5 9345 if (ret)
4fa62c89 9346 return ret;
7c9017e5 9347
ffe74d75
CW
9348 /* Unmask the flip-done completion message. Note that the bspec says that
9349 * we should do this for both the BCS and RCS, and that we must not unmask
9350 * more than one flip event at any time (or ensure that one flip message
9351 * can be sent by waiting for flip-done prior to queueing new flips).
9352 * Experimentation says that BCS works despite DERRMR masking all
9353 * flip-done completion events and that unmasking all planes at once
9354 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9355 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9356 */
9357 if (ring->id == RCS) {
9358 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9359 intel_ring_emit(ring, DERRMR);
9360 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9361 DERRMR_PIPEB_PRI_FLIP_DONE |
9362 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9363 if (IS_GEN8(dev))
9364 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9365 MI_SRM_LRM_GLOBAL_GTT);
9366 else
9367 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9368 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9369 intel_ring_emit(ring, DERRMR);
9370 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9371 if (IS_GEN8(dev)) {
9372 intel_ring_emit(ring, 0);
9373 intel_ring_emit(ring, MI_NOOP);
9374 }
ffe74d75
CW
9375 }
9376
cb05d8de 9377 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9378 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9379 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9380 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9381
9382 intel_mark_page_flip_active(intel_crtc);
09246732 9383 __intel_ring_advance(ring);
83d4092b 9384 return 0;
7c9017e5
JB
9385}
9386
84c33a64
SG
9387static bool use_mmio_flip(struct intel_engine_cs *ring,
9388 struct drm_i915_gem_object *obj)
9389{
9390 /*
9391 * This is not being used for older platforms, because
9392 * non-availability of flip done interrupt forces us to use
9393 * CS flips. Older platforms derive flip done using some clever
9394 * tricks involving the flip_pending status bits and vblank irqs.
9395 * So using MMIO flips there would disrupt this mechanism.
9396 */
9397
8e09bf83
CW
9398 if (ring == NULL)
9399 return true;
9400
84c33a64
SG
9401 if (INTEL_INFO(ring->dev)->gen < 5)
9402 return false;
9403
9404 if (i915.use_mmio_flip < 0)
9405 return false;
9406 else if (i915.use_mmio_flip > 0)
9407 return true;
14bf993e
OM
9408 else if (i915.enable_execlists)
9409 return true;
84c33a64
SG
9410 else
9411 return ring != obj->ring;
9412}
9413
9414static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9415{
9416 struct drm_device *dev = intel_crtc->base.dev;
9417 struct drm_i915_private *dev_priv = dev->dev_private;
9418 struct intel_framebuffer *intel_fb =
9419 to_intel_framebuffer(intel_crtc->base.primary->fb);
9420 struct drm_i915_gem_object *obj = intel_fb->obj;
9362c7c5
ACO
9421 bool atomic_update;
9422 u32 start_vbl_count;
84c33a64
SG
9423 u32 dspcntr;
9424 u32 reg;
9425
9426 intel_mark_page_flip_active(intel_crtc);
9427
9362c7c5
ACO
9428 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9429
84c33a64
SG
9430 reg = DSPCNTR(intel_crtc->plane);
9431 dspcntr = I915_READ(reg);
9432
c5d97472
DL
9433 if (obj->tiling_mode != I915_TILING_NONE)
9434 dspcntr |= DISPPLANE_TILED;
9435 else
9436 dspcntr &= ~DISPPLANE_TILED;
9437
84c33a64
SG
9438 I915_WRITE(reg, dspcntr);
9439
9440 I915_WRITE(DSPSURF(intel_crtc->plane),
9441 intel_crtc->unpin_work->gtt_offset);
9442 POSTING_READ(DSPSURF(intel_crtc->plane));
9362c7c5
ACO
9443
9444 if (atomic_update)
9445 intel_pipe_update_end(intel_crtc, start_vbl_count);
9362c7c5
ACO
9446}
9447
9448static void intel_mmio_flip_work_func(struct work_struct *work)
9449{
9450 struct intel_crtc *intel_crtc =
9451 container_of(work, struct intel_crtc, mmio_flip.work);
84c33a64 9452 struct intel_engine_cs *ring;
536f5b5e 9453 uint32_t seqno;
84c33a64 9454
536f5b5e
ACO
9455 seqno = intel_crtc->mmio_flip.seqno;
9456 ring = intel_crtc->mmio_flip.ring;
84c33a64 9457
536f5b5e
ACO
9458 if (seqno)
9459 WARN_ON(__i915_wait_seqno(ring, seqno,
9460 intel_crtc->reset_counter,
9461 false, NULL, NULL) != 0);
84c33a64 9462
536f5b5e 9463 intel_do_mmio_flip(intel_crtc);
84c33a64
SG
9464}
9465
9466static int intel_queue_mmio_flip(struct drm_device *dev,
9467 struct drm_crtc *crtc,
9468 struct drm_framebuffer *fb,
9469 struct drm_i915_gem_object *obj,
9470 struct intel_engine_cs *ring,
9471 uint32_t flags)
9472{
84c33a64 9473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64 9474
84c33a64 9475 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
536f5b5e
ACO
9476 intel_crtc->mmio_flip.ring = obj->ring;
9477
9478 schedule_work(&intel_crtc->mmio_flip.work);
84c33a64 9479
84c33a64
SG
9480 return 0;
9481}
9482
8c9f3aaf
JB
9483static int intel_default_queue_flip(struct drm_device *dev,
9484 struct drm_crtc *crtc,
9485 struct drm_framebuffer *fb,
ed8d1975 9486 struct drm_i915_gem_object *obj,
a4872ba6 9487 struct intel_engine_cs *ring,
ed8d1975 9488 uint32_t flags)
8c9f3aaf
JB
9489{
9490 return -ENODEV;
9491}
9492
d6bbafa1
CW
9493static bool __intel_pageflip_stall_check(struct drm_device *dev,
9494 struct drm_crtc *crtc)
9495{
9496 struct drm_i915_private *dev_priv = dev->dev_private;
9497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9498 struct intel_unpin_work *work = intel_crtc->unpin_work;
9499 u32 addr;
9500
9501 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9502 return true;
9503
9504 if (!work->enable_stall_check)
9505 return false;
9506
9507 if (work->flip_ready_vblank == 0) {
9508 if (work->flip_queued_ring &&
9509 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9510 work->flip_queued_seqno))
9511 return false;
9512
9513 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9514 }
9515
9516 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9517 return false;
9518
9519 /* Potential stall - if we see that the flip has happened,
9520 * assume a missed interrupt. */
9521 if (INTEL_INFO(dev)->gen >= 4)
9522 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9523 else
9524 addr = I915_READ(DSPADDR(intel_crtc->plane));
9525
9526 /* There is a potential issue here with a false positive after a flip
9527 * to the same address. We could address this by checking for a
9528 * non-incrementing frame counter.
9529 */
9530 return addr == work->gtt_offset;
9531}
9532
9533void intel_check_page_flip(struct drm_device *dev, int pipe)
9534{
9535 struct drm_i915_private *dev_priv = dev->dev_private;
9536 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a
DV
9538
9539 WARN_ON(!in_irq());
d6bbafa1
CW
9540
9541 if (crtc == NULL)
9542 return;
9543
f326038a 9544 spin_lock(&dev->event_lock);
d6bbafa1
CW
9545 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9546 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9547 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9548 page_flip_completed(intel_crtc);
9549 }
f326038a 9550 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9551}
9552
6b95a207
KH
9553static int intel_crtc_page_flip(struct drm_crtc *crtc,
9554 struct drm_framebuffer *fb,
ed8d1975
KP
9555 struct drm_pending_vblank_event *event,
9556 uint32_t page_flip_flags)
6b95a207
KH
9557{
9558 struct drm_device *dev = crtc->dev;
9559 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9560 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9561 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 9563 enum pipe pipe = intel_crtc->pipe;
6b95a207 9564 struct intel_unpin_work *work;
a4872ba6 9565 struct intel_engine_cs *ring;
52e68630 9566 int ret;
6b95a207 9567
2ff8fde1
MR
9568 /*
9569 * drm_mode_page_flip_ioctl() should already catch this, but double
9570 * check to be safe. In the future we may enable pageflipping from
9571 * a disabled primary plane.
9572 */
9573 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9574 return -EBUSY;
9575
e6a595d2 9576 /* Can't change pixel format via MI display flips. */
f4510a27 9577 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9578 return -EINVAL;
9579
9580 /*
9581 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9582 * Note that pitch changes could also affect these register.
9583 */
9584 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9585 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9586 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9587 return -EINVAL;
9588
f900db47
CW
9589 if (i915_terminally_wedged(&dev_priv->gpu_error))
9590 goto out_hang;
9591
b14c5679 9592 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9593 if (work == NULL)
9594 return -ENOMEM;
9595
6b95a207 9596 work->event = event;
b4a98e57 9597 work->crtc = crtc;
2ff8fde1 9598 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9599 INIT_WORK(&work->work, intel_unpin_work_fn);
9600
87b6b101 9601 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9602 if (ret)
9603 goto free_work;
9604
6b95a207 9605 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9606 spin_lock_irq(&dev->event_lock);
6b95a207 9607 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9608 /* Before declaring the flip queue wedged, check if
9609 * the hardware completed the operation behind our backs.
9610 */
9611 if (__intel_pageflip_stall_check(dev, crtc)) {
9612 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9613 page_flip_completed(intel_crtc);
9614 } else {
9615 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9616 spin_unlock_irq(&dev->event_lock);
468f0b44 9617
d6bbafa1
CW
9618 drm_crtc_vblank_put(crtc);
9619 kfree(work);
9620 return -EBUSY;
9621 }
6b95a207
KH
9622 }
9623 intel_crtc->unpin_work = work;
5e2d7afc 9624 spin_unlock_irq(&dev->event_lock);
6b95a207 9625
b4a98e57
CW
9626 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9627 flush_workqueue(dev_priv->wq);
9628
79158103
CW
9629 ret = i915_mutex_lock_interruptible(dev);
9630 if (ret)
9631 goto cleanup;
6b95a207 9632
75dfca80 9633 /* Reference the objects for the scheduled work. */
05394f39
CW
9634 drm_gem_object_reference(&work->old_fb_obj->base);
9635 drm_gem_object_reference(&obj->base);
6b95a207 9636
f4510a27 9637 crtc->primary->fb = fb;
96b099fd 9638
e1f99ce6 9639 work->pending_flip_obj = obj;
e1f99ce6 9640
b4a98e57 9641 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9642 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9643
75f7f3ec 9644 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9645 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9646
4fa62c89
VS
9647 if (IS_VALLEYVIEW(dev)) {
9648 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9649 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9650 /* vlv: DISPLAY_FLIP fails to change tiling */
9651 ring = NULL;
2a92d5bc
CW
9652 } else if (IS_IVYBRIDGE(dev)) {
9653 ring = &dev_priv->ring[BCS];
4fa62c89
VS
9654 } else if (INTEL_INFO(dev)->gen >= 7) {
9655 ring = obj->ring;
9656 if (ring == NULL || ring->id != RCS)
9657 ring = &dev_priv->ring[BCS];
9658 } else {
9659 ring = &dev_priv->ring[RCS];
9660 }
9661
850c4cdc 9662 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
9663 if (ret)
9664 goto cleanup_pending;
6b95a207 9665
4fa62c89
VS
9666 work->gtt_offset =
9667 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9668
d6bbafa1 9669 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
9670 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9671 page_flip_flags);
d6bbafa1
CW
9672 if (ret)
9673 goto cleanup_unpin;
9674
9675 work->flip_queued_seqno = obj->last_write_seqno;
9676 work->flip_queued_ring = obj->ring;
9677 } else {
84c33a64 9678 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
9679 page_flip_flags);
9680 if (ret)
9681 goto cleanup_unpin;
9682
9683 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9684 work->flip_queued_ring = ring;
9685 }
9686
9687 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9688 work->enable_stall_check = true;
4fa62c89 9689
a071fa00
DV
9690 i915_gem_track_fb(work->old_fb_obj, obj,
9691 INTEL_FRONTBUFFER_PRIMARY(pipe));
9692
7782de3b 9693 intel_disable_fbc(dev);
f99d7069 9694 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9695 mutex_unlock(&dev->struct_mutex);
9696
e5510fac
JB
9697 trace_i915_flip_request(intel_crtc->plane, obj);
9698
6b95a207 9699 return 0;
96b099fd 9700
4fa62c89
VS
9701cleanup_unpin:
9702 intel_unpin_fb_obj(obj);
8c9f3aaf 9703cleanup_pending:
b4a98e57 9704 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9705 crtc->primary->fb = old_fb;
05394f39
CW
9706 drm_gem_object_unreference(&work->old_fb_obj->base);
9707 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9708 mutex_unlock(&dev->struct_mutex);
9709
79158103 9710cleanup:
5e2d7afc 9711 spin_lock_irq(&dev->event_lock);
96b099fd 9712 intel_crtc->unpin_work = NULL;
5e2d7afc 9713 spin_unlock_irq(&dev->event_lock);
96b099fd 9714
87b6b101 9715 drm_crtc_vblank_put(crtc);
7317c75e 9716free_work:
96b099fd
CW
9717 kfree(work);
9718
f900db47
CW
9719 if (ret == -EIO) {
9720out_hang:
9721 intel_crtc_wait_for_pending_flips(crtc);
9722 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
f0d3dad3 9723 if (ret == 0 && event) {
5e2d7afc 9724 spin_lock_irq(&dev->event_lock);
a071fa00 9725 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 9726 spin_unlock_irq(&dev->event_lock);
f0d3dad3 9727 }
f900db47 9728 }
96b099fd 9729 return ret;
6b95a207
KH
9730}
9731
f6e5b160 9732static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9733 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9734 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9735};
9736
9a935856
DV
9737/**
9738 * intel_modeset_update_staged_output_state
9739 *
9740 * Updates the staged output configuration state, e.g. after we've read out the
9741 * current hw state.
9742 */
9743static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9744{
7668851f 9745 struct intel_crtc *crtc;
9a935856
DV
9746 struct intel_encoder *encoder;
9747 struct intel_connector *connector;
f6e5b160 9748
9a935856
DV
9749 list_for_each_entry(connector, &dev->mode_config.connector_list,
9750 base.head) {
9751 connector->new_encoder =
9752 to_intel_encoder(connector->base.encoder);
9753 }
f6e5b160 9754
b2784e15 9755 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9756 encoder->new_crtc =
9757 to_intel_crtc(encoder->base.crtc);
9758 }
7668851f 9759
d3fcc808 9760 for_each_intel_crtc(dev, crtc) {
7668851f 9761 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9762
9763 if (crtc->new_enabled)
9764 crtc->new_config = &crtc->config;
9765 else
9766 crtc->new_config = NULL;
7668851f 9767 }
f6e5b160
CW
9768}
9769
9a935856
DV
9770/**
9771 * intel_modeset_commit_output_state
9772 *
9773 * This function copies the stage display pipe configuration to the real one.
9774 */
9775static void intel_modeset_commit_output_state(struct drm_device *dev)
9776{
7668851f 9777 struct intel_crtc *crtc;
9a935856
DV
9778 struct intel_encoder *encoder;
9779 struct intel_connector *connector;
f6e5b160 9780
9a935856
DV
9781 list_for_each_entry(connector, &dev->mode_config.connector_list,
9782 base.head) {
9783 connector->base.encoder = &connector->new_encoder->base;
9784 }
f6e5b160 9785
b2784e15 9786 for_each_intel_encoder(dev, encoder) {
9a935856
DV
9787 encoder->base.crtc = &encoder->new_crtc->base;
9788 }
7668851f 9789
d3fcc808 9790 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9791 crtc->base.enabled = crtc->new_enabled;
9792 }
9a935856
DV
9793}
9794
050f7aeb 9795static void
eba905b2 9796connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9797 struct intel_crtc_config *pipe_config)
9798{
9799 int bpp = pipe_config->pipe_bpp;
9800
9801 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9802 connector->base.base.id,
c23cc417 9803 connector->base.name);
050f7aeb
DV
9804
9805 /* Don't use an invalid EDID bpc value */
9806 if (connector->base.display_info.bpc &&
9807 connector->base.display_info.bpc * 3 < bpp) {
9808 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9809 bpp, connector->base.display_info.bpc*3);
9810 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9811 }
9812
9813 /* Clamp bpp to 8 on screens without EDID 1.4 */
9814 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9815 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9816 bpp);
9817 pipe_config->pipe_bpp = 24;
9818 }
9819}
9820
4e53c2e0 9821static int
050f7aeb
DV
9822compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9823 struct drm_framebuffer *fb,
9824 struct intel_crtc_config *pipe_config)
4e53c2e0 9825{
050f7aeb
DV
9826 struct drm_device *dev = crtc->base.dev;
9827 struct intel_connector *connector;
4e53c2e0
DV
9828 int bpp;
9829
d42264b1
DV
9830 switch (fb->pixel_format) {
9831 case DRM_FORMAT_C8:
4e53c2e0
DV
9832 bpp = 8*3; /* since we go through a colormap */
9833 break;
d42264b1
DV
9834 case DRM_FORMAT_XRGB1555:
9835 case DRM_FORMAT_ARGB1555:
9836 /* checked in intel_framebuffer_init already */
9837 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9838 return -EINVAL;
9839 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9840 bpp = 6*3; /* min is 18bpp */
9841 break;
d42264b1
DV
9842 case DRM_FORMAT_XBGR8888:
9843 case DRM_FORMAT_ABGR8888:
9844 /* checked in intel_framebuffer_init already */
9845 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9846 return -EINVAL;
9847 case DRM_FORMAT_XRGB8888:
9848 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9849 bpp = 8*3;
9850 break;
d42264b1
DV
9851 case DRM_FORMAT_XRGB2101010:
9852 case DRM_FORMAT_ARGB2101010:
9853 case DRM_FORMAT_XBGR2101010:
9854 case DRM_FORMAT_ABGR2101010:
9855 /* checked in intel_framebuffer_init already */
9856 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9857 return -EINVAL;
4e53c2e0
DV
9858 bpp = 10*3;
9859 break;
baba133a 9860 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9861 default:
9862 DRM_DEBUG_KMS("unsupported depth\n");
9863 return -EINVAL;
9864 }
9865
4e53c2e0
DV
9866 pipe_config->pipe_bpp = bpp;
9867
9868 /* Clamp display bpp to EDID value */
9869 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9870 base.head) {
1b829e05
DV
9871 if (!connector->new_encoder ||
9872 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9873 continue;
9874
050f7aeb 9875 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9876 }
9877
9878 return bpp;
9879}
9880
644db711
DV
9881static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9882{
9883 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9884 "type: 0x%x flags: 0x%x\n",
1342830c 9885 mode->crtc_clock,
644db711
DV
9886 mode->crtc_hdisplay, mode->crtc_hsync_start,
9887 mode->crtc_hsync_end, mode->crtc_htotal,
9888 mode->crtc_vdisplay, mode->crtc_vsync_start,
9889 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9890}
9891
c0b03411
DV
9892static void intel_dump_pipe_config(struct intel_crtc *crtc,
9893 struct intel_crtc_config *pipe_config,
9894 const char *context)
9895{
9896 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9897 context, pipe_name(crtc->pipe));
9898
9899 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9900 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9901 pipe_config->pipe_bpp, pipe_config->dither);
9902 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9903 pipe_config->has_pch_encoder,
9904 pipe_config->fdi_lanes,
9905 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9906 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9907 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9908 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9909 pipe_config->has_dp_encoder,
9910 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9911 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9912 pipe_config->dp_m_n.tu);
b95af8be
VK
9913
9914 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9915 pipe_config->has_dp_encoder,
9916 pipe_config->dp_m2_n2.gmch_m,
9917 pipe_config->dp_m2_n2.gmch_n,
9918 pipe_config->dp_m2_n2.link_m,
9919 pipe_config->dp_m2_n2.link_n,
9920 pipe_config->dp_m2_n2.tu);
9921
c0b03411
DV
9922 DRM_DEBUG_KMS("requested mode:\n");
9923 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9924 DRM_DEBUG_KMS("adjusted mode:\n");
9925 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9926 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9927 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9928 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9929 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9930 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9931 pipe_config->gmch_pfit.control,
9932 pipe_config->gmch_pfit.pgm_ratios,
9933 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9934 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9935 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9936 pipe_config->pch_pfit.size,
9937 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9938 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9939 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9940}
9941
bc079e8b
VS
9942static bool encoders_cloneable(const struct intel_encoder *a,
9943 const struct intel_encoder *b)
accfc0c5 9944{
bc079e8b
VS
9945 /* masks could be asymmetric, so check both ways */
9946 return a == b || (a->cloneable & (1 << b->type) &&
9947 b->cloneable & (1 << a->type));
9948}
9949
9950static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9951 struct intel_encoder *encoder)
9952{
9953 struct drm_device *dev = crtc->base.dev;
9954 struct intel_encoder *source_encoder;
9955
b2784e15 9956 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
9957 if (source_encoder->new_crtc != crtc)
9958 continue;
9959
9960 if (!encoders_cloneable(encoder, source_encoder))
9961 return false;
9962 }
9963
9964 return true;
9965}
9966
9967static bool check_encoder_cloning(struct intel_crtc *crtc)
9968{
9969 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9970 struct intel_encoder *encoder;
9971
b2784e15 9972 for_each_intel_encoder(dev, encoder) {
bc079e8b 9973 if (encoder->new_crtc != crtc)
accfc0c5
DV
9974 continue;
9975
bc079e8b
VS
9976 if (!check_single_encoder_cloning(crtc, encoder))
9977 return false;
accfc0c5
DV
9978 }
9979
bc079e8b 9980 return true;
accfc0c5
DV
9981}
9982
b8cecdf5
DV
9983static struct intel_crtc_config *
9984intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9985 struct drm_framebuffer *fb,
b8cecdf5 9986 struct drm_display_mode *mode)
ee7b9f93 9987{
7758a113 9988 struct drm_device *dev = crtc->dev;
7758a113 9989 struct intel_encoder *encoder;
b8cecdf5 9990 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9991 int plane_bpp, ret = -EINVAL;
9992 bool retry = true;
ee7b9f93 9993
bc079e8b 9994 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9995 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9996 return ERR_PTR(-EINVAL);
9997 }
9998
b8cecdf5
DV
9999 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10000 if (!pipe_config)
7758a113
DV
10001 return ERR_PTR(-ENOMEM);
10002
b8cecdf5
DV
10003 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10004 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10005
e143a21c
DV
10006 pipe_config->cpu_transcoder =
10007 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10008 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10009
2960bc9c
ID
10010 /*
10011 * Sanitize sync polarity flags based on requested ones. If neither
10012 * positive or negative polarity is requested, treat this as meaning
10013 * negative polarity.
10014 */
10015 if (!(pipe_config->adjusted_mode.flags &
10016 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10017 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10018
10019 if (!(pipe_config->adjusted_mode.flags &
10020 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10021 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10022
050f7aeb
DV
10023 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10024 * plane pixel format and any sink constraints into account. Returns the
10025 * source plane bpp so that dithering can be selected on mismatches
10026 * after encoders and crtc also have had their say. */
10027 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10028 fb, pipe_config);
4e53c2e0
DV
10029 if (plane_bpp < 0)
10030 goto fail;
10031
e41a56be
VS
10032 /*
10033 * Determine the real pipe dimensions. Note that stereo modes can
10034 * increase the actual pipe size due to the frame doubling and
10035 * insertion of additional space for blanks between the frame. This
10036 * is stored in the crtc timings. We use the requested mode to do this
10037 * computation to clearly distinguish it from the adjusted mode, which
10038 * can be changed by the connectors in the below retry loop.
10039 */
10040 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10041 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10042 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10043
e29c22c0 10044encoder_retry:
ef1b460d 10045 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10046 pipe_config->port_clock = 0;
ef1b460d 10047 pipe_config->pixel_multiplier = 1;
ff9a6750 10048
135c81b8 10049 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10050 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10051
7758a113
DV
10052 /* Pass our mode to the connectors and the CRTC to give them a chance to
10053 * adjust it according to limitations or connector properties, and also
10054 * a chance to reject the mode entirely.
47f1c6c9 10055 */
b2784e15 10056 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10057
7758a113
DV
10058 if (&encoder->new_crtc->base != crtc)
10059 continue;
7ae89233 10060
efea6e8e
DV
10061 if (!(encoder->compute_config(encoder, pipe_config))) {
10062 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10063 goto fail;
10064 }
ee7b9f93 10065 }
47f1c6c9 10066
ff9a6750
DV
10067 /* Set default port clock if not overwritten by the encoder. Needs to be
10068 * done afterwards in case the encoder adjusts the mode. */
10069 if (!pipe_config->port_clock)
241bfc38
DL
10070 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10071 * pipe_config->pixel_multiplier;
ff9a6750 10072
a43f6e0f 10073 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10074 if (ret < 0) {
7758a113
DV
10075 DRM_DEBUG_KMS("CRTC fixup failed\n");
10076 goto fail;
ee7b9f93 10077 }
e29c22c0
DV
10078
10079 if (ret == RETRY) {
10080 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10081 ret = -EINVAL;
10082 goto fail;
10083 }
10084
10085 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10086 retry = false;
10087 goto encoder_retry;
10088 }
10089
4e53c2e0
DV
10090 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10091 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10092 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10093
b8cecdf5 10094 return pipe_config;
7758a113 10095fail:
b8cecdf5 10096 kfree(pipe_config);
e29c22c0 10097 return ERR_PTR(ret);
ee7b9f93 10098}
47f1c6c9 10099
e2e1ed41
DV
10100/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10101 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10102static void
10103intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10104 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10105{
10106 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10107 struct drm_device *dev = crtc->dev;
10108 struct intel_encoder *encoder;
10109 struct intel_connector *connector;
10110 struct drm_crtc *tmp_crtc;
79e53945 10111
e2e1ed41 10112 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10113
e2e1ed41
DV
10114 /* Check which crtcs have changed outputs connected to them, these need
10115 * to be part of the prepare_pipes mask. We don't (yet) support global
10116 * modeset across multiple crtcs, so modeset_pipes will only have one
10117 * bit set at most. */
10118 list_for_each_entry(connector, &dev->mode_config.connector_list,
10119 base.head) {
10120 if (connector->base.encoder == &connector->new_encoder->base)
10121 continue;
79e53945 10122
e2e1ed41
DV
10123 if (connector->base.encoder) {
10124 tmp_crtc = connector->base.encoder->crtc;
10125
10126 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10127 }
10128
10129 if (connector->new_encoder)
10130 *prepare_pipes |=
10131 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10132 }
10133
b2784e15 10134 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10135 if (encoder->base.crtc == &encoder->new_crtc->base)
10136 continue;
10137
10138 if (encoder->base.crtc) {
10139 tmp_crtc = encoder->base.crtc;
10140
10141 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10142 }
10143
10144 if (encoder->new_crtc)
10145 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10146 }
10147
7668851f 10148 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10149 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10150 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10151 continue;
7e7d76c3 10152
7668851f 10153 if (!intel_crtc->new_enabled)
e2e1ed41 10154 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10155 else
10156 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10157 }
10158
e2e1ed41
DV
10159
10160 /* set_mode is also used to update properties on life display pipes. */
10161 intel_crtc = to_intel_crtc(crtc);
7668851f 10162 if (intel_crtc->new_enabled)
e2e1ed41
DV
10163 *prepare_pipes |= 1 << intel_crtc->pipe;
10164
b6c5164d
DV
10165 /*
10166 * For simplicity do a full modeset on any pipe where the output routing
10167 * changed. We could be more clever, but that would require us to be
10168 * more careful with calling the relevant encoder->mode_set functions.
10169 */
e2e1ed41
DV
10170 if (*prepare_pipes)
10171 *modeset_pipes = *prepare_pipes;
10172
10173 /* ... and mask these out. */
10174 *modeset_pipes &= ~(*disable_pipes);
10175 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10176
10177 /*
10178 * HACK: We don't (yet) fully support global modesets. intel_set_config
10179 * obies this rule, but the modeset restore mode of
10180 * intel_modeset_setup_hw_state does not.
10181 */
10182 *modeset_pipes &= 1 << intel_crtc->pipe;
10183 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10184
10185 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10186 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10187}
79e53945 10188
ea9d758d 10189static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10190{
ea9d758d 10191 struct drm_encoder *encoder;
f6e5b160 10192 struct drm_device *dev = crtc->dev;
f6e5b160 10193
ea9d758d
DV
10194 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10195 if (encoder->crtc == crtc)
10196 return true;
10197
10198 return false;
10199}
10200
10201static void
10202intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10203{
ba41c0de 10204 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10205 struct intel_encoder *intel_encoder;
10206 struct intel_crtc *intel_crtc;
10207 struct drm_connector *connector;
10208
ba41c0de
DV
10209 intel_shared_dpll_commit(dev_priv);
10210
b2784e15 10211 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10212 if (!intel_encoder->base.crtc)
10213 continue;
10214
10215 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10216
10217 if (prepare_pipes & (1 << intel_crtc->pipe))
10218 intel_encoder->connectors_active = false;
10219 }
10220
10221 intel_modeset_commit_output_state(dev);
10222
7668851f 10223 /* Double check state. */
d3fcc808 10224 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10225 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10226 WARN_ON(intel_crtc->new_config &&
10227 intel_crtc->new_config != &intel_crtc->config);
10228 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10229 }
10230
10231 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10232 if (!connector->encoder || !connector->encoder->crtc)
10233 continue;
10234
10235 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10236
10237 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10238 struct drm_property *dpms_property =
10239 dev->mode_config.dpms_property;
10240
ea9d758d 10241 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10242 drm_object_property_set_value(&connector->base,
68d34720
DV
10243 dpms_property,
10244 DRM_MODE_DPMS_ON);
ea9d758d
DV
10245
10246 intel_encoder = to_intel_encoder(connector->encoder);
10247 intel_encoder->connectors_active = true;
10248 }
10249 }
10250
10251}
10252
3bd26263 10253static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10254{
3bd26263 10255 int diff;
f1f644dc
JB
10256
10257 if (clock1 == clock2)
10258 return true;
10259
10260 if (!clock1 || !clock2)
10261 return false;
10262
10263 diff = abs(clock1 - clock2);
10264
10265 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10266 return true;
10267
10268 return false;
10269}
10270
25c5b266
DV
10271#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10272 list_for_each_entry((intel_crtc), \
10273 &(dev)->mode_config.crtc_list, \
10274 base.head) \
0973f18f 10275 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10276
0e8ffe1b 10277static bool
2fa2fe9a
DV
10278intel_pipe_config_compare(struct drm_device *dev,
10279 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10280 struct intel_crtc_config *pipe_config)
10281{
66e985c0
DV
10282#define PIPE_CONF_CHECK_X(name) \
10283 if (current_config->name != pipe_config->name) { \
10284 DRM_ERROR("mismatch in " #name " " \
10285 "(expected 0x%08x, found 0x%08x)\n", \
10286 current_config->name, \
10287 pipe_config->name); \
10288 return false; \
10289 }
10290
08a24034
DV
10291#define PIPE_CONF_CHECK_I(name) \
10292 if (current_config->name != pipe_config->name) { \
10293 DRM_ERROR("mismatch in " #name " " \
10294 "(expected %i, found %i)\n", \
10295 current_config->name, \
10296 pipe_config->name); \
10297 return false; \
88adfff1
DV
10298 }
10299
b95af8be
VK
10300/* This is required for BDW+ where there is only one set of registers for
10301 * switching between high and low RR.
10302 * This macro can be used whenever a comparison has to be made between one
10303 * hw state and multiple sw state variables.
10304 */
10305#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10306 if ((current_config->name != pipe_config->name) && \
10307 (current_config->alt_name != pipe_config->name)) { \
10308 DRM_ERROR("mismatch in " #name " " \
10309 "(expected %i or %i, found %i)\n", \
10310 current_config->name, \
10311 current_config->alt_name, \
10312 pipe_config->name); \
10313 return false; \
10314 }
10315
1bd1bd80
DV
10316#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10317 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10318 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10319 "(expected %i, found %i)\n", \
10320 current_config->name & (mask), \
10321 pipe_config->name & (mask)); \
10322 return false; \
10323 }
10324
5e550656
VS
10325#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10326 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10327 DRM_ERROR("mismatch in " #name " " \
10328 "(expected %i, found %i)\n", \
10329 current_config->name, \
10330 pipe_config->name); \
10331 return false; \
10332 }
10333
bb760063
DV
10334#define PIPE_CONF_QUIRK(quirk) \
10335 ((current_config->quirks | pipe_config->quirks) & (quirk))
10336
eccb140b
DV
10337 PIPE_CONF_CHECK_I(cpu_transcoder);
10338
08a24034
DV
10339 PIPE_CONF_CHECK_I(has_pch_encoder);
10340 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10341 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10342 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10343 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10344 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10345 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10346
eb14cb74 10347 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10348
10349 if (INTEL_INFO(dev)->gen < 8) {
10350 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10351 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10352 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10353 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10354 PIPE_CONF_CHECK_I(dp_m_n.tu);
10355
10356 if (current_config->has_drrs) {
10357 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10358 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10359 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10360 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10361 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10362 }
10363 } else {
10364 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10365 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10366 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10367 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10368 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10369 }
eb14cb74 10370
1bd1bd80
DV
10371 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10372 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10373 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10374 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10375 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10376 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10377
10378 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10379 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10380 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10381 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10382 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10383 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10384
c93f54cf 10385 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10386 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10387 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10388 IS_VALLEYVIEW(dev))
10389 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 10390 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 10391
9ed109a7
DV
10392 PIPE_CONF_CHECK_I(has_audio);
10393
1bd1bd80
DV
10394 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10395 DRM_MODE_FLAG_INTERLACE);
10396
bb760063
DV
10397 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10398 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10399 DRM_MODE_FLAG_PHSYNC);
10400 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10401 DRM_MODE_FLAG_NHSYNC);
10402 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10403 DRM_MODE_FLAG_PVSYNC);
10404 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10405 DRM_MODE_FLAG_NVSYNC);
10406 }
045ac3b5 10407
37327abd
VS
10408 PIPE_CONF_CHECK_I(pipe_src_w);
10409 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10410
9953599b
DV
10411 /*
10412 * FIXME: BIOS likes to set up a cloned config with lvds+external
10413 * screen. Since we don't yet re-compute the pipe config when moving
10414 * just the lvds port away to another pipe the sw tracking won't match.
10415 *
10416 * Proper atomic modesets with recomputed global state will fix this.
10417 * Until then just don't check gmch state for inherited modes.
10418 */
10419 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10420 PIPE_CONF_CHECK_I(gmch_pfit.control);
10421 /* pfit ratios are autocomputed by the hw on gen4+ */
10422 if (INTEL_INFO(dev)->gen < 4)
10423 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10424 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10425 }
10426
fd4daa9c
CW
10427 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10428 if (current_config->pch_pfit.enabled) {
10429 PIPE_CONF_CHECK_I(pch_pfit.pos);
10430 PIPE_CONF_CHECK_I(pch_pfit.size);
10431 }
2fa2fe9a 10432
e59150dc
JB
10433 /* BDW+ don't expose a synchronous way to read the state */
10434 if (IS_HASWELL(dev))
10435 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10436
282740f7
VS
10437 PIPE_CONF_CHECK_I(double_wide);
10438
26804afd
DV
10439 PIPE_CONF_CHECK_X(ddi_pll_sel);
10440
c0d43d62 10441 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10442 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10443 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10444 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10445 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10446 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
10447 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10448 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10449 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 10450
42571aef
VS
10451 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10452 PIPE_CONF_CHECK_I(pipe_bpp);
10453
a9a7e98a
JB
10454 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10455 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10456
66e985c0 10457#undef PIPE_CONF_CHECK_X
08a24034 10458#undef PIPE_CONF_CHECK_I
b95af8be 10459#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10460#undef PIPE_CONF_CHECK_FLAGS
5e550656 10461#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10462#undef PIPE_CONF_QUIRK
88adfff1 10463
0e8ffe1b
DV
10464 return true;
10465}
10466
08db6652
DL
10467static void check_wm_state(struct drm_device *dev)
10468{
10469 struct drm_i915_private *dev_priv = dev->dev_private;
10470 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10471 struct intel_crtc *intel_crtc;
10472 int plane;
10473
10474 if (INTEL_INFO(dev)->gen < 9)
10475 return;
10476
10477 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10478 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10479
10480 for_each_intel_crtc(dev, intel_crtc) {
10481 struct skl_ddb_entry *hw_entry, *sw_entry;
10482 const enum pipe pipe = intel_crtc->pipe;
10483
10484 if (!intel_crtc->active)
10485 continue;
10486
10487 /* planes */
10488 for_each_plane(pipe, plane) {
10489 hw_entry = &hw_ddb.plane[pipe][plane];
10490 sw_entry = &sw_ddb->plane[pipe][plane];
10491
10492 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10493 continue;
10494
10495 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10496 "(expected (%u,%u), found (%u,%u))\n",
10497 pipe_name(pipe), plane + 1,
10498 sw_entry->start, sw_entry->end,
10499 hw_entry->start, hw_entry->end);
10500 }
10501
10502 /* cursor */
10503 hw_entry = &hw_ddb.cursor[pipe];
10504 sw_entry = &sw_ddb->cursor[pipe];
10505
10506 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10507 continue;
10508
10509 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10510 "(expected (%u,%u), found (%u,%u))\n",
10511 pipe_name(pipe),
10512 sw_entry->start, sw_entry->end,
10513 hw_entry->start, hw_entry->end);
10514 }
10515}
10516
91d1b4bd
DV
10517static void
10518check_connector_state(struct drm_device *dev)
8af6cf88 10519{
8af6cf88
DV
10520 struct intel_connector *connector;
10521
10522 list_for_each_entry(connector, &dev->mode_config.connector_list,
10523 base.head) {
10524 /* This also checks the encoder/connector hw state with the
10525 * ->get_hw_state callbacks. */
10526 intel_connector_check_state(connector);
10527
10528 WARN(&connector->new_encoder->base != connector->base.encoder,
10529 "connector's staged encoder doesn't match current encoder\n");
10530 }
91d1b4bd
DV
10531}
10532
10533static void
10534check_encoder_state(struct drm_device *dev)
10535{
10536 struct intel_encoder *encoder;
10537 struct intel_connector *connector;
8af6cf88 10538
b2784e15 10539 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10540 bool enabled = false;
10541 bool active = false;
10542 enum pipe pipe, tracked_pipe;
10543
10544 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10545 encoder->base.base.id,
8e329a03 10546 encoder->base.name);
8af6cf88
DV
10547
10548 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10549 "encoder's stage crtc doesn't match current crtc\n");
10550 WARN(encoder->connectors_active && !encoder->base.crtc,
10551 "encoder's active_connectors set, but no crtc\n");
10552
10553 list_for_each_entry(connector, &dev->mode_config.connector_list,
10554 base.head) {
10555 if (connector->base.encoder != &encoder->base)
10556 continue;
10557 enabled = true;
10558 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10559 active = true;
10560 }
0e32b39c
DA
10561 /*
10562 * for MST connectors if we unplug the connector is gone
10563 * away but the encoder is still connected to a crtc
10564 * until a modeset happens in response to the hotplug.
10565 */
10566 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10567 continue;
10568
8af6cf88
DV
10569 WARN(!!encoder->base.crtc != enabled,
10570 "encoder's enabled state mismatch "
10571 "(expected %i, found %i)\n",
10572 !!encoder->base.crtc, enabled);
10573 WARN(active && !encoder->base.crtc,
10574 "active encoder with no crtc\n");
10575
10576 WARN(encoder->connectors_active != active,
10577 "encoder's computed active state doesn't match tracked active state "
10578 "(expected %i, found %i)\n", active, encoder->connectors_active);
10579
10580 active = encoder->get_hw_state(encoder, &pipe);
10581 WARN(active != encoder->connectors_active,
10582 "encoder's hw state doesn't match sw tracking "
10583 "(expected %i, found %i)\n",
10584 encoder->connectors_active, active);
10585
10586 if (!encoder->base.crtc)
10587 continue;
10588
10589 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10590 WARN(active && pipe != tracked_pipe,
10591 "active encoder's pipe doesn't match"
10592 "(expected %i, found %i)\n",
10593 tracked_pipe, pipe);
10594
10595 }
91d1b4bd
DV
10596}
10597
10598static void
10599check_crtc_state(struct drm_device *dev)
10600{
fbee40df 10601 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10602 struct intel_crtc *crtc;
10603 struct intel_encoder *encoder;
10604 struct intel_crtc_config pipe_config;
8af6cf88 10605
d3fcc808 10606 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10607 bool enabled = false;
10608 bool active = false;
10609
045ac3b5
JB
10610 memset(&pipe_config, 0, sizeof(pipe_config));
10611
8af6cf88
DV
10612 DRM_DEBUG_KMS("[CRTC:%d]\n",
10613 crtc->base.base.id);
10614
10615 WARN(crtc->active && !crtc->base.enabled,
10616 "active crtc, but not enabled in sw tracking\n");
10617
b2784e15 10618 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10619 if (encoder->base.crtc != &crtc->base)
10620 continue;
10621 enabled = true;
10622 if (encoder->connectors_active)
10623 active = true;
10624 }
6c49f241 10625
8af6cf88
DV
10626 WARN(active != crtc->active,
10627 "crtc's computed active state doesn't match tracked active state "
10628 "(expected %i, found %i)\n", active, crtc->active);
10629 WARN(enabled != crtc->base.enabled,
10630 "crtc's computed enabled state doesn't match tracked enabled state "
10631 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10632
0e8ffe1b
DV
10633 active = dev_priv->display.get_pipe_config(crtc,
10634 &pipe_config);
d62cf62a 10635
b6b5d049
VS
10636 /* hw state is inconsistent with the pipe quirk */
10637 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10638 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
10639 active = crtc->active;
10640
b2784e15 10641 for_each_intel_encoder(dev, encoder) {
3eaba51c 10642 enum pipe pipe;
6c49f241
DV
10643 if (encoder->base.crtc != &crtc->base)
10644 continue;
1d37b689 10645 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10646 encoder->get_config(encoder, &pipe_config);
10647 }
10648
0e8ffe1b
DV
10649 WARN(crtc->active != active,
10650 "crtc active state doesn't match with hw state "
10651 "(expected %i, found %i)\n", crtc->active, active);
10652
c0b03411
DV
10653 if (active &&
10654 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10655 WARN(1, "pipe state doesn't match!\n");
10656 intel_dump_pipe_config(crtc, &pipe_config,
10657 "[hw state]");
10658 intel_dump_pipe_config(crtc, &crtc->config,
10659 "[sw state]");
10660 }
8af6cf88
DV
10661 }
10662}
10663
91d1b4bd
DV
10664static void
10665check_shared_dpll_state(struct drm_device *dev)
10666{
fbee40df 10667 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10668 struct intel_crtc *crtc;
10669 struct intel_dpll_hw_state dpll_hw_state;
10670 int i;
5358901f
DV
10671
10672 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10673 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10674 int enabled_crtcs = 0, active_crtcs = 0;
10675 bool active;
10676
10677 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10678
10679 DRM_DEBUG_KMS("%s\n", pll->name);
10680
10681 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10682
3e369b76 10683 WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 10684 "more active pll users than references: %i vs %i\n",
3e369b76 10685 pll->active, hweight32(pll->config.crtc_mask));
5358901f
DV
10686 WARN(pll->active && !pll->on,
10687 "pll in active use but not on in sw tracking\n");
35c95375
DV
10688 WARN(pll->on && !pll->active,
10689 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10690 WARN(pll->on != active,
10691 "pll on state mismatch (expected %i, found %i)\n",
10692 pll->on, active);
10693
d3fcc808 10694 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10695 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10696 enabled_crtcs++;
10697 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10698 active_crtcs++;
10699 }
10700 WARN(pll->active != active_crtcs,
10701 "pll active crtcs mismatch (expected %i, found %i)\n",
10702 pll->active, active_crtcs);
3e369b76 10703 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 10704 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 10705 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 10706
3e369b76 10707 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
10708 sizeof(dpll_hw_state)),
10709 "pll hw state mismatch\n");
5358901f 10710 }
8af6cf88
DV
10711}
10712
91d1b4bd
DV
10713void
10714intel_modeset_check_state(struct drm_device *dev)
10715{
08db6652 10716 check_wm_state(dev);
91d1b4bd
DV
10717 check_connector_state(dev);
10718 check_encoder_state(dev);
10719 check_crtc_state(dev);
10720 check_shared_dpll_state(dev);
10721}
10722
18442d08
VS
10723void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10724 int dotclock)
10725{
10726 /*
10727 * FDI already provided one idea for the dotclock.
10728 * Yell if the encoder disagrees.
10729 */
241bfc38 10730 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10731 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10732 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10733}
10734
80715b2f
VS
10735static void update_scanline_offset(struct intel_crtc *crtc)
10736{
10737 struct drm_device *dev = crtc->base.dev;
10738
10739 /*
10740 * The scanline counter increments at the leading edge of hsync.
10741 *
10742 * On most platforms it starts counting from vtotal-1 on the
10743 * first active line. That means the scanline counter value is
10744 * always one less than what we would expect. Ie. just after
10745 * start of vblank, which also occurs at start of hsync (on the
10746 * last active line), the scanline counter will read vblank_start-1.
10747 *
10748 * On gen2 the scanline counter starts counting from 1 instead
10749 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10750 * to keep the value positive), instead of adding one.
10751 *
10752 * On HSW+ the behaviour of the scanline counter depends on the output
10753 * type. For DP ports it behaves like most other platforms, but on HDMI
10754 * there's an extra 1 line difference. So we need to add two instead of
10755 * one to the value.
10756 */
10757 if (IS_GEN2(dev)) {
10758 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10759 int vtotal;
10760
10761 vtotal = mode->crtc_vtotal;
10762 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10763 vtotal /= 2;
10764
10765 crtc->scanline_offset = vtotal - 1;
10766 } else if (HAS_DDI(dev) &&
409ee761 10767 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
10768 crtc->scanline_offset = 2;
10769 } else
10770 crtc->scanline_offset = 1;
10771}
10772
7f27126e
JB
10773static struct intel_crtc_config *
10774intel_modeset_compute_config(struct drm_crtc *crtc,
10775 struct drm_display_mode *mode,
10776 struct drm_framebuffer *fb,
10777 unsigned *modeset_pipes,
10778 unsigned *prepare_pipes,
10779 unsigned *disable_pipes)
10780{
10781 struct intel_crtc_config *pipe_config = NULL;
10782
10783 intel_modeset_affected_pipes(crtc, modeset_pipes,
10784 prepare_pipes, disable_pipes);
10785
10786 if ((*modeset_pipes) == 0)
10787 goto out;
10788
10789 /*
10790 * Note this needs changes when we start tracking multiple modes
10791 * and crtcs. At that point we'll need to compute the whole config
10792 * (i.e. one pipe_config for each crtc) rather than just the one
10793 * for this crtc.
10794 */
10795 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10796 if (IS_ERR(pipe_config)) {
10797 goto out;
10798 }
10799 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10800 "[modeset]");
10801 to_intel_crtc(crtc)->new_config = pipe_config;
10802
10803out:
10804 return pipe_config;
10805}
10806
f30da187
DV
10807static int __intel_set_mode(struct drm_crtc *crtc,
10808 struct drm_display_mode *mode,
7f27126e
JB
10809 int x, int y, struct drm_framebuffer *fb,
10810 struct intel_crtc_config *pipe_config,
10811 unsigned modeset_pipes,
10812 unsigned prepare_pipes,
10813 unsigned disable_pipes)
a6778b3c
DV
10814{
10815 struct drm_device *dev = crtc->dev;
fbee40df 10816 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10817 struct drm_display_mode *saved_mode;
25c5b266 10818 struct intel_crtc *intel_crtc;
c0c36b94 10819 int ret = 0;
a6778b3c 10820
4b4b9238 10821 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10822 if (!saved_mode)
10823 return -ENOMEM;
a6778b3c 10824
3ac18232 10825 *saved_mode = crtc->mode;
a6778b3c 10826
30a970c6
JB
10827 /*
10828 * See if the config requires any additional preparation, e.g.
10829 * to adjust global state with pipes off. We need to do this
10830 * here so we can get the modeset_pipe updated config for the new
10831 * mode set on this crtc. For other crtcs we need to use the
10832 * adjusted_mode bits in the crtc directly.
10833 */
c164f833 10834 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10835 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10836
c164f833
VS
10837 /* may have added more to prepare_pipes than we should */
10838 prepare_pipes &= ~disable_pipes;
10839 }
10840
8bd31e67
ACO
10841 if (dev_priv->display.crtc_compute_clock) {
10842 unsigned clear_pipes = modeset_pipes | disable_pipes;
10843
10844 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10845 if (ret)
10846 goto done;
10847
10848 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10849 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10850 if (ret) {
10851 intel_shared_dpll_abort_config(dev_priv);
10852 goto done;
10853 }
10854 }
10855 }
10856
460da916
DV
10857 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10858 intel_crtc_disable(&intel_crtc->base);
10859
ea9d758d
DV
10860 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10861 if (intel_crtc->base.enabled)
10862 dev_priv->display.crtc_disable(&intel_crtc->base);
10863 }
a6778b3c 10864
6c4c86f5
DV
10865 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10866 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
10867 *
10868 * Note we'll need to fix this up when we start tracking multiple
10869 * pipes; here we assume a single modeset_pipe and only track the
10870 * single crtc and mode.
f6e5b160 10871 */
b8cecdf5 10872 if (modeset_pipes) {
25c5b266 10873 crtc->mode = *mode;
b8cecdf5
DV
10874 /* mode_set/enable/disable functions rely on a correct pipe
10875 * config. */
10876 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10877 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10878
10879 /*
10880 * Calculate and store various constants which
10881 * are later needed by vblank and swap-completion
10882 * timestamping. They are derived from true hwmode.
10883 */
10884 drm_calc_timestamping_constants(crtc,
10885 &pipe_config->adjusted_mode);
b8cecdf5 10886 }
7758a113 10887
ea9d758d
DV
10888 /* Only after disabling all output pipelines that will be changed can we
10889 * update the the output configuration. */
10890 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10891
50f6e502 10892 modeset_update_crtc_power_domains(dev);
47fab737 10893
a6778b3c
DV
10894 /* Set up the DPLL and any encoders state that needs to adjust or depend
10895 * on the DPLL.
f6e5b160 10896 */
25c5b266 10897 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
2ff8fde1
MR
10898 struct drm_framebuffer *old_fb = crtc->primary->fb;
10899 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10900 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
4c10794f
DV
10901
10902 mutex_lock(&dev->struct_mutex);
850c4cdc 10903 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
4c10794f
DV
10904 if (ret != 0) {
10905 DRM_ERROR("pin & fence failed\n");
10906 mutex_unlock(&dev->struct_mutex);
10907 goto done;
10908 }
2ff8fde1 10909 if (old_fb)
a071fa00 10910 intel_unpin_fb_obj(old_obj);
a071fa00
DV
10911 i915_gem_track_fb(old_obj, obj,
10912 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
4c10794f
DV
10913 mutex_unlock(&dev->struct_mutex);
10914
10915 crtc->primary->fb = fb;
10916 crtc->x = x;
10917 crtc->y = y;
a6778b3c
DV
10918 }
10919
10920 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
10921 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10922 update_scanline_offset(intel_crtc);
10923
25c5b266 10924 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 10925 }
a6778b3c 10926
a6778b3c
DV
10927 /* FIXME: add subpixel order */
10928done:
4b4b9238 10929 if (ret && crtc->enabled)
3ac18232 10930 crtc->mode = *saved_mode;
a6778b3c 10931
b8cecdf5 10932 kfree(pipe_config);
3ac18232 10933 kfree(saved_mode);
a6778b3c 10934 return ret;
f6e5b160
CW
10935}
10936
7f27126e
JB
10937static int intel_set_mode_pipes(struct drm_crtc *crtc,
10938 struct drm_display_mode *mode,
10939 int x, int y, struct drm_framebuffer *fb,
10940 struct intel_crtc_config *pipe_config,
10941 unsigned modeset_pipes,
10942 unsigned prepare_pipes,
10943 unsigned disable_pipes)
f30da187
DV
10944{
10945 int ret;
10946
7f27126e
JB
10947 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
10948 prepare_pipes, disable_pipes);
f30da187
DV
10949
10950 if (ret == 0)
10951 intel_modeset_check_state(crtc->dev);
10952
10953 return ret;
10954}
10955
7f27126e
JB
10956static int intel_set_mode(struct drm_crtc *crtc,
10957 struct drm_display_mode *mode,
10958 int x, int y, struct drm_framebuffer *fb)
10959{
10960 struct intel_crtc_config *pipe_config;
10961 unsigned modeset_pipes, prepare_pipes, disable_pipes;
10962
10963 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
10964 &modeset_pipes,
10965 &prepare_pipes,
10966 &disable_pipes);
10967
10968 if (IS_ERR(pipe_config))
10969 return PTR_ERR(pipe_config);
10970
10971 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
10972 modeset_pipes, prepare_pipes,
10973 disable_pipes);
10974}
10975
c0c36b94
CW
10976void intel_crtc_restore_mode(struct drm_crtc *crtc)
10977{
f4510a27 10978 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10979}
10980
25c5b266
DV
10981#undef for_each_intel_crtc_masked
10982
d9e55608
DV
10983static void intel_set_config_free(struct intel_set_config *config)
10984{
10985 if (!config)
10986 return;
10987
1aa4b628
DV
10988 kfree(config->save_connector_encoders);
10989 kfree(config->save_encoder_crtcs);
7668851f 10990 kfree(config->save_crtc_enabled);
d9e55608
DV
10991 kfree(config);
10992}
10993
85f9eb71
DV
10994static int intel_set_config_save_state(struct drm_device *dev,
10995 struct intel_set_config *config)
10996{
7668851f 10997 struct drm_crtc *crtc;
85f9eb71
DV
10998 struct drm_encoder *encoder;
10999 struct drm_connector *connector;
11000 int count;
11001
7668851f
VS
11002 config->save_crtc_enabled =
11003 kcalloc(dev->mode_config.num_crtc,
11004 sizeof(bool), GFP_KERNEL);
11005 if (!config->save_crtc_enabled)
11006 return -ENOMEM;
11007
1aa4b628
DV
11008 config->save_encoder_crtcs =
11009 kcalloc(dev->mode_config.num_encoder,
11010 sizeof(struct drm_crtc *), GFP_KERNEL);
11011 if (!config->save_encoder_crtcs)
85f9eb71
DV
11012 return -ENOMEM;
11013
1aa4b628
DV
11014 config->save_connector_encoders =
11015 kcalloc(dev->mode_config.num_connector,
11016 sizeof(struct drm_encoder *), GFP_KERNEL);
11017 if (!config->save_connector_encoders)
85f9eb71
DV
11018 return -ENOMEM;
11019
11020 /* Copy data. Note that driver private data is not affected.
11021 * Should anything bad happen only the expected state is
11022 * restored, not the drivers personal bookkeeping.
11023 */
7668851f 11024 count = 0;
70e1e0ec 11025 for_each_crtc(dev, crtc) {
7668851f
VS
11026 config->save_crtc_enabled[count++] = crtc->enabled;
11027 }
11028
85f9eb71
DV
11029 count = 0;
11030 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11031 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11032 }
11033
11034 count = 0;
11035 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11036 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11037 }
11038
11039 return 0;
11040}
11041
11042static void intel_set_config_restore_state(struct drm_device *dev,
11043 struct intel_set_config *config)
11044{
7668851f 11045 struct intel_crtc *crtc;
9a935856
DV
11046 struct intel_encoder *encoder;
11047 struct intel_connector *connector;
85f9eb71
DV
11048 int count;
11049
7668851f 11050 count = 0;
d3fcc808 11051 for_each_intel_crtc(dev, crtc) {
7668851f 11052 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11053
11054 if (crtc->new_enabled)
11055 crtc->new_config = &crtc->config;
11056 else
11057 crtc->new_config = NULL;
7668851f
VS
11058 }
11059
85f9eb71 11060 count = 0;
b2784e15 11061 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11062 encoder->new_crtc =
11063 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11064 }
11065
11066 count = 0;
9a935856
DV
11067 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11068 connector->new_encoder =
11069 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11070 }
11071}
11072
e3de42b6 11073static bool
2e57f47d 11074is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11075{
11076 int i;
11077
2e57f47d
CW
11078 if (set->num_connectors == 0)
11079 return false;
11080
11081 if (WARN_ON(set->connectors == NULL))
11082 return false;
11083
11084 for (i = 0; i < set->num_connectors; i++)
11085 if (set->connectors[i]->encoder &&
11086 set->connectors[i]->encoder->crtc == set->crtc &&
11087 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11088 return true;
11089
11090 return false;
11091}
11092
5e2b584e
DV
11093static void
11094intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11095 struct intel_set_config *config)
11096{
11097
11098 /* We should be able to check here if the fb has the same properties
11099 * and then just flip_or_move it */
2e57f47d
CW
11100 if (is_crtc_connector_off(set)) {
11101 config->mode_changed = true;
f4510a27 11102 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11103 /*
11104 * If we have no fb, we can only flip as long as the crtc is
11105 * active, otherwise we need a full mode set. The crtc may
11106 * be active if we've only disabled the primary plane, or
11107 * in fastboot situations.
11108 */
f4510a27 11109 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11110 struct intel_crtc *intel_crtc =
11111 to_intel_crtc(set->crtc);
11112
3b150f08 11113 if (intel_crtc->active) {
319d9827
JB
11114 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11115 config->fb_changed = true;
11116 } else {
11117 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11118 config->mode_changed = true;
11119 }
5e2b584e
DV
11120 } else if (set->fb == NULL) {
11121 config->mode_changed = true;
72f4901e 11122 } else if (set->fb->pixel_format !=
f4510a27 11123 set->crtc->primary->fb->pixel_format) {
5e2b584e 11124 config->mode_changed = true;
e3de42b6 11125 } else {
5e2b584e 11126 config->fb_changed = true;
e3de42b6 11127 }
5e2b584e
DV
11128 }
11129
835c5873 11130 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11131 config->fb_changed = true;
11132
11133 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11134 DRM_DEBUG_KMS("modes are different, full mode set\n");
11135 drm_mode_debug_printmodeline(&set->crtc->mode);
11136 drm_mode_debug_printmodeline(set->mode);
11137 config->mode_changed = true;
11138 }
a1d95703
CW
11139
11140 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11141 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11142}
11143
2e431051 11144static int
9a935856
DV
11145intel_modeset_stage_output_state(struct drm_device *dev,
11146 struct drm_mode_set *set,
11147 struct intel_set_config *config)
50f56119 11148{
9a935856
DV
11149 struct intel_connector *connector;
11150 struct intel_encoder *encoder;
7668851f 11151 struct intel_crtc *crtc;
f3f08572 11152 int ro;
50f56119 11153
9abdda74 11154 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11155 * of connectors. For paranoia, double-check this. */
11156 WARN_ON(!set->fb && (set->num_connectors != 0));
11157 WARN_ON(set->fb && (set->num_connectors == 0));
11158
9a935856
DV
11159 list_for_each_entry(connector, &dev->mode_config.connector_list,
11160 base.head) {
11161 /* Otherwise traverse passed in connector list and get encoders
11162 * for them. */
50f56119 11163 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11164 if (set->connectors[ro] == &connector->base) {
0e32b39c 11165 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11166 break;
11167 }
11168 }
11169
9a935856
DV
11170 /* If we disable the crtc, disable all its connectors. Also, if
11171 * the connector is on the changing crtc but not on the new
11172 * connector list, disable it. */
11173 if ((!set->fb || ro == set->num_connectors) &&
11174 connector->base.encoder &&
11175 connector->base.encoder->crtc == set->crtc) {
11176 connector->new_encoder = NULL;
11177
11178 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11179 connector->base.base.id,
c23cc417 11180 connector->base.name);
9a935856
DV
11181 }
11182
11183
11184 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11185 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11186 config->mode_changed = true;
50f56119
DV
11187 }
11188 }
9a935856 11189 /* connector->new_encoder is now updated for all connectors. */
50f56119 11190
9a935856 11191 /* Update crtc of enabled connectors. */
9a935856
DV
11192 list_for_each_entry(connector, &dev->mode_config.connector_list,
11193 base.head) {
7668851f
VS
11194 struct drm_crtc *new_crtc;
11195
9a935856 11196 if (!connector->new_encoder)
50f56119
DV
11197 continue;
11198
9a935856 11199 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11200
11201 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11202 if (set->connectors[ro] == &connector->base)
50f56119
DV
11203 new_crtc = set->crtc;
11204 }
11205
11206 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11207 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11208 new_crtc)) {
5e2b584e 11209 return -EINVAL;
50f56119 11210 }
0e32b39c 11211 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11212
11213 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11214 connector->base.base.id,
c23cc417 11215 connector->base.name,
9a935856
DV
11216 new_crtc->base.id);
11217 }
11218
11219 /* Check for any encoders that needs to be disabled. */
b2784e15 11220 for_each_intel_encoder(dev, encoder) {
5a65f358 11221 int num_connectors = 0;
9a935856
DV
11222 list_for_each_entry(connector,
11223 &dev->mode_config.connector_list,
11224 base.head) {
11225 if (connector->new_encoder == encoder) {
11226 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11227 num_connectors++;
9a935856
DV
11228 }
11229 }
5a65f358
PZ
11230
11231 if (num_connectors == 0)
11232 encoder->new_crtc = NULL;
11233 else if (num_connectors > 1)
11234 return -EINVAL;
11235
9a935856
DV
11236 /* Only now check for crtc changes so we don't miss encoders
11237 * that will be disabled. */
11238 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11239 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11240 config->mode_changed = true;
50f56119
DV
11241 }
11242 }
9a935856 11243 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11244 list_for_each_entry(connector, &dev->mode_config.connector_list,
11245 base.head) {
11246 if (connector->new_encoder)
11247 if (connector->new_encoder != connector->encoder)
11248 connector->encoder = connector->new_encoder;
11249 }
d3fcc808 11250 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11251 crtc->new_enabled = false;
11252
b2784e15 11253 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11254 if (encoder->new_crtc == crtc) {
11255 crtc->new_enabled = true;
11256 break;
11257 }
11258 }
11259
11260 if (crtc->new_enabled != crtc->base.enabled) {
11261 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11262 crtc->new_enabled ? "en" : "dis");
11263 config->mode_changed = true;
11264 }
7bd0a8e7
VS
11265
11266 if (crtc->new_enabled)
11267 crtc->new_config = &crtc->config;
11268 else
11269 crtc->new_config = NULL;
7668851f
VS
11270 }
11271
2e431051
DV
11272 return 0;
11273}
11274
7d00a1f5
VS
11275static void disable_crtc_nofb(struct intel_crtc *crtc)
11276{
11277 struct drm_device *dev = crtc->base.dev;
11278 struct intel_encoder *encoder;
11279 struct intel_connector *connector;
11280
11281 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11282 pipe_name(crtc->pipe));
11283
11284 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11285 if (connector->new_encoder &&
11286 connector->new_encoder->new_crtc == crtc)
11287 connector->new_encoder = NULL;
11288 }
11289
b2784e15 11290 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11291 if (encoder->new_crtc == crtc)
11292 encoder->new_crtc = NULL;
11293 }
11294
11295 crtc->new_enabled = false;
7bd0a8e7 11296 crtc->new_config = NULL;
7d00a1f5
VS
11297}
11298
2e431051
DV
11299static int intel_crtc_set_config(struct drm_mode_set *set)
11300{
11301 struct drm_device *dev;
2e431051
DV
11302 struct drm_mode_set save_set;
11303 struct intel_set_config *config;
50f52756
JB
11304 struct intel_crtc_config *pipe_config;
11305 unsigned modeset_pipes, prepare_pipes, disable_pipes;
2e431051 11306 int ret;
2e431051 11307
8d3e375e
DV
11308 BUG_ON(!set);
11309 BUG_ON(!set->crtc);
11310 BUG_ON(!set->crtc->helper_private);
2e431051 11311
7e53f3a4
DV
11312 /* Enforce sane interface api - has been abused by the fb helper. */
11313 BUG_ON(!set->mode && set->fb);
11314 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11315
2e431051
DV
11316 if (set->fb) {
11317 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11318 set->crtc->base.id, set->fb->base.id,
11319 (int)set->num_connectors, set->x, set->y);
11320 } else {
11321 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11322 }
11323
11324 dev = set->crtc->dev;
11325
11326 ret = -ENOMEM;
11327 config = kzalloc(sizeof(*config), GFP_KERNEL);
11328 if (!config)
11329 goto out_config;
11330
11331 ret = intel_set_config_save_state(dev, config);
11332 if (ret)
11333 goto out_config;
11334
11335 save_set.crtc = set->crtc;
11336 save_set.mode = &set->crtc->mode;
11337 save_set.x = set->crtc->x;
11338 save_set.y = set->crtc->y;
f4510a27 11339 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11340
11341 /* Compute whether we need a full modeset, only an fb base update or no
11342 * change at all. In the future we might also check whether only the
11343 * mode changed, e.g. for LVDS where we only change the panel fitter in
11344 * such cases. */
11345 intel_set_config_compute_mode_changes(set, config);
11346
9a935856 11347 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11348 if (ret)
11349 goto fail;
11350
50f52756
JB
11351 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11352 set->fb,
11353 &modeset_pipes,
11354 &prepare_pipes,
11355 &disable_pipes);
20664591 11356 if (IS_ERR(pipe_config)) {
50f52756 11357 goto fail;
20664591
JB
11358 } else if (pipe_config) {
11359 if (to_intel_crtc(set->crtc)->new_config->has_audio !=
11360 to_intel_crtc(set->crtc)->config.has_audio)
11361 config->mode_changed = true;
11362
11363 /* Force mode sets for any infoframe stuff */
11364 if (to_intel_crtc(set->crtc)->new_config->has_infoframe ||
11365 to_intel_crtc(set->crtc)->config.has_infoframe)
11366 config->mode_changed = true;
11367 }
50f52756
JB
11368
11369 /* set_mode will free it in the mode_changed case */
11370 if (!config->mode_changed)
11371 kfree(pipe_config);
11372
1f9954d0
JB
11373 intel_update_pipe_size(to_intel_crtc(set->crtc));
11374
5e2b584e 11375 if (config->mode_changed) {
50f52756
JB
11376 ret = intel_set_mode_pipes(set->crtc, set->mode,
11377 set->x, set->y, set->fb, pipe_config,
11378 modeset_pipes, prepare_pipes,
11379 disable_pipes);
5e2b584e 11380 } else if (config->fb_changed) {
3b150f08
MR
11381 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11382
4878cae2
VS
11383 intel_crtc_wait_for_pending_flips(set->crtc);
11384
4f660f49 11385 ret = intel_pipe_set_base(set->crtc,
94352cf9 11386 set->x, set->y, set->fb);
3b150f08
MR
11387
11388 /*
11389 * We need to make sure the primary plane is re-enabled if it
11390 * has previously been turned off.
11391 */
11392 if (!intel_crtc->primary_enabled && ret == 0) {
11393 WARN_ON(!intel_crtc->active);
fdd508a6 11394 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11395 }
11396
7ca51a3a
JB
11397 /*
11398 * In the fastboot case this may be our only check of the
11399 * state after boot. It would be better to only do it on
11400 * the first update, but we don't have a nice way of doing that
11401 * (and really, set_config isn't used much for high freq page
11402 * flipping, so increasing its cost here shouldn't be a big
11403 * deal).
11404 */
d330a953 11405 if (i915.fastboot && ret == 0)
7ca51a3a 11406 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11407 }
11408
2d05eae1 11409 if (ret) {
bf67dfeb
DV
11410 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11411 set->crtc->base.id, ret);
50f56119 11412fail:
2d05eae1 11413 intel_set_config_restore_state(dev, config);
50f56119 11414
7d00a1f5
VS
11415 /*
11416 * HACK: if the pipe was on, but we didn't have a framebuffer,
11417 * force the pipe off to avoid oopsing in the modeset code
11418 * due to fb==NULL. This should only happen during boot since
11419 * we don't yet reconstruct the FB from the hardware state.
11420 */
11421 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11422 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11423
2d05eae1
CW
11424 /* Try to restore the config */
11425 if (config->mode_changed &&
11426 intel_set_mode(save_set.crtc, save_set.mode,
11427 save_set.x, save_set.y, save_set.fb))
11428 DRM_ERROR("failed to restore config after modeset failure\n");
11429 }
50f56119 11430
d9e55608
DV
11431out_config:
11432 intel_set_config_free(config);
50f56119
DV
11433 return ret;
11434}
f6e5b160
CW
11435
11436static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11437 .gamma_set = intel_crtc_gamma_set,
50f56119 11438 .set_config = intel_crtc_set_config,
f6e5b160
CW
11439 .destroy = intel_crtc_destroy,
11440 .page_flip = intel_crtc_page_flip,
11441};
11442
5358901f
DV
11443static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11444 struct intel_shared_dpll *pll,
11445 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11446{
5358901f 11447 uint32_t val;
ee7b9f93 11448
f458ebbc 11449 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11450 return false;
11451
5358901f 11452 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11453 hw_state->dpll = val;
11454 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11455 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11456
11457 return val & DPLL_VCO_ENABLE;
11458}
11459
15bdd4cf
DV
11460static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11461 struct intel_shared_dpll *pll)
11462{
3e369b76
ACO
11463 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11464 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11465}
11466
e7b903d2
DV
11467static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11468 struct intel_shared_dpll *pll)
11469{
e7b903d2 11470 /* PCH refclock must be enabled first */
89eff4be 11471 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11472
3e369b76 11473 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11474
11475 /* Wait for the clocks to stabilize. */
11476 POSTING_READ(PCH_DPLL(pll->id));
11477 udelay(150);
11478
11479 /* The pixel multiplier can only be updated once the
11480 * DPLL is enabled and the clocks are stable.
11481 *
11482 * So write it again.
11483 */
3e369b76 11484 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11485 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11486 udelay(200);
11487}
11488
11489static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11490 struct intel_shared_dpll *pll)
11491{
11492 struct drm_device *dev = dev_priv->dev;
11493 struct intel_crtc *crtc;
e7b903d2
DV
11494
11495 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11496 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11497 if (intel_crtc_to_shared_dpll(crtc) == pll)
11498 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11499 }
11500
15bdd4cf
DV
11501 I915_WRITE(PCH_DPLL(pll->id), 0);
11502 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11503 udelay(200);
11504}
11505
46edb027
DV
11506static char *ibx_pch_dpll_names[] = {
11507 "PCH DPLL A",
11508 "PCH DPLL B",
11509};
11510
7c74ade1 11511static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11512{
e7b903d2 11513 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11514 int i;
11515
7c74ade1 11516 dev_priv->num_shared_dpll = 2;
ee7b9f93 11517
e72f9fbf 11518 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11519 dev_priv->shared_dplls[i].id = i;
11520 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11521 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11522 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11523 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11524 dev_priv->shared_dplls[i].get_hw_state =
11525 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11526 }
11527}
11528
7c74ade1
DV
11529static void intel_shared_dpll_init(struct drm_device *dev)
11530{
e7b903d2 11531 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11532
9cd86933
DV
11533 if (HAS_DDI(dev))
11534 intel_ddi_pll_init(dev);
11535 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11536 ibx_pch_dpll_init(dev);
11537 else
11538 dev_priv->num_shared_dpll = 0;
11539
11540 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11541}
11542
465c120c
MR
11543static int
11544intel_primary_plane_disable(struct drm_plane *plane)
11545{
11546 struct drm_device *dev = plane->dev;
465c120c
MR
11547 struct intel_crtc *intel_crtc;
11548
11549 if (!plane->fb)
11550 return 0;
11551
11552 BUG_ON(!plane->crtc);
11553
11554 intel_crtc = to_intel_crtc(plane->crtc);
11555
11556 /*
11557 * Even though we checked plane->fb above, it's still possible that
11558 * the primary plane has been implicitly disabled because the crtc
11559 * coordinates given weren't visible, or because we detected
11560 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11561 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11562 * In either case, we need to unpin the FB and let the fb pointer get
11563 * updated, but otherwise we don't need to touch the hardware.
11564 */
11565 if (!intel_crtc->primary_enabled)
11566 goto disable_unpin;
11567
11568 intel_crtc_wait_for_pending_flips(plane->crtc);
fdd508a6
VS
11569 intel_disable_primary_hw_plane(plane, plane->crtc);
11570
465c120c 11571disable_unpin:
4c34574f 11572 mutex_lock(&dev->struct_mutex);
2ff8fde1 11573 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
a071fa00 11574 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
2ff8fde1 11575 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
4c34574f 11576 mutex_unlock(&dev->struct_mutex);
465c120c
MR
11577 plane->fb = NULL;
11578
11579 return 0;
11580}
11581
11582static int
3c692a41
GP
11583intel_check_primary_plane(struct drm_plane *plane,
11584 struct intel_plane_state *state)
11585{
11586 struct drm_crtc *crtc = state->crtc;
11587 struct drm_framebuffer *fb = state->fb;
11588 struct drm_rect *dest = &state->dst;
11589 struct drm_rect *src = &state->src;
11590 const struct drm_rect *clip = &state->clip;
ccc759dc 11591
3ead8bb2
GP
11592 return drm_plane_helper_check_update(plane, crtc, fb,
11593 src, dest, clip,
11594 DRM_PLANE_HELPER_NO_SCALING,
11595 DRM_PLANE_HELPER_NO_SCALING,
11596 false, true, &state->visible);
3c692a41
GP
11597}
11598
11599static int
14af293f
GP
11600intel_prepare_primary_plane(struct drm_plane *plane,
11601 struct intel_plane_state *state)
465c120c 11602{
3c692a41
GP
11603 struct drm_crtc *crtc = state->crtc;
11604 struct drm_framebuffer *fb = state->fb;
465c120c 11605 struct drm_device *dev = crtc->dev;
465c120c 11606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ccc759dc 11607 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
11608 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11609 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
465c120c
MR
11610 int ret;
11611
465c120c
MR
11612 intel_crtc_wait_for_pending_flips(crtc);
11613
ccc759dc
GP
11614 if (intel_crtc_has_pending_flip(crtc)) {
11615 DRM_ERROR("pipe is still busy with an old pageflip\n");
11616 return -EBUSY;
11617 }
11618
14af293f 11619 if (old_obj != obj) {
4c34574f 11620 mutex_lock(&dev->struct_mutex);
850c4cdc 11621 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
ccc759dc
GP
11622 if (ret == 0)
11623 i915_gem_track_fb(old_obj, obj,
11624 INTEL_FRONTBUFFER_PRIMARY(pipe));
11625 mutex_unlock(&dev->struct_mutex);
11626 if (ret != 0) {
11627 DRM_DEBUG_KMS("pin & fence failed\n");
11628 return ret;
11629 }
11630 }
11631
14af293f
GP
11632 return 0;
11633}
11634
11635static void
11636intel_commit_primary_plane(struct drm_plane *plane,
11637 struct intel_plane_state *state)
11638{
11639 struct drm_crtc *crtc = state->crtc;
11640 struct drm_framebuffer *fb = state->fb;
11641 struct drm_device *dev = crtc->dev;
11642 struct drm_i915_private *dev_priv = dev->dev_private;
11643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11644 enum pipe pipe = intel_crtc->pipe;
11645 struct drm_framebuffer *old_fb = plane->fb;
11646 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11647 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11648 struct intel_plane *intel_plane = to_intel_plane(plane);
11649 struct drm_rect *src = &state->src;
11650
ccc759dc
GP
11651 crtc->primary->fb = fb;
11652 crtc->x = src->x1;
11653 crtc->y = src->y1;
11654
11655 intel_plane->crtc_x = state->orig_dst.x1;
11656 intel_plane->crtc_y = state->orig_dst.y1;
11657 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11658 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11659 intel_plane->src_x = state->orig_src.x1;
11660 intel_plane->src_y = state->orig_src.y1;
11661 intel_plane->src_w = drm_rect_width(&state->orig_src);
11662 intel_plane->src_h = drm_rect_height(&state->orig_src);
11663 intel_plane->obj = obj;
4c34574f 11664
ccc759dc 11665 if (intel_crtc->active) {
465c120c 11666 /*
ccc759dc
GP
11667 * FBC does not work on some platforms for rotated
11668 * planes, so disable it when rotation is not 0 and
11669 * update it when rotation is set back to 0.
11670 *
11671 * FIXME: This is redundant with the fbc update done in
11672 * the primary plane enable function except that that
11673 * one is done too late. We eventually need to unify
11674 * this.
465c120c 11675 */
ccc759dc
GP
11676 if (intel_crtc->primary_enabled &&
11677 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11678 dev_priv->fbc.plane == intel_crtc->plane &&
11679 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11680 intel_disable_fbc(dev);
465c120c
MR
11681 }
11682
ccc759dc
GP
11683 if (state->visible) {
11684 bool was_enabled = intel_crtc->primary_enabled;
465c120c 11685
ccc759dc
GP
11686 /* FIXME: kill this fastboot hack */
11687 intel_update_pipe_size(intel_crtc);
465c120c 11688
ccc759dc 11689 intel_crtc->primary_enabled = true;
465c120c 11690
ccc759dc
GP
11691 dev_priv->display.update_primary_plane(crtc, plane->fb,
11692 crtc->x, crtc->y);
4c34574f 11693
48404c1e 11694 /*
ccc759dc
GP
11695 * BDW signals flip done immediately if the plane
11696 * is disabled, even if the plane enable is already
11697 * armed to occur at the next vblank :(
48404c1e 11698 */
ccc759dc
GP
11699 if (IS_BROADWELL(dev) && !was_enabled)
11700 intel_wait_for_vblank(dev, intel_crtc->pipe);
11701 } else {
11702 /*
11703 * If clipping results in a non-visible primary plane,
11704 * we'll disable the primary plane. Note that this is
11705 * a bit different than what happens if userspace
11706 * explicitly disables the plane by passing fb=0
11707 * because plane->fb still gets set and pinned.
11708 */
11709 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 11710 }
465c120c 11711
ccc759dc
GP
11712 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11713
11714 mutex_lock(&dev->struct_mutex);
11715 intel_update_fbc(dev);
11716 mutex_unlock(&dev->struct_mutex);
ce54d85a 11717 }
465c120c 11718
ccc759dc
GP
11719 if (old_fb && old_fb != fb) {
11720 if (intel_crtc->active)
11721 intel_wait_for_vblank(dev, intel_crtc->pipe);
11722
11723 mutex_lock(&dev->struct_mutex);
11724 intel_unpin_fb_obj(old_obj);
11725 mutex_unlock(&dev->struct_mutex);
11726 }
465c120c
MR
11727}
11728
3c692a41
GP
11729static int
11730intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11731 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11732 unsigned int crtc_w, unsigned int crtc_h,
11733 uint32_t src_x, uint32_t src_y,
11734 uint32_t src_w, uint32_t src_h)
11735{
11736 struct intel_plane_state state;
11737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11738 int ret;
11739
11740 state.crtc = crtc;
11741 state.fb = fb;
11742
11743 /* sample coordinates in 16.16 fixed point */
11744 state.src.x1 = src_x;
11745 state.src.x2 = src_x + src_w;
11746 state.src.y1 = src_y;
11747 state.src.y2 = src_y + src_h;
11748
11749 /* integer pixels */
11750 state.dst.x1 = crtc_x;
11751 state.dst.x2 = crtc_x + crtc_w;
11752 state.dst.y1 = crtc_y;
11753 state.dst.y2 = crtc_y + crtc_h;
11754
11755 state.clip.x1 = 0;
11756 state.clip.y1 = 0;
11757 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11758 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11759
11760 state.orig_src = state.src;
11761 state.orig_dst = state.dst;
11762
11763 ret = intel_check_primary_plane(plane, &state);
11764 if (ret)
14af293f
GP
11765 return ret;
11766
11767 ret = intel_prepare_primary_plane(plane, &state);
11768 if (ret)
3c692a41
GP
11769 return ret;
11770
11771 intel_commit_primary_plane(plane, &state);
11772
11773 return 0;
11774}
11775
3d7d6510
MR
11776/* Common destruction function for both primary and cursor planes */
11777static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11778{
11779 struct intel_plane *intel_plane = to_intel_plane(plane);
11780 drm_plane_cleanup(plane);
11781 kfree(intel_plane);
11782}
11783
11784static const struct drm_plane_funcs intel_primary_plane_funcs = {
11785 .update_plane = intel_primary_plane_setplane,
11786 .disable_plane = intel_primary_plane_disable,
3d7d6510 11787 .destroy = intel_plane_destroy,
48404c1e 11788 .set_property = intel_plane_set_property
465c120c
MR
11789};
11790
11791static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11792 int pipe)
11793{
11794 struct intel_plane *primary;
11795 const uint32_t *intel_primary_formats;
11796 int num_formats;
11797
11798 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11799 if (primary == NULL)
11800 return NULL;
11801
11802 primary->can_scale = false;
11803 primary->max_downscale = 1;
11804 primary->pipe = pipe;
11805 primary->plane = pipe;
48404c1e 11806 primary->rotation = BIT(DRM_ROTATE_0);
465c120c
MR
11807 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11808 primary->plane = !pipe;
11809
11810 if (INTEL_INFO(dev)->gen <= 3) {
11811 intel_primary_formats = intel_primary_formats_gen2;
11812 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11813 } else {
11814 intel_primary_formats = intel_primary_formats_gen4;
11815 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11816 }
11817
11818 drm_universal_plane_init(dev, &primary->base, 0,
11819 &intel_primary_plane_funcs,
11820 intel_primary_formats, num_formats,
11821 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
11822
11823 if (INTEL_INFO(dev)->gen >= 4) {
11824 if (!dev->mode_config.rotation_property)
11825 dev->mode_config.rotation_property =
11826 drm_mode_create_rotation_property(dev,
11827 BIT(DRM_ROTATE_0) |
11828 BIT(DRM_ROTATE_180));
11829 if (dev->mode_config.rotation_property)
11830 drm_object_attach_property(&primary->base.base,
11831 dev->mode_config.rotation_property,
11832 primary->rotation);
11833 }
11834
465c120c
MR
11835 return &primary->base;
11836}
11837
3d7d6510
MR
11838static int
11839intel_cursor_plane_disable(struct drm_plane *plane)
11840{
11841 if (!plane->fb)
11842 return 0;
11843
11844 BUG_ON(!plane->crtc);
11845
11846 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11847}
11848
11849static int
852e787c
GP
11850intel_check_cursor_plane(struct drm_plane *plane,
11851 struct intel_plane_state *state)
3d7d6510 11852{
852e787c 11853 struct drm_crtc *crtc = state->crtc;
757f9a3e 11854 struct drm_device *dev = crtc->dev;
852e787c
GP
11855 struct drm_framebuffer *fb = state->fb;
11856 struct drm_rect *dest = &state->dst;
11857 struct drm_rect *src = &state->src;
11858 const struct drm_rect *clip = &state->clip;
757f9a3e
GP
11859 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11860 int crtc_w, crtc_h;
11861 unsigned stride;
11862 int ret;
3d7d6510 11863
757f9a3e 11864 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 11865 src, dest, clip,
3d7d6510
MR
11866 DRM_PLANE_HELPER_NO_SCALING,
11867 DRM_PLANE_HELPER_NO_SCALING,
852e787c 11868 true, true, &state->visible);
757f9a3e
GP
11869 if (ret)
11870 return ret;
11871
11872
11873 /* if we want to turn off the cursor ignore width and height */
11874 if (!obj)
11875 return 0;
11876
757f9a3e
GP
11877 /* Check for which cursor types we support */
11878 crtc_w = drm_rect_width(&state->orig_dst);
11879 crtc_h = drm_rect_height(&state->orig_dst);
11880 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11881 DRM_DEBUG("Cursor dimension not supported\n");
11882 return -EINVAL;
11883 }
11884
11885 stride = roundup_pow_of_two(crtc_w) * 4;
11886 if (obj->base.size < stride * crtc_h) {
11887 DRM_DEBUG_KMS("buffer is too small\n");
11888 return -ENOMEM;
11889 }
11890
e391ea88
GP
11891 if (fb == crtc->cursor->fb)
11892 return 0;
11893
757f9a3e
GP
11894 /* we only need to pin inside GTT if cursor is non-phy */
11895 mutex_lock(&dev->struct_mutex);
11896 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11897 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11898 ret = -EINVAL;
11899 }
11900 mutex_unlock(&dev->struct_mutex);
11901
11902 return ret;
852e787c 11903}
3d7d6510 11904
852e787c
GP
11905static int
11906intel_commit_cursor_plane(struct drm_plane *plane,
11907 struct intel_plane_state *state)
11908{
11909 struct drm_crtc *crtc = state->crtc;
11910 struct drm_framebuffer *fb = state->fb;
11911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a919db90 11912 struct intel_plane *intel_plane = to_intel_plane(plane);
852e787c
GP
11913 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11914 struct drm_i915_gem_object *obj = intel_fb->obj;
11915 int crtc_w, crtc_h;
11916
11917 crtc->cursor_x = state->orig_dst.x1;
11918 crtc->cursor_y = state->orig_dst.y1;
a919db90
SJ
11919
11920 intel_plane->crtc_x = state->orig_dst.x1;
11921 intel_plane->crtc_y = state->orig_dst.y1;
11922 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11923 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11924 intel_plane->src_x = state->orig_src.x1;
11925 intel_plane->src_y = state->orig_src.y1;
11926 intel_plane->src_w = drm_rect_width(&state->orig_src);
11927 intel_plane->src_h = drm_rect_height(&state->orig_src);
11928 intel_plane->obj = obj;
11929
3d7d6510 11930 if (fb != crtc->cursor->fb) {
852e787c
GP
11931 crtc_w = drm_rect_width(&state->orig_dst);
11932 crtc_h = drm_rect_height(&state->orig_dst);
3d7d6510
MR
11933 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11934 } else {
852e787c 11935 intel_crtc_update_cursor(crtc, state->visible);
4ed91096
DV
11936
11937 intel_frontbuffer_flip(crtc->dev,
11938 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11939
3d7d6510
MR
11940 return 0;
11941 }
11942}
852e787c
GP
11943
11944static int
11945intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11946 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11947 unsigned int crtc_w, unsigned int crtc_h,
11948 uint32_t src_x, uint32_t src_y,
11949 uint32_t src_w, uint32_t src_h)
11950{
11951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11952 struct intel_plane_state state;
11953 int ret;
11954
11955 state.crtc = crtc;
11956 state.fb = fb;
11957
11958 /* sample coordinates in 16.16 fixed point */
11959 state.src.x1 = src_x;
11960 state.src.x2 = src_x + src_w;
11961 state.src.y1 = src_y;
11962 state.src.y2 = src_y + src_h;
11963
11964 /* integer pixels */
11965 state.dst.x1 = crtc_x;
11966 state.dst.x2 = crtc_x + crtc_w;
11967 state.dst.y1 = crtc_y;
11968 state.dst.y2 = crtc_y + crtc_h;
11969
11970 state.clip.x1 = 0;
11971 state.clip.y1 = 0;
11972 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11973 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11974
11975 state.orig_src = state.src;
11976 state.orig_dst = state.dst;
11977
11978 ret = intel_check_cursor_plane(plane, &state);
11979 if (ret)
11980 return ret;
11981
11982 return intel_commit_cursor_plane(plane, &state);
11983}
11984
3d7d6510
MR
11985static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11986 .update_plane = intel_cursor_plane_update,
11987 .disable_plane = intel_cursor_plane_disable,
11988 .destroy = intel_plane_destroy,
4398ad45 11989 .set_property = intel_plane_set_property,
3d7d6510
MR
11990};
11991
11992static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11993 int pipe)
11994{
11995 struct intel_plane *cursor;
11996
11997 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11998 if (cursor == NULL)
11999 return NULL;
12000
12001 cursor->can_scale = false;
12002 cursor->max_downscale = 1;
12003 cursor->pipe = pipe;
12004 cursor->plane = pipe;
4398ad45 12005 cursor->rotation = BIT(DRM_ROTATE_0);
3d7d6510
MR
12006
12007 drm_universal_plane_init(dev, &cursor->base, 0,
12008 &intel_cursor_plane_funcs,
12009 intel_cursor_formats,
12010 ARRAY_SIZE(intel_cursor_formats),
12011 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
12012
12013 if (INTEL_INFO(dev)->gen >= 4) {
12014 if (!dev->mode_config.rotation_property)
12015 dev->mode_config.rotation_property =
12016 drm_mode_create_rotation_property(dev,
12017 BIT(DRM_ROTATE_0) |
12018 BIT(DRM_ROTATE_180));
12019 if (dev->mode_config.rotation_property)
12020 drm_object_attach_property(&cursor->base.base,
12021 dev->mode_config.rotation_property,
12022 cursor->rotation);
12023 }
12024
3d7d6510
MR
12025 return &cursor->base;
12026}
12027
b358d0a6 12028static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 12029{
fbee40df 12030 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 12031 struct intel_crtc *intel_crtc;
3d7d6510
MR
12032 struct drm_plane *primary = NULL;
12033 struct drm_plane *cursor = NULL;
465c120c 12034 int i, ret;
79e53945 12035
955382f3 12036 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
12037 if (intel_crtc == NULL)
12038 return;
12039
465c120c 12040 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
12041 if (!primary)
12042 goto fail;
12043
12044 cursor = intel_cursor_plane_create(dev, pipe);
12045 if (!cursor)
12046 goto fail;
12047
465c120c 12048 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
12049 cursor, &intel_crtc_funcs);
12050 if (ret)
12051 goto fail;
79e53945
JB
12052
12053 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
12054 for (i = 0; i < 256; i++) {
12055 intel_crtc->lut_r[i] = i;
12056 intel_crtc->lut_g[i] = i;
12057 intel_crtc->lut_b[i] = i;
12058 }
12059
1f1c2e24
VS
12060 /*
12061 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 12062 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 12063 */
80824003
JB
12064 intel_crtc->pipe = pipe;
12065 intel_crtc->plane = pipe;
3a77c4c4 12066 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 12067 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 12068 intel_crtc->plane = !pipe;
80824003
JB
12069 }
12070
4b0e333e
CW
12071 intel_crtc->cursor_base = ~0;
12072 intel_crtc->cursor_cntl = ~0;
dc41c154 12073 intel_crtc->cursor_size = ~0;
8d7849db 12074
22fd0fab
JB
12075 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12076 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12077 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12078 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12079
9362c7c5
ACO
12080 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12081
79e53945 12082 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
12083
12084 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
12085 return;
12086
12087fail:
12088 if (primary)
12089 drm_plane_cleanup(primary);
12090 if (cursor)
12091 drm_plane_cleanup(cursor);
12092 kfree(intel_crtc);
79e53945
JB
12093}
12094
752aa88a
JB
12095enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12096{
12097 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12098 struct drm_device *dev = connector->base.dev;
752aa88a 12099
51fd371b 12100 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 12101
d3babd3f 12102 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
12103 return INVALID_PIPE;
12104
12105 return to_intel_crtc(encoder->crtc)->pipe;
12106}
12107
08d7b3d1 12108int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12109 struct drm_file *file)
08d7b3d1 12110{
08d7b3d1 12111 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12112 struct drm_crtc *drmmode_crtc;
c05422d5 12113 struct intel_crtc *crtc;
08d7b3d1 12114
1cff8f6b
DV
12115 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12116 return -ENODEV;
08d7b3d1 12117
7707e653 12118 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12119
7707e653 12120 if (!drmmode_crtc) {
08d7b3d1 12121 DRM_ERROR("no such CRTC id\n");
3f2c2057 12122 return -ENOENT;
08d7b3d1
CW
12123 }
12124
7707e653 12125 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12126 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12127
c05422d5 12128 return 0;
08d7b3d1
CW
12129}
12130
66a9278e 12131static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12132{
66a9278e
DV
12133 struct drm_device *dev = encoder->base.dev;
12134 struct intel_encoder *source_encoder;
79e53945 12135 int index_mask = 0;
79e53945
JB
12136 int entry = 0;
12137
b2784e15 12138 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12139 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12140 index_mask |= (1 << entry);
12141
79e53945
JB
12142 entry++;
12143 }
4ef69c7a 12144
79e53945
JB
12145 return index_mask;
12146}
12147
4d302442
CW
12148static bool has_edp_a(struct drm_device *dev)
12149{
12150 struct drm_i915_private *dev_priv = dev->dev_private;
12151
12152 if (!IS_MOBILE(dev))
12153 return false;
12154
12155 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12156 return false;
12157
e3589908 12158 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12159 return false;
12160
12161 return true;
12162}
12163
ba0fbca4
DL
12164const char *intel_output_name(int output)
12165{
12166 static const char *names[] = {
12167 [INTEL_OUTPUT_UNUSED] = "Unused",
12168 [INTEL_OUTPUT_ANALOG] = "Analog",
12169 [INTEL_OUTPUT_DVO] = "DVO",
12170 [INTEL_OUTPUT_SDVO] = "SDVO",
12171 [INTEL_OUTPUT_LVDS] = "LVDS",
12172 [INTEL_OUTPUT_TVOUT] = "TV",
12173 [INTEL_OUTPUT_HDMI] = "HDMI",
12174 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12175 [INTEL_OUTPUT_EDP] = "eDP",
12176 [INTEL_OUTPUT_DSI] = "DSI",
12177 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12178 };
12179
12180 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12181 return "Invalid";
12182
12183 return names[output];
12184}
12185
84b4e042
JB
12186static bool intel_crt_present(struct drm_device *dev)
12187{
12188 struct drm_i915_private *dev_priv = dev->dev_private;
12189
884497ed
DL
12190 if (INTEL_INFO(dev)->gen >= 9)
12191 return false;
12192
cf404ce4 12193 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12194 return false;
12195
12196 if (IS_CHERRYVIEW(dev))
12197 return false;
12198
12199 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12200 return false;
12201
12202 return true;
12203}
12204
79e53945
JB
12205static void intel_setup_outputs(struct drm_device *dev)
12206{
725e30ad 12207 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12208 struct intel_encoder *encoder;
cb0953d7 12209 bool dpd_is_edp = false;
79e53945 12210
c9093354 12211 intel_lvds_init(dev);
79e53945 12212
84b4e042 12213 if (intel_crt_present(dev))
79935fca 12214 intel_crt_init(dev);
cb0953d7 12215
affa9354 12216 if (HAS_DDI(dev)) {
0e72a5b5
ED
12217 int found;
12218
12219 /* Haswell uses DDI functions to detect digital outputs */
12220 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12221 /* DDI A only supports eDP */
12222 if (found)
12223 intel_ddi_init(dev, PORT_A);
12224
12225 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12226 * register */
12227 found = I915_READ(SFUSE_STRAP);
12228
12229 if (found & SFUSE_STRAP_DDIB_DETECTED)
12230 intel_ddi_init(dev, PORT_B);
12231 if (found & SFUSE_STRAP_DDIC_DETECTED)
12232 intel_ddi_init(dev, PORT_C);
12233 if (found & SFUSE_STRAP_DDID_DETECTED)
12234 intel_ddi_init(dev, PORT_D);
12235 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12236 int found;
5d8a7752 12237 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12238
12239 if (has_edp_a(dev))
12240 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12241
dc0fa718 12242 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12243 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12244 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12245 if (!found)
e2debe91 12246 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12247 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12248 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12249 }
12250
dc0fa718 12251 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12252 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12253
dc0fa718 12254 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12255 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12256
5eb08b69 12257 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12258 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12259
270b3042 12260 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12261 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12262 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12263 /*
12264 * The DP_DETECTED bit is the latched state of the DDC
12265 * SDA pin at boot. However since eDP doesn't require DDC
12266 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12267 * eDP ports may have been muxed to an alternate function.
12268 * Thus we can't rely on the DP_DETECTED bit alone to detect
12269 * eDP ports. Consult the VBT as well as DP_DETECTED to
12270 * detect eDP ports.
12271 */
12272 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
585a94b8
AB
12273 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12274 PORT_B);
e17ac6db
VS
12275 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12276 intel_dp_is_edp(dev, PORT_B))
12277 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12278
e17ac6db 12279 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
6f6005a5
JB
12280 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12281 PORT_C);
e17ac6db
VS
12282 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12283 intel_dp_is_edp(dev, PORT_C))
12284 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12285
9418c1f1 12286 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12287 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12288 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12289 PORT_D);
e17ac6db
VS
12290 /* eDP not supported on port D, so don't check VBT */
12291 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12292 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12293 }
12294
3cfca973 12295 intel_dsi_init(dev);
103a196f 12296 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12297 bool found = false;
7d57382e 12298
e2debe91 12299 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12300 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12301 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12302 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12303 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12304 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12305 }
27185ae1 12306
e7281eab 12307 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12308 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12309 }
13520b05
KH
12310
12311 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12312
e2debe91 12313 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12314 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12315 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12316 }
27185ae1 12317
e2debe91 12318 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12319
b01f2c3a
JB
12320 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12321 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12322 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12323 }
e7281eab 12324 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12325 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12326 }
27185ae1 12327
b01f2c3a 12328 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12329 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12330 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12331 } else if (IS_GEN2(dev))
79e53945
JB
12332 intel_dvo_init(dev);
12333
103a196f 12334 if (SUPPORTS_TV(dev))
79e53945
JB
12335 intel_tv_init(dev);
12336
7c8f8a70
RV
12337 intel_edp_psr_init(dev);
12338
b2784e15 12339 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12340 encoder->base.possible_crtcs = encoder->crtc_mask;
12341 encoder->base.possible_clones =
66a9278e 12342 intel_encoder_clones(encoder);
79e53945 12343 }
47356eb6 12344
dde86e2d 12345 intel_init_pch_refclk(dev);
270b3042
DV
12346
12347 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12348}
12349
12350static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12351{
60a5ca01 12352 struct drm_device *dev = fb->dev;
79e53945 12353 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12354
ef2d633e 12355 drm_framebuffer_cleanup(fb);
60a5ca01 12356 mutex_lock(&dev->struct_mutex);
ef2d633e 12357 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12358 drm_gem_object_unreference(&intel_fb->obj->base);
12359 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12360 kfree(intel_fb);
12361}
12362
12363static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12364 struct drm_file *file,
79e53945
JB
12365 unsigned int *handle)
12366{
12367 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12368 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12369
05394f39 12370 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12371}
12372
12373static const struct drm_framebuffer_funcs intel_fb_funcs = {
12374 .destroy = intel_user_framebuffer_destroy,
12375 .create_handle = intel_user_framebuffer_create_handle,
12376};
12377
b5ea642a
DV
12378static int intel_framebuffer_init(struct drm_device *dev,
12379 struct intel_framebuffer *intel_fb,
12380 struct drm_mode_fb_cmd2 *mode_cmd,
12381 struct drm_i915_gem_object *obj)
79e53945 12382{
a57ce0b2 12383 int aligned_height;
a35cdaa0 12384 int pitch_limit;
79e53945
JB
12385 int ret;
12386
dd4916c5
DV
12387 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12388
c16ed4be
CW
12389 if (obj->tiling_mode == I915_TILING_Y) {
12390 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12391 return -EINVAL;
c16ed4be 12392 }
57cd6508 12393
c16ed4be
CW
12394 if (mode_cmd->pitches[0] & 63) {
12395 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12396 mode_cmd->pitches[0]);
57cd6508 12397 return -EINVAL;
c16ed4be 12398 }
57cd6508 12399
a35cdaa0
CW
12400 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12401 pitch_limit = 32*1024;
12402 } else if (INTEL_INFO(dev)->gen >= 4) {
12403 if (obj->tiling_mode)
12404 pitch_limit = 16*1024;
12405 else
12406 pitch_limit = 32*1024;
12407 } else if (INTEL_INFO(dev)->gen >= 3) {
12408 if (obj->tiling_mode)
12409 pitch_limit = 8*1024;
12410 else
12411 pitch_limit = 16*1024;
12412 } else
12413 /* XXX DSPC is limited to 4k tiled */
12414 pitch_limit = 8*1024;
12415
12416 if (mode_cmd->pitches[0] > pitch_limit) {
12417 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12418 obj->tiling_mode ? "tiled" : "linear",
12419 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12420 return -EINVAL;
c16ed4be 12421 }
5d7bd705
VS
12422
12423 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12424 mode_cmd->pitches[0] != obj->stride) {
12425 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12426 mode_cmd->pitches[0], obj->stride);
5d7bd705 12427 return -EINVAL;
c16ed4be 12428 }
5d7bd705 12429
57779d06 12430 /* Reject formats not supported by any plane early. */
308e5bcb 12431 switch (mode_cmd->pixel_format) {
57779d06 12432 case DRM_FORMAT_C8:
04b3924d
VS
12433 case DRM_FORMAT_RGB565:
12434 case DRM_FORMAT_XRGB8888:
12435 case DRM_FORMAT_ARGB8888:
57779d06
VS
12436 break;
12437 case DRM_FORMAT_XRGB1555:
12438 case DRM_FORMAT_ARGB1555:
c16ed4be 12439 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12440 DRM_DEBUG("unsupported pixel format: %s\n",
12441 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12442 return -EINVAL;
c16ed4be 12443 }
57779d06
VS
12444 break;
12445 case DRM_FORMAT_XBGR8888:
12446 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12447 case DRM_FORMAT_XRGB2101010:
12448 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12449 case DRM_FORMAT_XBGR2101010:
12450 case DRM_FORMAT_ABGR2101010:
c16ed4be 12451 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12452 DRM_DEBUG("unsupported pixel format: %s\n",
12453 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12454 return -EINVAL;
c16ed4be 12455 }
b5626747 12456 break;
04b3924d
VS
12457 case DRM_FORMAT_YUYV:
12458 case DRM_FORMAT_UYVY:
12459 case DRM_FORMAT_YVYU:
12460 case DRM_FORMAT_VYUY:
c16ed4be 12461 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12462 DRM_DEBUG("unsupported pixel format: %s\n",
12463 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12464 return -EINVAL;
c16ed4be 12465 }
57cd6508
CW
12466 break;
12467 default:
4ee62c76
VS
12468 DRM_DEBUG("unsupported pixel format: %s\n",
12469 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12470 return -EINVAL;
12471 }
12472
90f9a336
VS
12473 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12474 if (mode_cmd->offsets[0] != 0)
12475 return -EINVAL;
12476
a57ce0b2
JB
12477 aligned_height = intel_align_height(dev, mode_cmd->height,
12478 obj->tiling_mode);
53155c0a
DV
12479 /* FIXME drm helper for size checks (especially planar formats)? */
12480 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12481 return -EINVAL;
12482
c7d73f6a
DV
12483 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12484 intel_fb->obj = obj;
80075d49 12485 intel_fb->obj->framebuffer_references++;
c7d73f6a 12486
79e53945
JB
12487 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12488 if (ret) {
12489 DRM_ERROR("framebuffer init failed %d\n", ret);
12490 return ret;
12491 }
12492
79e53945
JB
12493 return 0;
12494}
12495
79e53945
JB
12496static struct drm_framebuffer *
12497intel_user_framebuffer_create(struct drm_device *dev,
12498 struct drm_file *filp,
308e5bcb 12499 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12500{
05394f39 12501 struct drm_i915_gem_object *obj;
79e53945 12502
308e5bcb
JB
12503 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12504 mode_cmd->handles[0]));
c8725226 12505 if (&obj->base == NULL)
cce13ff7 12506 return ERR_PTR(-ENOENT);
79e53945 12507
d2dff872 12508 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12509}
12510
4520f53a 12511#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12512static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12513{
12514}
12515#endif
12516
79e53945 12517static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12518 .fb_create = intel_user_framebuffer_create,
0632fef6 12519 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12520};
12521
e70236a8
JB
12522/* Set up chip specific display functions */
12523static void intel_init_display(struct drm_device *dev)
12524{
12525 struct drm_i915_private *dev_priv = dev->dev_private;
12526
ee9300bb
DV
12527 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12528 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12529 else if (IS_CHERRYVIEW(dev))
12530 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12531 else if (IS_VALLEYVIEW(dev))
12532 dev_priv->display.find_dpll = vlv_find_best_dpll;
12533 else if (IS_PINEVIEW(dev))
12534 dev_priv->display.find_dpll = pnv_find_best_dpll;
12535 else
12536 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12537
affa9354 12538 if (HAS_DDI(dev)) {
0e8ffe1b 12539 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12540 dev_priv->display.get_plane_config = ironlake_get_plane_config;
797d0259
ACO
12541 dev_priv->display.crtc_compute_clock =
12542 haswell_crtc_compute_clock;
4f771f10
PZ
12543 dev_priv->display.crtc_enable = haswell_crtc_enable;
12544 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12545 dev_priv->display.off = ironlake_crtc_off;
70d21f0e
DL
12546 if (INTEL_INFO(dev)->gen >= 9)
12547 dev_priv->display.update_primary_plane =
12548 skylake_update_primary_plane;
12549 else
12550 dev_priv->display.update_primary_plane =
12551 ironlake_update_primary_plane;
09b4ddf9 12552 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12553 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12554 dev_priv->display.get_plane_config = ironlake_get_plane_config;
3fb37703
ACO
12555 dev_priv->display.crtc_compute_clock =
12556 ironlake_crtc_compute_clock;
76e5a89c
DV
12557 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12558 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12559 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12560 dev_priv->display.update_primary_plane =
12561 ironlake_update_primary_plane;
89b667f8
JB
12562 } else if (IS_VALLEYVIEW(dev)) {
12563 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12564 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12565 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
12566 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12567 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12568 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12569 dev_priv->display.update_primary_plane =
12570 i9xx_update_primary_plane;
f564048e 12571 } else {
0e8ffe1b 12572 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12573 dev_priv->display.get_plane_config = i9xx_get_plane_config;
d6dfee7a 12574 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
12575 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12576 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12577 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12578 dev_priv->display.update_primary_plane =
12579 i9xx_update_primary_plane;
f564048e 12580 }
e70236a8 12581
e70236a8 12582 /* Returns the core display clock speed */
25eb05fc
JB
12583 if (IS_VALLEYVIEW(dev))
12584 dev_priv->display.get_display_clock_speed =
12585 valleyview_get_display_clock_speed;
12586 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12587 dev_priv->display.get_display_clock_speed =
12588 i945_get_display_clock_speed;
12589 else if (IS_I915G(dev))
12590 dev_priv->display.get_display_clock_speed =
12591 i915_get_display_clock_speed;
257a7ffc 12592 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12593 dev_priv->display.get_display_clock_speed =
12594 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12595 else if (IS_PINEVIEW(dev))
12596 dev_priv->display.get_display_clock_speed =
12597 pnv_get_display_clock_speed;
e70236a8
JB
12598 else if (IS_I915GM(dev))
12599 dev_priv->display.get_display_clock_speed =
12600 i915gm_get_display_clock_speed;
12601 else if (IS_I865G(dev))
12602 dev_priv->display.get_display_clock_speed =
12603 i865_get_display_clock_speed;
f0f8a9ce 12604 else if (IS_I85X(dev))
e70236a8
JB
12605 dev_priv->display.get_display_clock_speed =
12606 i855_get_display_clock_speed;
12607 else /* 852, 830 */
12608 dev_priv->display.get_display_clock_speed =
12609 i830_get_display_clock_speed;
12610
7c10a2b5 12611 if (IS_GEN5(dev)) {
3bb11b53 12612 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
12613 } else if (IS_GEN6(dev)) {
12614 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
12615 } else if (IS_IVYBRIDGE(dev)) {
12616 /* FIXME: detect B0+ stepping and use auto training */
12617 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
3bb11b53
SJ
12618 dev_priv->display.modeset_global_resources =
12619 ivb_modeset_global_resources;
059b2fe9 12620 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 12621 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
12622 } else if (IS_VALLEYVIEW(dev)) {
12623 dev_priv->display.modeset_global_resources =
12624 valleyview_modeset_global_resources;
e70236a8 12625 }
8c9f3aaf
JB
12626
12627 /* Default just returns -ENODEV to indicate unsupported */
12628 dev_priv->display.queue_flip = intel_default_queue_flip;
12629
12630 switch (INTEL_INFO(dev)->gen) {
12631 case 2:
12632 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12633 break;
12634
12635 case 3:
12636 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12637 break;
12638
12639 case 4:
12640 case 5:
12641 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12642 break;
12643
12644 case 6:
12645 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12646 break;
7c9017e5 12647 case 7:
4e0bbc31 12648 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12649 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12650 break;
8c9f3aaf 12651 }
7bd688cd
JN
12652
12653 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
12654
12655 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
12656}
12657
b690e96c
JB
12658/*
12659 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12660 * resume, or other times. This quirk makes sure that's the case for
12661 * affected systems.
12662 */
0206e353 12663static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12664{
12665 struct drm_i915_private *dev_priv = dev->dev_private;
12666
12667 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12668 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12669}
12670
b6b5d049
VS
12671static void quirk_pipeb_force(struct drm_device *dev)
12672{
12673 struct drm_i915_private *dev_priv = dev->dev_private;
12674
12675 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12676 DRM_INFO("applying pipe b force quirk\n");
12677}
12678
435793df
KP
12679/*
12680 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12681 */
12682static void quirk_ssc_force_disable(struct drm_device *dev)
12683{
12684 struct drm_i915_private *dev_priv = dev->dev_private;
12685 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12686 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12687}
12688
4dca20ef 12689/*
5a15ab5b
CE
12690 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12691 * brightness value
4dca20ef
CE
12692 */
12693static void quirk_invert_brightness(struct drm_device *dev)
12694{
12695 struct drm_i915_private *dev_priv = dev->dev_private;
12696 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12697 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12698}
12699
9c72cc6f
SD
12700/* Some VBT's incorrectly indicate no backlight is present */
12701static void quirk_backlight_present(struct drm_device *dev)
12702{
12703 struct drm_i915_private *dev_priv = dev->dev_private;
12704 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12705 DRM_INFO("applying backlight present quirk\n");
12706}
12707
b690e96c
JB
12708struct intel_quirk {
12709 int device;
12710 int subsystem_vendor;
12711 int subsystem_device;
12712 void (*hook)(struct drm_device *dev);
12713};
12714
5f85f176
EE
12715/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12716struct intel_dmi_quirk {
12717 void (*hook)(struct drm_device *dev);
12718 const struct dmi_system_id (*dmi_id_list)[];
12719};
12720
12721static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12722{
12723 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12724 return 1;
12725}
12726
12727static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12728 {
12729 .dmi_id_list = &(const struct dmi_system_id[]) {
12730 {
12731 .callback = intel_dmi_reverse_brightness,
12732 .ident = "NCR Corporation",
12733 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12734 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12735 },
12736 },
12737 { } /* terminating entry */
12738 },
12739 .hook = quirk_invert_brightness,
12740 },
12741};
12742
c43b5634 12743static struct intel_quirk intel_quirks[] = {
b690e96c 12744 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12745 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12746
b690e96c
JB
12747 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12748 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12749
b690e96c
JB
12750 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12751 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12752
5f080c0f
VS
12753 /* 830 needs to leave pipe A & dpll A up */
12754 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12755
b6b5d049
VS
12756 /* 830 needs to leave pipe B & dpll B up */
12757 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12758
435793df
KP
12759 /* Lenovo U160 cannot use SSC on LVDS */
12760 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12761
12762 /* Sony Vaio Y cannot use SSC on LVDS */
12763 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12764
be505f64
AH
12765 /* Acer Aspire 5734Z must invert backlight brightness */
12766 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12767
12768 /* Acer/eMachines G725 */
12769 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12770
12771 /* Acer/eMachines e725 */
12772 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12773
12774 /* Acer/Packard Bell NCL20 */
12775 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12776
12777 /* Acer Aspire 4736Z */
12778 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12779
12780 /* Acer Aspire 5336 */
12781 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12782
12783 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12784 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 12785
dfb3d47b
SD
12786 /* Acer C720 Chromebook (Core i3 4005U) */
12787 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12788
d4967d8c
SD
12789 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12790 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12791
12792 /* HP Chromebook 14 (Celeron 2955U) */
12793 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12794};
12795
12796static void intel_init_quirks(struct drm_device *dev)
12797{
12798 struct pci_dev *d = dev->pdev;
12799 int i;
12800
12801 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12802 struct intel_quirk *q = &intel_quirks[i];
12803
12804 if (d->device == q->device &&
12805 (d->subsystem_vendor == q->subsystem_vendor ||
12806 q->subsystem_vendor == PCI_ANY_ID) &&
12807 (d->subsystem_device == q->subsystem_device ||
12808 q->subsystem_device == PCI_ANY_ID))
12809 q->hook(dev);
12810 }
5f85f176
EE
12811 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12812 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12813 intel_dmi_quirks[i].hook(dev);
12814 }
b690e96c
JB
12815}
12816
9cce37f4
JB
12817/* Disable the VGA plane that we never use */
12818static void i915_disable_vga(struct drm_device *dev)
12819{
12820 struct drm_i915_private *dev_priv = dev->dev_private;
12821 u8 sr1;
766aa1c4 12822 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12823
2b37c616 12824 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12825 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12826 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12827 sr1 = inb(VGA_SR_DATA);
12828 outb(sr1 | 1<<5, VGA_SR_DATA);
12829 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12830 udelay(300);
12831
69769f9a
VS
12832 /*
12833 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12834 * from S3 without preserving (some of?) the other bits.
12835 */
12836 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
9cce37f4
JB
12837 POSTING_READ(vga_reg);
12838}
12839
f817586c
DV
12840void intel_modeset_init_hw(struct drm_device *dev)
12841{
a8f78b58
ED
12842 intel_prepare_ddi(dev);
12843
f8bf63fd
VS
12844 if (IS_VALLEYVIEW(dev))
12845 vlv_update_cdclk(dev);
12846
f817586c
DV
12847 intel_init_clock_gating(dev);
12848
8090c6b9 12849 intel_enable_gt_powersave(dev);
f817586c
DV
12850}
12851
79e53945
JB
12852void intel_modeset_init(struct drm_device *dev)
12853{
652c393a 12854 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 12855 int sprite, ret;
8cc87b75 12856 enum pipe pipe;
46f297fb 12857 struct intel_crtc *crtc;
79e53945
JB
12858
12859 drm_mode_config_init(dev);
12860
12861 dev->mode_config.min_width = 0;
12862 dev->mode_config.min_height = 0;
12863
019d96cb
DA
12864 dev->mode_config.preferred_depth = 24;
12865 dev->mode_config.prefer_shadow = 1;
12866
e6ecefaa 12867 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 12868
b690e96c
JB
12869 intel_init_quirks(dev);
12870
1fa61106
ED
12871 intel_init_pm(dev);
12872
e3c74757
BW
12873 if (INTEL_INFO(dev)->num_pipes == 0)
12874 return;
12875
e70236a8 12876 intel_init_display(dev);
7c10a2b5 12877 intel_init_audio(dev);
e70236a8 12878
a6c45cf0
CW
12879 if (IS_GEN2(dev)) {
12880 dev->mode_config.max_width = 2048;
12881 dev->mode_config.max_height = 2048;
12882 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
12883 dev->mode_config.max_width = 4096;
12884 dev->mode_config.max_height = 4096;
79e53945 12885 } else {
a6c45cf0
CW
12886 dev->mode_config.max_width = 8192;
12887 dev->mode_config.max_height = 8192;
79e53945 12888 }
068be561 12889
dc41c154
VS
12890 if (IS_845G(dev) || IS_I865G(dev)) {
12891 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12892 dev->mode_config.cursor_height = 1023;
12893 } else if (IS_GEN2(dev)) {
068be561
DL
12894 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12895 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12896 } else {
12897 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12898 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12899 }
12900
5d4545ae 12901 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 12902
28c97730 12903 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
12904 INTEL_INFO(dev)->num_pipes,
12905 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 12906
055e393f 12907 for_each_pipe(dev_priv, pipe) {
8cc87b75 12908 intel_crtc_init(dev, pipe);
1fe47785
DL
12909 for_each_sprite(pipe, sprite) {
12910 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 12911 if (ret)
06da8da2 12912 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 12913 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 12914 }
79e53945
JB
12915 }
12916
f42bb70d
JB
12917 intel_init_dpio(dev);
12918
e72f9fbf 12919 intel_shared_dpll_init(dev);
ee7b9f93 12920
69769f9a
VS
12921 /* save the BIOS value before clobbering it */
12922 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
9cce37f4
JB
12923 /* Just disable it once at startup */
12924 i915_disable_vga(dev);
79e53945 12925 intel_setup_outputs(dev);
11be49eb
CW
12926
12927 /* Just in case the BIOS is doing something questionable. */
12928 intel_disable_fbc(dev);
fa9fa083 12929
6e9f798d 12930 drm_modeset_lock_all(dev);
fa9fa083 12931 intel_modeset_setup_hw_state(dev, false);
6e9f798d 12932 drm_modeset_unlock_all(dev);
46f297fb 12933
d3fcc808 12934 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
12935 if (!crtc->active)
12936 continue;
12937
46f297fb 12938 /*
46f297fb
JB
12939 * Note that reserving the BIOS fb up front prevents us
12940 * from stuffing other stolen allocations like the ring
12941 * on top. This prevents some ugliness at boot time, and
12942 * can even allow for smooth boot transitions if the BIOS
12943 * fb is large enough for the active pipe configuration.
12944 */
12945 if (dev_priv->display.get_plane_config) {
12946 dev_priv->display.get_plane_config(crtc,
12947 &crtc->plane_config);
12948 /*
12949 * If the fb is shared between multiple heads, we'll
12950 * just get the first one.
12951 */
484b41dd 12952 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 12953 }
46f297fb 12954 }
2c7111db
CW
12955}
12956
7fad798e
DV
12957static void intel_enable_pipe_a(struct drm_device *dev)
12958{
12959 struct intel_connector *connector;
12960 struct drm_connector *crt = NULL;
12961 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 12962 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
12963
12964 /* We can't just switch on the pipe A, we need to set things up with a
12965 * proper mode and output configuration. As a gross hack, enable pipe A
12966 * by enabling the load detect pipe once. */
12967 list_for_each_entry(connector,
12968 &dev->mode_config.connector_list,
12969 base.head) {
12970 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12971 crt = &connector->base;
12972 break;
12973 }
12974 }
12975
12976 if (!crt)
12977 return;
12978
208bf9fd
VS
12979 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12980 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
12981}
12982
fa555837
DV
12983static bool
12984intel_check_plane_mapping(struct intel_crtc *crtc)
12985{
7eb552ae
BW
12986 struct drm_device *dev = crtc->base.dev;
12987 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
12988 u32 reg, val;
12989
7eb552ae 12990 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
12991 return true;
12992
12993 reg = DSPCNTR(!crtc->plane);
12994 val = I915_READ(reg);
12995
12996 if ((val & DISPLAY_PLANE_ENABLE) &&
12997 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12998 return false;
12999
13000 return true;
13001}
13002
24929352
DV
13003static void intel_sanitize_crtc(struct intel_crtc *crtc)
13004{
13005 struct drm_device *dev = crtc->base.dev;
13006 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 13007 u32 reg;
24929352 13008
24929352 13009 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 13010 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
13011 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13012
d3eaf884 13013 /* restore vblank interrupts to correct state */
d297e103
VS
13014 if (crtc->active) {
13015 update_scanline_offset(crtc);
d3eaf884 13016 drm_vblank_on(dev, crtc->pipe);
d297e103 13017 } else
d3eaf884
VS
13018 drm_vblank_off(dev, crtc->pipe);
13019
24929352 13020 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
13021 * disable the crtc (and hence change the state) if it is wrong. Note
13022 * that gen4+ has a fixed plane -> pipe mapping. */
13023 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
13024 struct intel_connector *connector;
13025 bool plane;
13026
24929352
DV
13027 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13028 crtc->base.base.id);
13029
13030 /* Pipe has the wrong plane attached and the plane is active.
13031 * Temporarily change the plane mapping and disable everything
13032 * ... */
13033 plane = crtc->plane;
13034 crtc->plane = !plane;
9c8958bc 13035 crtc->primary_enabled = true;
24929352
DV
13036 dev_priv->display.crtc_disable(&crtc->base);
13037 crtc->plane = plane;
13038
13039 /* ... and break all links. */
13040 list_for_each_entry(connector, &dev->mode_config.connector_list,
13041 base.head) {
13042 if (connector->encoder->base.crtc != &crtc->base)
13043 continue;
13044
7f1950fb
EE
13045 connector->base.dpms = DRM_MODE_DPMS_OFF;
13046 connector->base.encoder = NULL;
24929352 13047 }
7f1950fb
EE
13048 /* multiple connectors may have the same encoder:
13049 * handle them and break crtc link separately */
13050 list_for_each_entry(connector, &dev->mode_config.connector_list,
13051 base.head)
13052 if (connector->encoder->base.crtc == &crtc->base) {
13053 connector->encoder->base.crtc = NULL;
13054 connector->encoder->connectors_active = false;
13055 }
24929352
DV
13056
13057 WARN_ON(crtc->active);
13058 crtc->base.enabled = false;
13059 }
24929352 13060
7fad798e
DV
13061 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13062 crtc->pipe == PIPE_A && !crtc->active) {
13063 /* BIOS forgot to enable pipe A, this mostly happens after
13064 * resume. Force-enable the pipe to fix this, the update_dpms
13065 * call below we restore the pipe to the right state, but leave
13066 * the required bits on. */
13067 intel_enable_pipe_a(dev);
13068 }
13069
24929352
DV
13070 /* Adjust the state of the output pipe according to whether we
13071 * have active connectors/encoders. */
13072 intel_crtc_update_dpms(&crtc->base);
13073
13074 if (crtc->active != crtc->base.enabled) {
13075 struct intel_encoder *encoder;
13076
13077 /* This can happen either due to bugs in the get_hw_state
13078 * functions or because the pipe is force-enabled due to the
13079 * pipe A quirk. */
13080 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13081 crtc->base.base.id,
13082 crtc->base.enabled ? "enabled" : "disabled",
13083 crtc->active ? "enabled" : "disabled");
13084
13085 crtc->base.enabled = crtc->active;
13086
13087 /* Because we only establish the connector -> encoder ->
13088 * crtc links if something is active, this means the
13089 * crtc is now deactivated. Break the links. connector
13090 * -> encoder links are only establish when things are
13091 * actually up, hence no need to break them. */
13092 WARN_ON(crtc->active);
13093
13094 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13095 WARN_ON(encoder->connectors_active);
13096 encoder->base.crtc = NULL;
13097 }
13098 }
c5ab3bc0 13099
a3ed6aad 13100 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13101 /*
13102 * We start out with underrun reporting disabled to avoid races.
13103 * For correct bookkeeping mark this on active crtcs.
13104 *
c5ab3bc0
DV
13105 * Also on gmch platforms we dont have any hardware bits to
13106 * disable the underrun reporting. Which means we need to start
13107 * out with underrun reporting disabled also on inactive pipes,
13108 * since otherwise we'll complain about the garbage we read when
13109 * e.g. coming up after runtime pm.
13110 *
4cc31489
DV
13111 * No protection against concurrent access is required - at
13112 * worst a fifo underrun happens which also sets this to false.
13113 */
13114 crtc->cpu_fifo_underrun_disabled = true;
13115 crtc->pch_fifo_underrun_disabled = true;
13116 }
24929352
DV
13117}
13118
13119static void intel_sanitize_encoder(struct intel_encoder *encoder)
13120{
13121 struct intel_connector *connector;
13122 struct drm_device *dev = encoder->base.dev;
13123
13124 /* We need to check both for a crtc link (meaning that the
13125 * encoder is active and trying to read from a pipe) and the
13126 * pipe itself being active. */
13127 bool has_active_crtc = encoder->base.crtc &&
13128 to_intel_crtc(encoder->base.crtc)->active;
13129
13130 if (encoder->connectors_active && !has_active_crtc) {
13131 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13132 encoder->base.base.id,
8e329a03 13133 encoder->base.name);
24929352
DV
13134
13135 /* Connector is active, but has no active pipe. This is
13136 * fallout from our resume register restoring. Disable
13137 * the encoder manually again. */
13138 if (encoder->base.crtc) {
13139 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13140 encoder->base.base.id,
8e329a03 13141 encoder->base.name);
24929352 13142 encoder->disable(encoder);
a62d1497
VS
13143 if (encoder->post_disable)
13144 encoder->post_disable(encoder);
24929352 13145 }
7f1950fb
EE
13146 encoder->base.crtc = NULL;
13147 encoder->connectors_active = false;
24929352
DV
13148
13149 /* Inconsistent output/port/pipe state happens presumably due to
13150 * a bug in one of the get_hw_state functions. Or someplace else
13151 * in our code, like the register restore mess on resume. Clamp
13152 * things to off as a safer default. */
13153 list_for_each_entry(connector,
13154 &dev->mode_config.connector_list,
13155 base.head) {
13156 if (connector->encoder != encoder)
13157 continue;
7f1950fb
EE
13158 connector->base.dpms = DRM_MODE_DPMS_OFF;
13159 connector->base.encoder = NULL;
24929352
DV
13160 }
13161 }
13162 /* Enabled encoders without active connectors will be fixed in
13163 * the crtc fixup. */
13164}
13165
04098753 13166void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13167{
13168 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13169 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13170
04098753
ID
13171 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13172 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13173 i915_disable_vga(dev);
13174 }
13175}
13176
13177void i915_redisable_vga(struct drm_device *dev)
13178{
13179 struct drm_i915_private *dev_priv = dev->dev_private;
13180
8dc8a27c
PZ
13181 /* This function can be called both from intel_modeset_setup_hw_state or
13182 * at a very early point in our resume sequence, where the power well
13183 * structures are not yet restored. Since this function is at a very
13184 * paranoid "someone might have enabled VGA while we were not looking"
13185 * level, just check if the power well is enabled instead of trying to
13186 * follow the "don't touch the power well if we don't need it" policy
13187 * the rest of the driver uses. */
f458ebbc 13188 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13189 return;
13190
04098753 13191 i915_redisable_vga_power_on(dev);
0fde901f
KM
13192}
13193
98ec7739
VS
13194static bool primary_get_hw_state(struct intel_crtc *crtc)
13195{
13196 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13197
13198 if (!crtc->active)
13199 return false;
13200
13201 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13202}
13203
30e984df 13204static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13205{
13206 struct drm_i915_private *dev_priv = dev->dev_private;
13207 enum pipe pipe;
24929352
DV
13208 struct intel_crtc *crtc;
13209 struct intel_encoder *encoder;
13210 struct intel_connector *connector;
5358901f 13211 int i;
24929352 13212
d3fcc808 13213 for_each_intel_crtc(dev, crtc) {
88adfff1 13214 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 13215
9953599b
DV
13216 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13217
0e8ffe1b
DV
13218 crtc->active = dev_priv->display.get_pipe_config(crtc,
13219 &crtc->config);
24929352
DV
13220
13221 crtc->base.enabled = crtc->active;
98ec7739 13222 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13223
13224 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13225 crtc->base.base.id,
13226 crtc->active ? "enabled" : "disabled");
13227 }
13228
5358901f
DV
13229 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13230 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13231
3e369b76
ACO
13232 pll->on = pll->get_hw_state(dev_priv, pll,
13233 &pll->config.hw_state);
5358901f 13234 pll->active = 0;
3e369b76 13235 pll->config.crtc_mask = 0;
d3fcc808 13236 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13237 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13238 pll->active++;
3e369b76 13239 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13240 }
5358901f 13241 }
5358901f 13242
1e6f2ddc 13243 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13244 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13245
3e369b76 13246 if (pll->config.crtc_mask)
bd2bb1b9 13247 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13248 }
13249
b2784e15 13250 for_each_intel_encoder(dev, encoder) {
24929352
DV
13251 pipe = 0;
13252
13253 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13254 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13255 encoder->base.crtc = &crtc->base;
1d37b689 13256 encoder->get_config(encoder, &crtc->config);
24929352
DV
13257 } else {
13258 encoder->base.crtc = NULL;
13259 }
13260
13261 encoder->connectors_active = false;
6f2bcceb 13262 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13263 encoder->base.base.id,
8e329a03 13264 encoder->base.name,
24929352 13265 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13266 pipe_name(pipe));
24929352
DV
13267 }
13268
13269 list_for_each_entry(connector, &dev->mode_config.connector_list,
13270 base.head) {
13271 if (connector->get_hw_state(connector)) {
13272 connector->base.dpms = DRM_MODE_DPMS_ON;
13273 connector->encoder->connectors_active = true;
13274 connector->base.encoder = &connector->encoder->base;
13275 } else {
13276 connector->base.dpms = DRM_MODE_DPMS_OFF;
13277 connector->base.encoder = NULL;
13278 }
13279 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13280 connector->base.base.id,
c23cc417 13281 connector->base.name,
24929352
DV
13282 connector->base.encoder ? "enabled" : "disabled");
13283 }
30e984df
DV
13284}
13285
13286/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13287 * and i915 state tracking structures. */
13288void intel_modeset_setup_hw_state(struct drm_device *dev,
13289 bool force_restore)
13290{
13291 struct drm_i915_private *dev_priv = dev->dev_private;
13292 enum pipe pipe;
30e984df
DV
13293 struct intel_crtc *crtc;
13294 struct intel_encoder *encoder;
35c95375 13295 int i;
30e984df
DV
13296
13297 intel_modeset_readout_hw_state(dev);
24929352 13298
babea61d
JB
13299 /*
13300 * Now that we have the config, copy it to each CRTC struct
13301 * Note that this could go away if we move to using crtc_config
13302 * checking everywhere.
13303 */
d3fcc808 13304 for_each_intel_crtc(dev, crtc) {
d330a953 13305 if (crtc->active && i915.fastboot) {
f6a83288 13306 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13307 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13308 crtc->base.base.id);
13309 drm_mode_debug_printmodeline(&crtc->base.mode);
13310 }
13311 }
13312
24929352 13313 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13314 for_each_intel_encoder(dev, encoder) {
24929352
DV
13315 intel_sanitize_encoder(encoder);
13316 }
13317
055e393f 13318 for_each_pipe(dev_priv, pipe) {
24929352
DV
13319 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13320 intel_sanitize_crtc(crtc);
c0b03411 13321 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13322 }
9a935856 13323
35c95375
DV
13324 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13325 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13326
13327 if (!pll->on || pll->active)
13328 continue;
13329
13330 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13331
13332 pll->disable(dev_priv, pll);
13333 pll->on = false;
13334 }
13335
3078999f
PB
13336 if (IS_GEN9(dev))
13337 skl_wm_get_hw_state(dev);
13338 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13339 ilk_wm_get_hw_state(dev);
13340
45e2b5f6 13341 if (force_restore) {
7d0bc1ea
VS
13342 i915_redisable_vga(dev);
13343
f30da187
DV
13344 /*
13345 * We need to use raw interfaces for restoring state to avoid
13346 * checking (bogus) intermediate states.
13347 */
055e393f 13348 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13349 struct drm_crtc *crtc =
13350 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 13351
7f27126e
JB
13352 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13353 crtc->primary->fb);
45e2b5f6
DV
13354 }
13355 } else {
13356 intel_modeset_update_staged_output_state(dev);
13357 }
8af6cf88
DV
13358
13359 intel_modeset_check_state(dev);
2c7111db
CW
13360}
13361
13362void intel_modeset_gem_init(struct drm_device *dev)
13363{
92122789 13364 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 13365 struct drm_crtc *c;
2ff8fde1 13366 struct drm_i915_gem_object *obj;
484b41dd 13367
ae48434c
ID
13368 mutex_lock(&dev->struct_mutex);
13369 intel_init_gt_powersave(dev);
13370 mutex_unlock(&dev->struct_mutex);
13371
92122789
JB
13372 /*
13373 * There may be no VBT; and if the BIOS enabled SSC we can
13374 * just keep using it to avoid unnecessary flicker. Whereas if the
13375 * BIOS isn't using it, don't assume it will work even if the VBT
13376 * indicates as much.
13377 */
13378 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13379 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13380 DREF_SSC1_ENABLE);
13381
1833b134 13382 intel_modeset_init_hw(dev);
02e792fb
DV
13383
13384 intel_setup_overlay(dev);
484b41dd
JB
13385
13386 /*
13387 * Make sure any fbs we allocated at startup are properly
13388 * pinned & fenced. When we do the allocation it's too early
13389 * for this.
13390 */
13391 mutex_lock(&dev->struct_mutex);
70e1e0ec 13392 for_each_crtc(dev, c) {
2ff8fde1
MR
13393 obj = intel_fb_obj(c->primary->fb);
13394 if (obj == NULL)
484b41dd
JB
13395 continue;
13396
850c4cdc
TU
13397 if (intel_pin_and_fence_fb_obj(c->primary,
13398 c->primary->fb,
13399 NULL)) {
484b41dd
JB
13400 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13401 to_intel_crtc(c)->pipe);
66e514c1
DA
13402 drm_framebuffer_unreference(c->primary->fb);
13403 c->primary->fb = NULL;
484b41dd
JB
13404 }
13405 }
13406 mutex_unlock(&dev->struct_mutex);
0962c3c9
VS
13407
13408 intel_backlight_register(dev);
79e53945
JB
13409}
13410
4932e2c3
ID
13411void intel_connector_unregister(struct intel_connector *intel_connector)
13412{
13413 struct drm_connector *connector = &intel_connector->base;
13414
13415 intel_panel_destroy_backlight(connector);
34ea3d38 13416 drm_connector_unregister(connector);
4932e2c3
ID
13417}
13418
79e53945
JB
13419void intel_modeset_cleanup(struct drm_device *dev)
13420{
652c393a 13421 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13422 struct drm_connector *connector;
652c393a 13423
0962c3c9
VS
13424 intel_backlight_unregister(dev);
13425
fd0c0642
DV
13426 /*
13427 * Interrupts and polling as the first thing to avoid creating havoc.
13428 * Too much stuff here (turning of rps, connectors, ...) would
13429 * experience fancy races otherwise.
13430 */
2aeb7d3a 13431 intel_irq_uninstall(dev_priv);
eb21b92b 13432
fd0c0642
DV
13433 /*
13434 * Due to the hpd irq storm handling the hotplug work can re-arm the
13435 * poll handlers. Hence disable polling after hpd handling is shut down.
13436 */
f87ea761 13437 drm_kms_helper_poll_fini(dev);
fd0c0642 13438
652c393a
JB
13439 mutex_lock(&dev->struct_mutex);
13440
723bfd70
JB
13441 intel_unregister_dsm_handler();
13442
973d04f9 13443 intel_disable_fbc(dev);
e70236a8 13444
8090c6b9 13445 intel_disable_gt_powersave(dev);
0cdab21f 13446
930ebb46
DV
13447 ironlake_teardown_rc6(dev);
13448
69341a5e
KH
13449 mutex_unlock(&dev->struct_mutex);
13450
1630fe75
CW
13451 /* flush any delayed tasks or pending work */
13452 flush_scheduled_work();
13453
db31af1d
JN
13454 /* destroy the backlight and sysfs files before encoders/connectors */
13455 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13456 struct intel_connector *intel_connector;
13457
13458 intel_connector = to_intel_connector(connector);
13459 intel_connector->unregister(intel_connector);
db31af1d 13460 }
d9255d57 13461
79e53945 13462 drm_mode_config_cleanup(dev);
4d7bb011
DV
13463
13464 intel_cleanup_overlay(dev);
ae48434c
ID
13465
13466 mutex_lock(&dev->struct_mutex);
13467 intel_cleanup_gt_powersave(dev);
13468 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13469}
13470
f1c79df3
ZW
13471/*
13472 * Return which encoder is currently attached for connector.
13473 */
df0e9248 13474struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13475{
df0e9248
CW
13476 return &intel_attached_encoder(connector)->base;
13477}
f1c79df3 13478
df0e9248
CW
13479void intel_connector_attach_encoder(struct intel_connector *connector,
13480 struct intel_encoder *encoder)
13481{
13482 connector->encoder = encoder;
13483 drm_mode_connector_attach_encoder(&connector->base,
13484 &encoder->base);
79e53945 13485}
28d52043
DA
13486
13487/*
13488 * set vga decode state - true == enable VGA decode
13489 */
13490int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13491{
13492 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13493 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13494 u16 gmch_ctrl;
13495
75fa041d
CW
13496 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13497 DRM_ERROR("failed to read control word\n");
13498 return -EIO;
13499 }
13500
c0cc8a55
CW
13501 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13502 return 0;
13503
28d52043
DA
13504 if (state)
13505 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13506 else
13507 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13508
13509 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13510 DRM_ERROR("failed to write control word\n");
13511 return -EIO;
13512 }
13513
28d52043
DA
13514 return 0;
13515}
c4a1d9e4 13516
c4a1d9e4 13517struct intel_display_error_state {
ff57f1b0
PZ
13518
13519 u32 power_well_driver;
13520
63b66e5b
CW
13521 int num_transcoders;
13522
c4a1d9e4
CW
13523 struct intel_cursor_error_state {
13524 u32 control;
13525 u32 position;
13526 u32 base;
13527 u32 size;
52331309 13528 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13529
13530 struct intel_pipe_error_state {
ddf9c536 13531 bool power_domain_on;
c4a1d9e4 13532 u32 source;
f301b1e1 13533 u32 stat;
52331309 13534 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13535
13536 struct intel_plane_error_state {
13537 u32 control;
13538 u32 stride;
13539 u32 size;
13540 u32 pos;
13541 u32 addr;
13542 u32 surface;
13543 u32 tile_offset;
52331309 13544 } plane[I915_MAX_PIPES];
63b66e5b
CW
13545
13546 struct intel_transcoder_error_state {
ddf9c536 13547 bool power_domain_on;
63b66e5b
CW
13548 enum transcoder cpu_transcoder;
13549
13550 u32 conf;
13551
13552 u32 htotal;
13553 u32 hblank;
13554 u32 hsync;
13555 u32 vtotal;
13556 u32 vblank;
13557 u32 vsync;
13558 } transcoder[4];
c4a1d9e4
CW
13559};
13560
13561struct intel_display_error_state *
13562intel_display_capture_error_state(struct drm_device *dev)
13563{
fbee40df 13564 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13565 struct intel_display_error_state *error;
63b66e5b
CW
13566 int transcoders[] = {
13567 TRANSCODER_A,
13568 TRANSCODER_B,
13569 TRANSCODER_C,
13570 TRANSCODER_EDP,
13571 };
c4a1d9e4
CW
13572 int i;
13573
63b66e5b
CW
13574 if (INTEL_INFO(dev)->num_pipes == 0)
13575 return NULL;
13576
9d1cb914 13577 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13578 if (error == NULL)
13579 return NULL;
13580
190be112 13581 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13582 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13583
055e393f 13584 for_each_pipe(dev_priv, i) {
ddf9c536 13585 error->pipe[i].power_domain_on =
f458ebbc
DV
13586 __intel_display_power_is_enabled(dev_priv,
13587 POWER_DOMAIN_PIPE(i));
ddf9c536 13588 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13589 continue;
13590
5efb3e28
VS
13591 error->cursor[i].control = I915_READ(CURCNTR(i));
13592 error->cursor[i].position = I915_READ(CURPOS(i));
13593 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13594
13595 error->plane[i].control = I915_READ(DSPCNTR(i));
13596 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13597 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13598 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13599 error->plane[i].pos = I915_READ(DSPPOS(i));
13600 }
ca291363
PZ
13601 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13602 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13603 if (INTEL_INFO(dev)->gen >= 4) {
13604 error->plane[i].surface = I915_READ(DSPSURF(i));
13605 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13606 }
13607
c4a1d9e4 13608 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13609
3abfce77 13610 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13611 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13612 }
13613
13614 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13615 if (HAS_DDI(dev_priv->dev))
13616 error->num_transcoders++; /* Account for eDP. */
13617
13618 for (i = 0; i < error->num_transcoders; i++) {
13619 enum transcoder cpu_transcoder = transcoders[i];
13620
ddf9c536 13621 error->transcoder[i].power_domain_on =
f458ebbc 13622 __intel_display_power_is_enabled(dev_priv,
38cc1daf 13623 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13624 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13625 continue;
13626
63b66e5b
CW
13627 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13628
13629 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13630 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13631 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13632 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13633 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13634 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13635 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13636 }
13637
13638 return error;
13639}
13640
edc3d884
MK
13641#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13642
c4a1d9e4 13643void
edc3d884 13644intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13645 struct drm_device *dev,
13646 struct intel_display_error_state *error)
13647{
055e393f 13648 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
13649 int i;
13650
63b66e5b
CW
13651 if (!error)
13652 return;
13653
edc3d884 13654 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13655 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13656 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13657 error->power_well_driver);
055e393f 13658 for_each_pipe(dev_priv, i) {
edc3d884 13659 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13660 err_printf(m, " Power: %s\n",
13661 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13662 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13663 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13664
13665 err_printf(m, "Plane [%d]:\n", i);
13666 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13667 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13668 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13669 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13670 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13671 }
4b71a570 13672 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13673 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13674 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13675 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13676 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13677 }
13678
edc3d884
MK
13679 err_printf(m, "Cursor [%d]:\n", i);
13680 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13681 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13682 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13683 }
63b66e5b
CW
13684
13685 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13686 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13687 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13688 err_printf(m, " Power: %s\n",
13689 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13690 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13691 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13692 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13693 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13694 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13695 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13696 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13697 }
c4a1d9e4 13698}
e2fcdaa9
VS
13699
13700void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13701{
13702 struct intel_crtc *crtc;
13703
13704 for_each_intel_crtc(dev, crtc) {
13705 struct intel_unpin_work *work;
e2fcdaa9 13706
5e2d7afc 13707 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
13708
13709 work = crtc->unpin_work;
13710
13711 if (work && work->event &&
13712 work->event->base.file_priv == file) {
13713 kfree(work->event);
13714 work->event = NULL;
13715 }
13716
5e2d7afc 13717 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
13718 }
13719}
This page took 2.480847 seconds and 5 git commands to generate.