drm/i915: Add cdclk change support for chv
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
465c120c
MR
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
c0f372b3 44#include <linux/dma_remapping.h>
79e53945 45
465c120c
MR
46/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
3d7d6510
MR
71/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
ef9348c8 76#define DIV_ROUND_CLOSEST_ULL(ll, d) \
465c120c 77({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
ef9348c8 78
cc36513c
DV
79static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
6b383a7f 81static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 82
f1f644dc
JB
83static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
18442d08
VS
85static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
f1f644dc 87
e7457a9a
DL
88static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
90static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
5b18e57c
DV
94static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 96static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
97 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
29407aab 99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
bdd4b6a6 102static void vlv_prepare_pll(struct intel_crtc *crtc);
e7457a9a 103
0e32b39c
DA
104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
79e53945 112typedef struct {
0206e353 113 int min, max;
79e53945
JB
114} intel_range_t;
115
116typedef struct {
0206e353
AJ
117 int dot_limit;
118 int p2_slow, p2_fast;
79e53945
JB
119} intel_p2_t;
120
d4906093
ML
121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
0206e353
AJ
123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
d4906093 125};
79e53945 126
d2acd215
DV
127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
021357ac
CW
137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
8b99e68c
CW
140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
021357ac
CW
145}
146
5d536e28 147static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 148 .dot = { .min = 25000, .max = 350000 },
9c333719 149 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 150 .n = { .min = 2, .max = 16 },
0206e353
AJ
151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
158};
159
5d536e28
DV
160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
9c333719 162 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 163 .n = { .min = 2, .max = 16 },
5d536e28
DV
164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
e4b36699 173static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 174 .dot = { .min = 25000, .max = 350000 },
9c333719 175 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 176 .n = { .min = 2, .max = 16 },
0206e353
AJ
177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
e4b36699 184};
273e27ca 185
e4b36699 186static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
210};
211
273e27ca 212
e4b36699 213static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
044c7c41 225 },
e4b36699
KP
226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
044c7c41 252 },
e4b36699
KP
253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
044c7c41 266 },
e4b36699
KP
267};
268
f2b115e6 269static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 272 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
273e27ca 275 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
282};
283
f2b115e6 284static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
295};
296
273e27ca
EA
297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
b91ad0ec 302static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
313};
314
b91ad0ec 315static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
339};
340
273e27ca 341/* LVDS 100mhz refclk limits. */
b91ad0ec 342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
0206e353 350 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
0206e353 363 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
366};
367
dc730512 368static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 376 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 377 .n = { .min = 1, .max = 7 },
a0c4da24
JB
378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
b99ab663 380 .p1 = { .min = 2, .max = 3 },
5fdc9c49 381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
382};
383
ef9348c8
CML
384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
6b4bf1c4
VS
400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
fb03ac01
VS
406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
408}
409
e0638cdf
PZ
410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
413static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
414{
415 struct drm_device *dev = crtc->dev;
416 struct intel_encoder *encoder;
417
418 for_each_encoder_on_crtc(dev, crtc, encoder)
419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
1b894b59
CW
425static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
426 int refclk)
2c07245f 427{
b91ad0ec 428 struct drm_device *dev = crtc->dev;
2c07245f 429 const intel_limit_t *limit;
b91ad0ec
ZW
430
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 432 if (intel_is_dual_link_lvds(dev)) {
1b894b59 433 if (refclk == 100000)
b91ad0ec
ZW
434 limit = &intel_limits_ironlake_dual_lvds_100m;
435 else
436 limit = &intel_limits_ironlake_dual_lvds;
437 } else {
1b894b59 438 if (refclk == 100000)
b91ad0ec
ZW
439 limit = &intel_limits_ironlake_single_lvds_100m;
440 else
441 limit = &intel_limits_ironlake_single_lvds;
442 }
c6bb3538 443 } else
b91ad0ec 444 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
445
446 return limit;
447}
448
044c7c41
ML
449static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
450{
451 struct drm_device *dev = crtc->dev;
044c7c41
ML
452 const intel_limit_t *limit;
453
454 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 455 if (intel_is_dual_link_lvds(dev))
e4b36699 456 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 457 else
e4b36699 458 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
459 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
460 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 461 limit = &intel_limits_g4x_hdmi;
044c7c41 462 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 463 limit = &intel_limits_g4x_sdvo;
044c7c41 464 } else /* The option is for other outputs */
e4b36699 465 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
466
467 return limit;
468}
469
1b894b59 470static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
471{
472 struct drm_device *dev = crtc->dev;
473 const intel_limit_t *limit;
474
bad720ff 475 if (HAS_PCH_SPLIT(dev))
1b894b59 476 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 477 else if (IS_G4X(dev)) {
044c7c41 478 limit = intel_g4x_limit(crtc);
f2b115e6 479 } else if (IS_PINEVIEW(dev)) {
2177832f 480 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 481 limit = &intel_limits_pineview_lvds;
2177832f 482 else
f2b115e6 483 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
484 } else if (IS_CHERRYVIEW(dev)) {
485 limit = &intel_limits_chv;
a0c4da24 486 } else if (IS_VALLEYVIEW(dev)) {
dc730512 487 limit = &intel_limits_vlv;
a6c45cf0
CW
488 } else if (!IS_GEN2(dev)) {
489 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
490 limit = &intel_limits_i9xx_lvds;
491 else
492 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
493 } else {
494 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 495 limit = &intel_limits_i8xx_lvds;
5d536e28 496 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 497 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
498 else
499 limit = &intel_limits_i8xx_dac;
79e53945
JB
500 }
501 return limit;
502}
503
f2b115e6
AJ
504/* m1 is reserved as 0 in Pineview, n is a ring counter */
505static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 506{
2177832f
SL
507 clock->m = clock->m2 + 2;
508 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
509 if (WARN_ON(clock->n == 0 || clock->p == 0))
510 return;
fb03ac01
VS
511 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
512 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
513}
514
7429e9d4
DV
515static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
516{
517 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
518}
519
ac58c3f0 520static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 521{
7429e9d4 522 clock->m = i9xx_dpll_compute_m(clock);
79e53945 523 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
524 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
525 return;
fb03ac01
VS
526 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
527 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
528}
529
ef9348c8
CML
530static void chv_clock(int refclk, intel_clock_t *clock)
531{
532 clock->m = clock->m1 * clock->m2;
533 clock->p = clock->p1 * clock->p2;
534 if (WARN_ON(clock->n == 0 || clock->p == 0))
535 return;
536 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
537 clock->n << 22);
538 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
539}
540
7c04d1d9 541#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
542/**
543 * Returns whether the given set of divisors are valid for a given refclk with
544 * the given connectors.
545 */
546
1b894b59
CW
547static bool intel_PLL_is_valid(struct drm_device *dev,
548 const intel_limit_t *limit,
549 const intel_clock_t *clock)
79e53945 550{
f01b7962
VS
551 if (clock->n < limit->n.min || limit->n.max < clock->n)
552 INTELPllInvalid("n out of range\n");
79e53945 553 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 554 INTELPllInvalid("p1 out of range\n");
79e53945 555 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 556 INTELPllInvalid("m2 out of range\n");
79e53945 557 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 558 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
559
560 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
561 if (clock->m1 <= clock->m2)
562 INTELPllInvalid("m1 <= m2\n");
563
564 if (!IS_VALLEYVIEW(dev)) {
565 if (clock->p < limit->p.min || limit->p.max < clock->p)
566 INTELPllInvalid("p out of range\n");
567 if (clock->m < limit->m.min || limit->m.max < clock->m)
568 INTELPllInvalid("m out of range\n");
569 }
570
79e53945 571 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 572 INTELPllInvalid("vco out of range\n");
79e53945
JB
573 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
574 * connector, etc., rather than just a single range.
575 */
576 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 577 INTELPllInvalid("dot out of range\n");
79e53945
JB
578
579 return true;
580}
581
d4906093 582static bool
ee9300bb 583i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
584 int target, int refclk, intel_clock_t *match_clock,
585 intel_clock_t *best_clock)
79e53945
JB
586{
587 struct drm_device *dev = crtc->dev;
79e53945 588 intel_clock_t clock;
79e53945
JB
589 int err = target;
590
a210b028 591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 592 /*
a210b028
DV
593 * For LVDS just rely on its current settings for dual-channel.
594 * We haven't figured out how to reliably set up different
595 * single/dual channel state, if we even can.
79e53945 596 */
1974cad0 597 if (intel_is_dual_link_lvds(dev))
79e53945
JB
598 clock.p2 = limit->p2.p2_fast;
599 else
600 clock.p2 = limit->p2.p2_slow;
601 } else {
602 if (target < limit->p2.dot_limit)
603 clock.p2 = limit->p2.p2_slow;
604 else
605 clock.p2 = limit->p2.p2_fast;
606 }
607
0206e353 608 memset(best_clock, 0, sizeof(*best_clock));
79e53945 609
42158660
ZY
610 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
611 clock.m1++) {
612 for (clock.m2 = limit->m2.min;
613 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 614 if (clock.m2 >= clock.m1)
42158660
ZY
615 break;
616 for (clock.n = limit->n.min;
617 clock.n <= limit->n.max; clock.n++) {
618 for (clock.p1 = limit->p1.min;
619 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
620 int this_err;
621
ac58c3f0
DV
622 i9xx_clock(refclk, &clock);
623 if (!intel_PLL_is_valid(dev, limit,
624 &clock))
625 continue;
626 if (match_clock &&
627 clock.p != match_clock->p)
628 continue;
629
630 this_err = abs(clock.dot - target);
631 if (this_err < err) {
632 *best_clock = clock;
633 err = this_err;
634 }
635 }
636 }
637 }
638 }
639
640 return (err != target);
641}
642
643static bool
ee9300bb
DV
644pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *match_clock,
646 intel_clock_t *best_clock)
79e53945
JB
647{
648 struct drm_device *dev = crtc->dev;
79e53945 649 intel_clock_t clock;
79e53945
JB
650 int err = target;
651
a210b028 652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 653 /*
a210b028
DV
654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
79e53945 657 */
1974cad0 658 if (intel_is_dual_link_lvds(dev))
79e53945
JB
659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
0206e353 669 memset(best_clock, 0, sizeof(*best_clock));
79e53945 670
42158660
ZY
671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
675 for (clock.n = limit->n.min;
676 clock.n <= limit->n.max; clock.n++) {
677 for (clock.p1 = limit->p1.min;
678 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
679 int this_err;
680
ac58c3f0 681 pineview_clock(refclk, &clock);
1b894b59
CW
682 if (!intel_PLL_is_valid(dev, limit,
683 &clock))
79e53945 684 continue;
cec2f356
SP
685 if (match_clock &&
686 clock.p != match_clock->p)
687 continue;
79e53945
JB
688
689 this_err = abs(clock.dot - target);
690 if (this_err < err) {
691 *best_clock = clock;
692 err = this_err;
693 }
694 }
695 }
696 }
697 }
698
699 return (err != target);
700}
701
d4906093 702static bool
ee9300bb
DV
703g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
704 int target, int refclk, intel_clock_t *match_clock,
705 intel_clock_t *best_clock)
d4906093
ML
706{
707 struct drm_device *dev = crtc->dev;
d4906093
ML
708 intel_clock_t clock;
709 int max_n;
710 bool found;
6ba770dc
AJ
711 /* approximately equals target * 0.00585 */
712 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
713 found = false;
714
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 716 if (intel_is_dual_link_lvds(dev))
d4906093
ML
717 clock.p2 = limit->p2.p2_fast;
718 else
719 clock.p2 = limit->p2.p2_slow;
720 } else {
721 if (target < limit->p2.dot_limit)
722 clock.p2 = limit->p2.p2_slow;
723 else
724 clock.p2 = limit->p2.p2_fast;
725 }
726
727 memset(best_clock, 0, sizeof(*best_clock));
728 max_n = limit->n.max;
f77f13e2 729 /* based on hardware requirement, prefer smaller n to precision */
d4906093 730 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 731 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
732 for (clock.m1 = limit->m1.max;
733 clock.m1 >= limit->m1.min; clock.m1--) {
734 for (clock.m2 = limit->m2.max;
735 clock.m2 >= limit->m2.min; clock.m2--) {
736 for (clock.p1 = limit->p1.max;
737 clock.p1 >= limit->p1.min; clock.p1--) {
738 int this_err;
739
ac58c3f0 740 i9xx_clock(refclk, &clock);
1b894b59
CW
741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
d4906093 743 continue;
1b894b59
CW
744
745 this_err = abs(clock.dot - target);
d4906093
ML
746 if (this_err < err_most) {
747 *best_clock = clock;
748 err_most = this_err;
749 max_n = clock.n;
750 found = true;
751 }
752 }
753 }
754 }
755 }
2c07245f
ZW
756 return found;
757}
758
a0c4da24 759static bool
ee9300bb
DV
760vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
761 int target, int refclk, intel_clock_t *match_clock,
762 intel_clock_t *best_clock)
a0c4da24 763{
f01b7962 764 struct drm_device *dev = crtc->dev;
6b4bf1c4 765 intel_clock_t clock;
69e4f900 766 unsigned int bestppm = 1000000;
27e639bf
VS
767 /* min update 19.2 MHz */
768 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 769 bool found = false;
a0c4da24 770
6b4bf1c4
VS
771 target *= 5; /* fast clock */
772
773 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
774
775 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 777 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 778 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 779 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 780 clock.p = clock.p1 * clock.p2;
a0c4da24 781 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 782 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
783 unsigned int ppm, diff;
784
6b4bf1c4
VS
785 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
786 refclk * clock.m1);
787
788 vlv_clock(refclk, &clock);
43b0ac53 789
f01b7962
VS
790 if (!intel_PLL_is_valid(dev, limit,
791 &clock))
43b0ac53
VS
792 continue;
793
6b4bf1c4
VS
794 diff = abs(clock.dot - target);
795 ppm = div_u64(1000000ULL * diff, target);
796
797 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 798 bestppm = 0;
6b4bf1c4 799 *best_clock = clock;
49e497ef 800 found = true;
43b0ac53 801 }
6b4bf1c4 802
c686122c 803 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 804 bestppm = ppm;
6b4bf1c4 805 *best_clock = clock;
49e497ef 806 found = true;
a0c4da24
JB
807 }
808 }
809 }
810 }
811 }
a0c4da24 812
49e497ef 813 return found;
a0c4da24 814}
a4fc5ed6 815
ef9348c8
CML
816static bool
817chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
820{
821 struct drm_device *dev = crtc->dev;
822 intel_clock_t clock;
823 uint64_t m2;
824 int found = false;
825
826 memset(best_clock, 0, sizeof(*best_clock));
827
828 /*
829 * Based on hardware doc, the n always set to 1, and m1 always
830 * set to 2. If requires to support 200Mhz refclk, we need to
831 * revisit this because n may not 1 anymore.
832 */
833 clock.n = 1, clock.m1 = 2;
834 target *= 5; /* fast clock */
835
836 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
837 for (clock.p2 = limit->p2.p2_fast;
838 clock.p2 >= limit->p2.p2_slow;
839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
840
841 clock.p = clock.p1 * clock.p2;
842
843 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
844 clock.n) << 22, refclk * clock.m1);
845
846 if (m2 > INT_MAX/clock.m1)
847 continue;
848
849 clock.m2 = m2;
850
851 chv_clock(refclk, &clock);
852
853 if (!intel_PLL_is_valid(dev, limit, &clock))
854 continue;
855
856 /* based on hardware requirement, prefer bigger p
857 */
858 if (clock.p > best_clock->p) {
859 *best_clock = clock;
860 found = true;
861 }
862 }
863 }
864
865 return found;
866}
867
20ddf665
VS
868bool intel_crtc_active(struct drm_crtc *crtc)
869{
870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
871
872 /* Be paranoid as we can arrive here with only partial
873 * state retrieved from the hardware during setup.
874 *
241bfc38 875 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
876 * as Haswell has gained clock readout/fastboot support.
877 *
66e514c1 878 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
879 * properly reconstruct framebuffers.
880 */
f4510a27 881 return intel_crtc->active && crtc->primary->fb &&
241bfc38 882 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
883}
884
a5c961d1
PZ
885enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
886 enum pipe pipe)
887{
888 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
3b117c8f 891 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
892}
893
57e22f4a 894static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
895{
896 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 897 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
898
899 frame = I915_READ(frame_reg);
900
901 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 902 WARN(1, "vblank wait timed out\n");
a928d536
PZ
903}
904
9d0498a2
JB
905/**
906 * intel_wait_for_vblank - wait for vblank on a given pipe
907 * @dev: drm device
908 * @pipe: pipe to wait for
909 *
910 * Wait for vblank to occur on a given pipe. Needed for various bits of
911 * mode setting code.
912 */
913void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 914{
9d0498a2 915 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 916 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 917
57e22f4a
VS
918 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
919 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
920 return;
921 }
922
300387c0
CW
923 /* Clear existing vblank status. Note this will clear any other
924 * sticky status fields as well.
925 *
926 * This races with i915_driver_irq_handler() with the result
927 * that either function could miss a vblank event. Here it is not
928 * fatal, as we will either wait upon the next vblank interrupt or
929 * timeout. Generally speaking intel_wait_for_vblank() is only
930 * called during modeset at which time the GPU should be idle and
931 * should *not* be performing page flips and thus not waiting on
932 * vblanks...
933 * Currently, the result of us stealing a vblank from the irq
934 * handler is that a single frame will be skipped during swapbuffers.
935 */
936 I915_WRITE(pipestat_reg,
937 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
938
9d0498a2 939 /* Wait for vblank interrupt bit to set */
481b6af3
CW
940 if (wait_for(I915_READ(pipestat_reg) &
941 PIPE_VBLANK_INTERRUPT_STATUS,
942 50))
9d0498a2
JB
943 DRM_DEBUG_KMS("vblank wait timed out\n");
944}
945
fbf49ea2
VS
946static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
947{
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 u32 reg = PIPEDSL(pipe);
950 u32 line1, line2;
951 u32 line_mask;
952
953 if (IS_GEN2(dev))
954 line_mask = DSL_LINEMASK_GEN2;
955 else
956 line_mask = DSL_LINEMASK_GEN3;
957
958 line1 = I915_READ(reg) & line_mask;
959 mdelay(5);
960 line2 = I915_READ(reg) & line_mask;
961
962 return line1 == line2;
963}
964
ab7ad7f6
KP
965/*
966 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
967 * @dev: drm device
968 * @pipe: pipe to wait for
969 *
970 * After disabling a pipe, we can't wait for vblank in the usual way,
971 * spinning on the vblank interrupt status bit, since we won't actually
972 * see an interrupt when the pipe is disabled.
973 *
ab7ad7f6
KP
974 * On Gen4 and above:
975 * wait for the pipe register state bit to turn off
976 *
977 * Otherwise:
978 * wait for the display line value to settle (it usually
979 * ends up stopping at the start of the next frame).
58e10eb9 980 *
9d0498a2 981 */
58e10eb9 982void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
983{
984 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
985 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
986 pipe);
ab7ad7f6
KP
987
988 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 989 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
990
991 /* Wait for the Pipe State to go off */
58e10eb9
CW
992 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
993 100))
284637d9 994 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 995 } else {
ab7ad7f6 996 /* Wait for the display line to settle */
fbf49ea2 997 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 998 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 999 }
79e53945
JB
1000}
1001
b0ea7d37
DL
1002/*
1003 * ibx_digital_port_connected - is the specified port connected?
1004 * @dev_priv: i915 private structure
1005 * @port: the port to test
1006 *
1007 * Returns true if @port is connected, false otherwise.
1008 */
1009bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1010 struct intel_digital_port *port)
1011{
1012 u32 bit;
1013
c36346e3 1014 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1015 switch (port->port) {
c36346e3
DL
1016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG;
1024 break;
1025 default:
1026 return true;
1027 }
1028 } else {
eba905b2 1029 switch (port->port) {
c36346e3
DL
1030 case PORT_B:
1031 bit = SDE_PORTB_HOTPLUG_CPT;
1032 break;
1033 case PORT_C:
1034 bit = SDE_PORTC_HOTPLUG_CPT;
1035 break;
1036 case PORT_D:
1037 bit = SDE_PORTD_HOTPLUG_CPT;
1038 break;
1039 default:
1040 return true;
1041 }
b0ea7d37
DL
1042 }
1043
1044 return I915_READ(SDEISR) & bit;
1045}
1046
b24e7179
JB
1047static const char *state_string(bool enabled)
1048{
1049 return enabled ? "on" : "off";
1050}
1051
1052/* Only for pre-ILK configs */
55607e8a
DV
1053void assert_pll(struct drm_i915_private *dev_priv,
1054 enum pipe pipe, bool state)
b24e7179
JB
1055{
1056 int reg;
1057 u32 val;
1058 bool cur_state;
1059
1060 reg = DPLL(pipe);
1061 val = I915_READ(reg);
1062 cur_state = !!(val & DPLL_VCO_ENABLE);
1063 WARN(cur_state != state,
1064 "PLL state assertion failure (expected %s, current %s)\n",
1065 state_string(state), state_string(cur_state));
1066}
b24e7179 1067
23538ef1
JN
1068/* XXX: the dsi pll is shared between MIPI DSI ports */
1069static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1070{
1071 u32 val;
1072 bool cur_state;
1073
1074 mutex_lock(&dev_priv->dpio_lock);
1075 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1076 mutex_unlock(&dev_priv->dpio_lock);
1077
1078 cur_state = val & DSI_PLL_VCO_EN;
1079 WARN(cur_state != state,
1080 "DSI PLL state assertion failure (expected %s, current %s)\n",
1081 state_string(state), state_string(cur_state));
1082}
1083#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1084#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1085
55607e8a 1086struct intel_shared_dpll *
e2b78267
DV
1087intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1088{
1089 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1090
a43f6e0f 1091 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1092 return NULL;
1093
a43f6e0f 1094 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1095}
1096
040484af 1097/* For ILK+ */
55607e8a
DV
1098void assert_shared_dpll(struct drm_i915_private *dev_priv,
1099 struct intel_shared_dpll *pll,
1100 bool state)
040484af 1101{
040484af 1102 bool cur_state;
5358901f 1103 struct intel_dpll_hw_state hw_state;
040484af 1104
92b27b08 1105 if (WARN (!pll,
46edb027 1106 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1107 return;
ee7b9f93 1108
5358901f 1109 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1110 WARN(cur_state != state,
5358901f
DV
1111 "%s assertion failure (expected %s, current %s)\n",
1112 pll->name, state_string(state), state_string(cur_state));
040484af 1113}
040484af
JB
1114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
ad80a810
PZ
1121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
040484af 1123
affa9354
PZ
1124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
ad80a810 1126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1127 val = I915_READ(reg);
ad80a810 1128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
040484af
JB
1134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
d63fa0dc
PZ
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
3d13ef2e 1165 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1166 return;
1167
bf507ef7 1168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1169 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1170 return;
1171
040484af
JB
1172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
55607e8a
DV
1177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
040484af
JB
1179{
1180 int reg;
1181 u32 val;
55607e8a 1182 bool cur_state;
040484af
JB
1183
1184 reg = FDI_RX_CTL(pipe);
1185 val = I915_READ(reg);
55607e8a
DV
1186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1187 WARN(cur_state != state,
1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1189 state_string(state), state_string(cur_state));
040484af
JB
1190}
1191
ea0760cf
JB
1192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
1195 int pp_reg, lvds_reg;
1196 u32 val;
1197 enum pipe panel_pipe = PIPE_A;
0de3b485 1198 bool locked = true;
ea0760cf
JB
1199
1200 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1201 pp_reg = PCH_PP_CONTROL;
1202 lvds_reg = PCH_LVDS;
1203 } else {
1204 pp_reg = PP_CONTROL;
1205 lvds_reg = LVDS;
1206 }
1207
1208 val = I915_READ(pp_reg);
1209 if (!(val & PANEL_POWER_ON) ||
1210 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1211 locked = false;
1212
1213 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1214 panel_pipe = PIPE_B;
1215
1216 WARN(panel_pipe == pipe && locked,
1217 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1218 pipe_name(pipe));
ea0760cf
JB
1219}
1220
93ce0ba6
JN
1221static void assert_cursor(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
1223{
1224 struct drm_device *dev = dev_priv->dev;
1225 bool cur_state;
1226
d9d82081 1227 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1228 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1229 else
5efb3e28 1230 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1231
1232 WARN(cur_state != state,
1233 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1234 pipe_name(pipe), state_string(state), state_string(cur_state));
1235}
1236#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1237#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1238
b840d907
JB
1239void assert_pipe(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
b24e7179
JB
1241{
1242 int reg;
1243 u32 val;
63d7bbe9 1244 bool cur_state;
702e7a56
PZ
1245 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1246 pipe);
b24e7179 1247
8e636784
DV
1248 /* if we need the pipe A quirk it must be always on */
1249 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1250 state = true;
1251
da7e29bd 1252 if (!intel_display_power_enabled(dev_priv,
b97186f0 1253 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1254 cur_state = false;
1255 } else {
1256 reg = PIPECONF(cpu_transcoder);
1257 val = I915_READ(reg);
1258 cur_state = !!(val & PIPECONF_ENABLE);
1259 }
1260
63d7bbe9
JB
1261 WARN(cur_state != state,
1262 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1263 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1264}
1265
931872fc
CW
1266static void assert_plane(struct drm_i915_private *dev_priv,
1267 enum plane plane, bool state)
b24e7179
JB
1268{
1269 int reg;
1270 u32 val;
931872fc 1271 bool cur_state;
b24e7179
JB
1272
1273 reg = DSPCNTR(plane);
1274 val = I915_READ(reg);
931872fc
CW
1275 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1276 WARN(cur_state != state,
1277 "plane %c assertion failure (expected %s, current %s)\n",
1278 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1279}
1280
931872fc
CW
1281#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1282#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1283
b24e7179
JB
1284static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
1286{
653e1026 1287 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1288 int reg, i;
1289 u32 val;
1290 int cur_pipe;
1291
653e1026
VS
1292 /* Primary planes are fixed to pipes on gen4+ */
1293 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1294 reg = DSPCNTR(pipe);
1295 val = I915_READ(reg);
83f26f16 1296 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1297 "plane %c assertion failure, should be disabled but not\n",
1298 plane_name(pipe));
19ec1358 1299 return;
28c05794 1300 }
19ec1358 1301
b24e7179 1302 /* Need to check both planes against the pipe */
08e2a7de 1303 for_each_pipe(i) {
b24e7179
JB
1304 reg = DSPCNTR(i);
1305 val = I915_READ(reg);
1306 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1307 DISPPLANE_SEL_PIPE_SHIFT;
1308 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1309 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1310 plane_name(i), pipe_name(pipe));
b24e7179
JB
1311 }
1312}
1313
19332d7a
JB
1314static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
1316{
20674eef 1317 struct drm_device *dev = dev_priv->dev;
1fe47785 1318 int reg, sprite;
19332d7a
JB
1319 u32 val;
1320
20674eef 1321 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1322 for_each_sprite(pipe, sprite) {
1323 reg = SPCNTR(pipe, sprite);
20674eef 1324 val = I915_READ(reg);
83f26f16 1325 WARN(val & SP_ENABLE,
20674eef 1326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1327 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1328 }
1329 } else if (INTEL_INFO(dev)->gen >= 7) {
1330 reg = SPRCTL(pipe);
19332d7a 1331 val = I915_READ(reg);
83f26f16 1332 WARN(val & SPRITE_ENABLE,
06da8da2 1333 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1334 plane_name(pipe), pipe_name(pipe));
1335 } else if (INTEL_INFO(dev)->gen >= 5) {
1336 reg = DVSCNTR(pipe);
19332d7a 1337 val = I915_READ(reg);
83f26f16 1338 WARN(val & DVS_ENABLE,
06da8da2 1339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1340 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1341 }
1342}
1343
89eff4be 1344static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1345{
1346 u32 val;
1347 bool enabled;
1348
89eff4be 1349 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1350
92f2584a
JB
1351 val = I915_READ(PCH_DREF_CONTROL);
1352 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1353 DREF_SUPERSPREAD_SOURCE_MASK));
1354 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1355}
1356
ab9412ba
DV
1357static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
92f2584a
JB
1359{
1360 int reg;
1361 u32 val;
1362 bool enabled;
1363
ab9412ba 1364 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1365 val = I915_READ(reg);
1366 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1367 WARN(enabled,
1368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
92f2584a
JB
1370}
1371
4e634389
KP
1372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
1378 if (HAS_PCH_CPT(dev_priv->dev)) {
1379 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1380 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1381 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1382 return false;
44f37d1f
CML
1383 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1384 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1385 return false;
f0575e92
KP
1386 } else {
1387 if ((val & DP_PIPE_MASK) != (pipe << 30))
1388 return false;
1389 }
1390 return true;
1391}
1392
1519b995
KP
1393static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe, u32 val)
1395{
dc0fa718 1396 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1397 return false;
1398
1399 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1400 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1401 return false;
44f37d1f
CML
1402 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1403 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1404 return false;
1519b995 1405 } else {
dc0fa718 1406 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1407 return false;
1408 }
1409 return true;
1410}
1411
1412static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 val)
1414{
1415 if ((val & LVDS_PORT_EN) == 0)
1416 return false;
1417
1418 if (HAS_PCH_CPT(dev_priv->dev)) {
1419 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1420 return false;
1421 } else {
1422 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1423 return false;
1424 }
1425 return true;
1426}
1427
1428static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe, u32 val)
1430{
1431 if ((val & ADPA_DAC_ENABLE) == 0)
1432 return false;
1433 if (HAS_PCH_CPT(dev_priv->dev)) {
1434 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1435 return false;
1436 } else {
1437 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1438 return false;
1439 }
1440 return true;
1441}
1442
291906f1 1443static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1444 enum pipe pipe, int reg, u32 port_sel)
291906f1 1445{
47a05eca 1446 u32 val = I915_READ(reg);
4e634389 1447 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1449 reg, pipe_name(pipe));
de9a35ab 1450
75c5da27
DV
1451 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1452 && (val & DP_PIPEB_SELECT),
de9a35ab 1453 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, int reg)
1458{
47a05eca 1459 u32 val = I915_READ(reg);
b70ad586 1460 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1462 reg, pipe_name(pipe));
de9a35ab 1463
dc0fa718 1464 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1465 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1466 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
1472 int reg;
1473 u32 val;
291906f1 1474
f0575e92
KP
1475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1478
1479 reg = PCH_ADPA;
1480 val = I915_READ(reg);
b70ad586 1481 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1482 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1483 pipe_name(pipe));
291906f1
JB
1484
1485 reg = PCH_LVDS;
1486 val = I915_READ(reg);
b70ad586 1487 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1488 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1489 pipe_name(pipe));
291906f1 1490
e2debe91
PZ
1491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1493 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1494}
1495
40e9cf64
JB
1496static void intel_init_dpio(struct drm_device *dev)
1497{
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499
1500 if (!IS_VALLEYVIEW(dev))
1501 return;
1502
a09caddd
CML
1503 /*
1504 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1505 * CHV x1 PHY (DP/HDMI D)
1506 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1507 */
1508 if (IS_CHERRYVIEW(dev)) {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1511 } else {
1512 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1513 }
5382f5f3
JB
1514}
1515
426115cf 1516static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1517{
426115cf
DV
1518 struct drm_device *dev = crtc->base.dev;
1519 struct drm_i915_private *dev_priv = dev->dev_private;
1520 int reg = DPLL(crtc->pipe);
1521 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1522
426115cf 1523 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1524
1525 /* No really, not for ILK+ */
1526 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1527
1528 /* PLL is protected by panel, make sure we can write it */
1529 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1530 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1531
426115cf
DV
1532 I915_WRITE(reg, dpll);
1533 POSTING_READ(reg);
1534 udelay(150);
1535
1536 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1537 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1538
1539 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1540 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1541
1542 /* We do this three times for luck */
426115cf 1543 I915_WRITE(reg, dpll);
87442f73
DV
1544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
426115cf 1546 I915_WRITE(reg, dpll);
87442f73
DV
1547 POSTING_READ(reg);
1548 udelay(150); /* wait for warmup */
426115cf 1549 I915_WRITE(reg, dpll);
87442f73
DV
1550 POSTING_READ(reg);
1551 udelay(150); /* wait for warmup */
1552}
1553
9d556c99
CML
1554static void chv_enable_pll(struct intel_crtc *crtc)
1555{
1556 struct drm_device *dev = crtc->base.dev;
1557 struct drm_i915_private *dev_priv = dev->dev_private;
1558 int pipe = crtc->pipe;
1559 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1560 u32 tmp;
1561
1562 assert_pipe_disabled(dev_priv, crtc->pipe);
1563
1564 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1565
1566 mutex_lock(&dev_priv->dpio_lock);
1567
1568 /* Enable back the 10bit clock to display controller */
1569 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1570 tmp |= DPIO_DCLKP_EN;
1571 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1572
1573 /*
1574 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1575 */
1576 udelay(1);
1577
1578 /* Enable PLL */
a11b0703 1579 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
9d556c99
CML
1580
1581 /* Check PLL is locked */
a11b0703 1582 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1583 DRM_ERROR("PLL %d failed to lock\n", pipe);
1584
a11b0703
VS
1585 /* not sure when this should be written */
1586 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1587 POSTING_READ(DPLL_MD(pipe));
1588
9d556c99
CML
1589 mutex_unlock(&dev_priv->dpio_lock);
1590}
1591
66e3d5c0 1592static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1593{
66e3d5c0
DV
1594 struct drm_device *dev = crtc->base.dev;
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596 int reg = DPLL(crtc->pipe);
1597 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1598
66e3d5c0 1599 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1600
63d7bbe9 1601 /* No really, not for ILK+ */
3d13ef2e 1602 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1603
1604 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1605 if (IS_MOBILE(dev) && !IS_I830(dev))
1606 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1607
66e3d5c0
DV
1608 I915_WRITE(reg, dpll);
1609
1610 /* Wait for the clocks to stabilize. */
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (INTEL_INFO(dev)->gen >= 4) {
1615 I915_WRITE(DPLL_MD(crtc->pipe),
1616 crtc->config.dpll_hw_state.dpll_md);
1617 } else {
1618 /* The pixel multiplier can only be updated once the
1619 * DPLL is enabled and the clocks are stable.
1620 *
1621 * So write it again.
1622 */
1623 I915_WRITE(reg, dpll);
1624 }
63d7bbe9
JB
1625
1626 /* We do this three times for luck */
66e3d5c0 1627 I915_WRITE(reg, dpll);
63d7bbe9
JB
1628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
66e3d5c0 1630 I915_WRITE(reg, dpll);
63d7bbe9
JB
1631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
66e3d5c0 1633 I915_WRITE(reg, dpll);
63d7bbe9
JB
1634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
1638/**
50b44a44 1639 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1640 * @dev_priv: i915 private structure
1641 * @pipe: pipe PLL to disable
1642 *
1643 * Disable the PLL for @pipe, making sure the pipe is off first.
1644 *
1645 * Note! This is for pre-ILK only.
1646 */
50b44a44 1647static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1648{
63d7bbe9
JB
1649 /* Don't disable pipe A or pipe A PLLs if needed */
1650 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1651 return;
1652
1653 /* Make sure the pipe isn't still relying on us */
1654 assert_pipe_disabled(dev_priv, pipe);
1655
50b44a44
DV
1656 I915_WRITE(DPLL(pipe), 0);
1657 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1658}
1659
f6071166
JB
1660static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1661{
1662 u32 val = 0;
1663
1664 /* Make sure the pipe isn't still relying on us */
1665 assert_pipe_disabled(dev_priv, pipe);
1666
e5cbfbfb
ID
1667 /*
1668 * Leave integrated clock source and reference clock enabled for pipe B.
1669 * The latter is needed for VGA hotplug / manual detection.
1670 */
f6071166 1671 if (pipe == PIPE_B)
e5cbfbfb 1672 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1673 I915_WRITE(DPLL(pipe), val);
1674 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1675
1676}
1677
1678static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1679{
d752048d 1680 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1681 u32 val;
1682
a11b0703
VS
1683 /* Make sure the pipe isn't still relying on us */
1684 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1685
a11b0703
VS
1686 /* Set PLL en = 0 */
1687 val = DPLL_SSC_REF_CLOCK_CHV;
1688 if (pipe != PIPE_A)
1689 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1690 I915_WRITE(DPLL(pipe), val);
1691 POSTING_READ(DPLL(pipe));
d752048d
VS
1692
1693 mutex_lock(&dev_priv->dpio_lock);
1694
1695 /* Disable 10bit clock to display controller */
1696 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1697 val &= ~DPIO_DCLKP_EN;
1698 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1699
61407f6d
VS
1700 /* disable left/right clock distribution */
1701 if (pipe != PIPE_B) {
1702 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1703 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1704 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1705 } else {
1706 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1707 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1708 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1709 }
1710
d752048d 1711 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1712}
1713
e4607fcf
CML
1714void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1715 struct intel_digital_port *dport)
89b667f8
JB
1716{
1717 u32 port_mask;
00fc31b7 1718 int dpll_reg;
89b667f8 1719
e4607fcf
CML
1720 switch (dport->port) {
1721 case PORT_B:
89b667f8 1722 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1723 dpll_reg = DPLL(0);
e4607fcf
CML
1724 break;
1725 case PORT_C:
89b667f8 1726 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1727 dpll_reg = DPLL(0);
1728 break;
1729 case PORT_D:
1730 port_mask = DPLL_PORTD_READY_MASK;
1731 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1732 break;
1733 default:
1734 BUG();
1735 }
89b667f8 1736
00fc31b7 1737 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1738 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1739 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1740}
1741
b14b1055
DV
1742static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1743{
1744 struct drm_device *dev = crtc->base.dev;
1745 struct drm_i915_private *dev_priv = dev->dev_private;
1746 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1747
be19f0ff
CW
1748 if (WARN_ON(pll == NULL))
1749 return;
1750
b14b1055
DV
1751 WARN_ON(!pll->refcount);
1752 if (pll->active == 0) {
1753 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1754 WARN_ON(pll->on);
1755 assert_shared_dpll_disabled(dev_priv, pll);
1756
1757 pll->mode_set(dev_priv, pll);
1758 }
1759}
1760
92f2584a 1761/**
85b3894f 1762 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1763 * @dev_priv: i915 private structure
1764 * @pipe: pipe PLL to enable
1765 *
1766 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1767 * drives the transcoder clock.
1768 */
85b3894f 1769static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1770{
3d13ef2e
DL
1771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1773 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1774
87a875bb 1775 if (WARN_ON(pll == NULL))
48da64a8
CW
1776 return;
1777
1778 if (WARN_ON(pll->refcount == 0))
1779 return;
ee7b9f93 1780
74dd6928 1781 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1782 pll->name, pll->active, pll->on,
e2b78267 1783 crtc->base.base.id);
92f2584a 1784
cdbd2316
DV
1785 if (pll->active++) {
1786 WARN_ON(!pll->on);
e9d6944e 1787 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1788 return;
1789 }
f4a091c7 1790 WARN_ON(pll->on);
ee7b9f93 1791
bd2bb1b9
PZ
1792 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1793
46edb027 1794 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1795 pll->enable(dev_priv, pll);
ee7b9f93 1796 pll->on = true;
92f2584a
JB
1797}
1798
716c2e55 1799void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1800{
3d13ef2e
DL
1801 struct drm_device *dev = crtc->base.dev;
1802 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1803 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1804
92f2584a 1805 /* PCH only available on ILK+ */
3d13ef2e 1806 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1807 if (WARN_ON(pll == NULL))
ee7b9f93 1808 return;
92f2584a 1809
48da64a8
CW
1810 if (WARN_ON(pll->refcount == 0))
1811 return;
7a419866 1812
46edb027
DV
1813 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1814 pll->name, pll->active, pll->on,
e2b78267 1815 crtc->base.base.id);
7a419866 1816
48da64a8 1817 if (WARN_ON(pll->active == 0)) {
e9d6944e 1818 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1819 return;
1820 }
1821
e9d6944e 1822 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1823 WARN_ON(!pll->on);
cdbd2316 1824 if (--pll->active)
7a419866 1825 return;
ee7b9f93 1826
46edb027 1827 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1828 pll->disable(dev_priv, pll);
ee7b9f93 1829 pll->on = false;
bd2bb1b9
PZ
1830
1831 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1832}
1833
b8a4f404
PZ
1834static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1835 enum pipe pipe)
040484af 1836{
23670b32 1837 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1840 uint32_t reg, val, pipeconf_val;
040484af
JB
1841
1842 /* PCH only available on ILK+ */
3d13ef2e 1843 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1844
1845 /* Make sure PCH DPLL is enabled */
e72f9fbf 1846 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1847 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1848
1849 /* FDI must be feeding us bits for PCH ports */
1850 assert_fdi_tx_enabled(dev_priv, pipe);
1851 assert_fdi_rx_enabled(dev_priv, pipe);
1852
23670b32
DV
1853 if (HAS_PCH_CPT(dev)) {
1854 /* Workaround: Set the timing override bit before enabling the
1855 * pch transcoder. */
1856 reg = TRANS_CHICKEN2(pipe);
1857 val = I915_READ(reg);
1858 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1859 I915_WRITE(reg, val);
59c859d6 1860 }
23670b32 1861
ab9412ba 1862 reg = PCH_TRANSCONF(pipe);
040484af 1863 val = I915_READ(reg);
5f7f726d 1864 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1865
1866 if (HAS_PCH_IBX(dev_priv->dev)) {
1867 /*
1868 * make the BPC in transcoder be consistent with
1869 * that in pipeconf reg.
1870 */
dfd07d72
DV
1871 val &= ~PIPECONF_BPC_MASK;
1872 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1873 }
5f7f726d
PZ
1874
1875 val &= ~TRANS_INTERLACE_MASK;
1876 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1877 if (HAS_PCH_IBX(dev_priv->dev) &&
1878 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1879 val |= TRANS_LEGACY_INTERLACED_ILK;
1880 else
1881 val |= TRANS_INTERLACED;
5f7f726d
PZ
1882 else
1883 val |= TRANS_PROGRESSIVE;
1884
040484af
JB
1885 I915_WRITE(reg, val | TRANS_ENABLE);
1886 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1887 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1888}
1889
8fb033d7 1890static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1891 enum transcoder cpu_transcoder)
040484af 1892{
8fb033d7 1893 u32 val, pipeconf_val;
8fb033d7
PZ
1894
1895 /* PCH only available on ILK+ */
3d13ef2e 1896 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1897
8fb033d7 1898 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1899 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1900 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1901
223a6fdf
PZ
1902 /* Workaround: set timing override bit. */
1903 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1904 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1905 I915_WRITE(_TRANSA_CHICKEN2, val);
1906
25f3ef11 1907 val = TRANS_ENABLE;
937bb610 1908 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1909
9a76b1c6
PZ
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1911 PIPECONF_INTERLACED_ILK)
a35f2679 1912 val |= TRANS_INTERLACED;
8fb033d7
PZ
1913 else
1914 val |= TRANS_PROGRESSIVE;
1915
ab9412ba
DV
1916 I915_WRITE(LPT_TRANSCONF, val);
1917 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1918 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1919}
1920
b8a4f404
PZ
1921static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1922 enum pipe pipe)
040484af 1923{
23670b32
DV
1924 struct drm_device *dev = dev_priv->dev;
1925 uint32_t reg, val;
040484af
JB
1926
1927 /* FDI relies on the transcoder */
1928 assert_fdi_tx_disabled(dev_priv, pipe);
1929 assert_fdi_rx_disabled(dev_priv, pipe);
1930
291906f1
JB
1931 /* Ports must be off as well */
1932 assert_pch_ports_disabled(dev_priv, pipe);
1933
ab9412ba 1934 reg = PCH_TRANSCONF(pipe);
040484af
JB
1935 val = I915_READ(reg);
1936 val &= ~TRANS_ENABLE;
1937 I915_WRITE(reg, val);
1938 /* wait for PCH transcoder off, transcoder state */
1939 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1940 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1941
1942 if (!HAS_PCH_IBX(dev)) {
1943 /* Workaround: Clear the timing override chicken bit again. */
1944 reg = TRANS_CHICKEN2(pipe);
1945 val = I915_READ(reg);
1946 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1947 I915_WRITE(reg, val);
1948 }
040484af
JB
1949}
1950
ab4d966c 1951static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1952{
8fb033d7
PZ
1953 u32 val;
1954
ab9412ba 1955 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1956 val &= ~TRANS_ENABLE;
ab9412ba 1957 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1958 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1959 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1960 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1961
1962 /* Workaround: clear timing override bit. */
1963 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1964 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1965 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1966}
1967
b24e7179 1968/**
309cfea8 1969 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1970 * @crtc: crtc responsible for the pipe
b24e7179 1971 *
0372264a 1972 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1973 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1974 */
e1fdc473 1975static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1976{
0372264a
PZ
1977 struct drm_device *dev = crtc->base.dev;
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1980 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1981 pipe);
1a240d4d 1982 enum pipe pch_transcoder;
b24e7179
JB
1983 int reg;
1984 u32 val;
1985
58c6eaa2 1986 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1987 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1988 assert_sprites_disabled(dev_priv, pipe);
1989
681e5811 1990 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1991 pch_transcoder = TRANSCODER_A;
1992 else
1993 pch_transcoder = pipe;
1994
b24e7179
JB
1995 /*
1996 * A pipe without a PLL won't actually be able to drive bits from
1997 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1998 * need the check.
1999 */
2000 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 2001 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
2002 assert_dsi_pll_enabled(dev_priv);
2003 else
2004 assert_pll_enabled(dev_priv, pipe);
040484af 2005 else {
30421c4f 2006 if (crtc->config.has_pch_encoder) {
040484af 2007 /* if driving the PCH, we need FDI enabled */
cc391bbb 2008 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2009 assert_fdi_tx_pll_enabled(dev_priv,
2010 (enum pipe) cpu_transcoder);
040484af
JB
2011 }
2012 /* FIXME: assert CPU port conditions for SNB+ */
2013 }
b24e7179 2014
702e7a56 2015 reg = PIPECONF(cpu_transcoder);
b24e7179 2016 val = I915_READ(reg);
7ad25d48
PZ
2017 if (val & PIPECONF_ENABLE) {
2018 WARN_ON(!(pipe == PIPE_A &&
2019 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 2020 return;
7ad25d48 2021 }
00d70b15
CW
2022
2023 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2024 POSTING_READ(reg);
b24e7179
JB
2025}
2026
2027/**
309cfea8 2028 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
2029 * @dev_priv: i915 private structure
2030 * @pipe: pipe to disable
2031 *
2032 * Disable @pipe, making sure that various hardware specific requirements
2033 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2034 *
2035 * @pipe should be %PIPE_A or %PIPE_B.
2036 *
2037 * Will wait until the pipe has shut down before returning.
2038 */
2039static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2040 enum pipe pipe)
2041{
702e7a56
PZ
2042 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2043 pipe);
b24e7179
JB
2044 int reg;
2045 u32 val;
2046
2047 /*
2048 * Make sure planes won't keep trying to pump pixels to us,
2049 * or we might hang the display.
2050 */
2051 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2052 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2053 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
2054
2055 /* Don't disable pipe A or pipe A PLLs if needed */
2056 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2057 return;
2058
702e7a56 2059 reg = PIPECONF(cpu_transcoder);
b24e7179 2060 val = I915_READ(reg);
00d70b15
CW
2061 if ((val & PIPECONF_ENABLE) == 0)
2062 return;
2063
2064 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
2065 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2066}
2067
d74362c9
KP
2068/*
2069 * Plane regs are double buffered, going from enabled->disabled needs a
2070 * trigger in order to latch. The display address reg provides this.
2071 */
1dba99f4
VS
2072void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2073 enum plane plane)
d74362c9 2074{
3d13ef2e
DL
2075 struct drm_device *dev = dev_priv->dev;
2076 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2077
2078 I915_WRITE(reg, I915_READ(reg));
2079 POSTING_READ(reg);
d74362c9
KP
2080}
2081
b24e7179 2082/**
262ca2b0 2083 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
2084 * @dev_priv: i915 private structure
2085 * @plane: plane to enable
2086 * @pipe: pipe being fed
2087 *
2088 * Enable @plane on @pipe, making sure that @pipe is running first.
2089 */
262ca2b0
MR
2090static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2091 enum plane plane, enum pipe pipe)
b24e7179 2092{
33c3b0d1 2093 struct drm_device *dev = dev_priv->dev;
939c2fe8
VS
2094 struct intel_crtc *intel_crtc =
2095 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2096 int reg;
2097 u32 val;
2098
2099 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2100 assert_pipe_enabled(dev_priv, pipe);
2101
98ec7739
VS
2102 if (intel_crtc->primary_enabled)
2103 return;
0037f71c 2104
4c445e0e 2105 intel_crtc->primary_enabled = true;
939c2fe8 2106
b24e7179
JB
2107 reg = DSPCNTR(plane);
2108 val = I915_READ(reg);
10efa932 2109 WARN_ON(val & DISPLAY_PLANE_ENABLE);
00d70b15
CW
2110
2111 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 2112 intel_flush_primary_plane(dev_priv, plane);
33c3b0d1
VS
2113
2114 /*
2115 * BDW signals flip done immediately if the plane
2116 * is disabled, even if the plane enable is already
2117 * armed to occur at the next vblank :(
2118 */
2119 if (IS_BROADWELL(dev))
2120 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2121}
2122
b24e7179 2123/**
262ca2b0 2124 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
2125 * @dev_priv: i915 private structure
2126 * @plane: plane to disable
2127 * @pipe: pipe consuming the data
2128 *
2129 * Disable @plane; should be an independent operation.
2130 */
262ca2b0
MR
2131static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2132 enum plane plane, enum pipe pipe)
b24e7179 2133{
939c2fe8
VS
2134 struct intel_crtc *intel_crtc =
2135 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2136 int reg;
2137 u32 val;
2138
98ec7739
VS
2139 if (!intel_crtc->primary_enabled)
2140 return;
0037f71c 2141
4c445e0e 2142 intel_crtc->primary_enabled = false;
939c2fe8 2143
b24e7179
JB
2144 reg = DSPCNTR(plane);
2145 val = I915_READ(reg);
10efa932 2146 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
00d70b15
CW
2147
2148 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 2149 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2150}
2151
693db184
CW
2152static bool need_vtd_wa(struct drm_device *dev)
2153{
2154#ifdef CONFIG_INTEL_IOMMU
2155 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2156 return true;
2157#endif
2158 return false;
2159}
2160
a57ce0b2
JB
2161static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2162{
2163 int tile_height;
2164
2165 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2166 return ALIGN(height, tile_height);
2167}
2168
127bd2ac 2169int
48b956c5 2170intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2171 struct drm_i915_gem_object *obj,
a4872ba6 2172 struct intel_engine_cs *pipelined)
6b95a207 2173{
ce453d81 2174 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
2175 u32 alignment;
2176 int ret;
2177
ebcdd39e
MR
2178 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2179
05394f39 2180 switch (obj->tiling_mode) {
6b95a207 2181 case I915_TILING_NONE:
534843da
CW
2182 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2183 alignment = 128 * 1024;
a6c45cf0 2184 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2185 alignment = 4 * 1024;
2186 else
2187 alignment = 64 * 1024;
6b95a207
KH
2188 break;
2189 case I915_TILING_X:
2190 /* pin() will align the object as required by fence */
2191 alignment = 0;
2192 break;
2193 case I915_TILING_Y:
80075d49 2194 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2195 return -EINVAL;
2196 default:
2197 BUG();
2198 }
2199
693db184
CW
2200 /* Note that the w/a also requires 64 PTE of padding following the
2201 * bo. We currently fill all unused PTE with the shadow page and so
2202 * we should always have valid PTE following the scanout preventing
2203 * the VT-d warning.
2204 */
2205 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2206 alignment = 256 * 1024;
2207
ce453d81 2208 dev_priv->mm.interruptible = false;
2da3b9b9 2209 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2210 if (ret)
ce453d81 2211 goto err_interruptible;
6b95a207
KH
2212
2213 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2214 * fence, whereas 965+ only requires a fence if using
2215 * framebuffer compression. For simplicity, we always install
2216 * a fence as the cost is not that onerous.
2217 */
06d98131 2218 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2219 if (ret)
2220 goto err_unpin;
1690e1eb 2221
9a5a53b3 2222 i915_gem_object_pin_fence(obj);
6b95a207 2223
ce453d81 2224 dev_priv->mm.interruptible = true;
6b95a207 2225 return 0;
48b956c5
CW
2226
2227err_unpin:
cc98b413 2228 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2229err_interruptible:
2230 dev_priv->mm.interruptible = true;
48b956c5 2231 return ret;
6b95a207
KH
2232}
2233
1690e1eb
CW
2234void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2235{
ebcdd39e
MR
2236 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2237
1690e1eb 2238 i915_gem_object_unpin_fence(obj);
cc98b413 2239 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2240}
2241
c2c75131
DV
2242/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2243 * is assumed to be a power-of-two. */
bc752862
CW
2244unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2245 unsigned int tiling_mode,
2246 unsigned int cpp,
2247 unsigned int pitch)
c2c75131 2248{
bc752862
CW
2249 if (tiling_mode != I915_TILING_NONE) {
2250 unsigned int tile_rows, tiles;
c2c75131 2251
bc752862
CW
2252 tile_rows = *y / 8;
2253 *y %= 8;
c2c75131 2254
bc752862
CW
2255 tiles = *x / (512/cpp);
2256 *x %= 512/cpp;
2257
2258 return tile_rows * pitch * 8 + tiles * 4096;
2259 } else {
2260 unsigned int offset;
2261
2262 offset = *y * pitch + *x * cpp;
2263 *y = 0;
2264 *x = (offset & 4095) / cpp;
2265 return offset & -4096;
2266 }
c2c75131
DV
2267}
2268
46f297fb
JB
2269int intel_format_to_fourcc(int format)
2270{
2271 switch (format) {
2272 case DISPPLANE_8BPP:
2273 return DRM_FORMAT_C8;
2274 case DISPPLANE_BGRX555:
2275 return DRM_FORMAT_XRGB1555;
2276 case DISPPLANE_BGRX565:
2277 return DRM_FORMAT_RGB565;
2278 default:
2279 case DISPPLANE_BGRX888:
2280 return DRM_FORMAT_XRGB8888;
2281 case DISPPLANE_RGBX888:
2282 return DRM_FORMAT_XBGR8888;
2283 case DISPPLANE_BGRX101010:
2284 return DRM_FORMAT_XRGB2101010;
2285 case DISPPLANE_RGBX101010:
2286 return DRM_FORMAT_XBGR2101010;
2287 }
2288}
2289
484b41dd 2290static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2291 struct intel_plane_config *plane_config)
2292{
2293 struct drm_device *dev = crtc->base.dev;
2294 struct drm_i915_gem_object *obj = NULL;
2295 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2296 u32 base = plane_config->base;
2297
ff2652ea
CW
2298 if (plane_config->size == 0)
2299 return false;
2300
46f297fb
JB
2301 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2302 plane_config->size);
2303 if (!obj)
484b41dd 2304 return false;
46f297fb
JB
2305
2306 if (plane_config->tiled) {
2307 obj->tiling_mode = I915_TILING_X;
66e514c1 2308 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2309 }
2310
66e514c1
DA
2311 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2312 mode_cmd.width = crtc->base.primary->fb->width;
2313 mode_cmd.height = crtc->base.primary->fb->height;
2314 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2315
2316 mutex_lock(&dev->struct_mutex);
2317
66e514c1 2318 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2319 &mode_cmd, obj)) {
46f297fb
JB
2320 DRM_DEBUG_KMS("intel fb init failed\n");
2321 goto out_unref_obj;
2322 }
2323
a071fa00 2324 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2325 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2326
2327 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2328 return true;
46f297fb
JB
2329
2330out_unref_obj:
2331 drm_gem_object_unreference(&obj->base);
2332 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2333 return false;
2334}
2335
2336static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = intel_crtc->base.dev;
2340 struct drm_crtc *c;
2341 struct intel_crtc *i;
2ff8fde1 2342 struct drm_i915_gem_object *obj;
484b41dd 2343
66e514c1 2344 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2345 return;
2346
2347 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2348 return;
2349
66e514c1
DA
2350 kfree(intel_crtc->base.primary->fb);
2351 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2352
2353 /*
2354 * Failed to alloc the obj, check to see if we should share
2355 * an fb with another CRTC instead
2356 */
70e1e0ec 2357 for_each_crtc(dev, c) {
484b41dd
JB
2358 i = to_intel_crtc(c);
2359
2360 if (c == &intel_crtc->base)
2361 continue;
2362
2ff8fde1
MR
2363 if (!i->active)
2364 continue;
2365
2366 obj = intel_fb_obj(c->primary->fb);
2367 if (obj == NULL)
484b41dd
JB
2368 continue;
2369
2ff8fde1 2370 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
66e514c1
DA
2371 drm_framebuffer_reference(c->primary->fb);
2372 intel_crtc->base.primary->fb = c->primary->fb;
2ff8fde1 2373 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2374 break;
2375 }
2376 }
46f297fb
JB
2377}
2378
29b9bde6
DV
2379static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2380 struct drm_framebuffer *fb,
2381 int x, int y)
81255565
JB
2382{
2383 struct drm_device *dev = crtc->dev;
2384 struct drm_i915_private *dev_priv = dev->dev_private;
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2ff8fde1 2386 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2387 int plane = intel_crtc->plane;
e506a0c6 2388 unsigned long linear_offset;
81255565 2389 u32 dspcntr;
5eddb70b 2390 u32 reg;
81255565 2391
5eddb70b
CW
2392 reg = DSPCNTR(plane);
2393 dspcntr = I915_READ(reg);
81255565
JB
2394 /* Mask out pixel format bits in case we change it */
2395 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2396 switch (fb->pixel_format) {
2397 case DRM_FORMAT_C8:
81255565
JB
2398 dspcntr |= DISPPLANE_8BPP;
2399 break;
57779d06
VS
2400 case DRM_FORMAT_XRGB1555:
2401 case DRM_FORMAT_ARGB1555:
2402 dspcntr |= DISPPLANE_BGRX555;
81255565 2403 break;
57779d06
VS
2404 case DRM_FORMAT_RGB565:
2405 dspcntr |= DISPPLANE_BGRX565;
2406 break;
2407 case DRM_FORMAT_XRGB8888:
2408 case DRM_FORMAT_ARGB8888:
2409 dspcntr |= DISPPLANE_BGRX888;
2410 break;
2411 case DRM_FORMAT_XBGR8888:
2412 case DRM_FORMAT_ABGR8888:
2413 dspcntr |= DISPPLANE_RGBX888;
2414 break;
2415 case DRM_FORMAT_XRGB2101010:
2416 case DRM_FORMAT_ARGB2101010:
2417 dspcntr |= DISPPLANE_BGRX101010;
2418 break;
2419 case DRM_FORMAT_XBGR2101010:
2420 case DRM_FORMAT_ABGR2101010:
2421 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2422 break;
2423 default:
baba133a 2424 BUG();
81255565 2425 }
57779d06 2426
a6c45cf0 2427 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2428 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2429 dspcntr |= DISPPLANE_TILED;
2430 else
2431 dspcntr &= ~DISPPLANE_TILED;
2432 }
2433
de1aa629
VS
2434 if (IS_G4X(dev))
2435 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2436
5eddb70b 2437 I915_WRITE(reg, dspcntr);
81255565 2438
e506a0c6 2439 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2440
c2c75131
DV
2441 if (INTEL_INFO(dev)->gen >= 4) {
2442 intel_crtc->dspaddr_offset =
bc752862
CW
2443 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2444 fb->bits_per_pixel / 8,
2445 fb->pitches[0]);
c2c75131
DV
2446 linear_offset -= intel_crtc->dspaddr_offset;
2447 } else {
e506a0c6 2448 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2449 }
e506a0c6 2450
f343c5f6
BW
2451 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2452 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2453 fb->pitches[0]);
01f2c773 2454 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2455 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2456 I915_WRITE(DSPSURF(plane),
2457 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2458 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2459 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2460 } else
f343c5f6 2461 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2462 POSTING_READ(reg);
17638cd6
JB
2463}
2464
29b9bde6
DV
2465static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2466 struct drm_framebuffer *fb,
2467 int x, int y)
17638cd6
JB
2468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2ff8fde1 2472 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
17638cd6 2473 int plane = intel_crtc->plane;
e506a0c6 2474 unsigned long linear_offset;
17638cd6
JB
2475 u32 dspcntr;
2476 u32 reg;
2477
17638cd6
JB
2478 reg = DSPCNTR(plane);
2479 dspcntr = I915_READ(reg);
2480 /* Mask out pixel format bits in case we change it */
2481 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
17638cd6
JB
2484 dspcntr |= DISPPLANE_8BPP;
2485 break;
57779d06
VS
2486 case DRM_FORMAT_RGB565:
2487 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2488 break;
57779d06
VS
2489 case DRM_FORMAT_XRGB8888:
2490 case DRM_FORMAT_ARGB8888:
2491 dspcntr |= DISPPLANE_BGRX888;
2492 break;
2493 case DRM_FORMAT_XBGR8888:
2494 case DRM_FORMAT_ABGR8888:
2495 dspcntr |= DISPPLANE_RGBX888;
2496 break;
2497 case DRM_FORMAT_XRGB2101010:
2498 case DRM_FORMAT_ARGB2101010:
2499 dspcntr |= DISPPLANE_BGRX101010;
2500 break;
2501 case DRM_FORMAT_XBGR2101010:
2502 case DRM_FORMAT_ABGR2101010:
2503 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2504 break;
2505 default:
baba133a 2506 BUG();
17638cd6
JB
2507 }
2508
2509 if (obj->tiling_mode != I915_TILING_NONE)
2510 dspcntr |= DISPPLANE_TILED;
2511 else
2512 dspcntr &= ~DISPPLANE_TILED;
2513
b42c6009 2514 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2515 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2516 else
2517 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2518
2519 I915_WRITE(reg, dspcntr);
2520
e506a0c6 2521 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2522 intel_crtc->dspaddr_offset =
bc752862
CW
2523 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2524 fb->bits_per_pixel / 8,
2525 fb->pitches[0]);
c2c75131 2526 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2527
f343c5f6
BW
2528 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2529 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2530 fb->pitches[0]);
01f2c773 2531 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2532 I915_WRITE(DSPSURF(plane),
2533 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2534 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2535 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2536 } else {
2537 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2538 I915_WRITE(DSPLINOFF(plane), linear_offset);
2539 }
17638cd6 2540 POSTING_READ(reg);
17638cd6
JB
2541}
2542
2543/* Assume fb object is pinned & idle & fenced and just update base pointers */
2544static int
2545intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2546 int x, int y, enum mode_set_atomic state)
2547{
2548 struct drm_device *dev = crtc->dev;
2549 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2550
6b8e6ed0
CW
2551 if (dev_priv->display.disable_fbc)
2552 dev_priv->display.disable_fbc(dev);
cc36513c 2553 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
81255565 2554
29b9bde6
DV
2555 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2556
2557 return 0;
81255565
JB
2558}
2559
96a02917
VS
2560void intel_display_handle_reset(struct drm_device *dev)
2561{
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563 struct drm_crtc *crtc;
2564
2565 /*
2566 * Flips in the rings have been nuked by the reset,
2567 * so complete all pending flips so that user space
2568 * will get its events and not get stuck.
2569 *
2570 * Also update the base address of all primary
2571 * planes to the the last fb to make sure we're
2572 * showing the correct fb after a reset.
2573 *
2574 * Need to make two loops over the crtcs so that we
2575 * don't try to grab a crtc mutex before the
2576 * pending_flip_queue really got woken up.
2577 */
2578
70e1e0ec 2579 for_each_crtc(dev, crtc) {
96a02917
VS
2580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2581 enum plane plane = intel_crtc->plane;
2582
2583 intel_prepare_page_flip(dev, plane);
2584 intel_finish_page_flip_plane(dev, plane);
2585 }
2586
70e1e0ec 2587 for_each_crtc(dev, crtc) {
96a02917
VS
2588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2589
51fd371b 2590 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2591 /*
2592 * FIXME: Once we have proper support for primary planes (and
2593 * disabling them without disabling the entire crtc) allow again
66e514c1 2594 * a NULL crtc->primary->fb.
947fdaad 2595 */
f4510a27 2596 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2597 dev_priv->display.update_primary_plane(crtc,
66e514c1 2598 crtc->primary->fb,
262ca2b0
MR
2599 crtc->x,
2600 crtc->y);
51fd371b 2601 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2602 }
2603}
2604
14667a4b
CW
2605static int
2606intel_finish_fb(struct drm_framebuffer *old_fb)
2607{
2ff8fde1 2608 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
2609 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2610 bool was_interruptible = dev_priv->mm.interruptible;
2611 int ret;
2612
14667a4b
CW
2613 /* Big Hammer, we also need to ensure that any pending
2614 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2615 * current scanout is retired before unpinning the old
2616 * framebuffer.
2617 *
2618 * This should only fail upon a hung GPU, in which case we
2619 * can safely continue.
2620 */
2621 dev_priv->mm.interruptible = false;
2622 ret = i915_gem_object_finish_gpu(obj);
2623 dev_priv->mm.interruptible = was_interruptible;
2624
2625 return ret;
2626}
2627
7d5e3799
CW
2628static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2629{
2630 struct drm_device *dev = crtc->dev;
2631 struct drm_i915_private *dev_priv = dev->dev_private;
2632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2633 unsigned long flags;
2634 bool pending;
2635
2636 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2637 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2638 return false;
2639
2640 spin_lock_irqsave(&dev->event_lock, flags);
2641 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2642 spin_unlock_irqrestore(&dev->event_lock, flags);
2643
2644 return pending;
2645}
2646
5c3b82e2 2647static int
3c4fdcfb 2648intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2649 struct drm_framebuffer *fb)
79e53945
JB
2650{
2651 struct drm_device *dev = crtc->dev;
6b8e6ed0 2652 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 2654 enum pipe pipe = intel_crtc->pipe;
2ff8fde1
MR
2655 struct drm_framebuffer *old_fb = crtc->primary->fb;
2656 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2657 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
5c3b82e2 2658 int ret;
79e53945 2659
7d5e3799
CW
2660 if (intel_crtc_has_pending_flip(crtc)) {
2661 DRM_ERROR("pipe is still busy with an old pageflip\n");
2662 return -EBUSY;
2663 }
2664
79e53945 2665 /* no fb bound */
94352cf9 2666 if (!fb) {
a5071c2f 2667 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2668 return 0;
2669 }
2670
7eb552ae 2671 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2672 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2673 plane_name(intel_crtc->plane),
2674 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2675 return -EINVAL;
79e53945
JB
2676 }
2677
5c3b82e2 2678 mutex_lock(&dev->struct_mutex);
a071fa00
DV
2679 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2680 if (ret == 0)
91565c85 2681 i915_gem_track_fb(old_obj, obj,
a071fa00 2682 INTEL_FRONTBUFFER_PRIMARY(pipe));
8ac36ec1 2683 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2684 if (ret != 0) {
a5071c2f 2685 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2686 return ret;
2687 }
79e53945 2688
bb2043de
DL
2689 /*
2690 * Update pipe size and adjust fitter if needed: the reason for this is
2691 * that in compute_mode_changes we check the native mode (not the pfit
2692 * mode) to see if we can flip rather than do a full mode set. In the
2693 * fastboot case, we'll flip, but if we don't update the pipesrc and
2694 * pfit state, we'll end up with a big fb scanned out into the wrong
2695 * sized surface.
2696 *
2697 * To fix this properly, we need to hoist the checks up into
2698 * compute_mode_changes (or above), check the actual pfit state and
2699 * whether the platform allows pfit disable with pipe active, and only
2700 * then update the pipesrc and pfit state, even on the flip path.
2701 */
d330a953 2702 if (i915.fastboot) {
d7bf63f2
DL
2703 const struct drm_display_mode *adjusted_mode =
2704 &intel_crtc->config.adjusted_mode;
2705
4d6a3e63 2706 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2707 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2708 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2709 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2710 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2711 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2712 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2713 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2714 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2715 }
0637d60d
JB
2716 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2717 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2718 }
2719
29b9bde6 2720 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3c4fdcfb 2721
f99d7069
DV
2722 if (intel_crtc->active)
2723 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2724
f4510a27 2725 crtc->primary->fb = fb;
6c4c86f5
DV
2726 crtc->x = x;
2727 crtc->y = y;
94352cf9 2728
b7f1de28 2729 if (old_fb) {
d7697eea
DV
2730 if (intel_crtc->active && old_fb != fb)
2731 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2732 mutex_lock(&dev->struct_mutex);
2ff8fde1 2733 intel_unpin_fb_obj(old_obj);
8ac36ec1 2734 mutex_unlock(&dev->struct_mutex);
b7f1de28 2735 }
652c393a 2736
8ac36ec1 2737 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2738 intel_update_fbc(dev);
5c3b82e2 2739 mutex_unlock(&dev->struct_mutex);
79e53945 2740
5c3b82e2 2741 return 0;
79e53945
JB
2742}
2743
5e84e1a4
ZW
2744static void intel_fdi_normal_train(struct drm_crtc *crtc)
2745{
2746 struct drm_device *dev = crtc->dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2749 int pipe = intel_crtc->pipe;
2750 u32 reg, temp;
2751
2752 /* enable normal train */
2753 reg = FDI_TX_CTL(pipe);
2754 temp = I915_READ(reg);
61e499bf 2755 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2756 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2757 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2758 } else {
2759 temp &= ~FDI_LINK_TRAIN_NONE;
2760 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2761 }
5e84e1a4
ZW
2762 I915_WRITE(reg, temp);
2763
2764 reg = FDI_RX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 if (HAS_PCH_CPT(dev)) {
2767 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2768 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2769 } else {
2770 temp &= ~FDI_LINK_TRAIN_NONE;
2771 temp |= FDI_LINK_TRAIN_NONE;
2772 }
2773 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2774
2775 /* wait one idle pattern time */
2776 POSTING_READ(reg);
2777 udelay(1000);
357555c0
JB
2778
2779 /* IVB wants error correction enabled */
2780 if (IS_IVYBRIDGE(dev))
2781 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2782 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2783}
2784
1fbc0d78 2785static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2786{
1fbc0d78
DV
2787 return crtc->base.enabled && crtc->active &&
2788 crtc->config.has_pch_encoder;
1e833f40
DV
2789}
2790
01a415fd
DV
2791static void ivb_modeset_global_resources(struct drm_device *dev)
2792{
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 struct intel_crtc *pipe_B_crtc =
2795 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2796 struct intel_crtc *pipe_C_crtc =
2797 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2798 uint32_t temp;
2799
1e833f40
DV
2800 /*
2801 * When everything is off disable fdi C so that we could enable fdi B
2802 * with all lanes. Note that we don't care about enabled pipes without
2803 * an enabled pch encoder.
2804 */
2805 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2806 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2807 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2808 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2809
2810 temp = I915_READ(SOUTH_CHICKEN1);
2811 temp &= ~FDI_BC_BIFURCATION_SELECT;
2812 DRM_DEBUG_KMS("disabling fdi C rx\n");
2813 I915_WRITE(SOUTH_CHICKEN1, temp);
2814 }
2815}
2816
8db9d77b
ZW
2817/* The FDI link training functions for ILK/Ibexpeak. */
2818static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2819{
2820 struct drm_device *dev = crtc->dev;
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2823 int pipe = intel_crtc->pipe;
5eddb70b 2824 u32 reg, temp, tries;
8db9d77b 2825
1c8562f6 2826 /* FDI needs bits from pipe first */
0fc932b8 2827 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2828
e1a44743
AJ
2829 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2830 for train result */
5eddb70b
CW
2831 reg = FDI_RX_IMR(pipe);
2832 temp = I915_READ(reg);
e1a44743
AJ
2833 temp &= ~FDI_RX_SYMBOL_LOCK;
2834 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2835 I915_WRITE(reg, temp);
2836 I915_READ(reg);
e1a44743
AJ
2837 udelay(150);
2838
8db9d77b 2839 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2840 reg = FDI_TX_CTL(pipe);
2841 temp = I915_READ(reg);
627eb5a3
DV
2842 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2843 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2844 temp &= ~FDI_LINK_TRAIN_NONE;
2845 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2846 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2847
5eddb70b
CW
2848 reg = FDI_RX_CTL(pipe);
2849 temp = I915_READ(reg);
8db9d77b
ZW
2850 temp &= ~FDI_LINK_TRAIN_NONE;
2851 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2852 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2853
2854 POSTING_READ(reg);
8db9d77b
ZW
2855 udelay(150);
2856
5b2adf89 2857 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2858 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2859 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2860 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2861
5eddb70b 2862 reg = FDI_RX_IIR(pipe);
e1a44743 2863 for (tries = 0; tries < 5; tries++) {
5eddb70b 2864 temp = I915_READ(reg);
8db9d77b
ZW
2865 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2866
2867 if ((temp & FDI_RX_BIT_LOCK)) {
2868 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2869 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2870 break;
2871 }
8db9d77b 2872 }
e1a44743 2873 if (tries == 5)
5eddb70b 2874 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2875
2876 /* Train 2 */
5eddb70b
CW
2877 reg = FDI_TX_CTL(pipe);
2878 temp = I915_READ(reg);
8db9d77b
ZW
2879 temp &= ~FDI_LINK_TRAIN_NONE;
2880 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2881 I915_WRITE(reg, temp);
8db9d77b 2882
5eddb70b
CW
2883 reg = FDI_RX_CTL(pipe);
2884 temp = I915_READ(reg);
8db9d77b
ZW
2885 temp &= ~FDI_LINK_TRAIN_NONE;
2886 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2887 I915_WRITE(reg, temp);
8db9d77b 2888
5eddb70b
CW
2889 POSTING_READ(reg);
2890 udelay(150);
8db9d77b 2891
5eddb70b 2892 reg = FDI_RX_IIR(pipe);
e1a44743 2893 for (tries = 0; tries < 5; tries++) {
5eddb70b 2894 temp = I915_READ(reg);
8db9d77b
ZW
2895 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2896
2897 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2898 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2899 DRM_DEBUG_KMS("FDI train 2 done.\n");
2900 break;
2901 }
8db9d77b 2902 }
e1a44743 2903 if (tries == 5)
5eddb70b 2904 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2905
2906 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2907
8db9d77b
ZW
2908}
2909
0206e353 2910static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2911 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2912 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2913 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2914 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2915};
2916
2917/* The FDI link training functions for SNB/Cougarpoint. */
2918static void gen6_fdi_link_train(struct drm_crtc *crtc)
2919{
2920 struct drm_device *dev = crtc->dev;
2921 struct drm_i915_private *dev_priv = dev->dev_private;
2922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2923 int pipe = intel_crtc->pipe;
fa37d39e 2924 u32 reg, temp, i, retry;
8db9d77b 2925
e1a44743
AJ
2926 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2927 for train result */
5eddb70b
CW
2928 reg = FDI_RX_IMR(pipe);
2929 temp = I915_READ(reg);
e1a44743
AJ
2930 temp &= ~FDI_RX_SYMBOL_LOCK;
2931 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2932 I915_WRITE(reg, temp);
2933
2934 POSTING_READ(reg);
e1a44743
AJ
2935 udelay(150);
2936
8db9d77b 2937 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2938 reg = FDI_TX_CTL(pipe);
2939 temp = I915_READ(reg);
627eb5a3
DV
2940 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2941 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2942 temp &= ~FDI_LINK_TRAIN_NONE;
2943 temp |= FDI_LINK_TRAIN_PATTERN_1;
2944 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2945 /* SNB-B */
2946 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2947 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2948
d74cf324
DV
2949 I915_WRITE(FDI_RX_MISC(pipe),
2950 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2951
5eddb70b
CW
2952 reg = FDI_RX_CTL(pipe);
2953 temp = I915_READ(reg);
8db9d77b
ZW
2954 if (HAS_PCH_CPT(dev)) {
2955 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2956 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2957 } else {
2958 temp &= ~FDI_LINK_TRAIN_NONE;
2959 temp |= FDI_LINK_TRAIN_PATTERN_1;
2960 }
5eddb70b
CW
2961 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2962
2963 POSTING_READ(reg);
8db9d77b
ZW
2964 udelay(150);
2965
0206e353 2966 for (i = 0; i < 4; i++) {
5eddb70b
CW
2967 reg = FDI_TX_CTL(pipe);
2968 temp = I915_READ(reg);
8db9d77b
ZW
2969 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2970 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2971 I915_WRITE(reg, temp);
2972
2973 POSTING_READ(reg);
8db9d77b
ZW
2974 udelay(500);
2975
fa37d39e
SP
2976 for (retry = 0; retry < 5; retry++) {
2977 reg = FDI_RX_IIR(pipe);
2978 temp = I915_READ(reg);
2979 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2980 if (temp & FDI_RX_BIT_LOCK) {
2981 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2982 DRM_DEBUG_KMS("FDI train 1 done.\n");
2983 break;
2984 }
2985 udelay(50);
8db9d77b 2986 }
fa37d39e
SP
2987 if (retry < 5)
2988 break;
8db9d77b
ZW
2989 }
2990 if (i == 4)
5eddb70b 2991 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2992
2993 /* Train 2 */
5eddb70b
CW
2994 reg = FDI_TX_CTL(pipe);
2995 temp = I915_READ(reg);
8db9d77b
ZW
2996 temp &= ~FDI_LINK_TRAIN_NONE;
2997 temp |= FDI_LINK_TRAIN_PATTERN_2;
2998 if (IS_GEN6(dev)) {
2999 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3000 /* SNB-B */
3001 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3002 }
5eddb70b 3003 I915_WRITE(reg, temp);
8db9d77b 3004
5eddb70b
CW
3005 reg = FDI_RX_CTL(pipe);
3006 temp = I915_READ(reg);
8db9d77b
ZW
3007 if (HAS_PCH_CPT(dev)) {
3008 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3009 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3010 } else {
3011 temp &= ~FDI_LINK_TRAIN_NONE;
3012 temp |= FDI_LINK_TRAIN_PATTERN_2;
3013 }
5eddb70b
CW
3014 I915_WRITE(reg, temp);
3015
3016 POSTING_READ(reg);
8db9d77b
ZW
3017 udelay(150);
3018
0206e353 3019 for (i = 0; i < 4; i++) {
5eddb70b
CW
3020 reg = FDI_TX_CTL(pipe);
3021 temp = I915_READ(reg);
8db9d77b
ZW
3022 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3023 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3024 I915_WRITE(reg, temp);
3025
3026 POSTING_READ(reg);
8db9d77b
ZW
3027 udelay(500);
3028
fa37d39e
SP
3029 for (retry = 0; retry < 5; retry++) {
3030 reg = FDI_RX_IIR(pipe);
3031 temp = I915_READ(reg);
3032 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3033 if (temp & FDI_RX_SYMBOL_LOCK) {
3034 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3035 DRM_DEBUG_KMS("FDI train 2 done.\n");
3036 break;
3037 }
3038 udelay(50);
8db9d77b 3039 }
fa37d39e
SP
3040 if (retry < 5)
3041 break;
8db9d77b
ZW
3042 }
3043 if (i == 4)
5eddb70b 3044 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3045
3046 DRM_DEBUG_KMS("FDI train done.\n");
3047}
3048
357555c0
JB
3049/* Manual link training for Ivy Bridge A0 parts */
3050static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3051{
3052 struct drm_device *dev = crtc->dev;
3053 struct drm_i915_private *dev_priv = dev->dev_private;
3054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3055 int pipe = intel_crtc->pipe;
139ccd3f 3056 u32 reg, temp, i, j;
357555c0
JB
3057
3058 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3059 for train result */
3060 reg = FDI_RX_IMR(pipe);
3061 temp = I915_READ(reg);
3062 temp &= ~FDI_RX_SYMBOL_LOCK;
3063 temp &= ~FDI_RX_BIT_LOCK;
3064 I915_WRITE(reg, temp);
3065
3066 POSTING_READ(reg);
3067 udelay(150);
3068
01a415fd
DV
3069 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3070 I915_READ(FDI_RX_IIR(pipe)));
3071
139ccd3f
JB
3072 /* Try each vswing and preemphasis setting twice before moving on */
3073 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3074 /* disable first in case we need to retry */
3075 reg = FDI_TX_CTL(pipe);
3076 temp = I915_READ(reg);
3077 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3078 temp &= ~FDI_TX_ENABLE;
3079 I915_WRITE(reg, temp);
357555c0 3080
139ccd3f
JB
3081 reg = FDI_RX_CTL(pipe);
3082 temp = I915_READ(reg);
3083 temp &= ~FDI_LINK_TRAIN_AUTO;
3084 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3085 temp &= ~FDI_RX_ENABLE;
3086 I915_WRITE(reg, temp);
357555c0 3087
139ccd3f 3088 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3089 reg = FDI_TX_CTL(pipe);
3090 temp = I915_READ(reg);
139ccd3f
JB
3091 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3092 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3093 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3094 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3095 temp |= snb_b_fdi_train_param[j/2];
3096 temp |= FDI_COMPOSITE_SYNC;
3097 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3098
139ccd3f
JB
3099 I915_WRITE(FDI_RX_MISC(pipe),
3100 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3101
139ccd3f 3102 reg = FDI_RX_CTL(pipe);
357555c0 3103 temp = I915_READ(reg);
139ccd3f
JB
3104 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3105 temp |= FDI_COMPOSITE_SYNC;
3106 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3107
139ccd3f
JB
3108 POSTING_READ(reg);
3109 udelay(1); /* should be 0.5us */
357555c0 3110
139ccd3f
JB
3111 for (i = 0; i < 4; i++) {
3112 reg = FDI_RX_IIR(pipe);
3113 temp = I915_READ(reg);
3114 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3115
139ccd3f
JB
3116 if (temp & FDI_RX_BIT_LOCK ||
3117 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3118 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3119 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3120 i);
3121 break;
3122 }
3123 udelay(1); /* should be 0.5us */
3124 }
3125 if (i == 4) {
3126 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3127 continue;
3128 }
357555c0 3129
139ccd3f 3130 /* Train 2 */
357555c0
JB
3131 reg = FDI_TX_CTL(pipe);
3132 temp = I915_READ(reg);
139ccd3f
JB
3133 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3134 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3135 I915_WRITE(reg, temp);
3136
3137 reg = FDI_RX_CTL(pipe);
3138 temp = I915_READ(reg);
3139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3140 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3141 I915_WRITE(reg, temp);
3142
3143 POSTING_READ(reg);
139ccd3f 3144 udelay(2); /* should be 1.5us */
357555c0 3145
139ccd3f
JB
3146 for (i = 0; i < 4; i++) {
3147 reg = FDI_RX_IIR(pipe);
3148 temp = I915_READ(reg);
3149 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3150
139ccd3f
JB
3151 if (temp & FDI_RX_SYMBOL_LOCK ||
3152 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3153 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3154 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3155 i);
3156 goto train_done;
3157 }
3158 udelay(2); /* should be 1.5us */
357555c0 3159 }
139ccd3f
JB
3160 if (i == 4)
3161 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3162 }
357555c0 3163
139ccd3f 3164train_done:
357555c0
JB
3165 DRM_DEBUG_KMS("FDI train done.\n");
3166}
3167
88cefb6c 3168static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3169{
88cefb6c 3170 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3171 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3172 int pipe = intel_crtc->pipe;
5eddb70b 3173 u32 reg, temp;
79e53945 3174
c64e311e 3175
c98e9dcf 3176 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3177 reg = FDI_RX_CTL(pipe);
3178 temp = I915_READ(reg);
627eb5a3
DV
3179 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3180 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3181 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3182 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3183
3184 POSTING_READ(reg);
c98e9dcf
JB
3185 udelay(200);
3186
3187 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3188 temp = I915_READ(reg);
3189 I915_WRITE(reg, temp | FDI_PCDCLK);
3190
3191 POSTING_READ(reg);
c98e9dcf
JB
3192 udelay(200);
3193
20749730
PZ
3194 /* Enable CPU FDI TX PLL, always on for Ironlake */
3195 reg = FDI_TX_CTL(pipe);
3196 temp = I915_READ(reg);
3197 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3198 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3199
20749730
PZ
3200 POSTING_READ(reg);
3201 udelay(100);
6be4a607 3202 }
0e23b99d
JB
3203}
3204
88cefb6c
DV
3205static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3206{
3207 struct drm_device *dev = intel_crtc->base.dev;
3208 struct drm_i915_private *dev_priv = dev->dev_private;
3209 int pipe = intel_crtc->pipe;
3210 u32 reg, temp;
3211
3212 /* Switch from PCDclk to Rawclk */
3213 reg = FDI_RX_CTL(pipe);
3214 temp = I915_READ(reg);
3215 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3216
3217 /* Disable CPU FDI TX PLL */
3218 reg = FDI_TX_CTL(pipe);
3219 temp = I915_READ(reg);
3220 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3221
3222 POSTING_READ(reg);
3223 udelay(100);
3224
3225 reg = FDI_RX_CTL(pipe);
3226 temp = I915_READ(reg);
3227 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3228
3229 /* Wait for the clocks to turn off. */
3230 POSTING_READ(reg);
3231 udelay(100);
3232}
3233
0fc932b8
JB
3234static void ironlake_fdi_disable(struct drm_crtc *crtc)
3235{
3236 struct drm_device *dev = crtc->dev;
3237 struct drm_i915_private *dev_priv = dev->dev_private;
3238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3239 int pipe = intel_crtc->pipe;
3240 u32 reg, temp;
3241
3242 /* disable CPU FDI tx and PCH FDI rx */
3243 reg = FDI_TX_CTL(pipe);
3244 temp = I915_READ(reg);
3245 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3246 POSTING_READ(reg);
3247
3248 reg = FDI_RX_CTL(pipe);
3249 temp = I915_READ(reg);
3250 temp &= ~(0x7 << 16);
dfd07d72 3251 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3252 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3253
3254 POSTING_READ(reg);
3255 udelay(100);
3256
3257 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3258 if (HAS_PCH_IBX(dev))
6f06ce18 3259 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3260
3261 /* still set train pattern 1 */
3262 reg = FDI_TX_CTL(pipe);
3263 temp = I915_READ(reg);
3264 temp &= ~FDI_LINK_TRAIN_NONE;
3265 temp |= FDI_LINK_TRAIN_PATTERN_1;
3266 I915_WRITE(reg, temp);
3267
3268 reg = FDI_RX_CTL(pipe);
3269 temp = I915_READ(reg);
3270 if (HAS_PCH_CPT(dev)) {
3271 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3272 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3273 } else {
3274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_PATTERN_1;
3276 }
3277 /* BPC in FDI rx is consistent with that in PIPECONF */
3278 temp &= ~(0x07 << 16);
dfd07d72 3279 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
3283 udelay(100);
3284}
3285
5dce5b93
CW
3286bool intel_has_pending_fb_unpin(struct drm_device *dev)
3287{
3288 struct intel_crtc *crtc;
3289
3290 /* Note that we don't need to be called with mode_config.lock here
3291 * as our list of CRTC objects is static for the lifetime of the
3292 * device and so cannot disappear as we iterate. Similarly, we can
3293 * happily treat the predicates as racy, atomic checks as userspace
3294 * cannot claim and pin a new fb without at least acquring the
3295 * struct_mutex and so serialising with us.
3296 */
d3fcc808 3297 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3298 if (atomic_read(&crtc->unpin_work_count) == 0)
3299 continue;
3300
3301 if (crtc->unpin_work)
3302 intel_wait_for_vblank(dev, crtc->pipe);
3303
3304 return true;
3305 }
3306
3307 return false;
3308}
3309
46a55d30 3310void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3311{
0f91128d 3312 struct drm_device *dev = crtc->dev;
5bb61643 3313 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3314
f4510a27 3315 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3316 return;
3317
2c10d571
DV
3318 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3319
eed6d67d
DV
3320 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3321 !intel_crtc_has_pending_flip(crtc),
3322 60*HZ) == 0);
5bb61643 3323
0f91128d 3324 mutex_lock(&dev->struct_mutex);
f4510a27 3325 intel_finish_fb(crtc->primary->fb);
0f91128d 3326 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3327}
3328
e615efe4
ED
3329/* Program iCLKIP clock to the desired frequency */
3330static void lpt_program_iclkip(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3334 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3335 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3336 u32 temp;
3337
09153000
DV
3338 mutex_lock(&dev_priv->dpio_lock);
3339
e615efe4
ED
3340 /* It is necessary to ungate the pixclk gate prior to programming
3341 * the divisors, and gate it back when it is done.
3342 */
3343 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3344
3345 /* Disable SSCCTL */
3346 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3347 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3348 SBI_SSCCTL_DISABLE,
3349 SBI_ICLK);
e615efe4
ED
3350
3351 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3352 if (clock == 20000) {
e615efe4
ED
3353 auxdiv = 1;
3354 divsel = 0x41;
3355 phaseinc = 0x20;
3356 } else {
3357 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3358 * but the adjusted_mode->crtc_clock in in KHz. To get the
3359 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3360 * convert the virtual clock precision to KHz here for higher
3361 * precision.
3362 */
3363 u32 iclk_virtual_root_freq = 172800 * 1000;
3364 u32 iclk_pi_range = 64;
3365 u32 desired_divisor, msb_divisor_value, pi_value;
3366
12d7ceed 3367 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3368 msb_divisor_value = desired_divisor / iclk_pi_range;
3369 pi_value = desired_divisor % iclk_pi_range;
3370
3371 auxdiv = 0;
3372 divsel = msb_divisor_value - 2;
3373 phaseinc = pi_value;
3374 }
3375
3376 /* This should not happen with any sane values */
3377 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3378 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3379 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3380 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3381
3382 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3383 clock,
e615efe4
ED
3384 auxdiv,
3385 divsel,
3386 phasedir,
3387 phaseinc);
3388
3389 /* Program SSCDIVINTPHASE6 */
988d6ee8 3390 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3391 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3392 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3393 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3394 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3395 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3396 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3397 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3398
3399 /* Program SSCAUXDIV */
988d6ee8 3400 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3401 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3402 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3403 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3404
3405 /* Enable modulator and associated divider */
988d6ee8 3406 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3407 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3408 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3409
3410 /* Wait for initialization time */
3411 udelay(24);
3412
3413 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3414
3415 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3416}
3417
275f01b2
DV
3418static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3419 enum pipe pch_transcoder)
3420{
3421 struct drm_device *dev = crtc->base.dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3424
3425 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3426 I915_READ(HTOTAL(cpu_transcoder)));
3427 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3428 I915_READ(HBLANK(cpu_transcoder)));
3429 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3430 I915_READ(HSYNC(cpu_transcoder)));
3431
3432 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3433 I915_READ(VTOTAL(cpu_transcoder)));
3434 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3435 I915_READ(VBLANK(cpu_transcoder)));
3436 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3437 I915_READ(VSYNC(cpu_transcoder)));
3438 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3439 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3440}
3441
1fbc0d78
DV
3442static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3443{
3444 struct drm_i915_private *dev_priv = dev->dev_private;
3445 uint32_t temp;
3446
3447 temp = I915_READ(SOUTH_CHICKEN1);
3448 if (temp & FDI_BC_BIFURCATION_SELECT)
3449 return;
3450
3451 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3452 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3453
3454 temp |= FDI_BC_BIFURCATION_SELECT;
3455 DRM_DEBUG_KMS("enabling fdi C rx\n");
3456 I915_WRITE(SOUTH_CHICKEN1, temp);
3457 POSTING_READ(SOUTH_CHICKEN1);
3458}
3459
3460static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3461{
3462 struct drm_device *dev = intel_crtc->base.dev;
3463 struct drm_i915_private *dev_priv = dev->dev_private;
3464
3465 switch (intel_crtc->pipe) {
3466 case PIPE_A:
3467 break;
3468 case PIPE_B:
3469 if (intel_crtc->config.fdi_lanes > 2)
3470 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3471 else
3472 cpt_enable_fdi_bc_bifurcation(dev);
3473
3474 break;
3475 case PIPE_C:
3476 cpt_enable_fdi_bc_bifurcation(dev);
3477
3478 break;
3479 default:
3480 BUG();
3481 }
3482}
3483
f67a559d
JB
3484/*
3485 * Enable PCH resources required for PCH ports:
3486 * - PCH PLLs
3487 * - FDI training & RX/TX
3488 * - update transcoder timings
3489 * - DP transcoding bits
3490 * - transcoder
3491 */
3492static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
ee7b9f93 3498 u32 reg, temp;
2c07245f 3499
ab9412ba 3500 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3501
1fbc0d78
DV
3502 if (IS_IVYBRIDGE(dev))
3503 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3504
cd986abb
DV
3505 /* Write the TU size bits before fdi link training, so that error
3506 * detection works. */
3507 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3508 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3509
c98e9dcf 3510 /* For PCH output, training FDI link */
674cf967 3511 dev_priv->display.fdi_link_train(crtc);
2c07245f 3512
3ad8a208
DV
3513 /* We need to program the right clock selection before writing the pixel
3514 * mutliplier into the DPLL. */
303b81e0 3515 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3516 u32 sel;
4b645f14 3517
c98e9dcf 3518 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3519 temp |= TRANS_DPLL_ENABLE(pipe);
3520 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3521 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3522 temp |= sel;
3523 else
3524 temp &= ~sel;
c98e9dcf 3525 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3526 }
5eddb70b 3527
3ad8a208
DV
3528 /* XXX: pch pll's can be enabled any time before we enable the PCH
3529 * transcoder, and we actually should do this to not upset any PCH
3530 * transcoder that already use the clock when we share it.
3531 *
3532 * Note that enable_shared_dpll tries to do the right thing, but
3533 * get_shared_dpll unconditionally resets the pll - we need that to have
3534 * the right LVDS enable sequence. */
85b3894f 3535 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3536
d9b6cb56
JB
3537 /* set transcoder timing, panel must allow it */
3538 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3539 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3540
303b81e0 3541 intel_fdi_normal_train(crtc);
5e84e1a4 3542
c98e9dcf
JB
3543 /* For PCH DP, enable TRANS_DP_CTL */
3544 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3545 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3546 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3547 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3548 reg = TRANS_DP_CTL(pipe);
3549 temp = I915_READ(reg);
3550 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3551 TRANS_DP_SYNC_MASK |
3552 TRANS_DP_BPC_MASK);
5eddb70b
CW
3553 temp |= (TRANS_DP_OUTPUT_ENABLE |
3554 TRANS_DP_ENH_FRAMING);
9325c9f0 3555 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3556
3557 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3558 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3559 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3560 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3561
3562 switch (intel_trans_dp_port_sel(crtc)) {
3563 case PCH_DP_B:
5eddb70b 3564 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3565 break;
3566 case PCH_DP_C:
5eddb70b 3567 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3568 break;
3569 case PCH_DP_D:
5eddb70b 3570 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3571 break;
3572 default:
e95d41e1 3573 BUG();
32f9d658 3574 }
2c07245f 3575
5eddb70b 3576 I915_WRITE(reg, temp);
6be4a607 3577 }
b52eb4dc 3578
b8a4f404 3579 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3580}
3581
1507e5bd
PZ
3582static void lpt_pch_enable(struct drm_crtc *crtc)
3583{
3584 struct drm_device *dev = crtc->dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3587 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3588
ab9412ba 3589 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3590
8c52b5e8 3591 lpt_program_iclkip(crtc);
1507e5bd 3592
0540e488 3593 /* Set transcoder timing. */
275f01b2 3594 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3595
937bb610 3596 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3597}
3598
716c2e55 3599void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3600{
e2b78267 3601 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3602
3603 if (pll == NULL)
3604 return;
3605
3606 if (pll->refcount == 0) {
46edb027 3607 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3608 return;
3609 }
3610
f4a091c7
DV
3611 if (--pll->refcount == 0) {
3612 WARN_ON(pll->on);
3613 WARN_ON(pll->active);
3614 }
3615
a43f6e0f 3616 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3617}
3618
716c2e55 3619struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3620{
e2b78267
DV
3621 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3622 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3623 enum intel_dpll_id i;
ee7b9f93 3624
ee7b9f93 3625 if (pll) {
46edb027
DV
3626 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3627 crtc->base.base.id, pll->name);
e2b78267 3628 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3629 }
3630
98b6bd99
DV
3631 if (HAS_PCH_IBX(dev_priv->dev)) {
3632 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3633 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3634 pll = &dev_priv->shared_dplls[i];
98b6bd99 3635
46edb027
DV
3636 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3637 crtc->base.base.id, pll->name);
98b6bd99 3638
f2a69f44
DV
3639 WARN_ON(pll->refcount);
3640
98b6bd99
DV
3641 goto found;
3642 }
3643
e72f9fbf
DV
3644 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3645 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3646
3647 /* Only want to check enabled timings first */
3648 if (pll->refcount == 0)
3649 continue;
3650
b89a1d39
DV
3651 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3652 sizeof(pll->hw_state)) == 0) {
46edb027 3653 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3654 crtc->base.base.id,
46edb027 3655 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3656
3657 goto found;
3658 }
3659 }
3660
3661 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3662 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3663 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3664 if (pll->refcount == 0) {
46edb027
DV
3665 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3666 crtc->base.base.id, pll->name);
ee7b9f93
JB
3667 goto found;
3668 }
3669 }
3670
3671 return NULL;
3672
3673found:
f2a69f44
DV
3674 if (pll->refcount == 0)
3675 pll->hw_state = crtc->config.dpll_hw_state;
3676
a43f6e0f 3677 crtc->config.shared_dpll = i;
46edb027
DV
3678 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3679 pipe_name(crtc->pipe));
ee7b9f93 3680
cdbd2316 3681 pll->refcount++;
e04c7350 3682
ee7b9f93
JB
3683 return pll;
3684}
3685
a1520318 3686static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3689 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3690 u32 temp;
3691
3692 temp = I915_READ(dslreg);
3693 udelay(500);
3694 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3695 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3696 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3697 }
3698}
3699
b074cec8
JB
3700static void ironlake_pfit_enable(struct intel_crtc *crtc)
3701{
3702 struct drm_device *dev = crtc->base.dev;
3703 struct drm_i915_private *dev_priv = dev->dev_private;
3704 int pipe = crtc->pipe;
3705
fd4daa9c 3706 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3707 /* Force use of hard-coded filter coefficients
3708 * as some pre-programmed values are broken,
3709 * e.g. x201.
3710 */
3711 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3712 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3713 PF_PIPE_SEL_IVB(pipe));
3714 else
3715 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3716 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3717 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3718 }
3719}
3720
bb53d4ae
VS
3721static void intel_enable_planes(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
3724 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3725 struct drm_plane *plane;
bb53d4ae
VS
3726 struct intel_plane *intel_plane;
3727
af2b653b
MR
3728 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3729 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3730 if (intel_plane->pipe == pipe)
3731 intel_plane_restore(&intel_plane->base);
af2b653b 3732 }
bb53d4ae
VS
3733}
3734
3735static void intel_disable_planes(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
3738 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3739 struct drm_plane *plane;
bb53d4ae
VS
3740 struct intel_plane *intel_plane;
3741
af2b653b
MR
3742 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3743 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3744 if (intel_plane->pipe == pipe)
3745 intel_plane_disable(&intel_plane->base);
af2b653b 3746 }
bb53d4ae
VS
3747}
3748
20bc8673 3749void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 3750{
cea165c3
VS
3751 struct drm_device *dev = crtc->base.dev;
3752 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531
PZ
3753
3754 if (!crtc->config.ips_enabled)
3755 return;
3756
cea165c3
VS
3757 /* We can only enable IPS after we enable a plane and wait for a vblank */
3758 intel_wait_for_vblank(dev, crtc->pipe);
3759
d77e4531 3760 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 3761 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3762 mutex_lock(&dev_priv->rps.hw_lock);
3763 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3764 mutex_unlock(&dev_priv->rps.hw_lock);
3765 /* Quoting Art Runyan: "its not safe to expect any particular
3766 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3767 * mailbox." Moreover, the mailbox may return a bogus state,
3768 * so we need to just enable it and continue on.
2a114cc1
BW
3769 */
3770 } else {
3771 I915_WRITE(IPS_CTL, IPS_ENABLE);
3772 /* The bit only becomes 1 in the next vblank, so this wait here
3773 * is essentially intel_wait_for_vblank. If we don't have this
3774 * and don't wait for vblanks until the end of crtc_enable, then
3775 * the HW state readout code will complain that the expected
3776 * IPS_CTL value is not the one we read. */
3777 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3778 DRM_ERROR("Timed out waiting for IPS enable\n");
3779 }
d77e4531
PZ
3780}
3781
20bc8673 3782void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3783{
3784 struct drm_device *dev = crtc->base.dev;
3785 struct drm_i915_private *dev_priv = dev->dev_private;
3786
3787 if (!crtc->config.ips_enabled)
3788 return;
3789
3790 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3791 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3792 mutex_lock(&dev_priv->rps.hw_lock);
3793 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3794 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3795 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3796 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3797 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3798 } else {
2a114cc1 3799 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3800 POSTING_READ(IPS_CTL);
3801 }
d77e4531
PZ
3802
3803 /* We need to wait for a vblank before we can disable the plane. */
3804 intel_wait_for_vblank(dev, crtc->pipe);
3805}
3806
3807/** Loads the palette/gamma unit for the CRTC with the prepared values */
3808static void intel_crtc_load_lut(struct drm_crtc *crtc)
3809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_i915_private *dev_priv = dev->dev_private;
3812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3813 enum pipe pipe = intel_crtc->pipe;
3814 int palreg = PALETTE(pipe);
3815 int i;
3816 bool reenable_ips = false;
3817
3818 /* The clocks have to be on to load the palette. */
3819 if (!crtc->enabled || !intel_crtc->active)
3820 return;
3821
3822 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3823 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3824 assert_dsi_pll_enabled(dev_priv);
3825 else
3826 assert_pll_enabled(dev_priv, pipe);
3827 }
3828
3829 /* use legacy palette for Ironlake */
7a1db49a 3830 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
3831 palreg = LGC_PALETTE(pipe);
3832
3833 /* Workaround : Do not read or write the pipe palette/gamma data while
3834 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3835 */
41e6fc4c 3836 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3837 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3838 GAMMA_MODE_MODE_SPLIT)) {
3839 hsw_disable_ips(intel_crtc);
3840 reenable_ips = true;
3841 }
3842
3843 for (i = 0; i < 256; i++) {
3844 I915_WRITE(palreg + 4 * i,
3845 (intel_crtc->lut_r[i] << 16) |
3846 (intel_crtc->lut_g[i] << 8) |
3847 intel_crtc->lut_b[i]);
3848 }
3849
3850 if (reenable_ips)
3851 hsw_enable_ips(intel_crtc);
3852}
3853
d3eedb1a
VS
3854static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3855{
3856 if (!enable && intel_crtc->overlay) {
3857 struct drm_device *dev = intel_crtc->base.dev;
3858 struct drm_i915_private *dev_priv = dev->dev_private;
3859
3860 mutex_lock(&dev->struct_mutex);
3861 dev_priv->mm.interruptible = false;
3862 (void) intel_overlay_switch_off(intel_crtc->overlay);
3863 dev_priv->mm.interruptible = true;
3864 mutex_unlock(&dev->struct_mutex);
3865 }
3866
3867 /* Let userspace switch the overlay on again. In most cases userspace
3868 * has to recompute where to put it anyway.
3869 */
3870}
3871
d3eedb1a 3872static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3873{
3874 struct drm_device *dev = crtc->dev;
3875 struct drm_i915_private *dev_priv = dev->dev_private;
3876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3877 int pipe = intel_crtc->pipe;
3878 int plane = intel_crtc->plane;
3879
f98551ae
VS
3880 drm_vblank_on(dev, pipe);
3881
a5c4d7bc
VS
3882 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3883 intel_enable_planes(crtc);
3884 intel_crtc_update_cursor(crtc, true);
d3eedb1a 3885 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
3886
3887 hsw_enable_ips(intel_crtc);
3888
3889 mutex_lock(&dev->struct_mutex);
3890 intel_update_fbc(dev);
3891 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
3892
3893 /*
3894 * FIXME: Once we grow proper nuclear flip support out of this we need
3895 * to compute the mask of flip planes precisely. For the time being
3896 * consider this a flip from a NULL plane.
3897 */
3898 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
3899}
3900
d3eedb1a 3901static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3902{
3903 struct drm_device *dev = crtc->dev;
3904 struct drm_i915_private *dev_priv = dev->dev_private;
3905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3906 int pipe = intel_crtc->pipe;
3907 int plane = intel_crtc->plane;
3908
3909 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc
VS
3910
3911 if (dev_priv->fbc.plane == plane)
3912 intel_disable_fbc(dev);
3913
3914 hsw_disable_ips(intel_crtc);
3915
d3eedb1a 3916 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
3917 intel_crtc_update_cursor(crtc, false);
3918 intel_disable_planes(crtc);
3919 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
f98551ae 3920
f99d7069
DV
3921 /*
3922 * FIXME: Once we grow proper nuclear flip support out of this we need
3923 * to compute the mask of flip planes precisely. For the time being
3924 * consider this a flip to a NULL plane.
3925 */
3926 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3927
f98551ae 3928 drm_vblank_off(dev, pipe);
a5c4d7bc
VS
3929}
3930
f67a559d
JB
3931static void ironlake_crtc_enable(struct drm_crtc *crtc)
3932{
3933 struct drm_device *dev = crtc->dev;
3934 struct drm_i915_private *dev_priv = dev->dev_private;
3935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3936 struct intel_encoder *encoder;
f67a559d 3937 int pipe = intel_crtc->pipe;
29407aab 3938 enum plane plane = intel_crtc->plane;
f67a559d 3939
08a48469
DV
3940 WARN_ON(!crtc->enabled);
3941
f67a559d
JB
3942 if (intel_crtc->active)
3943 return;
3944
b14b1055
DV
3945 if (intel_crtc->config.has_pch_encoder)
3946 intel_prepare_shared_dpll(intel_crtc);
3947
29407aab
DV
3948 if (intel_crtc->config.has_dp_encoder)
3949 intel_dp_set_m_n(intel_crtc);
3950
3951 intel_set_pipe_timings(intel_crtc);
3952
3953 if (intel_crtc->config.has_pch_encoder) {
3954 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 3955 &intel_crtc->config.fdi_m_n, NULL);
29407aab
DV
3956 }
3957
3958 ironlake_set_pipeconf(crtc);
3959
3960 /* Set up the display plane register */
3961 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3962 POSTING_READ(DSPCNTR(plane));
3963
3964 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3965 crtc->x, crtc->y);
3966
f67a559d 3967 intel_crtc->active = true;
8664281b
PZ
3968
3969 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3970 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3971
f6736a1a 3972 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3973 if (encoder->pre_enable)
3974 encoder->pre_enable(encoder);
f67a559d 3975
5bfe2ac0 3976 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3977 /* Note: FDI PLL enabling _must_ be done before we enable the
3978 * cpu pipes, hence this is separate from all the other fdi/pch
3979 * enabling. */
88cefb6c 3980 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3981 } else {
3982 assert_fdi_tx_disabled(dev_priv, pipe);
3983 assert_fdi_rx_disabled(dev_priv, pipe);
3984 }
f67a559d 3985
b074cec8 3986 ironlake_pfit_enable(intel_crtc);
f67a559d 3987
9c54c0dd
JB
3988 /*
3989 * On ILK+ LUT must be loaded before the pipe is running but with
3990 * clocks enabled
3991 */
3992 intel_crtc_load_lut(crtc);
3993
f37fcc2a 3994 intel_update_watermarks(crtc);
e1fdc473 3995 intel_enable_pipe(intel_crtc);
f67a559d 3996
5bfe2ac0 3997 if (intel_crtc->config.has_pch_encoder)
f67a559d 3998 ironlake_pch_enable(crtc);
c98e9dcf 3999
fa5c73b1
DV
4000 for_each_encoder_on_crtc(dev, crtc, encoder)
4001 encoder->enable(encoder);
61b77ddd
DV
4002
4003 if (HAS_PCH_CPT(dev))
a1520318 4004 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4005
d3eedb1a 4006 intel_crtc_enable_planes(crtc);
6be4a607
JB
4007}
4008
42db64ef
PZ
4009/* IPS only exists on ULT machines and is tied to pipe A. */
4010static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4011{
f5adf94e 4012 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4013}
4014
e4916946
PZ
4015/*
4016 * This implements the workaround described in the "notes" section of the mode
4017 * set sequence documentation. When going from no pipes or single pipe to
4018 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4019 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4020 */
4021static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4022{
4023 struct drm_device *dev = crtc->base.dev;
4024 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4025
4026 /* We want to get the other_active_crtc only if there's only 1 other
4027 * active crtc. */
d3fcc808 4028 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4029 if (!crtc_it->active || crtc_it == crtc)
4030 continue;
4031
4032 if (other_active_crtc)
4033 return;
4034
4035 other_active_crtc = crtc_it;
4036 }
4037 if (!other_active_crtc)
4038 return;
4039
4040 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4041 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4042}
4043
4f771f10
PZ
4044static void haswell_crtc_enable(struct drm_crtc *crtc)
4045{
4046 struct drm_device *dev = crtc->dev;
4047 struct drm_i915_private *dev_priv = dev->dev_private;
4048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4049 struct intel_encoder *encoder;
4050 int pipe = intel_crtc->pipe;
229fca97 4051 enum plane plane = intel_crtc->plane;
4f771f10
PZ
4052
4053 WARN_ON(!crtc->enabled);
4054
4055 if (intel_crtc->active)
4056 return;
4057
df8ad70c
DV
4058 if (intel_crtc_to_shared_dpll(intel_crtc))
4059 intel_enable_shared_dpll(intel_crtc);
4060
229fca97
DV
4061 if (intel_crtc->config.has_dp_encoder)
4062 intel_dp_set_m_n(intel_crtc);
4063
4064 intel_set_pipe_timings(intel_crtc);
4065
4066 if (intel_crtc->config.has_pch_encoder) {
4067 intel_cpu_transcoder_set_m_n(intel_crtc,
f769cd24 4068 &intel_crtc->config.fdi_m_n, NULL);
229fca97
DV
4069 }
4070
4071 haswell_set_pipeconf(crtc);
4072
4073 intel_set_pipe_csc(crtc);
4074
4075 /* Set up the display plane register */
4076 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4077 POSTING_READ(DSPCNTR(plane));
4078
4079 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4080 crtc->x, crtc->y);
4081
4f771f10 4082 intel_crtc->active = true;
8664281b
PZ
4083
4084 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4f771f10
PZ
4085 for_each_encoder_on_crtc(dev, crtc, encoder)
4086 if (encoder->pre_enable)
4087 encoder->pre_enable(encoder);
4088
4fe9467d
ID
4089 if (intel_crtc->config.has_pch_encoder) {
4090 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4091 dev_priv->display.fdi_link_train(crtc);
4092 }
4093
1f544388 4094 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4095
b074cec8 4096 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4097
4098 /*
4099 * On ILK+ LUT must be loaded before the pipe is running but with
4100 * clocks enabled
4101 */
4102 intel_crtc_load_lut(crtc);
4103
1f544388 4104 intel_ddi_set_pipe_settings(crtc);
8228c251 4105 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4106
f37fcc2a 4107 intel_update_watermarks(crtc);
e1fdc473 4108 intel_enable_pipe(intel_crtc);
42db64ef 4109
5bfe2ac0 4110 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4111 lpt_pch_enable(crtc);
4f771f10 4112
0e32b39c
DA
4113 if (intel_crtc->config.dp_encoder_is_mst)
4114 intel_ddi_set_vc_payload_alloc(crtc, true);
4115
8807e55b 4116 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4117 encoder->enable(encoder);
8807e55b
JN
4118 intel_opregion_notify_encoder(encoder, true);
4119 }
4f771f10 4120
e4916946
PZ
4121 /* If we change the relative order between pipe/planes enabling, we need
4122 * to change the workaround. */
4123 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4124 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4125}
4126
3f8dce3a
DV
4127static void ironlake_pfit_disable(struct intel_crtc *crtc)
4128{
4129 struct drm_device *dev = crtc->base.dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 int pipe = crtc->pipe;
4132
4133 /* To avoid upsetting the power well on haswell only disable the pfit if
4134 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4135 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4136 I915_WRITE(PF_CTL(pipe), 0);
4137 I915_WRITE(PF_WIN_POS(pipe), 0);
4138 I915_WRITE(PF_WIN_SZ(pipe), 0);
4139 }
4140}
4141
6be4a607
JB
4142static void ironlake_crtc_disable(struct drm_crtc *crtc)
4143{
4144 struct drm_device *dev = crtc->dev;
4145 struct drm_i915_private *dev_priv = dev->dev_private;
4146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4147 struct intel_encoder *encoder;
6be4a607 4148 int pipe = intel_crtc->pipe;
5eddb70b 4149 u32 reg, temp;
b52eb4dc 4150
f7abfe8b
CW
4151 if (!intel_crtc->active)
4152 return;
4153
d3eedb1a 4154 intel_crtc_disable_planes(crtc);
a5c4d7bc 4155
ea9d758d
DV
4156 for_each_encoder_on_crtc(dev, crtc, encoder)
4157 encoder->disable(encoder);
4158
d925c59a
DV
4159 if (intel_crtc->config.has_pch_encoder)
4160 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4161
b24e7179 4162 intel_disable_pipe(dev_priv, pipe);
32f9d658 4163
0e32b39c
DA
4164 if (intel_crtc->config.dp_encoder_is_mst)
4165 intel_ddi_set_vc_payload_alloc(crtc, false);
4166
3f8dce3a 4167 ironlake_pfit_disable(intel_crtc);
2c07245f 4168
bf49ec8c
DV
4169 for_each_encoder_on_crtc(dev, crtc, encoder)
4170 if (encoder->post_disable)
4171 encoder->post_disable(encoder);
2c07245f 4172
d925c59a
DV
4173 if (intel_crtc->config.has_pch_encoder) {
4174 ironlake_fdi_disable(crtc);
913d8d11 4175
d925c59a
DV
4176 ironlake_disable_pch_transcoder(dev_priv, pipe);
4177 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 4178
d925c59a
DV
4179 if (HAS_PCH_CPT(dev)) {
4180 /* disable TRANS_DP_CTL */
4181 reg = TRANS_DP_CTL(pipe);
4182 temp = I915_READ(reg);
4183 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4184 TRANS_DP_PORT_SEL_MASK);
4185 temp |= TRANS_DP_PORT_SEL_NONE;
4186 I915_WRITE(reg, temp);
4187
4188 /* disable DPLL_SEL */
4189 temp = I915_READ(PCH_DPLL_SEL);
11887397 4190 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4191 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4192 }
e3421a18 4193
d925c59a 4194 /* disable PCH DPLL */
e72f9fbf 4195 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4196
d925c59a
DV
4197 ironlake_fdi_pll_disable(intel_crtc);
4198 }
6b383a7f 4199
f7abfe8b 4200 intel_crtc->active = false;
46ba614c 4201 intel_update_watermarks(crtc);
d1ebd816
BW
4202
4203 mutex_lock(&dev->struct_mutex);
6b383a7f 4204 intel_update_fbc(dev);
d1ebd816 4205 mutex_unlock(&dev->struct_mutex);
6be4a607 4206}
1b3c7a47 4207
4f771f10 4208static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4209{
4f771f10
PZ
4210 struct drm_device *dev = crtc->dev;
4211 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
4213 struct intel_encoder *encoder;
4214 int pipe = intel_crtc->pipe;
3b117c8f 4215 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4216
4f771f10
PZ
4217 if (!intel_crtc->active)
4218 return;
4219
d3eedb1a 4220 intel_crtc_disable_planes(crtc);
dda9a66a 4221
8807e55b
JN
4222 for_each_encoder_on_crtc(dev, crtc, encoder) {
4223 intel_opregion_notify_encoder(encoder, false);
4f771f10 4224 encoder->disable(encoder);
8807e55b 4225 }
4f771f10 4226
8664281b
PZ
4227 if (intel_crtc->config.has_pch_encoder)
4228 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
4229 intel_disable_pipe(dev_priv, pipe);
4230
ad80a810 4231 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4232
3f8dce3a 4233 ironlake_pfit_disable(intel_crtc);
4f771f10 4234
1f544388 4235 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4236
88adfff1 4237 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4238 lpt_disable_pch_transcoder(dev_priv);
8664281b 4239 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 4240 intel_ddi_fdi_disable(crtc);
83616634 4241 }
4f771f10 4242
97b040aa
ID
4243 for_each_encoder_on_crtc(dev, crtc, encoder)
4244 if (encoder->post_disable)
4245 encoder->post_disable(encoder);
4246
4f771f10 4247 intel_crtc->active = false;
46ba614c 4248 intel_update_watermarks(crtc);
4f771f10
PZ
4249
4250 mutex_lock(&dev->struct_mutex);
4251 intel_update_fbc(dev);
4252 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4253
4254 if (intel_crtc_to_shared_dpll(intel_crtc))
4255 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4256}
4257
ee7b9f93
JB
4258static void ironlake_crtc_off(struct drm_crtc *crtc)
4259{
4260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4261 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4262}
4263
6441ab5f 4264
2dd24552
JB
4265static void i9xx_pfit_enable(struct intel_crtc *crtc)
4266{
4267 struct drm_device *dev = crtc->base.dev;
4268 struct drm_i915_private *dev_priv = dev->dev_private;
4269 struct intel_crtc_config *pipe_config = &crtc->config;
4270
328d8e82 4271 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4272 return;
4273
2dd24552 4274 /*
c0b03411
DV
4275 * The panel fitter should only be adjusted whilst the pipe is disabled,
4276 * according to register description and PRM.
2dd24552 4277 */
c0b03411
DV
4278 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4279 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4280
b074cec8
JB
4281 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4282 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4283
4284 /* Border color in case we don't scale up to the full screen. Black by
4285 * default, change to something else for debugging. */
4286 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4287}
4288
d05410f9
DA
4289static enum intel_display_power_domain port_to_power_domain(enum port port)
4290{
4291 switch (port) {
4292 case PORT_A:
4293 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4294 case PORT_B:
4295 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4296 case PORT_C:
4297 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4298 case PORT_D:
4299 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4300 default:
4301 WARN_ON_ONCE(1);
4302 return POWER_DOMAIN_PORT_OTHER;
4303 }
4304}
4305
77d22dca
ID
4306#define for_each_power_domain(domain, mask) \
4307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4308 if ((1 << (domain)) & (mask))
4309
319be8ae
ID
4310enum intel_display_power_domain
4311intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4312{
4313 struct drm_device *dev = intel_encoder->base.dev;
4314 struct intel_digital_port *intel_dig_port;
4315
4316 switch (intel_encoder->type) {
4317 case INTEL_OUTPUT_UNKNOWN:
4318 /* Only DDI platforms should ever use this output type */
4319 WARN_ON_ONCE(!HAS_DDI(dev));
4320 case INTEL_OUTPUT_DISPLAYPORT:
4321 case INTEL_OUTPUT_HDMI:
4322 case INTEL_OUTPUT_EDP:
4323 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4324 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4325 case INTEL_OUTPUT_DP_MST:
4326 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4327 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4328 case INTEL_OUTPUT_ANALOG:
4329 return POWER_DOMAIN_PORT_CRT;
4330 case INTEL_OUTPUT_DSI:
4331 return POWER_DOMAIN_PORT_DSI;
4332 default:
4333 return POWER_DOMAIN_PORT_OTHER;
4334 }
4335}
4336
4337static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4338{
319be8ae
ID
4339 struct drm_device *dev = crtc->dev;
4340 struct intel_encoder *intel_encoder;
4341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4342 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4343 unsigned long mask;
4344 enum transcoder transcoder;
4345
4346 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4347
4348 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4349 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
fabf6e51
DV
4350 if (intel_crtc->config.pch_pfit.enabled ||
4351 intel_crtc->config.pch_pfit.force_thru)
77d22dca
ID
4352 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4353
319be8ae
ID
4354 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4355 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4356
77d22dca
ID
4357 return mask;
4358}
4359
4360void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4361 bool enable)
4362{
4363 if (dev_priv->power_domains.init_power_on == enable)
4364 return;
4365
4366 if (enable)
4367 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4368 else
4369 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4370
4371 dev_priv->power_domains.init_power_on = enable;
4372}
4373
4374static void modeset_update_crtc_power_domains(struct drm_device *dev)
4375{
4376 struct drm_i915_private *dev_priv = dev->dev_private;
4377 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4378 struct intel_crtc *crtc;
4379
4380 /*
4381 * First get all needed power domains, then put all unneeded, to avoid
4382 * any unnecessary toggling of the power wells.
4383 */
d3fcc808 4384 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4385 enum intel_display_power_domain domain;
4386
4387 if (!crtc->base.enabled)
4388 continue;
4389
319be8ae 4390 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4391
4392 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4393 intel_display_power_get(dev_priv, domain);
4394 }
4395
d3fcc808 4396 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4397 enum intel_display_power_domain domain;
4398
4399 for_each_power_domain(domain, crtc->enabled_power_domains)
4400 intel_display_power_put(dev_priv, domain);
4401
4402 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4403 }
4404
4405 intel_display_set_init_power(dev_priv, false);
4406}
4407
dfcab17e 4408/* returns HPLL frequency in kHz */
f8bf63fd 4409static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4410{
586f49dc 4411 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4412
586f49dc
JB
4413 /* Obtain SKU information */
4414 mutex_lock(&dev_priv->dpio_lock);
4415 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4416 CCK_FUSE_HPLL_FREQ_MASK;
4417 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4418
dfcab17e 4419 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4420}
4421
f8bf63fd
VS
4422static void vlv_update_cdclk(struct drm_device *dev)
4423{
4424 struct drm_i915_private *dev_priv = dev->dev_private;
4425
4426 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4427 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4428 dev_priv->vlv_cdclk_freq);
4429
4430 /*
4431 * Program the gmbus_freq based on the cdclk frequency.
4432 * BSpec erroneously claims we should aim for 4MHz, but
4433 * in fact 1MHz is the correct frequency.
4434 */
4435 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4436}
4437
30a970c6
JB
4438/* Adjust CDclk dividers to allow high res or save power if possible */
4439static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4440{
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 u32 val, cmd;
4443
d197b7d3 4444 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4445
dfcab17e 4446 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4447 cmd = 2;
dfcab17e 4448 else if (cdclk == 266667)
30a970c6
JB
4449 cmd = 1;
4450 else
4451 cmd = 0;
4452
4453 mutex_lock(&dev_priv->rps.hw_lock);
4454 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4455 val &= ~DSPFREQGUAR_MASK;
4456 val |= (cmd << DSPFREQGUAR_SHIFT);
4457 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4458 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4459 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4460 50)) {
4461 DRM_ERROR("timed out waiting for CDclk change\n");
4462 }
4463 mutex_unlock(&dev_priv->rps.hw_lock);
4464
dfcab17e 4465 if (cdclk == 400000) {
30a970c6
JB
4466 u32 divider, vco;
4467
4468 vco = valleyview_get_vco(dev_priv);
dfcab17e 4469 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
30a970c6
JB
4470
4471 mutex_lock(&dev_priv->dpio_lock);
4472 /* adjust cdclk divider */
4473 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4474 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4475 val |= divider;
4476 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4477
4478 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4479 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4480 50))
4481 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4482 mutex_unlock(&dev_priv->dpio_lock);
4483 }
4484
4485 mutex_lock(&dev_priv->dpio_lock);
4486 /* adjust self-refresh exit latency value */
4487 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4488 val &= ~0x7f;
4489
4490 /*
4491 * For high bandwidth configs, we set a higher latency in the bunit
4492 * so that the core display fetch happens in time to avoid underruns.
4493 */
dfcab17e 4494 if (cdclk == 400000)
30a970c6
JB
4495 val |= 4500 / 250; /* 4.5 usec */
4496 else
4497 val |= 3000 / 250; /* 3.0 usec */
4498 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4499 mutex_unlock(&dev_priv->dpio_lock);
4500
f8bf63fd 4501 vlv_update_cdclk(dev);
30a970c6
JB
4502}
4503
383c5a6a
VS
4504static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4505{
4506 struct drm_i915_private *dev_priv = dev->dev_private;
4507 u32 val, cmd;
4508
4509 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4510
4511 switch (cdclk) {
4512 case 400000:
4513 cmd = 3;
4514 break;
4515 case 333333:
4516 case 320000:
4517 cmd = 2;
4518 break;
4519 case 266667:
4520 cmd = 1;
4521 break;
4522 case 200000:
4523 cmd = 0;
4524 break;
4525 default:
4526 WARN_ON(1);
4527 return;
4528 }
4529
4530 mutex_lock(&dev_priv->rps.hw_lock);
4531 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4532 val &= ~DSPFREQGUAR_MASK_CHV;
4533 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4534 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4535 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4536 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4537 50)) {
4538 DRM_ERROR("timed out waiting for CDclk change\n");
4539 }
4540 mutex_unlock(&dev_priv->rps.hw_lock);
4541
4542 vlv_update_cdclk(dev);
4543}
4544
30a970c6
JB
4545static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4546 int max_pixclk)
4547{
29dc7ef3
VS
4548 int vco = valleyview_get_vco(dev_priv);
4549 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4550
30a970c6
JB
4551 /*
4552 * Really only a few cases to deal with, as only 4 CDclks are supported:
4553 * 200MHz
4554 * 267MHz
29dc7ef3 4555 * 320/333MHz (depends on HPLL freq)
30a970c6
JB
4556 * 400MHz
4557 * So we check to see whether we're above 90% of the lower bin and
4558 * adjust if needed.
e37c67a1
VS
4559 *
4560 * We seem to get an unstable or solid color picture at 200MHz.
4561 * Not sure what's wrong. For now use 200MHz only when all pipes
4562 * are off.
30a970c6 4563 */
29dc7ef3 4564 if (max_pixclk > freq_320*9/10)
dfcab17e
VS
4565 return 400000;
4566 else if (max_pixclk > 266667*9/10)
29dc7ef3 4567 return freq_320;
e37c67a1 4568 else if (max_pixclk > 0)
dfcab17e 4569 return 266667;
e37c67a1
VS
4570 else
4571 return 200000;
30a970c6
JB
4572}
4573
2f2d7aa1
VS
4574/* compute the max pixel clock for new configuration */
4575static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4576{
4577 struct drm_device *dev = dev_priv->dev;
4578 struct intel_crtc *intel_crtc;
4579 int max_pixclk = 0;
4580
d3fcc808 4581 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 4582 if (intel_crtc->new_enabled)
30a970c6 4583 max_pixclk = max(max_pixclk,
2f2d7aa1 4584 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4585 }
4586
4587 return max_pixclk;
4588}
4589
4590static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4591 unsigned *prepare_pipes)
30a970c6
JB
4592{
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 struct intel_crtc *intel_crtc;
2f2d7aa1 4595 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4596
d60c4473
ID
4597 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4598 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4599 return;
4600
2f2d7aa1 4601 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 4602 for_each_intel_crtc(dev, intel_crtc)
30a970c6
JB
4603 if (intel_crtc->base.enabled)
4604 *prepare_pipes |= (1 << intel_crtc->pipe);
4605}
4606
4607static void valleyview_modeset_global_resources(struct drm_device *dev)
4608{
4609 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4610 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4611 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4612
383c5a6a
VS
4613 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4614 if (IS_CHERRYVIEW(dev))
4615 cherryview_set_cdclk(dev, req_cdclk);
4616 else
4617 valleyview_set_cdclk(dev, req_cdclk);
4618 }
4619
77961eb9 4620 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4621}
4622
89b667f8
JB
4623static void valleyview_crtc_enable(struct drm_crtc *crtc)
4624{
4625 struct drm_device *dev = crtc->dev;
5b18e57c 4626 struct drm_i915_private *dev_priv = dev->dev_private;
89b667f8
JB
4627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4628 struct intel_encoder *encoder;
4629 int pipe = intel_crtc->pipe;
5b18e57c 4630 int plane = intel_crtc->plane;
23538ef1 4631 bool is_dsi;
5b18e57c 4632 u32 dspcntr;
89b667f8
JB
4633
4634 WARN_ON(!crtc->enabled);
4635
4636 if (intel_crtc->active)
4637 return;
4638
8525a235
SK
4639 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4640
4641 if (!is_dsi && !IS_CHERRYVIEW(dev))
4642 vlv_prepare_pll(intel_crtc);
bdd4b6a6 4643
5b18e57c
DV
4644 /* Set up the display plane register */
4645 dspcntr = DISPPLANE_GAMMA_ENABLE;
4646
4647 if (intel_crtc->config.has_dp_encoder)
4648 intel_dp_set_m_n(intel_crtc);
4649
4650 intel_set_pipe_timings(intel_crtc);
4651
4652 /* pipesrc and dspsize control the size that is scaled from,
4653 * which should always be the user's requested size.
4654 */
4655 I915_WRITE(DSPSIZE(plane),
4656 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4657 (intel_crtc->config.pipe_src_w - 1));
4658 I915_WRITE(DSPPOS(plane), 0);
4659
4660 i9xx_set_pipeconf(intel_crtc);
4661
4662 I915_WRITE(DSPCNTR(plane), dspcntr);
4663 POSTING_READ(DSPCNTR(plane));
4664
4665 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4666 crtc->x, crtc->y);
4667
89b667f8 4668 intel_crtc->active = true;
89b667f8 4669
4a3436e8
VS
4670 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4671
89b667f8
JB
4672 for_each_encoder_on_crtc(dev, crtc, encoder)
4673 if (encoder->pre_pll_enable)
4674 encoder->pre_pll_enable(encoder);
4675
9d556c99
CML
4676 if (!is_dsi) {
4677 if (IS_CHERRYVIEW(dev))
4678 chv_enable_pll(intel_crtc);
4679 else
4680 vlv_enable_pll(intel_crtc);
4681 }
89b667f8
JB
4682
4683 for_each_encoder_on_crtc(dev, crtc, encoder)
4684 if (encoder->pre_enable)
4685 encoder->pre_enable(encoder);
4686
2dd24552
JB
4687 i9xx_pfit_enable(intel_crtc);
4688
63cbb074
VS
4689 intel_crtc_load_lut(crtc);
4690
f37fcc2a 4691 intel_update_watermarks(crtc);
e1fdc473 4692 intel_enable_pipe(intel_crtc);
be6a6f8e 4693
5004945f
JN
4694 for_each_encoder_on_crtc(dev, crtc, encoder)
4695 encoder->enable(encoder);
9ab0460b
VS
4696
4697 intel_crtc_enable_planes(crtc);
d40d9187 4698
56b80e1f
VS
4699 /* Underruns don't raise interrupts, so check manually. */
4700 i9xx_check_fifo_underruns(dev);
89b667f8
JB
4701}
4702
f13c2ef3
DV
4703static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4704{
4705 struct drm_device *dev = crtc->base.dev;
4706 struct drm_i915_private *dev_priv = dev->dev_private;
4707
4708 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4709 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4710}
4711
0b8765c6 4712static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4713{
4714 struct drm_device *dev = crtc->dev;
5b18e57c 4715 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 4716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4717 struct intel_encoder *encoder;
79e53945 4718 int pipe = intel_crtc->pipe;
5b18e57c
DV
4719 int plane = intel_crtc->plane;
4720 u32 dspcntr;
79e53945 4721
08a48469
DV
4722 WARN_ON(!crtc->enabled);
4723
f7abfe8b
CW
4724 if (intel_crtc->active)
4725 return;
4726
f13c2ef3
DV
4727 i9xx_set_pll_dividers(intel_crtc);
4728
5b18e57c
DV
4729 /* Set up the display plane register */
4730 dspcntr = DISPPLANE_GAMMA_ENABLE;
4731
4732 if (pipe == 0)
4733 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4734 else
4735 dspcntr |= DISPPLANE_SEL_PIPE_B;
4736
4737 if (intel_crtc->config.has_dp_encoder)
4738 intel_dp_set_m_n(intel_crtc);
4739
4740 intel_set_pipe_timings(intel_crtc);
4741
4742 /* pipesrc and dspsize control the size that is scaled from,
4743 * which should always be the user's requested size.
4744 */
4745 I915_WRITE(DSPSIZE(plane),
4746 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4747 (intel_crtc->config.pipe_src_w - 1));
4748 I915_WRITE(DSPPOS(plane), 0);
4749
4750 i9xx_set_pipeconf(intel_crtc);
4751
4752 I915_WRITE(DSPCNTR(plane), dspcntr);
4753 POSTING_READ(DSPCNTR(plane));
4754
4755 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4756 crtc->x, crtc->y);
4757
f7abfe8b 4758 intel_crtc->active = true;
6b383a7f 4759
4a3436e8
VS
4760 if (!IS_GEN2(dev))
4761 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4762
9d6d9f19
MK
4763 for_each_encoder_on_crtc(dev, crtc, encoder)
4764 if (encoder->pre_enable)
4765 encoder->pre_enable(encoder);
4766
f6736a1a
DV
4767 i9xx_enable_pll(intel_crtc);
4768
2dd24552
JB
4769 i9xx_pfit_enable(intel_crtc);
4770
63cbb074
VS
4771 intel_crtc_load_lut(crtc);
4772
f37fcc2a 4773 intel_update_watermarks(crtc);
e1fdc473 4774 intel_enable_pipe(intel_crtc);
be6a6f8e 4775
fa5c73b1
DV
4776 for_each_encoder_on_crtc(dev, crtc, encoder)
4777 encoder->enable(encoder);
9ab0460b
VS
4778
4779 intel_crtc_enable_planes(crtc);
d40d9187 4780
4a3436e8
VS
4781 /*
4782 * Gen2 reports pipe underruns whenever all planes are disabled.
4783 * So don't enable underrun reporting before at least some planes
4784 * are enabled.
4785 * FIXME: Need to fix the logic to work when we turn off all planes
4786 * but leave the pipe running.
4787 */
4788 if (IS_GEN2(dev))
4789 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4790
56b80e1f
VS
4791 /* Underruns don't raise interrupts, so check manually. */
4792 i9xx_check_fifo_underruns(dev);
0b8765c6 4793}
79e53945 4794
87476d63
DV
4795static void i9xx_pfit_disable(struct intel_crtc *crtc)
4796{
4797 struct drm_device *dev = crtc->base.dev;
4798 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4799
328d8e82
DV
4800 if (!crtc->config.gmch_pfit.control)
4801 return;
87476d63 4802
328d8e82 4803 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4804
328d8e82
DV
4805 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4806 I915_READ(PFIT_CONTROL));
4807 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4808}
4809
0b8765c6
JB
4810static void i9xx_crtc_disable(struct drm_crtc *crtc)
4811{
4812 struct drm_device *dev = crtc->dev;
4813 struct drm_i915_private *dev_priv = dev->dev_private;
4814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4815 struct intel_encoder *encoder;
0b8765c6 4816 int pipe = intel_crtc->pipe;
ef9c3aee 4817
f7abfe8b
CW
4818 if (!intel_crtc->active)
4819 return;
4820
4a3436e8
VS
4821 /*
4822 * Gen2 reports pipe underruns whenever all planes are disabled.
4823 * So diasble underrun reporting before all the planes get disabled.
4824 * FIXME: Need to fix the logic to work when we turn off all planes
4825 * but leave the pipe running.
4826 */
4827 if (IS_GEN2(dev))
4828 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4829
564ed191
ID
4830 /*
4831 * Vblank time updates from the shadow to live plane control register
4832 * are blocked if the memory self-refresh mode is active at that
4833 * moment. So to make sure the plane gets truly disabled, disable
4834 * first the self-refresh mode. The self-refresh enable bit in turn
4835 * will be checked/applied by the HW only at the next frame start
4836 * event which is after the vblank start event, so we need to have a
4837 * wait-for-vblank between disabling the plane and the pipe.
4838 */
4839 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
4840 intel_crtc_disable_planes(crtc);
4841
ea9d758d
DV
4842 for_each_encoder_on_crtc(dev, crtc, encoder)
4843 encoder->disable(encoder);
4844
6304cd91
VS
4845 /*
4846 * On gen2 planes are double buffered but the pipe isn't, so we must
4847 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
4848 * We also need to wait on all gmch platforms because of the
4849 * self-refresh mode constraint explained above.
6304cd91 4850 */
564ed191 4851 intel_wait_for_vblank(dev, pipe);
6304cd91 4852
b24e7179 4853 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4854
87476d63 4855 i9xx_pfit_disable(intel_crtc);
24a1f16d 4856
89b667f8
JB
4857 for_each_encoder_on_crtc(dev, crtc, encoder)
4858 if (encoder->post_disable)
4859 encoder->post_disable(encoder);
4860
076ed3b2
CML
4861 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4862 if (IS_CHERRYVIEW(dev))
4863 chv_disable_pll(dev_priv, pipe);
4864 else if (IS_VALLEYVIEW(dev))
4865 vlv_disable_pll(dev_priv, pipe);
4866 else
4867 i9xx_disable_pll(dev_priv, pipe);
4868 }
0b8765c6 4869
4a3436e8
VS
4870 if (!IS_GEN2(dev))
4871 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4872
f7abfe8b 4873 intel_crtc->active = false;
46ba614c 4874 intel_update_watermarks(crtc);
f37fcc2a 4875
efa9624e 4876 mutex_lock(&dev->struct_mutex);
6b383a7f 4877 intel_update_fbc(dev);
efa9624e 4878 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
4879}
4880
ee7b9f93
JB
4881static void i9xx_crtc_off(struct drm_crtc *crtc)
4882{
4883}
4884
976f8a20
DV
4885static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4886 bool enabled)
2c07245f
ZW
4887{
4888 struct drm_device *dev = crtc->dev;
4889 struct drm_i915_master_private *master_priv;
4890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4891 int pipe = intel_crtc->pipe;
79e53945
JB
4892
4893 if (!dev->primary->master)
4894 return;
4895
4896 master_priv = dev->primary->master->driver_priv;
4897 if (!master_priv->sarea_priv)
4898 return;
4899
79e53945
JB
4900 switch (pipe) {
4901 case 0:
4902 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4903 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4904 break;
4905 case 1:
4906 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4907 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4908 break;
4909 default:
9db4a9c7 4910 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4911 break;
4912 }
79e53945
JB
4913}
4914
b04c5bd6
BF
4915/* Master function to enable/disable CRTC and corresponding power wells */
4916void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
4917{
4918 struct drm_device *dev = crtc->dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 4920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
4921 enum intel_display_power_domain domain;
4922 unsigned long domains;
976f8a20 4923
0e572fe7
DV
4924 if (enable) {
4925 if (!intel_crtc->active) {
e1e9fb84
DV
4926 domains = get_crtc_power_domains(crtc);
4927 for_each_power_domain(domain, domains)
4928 intel_display_power_get(dev_priv, domain);
4929 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
4930
4931 dev_priv->display.crtc_enable(crtc);
4932 }
4933 } else {
4934 if (intel_crtc->active) {
4935 dev_priv->display.crtc_disable(crtc);
4936
e1e9fb84
DV
4937 domains = intel_crtc->enabled_power_domains;
4938 for_each_power_domain(domain, domains)
4939 intel_display_power_put(dev_priv, domain);
4940 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
4941 }
4942 }
b04c5bd6
BF
4943}
4944
4945/**
4946 * Sets the power management mode of the pipe and plane.
4947 */
4948void intel_crtc_update_dpms(struct drm_crtc *crtc)
4949{
4950 struct drm_device *dev = crtc->dev;
4951 struct intel_encoder *intel_encoder;
4952 bool enable = false;
4953
4954 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4955 enable |= intel_encoder->connectors_active;
4956
4957 intel_crtc_control(crtc, enable);
976f8a20
DV
4958
4959 intel_crtc_update_sarea(crtc, enable);
4960}
4961
cdd59983
CW
4962static void intel_crtc_disable(struct drm_crtc *crtc)
4963{
cdd59983 4964 struct drm_device *dev = crtc->dev;
976f8a20 4965 struct drm_connector *connector;
ee7b9f93 4966 struct drm_i915_private *dev_priv = dev->dev_private;
2ff8fde1 4967 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
a071fa00 4968 enum pipe pipe = to_intel_crtc(crtc)->pipe;
cdd59983 4969
976f8a20
DV
4970 /* crtc should still be enabled when we disable it. */
4971 WARN_ON(!crtc->enabled);
4972
4973 dev_priv->display.crtc_disable(crtc);
4974 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4975 dev_priv->display.off(crtc);
4976
f4510a27 4977 if (crtc->primary->fb) {
cdd59983 4978 mutex_lock(&dev->struct_mutex);
a071fa00
DV
4979 intel_unpin_fb_obj(old_obj);
4980 i915_gem_track_fb(old_obj, NULL,
4981 INTEL_FRONTBUFFER_PRIMARY(pipe));
cdd59983 4982 mutex_unlock(&dev->struct_mutex);
f4510a27 4983 crtc->primary->fb = NULL;
976f8a20
DV
4984 }
4985
4986 /* Update computed state. */
4987 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4988 if (!connector->encoder || !connector->encoder->crtc)
4989 continue;
4990
4991 if (connector->encoder->crtc != crtc)
4992 continue;
4993
4994 connector->dpms = DRM_MODE_DPMS_OFF;
4995 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4996 }
4997}
4998
ea5b213a 4999void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5000{
4ef69c7a 5001 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5002
ea5b213a
CW
5003 drm_encoder_cleanup(encoder);
5004 kfree(intel_encoder);
7e7d76c3
JB
5005}
5006
9237329d 5007/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5008 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5009 * state of the entire output pipe. */
9237329d 5010static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5011{
5ab432ef
DV
5012 if (mode == DRM_MODE_DPMS_ON) {
5013 encoder->connectors_active = true;
5014
b2cabb0e 5015 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5016 } else {
5017 encoder->connectors_active = false;
5018
b2cabb0e 5019 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5020 }
79e53945
JB
5021}
5022
0a91ca29
DV
5023/* Cross check the actual hw state with our own modeset state tracking (and it's
5024 * internal consistency). */
b980514c 5025static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5026{
0a91ca29
DV
5027 if (connector->get_hw_state(connector)) {
5028 struct intel_encoder *encoder = connector->encoder;
5029 struct drm_crtc *crtc;
5030 bool encoder_enabled;
5031 enum pipe pipe;
5032
5033 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5034 connector->base.base.id,
c23cc417 5035 connector->base.name);
0a91ca29 5036
0e32b39c
DA
5037 /* there is no real hw state for MST connectors */
5038 if (connector->mst_port)
5039 return;
5040
0a91ca29
DV
5041 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5042 "wrong connector dpms state\n");
5043 WARN(connector->base.encoder != &encoder->base,
5044 "active connector not linked to encoder\n");
0a91ca29 5045
36cd7444
DA
5046 if (encoder) {
5047 WARN(!encoder->connectors_active,
5048 "encoder->connectors_active not set\n");
5049
5050 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5051 WARN(!encoder_enabled, "encoder not enabled\n");
5052 if (WARN_ON(!encoder->base.crtc))
5053 return;
0a91ca29 5054
36cd7444 5055 crtc = encoder->base.crtc;
0a91ca29 5056
36cd7444
DA
5057 WARN(!crtc->enabled, "crtc not enabled\n");
5058 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5059 WARN(pipe != to_intel_crtc(crtc)->pipe,
5060 "encoder active on the wrong pipe\n");
5061 }
0a91ca29 5062 }
79e53945
JB
5063}
5064
5ab432ef
DV
5065/* Even simpler default implementation, if there's really no special case to
5066 * consider. */
5067void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5068{
5ab432ef
DV
5069 /* All the simple cases only support two dpms states. */
5070 if (mode != DRM_MODE_DPMS_ON)
5071 mode = DRM_MODE_DPMS_OFF;
d4270e57 5072
5ab432ef
DV
5073 if (mode == connector->dpms)
5074 return;
5075
5076 connector->dpms = mode;
5077
5078 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5079 if (connector->encoder)
5080 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5081
b980514c 5082 intel_modeset_check_state(connector->dev);
79e53945
JB
5083}
5084
f0947c37
DV
5085/* Simple connector->get_hw_state implementation for encoders that support only
5086 * one connector and no cloning and hence the encoder state determines the state
5087 * of the connector. */
5088bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5089{
24929352 5090 enum pipe pipe = 0;
f0947c37 5091 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5092
f0947c37 5093 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5094}
5095
1857e1da
DV
5096static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5097 struct intel_crtc_config *pipe_config)
5098{
5099 struct drm_i915_private *dev_priv = dev->dev_private;
5100 struct intel_crtc *pipe_B_crtc =
5101 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5102
5103 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5104 pipe_name(pipe), pipe_config->fdi_lanes);
5105 if (pipe_config->fdi_lanes > 4) {
5106 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5107 pipe_name(pipe), pipe_config->fdi_lanes);
5108 return false;
5109 }
5110
bafb6553 5111 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5112 if (pipe_config->fdi_lanes > 2) {
5113 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5114 pipe_config->fdi_lanes);
5115 return false;
5116 } else {
5117 return true;
5118 }
5119 }
5120
5121 if (INTEL_INFO(dev)->num_pipes == 2)
5122 return true;
5123
5124 /* Ivybridge 3 pipe is really complicated */
5125 switch (pipe) {
5126 case PIPE_A:
5127 return true;
5128 case PIPE_B:
5129 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5130 pipe_config->fdi_lanes > 2) {
5131 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5132 pipe_name(pipe), pipe_config->fdi_lanes);
5133 return false;
5134 }
5135 return true;
5136 case PIPE_C:
1e833f40 5137 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
5138 pipe_B_crtc->config.fdi_lanes <= 2) {
5139 if (pipe_config->fdi_lanes > 2) {
5140 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5141 pipe_name(pipe), pipe_config->fdi_lanes);
5142 return false;
5143 }
5144 } else {
5145 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5146 return false;
5147 }
5148 return true;
5149 default:
5150 BUG();
5151 }
5152}
5153
e29c22c0
DV
5154#define RETRY 1
5155static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5156 struct intel_crtc_config *pipe_config)
877d48d5 5157{
1857e1da 5158 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 5159 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 5160 int lane, link_bw, fdi_dotclock;
e29c22c0 5161 bool setup_ok, needs_recompute = false;
877d48d5 5162
e29c22c0 5163retry:
877d48d5
DV
5164 /* FDI is a binary signal running at ~2.7GHz, encoding
5165 * each output octet as 10 bits. The actual frequency
5166 * is stored as a divider into a 100MHz clock, and the
5167 * mode pixel clock is stored in units of 1KHz.
5168 * Hence the bw of each lane in terms of the mode signal
5169 * is:
5170 */
5171 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5172
241bfc38 5173 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5174
2bd89a07 5175 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5176 pipe_config->pipe_bpp);
5177
5178 pipe_config->fdi_lanes = lane;
5179
2bd89a07 5180 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5181 link_bw, &pipe_config->fdi_m_n);
1857e1da 5182
e29c22c0
DV
5183 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5184 intel_crtc->pipe, pipe_config);
5185 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5186 pipe_config->pipe_bpp -= 2*3;
5187 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5188 pipe_config->pipe_bpp);
5189 needs_recompute = true;
5190 pipe_config->bw_constrained = true;
5191
5192 goto retry;
5193 }
5194
5195 if (needs_recompute)
5196 return RETRY;
5197
5198 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5199}
5200
42db64ef
PZ
5201static void hsw_compute_ips_config(struct intel_crtc *crtc,
5202 struct intel_crtc_config *pipe_config)
5203{
d330a953 5204 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5205 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5206 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5207}
5208
a43f6e0f 5209static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 5210 struct intel_crtc_config *pipe_config)
79e53945 5211{
a43f6e0f 5212 struct drm_device *dev = crtc->base.dev;
b8cecdf5 5213 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 5214
ad3a4479 5215 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
5216 if (INTEL_INFO(dev)->gen < 4) {
5217 struct drm_i915_private *dev_priv = dev->dev_private;
5218 int clock_limit =
5219 dev_priv->display.get_display_clock_speed(dev);
5220
5221 /*
5222 * Enable pixel doubling when the dot clock
5223 * is > 90% of the (display) core speed.
5224 *
b397c96b
VS
5225 * GDG double wide on either pipe,
5226 * otherwise pipe A only.
cf532bb2 5227 */
b397c96b 5228 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5229 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5230 clock_limit *= 2;
cf532bb2 5231 pipe_config->double_wide = true;
ad3a4479
VS
5232 }
5233
241bfc38 5234 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5235 return -EINVAL;
2c07245f 5236 }
89749350 5237
1d1d0e27
VS
5238 /*
5239 * Pipe horizontal size must be even in:
5240 * - DVO ganged mode
5241 * - LVDS dual channel mode
5242 * - Double wide pipe
5243 */
5244 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5245 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5246 pipe_config->pipe_src_w &= ~1;
5247
8693a824
DL
5248 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5249 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5250 */
5251 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5252 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5253 return -EINVAL;
44f46b42 5254
bd080ee5 5255 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5256 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5257 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5258 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5259 * for lvds. */
5260 pipe_config->pipe_bpp = 8*3;
5261 }
5262
f5adf94e 5263 if (HAS_IPS(dev))
a43f6e0f
DV
5264 hsw_compute_ips_config(crtc, pipe_config);
5265
12030431
DV
5266 /*
5267 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5268 * old clock survives for now.
5269 */
5270 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
a43f6e0f 5271 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 5272
877d48d5 5273 if (pipe_config->has_pch_encoder)
a43f6e0f 5274 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5275
e29c22c0 5276 return 0;
79e53945
JB
5277}
5278
25eb05fc
JB
5279static int valleyview_get_display_clock_speed(struct drm_device *dev)
5280{
d197b7d3
VS
5281 struct drm_i915_private *dev_priv = dev->dev_private;
5282 int vco = valleyview_get_vco(dev_priv);
5283 u32 val;
5284 int divider;
5285
5286 mutex_lock(&dev_priv->dpio_lock);
5287 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5288 mutex_unlock(&dev_priv->dpio_lock);
5289
5290 divider = val & DISPLAY_FREQUENCY_VALUES;
5291
7d007f40
VS
5292 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5293 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5294 "cdclk change in progress\n");
5295
d197b7d3 5296 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
25eb05fc
JB
5297}
5298
e70236a8
JB
5299static int i945_get_display_clock_speed(struct drm_device *dev)
5300{
5301 return 400000;
5302}
79e53945 5303
e70236a8 5304static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5305{
e70236a8
JB
5306 return 333000;
5307}
79e53945 5308
e70236a8
JB
5309static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5310{
5311 return 200000;
5312}
79e53945 5313
257a7ffc
DV
5314static int pnv_get_display_clock_speed(struct drm_device *dev)
5315{
5316 u16 gcfgc = 0;
5317
5318 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5319
5320 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5321 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5322 return 267000;
5323 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5324 return 333000;
5325 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5326 return 444000;
5327 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5328 return 200000;
5329 default:
5330 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5331 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5332 return 133000;
5333 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5334 return 167000;
5335 }
5336}
5337
e70236a8
JB
5338static int i915gm_get_display_clock_speed(struct drm_device *dev)
5339{
5340 u16 gcfgc = 0;
79e53945 5341
e70236a8
JB
5342 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5343
5344 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5345 return 133000;
5346 else {
5347 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5348 case GC_DISPLAY_CLOCK_333_MHZ:
5349 return 333000;
5350 default:
5351 case GC_DISPLAY_CLOCK_190_200_MHZ:
5352 return 190000;
79e53945 5353 }
e70236a8
JB
5354 }
5355}
5356
5357static int i865_get_display_clock_speed(struct drm_device *dev)
5358{
5359 return 266000;
5360}
5361
5362static int i855_get_display_clock_speed(struct drm_device *dev)
5363{
5364 u16 hpllcc = 0;
5365 /* Assume that the hardware is in the high speed state. This
5366 * should be the default.
5367 */
5368 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5369 case GC_CLOCK_133_200:
5370 case GC_CLOCK_100_200:
5371 return 200000;
5372 case GC_CLOCK_166_250:
5373 return 250000;
5374 case GC_CLOCK_100_133:
79e53945 5375 return 133000;
e70236a8 5376 }
79e53945 5377
e70236a8
JB
5378 /* Shouldn't happen */
5379 return 0;
5380}
79e53945 5381
e70236a8
JB
5382static int i830_get_display_clock_speed(struct drm_device *dev)
5383{
5384 return 133000;
79e53945
JB
5385}
5386
2c07245f 5387static void
a65851af 5388intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5389{
a65851af
VS
5390 while (*num > DATA_LINK_M_N_MASK ||
5391 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5392 *num >>= 1;
5393 *den >>= 1;
5394 }
5395}
5396
a65851af
VS
5397static void compute_m_n(unsigned int m, unsigned int n,
5398 uint32_t *ret_m, uint32_t *ret_n)
5399{
5400 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5401 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5402 intel_reduce_m_n_ratio(ret_m, ret_n);
5403}
5404
e69d0bc1
DV
5405void
5406intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5407 int pixel_clock, int link_clock,
5408 struct intel_link_m_n *m_n)
2c07245f 5409{
e69d0bc1 5410 m_n->tu = 64;
a65851af
VS
5411
5412 compute_m_n(bits_per_pixel * pixel_clock,
5413 link_clock * nlanes * 8,
5414 &m_n->gmch_m, &m_n->gmch_n);
5415
5416 compute_m_n(pixel_clock, link_clock,
5417 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5418}
5419
a7615030
CW
5420static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5421{
d330a953
JN
5422 if (i915.panel_use_ssc >= 0)
5423 return i915.panel_use_ssc != 0;
41aa3448 5424 return dev_priv->vbt.lvds_use_ssc
435793df 5425 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5426}
5427
c65d77d8
JB
5428static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5429{
5430 struct drm_device *dev = crtc->dev;
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 int refclk;
5433
a0c4da24 5434 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5435 refclk = 100000;
a0c4da24 5436 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5437 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5438 refclk = dev_priv->vbt.lvds_ssc_freq;
5439 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5440 } else if (!IS_GEN2(dev)) {
5441 refclk = 96000;
5442 } else {
5443 refclk = 48000;
5444 }
5445
5446 return refclk;
5447}
5448
7429e9d4 5449static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5450{
7df00d7a 5451 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5452}
f47709a9 5453
7429e9d4
DV
5454static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5455{
5456 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5457}
5458
f47709a9 5459static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5460 intel_clock_t *reduced_clock)
5461{
f47709a9 5462 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5463 u32 fp, fp2 = 0;
5464
5465 if (IS_PINEVIEW(dev)) {
7429e9d4 5466 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5467 if (reduced_clock)
7429e9d4 5468 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5469 } else {
7429e9d4 5470 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5471 if (reduced_clock)
7429e9d4 5472 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5473 }
5474
8bcc2795 5475 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5476
f47709a9
DV
5477 crtc->lowfreq_avail = false;
5478 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5479 reduced_clock && i915.powersave) {
8bcc2795 5480 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5481 crtc->lowfreq_avail = true;
a7516a05 5482 } else {
8bcc2795 5483 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5484 }
5485}
5486
5e69f97f
CML
5487static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5488 pipe)
89b667f8
JB
5489{
5490 u32 reg_val;
5491
5492 /*
5493 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5494 * and set it to a reasonable value instead.
5495 */
ab3c759a 5496 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5497 reg_val &= 0xffffff00;
5498 reg_val |= 0x00000030;
ab3c759a 5499 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5500
ab3c759a 5501 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5502 reg_val &= 0x8cffffff;
5503 reg_val = 0x8c000000;
ab3c759a 5504 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5505
ab3c759a 5506 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5507 reg_val &= 0xffffff00;
ab3c759a 5508 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5509
ab3c759a 5510 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5511 reg_val &= 0x00ffffff;
5512 reg_val |= 0xb0000000;
ab3c759a 5513 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5514}
5515
b551842d
DV
5516static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5517 struct intel_link_m_n *m_n)
5518{
5519 struct drm_device *dev = crtc->base.dev;
5520 struct drm_i915_private *dev_priv = dev->dev_private;
5521 int pipe = crtc->pipe;
5522
e3b95f1e
DV
5523 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5524 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5525 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5526 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5527}
5528
5529static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
5530 struct intel_link_m_n *m_n,
5531 struct intel_link_m_n *m2_n2)
b551842d
DV
5532{
5533 struct drm_device *dev = crtc->base.dev;
5534 struct drm_i915_private *dev_priv = dev->dev_private;
5535 int pipe = crtc->pipe;
5536 enum transcoder transcoder = crtc->config.cpu_transcoder;
5537
5538 if (INTEL_INFO(dev)->gen >= 5) {
5539 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5540 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5541 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5542 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
5543 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5544 * for gen < 8) and if DRRS is supported (to make sure the
5545 * registers are not unnecessarily accessed).
5546 */
5547 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5548 crtc->config.has_drrs) {
5549 I915_WRITE(PIPE_DATA_M2(transcoder),
5550 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5551 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5552 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5553 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5554 }
b551842d 5555 } else {
e3b95f1e
DV
5556 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5557 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5558 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5559 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5560 }
5561}
5562
f769cd24 5563void intel_dp_set_m_n(struct intel_crtc *crtc)
03afc4a2
DV
5564{
5565 if (crtc->config.has_pch_encoder)
5566 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5567 else
f769cd24
VK
5568 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5569 &crtc->config.dp_m2_n2);
03afc4a2
DV
5570}
5571
f47709a9 5572static void vlv_update_pll(struct intel_crtc *crtc)
bdd4b6a6
DV
5573{
5574 u32 dpll, dpll_md;
5575
5576 /*
5577 * Enable DPIO clock input. We should never disable the reference
5578 * clock for pipe B, since VGA hotplug / manual detection depends
5579 * on it.
5580 */
5581 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5582 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5583 /* We should never disable this, set it here for state tracking */
5584 if (crtc->pipe == PIPE_B)
5585 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5586 dpll |= DPLL_VCO_ENABLE;
5587 crtc->config.dpll_hw_state.dpll = dpll;
5588
5589 dpll_md = (crtc->config.pixel_multiplier - 1)
5590 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5591 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5592}
5593
5594static void vlv_prepare_pll(struct intel_crtc *crtc)
a0c4da24 5595{
f47709a9 5596 struct drm_device *dev = crtc->base.dev;
a0c4da24 5597 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5598 int pipe = crtc->pipe;
bdd4b6a6 5599 u32 mdiv;
a0c4da24 5600 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 5601 u32 coreclk, reg_val;
a0c4da24 5602
09153000
DV
5603 mutex_lock(&dev_priv->dpio_lock);
5604
f47709a9
DV
5605 bestn = crtc->config.dpll.n;
5606 bestm1 = crtc->config.dpll.m1;
5607 bestm2 = crtc->config.dpll.m2;
5608 bestp1 = crtc->config.dpll.p1;
5609 bestp2 = crtc->config.dpll.p2;
a0c4da24 5610
89b667f8
JB
5611 /* See eDP HDMI DPIO driver vbios notes doc */
5612
5613 /* PLL B needs special handling */
bdd4b6a6 5614 if (pipe == PIPE_B)
5e69f97f 5615 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5616
5617 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5618 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5619
5620 /* Disable target IRef on PLL */
ab3c759a 5621 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5622 reg_val &= 0x00ffffff;
ab3c759a 5623 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5624
5625 /* Disable fast lock */
ab3c759a 5626 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5627
5628 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5629 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5630 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5631 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5632 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5633
5634 /*
5635 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5636 * but we don't support that).
5637 * Note: don't use the DAC post divider as it seems unstable.
5638 */
5639 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5640 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5641
a0c4da24 5642 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5643 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5644
89b667f8 5645 /* Set HBR and RBR LPF coefficients */
ff9a6750 5646 if (crtc->config.port_clock == 162000 ||
99750bd4 5647 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5648 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5649 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5650 0x009f0003);
89b667f8 5651 else
ab3c759a 5652 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5653 0x00d0000f);
5654
5655 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5656 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5657 /* Use SSC source */
bdd4b6a6 5658 if (pipe == PIPE_A)
ab3c759a 5659 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5660 0x0df40000);
5661 else
ab3c759a 5662 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5663 0x0df70000);
5664 } else { /* HDMI or VGA */
5665 /* Use bend source */
bdd4b6a6 5666 if (pipe == PIPE_A)
ab3c759a 5667 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5668 0x0df70000);
5669 else
ab3c759a 5670 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5671 0x0df40000);
5672 }
a0c4da24 5673
ab3c759a 5674 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5675 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5676 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5677 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5678 coreclk |= 0x01000000;
ab3c759a 5679 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5680
ab3c759a 5681 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 5682 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5683}
5684
9d556c99
CML
5685static void chv_update_pll(struct intel_crtc *crtc)
5686{
5687 struct drm_device *dev = crtc->base.dev;
5688 struct drm_i915_private *dev_priv = dev->dev_private;
5689 int pipe = crtc->pipe;
5690 int dpll_reg = DPLL(crtc->pipe);
5691 enum dpio_channel port = vlv_pipe_to_channel(pipe);
580d3811 5692 u32 loopfilter, intcoeff;
9d556c99
CML
5693 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5694 int refclk;
5695
a11b0703
VS
5696 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5697 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5698 DPLL_VCO_ENABLE;
5699 if (pipe != PIPE_A)
5700 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5701
5702 crtc->config.dpll_hw_state.dpll_md =
5703 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
9d556c99
CML
5704
5705 bestn = crtc->config.dpll.n;
5706 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5707 bestm1 = crtc->config.dpll.m1;
5708 bestm2 = crtc->config.dpll.m2 >> 22;
5709 bestp1 = crtc->config.dpll.p1;
5710 bestp2 = crtc->config.dpll.p2;
5711
5712 /*
5713 * Enable Refclk and SSC
5714 */
a11b0703
VS
5715 I915_WRITE(dpll_reg,
5716 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5717
5718 mutex_lock(&dev_priv->dpio_lock);
9d556c99 5719
9d556c99
CML
5720 /* p1 and p2 divider */
5721 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5722 5 << DPIO_CHV_S1_DIV_SHIFT |
5723 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5724 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5725 1 << DPIO_CHV_K_DIV_SHIFT);
5726
5727 /* Feedback post-divider - m2 */
5728 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5729
5730 /* Feedback refclk divider - n and m1 */
5731 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5732 DPIO_CHV_M1_DIV_BY_2 |
5733 1 << DPIO_CHV_N_DIV_SHIFT);
5734
5735 /* M2 fraction division */
5736 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5737
5738 /* M2 fraction division enable */
5739 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5740 DPIO_CHV_FRAC_DIV_EN |
5741 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5742
5743 /* Loop filter */
5744 refclk = i9xx_get_refclk(&crtc->base, 0);
5745 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5746 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5747 if (refclk == 100000)
5748 intcoeff = 11;
5749 else if (refclk == 38400)
5750 intcoeff = 10;
5751 else
5752 intcoeff = 9;
5753 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5754 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5755
5756 /* AFC Recal */
5757 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5758 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5759 DPIO_AFC_RECAL);
5760
5761 mutex_unlock(&dev_priv->dpio_lock);
5762}
5763
f47709a9
DV
5764static void i9xx_update_pll(struct intel_crtc *crtc,
5765 intel_clock_t *reduced_clock,
eb1cbe48
DV
5766 int num_connectors)
5767{
f47709a9 5768 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5769 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5770 u32 dpll;
5771 bool is_sdvo;
f47709a9 5772 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5773
f47709a9 5774 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5775
f47709a9
DV
5776 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5777 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5778
5779 dpll = DPLL_VGA_MODE_DIS;
5780
f47709a9 5781 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5782 dpll |= DPLLB_MODE_LVDS;
5783 else
5784 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5785
ef1b460d 5786 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5787 dpll |= (crtc->config.pixel_multiplier - 1)
5788 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5789 }
198a037f
DV
5790
5791 if (is_sdvo)
4a33e48d 5792 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5793
f47709a9 5794 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5795 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5796
5797 /* compute bitmask from p1 value */
5798 if (IS_PINEVIEW(dev))
5799 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5800 else {
5801 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5802 if (IS_G4X(dev) && reduced_clock)
5803 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5804 }
5805 switch (clock->p2) {
5806 case 5:
5807 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5808 break;
5809 case 7:
5810 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5811 break;
5812 case 10:
5813 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5814 break;
5815 case 14:
5816 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5817 break;
5818 }
5819 if (INTEL_INFO(dev)->gen >= 4)
5820 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5821
09ede541 5822 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5823 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5824 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5825 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5826 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5827 else
5828 dpll |= PLL_REF_INPUT_DREFCLK;
5829
5830 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5831 crtc->config.dpll_hw_state.dpll = dpll;
5832
eb1cbe48 5833 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5834 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5835 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5836 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5837 }
5838}
5839
f47709a9 5840static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5841 intel_clock_t *reduced_clock,
eb1cbe48
DV
5842 int num_connectors)
5843{
f47709a9 5844 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5845 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5846 u32 dpll;
f47709a9 5847 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5848
f47709a9 5849 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5850
eb1cbe48
DV
5851 dpll = DPLL_VGA_MODE_DIS;
5852
f47709a9 5853 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5854 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5855 } else {
5856 if (clock->p1 == 2)
5857 dpll |= PLL_P1_DIVIDE_BY_TWO;
5858 else
5859 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5860 if (clock->p2 == 4)
5861 dpll |= PLL_P2_DIVIDE_BY_4;
5862 }
5863
4a33e48d
DV
5864 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5865 dpll |= DPLL_DVO_2X_MODE;
5866
f47709a9 5867 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5868 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5869 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5870 else
5871 dpll |= PLL_REF_INPUT_DREFCLK;
5872
5873 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5874 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5875}
5876
8a654f3b 5877static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5878{
5879 struct drm_device *dev = intel_crtc->base.dev;
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5882 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5883 struct drm_display_mode *adjusted_mode =
5884 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5885 uint32_t crtc_vtotal, crtc_vblank_end;
5886 int vsyncshift = 0;
4d8a62ea
DV
5887
5888 /* We need to be careful not to changed the adjusted mode, for otherwise
5889 * the hw state checker will get angry at the mismatch. */
5890 crtc_vtotal = adjusted_mode->crtc_vtotal;
5891 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5892
609aeaca 5893 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5894 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5895 crtc_vtotal -= 1;
5896 crtc_vblank_end -= 1;
609aeaca
VS
5897
5898 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5899 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5900 else
5901 vsyncshift = adjusted_mode->crtc_hsync_start -
5902 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5903 if (vsyncshift < 0)
5904 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5905 }
5906
5907 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5908 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5909
fe2b8f9d 5910 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5911 (adjusted_mode->crtc_hdisplay - 1) |
5912 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5913 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5914 (adjusted_mode->crtc_hblank_start - 1) |
5915 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5916 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5917 (adjusted_mode->crtc_hsync_start - 1) |
5918 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5919
fe2b8f9d 5920 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5921 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5922 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5923 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5924 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5925 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5926 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5927 (adjusted_mode->crtc_vsync_start - 1) |
5928 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5929
b5e508d4
PZ
5930 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5931 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5932 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5933 * bits. */
5934 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5935 (pipe == PIPE_B || pipe == PIPE_C))
5936 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5937
b0e77b9c
PZ
5938 /* pipesrc controls the size that is scaled from, which should
5939 * always be the user's requested size.
5940 */
5941 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5942 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5943 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5944}
5945
1bd1bd80
DV
5946static void intel_get_pipe_timings(struct intel_crtc *crtc,
5947 struct intel_crtc_config *pipe_config)
5948{
5949 struct drm_device *dev = crtc->base.dev;
5950 struct drm_i915_private *dev_priv = dev->dev_private;
5951 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5952 uint32_t tmp;
5953
5954 tmp = I915_READ(HTOTAL(cpu_transcoder));
5955 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5956 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5957 tmp = I915_READ(HBLANK(cpu_transcoder));
5958 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5959 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5960 tmp = I915_READ(HSYNC(cpu_transcoder));
5961 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5962 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5963
5964 tmp = I915_READ(VTOTAL(cpu_transcoder));
5965 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5966 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5967 tmp = I915_READ(VBLANK(cpu_transcoder));
5968 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5969 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5970 tmp = I915_READ(VSYNC(cpu_transcoder));
5971 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5972 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5973
5974 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5975 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5976 pipe_config->adjusted_mode.crtc_vtotal += 1;
5977 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5978 }
5979
5980 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5981 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5982 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5983
5984 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5985 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5986}
5987
f6a83288
DV
5988void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5989 struct intel_crtc_config *pipe_config)
babea61d 5990{
f6a83288
DV
5991 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5992 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5993 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5994 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5995
f6a83288
DV
5996 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5997 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5998 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5999 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 6000
f6a83288 6001 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 6002
f6a83288
DV
6003 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6004 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
6005}
6006
84b046f3
DV
6007static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6008{
6009 struct drm_device *dev = intel_crtc->base.dev;
6010 struct drm_i915_private *dev_priv = dev->dev_private;
6011 uint32_t pipeconf;
6012
9f11a9e4 6013 pipeconf = 0;
84b046f3 6014
67c72a12
DV
6015 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
6016 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
6017 pipeconf |= PIPECONF_ENABLE;
6018
cf532bb2
VS
6019 if (intel_crtc->config.double_wide)
6020 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6021
ff9ce46e
DV
6022 /* only g4x and later have fancy bpc/dither controls */
6023 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
6024 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6025 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6026 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6027 PIPECONF_DITHER_TYPE_SP;
84b046f3 6028
ff9ce46e
DV
6029 switch (intel_crtc->config.pipe_bpp) {
6030 case 18:
6031 pipeconf |= PIPECONF_6BPC;
6032 break;
6033 case 24:
6034 pipeconf |= PIPECONF_8BPC;
6035 break;
6036 case 30:
6037 pipeconf |= PIPECONF_10BPC;
6038 break;
6039 default:
6040 /* Case prevented by intel_choose_pipe_bpp_dither. */
6041 BUG();
84b046f3
DV
6042 }
6043 }
6044
6045 if (HAS_PIPE_CXSR(dev)) {
6046 if (intel_crtc->lowfreq_avail) {
6047 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6048 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6049 } else {
6050 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6051 }
6052 }
6053
efc2cfff
VS
6054 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6055 if (INTEL_INFO(dev)->gen < 4 ||
6056 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6057 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6058 else
6059 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6060 } else
84b046f3
DV
6061 pipeconf |= PIPECONF_PROGRESSIVE;
6062
9f11a9e4
DV
6063 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6064 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6065
84b046f3
DV
6066 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6067 POSTING_READ(PIPECONF(intel_crtc->pipe));
6068}
6069
f564048e 6070static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 6071 int x, int y,
94352cf9 6072 struct drm_framebuffer *fb)
79e53945
JB
6073{
6074 struct drm_device *dev = crtc->dev;
6075 struct drm_i915_private *dev_priv = dev->dev_private;
6076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c751ce4f 6077 int refclk, num_connectors = 0;
652c393a 6078 intel_clock_t clock, reduced_clock;
a16af721 6079 bool ok, has_reduced_clock = false;
e9fd1c02 6080 bool is_lvds = false, is_dsi = false;
5eddb70b 6081 struct intel_encoder *encoder;
d4906093 6082 const intel_limit_t *limit;
79e53945 6083
6c2b7c12 6084 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 6085 switch (encoder->type) {
79e53945
JB
6086 case INTEL_OUTPUT_LVDS:
6087 is_lvds = true;
6088 break;
e9fd1c02
JN
6089 case INTEL_OUTPUT_DSI:
6090 is_dsi = true;
6091 break;
79e53945 6092 }
43565a06 6093
c751ce4f 6094 num_connectors++;
79e53945
JB
6095 }
6096
f2335330 6097 if (is_dsi)
5b18e57c 6098 return 0;
f2335330
JN
6099
6100 if (!intel_crtc->config.clock_set) {
6101 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6102
e9fd1c02
JN
6103 /*
6104 * Returns a set of divisors for the desired target clock with
6105 * the given refclk, or FALSE. The returned values represent
6106 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6107 * 2) / p1 / p2.
6108 */
6109 limit = intel_limit(crtc, refclk);
6110 ok = dev_priv->display.find_dpll(limit, crtc,
6111 intel_crtc->config.port_clock,
6112 refclk, NULL, &clock);
f2335330 6113 if (!ok) {
e9fd1c02
JN
6114 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6115 return -EINVAL;
6116 }
79e53945 6117
f2335330
JN
6118 if (is_lvds && dev_priv->lvds_downclock_avail) {
6119 /*
6120 * Ensure we match the reduced clock's P to the target
6121 * clock. If the clocks don't match, we can't switch
6122 * the display clock by using the FP0/FP1. In such case
6123 * we will disable the LVDS downclock feature.
6124 */
6125 has_reduced_clock =
6126 dev_priv->display.find_dpll(limit, crtc,
6127 dev_priv->lvds_downclock,
6128 refclk, &clock,
6129 &reduced_clock);
6130 }
6131 /* Compat-code for transition, will disappear. */
f47709a9
DV
6132 intel_crtc->config.dpll.n = clock.n;
6133 intel_crtc->config.dpll.m1 = clock.m1;
6134 intel_crtc->config.dpll.m2 = clock.m2;
6135 intel_crtc->config.dpll.p1 = clock.p1;
6136 intel_crtc->config.dpll.p2 = clock.p2;
6137 }
7026d4ac 6138
e9fd1c02 6139 if (IS_GEN2(dev)) {
8a654f3b 6140 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
6141 has_reduced_clock ? &reduced_clock : NULL,
6142 num_connectors);
9d556c99
CML
6143 } else if (IS_CHERRYVIEW(dev)) {
6144 chv_update_pll(intel_crtc);
e9fd1c02 6145 } else if (IS_VALLEYVIEW(dev)) {
f2335330 6146 vlv_update_pll(intel_crtc);
e9fd1c02 6147 } else {
f47709a9 6148 i9xx_update_pll(intel_crtc,
eb1cbe48 6149 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6150 num_connectors);
e9fd1c02 6151 }
79e53945 6152
c8f7a0db 6153 return 0;
f564048e
EA
6154}
6155
2fa2fe9a
DV
6156static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6157 struct intel_crtc_config *pipe_config)
6158{
6159 struct drm_device *dev = crtc->base.dev;
6160 struct drm_i915_private *dev_priv = dev->dev_private;
6161 uint32_t tmp;
6162
dc9e7dec
VS
6163 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6164 return;
6165
2fa2fe9a 6166 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6167 if (!(tmp & PFIT_ENABLE))
6168 return;
2fa2fe9a 6169
06922821 6170 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6171 if (INTEL_INFO(dev)->gen < 4) {
6172 if (crtc->pipe != PIPE_B)
6173 return;
2fa2fe9a
DV
6174 } else {
6175 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6176 return;
6177 }
6178
06922821 6179 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6180 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6181 if (INTEL_INFO(dev)->gen < 5)
6182 pipe_config->gmch_pfit.lvds_border_bits =
6183 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6184}
6185
acbec814
JB
6186static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6187 struct intel_crtc_config *pipe_config)
6188{
6189 struct drm_device *dev = crtc->base.dev;
6190 struct drm_i915_private *dev_priv = dev->dev_private;
6191 int pipe = pipe_config->cpu_transcoder;
6192 intel_clock_t clock;
6193 u32 mdiv;
662c6ecb 6194 int refclk = 100000;
acbec814 6195
f573de5a
SK
6196 /* In case of MIPI DPLL will not even be used */
6197 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6198 return;
6199
acbec814 6200 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6201 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6202 mutex_unlock(&dev_priv->dpio_lock);
6203
6204 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6205 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6206 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6207 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6208 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6209
f646628b 6210 vlv_clock(refclk, &clock);
acbec814 6211
f646628b
VS
6212 /* clock.dot is the fast clock */
6213 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6214}
6215
1ad292b5
JB
6216static void i9xx_get_plane_config(struct intel_crtc *crtc,
6217 struct intel_plane_config *plane_config)
6218{
6219 struct drm_device *dev = crtc->base.dev;
6220 struct drm_i915_private *dev_priv = dev->dev_private;
6221 u32 val, base, offset;
6222 int pipe = crtc->pipe, plane = crtc->plane;
6223 int fourcc, pixel_format;
6224 int aligned_height;
6225
66e514c1
DA
6226 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6227 if (!crtc->base.primary->fb) {
1ad292b5
JB
6228 DRM_DEBUG_KMS("failed to alloc fb\n");
6229 return;
6230 }
6231
6232 val = I915_READ(DSPCNTR(plane));
6233
6234 if (INTEL_INFO(dev)->gen >= 4)
6235 if (val & DISPPLANE_TILED)
6236 plane_config->tiled = true;
6237
6238 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6239 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6240 crtc->base.primary->fb->pixel_format = fourcc;
6241 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
6242 drm_format_plane_cpp(fourcc, 0) * 8;
6243
6244 if (INTEL_INFO(dev)->gen >= 4) {
6245 if (plane_config->tiled)
6246 offset = I915_READ(DSPTILEOFF(plane));
6247 else
6248 offset = I915_READ(DSPLINOFF(plane));
6249 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6250 } else {
6251 base = I915_READ(DSPADDR(plane));
6252 }
6253 plane_config->base = base;
6254
6255 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6256 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6257 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6258
6259 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 6260 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6261
66e514c1 6262 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
6263 plane_config->tiled);
6264
1267a26b
FF
6265 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6266 aligned_height);
1ad292b5
JB
6267
6268 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6269 pipe, plane, crtc->base.primary->fb->width,
6270 crtc->base.primary->fb->height,
6271 crtc->base.primary->fb->bits_per_pixel, base,
6272 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6273 plane_config->size);
6274
6275}
6276
70b23a98
VS
6277static void chv_crtc_clock_get(struct intel_crtc *crtc,
6278 struct intel_crtc_config *pipe_config)
6279{
6280 struct drm_device *dev = crtc->base.dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
6282 int pipe = pipe_config->cpu_transcoder;
6283 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6284 intel_clock_t clock;
6285 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6286 int refclk = 100000;
6287
6288 mutex_lock(&dev_priv->dpio_lock);
6289 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6290 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6291 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6292 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6293 mutex_unlock(&dev_priv->dpio_lock);
6294
6295 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6296 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6297 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6298 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6299 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6300
6301 chv_clock(refclk, &clock);
6302
6303 /* clock.dot is the fast clock */
6304 pipe_config->port_clock = clock.dot / 5;
6305}
6306
0e8ffe1b
DV
6307static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6308 struct intel_crtc_config *pipe_config)
6309{
6310 struct drm_device *dev = crtc->base.dev;
6311 struct drm_i915_private *dev_priv = dev->dev_private;
6312 uint32_t tmp;
6313
b5482bd0
ID
6314 if (!intel_display_power_enabled(dev_priv,
6315 POWER_DOMAIN_PIPE(crtc->pipe)))
6316 return false;
6317
e143a21c 6318 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6319 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6320
0e8ffe1b
DV
6321 tmp = I915_READ(PIPECONF(crtc->pipe));
6322 if (!(tmp & PIPECONF_ENABLE))
6323 return false;
6324
42571aef
VS
6325 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6326 switch (tmp & PIPECONF_BPC_MASK) {
6327 case PIPECONF_6BPC:
6328 pipe_config->pipe_bpp = 18;
6329 break;
6330 case PIPECONF_8BPC:
6331 pipe_config->pipe_bpp = 24;
6332 break;
6333 case PIPECONF_10BPC:
6334 pipe_config->pipe_bpp = 30;
6335 break;
6336 default:
6337 break;
6338 }
6339 }
6340
b5a9fa09
DV
6341 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6342 pipe_config->limited_color_range = true;
6343
282740f7
VS
6344 if (INTEL_INFO(dev)->gen < 4)
6345 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6346
1bd1bd80
DV
6347 intel_get_pipe_timings(crtc, pipe_config);
6348
2fa2fe9a
DV
6349 i9xx_get_pfit_config(crtc, pipe_config);
6350
6c49f241
DV
6351 if (INTEL_INFO(dev)->gen >= 4) {
6352 tmp = I915_READ(DPLL_MD(crtc->pipe));
6353 pipe_config->pixel_multiplier =
6354 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6355 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6356 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6357 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6358 tmp = I915_READ(DPLL(crtc->pipe));
6359 pipe_config->pixel_multiplier =
6360 ((tmp & SDVO_MULTIPLIER_MASK)
6361 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6362 } else {
6363 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6364 * port and will be fixed up in the encoder->get_config
6365 * function. */
6366 pipe_config->pixel_multiplier = 1;
6367 }
8bcc2795
DV
6368 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6369 if (!IS_VALLEYVIEW(dev)) {
6370 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6371 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6372 } else {
6373 /* Mask out read-only status bits. */
6374 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6375 DPLL_PORTC_READY_MASK |
6376 DPLL_PORTB_READY_MASK);
8bcc2795 6377 }
6c49f241 6378
70b23a98
VS
6379 if (IS_CHERRYVIEW(dev))
6380 chv_crtc_clock_get(crtc, pipe_config);
6381 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6382 vlv_crtc_clock_get(crtc, pipe_config);
6383 else
6384 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6385
0e8ffe1b
DV
6386 return true;
6387}
6388
dde86e2d 6389static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6390{
6391 struct drm_i915_private *dev_priv = dev->dev_private;
6392 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 6393 struct intel_encoder *encoder;
74cfd7ac 6394 u32 val, final;
13d83a67 6395 bool has_lvds = false;
199e5d79 6396 bool has_cpu_edp = false;
199e5d79 6397 bool has_panel = false;
99eb6a01
KP
6398 bool has_ck505 = false;
6399 bool can_ssc = false;
13d83a67
JB
6400
6401 /* We need to take the global config into account */
199e5d79
KP
6402 list_for_each_entry(encoder, &mode_config->encoder_list,
6403 base.head) {
6404 switch (encoder->type) {
6405 case INTEL_OUTPUT_LVDS:
6406 has_panel = true;
6407 has_lvds = true;
6408 break;
6409 case INTEL_OUTPUT_EDP:
6410 has_panel = true;
2de6905f 6411 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6412 has_cpu_edp = true;
6413 break;
13d83a67
JB
6414 }
6415 }
6416
99eb6a01 6417 if (HAS_PCH_IBX(dev)) {
41aa3448 6418 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6419 can_ssc = has_ck505;
6420 } else {
6421 has_ck505 = false;
6422 can_ssc = true;
6423 }
6424
2de6905f
ID
6425 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6426 has_panel, has_lvds, has_ck505);
13d83a67
JB
6427
6428 /* Ironlake: try to setup display ref clock before DPLL
6429 * enabling. This is only under driver's control after
6430 * PCH B stepping, previous chipset stepping should be
6431 * ignoring this setting.
6432 */
74cfd7ac
CW
6433 val = I915_READ(PCH_DREF_CONTROL);
6434
6435 /* As we must carefully and slowly disable/enable each source in turn,
6436 * compute the final state we want first and check if we need to
6437 * make any changes at all.
6438 */
6439 final = val;
6440 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6441 if (has_ck505)
6442 final |= DREF_NONSPREAD_CK505_ENABLE;
6443 else
6444 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6445
6446 final &= ~DREF_SSC_SOURCE_MASK;
6447 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6448 final &= ~DREF_SSC1_ENABLE;
6449
6450 if (has_panel) {
6451 final |= DREF_SSC_SOURCE_ENABLE;
6452
6453 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6454 final |= DREF_SSC1_ENABLE;
6455
6456 if (has_cpu_edp) {
6457 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6458 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6459 else
6460 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6461 } else
6462 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6463 } else {
6464 final |= DREF_SSC_SOURCE_DISABLE;
6465 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6466 }
6467
6468 if (final == val)
6469 return;
6470
13d83a67 6471 /* Always enable nonspread source */
74cfd7ac 6472 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6473
99eb6a01 6474 if (has_ck505)
74cfd7ac 6475 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6476 else
74cfd7ac 6477 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6478
199e5d79 6479 if (has_panel) {
74cfd7ac
CW
6480 val &= ~DREF_SSC_SOURCE_MASK;
6481 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6482
199e5d79 6483 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6484 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6485 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6486 val |= DREF_SSC1_ENABLE;
e77166b5 6487 } else
74cfd7ac 6488 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6489
6490 /* Get SSC going before enabling the outputs */
74cfd7ac 6491 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6492 POSTING_READ(PCH_DREF_CONTROL);
6493 udelay(200);
6494
74cfd7ac 6495 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6496
6497 /* Enable CPU source on CPU attached eDP */
199e5d79 6498 if (has_cpu_edp) {
99eb6a01 6499 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6500 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6501 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 6502 } else
74cfd7ac 6503 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6504 } else
74cfd7ac 6505 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6506
74cfd7ac 6507 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6508 POSTING_READ(PCH_DREF_CONTROL);
6509 udelay(200);
6510 } else {
6511 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6512
74cfd7ac 6513 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6514
6515 /* Turn off CPU output */
74cfd7ac 6516 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6517
74cfd7ac 6518 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6519 POSTING_READ(PCH_DREF_CONTROL);
6520 udelay(200);
6521
6522 /* Turn off the SSC source */
74cfd7ac
CW
6523 val &= ~DREF_SSC_SOURCE_MASK;
6524 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6525
6526 /* Turn off SSC1 */
74cfd7ac 6527 val &= ~DREF_SSC1_ENABLE;
199e5d79 6528
74cfd7ac 6529 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6530 POSTING_READ(PCH_DREF_CONTROL);
6531 udelay(200);
6532 }
74cfd7ac
CW
6533
6534 BUG_ON(val != final);
13d83a67
JB
6535}
6536
f31f2d55 6537static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6538{
f31f2d55 6539 uint32_t tmp;
dde86e2d 6540
0ff066a9
PZ
6541 tmp = I915_READ(SOUTH_CHICKEN2);
6542 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6543 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6544
0ff066a9
PZ
6545 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6546 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6547 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6548
0ff066a9
PZ
6549 tmp = I915_READ(SOUTH_CHICKEN2);
6550 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6551 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6552
0ff066a9
PZ
6553 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6554 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6555 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6556}
6557
6558/* WaMPhyProgramming:hsw */
6559static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6560{
6561 uint32_t tmp;
dde86e2d
PZ
6562
6563 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6564 tmp &= ~(0xFF << 24);
6565 tmp |= (0x12 << 24);
6566 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6567
dde86e2d
PZ
6568 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6569 tmp |= (1 << 11);
6570 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6571
6572 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6573 tmp |= (1 << 11);
6574 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6575
dde86e2d
PZ
6576 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6577 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6578 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6579
6580 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6581 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6582 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6583
0ff066a9
PZ
6584 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6585 tmp &= ~(7 << 13);
6586 tmp |= (5 << 13);
6587 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6588
0ff066a9
PZ
6589 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6590 tmp &= ~(7 << 13);
6591 tmp |= (5 << 13);
6592 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6593
6594 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6595 tmp &= ~0xFF;
6596 tmp |= 0x1C;
6597 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6598
6599 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6600 tmp &= ~0xFF;
6601 tmp |= 0x1C;
6602 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6603
6604 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6605 tmp &= ~(0xFF << 16);
6606 tmp |= (0x1C << 16);
6607 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6608
6609 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6610 tmp &= ~(0xFF << 16);
6611 tmp |= (0x1C << 16);
6612 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6613
0ff066a9
PZ
6614 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6615 tmp |= (1 << 27);
6616 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6617
0ff066a9
PZ
6618 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6619 tmp |= (1 << 27);
6620 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6621
0ff066a9
PZ
6622 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6623 tmp &= ~(0xF << 28);
6624 tmp |= (4 << 28);
6625 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6626
0ff066a9
PZ
6627 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6628 tmp &= ~(0xF << 28);
6629 tmp |= (4 << 28);
6630 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6631}
6632
2fa86a1f
PZ
6633/* Implements 3 different sequences from BSpec chapter "Display iCLK
6634 * Programming" based on the parameters passed:
6635 * - Sequence to enable CLKOUT_DP
6636 * - Sequence to enable CLKOUT_DP without spread
6637 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6638 */
6639static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6640 bool with_fdi)
f31f2d55
PZ
6641{
6642 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6643 uint32_t reg, tmp;
6644
6645 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6646 with_spread = true;
6647 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6648 with_fdi, "LP PCH doesn't have FDI\n"))
6649 with_fdi = false;
f31f2d55
PZ
6650
6651 mutex_lock(&dev_priv->dpio_lock);
6652
6653 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6654 tmp &= ~SBI_SSCCTL_DISABLE;
6655 tmp |= SBI_SSCCTL_PATHALT;
6656 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6657
6658 udelay(24);
6659
2fa86a1f
PZ
6660 if (with_spread) {
6661 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6662 tmp &= ~SBI_SSCCTL_PATHALT;
6663 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6664
2fa86a1f
PZ
6665 if (with_fdi) {
6666 lpt_reset_fdi_mphy(dev_priv);
6667 lpt_program_fdi_mphy(dev_priv);
6668 }
6669 }
dde86e2d 6670
2fa86a1f
PZ
6671 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6672 SBI_GEN0 : SBI_DBUFF0;
6673 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6674 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6675 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6676
6677 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6678}
6679
47701c3b
PZ
6680/* Sequence to disable CLKOUT_DP */
6681static void lpt_disable_clkout_dp(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684 uint32_t reg, tmp;
6685
6686 mutex_lock(&dev_priv->dpio_lock);
6687
6688 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6689 SBI_GEN0 : SBI_DBUFF0;
6690 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6691 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6692 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6693
6694 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6695 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6696 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6697 tmp |= SBI_SSCCTL_PATHALT;
6698 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6699 udelay(32);
6700 }
6701 tmp |= SBI_SSCCTL_DISABLE;
6702 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6703 }
6704
6705 mutex_unlock(&dev_priv->dpio_lock);
6706}
6707
bf8fa3d3
PZ
6708static void lpt_init_pch_refclk(struct drm_device *dev)
6709{
6710 struct drm_mode_config *mode_config = &dev->mode_config;
6711 struct intel_encoder *encoder;
6712 bool has_vga = false;
6713
6714 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6715 switch (encoder->type) {
6716 case INTEL_OUTPUT_ANALOG:
6717 has_vga = true;
6718 break;
6719 }
6720 }
6721
47701c3b
PZ
6722 if (has_vga)
6723 lpt_enable_clkout_dp(dev, true, true);
6724 else
6725 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6726}
6727
dde86e2d
PZ
6728/*
6729 * Initialize reference clocks when the driver loads
6730 */
6731void intel_init_pch_refclk(struct drm_device *dev)
6732{
6733 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6734 ironlake_init_pch_refclk(dev);
6735 else if (HAS_PCH_LPT(dev))
6736 lpt_init_pch_refclk(dev);
6737}
6738
d9d444cb
JB
6739static int ironlake_get_refclk(struct drm_crtc *crtc)
6740{
6741 struct drm_device *dev = crtc->dev;
6742 struct drm_i915_private *dev_priv = dev->dev_private;
6743 struct intel_encoder *encoder;
d9d444cb
JB
6744 int num_connectors = 0;
6745 bool is_lvds = false;
6746
6c2b7c12 6747 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6748 switch (encoder->type) {
6749 case INTEL_OUTPUT_LVDS:
6750 is_lvds = true;
6751 break;
d9d444cb
JB
6752 }
6753 num_connectors++;
6754 }
6755
6756 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6757 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6758 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6759 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6760 }
6761
6762 return 120000;
6763}
6764
6ff93609 6765static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6766{
c8203565 6767 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6769 int pipe = intel_crtc->pipe;
c8203565
PZ
6770 uint32_t val;
6771
78114071 6772 val = 0;
c8203565 6773
965e0c48 6774 switch (intel_crtc->config.pipe_bpp) {
c8203565 6775 case 18:
dfd07d72 6776 val |= PIPECONF_6BPC;
c8203565
PZ
6777 break;
6778 case 24:
dfd07d72 6779 val |= PIPECONF_8BPC;
c8203565
PZ
6780 break;
6781 case 30:
dfd07d72 6782 val |= PIPECONF_10BPC;
c8203565
PZ
6783 break;
6784 case 36:
dfd07d72 6785 val |= PIPECONF_12BPC;
c8203565
PZ
6786 break;
6787 default:
cc769b62
PZ
6788 /* Case prevented by intel_choose_pipe_bpp_dither. */
6789 BUG();
c8203565
PZ
6790 }
6791
d8b32247 6792 if (intel_crtc->config.dither)
c8203565
PZ
6793 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6794
6ff93609 6795 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6796 val |= PIPECONF_INTERLACED_ILK;
6797 else
6798 val |= PIPECONF_PROGRESSIVE;
6799
50f3b016 6800 if (intel_crtc->config.limited_color_range)
3685a8f3 6801 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6802
c8203565
PZ
6803 I915_WRITE(PIPECONF(pipe), val);
6804 POSTING_READ(PIPECONF(pipe));
6805}
6806
86d3efce
VS
6807/*
6808 * Set up the pipe CSC unit.
6809 *
6810 * Currently only full range RGB to limited range RGB conversion
6811 * is supported, but eventually this should handle various
6812 * RGB<->YCbCr scenarios as well.
6813 */
50f3b016 6814static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6815{
6816 struct drm_device *dev = crtc->dev;
6817 struct drm_i915_private *dev_priv = dev->dev_private;
6818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6819 int pipe = intel_crtc->pipe;
6820 uint16_t coeff = 0x7800; /* 1.0 */
6821
6822 /*
6823 * TODO: Check what kind of values actually come out of the pipe
6824 * with these coeff/postoff values and adjust to get the best
6825 * accuracy. Perhaps we even need to take the bpc value into
6826 * consideration.
6827 */
6828
50f3b016 6829 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6830 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6831
6832 /*
6833 * GY/GU and RY/RU should be the other way around according
6834 * to BSpec, but reality doesn't agree. Just set them up in
6835 * a way that results in the correct picture.
6836 */
6837 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6838 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6839
6840 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6841 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6842
6843 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6844 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6845
6846 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6847 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6848 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6849
6850 if (INTEL_INFO(dev)->gen > 6) {
6851 uint16_t postoff = 0;
6852
50f3b016 6853 if (intel_crtc->config.limited_color_range)
32cf0cb0 6854 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6855
6856 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6857 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6858 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6859
6860 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6861 } else {
6862 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6863
50f3b016 6864 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6865 mode |= CSC_BLACK_SCREEN_OFFSET;
6866
6867 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6868 }
6869}
6870
6ff93609 6871static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6872{
756f85cf
PZ
6873 struct drm_device *dev = crtc->dev;
6874 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6876 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6877 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6878 uint32_t val;
6879
3eff4faa 6880 val = 0;
ee2b0b38 6881
756f85cf 6882 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6883 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6884
6ff93609 6885 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6886 val |= PIPECONF_INTERLACED_ILK;
6887 else
6888 val |= PIPECONF_PROGRESSIVE;
6889
702e7a56
PZ
6890 I915_WRITE(PIPECONF(cpu_transcoder), val);
6891 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6892
6893 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6894 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6895
6896 if (IS_BROADWELL(dev)) {
6897 val = 0;
6898
6899 switch (intel_crtc->config.pipe_bpp) {
6900 case 18:
6901 val |= PIPEMISC_DITHER_6_BPC;
6902 break;
6903 case 24:
6904 val |= PIPEMISC_DITHER_8_BPC;
6905 break;
6906 case 30:
6907 val |= PIPEMISC_DITHER_10_BPC;
6908 break;
6909 case 36:
6910 val |= PIPEMISC_DITHER_12_BPC;
6911 break;
6912 default:
6913 /* Case prevented by pipe_config_set_bpp. */
6914 BUG();
6915 }
6916
6917 if (intel_crtc->config.dither)
6918 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6919
6920 I915_WRITE(PIPEMISC(pipe), val);
6921 }
ee2b0b38
PZ
6922}
6923
6591c6e4 6924static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6925 intel_clock_t *clock,
6926 bool *has_reduced_clock,
6927 intel_clock_t *reduced_clock)
6928{
6929 struct drm_device *dev = crtc->dev;
6930 struct drm_i915_private *dev_priv = dev->dev_private;
6931 struct intel_encoder *intel_encoder;
6932 int refclk;
d4906093 6933 const intel_limit_t *limit;
a16af721 6934 bool ret, is_lvds = false;
79e53945 6935
6591c6e4
PZ
6936 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6937 switch (intel_encoder->type) {
79e53945
JB
6938 case INTEL_OUTPUT_LVDS:
6939 is_lvds = true;
6940 break;
79e53945
JB
6941 }
6942 }
6943
d9d444cb 6944 refclk = ironlake_get_refclk(crtc);
79e53945 6945
d4906093
ML
6946 /*
6947 * Returns a set of divisors for the desired target clock with the given
6948 * refclk, or FALSE. The returned values represent the clock equation:
6949 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6950 */
1b894b59 6951 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6952 ret = dev_priv->display.find_dpll(limit, crtc,
6953 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6954 refclk, NULL, clock);
6591c6e4
PZ
6955 if (!ret)
6956 return false;
cda4b7d3 6957
ddc9003c 6958 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6959 /*
6960 * Ensure we match the reduced clock's P to the target clock.
6961 * If the clocks don't match, we can't switch the display clock
6962 * by using the FP0/FP1. In such case we will disable the LVDS
6963 * downclock feature.
6964 */
ee9300bb
DV
6965 *has_reduced_clock =
6966 dev_priv->display.find_dpll(limit, crtc,
6967 dev_priv->lvds_downclock,
6968 refclk, clock,
6969 reduced_clock);
652c393a 6970 }
61e9653f 6971
6591c6e4
PZ
6972 return true;
6973}
6974
d4b1931c
PZ
6975int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6976{
6977 /*
6978 * Account for spread spectrum to avoid
6979 * oversubscribing the link. Max center spread
6980 * is 2.5%; use 5% for safety's sake.
6981 */
6982 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6983 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6984}
6985
7429e9d4 6986static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6987{
7429e9d4 6988 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6989}
6990
de13a2e3 6991static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6992 u32 *fp,
9a7c7890 6993 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6994{
de13a2e3 6995 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6996 struct drm_device *dev = crtc->dev;
6997 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6998 struct intel_encoder *intel_encoder;
6999 uint32_t dpll;
6cc5f341 7000 int factor, num_connectors = 0;
09ede541 7001 bool is_lvds = false, is_sdvo = false;
79e53945 7002
de13a2e3
PZ
7003 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7004 switch (intel_encoder->type) {
79e53945
JB
7005 case INTEL_OUTPUT_LVDS:
7006 is_lvds = true;
7007 break;
7008 case INTEL_OUTPUT_SDVO:
7d57382e 7009 case INTEL_OUTPUT_HDMI:
79e53945 7010 is_sdvo = true;
79e53945 7011 break;
79e53945 7012 }
43565a06 7013
c751ce4f 7014 num_connectors++;
79e53945 7015 }
79e53945 7016
c1858123 7017 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7018 factor = 21;
7019 if (is_lvds) {
7020 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7021 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7022 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7023 factor = 25;
09ede541 7024 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 7025 factor = 20;
c1858123 7026
7429e9d4 7027 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 7028 *fp |= FP_CB_TUNE;
2c07245f 7029
9a7c7890
DV
7030 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7031 *fp2 |= FP_CB_TUNE;
7032
5eddb70b 7033 dpll = 0;
2c07245f 7034
a07d6787
EA
7035 if (is_lvds)
7036 dpll |= DPLLB_MODE_LVDS;
7037 else
7038 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7039
ef1b460d
DV
7040 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7041 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7042
7043 if (is_sdvo)
4a33e48d 7044 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 7045 if (intel_crtc->config.has_dp_encoder)
4a33e48d 7046 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7047
a07d6787 7048 /* compute bitmask from p1 value */
7429e9d4 7049 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7050 /* also FPA1 */
7429e9d4 7051 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7052
7429e9d4 7053 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
7054 case 5:
7055 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7056 break;
7057 case 7:
7058 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7059 break;
7060 case 10:
7061 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7062 break;
7063 case 14:
7064 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7065 break;
79e53945
JB
7066 }
7067
b4c09f3b 7068 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7069 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7070 else
7071 dpll |= PLL_REF_INPUT_DREFCLK;
7072
959e16d6 7073 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7074}
7075
7076static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
7077 int x, int y,
7078 struct drm_framebuffer *fb)
7079{
7080 struct drm_device *dev = crtc->dev;
de13a2e3 7081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
de13a2e3
PZ
7082 int num_connectors = 0;
7083 intel_clock_t clock, reduced_clock;
cbbab5bd 7084 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7085 bool ok, has_reduced_clock = false;
8b47047b 7086 bool is_lvds = false;
de13a2e3 7087 struct intel_encoder *encoder;
e2b78267 7088 struct intel_shared_dpll *pll;
de13a2e3
PZ
7089
7090 for_each_encoder_on_crtc(dev, crtc, encoder) {
7091 switch (encoder->type) {
7092 case INTEL_OUTPUT_LVDS:
7093 is_lvds = true;
7094 break;
de13a2e3
PZ
7095 }
7096
7097 num_connectors++;
a07d6787 7098 }
79e53945 7099
5dc5298b
PZ
7100 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7101 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7102
ff9a6750 7103 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 7104 &has_reduced_clock, &reduced_clock);
ee9300bb 7105 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
7106 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7107 return -EINVAL;
79e53945 7108 }
f47709a9
DV
7109 /* Compat-code for transition, will disappear. */
7110 if (!intel_crtc->config.clock_set) {
7111 intel_crtc->config.dpll.n = clock.n;
7112 intel_crtc->config.dpll.m1 = clock.m1;
7113 intel_crtc->config.dpll.m2 = clock.m2;
7114 intel_crtc->config.dpll.p1 = clock.p1;
7115 intel_crtc->config.dpll.p2 = clock.p2;
7116 }
79e53945 7117
5dc5298b 7118 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 7119 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 7120 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 7121 if (has_reduced_clock)
7429e9d4 7122 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7123
7429e9d4 7124 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
7125 &fp, &reduced_clock,
7126 has_reduced_clock ? &fp2 : NULL);
7127
959e16d6 7128 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
7129 intel_crtc->config.dpll_hw_state.fp0 = fp;
7130 if (has_reduced_clock)
7131 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7132 else
7133 intel_crtc->config.dpll_hw_state.fp1 = fp;
7134
b89a1d39 7135 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 7136 if (pll == NULL) {
84f44ce7 7137 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
29407aab 7138 pipe_name(intel_crtc->pipe));
4b645f14
JB
7139 return -EINVAL;
7140 }
ee7b9f93 7141 } else
e72f9fbf 7142 intel_put_shared_dpll(intel_crtc);
79e53945 7143
d330a953 7144 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
7145 intel_crtc->lowfreq_avail = true;
7146 else
7147 intel_crtc->lowfreq_avail = false;
e2b78267 7148
c8f7a0db 7149 return 0;
79e53945
JB
7150}
7151
eb14cb74
VS
7152static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7153 struct intel_link_m_n *m_n)
7154{
7155 struct drm_device *dev = crtc->base.dev;
7156 struct drm_i915_private *dev_priv = dev->dev_private;
7157 enum pipe pipe = crtc->pipe;
7158
7159 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7160 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7161 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7162 & ~TU_SIZE_MASK;
7163 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7164 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7165 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7166}
7167
7168static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7169 enum transcoder transcoder,
b95af8be
VK
7170 struct intel_link_m_n *m_n,
7171 struct intel_link_m_n *m2_n2)
72419203
DV
7172{
7173 struct drm_device *dev = crtc->base.dev;
7174 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7175 enum pipe pipe = crtc->pipe;
72419203 7176
eb14cb74
VS
7177 if (INTEL_INFO(dev)->gen >= 5) {
7178 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7179 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7180 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7181 & ~TU_SIZE_MASK;
7182 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7183 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7184 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7185 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7186 * gen < 8) and if DRRS is supported (to make sure the
7187 * registers are not unnecessarily read).
7188 */
7189 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7190 crtc->config.has_drrs) {
7191 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7192 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7193 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7194 & ~TU_SIZE_MASK;
7195 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7196 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7197 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7198 }
eb14cb74
VS
7199 } else {
7200 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7201 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7202 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7203 & ~TU_SIZE_MASK;
7204 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7205 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7206 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7207 }
7208}
7209
7210void intel_dp_get_m_n(struct intel_crtc *crtc,
7211 struct intel_crtc_config *pipe_config)
7212{
7213 if (crtc->config.has_pch_encoder)
7214 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7215 else
7216 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7217 &pipe_config->dp_m_n,
7218 &pipe_config->dp_m2_n2);
eb14cb74 7219}
72419203 7220
eb14cb74
VS
7221static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7222 struct intel_crtc_config *pipe_config)
7223{
7224 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7225 &pipe_config->fdi_m_n, NULL);
72419203
DV
7226}
7227
2fa2fe9a
DV
7228static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7229 struct intel_crtc_config *pipe_config)
7230{
7231 struct drm_device *dev = crtc->base.dev;
7232 struct drm_i915_private *dev_priv = dev->dev_private;
7233 uint32_t tmp;
7234
7235 tmp = I915_READ(PF_CTL(crtc->pipe));
7236
7237 if (tmp & PF_ENABLE) {
fd4daa9c 7238 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7239 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7240 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7241
7242 /* We currently do not free assignements of panel fitters on
7243 * ivb/hsw (since we don't use the higher upscaling modes which
7244 * differentiates them) so just WARN about this case for now. */
7245 if (IS_GEN7(dev)) {
7246 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7247 PF_PIPE_SEL_IVB(crtc->pipe));
7248 }
2fa2fe9a 7249 }
79e53945
JB
7250}
7251
4c6baa59
JB
7252static void ironlake_get_plane_config(struct intel_crtc *crtc,
7253 struct intel_plane_config *plane_config)
7254{
7255 struct drm_device *dev = crtc->base.dev;
7256 struct drm_i915_private *dev_priv = dev->dev_private;
7257 u32 val, base, offset;
7258 int pipe = crtc->pipe, plane = crtc->plane;
7259 int fourcc, pixel_format;
7260 int aligned_height;
7261
66e514c1
DA
7262 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7263 if (!crtc->base.primary->fb) {
4c6baa59
JB
7264 DRM_DEBUG_KMS("failed to alloc fb\n");
7265 return;
7266 }
7267
7268 val = I915_READ(DSPCNTR(plane));
7269
7270 if (INTEL_INFO(dev)->gen >= 4)
7271 if (val & DISPPLANE_TILED)
7272 plane_config->tiled = true;
7273
7274 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7275 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
7276 crtc->base.primary->fb->pixel_format = fourcc;
7277 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
7278 drm_format_plane_cpp(fourcc, 0) * 8;
7279
7280 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7281 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7282 offset = I915_READ(DSPOFFSET(plane));
7283 } else {
7284 if (plane_config->tiled)
7285 offset = I915_READ(DSPTILEOFF(plane));
7286 else
7287 offset = I915_READ(DSPLINOFF(plane));
7288 }
7289 plane_config->base = base;
7290
7291 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
7292 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7293 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
7294
7295 val = I915_READ(DSPSTRIDE(pipe));
026b96e2 7296 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
4c6baa59 7297
66e514c1 7298 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7299 plane_config->tiled);
7300
1267a26b
FF
7301 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7302 aligned_height);
4c6baa59
JB
7303
7304 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7305 pipe, plane, crtc->base.primary->fb->width,
7306 crtc->base.primary->fb->height,
7307 crtc->base.primary->fb->bits_per_pixel, base,
7308 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7309 plane_config->size);
7310}
7311
0e8ffe1b
DV
7312static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7313 struct intel_crtc_config *pipe_config)
7314{
7315 struct drm_device *dev = crtc->base.dev;
7316 struct drm_i915_private *dev_priv = dev->dev_private;
7317 uint32_t tmp;
7318
930e8c9e
PZ
7319 if (!intel_display_power_enabled(dev_priv,
7320 POWER_DOMAIN_PIPE(crtc->pipe)))
7321 return false;
7322
e143a21c 7323 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7324 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7325
0e8ffe1b
DV
7326 tmp = I915_READ(PIPECONF(crtc->pipe));
7327 if (!(tmp & PIPECONF_ENABLE))
7328 return false;
7329
42571aef
VS
7330 switch (tmp & PIPECONF_BPC_MASK) {
7331 case PIPECONF_6BPC:
7332 pipe_config->pipe_bpp = 18;
7333 break;
7334 case PIPECONF_8BPC:
7335 pipe_config->pipe_bpp = 24;
7336 break;
7337 case PIPECONF_10BPC:
7338 pipe_config->pipe_bpp = 30;
7339 break;
7340 case PIPECONF_12BPC:
7341 pipe_config->pipe_bpp = 36;
7342 break;
7343 default:
7344 break;
7345 }
7346
b5a9fa09
DV
7347 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7348 pipe_config->limited_color_range = true;
7349
ab9412ba 7350 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7351 struct intel_shared_dpll *pll;
7352
88adfff1
DV
7353 pipe_config->has_pch_encoder = true;
7354
627eb5a3
DV
7355 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7356 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7357 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7358
7359 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7360
c0d43d62 7361 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7362 pipe_config->shared_dpll =
7363 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7364 } else {
7365 tmp = I915_READ(PCH_DPLL_SEL);
7366 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7367 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7368 else
7369 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7370 }
66e985c0
DV
7371
7372 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7373
7374 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7375 &pipe_config->dpll_hw_state));
c93f54cf
DV
7376
7377 tmp = pipe_config->dpll_hw_state.dpll;
7378 pipe_config->pixel_multiplier =
7379 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7380 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7381
7382 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7383 } else {
7384 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7385 }
7386
1bd1bd80
DV
7387 intel_get_pipe_timings(crtc, pipe_config);
7388
2fa2fe9a
DV
7389 ironlake_get_pfit_config(crtc, pipe_config);
7390
0e8ffe1b
DV
7391 return true;
7392}
7393
be256dc7
PZ
7394static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7395{
7396 struct drm_device *dev = dev_priv->dev;
be256dc7 7397 struct intel_crtc *crtc;
be256dc7 7398
d3fcc808 7399 for_each_intel_crtc(dev, crtc)
798183c5 7400 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7401 pipe_name(crtc->pipe));
7402
7403 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8cc3e169
DV
7404 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7405 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7406 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
be256dc7
PZ
7407 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7408 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7409 "CPU PWM1 enabled\n");
c5107b87
PZ
7410 if (IS_HASWELL(dev))
7411 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7412 "CPU PWM2 enabled\n");
be256dc7
PZ
7413 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7414 "PCH PWM1 enabled\n");
7415 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7416 "Utility pin enabled\n");
7417 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7418
9926ada1
PZ
7419 /*
7420 * In theory we can still leave IRQs enabled, as long as only the HPD
7421 * interrupts remain enabled. We used to check for that, but since it's
7422 * gen-specific and since we only disable LCPLL after we fully disable
7423 * the interrupts, the check below should be enough.
7424 */
9df7575f 7425 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
7426}
7427
9ccd5aeb
PZ
7428static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7429{
7430 struct drm_device *dev = dev_priv->dev;
7431
7432 if (IS_HASWELL(dev))
7433 return I915_READ(D_COMP_HSW);
7434 else
7435 return I915_READ(D_COMP_BDW);
7436}
7437
3c4c9b81
PZ
7438static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7439{
7440 struct drm_device *dev = dev_priv->dev;
7441
7442 if (IS_HASWELL(dev)) {
7443 mutex_lock(&dev_priv->rps.hw_lock);
7444 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7445 val))
f475dadf 7446 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
7447 mutex_unlock(&dev_priv->rps.hw_lock);
7448 } else {
9ccd5aeb
PZ
7449 I915_WRITE(D_COMP_BDW, val);
7450 POSTING_READ(D_COMP_BDW);
3c4c9b81 7451 }
be256dc7
PZ
7452}
7453
7454/*
7455 * This function implements pieces of two sequences from BSpec:
7456 * - Sequence for display software to disable LCPLL
7457 * - Sequence for display software to allow package C8+
7458 * The steps implemented here are just the steps that actually touch the LCPLL
7459 * register. Callers should take care of disabling all the display engine
7460 * functions, doing the mode unset, fixing interrupts, etc.
7461 */
6ff58d53
PZ
7462static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7463 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7464{
7465 uint32_t val;
7466
7467 assert_can_disable_lcpll(dev_priv);
7468
7469 val = I915_READ(LCPLL_CTL);
7470
7471 if (switch_to_fclk) {
7472 val |= LCPLL_CD_SOURCE_FCLK;
7473 I915_WRITE(LCPLL_CTL, val);
7474
7475 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7476 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7477 DRM_ERROR("Switching to FCLK failed\n");
7478
7479 val = I915_READ(LCPLL_CTL);
7480 }
7481
7482 val |= LCPLL_PLL_DISABLE;
7483 I915_WRITE(LCPLL_CTL, val);
7484 POSTING_READ(LCPLL_CTL);
7485
7486 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7487 DRM_ERROR("LCPLL still locked\n");
7488
9ccd5aeb 7489 val = hsw_read_dcomp(dev_priv);
be256dc7 7490 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7491 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7492 ndelay(100);
7493
9ccd5aeb
PZ
7494 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7495 1))
be256dc7
PZ
7496 DRM_ERROR("D_COMP RCOMP still in progress\n");
7497
7498 if (allow_power_down) {
7499 val = I915_READ(LCPLL_CTL);
7500 val |= LCPLL_POWER_DOWN_ALLOW;
7501 I915_WRITE(LCPLL_CTL, val);
7502 POSTING_READ(LCPLL_CTL);
7503 }
7504}
7505
7506/*
7507 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7508 * source.
7509 */
6ff58d53 7510static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7511{
7512 uint32_t val;
a8a8bd54 7513 unsigned long irqflags;
be256dc7
PZ
7514
7515 val = I915_READ(LCPLL_CTL);
7516
7517 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7518 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7519 return;
7520
a8a8bd54
PZ
7521 /*
7522 * Make sure we're not on PC8 state before disabling PC8, otherwise
7523 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7524 *
7525 * The other problem is that hsw_restore_lcpll() is called as part of
7526 * the runtime PM resume sequence, so we can't just call
7527 * gen6_gt_force_wake_get() because that function calls
7528 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7529 * while we are on the resume sequence. So to solve this problem we have
7530 * to call special forcewake code that doesn't touch runtime PM and
7531 * doesn't enable the forcewake delayed work.
7532 */
7533 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7534 if (dev_priv->uncore.forcewake_count++ == 0)
7535 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7536 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 7537
be256dc7
PZ
7538 if (val & LCPLL_POWER_DOWN_ALLOW) {
7539 val &= ~LCPLL_POWER_DOWN_ALLOW;
7540 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7541 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7542 }
7543
9ccd5aeb 7544 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
7545 val |= D_COMP_COMP_FORCE;
7546 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7547 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7548
7549 val = I915_READ(LCPLL_CTL);
7550 val &= ~LCPLL_PLL_DISABLE;
7551 I915_WRITE(LCPLL_CTL, val);
7552
7553 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7554 DRM_ERROR("LCPLL not locked yet\n");
7555
7556 if (val & LCPLL_CD_SOURCE_FCLK) {
7557 val = I915_READ(LCPLL_CTL);
7558 val &= ~LCPLL_CD_SOURCE_FCLK;
7559 I915_WRITE(LCPLL_CTL, val);
7560
7561 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7562 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7563 DRM_ERROR("Switching back to LCPLL failed\n");
7564 }
215733fa 7565
a8a8bd54
PZ
7566 /* See the big comment above. */
7567 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7568 if (--dev_priv->uncore.forcewake_count == 0)
7569 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7570 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7571}
7572
765dab67
PZ
7573/*
7574 * Package states C8 and deeper are really deep PC states that can only be
7575 * reached when all the devices on the system allow it, so even if the graphics
7576 * device allows PC8+, it doesn't mean the system will actually get to these
7577 * states. Our driver only allows PC8+ when going into runtime PM.
7578 *
7579 * The requirements for PC8+ are that all the outputs are disabled, the power
7580 * well is disabled and most interrupts are disabled, and these are also
7581 * requirements for runtime PM. When these conditions are met, we manually do
7582 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7583 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7584 * hang the machine.
7585 *
7586 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7587 * the state of some registers, so when we come back from PC8+ we need to
7588 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7589 * need to take care of the registers kept by RC6. Notice that this happens even
7590 * if we don't put the device in PCI D3 state (which is what currently happens
7591 * because of the runtime PM support).
7592 *
7593 * For more, read "Display Sequences for Package C8" on the hardware
7594 * documentation.
7595 */
a14cb6fc 7596void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7597{
c67a470b
PZ
7598 struct drm_device *dev = dev_priv->dev;
7599 uint32_t val;
7600
c67a470b
PZ
7601 DRM_DEBUG_KMS("Enabling package C8+\n");
7602
c67a470b
PZ
7603 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7604 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7605 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7606 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7607 }
7608
7609 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7610 hsw_disable_lcpll(dev_priv, true, true);
7611}
7612
a14cb6fc 7613void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7614{
7615 struct drm_device *dev = dev_priv->dev;
7616 uint32_t val;
7617
c67a470b
PZ
7618 DRM_DEBUG_KMS("Disabling package C8+\n");
7619
7620 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7621 lpt_init_pch_refclk(dev);
7622
7623 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7624 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7625 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7626 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7627 }
7628
7629 intel_prepare_ddi(dev);
c67a470b
PZ
7630}
7631
9a952a0d
PZ
7632static void snb_modeset_global_resources(struct drm_device *dev)
7633{
7634 modeset_update_crtc_power_domains(dev);
7635}
7636
4f074129
ID
7637static void haswell_modeset_global_resources(struct drm_device *dev)
7638{
da723569 7639 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7640}
7641
09b4ddf9 7642static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7643 int x, int y,
7644 struct drm_framebuffer *fb)
7645{
09b4ddf9 7646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7647
566b734a 7648 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7649 return -EINVAL;
716c2e55 7650
644cef34
DV
7651 intel_crtc->lowfreq_avail = false;
7652
c8f7a0db 7653 return 0;
79e53945
JB
7654}
7655
7d2c8175
DL
7656static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7657 enum port port,
7658 struct intel_crtc_config *pipe_config)
7659{
7660 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7661
7662 switch (pipe_config->ddi_pll_sel) {
7663 case PORT_CLK_SEL_WRPLL1:
7664 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7665 break;
7666 case PORT_CLK_SEL_WRPLL2:
7667 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7668 break;
7669 }
7670}
7671
26804afd
DV
7672static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7673 struct intel_crtc_config *pipe_config)
7674{
7675 struct drm_device *dev = crtc->base.dev;
7676 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 7677 struct intel_shared_dpll *pll;
26804afd
DV
7678 enum port port;
7679 uint32_t tmp;
7680
7681 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7682
7683 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7684
7d2c8175 7685 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 7686
d452c5b6
DV
7687 if (pipe_config->shared_dpll >= 0) {
7688 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7689
7690 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7691 &pipe_config->dpll_hw_state));
7692 }
7693
26804afd
DV
7694 /*
7695 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7696 * DDI E. So just check whether this pipe is wired to DDI E and whether
7697 * the PCH transcoder is on.
7698 */
7699 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7700 pipe_config->has_pch_encoder = true;
7701
7702 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7703 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7704 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7705
7706 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7707 }
7708}
7709
0e8ffe1b
DV
7710static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7711 struct intel_crtc_config *pipe_config)
7712{
7713 struct drm_device *dev = crtc->base.dev;
7714 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7715 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7716 uint32_t tmp;
7717
b5482bd0
ID
7718 if (!intel_display_power_enabled(dev_priv,
7719 POWER_DOMAIN_PIPE(crtc->pipe)))
7720 return false;
7721
e143a21c 7722 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7723 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7724
eccb140b
DV
7725 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7726 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7727 enum pipe trans_edp_pipe;
7728 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7729 default:
7730 WARN(1, "unknown pipe linked to edp transcoder\n");
7731 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7732 case TRANS_DDI_EDP_INPUT_A_ON:
7733 trans_edp_pipe = PIPE_A;
7734 break;
7735 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7736 trans_edp_pipe = PIPE_B;
7737 break;
7738 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7739 trans_edp_pipe = PIPE_C;
7740 break;
7741 }
7742
7743 if (trans_edp_pipe == crtc->pipe)
7744 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7745 }
7746
da7e29bd 7747 if (!intel_display_power_enabled(dev_priv,
eccb140b 7748 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7749 return false;
7750
eccb140b 7751 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7752 if (!(tmp & PIPECONF_ENABLE))
7753 return false;
7754
26804afd 7755 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 7756
1bd1bd80
DV
7757 intel_get_pipe_timings(crtc, pipe_config);
7758
2fa2fe9a 7759 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7760 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7761 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7762
e59150dc
JB
7763 if (IS_HASWELL(dev))
7764 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7765 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7766
6c49f241
DV
7767 pipe_config->pixel_multiplier = 1;
7768
0e8ffe1b
DV
7769 return true;
7770}
7771
1a91510d
JN
7772static struct {
7773 int clock;
7774 u32 config;
7775} hdmi_audio_clock[] = {
7776 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7777 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7778 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7779 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7780 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7781 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7782 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7783 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7784 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7785 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7786};
7787
7788/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7789static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7790{
7791 int i;
7792
7793 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7794 if (mode->clock == hdmi_audio_clock[i].clock)
7795 break;
7796 }
7797
7798 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7799 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7800 i = 1;
7801 }
7802
7803 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7804 hdmi_audio_clock[i].clock,
7805 hdmi_audio_clock[i].config);
7806
7807 return hdmi_audio_clock[i].config;
7808}
7809
3a9627f4
WF
7810static bool intel_eld_uptodate(struct drm_connector *connector,
7811 int reg_eldv, uint32_t bits_eldv,
7812 int reg_elda, uint32_t bits_elda,
7813 int reg_edid)
7814{
7815 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7816 uint8_t *eld = connector->eld;
7817 uint32_t i;
7818
7819 i = I915_READ(reg_eldv);
7820 i &= bits_eldv;
7821
7822 if (!eld[0])
7823 return !i;
7824
7825 if (!i)
7826 return false;
7827
7828 i = I915_READ(reg_elda);
7829 i &= ~bits_elda;
7830 I915_WRITE(reg_elda, i);
7831
7832 for (i = 0; i < eld[2]; i++)
7833 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7834 return false;
7835
7836 return true;
7837}
7838
e0dac65e 7839static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7840 struct drm_crtc *crtc,
7841 struct drm_display_mode *mode)
e0dac65e
WF
7842{
7843 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7844 uint8_t *eld = connector->eld;
7845 uint32_t eldv;
7846 uint32_t len;
7847 uint32_t i;
7848
7849 i = I915_READ(G4X_AUD_VID_DID);
7850
7851 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7852 eldv = G4X_ELDV_DEVCL_DEVBLC;
7853 else
7854 eldv = G4X_ELDV_DEVCTG;
7855
3a9627f4
WF
7856 if (intel_eld_uptodate(connector,
7857 G4X_AUD_CNTL_ST, eldv,
7858 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7859 G4X_HDMIW_HDMIEDID))
7860 return;
7861
e0dac65e
WF
7862 i = I915_READ(G4X_AUD_CNTL_ST);
7863 i &= ~(eldv | G4X_ELD_ADDR);
7864 len = (i >> 9) & 0x1f; /* ELD buffer size */
7865 I915_WRITE(G4X_AUD_CNTL_ST, i);
7866
7867 if (!eld[0])
7868 return;
7869
7870 len = min_t(uint8_t, eld[2], len);
7871 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7872 for (i = 0; i < len; i++)
7873 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7874
7875 i = I915_READ(G4X_AUD_CNTL_ST);
7876 i |= eldv;
7877 I915_WRITE(G4X_AUD_CNTL_ST, i);
7878}
7879
83358c85 7880static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7881 struct drm_crtc *crtc,
7882 struct drm_display_mode *mode)
83358c85
WX
7883{
7884 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7885 uint8_t *eld = connector->eld;
83358c85
WX
7886 uint32_t eldv;
7887 uint32_t i;
7888 int len;
7889 int pipe = to_intel_crtc(crtc)->pipe;
7890 int tmp;
7891
7892 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7893 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7894 int aud_config = HSW_AUD_CFG(pipe);
7895 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7896
83358c85
WX
7897 /* Audio output enable */
7898 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7899 tmp = I915_READ(aud_cntrl_st2);
7900 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7901 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7902 POSTING_READ(aud_cntrl_st2);
83358c85 7903
c7905792 7904 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7905
7906 /* Set ELD valid state */
7907 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7908 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7909 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7910 I915_WRITE(aud_cntrl_st2, tmp);
7911 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7912 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7913
7914 /* Enable HDMI mode */
7915 tmp = I915_READ(aud_config);
7e7cb34f 7916 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7917 /* clear N_programing_enable and N_value_index */
7918 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7919 I915_WRITE(aud_config, tmp);
7920
7921 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7922
7923 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7924
7925 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7926 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7927 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7928 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7929 } else {
7930 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7931 }
83358c85
WX
7932
7933 if (intel_eld_uptodate(connector,
7934 aud_cntrl_st2, eldv,
7935 aud_cntl_st, IBX_ELD_ADDRESS,
7936 hdmiw_hdmiedid))
7937 return;
7938
7939 i = I915_READ(aud_cntrl_st2);
7940 i &= ~eldv;
7941 I915_WRITE(aud_cntrl_st2, i);
7942
7943 if (!eld[0])
7944 return;
7945
7946 i = I915_READ(aud_cntl_st);
7947 i &= ~IBX_ELD_ADDRESS;
7948 I915_WRITE(aud_cntl_st, i);
7949 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7950 DRM_DEBUG_DRIVER("port num:%d\n", i);
7951
7952 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7953 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7954 for (i = 0; i < len; i++)
7955 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7956
7957 i = I915_READ(aud_cntrl_st2);
7958 i |= eldv;
7959 I915_WRITE(aud_cntrl_st2, i);
7960
7961}
7962
e0dac65e 7963static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7964 struct drm_crtc *crtc,
7965 struct drm_display_mode *mode)
e0dac65e
WF
7966{
7967 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7968 uint8_t *eld = connector->eld;
7969 uint32_t eldv;
7970 uint32_t i;
7971 int len;
7972 int hdmiw_hdmiedid;
b6daa025 7973 int aud_config;
e0dac65e
WF
7974 int aud_cntl_st;
7975 int aud_cntrl_st2;
9b138a83 7976 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7977
b3f33cbf 7978 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7979 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7980 aud_config = IBX_AUD_CFG(pipe);
7981 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7982 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7983 } else if (IS_VALLEYVIEW(connector->dev)) {
7984 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7985 aud_config = VLV_AUD_CFG(pipe);
7986 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7987 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7988 } else {
9b138a83
WX
7989 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7990 aud_config = CPT_AUD_CFG(pipe);
7991 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7992 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7993 }
7994
9b138a83 7995 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7996
9ca2fe73
ML
7997 if (IS_VALLEYVIEW(connector->dev)) {
7998 struct intel_encoder *intel_encoder;
7999 struct intel_digital_port *intel_dig_port;
8000
8001 intel_encoder = intel_attached_encoder(connector);
8002 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8003 i = intel_dig_port->port;
8004 } else {
8005 i = I915_READ(aud_cntl_st);
8006 i = (i >> 29) & DIP_PORT_SEL_MASK;
8007 /* DIP_Port_Select, 0x1 = PortB */
8008 }
8009
e0dac65e
WF
8010 if (!i) {
8011 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8012 /* operate blindly on all ports */
1202b4c6
WF
8013 eldv = IBX_ELD_VALIDB;
8014 eldv |= IBX_ELD_VALIDB << 4;
8015 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 8016 } else {
2582a850 8017 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 8018 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
8019 }
8020
3a9627f4
WF
8021 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8022 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8023 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 8024 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
8025 } else {
8026 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8027 }
e0dac65e 8028
3a9627f4
WF
8029 if (intel_eld_uptodate(connector,
8030 aud_cntrl_st2, eldv,
8031 aud_cntl_st, IBX_ELD_ADDRESS,
8032 hdmiw_hdmiedid))
8033 return;
8034
e0dac65e
WF
8035 i = I915_READ(aud_cntrl_st2);
8036 i &= ~eldv;
8037 I915_WRITE(aud_cntrl_st2, i);
8038
8039 if (!eld[0])
8040 return;
8041
e0dac65e 8042 i = I915_READ(aud_cntl_st);
1202b4c6 8043 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
8044 I915_WRITE(aud_cntl_st, i);
8045
8046 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8047 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8048 for (i = 0; i < len; i++)
8049 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8050
8051 i = I915_READ(aud_cntrl_st2);
8052 i |= eldv;
8053 I915_WRITE(aud_cntrl_st2, i);
8054}
8055
8056void intel_write_eld(struct drm_encoder *encoder,
8057 struct drm_display_mode *mode)
8058{
8059 struct drm_crtc *crtc = encoder->crtc;
8060 struct drm_connector *connector;
8061 struct drm_device *dev = encoder->dev;
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063
8064 connector = drm_select_eld(encoder, mode);
8065 if (!connector)
8066 return;
8067
8068 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8069 connector->base.id,
c23cc417 8070 connector->name,
e0dac65e 8071 connector->encoder->base.id,
8e329a03 8072 connector->encoder->name);
e0dac65e
WF
8073
8074 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8075
8076 if (dev_priv->display.write_eld)
34427052 8077 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
8078}
8079
560b85bb
CW
8080static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8081{
8082 struct drm_device *dev = crtc->dev;
8083 struct drm_i915_private *dev_priv = dev->dev_private;
8084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4b0e333e 8085 uint32_t cntl;
560b85bb 8086
4b0e333e 8087 if (base != intel_crtc->cursor_base) {
560b85bb
CW
8088 /* On these chipsets we can only modify the base whilst
8089 * the cursor is disabled.
8090 */
4b0e333e
CW
8091 if (intel_crtc->cursor_cntl) {
8092 I915_WRITE(_CURACNTR, 0);
8093 POSTING_READ(_CURACNTR);
8094 intel_crtc->cursor_cntl = 0;
8095 }
8096
9db4a9c7 8097 I915_WRITE(_CURABASE, base);
4b0e333e
CW
8098 POSTING_READ(_CURABASE);
8099 }
560b85bb 8100
4b0e333e
CW
8101 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8102 cntl = 0;
8103 if (base)
8104 cntl = (CURSOR_ENABLE |
560b85bb 8105 CURSOR_GAMMA_ENABLE |
4b0e333e
CW
8106 CURSOR_FORMAT_ARGB);
8107 if (intel_crtc->cursor_cntl != cntl) {
8108 I915_WRITE(_CURACNTR, cntl);
8109 POSTING_READ(_CURACNTR);
8110 intel_crtc->cursor_cntl = cntl;
8111 }
560b85bb
CW
8112}
8113
8114static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8115{
8116 struct drm_device *dev = crtc->dev;
8117 struct drm_i915_private *dev_priv = dev->dev_private;
8118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8119 int pipe = intel_crtc->pipe;
4b0e333e 8120 uint32_t cntl;
4726e0b0 8121
4b0e333e
CW
8122 cntl = 0;
8123 if (base) {
8124 cntl = MCURSOR_GAMMA_ENABLE;
8125 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8126 case 64:
8127 cntl |= CURSOR_MODE_64_ARGB_AX;
8128 break;
8129 case 128:
8130 cntl |= CURSOR_MODE_128_ARGB_AX;
8131 break;
8132 case 256:
8133 cntl |= CURSOR_MODE_256_ARGB_AX;
8134 break;
8135 default:
8136 WARN_ON(1);
8137 return;
560b85bb 8138 }
4b0e333e
CW
8139 cntl |= pipe << 28; /* Connect to correct pipe */
8140 }
8141 if (intel_crtc->cursor_cntl != cntl) {
9db4a9c7 8142 I915_WRITE(CURCNTR(pipe), cntl);
4b0e333e
CW
8143 POSTING_READ(CURCNTR(pipe));
8144 intel_crtc->cursor_cntl = cntl;
560b85bb 8145 }
4b0e333e 8146
560b85bb 8147 /* and commit changes on next vblank */
9db4a9c7 8148 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 8149 POSTING_READ(CURBASE(pipe));
560b85bb
CW
8150}
8151
65a21cd6
JB
8152static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8153{
8154 struct drm_device *dev = crtc->dev;
8155 struct drm_i915_private *dev_priv = dev->dev_private;
8156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8157 int pipe = intel_crtc->pipe;
4b0e333e
CW
8158 uint32_t cntl;
8159
8160 cntl = 0;
8161 if (base) {
8162 cntl = MCURSOR_GAMMA_ENABLE;
8163 switch (intel_crtc->cursor_width) {
4726e0b0
SK
8164 case 64:
8165 cntl |= CURSOR_MODE_64_ARGB_AX;
8166 break;
8167 case 128:
8168 cntl |= CURSOR_MODE_128_ARGB_AX;
8169 break;
8170 case 256:
8171 cntl |= CURSOR_MODE_256_ARGB_AX;
8172 break;
8173 default:
8174 WARN_ON(1);
8175 return;
65a21cd6 8176 }
4b0e333e
CW
8177 }
8178 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8179 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 8180
4b0e333e
CW
8181 if (intel_crtc->cursor_cntl != cntl) {
8182 I915_WRITE(CURCNTR(pipe), cntl);
8183 POSTING_READ(CURCNTR(pipe));
8184 intel_crtc->cursor_cntl = cntl;
65a21cd6 8185 }
4b0e333e 8186
65a21cd6 8187 /* and commit changes on next vblank */
5efb3e28
VS
8188 I915_WRITE(CURBASE(pipe), base);
8189 POSTING_READ(CURBASE(pipe));
65a21cd6
JB
8190}
8191
cda4b7d3 8192/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8193static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8194 bool on)
cda4b7d3
CW
8195{
8196 struct drm_device *dev = crtc->dev;
8197 struct drm_i915_private *dev_priv = dev->dev_private;
8198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8199 int pipe = intel_crtc->pipe;
3d7d6510
MR
8200 int x = crtc->cursor_x;
8201 int y = crtc->cursor_y;
d6e4db15 8202 u32 base = 0, pos = 0;
cda4b7d3 8203
d6e4db15 8204 if (on)
cda4b7d3 8205 base = intel_crtc->cursor_addr;
cda4b7d3 8206
d6e4db15
VS
8207 if (x >= intel_crtc->config.pipe_src_w)
8208 base = 0;
8209
8210 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
8211 base = 0;
8212
8213 if (x < 0) {
efc9064e 8214 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
8215 base = 0;
8216
8217 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8218 x = -x;
8219 }
8220 pos |= x << CURSOR_X_SHIFT;
8221
8222 if (y < 0) {
efc9064e 8223 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
8224 base = 0;
8225
8226 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8227 y = -y;
8228 }
8229 pos |= y << CURSOR_Y_SHIFT;
8230
4b0e333e 8231 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8232 return;
8233
5efb3e28
VS
8234 I915_WRITE(CURPOS(pipe), pos);
8235
8236 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
65a21cd6 8237 ivb_update_cursor(crtc, base);
5efb3e28
VS
8238 else if (IS_845G(dev) || IS_I865G(dev))
8239 i845_update_cursor(crtc, base);
8240 else
8241 i9xx_update_cursor(crtc, base);
4b0e333e 8242 intel_crtc->cursor_base = base;
cda4b7d3
CW
8243}
8244
e3287951
MR
8245/*
8246 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8247 *
8248 * Note that the object's reference will be consumed if the update fails. If
8249 * the update succeeds, the reference of the old object (if any) will be
8250 * consumed.
8251 */
8252static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8253 struct drm_i915_gem_object *obj,
8254 uint32_t width, uint32_t height)
79e53945
JB
8255{
8256 struct drm_device *dev = crtc->dev;
8257 struct drm_i915_private *dev_priv = dev->dev_private;
8258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 8259 enum pipe pipe = intel_crtc->pipe;
64f962e3 8260 unsigned old_width;
cda4b7d3 8261 uint32_t addr;
3f8bc370 8262 int ret;
79e53945 8263
79e53945 8264 /* if we want to turn off the cursor ignore width and height */
e3287951 8265 if (!obj) {
28c97730 8266 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 8267 addr = 0;
05394f39 8268 obj = NULL;
5004417d 8269 mutex_lock(&dev->struct_mutex);
3f8bc370 8270 goto finish;
79e53945
JB
8271 }
8272
4726e0b0
SK
8273 /* Check for which cursor types we support */
8274 if (!((width == 64 && height == 64) ||
8275 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8276 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8277 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
8278 return -EINVAL;
8279 }
8280
05394f39 8281 if (obj->base.size < width * height * 4) {
e3287951 8282 DRM_DEBUG_KMS("buffer is too small\n");
34b8686e
DA
8283 ret = -ENOMEM;
8284 goto fail;
79e53945
JB
8285 }
8286
71acb5eb 8287 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8288 mutex_lock(&dev->struct_mutex);
3d13ef2e 8289 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8290 unsigned alignment;
8291
d9e86c0e 8292 if (obj->tiling_mode) {
3b25b31f 8293 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
8294 ret = -EINVAL;
8295 goto fail_locked;
8296 }
8297
693db184
CW
8298 /* Note that the w/a also requires 2 PTE of padding following
8299 * the bo. We currently fill all unused PTE with the shadow
8300 * page and so we should always have valid PTE following the
8301 * cursor preventing the VT-d warning.
8302 */
8303 alignment = 0;
8304 if (need_vtd_wa(dev))
8305 alignment = 64*1024;
8306
8307 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8308 if (ret) {
3b25b31f 8309 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 8310 goto fail_locked;
e7b526bb
CW
8311 }
8312
d9e86c0e
CW
8313 ret = i915_gem_object_put_fence(obj);
8314 if (ret) {
3b25b31f 8315 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
8316 goto fail_unpin;
8317 }
8318
f343c5f6 8319 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 8320 } else {
6eeefaf3 8321 int align = IS_I830(dev) ? 16 * 1024 : 256;
00731155 8322 ret = i915_gem_object_attach_phys(obj, align);
71acb5eb 8323 if (ret) {
3b25b31f 8324 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8325 goto fail_locked;
71acb5eb 8326 }
00731155 8327 addr = obj->phys_handle->busaddr;
3f8bc370
KH
8328 }
8329
a6c45cf0 8330 if (IS_GEN2(dev))
14b60391
JB
8331 I915_WRITE(CURSIZE, (height << 12) | width);
8332
3f8bc370 8333 finish:
3f8bc370 8334 if (intel_crtc->cursor_bo) {
00731155 8335 if (!INTEL_INFO(dev)->cursor_needs_physical)
cc98b413 8336 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
3f8bc370 8337 }
80824003 8338
a071fa00
DV
8339 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8340 INTEL_FRONTBUFFER_CURSOR(pipe));
7f9872e0 8341 mutex_unlock(&dev->struct_mutex);
3f8bc370 8342
64f962e3
CW
8343 old_width = intel_crtc->cursor_width;
8344
3f8bc370 8345 intel_crtc->cursor_addr = addr;
05394f39 8346 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8347 intel_crtc->cursor_width = width;
8348 intel_crtc->cursor_height = height;
8349
64f962e3
CW
8350 if (intel_crtc->active) {
8351 if (old_width != width)
8352 intel_update_watermarks(crtc);
f2f5f771 8353 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 8354 }
3f8bc370 8355
f99d7069
DV
8356 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8357
79e53945 8358 return 0;
e7b526bb 8359fail_unpin:
cc98b413 8360 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8361fail_locked:
34b8686e 8362 mutex_unlock(&dev->struct_mutex);
bc9025bd 8363fail:
05394f39 8364 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 8365 return ret;
79e53945
JB
8366}
8367
79e53945 8368static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8369 u16 *blue, uint32_t start, uint32_t size)
79e53945 8370{
7203425a 8371 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8373
7203425a 8374 for (i = start; i < end; i++) {
79e53945
JB
8375 intel_crtc->lut_r[i] = red[i] >> 8;
8376 intel_crtc->lut_g[i] = green[i] >> 8;
8377 intel_crtc->lut_b[i] = blue[i] >> 8;
8378 }
8379
8380 intel_crtc_load_lut(crtc);
8381}
8382
79e53945
JB
8383/* VESA 640x480x72Hz mode to set on the pipe */
8384static struct drm_display_mode load_detect_mode = {
8385 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8386 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8387};
8388
a8bb6818
DV
8389struct drm_framebuffer *
8390__intel_framebuffer_create(struct drm_device *dev,
8391 struct drm_mode_fb_cmd2 *mode_cmd,
8392 struct drm_i915_gem_object *obj)
d2dff872
CW
8393{
8394 struct intel_framebuffer *intel_fb;
8395 int ret;
8396
8397 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8398 if (!intel_fb) {
8399 drm_gem_object_unreference_unlocked(&obj->base);
8400 return ERR_PTR(-ENOMEM);
8401 }
8402
8403 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8404 if (ret)
8405 goto err;
d2dff872
CW
8406
8407 return &intel_fb->base;
dd4916c5
DV
8408err:
8409 drm_gem_object_unreference_unlocked(&obj->base);
8410 kfree(intel_fb);
8411
8412 return ERR_PTR(ret);
d2dff872
CW
8413}
8414
b5ea642a 8415static struct drm_framebuffer *
a8bb6818
DV
8416intel_framebuffer_create(struct drm_device *dev,
8417 struct drm_mode_fb_cmd2 *mode_cmd,
8418 struct drm_i915_gem_object *obj)
8419{
8420 struct drm_framebuffer *fb;
8421 int ret;
8422
8423 ret = i915_mutex_lock_interruptible(dev);
8424 if (ret)
8425 return ERR_PTR(ret);
8426 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8427 mutex_unlock(&dev->struct_mutex);
8428
8429 return fb;
8430}
8431
d2dff872
CW
8432static u32
8433intel_framebuffer_pitch_for_width(int width, int bpp)
8434{
8435 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8436 return ALIGN(pitch, 64);
8437}
8438
8439static u32
8440intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8441{
8442 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8443 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8444}
8445
8446static struct drm_framebuffer *
8447intel_framebuffer_create_for_mode(struct drm_device *dev,
8448 struct drm_display_mode *mode,
8449 int depth, int bpp)
8450{
8451 struct drm_i915_gem_object *obj;
0fed39bd 8452 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8453
8454 obj = i915_gem_alloc_object(dev,
8455 intel_framebuffer_size_for_mode(mode, bpp));
8456 if (obj == NULL)
8457 return ERR_PTR(-ENOMEM);
8458
8459 mode_cmd.width = mode->hdisplay;
8460 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8461 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8462 bpp);
5ca0c34a 8463 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8464
8465 return intel_framebuffer_create(dev, &mode_cmd, obj);
8466}
8467
8468static struct drm_framebuffer *
8469mode_fits_in_fbdev(struct drm_device *dev,
8470 struct drm_display_mode *mode)
8471{
4520f53a 8472#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8473 struct drm_i915_private *dev_priv = dev->dev_private;
8474 struct drm_i915_gem_object *obj;
8475 struct drm_framebuffer *fb;
8476
4c0e5528 8477 if (!dev_priv->fbdev)
d2dff872
CW
8478 return NULL;
8479
4c0e5528 8480 if (!dev_priv->fbdev->fb)
d2dff872
CW
8481 return NULL;
8482
4c0e5528
DV
8483 obj = dev_priv->fbdev->fb->obj;
8484 BUG_ON(!obj);
8485
8bcd4553 8486 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8487 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8488 fb->bits_per_pixel))
d2dff872
CW
8489 return NULL;
8490
01f2c773 8491 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8492 return NULL;
8493
8494 return fb;
4520f53a
DV
8495#else
8496 return NULL;
8497#endif
d2dff872
CW
8498}
8499
d2434ab7 8500bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8501 struct drm_display_mode *mode,
51fd371b
RC
8502 struct intel_load_detect_pipe *old,
8503 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8504{
8505 struct intel_crtc *intel_crtc;
d2434ab7
DV
8506 struct intel_encoder *intel_encoder =
8507 intel_attached_encoder(connector);
79e53945 8508 struct drm_crtc *possible_crtc;
4ef69c7a 8509 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8510 struct drm_crtc *crtc = NULL;
8511 struct drm_device *dev = encoder->dev;
94352cf9 8512 struct drm_framebuffer *fb;
51fd371b
RC
8513 struct drm_mode_config *config = &dev->mode_config;
8514 int ret, i = -1;
79e53945 8515
d2dff872 8516 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8517 connector->base.id, connector->name,
8e329a03 8518 encoder->base.id, encoder->name);
d2dff872 8519
51fd371b
RC
8520 drm_modeset_acquire_init(ctx, 0);
8521
8522retry:
8523 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8524 if (ret)
8525 goto fail_unlock;
6e9f798d 8526
79e53945
JB
8527 /*
8528 * Algorithm gets a little messy:
7a5e4805 8529 *
79e53945
JB
8530 * - if the connector already has an assigned crtc, use it (but make
8531 * sure it's on first)
7a5e4805 8532 *
79e53945
JB
8533 * - try to find the first unused crtc that can drive this connector,
8534 * and use that if we find one
79e53945
JB
8535 */
8536
8537 /* See if we already have a CRTC for this connector */
8538 if (encoder->crtc) {
8539 crtc = encoder->crtc;
8261b191 8540
51fd371b
RC
8541 ret = drm_modeset_lock(&crtc->mutex, ctx);
8542 if (ret)
8543 goto fail_unlock;
7b24056b 8544
24218aac 8545 old->dpms_mode = connector->dpms;
8261b191
CW
8546 old->load_detect_temp = false;
8547
8548 /* Make sure the crtc and connector are running */
24218aac
DV
8549 if (connector->dpms != DRM_MODE_DPMS_ON)
8550 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8551
7173188d 8552 return true;
79e53945
JB
8553 }
8554
8555 /* Find an unused one (if possible) */
70e1e0ec 8556 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8557 i++;
8558 if (!(encoder->possible_crtcs & (1 << i)))
8559 continue;
8560 if (!possible_crtc->enabled) {
8561 crtc = possible_crtc;
8562 break;
8563 }
79e53945
JB
8564 }
8565
8566 /*
8567 * If we didn't find an unused CRTC, don't use any.
8568 */
8569 if (!crtc) {
7173188d 8570 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8571 goto fail_unlock;
79e53945
JB
8572 }
8573
51fd371b
RC
8574 ret = drm_modeset_lock(&crtc->mutex, ctx);
8575 if (ret)
8576 goto fail_unlock;
fc303101
DV
8577 intel_encoder->new_crtc = to_intel_crtc(crtc);
8578 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8579
8580 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8581 intel_crtc->new_enabled = true;
8582 intel_crtc->new_config = &intel_crtc->config;
24218aac 8583 old->dpms_mode = connector->dpms;
8261b191 8584 old->load_detect_temp = true;
d2dff872 8585 old->release_fb = NULL;
79e53945 8586
6492711d
CW
8587 if (!mode)
8588 mode = &load_detect_mode;
79e53945 8589
d2dff872
CW
8590 /* We need a framebuffer large enough to accommodate all accesses
8591 * that the plane may generate whilst we perform load detection.
8592 * We can not rely on the fbcon either being present (we get called
8593 * during its initialisation to detect all boot displays, or it may
8594 * not even exist) or that it is large enough to satisfy the
8595 * requested mode.
8596 */
94352cf9
DV
8597 fb = mode_fits_in_fbdev(dev, mode);
8598 if (fb == NULL) {
d2dff872 8599 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8600 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8601 old->release_fb = fb;
d2dff872
CW
8602 } else
8603 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8604 if (IS_ERR(fb)) {
d2dff872 8605 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8606 goto fail;
79e53945 8607 }
79e53945 8608
c0c36b94 8609 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8610 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8611 if (old->release_fb)
8612 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8613 goto fail;
79e53945 8614 }
7173188d 8615
79e53945 8616 /* let the connector get through one full cycle before testing */
9d0498a2 8617 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8618 return true;
412b61d8
VS
8619
8620 fail:
8621 intel_crtc->new_enabled = crtc->enabled;
8622 if (intel_crtc->new_enabled)
8623 intel_crtc->new_config = &intel_crtc->config;
8624 else
8625 intel_crtc->new_config = NULL;
51fd371b
RC
8626fail_unlock:
8627 if (ret == -EDEADLK) {
8628 drm_modeset_backoff(ctx);
8629 goto retry;
8630 }
8631
8632 drm_modeset_drop_locks(ctx);
8633 drm_modeset_acquire_fini(ctx);
6e9f798d 8634
412b61d8 8635 return false;
79e53945
JB
8636}
8637
d2434ab7 8638void intel_release_load_detect_pipe(struct drm_connector *connector,
51fd371b
RC
8639 struct intel_load_detect_pipe *old,
8640 struct drm_modeset_acquire_ctx *ctx)
79e53945 8641{
d2434ab7
DV
8642 struct intel_encoder *intel_encoder =
8643 intel_attached_encoder(connector);
4ef69c7a 8644 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8645 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8647
d2dff872 8648 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8649 connector->base.id, connector->name,
8e329a03 8650 encoder->base.id, encoder->name);
d2dff872 8651
8261b191 8652 if (old->load_detect_temp) {
fc303101
DV
8653 to_intel_connector(connector)->new_encoder = NULL;
8654 intel_encoder->new_crtc = NULL;
412b61d8
VS
8655 intel_crtc->new_enabled = false;
8656 intel_crtc->new_config = NULL;
fc303101 8657 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8658
36206361
DV
8659 if (old->release_fb) {
8660 drm_framebuffer_unregister_private(old->release_fb);
8661 drm_framebuffer_unreference(old->release_fb);
8662 }
d2dff872 8663
51fd371b 8664 goto unlock;
0622a53c 8665 return;
79e53945
JB
8666 }
8667
c751ce4f 8668 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8669 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8670 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b 8671
51fd371b
RC
8672unlock:
8673 drm_modeset_drop_locks(ctx);
8674 drm_modeset_acquire_fini(ctx);
79e53945
JB
8675}
8676
da4a1efa
VS
8677static int i9xx_pll_refclk(struct drm_device *dev,
8678 const struct intel_crtc_config *pipe_config)
8679{
8680 struct drm_i915_private *dev_priv = dev->dev_private;
8681 u32 dpll = pipe_config->dpll_hw_state.dpll;
8682
8683 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8684 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8685 else if (HAS_PCH_SPLIT(dev))
8686 return 120000;
8687 else if (!IS_GEN2(dev))
8688 return 96000;
8689 else
8690 return 48000;
8691}
8692
79e53945 8693/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8694static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8695 struct intel_crtc_config *pipe_config)
79e53945 8696{
f1f644dc 8697 struct drm_device *dev = crtc->base.dev;
79e53945 8698 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8699 int pipe = pipe_config->cpu_transcoder;
293623f7 8700 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8701 u32 fp;
8702 intel_clock_t clock;
da4a1efa 8703 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8704
8705 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8706 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8707 else
293623f7 8708 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8709
8710 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8711 if (IS_PINEVIEW(dev)) {
8712 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8713 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8714 } else {
8715 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8716 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8717 }
8718
a6c45cf0 8719 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8720 if (IS_PINEVIEW(dev))
8721 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8722 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8723 else
8724 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8725 DPLL_FPA01_P1_POST_DIV_SHIFT);
8726
8727 switch (dpll & DPLL_MODE_MASK) {
8728 case DPLLB_MODE_DAC_SERIAL:
8729 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8730 5 : 10;
8731 break;
8732 case DPLLB_MODE_LVDS:
8733 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8734 7 : 14;
8735 break;
8736 default:
28c97730 8737 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8738 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8739 return;
79e53945
JB
8740 }
8741
ac58c3f0 8742 if (IS_PINEVIEW(dev))
da4a1efa 8743 pineview_clock(refclk, &clock);
ac58c3f0 8744 else
da4a1efa 8745 i9xx_clock(refclk, &clock);
79e53945 8746 } else {
0fb58223 8747 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8748 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8749
8750 if (is_lvds) {
8751 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8752 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8753
8754 if (lvds & LVDS_CLKB_POWER_UP)
8755 clock.p2 = 7;
8756 else
8757 clock.p2 = 14;
79e53945
JB
8758 } else {
8759 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8760 clock.p1 = 2;
8761 else {
8762 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8763 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8764 }
8765 if (dpll & PLL_P2_DIVIDE_BY_4)
8766 clock.p2 = 4;
8767 else
8768 clock.p2 = 2;
79e53945 8769 }
da4a1efa
VS
8770
8771 i9xx_clock(refclk, &clock);
79e53945
JB
8772 }
8773
18442d08
VS
8774 /*
8775 * This value includes pixel_multiplier. We will use
241bfc38 8776 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8777 * encoder's get_config() function.
8778 */
8779 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8780}
8781
6878da05
VS
8782int intel_dotclock_calculate(int link_freq,
8783 const struct intel_link_m_n *m_n)
f1f644dc 8784{
f1f644dc
JB
8785 /*
8786 * The calculation for the data clock is:
1041a02f 8787 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8788 * But we want to avoid losing precison if possible, so:
1041a02f 8789 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8790 *
8791 * and the link clock is simpler:
1041a02f 8792 * link_clock = (m * link_clock) / n
f1f644dc
JB
8793 */
8794
6878da05
VS
8795 if (!m_n->link_n)
8796 return 0;
f1f644dc 8797
6878da05
VS
8798 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8799}
f1f644dc 8800
18442d08
VS
8801static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8802 struct intel_crtc_config *pipe_config)
6878da05
VS
8803{
8804 struct drm_device *dev = crtc->base.dev;
79e53945 8805
18442d08
VS
8806 /* read out port_clock from the DPLL */
8807 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8808
f1f644dc 8809 /*
18442d08 8810 * This value does not include pixel_multiplier.
241bfc38 8811 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8812 * agree once we know their relationship in the encoder's
8813 * get_config() function.
79e53945 8814 */
241bfc38 8815 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8816 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8817 &pipe_config->fdi_m_n);
79e53945
JB
8818}
8819
8820/** Returns the currently programmed mode of the given pipe. */
8821struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8822 struct drm_crtc *crtc)
8823{
548f245b 8824 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8826 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8827 struct drm_display_mode *mode;
f1f644dc 8828 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8829 int htot = I915_READ(HTOTAL(cpu_transcoder));
8830 int hsync = I915_READ(HSYNC(cpu_transcoder));
8831 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8832 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8833 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8834
8835 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8836 if (!mode)
8837 return NULL;
8838
f1f644dc
JB
8839 /*
8840 * Construct a pipe_config sufficient for getting the clock info
8841 * back out of crtc_clock_get.
8842 *
8843 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8844 * to use a real value here instead.
8845 */
293623f7 8846 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8847 pipe_config.pixel_multiplier = 1;
293623f7
VS
8848 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8849 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8850 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8851 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8852
773ae034 8853 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8854 mode->hdisplay = (htot & 0xffff) + 1;
8855 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8856 mode->hsync_start = (hsync & 0xffff) + 1;
8857 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8858 mode->vdisplay = (vtot & 0xffff) + 1;
8859 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8860 mode->vsync_start = (vsync & 0xffff) + 1;
8861 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8862
8863 drm_mode_set_name(mode);
79e53945
JB
8864
8865 return mode;
8866}
8867
cc36513c
DV
8868static void intel_increase_pllclock(struct drm_device *dev,
8869 enum pipe pipe)
652c393a 8870{
fbee40df 8871 struct drm_i915_private *dev_priv = dev->dev_private;
dbdc6479
JB
8872 int dpll_reg = DPLL(pipe);
8873 int dpll;
652c393a 8874
baff296c 8875 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8876 return;
8877
8878 if (!dev_priv->lvds_downclock_avail)
8879 return;
8880
dbdc6479 8881 dpll = I915_READ(dpll_reg);
652c393a 8882 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8883 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8884
8ac5a6d5 8885 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8886
8887 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8888 I915_WRITE(dpll_reg, dpll);
9d0498a2 8889 intel_wait_for_vblank(dev, pipe);
dbdc6479 8890
652c393a
JB
8891 dpll = I915_READ(dpll_reg);
8892 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8893 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8894 }
652c393a
JB
8895}
8896
8897static void intel_decrease_pllclock(struct drm_crtc *crtc)
8898{
8899 struct drm_device *dev = crtc->dev;
fbee40df 8900 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8902
baff296c 8903 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
8904 return;
8905
8906 if (!dev_priv->lvds_downclock_avail)
8907 return;
8908
8909 /*
8910 * Since this is called by a timer, we should never get here in
8911 * the manual case.
8912 */
8913 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8914 int pipe = intel_crtc->pipe;
8915 int dpll_reg = DPLL(pipe);
8916 int dpll;
f6e5b160 8917
44d98a61 8918 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8919
8ac5a6d5 8920 assert_panel_unlocked(dev_priv, pipe);
652c393a 8921
dc257cf1 8922 dpll = I915_READ(dpll_reg);
652c393a
JB
8923 dpll |= DISPLAY_RATE_SELECT_FPA1;
8924 I915_WRITE(dpll_reg, dpll);
9d0498a2 8925 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8926 dpll = I915_READ(dpll_reg);
8927 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8928 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8929 }
8930
8931}
8932
f047e395
CW
8933void intel_mark_busy(struct drm_device *dev)
8934{
c67a470b
PZ
8935 struct drm_i915_private *dev_priv = dev->dev_private;
8936
f62a0076
CW
8937 if (dev_priv->mm.busy)
8938 return;
8939
43694d69 8940 intel_runtime_pm_get(dev_priv);
c67a470b 8941 i915_update_gfx_val(dev_priv);
f62a0076 8942 dev_priv->mm.busy = true;
f047e395
CW
8943}
8944
8945void intel_mark_idle(struct drm_device *dev)
652c393a 8946{
c67a470b 8947 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8948 struct drm_crtc *crtc;
652c393a 8949
f62a0076
CW
8950 if (!dev_priv->mm.busy)
8951 return;
8952
8953 dev_priv->mm.busy = false;
8954
d330a953 8955 if (!i915.powersave)
bb4cdd53 8956 goto out;
652c393a 8957
70e1e0ec 8958 for_each_crtc(dev, crtc) {
f4510a27 8959 if (!crtc->primary->fb)
652c393a
JB
8960 continue;
8961
725a5b54 8962 intel_decrease_pllclock(crtc);
652c393a 8963 }
b29c19b6 8964
3d13ef2e 8965 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8966 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8967
8968out:
43694d69 8969 intel_runtime_pm_put(dev_priv);
652c393a
JB
8970}
8971
7c8f8a70 8972
f99d7069
DV
8973/**
8974 * intel_mark_fb_busy - mark given planes as busy
8975 * @dev: DRM device
8976 * @frontbuffer_bits: bits for the affected planes
8977 * @ring: optional ring for asynchronous commands
8978 *
8979 * This function gets called every time the screen contents change. It can be
8980 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8981 */
8982static void intel_mark_fb_busy(struct drm_device *dev,
8983 unsigned frontbuffer_bits,
8984 struct intel_engine_cs *ring)
652c393a 8985{
cc36513c 8986 enum pipe pipe;
652c393a 8987
d330a953 8988 if (!i915.powersave)
acb87dfb
CW
8989 return;
8990
cc36513c 8991 for_each_pipe(pipe) {
f99d7069 8992 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
c65355bb
CW
8993 continue;
8994
cc36513c 8995 intel_increase_pllclock(dev, pipe);
c65355bb
CW
8996 if (ring && intel_fbc_enabled(dev))
8997 ring->fbc_dirty = true;
652c393a
JB
8998 }
8999}
9000
f99d7069
DV
9001/**
9002 * intel_fb_obj_invalidate - invalidate frontbuffer object
9003 * @obj: GEM object to invalidate
9004 * @ring: set for asynchronous rendering
9005 *
9006 * This function gets called every time rendering on the given object starts and
9007 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
9008 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
9009 * until the rendering completes or a flip on this frontbuffer plane is
9010 * scheduled.
9011 */
9012void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
9013 struct intel_engine_cs *ring)
9014{
9015 struct drm_device *dev = obj->base.dev;
9016 struct drm_i915_private *dev_priv = dev->dev_private;
9017
9018 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9019
9020 if (!obj->frontbuffer_bits)
9021 return;
9022
9023 if (ring) {
9024 mutex_lock(&dev_priv->fb_tracking.lock);
9025 dev_priv->fb_tracking.busy_bits
9026 |= obj->frontbuffer_bits;
9027 dev_priv->fb_tracking.flip_bits
9028 &= ~obj->frontbuffer_bits;
9029 mutex_unlock(&dev_priv->fb_tracking.lock);
9030 }
9031
9032 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9033
9ca15301 9034 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
f99d7069
DV
9035}
9036
9037/**
9038 * intel_frontbuffer_flush - flush frontbuffer
9039 * @dev: DRM device
9040 * @frontbuffer_bits: frontbuffer plane tracking bits
9041 *
9042 * This function gets called every time rendering on the given planes has
9043 * completed and frontbuffer caching can be started again. Flushes will get
9044 * delayed if they're blocked by some oustanding asynchronous rendering.
9045 *
9046 * Can be called without any locks held.
9047 */
9048void intel_frontbuffer_flush(struct drm_device *dev,
9049 unsigned frontbuffer_bits)
9050{
9051 struct drm_i915_private *dev_priv = dev->dev_private;
9052
9053 /* Delay flushing when rings are still busy.*/
9054 mutex_lock(&dev_priv->fb_tracking.lock);
9055 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9056 mutex_unlock(&dev_priv->fb_tracking.lock);
9057
9058 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9059
9ca15301 9060 intel_edp_psr_flush(dev, frontbuffer_bits);
f99d7069
DV
9061}
9062
9063/**
9064 * intel_fb_obj_flush - flush frontbuffer object
9065 * @obj: GEM object to flush
9066 * @retire: set when retiring asynchronous rendering
9067 *
9068 * This function gets called every time rendering on the given object has
9069 * completed and frontbuffer caching can be started again. If @retire is true
9070 * then any delayed flushes will be unblocked.
9071 */
9072void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9073 bool retire)
9074{
9075 struct drm_device *dev = obj->base.dev;
9076 struct drm_i915_private *dev_priv = dev->dev_private;
9077 unsigned frontbuffer_bits;
9078
9079 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9080
9081 if (!obj->frontbuffer_bits)
9082 return;
9083
9084 frontbuffer_bits = obj->frontbuffer_bits;
9085
9086 if (retire) {
9087 mutex_lock(&dev_priv->fb_tracking.lock);
9088 /* Filter out new bits since rendering started. */
9089 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9090
9091 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9092 mutex_unlock(&dev_priv->fb_tracking.lock);
9093 }
9094
9095 intel_frontbuffer_flush(dev, frontbuffer_bits);
9096}
9097
9098/**
9099 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9100 * @dev: DRM device
9101 * @frontbuffer_bits: frontbuffer plane tracking bits
9102 *
9103 * This function gets called after scheduling a flip on @obj. The actual
9104 * frontbuffer flushing will be delayed until completion is signalled with
9105 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9106 * flush will be cancelled.
9107 *
9108 * Can be called without any locks held.
9109 */
9110void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9111 unsigned frontbuffer_bits)
9112{
9113 struct drm_i915_private *dev_priv = dev->dev_private;
9114
9115 mutex_lock(&dev_priv->fb_tracking.lock);
9116 dev_priv->fb_tracking.flip_bits
9117 |= frontbuffer_bits;
9118 mutex_unlock(&dev_priv->fb_tracking.lock);
9119}
9120
9121/**
9122 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9123 * @dev: DRM device
9124 * @frontbuffer_bits: frontbuffer plane tracking bits
9125 *
9126 * This function gets called after the flip has been latched and will complete
9127 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9128 *
9129 * Can be called without any locks held.
9130 */
9131void intel_frontbuffer_flip_complete(struct drm_device *dev,
9132 unsigned frontbuffer_bits)
9133{
9134 struct drm_i915_private *dev_priv = dev->dev_private;
9135
9136 mutex_lock(&dev_priv->fb_tracking.lock);
9137 /* Mask any cancelled flips. */
9138 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9139 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9140 mutex_unlock(&dev_priv->fb_tracking.lock);
9141
9142 intel_frontbuffer_flush(dev, frontbuffer_bits);
9143}
9144
79e53945
JB
9145static void intel_crtc_destroy(struct drm_crtc *crtc)
9146{
9147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
9148 struct drm_device *dev = crtc->dev;
9149 struct intel_unpin_work *work;
9150 unsigned long flags;
9151
9152 spin_lock_irqsave(&dev->event_lock, flags);
9153 work = intel_crtc->unpin_work;
9154 intel_crtc->unpin_work = NULL;
9155 spin_unlock_irqrestore(&dev->event_lock, flags);
9156
9157 if (work) {
9158 cancel_work_sync(&work->work);
9159 kfree(work);
9160 }
79e53945
JB
9161
9162 drm_crtc_cleanup(crtc);
67e77c5a 9163
79e53945
JB
9164 kfree(intel_crtc);
9165}
9166
6b95a207
KH
9167static void intel_unpin_work_fn(struct work_struct *__work)
9168{
9169 struct intel_unpin_work *work =
9170 container_of(__work, struct intel_unpin_work, work);
b4a98e57 9171 struct drm_device *dev = work->crtc->dev;
f99d7069 9172 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 9173
b4a98e57 9174 mutex_lock(&dev->struct_mutex);
1690e1eb 9175 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
9176 drm_gem_object_unreference(&work->pending_flip_obj->base);
9177 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 9178
b4a98e57
CW
9179 intel_update_fbc(dev);
9180 mutex_unlock(&dev->struct_mutex);
9181
f99d7069
DV
9182 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9183
b4a98e57
CW
9184 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9185 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9186
6b95a207
KH
9187 kfree(work);
9188}
9189
1afe3e9d 9190static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9191 struct drm_crtc *crtc)
6b95a207 9192{
fbee40df 9193 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9195 struct intel_unpin_work *work;
6b95a207
KH
9196 unsigned long flags;
9197
9198 /* Ignore early vblank irqs */
9199 if (intel_crtc == NULL)
9200 return;
9201
9202 spin_lock_irqsave(&dev->event_lock, flags);
9203 work = intel_crtc->unpin_work;
e7d841ca
CW
9204
9205 /* Ensure we don't miss a work->pending update ... */
9206 smp_rmb();
9207
9208 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9209 spin_unlock_irqrestore(&dev->event_lock, flags);
9210 return;
9211 }
9212
e7d841ca
CW
9213 /* and that the unpin work is consistent wrt ->pending. */
9214 smp_rmb();
9215
6b95a207 9216 intel_crtc->unpin_work = NULL;
6b95a207 9217
45a066eb
RC
9218 if (work->event)
9219 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 9220
87b6b101 9221 drm_crtc_vblank_put(crtc);
0af7e4df 9222
6b95a207
KH
9223 spin_unlock_irqrestore(&dev->event_lock, flags);
9224
2c10d571 9225 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
9226
9227 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
9228
9229 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
9230}
9231
1afe3e9d
JB
9232void intel_finish_page_flip(struct drm_device *dev, int pipe)
9233{
fbee40df 9234 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9236
49b14a5c 9237 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9238}
9239
9240void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9241{
fbee40df 9242 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9243 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9244
49b14a5c 9245 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9246}
9247
75f7f3ec
VS
9248/* Is 'a' after or equal to 'b'? */
9249static bool g4x_flip_count_after_eq(u32 a, u32 b)
9250{
9251 return !((a - b) & 0x80000000);
9252}
9253
9254static bool page_flip_finished(struct intel_crtc *crtc)
9255{
9256 struct drm_device *dev = crtc->base.dev;
9257 struct drm_i915_private *dev_priv = dev->dev_private;
9258
9259 /*
9260 * The relevant registers doen't exist on pre-ctg.
9261 * As the flip done interrupt doesn't trigger for mmio
9262 * flips on gmch platforms, a flip count check isn't
9263 * really needed there. But since ctg has the registers,
9264 * include it in the check anyway.
9265 */
9266 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9267 return true;
9268
9269 /*
9270 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9271 * used the same base address. In that case the mmio flip might
9272 * have completed, but the CS hasn't even executed the flip yet.
9273 *
9274 * A flip count check isn't enough as the CS might have updated
9275 * the base address just after start of vblank, but before we
9276 * managed to process the interrupt. This means we'd complete the
9277 * CS flip too soon.
9278 *
9279 * Combining both checks should get us a good enough result. It may
9280 * still happen that the CS flip has been executed, but has not
9281 * yet actually completed. But in case the base address is the same
9282 * anyway, we don't really care.
9283 */
9284 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9285 crtc->unpin_work->gtt_offset &&
9286 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9287 crtc->unpin_work->flip_count);
9288}
9289
6b95a207
KH
9290void intel_prepare_page_flip(struct drm_device *dev, int plane)
9291{
fbee40df 9292 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9293 struct intel_crtc *intel_crtc =
9294 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9295 unsigned long flags;
9296
e7d841ca
CW
9297 /* NB: An MMIO update of the plane base pointer will also
9298 * generate a page-flip completion irq, i.e. every modeset
9299 * is also accompanied by a spurious intel_prepare_page_flip().
9300 */
6b95a207 9301 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9302 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9303 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9304 spin_unlock_irqrestore(&dev->event_lock, flags);
9305}
9306
eba905b2 9307static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9308{
9309 /* Ensure that the work item is consistent when activating it ... */
9310 smp_wmb();
9311 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9312 /* and that it is marked active as soon as the irq could fire. */
9313 smp_wmb();
9314}
9315
8c9f3aaf
JB
9316static int intel_gen2_queue_flip(struct drm_device *dev,
9317 struct drm_crtc *crtc,
9318 struct drm_framebuffer *fb,
ed8d1975 9319 struct drm_i915_gem_object *obj,
a4872ba6 9320 struct intel_engine_cs *ring,
ed8d1975 9321 uint32_t flags)
8c9f3aaf 9322{
8c9f3aaf 9323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9324 u32 flip_mask;
9325 int ret;
9326
6d90c952 9327 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9328 if (ret)
4fa62c89 9329 return ret;
8c9f3aaf
JB
9330
9331 /* Can't queue multiple flips, so wait for the previous
9332 * one to finish before executing the next.
9333 */
9334 if (intel_crtc->plane)
9335 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9336 else
9337 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9338 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9339 intel_ring_emit(ring, MI_NOOP);
9340 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9341 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9342 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9343 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9344 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9345
9346 intel_mark_page_flip_active(intel_crtc);
09246732 9347 __intel_ring_advance(ring);
83d4092b 9348 return 0;
8c9f3aaf
JB
9349}
9350
9351static int intel_gen3_queue_flip(struct drm_device *dev,
9352 struct drm_crtc *crtc,
9353 struct drm_framebuffer *fb,
ed8d1975 9354 struct drm_i915_gem_object *obj,
a4872ba6 9355 struct intel_engine_cs *ring,
ed8d1975 9356 uint32_t flags)
8c9f3aaf 9357{
8c9f3aaf 9358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9359 u32 flip_mask;
9360 int ret;
9361
6d90c952 9362 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9363 if (ret)
4fa62c89 9364 return ret;
8c9f3aaf
JB
9365
9366 if (intel_crtc->plane)
9367 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9368 else
9369 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9370 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9371 intel_ring_emit(ring, MI_NOOP);
9372 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9373 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9374 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9375 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9376 intel_ring_emit(ring, MI_NOOP);
9377
e7d841ca 9378 intel_mark_page_flip_active(intel_crtc);
09246732 9379 __intel_ring_advance(ring);
83d4092b 9380 return 0;
8c9f3aaf
JB
9381}
9382
9383static int intel_gen4_queue_flip(struct drm_device *dev,
9384 struct drm_crtc *crtc,
9385 struct drm_framebuffer *fb,
ed8d1975 9386 struct drm_i915_gem_object *obj,
a4872ba6 9387 struct intel_engine_cs *ring,
ed8d1975 9388 uint32_t flags)
8c9f3aaf
JB
9389{
9390 struct drm_i915_private *dev_priv = dev->dev_private;
9391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9392 uint32_t pf, pipesrc;
9393 int ret;
9394
6d90c952 9395 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9396 if (ret)
4fa62c89 9397 return ret;
8c9f3aaf
JB
9398
9399 /* i965+ uses the linear or tiled offsets from the
9400 * Display Registers (which do not change across a page-flip)
9401 * so we need only reprogram the base address.
9402 */
6d90c952
DV
9403 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9404 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9405 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9406 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9407 obj->tiling_mode);
8c9f3aaf
JB
9408
9409 /* XXX Enabling the panel-fitter across page-flip is so far
9410 * untested on non-native modes, so ignore it for now.
9411 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9412 */
9413 pf = 0;
9414 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9415 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9416
9417 intel_mark_page_flip_active(intel_crtc);
09246732 9418 __intel_ring_advance(ring);
83d4092b 9419 return 0;
8c9f3aaf
JB
9420}
9421
9422static int intel_gen6_queue_flip(struct drm_device *dev,
9423 struct drm_crtc *crtc,
9424 struct drm_framebuffer *fb,
ed8d1975 9425 struct drm_i915_gem_object *obj,
a4872ba6 9426 struct intel_engine_cs *ring,
ed8d1975 9427 uint32_t flags)
8c9f3aaf
JB
9428{
9429 struct drm_i915_private *dev_priv = dev->dev_private;
9430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9431 uint32_t pf, pipesrc;
9432 int ret;
9433
6d90c952 9434 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9435 if (ret)
4fa62c89 9436 return ret;
8c9f3aaf 9437
6d90c952
DV
9438 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9439 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9440 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9441 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9442
dc257cf1
DV
9443 /* Contrary to the suggestions in the documentation,
9444 * "Enable Panel Fitter" does not seem to be required when page
9445 * flipping with a non-native mode, and worse causes a normal
9446 * modeset to fail.
9447 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9448 */
9449 pf = 0;
8c9f3aaf 9450 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9451 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9452
9453 intel_mark_page_flip_active(intel_crtc);
09246732 9454 __intel_ring_advance(ring);
83d4092b 9455 return 0;
8c9f3aaf
JB
9456}
9457
7c9017e5
JB
9458static int intel_gen7_queue_flip(struct drm_device *dev,
9459 struct drm_crtc *crtc,
9460 struct drm_framebuffer *fb,
ed8d1975 9461 struct drm_i915_gem_object *obj,
a4872ba6 9462 struct intel_engine_cs *ring,
ed8d1975 9463 uint32_t flags)
7c9017e5 9464{
7c9017e5 9465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9466 uint32_t plane_bit = 0;
ffe74d75
CW
9467 int len, ret;
9468
eba905b2 9469 switch (intel_crtc->plane) {
cb05d8de
DV
9470 case PLANE_A:
9471 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9472 break;
9473 case PLANE_B:
9474 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9475 break;
9476 case PLANE_C:
9477 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9478 break;
9479 default:
9480 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9481 return -ENODEV;
cb05d8de
DV
9482 }
9483
ffe74d75 9484 len = 4;
f476828a 9485 if (ring->id == RCS) {
ffe74d75 9486 len += 6;
f476828a
DL
9487 /*
9488 * On Gen 8, SRM is now taking an extra dword to accommodate
9489 * 48bits addresses, and we need a NOOP for the batch size to
9490 * stay even.
9491 */
9492 if (IS_GEN8(dev))
9493 len += 2;
9494 }
ffe74d75 9495
f66fab8e
VS
9496 /*
9497 * BSpec MI_DISPLAY_FLIP for IVB:
9498 * "The full packet must be contained within the same cache line."
9499 *
9500 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9501 * cacheline, if we ever start emitting more commands before
9502 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9503 * then do the cacheline alignment, and finally emit the
9504 * MI_DISPLAY_FLIP.
9505 */
9506 ret = intel_ring_cacheline_align(ring);
9507 if (ret)
4fa62c89 9508 return ret;
f66fab8e 9509
ffe74d75 9510 ret = intel_ring_begin(ring, len);
7c9017e5 9511 if (ret)
4fa62c89 9512 return ret;
7c9017e5 9513
ffe74d75
CW
9514 /* Unmask the flip-done completion message. Note that the bspec says that
9515 * we should do this for both the BCS and RCS, and that we must not unmask
9516 * more than one flip event at any time (or ensure that one flip message
9517 * can be sent by waiting for flip-done prior to queueing new flips).
9518 * Experimentation says that BCS works despite DERRMR masking all
9519 * flip-done completion events and that unmasking all planes at once
9520 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9521 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9522 */
9523 if (ring->id == RCS) {
9524 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9525 intel_ring_emit(ring, DERRMR);
9526 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9527 DERRMR_PIPEB_PRI_FLIP_DONE |
9528 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9529 if (IS_GEN8(dev))
9530 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9531 MI_SRM_LRM_GLOBAL_GTT);
9532 else
9533 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9534 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9535 intel_ring_emit(ring, DERRMR);
9536 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9537 if (IS_GEN8(dev)) {
9538 intel_ring_emit(ring, 0);
9539 intel_ring_emit(ring, MI_NOOP);
9540 }
ffe74d75
CW
9541 }
9542
cb05d8de 9543 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9544 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9545 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9546 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9547
9548 intel_mark_page_flip_active(intel_crtc);
09246732 9549 __intel_ring_advance(ring);
83d4092b 9550 return 0;
7c9017e5
JB
9551}
9552
84c33a64
SG
9553static bool use_mmio_flip(struct intel_engine_cs *ring,
9554 struct drm_i915_gem_object *obj)
9555{
9556 /*
9557 * This is not being used for older platforms, because
9558 * non-availability of flip done interrupt forces us to use
9559 * CS flips. Older platforms derive flip done using some clever
9560 * tricks involving the flip_pending status bits and vblank irqs.
9561 * So using MMIO flips there would disrupt this mechanism.
9562 */
9563
8e09bf83
CW
9564 if (ring == NULL)
9565 return true;
9566
84c33a64
SG
9567 if (INTEL_INFO(ring->dev)->gen < 5)
9568 return false;
9569
9570 if (i915.use_mmio_flip < 0)
9571 return false;
9572 else if (i915.use_mmio_flip > 0)
9573 return true;
9574 else
9575 return ring != obj->ring;
9576}
9577
9578static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9579{
9580 struct drm_device *dev = intel_crtc->base.dev;
9581 struct drm_i915_private *dev_priv = dev->dev_private;
9582 struct intel_framebuffer *intel_fb =
9583 to_intel_framebuffer(intel_crtc->base.primary->fb);
9584 struct drm_i915_gem_object *obj = intel_fb->obj;
9585 u32 dspcntr;
9586 u32 reg;
9587
9588 intel_mark_page_flip_active(intel_crtc);
9589
9590 reg = DSPCNTR(intel_crtc->plane);
9591 dspcntr = I915_READ(reg);
9592
9593 if (INTEL_INFO(dev)->gen >= 4) {
9594 if (obj->tiling_mode != I915_TILING_NONE)
9595 dspcntr |= DISPPLANE_TILED;
9596 else
9597 dspcntr &= ~DISPPLANE_TILED;
9598 }
9599 I915_WRITE(reg, dspcntr);
9600
9601 I915_WRITE(DSPSURF(intel_crtc->plane),
9602 intel_crtc->unpin_work->gtt_offset);
9603 POSTING_READ(DSPSURF(intel_crtc->plane));
9604}
9605
9606static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9607{
9608 struct intel_engine_cs *ring;
9609 int ret;
9610
9611 lockdep_assert_held(&obj->base.dev->struct_mutex);
9612
9613 if (!obj->last_write_seqno)
9614 return 0;
9615
9616 ring = obj->ring;
9617
9618 if (i915_seqno_passed(ring->get_seqno(ring, true),
9619 obj->last_write_seqno))
9620 return 0;
9621
9622 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9623 if (ret)
9624 return ret;
9625
9626 if (WARN_ON(!ring->irq_get(ring)))
9627 return 0;
9628
9629 return 1;
9630}
9631
9632void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9633{
9634 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9635 struct intel_crtc *intel_crtc;
9636 unsigned long irq_flags;
9637 u32 seqno;
9638
9639 seqno = ring->get_seqno(ring, false);
9640
9641 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9642 for_each_intel_crtc(ring->dev, intel_crtc) {
9643 struct intel_mmio_flip *mmio_flip;
9644
9645 mmio_flip = &intel_crtc->mmio_flip;
9646 if (mmio_flip->seqno == 0)
9647 continue;
9648
9649 if (ring->id != mmio_flip->ring_id)
9650 continue;
9651
9652 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9653 intel_do_mmio_flip(intel_crtc);
9654 mmio_flip->seqno = 0;
9655 ring->irq_put(ring);
9656 }
9657 }
9658 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9659}
9660
9661static int intel_queue_mmio_flip(struct drm_device *dev,
9662 struct drm_crtc *crtc,
9663 struct drm_framebuffer *fb,
9664 struct drm_i915_gem_object *obj,
9665 struct intel_engine_cs *ring,
9666 uint32_t flags)
9667{
9668 struct drm_i915_private *dev_priv = dev->dev_private;
9669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9670 unsigned long irq_flags;
9671 int ret;
9672
9673 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9674 return -EBUSY;
9675
9676 ret = intel_postpone_flip(obj);
9677 if (ret < 0)
9678 return ret;
9679 if (ret == 0) {
9680 intel_do_mmio_flip(intel_crtc);
9681 return 0;
9682 }
9683
9684 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9685 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9686 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9687 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9688
9689 /*
9690 * Double check to catch cases where irq fired before
9691 * mmio flip data was ready
9692 */
9693 intel_notify_mmio_flip(obj->ring);
9694 return 0;
9695}
9696
8c9f3aaf
JB
9697static int intel_default_queue_flip(struct drm_device *dev,
9698 struct drm_crtc *crtc,
9699 struct drm_framebuffer *fb,
ed8d1975 9700 struct drm_i915_gem_object *obj,
a4872ba6 9701 struct intel_engine_cs *ring,
ed8d1975 9702 uint32_t flags)
8c9f3aaf
JB
9703{
9704 return -ENODEV;
9705}
9706
6b95a207
KH
9707static int intel_crtc_page_flip(struct drm_crtc *crtc,
9708 struct drm_framebuffer *fb,
ed8d1975
KP
9709 struct drm_pending_vblank_event *event,
9710 uint32_t page_flip_flags)
6b95a207
KH
9711{
9712 struct drm_device *dev = crtc->dev;
9713 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9714 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9715 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
a071fa00 9717 enum pipe pipe = intel_crtc->pipe;
6b95a207 9718 struct intel_unpin_work *work;
a4872ba6 9719 struct intel_engine_cs *ring;
8c9f3aaf 9720 unsigned long flags;
52e68630 9721 int ret;
6b95a207 9722
2ff8fde1
MR
9723 /*
9724 * drm_mode_page_flip_ioctl() should already catch this, but double
9725 * check to be safe. In the future we may enable pageflipping from
9726 * a disabled primary plane.
9727 */
9728 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9729 return -EBUSY;
9730
e6a595d2 9731 /* Can't change pixel format via MI display flips. */
f4510a27 9732 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9733 return -EINVAL;
9734
9735 /*
9736 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9737 * Note that pitch changes could also affect these register.
9738 */
9739 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9740 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9741 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9742 return -EINVAL;
9743
f900db47
CW
9744 if (i915_terminally_wedged(&dev_priv->gpu_error))
9745 goto out_hang;
9746
b14c5679 9747 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9748 if (work == NULL)
9749 return -ENOMEM;
9750
6b95a207 9751 work->event = event;
b4a98e57 9752 work->crtc = crtc;
2ff8fde1 9753 work->old_fb_obj = intel_fb_obj(old_fb);
6b95a207
KH
9754 INIT_WORK(&work->work, intel_unpin_work_fn);
9755
87b6b101 9756 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9757 if (ret)
9758 goto free_work;
9759
6b95a207
KH
9760 /* We borrow the event spin lock for protecting unpin_work */
9761 spin_lock_irqsave(&dev->event_lock, flags);
9762 if (intel_crtc->unpin_work) {
9763 spin_unlock_irqrestore(&dev->event_lock, flags);
9764 kfree(work);
87b6b101 9765 drm_crtc_vblank_put(crtc);
468f0b44
CW
9766
9767 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
9768 return -EBUSY;
9769 }
9770 intel_crtc->unpin_work = work;
9771 spin_unlock_irqrestore(&dev->event_lock, flags);
9772
b4a98e57
CW
9773 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9774 flush_workqueue(dev_priv->wq);
9775
79158103
CW
9776 ret = i915_mutex_lock_interruptible(dev);
9777 if (ret)
9778 goto cleanup;
6b95a207 9779
75dfca80 9780 /* Reference the objects for the scheduled work. */
05394f39
CW
9781 drm_gem_object_reference(&work->old_fb_obj->base);
9782 drm_gem_object_reference(&obj->base);
6b95a207 9783
f4510a27 9784 crtc->primary->fb = fb;
96b099fd 9785
e1f99ce6 9786 work->pending_flip_obj = obj;
e1f99ce6 9787
4e5359cd
SF
9788 work->enable_stall_check = true;
9789
b4a98e57 9790 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9791 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9792
75f7f3ec 9793 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 9794 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 9795
4fa62c89
VS
9796 if (IS_VALLEYVIEW(dev)) {
9797 ring = &dev_priv->ring[BCS];
8e09bf83
CW
9798 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9799 /* vlv: DISPLAY_FLIP fails to change tiling */
9800 ring = NULL;
2a92d5bc
CW
9801 } else if (IS_IVYBRIDGE(dev)) {
9802 ring = &dev_priv->ring[BCS];
4fa62c89
VS
9803 } else if (INTEL_INFO(dev)->gen >= 7) {
9804 ring = obj->ring;
9805 if (ring == NULL || ring->id != RCS)
9806 ring = &dev_priv->ring[BCS];
9807 } else {
9808 ring = &dev_priv->ring[RCS];
9809 }
9810
9811 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf
JB
9812 if (ret)
9813 goto cleanup_pending;
6b95a207 9814
4fa62c89
VS
9815 work->gtt_offset =
9816 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9817
84c33a64
SG
9818 if (use_mmio_flip(ring, obj))
9819 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9820 page_flip_flags);
9821 else
9822 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9823 page_flip_flags);
4fa62c89
VS
9824 if (ret)
9825 goto cleanup_unpin;
9826
a071fa00
DV
9827 i915_gem_track_fb(work->old_fb_obj, obj,
9828 INTEL_FRONTBUFFER_PRIMARY(pipe));
9829
7782de3b 9830 intel_disable_fbc(dev);
f99d7069 9831 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
9832 mutex_unlock(&dev->struct_mutex);
9833
e5510fac
JB
9834 trace_i915_flip_request(intel_crtc->plane, obj);
9835
6b95a207 9836 return 0;
96b099fd 9837
4fa62c89
VS
9838cleanup_unpin:
9839 intel_unpin_fb_obj(obj);
8c9f3aaf 9840cleanup_pending:
b4a98e57 9841 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9842 crtc->primary->fb = old_fb;
05394f39
CW
9843 drm_gem_object_unreference(&work->old_fb_obj->base);
9844 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9845 mutex_unlock(&dev->struct_mutex);
9846
79158103 9847cleanup:
96b099fd
CW
9848 spin_lock_irqsave(&dev->event_lock, flags);
9849 intel_crtc->unpin_work = NULL;
9850 spin_unlock_irqrestore(&dev->event_lock, flags);
9851
87b6b101 9852 drm_crtc_vblank_put(crtc);
7317c75e 9853free_work:
96b099fd
CW
9854 kfree(work);
9855
f900db47
CW
9856 if (ret == -EIO) {
9857out_hang:
9858 intel_crtc_wait_for_pending_flips(crtc);
9859 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9860 if (ret == 0 && event)
a071fa00 9861 drm_send_vblank_event(dev, pipe, event);
f900db47 9862 }
96b099fd 9863 return ret;
6b95a207
KH
9864}
9865
f6e5b160 9866static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9867 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9868 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9869};
9870
9a935856
DV
9871/**
9872 * intel_modeset_update_staged_output_state
9873 *
9874 * Updates the staged output configuration state, e.g. after we've read out the
9875 * current hw state.
9876 */
9877static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9878{
7668851f 9879 struct intel_crtc *crtc;
9a935856
DV
9880 struct intel_encoder *encoder;
9881 struct intel_connector *connector;
f6e5b160 9882
9a935856
DV
9883 list_for_each_entry(connector, &dev->mode_config.connector_list,
9884 base.head) {
9885 connector->new_encoder =
9886 to_intel_encoder(connector->base.encoder);
9887 }
f6e5b160 9888
9a935856
DV
9889 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9890 base.head) {
9891 encoder->new_crtc =
9892 to_intel_crtc(encoder->base.crtc);
9893 }
7668851f 9894
d3fcc808 9895 for_each_intel_crtc(dev, crtc) {
7668851f 9896 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9897
9898 if (crtc->new_enabled)
9899 crtc->new_config = &crtc->config;
9900 else
9901 crtc->new_config = NULL;
7668851f 9902 }
f6e5b160
CW
9903}
9904
9a935856
DV
9905/**
9906 * intel_modeset_commit_output_state
9907 *
9908 * This function copies the stage display pipe configuration to the real one.
9909 */
9910static void intel_modeset_commit_output_state(struct drm_device *dev)
9911{
7668851f 9912 struct intel_crtc *crtc;
9a935856
DV
9913 struct intel_encoder *encoder;
9914 struct intel_connector *connector;
f6e5b160 9915
9a935856
DV
9916 list_for_each_entry(connector, &dev->mode_config.connector_list,
9917 base.head) {
9918 connector->base.encoder = &connector->new_encoder->base;
9919 }
f6e5b160 9920
9a935856
DV
9921 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9922 base.head) {
9923 encoder->base.crtc = &encoder->new_crtc->base;
9924 }
7668851f 9925
d3fcc808 9926 for_each_intel_crtc(dev, crtc) {
7668851f
VS
9927 crtc->base.enabled = crtc->new_enabled;
9928 }
9a935856
DV
9929}
9930
050f7aeb 9931static void
eba905b2 9932connected_sink_compute_bpp(struct intel_connector *connector,
050f7aeb
DV
9933 struct intel_crtc_config *pipe_config)
9934{
9935 int bpp = pipe_config->pipe_bpp;
9936
9937 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9938 connector->base.base.id,
c23cc417 9939 connector->base.name);
050f7aeb
DV
9940
9941 /* Don't use an invalid EDID bpc value */
9942 if (connector->base.display_info.bpc &&
9943 connector->base.display_info.bpc * 3 < bpp) {
9944 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9945 bpp, connector->base.display_info.bpc*3);
9946 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9947 }
9948
9949 /* Clamp bpp to 8 on screens without EDID 1.4 */
9950 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9951 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9952 bpp);
9953 pipe_config->pipe_bpp = 24;
9954 }
9955}
9956
4e53c2e0 9957static int
050f7aeb
DV
9958compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9959 struct drm_framebuffer *fb,
9960 struct intel_crtc_config *pipe_config)
4e53c2e0 9961{
050f7aeb
DV
9962 struct drm_device *dev = crtc->base.dev;
9963 struct intel_connector *connector;
4e53c2e0
DV
9964 int bpp;
9965
d42264b1
DV
9966 switch (fb->pixel_format) {
9967 case DRM_FORMAT_C8:
4e53c2e0
DV
9968 bpp = 8*3; /* since we go through a colormap */
9969 break;
d42264b1
DV
9970 case DRM_FORMAT_XRGB1555:
9971 case DRM_FORMAT_ARGB1555:
9972 /* checked in intel_framebuffer_init already */
9973 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9974 return -EINVAL;
9975 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9976 bpp = 6*3; /* min is 18bpp */
9977 break;
d42264b1
DV
9978 case DRM_FORMAT_XBGR8888:
9979 case DRM_FORMAT_ABGR8888:
9980 /* checked in intel_framebuffer_init already */
9981 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9982 return -EINVAL;
9983 case DRM_FORMAT_XRGB8888:
9984 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9985 bpp = 8*3;
9986 break;
d42264b1
DV
9987 case DRM_FORMAT_XRGB2101010:
9988 case DRM_FORMAT_ARGB2101010:
9989 case DRM_FORMAT_XBGR2101010:
9990 case DRM_FORMAT_ABGR2101010:
9991 /* checked in intel_framebuffer_init already */
9992 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9993 return -EINVAL;
4e53c2e0
DV
9994 bpp = 10*3;
9995 break;
baba133a 9996 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9997 default:
9998 DRM_DEBUG_KMS("unsupported depth\n");
9999 return -EINVAL;
10000 }
10001
4e53c2e0
DV
10002 pipe_config->pipe_bpp = bpp;
10003
10004 /* Clamp display bpp to EDID value */
10005 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 10006 base.head) {
1b829e05
DV
10007 if (!connector->new_encoder ||
10008 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
10009 continue;
10010
050f7aeb 10011 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
10012 }
10013
10014 return bpp;
10015}
10016
644db711
DV
10017static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10018{
10019 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10020 "type: 0x%x flags: 0x%x\n",
1342830c 10021 mode->crtc_clock,
644db711
DV
10022 mode->crtc_hdisplay, mode->crtc_hsync_start,
10023 mode->crtc_hsync_end, mode->crtc_htotal,
10024 mode->crtc_vdisplay, mode->crtc_vsync_start,
10025 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10026}
10027
c0b03411
DV
10028static void intel_dump_pipe_config(struct intel_crtc *crtc,
10029 struct intel_crtc_config *pipe_config,
10030 const char *context)
10031{
10032 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10033 context, pipe_name(crtc->pipe));
10034
10035 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10036 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10037 pipe_config->pipe_bpp, pipe_config->dither);
10038 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10039 pipe_config->has_pch_encoder,
10040 pipe_config->fdi_lanes,
10041 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10042 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10043 pipe_config->fdi_m_n.tu);
eb14cb74
VS
10044 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10045 pipe_config->has_dp_encoder,
10046 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10047 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10048 pipe_config->dp_m_n.tu);
b95af8be
VK
10049
10050 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10051 pipe_config->has_dp_encoder,
10052 pipe_config->dp_m2_n2.gmch_m,
10053 pipe_config->dp_m2_n2.gmch_n,
10054 pipe_config->dp_m2_n2.link_m,
10055 pipe_config->dp_m2_n2.link_n,
10056 pipe_config->dp_m2_n2.tu);
10057
c0b03411
DV
10058 DRM_DEBUG_KMS("requested mode:\n");
10059 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10060 DRM_DEBUG_KMS("adjusted mode:\n");
10061 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 10062 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 10063 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
10064 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10065 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
10066 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10067 pipe_config->gmch_pfit.control,
10068 pipe_config->gmch_pfit.pgm_ratios,
10069 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 10070 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 10071 pipe_config->pch_pfit.pos,
fd4daa9c
CW
10072 pipe_config->pch_pfit.size,
10073 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 10074 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 10075 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
10076}
10077
bc079e8b
VS
10078static bool encoders_cloneable(const struct intel_encoder *a,
10079 const struct intel_encoder *b)
accfc0c5 10080{
bc079e8b
VS
10081 /* masks could be asymmetric, so check both ways */
10082 return a == b || (a->cloneable & (1 << b->type) &&
10083 b->cloneable & (1 << a->type));
10084}
10085
10086static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10087 struct intel_encoder *encoder)
10088{
10089 struct drm_device *dev = crtc->base.dev;
10090 struct intel_encoder *source_encoder;
10091
10092 list_for_each_entry(source_encoder,
10093 &dev->mode_config.encoder_list, base.head) {
10094 if (source_encoder->new_crtc != crtc)
10095 continue;
10096
10097 if (!encoders_cloneable(encoder, source_encoder))
10098 return false;
10099 }
10100
10101 return true;
10102}
10103
10104static bool check_encoder_cloning(struct intel_crtc *crtc)
10105{
10106 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10107 struct intel_encoder *encoder;
10108
bc079e8b
VS
10109 list_for_each_entry(encoder,
10110 &dev->mode_config.encoder_list, base.head) {
10111 if (encoder->new_crtc != crtc)
accfc0c5
DV
10112 continue;
10113
bc079e8b
VS
10114 if (!check_single_encoder_cloning(crtc, encoder))
10115 return false;
accfc0c5
DV
10116 }
10117
bc079e8b 10118 return true;
accfc0c5
DV
10119}
10120
b8cecdf5
DV
10121static struct intel_crtc_config *
10122intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10123 struct drm_framebuffer *fb,
b8cecdf5 10124 struct drm_display_mode *mode)
ee7b9f93 10125{
7758a113 10126 struct drm_device *dev = crtc->dev;
7758a113 10127 struct intel_encoder *encoder;
b8cecdf5 10128 struct intel_crtc_config *pipe_config;
e29c22c0
DV
10129 int plane_bpp, ret = -EINVAL;
10130 bool retry = true;
ee7b9f93 10131
bc079e8b 10132 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10133 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10134 return ERR_PTR(-EINVAL);
10135 }
10136
b8cecdf5
DV
10137 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10138 if (!pipe_config)
7758a113
DV
10139 return ERR_PTR(-ENOMEM);
10140
b8cecdf5
DV
10141 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10142 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 10143
e143a21c
DV
10144 pipe_config->cpu_transcoder =
10145 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10146 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10147
2960bc9c
ID
10148 /*
10149 * Sanitize sync polarity flags based on requested ones. If neither
10150 * positive or negative polarity is requested, treat this as meaning
10151 * negative polarity.
10152 */
10153 if (!(pipe_config->adjusted_mode.flags &
10154 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10155 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10156
10157 if (!(pipe_config->adjusted_mode.flags &
10158 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10159 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10160
050f7aeb
DV
10161 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10162 * plane pixel format and any sink constraints into account. Returns the
10163 * source plane bpp so that dithering can be selected on mismatches
10164 * after encoders and crtc also have had their say. */
10165 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10166 fb, pipe_config);
4e53c2e0
DV
10167 if (plane_bpp < 0)
10168 goto fail;
10169
e41a56be
VS
10170 /*
10171 * Determine the real pipe dimensions. Note that stereo modes can
10172 * increase the actual pipe size due to the frame doubling and
10173 * insertion of additional space for blanks between the frame. This
10174 * is stored in the crtc timings. We use the requested mode to do this
10175 * computation to clearly distinguish it from the adjusted mode, which
10176 * can be changed by the connectors in the below retry loop.
10177 */
10178 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10179 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10180 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10181
e29c22c0 10182encoder_retry:
ef1b460d 10183 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10184 pipe_config->port_clock = 0;
ef1b460d 10185 pipe_config->pixel_multiplier = 1;
ff9a6750 10186
135c81b8 10187 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 10188 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 10189
7758a113
DV
10190 /* Pass our mode to the connectors and the CRTC to give them a chance to
10191 * adjust it according to limitations or connector properties, and also
10192 * a chance to reject the mode entirely.
47f1c6c9 10193 */
7758a113
DV
10194 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10195 base.head) {
47f1c6c9 10196
7758a113
DV
10197 if (&encoder->new_crtc->base != crtc)
10198 continue;
7ae89233 10199
efea6e8e
DV
10200 if (!(encoder->compute_config(encoder, pipe_config))) {
10201 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10202 goto fail;
10203 }
ee7b9f93 10204 }
47f1c6c9 10205
ff9a6750
DV
10206 /* Set default port clock if not overwritten by the encoder. Needs to be
10207 * done afterwards in case the encoder adjusts the mode. */
10208 if (!pipe_config->port_clock)
241bfc38
DL
10209 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10210 * pipe_config->pixel_multiplier;
ff9a6750 10211
a43f6e0f 10212 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10213 if (ret < 0) {
7758a113
DV
10214 DRM_DEBUG_KMS("CRTC fixup failed\n");
10215 goto fail;
ee7b9f93 10216 }
e29c22c0
DV
10217
10218 if (ret == RETRY) {
10219 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10220 ret = -EINVAL;
10221 goto fail;
10222 }
10223
10224 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10225 retry = false;
10226 goto encoder_retry;
10227 }
10228
4e53c2e0
DV
10229 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10230 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10231 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10232
b8cecdf5 10233 return pipe_config;
7758a113 10234fail:
b8cecdf5 10235 kfree(pipe_config);
e29c22c0 10236 return ERR_PTR(ret);
ee7b9f93 10237}
47f1c6c9 10238
e2e1ed41
DV
10239/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10240 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10241static void
10242intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10243 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10244{
10245 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10246 struct drm_device *dev = crtc->dev;
10247 struct intel_encoder *encoder;
10248 struct intel_connector *connector;
10249 struct drm_crtc *tmp_crtc;
79e53945 10250
e2e1ed41 10251 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10252
e2e1ed41
DV
10253 /* Check which crtcs have changed outputs connected to them, these need
10254 * to be part of the prepare_pipes mask. We don't (yet) support global
10255 * modeset across multiple crtcs, so modeset_pipes will only have one
10256 * bit set at most. */
10257 list_for_each_entry(connector, &dev->mode_config.connector_list,
10258 base.head) {
10259 if (connector->base.encoder == &connector->new_encoder->base)
10260 continue;
79e53945 10261
e2e1ed41
DV
10262 if (connector->base.encoder) {
10263 tmp_crtc = connector->base.encoder->crtc;
10264
10265 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10266 }
10267
10268 if (connector->new_encoder)
10269 *prepare_pipes |=
10270 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10271 }
10272
e2e1ed41
DV
10273 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10274 base.head) {
10275 if (encoder->base.crtc == &encoder->new_crtc->base)
10276 continue;
10277
10278 if (encoder->base.crtc) {
10279 tmp_crtc = encoder->base.crtc;
10280
10281 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10282 }
10283
10284 if (encoder->new_crtc)
10285 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10286 }
10287
7668851f 10288 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10289 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10290 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 10291 continue;
7e7d76c3 10292
7668851f 10293 if (!intel_crtc->new_enabled)
e2e1ed41 10294 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10295 else
10296 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10297 }
10298
e2e1ed41
DV
10299
10300 /* set_mode is also used to update properties on life display pipes. */
10301 intel_crtc = to_intel_crtc(crtc);
7668851f 10302 if (intel_crtc->new_enabled)
e2e1ed41
DV
10303 *prepare_pipes |= 1 << intel_crtc->pipe;
10304
b6c5164d
DV
10305 /*
10306 * For simplicity do a full modeset on any pipe where the output routing
10307 * changed. We could be more clever, but that would require us to be
10308 * more careful with calling the relevant encoder->mode_set functions.
10309 */
e2e1ed41
DV
10310 if (*prepare_pipes)
10311 *modeset_pipes = *prepare_pipes;
10312
10313 /* ... and mask these out. */
10314 *modeset_pipes &= ~(*disable_pipes);
10315 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10316
10317 /*
10318 * HACK: We don't (yet) fully support global modesets. intel_set_config
10319 * obies this rule, but the modeset restore mode of
10320 * intel_modeset_setup_hw_state does not.
10321 */
10322 *modeset_pipes &= 1 << intel_crtc->pipe;
10323 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10324
10325 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10326 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10327}
79e53945 10328
ea9d758d 10329static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10330{
ea9d758d 10331 struct drm_encoder *encoder;
f6e5b160 10332 struct drm_device *dev = crtc->dev;
f6e5b160 10333
ea9d758d
DV
10334 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10335 if (encoder->crtc == crtc)
10336 return true;
10337
10338 return false;
10339}
10340
10341static void
10342intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10343{
10344 struct intel_encoder *intel_encoder;
10345 struct intel_crtc *intel_crtc;
10346 struct drm_connector *connector;
10347
10348 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10349 base.head) {
10350 if (!intel_encoder->base.crtc)
10351 continue;
10352
10353 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10354
10355 if (prepare_pipes & (1 << intel_crtc->pipe))
10356 intel_encoder->connectors_active = false;
10357 }
10358
10359 intel_modeset_commit_output_state(dev);
10360
7668851f 10361 /* Double check state. */
d3fcc808 10362 for_each_intel_crtc(dev, intel_crtc) {
7668851f 10363 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
10364 WARN_ON(intel_crtc->new_config &&
10365 intel_crtc->new_config != &intel_crtc->config);
10366 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
10367 }
10368
10369 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10370 if (!connector->encoder || !connector->encoder->crtc)
10371 continue;
10372
10373 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10374
10375 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10376 struct drm_property *dpms_property =
10377 dev->mode_config.dpms_property;
10378
ea9d758d 10379 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10380 drm_object_property_set_value(&connector->base,
68d34720
DV
10381 dpms_property,
10382 DRM_MODE_DPMS_ON);
ea9d758d
DV
10383
10384 intel_encoder = to_intel_encoder(connector->encoder);
10385 intel_encoder->connectors_active = true;
10386 }
10387 }
10388
10389}
10390
3bd26263 10391static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10392{
3bd26263 10393 int diff;
f1f644dc
JB
10394
10395 if (clock1 == clock2)
10396 return true;
10397
10398 if (!clock1 || !clock2)
10399 return false;
10400
10401 diff = abs(clock1 - clock2);
10402
10403 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10404 return true;
10405
10406 return false;
10407}
10408
25c5b266
DV
10409#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10410 list_for_each_entry((intel_crtc), \
10411 &(dev)->mode_config.crtc_list, \
10412 base.head) \
0973f18f 10413 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10414
0e8ffe1b 10415static bool
2fa2fe9a
DV
10416intel_pipe_config_compare(struct drm_device *dev,
10417 struct intel_crtc_config *current_config,
0e8ffe1b
DV
10418 struct intel_crtc_config *pipe_config)
10419{
66e985c0
DV
10420#define PIPE_CONF_CHECK_X(name) \
10421 if (current_config->name != pipe_config->name) { \
10422 DRM_ERROR("mismatch in " #name " " \
10423 "(expected 0x%08x, found 0x%08x)\n", \
10424 current_config->name, \
10425 pipe_config->name); \
10426 return false; \
10427 }
10428
08a24034
DV
10429#define PIPE_CONF_CHECK_I(name) \
10430 if (current_config->name != pipe_config->name) { \
10431 DRM_ERROR("mismatch in " #name " " \
10432 "(expected %i, found %i)\n", \
10433 current_config->name, \
10434 pipe_config->name); \
10435 return false; \
88adfff1
DV
10436 }
10437
b95af8be
VK
10438/* This is required for BDW+ where there is only one set of registers for
10439 * switching between high and low RR.
10440 * This macro can be used whenever a comparison has to be made between one
10441 * hw state and multiple sw state variables.
10442 */
10443#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10444 if ((current_config->name != pipe_config->name) && \
10445 (current_config->alt_name != pipe_config->name)) { \
10446 DRM_ERROR("mismatch in " #name " " \
10447 "(expected %i or %i, found %i)\n", \
10448 current_config->name, \
10449 current_config->alt_name, \
10450 pipe_config->name); \
10451 return false; \
10452 }
10453
1bd1bd80
DV
10454#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10455 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10456 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10457 "(expected %i, found %i)\n", \
10458 current_config->name & (mask), \
10459 pipe_config->name & (mask)); \
10460 return false; \
10461 }
10462
5e550656
VS
10463#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10464 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10465 DRM_ERROR("mismatch in " #name " " \
10466 "(expected %i, found %i)\n", \
10467 current_config->name, \
10468 pipe_config->name); \
10469 return false; \
10470 }
10471
bb760063
DV
10472#define PIPE_CONF_QUIRK(quirk) \
10473 ((current_config->quirks | pipe_config->quirks) & (quirk))
10474
eccb140b
DV
10475 PIPE_CONF_CHECK_I(cpu_transcoder);
10476
08a24034
DV
10477 PIPE_CONF_CHECK_I(has_pch_encoder);
10478 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10479 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10480 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10481 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10482 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10483 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10484
eb14cb74 10485 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10486
10487 if (INTEL_INFO(dev)->gen < 8) {
10488 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10489 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10490 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10491 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10492 PIPE_CONF_CHECK_I(dp_m_n.tu);
10493
10494 if (current_config->has_drrs) {
10495 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10496 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10497 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10498 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10499 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10500 }
10501 } else {
10502 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10503 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10504 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10505 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10506 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10507 }
eb14cb74 10508
1bd1bd80
DV
10509 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10510 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10511 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10512 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10513 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10514 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10515
10516 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10517 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10518 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10519 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10520 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10521 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10522
c93f54cf 10523 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10524 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10525 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10526 IS_VALLEYVIEW(dev))
10527 PIPE_CONF_CHECK_I(limited_color_range);
6c49f241 10528
9ed109a7
DV
10529 PIPE_CONF_CHECK_I(has_audio);
10530
1bd1bd80
DV
10531 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10532 DRM_MODE_FLAG_INTERLACE);
10533
bb760063
DV
10534 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10535 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10536 DRM_MODE_FLAG_PHSYNC);
10537 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10538 DRM_MODE_FLAG_NHSYNC);
10539 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10540 DRM_MODE_FLAG_PVSYNC);
10541 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10542 DRM_MODE_FLAG_NVSYNC);
10543 }
045ac3b5 10544
37327abd
VS
10545 PIPE_CONF_CHECK_I(pipe_src_w);
10546 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10547
9953599b
DV
10548 /*
10549 * FIXME: BIOS likes to set up a cloned config with lvds+external
10550 * screen. Since we don't yet re-compute the pipe config when moving
10551 * just the lvds port away to another pipe the sw tracking won't match.
10552 *
10553 * Proper atomic modesets with recomputed global state will fix this.
10554 * Until then just don't check gmch state for inherited modes.
10555 */
10556 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10557 PIPE_CONF_CHECK_I(gmch_pfit.control);
10558 /* pfit ratios are autocomputed by the hw on gen4+ */
10559 if (INTEL_INFO(dev)->gen < 4)
10560 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10561 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10562 }
10563
fd4daa9c
CW
10564 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10565 if (current_config->pch_pfit.enabled) {
10566 PIPE_CONF_CHECK_I(pch_pfit.pos);
10567 PIPE_CONF_CHECK_I(pch_pfit.size);
10568 }
2fa2fe9a 10569
e59150dc
JB
10570 /* BDW+ don't expose a synchronous way to read the state */
10571 if (IS_HASWELL(dev))
10572 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10573
282740f7
VS
10574 PIPE_CONF_CHECK_I(double_wide);
10575
26804afd
DV
10576 PIPE_CONF_CHECK_X(ddi_pll_sel);
10577
c0d43d62 10578 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10579 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10580 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10581 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10582 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10583 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
c0d43d62 10584
42571aef
VS
10585 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10586 PIPE_CONF_CHECK_I(pipe_bpp);
10587
a9a7e98a
JB
10588 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10589 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10590
66e985c0 10591#undef PIPE_CONF_CHECK_X
08a24034 10592#undef PIPE_CONF_CHECK_I
b95af8be 10593#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10594#undef PIPE_CONF_CHECK_FLAGS
5e550656 10595#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10596#undef PIPE_CONF_QUIRK
88adfff1 10597
0e8ffe1b
DV
10598 return true;
10599}
10600
91d1b4bd
DV
10601static void
10602check_connector_state(struct drm_device *dev)
8af6cf88 10603{
8af6cf88
DV
10604 struct intel_connector *connector;
10605
10606 list_for_each_entry(connector, &dev->mode_config.connector_list,
10607 base.head) {
10608 /* This also checks the encoder/connector hw state with the
10609 * ->get_hw_state callbacks. */
10610 intel_connector_check_state(connector);
10611
10612 WARN(&connector->new_encoder->base != connector->base.encoder,
10613 "connector's staged encoder doesn't match current encoder\n");
10614 }
91d1b4bd
DV
10615}
10616
10617static void
10618check_encoder_state(struct drm_device *dev)
10619{
10620 struct intel_encoder *encoder;
10621 struct intel_connector *connector;
8af6cf88
DV
10622
10623 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10624 base.head) {
10625 bool enabled = false;
10626 bool active = false;
10627 enum pipe pipe, tracked_pipe;
10628
10629 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10630 encoder->base.base.id,
8e329a03 10631 encoder->base.name);
8af6cf88
DV
10632
10633 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10634 "encoder's stage crtc doesn't match current crtc\n");
10635 WARN(encoder->connectors_active && !encoder->base.crtc,
10636 "encoder's active_connectors set, but no crtc\n");
10637
10638 list_for_each_entry(connector, &dev->mode_config.connector_list,
10639 base.head) {
10640 if (connector->base.encoder != &encoder->base)
10641 continue;
10642 enabled = true;
10643 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10644 active = true;
10645 }
0e32b39c
DA
10646 /*
10647 * for MST connectors if we unplug the connector is gone
10648 * away but the encoder is still connected to a crtc
10649 * until a modeset happens in response to the hotplug.
10650 */
10651 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10652 continue;
10653
8af6cf88
DV
10654 WARN(!!encoder->base.crtc != enabled,
10655 "encoder's enabled state mismatch "
10656 "(expected %i, found %i)\n",
10657 !!encoder->base.crtc, enabled);
10658 WARN(active && !encoder->base.crtc,
10659 "active encoder with no crtc\n");
10660
10661 WARN(encoder->connectors_active != active,
10662 "encoder's computed active state doesn't match tracked active state "
10663 "(expected %i, found %i)\n", active, encoder->connectors_active);
10664
10665 active = encoder->get_hw_state(encoder, &pipe);
10666 WARN(active != encoder->connectors_active,
10667 "encoder's hw state doesn't match sw tracking "
10668 "(expected %i, found %i)\n",
10669 encoder->connectors_active, active);
10670
10671 if (!encoder->base.crtc)
10672 continue;
10673
10674 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10675 WARN(active && pipe != tracked_pipe,
10676 "active encoder's pipe doesn't match"
10677 "(expected %i, found %i)\n",
10678 tracked_pipe, pipe);
10679
10680 }
91d1b4bd
DV
10681}
10682
10683static void
10684check_crtc_state(struct drm_device *dev)
10685{
fbee40df 10686 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10687 struct intel_crtc *crtc;
10688 struct intel_encoder *encoder;
10689 struct intel_crtc_config pipe_config;
8af6cf88 10690
d3fcc808 10691 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
10692 bool enabled = false;
10693 bool active = false;
10694
045ac3b5
JB
10695 memset(&pipe_config, 0, sizeof(pipe_config));
10696
8af6cf88
DV
10697 DRM_DEBUG_KMS("[CRTC:%d]\n",
10698 crtc->base.base.id);
10699
10700 WARN(crtc->active && !crtc->base.enabled,
10701 "active crtc, but not enabled in sw tracking\n");
10702
10703 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10704 base.head) {
10705 if (encoder->base.crtc != &crtc->base)
10706 continue;
10707 enabled = true;
10708 if (encoder->connectors_active)
10709 active = true;
10710 }
6c49f241 10711
8af6cf88
DV
10712 WARN(active != crtc->active,
10713 "crtc's computed active state doesn't match tracked active state "
10714 "(expected %i, found %i)\n", active, crtc->active);
10715 WARN(enabled != crtc->base.enabled,
10716 "crtc's computed enabled state doesn't match tracked enabled state "
10717 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10718
0e8ffe1b
DV
10719 active = dev_priv->display.get_pipe_config(crtc,
10720 &pipe_config);
d62cf62a
DV
10721
10722 /* hw state is inconsistent with the pipe A quirk */
10723 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10724 active = crtc->active;
10725
6c49f241
DV
10726 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10727 base.head) {
3eaba51c 10728 enum pipe pipe;
6c49f241
DV
10729 if (encoder->base.crtc != &crtc->base)
10730 continue;
1d37b689 10731 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10732 encoder->get_config(encoder, &pipe_config);
10733 }
10734
0e8ffe1b
DV
10735 WARN(crtc->active != active,
10736 "crtc active state doesn't match with hw state "
10737 "(expected %i, found %i)\n", crtc->active, active);
10738
c0b03411
DV
10739 if (active &&
10740 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10741 WARN(1, "pipe state doesn't match!\n");
10742 intel_dump_pipe_config(crtc, &pipe_config,
10743 "[hw state]");
10744 intel_dump_pipe_config(crtc, &crtc->config,
10745 "[sw state]");
10746 }
8af6cf88
DV
10747 }
10748}
10749
91d1b4bd
DV
10750static void
10751check_shared_dpll_state(struct drm_device *dev)
10752{
fbee40df 10753 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10754 struct intel_crtc *crtc;
10755 struct intel_dpll_hw_state dpll_hw_state;
10756 int i;
5358901f
DV
10757
10758 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10759 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10760 int enabled_crtcs = 0, active_crtcs = 0;
10761 bool active;
10762
10763 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10764
10765 DRM_DEBUG_KMS("%s\n", pll->name);
10766
10767 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10768
10769 WARN(pll->active > pll->refcount,
10770 "more active pll users than references: %i vs %i\n",
10771 pll->active, pll->refcount);
10772 WARN(pll->active && !pll->on,
10773 "pll in active use but not on in sw tracking\n");
35c95375
DV
10774 WARN(pll->on && !pll->active,
10775 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10776 WARN(pll->on != active,
10777 "pll on state mismatch (expected %i, found %i)\n",
10778 pll->on, active);
10779
d3fcc808 10780 for_each_intel_crtc(dev, crtc) {
5358901f
DV
10781 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10782 enabled_crtcs++;
10783 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10784 active_crtcs++;
10785 }
10786 WARN(pll->active != active_crtcs,
10787 "pll active crtcs mismatch (expected %i, found %i)\n",
10788 pll->active, active_crtcs);
10789 WARN(pll->refcount != enabled_crtcs,
10790 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10791 pll->refcount, enabled_crtcs);
66e985c0
DV
10792
10793 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10794 sizeof(dpll_hw_state)),
10795 "pll hw state mismatch\n");
5358901f 10796 }
8af6cf88
DV
10797}
10798
91d1b4bd
DV
10799void
10800intel_modeset_check_state(struct drm_device *dev)
10801{
10802 check_connector_state(dev);
10803 check_encoder_state(dev);
10804 check_crtc_state(dev);
10805 check_shared_dpll_state(dev);
10806}
10807
18442d08
VS
10808void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10809 int dotclock)
10810{
10811 /*
10812 * FDI already provided one idea for the dotclock.
10813 * Yell if the encoder disagrees.
10814 */
241bfc38 10815 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10816 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10817 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10818}
10819
80715b2f
VS
10820static void update_scanline_offset(struct intel_crtc *crtc)
10821{
10822 struct drm_device *dev = crtc->base.dev;
10823
10824 /*
10825 * The scanline counter increments at the leading edge of hsync.
10826 *
10827 * On most platforms it starts counting from vtotal-1 on the
10828 * first active line. That means the scanline counter value is
10829 * always one less than what we would expect. Ie. just after
10830 * start of vblank, which also occurs at start of hsync (on the
10831 * last active line), the scanline counter will read vblank_start-1.
10832 *
10833 * On gen2 the scanline counter starts counting from 1 instead
10834 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10835 * to keep the value positive), instead of adding one.
10836 *
10837 * On HSW+ the behaviour of the scanline counter depends on the output
10838 * type. For DP ports it behaves like most other platforms, but on HDMI
10839 * there's an extra 1 line difference. So we need to add two instead of
10840 * one to the value.
10841 */
10842 if (IS_GEN2(dev)) {
10843 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10844 int vtotal;
10845
10846 vtotal = mode->crtc_vtotal;
10847 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10848 vtotal /= 2;
10849
10850 crtc->scanline_offset = vtotal - 1;
10851 } else if (HAS_DDI(dev) &&
10852 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10853 crtc->scanline_offset = 2;
10854 } else
10855 crtc->scanline_offset = 1;
10856}
10857
f30da187
DV
10858static int __intel_set_mode(struct drm_crtc *crtc,
10859 struct drm_display_mode *mode,
10860 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10861{
10862 struct drm_device *dev = crtc->dev;
fbee40df 10863 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10864 struct drm_display_mode *saved_mode;
b8cecdf5 10865 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10866 struct intel_crtc *intel_crtc;
10867 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10868 int ret = 0;
a6778b3c 10869
4b4b9238 10870 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10871 if (!saved_mode)
10872 return -ENOMEM;
a6778b3c 10873
e2e1ed41 10874 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10875 &prepare_pipes, &disable_pipes);
10876
3ac18232 10877 *saved_mode = crtc->mode;
a6778b3c 10878
25c5b266
DV
10879 /* Hack: Because we don't (yet) support global modeset on multiple
10880 * crtcs, we don't keep track of the new mode for more than one crtc.
10881 * Hence simply check whether any bit is set in modeset_pipes in all the
10882 * pieces of code that are not yet converted to deal with mutliple crtcs
10883 * changing their mode at the same time. */
25c5b266 10884 if (modeset_pipes) {
4e53c2e0 10885 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10886 if (IS_ERR(pipe_config)) {
10887 ret = PTR_ERR(pipe_config);
10888 pipe_config = NULL;
10889
3ac18232 10890 goto out;
25c5b266 10891 }
c0b03411
DV
10892 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10893 "[modeset]");
50741abc 10894 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10895 }
a6778b3c 10896
30a970c6
JB
10897 /*
10898 * See if the config requires any additional preparation, e.g.
10899 * to adjust global state with pipes off. We need to do this
10900 * here so we can get the modeset_pipe updated config for the new
10901 * mode set on this crtc. For other crtcs we need to use the
10902 * adjusted_mode bits in the crtc directly.
10903 */
c164f833 10904 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10905 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10906
c164f833
VS
10907 /* may have added more to prepare_pipes than we should */
10908 prepare_pipes &= ~disable_pipes;
10909 }
10910
460da916
DV
10911 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10912 intel_crtc_disable(&intel_crtc->base);
10913
ea9d758d
DV
10914 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10915 if (intel_crtc->base.enabled)
10916 dev_priv->display.crtc_disable(&intel_crtc->base);
10917 }
a6778b3c 10918
6c4c86f5
DV
10919 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10920 * to set it here already despite that we pass it down the callchain.
f6e5b160 10921 */
b8cecdf5 10922 if (modeset_pipes) {
25c5b266 10923 crtc->mode = *mode;
b8cecdf5
DV
10924 /* mode_set/enable/disable functions rely on a correct pipe
10925 * config. */
10926 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10927 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10928
10929 /*
10930 * Calculate and store various constants which
10931 * are later needed by vblank and swap-completion
10932 * timestamping. They are derived from true hwmode.
10933 */
10934 drm_calc_timestamping_constants(crtc,
10935 &pipe_config->adjusted_mode);
b8cecdf5 10936 }
7758a113 10937
ea9d758d
DV
10938 /* Only after disabling all output pipelines that will be changed can we
10939 * update the the output configuration. */
10940 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10941
47fab737
DV
10942 if (dev_priv->display.modeset_global_resources)
10943 dev_priv->display.modeset_global_resources(dev);
10944
a6778b3c
DV
10945 /* Set up the DPLL and any encoders state that needs to adjust or depend
10946 * on the DPLL.
f6e5b160 10947 */
25c5b266 10948 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
2ff8fde1
MR
10949 struct drm_framebuffer *old_fb = crtc->primary->fb;
10950 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10951 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
4c10794f
DV
10952
10953 mutex_lock(&dev->struct_mutex);
10954 ret = intel_pin_and_fence_fb_obj(dev,
a071fa00 10955 obj,
4c10794f
DV
10956 NULL);
10957 if (ret != 0) {
10958 DRM_ERROR("pin & fence failed\n");
10959 mutex_unlock(&dev->struct_mutex);
10960 goto done;
10961 }
2ff8fde1 10962 if (old_fb)
a071fa00 10963 intel_unpin_fb_obj(old_obj);
a071fa00
DV
10964 i915_gem_track_fb(old_obj, obj,
10965 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
4c10794f
DV
10966 mutex_unlock(&dev->struct_mutex);
10967
10968 crtc->primary->fb = fb;
10969 crtc->x = x;
10970 crtc->y = y;
10971
4271b753
DV
10972 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10973 x, y, fb);
c0c36b94
CW
10974 if (ret)
10975 goto done;
a6778b3c
DV
10976 }
10977
10978 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
10979 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10980 update_scanline_offset(intel_crtc);
10981
25c5b266 10982 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 10983 }
a6778b3c 10984
a6778b3c
DV
10985 /* FIXME: add subpixel order */
10986done:
4b4b9238 10987 if (ret && crtc->enabled)
3ac18232 10988 crtc->mode = *saved_mode;
a6778b3c 10989
3ac18232 10990out:
b8cecdf5 10991 kfree(pipe_config);
3ac18232 10992 kfree(saved_mode);
a6778b3c 10993 return ret;
f6e5b160
CW
10994}
10995
e7457a9a
DL
10996static int intel_set_mode(struct drm_crtc *crtc,
10997 struct drm_display_mode *mode,
10998 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10999{
11000 int ret;
11001
11002 ret = __intel_set_mode(crtc, mode, x, y, fb);
11003
11004 if (ret == 0)
11005 intel_modeset_check_state(crtc->dev);
11006
11007 return ret;
11008}
11009
c0c36b94
CW
11010void intel_crtc_restore_mode(struct drm_crtc *crtc)
11011{
f4510a27 11012 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
11013}
11014
25c5b266
DV
11015#undef for_each_intel_crtc_masked
11016
d9e55608
DV
11017static void intel_set_config_free(struct intel_set_config *config)
11018{
11019 if (!config)
11020 return;
11021
1aa4b628
DV
11022 kfree(config->save_connector_encoders);
11023 kfree(config->save_encoder_crtcs);
7668851f 11024 kfree(config->save_crtc_enabled);
d9e55608
DV
11025 kfree(config);
11026}
11027
85f9eb71
DV
11028static int intel_set_config_save_state(struct drm_device *dev,
11029 struct intel_set_config *config)
11030{
7668851f 11031 struct drm_crtc *crtc;
85f9eb71
DV
11032 struct drm_encoder *encoder;
11033 struct drm_connector *connector;
11034 int count;
11035
7668851f
VS
11036 config->save_crtc_enabled =
11037 kcalloc(dev->mode_config.num_crtc,
11038 sizeof(bool), GFP_KERNEL);
11039 if (!config->save_crtc_enabled)
11040 return -ENOMEM;
11041
1aa4b628
DV
11042 config->save_encoder_crtcs =
11043 kcalloc(dev->mode_config.num_encoder,
11044 sizeof(struct drm_crtc *), GFP_KERNEL);
11045 if (!config->save_encoder_crtcs)
85f9eb71
DV
11046 return -ENOMEM;
11047
1aa4b628
DV
11048 config->save_connector_encoders =
11049 kcalloc(dev->mode_config.num_connector,
11050 sizeof(struct drm_encoder *), GFP_KERNEL);
11051 if (!config->save_connector_encoders)
85f9eb71
DV
11052 return -ENOMEM;
11053
11054 /* Copy data. Note that driver private data is not affected.
11055 * Should anything bad happen only the expected state is
11056 * restored, not the drivers personal bookkeeping.
11057 */
7668851f 11058 count = 0;
70e1e0ec 11059 for_each_crtc(dev, crtc) {
7668851f
VS
11060 config->save_crtc_enabled[count++] = crtc->enabled;
11061 }
11062
85f9eb71
DV
11063 count = 0;
11064 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11065 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11066 }
11067
11068 count = 0;
11069 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11070 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11071 }
11072
11073 return 0;
11074}
11075
11076static void intel_set_config_restore_state(struct drm_device *dev,
11077 struct intel_set_config *config)
11078{
7668851f 11079 struct intel_crtc *crtc;
9a935856
DV
11080 struct intel_encoder *encoder;
11081 struct intel_connector *connector;
85f9eb71
DV
11082 int count;
11083
7668851f 11084 count = 0;
d3fcc808 11085 for_each_intel_crtc(dev, crtc) {
7668851f 11086 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11087
11088 if (crtc->new_enabled)
11089 crtc->new_config = &crtc->config;
11090 else
11091 crtc->new_config = NULL;
7668851f
VS
11092 }
11093
85f9eb71 11094 count = 0;
9a935856
DV
11095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11096 encoder->new_crtc =
11097 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11098 }
11099
11100 count = 0;
9a935856
DV
11101 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11102 connector->new_encoder =
11103 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11104 }
11105}
11106
e3de42b6 11107static bool
2e57f47d 11108is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11109{
11110 int i;
11111
2e57f47d
CW
11112 if (set->num_connectors == 0)
11113 return false;
11114
11115 if (WARN_ON(set->connectors == NULL))
11116 return false;
11117
11118 for (i = 0; i < set->num_connectors; i++)
11119 if (set->connectors[i]->encoder &&
11120 set->connectors[i]->encoder->crtc == set->crtc &&
11121 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11122 return true;
11123
11124 return false;
11125}
11126
5e2b584e
DV
11127static void
11128intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11129 struct intel_set_config *config)
11130{
11131
11132 /* We should be able to check here if the fb has the same properties
11133 * and then just flip_or_move it */
2e57f47d
CW
11134 if (is_crtc_connector_off(set)) {
11135 config->mode_changed = true;
f4510a27 11136 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11137 /*
11138 * If we have no fb, we can only flip as long as the crtc is
11139 * active, otherwise we need a full mode set. The crtc may
11140 * be active if we've only disabled the primary plane, or
11141 * in fastboot situations.
11142 */
f4510a27 11143 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11144 struct intel_crtc *intel_crtc =
11145 to_intel_crtc(set->crtc);
11146
3b150f08 11147 if (intel_crtc->active) {
319d9827
JB
11148 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11149 config->fb_changed = true;
11150 } else {
11151 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11152 config->mode_changed = true;
11153 }
5e2b584e
DV
11154 } else if (set->fb == NULL) {
11155 config->mode_changed = true;
72f4901e 11156 } else if (set->fb->pixel_format !=
f4510a27 11157 set->crtc->primary->fb->pixel_format) {
5e2b584e 11158 config->mode_changed = true;
e3de42b6 11159 } else {
5e2b584e 11160 config->fb_changed = true;
e3de42b6 11161 }
5e2b584e
DV
11162 }
11163
835c5873 11164 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11165 config->fb_changed = true;
11166
11167 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11168 DRM_DEBUG_KMS("modes are different, full mode set\n");
11169 drm_mode_debug_printmodeline(&set->crtc->mode);
11170 drm_mode_debug_printmodeline(set->mode);
11171 config->mode_changed = true;
11172 }
a1d95703
CW
11173
11174 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11175 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11176}
11177
2e431051 11178static int
9a935856
DV
11179intel_modeset_stage_output_state(struct drm_device *dev,
11180 struct drm_mode_set *set,
11181 struct intel_set_config *config)
50f56119 11182{
9a935856
DV
11183 struct intel_connector *connector;
11184 struct intel_encoder *encoder;
7668851f 11185 struct intel_crtc *crtc;
f3f08572 11186 int ro;
50f56119 11187
9abdda74 11188 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11189 * of connectors. For paranoia, double-check this. */
11190 WARN_ON(!set->fb && (set->num_connectors != 0));
11191 WARN_ON(set->fb && (set->num_connectors == 0));
11192
9a935856
DV
11193 list_for_each_entry(connector, &dev->mode_config.connector_list,
11194 base.head) {
11195 /* Otherwise traverse passed in connector list and get encoders
11196 * for them. */
50f56119 11197 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11198 if (set->connectors[ro] == &connector->base) {
0e32b39c 11199 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11200 break;
11201 }
11202 }
11203
9a935856
DV
11204 /* If we disable the crtc, disable all its connectors. Also, if
11205 * the connector is on the changing crtc but not on the new
11206 * connector list, disable it. */
11207 if ((!set->fb || ro == set->num_connectors) &&
11208 connector->base.encoder &&
11209 connector->base.encoder->crtc == set->crtc) {
11210 connector->new_encoder = NULL;
11211
11212 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11213 connector->base.base.id,
c23cc417 11214 connector->base.name);
9a935856
DV
11215 }
11216
11217
11218 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 11219 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 11220 config->mode_changed = true;
50f56119
DV
11221 }
11222 }
9a935856 11223 /* connector->new_encoder is now updated for all connectors. */
50f56119 11224
9a935856 11225 /* Update crtc of enabled connectors. */
9a935856
DV
11226 list_for_each_entry(connector, &dev->mode_config.connector_list,
11227 base.head) {
7668851f
VS
11228 struct drm_crtc *new_crtc;
11229
9a935856 11230 if (!connector->new_encoder)
50f56119
DV
11231 continue;
11232
9a935856 11233 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11234
11235 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11236 if (set->connectors[ro] == &connector->base)
50f56119
DV
11237 new_crtc = set->crtc;
11238 }
11239
11240 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11241 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11242 new_crtc)) {
5e2b584e 11243 return -EINVAL;
50f56119 11244 }
0e32b39c 11245 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11246
11247 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11248 connector->base.base.id,
c23cc417 11249 connector->base.name,
9a935856
DV
11250 new_crtc->base.id);
11251 }
11252
11253 /* Check for any encoders that needs to be disabled. */
11254 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11255 base.head) {
5a65f358 11256 int num_connectors = 0;
9a935856
DV
11257 list_for_each_entry(connector,
11258 &dev->mode_config.connector_list,
11259 base.head) {
11260 if (connector->new_encoder == encoder) {
11261 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11262 num_connectors++;
9a935856
DV
11263 }
11264 }
5a65f358
PZ
11265
11266 if (num_connectors == 0)
11267 encoder->new_crtc = NULL;
11268 else if (num_connectors > 1)
11269 return -EINVAL;
11270
9a935856
DV
11271 /* Only now check for crtc changes so we don't miss encoders
11272 * that will be disabled. */
11273 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 11274 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 11275 config->mode_changed = true;
50f56119
DV
11276 }
11277 }
9a935856 11278 /* Now we've also updated encoder->new_crtc for all encoders. */
0e32b39c
DA
11279 list_for_each_entry(connector, &dev->mode_config.connector_list,
11280 base.head) {
11281 if (connector->new_encoder)
11282 if (connector->new_encoder != connector->encoder)
11283 connector->encoder = connector->new_encoder;
11284 }
d3fcc808 11285 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11286 crtc->new_enabled = false;
11287
11288 list_for_each_entry(encoder,
11289 &dev->mode_config.encoder_list,
11290 base.head) {
11291 if (encoder->new_crtc == crtc) {
11292 crtc->new_enabled = true;
11293 break;
11294 }
11295 }
11296
11297 if (crtc->new_enabled != crtc->base.enabled) {
11298 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11299 crtc->new_enabled ? "en" : "dis");
11300 config->mode_changed = true;
11301 }
7bd0a8e7
VS
11302
11303 if (crtc->new_enabled)
11304 crtc->new_config = &crtc->config;
11305 else
11306 crtc->new_config = NULL;
7668851f
VS
11307 }
11308
2e431051
DV
11309 return 0;
11310}
11311
7d00a1f5
VS
11312static void disable_crtc_nofb(struct intel_crtc *crtc)
11313{
11314 struct drm_device *dev = crtc->base.dev;
11315 struct intel_encoder *encoder;
11316 struct intel_connector *connector;
11317
11318 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11319 pipe_name(crtc->pipe));
11320
11321 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11322 if (connector->new_encoder &&
11323 connector->new_encoder->new_crtc == crtc)
11324 connector->new_encoder = NULL;
11325 }
11326
11327 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11328 if (encoder->new_crtc == crtc)
11329 encoder->new_crtc = NULL;
11330 }
11331
11332 crtc->new_enabled = false;
7bd0a8e7 11333 crtc->new_config = NULL;
7d00a1f5
VS
11334}
11335
2e431051
DV
11336static int intel_crtc_set_config(struct drm_mode_set *set)
11337{
11338 struct drm_device *dev;
2e431051
DV
11339 struct drm_mode_set save_set;
11340 struct intel_set_config *config;
11341 int ret;
2e431051 11342
8d3e375e
DV
11343 BUG_ON(!set);
11344 BUG_ON(!set->crtc);
11345 BUG_ON(!set->crtc->helper_private);
2e431051 11346
7e53f3a4
DV
11347 /* Enforce sane interface api - has been abused by the fb helper. */
11348 BUG_ON(!set->mode && set->fb);
11349 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11350
2e431051
DV
11351 if (set->fb) {
11352 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11353 set->crtc->base.id, set->fb->base.id,
11354 (int)set->num_connectors, set->x, set->y);
11355 } else {
11356 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11357 }
11358
11359 dev = set->crtc->dev;
11360
11361 ret = -ENOMEM;
11362 config = kzalloc(sizeof(*config), GFP_KERNEL);
11363 if (!config)
11364 goto out_config;
11365
11366 ret = intel_set_config_save_state(dev, config);
11367 if (ret)
11368 goto out_config;
11369
11370 save_set.crtc = set->crtc;
11371 save_set.mode = &set->crtc->mode;
11372 save_set.x = set->crtc->x;
11373 save_set.y = set->crtc->y;
f4510a27 11374 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11375
11376 /* Compute whether we need a full modeset, only an fb base update or no
11377 * change at all. In the future we might also check whether only the
11378 * mode changed, e.g. for LVDS where we only change the panel fitter in
11379 * such cases. */
11380 intel_set_config_compute_mode_changes(set, config);
11381
9a935856 11382 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11383 if (ret)
11384 goto fail;
11385
5e2b584e 11386 if (config->mode_changed) {
c0c36b94
CW
11387 ret = intel_set_mode(set->crtc, set->mode,
11388 set->x, set->y, set->fb);
5e2b584e 11389 } else if (config->fb_changed) {
3b150f08
MR
11390 struct drm_i915_private *dev_priv = dev->dev_private;
11391 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11392
4878cae2
VS
11393 intel_crtc_wait_for_pending_flips(set->crtc);
11394
4f660f49 11395 ret = intel_pipe_set_base(set->crtc,
94352cf9 11396 set->x, set->y, set->fb);
3b150f08
MR
11397
11398 /*
11399 * We need to make sure the primary plane is re-enabled if it
11400 * has previously been turned off.
11401 */
11402 if (!intel_crtc->primary_enabled && ret == 0) {
11403 WARN_ON(!intel_crtc->active);
11404 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11405 intel_crtc->pipe);
11406 }
11407
7ca51a3a
JB
11408 /*
11409 * In the fastboot case this may be our only check of the
11410 * state after boot. It would be better to only do it on
11411 * the first update, but we don't have a nice way of doing that
11412 * (and really, set_config isn't used much for high freq page
11413 * flipping, so increasing its cost here shouldn't be a big
11414 * deal).
11415 */
d330a953 11416 if (i915.fastboot && ret == 0)
7ca51a3a 11417 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11418 }
11419
2d05eae1 11420 if (ret) {
bf67dfeb
DV
11421 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11422 set->crtc->base.id, ret);
50f56119 11423fail:
2d05eae1 11424 intel_set_config_restore_state(dev, config);
50f56119 11425
7d00a1f5
VS
11426 /*
11427 * HACK: if the pipe was on, but we didn't have a framebuffer,
11428 * force the pipe off to avoid oopsing in the modeset code
11429 * due to fb==NULL. This should only happen during boot since
11430 * we don't yet reconstruct the FB from the hardware state.
11431 */
11432 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11433 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11434
2d05eae1
CW
11435 /* Try to restore the config */
11436 if (config->mode_changed &&
11437 intel_set_mode(save_set.crtc, save_set.mode,
11438 save_set.x, save_set.y, save_set.fb))
11439 DRM_ERROR("failed to restore config after modeset failure\n");
11440 }
50f56119 11441
d9e55608
DV
11442out_config:
11443 intel_set_config_free(config);
50f56119
DV
11444 return ret;
11445}
f6e5b160
CW
11446
11447static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11448 .gamma_set = intel_crtc_gamma_set,
50f56119 11449 .set_config = intel_crtc_set_config,
f6e5b160
CW
11450 .destroy = intel_crtc_destroy,
11451 .page_flip = intel_crtc_page_flip,
11452};
11453
5358901f
DV
11454static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11455 struct intel_shared_dpll *pll,
11456 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11457{
5358901f 11458 uint32_t val;
ee7b9f93 11459
bd2bb1b9
PZ
11460 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11461 return false;
11462
5358901f 11463 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11464 hw_state->dpll = val;
11465 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11466 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11467
11468 return val & DPLL_VCO_ENABLE;
11469}
11470
15bdd4cf
DV
11471static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11472 struct intel_shared_dpll *pll)
11473{
11474 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11475 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11476}
11477
e7b903d2
DV
11478static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11479 struct intel_shared_dpll *pll)
11480{
e7b903d2 11481 /* PCH refclock must be enabled first */
89eff4be 11482 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11483
15bdd4cf
DV
11484 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11485
11486 /* Wait for the clocks to stabilize. */
11487 POSTING_READ(PCH_DPLL(pll->id));
11488 udelay(150);
11489
11490 /* The pixel multiplier can only be updated once the
11491 * DPLL is enabled and the clocks are stable.
11492 *
11493 * So write it again.
11494 */
11495 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11496 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11497 udelay(200);
11498}
11499
11500static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11501 struct intel_shared_dpll *pll)
11502{
11503 struct drm_device *dev = dev_priv->dev;
11504 struct intel_crtc *crtc;
e7b903d2
DV
11505
11506 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11507 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11508 if (intel_crtc_to_shared_dpll(crtc) == pll)
11509 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11510 }
11511
15bdd4cf
DV
11512 I915_WRITE(PCH_DPLL(pll->id), 0);
11513 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11514 udelay(200);
11515}
11516
46edb027
DV
11517static char *ibx_pch_dpll_names[] = {
11518 "PCH DPLL A",
11519 "PCH DPLL B",
11520};
11521
7c74ade1 11522static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11523{
e7b903d2 11524 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11525 int i;
11526
7c74ade1 11527 dev_priv->num_shared_dpll = 2;
ee7b9f93 11528
e72f9fbf 11529 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11530 dev_priv->shared_dplls[i].id = i;
11531 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11532 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11533 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11534 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11535 dev_priv->shared_dplls[i].get_hw_state =
11536 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11537 }
11538}
11539
7c74ade1
DV
11540static void intel_shared_dpll_init(struct drm_device *dev)
11541{
e7b903d2 11542 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11543
9cd86933
DV
11544 if (HAS_DDI(dev))
11545 intel_ddi_pll_init(dev);
11546 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11547 ibx_pch_dpll_init(dev);
11548 else
11549 dev_priv->num_shared_dpll = 0;
11550
11551 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11552}
11553
465c120c
MR
11554static int
11555intel_primary_plane_disable(struct drm_plane *plane)
11556{
11557 struct drm_device *dev = plane->dev;
11558 struct drm_i915_private *dev_priv = dev->dev_private;
11559 struct intel_plane *intel_plane = to_intel_plane(plane);
11560 struct intel_crtc *intel_crtc;
11561
11562 if (!plane->fb)
11563 return 0;
11564
11565 BUG_ON(!plane->crtc);
11566
11567 intel_crtc = to_intel_crtc(plane->crtc);
11568
11569 /*
11570 * Even though we checked plane->fb above, it's still possible that
11571 * the primary plane has been implicitly disabled because the crtc
11572 * coordinates given weren't visible, or because we detected
11573 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11574 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11575 * In either case, we need to unpin the FB and let the fb pointer get
11576 * updated, but otherwise we don't need to touch the hardware.
11577 */
11578 if (!intel_crtc->primary_enabled)
11579 goto disable_unpin;
11580
11581 intel_crtc_wait_for_pending_flips(plane->crtc);
11582 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11583 intel_plane->pipe);
465c120c 11584disable_unpin:
4c34574f 11585 mutex_lock(&dev->struct_mutex);
2ff8fde1 11586 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
a071fa00 11587 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
2ff8fde1 11588 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
4c34574f 11589 mutex_unlock(&dev->struct_mutex);
465c120c
MR
11590 plane->fb = NULL;
11591
11592 return 0;
11593}
11594
11595static int
11596intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11597 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11598 unsigned int crtc_w, unsigned int crtc_h,
11599 uint32_t src_x, uint32_t src_y,
11600 uint32_t src_w, uint32_t src_h)
11601{
11602 struct drm_device *dev = crtc->dev;
11603 struct drm_i915_private *dev_priv = dev->dev_private;
11604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11605 struct intel_plane *intel_plane = to_intel_plane(plane);
2ff8fde1
MR
11606 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11607 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
465c120c
MR
11608 struct drm_rect dest = {
11609 /* integer pixels */
11610 .x1 = crtc_x,
11611 .y1 = crtc_y,
11612 .x2 = crtc_x + crtc_w,
11613 .y2 = crtc_y + crtc_h,
11614 };
11615 struct drm_rect src = {
11616 /* 16.16 fixed point */
11617 .x1 = src_x,
11618 .y1 = src_y,
11619 .x2 = src_x + src_w,
11620 .y2 = src_y + src_h,
11621 };
11622 const struct drm_rect clip = {
11623 /* integer pixels */
11624 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11625 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11626 };
11627 bool visible;
11628 int ret;
11629
11630 ret = drm_plane_helper_check_update(plane, crtc, fb,
11631 &src, &dest, &clip,
11632 DRM_PLANE_HELPER_NO_SCALING,
11633 DRM_PLANE_HELPER_NO_SCALING,
11634 false, true, &visible);
11635
11636 if (ret)
11637 return ret;
11638
11639 /*
11640 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11641 * updating the fb pointer, and returning without touching the
11642 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11643 * turn on the display with all planes setup as desired.
11644 */
11645 if (!crtc->enabled) {
4c34574f
MR
11646 mutex_lock(&dev->struct_mutex);
11647
465c120c
MR
11648 /*
11649 * If we already called setplane while the crtc was disabled,
11650 * we may have an fb pinned; unpin it.
11651 */
11652 if (plane->fb)
a071fa00
DV
11653 intel_unpin_fb_obj(old_obj);
11654
11655 i915_gem_track_fb(old_obj, obj,
11656 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
465c120c
MR
11657
11658 /* Pin and return without programming hardware */
4c34574f
MR
11659 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11660 mutex_unlock(&dev->struct_mutex);
11661
11662 return ret;
465c120c
MR
11663 }
11664
11665 intel_crtc_wait_for_pending_flips(crtc);
11666
11667 /*
11668 * If clipping results in a non-visible primary plane, we'll disable
11669 * the primary plane. Note that this is a bit different than what
11670 * happens if userspace explicitly disables the plane by passing fb=0
11671 * because plane->fb still gets set and pinned.
11672 */
11673 if (!visible) {
4c34574f
MR
11674 mutex_lock(&dev->struct_mutex);
11675
465c120c
MR
11676 /*
11677 * Try to pin the new fb first so that we can bail out if we
11678 * fail.
11679 */
11680 if (plane->fb != fb) {
a071fa00 11681 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
4c34574f
MR
11682 if (ret) {
11683 mutex_unlock(&dev->struct_mutex);
465c120c 11684 return ret;
4c34574f 11685 }
465c120c
MR
11686 }
11687
a071fa00
DV
11688 i915_gem_track_fb(old_obj, obj,
11689 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11690
465c120c
MR
11691 if (intel_crtc->primary_enabled)
11692 intel_disable_primary_hw_plane(dev_priv,
11693 intel_plane->plane,
11694 intel_plane->pipe);
11695
11696
11697 if (plane->fb != fb)
11698 if (plane->fb)
a071fa00 11699 intel_unpin_fb_obj(old_obj);
465c120c 11700
4c34574f
MR
11701 mutex_unlock(&dev->struct_mutex);
11702
465c120c
MR
11703 return 0;
11704 }
11705
11706 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11707 if (ret)
11708 return ret;
11709
11710 if (!intel_crtc->primary_enabled)
11711 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11712 intel_crtc->pipe);
11713
11714 return 0;
11715}
11716
3d7d6510
MR
11717/* Common destruction function for both primary and cursor planes */
11718static void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
11719{
11720 struct intel_plane *intel_plane = to_intel_plane(plane);
11721 drm_plane_cleanup(plane);
11722 kfree(intel_plane);
11723}
11724
11725static const struct drm_plane_funcs intel_primary_plane_funcs = {
11726 .update_plane = intel_primary_plane_setplane,
11727 .disable_plane = intel_primary_plane_disable,
3d7d6510 11728 .destroy = intel_plane_destroy,
465c120c
MR
11729};
11730
11731static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11732 int pipe)
11733{
11734 struct intel_plane *primary;
11735 const uint32_t *intel_primary_formats;
11736 int num_formats;
11737
11738 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11739 if (primary == NULL)
11740 return NULL;
11741
11742 primary->can_scale = false;
11743 primary->max_downscale = 1;
11744 primary->pipe = pipe;
11745 primary->plane = pipe;
11746 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11747 primary->plane = !pipe;
11748
11749 if (INTEL_INFO(dev)->gen <= 3) {
11750 intel_primary_formats = intel_primary_formats_gen2;
11751 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11752 } else {
11753 intel_primary_formats = intel_primary_formats_gen4;
11754 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11755 }
11756
11757 drm_universal_plane_init(dev, &primary->base, 0,
11758 &intel_primary_plane_funcs,
11759 intel_primary_formats, num_formats,
11760 DRM_PLANE_TYPE_PRIMARY);
11761 return &primary->base;
11762}
11763
3d7d6510
MR
11764static int
11765intel_cursor_plane_disable(struct drm_plane *plane)
11766{
11767 if (!plane->fb)
11768 return 0;
11769
11770 BUG_ON(!plane->crtc);
11771
11772 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11773}
11774
11775static int
11776intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11777 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11778 unsigned int crtc_w, unsigned int crtc_h,
11779 uint32_t src_x, uint32_t src_y,
11780 uint32_t src_w, uint32_t src_h)
11781{
11782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11783 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11784 struct drm_i915_gem_object *obj = intel_fb->obj;
11785 struct drm_rect dest = {
11786 /* integer pixels */
11787 .x1 = crtc_x,
11788 .y1 = crtc_y,
11789 .x2 = crtc_x + crtc_w,
11790 .y2 = crtc_y + crtc_h,
11791 };
11792 struct drm_rect src = {
11793 /* 16.16 fixed point */
11794 .x1 = src_x,
11795 .y1 = src_y,
11796 .x2 = src_x + src_w,
11797 .y2 = src_y + src_h,
11798 };
11799 const struct drm_rect clip = {
11800 /* integer pixels */
11801 .x2 = intel_crtc->config.pipe_src_w,
11802 .y2 = intel_crtc->config.pipe_src_h,
11803 };
11804 bool visible;
11805 int ret;
11806
11807 ret = drm_plane_helper_check_update(plane, crtc, fb,
11808 &src, &dest, &clip,
11809 DRM_PLANE_HELPER_NO_SCALING,
11810 DRM_PLANE_HELPER_NO_SCALING,
11811 true, true, &visible);
11812 if (ret)
11813 return ret;
11814
11815 crtc->cursor_x = crtc_x;
11816 crtc->cursor_y = crtc_y;
11817 if (fb != crtc->cursor->fb) {
11818 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11819 } else {
11820 intel_crtc_update_cursor(crtc, visible);
11821 return 0;
11822 }
11823}
11824static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11825 .update_plane = intel_cursor_plane_update,
11826 .disable_plane = intel_cursor_plane_disable,
11827 .destroy = intel_plane_destroy,
11828};
11829
11830static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11831 int pipe)
11832{
11833 struct intel_plane *cursor;
11834
11835 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11836 if (cursor == NULL)
11837 return NULL;
11838
11839 cursor->can_scale = false;
11840 cursor->max_downscale = 1;
11841 cursor->pipe = pipe;
11842 cursor->plane = pipe;
11843
11844 drm_universal_plane_init(dev, &cursor->base, 0,
11845 &intel_cursor_plane_funcs,
11846 intel_cursor_formats,
11847 ARRAY_SIZE(intel_cursor_formats),
11848 DRM_PLANE_TYPE_CURSOR);
11849 return &cursor->base;
11850}
11851
b358d0a6 11852static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 11853{
fbee40df 11854 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 11855 struct intel_crtc *intel_crtc;
3d7d6510
MR
11856 struct drm_plane *primary = NULL;
11857 struct drm_plane *cursor = NULL;
465c120c 11858 int i, ret;
79e53945 11859
955382f3 11860 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
11861 if (intel_crtc == NULL)
11862 return;
11863
465c120c 11864 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
11865 if (!primary)
11866 goto fail;
11867
11868 cursor = intel_cursor_plane_create(dev, pipe);
11869 if (!cursor)
11870 goto fail;
11871
465c120c 11872 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
11873 cursor, &intel_crtc_funcs);
11874 if (ret)
11875 goto fail;
79e53945
JB
11876
11877 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
11878 for (i = 0; i < 256; i++) {
11879 intel_crtc->lut_r[i] = i;
11880 intel_crtc->lut_g[i] = i;
11881 intel_crtc->lut_b[i] = i;
11882 }
11883
1f1c2e24
VS
11884 /*
11885 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 11886 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 11887 */
80824003
JB
11888 intel_crtc->pipe = pipe;
11889 intel_crtc->plane = pipe;
3a77c4c4 11890 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 11891 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 11892 intel_crtc->plane = !pipe;
80824003
JB
11893 }
11894
4b0e333e
CW
11895 intel_crtc->cursor_base = ~0;
11896 intel_crtc->cursor_cntl = ~0;
11897
22fd0fab
JB
11898 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11899 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11900 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11901 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11902
79e53945 11903 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
11904
11905 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
11906 return;
11907
11908fail:
11909 if (primary)
11910 drm_plane_cleanup(primary);
11911 if (cursor)
11912 drm_plane_cleanup(cursor);
11913 kfree(intel_crtc);
79e53945
JB
11914}
11915
752aa88a
JB
11916enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11917{
11918 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 11919 struct drm_device *dev = connector->base.dev;
752aa88a 11920
51fd371b 11921 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a
JB
11922
11923 if (!encoder)
11924 return INVALID_PIPE;
11925
11926 return to_intel_crtc(encoder->crtc)->pipe;
11927}
11928
08d7b3d1 11929int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 11930 struct drm_file *file)
08d7b3d1 11931{
08d7b3d1 11932 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 11933 struct drm_crtc *drmmode_crtc;
c05422d5 11934 struct intel_crtc *crtc;
08d7b3d1 11935
1cff8f6b
DV
11936 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11937 return -ENODEV;
08d7b3d1 11938
7707e653 11939 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 11940
7707e653 11941 if (!drmmode_crtc) {
08d7b3d1 11942 DRM_ERROR("no such CRTC id\n");
3f2c2057 11943 return -ENOENT;
08d7b3d1
CW
11944 }
11945
7707e653 11946 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 11947 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 11948
c05422d5 11949 return 0;
08d7b3d1
CW
11950}
11951
66a9278e 11952static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 11953{
66a9278e
DV
11954 struct drm_device *dev = encoder->base.dev;
11955 struct intel_encoder *source_encoder;
79e53945 11956 int index_mask = 0;
79e53945
JB
11957 int entry = 0;
11958
66a9278e
DV
11959 list_for_each_entry(source_encoder,
11960 &dev->mode_config.encoder_list, base.head) {
bc079e8b 11961 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
11962 index_mask |= (1 << entry);
11963
79e53945
JB
11964 entry++;
11965 }
4ef69c7a 11966
79e53945
JB
11967 return index_mask;
11968}
11969
4d302442
CW
11970static bool has_edp_a(struct drm_device *dev)
11971{
11972 struct drm_i915_private *dev_priv = dev->dev_private;
11973
11974 if (!IS_MOBILE(dev))
11975 return false;
11976
11977 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11978 return false;
11979
e3589908 11980 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
11981 return false;
11982
11983 return true;
11984}
11985
ba0fbca4
DL
11986const char *intel_output_name(int output)
11987{
11988 static const char *names[] = {
11989 [INTEL_OUTPUT_UNUSED] = "Unused",
11990 [INTEL_OUTPUT_ANALOG] = "Analog",
11991 [INTEL_OUTPUT_DVO] = "DVO",
11992 [INTEL_OUTPUT_SDVO] = "SDVO",
11993 [INTEL_OUTPUT_LVDS] = "LVDS",
11994 [INTEL_OUTPUT_TVOUT] = "TV",
11995 [INTEL_OUTPUT_HDMI] = "HDMI",
11996 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11997 [INTEL_OUTPUT_EDP] = "eDP",
11998 [INTEL_OUTPUT_DSI] = "DSI",
11999 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12000 };
12001
12002 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12003 return "Invalid";
12004
12005 return names[output];
12006}
12007
84b4e042
JB
12008static bool intel_crt_present(struct drm_device *dev)
12009{
12010 struct drm_i915_private *dev_priv = dev->dev_private;
12011
12012 if (IS_ULT(dev))
12013 return false;
12014
12015 if (IS_CHERRYVIEW(dev))
12016 return false;
12017
12018 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12019 return false;
12020
12021 return true;
12022}
12023
79e53945
JB
12024static void intel_setup_outputs(struct drm_device *dev)
12025{
725e30ad 12026 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12027 struct intel_encoder *encoder;
cb0953d7 12028 bool dpd_is_edp = false;
79e53945 12029
c9093354 12030 intel_lvds_init(dev);
79e53945 12031
84b4e042 12032 if (intel_crt_present(dev))
79935fca 12033 intel_crt_init(dev);
cb0953d7 12034
affa9354 12035 if (HAS_DDI(dev)) {
0e72a5b5
ED
12036 int found;
12037
12038 /* Haswell uses DDI functions to detect digital outputs */
12039 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12040 /* DDI A only supports eDP */
12041 if (found)
12042 intel_ddi_init(dev, PORT_A);
12043
12044 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12045 * register */
12046 found = I915_READ(SFUSE_STRAP);
12047
12048 if (found & SFUSE_STRAP_DDIB_DETECTED)
12049 intel_ddi_init(dev, PORT_B);
12050 if (found & SFUSE_STRAP_DDIC_DETECTED)
12051 intel_ddi_init(dev, PORT_C);
12052 if (found & SFUSE_STRAP_DDID_DETECTED)
12053 intel_ddi_init(dev, PORT_D);
12054 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12055 int found;
5d8a7752 12056 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12057
12058 if (has_edp_a(dev))
12059 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12060
dc0fa718 12061 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12062 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12063 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12064 if (!found)
e2debe91 12065 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12066 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12067 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12068 }
12069
dc0fa718 12070 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12071 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12072
dc0fa718 12073 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12074 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12075
5eb08b69 12076 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12077 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12078
270b3042 12079 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12080 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12081 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
12082 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12083 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12084 PORT_B);
12085 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12086 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12087 }
12088
6f6005a5
JB
12089 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12090 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12091 PORT_C);
12092 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 12093 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 12094 }
19c03924 12095
9418c1f1
VS
12096 if (IS_CHERRYVIEW(dev)) {
12097 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12098 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12099 PORT_D);
12100 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12101 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12102 }
12103 }
12104
3cfca973 12105 intel_dsi_init(dev);
103a196f 12106 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12107 bool found = false;
7d57382e 12108
e2debe91 12109 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12110 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12111 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12112 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12113 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12114 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12115 }
27185ae1 12116
e7281eab 12117 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12118 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12119 }
13520b05
KH
12120
12121 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12122
e2debe91 12123 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12124 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12125 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12126 }
27185ae1 12127
e2debe91 12128 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12129
b01f2c3a
JB
12130 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12131 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12132 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12133 }
e7281eab 12134 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12135 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12136 }
27185ae1 12137
b01f2c3a 12138 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12139 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12140 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12141 } else if (IS_GEN2(dev))
79e53945
JB
12142 intel_dvo_init(dev);
12143
103a196f 12144 if (SUPPORTS_TV(dev))
79e53945
JB
12145 intel_tv_init(dev);
12146
7c8f8a70
RV
12147 intel_edp_psr_init(dev);
12148
4ef69c7a
CW
12149 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
12150 encoder->base.possible_crtcs = encoder->crtc_mask;
12151 encoder->base.possible_clones =
66a9278e 12152 intel_encoder_clones(encoder);
79e53945 12153 }
47356eb6 12154
dde86e2d 12155 intel_init_pch_refclk(dev);
270b3042
DV
12156
12157 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12158}
12159
12160static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12161{
60a5ca01 12162 struct drm_device *dev = fb->dev;
79e53945 12163 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12164
ef2d633e 12165 drm_framebuffer_cleanup(fb);
60a5ca01 12166 mutex_lock(&dev->struct_mutex);
ef2d633e 12167 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12168 drm_gem_object_unreference(&intel_fb->obj->base);
12169 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12170 kfree(intel_fb);
12171}
12172
12173static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12174 struct drm_file *file,
79e53945
JB
12175 unsigned int *handle)
12176{
12177 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12178 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12179
05394f39 12180 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12181}
12182
12183static const struct drm_framebuffer_funcs intel_fb_funcs = {
12184 .destroy = intel_user_framebuffer_destroy,
12185 .create_handle = intel_user_framebuffer_create_handle,
12186};
12187
b5ea642a
DV
12188static int intel_framebuffer_init(struct drm_device *dev,
12189 struct intel_framebuffer *intel_fb,
12190 struct drm_mode_fb_cmd2 *mode_cmd,
12191 struct drm_i915_gem_object *obj)
79e53945 12192{
a57ce0b2 12193 int aligned_height;
a35cdaa0 12194 int pitch_limit;
79e53945
JB
12195 int ret;
12196
dd4916c5
DV
12197 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12198
c16ed4be
CW
12199 if (obj->tiling_mode == I915_TILING_Y) {
12200 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 12201 return -EINVAL;
c16ed4be 12202 }
57cd6508 12203
c16ed4be
CW
12204 if (mode_cmd->pitches[0] & 63) {
12205 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12206 mode_cmd->pitches[0]);
57cd6508 12207 return -EINVAL;
c16ed4be 12208 }
57cd6508 12209
a35cdaa0
CW
12210 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12211 pitch_limit = 32*1024;
12212 } else if (INTEL_INFO(dev)->gen >= 4) {
12213 if (obj->tiling_mode)
12214 pitch_limit = 16*1024;
12215 else
12216 pitch_limit = 32*1024;
12217 } else if (INTEL_INFO(dev)->gen >= 3) {
12218 if (obj->tiling_mode)
12219 pitch_limit = 8*1024;
12220 else
12221 pitch_limit = 16*1024;
12222 } else
12223 /* XXX DSPC is limited to 4k tiled */
12224 pitch_limit = 8*1024;
12225
12226 if (mode_cmd->pitches[0] > pitch_limit) {
12227 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12228 obj->tiling_mode ? "tiled" : "linear",
12229 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12230 return -EINVAL;
c16ed4be 12231 }
5d7bd705
VS
12232
12233 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
12234 mode_cmd->pitches[0] != obj->stride) {
12235 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12236 mode_cmd->pitches[0], obj->stride);
5d7bd705 12237 return -EINVAL;
c16ed4be 12238 }
5d7bd705 12239
57779d06 12240 /* Reject formats not supported by any plane early. */
308e5bcb 12241 switch (mode_cmd->pixel_format) {
57779d06 12242 case DRM_FORMAT_C8:
04b3924d
VS
12243 case DRM_FORMAT_RGB565:
12244 case DRM_FORMAT_XRGB8888:
12245 case DRM_FORMAT_ARGB8888:
57779d06
VS
12246 break;
12247 case DRM_FORMAT_XRGB1555:
12248 case DRM_FORMAT_ARGB1555:
c16ed4be 12249 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12250 DRM_DEBUG("unsupported pixel format: %s\n",
12251 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12252 return -EINVAL;
c16ed4be 12253 }
57779d06
VS
12254 break;
12255 case DRM_FORMAT_XBGR8888:
12256 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12257 case DRM_FORMAT_XRGB2101010:
12258 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12259 case DRM_FORMAT_XBGR2101010:
12260 case DRM_FORMAT_ABGR2101010:
c16ed4be 12261 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12262 DRM_DEBUG("unsupported pixel format: %s\n",
12263 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12264 return -EINVAL;
c16ed4be 12265 }
b5626747 12266 break;
04b3924d
VS
12267 case DRM_FORMAT_YUYV:
12268 case DRM_FORMAT_UYVY:
12269 case DRM_FORMAT_YVYU:
12270 case DRM_FORMAT_VYUY:
c16ed4be 12271 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12272 DRM_DEBUG("unsupported pixel format: %s\n",
12273 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12274 return -EINVAL;
c16ed4be 12275 }
57cd6508
CW
12276 break;
12277 default:
4ee62c76
VS
12278 DRM_DEBUG("unsupported pixel format: %s\n",
12279 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
12280 return -EINVAL;
12281 }
12282
90f9a336
VS
12283 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12284 if (mode_cmd->offsets[0] != 0)
12285 return -EINVAL;
12286
a57ce0b2
JB
12287 aligned_height = intel_align_height(dev, mode_cmd->height,
12288 obj->tiling_mode);
53155c0a
DV
12289 /* FIXME drm helper for size checks (especially planar formats)? */
12290 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12291 return -EINVAL;
12292
c7d73f6a
DV
12293 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12294 intel_fb->obj = obj;
80075d49 12295 intel_fb->obj->framebuffer_references++;
c7d73f6a 12296
79e53945
JB
12297 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12298 if (ret) {
12299 DRM_ERROR("framebuffer init failed %d\n", ret);
12300 return ret;
12301 }
12302
79e53945
JB
12303 return 0;
12304}
12305
79e53945
JB
12306static struct drm_framebuffer *
12307intel_user_framebuffer_create(struct drm_device *dev,
12308 struct drm_file *filp,
308e5bcb 12309 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 12310{
05394f39 12311 struct drm_i915_gem_object *obj;
79e53945 12312
308e5bcb
JB
12313 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12314 mode_cmd->handles[0]));
c8725226 12315 if (&obj->base == NULL)
cce13ff7 12316 return ERR_PTR(-ENOENT);
79e53945 12317
d2dff872 12318 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
12319}
12320
4520f53a 12321#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 12322static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
12323{
12324}
12325#endif
12326
79e53945 12327static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 12328 .fb_create = intel_user_framebuffer_create,
0632fef6 12329 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
12330};
12331
e70236a8
JB
12332/* Set up chip specific display functions */
12333static void intel_init_display(struct drm_device *dev)
12334{
12335 struct drm_i915_private *dev_priv = dev->dev_private;
12336
ee9300bb
DV
12337 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12338 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
12339 else if (IS_CHERRYVIEW(dev))
12340 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
12341 else if (IS_VALLEYVIEW(dev))
12342 dev_priv->display.find_dpll = vlv_find_best_dpll;
12343 else if (IS_PINEVIEW(dev))
12344 dev_priv->display.find_dpll = pnv_find_best_dpll;
12345 else
12346 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12347
affa9354 12348 if (HAS_DDI(dev)) {
0e8ffe1b 12349 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 12350 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 12351 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
12352 dev_priv->display.crtc_enable = haswell_crtc_enable;
12353 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 12354 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12355 dev_priv->display.update_primary_plane =
12356 ironlake_update_primary_plane;
09b4ddf9 12357 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 12358 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 12359 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 12360 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
12361 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12362 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 12363 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
12364 dev_priv->display.update_primary_plane =
12365 ironlake_update_primary_plane;
89b667f8
JB
12366 } else if (IS_VALLEYVIEW(dev)) {
12367 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12368 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
12369 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12370 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12371 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12372 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12373 dev_priv->display.update_primary_plane =
12374 i9xx_update_primary_plane;
f564048e 12375 } else {
0e8ffe1b 12376 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 12377 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 12378 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
12379 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12380 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 12381 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
12382 dev_priv->display.update_primary_plane =
12383 i9xx_update_primary_plane;
f564048e 12384 }
e70236a8 12385
e70236a8 12386 /* Returns the core display clock speed */
25eb05fc
JB
12387 if (IS_VALLEYVIEW(dev))
12388 dev_priv->display.get_display_clock_speed =
12389 valleyview_get_display_clock_speed;
12390 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
12391 dev_priv->display.get_display_clock_speed =
12392 i945_get_display_clock_speed;
12393 else if (IS_I915G(dev))
12394 dev_priv->display.get_display_clock_speed =
12395 i915_get_display_clock_speed;
257a7ffc 12396 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
12397 dev_priv->display.get_display_clock_speed =
12398 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
12399 else if (IS_PINEVIEW(dev))
12400 dev_priv->display.get_display_clock_speed =
12401 pnv_get_display_clock_speed;
e70236a8
JB
12402 else if (IS_I915GM(dev))
12403 dev_priv->display.get_display_clock_speed =
12404 i915gm_get_display_clock_speed;
12405 else if (IS_I865G(dev))
12406 dev_priv->display.get_display_clock_speed =
12407 i865_get_display_clock_speed;
f0f8a9ce 12408 else if (IS_I85X(dev))
e70236a8
JB
12409 dev_priv->display.get_display_clock_speed =
12410 i855_get_display_clock_speed;
12411 else /* 852, 830 */
12412 dev_priv->display.get_display_clock_speed =
12413 i830_get_display_clock_speed;
12414
7f8a8569 12415 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 12416 if (IS_GEN5(dev)) {
674cf967 12417 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 12418 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 12419 } else if (IS_GEN6(dev)) {
674cf967 12420 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 12421 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
12422 dev_priv->display.modeset_global_resources =
12423 snb_modeset_global_resources;
357555c0
JB
12424 } else if (IS_IVYBRIDGE(dev)) {
12425 /* FIXME: detect B0+ stepping and use auto training */
12426 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 12427 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
12428 dev_priv->display.modeset_global_resources =
12429 ivb_modeset_global_resources;
4e0bbc31 12430 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 12431 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 12432 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
12433 dev_priv->display.modeset_global_resources =
12434 haswell_modeset_global_resources;
a0e63c22 12435 }
6067aaea 12436 } else if (IS_G4X(dev)) {
e0dac65e 12437 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
12438 } else if (IS_VALLEYVIEW(dev)) {
12439 dev_priv->display.modeset_global_resources =
12440 valleyview_modeset_global_resources;
9ca2fe73 12441 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 12442 }
8c9f3aaf
JB
12443
12444 /* Default just returns -ENODEV to indicate unsupported */
12445 dev_priv->display.queue_flip = intel_default_queue_flip;
12446
12447 switch (INTEL_INFO(dev)->gen) {
12448 case 2:
12449 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12450 break;
12451
12452 case 3:
12453 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12454 break;
12455
12456 case 4:
12457 case 5:
12458 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12459 break;
12460
12461 case 6:
12462 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12463 break;
7c9017e5 12464 case 7:
4e0bbc31 12465 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
12466 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12467 break;
8c9f3aaf 12468 }
7bd688cd
JN
12469
12470 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
12471}
12472
b690e96c
JB
12473/*
12474 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12475 * resume, or other times. This quirk makes sure that's the case for
12476 * affected systems.
12477 */
0206e353 12478static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
12479{
12480 struct drm_i915_private *dev_priv = dev->dev_private;
12481
12482 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 12483 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
12484}
12485
435793df
KP
12486/*
12487 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12488 */
12489static void quirk_ssc_force_disable(struct drm_device *dev)
12490{
12491 struct drm_i915_private *dev_priv = dev->dev_private;
12492 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 12493 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
12494}
12495
4dca20ef 12496/*
5a15ab5b
CE
12497 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12498 * brightness value
4dca20ef
CE
12499 */
12500static void quirk_invert_brightness(struct drm_device *dev)
12501{
12502 struct drm_i915_private *dev_priv = dev->dev_private;
12503 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 12504 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
12505}
12506
9c72cc6f
SD
12507/* Some VBT's incorrectly indicate no backlight is present */
12508static void quirk_backlight_present(struct drm_device *dev)
12509{
12510 struct drm_i915_private *dev_priv = dev->dev_private;
12511 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12512 DRM_INFO("applying backlight present quirk\n");
12513}
12514
b690e96c
JB
12515struct intel_quirk {
12516 int device;
12517 int subsystem_vendor;
12518 int subsystem_device;
12519 void (*hook)(struct drm_device *dev);
12520};
12521
5f85f176
EE
12522/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12523struct intel_dmi_quirk {
12524 void (*hook)(struct drm_device *dev);
12525 const struct dmi_system_id (*dmi_id_list)[];
12526};
12527
12528static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12529{
12530 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12531 return 1;
12532}
12533
12534static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12535 {
12536 .dmi_id_list = &(const struct dmi_system_id[]) {
12537 {
12538 .callback = intel_dmi_reverse_brightness,
12539 .ident = "NCR Corporation",
12540 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12541 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12542 },
12543 },
12544 { } /* terminating entry */
12545 },
12546 .hook = quirk_invert_brightness,
12547 },
12548};
12549
c43b5634 12550static struct intel_quirk intel_quirks[] = {
b690e96c 12551 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 12552 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 12553
b690e96c
JB
12554 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12555 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12556
b690e96c
JB
12557 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12558 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12559
435793df
KP
12560 /* Lenovo U160 cannot use SSC on LVDS */
12561 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
12562
12563 /* Sony Vaio Y cannot use SSC on LVDS */
12564 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 12565
be505f64
AH
12566 /* Acer Aspire 5734Z must invert backlight brightness */
12567 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12568
12569 /* Acer/eMachines G725 */
12570 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12571
12572 /* Acer/eMachines e725 */
12573 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12574
12575 /* Acer/Packard Bell NCL20 */
12576 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12577
12578 /* Acer Aspire 4736Z */
12579 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
12580
12581 /* Acer Aspire 5336 */
12582 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
12583
12584 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12585 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c
SD
12586
12587 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12588 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
12589
12590 /* HP Chromebook 14 (Celeron 2955U) */
12591 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
b690e96c
JB
12592};
12593
12594static void intel_init_quirks(struct drm_device *dev)
12595{
12596 struct pci_dev *d = dev->pdev;
12597 int i;
12598
12599 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12600 struct intel_quirk *q = &intel_quirks[i];
12601
12602 if (d->device == q->device &&
12603 (d->subsystem_vendor == q->subsystem_vendor ||
12604 q->subsystem_vendor == PCI_ANY_ID) &&
12605 (d->subsystem_device == q->subsystem_device ||
12606 q->subsystem_device == PCI_ANY_ID))
12607 q->hook(dev);
12608 }
5f85f176
EE
12609 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12610 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12611 intel_dmi_quirks[i].hook(dev);
12612 }
b690e96c
JB
12613}
12614
9cce37f4
JB
12615/* Disable the VGA plane that we never use */
12616static void i915_disable_vga(struct drm_device *dev)
12617{
12618 struct drm_i915_private *dev_priv = dev->dev_private;
12619 u8 sr1;
766aa1c4 12620 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 12621
2b37c616 12622 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 12623 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 12624 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
12625 sr1 = inb(VGA_SR_DATA);
12626 outb(sr1 | 1<<5, VGA_SR_DATA);
12627 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12628 udelay(300);
12629
12630 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12631 POSTING_READ(vga_reg);
12632}
12633
f817586c
DV
12634void intel_modeset_init_hw(struct drm_device *dev)
12635{
a8f78b58
ED
12636 intel_prepare_ddi(dev);
12637
f8bf63fd
VS
12638 if (IS_VALLEYVIEW(dev))
12639 vlv_update_cdclk(dev);
12640
f817586c
DV
12641 intel_init_clock_gating(dev);
12642
8090c6b9 12643 intel_enable_gt_powersave(dev);
f817586c
DV
12644}
12645
7d708ee4
ID
12646void intel_modeset_suspend_hw(struct drm_device *dev)
12647{
12648 intel_suspend_hw(dev);
12649}
12650
79e53945
JB
12651void intel_modeset_init(struct drm_device *dev)
12652{
652c393a 12653 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 12654 int sprite, ret;
8cc87b75 12655 enum pipe pipe;
46f297fb 12656 struct intel_crtc *crtc;
79e53945
JB
12657
12658 drm_mode_config_init(dev);
12659
12660 dev->mode_config.min_width = 0;
12661 dev->mode_config.min_height = 0;
12662
019d96cb
DA
12663 dev->mode_config.preferred_depth = 24;
12664 dev->mode_config.prefer_shadow = 1;
12665
e6ecefaa 12666 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 12667
b690e96c
JB
12668 intel_init_quirks(dev);
12669
1fa61106
ED
12670 intel_init_pm(dev);
12671
e3c74757
BW
12672 if (INTEL_INFO(dev)->num_pipes == 0)
12673 return;
12674
e70236a8
JB
12675 intel_init_display(dev);
12676
a6c45cf0
CW
12677 if (IS_GEN2(dev)) {
12678 dev->mode_config.max_width = 2048;
12679 dev->mode_config.max_height = 2048;
12680 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
12681 dev->mode_config.max_width = 4096;
12682 dev->mode_config.max_height = 4096;
79e53945 12683 } else {
a6c45cf0
CW
12684 dev->mode_config.max_width = 8192;
12685 dev->mode_config.max_height = 8192;
79e53945 12686 }
068be561
DL
12687
12688 if (IS_GEN2(dev)) {
12689 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12690 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12691 } else {
12692 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12693 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12694 }
12695
5d4545ae 12696 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 12697
28c97730 12698 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
12699 INTEL_INFO(dev)->num_pipes,
12700 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 12701
8cc87b75
DL
12702 for_each_pipe(pipe) {
12703 intel_crtc_init(dev, pipe);
1fe47785
DL
12704 for_each_sprite(pipe, sprite) {
12705 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 12706 if (ret)
06da8da2 12707 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 12708 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 12709 }
79e53945
JB
12710 }
12711
f42bb70d
JB
12712 intel_init_dpio(dev);
12713
e72f9fbf 12714 intel_shared_dpll_init(dev);
ee7b9f93 12715
9cce37f4
JB
12716 /* Just disable it once at startup */
12717 i915_disable_vga(dev);
79e53945 12718 intel_setup_outputs(dev);
11be49eb
CW
12719
12720 /* Just in case the BIOS is doing something questionable. */
12721 intel_disable_fbc(dev);
fa9fa083 12722
6e9f798d 12723 drm_modeset_lock_all(dev);
fa9fa083 12724 intel_modeset_setup_hw_state(dev, false);
6e9f798d 12725 drm_modeset_unlock_all(dev);
46f297fb 12726
d3fcc808 12727 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
12728 if (!crtc->active)
12729 continue;
12730
46f297fb 12731 /*
46f297fb
JB
12732 * Note that reserving the BIOS fb up front prevents us
12733 * from stuffing other stolen allocations like the ring
12734 * on top. This prevents some ugliness at boot time, and
12735 * can even allow for smooth boot transitions if the BIOS
12736 * fb is large enough for the active pipe configuration.
12737 */
12738 if (dev_priv->display.get_plane_config) {
12739 dev_priv->display.get_plane_config(crtc,
12740 &crtc->plane_config);
12741 /*
12742 * If the fb is shared between multiple heads, we'll
12743 * just get the first one.
12744 */
484b41dd 12745 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 12746 }
46f297fb 12747 }
2c7111db
CW
12748}
12749
7fad798e
DV
12750static void intel_enable_pipe_a(struct drm_device *dev)
12751{
12752 struct intel_connector *connector;
12753 struct drm_connector *crt = NULL;
12754 struct intel_load_detect_pipe load_detect_temp;
51fd371b 12755 struct drm_modeset_acquire_ctx ctx;
7fad798e
DV
12756
12757 /* We can't just switch on the pipe A, we need to set things up with a
12758 * proper mode and output configuration. As a gross hack, enable pipe A
12759 * by enabling the load detect pipe once. */
12760 list_for_each_entry(connector,
12761 &dev->mode_config.connector_list,
12762 base.head) {
12763 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12764 crt = &connector->base;
12765 break;
12766 }
12767 }
12768
12769 if (!crt)
12770 return;
12771
51fd371b
RC
12772 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12773 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
7fad798e 12774
652c393a 12775
7fad798e
DV
12776}
12777
fa555837
DV
12778static bool
12779intel_check_plane_mapping(struct intel_crtc *crtc)
12780{
7eb552ae
BW
12781 struct drm_device *dev = crtc->base.dev;
12782 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
12783 u32 reg, val;
12784
7eb552ae 12785 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
12786 return true;
12787
12788 reg = DSPCNTR(!crtc->plane);
12789 val = I915_READ(reg);
12790
12791 if ((val & DISPLAY_PLANE_ENABLE) &&
12792 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12793 return false;
12794
12795 return true;
12796}
12797
24929352
DV
12798static void intel_sanitize_crtc(struct intel_crtc *crtc)
12799{
12800 struct drm_device *dev = crtc->base.dev;
12801 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 12802 u32 reg;
24929352 12803
24929352 12804 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 12805 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
12806 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12807
d3eaf884
VS
12808 /* restore vblank interrupts to correct state */
12809 if (crtc->active)
12810 drm_vblank_on(dev, crtc->pipe);
12811 else
12812 drm_vblank_off(dev, crtc->pipe);
12813
24929352 12814 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
12815 * disable the crtc (and hence change the state) if it is wrong. Note
12816 * that gen4+ has a fixed plane -> pipe mapping. */
12817 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
12818 struct intel_connector *connector;
12819 bool plane;
12820
24929352
DV
12821 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12822 crtc->base.base.id);
12823
12824 /* Pipe has the wrong plane attached and the plane is active.
12825 * Temporarily change the plane mapping and disable everything
12826 * ... */
12827 plane = crtc->plane;
12828 crtc->plane = !plane;
9c8958bc 12829 crtc->primary_enabled = true;
24929352
DV
12830 dev_priv->display.crtc_disable(&crtc->base);
12831 crtc->plane = plane;
12832
12833 /* ... and break all links. */
12834 list_for_each_entry(connector, &dev->mode_config.connector_list,
12835 base.head) {
12836 if (connector->encoder->base.crtc != &crtc->base)
12837 continue;
12838
7f1950fb
EE
12839 connector->base.dpms = DRM_MODE_DPMS_OFF;
12840 connector->base.encoder = NULL;
24929352 12841 }
7f1950fb
EE
12842 /* multiple connectors may have the same encoder:
12843 * handle them and break crtc link separately */
12844 list_for_each_entry(connector, &dev->mode_config.connector_list,
12845 base.head)
12846 if (connector->encoder->base.crtc == &crtc->base) {
12847 connector->encoder->base.crtc = NULL;
12848 connector->encoder->connectors_active = false;
12849 }
24929352
DV
12850
12851 WARN_ON(crtc->active);
12852 crtc->base.enabled = false;
12853 }
24929352 12854
7fad798e
DV
12855 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12856 crtc->pipe == PIPE_A && !crtc->active) {
12857 /* BIOS forgot to enable pipe A, this mostly happens after
12858 * resume. Force-enable the pipe to fix this, the update_dpms
12859 * call below we restore the pipe to the right state, but leave
12860 * the required bits on. */
12861 intel_enable_pipe_a(dev);
12862 }
12863
24929352
DV
12864 /* Adjust the state of the output pipe according to whether we
12865 * have active connectors/encoders. */
12866 intel_crtc_update_dpms(&crtc->base);
12867
12868 if (crtc->active != crtc->base.enabled) {
12869 struct intel_encoder *encoder;
12870
12871 /* This can happen either due to bugs in the get_hw_state
12872 * functions or because the pipe is force-enabled due to the
12873 * pipe A quirk. */
12874 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12875 crtc->base.base.id,
12876 crtc->base.enabled ? "enabled" : "disabled",
12877 crtc->active ? "enabled" : "disabled");
12878
12879 crtc->base.enabled = crtc->active;
12880
12881 /* Because we only establish the connector -> encoder ->
12882 * crtc links if something is active, this means the
12883 * crtc is now deactivated. Break the links. connector
12884 * -> encoder links are only establish when things are
12885 * actually up, hence no need to break them. */
12886 WARN_ON(crtc->active);
12887
12888 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12889 WARN_ON(encoder->connectors_active);
12890 encoder->base.crtc = NULL;
12891 }
12892 }
c5ab3bc0
DV
12893
12894 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
4cc31489
DV
12895 /*
12896 * We start out with underrun reporting disabled to avoid races.
12897 * For correct bookkeeping mark this on active crtcs.
12898 *
c5ab3bc0
DV
12899 * Also on gmch platforms we dont have any hardware bits to
12900 * disable the underrun reporting. Which means we need to start
12901 * out with underrun reporting disabled also on inactive pipes,
12902 * since otherwise we'll complain about the garbage we read when
12903 * e.g. coming up after runtime pm.
12904 *
4cc31489
DV
12905 * No protection against concurrent access is required - at
12906 * worst a fifo underrun happens which also sets this to false.
12907 */
12908 crtc->cpu_fifo_underrun_disabled = true;
12909 crtc->pch_fifo_underrun_disabled = true;
80715b2f
VS
12910
12911 update_scanline_offset(crtc);
4cc31489 12912 }
24929352
DV
12913}
12914
12915static void intel_sanitize_encoder(struct intel_encoder *encoder)
12916{
12917 struct intel_connector *connector;
12918 struct drm_device *dev = encoder->base.dev;
12919
12920 /* We need to check both for a crtc link (meaning that the
12921 * encoder is active and trying to read from a pipe) and the
12922 * pipe itself being active. */
12923 bool has_active_crtc = encoder->base.crtc &&
12924 to_intel_crtc(encoder->base.crtc)->active;
12925
12926 if (encoder->connectors_active && !has_active_crtc) {
12927 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12928 encoder->base.base.id,
8e329a03 12929 encoder->base.name);
24929352
DV
12930
12931 /* Connector is active, but has no active pipe. This is
12932 * fallout from our resume register restoring. Disable
12933 * the encoder manually again. */
12934 if (encoder->base.crtc) {
12935 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12936 encoder->base.base.id,
8e329a03 12937 encoder->base.name);
24929352 12938 encoder->disable(encoder);
a62d1497
VS
12939 if (encoder->post_disable)
12940 encoder->post_disable(encoder);
24929352 12941 }
7f1950fb
EE
12942 encoder->base.crtc = NULL;
12943 encoder->connectors_active = false;
24929352
DV
12944
12945 /* Inconsistent output/port/pipe state happens presumably due to
12946 * a bug in one of the get_hw_state functions. Or someplace else
12947 * in our code, like the register restore mess on resume. Clamp
12948 * things to off as a safer default. */
12949 list_for_each_entry(connector,
12950 &dev->mode_config.connector_list,
12951 base.head) {
12952 if (connector->encoder != encoder)
12953 continue;
7f1950fb
EE
12954 connector->base.dpms = DRM_MODE_DPMS_OFF;
12955 connector->base.encoder = NULL;
24929352
DV
12956 }
12957 }
12958 /* Enabled encoders without active connectors will be fixed in
12959 * the crtc fixup. */
12960}
12961
04098753 12962void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
12963{
12964 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 12965 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 12966
04098753
ID
12967 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12968 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12969 i915_disable_vga(dev);
12970 }
12971}
12972
12973void i915_redisable_vga(struct drm_device *dev)
12974{
12975 struct drm_i915_private *dev_priv = dev->dev_private;
12976
8dc8a27c
PZ
12977 /* This function can be called both from intel_modeset_setup_hw_state or
12978 * at a very early point in our resume sequence, where the power well
12979 * structures are not yet restored. Since this function is at a very
12980 * paranoid "someone might have enabled VGA while we were not looking"
12981 * level, just check if the power well is enabled instead of trying to
12982 * follow the "don't touch the power well if we don't need it" policy
12983 * the rest of the driver uses. */
04098753 12984 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
12985 return;
12986
04098753 12987 i915_redisable_vga_power_on(dev);
0fde901f
KM
12988}
12989
98ec7739
VS
12990static bool primary_get_hw_state(struct intel_crtc *crtc)
12991{
12992 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12993
12994 if (!crtc->active)
12995 return false;
12996
12997 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12998}
12999
30e984df 13000static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13001{
13002 struct drm_i915_private *dev_priv = dev->dev_private;
13003 enum pipe pipe;
24929352
DV
13004 struct intel_crtc *crtc;
13005 struct intel_encoder *encoder;
13006 struct intel_connector *connector;
5358901f 13007 int i;
24929352 13008
d3fcc808 13009 for_each_intel_crtc(dev, crtc) {
88adfff1 13010 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 13011
9953599b
DV
13012 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13013
0e8ffe1b
DV
13014 crtc->active = dev_priv->display.get_pipe_config(crtc,
13015 &crtc->config);
24929352
DV
13016
13017 crtc->base.enabled = crtc->active;
98ec7739 13018 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13019
13020 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13021 crtc->base.base.id,
13022 crtc->active ? "enabled" : "disabled");
13023 }
13024
5358901f
DV
13025 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13026 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13027
13028 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13029 pll->active = 0;
d3fcc808 13030 for_each_intel_crtc(dev, crtc) {
5358901f
DV
13031 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13032 pll->active++;
13033 }
13034 pll->refcount = pll->active;
13035
35c95375
DV
13036 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13037 pll->name, pll->refcount, pll->on);
bd2bb1b9
PZ
13038
13039 if (pll->refcount)
13040 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13041 }
13042
24929352
DV
13043 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
13044 base.head) {
13045 pipe = 0;
13046
13047 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13048 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13049 encoder->base.crtc = &crtc->base;
1d37b689 13050 encoder->get_config(encoder, &crtc->config);
24929352
DV
13051 } else {
13052 encoder->base.crtc = NULL;
13053 }
13054
13055 encoder->connectors_active = false;
6f2bcceb 13056 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13057 encoder->base.base.id,
8e329a03 13058 encoder->base.name,
24929352 13059 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13060 pipe_name(pipe));
24929352
DV
13061 }
13062
13063 list_for_each_entry(connector, &dev->mode_config.connector_list,
13064 base.head) {
13065 if (connector->get_hw_state(connector)) {
13066 connector->base.dpms = DRM_MODE_DPMS_ON;
13067 connector->encoder->connectors_active = true;
13068 connector->base.encoder = &connector->encoder->base;
13069 } else {
13070 connector->base.dpms = DRM_MODE_DPMS_OFF;
13071 connector->base.encoder = NULL;
13072 }
13073 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13074 connector->base.base.id,
c23cc417 13075 connector->base.name,
24929352
DV
13076 connector->base.encoder ? "enabled" : "disabled");
13077 }
30e984df
DV
13078}
13079
13080/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13081 * and i915 state tracking structures. */
13082void intel_modeset_setup_hw_state(struct drm_device *dev,
13083 bool force_restore)
13084{
13085 struct drm_i915_private *dev_priv = dev->dev_private;
13086 enum pipe pipe;
30e984df
DV
13087 struct intel_crtc *crtc;
13088 struct intel_encoder *encoder;
35c95375 13089 int i;
30e984df
DV
13090
13091 intel_modeset_readout_hw_state(dev);
24929352 13092
babea61d
JB
13093 /*
13094 * Now that we have the config, copy it to each CRTC struct
13095 * Note that this could go away if we move to using crtc_config
13096 * checking everywhere.
13097 */
d3fcc808 13098 for_each_intel_crtc(dev, crtc) {
d330a953 13099 if (crtc->active && i915.fastboot) {
f6a83288 13100 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
13101 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13102 crtc->base.base.id);
13103 drm_mode_debug_printmodeline(&crtc->base.mode);
13104 }
13105 }
13106
24929352
DV
13107 /* HW state is read out, now we need to sanitize this mess. */
13108 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
13109 base.head) {
13110 intel_sanitize_encoder(encoder);
13111 }
13112
13113 for_each_pipe(pipe) {
13114 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13115 intel_sanitize_crtc(crtc);
c0b03411 13116 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 13117 }
9a935856 13118
35c95375
DV
13119 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13120 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13121
13122 if (!pll->on || pll->active)
13123 continue;
13124
13125 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13126
13127 pll->disable(dev_priv, pll);
13128 pll->on = false;
13129 }
13130
96f90c54 13131 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13132 ilk_wm_get_hw_state(dev);
13133
45e2b5f6 13134 if (force_restore) {
7d0bc1ea
VS
13135 i915_redisable_vga(dev);
13136
f30da187
DV
13137 /*
13138 * We need to use raw interfaces for restoring state to avoid
13139 * checking (bogus) intermediate states.
13140 */
45e2b5f6 13141 for_each_pipe(pipe) {
b5644d05
JB
13142 struct drm_crtc *crtc =
13143 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
13144
13145 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 13146 crtc->primary->fb);
45e2b5f6
DV
13147 }
13148 } else {
13149 intel_modeset_update_staged_output_state(dev);
13150 }
8af6cf88
DV
13151
13152 intel_modeset_check_state(dev);
2c7111db
CW
13153}
13154
13155void intel_modeset_gem_init(struct drm_device *dev)
13156{
484b41dd 13157 struct drm_crtc *c;
2ff8fde1 13158 struct drm_i915_gem_object *obj;
484b41dd 13159
ae48434c
ID
13160 mutex_lock(&dev->struct_mutex);
13161 intel_init_gt_powersave(dev);
13162 mutex_unlock(&dev->struct_mutex);
13163
1833b134 13164 intel_modeset_init_hw(dev);
02e792fb
DV
13165
13166 intel_setup_overlay(dev);
484b41dd
JB
13167
13168 /*
13169 * Make sure any fbs we allocated at startup are properly
13170 * pinned & fenced. When we do the allocation it's too early
13171 * for this.
13172 */
13173 mutex_lock(&dev->struct_mutex);
70e1e0ec 13174 for_each_crtc(dev, c) {
2ff8fde1
MR
13175 obj = intel_fb_obj(c->primary->fb);
13176 if (obj == NULL)
484b41dd
JB
13177 continue;
13178
2ff8fde1 13179 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
484b41dd
JB
13180 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13181 to_intel_crtc(c)->pipe);
66e514c1
DA
13182 drm_framebuffer_unreference(c->primary->fb);
13183 c->primary->fb = NULL;
484b41dd
JB
13184 }
13185 }
13186 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13187}
13188
4932e2c3
ID
13189void intel_connector_unregister(struct intel_connector *intel_connector)
13190{
13191 struct drm_connector *connector = &intel_connector->base;
13192
13193 intel_panel_destroy_backlight(connector);
34ea3d38 13194 drm_connector_unregister(connector);
4932e2c3
ID
13195}
13196
79e53945
JB
13197void intel_modeset_cleanup(struct drm_device *dev)
13198{
652c393a 13199 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13200 struct drm_connector *connector;
652c393a 13201
fd0c0642
DV
13202 /*
13203 * Interrupts and polling as the first thing to avoid creating havoc.
13204 * Too much stuff here (turning of rps, connectors, ...) would
13205 * experience fancy races otherwise.
13206 */
13207 drm_irq_uninstall(dev);
13208 cancel_work_sync(&dev_priv->hotplug_work);
eb21b92b
JB
13209 dev_priv->pm._irqs_disabled = true;
13210
fd0c0642
DV
13211 /*
13212 * Due to the hpd irq storm handling the hotplug work can re-arm the
13213 * poll handlers. Hence disable polling after hpd handling is shut down.
13214 */
f87ea761 13215 drm_kms_helper_poll_fini(dev);
fd0c0642 13216
652c393a
JB
13217 mutex_lock(&dev->struct_mutex);
13218
723bfd70
JB
13219 intel_unregister_dsm_handler();
13220
973d04f9 13221 intel_disable_fbc(dev);
e70236a8 13222
8090c6b9 13223 intel_disable_gt_powersave(dev);
0cdab21f 13224
930ebb46
DV
13225 ironlake_teardown_rc6(dev);
13226
69341a5e
KH
13227 mutex_unlock(&dev->struct_mutex);
13228
1630fe75
CW
13229 /* flush any delayed tasks or pending work */
13230 flush_scheduled_work();
13231
db31af1d
JN
13232 /* destroy the backlight and sysfs files before encoders/connectors */
13233 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13234 struct intel_connector *intel_connector;
13235
13236 intel_connector = to_intel_connector(connector);
13237 intel_connector->unregister(intel_connector);
db31af1d 13238 }
d9255d57 13239
79e53945 13240 drm_mode_config_cleanup(dev);
4d7bb011
DV
13241
13242 intel_cleanup_overlay(dev);
ae48434c
ID
13243
13244 mutex_lock(&dev->struct_mutex);
13245 intel_cleanup_gt_powersave(dev);
13246 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13247}
13248
f1c79df3
ZW
13249/*
13250 * Return which encoder is currently attached for connector.
13251 */
df0e9248 13252struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 13253{
df0e9248
CW
13254 return &intel_attached_encoder(connector)->base;
13255}
f1c79df3 13256
df0e9248
CW
13257void intel_connector_attach_encoder(struct intel_connector *connector,
13258 struct intel_encoder *encoder)
13259{
13260 connector->encoder = encoder;
13261 drm_mode_connector_attach_encoder(&connector->base,
13262 &encoder->base);
79e53945 13263}
28d52043
DA
13264
13265/*
13266 * set vga decode state - true == enable VGA decode
13267 */
13268int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13269{
13270 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 13271 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
13272 u16 gmch_ctrl;
13273
75fa041d
CW
13274 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13275 DRM_ERROR("failed to read control word\n");
13276 return -EIO;
13277 }
13278
c0cc8a55
CW
13279 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13280 return 0;
13281
28d52043
DA
13282 if (state)
13283 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13284 else
13285 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
13286
13287 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13288 DRM_ERROR("failed to write control word\n");
13289 return -EIO;
13290 }
13291
28d52043
DA
13292 return 0;
13293}
c4a1d9e4 13294
c4a1d9e4 13295struct intel_display_error_state {
ff57f1b0
PZ
13296
13297 u32 power_well_driver;
13298
63b66e5b
CW
13299 int num_transcoders;
13300
c4a1d9e4
CW
13301 struct intel_cursor_error_state {
13302 u32 control;
13303 u32 position;
13304 u32 base;
13305 u32 size;
52331309 13306 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
13307
13308 struct intel_pipe_error_state {
ddf9c536 13309 bool power_domain_on;
c4a1d9e4 13310 u32 source;
f301b1e1 13311 u32 stat;
52331309 13312 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
13313
13314 struct intel_plane_error_state {
13315 u32 control;
13316 u32 stride;
13317 u32 size;
13318 u32 pos;
13319 u32 addr;
13320 u32 surface;
13321 u32 tile_offset;
52331309 13322 } plane[I915_MAX_PIPES];
63b66e5b
CW
13323
13324 struct intel_transcoder_error_state {
ddf9c536 13325 bool power_domain_on;
63b66e5b
CW
13326 enum transcoder cpu_transcoder;
13327
13328 u32 conf;
13329
13330 u32 htotal;
13331 u32 hblank;
13332 u32 hsync;
13333 u32 vtotal;
13334 u32 vblank;
13335 u32 vsync;
13336 } transcoder[4];
c4a1d9e4
CW
13337};
13338
13339struct intel_display_error_state *
13340intel_display_capture_error_state(struct drm_device *dev)
13341{
fbee40df 13342 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 13343 struct intel_display_error_state *error;
63b66e5b
CW
13344 int transcoders[] = {
13345 TRANSCODER_A,
13346 TRANSCODER_B,
13347 TRANSCODER_C,
13348 TRANSCODER_EDP,
13349 };
c4a1d9e4
CW
13350 int i;
13351
63b66e5b
CW
13352 if (INTEL_INFO(dev)->num_pipes == 0)
13353 return NULL;
13354
9d1cb914 13355 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
13356 if (error == NULL)
13357 return NULL;
13358
190be112 13359 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
13360 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13361
52331309 13362 for_each_pipe(i) {
ddf9c536 13363 error->pipe[i].power_domain_on =
bfafe93a
ID
13364 intel_display_power_enabled_unlocked(dev_priv,
13365 POWER_DOMAIN_PIPE(i));
ddf9c536 13366 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
13367 continue;
13368
5efb3e28
VS
13369 error->cursor[i].control = I915_READ(CURCNTR(i));
13370 error->cursor[i].position = I915_READ(CURPOS(i));
13371 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
13372
13373 error->plane[i].control = I915_READ(DSPCNTR(i));
13374 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 13375 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 13376 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
13377 error->plane[i].pos = I915_READ(DSPPOS(i));
13378 }
ca291363
PZ
13379 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13380 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
13381 if (INTEL_INFO(dev)->gen >= 4) {
13382 error->plane[i].surface = I915_READ(DSPSURF(i));
13383 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13384 }
13385
c4a1d9e4 13386 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 13387
3abfce77 13388 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 13389 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
13390 }
13391
13392 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13393 if (HAS_DDI(dev_priv->dev))
13394 error->num_transcoders++; /* Account for eDP. */
13395
13396 for (i = 0; i < error->num_transcoders; i++) {
13397 enum transcoder cpu_transcoder = transcoders[i];
13398
ddf9c536 13399 error->transcoder[i].power_domain_on =
bfafe93a 13400 intel_display_power_enabled_unlocked(dev_priv,
38cc1daf 13401 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 13402 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
13403 continue;
13404
63b66e5b
CW
13405 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13406
13407 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13408 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13409 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13410 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13411 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13412 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13413 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
13414 }
13415
13416 return error;
13417}
13418
edc3d884
MK
13419#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13420
c4a1d9e4 13421void
edc3d884 13422intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
13423 struct drm_device *dev,
13424 struct intel_display_error_state *error)
13425{
13426 int i;
13427
63b66e5b
CW
13428 if (!error)
13429 return;
13430
edc3d884 13431 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 13432 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 13433 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 13434 error->power_well_driver);
52331309 13435 for_each_pipe(i) {
edc3d884 13436 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
13437 err_printf(m, " Power: %s\n",
13438 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 13439 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 13440 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
13441
13442 err_printf(m, "Plane [%d]:\n", i);
13443 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13444 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 13445 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
13446 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13447 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 13448 }
4b71a570 13449 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 13450 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 13451 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
13452 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13453 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
13454 }
13455
edc3d884
MK
13456 err_printf(m, "Cursor [%d]:\n", i);
13457 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13458 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13459 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 13460 }
63b66e5b
CW
13461
13462 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 13463 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 13464 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
13465 err_printf(m, " Power: %s\n",
13466 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
13467 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13468 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13469 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13470 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13471 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13472 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13473 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13474 }
c4a1d9e4 13475}
This page took 2.580439 seconds and 5 git commands to generate.