drm/i915: Allow user modes to exceed DVI 165MHz limit
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
66e514c1 744 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
745 * properly reconstruct framebuffers.
746 */
f4510a27 747 return intel_crtc->active && crtc->primary->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
d9d82081 1098 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
93ce0ba6 1101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
d9d82081
PZ
1102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
83f26f16 1169 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
1fe47785 1191 int reg, sprite;
19332d7a
JB
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
20674eef 1197 val = I915_READ(reg);
83f26f16 1198 WARN(val & SP_ENABLE,
20674eef 1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1200 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
83f26f16 1205 WARN(val & SPRITE_ENABLE,
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
83f26f16 1211 WARN(val & DVS_ENABLE,
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
e1fdc473
PZ
1807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
851855d8 1816 intel_wait_for_vblank(dev_priv->dev, pipe);
b24e7179
JB
1817}
1818
1819/**
309cfea8 1820 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
702e7a56
PZ
1834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
b24e7179
JB
1836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1844 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1845 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
702e7a56 1851 reg = PIPECONF(cpu_transcoder);
b24e7179 1852 val = I915_READ(reg);
00d70b15
CW
1853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
d74362c9
KP
1860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
1dba99f4
VS
1864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
d74362c9 1866{
3d13ef2e
DL
1867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
d74362c9
KP
1872}
1873
b24e7179 1874/**
262ca2b0 1875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
262ca2b0
MR
1882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
b24e7179 1884{
939c2fe8
VS
1885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
4c445e0e 1893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1894
4c445e0e 1895 intel_crtc->primary_enabled = true;
939c2fe8 1896
b24e7179
JB
1897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
00d70b15
CW
1899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1903 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
b24e7179 1907/**
262ca2b0 1908 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
262ca2b0
MR
1915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
b24e7179 1917{
939c2fe8
VS
1918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1920 int reg;
1921 u32 val;
1922
4c445e0e 1923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1924
4c445e0e 1925 intel_crtc->primary_enabled = false;
939c2fe8 1926
b24e7179
JB
1927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
00d70b15
CW
1929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1933 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
693db184
CW
1937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
a57ce0b2
JB
1946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
127bd2ac 1954int
48b956c5 1955intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj,
919926ae 1957 struct intel_ring_buffer *pipelined)
6b95a207 1958{
ce453d81 1959 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1960 u32 alignment;
1961 int ret;
1962
05394f39 1963 switch (obj->tiling_mode) {
6b95a207 1964 case I915_TILING_NONE:
534843da
CW
1965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
a6c45cf0 1967 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
6b95a207
KH
1971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
80075d49 1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
693db184
CW
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
ce453d81 1991 dev_priv->mm.interruptible = false;
2da3b9b9 1992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1993 if (ret)
ce453d81 1994 goto err_interruptible;
6b95a207
KH
1995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
06d98131 2001 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2002 if (ret)
2003 goto err_unpin;
1690e1eb 2004
9a5a53b3 2005 i915_gem_object_pin_fence(obj);
6b95a207 2006
ce453d81 2007 dev_priv->mm.interruptible = true;
6b95a207 2008 return 0;
48b956c5
CW
2009
2010err_unpin:
cc98b413 2011 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2012err_interruptible:
2013 dev_priv->mm.interruptible = true;
48b956c5 2014 return ret;
6b95a207
KH
2015}
2016
1690e1eb
CW
2017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
cc98b413 2020 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2021}
2022
c2c75131
DV
2023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
bc752862
CW
2025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
c2c75131 2029{
bc752862
CW
2030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
c2c75131 2032
bc752862
CW
2033 tile_rows = *y / 8;
2034 *y %= 8;
c2c75131 2035
bc752862
CW
2036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
c2c75131
DV
2048}
2049
46f297fb
JB
2050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
484b41dd 2071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
ff2652ea
CW
2079 if (plane_config->size == 0)
2080 return false;
2081
46f297fb
JB
2082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
484b41dd 2085 return false;
46f297fb
JB
2086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
66e514c1 2089 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2090 }
2091
66e514c1
DA
2092 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2093 mode_cmd.width = crtc->base.primary->fb->width;
2094 mode_cmd.height = crtc->base.primary->fb->height;
2095 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2096
2097 mutex_lock(&dev->struct_mutex);
2098
66e514c1 2099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2100 &mode_cmd, obj)) {
46f297fb
JB
2101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
46f297fb
JB
2109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
66e514c1 2124 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
66e514c1
DA
2130 kfree(intel_crtc->base.primary->fb);
2131 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
66e514c1 2143 if (!i->active || !c->primary->fb)
484b41dd
JB
2144 continue;
2145
66e514c1 2146 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2148 drm_framebuffer_reference(c->primary->fb);
2149 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2150 break;
2151 }
2152 }
46f297fb
JB
2153}
2154
262ca2b0
MR
2155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
81255565
JB
2158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
05394f39 2163 struct drm_i915_gem_object *obj;
81255565 2164 int plane = intel_crtc->plane;
e506a0c6 2165 unsigned long linear_offset;
81255565 2166 u32 dspcntr;
5eddb70b 2167 u32 reg;
81255565
JB
2168
2169 switch (plane) {
2170 case 0:
2171 case 1:
2172 break;
2173 default:
84f44ce7 2174 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2175 return -EINVAL;
2176 }
2177
2178 intel_fb = to_intel_framebuffer(fb);
2179 obj = intel_fb->obj;
81255565 2180
5eddb70b
CW
2181 reg = DSPCNTR(plane);
2182 dspcntr = I915_READ(reg);
81255565
JB
2183 /* Mask out pixel format bits in case we change it */
2184 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2185 switch (fb->pixel_format) {
2186 case DRM_FORMAT_C8:
81255565
JB
2187 dspcntr |= DISPPLANE_8BPP;
2188 break;
57779d06
VS
2189 case DRM_FORMAT_XRGB1555:
2190 case DRM_FORMAT_ARGB1555:
2191 dspcntr |= DISPPLANE_BGRX555;
81255565 2192 break;
57779d06
VS
2193 case DRM_FORMAT_RGB565:
2194 dspcntr |= DISPPLANE_BGRX565;
2195 break;
2196 case DRM_FORMAT_XRGB8888:
2197 case DRM_FORMAT_ARGB8888:
2198 dspcntr |= DISPPLANE_BGRX888;
2199 break;
2200 case DRM_FORMAT_XBGR8888:
2201 case DRM_FORMAT_ABGR8888:
2202 dspcntr |= DISPPLANE_RGBX888;
2203 break;
2204 case DRM_FORMAT_XRGB2101010:
2205 case DRM_FORMAT_ARGB2101010:
2206 dspcntr |= DISPPLANE_BGRX101010;
2207 break;
2208 case DRM_FORMAT_XBGR2101010:
2209 case DRM_FORMAT_ABGR2101010:
2210 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2211 break;
2212 default:
baba133a 2213 BUG();
81255565 2214 }
57779d06 2215
a6c45cf0 2216 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2217 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2218 dspcntr |= DISPPLANE_TILED;
2219 else
2220 dspcntr &= ~DISPPLANE_TILED;
2221 }
2222
de1aa629
VS
2223 if (IS_G4X(dev))
2224 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2225
5eddb70b 2226 I915_WRITE(reg, dspcntr);
81255565 2227
e506a0c6 2228 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2229
c2c75131
DV
2230 if (INTEL_INFO(dev)->gen >= 4) {
2231 intel_crtc->dspaddr_offset =
bc752862
CW
2232 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2233 fb->bits_per_pixel / 8,
2234 fb->pitches[0]);
c2c75131
DV
2235 linear_offset -= intel_crtc->dspaddr_offset;
2236 } else {
e506a0c6 2237 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2238 }
e506a0c6 2239
f343c5f6
BW
2240 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2241 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2242 fb->pitches[0]);
01f2c773 2243 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2244 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2245 I915_WRITE(DSPSURF(plane),
2246 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2247 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2248 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2249 } else
f343c5f6 2250 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2251 POSTING_READ(reg);
81255565 2252
17638cd6
JB
2253 return 0;
2254}
2255
262ca2b0
MR
2256static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2257 struct drm_framebuffer *fb,
2258 int x, int y)
17638cd6
JB
2259{
2260 struct drm_device *dev = crtc->dev;
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2263 struct intel_framebuffer *intel_fb;
2264 struct drm_i915_gem_object *obj;
2265 int plane = intel_crtc->plane;
e506a0c6 2266 unsigned long linear_offset;
17638cd6
JB
2267 u32 dspcntr;
2268 u32 reg;
2269
2270 switch (plane) {
2271 case 0:
2272 case 1:
27f8227b 2273 case 2:
17638cd6
JB
2274 break;
2275 default:
84f44ce7 2276 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2277 return -EINVAL;
2278 }
2279
2280 intel_fb = to_intel_framebuffer(fb);
2281 obj = intel_fb->obj;
2282
2283 reg = DSPCNTR(plane);
2284 dspcntr = I915_READ(reg);
2285 /* Mask out pixel format bits in case we change it */
2286 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2287 switch (fb->pixel_format) {
2288 case DRM_FORMAT_C8:
17638cd6
JB
2289 dspcntr |= DISPPLANE_8BPP;
2290 break;
57779d06
VS
2291 case DRM_FORMAT_RGB565:
2292 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2293 break;
57779d06
VS
2294 case DRM_FORMAT_XRGB8888:
2295 case DRM_FORMAT_ARGB8888:
2296 dspcntr |= DISPPLANE_BGRX888;
2297 break;
2298 case DRM_FORMAT_XBGR8888:
2299 case DRM_FORMAT_ABGR8888:
2300 dspcntr |= DISPPLANE_RGBX888;
2301 break;
2302 case DRM_FORMAT_XRGB2101010:
2303 case DRM_FORMAT_ARGB2101010:
2304 dspcntr |= DISPPLANE_BGRX101010;
2305 break;
2306 case DRM_FORMAT_XBGR2101010:
2307 case DRM_FORMAT_ABGR2101010:
2308 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2309 break;
2310 default:
baba133a 2311 BUG();
17638cd6
JB
2312 }
2313
2314 if (obj->tiling_mode != I915_TILING_NONE)
2315 dspcntr |= DISPPLANE_TILED;
2316 else
2317 dspcntr &= ~DISPPLANE_TILED;
2318
b42c6009 2319 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2320 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2321 else
2322 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2323
2324 I915_WRITE(reg, dspcntr);
2325
e506a0c6 2326 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2327 intel_crtc->dspaddr_offset =
bc752862
CW
2328 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2329 fb->bits_per_pixel / 8,
2330 fb->pitches[0]);
c2c75131 2331 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2332
f343c5f6
BW
2333 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2334 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2335 fb->pitches[0]);
01f2c773 2336 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2337 I915_WRITE(DSPSURF(plane),
2338 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2339 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2340 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2341 } else {
2342 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2343 I915_WRITE(DSPLINOFF(plane), linear_offset);
2344 }
17638cd6
JB
2345 POSTING_READ(reg);
2346
2347 return 0;
2348}
2349
2350/* Assume fb object is pinned & idle & fenced and just update base pointers */
2351static int
2352intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2353 int x, int y, enum mode_set_atomic state)
2354{
2355 struct drm_device *dev = crtc->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2357
6b8e6ed0
CW
2358 if (dev_priv->display.disable_fbc)
2359 dev_priv->display.disable_fbc(dev);
3dec0095 2360 intel_increase_pllclock(crtc);
81255565 2361
262ca2b0 2362 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
81255565
JB
2363}
2364
96a02917
VS
2365void intel_display_handle_reset(struct drm_device *dev)
2366{
2367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct drm_crtc *crtc;
2369
2370 /*
2371 * Flips in the rings have been nuked by the reset,
2372 * so complete all pending flips so that user space
2373 * will get its events and not get stuck.
2374 *
2375 * Also update the base address of all primary
2376 * planes to the the last fb to make sure we're
2377 * showing the correct fb after a reset.
2378 *
2379 * Need to make two loops over the crtcs so that we
2380 * don't try to grab a crtc mutex before the
2381 * pending_flip_queue really got woken up.
2382 */
2383
2384 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2386 enum plane plane = intel_crtc->plane;
2387
2388 intel_prepare_page_flip(dev, plane);
2389 intel_finish_page_flip_plane(dev, plane);
2390 }
2391
2392 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2394
2395 mutex_lock(&crtc->mutex);
947fdaad
CW
2396 /*
2397 * FIXME: Once we have proper support for primary planes (and
2398 * disabling them without disabling the entire crtc) allow again
66e514c1 2399 * a NULL crtc->primary->fb.
947fdaad 2400 */
f4510a27 2401 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2402 dev_priv->display.update_primary_plane(crtc,
66e514c1 2403 crtc->primary->fb,
262ca2b0
MR
2404 crtc->x,
2405 crtc->y);
96a02917
VS
2406 mutex_unlock(&crtc->mutex);
2407 }
2408}
2409
14667a4b
CW
2410static int
2411intel_finish_fb(struct drm_framebuffer *old_fb)
2412{
2413 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2414 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2415 bool was_interruptible = dev_priv->mm.interruptible;
2416 int ret;
2417
14667a4b
CW
2418 /* Big Hammer, we also need to ensure that any pending
2419 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2420 * current scanout is retired before unpinning the old
2421 * framebuffer.
2422 *
2423 * This should only fail upon a hung GPU, in which case we
2424 * can safely continue.
2425 */
2426 dev_priv->mm.interruptible = false;
2427 ret = i915_gem_object_finish_gpu(obj);
2428 dev_priv->mm.interruptible = was_interruptible;
2429
2430 return ret;
2431}
2432
7d5e3799
CW
2433static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2438 unsigned long flags;
2439 bool pending;
2440
2441 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2442 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2443 return false;
2444
2445 spin_lock_irqsave(&dev->event_lock, flags);
2446 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2447 spin_unlock_irqrestore(&dev->event_lock, flags);
2448
2449 return pending;
2450}
2451
5c3b82e2 2452static int
3c4fdcfb 2453intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2454 struct drm_framebuffer *fb)
79e53945
JB
2455{
2456 struct drm_device *dev = crtc->dev;
6b8e6ed0 2457 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2459 struct drm_framebuffer *old_fb;
5c3b82e2 2460 int ret;
79e53945 2461
7d5e3799
CW
2462 if (intel_crtc_has_pending_flip(crtc)) {
2463 DRM_ERROR("pipe is still busy with an old pageflip\n");
2464 return -EBUSY;
2465 }
2466
79e53945 2467 /* no fb bound */
94352cf9 2468 if (!fb) {
a5071c2f 2469 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2470 return 0;
2471 }
2472
7eb552ae 2473 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2474 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2475 plane_name(intel_crtc->plane),
2476 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2477 return -EINVAL;
79e53945
JB
2478 }
2479
5c3b82e2 2480 mutex_lock(&dev->struct_mutex);
265db958 2481 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2482 to_intel_framebuffer(fb)->obj,
919926ae 2483 NULL);
8ac36ec1 2484 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2485 if (ret != 0) {
a5071c2f 2486 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2487 return ret;
2488 }
79e53945 2489
bb2043de
DL
2490 /*
2491 * Update pipe size and adjust fitter if needed: the reason for this is
2492 * that in compute_mode_changes we check the native mode (not the pfit
2493 * mode) to see if we can flip rather than do a full mode set. In the
2494 * fastboot case, we'll flip, but if we don't update the pipesrc and
2495 * pfit state, we'll end up with a big fb scanned out into the wrong
2496 * sized surface.
2497 *
2498 * To fix this properly, we need to hoist the checks up into
2499 * compute_mode_changes (or above), check the actual pfit state and
2500 * whether the platform allows pfit disable with pipe active, and only
2501 * then update the pipesrc and pfit state, even on the flip path.
2502 */
d330a953 2503 if (i915.fastboot) {
d7bf63f2
DL
2504 const struct drm_display_mode *adjusted_mode =
2505 &intel_crtc->config.adjusted_mode;
2506
4d6a3e63 2507 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2508 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2509 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2510 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2513 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2514 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2515 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2516 }
0637d60d
JB
2517 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2518 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2519 }
2520
262ca2b0 2521 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
4e6cfefc 2522 if (ret) {
8ac36ec1 2523 mutex_lock(&dev->struct_mutex);
94352cf9 2524 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2525 mutex_unlock(&dev->struct_mutex);
a5071c2f 2526 DRM_ERROR("failed to update base address\n");
4e6cfefc 2527 return ret;
79e53945 2528 }
3c4fdcfb 2529
f4510a27
MR
2530 old_fb = crtc->primary->fb;
2531 crtc->primary->fb = fb;
6c4c86f5
DV
2532 crtc->x = x;
2533 crtc->y = y;
94352cf9 2534
b7f1de28 2535 if (old_fb) {
d7697eea
DV
2536 if (intel_crtc->active && old_fb != fb)
2537 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2538 mutex_lock(&dev->struct_mutex);
1690e1eb 2539 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2540 mutex_unlock(&dev->struct_mutex);
b7f1de28 2541 }
652c393a 2542
8ac36ec1 2543 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2544 intel_update_fbc(dev);
4906557e 2545 intel_edp_psr_update(dev);
5c3b82e2 2546 mutex_unlock(&dev->struct_mutex);
79e53945 2547
5c3b82e2 2548 return 0;
79e53945
JB
2549}
2550
5e84e1a4
ZW
2551static void intel_fdi_normal_train(struct drm_crtc *crtc)
2552{
2553 struct drm_device *dev = crtc->dev;
2554 struct drm_i915_private *dev_priv = dev->dev_private;
2555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2556 int pipe = intel_crtc->pipe;
2557 u32 reg, temp;
2558
2559 /* enable normal train */
2560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
61e499bf 2562 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2563 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2564 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2568 }
5e84e1a4
ZW
2569 I915_WRITE(reg, temp);
2570
2571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
2573 if (HAS_PCH_CPT(dev)) {
2574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2575 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2576 } else {
2577 temp &= ~FDI_LINK_TRAIN_NONE;
2578 temp |= FDI_LINK_TRAIN_NONE;
2579 }
2580 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2581
2582 /* wait one idle pattern time */
2583 POSTING_READ(reg);
2584 udelay(1000);
357555c0
JB
2585
2586 /* IVB wants error correction enabled */
2587 if (IS_IVYBRIDGE(dev))
2588 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2589 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2590}
2591
1fbc0d78 2592static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2593{
1fbc0d78
DV
2594 return crtc->base.enabled && crtc->active &&
2595 crtc->config.has_pch_encoder;
1e833f40
DV
2596}
2597
01a415fd
DV
2598static void ivb_modeset_global_resources(struct drm_device *dev)
2599{
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *pipe_B_crtc =
2602 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2603 struct intel_crtc *pipe_C_crtc =
2604 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2605 uint32_t temp;
2606
1e833f40
DV
2607 /*
2608 * When everything is off disable fdi C so that we could enable fdi B
2609 * with all lanes. Note that we don't care about enabled pipes without
2610 * an enabled pch encoder.
2611 */
2612 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2613 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2614 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2615 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2616
2617 temp = I915_READ(SOUTH_CHICKEN1);
2618 temp &= ~FDI_BC_BIFURCATION_SELECT;
2619 DRM_DEBUG_KMS("disabling fdi C rx\n");
2620 I915_WRITE(SOUTH_CHICKEN1, temp);
2621 }
2622}
2623
8db9d77b
ZW
2624/* The FDI link training functions for ILK/Ibexpeak. */
2625static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2626{
2627 struct drm_device *dev = crtc->dev;
2628 struct drm_i915_private *dev_priv = dev->dev_private;
2629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2630 int pipe = intel_crtc->pipe;
0fc932b8 2631 int plane = intel_crtc->plane;
5eddb70b 2632 u32 reg, temp, tries;
8db9d77b 2633
0fc932b8
JB
2634 /* FDI needs bits from pipe & plane first */
2635 assert_pipe_enabled(dev_priv, pipe);
2636 assert_plane_enabled(dev_priv, plane);
2637
e1a44743
AJ
2638 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2639 for train result */
5eddb70b
CW
2640 reg = FDI_RX_IMR(pipe);
2641 temp = I915_READ(reg);
e1a44743
AJ
2642 temp &= ~FDI_RX_SYMBOL_LOCK;
2643 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2644 I915_WRITE(reg, temp);
2645 I915_READ(reg);
e1a44743
AJ
2646 udelay(150);
2647
8db9d77b 2648 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2649 reg = FDI_TX_CTL(pipe);
2650 temp = I915_READ(reg);
627eb5a3
DV
2651 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2652 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2653 temp &= ~FDI_LINK_TRAIN_NONE;
2654 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2655 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2656
5eddb70b
CW
2657 reg = FDI_RX_CTL(pipe);
2658 temp = I915_READ(reg);
8db9d77b
ZW
2659 temp &= ~FDI_LINK_TRAIN_NONE;
2660 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2661 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2662
2663 POSTING_READ(reg);
8db9d77b
ZW
2664 udelay(150);
2665
5b2adf89 2666 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2667 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2668 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2669 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2670
5eddb70b 2671 reg = FDI_RX_IIR(pipe);
e1a44743 2672 for (tries = 0; tries < 5; tries++) {
5eddb70b 2673 temp = I915_READ(reg);
8db9d77b
ZW
2674 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2675
2676 if ((temp & FDI_RX_BIT_LOCK)) {
2677 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2678 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2679 break;
2680 }
8db9d77b 2681 }
e1a44743 2682 if (tries == 5)
5eddb70b 2683 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2684
2685 /* Train 2 */
5eddb70b
CW
2686 reg = FDI_TX_CTL(pipe);
2687 temp = I915_READ(reg);
8db9d77b
ZW
2688 temp &= ~FDI_LINK_TRAIN_NONE;
2689 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2690 I915_WRITE(reg, temp);
8db9d77b 2691
5eddb70b
CW
2692 reg = FDI_RX_CTL(pipe);
2693 temp = I915_READ(reg);
8db9d77b
ZW
2694 temp &= ~FDI_LINK_TRAIN_NONE;
2695 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2696 I915_WRITE(reg, temp);
8db9d77b 2697
5eddb70b
CW
2698 POSTING_READ(reg);
2699 udelay(150);
8db9d77b 2700
5eddb70b 2701 reg = FDI_RX_IIR(pipe);
e1a44743 2702 for (tries = 0; tries < 5; tries++) {
5eddb70b 2703 temp = I915_READ(reg);
8db9d77b
ZW
2704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2705
2706 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2708 DRM_DEBUG_KMS("FDI train 2 done.\n");
2709 break;
2710 }
8db9d77b 2711 }
e1a44743 2712 if (tries == 5)
5eddb70b 2713 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2714
2715 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2716
8db9d77b
ZW
2717}
2718
0206e353 2719static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2720 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2721 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2722 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2723 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2724};
2725
2726/* The FDI link training functions for SNB/Cougarpoint. */
2727static void gen6_fdi_link_train(struct drm_crtc *crtc)
2728{
2729 struct drm_device *dev = crtc->dev;
2730 struct drm_i915_private *dev_priv = dev->dev_private;
2731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2732 int pipe = intel_crtc->pipe;
fa37d39e 2733 u32 reg, temp, i, retry;
8db9d77b 2734
e1a44743
AJ
2735 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2736 for train result */
5eddb70b
CW
2737 reg = FDI_RX_IMR(pipe);
2738 temp = I915_READ(reg);
e1a44743
AJ
2739 temp &= ~FDI_RX_SYMBOL_LOCK;
2740 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2741 I915_WRITE(reg, temp);
2742
2743 POSTING_READ(reg);
e1a44743
AJ
2744 udelay(150);
2745
8db9d77b 2746 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
627eb5a3
DV
2749 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2750 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2751 temp &= ~FDI_LINK_TRAIN_NONE;
2752 temp |= FDI_LINK_TRAIN_PATTERN_1;
2753 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2754 /* SNB-B */
2755 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2756 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2757
d74cf324
DV
2758 I915_WRITE(FDI_RX_MISC(pipe),
2759 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2760
5eddb70b
CW
2761 reg = FDI_RX_CTL(pipe);
2762 temp = I915_READ(reg);
8db9d77b
ZW
2763 if (HAS_PCH_CPT(dev)) {
2764 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2765 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2766 } else {
2767 temp &= ~FDI_LINK_TRAIN_NONE;
2768 temp |= FDI_LINK_TRAIN_PATTERN_1;
2769 }
5eddb70b
CW
2770 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2771
2772 POSTING_READ(reg);
8db9d77b
ZW
2773 udelay(150);
2774
0206e353 2775 for (i = 0; i < 4; i++) {
5eddb70b
CW
2776 reg = FDI_TX_CTL(pipe);
2777 temp = I915_READ(reg);
8db9d77b
ZW
2778 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2779 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2780 I915_WRITE(reg, temp);
2781
2782 POSTING_READ(reg);
8db9d77b
ZW
2783 udelay(500);
2784
fa37d39e
SP
2785 for (retry = 0; retry < 5; retry++) {
2786 reg = FDI_RX_IIR(pipe);
2787 temp = I915_READ(reg);
2788 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2789 if (temp & FDI_RX_BIT_LOCK) {
2790 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2791 DRM_DEBUG_KMS("FDI train 1 done.\n");
2792 break;
2793 }
2794 udelay(50);
8db9d77b 2795 }
fa37d39e
SP
2796 if (retry < 5)
2797 break;
8db9d77b
ZW
2798 }
2799 if (i == 4)
5eddb70b 2800 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2801
2802 /* Train 2 */
5eddb70b
CW
2803 reg = FDI_TX_CTL(pipe);
2804 temp = I915_READ(reg);
8db9d77b
ZW
2805 temp &= ~FDI_LINK_TRAIN_NONE;
2806 temp |= FDI_LINK_TRAIN_PATTERN_2;
2807 if (IS_GEN6(dev)) {
2808 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2809 /* SNB-B */
2810 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2811 }
5eddb70b 2812 I915_WRITE(reg, temp);
8db9d77b 2813
5eddb70b
CW
2814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
8db9d77b
ZW
2816 if (HAS_PCH_CPT(dev)) {
2817 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2818 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2819 } else {
2820 temp &= ~FDI_LINK_TRAIN_NONE;
2821 temp |= FDI_LINK_TRAIN_PATTERN_2;
2822 }
5eddb70b
CW
2823 I915_WRITE(reg, temp);
2824
2825 POSTING_READ(reg);
8db9d77b
ZW
2826 udelay(150);
2827
0206e353 2828 for (i = 0; i < 4; i++) {
5eddb70b
CW
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
8db9d77b
ZW
2831 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2832 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2833 I915_WRITE(reg, temp);
2834
2835 POSTING_READ(reg);
8db9d77b
ZW
2836 udelay(500);
2837
fa37d39e
SP
2838 for (retry = 0; retry < 5; retry++) {
2839 reg = FDI_RX_IIR(pipe);
2840 temp = I915_READ(reg);
2841 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2842 if (temp & FDI_RX_SYMBOL_LOCK) {
2843 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2844 DRM_DEBUG_KMS("FDI train 2 done.\n");
2845 break;
2846 }
2847 udelay(50);
8db9d77b 2848 }
fa37d39e
SP
2849 if (retry < 5)
2850 break;
8db9d77b
ZW
2851 }
2852 if (i == 4)
5eddb70b 2853 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2854
2855 DRM_DEBUG_KMS("FDI train done.\n");
2856}
2857
357555c0
JB
2858/* Manual link training for Ivy Bridge A0 parts */
2859static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2860{
2861 struct drm_device *dev = crtc->dev;
2862 struct drm_i915_private *dev_priv = dev->dev_private;
2863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2864 int pipe = intel_crtc->pipe;
139ccd3f 2865 u32 reg, temp, i, j;
357555c0
JB
2866
2867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2868 for train result */
2869 reg = FDI_RX_IMR(pipe);
2870 temp = I915_READ(reg);
2871 temp &= ~FDI_RX_SYMBOL_LOCK;
2872 temp &= ~FDI_RX_BIT_LOCK;
2873 I915_WRITE(reg, temp);
2874
2875 POSTING_READ(reg);
2876 udelay(150);
2877
01a415fd
DV
2878 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2879 I915_READ(FDI_RX_IIR(pipe)));
2880
139ccd3f
JB
2881 /* Try each vswing and preemphasis setting twice before moving on */
2882 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2883 /* disable first in case we need to retry */
2884 reg = FDI_TX_CTL(pipe);
2885 temp = I915_READ(reg);
2886 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2887 temp &= ~FDI_TX_ENABLE;
2888 I915_WRITE(reg, temp);
357555c0 2889
139ccd3f
JB
2890 reg = FDI_RX_CTL(pipe);
2891 temp = I915_READ(reg);
2892 temp &= ~FDI_LINK_TRAIN_AUTO;
2893 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2894 temp &= ~FDI_RX_ENABLE;
2895 I915_WRITE(reg, temp);
357555c0 2896
139ccd3f 2897 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2898 reg = FDI_TX_CTL(pipe);
2899 temp = I915_READ(reg);
139ccd3f
JB
2900 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2901 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2902 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2903 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2904 temp |= snb_b_fdi_train_param[j/2];
2905 temp |= FDI_COMPOSITE_SYNC;
2906 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2907
139ccd3f
JB
2908 I915_WRITE(FDI_RX_MISC(pipe),
2909 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2910
139ccd3f 2911 reg = FDI_RX_CTL(pipe);
357555c0 2912 temp = I915_READ(reg);
139ccd3f
JB
2913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914 temp |= FDI_COMPOSITE_SYNC;
2915 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2916
139ccd3f
JB
2917 POSTING_READ(reg);
2918 udelay(1); /* should be 0.5us */
357555c0 2919
139ccd3f
JB
2920 for (i = 0; i < 4; i++) {
2921 reg = FDI_RX_IIR(pipe);
2922 temp = I915_READ(reg);
2923 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2924
139ccd3f
JB
2925 if (temp & FDI_RX_BIT_LOCK ||
2926 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2927 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2928 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2929 i);
2930 break;
2931 }
2932 udelay(1); /* should be 0.5us */
2933 }
2934 if (i == 4) {
2935 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2936 continue;
2937 }
357555c0 2938
139ccd3f 2939 /* Train 2 */
357555c0
JB
2940 reg = FDI_TX_CTL(pipe);
2941 temp = I915_READ(reg);
139ccd3f
JB
2942 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2943 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2944 I915_WRITE(reg, temp);
2945
2946 reg = FDI_RX_CTL(pipe);
2947 temp = I915_READ(reg);
2948 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2949 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2950 I915_WRITE(reg, temp);
2951
2952 POSTING_READ(reg);
139ccd3f 2953 udelay(2); /* should be 1.5us */
357555c0 2954
139ccd3f
JB
2955 for (i = 0; i < 4; i++) {
2956 reg = FDI_RX_IIR(pipe);
2957 temp = I915_READ(reg);
2958 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2959
139ccd3f
JB
2960 if (temp & FDI_RX_SYMBOL_LOCK ||
2961 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2962 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2963 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2964 i);
2965 goto train_done;
2966 }
2967 udelay(2); /* should be 1.5us */
357555c0 2968 }
139ccd3f
JB
2969 if (i == 4)
2970 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2971 }
357555c0 2972
139ccd3f 2973train_done:
357555c0
JB
2974 DRM_DEBUG_KMS("FDI train done.\n");
2975}
2976
88cefb6c 2977static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2978{
88cefb6c 2979 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2980 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2981 int pipe = intel_crtc->pipe;
5eddb70b 2982 u32 reg, temp;
79e53945 2983
c64e311e 2984
c98e9dcf 2985 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2986 reg = FDI_RX_CTL(pipe);
2987 temp = I915_READ(reg);
627eb5a3
DV
2988 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2989 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2990 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2991 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2992
2993 POSTING_READ(reg);
c98e9dcf
JB
2994 udelay(200);
2995
2996 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2997 temp = I915_READ(reg);
2998 I915_WRITE(reg, temp | FDI_PCDCLK);
2999
3000 POSTING_READ(reg);
c98e9dcf
JB
3001 udelay(200);
3002
20749730
PZ
3003 /* Enable CPU FDI TX PLL, always on for Ironlake */
3004 reg = FDI_TX_CTL(pipe);
3005 temp = I915_READ(reg);
3006 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3007 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3008
20749730
PZ
3009 POSTING_READ(reg);
3010 udelay(100);
6be4a607 3011 }
0e23b99d
JB
3012}
3013
88cefb6c
DV
3014static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3015{
3016 struct drm_device *dev = intel_crtc->base.dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 int pipe = intel_crtc->pipe;
3019 u32 reg, temp;
3020
3021 /* Switch from PCDclk to Rawclk */
3022 reg = FDI_RX_CTL(pipe);
3023 temp = I915_READ(reg);
3024 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3025
3026 /* Disable CPU FDI TX PLL */
3027 reg = FDI_TX_CTL(pipe);
3028 temp = I915_READ(reg);
3029 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3030
3031 POSTING_READ(reg);
3032 udelay(100);
3033
3034 reg = FDI_RX_CTL(pipe);
3035 temp = I915_READ(reg);
3036 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3037
3038 /* Wait for the clocks to turn off. */
3039 POSTING_READ(reg);
3040 udelay(100);
3041}
3042
0fc932b8
JB
3043static void ironlake_fdi_disable(struct drm_crtc *crtc)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3048 int pipe = intel_crtc->pipe;
3049 u32 reg, temp;
3050
3051 /* disable CPU FDI tx and PCH FDI rx */
3052 reg = FDI_TX_CTL(pipe);
3053 temp = I915_READ(reg);
3054 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3055 POSTING_READ(reg);
3056
3057 reg = FDI_RX_CTL(pipe);
3058 temp = I915_READ(reg);
3059 temp &= ~(0x7 << 16);
dfd07d72 3060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3061 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3062
3063 POSTING_READ(reg);
3064 udelay(100);
3065
3066 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3067 if (HAS_PCH_IBX(dev)) {
3068 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3069 }
0fc932b8
JB
3070
3071 /* still set train pattern 1 */
3072 reg = FDI_TX_CTL(pipe);
3073 temp = I915_READ(reg);
3074 temp &= ~FDI_LINK_TRAIN_NONE;
3075 temp |= FDI_LINK_TRAIN_PATTERN_1;
3076 I915_WRITE(reg, temp);
3077
3078 reg = FDI_RX_CTL(pipe);
3079 temp = I915_READ(reg);
3080 if (HAS_PCH_CPT(dev)) {
3081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3082 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3083 } else {
3084 temp &= ~FDI_LINK_TRAIN_NONE;
3085 temp |= FDI_LINK_TRAIN_PATTERN_1;
3086 }
3087 /* BPC in FDI rx is consistent with that in PIPECONF */
3088 temp &= ~(0x07 << 16);
dfd07d72 3089 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3090 I915_WRITE(reg, temp);
3091
3092 POSTING_READ(reg);
3093 udelay(100);
3094}
3095
5dce5b93
CW
3096bool intel_has_pending_fb_unpin(struct drm_device *dev)
3097{
3098 struct intel_crtc *crtc;
3099
3100 /* Note that we don't need to be called with mode_config.lock here
3101 * as our list of CRTC objects is static for the lifetime of the
3102 * device and so cannot disappear as we iterate. Similarly, we can
3103 * happily treat the predicates as racy, atomic checks as userspace
3104 * cannot claim and pin a new fb without at least acquring the
3105 * struct_mutex and so serialising with us.
3106 */
3107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3108 if (atomic_read(&crtc->unpin_work_count) == 0)
3109 continue;
3110
3111 if (crtc->unpin_work)
3112 intel_wait_for_vblank(dev, crtc->pipe);
3113
3114 return true;
3115 }
3116
3117 return false;
3118}
3119
e6c3a2a6
CW
3120static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3121{
0f91128d 3122 struct drm_device *dev = crtc->dev;
5bb61643 3123 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3124
f4510a27 3125 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3126 return;
3127
2c10d571
DV
3128 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3129
5bb61643
CW
3130 wait_event(dev_priv->pending_flip_queue,
3131 !intel_crtc_has_pending_flip(crtc));
3132
0f91128d 3133 mutex_lock(&dev->struct_mutex);
f4510a27 3134 intel_finish_fb(crtc->primary->fb);
0f91128d 3135 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3136}
3137
e615efe4
ED
3138/* Program iCLKIP clock to the desired frequency */
3139static void lpt_program_iclkip(struct drm_crtc *crtc)
3140{
3141 struct drm_device *dev = crtc->dev;
3142 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3143 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3144 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3145 u32 temp;
3146
09153000
DV
3147 mutex_lock(&dev_priv->dpio_lock);
3148
e615efe4
ED
3149 /* It is necessary to ungate the pixclk gate prior to programming
3150 * the divisors, and gate it back when it is done.
3151 */
3152 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3153
3154 /* Disable SSCCTL */
3155 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3156 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3157 SBI_SSCCTL_DISABLE,
3158 SBI_ICLK);
e615efe4
ED
3159
3160 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3161 if (clock == 20000) {
e615efe4
ED
3162 auxdiv = 1;
3163 divsel = 0x41;
3164 phaseinc = 0x20;
3165 } else {
3166 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3167 * but the adjusted_mode->crtc_clock in in KHz. To get the
3168 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3169 * convert the virtual clock precision to KHz here for higher
3170 * precision.
3171 */
3172 u32 iclk_virtual_root_freq = 172800 * 1000;
3173 u32 iclk_pi_range = 64;
3174 u32 desired_divisor, msb_divisor_value, pi_value;
3175
12d7ceed 3176 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3177 msb_divisor_value = desired_divisor / iclk_pi_range;
3178 pi_value = desired_divisor % iclk_pi_range;
3179
3180 auxdiv = 0;
3181 divsel = msb_divisor_value - 2;
3182 phaseinc = pi_value;
3183 }
3184
3185 /* This should not happen with any sane values */
3186 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3187 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3188 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3189 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3190
3191 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3192 clock,
e615efe4
ED
3193 auxdiv,
3194 divsel,
3195 phasedir,
3196 phaseinc);
3197
3198 /* Program SSCDIVINTPHASE6 */
988d6ee8 3199 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3200 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3201 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3202 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3203 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3204 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3205 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3206 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3207
3208 /* Program SSCAUXDIV */
988d6ee8 3209 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3210 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3211 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3212 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3213
3214 /* Enable modulator and associated divider */
988d6ee8 3215 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3216 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3217 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3218
3219 /* Wait for initialization time */
3220 udelay(24);
3221
3222 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3223
3224 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3225}
3226
275f01b2
DV
3227static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3228 enum pipe pch_transcoder)
3229{
3230 struct drm_device *dev = crtc->base.dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
3232 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3233
3234 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3235 I915_READ(HTOTAL(cpu_transcoder)));
3236 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3237 I915_READ(HBLANK(cpu_transcoder)));
3238 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3239 I915_READ(HSYNC(cpu_transcoder)));
3240
3241 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3242 I915_READ(VTOTAL(cpu_transcoder)));
3243 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3244 I915_READ(VBLANK(cpu_transcoder)));
3245 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3246 I915_READ(VSYNC(cpu_transcoder)));
3247 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3248 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3249}
3250
1fbc0d78
DV
3251static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3252{
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 uint32_t temp;
3255
3256 temp = I915_READ(SOUTH_CHICKEN1);
3257 if (temp & FDI_BC_BIFURCATION_SELECT)
3258 return;
3259
3260 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3261 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3262
3263 temp |= FDI_BC_BIFURCATION_SELECT;
3264 DRM_DEBUG_KMS("enabling fdi C rx\n");
3265 I915_WRITE(SOUTH_CHICKEN1, temp);
3266 POSTING_READ(SOUTH_CHICKEN1);
3267}
3268
3269static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3270{
3271 struct drm_device *dev = intel_crtc->base.dev;
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273
3274 switch (intel_crtc->pipe) {
3275 case PIPE_A:
3276 break;
3277 case PIPE_B:
3278 if (intel_crtc->config.fdi_lanes > 2)
3279 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3280 else
3281 cpt_enable_fdi_bc_bifurcation(dev);
3282
3283 break;
3284 case PIPE_C:
3285 cpt_enable_fdi_bc_bifurcation(dev);
3286
3287 break;
3288 default:
3289 BUG();
3290 }
3291}
3292
f67a559d
JB
3293/*
3294 * Enable PCH resources required for PCH ports:
3295 * - PCH PLLs
3296 * - FDI training & RX/TX
3297 * - update transcoder timings
3298 * - DP transcoding bits
3299 * - transcoder
3300 */
3301static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 int pipe = intel_crtc->pipe;
ee7b9f93 3307 u32 reg, temp;
2c07245f 3308
ab9412ba 3309 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3310
1fbc0d78
DV
3311 if (IS_IVYBRIDGE(dev))
3312 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3313
cd986abb
DV
3314 /* Write the TU size bits before fdi link training, so that error
3315 * detection works. */
3316 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3317 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3318
c98e9dcf 3319 /* For PCH output, training FDI link */
674cf967 3320 dev_priv->display.fdi_link_train(crtc);
2c07245f 3321
3ad8a208
DV
3322 /* We need to program the right clock selection before writing the pixel
3323 * mutliplier into the DPLL. */
303b81e0 3324 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3325 u32 sel;
4b645f14 3326
c98e9dcf 3327 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3328 temp |= TRANS_DPLL_ENABLE(pipe);
3329 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3330 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3331 temp |= sel;
3332 else
3333 temp &= ~sel;
c98e9dcf 3334 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3335 }
5eddb70b 3336
3ad8a208
DV
3337 /* XXX: pch pll's can be enabled any time before we enable the PCH
3338 * transcoder, and we actually should do this to not upset any PCH
3339 * transcoder that already use the clock when we share it.
3340 *
3341 * Note that enable_shared_dpll tries to do the right thing, but
3342 * get_shared_dpll unconditionally resets the pll - we need that to have
3343 * the right LVDS enable sequence. */
3344 ironlake_enable_shared_dpll(intel_crtc);
3345
d9b6cb56
JB
3346 /* set transcoder timing, panel must allow it */
3347 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3348 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3349
303b81e0 3350 intel_fdi_normal_train(crtc);
5e84e1a4 3351
c98e9dcf
JB
3352 /* For PCH DP, enable TRANS_DP_CTL */
3353 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3354 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3355 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3356 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3357 reg = TRANS_DP_CTL(pipe);
3358 temp = I915_READ(reg);
3359 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3360 TRANS_DP_SYNC_MASK |
3361 TRANS_DP_BPC_MASK);
5eddb70b
CW
3362 temp |= (TRANS_DP_OUTPUT_ENABLE |
3363 TRANS_DP_ENH_FRAMING);
9325c9f0 3364 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3365
3366 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3367 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3368 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3369 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3370
3371 switch (intel_trans_dp_port_sel(crtc)) {
3372 case PCH_DP_B:
5eddb70b 3373 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3374 break;
3375 case PCH_DP_C:
5eddb70b 3376 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3377 break;
3378 case PCH_DP_D:
5eddb70b 3379 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3380 break;
3381 default:
e95d41e1 3382 BUG();
32f9d658 3383 }
2c07245f 3384
5eddb70b 3385 I915_WRITE(reg, temp);
6be4a607 3386 }
b52eb4dc 3387
b8a4f404 3388 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3389}
3390
1507e5bd
PZ
3391static void lpt_pch_enable(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3396 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3397
ab9412ba 3398 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3399
8c52b5e8 3400 lpt_program_iclkip(crtc);
1507e5bd 3401
0540e488 3402 /* Set transcoder timing. */
275f01b2 3403 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3404
937bb610 3405 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3406}
3407
e2b78267 3408static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3409{
e2b78267 3410 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3411
3412 if (pll == NULL)
3413 return;
3414
3415 if (pll->refcount == 0) {
46edb027 3416 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3417 return;
3418 }
3419
f4a091c7
DV
3420 if (--pll->refcount == 0) {
3421 WARN_ON(pll->on);
3422 WARN_ON(pll->active);
3423 }
3424
a43f6e0f 3425 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3426}
3427
b89a1d39 3428static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3429{
e2b78267
DV
3430 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3431 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3432 enum intel_dpll_id i;
ee7b9f93 3433
ee7b9f93 3434 if (pll) {
46edb027
DV
3435 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3436 crtc->base.base.id, pll->name);
e2b78267 3437 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3438 }
3439
98b6bd99
DV
3440 if (HAS_PCH_IBX(dev_priv->dev)) {
3441 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3442 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3443 pll = &dev_priv->shared_dplls[i];
98b6bd99 3444
46edb027
DV
3445 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3446 crtc->base.base.id, pll->name);
98b6bd99
DV
3447
3448 goto found;
3449 }
3450
e72f9fbf
DV
3451 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3452 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3453
3454 /* Only want to check enabled timings first */
3455 if (pll->refcount == 0)
3456 continue;
3457
b89a1d39
DV
3458 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3459 sizeof(pll->hw_state)) == 0) {
46edb027 3460 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3461 crtc->base.base.id,
46edb027 3462 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3463
3464 goto found;
3465 }
3466 }
3467
3468 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3469 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3470 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3471 if (pll->refcount == 0) {
46edb027
DV
3472 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3473 crtc->base.base.id, pll->name);
ee7b9f93
JB
3474 goto found;
3475 }
3476 }
3477
3478 return NULL;
3479
3480found:
a43f6e0f 3481 crtc->config.shared_dpll = i;
46edb027
DV
3482 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3483 pipe_name(crtc->pipe));
ee7b9f93 3484
cdbd2316 3485 if (pll->active == 0) {
66e985c0
DV
3486 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3487 sizeof(pll->hw_state));
3488
46edb027 3489 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3490 WARN_ON(pll->on);
e9d6944e 3491 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3492
15bdd4cf 3493 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3494 }
3495 pll->refcount++;
e04c7350 3496
ee7b9f93
JB
3497 return pll;
3498}
3499
a1520318 3500static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3501{
3502 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3503 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3504 u32 temp;
3505
3506 temp = I915_READ(dslreg);
3507 udelay(500);
3508 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3509 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3510 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3511 }
3512}
3513
b074cec8
JB
3514static void ironlake_pfit_enable(struct intel_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->base.dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 int pipe = crtc->pipe;
3519
fd4daa9c 3520 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3521 /* Force use of hard-coded filter coefficients
3522 * as some pre-programmed values are broken,
3523 * e.g. x201.
3524 */
3525 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3527 PF_PIPE_SEL_IVB(pipe));
3528 else
3529 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3530 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3531 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3532 }
3533}
3534
bb53d4ae
VS
3535static void intel_enable_planes(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3539 struct drm_plane *plane;
bb53d4ae
VS
3540 struct intel_plane *intel_plane;
3541
af2b653b
MR
3542 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3543 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3544 if (intel_plane->pipe == pipe)
3545 intel_plane_restore(&intel_plane->base);
af2b653b 3546 }
bb53d4ae
VS
3547}
3548
3549static void intel_disable_planes(struct drm_crtc *crtc)
3550{
3551 struct drm_device *dev = crtc->dev;
3552 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3553 struct drm_plane *plane;
bb53d4ae
VS
3554 struct intel_plane *intel_plane;
3555
af2b653b
MR
3556 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3557 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3558 if (intel_plane->pipe == pipe)
3559 intel_plane_disable(&intel_plane->base);
af2b653b 3560 }
bb53d4ae
VS
3561}
3562
20bc8673 3563void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3564{
3565 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3566
3567 if (!crtc->config.ips_enabled)
3568 return;
3569
3570 /* We can only enable IPS after we enable a plane and wait for a vblank.
3571 * We guarantee that the plane is enabled by calling intel_enable_ips
3572 * only after intel_enable_plane. And intel_enable_plane already waits
3573 * for a vblank, so all we need to do here is to enable the IPS bit. */
3574 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3575 if (IS_BROADWELL(crtc->base.dev)) {
3576 mutex_lock(&dev_priv->rps.hw_lock);
3577 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3578 mutex_unlock(&dev_priv->rps.hw_lock);
3579 /* Quoting Art Runyan: "its not safe to expect any particular
3580 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3581 * mailbox." Moreover, the mailbox may return a bogus state,
3582 * so we need to just enable it and continue on.
2a114cc1
BW
3583 */
3584 } else {
3585 I915_WRITE(IPS_CTL, IPS_ENABLE);
3586 /* The bit only becomes 1 in the next vblank, so this wait here
3587 * is essentially intel_wait_for_vblank. If we don't have this
3588 * and don't wait for vblanks until the end of crtc_enable, then
3589 * the HW state readout code will complain that the expected
3590 * IPS_CTL value is not the one we read. */
3591 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3592 DRM_ERROR("Timed out waiting for IPS enable\n");
3593 }
d77e4531
PZ
3594}
3595
20bc8673 3596void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3597{
3598 struct drm_device *dev = crtc->base.dev;
3599 struct drm_i915_private *dev_priv = dev->dev_private;
3600
3601 if (!crtc->config.ips_enabled)
3602 return;
3603
3604 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3605 if (IS_BROADWELL(crtc->base.dev)) {
3606 mutex_lock(&dev_priv->rps.hw_lock);
3607 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3608 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3609 } else {
2a114cc1 3610 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3611 POSTING_READ(IPS_CTL);
3612 }
d77e4531
PZ
3613
3614 /* We need to wait for a vblank before we can disable the plane. */
3615 intel_wait_for_vblank(dev, crtc->pipe);
3616}
3617
3618/** Loads the palette/gamma unit for the CRTC with the prepared values */
3619static void intel_crtc_load_lut(struct drm_crtc *crtc)
3620{
3621 struct drm_device *dev = crtc->dev;
3622 struct drm_i915_private *dev_priv = dev->dev_private;
3623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3624 enum pipe pipe = intel_crtc->pipe;
3625 int palreg = PALETTE(pipe);
3626 int i;
3627 bool reenable_ips = false;
3628
3629 /* The clocks have to be on to load the palette. */
3630 if (!crtc->enabled || !intel_crtc->active)
3631 return;
3632
3633 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3634 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3635 assert_dsi_pll_enabled(dev_priv);
3636 else
3637 assert_pll_enabled(dev_priv, pipe);
3638 }
3639
3640 /* use legacy palette for Ironlake */
3641 if (HAS_PCH_SPLIT(dev))
3642 palreg = LGC_PALETTE(pipe);
3643
3644 /* Workaround : Do not read or write the pipe palette/gamma data while
3645 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3646 */
41e6fc4c 3647 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3648 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3649 GAMMA_MODE_MODE_SPLIT)) {
3650 hsw_disable_ips(intel_crtc);
3651 reenable_ips = true;
3652 }
3653
3654 for (i = 0; i < 256; i++) {
3655 I915_WRITE(palreg + 4 * i,
3656 (intel_crtc->lut_r[i] << 16) |
3657 (intel_crtc->lut_g[i] << 8) |
3658 intel_crtc->lut_b[i]);
3659 }
3660
3661 if (reenable_ips)
3662 hsw_enable_ips(intel_crtc);
3663}
3664
f67a559d
JB
3665static void ironlake_crtc_enable(struct drm_crtc *crtc)
3666{
3667 struct drm_device *dev = crtc->dev;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3670 struct intel_encoder *encoder;
f67a559d
JB
3671 int pipe = intel_crtc->pipe;
3672 int plane = intel_crtc->plane;
f67a559d 3673
08a48469
DV
3674 WARN_ON(!crtc->enabled);
3675
f67a559d
JB
3676 if (intel_crtc->active)
3677 return;
3678
3679 intel_crtc->active = true;
8664281b
PZ
3680
3681 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3682 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3683
f6736a1a 3684 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3685 if (encoder->pre_enable)
3686 encoder->pre_enable(encoder);
f67a559d 3687
5bfe2ac0 3688 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3689 /* Note: FDI PLL enabling _must_ be done before we enable the
3690 * cpu pipes, hence this is separate from all the other fdi/pch
3691 * enabling. */
88cefb6c 3692 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3693 } else {
3694 assert_fdi_tx_disabled(dev_priv, pipe);
3695 assert_fdi_rx_disabled(dev_priv, pipe);
3696 }
f67a559d 3697
b074cec8 3698 ironlake_pfit_enable(intel_crtc);
f67a559d 3699
9c54c0dd
JB
3700 /*
3701 * On ILK+ LUT must be loaded before the pipe is running but with
3702 * clocks enabled
3703 */
3704 intel_crtc_load_lut(crtc);
3705
f37fcc2a 3706 intel_update_watermarks(crtc);
e1fdc473 3707 intel_enable_pipe(intel_crtc);
262ca2b0 3708 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 3709 intel_enable_planes(crtc);
5c38d48c 3710 intel_crtc_update_cursor(crtc, true);
f67a559d 3711
5bfe2ac0 3712 if (intel_crtc->config.has_pch_encoder)
f67a559d 3713 ironlake_pch_enable(crtc);
c98e9dcf 3714
d1ebd816 3715 mutex_lock(&dev->struct_mutex);
bed4a673 3716 intel_update_fbc(dev);
d1ebd816
BW
3717 mutex_unlock(&dev->struct_mutex);
3718
fa5c73b1
DV
3719 for_each_encoder_on_crtc(dev, crtc, encoder)
3720 encoder->enable(encoder);
61b77ddd
DV
3721
3722 if (HAS_PCH_CPT(dev))
a1520318 3723 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3724
3725 /*
3726 * There seems to be a race in PCH platform hw (at least on some
3727 * outputs) where an enabled pipe still completes any pageflip right
3728 * away (as if the pipe is off) instead of waiting for vblank. As soon
3729 * as the first vblank happend, everything works as expected. Hence just
3730 * wait for one vblank before returning to avoid strange things
3731 * happening.
3732 */
3733 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3734}
3735
42db64ef
PZ
3736/* IPS only exists on ULT machines and is tied to pipe A. */
3737static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3738{
f5adf94e 3739 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3740}
3741
dda9a66a
VS
3742static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->dev;
3745 struct drm_i915_private *dev_priv = dev->dev_private;
3746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3747 int pipe = intel_crtc->pipe;
3748 int plane = intel_crtc->plane;
3749
262ca2b0 3750 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
dda9a66a
VS
3751 intel_enable_planes(crtc);
3752 intel_crtc_update_cursor(crtc, true);
3753
3754 hsw_enable_ips(intel_crtc);
3755
3756 mutex_lock(&dev->struct_mutex);
3757 intel_update_fbc(dev);
3758 mutex_unlock(&dev->struct_mutex);
3759}
3760
3761static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3762{
3763 struct drm_device *dev = crtc->dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3766 int pipe = intel_crtc->pipe;
3767 int plane = intel_crtc->plane;
3768
3769 intel_crtc_wait_for_pending_flips(crtc);
3770 drm_vblank_off(dev, pipe);
3771
3772 /* FBC must be disabled before disabling the plane on HSW. */
3773 if (dev_priv->fbc.plane == plane)
3774 intel_disable_fbc(dev);
3775
3776 hsw_disable_ips(intel_crtc);
3777
3778 intel_crtc_update_cursor(crtc, false);
3779 intel_disable_planes(crtc);
262ca2b0 3780 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
dda9a66a
VS
3781}
3782
e4916946
PZ
3783/*
3784 * This implements the workaround described in the "notes" section of the mode
3785 * set sequence documentation. When going from no pipes or single pipe to
3786 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3787 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3788 */
3789static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3790{
3791 struct drm_device *dev = crtc->base.dev;
3792 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3793
3794 /* We want to get the other_active_crtc only if there's only 1 other
3795 * active crtc. */
3796 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3797 if (!crtc_it->active || crtc_it == crtc)
3798 continue;
3799
3800 if (other_active_crtc)
3801 return;
3802
3803 other_active_crtc = crtc_it;
3804 }
3805 if (!other_active_crtc)
3806 return;
3807
3808 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3809 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3810}
3811
4f771f10
PZ
3812static void haswell_crtc_enable(struct drm_crtc *crtc)
3813{
3814 struct drm_device *dev = crtc->dev;
3815 struct drm_i915_private *dev_priv = dev->dev_private;
3816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3817 struct intel_encoder *encoder;
3818 int pipe = intel_crtc->pipe;
4f771f10
PZ
3819
3820 WARN_ON(!crtc->enabled);
3821
3822 if (intel_crtc->active)
3823 return;
3824
3825 intel_crtc->active = true;
8664281b
PZ
3826
3827 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3828 if (intel_crtc->config.has_pch_encoder)
3829 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3830
5bfe2ac0 3831 if (intel_crtc->config.has_pch_encoder)
04945641 3832 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3833
3834 for_each_encoder_on_crtc(dev, crtc, encoder)
3835 if (encoder->pre_enable)
3836 encoder->pre_enable(encoder);
3837
1f544388 3838 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3839
b074cec8 3840 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3841
3842 /*
3843 * On ILK+ LUT must be loaded before the pipe is running but with
3844 * clocks enabled
3845 */
3846 intel_crtc_load_lut(crtc);
3847
1f544388 3848 intel_ddi_set_pipe_settings(crtc);
8228c251 3849 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3850
f37fcc2a 3851 intel_update_watermarks(crtc);
e1fdc473 3852 intel_enable_pipe(intel_crtc);
42db64ef 3853
5bfe2ac0 3854 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3855 lpt_pch_enable(crtc);
4f771f10 3856
8807e55b 3857 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3858 encoder->enable(encoder);
8807e55b
JN
3859 intel_opregion_notify_encoder(encoder, true);
3860 }
4f771f10 3861
e4916946
PZ
3862 /* If we change the relative order between pipe/planes enabling, we need
3863 * to change the workaround. */
3864 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a 3865 haswell_crtc_enable_planes(crtc);
4f771f10
PZ
3866}
3867
3f8dce3a
DV
3868static void ironlake_pfit_disable(struct intel_crtc *crtc)
3869{
3870 struct drm_device *dev = crtc->base.dev;
3871 struct drm_i915_private *dev_priv = dev->dev_private;
3872 int pipe = crtc->pipe;
3873
3874 /* To avoid upsetting the power well on haswell only disable the pfit if
3875 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3876 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3877 I915_WRITE(PF_CTL(pipe), 0);
3878 I915_WRITE(PF_WIN_POS(pipe), 0);
3879 I915_WRITE(PF_WIN_SZ(pipe), 0);
3880 }
3881}
3882
6be4a607
JB
3883static void ironlake_crtc_disable(struct drm_crtc *crtc)
3884{
3885 struct drm_device *dev = crtc->dev;
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3888 struct intel_encoder *encoder;
6be4a607
JB
3889 int pipe = intel_crtc->pipe;
3890 int plane = intel_crtc->plane;
5eddb70b 3891 u32 reg, temp;
b52eb4dc 3892
ef9c3aee 3893
f7abfe8b
CW
3894 if (!intel_crtc->active)
3895 return;
3896
ea9d758d
DV
3897 for_each_encoder_on_crtc(dev, crtc, encoder)
3898 encoder->disable(encoder);
3899
e6c3a2a6 3900 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3901 drm_vblank_off(dev, pipe);
913d8d11 3902
5c3fe8b0 3903 if (dev_priv->fbc.plane == plane)
973d04f9 3904 intel_disable_fbc(dev);
2c07245f 3905
0d5b8c61 3906 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3907 intel_disable_planes(crtc);
262ca2b0 3908 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
0d5b8c61 3909
d925c59a
DV
3910 if (intel_crtc->config.has_pch_encoder)
3911 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3912
b24e7179 3913 intel_disable_pipe(dev_priv, pipe);
32f9d658 3914
3f8dce3a 3915 ironlake_pfit_disable(intel_crtc);
2c07245f 3916
bf49ec8c
DV
3917 for_each_encoder_on_crtc(dev, crtc, encoder)
3918 if (encoder->post_disable)
3919 encoder->post_disable(encoder);
2c07245f 3920
d925c59a
DV
3921 if (intel_crtc->config.has_pch_encoder) {
3922 ironlake_fdi_disable(crtc);
913d8d11 3923
d925c59a
DV
3924 ironlake_disable_pch_transcoder(dev_priv, pipe);
3925 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3926
d925c59a
DV
3927 if (HAS_PCH_CPT(dev)) {
3928 /* disable TRANS_DP_CTL */
3929 reg = TRANS_DP_CTL(pipe);
3930 temp = I915_READ(reg);
3931 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3932 TRANS_DP_PORT_SEL_MASK);
3933 temp |= TRANS_DP_PORT_SEL_NONE;
3934 I915_WRITE(reg, temp);
3935
3936 /* disable DPLL_SEL */
3937 temp = I915_READ(PCH_DPLL_SEL);
11887397 3938 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3939 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3940 }
e3421a18 3941
d925c59a 3942 /* disable PCH DPLL */
e72f9fbf 3943 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3944
d925c59a
DV
3945 ironlake_fdi_pll_disable(intel_crtc);
3946 }
6b383a7f 3947
f7abfe8b 3948 intel_crtc->active = false;
46ba614c 3949 intel_update_watermarks(crtc);
d1ebd816
BW
3950
3951 mutex_lock(&dev->struct_mutex);
6b383a7f 3952 intel_update_fbc(dev);
d1ebd816 3953 mutex_unlock(&dev->struct_mutex);
6be4a607 3954}
1b3c7a47 3955
4f771f10 3956static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3957{
4f771f10
PZ
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3961 struct intel_encoder *encoder;
3962 int pipe = intel_crtc->pipe;
3b117c8f 3963 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3964
4f771f10
PZ
3965 if (!intel_crtc->active)
3966 return;
3967
dda9a66a
VS
3968 haswell_crtc_disable_planes(crtc);
3969
8807e55b
JN
3970 for_each_encoder_on_crtc(dev, crtc, encoder) {
3971 intel_opregion_notify_encoder(encoder, false);
4f771f10 3972 encoder->disable(encoder);
8807e55b 3973 }
4f771f10 3974
8664281b
PZ
3975 if (intel_crtc->config.has_pch_encoder)
3976 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3977 intel_disable_pipe(dev_priv, pipe);
3978
ad80a810 3979 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3980
3f8dce3a 3981 ironlake_pfit_disable(intel_crtc);
4f771f10 3982
1f544388 3983 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3984
3985 for_each_encoder_on_crtc(dev, crtc, encoder)
3986 if (encoder->post_disable)
3987 encoder->post_disable(encoder);
3988
88adfff1 3989 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3990 lpt_disable_pch_transcoder(dev_priv);
8664281b 3991 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3992 intel_ddi_fdi_disable(crtc);
83616634 3993 }
4f771f10
PZ
3994
3995 intel_crtc->active = false;
46ba614c 3996 intel_update_watermarks(crtc);
4f771f10
PZ
3997
3998 mutex_lock(&dev->struct_mutex);
3999 intel_update_fbc(dev);
4000 mutex_unlock(&dev->struct_mutex);
4001}
4002
ee7b9f93
JB
4003static void ironlake_crtc_off(struct drm_crtc *crtc)
4004{
4005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4006 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4007}
4008
6441ab5f
PZ
4009static void haswell_crtc_off(struct drm_crtc *crtc)
4010{
4011 intel_ddi_put_crtc_pll(crtc);
4012}
4013
02e792fb
DV
4014static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4015{
02e792fb 4016 if (!enable && intel_crtc->overlay) {
23f09ce3 4017 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 4018 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 4019
23f09ce3 4020 mutex_lock(&dev->struct_mutex);
ce453d81
CW
4021 dev_priv->mm.interruptible = false;
4022 (void) intel_overlay_switch_off(intel_crtc->overlay);
4023 dev_priv->mm.interruptible = true;
23f09ce3 4024 mutex_unlock(&dev->struct_mutex);
02e792fb 4025 }
02e792fb 4026
5dcdbcb0
CW
4027 /* Let userspace switch the overlay on again. In most cases userspace
4028 * has to recompute where to put it anyway.
4029 */
02e792fb
DV
4030}
4031
61bc95c1
EE
4032/**
4033 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4034 * cursor plane briefly if not already running after enabling the display
4035 * plane.
4036 * This workaround avoids occasional blank screens when self refresh is
4037 * enabled.
4038 */
4039static void
4040g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4041{
4042 u32 cntl = I915_READ(CURCNTR(pipe));
4043
4044 if ((cntl & CURSOR_MODE) == 0) {
4045 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4046
4047 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4048 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4049 intel_wait_for_vblank(dev_priv->dev, pipe);
4050 I915_WRITE(CURCNTR(pipe), cntl);
4051 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4052 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4053 }
4054}
4055
2dd24552
JB
4056static void i9xx_pfit_enable(struct intel_crtc *crtc)
4057{
4058 struct drm_device *dev = crtc->base.dev;
4059 struct drm_i915_private *dev_priv = dev->dev_private;
4060 struct intel_crtc_config *pipe_config = &crtc->config;
4061
328d8e82 4062 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4063 return;
4064
2dd24552 4065 /*
c0b03411
DV
4066 * The panel fitter should only be adjusted whilst the pipe is disabled,
4067 * according to register description and PRM.
2dd24552 4068 */
c0b03411
DV
4069 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4070 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4071
b074cec8
JB
4072 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4073 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4074
4075 /* Border color in case we don't scale up to the full screen. Black by
4076 * default, change to something else for debugging. */
4077 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4078}
4079
77d22dca
ID
4080#define for_each_power_domain(domain, mask) \
4081 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4082 if ((1 << (domain)) & (mask))
4083
319be8ae
ID
4084enum intel_display_power_domain
4085intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4086{
4087 struct drm_device *dev = intel_encoder->base.dev;
4088 struct intel_digital_port *intel_dig_port;
4089
4090 switch (intel_encoder->type) {
4091 case INTEL_OUTPUT_UNKNOWN:
4092 /* Only DDI platforms should ever use this output type */
4093 WARN_ON_ONCE(!HAS_DDI(dev));
4094 case INTEL_OUTPUT_DISPLAYPORT:
4095 case INTEL_OUTPUT_HDMI:
4096 case INTEL_OUTPUT_EDP:
4097 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4098 switch (intel_dig_port->port) {
4099 case PORT_A:
4100 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4101 case PORT_B:
4102 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4103 case PORT_C:
4104 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4105 case PORT_D:
4106 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4107 default:
4108 WARN_ON_ONCE(1);
4109 return POWER_DOMAIN_PORT_OTHER;
4110 }
4111 case INTEL_OUTPUT_ANALOG:
4112 return POWER_DOMAIN_PORT_CRT;
4113 case INTEL_OUTPUT_DSI:
4114 return POWER_DOMAIN_PORT_DSI;
4115 default:
4116 return POWER_DOMAIN_PORT_OTHER;
4117 }
4118}
4119
4120static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4121{
319be8ae
ID
4122 struct drm_device *dev = crtc->dev;
4123 struct intel_encoder *intel_encoder;
4124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4125 enum pipe pipe = intel_crtc->pipe;
4126 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4127 unsigned long mask;
4128 enum transcoder transcoder;
4129
4130 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4131
4132 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4133 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4134 if (pfit_enabled)
4135 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4136
319be8ae
ID
4137 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4138 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4139
77d22dca
ID
4140 return mask;
4141}
4142
4143void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4144 bool enable)
4145{
4146 if (dev_priv->power_domains.init_power_on == enable)
4147 return;
4148
4149 if (enable)
4150 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4151 else
4152 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4153
4154 dev_priv->power_domains.init_power_on = enable;
4155}
4156
4157static void modeset_update_crtc_power_domains(struct drm_device *dev)
4158{
4159 struct drm_i915_private *dev_priv = dev->dev_private;
4160 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4161 struct intel_crtc *crtc;
4162
4163 /*
4164 * First get all needed power domains, then put all unneeded, to avoid
4165 * any unnecessary toggling of the power wells.
4166 */
4167 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4168 enum intel_display_power_domain domain;
4169
4170 if (!crtc->base.enabled)
4171 continue;
4172
319be8ae 4173 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4174
4175 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4176 intel_display_power_get(dev_priv, domain);
4177 }
4178
4179 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4180 enum intel_display_power_domain domain;
4181
4182 for_each_power_domain(domain, crtc->enabled_power_domains)
4183 intel_display_power_put(dev_priv, domain);
4184
4185 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4186 }
4187
4188 intel_display_set_init_power(dev_priv, false);
4189}
4190
586f49dc 4191int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4192{
586f49dc 4193 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4194
586f49dc
JB
4195 /* Obtain SKU information */
4196 mutex_lock(&dev_priv->dpio_lock);
4197 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4198 CCK_FUSE_HPLL_FREQ_MASK;
4199 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4200
586f49dc 4201 return vco_freq[hpll_freq];
30a970c6
JB
4202}
4203
4204/* Adjust CDclk dividers to allow high res or save power if possible */
4205static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4206{
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 u32 val, cmd;
4209
4210 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4211 cmd = 2;
4212 else if (cdclk == 266)
4213 cmd = 1;
4214 else
4215 cmd = 0;
4216
4217 mutex_lock(&dev_priv->rps.hw_lock);
4218 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4219 val &= ~DSPFREQGUAR_MASK;
4220 val |= (cmd << DSPFREQGUAR_SHIFT);
4221 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4222 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4223 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4224 50)) {
4225 DRM_ERROR("timed out waiting for CDclk change\n");
4226 }
4227 mutex_unlock(&dev_priv->rps.hw_lock);
4228
4229 if (cdclk == 400) {
4230 u32 divider, vco;
4231
4232 vco = valleyview_get_vco(dev_priv);
4233 divider = ((vco << 1) / cdclk) - 1;
4234
4235 mutex_lock(&dev_priv->dpio_lock);
4236 /* adjust cdclk divider */
4237 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4238 val &= ~0xf;
4239 val |= divider;
4240 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4241 mutex_unlock(&dev_priv->dpio_lock);
4242 }
4243
4244 mutex_lock(&dev_priv->dpio_lock);
4245 /* adjust self-refresh exit latency value */
4246 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4247 val &= ~0x7f;
4248
4249 /*
4250 * For high bandwidth configs, we set a higher latency in the bunit
4251 * so that the core display fetch happens in time to avoid underruns.
4252 */
4253 if (cdclk == 400)
4254 val |= 4500 / 250; /* 4.5 usec */
4255 else
4256 val |= 3000 / 250; /* 3.0 usec */
4257 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4258 mutex_unlock(&dev_priv->dpio_lock);
4259
4260 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4261 intel_i2c_reset(dev);
4262}
4263
4264static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4265{
4266 int cur_cdclk, vco;
4267 int divider;
4268
4269 vco = valleyview_get_vco(dev_priv);
4270
4271 mutex_lock(&dev_priv->dpio_lock);
4272 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4273 mutex_unlock(&dev_priv->dpio_lock);
4274
4275 divider &= 0xf;
4276
4277 cur_cdclk = (vco << 1) / (divider + 1);
4278
4279 return cur_cdclk;
4280}
4281
4282static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4283 int max_pixclk)
4284{
4285 int cur_cdclk;
4286
4287 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4288
4289 /*
4290 * Really only a few cases to deal with, as only 4 CDclks are supported:
4291 * 200MHz
4292 * 267MHz
4293 * 320MHz
4294 * 400MHz
4295 * So we check to see whether we're above 90% of the lower bin and
4296 * adjust if needed.
4297 */
4298 if (max_pixclk > 288000) {
4299 return 400;
4300 } else if (max_pixclk > 240000) {
4301 return 320;
4302 } else
4303 return 266;
4304 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4305}
4306
2f2d7aa1
VS
4307/* compute the max pixel clock for new configuration */
4308static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4309{
4310 struct drm_device *dev = dev_priv->dev;
4311 struct intel_crtc *intel_crtc;
4312 int max_pixclk = 0;
4313
4314 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4315 base.head) {
2f2d7aa1 4316 if (intel_crtc->new_enabled)
30a970c6 4317 max_pixclk = max(max_pixclk,
2f2d7aa1 4318 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4319 }
4320
4321 return max_pixclk;
4322}
4323
4324static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4325 unsigned *prepare_pipes)
30a970c6
JB
4326{
4327 struct drm_i915_private *dev_priv = dev->dev_private;
4328 struct intel_crtc *intel_crtc;
2f2d7aa1 4329 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4330 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4331
4332 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4333 return;
4334
2f2d7aa1 4335 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4336 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4337 base.head)
4338 if (intel_crtc->base.enabled)
4339 *prepare_pipes |= (1 << intel_crtc->pipe);
4340}
4341
4342static void valleyview_modeset_global_resources(struct drm_device *dev)
4343{
4344 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4345 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4346 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4347 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4348
4349 if (req_cdclk != cur_cdclk)
4350 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4351 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4352}
4353
89b667f8
JB
4354static void valleyview_crtc_enable(struct drm_crtc *crtc)
4355{
4356 struct drm_device *dev = crtc->dev;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
4358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4359 struct intel_encoder *encoder;
4360 int pipe = intel_crtc->pipe;
4361 int plane = intel_crtc->plane;
23538ef1 4362 bool is_dsi;
89b667f8
JB
4363
4364 WARN_ON(!crtc->enabled);
4365
4366 if (intel_crtc->active)
4367 return;
4368
4369 intel_crtc->active = true;
89b667f8 4370
89b667f8
JB
4371 for_each_encoder_on_crtc(dev, crtc, encoder)
4372 if (encoder->pre_pll_enable)
4373 encoder->pre_pll_enable(encoder);
4374
23538ef1
JN
4375 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4376
e9fd1c02
JN
4377 if (!is_dsi)
4378 vlv_enable_pll(intel_crtc);
89b667f8
JB
4379
4380 for_each_encoder_on_crtc(dev, crtc, encoder)
4381 if (encoder->pre_enable)
4382 encoder->pre_enable(encoder);
4383
2dd24552
JB
4384 i9xx_pfit_enable(intel_crtc);
4385
63cbb074
VS
4386 intel_crtc_load_lut(crtc);
4387
f37fcc2a 4388 intel_update_watermarks(crtc);
e1fdc473 4389 intel_enable_pipe(intel_crtc);
2d9d2b0b 4390 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
262ca2b0 4391 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4392 intel_enable_planes(crtc);
5c38d48c 4393 intel_crtc_update_cursor(crtc, true);
89b667f8 4394
89b667f8 4395 intel_update_fbc(dev);
5004945f
JN
4396
4397 for_each_encoder_on_crtc(dev, crtc, encoder)
4398 encoder->enable(encoder);
89b667f8
JB
4399}
4400
0b8765c6 4401static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4402{
4403 struct drm_device *dev = crtc->dev;
79e53945
JB
4404 struct drm_i915_private *dev_priv = dev->dev_private;
4405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4406 struct intel_encoder *encoder;
79e53945 4407 int pipe = intel_crtc->pipe;
80824003 4408 int plane = intel_crtc->plane;
79e53945 4409
08a48469
DV
4410 WARN_ON(!crtc->enabled);
4411
f7abfe8b
CW
4412 if (intel_crtc->active)
4413 return;
4414
4415 intel_crtc->active = true;
6b383a7f 4416
9d6d9f19
MK
4417 for_each_encoder_on_crtc(dev, crtc, encoder)
4418 if (encoder->pre_enable)
4419 encoder->pre_enable(encoder);
4420
f6736a1a
DV
4421 i9xx_enable_pll(intel_crtc);
4422
2dd24552
JB
4423 i9xx_pfit_enable(intel_crtc);
4424
63cbb074
VS
4425 intel_crtc_load_lut(crtc);
4426
f37fcc2a 4427 intel_update_watermarks(crtc);
e1fdc473 4428 intel_enable_pipe(intel_crtc);
2d9d2b0b 4429 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
262ca2b0 4430 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4431 intel_enable_planes(crtc);
22e407d7 4432 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4433 if (IS_G4X(dev))
4434 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4435 intel_crtc_update_cursor(crtc, true);
79e53945 4436
0b8765c6
JB
4437 /* Give the overlay scaler a chance to enable if it's on this pipe */
4438 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4439
f440eb13 4440 intel_update_fbc(dev);
ef9c3aee 4441
fa5c73b1
DV
4442 for_each_encoder_on_crtc(dev, crtc, encoder)
4443 encoder->enable(encoder);
0b8765c6 4444}
79e53945 4445
87476d63
DV
4446static void i9xx_pfit_disable(struct intel_crtc *crtc)
4447{
4448 struct drm_device *dev = crtc->base.dev;
4449 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4450
328d8e82
DV
4451 if (!crtc->config.gmch_pfit.control)
4452 return;
87476d63 4453
328d8e82 4454 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4455
328d8e82
DV
4456 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4457 I915_READ(PFIT_CONTROL));
4458 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4459}
4460
0b8765c6
JB
4461static void i9xx_crtc_disable(struct drm_crtc *crtc)
4462{
4463 struct drm_device *dev = crtc->dev;
4464 struct drm_i915_private *dev_priv = dev->dev_private;
4465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4466 struct intel_encoder *encoder;
0b8765c6
JB
4467 int pipe = intel_crtc->pipe;
4468 int plane = intel_crtc->plane;
ef9c3aee 4469
f7abfe8b
CW
4470 if (!intel_crtc->active)
4471 return;
4472
ea9d758d
DV
4473 for_each_encoder_on_crtc(dev, crtc, encoder)
4474 encoder->disable(encoder);
4475
0b8765c6 4476 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4477 intel_crtc_wait_for_pending_flips(crtc);
4478 drm_vblank_off(dev, pipe);
0b8765c6 4479
5c3fe8b0 4480 if (dev_priv->fbc.plane == plane)
973d04f9 4481 intel_disable_fbc(dev);
79e53945 4482
0d5b8c61
VS
4483 intel_crtc_dpms_overlay(intel_crtc, false);
4484 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4485 intel_disable_planes(crtc);
262ca2b0 4486 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
0d5b8c61 4487
2d9d2b0b 4488 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4489 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4490
87476d63 4491 i9xx_pfit_disable(intel_crtc);
24a1f16d 4492
89b667f8
JB
4493 for_each_encoder_on_crtc(dev, crtc, encoder)
4494 if (encoder->post_disable)
4495 encoder->post_disable(encoder);
4496
f6071166
JB
4497 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4498 vlv_disable_pll(dev_priv, pipe);
4499 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4500 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4501
f7abfe8b 4502 intel_crtc->active = false;
46ba614c 4503 intel_update_watermarks(crtc);
f37fcc2a 4504
6b383a7f 4505 intel_update_fbc(dev);
0b8765c6
JB
4506}
4507
ee7b9f93
JB
4508static void i9xx_crtc_off(struct drm_crtc *crtc)
4509{
4510}
4511
976f8a20
DV
4512static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4513 bool enabled)
2c07245f
ZW
4514{
4515 struct drm_device *dev = crtc->dev;
4516 struct drm_i915_master_private *master_priv;
4517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4518 int pipe = intel_crtc->pipe;
79e53945
JB
4519
4520 if (!dev->primary->master)
4521 return;
4522
4523 master_priv = dev->primary->master->driver_priv;
4524 if (!master_priv->sarea_priv)
4525 return;
4526
79e53945
JB
4527 switch (pipe) {
4528 case 0:
4529 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4530 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4531 break;
4532 case 1:
4533 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4534 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4535 break;
4536 default:
9db4a9c7 4537 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4538 break;
4539 }
79e53945
JB
4540}
4541
976f8a20
DV
4542/**
4543 * Sets the power management mode of the pipe and plane.
4544 */
4545void intel_crtc_update_dpms(struct drm_crtc *crtc)
4546{
4547 struct drm_device *dev = crtc->dev;
4548 struct drm_i915_private *dev_priv = dev->dev_private;
4549 struct intel_encoder *intel_encoder;
4550 bool enable = false;
4551
4552 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4553 enable |= intel_encoder->connectors_active;
4554
4555 if (enable)
4556 dev_priv->display.crtc_enable(crtc);
4557 else
4558 dev_priv->display.crtc_disable(crtc);
4559
4560 intel_crtc_update_sarea(crtc, enable);
4561}
4562
cdd59983
CW
4563static void intel_crtc_disable(struct drm_crtc *crtc)
4564{
cdd59983 4565 struct drm_device *dev = crtc->dev;
976f8a20 4566 struct drm_connector *connector;
ee7b9f93 4567 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4569
976f8a20
DV
4570 /* crtc should still be enabled when we disable it. */
4571 WARN_ON(!crtc->enabled);
4572
4573 dev_priv->display.crtc_disable(crtc);
c77bf565 4574 intel_crtc->eld_vld = false;
976f8a20 4575 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4576 dev_priv->display.off(crtc);
4577
931872fc 4578 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4579 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4580 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4581
f4510a27 4582 if (crtc->primary->fb) {
cdd59983 4583 mutex_lock(&dev->struct_mutex);
f4510a27 4584 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4585 mutex_unlock(&dev->struct_mutex);
f4510a27 4586 crtc->primary->fb = NULL;
976f8a20
DV
4587 }
4588
4589 /* Update computed state. */
4590 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4591 if (!connector->encoder || !connector->encoder->crtc)
4592 continue;
4593
4594 if (connector->encoder->crtc != crtc)
4595 continue;
4596
4597 connector->dpms = DRM_MODE_DPMS_OFF;
4598 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4599 }
4600}
4601
ea5b213a 4602void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4603{
4ef69c7a 4604 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4605
ea5b213a
CW
4606 drm_encoder_cleanup(encoder);
4607 kfree(intel_encoder);
7e7d76c3
JB
4608}
4609
9237329d 4610/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4611 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4612 * state of the entire output pipe. */
9237329d 4613static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4614{
5ab432ef
DV
4615 if (mode == DRM_MODE_DPMS_ON) {
4616 encoder->connectors_active = true;
4617
b2cabb0e 4618 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4619 } else {
4620 encoder->connectors_active = false;
4621
b2cabb0e 4622 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4623 }
79e53945
JB
4624}
4625
0a91ca29
DV
4626/* Cross check the actual hw state with our own modeset state tracking (and it's
4627 * internal consistency). */
b980514c 4628static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4629{
0a91ca29
DV
4630 if (connector->get_hw_state(connector)) {
4631 struct intel_encoder *encoder = connector->encoder;
4632 struct drm_crtc *crtc;
4633 bool encoder_enabled;
4634 enum pipe pipe;
4635
4636 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4637 connector->base.base.id,
4638 drm_get_connector_name(&connector->base));
4639
4640 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4641 "wrong connector dpms state\n");
4642 WARN(connector->base.encoder != &encoder->base,
4643 "active connector not linked to encoder\n");
4644 WARN(!encoder->connectors_active,
4645 "encoder->connectors_active not set\n");
4646
4647 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4648 WARN(!encoder_enabled, "encoder not enabled\n");
4649 if (WARN_ON(!encoder->base.crtc))
4650 return;
4651
4652 crtc = encoder->base.crtc;
4653
4654 WARN(!crtc->enabled, "crtc not enabled\n");
4655 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4656 WARN(pipe != to_intel_crtc(crtc)->pipe,
4657 "encoder active on the wrong pipe\n");
4658 }
79e53945
JB
4659}
4660
5ab432ef
DV
4661/* Even simpler default implementation, if there's really no special case to
4662 * consider. */
4663void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4664{
5ab432ef
DV
4665 /* All the simple cases only support two dpms states. */
4666 if (mode != DRM_MODE_DPMS_ON)
4667 mode = DRM_MODE_DPMS_OFF;
d4270e57 4668
5ab432ef
DV
4669 if (mode == connector->dpms)
4670 return;
4671
4672 connector->dpms = mode;
4673
4674 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4675 if (connector->encoder)
4676 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4677
b980514c 4678 intel_modeset_check_state(connector->dev);
79e53945
JB
4679}
4680
f0947c37
DV
4681/* Simple connector->get_hw_state implementation for encoders that support only
4682 * one connector and no cloning and hence the encoder state determines the state
4683 * of the connector. */
4684bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4685{
24929352 4686 enum pipe pipe = 0;
f0947c37 4687 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4688
f0947c37 4689 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4690}
4691
1857e1da
DV
4692static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4693 struct intel_crtc_config *pipe_config)
4694{
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 struct intel_crtc *pipe_B_crtc =
4697 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4698
4699 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4700 pipe_name(pipe), pipe_config->fdi_lanes);
4701 if (pipe_config->fdi_lanes > 4) {
4702 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4703 pipe_name(pipe), pipe_config->fdi_lanes);
4704 return false;
4705 }
4706
bafb6553 4707 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4708 if (pipe_config->fdi_lanes > 2) {
4709 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4710 pipe_config->fdi_lanes);
4711 return false;
4712 } else {
4713 return true;
4714 }
4715 }
4716
4717 if (INTEL_INFO(dev)->num_pipes == 2)
4718 return true;
4719
4720 /* Ivybridge 3 pipe is really complicated */
4721 switch (pipe) {
4722 case PIPE_A:
4723 return true;
4724 case PIPE_B:
4725 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4726 pipe_config->fdi_lanes > 2) {
4727 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4728 pipe_name(pipe), pipe_config->fdi_lanes);
4729 return false;
4730 }
4731 return true;
4732 case PIPE_C:
1e833f40 4733 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4734 pipe_B_crtc->config.fdi_lanes <= 2) {
4735 if (pipe_config->fdi_lanes > 2) {
4736 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4737 pipe_name(pipe), pipe_config->fdi_lanes);
4738 return false;
4739 }
4740 } else {
4741 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4742 return false;
4743 }
4744 return true;
4745 default:
4746 BUG();
4747 }
4748}
4749
e29c22c0
DV
4750#define RETRY 1
4751static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4752 struct intel_crtc_config *pipe_config)
877d48d5 4753{
1857e1da 4754 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4755 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4756 int lane, link_bw, fdi_dotclock;
e29c22c0 4757 bool setup_ok, needs_recompute = false;
877d48d5 4758
e29c22c0 4759retry:
877d48d5
DV
4760 /* FDI is a binary signal running at ~2.7GHz, encoding
4761 * each output octet as 10 bits. The actual frequency
4762 * is stored as a divider into a 100MHz clock, and the
4763 * mode pixel clock is stored in units of 1KHz.
4764 * Hence the bw of each lane in terms of the mode signal
4765 * is:
4766 */
4767 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4768
241bfc38 4769 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4770
2bd89a07 4771 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4772 pipe_config->pipe_bpp);
4773
4774 pipe_config->fdi_lanes = lane;
4775
2bd89a07 4776 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4777 link_bw, &pipe_config->fdi_m_n);
1857e1da 4778
e29c22c0
DV
4779 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4780 intel_crtc->pipe, pipe_config);
4781 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4782 pipe_config->pipe_bpp -= 2*3;
4783 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4784 pipe_config->pipe_bpp);
4785 needs_recompute = true;
4786 pipe_config->bw_constrained = true;
4787
4788 goto retry;
4789 }
4790
4791 if (needs_recompute)
4792 return RETRY;
4793
4794 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4795}
4796
42db64ef
PZ
4797static void hsw_compute_ips_config(struct intel_crtc *crtc,
4798 struct intel_crtc_config *pipe_config)
4799{
d330a953 4800 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4801 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4802 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4803}
4804
a43f6e0f 4805static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4806 struct intel_crtc_config *pipe_config)
79e53945 4807{
a43f6e0f 4808 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4809 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4810
ad3a4479 4811 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4812 if (INTEL_INFO(dev)->gen < 4) {
4813 struct drm_i915_private *dev_priv = dev->dev_private;
4814 int clock_limit =
4815 dev_priv->display.get_display_clock_speed(dev);
4816
4817 /*
4818 * Enable pixel doubling when the dot clock
4819 * is > 90% of the (display) core speed.
4820 *
b397c96b
VS
4821 * GDG double wide on either pipe,
4822 * otherwise pipe A only.
cf532bb2 4823 */
b397c96b 4824 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4825 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4826 clock_limit *= 2;
cf532bb2 4827 pipe_config->double_wide = true;
ad3a4479
VS
4828 }
4829
241bfc38 4830 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4831 return -EINVAL;
2c07245f 4832 }
89749350 4833
1d1d0e27
VS
4834 /*
4835 * Pipe horizontal size must be even in:
4836 * - DVO ganged mode
4837 * - LVDS dual channel mode
4838 * - Double wide pipe
4839 */
4840 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4841 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4842 pipe_config->pipe_src_w &= ~1;
4843
8693a824
DL
4844 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4845 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4846 */
4847 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4848 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4849 return -EINVAL;
44f46b42 4850
bd080ee5 4851 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4852 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4853 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4854 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4855 * for lvds. */
4856 pipe_config->pipe_bpp = 8*3;
4857 }
4858
f5adf94e 4859 if (HAS_IPS(dev))
a43f6e0f
DV
4860 hsw_compute_ips_config(crtc, pipe_config);
4861
4862 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4863 * clock survives for now. */
4864 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4865 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4866
877d48d5 4867 if (pipe_config->has_pch_encoder)
a43f6e0f 4868 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4869
e29c22c0 4870 return 0;
79e53945
JB
4871}
4872
25eb05fc
JB
4873static int valleyview_get_display_clock_speed(struct drm_device *dev)
4874{
4875 return 400000; /* FIXME */
4876}
4877
e70236a8
JB
4878static int i945_get_display_clock_speed(struct drm_device *dev)
4879{
4880 return 400000;
4881}
79e53945 4882
e70236a8 4883static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4884{
e70236a8
JB
4885 return 333000;
4886}
79e53945 4887
e70236a8
JB
4888static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4889{
4890 return 200000;
4891}
79e53945 4892
257a7ffc
DV
4893static int pnv_get_display_clock_speed(struct drm_device *dev)
4894{
4895 u16 gcfgc = 0;
4896
4897 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4898
4899 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4900 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4901 return 267000;
4902 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4903 return 333000;
4904 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4905 return 444000;
4906 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4907 return 200000;
4908 default:
4909 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4910 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4911 return 133000;
4912 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4913 return 167000;
4914 }
4915}
4916
e70236a8
JB
4917static int i915gm_get_display_clock_speed(struct drm_device *dev)
4918{
4919 u16 gcfgc = 0;
79e53945 4920
e70236a8
JB
4921 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4922
4923 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4924 return 133000;
4925 else {
4926 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4927 case GC_DISPLAY_CLOCK_333_MHZ:
4928 return 333000;
4929 default:
4930 case GC_DISPLAY_CLOCK_190_200_MHZ:
4931 return 190000;
79e53945 4932 }
e70236a8
JB
4933 }
4934}
4935
4936static int i865_get_display_clock_speed(struct drm_device *dev)
4937{
4938 return 266000;
4939}
4940
4941static int i855_get_display_clock_speed(struct drm_device *dev)
4942{
4943 u16 hpllcc = 0;
4944 /* Assume that the hardware is in the high speed state. This
4945 * should be the default.
4946 */
4947 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4948 case GC_CLOCK_133_200:
4949 case GC_CLOCK_100_200:
4950 return 200000;
4951 case GC_CLOCK_166_250:
4952 return 250000;
4953 case GC_CLOCK_100_133:
79e53945 4954 return 133000;
e70236a8 4955 }
79e53945 4956
e70236a8
JB
4957 /* Shouldn't happen */
4958 return 0;
4959}
79e53945 4960
e70236a8
JB
4961static int i830_get_display_clock_speed(struct drm_device *dev)
4962{
4963 return 133000;
79e53945
JB
4964}
4965
2c07245f 4966static void
a65851af 4967intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4968{
a65851af
VS
4969 while (*num > DATA_LINK_M_N_MASK ||
4970 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4971 *num >>= 1;
4972 *den >>= 1;
4973 }
4974}
4975
a65851af
VS
4976static void compute_m_n(unsigned int m, unsigned int n,
4977 uint32_t *ret_m, uint32_t *ret_n)
4978{
4979 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4980 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4981 intel_reduce_m_n_ratio(ret_m, ret_n);
4982}
4983
e69d0bc1
DV
4984void
4985intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4986 int pixel_clock, int link_clock,
4987 struct intel_link_m_n *m_n)
2c07245f 4988{
e69d0bc1 4989 m_n->tu = 64;
a65851af
VS
4990
4991 compute_m_n(bits_per_pixel * pixel_clock,
4992 link_clock * nlanes * 8,
4993 &m_n->gmch_m, &m_n->gmch_n);
4994
4995 compute_m_n(pixel_clock, link_clock,
4996 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4997}
4998
a7615030
CW
4999static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5000{
d330a953
JN
5001 if (i915.panel_use_ssc >= 0)
5002 return i915.panel_use_ssc != 0;
41aa3448 5003 return dev_priv->vbt.lvds_use_ssc
435793df 5004 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5005}
5006
c65d77d8
JB
5007static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5008{
5009 struct drm_device *dev = crtc->dev;
5010 struct drm_i915_private *dev_priv = dev->dev_private;
5011 int refclk;
5012
a0c4da24 5013 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5014 refclk = 100000;
a0c4da24 5015 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5016 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5017 refclk = dev_priv->vbt.lvds_ssc_freq;
5018 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5019 } else if (!IS_GEN2(dev)) {
5020 refclk = 96000;
5021 } else {
5022 refclk = 48000;
5023 }
5024
5025 return refclk;
5026}
5027
7429e9d4 5028static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5029{
7df00d7a 5030 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5031}
f47709a9 5032
7429e9d4
DV
5033static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5034{
5035 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5036}
5037
f47709a9 5038static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5039 intel_clock_t *reduced_clock)
5040{
f47709a9 5041 struct drm_device *dev = crtc->base.dev;
a7516a05 5042 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5043 int pipe = crtc->pipe;
a7516a05
JB
5044 u32 fp, fp2 = 0;
5045
5046 if (IS_PINEVIEW(dev)) {
7429e9d4 5047 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5048 if (reduced_clock)
7429e9d4 5049 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5050 } else {
7429e9d4 5051 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5052 if (reduced_clock)
7429e9d4 5053 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5054 }
5055
5056 I915_WRITE(FP0(pipe), fp);
8bcc2795 5057 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5058
f47709a9
DV
5059 crtc->lowfreq_avail = false;
5060 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5061 reduced_clock && i915.powersave) {
a7516a05 5062 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5063 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5064 crtc->lowfreq_avail = true;
a7516a05
JB
5065 } else {
5066 I915_WRITE(FP1(pipe), fp);
8bcc2795 5067 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5068 }
5069}
5070
5e69f97f
CML
5071static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5072 pipe)
89b667f8
JB
5073{
5074 u32 reg_val;
5075
5076 /*
5077 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5078 * and set it to a reasonable value instead.
5079 */
ab3c759a 5080 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5081 reg_val &= 0xffffff00;
5082 reg_val |= 0x00000030;
ab3c759a 5083 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5084
ab3c759a 5085 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5086 reg_val &= 0x8cffffff;
5087 reg_val = 0x8c000000;
ab3c759a 5088 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5089
ab3c759a 5090 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5091 reg_val &= 0xffffff00;
ab3c759a 5092 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5093
ab3c759a 5094 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5095 reg_val &= 0x00ffffff;
5096 reg_val |= 0xb0000000;
ab3c759a 5097 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5098}
5099
b551842d
DV
5100static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5101 struct intel_link_m_n *m_n)
5102{
5103 struct drm_device *dev = crtc->base.dev;
5104 struct drm_i915_private *dev_priv = dev->dev_private;
5105 int pipe = crtc->pipe;
5106
e3b95f1e
DV
5107 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5108 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5109 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5110 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5111}
5112
5113static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5114 struct intel_link_m_n *m_n)
5115{
5116 struct drm_device *dev = crtc->base.dev;
5117 struct drm_i915_private *dev_priv = dev->dev_private;
5118 int pipe = crtc->pipe;
5119 enum transcoder transcoder = crtc->config.cpu_transcoder;
5120
5121 if (INTEL_INFO(dev)->gen >= 5) {
5122 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5123 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5124 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5125 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5126 } else {
e3b95f1e
DV
5127 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5128 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5129 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5130 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5131 }
5132}
5133
03afc4a2
DV
5134static void intel_dp_set_m_n(struct intel_crtc *crtc)
5135{
5136 if (crtc->config.has_pch_encoder)
5137 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5138 else
5139 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5140}
5141
f47709a9 5142static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5143{
f47709a9 5144 struct drm_device *dev = crtc->base.dev;
a0c4da24 5145 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5146 int pipe = crtc->pipe;
89b667f8 5147 u32 dpll, mdiv;
a0c4da24 5148 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5149 u32 coreclk, reg_val, dpll_md;
a0c4da24 5150
09153000
DV
5151 mutex_lock(&dev_priv->dpio_lock);
5152
f47709a9
DV
5153 bestn = crtc->config.dpll.n;
5154 bestm1 = crtc->config.dpll.m1;
5155 bestm2 = crtc->config.dpll.m2;
5156 bestp1 = crtc->config.dpll.p1;
5157 bestp2 = crtc->config.dpll.p2;
a0c4da24 5158
89b667f8
JB
5159 /* See eDP HDMI DPIO driver vbios notes doc */
5160
5161 /* PLL B needs special handling */
5162 if (pipe)
5e69f97f 5163 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5164
5165 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5166 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5167
5168 /* Disable target IRef on PLL */
ab3c759a 5169 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5170 reg_val &= 0x00ffffff;
ab3c759a 5171 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5172
5173 /* Disable fast lock */
ab3c759a 5174 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5175
5176 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5177 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5178 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5179 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5180 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5181
5182 /*
5183 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5184 * but we don't support that).
5185 * Note: don't use the DAC post divider as it seems unstable.
5186 */
5187 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5188 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5189
a0c4da24 5190 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5192
89b667f8 5193 /* Set HBR and RBR LPF coefficients */
ff9a6750 5194 if (crtc->config.port_clock == 162000 ||
99750bd4 5195 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5196 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5197 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5198 0x009f0003);
89b667f8 5199 else
ab3c759a 5200 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5201 0x00d0000f);
5202
5203 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5204 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5205 /* Use SSC source */
5206 if (!pipe)
ab3c759a 5207 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5208 0x0df40000);
5209 else
ab3c759a 5210 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5211 0x0df70000);
5212 } else { /* HDMI or VGA */
5213 /* Use bend source */
5214 if (!pipe)
ab3c759a 5215 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5216 0x0df70000);
5217 else
ab3c759a 5218 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5219 0x0df40000);
5220 }
a0c4da24 5221
ab3c759a 5222 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5223 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5224 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5225 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5226 coreclk |= 0x01000000;
ab3c759a 5227 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5228
ab3c759a 5229 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5230
e5cbfbfb
ID
5231 /*
5232 * Enable DPIO clock input. We should never disable the reference
5233 * clock for pipe B, since VGA hotplug / manual detection depends
5234 * on it.
5235 */
89b667f8
JB
5236 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5237 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5238 /* We should never disable this, set it here for state tracking */
5239 if (pipe == PIPE_B)
89b667f8 5240 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5241 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5242 crtc->config.dpll_hw_state.dpll = dpll;
5243
ef1b460d
DV
5244 dpll_md = (crtc->config.pixel_multiplier - 1)
5245 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5246 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5247
89b667f8
JB
5248 if (crtc->config.has_dp_encoder)
5249 intel_dp_set_m_n(crtc);
09153000
DV
5250
5251 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5252}
5253
f47709a9
DV
5254static void i9xx_update_pll(struct intel_crtc *crtc,
5255 intel_clock_t *reduced_clock,
eb1cbe48
DV
5256 int num_connectors)
5257{
f47709a9 5258 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5259 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5260 u32 dpll;
5261 bool is_sdvo;
f47709a9 5262 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5263
f47709a9 5264 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5265
f47709a9
DV
5266 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5267 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5268
5269 dpll = DPLL_VGA_MODE_DIS;
5270
f47709a9 5271 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5272 dpll |= DPLLB_MODE_LVDS;
5273 else
5274 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5275
ef1b460d 5276 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5277 dpll |= (crtc->config.pixel_multiplier - 1)
5278 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5279 }
198a037f
DV
5280
5281 if (is_sdvo)
4a33e48d 5282 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5283
f47709a9 5284 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5285 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5286
5287 /* compute bitmask from p1 value */
5288 if (IS_PINEVIEW(dev))
5289 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5290 else {
5291 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5292 if (IS_G4X(dev) && reduced_clock)
5293 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5294 }
5295 switch (clock->p2) {
5296 case 5:
5297 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5298 break;
5299 case 7:
5300 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5301 break;
5302 case 10:
5303 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5304 break;
5305 case 14:
5306 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5307 break;
5308 }
5309 if (INTEL_INFO(dev)->gen >= 4)
5310 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5311
09ede541 5312 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5313 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5314 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5315 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5316 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5317 else
5318 dpll |= PLL_REF_INPUT_DREFCLK;
5319
5320 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5321 crtc->config.dpll_hw_state.dpll = dpll;
5322
eb1cbe48 5323 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5324 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5325 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5326 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5327 }
66e3d5c0
DV
5328
5329 if (crtc->config.has_dp_encoder)
5330 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5331}
5332
f47709a9 5333static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5334 intel_clock_t *reduced_clock,
eb1cbe48
DV
5335 int num_connectors)
5336{
f47709a9 5337 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5338 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5339 u32 dpll;
f47709a9 5340 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5341
f47709a9 5342 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5343
eb1cbe48
DV
5344 dpll = DPLL_VGA_MODE_DIS;
5345
f47709a9 5346 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5347 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5348 } else {
5349 if (clock->p1 == 2)
5350 dpll |= PLL_P1_DIVIDE_BY_TWO;
5351 else
5352 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5353 if (clock->p2 == 4)
5354 dpll |= PLL_P2_DIVIDE_BY_4;
5355 }
5356
4a33e48d
DV
5357 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5358 dpll |= DPLL_DVO_2X_MODE;
5359
f47709a9 5360 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5361 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5362 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5363 else
5364 dpll |= PLL_REF_INPUT_DREFCLK;
5365
5366 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5367 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5368}
5369
8a654f3b 5370static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5371{
5372 struct drm_device *dev = intel_crtc->base.dev;
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5375 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5376 struct drm_display_mode *adjusted_mode =
5377 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5378 uint32_t crtc_vtotal, crtc_vblank_end;
5379 int vsyncshift = 0;
4d8a62ea
DV
5380
5381 /* We need to be careful not to changed the adjusted mode, for otherwise
5382 * the hw state checker will get angry at the mismatch. */
5383 crtc_vtotal = adjusted_mode->crtc_vtotal;
5384 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5385
609aeaca 5386 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5387 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5388 crtc_vtotal -= 1;
5389 crtc_vblank_end -= 1;
609aeaca
VS
5390
5391 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5392 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5393 else
5394 vsyncshift = adjusted_mode->crtc_hsync_start -
5395 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5396 if (vsyncshift < 0)
5397 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5398 }
5399
5400 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5401 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5402
fe2b8f9d 5403 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5404 (adjusted_mode->crtc_hdisplay - 1) |
5405 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5406 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5407 (adjusted_mode->crtc_hblank_start - 1) |
5408 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5409 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5410 (adjusted_mode->crtc_hsync_start - 1) |
5411 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5412
fe2b8f9d 5413 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5414 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5415 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5416 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5417 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5418 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5419 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5420 (adjusted_mode->crtc_vsync_start - 1) |
5421 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5422
b5e508d4
PZ
5423 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5424 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5425 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5426 * bits. */
5427 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5428 (pipe == PIPE_B || pipe == PIPE_C))
5429 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5430
b0e77b9c
PZ
5431 /* pipesrc controls the size that is scaled from, which should
5432 * always be the user's requested size.
5433 */
5434 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5435 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5436 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5437}
5438
1bd1bd80
DV
5439static void intel_get_pipe_timings(struct intel_crtc *crtc,
5440 struct intel_crtc_config *pipe_config)
5441{
5442 struct drm_device *dev = crtc->base.dev;
5443 struct drm_i915_private *dev_priv = dev->dev_private;
5444 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5445 uint32_t tmp;
5446
5447 tmp = I915_READ(HTOTAL(cpu_transcoder));
5448 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5449 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5450 tmp = I915_READ(HBLANK(cpu_transcoder));
5451 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5452 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5453 tmp = I915_READ(HSYNC(cpu_transcoder));
5454 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5455 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5456
5457 tmp = I915_READ(VTOTAL(cpu_transcoder));
5458 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5459 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5460 tmp = I915_READ(VBLANK(cpu_transcoder));
5461 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5462 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5463 tmp = I915_READ(VSYNC(cpu_transcoder));
5464 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5465 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5466
5467 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5468 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5469 pipe_config->adjusted_mode.crtc_vtotal += 1;
5470 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5471 }
5472
5473 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5474 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5475 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5476
5477 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5478 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5479}
5480
f6a83288
DV
5481void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5482 struct intel_crtc_config *pipe_config)
babea61d 5483{
f6a83288
DV
5484 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5485 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5486 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5487 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5488
f6a83288
DV
5489 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5490 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5491 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5492 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5493
f6a83288 5494 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5495
f6a83288
DV
5496 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5497 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5498}
5499
84b046f3
DV
5500static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5501{
5502 struct drm_device *dev = intel_crtc->base.dev;
5503 struct drm_i915_private *dev_priv = dev->dev_private;
5504 uint32_t pipeconf;
5505
9f11a9e4 5506 pipeconf = 0;
84b046f3 5507
67c72a12
DV
5508 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5509 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5510 pipeconf |= PIPECONF_ENABLE;
5511
cf532bb2
VS
5512 if (intel_crtc->config.double_wide)
5513 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5514
ff9ce46e
DV
5515 /* only g4x and later have fancy bpc/dither controls */
5516 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5517 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5518 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5519 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5520 PIPECONF_DITHER_TYPE_SP;
84b046f3 5521
ff9ce46e
DV
5522 switch (intel_crtc->config.pipe_bpp) {
5523 case 18:
5524 pipeconf |= PIPECONF_6BPC;
5525 break;
5526 case 24:
5527 pipeconf |= PIPECONF_8BPC;
5528 break;
5529 case 30:
5530 pipeconf |= PIPECONF_10BPC;
5531 break;
5532 default:
5533 /* Case prevented by intel_choose_pipe_bpp_dither. */
5534 BUG();
84b046f3
DV
5535 }
5536 }
5537
5538 if (HAS_PIPE_CXSR(dev)) {
5539 if (intel_crtc->lowfreq_avail) {
5540 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5541 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5542 } else {
5543 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5544 }
5545 }
5546
efc2cfff
VS
5547 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5548 if (INTEL_INFO(dev)->gen < 4 ||
5549 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5550 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5551 else
5552 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5553 } else
84b046f3
DV
5554 pipeconf |= PIPECONF_PROGRESSIVE;
5555
9f11a9e4
DV
5556 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5557 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5558
84b046f3
DV
5559 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5560 POSTING_READ(PIPECONF(intel_crtc->pipe));
5561}
5562
f564048e 5563static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5564 int x, int y,
94352cf9 5565 struct drm_framebuffer *fb)
79e53945
JB
5566{
5567 struct drm_device *dev = crtc->dev;
5568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5570 int pipe = intel_crtc->pipe;
80824003 5571 int plane = intel_crtc->plane;
c751ce4f 5572 int refclk, num_connectors = 0;
652c393a 5573 intel_clock_t clock, reduced_clock;
84b046f3 5574 u32 dspcntr;
a16af721 5575 bool ok, has_reduced_clock = false;
e9fd1c02 5576 bool is_lvds = false, is_dsi = false;
5eddb70b 5577 struct intel_encoder *encoder;
d4906093 5578 const intel_limit_t *limit;
5c3b82e2 5579 int ret;
79e53945 5580
6c2b7c12 5581 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5582 switch (encoder->type) {
79e53945
JB
5583 case INTEL_OUTPUT_LVDS:
5584 is_lvds = true;
5585 break;
e9fd1c02
JN
5586 case INTEL_OUTPUT_DSI:
5587 is_dsi = true;
5588 break;
79e53945 5589 }
43565a06 5590
c751ce4f 5591 num_connectors++;
79e53945
JB
5592 }
5593
f2335330
JN
5594 if (is_dsi)
5595 goto skip_dpll;
5596
5597 if (!intel_crtc->config.clock_set) {
5598 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5599
e9fd1c02
JN
5600 /*
5601 * Returns a set of divisors for the desired target clock with
5602 * the given refclk, or FALSE. The returned values represent
5603 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5604 * 2) / p1 / p2.
5605 */
5606 limit = intel_limit(crtc, refclk);
5607 ok = dev_priv->display.find_dpll(limit, crtc,
5608 intel_crtc->config.port_clock,
5609 refclk, NULL, &clock);
f2335330 5610 if (!ok) {
e9fd1c02
JN
5611 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5612 return -EINVAL;
5613 }
79e53945 5614
f2335330
JN
5615 if (is_lvds && dev_priv->lvds_downclock_avail) {
5616 /*
5617 * Ensure we match the reduced clock's P to the target
5618 * clock. If the clocks don't match, we can't switch
5619 * the display clock by using the FP0/FP1. In such case
5620 * we will disable the LVDS downclock feature.
5621 */
5622 has_reduced_clock =
5623 dev_priv->display.find_dpll(limit, crtc,
5624 dev_priv->lvds_downclock,
5625 refclk, &clock,
5626 &reduced_clock);
5627 }
5628 /* Compat-code for transition, will disappear. */
f47709a9
DV
5629 intel_crtc->config.dpll.n = clock.n;
5630 intel_crtc->config.dpll.m1 = clock.m1;
5631 intel_crtc->config.dpll.m2 = clock.m2;
5632 intel_crtc->config.dpll.p1 = clock.p1;
5633 intel_crtc->config.dpll.p2 = clock.p2;
5634 }
7026d4ac 5635
e9fd1c02 5636 if (IS_GEN2(dev)) {
8a654f3b 5637 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5638 has_reduced_clock ? &reduced_clock : NULL,
5639 num_connectors);
e9fd1c02 5640 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5641 vlv_update_pll(intel_crtc);
e9fd1c02 5642 } else {
f47709a9 5643 i9xx_update_pll(intel_crtc,
eb1cbe48 5644 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5645 num_connectors);
e9fd1c02 5646 }
79e53945 5647
f2335330 5648skip_dpll:
79e53945
JB
5649 /* Set up the display plane register */
5650 dspcntr = DISPPLANE_GAMMA_ENABLE;
5651
da6ecc5d
JB
5652 if (!IS_VALLEYVIEW(dev)) {
5653 if (pipe == 0)
5654 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5655 else
5656 dspcntr |= DISPPLANE_SEL_PIPE_B;
5657 }
79e53945 5658
8a654f3b 5659 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5660
5661 /* pipesrc and dspsize control the size that is scaled from,
5662 * which should always be the user's requested size.
79e53945 5663 */
929c77fb 5664 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5665 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5666 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5667 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5668
84b046f3
DV
5669 i9xx_set_pipeconf(intel_crtc);
5670
f564048e
EA
5671 I915_WRITE(DSPCNTR(plane), dspcntr);
5672 POSTING_READ(DSPCNTR(plane));
5673
94352cf9 5674 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5675
f564048e
EA
5676 return ret;
5677}
5678
2fa2fe9a
DV
5679static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5680 struct intel_crtc_config *pipe_config)
5681{
5682 struct drm_device *dev = crtc->base.dev;
5683 struct drm_i915_private *dev_priv = dev->dev_private;
5684 uint32_t tmp;
5685
dc9e7dec
VS
5686 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5687 return;
5688
2fa2fe9a 5689 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5690 if (!(tmp & PFIT_ENABLE))
5691 return;
2fa2fe9a 5692
06922821 5693 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5694 if (INTEL_INFO(dev)->gen < 4) {
5695 if (crtc->pipe != PIPE_B)
5696 return;
2fa2fe9a
DV
5697 } else {
5698 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5699 return;
5700 }
5701
06922821 5702 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5703 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5704 if (INTEL_INFO(dev)->gen < 5)
5705 pipe_config->gmch_pfit.lvds_border_bits =
5706 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5707}
5708
acbec814
JB
5709static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5710 struct intel_crtc_config *pipe_config)
5711{
5712 struct drm_device *dev = crtc->base.dev;
5713 struct drm_i915_private *dev_priv = dev->dev_private;
5714 int pipe = pipe_config->cpu_transcoder;
5715 intel_clock_t clock;
5716 u32 mdiv;
662c6ecb 5717 int refclk = 100000;
acbec814
JB
5718
5719 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5720 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5721 mutex_unlock(&dev_priv->dpio_lock);
5722
5723 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5724 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5725 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5726 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5727 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5728
f646628b 5729 vlv_clock(refclk, &clock);
acbec814 5730
f646628b
VS
5731 /* clock.dot is the fast clock */
5732 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5733}
5734
1ad292b5
JB
5735static void i9xx_get_plane_config(struct intel_crtc *crtc,
5736 struct intel_plane_config *plane_config)
5737{
5738 struct drm_device *dev = crtc->base.dev;
5739 struct drm_i915_private *dev_priv = dev->dev_private;
5740 u32 val, base, offset;
5741 int pipe = crtc->pipe, plane = crtc->plane;
5742 int fourcc, pixel_format;
5743 int aligned_height;
5744
66e514c1
DA
5745 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5746 if (!crtc->base.primary->fb) {
1ad292b5
JB
5747 DRM_DEBUG_KMS("failed to alloc fb\n");
5748 return;
5749 }
5750
5751 val = I915_READ(DSPCNTR(plane));
5752
5753 if (INTEL_INFO(dev)->gen >= 4)
5754 if (val & DISPPLANE_TILED)
5755 plane_config->tiled = true;
5756
5757 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5758 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
5759 crtc->base.primary->fb->pixel_format = fourcc;
5760 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
5761 drm_format_plane_cpp(fourcc, 0) * 8;
5762
5763 if (INTEL_INFO(dev)->gen >= 4) {
5764 if (plane_config->tiled)
5765 offset = I915_READ(DSPTILEOFF(plane));
5766 else
5767 offset = I915_READ(DSPLINOFF(plane));
5768 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5769 } else {
5770 base = I915_READ(DSPADDR(plane));
5771 }
5772 plane_config->base = base;
5773
5774 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
5775 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5776 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
5777
5778 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 5779 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 5780
66e514c1 5781 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
5782 plane_config->tiled);
5783
66e514c1 5784 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
5785 aligned_height, PAGE_SIZE);
5786
5787 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
5788 pipe, plane, crtc->base.primary->fb->width,
5789 crtc->base.primary->fb->height,
5790 crtc->base.primary->fb->bits_per_pixel, base,
5791 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
5792 plane_config->size);
5793
5794}
5795
0e8ffe1b
DV
5796static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5797 struct intel_crtc_config *pipe_config)
5798{
5799 struct drm_device *dev = crtc->base.dev;
5800 struct drm_i915_private *dev_priv = dev->dev_private;
5801 uint32_t tmp;
5802
b5482bd0
ID
5803 if (!intel_display_power_enabled(dev_priv,
5804 POWER_DOMAIN_PIPE(crtc->pipe)))
5805 return false;
5806
e143a21c 5807 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5808 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5809
0e8ffe1b
DV
5810 tmp = I915_READ(PIPECONF(crtc->pipe));
5811 if (!(tmp & PIPECONF_ENABLE))
5812 return false;
5813
42571aef
VS
5814 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5815 switch (tmp & PIPECONF_BPC_MASK) {
5816 case PIPECONF_6BPC:
5817 pipe_config->pipe_bpp = 18;
5818 break;
5819 case PIPECONF_8BPC:
5820 pipe_config->pipe_bpp = 24;
5821 break;
5822 case PIPECONF_10BPC:
5823 pipe_config->pipe_bpp = 30;
5824 break;
5825 default:
5826 break;
5827 }
5828 }
5829
282740f7
VS
5830 if (INTEL_INFO(dev)->gen < 4)
5831 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5832
1bd1bd80
DV
5833 intel_get_pipe_timings(crtc, pipe_config);
5834
2fa2fe9a
DV
5835 i9xx_get_pfit_config(crtc, pipe_config);
5836
6c49f241
DV
5837 if (INTEL_INFO(dev)->gen >= 4) {
5838 tmp = I915_READ(DPLL_MD(crtc->pipe));
5839 pipe_config->pixel_multiplier =
5840 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5841 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5842 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5843 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5844 tmp = I915_READ(DPLL(crtc->pipe));
5845 pipe_config->pixel_multiplier =
5846 ((tmp & SDVO_MULTIPLIER_MASK)
5847 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5848 } else {
5849 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5850 * port and will be fixed up in the encoder->get_config
5851 * function. */
5852 pipe_config->pixel_multiplier = 1;
5853 }
8bcc2795
DV
5854 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5855 if (!IS_VALLEYVIEW(dev)) {
5856 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5857 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5858 } else {
5859 /* Mask out read-only status bits. */
5860 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5861 DPLL_PORTC_READY_MASK |
5862 DPLL_PORTB_READY_MASK);
8bcc2795 5863 }
6c49f241 5864
acbec814
JB
5865 if (IS_VALLEYVIEW(dev))
5866 vlv_crtc_clock_get(crtc, pipe_config);
5867 else
5868 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5869
0e8ffe1b
DV
5870 return true;
5871}
5872
dde86e2d 5873static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5874{
5875 struct drm_i915_private *dev_priv = dev->dev_private;
5876 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5877 struct intel_encoder *encoder;
74cfd7ac 5878 u32 val, final;
13d83a67 5879 bool has_lvds = false;
199e5d79 5880 bool has_cpu_edp = false;
199e5d79 5881 bool has_panel = false;
99eb6a01
KP
5882 bool has_ck505 = false;
5883 bool can_ssc = false;
13d83a67
JB
5884
5885 /* We need to take the global config into account */
199e5d79
KP
5886 list_for_each_entry(encoder, &mode_config->encoder_list,
5887 base.head) {
5888 switch (encoder->type) {
5889 case INTEL_OUTPUT_LVDS:
5890 has_panel = true;
5891 has_lvds = true;
5892 break;
5893 case INTEL_OUTPUT_EDP:
5894 has_panel = true;
2de6905f 5895 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5896 has_cpu_edp = true;
5897 break;
13d83a67
JB
5898 }
5899 }
5900
99eb6a01 5901 if (HAS_PCH_IBX(dev)) {
41aa3448 5902 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5903 can_ssc = has_ck505;
5904 } else {
5905 has_ck505 = false;
5906 can_ssc = true;
5907 }
5908
2de6905f
ID
5909 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5910 has_panel, has_lvds, has_ck505);
13d83a67
JB
5911
5912 /* Ironlake: try to setup display ref clock before DPLL
5913 * enabling. This is only under driver's control after
5914 * PCH B stepping, previous chipset stepping should be
5915 * ignoring this setting.
5916 */
74cfd7ac
CW
5917 val = I915_READ(PCH_DREF_CONTROL);
5918
5919 /* As we must carefully and slowly disable/enable each source in turn,
5920 * compute the final state we want first and check if we need to
5921 * make any changes at all.
5922 */
5923 final = val;
5924 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5925 if (has_ck505)
5926 final |= DREF_NONSPREAD_CK505_ENABLE;
5927 else
5928 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5929
5930 final &= ~DREF_SSC_SOURCE_MASK;
5931 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5932 final &= ~DREF_SSC1_ENABLE;
5933
5934 if (has_panel) {
5935 final |= DREF_SSC_SOURCE_ENABLE;
5936
5937 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5938 final |= DREF_SSC1_ENABLE;
5939
5940 if (has_cpu_edp) {
5941 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5942 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5943 else
5944 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5945 } else
5946 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5947 } else {
5948 final |= DREF_SSC_SOURCE_DISABLE;
5949 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5950 }
5951
5952 if (final == val)
5953 return;
5954
13d83a67 5955 /* Always enable nonspread source */
74cfd7ac 5956 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5957
99eb6a01 5958 if (has_ck505)
74cfd7ac 5959 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5960 else
74cfd7ac 5961 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5962
199e5d79 5963 if (has_panel) {
74cfd7ac
CW
5964 val &= ~DREF_SSC_SOURCE_MASK;
5965 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5966
199e5d79 5967 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5968 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5969 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5970 val |= DREF_SSC1_ENABLE;
e77166b5 5971 } else
74cfd7ac 5972 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5973
5974 /* Get SSC going before enabling the outputs */
74cfd7ac 5975 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5976 POSTING_READ(PCH_DREF_CONTROL);
5977 udelay(200);
5978
74cfd7ac 5979 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5980
5981 /* Enable CPU source on CPU attached eDP */
199e5d79 5982 if (has_cpu_edp) {
99eb6a01 5983 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5984 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5985 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5986 }
13d83a67 5987 else
74cfd7ac 5988 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5989 } else
74cfd7ac 5990 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5991
74cfd7ac 5992 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5993 POSTING_READ(PCH_DREF_CONTROL);
5994 udelay(200);
5995 } else {
5996 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5997
74cfd7ac 5998 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5999
6000 /* Turn off CPU output */
74cfd7ac 6001 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6002
74cfd7ac 6003 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6004 POSTING_READ(PCH_DREF_CONTROL);
6005 udelay(200);
6006
6007 /* Turn off the SSC source */
74cfd7ac
CW
6008 val &= ~DREF_SSC_SOURCE_MASK;
6009 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6010
6011 /* Turn off SSC1 */
74cfd7ac 6012 val &= ~DREF_SSC1_ENABLE;
199e5d79 6013
74cfd7ac 6014 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6015 POSTING_READ(PCH_DREF_CONTROL);
6016 udelay(200);
6017 }
74cfd7ac
CW
6018
6019 BUG_ON(val != final);
13d83a67
JB
6020}
6021
f31f2d55 6022static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6023{
f31f2d55 6024 uint32_t tmp;
dde86e2d 6025
0ff066a9
PZ
6026 tmp = I915_READ(SOUTH_CHICKEN2);
6027 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6028 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6029
0ff066a9
PZ
6030 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6031 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6032 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6033
0ff066a9
PZ
6034 tmp = I915_READ(SOUTH_CHICKEN2);
6035 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6036 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6037
0ff066a9
PZ
6038 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6039 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6040 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6041}
6042
6043/* WaMPhyProgramming:hsw */
6044static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6045{
6046 uint32_t tmp;
dde86e2d
PZ
6047
6048 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6049 tmp &= ~(0xFF << 24);
6050 tmp |= (0x12 << 24);
6051 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6052
dde86e2d
PZ
6053 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6054 tmp |= (1 << 11);
6055 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6056
6057 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6058 tmp |= (1 << 11);
6059 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6060
dde86e2d
PZ
6061 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6062 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6063 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6064
6065 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6066 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6067 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6068
0ff066a9
PZ
6069 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6070 tmp &= ~(7 << 13);
6071 tmp |= (5 << 13);
6072 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6073
0ff066a9
PZ
6074 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6075 tmp &= ~(7 << 13);
6076 tmp |= (5 << 13);
6077 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6078
6079 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6080 tmp &= ~0xFF;
6081 tmp |= 0x1C;
6082 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6083
6084 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6085 tmp &= ~0xFF;
6086 tmp |= 0x1C;
6087 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6088
6089 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6090 tmp &= ~(0xFF << 16);
6091 tmp |= (0x1C << 16);
6092 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6093
6094 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6095 tmp &= ~(0xFF << 16);
6096 tmp |= (0x1C << 16);
6097 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6098
0ff066a9
PZ
6099 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6100 tmp |= (1 << 27);
6101 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6102
0ff066a9
PZ
6103 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6104 tmp |= (1 << 27);
6105 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6106
0ff066a9
PZ
6107 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6108 tmp &= ~(0xF << 28);
6109 tmp |= (4 << 28);
6110 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6111
0ff066a9
PZ
6112 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6113 tmp &= ~(0xF << 28);
6114 tmp |= (4 << 28);
6115 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6116}
6117
2fa86a1f
PZ
6118/* Implements 3 different sequences from BSpec chapter "Display iCLK
6119 * Programming" based on the parameters passed:
6120 * - Sequence to enable CLKOUT_DP
6121 * - Sequence to enable CLKOUT_DP without spread
6122 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6123 */
6124static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6125 bool with_fdi)
f31f2d55
PZ
6126{
6127 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6128 uint32_t reg, tmp;
6129
6130 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6131 with_spread = true;
6132 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6133 with_fdi, "LP PCH doesn't have FDI\n"))
6134 with_fdi = false;
f31f2d55
PZ
6135
6136 mutex_lock(&dev_priv->dpio_lock);
6137
6138 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6139 tmp &= ~SBI_SSCCTL_DISABLE;
6140 tmp |= SBI_SSCCTL_PATHALT;
6141 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6142
6143 udelay(24);
6144
2fa86a1f
PZ
6145 if (with_spread) {
6146 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6147 tmp &= ~SBI_SSCCTL_PATHALT;
6148 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6149
2fa86a1f
PZ
6150 if (with_fdi) {
6151 lpt_reset_fdi_mphy(dev_priv);
6152 lpt_program_fdi_mphy(dev_priv);
6153 }
6154 }
dde86e2d 6155
2fa86a1f
PZ
6156 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6157 SBI_GEN0 : SBI_DBUFF0;
6158 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6159 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6160 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6161
6162 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6163}
6164
47701c3b
PZ
6165/* Sequence to disable CLKOUT_DP */
6166static void lpt_disable_clkout_dp(struct drm_device *dev)
6167{
6168 struct drm_i915_private *dev_priv = dev->dev_private;
6169 uint32_t reg, tmp;
6170
6171 mutex_lock(&dev_priv->dpio_lock);
6172
6173 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6174 SBI_GEN0 : SBI_DBUFF0;
6175 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6176 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6177 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6178
6179 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6180 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6181 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6182 tmp |= SBI_SSCCTL_PATHALT;
6183 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6184 udelay(32);
6185 }
6186 tmp |= SBI_SSCCTL_DISABLE;
6187 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6188 }
6189
6190 mutex_unlock(&dev_priv->dpio_lock);
6191}
6192
bf8fa3d3
PZ
6193static void lpt_init_pch_refclk(struct drm_device *dev)
6194{
6195 struct drm_mode_config *mode_config = &dev->mode_config;
6196 struct intel_encoder *encoder;
6197 bool has_vga = false;
6198
6199 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6200 switch (encoder->type) {
6201 case INTEL_OUTPUT_ANALOG:
6202 has_vga = true;
6203 break;
6204 }
6205 }
6206
47701c3b
PZ
6207 if (has_vga)
6208 lpt_enable_clkout_dp(dev, true, true);
6209 else
6210 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6211}
6212
dde86e2d
PZ
6213/*
6214 * Initialize reference clocks when the driver loads
6215 */
6216void intel_init_pch_refclk(struct drm_device *dev)
6217{
6218 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6219 ironlake_init_pch_refclk(dev);
6220 else if (HAS_PCH_LPT(dev))
6221 lpt_init_pch_refclk(dev);
6222}
6223
d9d444cb
JB
6224static int ironlake_get_refclk(struct drm_crtc *crtc)
6225{
6226 struct drm_device *dev = crtc->dev;
6227 struct drm_i915_private *dev_priv = dev->dev_private;
6228 struct intel_encoder *encoder;
d9d444cb
JB
6229 int num_connectors = 0;
6230 bool is_lvds = false;
6231
6c2b7c12 6232 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6233 switch (encoder->type) {
6234 case INTEL_OUTPUT_LVDS:
6235 is_lvds = true;
6236 break;
d9d444cb
JB
6237 }
6238 num_connectors++;
6239 }
6240
6241 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6242 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6243 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6244 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6245 }
6246
6247 return 120000;
6248}
6249
6ff93609 6250static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6251{
c8203565 6252 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6254 int pipe = intel_crtc->pipe;
c8203565
PZ
6255 uint32_t val;
6256
78114071 6257 val = 0;
c8203565 6258
965e0c48 6259 switch (intel_crtc->config.pipe_bpp) {
c8203565 6260 case 18:
dfd07d72 6261 val |= PIPECONF_6BPC;
c8203565
PZ
6262 break;
6263 case 24:
dfd07d72 6264 val |= PIPECONF_8BPC;
c8203565
PZ
6265 break;
6266 case 30:
dfd07d72 6267 val |= PIPECONF_10BPC;
c8203565
PZ
6268 break;
6269 case 36:
dfd07d72 6270 val |= PIPECONF_12BPC;
c8203565
PZ
6271 break;
6272 default:
cc769b62
PZ
6273 /* Case prevented by intel_choose_pipe_bpp_dither. */
6274 BUG();
c8203565
PZ
6275 }
6276
d8b32247 6277 if (intel_crtc->config.dither)
c8203565
PZ
6278 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6279
6ff93609 6280 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6281 val |= PIPECONF_INTERLACED_ILK;
6282 else
6283 val |= PIPECONF_PROGRESSIVE;
6284
50f3b016 6285 if (intel_crtc->config.limited_color_range)
3685a8f3 6286 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6287
c8203565
PZ
6288 I915_WRITE(PIPECONF(pipe), val);
6289 POSTING_READ(PIPECONF(pipe));
6290}
6291
86d3efce
VS
6292/*
6293 * Set up the pipe CSC unit.
6294 *
6295 * Currently only full range RGB to limited range RGB conversion
6296 * is supported, but eventually this should handle various
6297 * RGB<->YCbCr scenarios as well.
6298 */
50f3b016 6299static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6300{
6301 struct drm_device *dev = crtc->dev;
6302 struct drm_i915_private *dev_priv = dev->dev_private;
6303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6304 int pipe = intel_crtc->pipe;
6305 uint16_t coeff = 0x7800; /* 1.0 */
6306
6307 /*
6308 * TODO: Check what kind of values actually come out of the pipe
6309 * with these coeff/postoff values and adjust to get the best
6310 * accuracy. Perhaps we even need to take the bpc value into
6311 * consideration.
6312 */
6313
50f3b016 6314 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6315 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6316
6317 /*
6318 * GY/GU and RY/RU should be the other way around according
6319 * to BSpec, but reality doesn't agree. Just set them up in
6320 * a way that results in the correct picture.
6321 */
6322 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6323 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6324
6325 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6326 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6327
6328 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6329 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6330
6331 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6332 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6333 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6334
6335 if (INTEL_INFO(dev)->gen > 6) {
6336 uint16_t postoff = 0;
6337
50f3b016 6338 if (intel_crtc->config.limited_color_range)
32cf0cb0 6339 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6340
6341 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6342 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6343 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6344
6345 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6346 } else {
6347 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6348
50f3b016 6349 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6350 mode |= CSC_BLACK_SCREEN_OFFSET;
6351
6352 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6353 }
6354}
6355
6ff93609 6356static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6357{
756f85cf
PZ
6358 struct drm_device *dev = crtc->dev;
6359 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6361 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6362 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6363 uint32_t val;
6364
3eff4faa 6365 val = 0;
ee2b0b38 6366
756f85cf 6367 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6368 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6369
6ff93609 6370 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6371 val |= PIPECONF_INTERLACED_ILK;
6372 else
6373 val |= PIPECONF_PROGRESSIVE;
6374
702e7a56
PZ
6375 I915_WRITE(PIPECONF(cpu_transcoder), val);
6376 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6377
6378 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6379 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6380
6381 if (IS_BROADWELL(dev)) {
6382 val = 0;
6383
6384 switch (intel_crtc->config.pipe_bpp) {
6385 case 18:
6386 val |= PIPEMISC_DITHER_6_BPC;
6387 break;
6388 case 24:
6389 val |= PIPEMISC_DITHER_8_BPC;
6390 break;
6391 case 30:
6392 val |= PIPEMISC_DITHER_10_BPC;
6393 break;
6394 case 36:
6395 val |= PIPEMISC_DITHER_12_BPC;
6396 break;
6397 default:
6398 /* Case prevented by pipe_config_set_bpp. */
6399 BUG();
6400 }
6401
6402 if (intel_crtc->config.dither)
6403 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6404
6405 I915_WRITE(PIPEMISC(pipe), val);
6406 }
ee2b0b38
PZ
6407}
6408
6591c6e4 6409static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6410 intel_clock_t *clock,
6411 bool *has_reduced_clock,
6412 intel_clock_t *reduced_clock)
6413{
6414 struct drm_device *dev = crtc->dev;
6415 struct drm_i915_private *dev_priv = dev->dev_private;
6416 struct intel_encoder *intel_encoder;
6417 int refclk;
d4906093 6418 const intel_limit_t *limit;
a16af721 6419 bool ret, is_lvds = false;
79e53945 6420
6591c6e4
PZ
6421 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6422 switch (intel_encoder->type) {
79e53945
JB
6423 case INTEL_OUTPUT_LVDS:
6424 is_lvds = true;
6425 break;
79e53945
JB
6426 }
6427 }
6428
d9d444cb 6429 refclk = ironlake_get_refclk(crtc);
79e53945 6430
d4906093
ML
6431 /*
6432 * Returns a set of divisors for the desired target clock with the given
6433 * refclk, or FALSE. The returned values represent the clock equation:
6434 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6435 */
1b894b59 6436 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6437 ret = dev_priv->display.find_dpll(limit, crtc,
6438 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6439 refclk, NULL, clock);
6591c6e4
PZ
6440 if (!ret)
6441 return false;
cda4b7d3 6442
ddc9003c 6443 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6444 /*
6445 * Ensure we match the reduced clock's P to the target clock.
6446 * If the clocks don't match, we can't switch the display clock
6447 * by using the FP0/FP1. In such case we will disable the LVDS
6448 * downclock feature.
6449 */
ee9300bb
DV
6450 *has_reduced_clock =
6451 dev_priv->display.find_dpll(limit, crtc,
6452 dev_priv->lvds_downclock,
6453 refclk, clock,
6454 reduced_clock);
652c393a 6455 }
61e9653f 6456
6591c6e4
PZ
6457 return true;
6458}
6459
d4b1931c
PZ
6460int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6461{
6462 /*
6463 * Account for spread spectrum to avoid
6464 * oversubscribing the link. Max center spread
6465 * is 2.5%; use 5% for safety's sake.
6466 */
6467 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6468 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6469}
6470
7429e9d4 6471static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6472{
7429e9d4 6473 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6474}
6475
de13a2e3 6476static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6477 u32 *fp,
9a7c7890 6478 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6479{
de13a2e3 6480 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6481 struct drm_device *dev = crtc->dev;
6482 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6483 struct intel_encoder *intel_encoder;
6484 uint32_t dpll;
6cc5f341 6485 int factor, num_connectors = 0;
09ede541 6486 bool is_lvds = false, is_sdvo = false;
79e53945 6487
de13a2e3
PZ
6488 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6489 switch (intel_encoder->type) {
79e53945
JB
6490 case INTEL_OUTPUT_LVDS:
6491 is_lvds = true;
6492 break;
6493 case INTEL_OUTPUT_SDVO:
7d57382e 6494 case INTEL_OUTPUT_HDMI:
79e53945 6495 is_sdvo = true;
79e53945 6496 break;
79e53945 6497 }
43565a06 6498
c751ce4f 6499 num_connectors++;
79e53945 6500 }
79e53945 6501
c1858123 6502 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6503 factor = 21;
6504 if (is_lvds) {
6505 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6506 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6507 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6508 factor = 25;
09ede541 6509 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6510 factor = 20;
c1858123 6511
7429e9d4 6512 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6513 *fp |= FP_CB_TUNE;
2c07245f 6514
9a7c7890
DV
6515 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6516 *fp2 |= FP_CB_TUNE;
6517
5eddb70b 6518 dpll = 0;
2c07245f 6519
a07d6787
EA
6520 if (is_lvds)
6521 dpll |= DPLLB_MODE_LVDS;
6522 else
6523 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6524
ef1b460d
DV
6525 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6526 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6527
6528 if (is_sdvo)
4a33e48d 6529 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6530 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6531 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6532
a07d6787 6533 /* compute bitmask from p1 value */
7429e9d4 6534 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6535 /* also FPA1 */
7429e9d4 6536 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6537
7429e9d4 6538 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6539 case 5:
6540 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6541 break;
6542 case 7:
6543 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6544 break;
6545 case 10:
6546 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6547 break;
6548 case 14:
6549 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6550 break;
79e53945
JB
6551 }
6552
b4c09f3b 6553 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6554 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6555 else
6556 dpll |= PLL_REF_INPUT_DREFCLK;
6557
959e16d6 6558 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6559}
6560
6561static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6562 int x, int y,
6563 struct drm_framebuffer *fb)
6564{
6565 struct drm_device *dev = crtc->dev;
6566 struct drm_i915_private *dev_priv = dev->dev_private;
6567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6568 int pipe = intel_crtc->pipe;
6569 int plane = intel_crtc->plane;
6570 int num_connectors = 0;
6571 intel_clock_t clock, reduced_clock;
cbbab5bd 6572 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6573 bool ok, has_reduced_clock = false;
8b47047b 6574 bool is_lvds = false;
de13a2e3 6575 struct intel_encoder *encoder;
e2b78267 6576 struct intel_shared_dpll *pll;
de13a2e3 6577 int ret;
de13a2e3
PZ
6578
6579 for_each_encoder_on_crtc(dev, crtc, encoder) {
6580 switch (encoder->type) {
6581 case INTEL_OUTPUT_LVDS:
6582 is_lvds = true;
6583 break;
de13a2e3
PZ
6584 }
6585
6586 num_connectors++;
a07d6787 6587 }
79e53945 6588
5dc5298b
PZ
6589 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6590 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6591
ff9a6750 6592 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6593 &has_reduced_clock, &reduced_clock);
ee9300bb 6594 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6595 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6596 return -EINVAL;
79e53945 6597 }
f47709a9
DV
6598 /* Compat-code for transition, will disappear. */
6599 if (!intel_crtc->config.clock_set) {
6600 intel_crtc->config.dpll.n = clock.n;
6601 intel_crtc->config.dpll.m1 = clock.m1;
6602 intel_crtc->config.dpll.m2 = clock.m2;
6603 intel_crtc->config.dpll.p1 = clock.p1;
6604 intel_crtc->config.dpll.p2 = clock.p2;
6605 }
79e53945 6606
5dc5298b 6607 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6608 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6609 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6610 if (has_reduced_clock)
7429e9d4 6611 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6612
7429e9d4 6613 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6614 &fp, &reduced_clock,
6615 has_reduced_clock ? &fp2 : NULL);
6616
959e16d6 6617 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6618 intel_crtc->config.dpll_hw_state.fp0 = fp;
6619 if (has_reduced_clock)
6620 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6621 else
6622 intel_crtc->config.dpll_hw_state.fp1 = fp;
6623
b89a1d39 6624 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6625 if (pll == NULL) {
84f44ce7
VS
6626 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6627 pipe_name(pipe));
4b645f14
JB
6628 return -EINVAL;
6629 }
ee7b9f93 6630 } else
e72f9fbf 6631 intel_put_shared_dpll(intel_crtc);
79e53945 6632
03afc4a2
DV
6633 if (intel_crtc->config.has_dp_encoder)
6634 intel_dp_set_m_n(intel_crtc);
79e53945 6635
d330a953 6636 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6637 intel_crtc->lowfreq_avail = true;
6638 else
6639 intel_crtc->lowfreq_avail = false;
e2b78267 6640
8a654f3b 6641 intel_set_pipe_timings(intel_crtc);
5eddb70b 6642
ca3a0ff8 6643 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6644 intel_cpu_transcoder_set_m_n(intel_crtc,
6645 &intel_crtc->config.fdi_m_n);
6646 }
2c07245f 6647
6ff93609 6648 ironlake_set_pipeconf(crtc);
79e53945 6649
a1f9e77e
PZ
6650 /* Set up the display plane register */
6651 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6652 POSTING_READ(DSPCNTR(plane));
79e53945 6653
94352cf9 6654 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6655
1857e1da 6656 return ret;
79e53945
JB
6657}
6658
eb14cb74
VS
6659static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6660 struct intel_link_m_n *m_n)
6661{
6662 struct drm_device *dev = crtc->base.dev;
6663 struct drm_i915_private *dev_priv = dev->dev_private;
6664 enum pipe pipe = crtc->pipe;
6665
6666 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6667 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6668 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6669 & ~TU_SIZE_MASK;
6670 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6671 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6672 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6673}
6674
6675static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6676 enum transcoder transcoder,
6677 struct intel_link_m_n *m_n)
72419203
DV
6678{
6679 struct drm_device *dev = crtc->base.dev;
6680 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6681 enum pipe pipe = crtc->pipe;
72419203 6682
eb14cb74
VS
6683 if (INTEL_INFO(dev)->gen >= 5) {
6684 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6685 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6686 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6687 & ~TU_SIZE_MASK;
6688 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6689 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6690 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6691 } else {
6692 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6693 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6694 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6695 & ~TU_SIZE_MASK;
6696 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6697 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6698 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6699 }
6700}
6701
6702void intel_dp_get_m_n(struct intel_crtc *crtc,
6703 struct intel_crtc_config *pipe_config)
6704{
6705 if (crtc->config.has_pch_encoder)
6706 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6707 else
6708 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6709 &pipe_config->dp_m_n);
6710}
72419203 6711
eb14cb74
VS
6712static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6713 struct intel_crtc_config *pipe_config)
6714{
6715 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6716 &pipe_config->fdi_m_n);
72419203
DV
6717}
6718
2fa2fe9a
DV
6719static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6720 struct intel_crtc_config *pipe_config)
6721{
6722 struct drm_device *dev = crtc->base.dev;
6723 struct drm_i915_private *dev_priv = dev->dev_private;
6724 uint32_t tmp;
6725
6726 tmp = I915_READ(PF_CTL(crtc->pipe));
6727
6728 if (tmp & PF_ENABLE) {
fd4daa9c 6729 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6730 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6731 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6732
6733 /* We currently do not free assignements of panel fitters on
6734 * ivb/hsw (since we don't use the higher upscaling modes which
6735 * differentiates them) so just WARN about this case for now. */
6736 if (IS_GEN7(dev)) {
6737 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6738 PF_PIPE_SEL_IVB(crtc->pipe));
6739 }
2fa2fe9a 6740 }
79e53945
JB
6741}
6742
4c6baa59
JB
6743static void ironlake_get_plane_config(struct intel_crtc *crtc,
6744 struct intel_plane_config *plane_config)
6745{
6746 struct drm_device *dev = crtc->base.dev;
6747 struct drm_i915_private *dev_priv = dev->dev_private;
6748 u32 val, base, offset;
6749 int pipe = crtc->pipe, plane = crtc->plane;
6750 int fourcc, pixel_format;
6751 int aligned_height;
6752
66e514c1
DA
6753 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6754 if (!crtc->base.primary->fb) {
4c6baa59
JB
6755 DRM_DEBUG_KMS("failed to alloc fb\n");
6756 return;
6757 }
6758
6759 val = I915_READ(DSPCNTR(plane));
6760
6761 if (INTEL_INFO(dev)->gen >= 4)
6762 if (val & DISPPLANE_TILED)
6763 plane_config->tiled = true;
6764
6765 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6766 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6767 crtc->base.primary->fb->pixel_format = fourcc;
6768 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
6769 drm_format_plane_cpp(fourcc, 0) * 8;
6770
6771 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6772 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6773 offset = I915_READ(DSPOFFSET(plane));
6774 } else {
6775 if (plane_config->tiled)
6776 offset = I915_READ(DSPTILEOFF(plane));
6777 else
6778 offset = I915_READ(DSPLINOFF(plane));
6779 }
6780 plane_config->base = base;
6781
6782 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6783 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6784 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
6785
6786 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 6787 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 6788
66e514c1 6789 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
6790 plane_config->tiled);
6791
66e514c1 6792 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
6793 aligned_height, PAGE_SIZE);
6794
6795 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6796 pipe, plane, crtc->base.primary->fb->width,
6797 crtc->base.primary->fb->height,
6798 crtc->base.primary->fb->bits_per_pixel, base,
6799 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
6800 plane_config->size);
6801}
6802
0e8ffe1b
DV
6803static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6804 struct intel_crtc_config *pipe_config)
6805{
6806 struct drm_device *dev = crtc->base.dev;
6807 struct drm_i915_private *dev_priv = dev->dev_private;
6808 uint32_t tmp;
6809
e143a21c 6810 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6811 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6812
0e8ffe1b
DV
6813 tmp = I915_READ(PIPECONF(crtc->pipe));
6814 if (!(tmp & PIPECONF_ENABLE))
6815 return false;
6816
42571aef
VS
6817 switch (tmp & PIPECONF_BPC_MASK) {
6818 case PIPECONF_6BPC:
6819 pipe_config->pipe_bpp = 18;
6820 break;
6821 case PIPECONF_8BPC:
6822 pipe_config->pipe_bpp = 24;
6823 break;
6824 case PIPECONF_10BPC:
6825 pipe_config->pipe_bpp = 30;
6826 break;
6827 case PIPECONF_12BPC:
6828 pipe_config->pipe_bpp = 36;
6829 break;
6830 default:
6831 break;
6832 }
6833
ab9412ba 6834 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6835 struct intel_shared_dpll *pll;
6836
88adfff1
DV
6837 pipe_config->has_pch_encoder = true;
6838
627eb5a3
DV
6839 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6840 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6841 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6842
6843 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6844
c0d43d62 6845 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6846 pipe_config->shared_dpll =
6847 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6848 } else {
6849 tmp = I915_READ(PCH_DPLL_SEL);
6850 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6851 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6852 else
6853 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6854 }
66e985c0
DV
6855
6856 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6857
6858 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6859 &pipe_config->dpll_hw_state));
c93f54cf
DV
6860
6861 tmp = pipe_config->dpll_hw_state.dpll;
6862 pipe_config->pixel_multiplier =
6863 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6864 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6865
6866 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6867 } else {
6868 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6869 }
6870
1bd1bd80
DV
6871 intel_get_pipe_timings(crtc, pipe_config);
6872
2fa2fe9a
DV
6873 ironlake_get_pfit_config(crtc, pipe_config);
6874
0e8ffe1b
DV
6875 return true;
6876}
6877
be256dc7
PZ
6878static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6879{
6880 struct drm_device *dev = dev_priv->dev;
6881 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6882 struct intel_crtc *crtc;
6883 unsigned long irqflags;
bd633a7c 6884 uint32_t val;
be256dc7
PZ
6885
6886 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6887 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6888 pipe_name(crtc->pipe));
6889
6890 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6891 WARN(plls->spll_refcount, "SPLL enabled\n");
6892 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6893 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6894 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6895 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6896 "CPU PWM1 enabled\n");
6897 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6898 "CPU PWM2 enabled\n");
6899 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6900 "PCH PWM1 enabled\n");
6901 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6902 "Utility pin enabled\n");
6903 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6904
6905 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6906 val = I915_READ(DEIMR);
6806e63f 6907 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6908 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6909 val = I915_READ(SDEIMR);
bd633a7c 6910 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6911 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6912 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6913}
6914
6915/*
6916 * This function implements pieces of two sequences from BSpec:
6917 * - Sequence for display software to disable LCPLL
6918 * - Sequence for display software to allow package C8+
6919 * The steps implemented here are just the steps that actually touch the LCPLL
6920 * register. Callers should take care of disabling all the display engine
6921 * functions, doing the mode unset, fixing interrupts, etc.
6922 */
6ff58d53
PZ
6923static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6924 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6925{
6926 uint32_t val;
6927
6928 assert_can_disable_lcpll(dev_priv);
6929
6930 val = I915_READ(LCPLL_CTL);
6931
6932 if (switch_to_fclk) {
6933 val |= LCPLL_CD_SOURCE_FCLK;
6934 I915_WRITE(LCPLL_CTL, val);
6935
6936 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6937 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6938 DRM_ERROR("Switching to FCLK failed\n");
6939
6940 val = I915_READ(LCPLL_CTL);
6941 }
6942
6943 val |= LCPLL_PLL_DISABLE;
6944 I915_WRITE(LCPLL_CTL, val);
6945 POSTING_READ(LCPLL_CTL);
6946
6947 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6948 DRM_ERROR("LCPLL still locked\n");
6949
6950 val = I915_READ(D_COMP);
6951 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6952 mutex_lock(&dev_priv->rps.hw_lock);
6953 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6954 DRM_ERROR("Failed to disable D_COMP\n");
6955 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6956 POSTING_READ(D_COMP);
6957 ndelay(100);
6958
6959 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6960 DRM_ERROR("D_COMP RCOMP still in progress\n");
6961
6962 if (allow_power_down) {
6963 val = I915_READ(LCPLL_CTL);
6964 val |= LCPLL_POWER_DOWN_ALLOW;
6965 I915_WRITE(LCPLL_CTL, val);
6966 POSTING_READ(LCPLL_CTL);
6967 }
6968}
6969
6970/*
6971 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6972 * source.
6973 */
6ff58d53 6974static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6975{
6976 uint32_t val;
a8a8bd54 6977 unsigned long irqflags;
be256dc7
PZ
6978
6979 val = I915_READ(LCPLL_CTL);
6980
6981 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6982 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6983 return;
6984
a8a8bd54
PZ
6985 /*
6986 * Make sure we're not on PC8 state before disabling PC8, otherwise
6987 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6988 *
6989 * The other problem is that hsw_restore_lcpll() is called as part of
6990 * the runtime PM resume sequence, so we can't just call
6991 * gen6_gt_force_wake_get() because that function calls
6992 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6993 * while we are on the resume sequence. So to solve this problem we have
6994 * to call special forcewake code that doesn't touch runtime PM and
6995 * doesn't enable the forcewake delayed work.
6996 */
6997 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6998 if (dev_priv->uncore.forcewake_count++ == 0)
6999 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7000 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 7001
be256dc7
PZ
7002 if (val & LCPLL_POWER_DOWN_ALLOW) {
7003 val &= ~LCPLL_POWER_DOWN_ALLOW;
7004 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7005 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7006 }
7007
7008 val = I915_READ(D_COMP);
7009 val |= D_COMP_COMP_FORCE;
7010 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
7011 mutex_lock(&dev_priv->rps.hw_lock);
7012 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
7013 DRM_ERROR("Failed to enable D_COMP\n");
7014 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 7015 POSTING_READ(D_COMP);
be256dc7
PZ
7016
7017 val = I915_READ(LCPLL_CTL);
7018 val &= ~LCPLL_PLL_DISABLE;
7019 I915_WRITE(LCPLL_CTL, val);
7020
7021 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7022 DRM_ERROR("LCPLL not locked yet\n");
7023
7024 if (val & LCPLL_CD_SOURCE_FCLK) {
7025 val = I915_READ(LCPLL_CTL);
7026 val &= ~LCPLL_CD_SOURCE_FCLK;
7027 I915_WRITE(LCPLL_CTL, val);
7028
7029 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7030 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7031 DRM_ERROR("Switching back to LCPLL failed\n");
7032 }
215733fa 7033
a8a8bd54
PZ
7034 /* See the big comment above. */
7035 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7036 if (--dev_priv->uncore.forcewake_count == 0)
7037 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7038 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7039}
7040
765dab67
PZ
7041/*
7042 * Package states C8 and deeper are really deep PC states that can only be
7043 * reached when all the devices on the system allow it, so even if the graphics
7044 * device allows PC8+, it doesn't mean the system will actually get to these
7045 * states. Our driver only allows PC8+ when going into runtime PM.
7046 *
7047 * The requirements for PC8+ are that all the outputs are disabled, the power
7048 * well is disabled and most interrupts are disabled, and these are also
7049 * requirements for runtime PM. When these conditions are met, we manually do
7050 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7051 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7052 * hang the machine.
7053 *
7054 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7055 * the state of some registers, so when we come back from PC8+ we need to
7056 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7057 * need to take care of the registers kept by RC6. Notice that this happens even
7058 * if we don't put the device in PCI D3 state (which is what currently happens
7059 * because of the runtime PM support).
7060 *
7061 * For more, read "Display Sequences for Package C8" on the hardware
7062 * documentation.
7063 */
a14cb6fc 7064void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7065{
c67a470b
PZ
7066 struct drm_device *dev = dev_priv->dev;
7067 uint32_t val;
7068
7125ecb8
PZ
7069 WARN_ON(!HAS_PC8(dev));
7070
c67a470b
PZ
7071 DRM_DEBUG_KMS("Enabling package C8+\n");
7072
c67a470b
PZ
7073 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7074 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7075 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7076 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7077 }
7078
7079 lpt_disable_clkout_dp(dev);
5d584b2e 7080 hsw_runtime_pm_disable_interrupts(dev);
c67a470b
PZ
7081 hsw_disable_lcpll(dev_priv, true, true);
7082}
7083
a14cb6fc 7084void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7085{
7086 struct drm_device *dev = dev_priv->dev;
7087 uint32_t val;
7088
7125ecb8
PZ
7089 WARN_ON(!HAS_PC8(dev));
7090
c67a470b
PZ
7091 DRM_DEBUG_KMS("Disabling package C8+\n");
7092
7093 hsw_restore_lcpll(dev_priv);
5d584b2e 7094 hsw_runtime_pm_restore_interrupts(dev);
c67a470b
PZ
7095 lpt_init_pch_refclk(dev);
7096
7097 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7098 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7099 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7100 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7101 }
7102
7103 intel_prepare_ddi(dev);
7104 i915_gem_init_swizzling(dev);
7105 mutex_lock(&dev_priv->rps.hw_lock);
7106 gen6_update_ring_freq(dev);
7107 mutex_unlock(&dev_priv->rps.hw_lock);
c67a470b
PZ
7108}
7109
4f074129
ID
7110static void haswell_modeset_global_resources(struct drm_device *dev)
7111{
da723569 7112 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7113}
7114
09b4ddf9 7115static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7116 int x, int y,
7117 struct drm_framebuffer *fb)
7118{
7119 struct drm_device *dev = crtc->dev;
7120 struct drm_i915_private *dev_priv = dev->dev_private;
7121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7122 int plane = intel_crtc->plane;
09b4ddf9 7123 int ret;
09b4ddf9 7124
566b734a 7125 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7126 return -EINVAL;
566b734a 7127 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7128
03afc4a2
DV
7129 if (intel_crtc->config.has_dp_encoder)
7130 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7131
7132 intel_crtc->lowfreq_avail = false;
09b4ddf9 7133
8a654f3b 7134 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7135
ca3a0ff8 7136 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7137 intel_cpu_transcoder_set_m_n(intel_crtc,
7138 &intel_crtc->config.fdi_m_n);
7139 }
09b4ddf9 7140
6ff93609 7141 haswell_set_pipeconf(crtc);
09b4ddf9 7142
50f3b016 7143 intel_set_pipe_csc(crtc);
86d3efce 7144
09b4ddf9 7145 /* Set up the display plane register */
86d3efce 7146 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7147 POSTING_READ(DSPCNTR(plane));
7148
7149 ret = intel_pipe_set_base(crtc, x, y, fb);
7150
1f803ee5 7151 return ret;
79e53945
JB
7152}
7153
0e8ffe1b
DV
7154static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7155 struct intel_crtc_config *pipe_config)
7156{
7157 struct drm_device *dev = crtc->base.dev;
7158 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7159 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7160 uint32_t tmp;
7161
b5482bd0
ID
7162 if (!intel_display_power_enabled(dev_priv,
7163 POWER_DOMAIN_PIPE(crtc->pipe)))
7164 return false;
7165
e143a21c 7166 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7167 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7168
eccb140b
DV
7169 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7170 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7171 enum pipe trans_edp_pipe;
7172 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7173 default:
7174 WARN(1, "unknown pipe linked to edp transcoder\n");
7175 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7176 case TRANS_DDI_EDP_INPUT_A_ON:
7177 trans_edp_pipe = PIPE_A;
7178 break;
7179 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7180 trans_edp_pipe = PIPE_B;
7181 break;
7182 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7183 trans_edp_pipe = PIPE_C;
7184 break;
7185 }
7186
7187 if (trans_edp_pipe == crtc->pipe)
7188 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7189 }
7190
da7e29bd 7191 if (!intel_display_power_enabled(dev_priv,
eccb140b 7192 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7193 return false;
7194
eccb140b 7195 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7196 if (!(tmp & PIPECONF_ENABLE))
7197 return false;
7198
88adfff1 7199 /*
f196e6be 7200 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7201 * DDI E. So just check whether this pipe is wired to DDI E and whether
7202 * the PCH transcoder is on.
7203 */
eccb140b 7204 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7205 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7206 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7207 pipe_config->has_pch_encoder = true;
7208
627eb5a3
DV
7209 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7210 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7211 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7212
7213 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7214 }
7215
1bd1bd80
DV
7216 intel_get_pipe_timings(crtc, pipe_config);
7217
2fa2fe9a 7218 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7219 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7220 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7221
e59150dc
JB
7222 if (IS_HASWELL(dev))
7223 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7224 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7225
6c49f241
DV
7226 pipe_config->pixel_multiplier = 1;
7227
0e8ffe1b
DV
7228 return true;
7229}
7230
f564048e 7231static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7232 int x, int y,
94352cf9 7233 struct drm_framebuffer *fb)
f564048e
EA
7234{
7235 struct drm_device *dev = crtc->dev;
7236 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7237 struct intel_encoder *encoder;
0b701d27 7238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7239 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7240 int pipe = intel_crtc->pipe;
f564048e
EA
7241 int ret;
7242
0b701d27 7243 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7244
b8cecdf5
DV
7245 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7246
79e53945 7247 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7248
9256aa19
DV
7249 if (ret != 0)
7250 return ret;
7251
7252 for_each_encoder_on_crtc(dev, crtc, encoder) {
7253 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7254 encoder->base.base.id,
7255 drm_get_encoder_name(&encoder->base),
7256 mode->base.id, mode->name);
36f2d1f1 7257 encoder->mode_set(encoder);
9256aa19
DV
7258 }
7259
7260 return 0;
79e53945
JB
7261}
7262
1a91510d
JN
7263static struct {
7264 int clock;
7265 u32 config;
7266} hdmi_audio_clock[] = {
7267 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7268 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7269 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7270 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7271 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7272 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7273 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7274 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7275 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7276 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7277};
7278
7279/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7280static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7281{
7282 int i;
7283
7284 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7285 if (mode->clock == hdmi_audio_clock[i].clock)
7286 break;
7287 }
7288
7289 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7290 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7291 i = 1;
7292 }
7293
7294 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7295 hdmi_audio_clock[i].clock,
7296 hdmi_audio_clock[i].config);
7297
7298 return hdmi_audio_clock[i].config;
7299}
7300
3a9627f4
WF
7301static bool intel_eld_uptodate(struct drm_connector *connector,
7302 int reg_eldv, uint32_t bits_eldv,
7303 int reg_elda, uint32_t bits_elda,
7304 int reg_edid)
7305{
7306 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7307 uint8_t *eld = connector->eld;
7308 uint32_t i;
7309
7310 i = I915_READ(reg_eldv);
7311 i &= bits_eldv;
7312
7313 if (!eld[0])
7314 return !i;
7315
7316 if (!i)
7317 return false;
7318
7319 i = I915_READ(reg_elda);
7320 i &= ~bits_elda;
7321 I915_WRITE(reg_elda, i);
7322
7323 for (i = 0; i < eld[2]; i++)
7324 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7325 return false;
7326
7327 return true;
7328}
7329
e0dac65e 7330static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7331 struct drm_crtc *crtc,
7332 struct drm_display_mode *mode)
e0dac65e
WF
7333{
7334 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7335 uint8_t *eld = connector->eld;
7336 uint32_t eldv;
7337 uint32_t len;
7338 uint32_t i;
7339
7340 i = I915_READ(G4X_AUD_VID_DID);
7341
7342 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7343 eldv = G4X_ELDV_DEVCL_DEVBLC;
7344 else
7345 eldv = G4X_ELDV_DEVCTG;
7346
3a9627f4
WF
7347 if (intel_eld_uptodate(connector,
7348 G4X_AUD_CNTL_ST, eldv,
7349 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7350 G4X_HDMIW_HDMIEDID))
7351 return;
7352
e0dac65e
WF
7353 i = I915_READ(G4X_AUD_CNTL_ST);
7354 i &= ~(eldv | G4X_ELD_ADDR);
7355 len = (i >> 9) & 0x1f; /* ELD buffer size */
7356 I915_WRITE(G4X_AUD_CNTL_ST, i);
7357
7358 if (!eld[0])
7359 return;
7360
7361 len = min_t(uint8_t, eld[2], len);
7362 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7363 for (i = 0; i < len; i++)
7364 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7365
7366 i = I915_READ(G4X_AUD_CNTL_ST);
7367 i |= eldv;
7368 I915_WRITE(G4X_AUD_CNTL_ST, i);
7369}
7370
83358c85 7371static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7372 struct drm_crtc *crtc,
7373 struct drm_display_mode *mode)
83358c85
WX
7374{
7375 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7376 uint8_t *eld = connector->eld;
7377 struct drm_device *dev = crtc->dev;
7b9f35a6 7378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7379 uint32_t eldv;
7380 uint32_t i;
7381 int len;
7382 int pipe = to_intel_crtc(crtc)->pipe;
7383 int tmp;
7384
7385 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7386 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7387 int aud_config = HSW_AUD_CFG(pipe);
7388 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7389
7390
7391 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7392
7393 /* Audio output enable */
7394 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7395 tmp = I915_READ(aud_cntrl_st2);
7396 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7397 I915_WRITE(aud_cntrl_st2, tmp);
7398
7399 /* Wait for 1 vertical blank */
7400 intel_wait_for_vblank(dev, pipe);
7401
7402 /* Set ELD valid state */
7403 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7404 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7405 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7406 I915_WRITE(aud_cntrl_st2, tmp);
7407 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7408 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7409
7410 /* Enable HDMI mode */
7411 tmp = I915_READ(aud_config);
7e7cb34f 7412 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7413 /* clear N_programing_enable and N_value_index */
7414 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7415 I915_WRITE(aud_config, tmp);
7416
7417 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7418
7419 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7420 intel_crtc->eld_vld = true;
83358c85
WX
7421
7422 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7423 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7424 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7425 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7426 } else {
7427 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7428 }
83358c85
WX
7429
7430 if (intel_eld_uptodate(connector,
7431 aud_cntrl_st2, eldv,
7432 aud_cntl_st, IBX_ELD_ADDRESS,
7433 hdmiw_hdmiedid))
7434 return;
7435
7436 i = I915_READ(aud_cntrl_st2);
7437 i &= ~eldv;
7438 I915_WRITE(aud_cntrl_st2, i);
7439
7440 if (!eld[0])
7441 return;
7442
7443 i = I915_READ(aud_cntl_st);
7444 i &= ~IBX_ELD_ADDRESS;
7445 I915_WRITE(aud_cntl_st, i);
7446 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7447 DRM_DEBUG_DRIVER("port num:%d\n", i);
7448
7449 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7450 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7451 for (i = 0; i < len; i++)
7452 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7453
7454 i = I915_READ(aud_cntrl_st2);
7455 i |= eldv;
7456 I915_WRITE(aud_cntrl_st2, i);
7457
7458}
7459
e0dac65e 7460static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7461 struct drm_crtc *crtc,
7462 struct drm_display_mode *mode)
e0dac65e
WF
7463{
7464 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7465 uint8_t *eld = connector->eld;
7466 uint32_t eldv;
7467 uint32_t i;
7468 int len;
7469 int hdmiw_hdmiedid;
b6daa025 7470 int aud_config;
e0dac65e
WF
7471 int aud_cntl_st;
7472 int aud_cntrl_st2;
9b138a83 7473 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7474
b3f33cbf 7475 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7476 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7477 aud_config = IBX_AUD_CFG(pipe);
7478 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7479 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7480 } else if (IS_VALLEYVIEW(connector->dev)) {
7481 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7482 aud_config = VLV_AUD_CFG(pipe);
7483 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7484 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7485 } else {
9b138a83
WX
7486 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7487 aud_config = CPT_AUD_CFG(pipe);
7488 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7489 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7490 }
7491
9b138a83 7492 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7493
9ca2fe73
ML
7494 if (IS_VALLEYVIEW(connector->dev)) {
7495 struct intel_encoder *intel_encoder;
7496 struct intel_digital_port *intel_dig_port;
7497
7498 intel_encoder = intel_attached_encoder(connector);
7499 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7500 i = intel_dig_port->port;
7501 } else {
7502 i = I915_READ(aud_cntl_st);
7503 i = (i >> 29) & DIP_PORT_SEL_MASK;
7504 /* DIP_Port_Select, 0x1 = PortB */
7505 }
7506
e0dac65e
WF
7507 if (!i) {
7508 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7509 /* operate blindly on all ports */
1202b4c6
WF
7510 eldv = IBX_ELD_VALIDB;
7511 eldv |= IBX_ELD_VALIDB << 4;
7512 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7513 } else {
2582a850 7514 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7515 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7516 }
7517
3a9627f4
WF
7518 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7519 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7520 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7521 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7522 } else {
7523 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7524 }
e0dac65e 7525
3a9627f4
WF
7526 if (intel_eld_uptodate(connector,
7527 aud_cntrl_st2, eldv,
7528 aud_cntl_st, IBX_ELD_ADDRESS,
7529 hdmiw_hdmiedid))
7530 return;
7531
e0dac65e
WF
7532 i = I915_READ(aud_cntrl_st2);
7533 i &= ~eldv;
7534 I915_WRITE(aud_cntrl_st2, i);
7535
7536 if (!eld[0])
7537 return;
7538
e0dac65e 7539 i = I915_READ(aud_cntl_st);
1202b4c6 7540 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7541 I915_WRITE(aud_cntl_st, i);
7542
7543 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7544 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7545 for (i = 0; i < len; i++)
7546 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7547
7548 i = I915_READ(aud_cntrl_st2);
7549 i |= eldv;
7550 I915_WRITE(aud_cntrl_st2, i);
7551}
7552
7553void intel_write_eld(struct drm_encoder *encoder,
7554 struct drm_display_mode *mode)
7555{
7556 struct drm_crtc *crtc = encoder->crtc;
7557 struct drm_connector *connector;
7558 struct drm_device *dev = encoder->dev;
7559 struct drm_i915_private *dev_priv = dev->dev_private;
7560
7561 connector = drm_select_eld(encoder, mode);
7562 if (!connector)
7563 return;
7564
7565 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7566 connector->base.id,
7567 drm_get_connector_name(connector),
7568 connector->encoder->base.id,
7569 drm_get_encoder_name(connector->encoder));
7570
7571 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7572
7573 if (dev_priv->display.write_eld)
34427052 7574 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7575}
7576
560b85bb
CW
7577static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7578{
7579 struct drm_device *dev = crtc->dev;
7580 struct drm_i915_private *dev_priv = dev->dev_private;
7581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7582 bool visible = base != 0;
7583 u32 cntl;
7584
7585 if (intel_crtc->cursor_visible == visible)
7586 return;
7587
9db4a9c7 7588 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7589 if (visible) {
7590 /* On these chipsets we can only modify the base whilst
7591 * the cursor is disabled.
7592 */
9db4a9c7 7593 I915_WRITE(_CURABASE, base);
560b85bb
CW
7594
7595 cntl &= ~(CURSOR_FORMAT_MASK);
7596 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7597 cntl |= CURSOR_ENABLE |
7598 CURSOR_GAMMA_ENABLE |
7599 CURSOR_FORMAT_ARGB;
7600 } else
7601 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7602 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7603
7604 intel_crtc->cursor_visible = visible;
7605}
7606
7607static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7608{
7609 struct drm_device *dev = crtc->dev;
7610 struct drm_i915_private *dev_priv = dev->dev_private;
7611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7612 int pipe = intel_crtc->pipe;
7613 bool visible = base != 0;
7614
7615 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7616 int16_t width = intel_crtc->cursor_width;
548f245b 7617 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7618 if (base) {
7619 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7620 cntl |= MCURSOR_GAMMA_ENABLE;
7621
7622 switch (width) {
7623 case 64:
7624 cntl |= CURSOR_MODE_64_ARGB_AX;
7625 break;
7626 case 128:
7627 cntl |= CURSOR_MODE_128_ARGB_AX;
7628 break;
7629 case 256:
7630 cntl |= CURSOR_MODE_256_ARGB_AX;
7631 break;
7632 default:
7633 WARN_ON(1);
7634 return;
7635 }
560b85bb
CW
7636 cntl |= pipe << 28; /* Connect to correct pipe */
7637 } else {
7638 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7639 cntl |= CURSOR_MODE_DISABLE;
7640 }
9db4a9c7 7641 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7642
7643 intel_crtc->cursor_visible = visible;
7644 }
7645 /* and commit changes on next vblank */
b2ea8ef5 7646 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7647 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7648 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7649}
7650
65a21cd6
JB
7651static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7652{
7653 struct drm_device *dev = crtc->dev;
7654 struct drm_i915_private *dev_priv = dev->dev_private;
7655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7656 int pipe = intel_crtc->pipe;
7657 bool visible = base != 0;
7658
7659 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7660 int16_t width = intel_crtc->cursor_width;
65a21cd6
JB
7661 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7662 if (base) {
7663 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7664 cntl |= MCURSOR_GAMMA_ENABLE;
7665 switch (width) {
7666 case 64:
7667 cntl |= CURSOR_MODE_64_ARGB_AX;
7668 break;
7669 case 128:
7670 cntl |= CURSOR_MODE_128_ARGB_AX;
7671 break;
7672 case 256:
7673 cntl |= CURSOR_MODE_256_ARGB_AX;
7674 break;
7675 default:
7676 WARN_ON(1);
7677 return;
7678 }
65a21cd6
JB
7679 } else {
7680 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7681 cntl |= CURSOR_MODE_DISABLE;
7682 }
6bbfa1c5 7683 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7684 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7685 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7686 }
65a21cd6
JB
7687 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7688
7689 intel_crtc->cursor_visible = visible;
7690 }
7691 /* and commit changes on next vblank */
b2ea8ef5 7692 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7693 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7694 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7695}
7696
cda4b7d3 7697/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7698static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7699 bool on)
cda4b7d3
CW
7700{
7701 struct drm_device *dev = crtc->dev;
7702 struct drm_i915_private *dev_priv = dev->dev_private;
7703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7704 int pipe = intel_crtc->pipe;
7705 int x = intel_crtc->cursor_x;
7706 int y = intel_crtc->cursor_y;
d6e4db15 7707 u32 base = 0, pos = 0;
cda4b7d3
CW
7708 bool visible;
7709
d6e4db15 7710 if (on)
cda4b7d3 7711 base = intel_crtc->cursor_addr;
cda4b7d3 7712
d6e4db15
VS
7713 if (x >= intel_crtc->config.pipe_src_w)
7714 base = 0;
7715
7716 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7717 base = 0;
7718
7719 if (x < 0) {
efc9064e 7720 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7721 base = 0;
7722
7723 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7724 x = -x;
7725 }
7726 pos |= x << CURSOR_X_SHIFT;
7727
7728 if (y < 0) {
efc9064e 7729 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7730 base = 0;
7731
7732 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7733 y = -y;
7734 }
7735 pos |= y << CURSOR_Y_SHIFT;
7736
7737 visible = base != 0;
560b85bb 7738 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7739 return;
7740
b3dc685e 7741 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7742 I915_WRITE(CURPOS_IVB(pipe), pos);
7743 ivb_update_cursor(crtc, base);
7744 } else {
7745 I915_WRITE(CURPOS(pipe), pos);
7746 if (IS_845G(dev) || IS_I865G(dev))
7747 i845_update_cursor(crtc, base);
7748 else
7749 i9xx_update_cursor(crtc, base);
7750 }
cda4b7d3
CW
7751}
7752
79e53945 7753static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7754 struct drm_file *file,
79e53945
JB
7755 uint32_t handle,
7756 uint32_t width, uint32_t height)
7757{
7758 struct drm_device *dev = crtc->dev;
7759 struct drm_i915_private *dev_priv = dev->dev_private;
7760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7761 struct drm_i915_gem_object *obj;
64f962e3 7762 unsigned old_width;
cda4b7d3 7763 uint32_t addr;
3f8bc370 7764 int ret;
79e53945 7765
79e53945
JB
7766 /* if we want to turn off the cursor ignore width and height */
7767 if (!handle) {
28c97730 7768 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7769 addr = 0;
05394f39 7770 obj = NULL;
5004417d 7771 mutex_lock(&dev->struct_mutex);
3f8bc370 7772 goto finish;
79e53945
JB
7773 }
7774
4726e0b0
SK
7775 /* Check for which cursor types we support */
7776 if (!((width == 64 && height == 64) ||
7777 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7778 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7779 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
7780 return -EINVAL;
7781 }
7782
05394f39 7783 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7784 if (&obj->base == NULL)
79e53945
JB
7785 return -ENOENT;
7786
05394f39 7787 if (obj->base.size < width * height * 4) {
3b25b31f 7788 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7789 ret = -ENOMEM;
7790 goto fail;
79e53945
JB
7791 }
7792
71acb5eb 7793 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7794 mutex_lock(&dev->struct_mutex);
3d13ef2e 7795 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7796 unsigned alignment;
7797
d9e86c0e 7798 if (obj->tiling_mode) {
3b25b31f 7799 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7800 ret = -EINVAL;
7801 goto fail_locked;
7802 }
7803
693db184
CW
7804 /* Note that the w/a also requires 2 PTE of padding following
7805 * the bo. We currently fill all unused PTE with the shadow
7806 * page and so we should always have valid PTE following the
7807 * cursor preventing the VT-d warning.
7808 */
7809 alignment = 0;
7810 if (need_vtd_wa(dev))
7811 alignment = 64*1024;
7812
7813 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7814 if (ret) {
3b25b31f 7815 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7816 goto fail_locked;
e7b526bb
CW
7817 }
7818
d9e86c0e
CW
7819 ret = i915_gem_object_put_fence(obj);
7820 if (ret) {
3b25b31f 7821 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7822 goto fail_unpin;
7823 }
7824
f343c5f6 7825 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7826 } else {
6eeefaf3 7827 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7828 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7829 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7830 align);
71acb5eb 7831 if (ret) {
3b25b31f 7832 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7833 goto fail_locked;
71acb5eb 7834 }
05394f39 7835 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7836 }
7837
a6c45cf0 7838 if (IS_GEN2(dev))
14b60391
JB
7839 I915_WRITE(CURSIZE, (height << 12) | width);
7840
3f8bc370 7841 finish:
3f8bc370 7842 if (intel_crtc->cursor_bo) {
3d13ef2e 7843 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7844 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7845 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7846 } else
cc98b413 7847 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7848 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7849 }
80824003 7850
7f9872e0 7851 mutex_unlock(&dev->struct_mutex);
3f8bc370 7852
64f962e3
CW
7853 old_width = intel_crtc->cursor_width;
7854
3f8bc370 7855 intel_crtc->cursor_addr = addr;
05394f39 7856 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7857 intel_crtc->cursor_width = width;
7858 intel_crtc->cursor_height = height;
7859
64f962e3
CW
7860 if (intel_crtc->active) {
7861 if (old_width != width)
7862 intel_update_watermarks(crtc);
f2f5f771 7863 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 7864 }
3f8bc370 7865
79e53945 7866 return 0;
e7b526bb 7867fail_unpin:
cc98b413 7868 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7869fail_locked:
34b8686e 7870 mutex_unlock(&dev->struct_mutex);
bc9025bd 7871fail:
05394f39 7872 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7873 return ret;
79e53945
JB
7874}
7875
7876static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7877{
79e53945 7878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7879
92e76c8c
VS
7880 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7881 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7882
f2f5f771
VS
7883 if (intel_crtc->active)
7884 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7885
7886 return 0;
b8c00ac5
DA
7887}
7888
79e53945 7889static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7890 u16 *blue, uint32_t start, uint32_t size)
79e53945 7891{
7203425a 7892 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7894
7203425a 7895 for (i = start; i < end; i++) {
79e53945
JB
7896 intel_crtc->lut_r[i] = red[i] >> 8;
7897 intel_crtc->lut_g[i] = green[i] >> 8;
7898 intel_crtc->lut_b[i] = blue[i] >> 8;
7899 }
7900
7901 intel_crtc_load_lut(crtc);
7902}
7903
79e53945
JB
7904/* VESA 640x480x72Hz mode to set on the pipe */
7905static struct drm_display_mode load_detect_mode = {
7906 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7907 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7908};
7909
a8bb6818
DV
7910struct drm_framebuffer *
7911__intel_framebuffer_create(struct drm_device *dev,
7912 struct drm_mode_fb_cmd2 *mode_cmd,
7913 struct drm_i915_gem_object *obj)
d2dff872
CW
7914{
7915 struct intel_framebuffer *intel_fb;
7916 int ret;
7917
7918 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7919 if (!intel_fb) {
7920 drm_gem_object_unreference_unlocked(&obj->base);
7921 return ERR_PTR(-ENOMEM);
7922 }
7923
7924 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7925 if (ret)
7926 goto err;
d2dff872
CW
7927
7928 return &intel_fb->base;
dd4916c5
DV
7929err:
7930 drm_gem_object_unreference_unlocked(&obj->base);
7931 kfree(intel_fb);
7932
7933 return ERR_PTR(ret);
d2dff872
CW
7934}
7935
b5ea642a 7936static struct drm_framebuffer *
a8bb6818
DV
7937intel_framebuffer_create(struct drm_device *dev,
7938 struct drm_mode_fb_cmd2 *mode_cmd,
7939 struct drm_i915_gem_object *obj)
7940{
7941 struct drm_framebuffer *fb;
7942 int ret;
7943
7944 ret = i915_mutex_lock_interruptible(dev);
7945 if (ret)
7946 return ERR_PTR(ret);
7947 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7948 mutex_unlock(&dev->struct_mutex);
7949
7950 return fb;
7951}
7952
d2dff872
CW
7953static u32
7954intel_framebuffer_pitch_for_width(int width, int bpp)
7955{
7956 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7957 return ALIGN(pitch, 64);
7958}
7959
7960static u32
7961intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7962{
7963 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7964 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7965}
7966
7967static struct drm_framebuffer *
7968intel_framebuffer_create_for_mode(struct drm_device *dev,
7969 struct drm_display_mode *mode,
7970 int depth, int bpp)
7971{
7972 struct drm_i915_gem_object *obj;
0fed39bd 7973 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7974
7975 obj = i915_gem_alloc_object(dev,
7976 intel_framebuffer_size_for_mode(mode, bpp));
7977 if (obj == NULL)
7978 return ERR_PTR(-ENOMEM);
7979
7980 mode_cmd.width = mode->hdisplay;
7981 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7982 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7983 bpp);
5ca0c34a 7984 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7985
7986 return intel_framebuffer_create(dev, &mode_cmd, obj);
7987}
7988
7989static struct drm_framebuffer *
7990mode_fits_in_fbdev(struct drm_device *dev,
7991 struct drm_display_mode *mode)
7992{
4520f53a 7993#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7994 struct drm_i915_private *dev_priv = dev->dev_private;
7995 struct drm_i915_gem_object *obj;
7996 struct drm_framebuffer *fb;
7997
4c0e5528 7998 if (!dev_priv->fbdev)
d2dff872
CW
7999 return NULL;
8000
4c0e5528 8001 if (!dev_priv->fbdev->fb)
d2dff872
CW
8002 return NULL;
8003
4c0e5528
DV
8004 obj = dev_priv->fbdev->fb->obj;
8005 BUG_ON(!obj);
8006
8bcd4553 8007 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8008 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8009 fb->bits_per_pixel))
d2dff872
CW
8010 return NULL;
8011
01f2c773 8012 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8013 return NULL;
8014
8015 return fb;
4520f53a
DV
8016#else
8017 return NULL;
8018#endif
d2dff872
CW
8019}
8020
d2434ab7 8021bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8022 struct drm_display_mode *mode,
8261b191 8023 struct intel_load_detect_pipe *old)
79e53945
JB
8024{
8025 struct intel_crtc *intel_crtc;
d2434ab7
DV
8026 struct intel_encoder *intel_encoder =
8027 intel_attached_encoder(connector);
79e53945 8028 struct drm_crtc *possible_crtc;
4ef69c7a 8029 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8030 struct drm_crtc *crtc = NULL;
8031 struct drm_device *dev = encoder->dev;
94352cf9 8032 struct drm_framebuffer *fb;
79e53945
JB
8033 int i = -1;
8034
d2dff872
CW
8035 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8036 connector->base.id, drm_get_connector_name(connector),
8037 encoder->base.id, drm_get_encoder_name(encoder));
8038
79e53945
JB
8039 /*
8040 * Algorithm gets a little messy:
7a5e4805 8041 *
79e53945
JB
8042 * - if the connector already has an assigned crtc, use it (but make
8043 * sure it's on first)
7a5e4805 8044 *
79e53945
JB
8045 * - try to find the first unused crtc that can drive this connector,
8046 * and use that if we find one
79e53945
JB
8047 */
8048
8049 /* See if we already have a CRTC for this connector */
8050 if (encoder->crtc) {
8051 crtc = encoder->crtc;
8261b191 8052
7b24056b
DV
8053 mutex_lock(&crtc->mutex);
8054
24218aac 8055 old->dpms_mode = connector->dpms;
8261b191
CW
8056 old->load_detect_temp = false;
8057
8058 /* Make sure the crtc and connector are running */
24218aac
DV
8059 if (connector->dpms != DRM_MODE_DPMS_ON)
8060 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8061
7173188d 8062 return true;
79e53945
JB
8063 }
8064
8065 /* Find an unused one (if possible) */
8066 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8067 i++;
8068 if (!(encoder->possible_crtcs & (1 << i)))
8069 continue;
8070 if (!possible_crtc->enabled) {
8071 crtc = possible_crtc;
8072 break;
8073 }
79e53945
JB
8074 }
8075
8076 /*
8077 * If we didn't find an unused CRTC, don't use any.
8078 */
8079 if (!crtc) {
7173188d
CW
8080 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8081 return false;
79e53945
JB
8082 }
8083
7b24056b 8084 mutex_lock(&crtc->mutex);
fc303101
DV
8085 intel_encoder->new_crtc = to_intel_crtc(crtc);
8086 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8087
8088 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8089 intel_crtc->new_enabled = true;
8090 intel_crtc->new_config = &intel_crtc->config;
24218aac 8091 old->dpms_mode = connector->dpms;
8261b191 8092 old->load_detect_temp = true;
d2dff872 8093 old->release_fb = NULL;
79e53945 8094
6492711d
CW
8095 if (!mode)
8096 mode = &load_detect_mode;
79e53945 8097
d2dff872
CW
8098 /* We need a framebuffer large enough to accommodate all accesses
8099 * that the plane may generate whilst we perform load detection.
8100 * We can not rely on the fbcon either being present (we get called
8101 * during its initialisation to detect all boot displays, or it may
8102 * not even exist) or that it is large enough to satisfy the
8103 * requested mode.
8104 */
94352cf9
DV
8105 fb = mode_fits_in_fbdev(dev, mode);
8106 if (fb == NULL) {
d2dff872 8107 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8108 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8109 old->release_fb = fb;
d2dff872
CW
8110 } else
8111 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8112 if (IS_ERR(fb)) {
d2dff872 8113 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8114 goto fail;
79e53945 8115 }
79e53945 8116
c0c36b94 8117 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8118 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8119 if (old->release_fb)
8120 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8121 goto fail;
79e53945 8122 }
7173188d 8123
79e53945 8124 /* let the connector get through one full cycle before testing */
9d0498a2 8125 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8126 return true;
412b61d8
VS
8127
8128 fail:
8129 intel_crtc->new_enabled = crtc->enabled;
8130 if (intel_crtc->new_enabled)
8131 intel_crtc->new_config = &intel_crtc->config;
8132 else
8133 intel_crtc->new_config = NULL;
8134 mutex_unlock(&crtc->mutex);
8135 return false;
79e53945
JB
8136}
8137
d2434ab7 8138void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8139 struct intel_load_detect_pipe *old)
79e53945 8140{
d2434ab7
DV
8141 struct intel_encoder *intel_encoder =
8142 intel_attached_encoder(connector);
4ef69c7a 8143 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8144 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8146
d2dff872
CW
8147 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8148 connector->base.id, drm_get_connector_name(connector),
8149 encoder->base.id, drm_get_encoder_name(encoder));
8150
8261b191 8151 if (old->load_detect_temp) {
fc303101
DV
8152 to_intel_connector(connector)->new_encoder = NULL;
8153 intel_encoder->new_crtc = NULL;
412b61d8
VS
8154 intel_crtc->new_enabled = false;
8155 intel_crtc->new_config = NULL;
fc303101 8156 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8157
36206361
DV
8158 if (old->release_fb) {
8159 drm_framebuffer_unregister_private(old->release_fb);
8160 drm_framebuffer_unreference(old->release_fb);
8161 }
d2dff872 8162
67c96400 8163 mutex_unlock(&crtc->mutex);
0622a53c 8164 return;
79e53945
JB
8165 }
8166
c751ce4f 8167 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8168 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8169 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8170
8171 mutex_unlock(&crtc->mutex);
79e53945
JB
8172}
8173
da4a1efa
VS
8174static int i9xx_pll_refclk(struct drm_device *dev,
8175 const struct intel_crtc_config *pipe_config)
8176{
8177 struct drm_i915_private *dev_priv = dev->dev_private;
8178 u32 dpll = pipe_config->dpll_hw_state.dpll;
8179
8180 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8181 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8182 else if (HAS_PCH_SPLIT(dev))
8183 return 120000;
8184 else if (!IS_GEN2(dev))
8185 return 96000;
8186 else
8187 return 48000;
8188}
8189
79e53945 8190/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8191static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8192 struct intel_crtc_config *pipe_config)
79e53945 8193{
f1f644dc 8194 struct drm_device *dev = crtc->base.dev;
79e53945 8195 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8196 int pipe = pipe_config->cpu_transcoder;
293623f7 8197 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8198 u32 fp;
8199 intel_clock_t clock;
da4a1efa 8200 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8201
8202 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8203 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8204 else
293623f7 8205 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8206
8207 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8208 if (IS_PINEVIEW(dev)) {
8209 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8210 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8211 } else {
8212 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8213 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8214 }
8215
a6c45cf0 8216 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8217 if (IS_PINEVIEW(dev))
8218 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8219 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8220 else
8221 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8222 DPLL_FPA01_P1_POST_DIV_SHIFT);
8223
8224 switch (dpll & DPLL_MODE_MASK) {
8225 case DPLLB_MODE_DAC_SERIAL:
8226 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8227 5 : 10;
8228 break;
8229 case DPLLB_MODE_LVDS:
8230 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8231 7 : 14;
8232 break;
8233 default:
28c97730 8234 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8235 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8236 return;
79e53945
JB
8237 }
8238
ac58c3f0 8239 if (IS_PINEVIEW(dev))
da4a1efa 8240 pineview_clock(refclk, &clock);
ac58c3f0 8241 else
da4a1efa 8242 i9xx_clock(refclk, &clock);
79e53945 8243 } else {
0fb58223 8244 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8245 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8246
8247 if (is_lvds) {
8248 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8249 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8250
8251 if (lvds & LVDS_CLKB_POWER_UP)
8252 clock.p2 = 7;
8253 else
8254 clock.p2 = 14;
79e53945
JB
8255 } else {
8256 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8257 clock.p1 = 2;
8258 else {
8259 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8260 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8261 }
8262 if (dpll & PLL_P2_DIVIDE_BY_4)
8263 clock.p2 = 4;
8264 else
8265 clock.p2 = 2;
79e53945 8266 }
da4a1efa
VS
8267
8268 i9xx_clock(refclk, &clock);
79e53945
JB
8269 }
8270
18442d08
VS
8271 /*
8272 * This value includes pixel_multiplier. We will use
241bfc38 8273 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8274 * encoder's get_config() function.
8275 */
8276 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8277}
8278
6878da05
VS
8279int intel_dotclock_calculate(int link_freq,
8280 const struct intel_link_m_n *m_n)
f1f644dc 8281{
f1f644dc
JB
8282 /*
8283 * The calculation for the data clock is:
1041a02f 8284 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8285 * But we want to avoid losing precison if possible, so:
1041a02f 8286 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8287 *
8288 * and the link clock is simpler:
1041a02f 8289 * link_clock = (m * link_clock) / n
f1f644dc
JB
8290 */
8291
6878da05
VS
8292 if (!m_n->link_n)
8293 return 0;
f1f644dc 8294
6878da05
VS
8295 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8296}
f1f644dc 8297
18442d08
VS
8298static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8299 struct intel_crtc_config *pipe_config)
6878da05
VS
8300{
8301 struct drm_device *dev = crtc->base.dev;
79e53945 8302
18442d08
VS
8303 /* read out port_clock from the DPLL */
8304 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8305
f1f644dc 8306 /*
18442d08 8307 * This value does not include pixel_multiplier.
241bfc38 8308 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8309 * agree once we know their relationship in the encoder's
8310 * get_config() function.
79e53945 8311 */
241bfc38 8312 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8313 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8314 &pipe_config->fdi_m_n);
79e53945
JB
8315}
8316
8317/** Returns the currently programmed mode of the given pipe. */
8318struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8319 struct drm_crtc *crtc)
8320{
548f245b 8321 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8323 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8324 struct drm_display_mode *mode;
f1f644dc 8325 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8326 int htot = I915_READ(HTOTAL(cpu_transcoder));
8327 int hsync = I915_READ(HSYNC(cpu_transcoder));
8328 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8329 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8330 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8331
8332 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8333 if (!mode)
8334 return NULL;
8335
f1f644dc
JB
8336 /*
8337 * Construct a pipe_config sufficient for getting the clock info
8338 * back out of crtc_clock_get.
8339 *
8340 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8341 * to use a real value here instead.
8342 */
293623f7 8343 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8344 pipe_config.pixel_multiplier = 1;
293623f7
VS
8345 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8346 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8347 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8348 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8349
773ae034 8350 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8351 mode->hdisplay = (htot & 0xffff) + 1;
8352 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8353 mode->hsync_start = (hsync & 0xffff) + 1;
8354 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8355 mode->vdisplay = (vtot & 0xffff) + 1;
8356 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8357 mode->vsync_start = (vsync & 0xffff) + 1;
8358 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8359
8360 drm_mode_set_name(mode);
79e53945
JB
8361
8362 return mode;
8363}
8364
3dec0095 8365static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8366{
8367 struct drm_device *dev = crtc->dev;
fbee40df 8368 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8370 int pipe = intel_crtc->pipe;
dbdc6479
JB
8371 int dpll_reg = DPLL(pipe);
8372 int dpll;
652c393a 8373
bad720ff 8374 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8375 return;
8376
8377 if (!dev_priv->lvds_downclock_avail)
8378 return;
8379
dbdc6479 8380 dpll = I915_READ(dpll_reg);
652c393a 8381 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8382 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8383
8ac5a6d5 8384 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8385
8386 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8387 I915_WRITE(dpll_reg, dpll);
9d0498a2 8388 intel_wait_for_vblank(dev, pipe);
dbdc6479 8389
652c393a
JB
8390 dpll = I915_READ(dpll_reg);
8391 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8392 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8393 }
652c393a
JB
8394}
8395
8396static void intel_decrease_pllclock(struct drm_crtc *crtc)
8397{
8398 struct drm_device *dev = crtc->dev;
fbee40df 8399 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8401
bad720ff 8402 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8403 return;
8404
8405 if (!dev_priv->lvds_downclock_avail)
8406 return;
8407
8408 /*
8409 * Since this is called by a timer, we should never get here in
8410 * the manual case.
8411 */
8412 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8413 int pipe = intel_crtc->pipe;
8414 int dpll_reg = DPLL(pipe);
8415 int dpll;
f6e5b160 8416
44d98a61 8417 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8418
8ac5a6d5 8419 assert_panel_unlocked(dev_priv, pipe);
652c393a 8420
dc257cf1 8421 dpll = I915_READ(dpll_reg);
652c393a
JB
8422 dpll |= DISPLAY_RATE_SELECT_FPA1;
8423 I915_WRITE(dpll_reg, dpll);
9d0498a2 8424 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8425 dpll = I915_READ(dpll_reg);
8426 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8427 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8428 }
8429
8430}
8431
f047e395
CW
8432void intel_mark_busy(struct drm_device *dev)
8433{
c67a470b
PZ
8434 struct drm_i915_private *dev_priv = dev->dev_private;
8435
f62a0076
CW
8436 if (dev_priv->mm.busy)
8437 return;
8438
43694d69 8439 intel_runtime_pm_get(dev_priv);
c67a470b 8440 i915_update_gfx_val(dev_priv);
f62a0076 8441 dev_priv->mm.busy = true;
f047e395
CW
8442}
8443
8444void intel_mark_idle(struct drm_device *dev)
652c393a 8445{
c67a470b 8446 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8447 struct drm_crtc *crtc;
652c393a 8448
f62a0076
CW
8449 if (!dev_priv->mm.busy)
8450 return;
8451
8452 dev_priv->mm.busy = false;
8453
d330a953 8454 if (!i915.powersave)
bb4cdd53 8455 goto out;
652c393a 8456
652c393a 8457 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8458 if (!crtc->primary->fb)
652c393a
JB
8459 continue;
8460
725a5b54 8461 intel_decrease_pllclock(crtc);
652c393a 8462 }
b29c19b6 8463
3d13ef2e 8464 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8465 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8466
8467out:
43694d69 8468 intel_runtime_pm_put(dev_priv);
652c393a
JB
8469}
8470
c65355bb
CW
8471void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8472 struct intel_ring_buffer *ring)
652c393a 8473{
f047e395
CW
8474 struct drm_device *dev = obj->base.dev;
8475 struct drm_crtc *crtc;
652c393a 8476
d330a953 8477 if (!i915.powersave)
acb87dfb
CW
8478 return;
8479
652c393a 8480 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8481 if (!crtc->primary->fb)
652c393a
JB
8482 continue;
8483
f4510a27 8484 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8485 continue;
8486
8487 intel_increase_pllclock(crtc);
8488 if (ring && intel_fbc_enabled(dev))
8489 ring->fbc_dirty = true;
652c393a
JB
8490 }
8491}
8492
79e53945
JB
8493static void intel_crtc_destroy(struct drm_crtc *crtc)
8494{
8495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8496 struct drm_device *dev = crtc->dev;
8497 struct intel_unpin_work *work;
8498 unsigned long flags;
8499
8500 spin_lock_irqsave(&dev->event_lock, flags);
8501 work = intel_crtc->unpin_work;
8502 intel_crtc->unpin_work = NULL;
8503 spin_unlock_irqrestore(&dev->event_lock, flags);
8504
8505 if (work) {
8506 cancel_work_sync(&work->work);
8507 kfree(work);
8508 }
79e53945 8509
40ccc72b
MK
8510 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8511
79e53945 8512 drm_crtc_cleanup(crtc);
67e77c5a 8513
79e53945
JB
8514 kfree(intel_crtc);
8515}
8516
6b95a207
KH
8517static void intel_unpin_work_fn(struct work_struct *__work)
8518{
8519 struct intel_unpin_work *work =
8520 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8521 struct drm_device *dev = work->crtc->dev;
6b95a207 8522
b4a98e57 8523 mutex_lock(&dev->struct_mutex);
1690e1eb 8524 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8525 drm_gem_object_unreference(&work->pending_flip_obj->base);
8526 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8527
b4a98e57
CW
8528 intel_update_fbc(dev);
8529 mutex_unlock(&dev->struct_mutex);
8530
8531 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8532 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8533
6b95a207
KH
8534 kfree(work);
8535}
8536
1afe3e9d 8537static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8538 struct drm_crtc *crtc)
6b95a207 8539{
fbee40df 8540 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8542 struct intel_unpin_work *work;
6b95a207
KH
8543 unsigned long flags;
8544
8545 /* Ignore early vblank irqs */
8546 if (intel_crtc == NULL)
8547 return;
8548
8549 spin_lock_irqsave(&dev->event_lock, flags);
8550 work = intel_crtc->unpin_work;
e7d841ca
CW
8551
8552 /* Ensure we don't miss a work->pending update ... */
8553 smp_rmb();
8554
8555 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8556 spin_unlock_irqrestore(&dev->event_lock, flags);
8557 return;
8558 }
8559
e7d841ca
CW
8560 /* and that the unpin work is consistent wrt ->pending. */
8561 smp_rmb();
8562
6b95a207 8563 intel_crtc->unpin_work = NULL;
6b95a207 8564
45a066eb
RC
8565 if (work->event)
8566 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8567
0af7e4df
MK
8568 drm_vblank_put(dev, intel_crtc->pipe);
8569
6b95a207
KH
8570 spin_unlock_irqrestore(&dev->event_lock, flags);
8571
2c10d571 8572 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8573
8574 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8575
8576 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8577}
8578
1afe3e9d
JB
8579void intel_finish_page_flip(struct drm_device *dev, int pipe)
8580{
fbee40df 8581 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8582 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8583
49b14a5c 8584 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8585}
8586
8587void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8588{
fbee40df 8589 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8590 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8591
49b14a5c 8592 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8593}
8594
6b95a207
KH
8595void intel_prepare_page_flip(struct drm_device *dev, int plane)
8596{
fbee40df 8597 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8598 struct intel_crtc *intel_crtc =
8599 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8600 unsigned long flags;
8601
e7d841ca
CW
8602 /* NB: An MMIO update of the plane base pointer will also
8603 * generate a page-flip completion irq, i.e. every modeset
8604 * is also accompanied by a spurious intel_prepare_page_flip().
8605 */
6b95a207 8606 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8607 if (intel_crtc->unpin_work)
8608 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8609 spin_unlock_irqrestore(&dev->event_lock, flags);
8610}
8611
e7d841ca
CW
8612inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8613{
8614 /* Ensure that the work item is consistent when activating it ... */
8615 smp_wmb();
8616 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8617 /* and that it is marked active as soon as the irq could fire. */
8618 smp_wmb();
8619}
8620
8c9f3aaf
JB
8621static int intel_gen2_queue_flip(struct drm_device *dev,
8622 struct drm_crtc *crtc,
8623 struct drm_framebuffer *fb,
ed8d1975
KP
8624 struct drm_i915_gem_object *obj,
8625 uint32_t flags)
8c9f3aaf
JB
8626{
8627 struct drm_i915_private *dev_priv = dev->dev_private;
8628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8629 u32 flip_mask;
6d90c952 8630 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8631 int ret;
8632
6d90c952 8633 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8634 if (ret)
83d4092b 8635 goto err;
8c9f3aaf 8636
6d90c952 8637 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8638 if (ret)
83d4092b 8639 goto err_unpin;
8c9f3aaf
JB
8640
8641 /* Can't queue multiple flips, so wait for the previous
8642 * one to finish before executing the next.
8643 */
8644 if (intel_crtc->plane)
8645 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8646 else
8647 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8648 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8649 intel_ring_emit(ring, MI_NOOP);
8650 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8651 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8652 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8653 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8654 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8655
8656 intel_mark_page_flip_active(intel_crtc);
09246732 8657 __intel_ring_advance(ring);
83d4092b
CW
8658 return 0;
8659
8660err_unpin:
8661 intel_unpin_fb_obj(obj);
8662err:
8c9f3aaf
JB
8663 return ret;
8664}
8665
8666static int intel_gen3_queue_flip(struct drm_device *dev,
8667 struct drm_crtc *crtc,
8668 struct drm_framebuffer *fb,
ed8d1975
KP
8669 struct drm_i915_gem_object *obj,
8670 uint32_t flags)
8c9f3aaf
JB
8671{
8672 struct drm_i915_private *dev_priv = dev->dev_private;
8673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8674 u32 flip_mask;
6d90c952 8675 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8676 int ret;
8677
6d90c952 8678 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8679 if (ret)
83d4092b 8680 goto err;
8c9f3aaf 8681
6d90c952 8682 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8683 if (ret)
83d4092b 8684 goto err_unpin;
8c9f3aaf
JB
8685
8686 if (intel_crtc->plane)
8687 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8688 else
8689 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8690 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8691 intel_ring_emit(ring, MI_NOOP);
8692 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8693 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8694 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8695 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8696 intel_ring_emit(ring, MI_NOOP);
8697
e7d841ca 8698 intel_mark_page_flip_active(intel_crtc);
09246732 8699 __intel_ring_advance(ring);
83d4092b
CW
8700 return 0;
8701
8702err_unpin:
8703 intel_unpin_fb_obj(obj);
8704err:
8c9f3aaf
JB
8705 return ret;
8706}
8707
8708static int intel_gen4_queue_flip(struct drm_device *dev,
8709 struct drm_crtc *crtc,
8710 struct drm_framebuffer *fb,
ed8d1975
KP
8711 struct drm_i915_gem_object *obj,
8712 uint32_t flags)
8c9f3aaf
JB
8713{
8714 struct drm_i915_private *dev_priv = dev->dev_private;
8715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8716 uint32_t pf, pipesrc;
6d90c952 8717 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8718 int ret;
8719
6d90c952 8720 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8721 if (ret)
83d4092b 8722 goto err;
8c9f3aaf 8723
6d90c952 8724 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8725 if (ret)
83d4092b 8726 goto err_unpin;
8c9f3aaf
JB
8727
8728 /* i965+ uses the linear or tiled offsets from the
8729 * Display Registers (which do not change across a page-flip)
8730 * so we need only reprogram the base address.
8731 */
6d90c952
DV
8732 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8733 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8734 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8735 intel_ring_emit(ring,
f343c5f6 8736 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8737 obj->tiling_mode);
8c9f3aaf
JB
8738
8739 /* XXX Enabling the panel-fitter across page-flip is so far
8740 * untested on non-native modes, so ignore it for now.
8741 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8742 */
8743 pf = 0;
8744 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8745 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8746
8747 intel_mark_page_flip_active(intel_crtc);
09246732 8748 __intel_ring_advance(ring);
83d4092b
CW
8749 return 0;
8750
8751err_unpin:
8752 intel_unpin_fb_obj(obj);
8753err:
8c9f3aaf
JB
8754 return ret;
8755}
8756
8757static int intel_gen6_queue_flip(struct drm_device *dev,
8758 struct drm_crtc *crtc,
8759 struct drm_framebuffer *fb,
ed8d1975
KP
8760 struct drm_i915_gem_object *obj,
8761 uint32_t flags)
8c9f3aaf
JB
8762{
8763 struct drm_i915_private *dev_priv = dev->dev_private;
8764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8765 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8766 uint32_t pf, pipesrc;
8767 int ret;
8768
6d90c952 8769 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8770 if (ret)
83d4092b 8771 goto err;
8c9f3aaf 8772
6d90c952 8773 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8774 if (ret)
83d4092b 8775 goto err_unpin;
8c9f3aaf 8776
6d90c952
DV
8777 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8778 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8779 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8780 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8781
dc257cf1
DV
8782 /* Contrary to the suggestions in the documentation,
8783 * "Enable Panel Fitter" does not seem to be required when page
8784 * flipping with a non-native mode, and worse causes a normal
8785 * modeset to fail.
8786 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8787 */
8788 pf = 0;
8c9f3aaf 8789 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8790 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8791
8792 intel_mark_page_flip_active(intel_crtc);
09246732 8793 __intel_ring_advance(ring);
83d4092b
CW
8794 return 0;
8795
8796err_unpin:
8797 intel_unpin_fb_obj(obj);
8798err:
8c9f3aaf
JB
8799 return ret;
8800}
8801
7c9017e5
JB
8802static int intel_gen7_queue_flip(struct drm_device *dev,
8803 struct drm_crtc *crtc,
8804 struct drm_framebuffer *fb,
ed8d1975
KP
8805 struct drm_i915_gem_object *obj,
8806 uint32_t flags)
7c9017e5
JB
8807{
8808 struct drm_i915_private *dev_priv = dev->dev_private;
8809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8810 struct intel_ring_buffer *ring;
cb05d8de 8811 uint32_t plane_bit = 0;
ffe74d75
CW
8812 int len, ret;
8813
8814 ring = obj->ring;
1c5fd085 8815 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8816 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8817
8818 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8819 if (ret)
83d4092b 8820 goto err;
7c9017e5 8821
cb05d8de
DV
8822 switch(intel_crtc->plane) {
8823 case PLANE_A:
8824 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8825 break;
8826 case PLANE_B:
8827 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8828 break;
8829 case PLANE_C:
8830 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8831 break;
8832 default:
8833 WARN_ONCE(1, "unknown plane in flip command\n");
8834 ret = -ENODEV;
ab3951eb 8835 goto err_unpin;
cb05d8de
DV
8836 }
8837
ffe74d75
CW
8838 len = 4;
8839 if (ring->id == RCS)
8840 len += 6;
8841
f66fab8e
VS
8842 /*
8843 * BSpec MI_DISPLAY_FLIP for IVB:
8844 * "The full packet must be contained within the same cache line."
8845 *
8846 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8847 * cacheline, if we ever start emitting more commands before
8848 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8849 * then do the cacheline alignment, and finally emit the
8850 * MI_DISPLAY_FLIP.
8851 */
8852 ret = intel_ring_cacheline_align(ring);
8853 if (ret)
8854 goto err_unpin;
8855
ffe74d75 8856 ret = intel_ring_begin(ring, len);
7c9017e5 8857 if (ret)
83d4092b 8858 goto err_unpin;
7c9017e5 8859
ffe74d75
CW
8860 /* Unmask the flip-done completion message. Note that the bspec says that
8861 * we should do this for both the BCS and RCS, and that we must not unmask
8862 * more than one flip event at any time (or ensure that one flip message
8863 * can be sent by waiting for flip-done prior to queueing new flips).
8864 * Experimentation says that BCS works despite DERRMR masking all
8865 * flip-done completion events and that unmasking all planes at once
8866 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8867 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8868 */
8869 if (ring->id == RCS) {
8870 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8871 intel_ring_emit(ring, DERRMR);
8872 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8873 DERRMR_PIPEB_PRI_FLIP_DONE |
8874 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8875 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8876 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8877 intel_ring_emit(ring, DERRMR);
8878 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8879 }
8880
cb05d8de 8881 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8882 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8883 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8884 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8885
8886 intel_mark_page_flip_active(intel_crtc);
09246732 8887 __intel_ring_advance(ring);
83d4092b
CW
8888 return 0;
8889
8890err_unpin:
8891 intel_unpin_fb_obj(obj);
8892err:
7c9017e5
JB
8893 return ret;
8894}
8895
8c9f3aaf
JB
8896static int intel_default_queue_flip(struct drm_device *dev,
8897 struct drm_crtc *crtc,
8898 struct drm_framebuffer *fb,
ed8d1975
KP
8899 struct drm_i915_gem_object *obj,
8900 uint32_t flags)
8c9f3aaf
JB
8901{
8902 return -ENODEV;
8903}
8904
6b95a207
KH
8905static int intel_crtc_page_flip(struct drm_crtc *crtc,
8906 struct drm_framebuffer *fb,
ed8d1975
KP
8907 struct drm_pending_vblank_event *event,
8908 uint32_t page_flip_flags)
6b95a207
KH
8909{
8910 struct drm_device *dev = crtc->dev;
8911 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 8912 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 8913 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8915 struct intel_unpin_work *work;
8c9f3aaf 8916 unsigned long flags;
52e68630 8917 int ret;
6b95a207 8918
e6a595d2 8919 /* Can't change pixel format via MI display flips. */
f4510a27 8920 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
8921 return -EINVAL;
8922
8923 /*
8924 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8925 * Note that pitch changes could also affect these register.
8926 */
8927 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
8928 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8929 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
8930 return -EINVAL;
8931
f900db47
CW
8932 if (i915_terminally_wedged(&dev_priv->gpu_error))
8933 goto out_hang;
8934
b14c5679 8935 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8936 if (work == NULL)
8937 return -ENOMEM;
8938
6b95a207 8939 work->event = event;
b4a98e57 8940 work->crtc = crtc;
4a35f83b 8941 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8942 INIT_WORK(&work->work, intel_unpin_work_fn);
8943
7317c75e
JB
8944 ret = drm_vblank_get(dev, intel_crtc->pipe);
8945 if (ret)
8946 goto free_work;
8947
6b95a207
KH
8948 /* We borrow the event spin lock for protecting unpin_work */
8949 spin_lock_irqsave(&dev->event_lock, flags);
8950 if (intel_crtc->unpin_work) {
8951 spin_unlock_irqrestore(&dev->event_lock, flags);
8952 kfree(work);
7317c75e 8953 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8954
8955 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8956 return -EBUSY;
8957 }
8958 intel_crtc->unpin_work = work;
8959 spin_unlock_irqrestore(&dev->event_lock, flags);
8960
b4a98e57
CW
8961 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8962 flush_workqueue(dev_priv->wq);
8963
79158103
CW
8964 ret = i915_mutex_lock_interruptible(dev);
8965 if (ret)
8966 goto cleanup;
6b95a207 8967
75dfca80 8968 /* Reference the objects for the scheduled work. */
05394f39
CW
8969 drm_gem_object_reference(&work->old_fb_obj->base);
8970 drm_gem_object_reference(&obj->base);
6b95a207 8971
f4510a27 8972 crtc->primary->fb = fb;
96b099fd 8973
e1f99ce6 8974 work->pending_flip_obj = obj;
e1f99ce6 8975
4e5359cd
SF
8976 work->enable_stall_check = true;
8977
b4a98e57 8978 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8979 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8980
ed8d1975 8981 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8982 if (ret)
8983 goto cleanup_pending;
6b95a207 8984
7782de3b 8985 intel_disable_fbc(dev);
c65355bb 8986 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8987 mutex_unlock(&dev->struct_mutex);
8988
e5510fac
JB
8989 trace_i915_flip_request(intel_crtc->plane, obj);
8990
6b95a207 8991 return 0;
96b099fd 8992
8c9f3aaf 8993cleanup_pending:
b4a98e57 8994 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 8995 crtc->primary->fb = old_fb;
05394f39
CW
8996 drm_gem_object_unreference(&work->old_fb_obj->base);
8997 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8998 mutex_unlock(&dev->struct_mutex);
8999
79158103 9000cleanup:
96b099fd
CW
9001 spin_lock_irqsave(&dev->event_lock, flags);
9002 intel_crtc->unpin_work = NULL;
9003 spin_unlock_irqrestore(&dev->event_lock, flags);
9004
7317c75e
JB
9005 drm_vblank_put(dev, intel_crtc->pipe);
9006free_work:
96b099fd
CW
9007 kfree(work);
9008
f900db47
CW
9009 if (ret == -EIO) {
9010out_hang:
9011 intel_crtc_wait_for_pending_flips(crtc);
9012 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9013 if (ret == 0 && event)
9014 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9015 }
96b099fd 9016 return ret;
6b95a207
KH
9017}
9018
f6e5b160 9019static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9020 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9021 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9022};
9023
9a935856
DV
9024/**
9025 * intel_modeset_update_staged_output_state
9026 *
9027 * Updates the staged output configuration state, e.g. after we've read out the
9028 * current hw state.
9029 */
9030static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9031{
7668851f 9032 struct intel_crtc *crtc;
9a935856
DV
9033 struct intel_encoder *encoder;
9034 struct intel_connector *connector;
f6e5b160 9035
9a935856
DV
9036 list_for_each_entry(connector, &dev->mode_config.connector_list,
9037 base.head) {
9038 connector->new_encoder =
9039 to_intel_encoder(connector->base.encoder);
9040 }
f6e5b160 9041
9a935856
DV
9042 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9043 base.head) {
9044 encoder->new_crtc =
9045 to_intel_crtc(encoder->base.crtc);
9046 }
7668851f
VS
9047
9048 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9049 base.head) {
9050 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9051
9052 if (crtc->new_enabled)
9053 crtc->new_config = &crtc->config;
9054 else
9055 crtc->new_config = NULL;
7668851f 9056 }
f6e5b160
CW
9057}
9058
9a935856
DV
9059/**
9060 * intel_modeset_commit_output_state
9061 *
9062 * This function copies the stage display pipe configuration to the real one.
9063 */
9064static void intel_modeset_commit_output_state(struct drm_device *dev)
9065{
7668851f 9066 struct intel_crtc *crtc;
9a935856
DV
9067 struct intel_encoder *encoder;
9068 struct intel_connector *connector;
f6e5b160 9069
9a935856
DV
9070 list_for_each_entry(connector, &dev->mode_config.connector_list,
9071 base.head) {
9072 connector->base.encoder = &connector->new_encoder->base;
9073 }
f6e5b160 9074
9a935856
DV
9075 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9076 base.head) {
9077 encoder->base.crtc = &encoder->new_crtc->base;
9078 }
7668851f
VS
9079
9080 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9081 base.head) {
9082 crtc->base.enabled = crtc->new_enabled;
9083 }
9a935856
DV
9084}
9085
050f7aeb
DV
9086static void
9087connected_sink_compute_bpp(struct intel_connector * connector,
9088 struct intel_crtc_config *pipe_config)
9089{
9090 int bpp = pipe_config->pipe_bpp;
9091
9092 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9093 connector->base.base.id,
9094 drm_get_connector_name(&connector->base));
9095
9096 /* Don't use an invalid EDID bpc value */
9097 if (connector->base.display_info.bpc &&
9098 connector->base.display_info.bpc * 3 < bpp) {
9099 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9100 bpp, connector->base.display_info.bpc*3);
9101 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9102 }
9103
9104 /* Clamp bpp to 8 on screens without EDID 1.4 */
9105 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9106 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9107 bpp);
9108 pipe_config->pipe_bpp = 24;
9109 }
9110}
9111
4e53c2e0 9112static int
050f7aeb
DV
9113compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9114 struct drm_framebuffer *fb,
9115 struct intel_crtc_config *pipe_config)
4e53c2e0 9116{
050f7aeb
DV
9117 struct drm_device *dev = crtc->base.dev;
9118 struct intel_connector *connector;
4e53c2e0
DV
9119 int bpp;
9120
d42264b1
DV
9121 switch (fb->pixel_format) {
9122 case DRM_FORMAT_C8:
4e53c2e0
DV
9123 bpp = 8*3; /* since we go through a colormap */
9124 break;
d42264b1
DV
9125 case DRM_FORMAT_XRGB1555:
9126 case DRM_FORMAT_ARGB1555:
9127 /* checked in intel_framebuffer_init already */
9128 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9129 return -EINVAL;
9130 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9131 bpp = 6*3; /* min is 18bpp */
9132 break;
d42264b1
DV
9133 case DRM_FORMAT_XBGR8888:
9134 case DRM_FORMAT_ABGR8888:
9135 /* checked in intel_framebuffer_init already */
9136 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9137 return -EINVAL;
9138 case DRM_FORMAT_XRGB8888:
9139 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9140 bpp = 8*3;
9141 break;
d42264b1
DV
9142 case DRM_FORMAT_XRGB2101010:
9143 case DRM_FORMAT_ARGB2101010:
9144 case DRM_FORMAT_XBGR2101010:
9145 case DRM_FORMAT_ABGR2101010:
9146 /* checked in intel_framebuffer_init already */
9147 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9148 return -EINVAL;
4e53c2e0
DV
9149 bpp = 10*3;
9150 break;
baba133a 9151 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9152 default:
9153 DRM_DEBUG_KMS("unsupported depth\n");
9154 return -EINVAL;
9155 }
9156
4e53c2e0
DV
9157 pipe_config->pipe_bpp = bpp;
9158
9159 /* Clamp display bpp to EDID value */
9160 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9161 base.head) {
1b829e05
DV
9162 if (!connector->new_encoder ||
9163 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9164 continue;
9165
050f7aeb 9166 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9167 }
9168
9169 return bpp;
9170}
9171
644db711
DV
9172static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9173{
9174 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9175 "type: 0x%x flags: 0x%x\n",
1342830c 9176 mode->crtc_clock,
644db711
DV
9177 mode->crtc_hdisplay, mode->crtc_hsync_start,
9178 mode->crtc_hsync_end, mode->crtc_htotal,
9179 mode->crtc_vdisplay, mode->crtc_vsync_start,
9180 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9181}
9182
c0b03411
DV
9183static void intel_dump_pipe_config(struct intel_crtc *crtc,
9184 struct intel_crtc_config *pipe_config,
9185 const char *context)
9186{
9187 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9188 context, pipe_name(crtc->pipe));
9189
9190 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9191 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9192 pipe_config->pipe_bpp, pipe_config->dither);
9193 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9194 pipe_config->has_pch_encoder,
9195 pipe_config->fdi_lanes,
9196 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9197 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9198 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9199 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9200 pipe_config->has_dp_encoder,
9201 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9202 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9203 pipe_config->dp_m_n.tu);
c0b03411
DV
9204 DRM_DEBUG_KMS("requested mode:\n");
9205 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9206 DRM_DEBUG_KMS("adjusted mode:\n");
9207 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9208 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9209 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9210 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9211 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9212 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9213 pipe_config->gmch_pfit.control,
9214 pipe_config->gmch_pfit.pgm_ratios,
9215 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9216 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9217 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9218 pipe_config->pch_pfit.size,
9219 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9220 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9221 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9222}
9223
bc079e8b
VS
9224static bool encoders_cloneable(const struct intel_encoder *a,
9225 const struct intel_encoder *b)
accfc0c5 9226{
bc079e8b
VS
9227 /* masks could be asymmetric, so check both ways */
9228 return a == b || (a->cloneable & (1 << b->type) &&
9229 b->cloneable & (1 << a->type));
9230}
9231
9232static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9233 struct intel_encoder *encoder)
9234{
9235 struct drm_device *dev = crtc->base.dev;
9236 struct intel_encoder *source_encoder;
9237
9238 list_for_each_entry(source_encoder,
9239 &dev->mode_config.encoder_list, base.head) {
9240 if (source_encoder->new_crtc != crtc)
9241 continue;
9242
9243 if (!encoders_cloneable(encoder, source_encoder))
9244 return false;
9245 }
9246
9247 return true;
9248}
9249
9250static bool check_encoder_cloning(struct intel_crtc *crtc)
9251{
9252 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9253 struct intel_encoder *encoder;
9254
bc079e8b
VS
9255 list_for_each_entry(encoder,
9256 &dev->mode_config.encoder_list, base.head) {
9257 if (encoder->new_crtc != crtc)
accfc0c5
DV
9258 continue;
9259
bc079e8b
VS
9260 if (!check_single_encoder_cloning(crtc, encoder))
9261 return false;
accfc0c5
DV
9262 }
9263
bc079e8b 9264 return true;
accfc0c5
DV
9265}
9266
b8cecdf5
DV
9267static struct intel_crtc_config *
9268intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9269 struct drm_framebuffer *fb,
b8cecdf5 9270 struct drm_display_mode *mode)
ee7b9f93 9271{
7758a113 9272 struct drm_device *dev = crtc->dev;
7758a113 9273 struct intel_encoder *encoder;
b8cecdf5 9274 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9275 int plane_bpp, ret = -EINVAL;
9276 bool retry = true;
ee7b9f93 9277
bc079e8b 9278 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9279 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9280 return ERR_PTR(-EINVAL);
9281 }
9282
b8cecdf5
DV
9283 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9284 if (!pipe_config)
7758a113
DV
9285 return ERR_PTR(-ENOMEM);
9286
b8cecdf5
DV
9287 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9288 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9289
e143a21c
DV
9290 pipe_config->cpu_transcoder =
9291 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9292 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9293
2960bc9c
ID
9294 /*
9295 * Sanitize sync polarity flags based on requested ones. If neither
9296 * positive or negative polarity is requested, treat this as meaning
9297 * negative polarity.
9298 */
9299 if (!(pipe_config->adjusted_mode.flags &
9300 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9301 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9302
9303 if (!(pipe_config->adjusted_mode.flags &
9304 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9305 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9306
050f7aeb
DV
9307 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9308 * plane pixel format and any sink constraints into account. Returns the
9309 * source plane bpp so that dithering can be selected on mismatches
9310 * after encoders and crtc also have had their say. */
9311 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9312 fb, pipe_config);
4e53c2e0
DV
9313 if (plane_bpp < 0)
9314 goto fail;
9315
e41a56be
VS
9316 /*
9317 * Determine the real pipe dimensions. Note that stereo modes can
9318 * increase the actual pipe size due to the frame doubling and
9319 * insertion of additional space for blanks between the frame. This
9320 * is stored in the crtc timings. We use the requested mode to do this
9321 * computation to clearly distinguish it from the adjusted mode, which
9322 * can be changed by the connectors in the below retry loop.
9323 */
9324 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9325 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9326 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9327
e29c22c0 9328encoder_retry:
ef1b460d 9329 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9330 pipe_config->port_clock = 0;
ef1b460d 9331 pipe_config->pixel_multiplier = 1;
ff9a6750 9332
135c81b8 9333 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9334 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9335
7758a113
DV
9336 /* Pass our mode to the connectors and the CRTC to give them a chance to
9337 * adjust it according to limitations or connector properties, and also
9338 * a chance to reject the mode entirely.
47f1c6c9 9339 */
7758a113
DV
9340 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9341 base.head) {
47f1c6c9 9342
7758a113
DV
9343 if (&encoder->new_crtc->base != crtc)
9344 continue;
7ae89233 9345
efea6e8e
DV
9346 if (!(encoder->compute_config(encoder, pipe_config))) {
9347 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9348 goto fail;
9349 }
ee7b9f93 9350 }
47f1c6c9 9351
ff9a6750
DV
9352 /* Set default port clock if not overwritten by the encoder. Needs to be
9353 * done afterwards in case the encoder adjusts the mode. */
9354 if (!pipe_config->port_clock)
241bfc38
DL
9355 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9356 * pipe_config->pixel_multiplier;
ff9a6750 9357
a43f6e0f 9358 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9359 if (ret < 0) {
7758a113
DV
9360 DRM_DEBUG_KMS("CRTC fixup failed\n");
9361 goto fail;
ee7b9f93 9362 }
e29c22c0
DV
9363
9364 if (ret == RETRY) {
9365 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9366 ret = -EINVAL;
9367 goto fail;
9368 }
9369
9370 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9371 retry = false;
9372 goto encoder_retry;
9373 }
9374
4e53c2e0
DV
9375 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9376 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9377 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9378
b8cecdf5 9379 return pipe_config;
7758a113 9380fail:
b8cecdf5 9381 kfree(pipe_config);
e29c22c0 9382 return ERR_PTR(ret);
ee7b9f93 9383}
47f1c6c9 9384
e2e1ed41
DV
9385/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9386 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9387static void
9388intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9389 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9390{
9391 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9392 struct drm_device *dev = crtc->dev;
9393 struct intel_encoder *encoder;
9394 struct intel_connector *connector;
9395 struct drm_crtc *tmp_crtc;
79e53945 9396
e2e1ed41 9397 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9398
e2e1ed41
DV
9399 /* Check which crtcs have changed outputs connected to them, these need
9400 * to be part of the prepare_pipes mask. We don't (yet) support global
9401 * modeset across multiple crtcs, so modeset_pipes will only have one
9402 * bit set at most. */
9403 list_for_each_entry(connector, &dev->mode_config.connector_list,
9404 base.head) {
9405 if (connector->base.encoder == &connector->new_encoder->base)
9406 continue;
79e53945 9407
e2e1ed41
DV
9408 if (connector->base.encoder) {
9409 tmp_crtc = connector->base.encoder->crtc;
9410
9411 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9412 }
9413
9414 if (connector->new_encoder)
9415 *prepare_pipes |=
9416 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9417 }
9418
e2e1ed41
DV
9419 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9420 base.head) {
9421 if (encoder->base.crtc == &encoder->new_crtc->base)
9422 continue;
9423
9424 if (encoder->base.crtc) {
9425 tmp_crtc = encoder->base.crtc;
9426
9427 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9428 }
9429
9430 if (encoder->new_crtc)
9431 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9432 }
9433
7668851f 9434 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9435 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9436 base.head) {
7668851f 9437 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9438 continue;
7e7d76c3 9439
7668851f 9440 if (!intel_crtc->new_enabled)
e2e1ed41 9441 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9442 else
9443 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9444 }
9445
e2e1ed41
DV
9446
9447 /* set_mode is also used to update properties on life display pipes. */
9448 intel_crtc = to_intel_crtc(crtc);
7668851f 9449 if (intel_crtc->new_enabled)
e2e1ed41
DV
9450 *prepare_pipes |= 1 << intel_crtc->pipe;
9451
b6c5164d
DV
9452 /*
9453 * For simplicity do a full modeset on any pipe where the output routing
9454 * changed. We could be more clever, but that would require us to be
9455 * more careful with calling the relevant encoder->mode_set functions.
9456 */
e2e1ed41
DV
9457 if (*prepare_pipes)
9458 *modeset_pipes = *prepare_pipes;
9459
9460 /* ... and mask these out. */
9461 *modeset_pipes &= ~(*disable_pipes);
9462 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9463
9464 /*
9465 * HACK: We don't (yet) fully support global modesets. intel_set_config
9466 * obies this rule, but the modeset restore mode of
9467 * intel_modeset_setup_hw_state does not.
9468 */
9469 *modeset_pipes &= 1 << intel_crtc->pipe;
9470 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9471
9472 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9473 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9474}
79e53945 9475
ea9d758d 9476static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9477{
ea9d758d 9478 struct drm_encoder *encoder;
f6e5b160 9479 struct drm_device *dev = crtc->dev;
f6e5b160 9480
ea9d758d
DV
9481 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9482 if (encoder->crtc == crtc)
9483 return true;
9484
9485 return false;
9486}
9487
9488static void
9489intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9490{
9491 struct intel_encoder *intel_encoder;
9492 struct intel_crtc *intel_crtc;
9493 struct drm_connector *connector;
9494
9495 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9496 base.head) {
9497 if (!intel_encoder->base.crtc)
9498 continue;
9499
9500 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9501
9502 if (prepare_pipes & (1 << intel_crtc->pipe))
9503 intel_encoder->connectors_active = false;
9504 }
9505
9506 intel_modeset_commit_output_state(dev);
9507
7668851f 9508 /* Double check state. */
ea9d758d
DV
9509 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9510 base.head) {
7668851f 9511 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9512 WARN_ON(intel_crtc->new_config &&
9513 intel_crtc->new_config != &intel_crtc->config);
9514 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9515 }
9516
9517 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9518 if (!connector->encoder || !connector->encoder->crtc)
9519 continue;
9520
9521 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9522
9523 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9524 struct drm_property *dpms_property =
9525 dev->mode_config.dpms_property;
9526
ea9d758d 9527 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9528 drm_object_property_set_value(&connector->base,
68d34720
DV
9529 dpms_property,
9530 DRM_MODE_DPMS_ON);
ea9d758d
DV
9531
9532 intel_encoder = to_intel_encoder(connector->encoder);
9533 intel_encoder->connectors_active = true;
9534 }
9535 }
9536
9537}
9538
3bd26263 9539static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9540{
3bd26263 9541 int diff;
f1f644dc
JB
9542
9543 if (clock1 == clock2)
9544 return true;
9545
9546 if (!clock1 || !clock2)
9547 return false;
9548
9549 diff = abs(clock1 - clock2);
9550
9551 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9552 return true;
9553
9554 return false;
9555}
9556
25c5b266
DV
9557#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9558 list_for_each_entry((intel_crtc), \
9559 &(dev)->mode_config.crtc_list, \
9560 base.head) \
0973f18f 9561 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9562
0e8ffe1b 9563static bool
2fa2fe9a
DV
9564intel_pipe_config_compare(struct drm_device *dev,
9565 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9566 struct intel_crtc_config *pipe_config)
9567{
66e985c0
DV
9568#define PIPE_CONF_CHECK_X(name) \
9569 if (current_config->name != pipe_config->name) { \
9570 DRM_ERROR("mismatch in " #name " " \
9571 "(expected 0x%08x, found 0x%08x)\n", \
9572 current_config->name, \
9573 pipe_config->name); \
9574 return false; \
9575 }
9576
08a24034
DV
9577#define PIPE_CONF_CHECK_I(name) \
9578 if (current_config->name != pipe_config->name) { \
9579 DRM_ERROR("mismatch in " #name " " \
9580 "(expected %i, found %i)\n", \
9581 current_config->name, \
9582 pipe_config->name); \
9583 return false; \
88adfff1
DV
9584 }
9585
1bd1bd80
DV
9586#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9587 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9588 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9589 "(expected %i, found %i)\n", \
9590 current_config->name & (mask), \
9591 pipe_config->name & (mask)); \
9592 return false; \
9593 }
9594
5e550656
VS
9595#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9596 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9597 DRM_ERROR("mismatch in " #name " " \
9598 "(expected %i, found %i)\n", \
9599 current_config->name, \
9600 pipe_config->name); \
9601 return false; \
9602 }
9603
bb760063
DV
9604#define PIPE_CONF_QUIRK(quirk) \
9605 ((current_config->quirks | pipe_config->quirks) & (quirk))
9606
eccb140b
DV
9607 PIPE_CONF_CHECK_I(cpu_transcoder);
9608
08a24034
DV
9609 PIPE_CONF_CHECK_I(has_pch_encoder);
9610 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9611 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9612 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9613 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9614 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9615 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9616
eb14cb74
VS
9617 PIPE_CONF_CHECK_I(has_dp_encoder);
9618 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9619 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9620 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9621 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9622 PIPE_CONF_CHECK_I(dp_m_n.tu);
9623
1bd1bd80
DV
9624 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9625 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9626 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9627 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9628 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9629 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9630
9631 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9632 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9633 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9634 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9635 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9636 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9637
c93f54cf 9638 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9639
1bd1bd80
DV
9640 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9641 DRM_MODE_FLAG_INTERLACE);
9642
bb760063
DV
9643 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9644 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9645 DRM_MODE_FLAG_PHSYNC);
9646 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9647 DRM_MODE_FLAG_NHSYNC);
9648 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9649 DRM_MODE_FLAG_PVSYNC);
9650 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9651 DRM_MODE_FLAG_NVSYNC);
9652 }
045ac3b5 9653
37327abd
VS
9654 PIPE_CONF_CHECK_I(pipe_src_w);
9655 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9656
2fa2fe9a
DV
9657 PIPE_CONF_CHECK_I(gmch_pfit.control);
9658 /* pfit ratios are autocomputed by the hw on gen4+ */
9659 if (INTEL_INFO(dev)->gen < 4)
9660 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9661 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9662 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9663 if (current_config->pch_pfit.enabled) {
9664 PIPE_CONF_CHECK_I(pch_pfit.pos);
9665 PIPE_CONF_CHECK_I(pch_pfit.size);
9666 }
2fa2fe9a 9667
e59150dc
JB
9668 /* BDW+ don't expose a synchronous way to read the state */
9669 if (IS_HASWELL(dev))
9670 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9671
282740f7
VS
9672 PIPE_CONF_CHECK_I(double_wide);
9673
c0d43d62 9674 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9675 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9676 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9677 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9678 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9679
42571aef
VS
9680 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9681 PIPE_CONF_CHECK_I(pipe_bpp);
9682
a9a7e98a
JB
9683 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9684 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9685
66e985c0 9686#undef PIPE_CONF_CHECK_X
08a24034 9687#undef PIPE_CONF_CHECK_I
1bd1bd80 9688#undef PIPE_CONF_CHECK_FLAGS
5e550656 9689#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9690#undef PIPE_CONF_QUIRK
88adfff1 9691
0e8ffe1b
DV
9692 return true;
9693}
9694
91d1b4bd
DV
9695static void
9696check_connector_state(struct drm_device *dev)
8af6cf88 9697{
8af6cf88
DV
9698 struct intel_connector *connector;
9699
9700 list_for_each_entry(connector, &dev->mode_config.connector_list,
9701 base.head) {
9702 /* This also checks the encoder/connector hw state with the
9703 * ->get_hw_state callbacks. */
9704 intel_connector_check_state(connector);
9705
9706 WARN(&connector->new_encoder->base != connector->base.encoder,
9707 "connector's staged encoder doesn't match current encoder\n");
9708 }
91d1b4bd
DV
9709}
9710
9711static void
9712check_encoder_state(struct drm_device *dev)
9713{
9714 struct intel_encoder *encoder;
9715 struct intel_connector *connector;
8af6cf88
DV
9716
9717 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9718 base.head) {
9719 bool enabled = false;
9720 bool active = false;
9721 enum pipe pipe, tracked_pipe;
9722
9723 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9724 encoder->base.base.id,
9725 drm_get_encoder_name(&encoder->base));
9726
9727 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9728 "encoder's stage crtc doesn't match current crtc\n");
9729 WARN(encoder->connectors_active && !encoder->base.crtc,
9730 "encoder's active_connectors set, but no crtc\n");
9731
9732 list_for_each_entry(connector, &dev->mode_config.connector_list,
9733 base.head) {
9734 if (connector->base.encoder != &encoder->base)
9735 continue;
9736 enabled = true;
9737 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9738 active = true;
9739 }
9740 WARN(!!encoder->base.crtc != enabled,
9741 "encoder's enabled state mismatch "
9742 "(expected %i, found %i)\n",
9743 !!encoder->base.crtc, enabled);
9744 WARN(active && !encoder->base.crtc,
9745 "active encoder with no crtc\n");
9746
9747 WARN(encoder->connectors_active != active,
9748 "encoder's computed active state doesn't match tracked active state "
9749 "(expected %i, found %i)\n", active, encoder->connectors_active);
9750
9751 active = encoder->get_hw_state(encoder, &pipe);
9752 WARN(active != encoder->connectors_active,
9753 "encoder's hw state doesn't match sw tracking "
9754 "(expected %i, found %i)\n",
9755 encoder->connectors_active, active);
9756
9757 if (!encoder->base.crtc)
9758 continue;
9759
9760 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9761 WARN(active && pipe != tracked_pipe,
9762 "active encoder's pipe doesn't match"
9763 "(expected %i, found %i)\n",
9764 tracked_pipe, pipe);
9765
9766 }
91d1b4bd
DV
9767}
9768
9769static void
9770check_crtc_state(struct drm_device *dev)
9771{
fbee40df 9772 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9773 struct intel_crtc *crtc;
9774 struct intel_encoder *encoder;
9775 struct intel_crtc_config pipe_config;
8af6cf88
DV
9776
9777 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9778 base.head) {
9779 bool enabled = false;
9780 bool active = false;
9781
045ac3b5
JB
9782 memset(&pipe_config, 0, sizeof(pipe_config));
9783
8af6cf88
DV
9784 DRM_DEBUG_KMS("[CRTC:%d]\n",
9785 crtc->base.base.id);
9786
9787 WARN(crtc->active && !crtc->base.enabled,
9788 "active crtc, but not enabled in sw tracking\n");
9789
9790 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9791 base.head) {
9792 if (encoder->base.crtc != &crtc->base)
9793 continue;
9794 enabled = true;
9795 if (encoder->connectors_active)
9796 active = true;
9797 }
6c49f241 9798
8af6cf88
DV
9799 WARN(active != crtc->active,
9800 "crtc's computed active state doesn't match tracked active state "
9801 "(expected %i, found %i)\n", active, crtc->active);
9802 WARN(enabled != crtc->base.enabled,
9803 "crtc's computed enabled state doesn't match tracked enabled state "
9804 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9805
0e8ffe1b
DV
9806 active = dev_priv->display.get_pipe_config(crtc,
9807 &pipe_config);
d62cf62a
DV
9808
9809 /* hw state is inconsistent with the pipe A quirk */
9810 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9811 active = crtc->active;
9812
6c49f241
DV
9813 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9814 base.head) {
3eaba51c 9815 enum pipe pipe;
6c49f241
DV
9816 if (encoder->base.crtc != &crtc->base)
9817 continue;
1d37b689 9818 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9819 encoder->get_config(encoder, &pipe_config);
9820 }
9821
0e8ffe1b
DV
9822 WARN(crtc->active != active,
9823 "crtc active state doesn't match with hw state "
9824 "(expected %i, found %i)\n", crtc->active, active);
9825
c0b03411
DV
9826 if (active &&
9827 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9828 WARN(1, "pipe state doesn't match!\n");
9829 intel_dump_pipe_config(crtc, &pipe_config,
9830 "[hw state]");
9831 intel_dump_pipe_config(crtc, &crtc->config,
9832 "[sw state]");
9833 }
8af6cf88
DV
9834 }
9835}
9836
91d1b4bd
DV
9837static void
9838check_shared_dpll_state(struct drm_device *dev)
9839{
fbee40df 9840 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9841 struct intel_crtc *crtc;
9842 struct intel_dpll_hw_state dpll_hw_state;
9843 int i;
5358901f
DV
9844
9845 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9846 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9847 int enabled_crtcs = 0, active_crtcs = 0;
9848 bool active;
9849
9850 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9851
9852 DRM_DEBUG_KMS("%s\n", pll->name);
9853
9854 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9855
9856 WARN(pll->active > pll->refcount,
9857 "more active pll users than references: %i vs %i\n",
9858 pll->active, pll->refcount);
9859 WARN(pll->active && !pll->on,
9860 "pll in active use but not on in sw tracking\n");
35c95375
DV
9861 WARN(pll->on && !pll->active,
9862 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9863 WARN(pll->on != active,
9864 "pll on state mismatch (expected %i, found %i)\n",
9865 pll->on, active);
9866
9867 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9868 base.head) {
9869 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9870 enabled_crtcs++;
9871 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9872 active_crtcs++;
9873 }
9874 WARN(pll->active != active_crtcs,
9875 "pll active crtcs mismatch (expected %i, found %i)\n",
9876 pll->active, active_crtcs);
9877 WARN(pll->refcount != enabled_crtcs,
9878 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9879 pll->refcount, enabled_crtcs);
66e985c0
DV
9880
9881 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9882 sizeof(dpll_hw_state)),
9883 "pll hw state mismatch\n");
5358901f 9884 }
8af6cf88
DV
9885}
9886
91d1b4bd
DV
9887void
9888intel_modeset_check_state(struct drm_device *dev)
9889{
9890 check_connector_state(dev);
9891 check_encoder_state(dev);
9892 check_crtc_state(dev);
9893 check_shared_dpll_state(dev);
9894}
9895
18442d08
VS
9896void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9897 int dotclock)
9898{
9899 /*
9900 * FDI already provided one idea for the dotclock.
9901 * Yell if the encoder disagrees.
9902 */
241bfc38 9903 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9904 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9905 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9906}
9907
f30da187
DV
9908static int __intel_set_mode(struct drm_crtc *crtc,
9909 struct drm_display_mode *mode,
9910 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9911{
9912 struct drm_device *dev = crtc->dev;
fbee40df 9913 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 9914 struct drm_display_mode *saved_mode;
b8cecdf5 9915 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9916 struct intel_crtc *intel_crtc;
9917 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9918 int ret = 0;
a6778b3c 9919
4b4b9238 9920 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9921 if (!saved_mode)
9922 return -ENOMEM;
a6778b3c 9923
e2e1ed41 9924 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9925 &prepare_pipes, &disable_pipes);
9926
3ac18232 9927 *saved_mode = crtc->mode;
a6778b3c 9928
25c5b266
DV
9929 /* Hack: Because we don't (yet) support global modeset on multiple
9930 * crtcs, we don't keep track of the new mode for more than one crtc.
9931 * Hence simply check whether any bit is set in modeset_pipes in all the
9932 * pieces of code that are not yet converted to deal with mutliple crtcs
9933 * changing their mode at the same time. */
25c5b266 9934 if (modeset_pipes) {
4e53c2e0 9935 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9936 if (IS_ERR(pipe_config)) {
9937 ret = PTR_ERR(pipe_config);
9938 pipe_config = NULL;
9939
3ac18232 9940 goto out;
25c5b266 9941 }
c0b03411
DV
9942 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9943 "[modeset]");
50741abc 9944 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9945 }
a6778b3c 9946
30a970c6
JB
9947 /*
9948 * See if the config requires any additional preparation, e.g.
9949 * to adjust global state with pipes off. We need to do this
9950 * here so we can get the modeset_pipe updated config for the new
9951 * mode set on this crtc. For other crtcs we need to use the
9952 * adjusted_mode bits in the crtc directly.
9953 */
c164f833 9954 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9955 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9956
c164f833
VS
9957 /* may have added more to prepare_pipes than we should */
9958 prepare_pipes &= ~disable_pipes;
9959 }
9960
460da916
DV
9961 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9962 intel_crtc_disable(&intel_crtc->base);
9963
ea9d758d
DV
9964 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9965 if (intel_crtc->base.enabled)
9966 dev_priv->display.crtc_disable(&intel_crtc->base);
9967 }
a6778b3c 9968
6c4c86f5
DV
9969 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9970 * to set it here already despite that we pass it down the callchain.
f6e5b160 9971 */
b8cecdf5 9972 if (modeset_pipes) {
25c5b266 9973 crtc->mode = *mode;
b8cecdf5
DV
9974 /* mode_set/enable/disable functions rely on a correct pipe
9975 * config. */
9976 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9977 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9978
9979 /*
9980 * Calculate and store various constants which
9981 * are later needed by vblank and swap-completion
9982 * timestamping. They are derived from true hwmode.
9983 */
9984 drm_calc_timestamping_constants(crtc,
9985 &pipe_config->adjusted_mode);
b8cecdf5 9986 }
7758a113 9987
ea9d758d
DV
9988 /* Only after disabling all output pipelines that will be changed can we
9989 * update the the output configuration. */
9990 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9991
47fab737
DV
9992 if (dev_priv->display.modeset_global_resources)
9993 dev_priv->display.modeset_global_resources(dev);
9994
a6778b3c
DV
9995 /* Set up the DPLL and any encoders state that needs to adjust or depend
9996 * on the DPLL.
f6e5b160 9997 */
25c5b266 9998 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9999 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
10000 x, y, fb);
10001 if (ret)
10002 goto done;
a6778b3c
DV
10003 }
10004
10005 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
10006 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10007 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 10008
a6778b3c
DV
10009 /* FIXME: add subpixel order */
10010done:
4b4b9238 10011 if (ret && crtc->enabled)
3ac18232 10012 crtc->mode = *saved_mode;
a6778b3c 10013
3ac18232 10014out:
b8cecdf5 10015 kfree(pipe_config);
3ac18232 10016 kfree(saved_mode);
a6778b3c 10017 return ret;
f6e5b160
CW
10018}
10019
e7457a9a
DL
10020static int intel_set_mode(struct drm_crtc *crtc,
10021 struct drm_display_mode *mode,
10022 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10023{
10024 int ret;
10025
10026 ret = __intel_set_mode(crtc, mode, x, y, fb);
10027
10028 if (ret == 0)
10029 intel_modeset_check_state(crtc->dev);
10030
10031 return ret;
10032}
10033
c0c36b94
CW
10034void intel_crtc_restore_mode(struct drm_crtc *crtc)
10035{
f4510a27 10036 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10037}
10038
25c5b266
DV
10039#undef for_each_intel_crtc_masked
10040
d9e55608
DV
10041static void intel_set_config_free(struct intel_set_config *config)
10042{
10043 if (!config)
10044 return;
10045
1aa4b628
DV
10046 kfree(config->save_connector_encoders);
10047 kfree(config->save_encoder_crtcs);
7668851f 10048 kfree(config->save_crtc_enabled);
d9e55608
DV
10049 kfree(config);
10050}
10051
85f9eb71
DV
10052static int intel_set_config_save_state(struct drm_device *dev,
10053 struct intel_set_config *config)
10054{
7668851f 10055 struct drm_crtc *crtc;
85f9eb71
DV
10056 struct drm_encoder *encoder;
10057 struct drm_connector *connector;
10058 int count;
10059
7668851f
VS
10060 config->save_crtc_enabled =
10061 kcalloc(dev->mode_config.num_crtc,
10062 sizeof(bool), GFP_KERNEL);
10063 if (!config->save_crtc_enabled)
10064 return -ENOMEM;
10065
1aa4b628
DV
10066 config->save_encoder_crtcs =
10067 kcalloc(dev->mode_config.num_encoder,
10068 sizeof(struct drm_crtc *), GFP_KERNEL);
10069 if (!config->save_encoder_crtcs)
85f9eb71
DV
10070 return -ENOMEM;
10071
1aa4b628
DV
10072 config->save_connector_encoders =
10073 kcalloc(dev->mode_config.num_connector,
10074 sizeof(struct drm_encoder *), GFP_KERNEL);
10075 if (!config->save_connector_encoders)
85f9eb71
DV
10076 return -ENOMEM;
10077
10078 /* Copy data. Note that driver private data is not affected.
10079 * Should anything bad happen only the expected state is
10080 * restored, not the drivers personal bookkeeping.
10081 */
7668851f
VS
10082 count = 0;
10083 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10084 config->save_crtc_enabled[count++] = crtc->enabled;
10085 }
10086
85f9eb71
DV
10087 count = 0;
10088 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10089 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10090 }
10091
10092 count = 0;
10093 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10094 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10095 }
10096
10097 return 0;
10098}
10099
10100static void intel_set_config_restore_state(struct drm_device *dev,
10101 struct intel_set_config *config)
10102{
7668851f 10103 struct intel_crtc *crtc;
9a935856
DV
10104 struct intel_encoder *encoder;
10105 struct intel_connector *connector;
85f9eb71
DV
10106 int count;
10107
7668851f
VS
10108 count = 0;
10109 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10110 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10111
10112 if (crtc->new_enabled)
10113 crtc->new_config = &crtc->config;
10114 else
10115 crtc->new_config = NULL;
7668851f
VS
10116 }
10117
85f9eb71 10118 count = 0;
9a935856
DV
10119 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10120 encoder->new_crtc =
10121 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10122 }
10123
10124 count = 0;
9a935856
DV
10125 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10126 connector->new_encoder =
10127 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10128 }
10129}
10130
e3de42b6 10131static bool
2e57f47d 10132is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10133{
10134 int i;
10135
2e57f47d
CW
10136 if (set->num_connectors == 0)
10137 return false;
10138
10139 if (WARN_ON(set->connectors == NULL))
10140 return false;
10141
10142 for (i = 0; i < set->num_connectors; i++)
10143 if (set->connectors[i]->encoder &&
10144 set->connectors[i]->encoder->crtc == set->crtc &&
10145 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10146 return true;
10147
10148 return false;
10149}
10150
5e2b584e
DV
10151static void
10152intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10153 struct intel_set_config *config)
10154{
10155
10156 /* We should be able to check here if the fb has the same properties
10157 * and then just flip_or_move it */
2e57f47d
CW
10158 if (is_crtc_connector_off(set)) {
10159 config->mode_changed = true;
f4510a27 10160 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10161 /* If we have no fb then treat it as a full mode set */
f4510a27 10162 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10163 struct intel_crtc *intel_crtc =
10164 to_intel_crtc(set->crtc);
10165
d330a953 10166 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10167 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10168 config->fb_changed = true;
10169 } else {
10170 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10171 config->mode_changed = true;
10172 }
5e2b584e
DV
10173 } else if (set->fb == NULL) {
10174 config->mode_changed = true;
72f4901e 10175 } else if (set->fb->pixel_format !=
f4510a27 10176 set->crtc->primary->fb->pixel_format) {
5e2b584e 10177 config->mode_changed = true;
e3de42b6 10178 } else {
5e2b584e 10179 config->fb_changed = true;
e3de42b6 10180 }
5e2b584e
DV
10181 }
10182
835c5873 10183 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10184 config->fb_changed = true;
10185
10186 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10187 DRM_DEBUG_KMS("modes are different, full mode set\n");
10188 drm_mode_debug_printmodeline(&set->crtc->mode);
10189 drm_mode_debug_printmodeline(set->mode);
10190 config->mode_changed = true;
10191 }
a1d95703
CW
10192
10193 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10194 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10195}
10196
2e431051 10197static int
9a935856
DV
10198intel_modeset_stage_output_state(struct drm_device *dev,
10199 struct drm_mode_set *set,
10200 struct intel_set_config *config)
50f56119 10201{
9a935856
DV
10202 struct intel_connector *connector;
10203 struct intel_encoder *encoder;
7668851f 10204 struct intel_crtc *crtc;
f3f08572 10205 int ro;
50f56119 10206
9abdda74 10207 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10208 * of connectors. For paranoia, double-check this. */
10209 WARN_ON(!set->fb && (set->num_connectors != 0));
10210 WARN_ON(set->fb && (set->num_connectors == 0));
10211
9a935856
DV
10212 list_for_each_entry(connector, &dev->mode_config.connector_list,
10213 base.head) {
10214 /* Otherwise traverse passed in connector list and get encoders
10215 * for them. */
50f56119 10216 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10217 if (set->connectors[ro] == &connector->base) {
10218 connector->new_encoder = connector->encoder;
50f56119
DV
10219 break;
10220 }
10221 }
10222
9a935856
DV
10223 /* If we disable the crtc, disable all its connectors. Also, if
10224 * the connector is on the changing crtc but not on the new
10225 * connector list, disable it. */
10226 if ((!set->fb || ro == set->num_connectors) &&
10227 connector->base.encoder &&
10228 connector->base.encoder->crtc == set->crtc) {
10229 connector->new_encoder = NULL;
10230
10231 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10232 connector->base.base.id,
10233 drm_get_connector_name(&connector->base));
10234 }
10235
10236
10237 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10238 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10239 config->mode_changed = true;
50f56119
DV
10240 }
10241 }
9a935856 10242 /* connector->new_encoder is now updated for all connectors. */
50f56119 10243
9a935856 10244 /* Update crtc of enabled connectors. */
9a935856
DV
10245 list_for_each_entry(connector, &dev->mode_config.connector_list,
10246 base.head) {
7668851f
VS
10247 struct drm_crtc *new_crtc;
10248
9a935856 10249 if (!connector->new_encoder)
50f56119
DV
10250 continue;
10251
9a935856 10252 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10253
10254 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10255 if (set->connectors[ro] == &connector->base)
50f56119
DV
10256 new_crtc = set->crtc;
10257 }
10258
10259 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10260 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10261 new_crtc)) {
5e2b584e 10262 return -EINVAL;
50f56119 10263 }
9a935856
DV
10264 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10265
10266 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10267 connector->base.base.id,
10268 drm_get_connector_name(&connector->base),
10269 new_crtc->base.id);
10270 }
10271
10272 /* Check for any encoders that needs to be disabled. */
10273 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10274 base.head) {
5a65f358 10275 int num_connectors = 0;
9a935856
DV
10276 list_for_each_entry(connector,
10277 &dev->mode_config.connector_list,
10278 base.head) {
10279 if (connector->new_encoder == encoder) {
10280 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10281 num_connectors++;
9a935856
DV
10282 }
10283 }
5a65f358
PZ
10284
10285 if (num_connectors == 0)
10286 encoder->new_crtc = NULL;
10287 else if (num_connectors > 1)
10288 return -EINVAL;
10289
9a935856
DV
10290 /* Only now check for crtc changes so we don't miss encoders
10291 * that will be disabled. */
10292 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10293 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10294 config->mode_changed = true;
50f56119
DV
10295 }
10296 }
9a935856 10297 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10298
7668851f
VS
10299 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10300 base.head) {
10301 crtc->new_enabled = false;
10302
10303 list_for_each_entry(encoder,
10304 &dev->mode_config.encoder_list,
10305 base.head) {
10306 if (encoder->new_crtc == crtc) {
10307 crtc->new_enabled = true;
10308 break;
10309 }
10310 }
10311
10312 if (crtc->new_enabled != crtc->base.enabled) {
10313 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10314 crtc->new_enabled ? "en" : "dis");
10315 config->mode_changed = true;
10316 }
7bd0a8e7
VS
10317
10318 if (crtc->new_enabled)
10319 crtc->new_config = &crtc->config;
10320 else
10321 crtc->new_config = NULL;
7668851f
VS
10322 }
10323
2e431051
DV
10324 return 0;
10325}
10326
7d00a1f5
VS
10327static void disable_crtc_nofb(struct intel_crtc *crtc)
10328{
10329 struct drm_device *dev = crtc->base.dev;
10330 struct intel_encoder *encoder;
10331 struct intel_connector *connector;
10332
10333 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10334 pipe_name(crtc->pipe));
10335
10336 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10337 if (connector->new_encoder &&
10338 connector->new_encoder->new_crtc == crtc)
10339 connector->new_encoder = NULL;
10340 }
10341
10342 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10343 if (encoder->new_crtc == crtc)
10344 encoder->new_crtc = NULL;
10345 }
10346
10347 crtc->new_enabled = false;
7bd0a8e7 10348 crtc->new_config = NULL;
7d00a1f5
VS
10349}
10350
2e431051
DV
10351static int intel_crtc_set_config(struct drm_mode_set *set)
10352{
10353 struct drm_device *dev;
2e431051
DV
10354 struct drm_mode_set save_set;
10355 struct intel_set_config *config;
10356 int ret;
2e431051 10357
8d3e375e
DV
10358 BUG_ON(!set);
10359 BUG_ON(!set->crtc);
10360 BUG_ON(!set->crtc->helper_private);
2e431051 10361
7e53f3a4
DV
10362 /* Enforce sane interface api - has been abused by the fb helper. */
10363 BUG_ON(!set->mode && set->fb);
10364 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10365
2e431051
DV
10366 if (set->fb) {
10367 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10368 set->crtc->base.id, set->fb->base.id,
10369 (int)set->num_connectors, set->x, set->y);
10370 } else {
10371 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10372 }
10373
10374 dev = set->crtc->dev;
10375
10376 ret = -ENOMEM;
10377 config = kzalloc(sizeof(*config), GFP_KERNEL);
10378 if (!config)
10379 goto out_config;
10380
10381 ret = intel_set_config_save_state(dev, config);
10382 if (ret)
10383 goto out_config;
10384
10385 save_set.crtc = set->crtc;
10386 save_set.mode = &set->crtc->mode;
10387 save_set.x = set->crtc->x;
10388 save_set.y = set->crtc->y;
f4510a27 10389 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10390
10391 /* Compute whether we need a full modeset, only an fb base update or no
10392 * change at all. In the future we might also check whether only the
10393 * mode changed, e.g. for LVDS where we only change the panel fitter in
10394 * such cases. */
10395 intel_set_config_compute_mode_changes(set, config);
10396
9a935856 10397 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10398 if (ret)
10399 goto fail;
10400
5e2b584e 10401 if (config->mode_changed) {
c0c36b94
CW
10402 ret = intel_set_mode(set->crtc, set->mode,
10403 set->x, set->y, set->fb);
5e2b584e 10404 } else if (config->fb_changed) {
4878cae2
VS
10405 intel_crtc_wait_for_pending_flips(set->crtc);
10406
4f660f49 10407 ret = intel_pipe_set_base(set->crtc,
94352cf9 10408 set->x, set->y, set->fb);
7ca51a3a
JB
10409 /*
10410 * In the fastboot case this may be our only check of the
10411 * state after boot. It would be better to only do it on
10412 * the first update, but we don't have a nice way of doing that
10413 * (and really, set_config isn't used much for high freq page
10414 * flipping, so increasing its cost here shouldn't be a big
10415 * deal).
10416 */
d330a953 10417 if (i915.fastboot && ret == 0)
7ca51a3a 10418 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10419 }
10420
2d05eae1 10421 if (ret) {
bf67dfeb
DV
10422 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10423 set->crtc->base.id, ret);
50f56119 10424fail:
2d05eae1 10425 intel_set_config_restore_state(dev, config);
50f56119 10426
7d00a1f5
VS
10427 /*
10428 * HACK: if the pipe was on, but we didn't have a framebuffer,
10429 * force the pipe off to avoid oopsing in the modeset code
10430 * due to fb==NULL. This should only happen during boot since
10431 * we don't yet reconstruct the FB from the hardware state.
10432 */
10433 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10434 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10435
2d05eae1
CW
10436 /* Try to restore the config */
10437 if (config->mode_changed &&
10438 intel_set_mode(save_set.crtc, save_set.mode,
10439 save_set.x, save_set.y, save_set.fb))
10440 DRM_ERROR("failed to restore config after modeset failure\n");
10441 }
50f56119 10442
d9e55608
DV
10443out_config:
10444 intel_set_config_free(config);
50f56119
DV
10445 return ret;
10446}
f6e5b160
CW
10447
10448static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10449 .cursor_set = intel_crtc_cursor_set,
10450 .cursor_move = intel_crtc_cursor_move,
10451 .gamma_set = intel_crtc_gamma_set,
50f56119 10452 .set_config = intel_crtc_set_config,
f6e5b160
CW
10453 .destroy = intel_crtc_destroy,
10454 .page_flip = intel_crtc_page_flip,
10455};
10456
79f689aa
PZ
10457static void intel_cpu_pll_init(struct drm_device *dev)
10458{
affa9354 10459 if (HAS_DDI(dev))
79f689aa
PZ
10460 intel_ddi_pll_init(dev);
10461}
10462
5358901f
DV
10463static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10464 struct intel_shared_dpll *pll,
10465 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10466{
5358901f 10467 uint32_t val;
ee7b9f93 10468
5358901f 10469 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10470 hw_state->dpll = val;
10471 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10472 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10473
10474 return val & DPLL_VCO_ENABLE;
10475}
10476
15bdd4cf
DV
10477static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10478 struct intel_shared_dpll *pll)
10479{
10480 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10481 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10482}
10483
e7b903d2
DV
10484static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10485 struct intel_shared_dpll *pll)
10486{
e7b903d2 10487 /* PCH refclock must be enabled first */
89eff4be 10488 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10489
15bdd4cf
DV
10490 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10491
10492 /* Wait for the clocks to stabilize. */
10493 POSTING_READ(PCH_DPLL(pll->id));
10494 udelay(150);
10495
10496 /* The pixel multiplier can only be updated once the
10497 * DPLL is enabled and the clocks are stable.
10498 *
10499 * So write it again.
10500 */
10501 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10502 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10503 udelay(200);
10504}
10505
10506static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10507 struct intel_shared_dpll *pll)
10508{
10509 struct drm_device *dev = dev_priv->dev;
10510 struct intel_crtc *crtc;
e7b903d2
DV
10511
10512 /* Make sure no transcoder isn't still depending on us. */
10513 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10514 if (intel_crtc_to_shared_dpll(crtc) == pll)
10515 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10516 }
10517
15bdd4cf
DV
10518 I915_WRITE(PCH_DPLL(pll->id), 0);
10519 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10520 udelay(200);
10521}
10522
46edb027
DV
10523static char *ibx_pch_dpll_names[] = {
10524 "PCH DPLL A",
10525 "PCH DPLL B",
10526};
10527
7c74ade1 10528static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10529{
e7b903d2 10530 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10531 int i;
10532
7c74ade1 10533 dev_priv->num_shared_dpll = 2;
ee7b9f93 10534
e72f9fbf 10535 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10536 dev_priv->shared_dplls[i].id = i;
10537 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10538 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10539 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10540 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10541 dev_priv->shared_dplls[i].get_hw_state =
10542 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10543 }
10544}
10545
7c74ade1
DV
10546static void intel_shared_dpll_init(struct drm_device *dev)
10547{
e7b903d2 10548 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10549
10550 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10551 ibx_pch_dpll_init(dev);
10552 else
10553 dev_priv->num_shared_dpll = 0;
10554
10555 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10556}
10557
b358d0a6 10558static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10559{
fbee40df 10560 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10561 struct intel_crtc *intel_crtc;
10562 int i;
10563
955382f3 10564 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10565 if (intel_crtc == NULL)
10566 return;
10567
10568 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10569
4726e0b0
SK
10570 if (IS_GEN2(dev)) {
10571 intel_crtc->max_cursor_width = GEN2_CURSOR_WIDTH;
10572 intel_crtc->max_cursor_height = GEN2_CURSOR_HEIGHT;
10573 } else {
10574 intel_crtc->max_cursor_width = CURSOR_WIDTH;
10575 intel_crtc->max_cursor_height = CURSOR_HEIGHT;
10576 }
10577 dev->mode_config.cursor_width = intel_crtc->max_cursor_width;
10578 dev->mode_config.cursor_height = intel_crtc->max_cursor_height;
10579
79e53945 10580 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10581 for (i = 0; i < 256; i++) {
10582 intel_crtc->lut_r[i] = i;
10583 intel_crtc->lut_g[i] = i;
10584 intel_crtc->lut_b[i] = i;
10585 }
10586
1f1c2e24
VS
10587 /*
10588 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10589 * is hooked to plane B. Hence we want plane A feeding pipe B.
10590 */
80824003
JB
10591 intel_crtc->pipe = pipe;
10592 intel_crtc->plane = pipe;
3a77c4c4 10593 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10594 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10595 intel_crtc->plane = !pipe;
80824003
JB
10596 }
10597
22fd0fab
JB
10598 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10599 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10600 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10601 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10602
79e53945 10603 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10604}
10605
752aa88a
JB
10606enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10607{
10608 struct drm_encoder *encoder = connector->base.encoder;
10609
10610 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10611
10612 if (!encoder)
10613 return INVALID_PIPE;
10614
10615 return to_intel_crtc(encoder->crtc)->pipe;
10616}
10617
08d7b3d1 10618int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10619 struct drm_file *file)
08d7b3d1 10620{
08d7b3d1 10621 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10622 struct drm_mode_object *drmmode_obj;
10623 struct intel_crtc *crtc;
08d7b3d1 10624
1cff8f6b
DV
10625 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10626 return -ENODEV;
08d7b3d1 10627
c05422d5
DV
10628 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10629 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10630
c05422d5 10631 if (!drmmode_obj) {
08d7b3d1 10632 DRM_ERROR("no such CRTC id\n");
3f2c2057 10633 return -ENOENT;
08d7b3d1
CW
10634 }
10635
c05422d5
DV
10636 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10637 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10638
c05422d5 10639 return 0;
08d7b3d1
CW
10640}
10641
66a9278e 10642static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10643{
66a9278e
DV
10644 struct drm_device *dev = encoder->base.dev;
10645 struct intel_encoder *source_encoder;
79e53945 10646 int index_mask = 0;
79e53945
JB
10647 int entry = 0;
10648
66a9278e
DV
10649 list_for_each_entry(source_encoder,
10650 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10651 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10652 index_mask |= (1 << entry);
10653
79e53945
JB
10654 entry++;
10655 }
4ef69c7a 10656
79e53945
JB
10657 return index_mask;
10658}
10659
4d302442
CW
10660static bool has_edp_a(struct drm_device *dev)
10661{
10662 struct drm_i915_private *dev_priv = dev->dev_private;
10663
10664 if (!IS_MOBILE(dev))
10665 return false;
10666
10667 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10668 return false;
10669
e3589908 10670 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10671 return false;
10672
10673 return true;
10674}
10675
ba0fbca4
DL
10676const char *intel_output_name(int output)
10677{
10678 static const char *names[] = {
10679 [INTEL_OUTPUT_UNUSED] = "Unused",
10680 [INTEL_OUTPUT_ANALOG] = "Analog",
10681 [INTEL_OUTPUT_DVO] = "DVO",
10682 [INTEL_OUTPUT_SDVO] = "SDVO",
10683 [INTEL_OUTPUT_LVDS] = "LVDS",
10684 [INTEL_OUTPUT_TVOUT] = "TV",
10685 [INTEL_OUTPUT_HDMI] = "HDMI",
10686 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10687 [INTEL_OUTPUT_EDP] = "eDP",
10688 [INTEL_OUTPUT_DSI] = "DSI",
10689 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10690 };
10691
10692 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10693 return "Invalid";
10694
10695 return names[output];
10696}
10697
79e53945
JB
10698static void intel_setup_outputs(struct drm_device *dev)
10699{
725e30ad 10700 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10701 struct intel_encoder *encoder;
cb0953d7 10702 bool dpd_is_edp = false;
79e53945 10703
c9093354 10704 intel_lvds_init(dev);
79e53945 10705
c40c0f5b 10706 if (!IS_ULT(dev))
79935fca 10707 intel_crt_init(dev);
cb0953d7 10708
affa9354 10709 if (HAS_DDI(dev)) {
0e72a5b5
ED
10710 int found;
10711
10712 /* Haswell uses DDI functions to detect digital outputs */
10713 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10714 /* DDI A only supports eDP */
10715 if (found)
10716 intel_ddi_init(dev, PORT_A);
10717
10718 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10719 * register */
10720 found = I915_READ(SFUSE_STRAP);
10721
10722 if (found & SFUSE_STRAP_DDIB_DETECTED)
10723 intel_ddi_init(dev, PORT_B);
10724 if (found & SFUSE_STRAP_DDIC_DETECTED)
10725 intel_ddi_init(dev, PORT_C);
10726 if (found & SFUSE_STRAP_DDID_DETECTED)
10727 intel_ddi_init(dev, PORT_D);
10728 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10729 int found;
5d8a7752 10730 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10731
10732 if (has_edp_a(dev))
10733 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10734
dc0fa718 10735 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10736 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10737 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10738 if (!found)
e2debe91 10739 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10740 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10741 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10742 }
10743
dc0fa718 10744 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10745 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10746
dc0fa718 10747 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10748 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10749
5eb08b69 10750 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10751 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10752
270b3042 10753 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10754 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10755 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10756 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10757 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10758 PORT_B);
10759 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10760 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10761 }
10762
6f6005a5
JB
10763 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10764 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10765 PORT_C);
10766 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10767 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10768 }
19c03924 10769
3cfca973 10770 intel_dsi_init(dev);
103a196f 10771 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10772 bool found = false;
7d57382e 10773
e2debe91 10774 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10775 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10776 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10777 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10778 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10779 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10780 }
27185ae1 10781
e7281eab 10782 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10783 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10784 }
13520b05
KH
10785
10786 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10787
e2debe91 10788 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10789 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10790 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10791 }
27185ae1 10792
e2debe91 10793 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10794
b01f2c3a
JB
10795 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10796 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10797 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10798 }
e7281eab 10799 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10800 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10801 }
27185ae1 10802
b01f2c3a 10803 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10804 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10805 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10806 } else if (IS_GEN2(dev))
79e53945
JB
10807 intel_dvo_init(dev);
10808
103a196f 10809 if (SUPPORTS_TV(dev))
79e53945
JB
10810 intel_tv_init(dev);
10811
4ef69c7a
CW
10812 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10813 encoder->base.possible_crtcs = encoder->crtc_mask;
10814 encoder->base.possible_clones =
66a9278e 10815 intel_encoder_clones(encoder);
79e53945 10816 }
47356eb6 10817
dde86e2d 10818 intel_init_pch_refclk(dev);
270b3042
DV
10819
10820 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10821}
10822
10823static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10824{
10825 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10826
ef2d633e
DV
10827 drm_framebuffer_cleanup(fb);
10828 WARN_ON(!intel_fb->obj->framebuffer_references--);
10829 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10830 kfree(intel_fb);
10831}
10832
10833static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10834 struct drm_file *file,
79e53945
JB
10835 unsigned int *handle)
10836{
10837 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10838 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10839
05394f39 10840 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10841}
10842
10843static const struct drm_framebuffer_funcs intel_fb_funcs = {
10844 .destroy = intel_user_framebuffer_destroy,
10845 .create_handle = intel_user_framebuffer_create_handle,
10846};
10847
b5ea642a
DV
10848static int intel_framebuffer_init(struct drm_device *dev,
10849 struct intel_framebuffer *intel_fb,
10850 struct drm_mode_fb_cmd2 *mode_cmd,
10851 struct drm_i915_gem_object *obj)
79e53945 10852{
a57ce0b2 10853 int aligned_height;
a35cdaa0 10854 int pitch_limit;
79e53945
JB
10855 int ret;
10856
dd4916c5
DV
10857 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10858
c16ed4be
CW
10859 if (obj->tiling_mode == I915_TILING_Y) {
10860 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10861 return -EINVAL;
c16ed4be 10862 }
57cd6508 10863
c16ed4be
CW
10864 if (mode_cmd->pitches[0] & 63) {
10865 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10866 mode_cmd->pitches[0]);
57cd6508 10867 return -EINVAL;
c16ed4be 10868 }
57cd6508 10869
a35cdaa0
CW
10870 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10871 pitch_limit = 32*1024;
10872 } else if (INTEL_INFO(dev)->gen >= 4) {
10873 if (obj->tiling_mode)
10874 pitch_limit = 16*1024;
10875 else
10876 pitch_limit = 32*1024;
10877 } else if (INTEL_INFO(dev)->gen >= 3) {
10878 if (obj->tiling_mode)
10879 pitch_limit = 8*1024;
10880 else
10881 pitch_limit = 16*1024;
10882 } else
10883 /* XXX DSPC is limited to 4k tiled */
10884 pitch_limit = 8*1024;
10885
10886 if (mode_cmd->pitches[0] > pitch_limit) {
10887 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10888 obj->tiling_mode ? "tiled" : "linear",
10889 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10890 return -EINVAL;
c16ed4be 10891 }
5d7bd705
VS
10892
10893 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10894 mode_cmd->pitches[0] != obj->stride) {
10895 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10896 mode_cmd->pitches[0], obj->stride);
5d7bd705 10897 return -EINVAL;
c16ed4be 10898 }
5d7bd705 10899
57779d06 10900 /* Reject formats not supported by any plane early. */
308e5bcb 10901 switch (mode_cmd->pixel_format) {
57779d06 10902 case DRM_FORMAT_C8:
04b3924d
VS
10903 case DRM_FORMAT_RGB565:
10904 case DRM_FORMAT_XRGB8888:
10905 case DRM_FORMAT_ARGB8888:
57779d06
VS
10906 break;
10907 case DRM_FORMAT_XRGB1555:
10908 case DRM_FORMAT_ARGB1555:
c16ed4be 10909 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10910 DRM_DEBUG("unsupported pixel format: %s\n",
10911 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10912 return -EINVAL;
c16ed4be 10913 }
57779d06
VS
10914 break;
10915 case DRM_FORMAT_XBGR8888:
10916 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10917 case DRM_FORMAT_XRGB2101010:
10918 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10919 case DRM_FORMAT_XBGR2101010:
10920 case DRM_FORMAT_ABGR2101010:
c16ed4be 10921 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10922 DRM_DEBUG("unsupported pixel format: %s\n",
10923 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10924 return -EINVAL;
c16ed4be 10925 }
b5626747 10926 break;
04b3924d
VS
10927 case DRM_FORMAT_YUYV:
10928 case DRM_FORMAT_UYVY:
10929 case DRM_FORMAT_YVYU:
10930 case DRM_FORMAT_VYUY:
c16ed4be 10931 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10932 DRM_DEBUG("unsupported pixel format: %s\n",
10933 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10934 return -EINVAL;
c16ed4be 10935 }
57cd6508
CW
10936 break;
10937 default:
4ee62c76
VS
10938 DRM_DEBUG("unsupported pixel format: %s\n",
10939 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10940 return -EINVAL;
10941 }
10942
90f9a336
VS
10943 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10944 if (mode_cmd->offsets[0] != 0)
10945 return -EINVAL;
10946
a57ce0b2
JB
10947 aligned_height = intel_align_height(dev, mode_cmd->height,
10948 obj->tiling_mode);
53155c0a
DV
10949 /* FIXME drm helper for size checks (especially planar formats)? */
10950 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10951 return -EINVAL;
10952
c7d73f6a
DV
10953 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10954 intel_fb->obj = obj;
80075d49 10955 intel_fb->obj->framebuffer_references++;
c7d73f6a 10956
79e53945
JB
10957 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10958 if (ret) {
10959 DRM_ERROR("framebuffer init failed %d\n", ret);
10960 return ret;
10961 }
10962
79e53945
JB
10963 return 0;
10964}
10965
79e53945
JB
10966static struct drm_framebuffer *
10967intel_user_framebuffer_create(struct drm_device *dev,
10968 struct drm_file *filp,
308e5bcb 10969 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10970{
05394f39 10971 struct drm_i915_gem_object *obj;
79e53945 10972
308e5bcb
JB
10973 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10974 mode_cmd->handles[0]));
c8725226 10975 if (&obj->base == NULL)
cce13ff7 10976 return ERR_PTR(-ENOENT);
79e53945 10977
d2dff872 10978 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10979}
10980
4520f53a 10981#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10982static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10983{
10984}
10985#endif
10986
79e53945 10987static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10988 .fb_create = intel_user_framebuffer_create,
0632fef6 10989 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10990};
10991
e70236a8
JB
10992/* Set up chip specific display functions */
10993static void intel_init_display(struct drm_device *dev)
10994{
10995 struct drm_i915_private *dev_priv = dev->dev_private;
10996
ee9300bb
DV
10997 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10998 dev_priv->display.find_dpll = g4x_find_best_dpll;
10999 else if (IS_VALLEYVIEW(dev))
11000 dev_priv->display.find_dpll = vlv_find_best_dpll;
11001 else if (IS_PINEVIEW(dev))
11002 dev_priv->display.find_dpll = pnv_find_best_dpll;
11003 else
11004 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11005
affa9354 11006 if (HAS_DDI(dev)) {
0e8ffe1b 11007 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 11008 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 11009 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
11010 dev_priv->display.crtc_enable = haswell_crtc_enable;
11011 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 11012 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
11013 dev_priv->display.update_primary_plane =
11014 ironlake_update_primary_plane;
09b4ddf9 11015 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 11016 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 11017 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 11018 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
11019 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11020 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 11021 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
11022 dev_priv->display.update_primary_plane =
11023 ironlake_update_primary_plane;
89b667f8
JB
11024 } else if (IS_VALLEYVIEW(dev)) {
11025 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11026 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11027 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11028 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11029 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11030 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11031 dev_priv->display.update_primary_plane =
11032 i9xx_update_primary_plane;
f564048e 11033 } else {
0e8ffe1b 11034 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11035 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11036 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11037 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11038 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11039 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11040 dev_priv->display.update_primary_plane =
11041 i9xx_update_primary_plane;
f564048e 11042 }
e70236a8 11043
e70236a8 11044 /* Returns the core display clock speed */
25eb05fc
JB
11045 if (IS_VALLEYVIEW(dev))
11046 dev_priv->display.get_display_clock_speed =
11047 valleyview_get_display_clock_speed;
11048 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11049 dev_priv->display.get_display_clock_speed =
11050 i945_get_display_clock_speed;
11051 else if (IS_I915G(dev))
11052 dev_priv->display.get_display_clock_speed =
11053 i915_get_display_clock_speed;
257a7ffc 11054 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11055 dev_priv->display.get_display_clock_speed =
11056 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11057 else if (IS_PINEVIEW(dev))
11058 dev_priv->display.get_display_clock_speed =
11059 pnv_get_display_clock_speed;
e70236a8
JB
11060 else if (IS_I915GM(dev))
11061 dev_priv->display.get_display_clock_speed =
11062 i915gm_get_display_clock_speed;
11063 else if (IS_I865G(dev))
11064 dev_priv->display.get_display_clock_speed =
11065 i865_get_display_clock_speed;
f0f8a9ce 11066 else if (IS_I85X(dev))
e70236a8
JB
11067 dev_priv->display.get_display_clock_speed =
11068 i855_get_display_clock_speed;
11069 else /* 852, 830 */
11070 dev_priv->display.get_display_clock_speed =
11071 i830_get_display_clock_speed;
11072
7f8a8569 11073 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11074 if (IS_GEN5(dev)) {
674cf967 11075 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11076 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11077 } else if (IS_GEN6(dev)) {
674cf967 11078 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11079 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
11080 } else if (IS_IVYBRIDGE(dev)) {
11081 /* FIXME: detect B0+ stepping and use auto training */
11082 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11083 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11084 dev_priv->display.modeset_global_resources =
11085 ivb_modeset_global_resources;
4e0bbc31 11086 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11087 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11088 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11089 dev_priv->display.modeset_global_resources =
11090 haswell_modeset_global_resources;
a0e63c22 11091 }
6067aaea 11092 } else if (IS_G4X(dev)) {
e0dac65e 11093 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11094 } else if (IS_VALLEYVIEW(dev)) {
11095 dev_priv->display.modeset_global_resources =
11096 valleyview_modeset_global_resources;
9ca2fe73 11097 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11098 }
8c9f3aaf
JB
11099
11100 /* Default just returns -ENODEV to indicate unsupported */
11101 dev_priv->display.queue_flip = intel_default_queue_flip;
11102
11103 switch (INTEL_INFO(dev)->gen) {
11104 case 2:
11105 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11106 break;
11107
11108 case 3:
11109 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11110 break;
11111
11112 case 4:
11113 case 5:
11114 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11115 break;
11116
11117 case 6:
11118 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11119 break;
7c9017e5 11120 case 7:
4e0bbc31 11121 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11122 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11123 break;
8c9f3aaf 11124 }
7bd688cd
JN
11125
11126 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11127}
11128
b690e96c
JB
11129/*
11130 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11131 * resume, or other times. This quirk makes sure that's the case for
11132 * affected systems.
11133 */
0206e353 11134static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11135{
11136 struct drm_i915_private *dev_priv = dev->dev_private;
11137
11138 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11139 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11140}
11141
435793df
KP
11142/*
11143 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11144 */
11145static void quirk_ssc_force_disable(struct drm_device *dev)
11146{
11147 struct drm_i915_private *dev_priv = dev->dev_private;
11148 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11149 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11150}
11151
4dca20ef 11152/*
5a15ab5b
CE
11153 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11154 * brightness value
4dca20ef
CE
11155 */
11156static void quirk_invert_brightness(struct drm_device *dev)
11157{
11158 struct drm_i915_private *dev_priv = dev->dev_private;
11159 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11160 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11161}
11162
b690e96c
JB
11163struct intel_quirk {
11164 int device;
11165 int subsystem_vendor;
11166 int subsystem_device;
11167 void (*hook)(struct drm_device *dev);
11168};
11169
5f85f176
EE
11170/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11171struct intel_dmi_quirk {
11172 void (*hook)(struct drm_device *dev);
11173 const struct dmi_system_id (*dmi_id_list)[];
11174};
11175
11176static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11177{
11178 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11179 return 1;
11180}
11181
11182static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11183 {
11184 .dmi_id_list = &(const struct dmi_system_id[]) {
11185 {
11186 .callback = intel_dmi_reverse_brightness,
11187 .ident = "NCR Corporation",
11188 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11189 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11190 },
11191 },
11192 { } /* terminating entry */
11193 },
11194 .hook = quirk_invert_brightness,
11195 },
11196};
11197
c43b5634 11198static struct intel_quirk intel_quirks[] = {
b690e96c 11199 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11200 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11201
b690e96c
JB
11202 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11203 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11204
b690e96c
JB
11205 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11206 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11207
a4945f95 11208 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11209 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11210
11211 /* Lenovo U160 cannot use SSC on LVDS */
11212 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11213
11214 /* Sony Vaio Y cannot use SSC on LVDS */
11215 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11216
be505f64
AH
11217 /* Acer Aspire 5734Z must invert backlight brightness */
11218 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11219
11220 /* Acer/eMachines G725 */
11221 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11222
11223 /* Acer/eMachines e725 */
11224 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11225
11226 /* Acer/Packard Bell NCL20 */
11227 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11228
11229 /* Acer Aspire 4736Z */
11230 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11231
11232 /* Acer Aspire 5336 */
11233 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11234};
11235
11236static void intel_init_quirks(struct drm_device *dev)
11237{
11238 struct pci_dev *d = dev->pdev;
11239 int i;
11240
11241 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11242 struct intel_quirk *q = &intel_quirks[i];
11243
11244 if (d->device == q->device &&
11245 (d->subsystem_vendor == q->subsystem_vendor ||
11246 q->subsystem_vendor == PCI_ANY_ID) &&
11247 (d->subsystem_device == q->subsystem_device ||
11248 q->subsystem_device == PCI_ANY_ID))
11249 q->hook(dev);
11250 }
5f85f176
EE
11251 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11252 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11253 intel_dmi_quirks[i].hook(dev);
11254 }
b690e96c
JB
11255}
11256
9cce37f4
JB
11257/* Disable the VGA plane that we never use */
11258static void i915_disable_vga(struct drm_device *dev)
11259{
11260 struct drm_i915_private *dev_priv = dev->dev_private;
11261 u8 sr1;
766aa1c4 11262 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11263
2b37c616 11264 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11265 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11266 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11267 sr1 = inb(VGA_SR_DATA);
11268 outb(sr1 | 1<<5, VGA_SR_DATA);
11269 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11270 udelay(300);
11271
11272 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11273 POSTING_READ(vga_reg);
11274}
11275
f817586c
DV
11276void intel_modeset_init_hw(struct drm_device *dev)
11277{
a8f78b58
ED
11278 intel_prepare_ddi(dev);
11279
f817586c
DV
11280 intel_init_clock_gating(dev);
11281
5382f5f3 11282 intel_reset_dpio(dev);
40e9cf64 11283
79f5b2c7 11284 mutex_lock(&dev->struct_mutex);
8090c6b9 11285 intel_enable_gt_powersave(dev);
79f5b2c7 11286 mutex_unlock(&dev->struct_mutex);
f817586c
DV
11287}
11288
7d708ee4
ID
11289void intel_modeset_suspend_hw(struct drm_device *dev)
11290{
11291 intel_suspend_hw(dev);
11292}
11293
79e53945
JB
11294void intel_modeset_init(struct drm_device *dev)
11295{
652c393a 11296 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11297 int sprite, ret;
8cc87b75 11298 enum pipe pipe;
46f297fb 11299 struct intel_crtc *crtc;
79e53945
JB
11300
11301 drm_mode_config_init(dev);
11302
11303 dev->mode_config.min_width = 0;
11304 dev->mode_config.min_height = 0;
11305
019d96cb
DA
11306 dev->mode_config.preferred_depth = 24;
11307 dev->mode_config.prefer_shadow = 1;
11308
e6ecefaa 11309 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11310
b690e96c
JB
11311 intel_init_quirks(dev);
11312
1fa61106
ED
11313 intel_init_pm(dev);
11314
e3c74757
BW
11315 if (INTEL_INFO(dev)->num_pipes == 0)
11316 return;
11317
e70236a8
JB
11318 intel_init_display(dev);
11319
a6c45cf0
CW
11320 if (IS_GEN2(dev)) {
11321 dev->mode_config.max_width = 2048;
11322 dev->mode_config.max_height = 2048;
11323 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11324 dev->mode_config.max_width = 4096;
11325 dev->mode_config.max_height = 4096;
79e53945 11326 } else {
a6c45cf0
CW
11327 dev->mode_config.max_width = 8192;
11328 dev->mode_config.max_height = 8192;
79e53945 11329 }
5d4545ae 11330 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11331
28c97730 11332 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11333 INTEL_INFO(dev)->num_pipes,
11334 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11335
8cc87b75
DL
11336 for_each_pipe(pipe) {
11337 intel_crtc_init(dev, pipe);
1fe47785
DL
11338 for_each_sprite(pipe, sprite) {
11339 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11340 if (ret)
06da8da2 11341 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11342 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11343 }
79e53945
JB
11344 }
11345
f42bb70d 11346 intel_init_dpio(dev);
5382f5f3 11347 intel_reset_dpio(dev);
f42bb70d 11348
79f689aa 11349 intel_cpu_pll_init(dev);
e72f9fbf 11350 intel_shared_dpll_init(dev);
ee7b9f93 11351
9cce37f4
JB
11352 /* Just disable it once at startup */
11353 i915_disable_vga(dev);
79e53945 11354 intel_setup_outputs(dev);
11be49eb
CW
11355
11356 /* Just in case the BIOS is doing something questionable. */
11357 intel_disable_fbc(dev);
fa9fa083 11358
8b687df4 11359 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11360 intel_modeset_setup_hw_state(dev, false);
8b687df4 11361 mutex_unlock(&dev->mode_config.mutex);
46f297fb
JB
11362
11363 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11364 base.head) {
11365 if (!crtc->active)
11366 continue;
11367
46f297fb 11368 /*
46f297fb
JB
11369 * Note that reserving the BIOS fb up front prevents us
11370 * from stuffing other stolen allocations like the ring
11371 * on top. This prevents some ugliness at boot time, and
11372 * can even allow for smooth boot transitions if the BIOS
11373 * fb is large enough for the active pipe configuration.
11374 */
11375 if (dev_priv->display.get_plane_config) {
11376 dev_priv->display.get_plane_config(crtc,
11377 &crtc->plane_config);
11378 /*
11379 * If the fb is shared between multiple heads, we'll
11380 * just get the first one.
11381 */
484b41dd 11382 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11383 }
46f297fb 11384 }
2c7111db
CW
11385}
11386
24929352
DV
11387static void
11388intel_connector_break_all_links(struct intel_connector *connector)
11389{
11390 connector->base.dpms = DRM_MODE_DPMS_OFF;
11391 connector->base.encoder = NULL;
11392 connector->encoder->connectors_active = false;
11393 connector->encoder->base.crtc = NULL;
11394}
11395
7fad798e
DV
11396static void intel_enable_pipe_a(struct drm_device *dev)
11397{
11398 struct intel_connector *connector;
11399 struct drm_connector *crt = NULL;
11400 struct intel_load_detect_pipe load_detect_temp;
11401
11402 /* We can't just switch on the pipe A, we need to set things up with a
11403 * proper mode and output configuration. As a gross hack, enable pipe A
11404 * by enabling the load detect pipe once. */
11405 list_for_each_entry(connector,
11406 &dev->mode_config.connector_list,
11407 base.head) {
11408 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11409 crt = &connector->base;
11410 break;
11411 }
11412 }
11413
11414 if (!crt)
11415 return;
11416
11417 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11418 intel_release_load_detect_pipe(crt, &load_detect_temp);
11419
652c393a 11420
7fad798e
DV
11421}
11422
fa555837
DV
11423static bool
11424intel_check_plane_mapping(struct intel_crtc *crtc)
11425{
7eb552ae
BW
11426 struct drm_device *dev = crtc->base.dev;
11427 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11428 u32 reg, val;
11429
7eb552ae 11430 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11431 return true;
11432
11433 reg = DSPCNTR(!crtc->plane);
11434 val = I915_READ(reg);
11435
11436 if ((val & DISPLAY_PLANE_ENABLE) &&
11437 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11438 return false;
11439
11440 return true;
11441}
11442
24929352
DV
11443static void intel_sanitize_crtc(struct intel_crtc *crtc)
11444{
11445 struct drm_device *dev = crtc->base.dev;
11446 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11447 u32 reg;
24929352 11448
24929352 11449 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11450 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11451 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11452
11453 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11454 * disable the crtc (and hence change the state) if it is wrong. Note
11455 * that gen4+ has a fixed plane -> pipe mapping. */
11456 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11457 struct intel_connector *connector;
11458 bool plane;
11459
24929352
DV
11460 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11461 crtc->base.base.id);
11462
11463 /* Pipe has the wrong plane attached and the plane is active.
11464 * Temporarily change the plane mapping and disable everything
11465 * ... */
11466 plane = crtc->plane;
11467 crtc->plane = !plane;
11468 dev_priv->display.crtc_disable(&crtc->base);
11469 crtc->plane = plane;
11470
11471 /* ... and break all links. */
11472 list_for_each_entry(connector, &dev->mode_config.connector_list,
11473 base.head) {
11474 if (connector->encoder->base.crtc != &crtc->base)
11475 continue;
11476
11477 intel_connector_break_all_links(connector);
11478 }
11479
11480 WARN_ON(crtc->active);
11481 crtc->base.enabled = false;
11482 }
24929352 11483
7fad798e
DV
11484 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11485 crtc->pipe == PIPE_A && !crtc->active) {
11486 /* BIOS forgot to enable pipe A, this mostly happens after
11487 * resume. Force-enable the pipe to fix this, the update_dpms
11488 * call below we restore the pipe to the right state, but leave
11489 * the required bits on. */
11490 intel_enable_pipe_a(dev);
11491 }
11492
24929352
DV
11493 /* Adjust the state of the output pipe according to whether we
11494 * have active connectors/encoders. */
11495 intel_crtc_update_dpms(&crtc->base);
11496
11497 if (crtc->active != crtc->base.enabled) {
11498 struct intel_encoder *encoder;
11499
11500 /* This can happen either due to bugs in the get_hw_state
11501 * functions or because the pipe is force-enabled due to the
11502 * pipe A quirk. */
11503 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11504 crtc->base.base.id,
11505 crtc->base.enabled ? "enabled" : "disabled",
11506 crtc->active ? "enabled" : "disabled");
11507
11508 crtc->base.enabled = crtc->active;
11509
11510 /* Because we only establish the connector -> encoder ->
11511 * crtc links if something is active, this means the
11512 * crtc is now deactivated. Break the links. connector
11513 * -> encoder links are only establish when things are
11514 * actually up, hence no need to break them. */
11515 WARN_ON(crtc->active);
11516
11517 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11518 WARN_ON(encoder->connectors_active);
11519 encoder->base.crtc = NULL;
11520 }
11521 }
4cc31489
DV
11522 if (crtc->active) {
11523 /*
11524 * We start out with underrun reporting disabled to avoid races.
11525 * For correct bookkeeping mark this on active crtcs.
11526 *
11527 * No protection against concurrent access is required - at
11528 * worst a fifo underrun happens which also sets this to false.
11529 */
11530 crtc->cpu_fifo_underrun_disabled = true;
11531 crtc->pch_fifo_underrun_disabled = true;
11532 }
24929352
DV
11533}
11534
11535static void intel_sanitize_encoder(struct intel_encoder *encoder)
11536{
11537 struct intel_connector *connector;
11538 struct drm_device *dev = encoder->base.dev;
11539
11540 /* We need to check both for a crtc link (meaning that the
11541 * encoder is active and trying to read from a pipe) and the
11542 * pipe itself being active. */
11543 bool has_active_crtc = encoder->base.crtc &&
11544 to_intel_crtc(encoder->base.crtc)->active;
11545
11546 if (encoder->connectors_active && !has_active_crtc) {
11547 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11548 encoder->base.base.id,
11549 drm_get_encoder_name(&encoder->base));
11550
11551 /* Connector is active, but has no active pipe. This is
11552 * fallout from our resume register restoring. Disable
11553 * the encoder manually again. */
11554 if (encoder->base.crtc) {
11555 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11556 encoder->base.base.id,
11557 drm_get_encoder_name(&encoder->base));
11558 encoder->disable(encoder);
11559 }
11560
11561 /* Inconsistent output/port/pipe state happens presumably due to
11562 * a bug in one of the get_hw_state functions. Or someplace else
11563 * in our code, like the register restore mess on resume. Clamp
11564 * things to off as a safer default. */
11565 list_for_each_entry(connector,
11566 &dev->mode_config.connector_list,
11567 base.head) {
11568 if (connector->encoder != encoder)
11569 continue;
11570
11571 intel_connector_break_all_links(connector);
11572 }
11573 }
11574 /* Enabled encoders without active connectors will be fixed in
11575 * the crtc fixup. */
11576}
11577
04098753 11578void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11579{
11580 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11581 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11582
04098753
ID
11583 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11584 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11585 i915_disable_vga(dev);
11586 }
11587}
11588
11589void i915_redisable_vga(struct drm_device *dev)
11590{
11591 struct drm_i915_private *dev_priv = dev->dev_private;
11592
8dc8a27c
PZ
11593 /* This function can be called both from intel_modeset_setup_hw_state or
11594 * at a very early point in our resume sequence, where the power well
11595 * structures are not yet restored. Since this function is at a very
11596 * paranoid "someone might have enabled VGA while we were not looking"
11597 * level, just check if the power well is enabled instead of trying to
11598 * follow the "don't touch the power well if we don't need it" policy
11599 * the rest of the driver uses. */
04098753 11600 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11601 return;
11602
04098753 11603 i915_redisable_vga_power_on(dev);
0fde901f
KM
11604}
11605
30e984df 11606static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11607{
11608 struct drm_i915_private *dev_priv = dev->dev_private;
11609 enum pipe pipe;
24929352
DV
11610 struct intel_crtc *crtc;
11611 struct intel_encoder *encoder;
11612 struct intel_connector *connector;
5358901f 11613 int i;
24929352 11614
0e8ffe1b
DV
11615 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11616 base.head) {
88adfff1 11617 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11618
0e8ffe1b
DV
11619 crtc->active = dev_priv->display.get_pipe_config(crtc,
11620 &crtc->config);
24929352
DV
11621
11622 crtc->base.enabled = crtc->active;
4c445e0e 11623 crtc->primary_enabled = crtc->active;
24929352
DV
11624
11625 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11626 crtc->base.base.id,
11627 crtc->active ? "enabled" : "disabled");
11628 }
11629
5358901f 11630 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11631 if (HAS_DDI(dev))
6441ab5f
PZ
11632 intel_ddi_setup_hw_pll_state(dev);
11633
5358901f
DV
11634 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11635 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11636
11637 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11638 pll->active = 0;
11639 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11640 base.head) {
11641 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11642 pll->active++;
11643 }
11644 pll->refcount = pll->active;
11645
35c95375
DV
11646 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11647 pll->name, pll->refcount, pll->on);
5358901f
DV
11648 }
11649
24929352
DV
11650 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11651 base.head) {
11652 pipe = 0;
11653
11654 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11655 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11656 encoder->base.crtc = &crtc->base;
1d37b689 11657 encoder->get_config(encoder, &crtc->config);
24929352
DV
11658 } else {
11659 encoder->base.crtc = NULL;
11660 }
11661
11662 encoder->connectors_active = false;
6f2bcceb 11663 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11664 encoder->base.base.id,
11665 drm_get_encoder_name(&encoder->base),
11666 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11667 pipe_name(pipe));
24929352
DV
11668 }
11669
11670 list_for_each_entry(connector, &dev->mode_config.connector_list,
11671 base.head) {
11672 if (connector->get_hw_state(connector)) {
11673 connector->base.dpms = DRM_MODE_DPMS_ON;
11674 connector->encoder->connectors_active = true;
11675 connector->base.encoder = &connector->encoder->base;
11676 } else {
11677 connector->base.dpms = DRM_MODE_DPMS_OFF;
11678 connector->base.encoder = NULL;
11679 }
11680 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11681 connector->base.base.id,
11682 drm_get_connector_name(&connector->base),
11683 connector->base.encoder ? "enabled" : "disabled");
11684 }
30e984df
DV
11685}
11686
11687/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11688 * and i915 state tracking structures. */
11689void intel_modeset_setup_hw_state(struct drm_device *dev,
11690 bool force_restore)
11691{
11692 struct drm_i915_private *dev_priv = dev->dev_private;
11693 enum pipe pipe;
30e984df
DV
11694 struct intel_crtc *crtc;
11695 struct intel_encoder *encoder;
35c95375 11696 int i;
30e984df
DV
11697
11698 intel_modeset_readout_hw_state(dev);
24929352 11699
babea61d
JB
11700 /*
11701 * Now that we have the config, copy it to each CRTC struct
11702 * Note that this could go away if we move to using crtc_config
11703 * checking everywhere.
11704 */
11705 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11706 base.head) {
d330a953 11707 if (crtc->active && i915.fastboot) {
f6a83288 11708 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11709 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11710 crtc->base.base.id);
11711 drm_mode_debug_printmodeline(&crtc->base.mode);
11712 }
11713 }
11714
24929352
DV
11715 /* HW state is read out, now we need to sanitize this mess. */
11716 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11717 base.head) {
11718 intel_sanitize_encoder(encoder);
11719 }
11720
11721 for_each_pipe(pipe) {
11722 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11723 intel_sanitize_crtc(crtc);
c0b03411 11724 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11725 }
9a935856 11726
35c95375
DV
11727 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11728 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11729
11730 if (!pll->on || pll->active)
11731 continue;
11732
11733 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11734
11735 pll->disable(dev_priv, pll);
11736 pll->on = false;
11737 }
11738
96f90c54 11739 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11740 ilk_wm_get_hw_state(dev);
11741
45e2b5f6 11742 if (force_restore) {
7d0bc1ea
VS
11743 i915_redisable_vga(dev);
11744
f30da187
DV
11745 /*
11746 * We need to use raw interfaces for restoring state to avoid
11747 * checking (bogus) intermediate states.
11748 */
45e2b5f6 11749 for_each_pipe(pipe) {
b5644d05
JB
11750 struct drm_crtc *crtc =
11751 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11752
11753 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 11754 crtc->primary->fb);
45e2b5f6
DV
11755 }
11756 } else {
11757 intel_modeset_update_staged_output_state(dev);
11758 }
8af6cf88
DV
11759
11760 intel_modeset_check_state(dev);
2c7111db
CW
11761}
11762
11763void intel_modeset_gem_init(struct drm_device *dev)
11764{
484b41dd
JB
11765 struct drm_crtc *c;
11766 struct intel_framebuffer *fb;
11767
ae48434c
ID
11768 mutex_lock(&dev->struct_mutex);
11769 intel_init_gt_powersave(dev);
11770 mutex_unlock(&dev->struct_mutex);
11771
1833b134 11772 intel_modeset_init_hw(dev);
02e792fb
DV
11773
11774 intel_setup_overlay(dev);
484b41dd
JB
11775
11776 /*
11777 * Make sure any fbs we allocated at startup are properly
11778 * pinned & fenced. When we do the allocation it's too early
11779 * for this.
11780 */
11781 mutex_lock(&dev->struct_mutex);
11782 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
66e514c1 11783 if (!c->primary->fb)
484b41dd
JB
11784 continue;
11785
66e514c1 11786 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
11787 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11788 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11789 to_intel_crtc(c)->pipe);
66e514c1
DA
11790 drm_framebuffer_unreference(c->primary->fb);
11791 c->primary->fb = NULL;
484b41dd
JB
11792 }
11793 }
11794 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11795}
11796
4932e2c3
ID
11797void intel_connector_unregister(struct intel_connector *intel_connector)
11798{
11799 struct drm_connector *connector = &intel_connector->base;
11800
11801 intel_panel_destroy_backlight(connector);
11802 drm_sysfs_connector_remove(connector);
11803}
11804
79e53945
JB
11805void intel_modeset_cleanup(struct drm_device *dev)
11806{
652c393a
JB
11807 struct drm_i915_private *dev_priv = dev->dev_private;
11808 struct drm_crtc *crtc;
d9255d57 11809 struct drm_connector *connector;
652c393a 11810
fd0c0642
DV
11811 /*
11812 * Interrupts and polling as the first thing to avoid creating havoc.
11813 * Too much stuff here (turning of rps, connectors, ...) would
11814 * experience fancy races otherwise.
11815 */
11816 drm_irq_uninstall(dev);
11817 cancel_work_sync(&dev_priv->hotplug_work);
11818 /*
11819 * Due to the hpd irq storm handling the hotplug work can re-arm the
11820 * poll handlers. Hence disable polling after hpd handling is shut down.
11821 */
f87ea761 11822 drm_kms_helper_poll_fini(dev);
fd0c0642 11823
652c393a
JB
11824 mutex_lock(&dev->struct_mutex);
11825
723bfd70
JB
11826 intel_unregister_dsm_handler();
11827
652c393a
JB
11828 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11829 /* Skip inactive CRTCs */
f4510a27 11830 if (!crtc->primary->fb)
652c393a
JB
11831 continue;
11832
3dec0095 11833 intel_increase_pllclock(crtc);
652c393a
JB
11834 }
11835
973d04f9 11836 intel_disable_fbc(dev);
e70236a8 11837
8090c6b9 11838 intel_disable_gt_powersave(dev);
0cdab21f 11839
930ebb46
DV
11840 ironlake_teardown_rc6(dev);
11841
69341a5e
KH
11842 mutex_unlock(&dev->struct_mutex);
11843
1630fe75
CW
11844 /* flush any delayed tasks or pending work */
11845 flush_scheduled_work();
11846
db31af1d
JN
11847 /* destroy the backlight and sysfs files before encoders/connectors */
11848 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11849 struct intel_connector *intel_connector;
11850
11851 intel_connector = to_intel_connector(connector);
11852 intel_connector->unregister(intel_connector);
db31af1d 11853 }
d9255d57 11854
79e53945 11855 drm_mode_config_cleanup(dev);
4d7bb011
DV
11856
11857 intel_cleanup_overlay(dev);
ae48434c
ID
11858
11859 mutex_lock(&dev->struct_mutex);
11860 intel_cleanup_gt_powersave(dev);
11861 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11862}
11863
f1c79df3
ZW
11864/*
11865 * Return which encoder is currently attached for connector.
11866 */
df0e9248 11867struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11868{
df0e9248
CW
11869 return &intel_attached_encoder(connector)->base;
11870}
f1c79df3 11871
df0e9248
CW
11872void intel_connector_attach_encoder(struct intel_connector *connector,
11873 struct intel_encoder *encoder)
11874{
11875 connector->encoder = encoder;
11876 drm_mode_connector_attach_encoder(&connector->base,
11877 &encoder->base);
79e53945 11878}
28d52043
DA
11879
11880/*
11881 * set vga decode state - true == enable VGA decode
11882 */
11883int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11884{
11885 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11886 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11887 u16 gmch_ctrl;
11888
75fa041d
CW
11889 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11890 DRM_ERROR("failed to read control word\n");
11891 return -EIO;
11892 }
11893
c0cc8a55
CW
11894 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11895 return 0;
11896
28d52043
DA
11897 if (state)
11898 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11899 else
11900 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11901
11902 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11903 DRM_ERROR("failed to write control word\n");
11904 return -EIO;
11905 }
11906
28d52043
DA
11907 return 0;
11908}
c4a1d9e4 11909
c4a1d9e4 11910struct intel_display_error_state {
ff57f1b0
PZ
11911
11912 u32 power_well_driver;
11913
63b66e5b
CW
11914 int num_transcoders;
11915
c4a1d9e4
CW
11916 struct intel_cursor_error_state {
11917 u32 control;
11918 u32 position;
11919 u32 base;
11920 u32 size;
52331309 11921 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11922
11923 struct intel_pipe_error_state {
ddf9c536 11924 bool power_domain_on;
c4a1d9e4 11925 u32 source;
52331309 11926 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11927
11928 struct intel_plane_error_state {
11929 u32 control;
11930 u32 stride;
11931 u32 size;
11932 u32 pos;
11933 u32 addr;
11934 u32 surface;
11935 u32 tile_offset;
52331309 11936 } plane[I915_MAX_PIPES];
63b66e5b
CW
11937
11938 struct intel_transcoder_error_state {
ddf9c536 11939 bool power_domain_on;
63b66e5b
CW
11940 enum transcoder cpu_transcoder;
11941
11942 u32 conf;
11943
11944 u32 htotal;
11945 u32 hblank;
11946 u32 hsync;
11947 u32 vtotal;
11948 u32 vblank;
11949 u32 vsync;
11950 } transcoder[4];
c4a1d9e4
CW
11951};
11952
11953struct intel_display_error_state *
11954intel_display_capture_error_state(struct drm_device *dev)
11955{
fbee40df 11956 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 11957 struct intel_display_error_state *error;
63b66e5b
CW
11958 int transcoders[] = {
11959 TRANSCODER_A,
11960 TRANSCODER_B,
11961 TRANSCODER_C,
11962 TRANSCODER_EDP,
11963 };
c4a1d9e4
CW
11964 int i;
11965
63b66e5b
CW
11966 if (INTEL_INFO(dev)->num_pipes == 0)
11967 return NULL;
11968
9d1cb914 11969 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11970 if (error == NULL)
11971 return NULL;
11972
190be112 11973 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11974 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11975
52331309 11976 for_each_pipe(i) {
ddf9c536 11977 error->pipe[i].power_domain_on =
da7e29bd
ID
11978 intel_display_power_enabled_sw(dev_priv,
11979 POWER_DOMAIN_PIPE(i));
ddf9c536 11980 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11981 continue;
11982
a18c4c3d
PZ
11983 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11984 error->cursor[i].control = I915_READ(CURCNTR(i));
11985 error->cursor[i].position = I915_READ(CURPOS(i));
11986 error->cursor[i].base = I915_READ(CURBASE(i));
11987 } else {
11988 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11989 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11990 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11991 }
c4a1d9e4
CW
11992
11993 error->plane[i].control = I915_READ(DSPCNTR(i));
11994 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11995 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11996 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11997 error->plane[i].pos = I915_READ(DSPPOS(i));
11998 }
ca291363
PZ
11999 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12000 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
12001 if (INTEL_INFO(dev)->gen >= 4) {
12002 error->plane[i].surface = I915_READ(DSPSURF(i));
12003 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12004 }
12005
c4a1d9e4 12006 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
12007 }
12008
12009 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12010 if (HAS_DDI(dev_priv->dev))
12011 error->num_transcoders++; /* Account for eDP. */
12012
12013 for (i = 0; i < error->num_transcoders; i++) {
12014 enum transcoder cpu_transcoder = transcoders[i];
12015
ddf9c536 12016 error->transcoder[i].power_domain_on =
da7e29bd 12017 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12018 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12019 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12020 continue;
12021
63b66e5b
CW
12022 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12023
12024 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12025 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12026 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12027 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12028 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12029 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12030 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12031 }
12032
12033 return error;
12034}
12035
edc3d884
MK
12036#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12037
c4a1d9e4 12038void
edc3d884 12039intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12040 struct drm_device *dev,
12041 struct intel_display_error_state *error)
12042{
12043 int i;
12044
63b66e5b
CW
12045 if (!error)
12046 return;
12047
edc3d884 12048 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12049 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12050 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12051 error->power_well_driver);
52331309 12052 for_each_pipe(i) {
edc3d884 12053 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12054 err_printf(m, " Power: %s\n",
12055 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12056 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
12057
12058 err_printf(m, "Plane [%d]:\n", i);
12059 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12060 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12061 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12062 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12063 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12064 }
4b71a570 12065 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12066 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12067 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12068 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12069 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12070 }
12071
edc3d884
MK
12072 err_printf(m, "Cursor [%d]:\n", i);
12073 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12074 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12075 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12076 }
63b66e5b
CW
12077
12078 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12079 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12080 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12081 err_printf(m, " Power: %s\n",
12082 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12083 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12084 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12085 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12086 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12087 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12088 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12089 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12090 }
c4a1d9e4 12091}
This page took 2.102071 seconds and 5 git commands to generate.