drm/i915: remove in_dbg_master check from intel_fbc.c
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179 1159{
b24e7179
JB
1160 u32 val;
1161 bool cur_state;
1162
649636ef 1163 val = I915_READ(DPLL(pipe));
b24e7179 1164 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1165 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
b24e7179 1169
23538ef1
JN
1170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
a580516d 1176 mutex_lock(&dev_priv->sb_lock);
23538ef1 1177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1178 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1179
1180 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1181 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
55607e8a 1188struct intel_shared_dpll *
e2b78267
DV
1189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1190{
1191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
6e3c9717 1193 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1194 return NULL;
1195
6e3c9717 1196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1197}
1198
040484af 1199/* For ILK+ */
55607e8a
DV
1200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
040484af 1203{
040484af 1204 bool cur_state;
5358901f 1205 struct intel_dpll_hw_state hw_state;
040484af 1206
92b27b08 1207 if (WARN (!pll,
46edb027 1208 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1209 return;
ee7b9f93 1210
5358901f 1211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1212 I915_STATE_WARN(cur_state != state,
5358901f
DV
1213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
040484af 1215}
040484af
JB
1216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
040484af 1220 bool cur_state;
ad80a810
PZ
1221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
040484af 1223
affa9354
PZ
1224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
649636ef 1226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1228 } else {
649636ef 1229 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
e2c719b7 1232 I915_STATE_WARN(cur_state != state,
040484af
JB
1233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
040484af
JB
1242 u32 val;
1243 bool cur_state;
1244
649636ef 1245 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1246 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
040484af
JB
1248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
040484af
JB
1257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
3d13ef2e 1260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1261 return;
1262
bf507ef7 1263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1264 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1265 return;
1266
649636ef 1267 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1269}
1270
55607e8a
DV
1271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
040484af 1273{
040484af 1274 u32 val;
55607e8a 1275 bool cur_state;
040484af 1276
649636ef 1277 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1279 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
040484af
JB
1282}
1283
b680c37a
DV
1284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
ea0760cf 1286{
bedd4dba
JN
1287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
ea0760cf
JB
1289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
0de3b485 1291 bool locked = true;
ea0760cf 1292
bedd4dba
JN
1293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
ea0760cf 1299 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
ea0760cf
JB
1310 } else {
1311 pp_reg = PP_CONTROL;
bedd4dba
JN
1312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
ea0760cf
JB
1314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1319 locked = false;
1320
e2c719b7 1321 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1322 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1323 pipe_name(pipe));
ea0760cf
JB
1324}
1325
93ce0ba6
JN
1326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
d9d82081 1332 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1334 else
5efb3e28 1335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
b840d907
JB
1344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
b24e7179 1346{
63d7bbe9 1347 bool cur_state;
702e7a56
PZ
1348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
b24e7179 1350
b6b5d049
VS
1351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1354 state = true;
1355
f458ebbc 1356 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1358 cur_state = false;
1359 } else {
649636ef 1360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
63d7bbe9 1365 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1366 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
b24e7179 1371{
b24e7179 1372 u32 val;
931872fc 1373 bool cur_state;
b24e7179 1374
649636ef 1375 val = I915_READ(DSPCNTR(plane));
931872fc 1376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
931872fc
CW
1378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
b24e7179
JB
1385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
653e1026 1388 struct drm_device *dev = dev_priv->dev;
649636ef 1389 int i;
b24e7179 1390
653e1026
VS
1391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1393 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
19ec1358 1397 return;
28c05794 1398 }
19ec1358 1399
b24e7179 1400 /* Need to check both planes against the pipe */
055e393f 1401 for_each_pipe(dev_priv, i) {
649636ef
VS
1402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1404 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
b24e7179
JB
1408 }
1409}
1410
19332d7a
JB
1411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
20674eef 1414 struct drm_device *dev = dev_priv->dev;
649636ef 1415 int sprite;
19332d7a 1416
7feb8b88 1417 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1418 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1425 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1426 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1427 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1429 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1432 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1433 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1437 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1438 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1440 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1441 }
1442}
1443
08c71e5e
VS
1444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
e2c719b7 1446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1447 drm_crtc_vblank_put(crtc);
1448}
1449
89eff4be 1450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1451{
1452 u32 val;
1453 bool enabled;
1454
e2c719b7 1455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1456
92f2584a
JB
1457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1461}
1462
ab9412ba
DV
1463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
92f2584a 1465{
92f2584a
JB
1466 u32 val;
1467 bool enabled;
1468
649636ef 1469 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1470 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1471 I915_STATE_WARN(enabled,
9db4a9c7
JB
1472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
92f2584a
JB
1474}
1475
4e634389
KP
1476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1548 enum pipe pipe, int reg, u32 port_sel)
291906f1 1549{
47a05eca 1550 u32 val = I915_READ(reg);
e2c719b7 1551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1553 reg, pipe_name(pipe));
de9a35ab 1554
e2c719b7 1555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1556 && (val & DP_PIPEB_SELECT),
de9a35ab 1557 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1566 reg, pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1569 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1570 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
291906f1 1576 u32 val;
291906f1 1577
f0575e92
KP
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1581
649636ef 1582 val = I915_READ(PCH_ADPA);
e2c719b7 1583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
649636ef 1587 val = I915_READ(PCH_LVDS);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
d288f65f 1597static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1598 const struct intel_crtc_state *pipe_config)
87442f73 1599{
426115cf
DV
1600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
d288f65f 1603 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1604
426115cf 1605 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1606
1607 /* No really, not for ILK+ */
1608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1611 if (IS_MOBILE(dev_priv->dev))
426115cf 1612 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1613
426115cf
DV
1614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
d288f65f 1621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1622 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1623
1624 /* We do this three times for luck */
426115cf 1625 I915_WRITE(reg, dpll);
87442f73
DV
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
426115cf 1628 I915_WRITE(reg, dpll);
87442f73
DV
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
426115cf 1631 I915_WRITE(reg, dpll);
87442f73
DV
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
d288f65f 1636static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1637 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
a580516d 1649 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
54433e91
VS
1656 mutex_unlock(&dev_priv->sb_lock);
1657
9d556c99
CML
1658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
d288f65f 1664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1665
1666 /* Check PLL is locked */
a11b0703 1667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
a11b0703 1670 /* not sure when this should be written */
d288f65f 1671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1672 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1673}
1674
1c4e0274
VS
1675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
3538b9df 1681 count += crtc->base.state->active &&
409ee761 1682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1683
1684 return count;
1685}
1686
66e3d5c0 1687static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1688{
66e3d5c0
DV
1689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
6e3c9717 1692 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1693
66e3d5c0 1694 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1695
63d7bbe9 1696 /* No really, not for ILK+ */
3d13ef2e 1697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1698
1699 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1702
1c4e0274
VS
1703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
66e3d5c0
DV
1715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
00fc31b7 1831 int dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1956 uint32_t reg, val, pipeconf_val;
040484af
JB
1957
1958 /* PCH only available on ILK+ */
55522f37 1959 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1960
1961 /* Make sure PCH DPLL is enabled */
e72f9fbf 1962 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1963 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
23670b32
DV
1969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
59c859d6 1976 }
23670b32 1977
ab9412ba 1978 reg = PCH_TRANSCONF(pipe);
040484af 1979 val = I915_READ(reg);
5f7f726d 1980 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
c5de7c6f
VS
1984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
e9bcff5c 1987 */
dfd07d72 1988 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1993 }
5f7f726d
PZ
1994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1997 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
5f7f726d
PZ
2002 else
2003 val |= TRANS_PROGRESSIVE;
2004
040484af
JB
2005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2008}
2009
8fb033d7 2010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2011 enum transcoder cpu_transcoder)
040484af 2012{
8fb033d7 2013 u32 val, pipeconf_val;
8fb033d7
PZ
2014
2015 /* PCH only available on ILK+ */
55522f37 2016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2017
8fb033d7 2018 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2021
223a6fdf 2022 /* Workaround: set timing override bit. */
36c0d0cf 2023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2026
25f3ef11 2027 val = TRANS_ENABLE;
937bb610 2028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2029
9a76b1c6
PZ
2030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
a35f2679 2032 val |= TRANS_INTERLACED;
8fb033d7
PZ
2033 else
2034 val |= TRANS_PROGRESSIVE;
2035
ab9412ba
DV
2036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2038 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2039}
2040
b8a4f404
PZ
2041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
040484af 2043{
23670b32
DV
2044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
040484af
JB
2046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
291906f1
JB
2051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
ab9412ba 2054 reg = PCH_TRANSCONF(pipe);
040484af
JB
2055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
040484af
JB
2069}
2070
ab4d966c 2071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2072{
8fb033d7
PZ
2073 u32 val;
2074
ab9412ba 2075 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2076 val &= ~TRANS_ENABLE;
ab9412ba 2077 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2078 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2080 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2081
2082 /* Workaround: clear timing override bit. */
36c0d0cf 2083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2086}
2087
b24e7179 2088/**
309cfea8 2089 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2090 * @crtc: crtc responsible for the pipe
b24e7179 2091 *
0372264a 2092 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2094 */
e1fdc473 2095static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2096{
0372264a
PZ
2097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
1a240d4d 2102 enum pipe pch_transcoder;
b24e7179
JB
2103 int reg;
2104 u32 val;
2105
9e2ee2dd
VS
2106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
58c6eaa2 2108 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2109 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2110 assert_sprites_disabled(dev_priv, pipe);
2111
681e5811 2112 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
b24e7179
JB
2117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
50360403 2122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
040484af 2127 else {
6e3c9717 2128 if (crtc->config->has_pch_encoder) {
040484af 2129 /* if driving the PCH, we need FDI enabled */
cc391bbb 2130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
040484af
JB
2133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
b24e7179 2136
702e7a56 2137 reg = PIPECONF(cpu_transcoder);
b24e7179 2138 val = I915_READ(reg);
7ad25d48 2139 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2142 return;
7ad25d48 2143 }
00d70b15
CW
2144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2146 POSTING_READ(reg);
b24e7179
JB
2147}
2148
2149/**
309cfea8 2150 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2151 * @crtc: crtc whose pipes is to be disabled
b24e7179 2152 *
575f7ab7
VS
2153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
b24e7179
JB
2156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
575f7ab7 2159static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2160{
575f7ab7 2161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2163 enum pipe pipe = crtc->pipe;
b24e7179
JB
2164 int reg;
2165 u32 val;
2166
9e2ee2dd
VS
2167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
b24e7179
JB
2169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2174 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2175 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2176
702e7a56 2177 reg = PIPECONF(cpu_transcoder);
b24e7179 2178 val = I915_READ(reg);
00d70b15
CW
2179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
67adc644
VS
2182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
6e3c9717 2186 if (crtc->config->double_wide)
67adc644
VS
2187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2197}
2198
693db184
CW
2199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
50470bb0 2208unsigned int
6761dd31 2209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2210 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2211{
6761dd31
TU
2212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
a57ce0b2 2214
b5d0e9bf
DL
2215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2227 switch (pixel_bytes) {
b5d0e9bf 2228 default:
6761dd31 2229 case 1:
b5d0e9bf
DL
2230 tile_height = 64;
2231 break;
6761dd31
TU
2232 case 2:
2233 case 4:
b5d0e9bf
DL
2234 tile_height = 32;
2235 break;
6761dd31 2236 case 8:
b5d0e9bf
DL
2237 tile_height = 16;
2238 break;
6761dd31 2239 case 16:
b5d0e9bf
DL
2240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
091df6cb 2251
6761dd31
TU
2252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2260 fb_format_modifier, 0));
a57ce0b2
JB
2261}
2262
f64b98cd
TU
2263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
50470bb0 2267 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2268 unsigned int tile_height, tile_pitch;
50470bb0 2269
f64b98cd
TU
2270 *view = i915_ggtt_view_normal;
2271
50470bb0
TU
2272 if (!plane_state)
2273 return 0;
2274
121920fa 2275 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2276 return 0;
2277
9abc4648 2278 *view = i915_ggtt_view_rotated;
50470bb0
TU
2279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
89e3e142 2283 info->uv_offset = fb->offsets[1];
50470bb0
TU
2284 info->fb_modifier = fb->modifier[0];
2285
84fe03f7 2286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2287 fb->modifier[0], 0);
84fe03f7
TU
2288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
89e3e142
TU
2293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
f64b98cd
TU
2304 return 0;
2305}
2306
4e9a86b6
VS
2307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
985b8bb4
VS
2311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
44c5905e 2317 return 0;
4e9a86b6
VS
2318}
2319
127bd2ac 2320int
850c4cdc
TU
2321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
7580d774 2323 const struct drm_plane_state *plane_state)
6b95a207 2324{
850c4cdc 2325 struct drm_device *dev = fb->dev;
ce453d81 2326 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2327 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2328 struct i915_ggtt_view view;
6b95a207
KH
2329 u32 alignment;
2330 int ret;
2331
ebcdd39e
MR
2332 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2333
7b911adc
TU
2334 switch (fb->modifier[0]) {
2335 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2336 alignment = intel_linear_alignment(dev_priv);
6b95a207 2337 break;
7b911adc 2338 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2339 if (INTEL_INFO(dev)->gen >= 9)
2340 alignment = 256 * 1024;
2341 else {
2342 /* pin() will align the object as required by fence */
2343 alignment = 0;
2344 }
6b95a207 2345 break;
7b911adc 2346 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2347 case I915_FORMAT_MOD_Yf_TILED:
2348 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2349 "Y tiling bo slipped through, driver bug!\n"))
2350 return -EINVAL;
2351 alignment = 1 * 1024 * 1024;
2352 break;
6b95a207 2353 default:
7b911adc
TU
2354 MISSING_CASE(fb->modifier[0]);
2355 return -EINVAL;
6b95a207
KH
2356 }
2357
f64b98cd
TU
2358 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2359 if (ret)
2360 return ret;
2361
693db184
CW
2362 /* Note that the w/a also requires 64 PTE of padding following the
2363 * bo. We currently fill all unused PTE with the shadow page and so
2364 * we should always have valid PTE following the scanout preventing
2365 * the VT-d warning.
2366 */
2367 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2368 alignment = 256 * 1024;
2369
d6dd6843
PZ
2370 /*
2371 * Global gtt pte registers are special registers which actually forward
2372 * writes to a chunk of system memory. Which means that there is no risk
2373 * that the register values disappear as soon as we call
2374 * intel_runtime_pm_put(), so it is correct to wrap only the
2375 * pin/unpin/fence and not more.
2376 */
2377 intel_runtime_pm_get(dev_priv);
2378
7580d774
ML
2379 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2380 &view);
48b956c5 2381 if (ret)
b26a6b35 2382 goto err_pm;
6b95a207
KH
2383
2384 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2385 * fence, whereas 965+ only requires a fence if using
2386 * framebuffer compression. For simplicity, we always install
2387 * a fence as the cost is not that onerous.
2388 */
06d98131 2389 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2390 if (ret == -EDEADLK) {
2391 /*
2392 * -EDEADLK means there are no free fences
2393 * no pending flips.
2394 *
2395 * This is propagated to atomic, but it uses
2396 * -EDEADLK to force a locking recovery, so
2397 * change the returned error to -EBUSY.
2398 */
2399 ret = -EBUSY;
2400 goto err_unpin;
2401 } else if (ret)
9a5a53b3 2402 goto err_unpin;
1690e1eb 2403
9a5a53b3 2404 i915_gem_object_pin_fence(obj);
6b95a207 2405
d6dd6843 2406 intel_runtime_pm_put(dev_priv);
6b95a207 2407 return 0;
48b956c5
CW
2408
2409err_unpin:
f64b98cd 2410 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2411err_pm:
d6dd6843 2412 intel_runtime_pm_put(dev_priv);
48b956c5 2413 return ret;
6b95a207
KH
2414}
2415
82bc3b2d
TU
2416static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2417 const struct drm_plane_state *plane_state)
1690e1eb 2418{
82bc3b2d 2419 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2420 struct i915_ggtt_view view;
2421 int ret;
82bc3b2d 2422
ebcdd39e
MR
2423 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2424
f64b98cd
TU
2425 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2426 WARN_ONCE(ret, "Couldn't get view from plane state!");
2427
1690e1eb 2428 i915_gem_object_unpin_fence(obj);
f64b98cd 2429 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2430}
2431
c2c75131
DV
2432/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2433 * is assumed to be a power-of-two. */
4e9a86b6
VS
2434unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2435 int *x, int *y,
bc752862
CW
2436 unsigned int tiling_mode,
2437 unsigned int cpp,
2438 unsigned int pitch)
c2c75131 2439{
bc752862
CW
2440 if (tiling_mode != I915_TILING_NONE) {
2441 unsigned int tile_rows, tiles;
c2c75131 2442
bc752862
CW
2443 tile_rows = *y / 8;
2444 *y %= 8;
c2c75131 2445
bc752862
CW
2446 tiles = *x / (512/cpp);
2447 *x %= 512/cpp;
2448
2449 return tile_rows * pitch * 8 + tiles * 4096;
2450 } else {
4e9a86b6 2451 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2452 unsigned int offset;
2453
2454 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2455 *y = (offset & alignment) / pitch;
2456 *x = ((offset & alignment) - *y * pitch) / cpp;
2457 return offset & ~alignment;
bc752862 2458 }
c2c75131
DV
2459}
2460
b35d63fa 2461static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2462{
2463 switch (format) {
2464 case DISPPLANE_8BPP:
2465 return DRM_FORMAT_C8;
2466 case DISPPLANE_BGRX555:
2467 return DRM_FORMAT_XRGB1555;
2468 case DISPPLANE_BGRX565:
2469 return DRM_FORMAT_RGB565;
2470 default:
2471 case DISPPLANE_BGRX888:
2472 return DRM_FORMAT_XRGB8888;
2473 case DISPPLANE_RGBX888:
2474 return DRM_FORMAT_XBGR8888;
2475 case DISPPLANE_BGRX101010:
2476 return DRM_FORMAT_XRGB2101010;
2477 case DISPPLANE_RGBX101010:
2478 return DRM_FORMAT_XBGR2101010;
2479 }
2480}
2481
bc8d7dff
DL
2482static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2483{
2484 switch (format) {
2485 case PLANE_CTL_FORMAT_RGB_565:
2486 return DRM_FORMAT_RGB565;
2487 default:
2488 case PLANE_CTL_FORMAT_XRGB_8888:
2489 if (rgb_order) {
2490 if (alpha)
2491 return DRM_FORMAT_ABGR8888;
2492 else
2493 return DRM_FORMAT_XBGR8888;
2494 } else {
2495 if (alpha)
2496 return DRM_FORMAT_ARGB8888;
2497 else
2498 return DRM_FORMAT_XRGB8888;
2499 }
2500 case PLANE_CTL_FORMAT_XRGB_2101010:
2501 if (rgb_order)
2502 return DRM_FORMAT_XBGR2101010;
2503 else
2504 return DRM_FORMAT_XRGB2101010;
2505 }
2506}
2507
5724dbd1 2508static bool
f6936e29
DV
2509intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2510 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2511{
2512 struct drm_device *dev = crtc->base.dev;
3badb49f 2513 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2516 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
46f297fb 2522
ff2652ea
CW
2523 if (plane_config->size == 0)
2524 return false;
2525
3badb49f
PZ
2526 /* If the FB is too big, just don't use it since fbdev is not very
2527 * important and we should probably use that space with FBC or other
2528 * features. */
2529 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2530 return false;
2531
f37b5c2b
DV
2532 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2533 base_aligned,
2534 base_aligned,
2535 size_aligned);
46f297fb 2536 if (!obj)
484b41dd 2537 return false;
46f297fb 2538
49af449b
DL
2539 obj->tiling_mode = plane_config->tiling;
2540 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2541 obj->stride = fb->pitches[0];
46f297fb 2542
6bf129df
DL
2543 mode_cmd.pixel_format = fb->pixel_format;
2544 mode_cmd.width = fb->width;
2545 mode_cmd.height = fb->height;
2546 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2547 mode_cmd.modifier[0] = fb->modifier[0];
2548 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2549
2550 mutex_lock(&dev->struct_mutex);
6bf129df 2551 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2552 &mode_cmd, obj)) {
46f297fb
JB
2553 DRM_DEBUG_KMS("intel fb init failed\n");
2554 goto out_unref_obj;
2555 }
46f297fb 2556 mutex_unlock(&dev->struct_mutex);
484b41dd 2557
f6936e29 2558 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2559 return true;
46f297fb
JB
2560
2561out_unref_obj:
2562 drm_gem_object_unreference(&obj->base);
2563 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2564 return false;
2565}
2566
afd65eb4
MR
2567/* Update plane->state->fb to match plane->fb after driver-internal updates */
2568static void
2569update_state_fb(struct drm_plane *plane)
2570{
2571 if (plane->fb == plane->state->fb)
2572 return;
2573
2574 if (plane->state->fb)
2575 drm_framebuffer_unreference(plane->state->fb);
2576 plane->state->fb = plane->fb;
2577 if (plane->state->fb)
2578 drm_framebuffer_reference(plane->state->fb);
2579}
2580
5724dbd1 2581static void
f6936e29
DV
2582intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2583 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2584{
2585 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2586 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2587 struct drm_crtc *c;
2588 struct intel_crtc *i;
2ff8fde1 2589 struct drm_i915_gem_object *obj;
88595ac9 2590 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2591 struct drm_plane_state *plane_state = primary->state;
88595ac9 2592 struct drm_framebuffer *fb;
484b41dd 2593
2d14030b 2594 if (!plane_config->fb)
484b41dd
JB
2595 return;
2596
f6936e29 2597 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2598 fb = &plane_config->fb->base;
2599 goto valid_fb;
f55548b5 2600 }
484b41dd 2601
2d14030b 2602 kfree(plane_config->fb);
484b41dd
JB
2603
2604 /*
2605 * Failed to alloc the obj, check to see if we should share
2606 * an fb with another CRTC instead
2607 */
70e1e0ec 2608 for_each_crtc(dev, c) {
484b41dd
JB
2609 i = to_intel_crtc(c);
2610
2611 if (c == &intel_crtc->base)
2612 continue;
2613
2ff8fde1
MR
2614 if (!i->active)
2615 continue;
2616
88595ac9
DV
2617 fb = c->primary->fb;
2618 if (!fb)
484b41dd
JB
2619 continue;
2620
88595ac9 2621 obj = intel_fb_obj(fb);
2ff8fde1 2622 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2623 drm_framebuffer_reference(fb);
2624 goto valid_fb;
484b41dd
JB
2625 }
2626 }
88595ac9
DV
2627
2628 return;
2629
2630valid_fb:
be5651f2
ML
2631 plane_state->src_x = plane_state->src_y = 0;
2632 plane_state->src_w = fb->width << 16;
2633 plane_state->src_h = fb->height << 16;
2634
2635 plane_state->crtc_x = plane_state->src_y = 0;
2636 plane_state->crtc_w = fb->width;
2637 plane_state->crtc_h = fb->height;
2638
88595ac9
DV
2639 obj = intel_fb_obj(fb);
2640 if (obj->tiling_mode != I915_TILING_NONE)
2641 dev_priv->preserve_bios_swizzle = true;
2642
be5651f2
ML
2643 drm_framebuffer_reference(fb);
2644 primary->fb = primary->state->fb = fb;
36750f28 2645 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2646 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2647 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2648}
2649
29b9bde6
DV
2650static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2651 struct drm_framebuffer *fb,
2652 int x, int y)
81255565
JB
2653{
2654 struct drm_device *dev = crtc->dev;
2655 struct drm_i915_private *dev_priv = dev->dev_private;
2656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2657 struct drm_plane *primary = crtc->primary;
2658 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2659 struct drm_i915_gem_object *obj;
81255565 2660 int plane = intel_crtc->plane;
e506a0c6 2661 unsigned long linear_offset;
81255565 2662 u32 dspcntr;
f45651ba 2663 u32 reg = DSPCNTR(plane);
48404c1e 2664 int pixel_size;
f45651ba 2665
b70709a6 2666 if (!visible || !fb) {
fdd508a6
VS
2667 I915_WRITE(reg, 0);
2668 if (INTEL_INFO(dev)->gen >= 4)
2669 I915_WRITE(DSPSURF(plane), 0);
2670 else
2671 I915_WRITE(DSPADDR(plane), 0);
2672 POSTING_READ(reg);
2673 return;
2674 }
2675
c9ba6fad
VS
2676 obj = intel_fb_obj(fb);
2677 if (WARN_ON(obj == NULL))
2678 return;
2679
2680 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2681
f45651ba
VS
2682 dspcntr = DISPPLANE_GAMMA_ENABLE;
2683
fdd508a6 2684 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2685
2686 if (INTEL_INFO(dev)->gen < 4) {
2687 if (intel_crtc->pipe == PIPE_B)
2688 dspcntr |= DISPPLANE_SEL_PIPE_B;
2689
2690 /* pipesrc and dspsize control the size that is scaled from,
2691 * which should always be the user's requested size.
2692 */
2693 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2694 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2695 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2696 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2697 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2698 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2699 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2700 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2701 I915_WRITE(PRIMPOS(plane), 0);
2702 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2703 }
81255565 2704
57779d06
VS
2705 switch (fb->pixel_format) {
2706 case DRM_FORMAT_C8:
81255565
JB
2707 dspcntr |= DISPPLANE_8BPP;
2708 break;
57779d06 2709 case DRM_FORMAT_XRGB1555:
57779d06 2710 dspcntr |= DISPPLANE_BGRX555;
81255565 2711 break;
57779d06
VS
2712 case DRM_FORMAT_RGB565:
2713 dspcntr |= DISPPLANE_BGRX565;
2714 break;
2715 case DRM_FORMAT_XRGB8888:
57779d06
VS
2716 dspcntr |= DISPPLANE_BGRX888;
2717 break;
2718 case DRM_FORMAT_XBGR8888:
57779d06
VS
2719 dspcntr |= DISPPLANE_RGBX888;
2720 break;
2721 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2722 dspcntr |= DISPPLANE_BGRX101010;
2723 break;
2724 case DRM_FORMAT_XBGR2101010:
57779d06 2725 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2726 break;
2727 default:
baba133a 2728 BUG();
81255565 2729 }
57779d06 2730
f45651ba
VS
2731 if (INTEL_INFO(dev)->gen >= 4 &&
2732 obj->tiling_mode != I915_TILING_NONE)
2733 dspcntr |= DISPPLANE_TILED;
81255565 2734
de1aa629
VS
2735 if (IS_G4X(dev))
2736 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2737
b9897127 2738 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2739
c2c75131
DV
2740 if (INTEL_INFO(dev)->gen >= 4) {
2741 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2742 intel_gen4_compute_page_offset(dev_priv,
2743 &x, &y, obj->tiling_mode,
b9897127 2744 pixel_size,
bc752862 2745 fb->pitches[0]);
c2c75131
DV
2746 linear_offset -= intel_crtc->dspaddr_offset;
2747 } else {
e506a0c6 2748 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2749 }
e506a0c6 2750
8e7d688b 2751 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2752 dspcntr |= DISPPLANE_ROTATE_180;
2753
6e3c9717
ACO
2754 x += (intel_crtc->config->pipe_src_w - 1);
2755 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2756
2757 /* Finding the last pixel of the last line of the display
2758 data and adding to linear_offset*/
2759 linear_offset +=
6e3c9717
ACO
2760 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2761 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2762 }
2763
2db3366b
PZ
2764 intel_crtc->adjusted_x = x;
2765 intel_crtc->adjusted_y = y;
2766
48404c1e
SJ
2767 I915_WRITE(reg, dspcntr);
2768
01f2c773 2769 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2770 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2771 I915_WRITE(DSPSURF(plane),
2772 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2773 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2774 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2775 } else
f343c5f6 2776 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2777 POSTING_READ(reg);
17638cd6
JB
2778}
2779
29b9bde6
DV
2780static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2781 struct drm_framebuffer *fb,
2782 int x, int y)
17638cd6
JB
2783{
2784 struct drm_device *dev = crtc->dev;
2785 struct drm_i915_private *dev_priv = dev->dev_private;
2786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2787 struct drm_plane *primary = crtc->primary;
2788 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2789 struct drm_i915_gem_object *obj;
17638cd6 2790 int plane = intel_crtc->plane;
e506a0c6 2791 unsigned long linear_offset;
17638cd6 2792 u32 dspcntr;
f45651ba 2793 u32 reg = DSPCNTR(plane);
48404c1e 2794 int pixel_size;
f45651ba 2795
b70709a6 2796 if (!visible || !fb) {
fdd508a6
VS
2797 I915_WRITE(reg, 0);
2798 I915_WRITE(DSPSURF(plane), 0);
2799 POSTING_READ(reg);
2800 return;
2801 }
2802
c9ba6fad
VS
2803 obj = intel_fb_obj(fb);
2804 if (WARN_ON(obj == NULL))
2805 return;
2806
2807 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2808
f45651ba
VS
2809 dspcntr = DISPPLANE_GAMMA_ENABLE;
2810
fdd508a6 2811 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2812
2813 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2814 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2815
57779d06
VS
2816 switch (fb->pixel_format) {
2817 case DRM_FORMAT_C8:
17638cd6
JB
2818 dspcntr |= DISPPLANE_8BPP;
2819 break;
57779d06
VS
2820 case DRM_FORMAT_RGB565:
2821 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2822 break;
57779d06 2823 case DRM_FORMAT_XRGB8888:
57779d06
VS
2824 dspcntr |= DISPPLANE_BGRX888;
2825 break;
2826 case DRM_FORMAT_XBGR8888:
57779d06
VS
2827 dspcntr |= DISPPLANE_RGBX888;
2828 break;
2829 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2830 dspcntr |= DISPPLANE_BGRX101010;
2831 break;
2832 case DRM_FORMAT_XBGR2101010:
57779d06 2833 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2834 break;
2835 default:
baba133a 2836 BUG();
17638cd6
JB
2837 }
2838
2839 if (obj->tiling_mode != I915_TILING_NONE)
2840 dspcntr |= DISPPLANE_TILED;
17638cd6 2841
f45651ba 2842 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2843 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2844
b9897127 2845 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2846 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2847 intel_gen4_compute_page_offset(dev_priv,
2848 &x, &y, obj->tiling_mode,
b9897127 2849 pixel_size,
bc752862 2850 fb->pitches[0]);
c2c75131 2851 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2852 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2853 dspcntr |= DISPPLANE_ROTATE_180;
2854
2855 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2856 x += (intel_crtc->config->pipe_src_w - 1);
2857 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2858
2859 /* Finding the last pixel of the last line of the display
2860 data and adding to linear_offset*/
2861 linear_offset +=
6e3c9717
ACO
2862 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2863 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2864 }
2865 }
2866
2db3366b
PZ
2867 intel_crtc->adjusted_x = x;
2868 intel_crtc->adjusted_y = y;
2869
48404c1e 2870 I915_WRITE(reg, dspcntr);
17638cd6 2871
01f2c773 2872 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2873 I915_WRITE(DSPSURF(plane),
2874 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2875 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2876 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2877 } else {
2878 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2879 I915_WRITE(DSPLINOFF(plane), linear_offset);
2880 }
17638cd6 2881 POSTING_READ(reg);
17638cd6
JB
2882}
2883
b321803d
DL
2884u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2885 uint32_t pixel_format)
2886{
2887 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2888
2889 /*
2890 * The stride is either expressed as a multiple of 64 bytes
2891 * chunks for linear buffers or in number of tiles for tiled
2892 * buffers.
2893 */
2894 switch (fb_modifier) {
2895 case DRM_FORMAT_MOD_NONE:
2896 return 64;
2897 case I915_FORMAT_MOD_X_TILED:
2898 if (INTEL_INFO(dev)->gen == 2)
2899 return 128;
2900 return 512;
2901 case I915_FORMAT_MOD_Y_TILED:
2902 /* No need to check for old gens and Y tiling since this is
2903 * about the display engine and those will be blocked before
2904 * we get here.
2905 */
2906 return 128;
2907 case I915_FORMAT_MOD_Yf_TILED:
2908 if (bits_per_pixel == 8)
2909 return 64;
2910 else
2911 return 128;
2912 default:
2913 MISSING_CASE(fb_modifier);
2914 return 64;
2915 }
2916}
2917
44eb0cb9
MK
2918u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2919 struct drm_i915_gem_object *obj,
2920 unsigned int plane)
121920fa 2921{
9abc4648 2922 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c 2923 struct i915_vma *vma;
44eb0cb9 2924 u64 offset;
121920fa
TU
2925
2926 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2927 view = &i915_ggtt_view_rotated;
121920fa 2928
dedf278c
TU
2929 vma = i915_gem_obj_to_ggtt_view(obj, view);
2930 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2931 view->type))
2932 return -1;
2933
44eb0cb9 2934 offset = vma->node.start;
dedf278c
TU
2935
2936 if (plane == 1) {
2937 offset += vma->ggtt_view.rotation_info.uv_start_page *
2938 PAGE_SIZE;
2939 }
2940
44eb0cb9
MK
2941 WARN_ON(upper_32_bits(offset));
2942
2943 return lower_32_bits(offset);
121920fa
TU
2944}
2945
e435d6e5
ML
2946static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2947{
2948 struct drm_device *dev = intel_crtc->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950
2951 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2954}
2955
a1b2278e
CK
2956/*
2957 * This function detaches (aka. unbinds) unused scalers in hardware
2958 */
0583236e 2959static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2960{
a1b2278e
CK
2961 struct intel_crtc_scaler_state *scaler_state;
2962 int i;
2963
a1b2278e
CK
2964 scaler_state = &intel_crtc->config->scaler_state;
2965
2966 /* loop through and disable scalers that aren't in use */
2967 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2968 if (!scaler_state->scalers[i].in_use)
2969 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2970 }
2971}
2972
6156a456 2973u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2974{
6156a456 2975 switch (pixel_format) {
d161cf7a 2976 case DRM_FORMAT_C8:
c34ce3d1 2977 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2978 case DRM_FORMAT_RGB565:
c34ce3d1 2979 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2980 case DRM_FORMAT_XBGR8888:
c34ce3d1 2981 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2982 case DRM_FORMAT_XRGB8888:
c34ce3d1 2983 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2984 /*
2985 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2986 * to be already pre-multiplied. We need to add a knob (or a different
2987 * DRM_FORMAT) for user-space to configure that.
2988 */
f75fb42a 2989 case DRM_FORMAT_ABGR8888:
c34ce3d1 2990 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2991 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2992 case DRM_FORMAT_ARGB8888:
c34ce3d1 2993 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2995 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2996 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2997 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2998 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2999 case DRM_FORMAT_YUYV:
c34ce3d1 3000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3001 case DRM_FORMAT_YVYU:
c34ce3d1 3002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3003 case DRM_FORMAT_UYVY:
c34ce3d1 3004 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3005 case DRM_FORMAT_VYUY:
c34ce3d1 3006 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3007 default:
4249eeef 3008 MISSING_CASE(pixel_format);
70d21f0e 3009 }
8cfcba41 3010
c34ce3d1 3011 return 0;
6156a456 3012}
70d21f0e 3013
6156a456
CK
3014u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3015{
6156a456 3016 switch (fb_modifier) {
30af77c4 3017 case DRM_FORMAT_MOD_NONE:
70d21f0e 3018 break;
30af77c4 3019 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3020 return PLANE_CTL_TILED_X;
b321803d 3021 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3022 return PLANE_CTL_TILED_Y;
b321803d 3023 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3024 return PLANE_CTL_TILED_YF;
70d21f0e 3025 default:
6156a456 3026 MISSING_CASE(fb_modifier);
70d21f0e 3027 }
8cfcba41 3028
c34ce3d1 3029 return 0;
6156a456 3030}
70d21f0e 3031
6156a456
CK
3032u32 skl_plane_ctl_rotation(unsigned int rotation)
3033{
3b7a5119 3034 switch (rotation) {
6156a456
CK
3035 case BIT(DRM_ROTATE_0):
3036 break;
1e8df167
SJ
3037 /*
3038 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3039 * while i915 HW rotation is clockwise, thats why this swapping.
3040 */
3b7a5119 3041 case BIT(DRM_ROTATE_90):
1e8df167 3042 return PLANE_CTL_ROTATE_270;
3b7a5119 3043 case BIT(DRM_ROTATE_180):
c34ce3d1 3044 return PLANE_CTL_ROTATE_180;
3b7a5119 3045 case BIT(DRM_ROTATE_270):
1e8df167 3046 return PLANE_CTL_ROTATE_90;
6156a456
CK
3047 default:
3048 MISSING_CASE(rotation);
3049 }
3050
c34ce3d1 3051 return 0;
6156a456
CK
3052}
3053
3054static void skylake_update_primary_plane(struct drm_crtc *crtc,
3055 struct drm_framebuffer *fb,
3056 int x, int y)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3061 struct drm_plane *plane = crtc->primary;
3062 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3063 struct drm_i915_gem_object *obj;
3064 int pipe = intel_crtc->pipe;
3065 u32 plane_ctl, stride_div, stride;
3066 u32 tile_height, plane_offset, plane_size;
3067 unsigned int rotation;
3068 int x_offset, y_offset;
44eb0cb9 3069 u32 surf_addr;
6156a456
CK
3070 struct intel_crtc_state *crtc_state = intel_crtc->config;
3071 struct intel_plane_state *plane_state;
3072 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3073 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3074 int scaler_id = -1;
3075
6156a456
CK
3076 plane_state = to_intel_plane_state(plane->state);
3077
b70709a6 3078 if (!visible || !fb) {
6156a456
CK
3079 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3080 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3081 POSTING_READ(PLANE_CTL(pipe, 0));
3082 return;
3b7a5119 3083 }
70d21f0e 3084
6156a456
CK
3085 plane_ctl = PLANE_CTL_ENABLE |
3086 PLANE_CTL_PIPE_GAMMA_ENABLE |
3087 PLANE_CTL_PIPE_CSC_ENABLE;
3088
3089 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3090 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3091 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3092
3093 rotation = plane->state->rotation;
3094 plane_ctl |= skl_plane_ctl_rotation(rotation);
3095
b321803d
DL
3096 obj = intel_fb_obj(fb);
3097 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3098 fb->pixel_format);
dedf278c 3099 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3100
a42e5a23
PZ
3101 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3102
3103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
6156a456 3114
3b7a5119
SJ
3115 if (intel_rotation_90_or_270(rotation)) {
3116 /* stride = Surface height in tiles */
2614f17d 3117 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3118 fb->modifier[0], 0);
3b7a5119 3119 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3120 x_offset = stride * tile_height - y - src_h;
3b7a5119 3121 y_offset = x;
6156a456 3122 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3123 } else {
3124 stride = fb->pitches[0] / stride_div;
3125 x_offset = x;
3126 y_offset = y;
6156a456 3127 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3128 }
3129 plane_offset = y_offset << 16 | x_offset;
b321803d 3130
2db3366b
PZ
3131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
70d21f0e 3134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
121920fa 3154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
17638cd6
JB
3159/* Assume fb object is pinned & idle & fenced and just update base pointers */
3160static int
3161intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3162 int x, int y, enum mode_set_atomic state)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3166
ff2a3117 3167 if (dev_priv->fbc.disable_fbc)
7733b49b 3168 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3169
29b9bde6
DV
3170 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3171
3172 return 0;
81255565
JB
3173}
3174
7514747d 3175static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3176{
96a02917
VS
3177 struct drm_crtc *crtc;
3178
70e1e0ec 3179 for_each_crtc(dev, crtc) {
96a02917
VS
3180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
7514747d
VS
3186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
7514747d 3190 struct drm_crtc *crtc;
96a02917 3191
70e1e0ec 3192 for_each_crtc(dev, crtc) {
11c22da6
ML
3193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
96a02917 3195
11c22da6 3196 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3197 plane_state = to_intel_plane_state(plane->base.state);
3198
f029ee82 3199 if (crtc->state->active && plane_state->base.fb)
11c22da6
ML
3200 plane->commit_plane(&plane->base, plane_state);
3201
3202 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3203 }
3204}
3205
7514747d
VS
3206void intel_prepare_reset(struct drm_device *dev)
3207{
3208 /* no reset support for gen2 */
3209 if (IS_GEN2(dev))
3210 return;
3211
3212 /* reset doesn't touch the display */
3213 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3214 return;
3215
3216 drm_modeset_lock_all(dev);
f98ce92f
VS
3217 /*
3218 * Disabling the crtcs gracefully seems nicer. Also the
3219 * g33 docs say we should at least disable all the planes.
3220 */
6b72d486 3221 intel_display_suspend(dev);
7514747d
VS
3222}
3223
3224void intel_finish_reset(struct drm_device *dev)
3225{
3226 struct drm_i915_private *dev_priv = to_i915(dev);
3227
3228 /*
3229 * Flips in the rings will be nuked by the reset,
3230 * so complete all pending flips so that user space
3231 * will get its events and not get stuck.
3232 */
3233 intel_complete_page_flips(dev);
3234
3235 /* no reset support for gen2 */
3236 if (IS_GEN2(dev))
3237 return;
3238
3239 /* reset doesn't touch the display */
3240 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3241 /*
3242 * Flips in the rings have been nuked by the reset,
3243 * so update the base address of all primary
3244 * planes to the the last fb to make sure we're
3245 * showing the correct fb after a reset.
11c22da6
ML
3246 *
3247 * FIXME: Atomic will make this obsolete since we won't schedule
3248 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3249 */
3250 intel_update_primary_planes(dev);
3251 return;
3252 }
3253
3254 /*
3255 * The display has been reset as well,
3256 * so need a full re-initialization.
3257 */
3258 intel_runtime_pm_disable_interrupts(dev_priv);
3259 intel_runtime_pm_enable_interrupts(dev_priv);
3260
3261 intel_modeset_init_hw(dev);
3262
3263 spin_lock_irq(&dev_priv->irq_lock);
3264 if (dev_priv->display.hpd_irq_setup)
3265 dev_priv->display.hpd_irq_setup(dev);
3266 spin_unlock_irq(&dev_priv->irq_lock);
3267
043e9bda 3268 intel_display_resume(dev);
7514747d
VS
3269
3270 intel_hpd_init(dev_priv);
3271
3272 drm_modeset_unlock_all(dev);
3273}
3274
7d5e3799
CW
3275static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3280 bool pending;
3281
3282 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3283 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3284 return false;
3285
5e2d7afc 3286 spin_lock_irq(&dev->event_lock);
7d5e3799 3287 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3288 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3289
3290 return pending;
3291}
3292
bfd16b2a
ML
3293static void intel_update_pipe_config(struct intel_crtc *crtc,
3294 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3295{
3296 struct drm_device *dev = crtc->base.dev;
3297 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3298 struct intel_crtc_state *pipe_config =
3299 to_intel_crtc_state(crtc->base.state);
e30e8f75 3300
bfd16b2a
ML
3301 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3302 crtc->base.mode = crtc->base.state->mode;
3303
3304 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3305 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3306 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3307
44522d85
ML
3308 if (HAS_DDI(dev))
3309 intel_set_pipe_csc(&crtc->base);
3310
e30e8f75
GP
3311 /*
3312 * Update pipe size and adjust fitter if needed: the reason for this is
3313 * that in compute_mode_changes we check the native mode (not the pfit
3314 * mode) to see if we can flip rather than do a full mode set. In the
3315 * fastboot case, we'll flip, but if we don't update the pipesrc and
3316 * pfit state, we'll end up with a big fb scanned out into the wrong
3317 * sized surface.
e30e8f75
GP
3318 */
3319
e30e8f75 3320 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3321 ((pipe_config->pipe_src_w - 1) << 16) |
3322 (pipe_config->pipe_src_h - 1));
3323
3324 /* on skylake this is done by detaching scalers */
3325 if (INTEL_INFO(dev)->gen >= 9) {
3326 skl_detach_scalers(crtc);
3327
3328 if (pipe_config->pch_pfit.enabled)
3329 skylake_pfit_enable(crtc);
3330 } else if (HAS_PCH_SPLIT(dev)) {
3331 if (pipe_config->pch_pfit.enabled)
3332 ironlake_pfit_enable(crtc);
3333 else if (old_crtc_state->pch_pfit.enabled)
3334 ironlake_pfit_disable(crtc, true);
e30e8f75 3335 }
e30e8f75
GP
3336}
3337
5e84e1a4
ZW
3338static void intel_fdi_normal_train(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3343 int pipe = intel_crtc->pipe;
3344 u32 reg, temp;
3345
3346 /* enable normal train */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
61e499bf 3349 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3350 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3351 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3352 } else {
3353 temp &= ~FDI_LINK_TRAIN_NONE;
3354 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3355 }
5e84e1a4
ZW
3356 I915_WRITE(reg, temp);
3357
3358 reg = FDI_RX_CTL(pipe);
3359 temp = I915_READ(reg);
3360 if (HAS_PCH_CPT(dev)) {
3361 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3362 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE;
3366 }
3367 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3368
3369 /* wait one idle pattern time */
3370 POSTING_READ(reg);
3371 udelay(1000);
357555c0
JB
3372
3373 /* IVB wants error correction enabled */
3374 if (IS_IVYBRIDGE(dev))
3375 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3376 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3377}
3378
8db9d77b
ZW
3379/* The FDI link training functions for ILK/Ibexpeak. */
3380static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3385 int pipe = intel_crtc->pipe;
5eddb70b 3386 u32 reg, temp, tries;
8db9d77b 3387
1c8562f6 3388 /* FDI needs bits from pipe first */
0fc932b8 3389 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3390
e1a44743
AJ
3391 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3392 for train result */
5eddb70b
CW
3393 reg = FDI_RX_IMR(pipe);
3394 temp = I915_READ(reg);
e1a44743
AJ
3395 temp &= ~FDI_RX_SYMBOL_LOCK;
3396 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3397 I915_WRITE(reg, temp);
3398 I915_READ(reg);
e1a44743
AJ
3399 udelay(150);
3400
8db9d77b 3401 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
627eb5a3 3404 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3405 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3408 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3409
5eddb70b
CW
3410 reg = FDI_RX_CTL(pipe);
3411 temp = I915_READ(reg);
8db9d77b
ZW
3412 temp &= ~FDI_LINK_TRAIN_NONE;
3413 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3414 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3415
3416 POSTING_READ(reg);
8db9d77b
ZW
3417 udelay(150);
3418
5b2adf89 3419 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3421 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3422 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3423
5eddb70b 3424 reg = FDI_RX_IIR(pipe);
e1a44743 3425 for (tries = 0; tries < 5; tries++) {
5eddb70b 3426 temp = I915_READ(reg);
8db9d77b
ZW
3427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3428
3429 if ((temp & FDI_RX_BIT_LOCK)) {
3430 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3431 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3432 break;
3433 }
8db9d77b 3434 }
e1a44743 3435 if (tries == 5)
5eddb70b 3436 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3437
3438 /* Train 2 */
5eddb70b
CW
3439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
8db9d77b
ZW
3441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3443 I915_WRITE(reg, temp);
8db9d77b 3444
5eddb70b
CW
3445 reg = FDI_RX_CTL(pipe);
3446 temp = I915_READ(reg);
8db9d77b
ZW
3447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3449 I915_WRITE(reg, temp);
8db9d77b 3450
5eddb70b
CW
3451 POSTING_READ(reg);
3452 udelay(150);
8db9d77b 3453
5eddb70b 3454 reg = FDI_RX_IIR(pipe);
e1a44743 3455 for (tries = 0; tries < 5; tries++) {
5eddb70b 3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3460 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3461 DRM_DEBUG_KMS("FDI train 2 done.\n");
3462 break;
3463 }
8db9d77b 3464 }
e1a44743 3465 if (tries == 5)
5eddb70b 3466 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3467
3468 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3469
8db9d77b
ZW
3470}
3471
0206e353 3472static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3473 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3474 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3475 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3476 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3477};
3478
3479/* The FDI link training functions for SNB/Cougarpoint. */
3480static void gen6_fdi_link_train(struct drm_crtc *crtc)
3481{
3482 struct drm_device *dev = crtc->dev;
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3485 int pipe = intel_crtc->pipe;
fa37d39e 3486 u32 reg, temp, i, retry;
8db9d77b 3487
e1a44743
AJ
3488 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3489 for train result */
5eddb70b
CW
3490 reg = FDI_RX_IMR(pipe);
3491 temp = I915_READ(reg);
e1a44743
AJ
3492 temp &= ~FDI_RX_SYMBOL_LOCK;
3493 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
e1a44743
AJ
3497 udelay(150);
3498
8db9d77b 3499 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3500 reg = FDI_TX_CTL(pipe);
3501 temp = I915_READ(reg);
627eb5a3 3502 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3503 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3504 temp &= ~FDI_LINK_TRAIN_NONE;
3505 temp |= FDI_LINK_TRAIN_PATTERN_1;
3506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3507 /* SNB-B */
3508 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3509 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3510
d74cf324
DV
3511 I915_WRITE(FDI_RX_MISC(pipe),
3512 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3513
5eddb70b
CW
3514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
8db9d77b
ZW
3516 if (HAS_PCH_CPT(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3519 } else {
3520 temp &= ~FDI_LINK_TRAIN_NONE;
3521 temp |= FDI_LINK_TRAIN_PATTERN_1;
3522 }
5eddb70b
CW
3523 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3524
3525 POSTING_READ(reg);
8db9d77b
ZW
3526 udelay(150);
3527
0206e353 3528 for (i = 0; i < 4; i++) {
5eddb70b
CW
3529 reg = FDI_TX_CTL(pipe);
3530 temp = I915_READ(reg);
8db9d77b
ZW
3531 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3532 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3533 I915_WRITE(reg, temp);
3534
3535 POSTING_READ(reg);
8db9d77b
ZW
3536 udelay(500);
3537
fa37d39e
SP
3538 for (retry = 0; retry < 5; retry++) {
3539 reg = FDI_RX_IIR(pipe);
3540 temp = I915_READ(reg);
3541 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3542 if (temp & FDI_RX_BIT_LOCK) {
3543 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3544 DRM_DEBUG_KMS("FDI train 1 done.\n");
3545 break;
3546 }
3547 udelay(50);
8db9d77b 3548 }
fa37d39e
SP
3549 if (retry < 5)
3550 break;
8db9d77b
ZW
3551 }
3552 if (i == 4)
5eddb70b 3553 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3554
3555 /* Train 2 */
5eddb70b
CW
3556 reg = FDI_TX_CTL(pipe);
3557 temp = I915_READ(reg);
8db9d77b
ZW
3558 temp &= ~FDI_LINK_TRAIN_NONE;
3559 temp |= FDI_LINK_TRAIN_PATTERN_2;
3560 if (IS_GEN6(dev)) {
3561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 /* SNB-B */
3563 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3564 }
5eddb70b 3565 I915_WRITE(reg, temp);
8db9d77b 3566
5eddb70b
CW
3567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
8db9d77b
ZW
3569 if (HAS_PCH_CPT(dev)) {
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3572 } else {
3573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 }
5eddb70b
CW
3576 I915_WRITE(reg, temp);
3577
3578 POSTING_READ(reg);
8db9d77b
ZW
3579 udelay(150);
3580
0206e353 3581 for (i = 0; i < 4; i++) {
5eddb70b
CW
3582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
8db9d77b
ZW
3584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3585 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3586 I915_WRITE(reg, temp);
3587
3588 POSTING_READ(reg);
8db9d77b
ZW
3589 udelay(500);
3590
fa37d39e
SP
3591 for (retry = 0; retry < 5; retry++) {
3592 reg = FDI_RX_IIR(pipe);
3593 temp = I915_READ(reg);
3594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3595 if (temp & FDI_RX_SYMBOL_LOCK) {
3596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3597 DRM_DEBUG_KMS("FDI train 2 done.\n");
3598 break;
3599 }
3600 udelay(50);
8db9d77b 3601 }
fa37d39e
SP
3602 if (retry < 5)
3603 break;
8db9d77b
ZW
3604 }
3605 if (i == 4)
5eddb70b 3606 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3607
3608 DRM_DEBUG_KMS("FDI train done.\n");
3609}
3610
357555c0
JB
3611/* Manual link training for Ivy Bridge A0 parts */
3612static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3613{
3614 struct drm_device *dev = crtc->dev;
3615 struct drm_i915_private *dev_priv = dev->dev_private;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3617 int pipe = intel_crtc->pipe;
139ccd3f 3618 u32 reg, temp, i, j;
357555c0
JB
3619
3620 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3621 for train result */
3622 reg = FDI_RX_IMR(pipe);
3623 temp = I915_READ(reg);
3624 temp &= ~FDI_RX_SYMBOL_LOCK;
3625 temp &= ~FDI_RX_BIT_LOCK;
3626 I915_WRITE(reg, temp);
3627
3628 POSTING_READ(reg);
3629 udelay(150);
3630
01a415fd
DV
3631 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3632 I915_READ(FDI_RX_IIR(pipe)));
3633
139ccd3f
JB
3634 /* Try each vswing and preemphasis setting twice before moving on */
3635 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3636 /* disable first in case we need to retry */
3637 reg = FDI_TX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3640 temp &= ~FDI_TX_ENABLE;
3641 I915_WRITE(reg, temp);
357555c0 3642
139ccd3f
JB
3643 reg = FDI_RX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_LINK_TRAIN_AUTO;
3646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3647 temp &= ~FDI_RX_ENABLE;
3648 I915_WRITE(reg, temp);
357555c0 3649
139ccd3f 3650 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
139ccd3f 3653 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3654 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3655 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3656 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3657 temp |= snb_b_fdi_train_param[j/2];
3658 temp |= FDI_COMPOSITE_SYNC;
3659 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3660
139ccd3f
JB
3661 I915_WRITE(FDI_RX_MISC(pipe),
3662 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3663
139ccd3f 3664 reg = FDI_RX_CTL(pipe);
357555c0 3665 temp = I915_READ(reg);
139ccd3f
JB
3666 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3667 temp |= FDI_COMPOSITE_SYNC;
3668 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3669
139ccd3f
JB
3670 POSTING_READ(reg);
3671 udelay(1); /* should be 0.5us */
357555c0 3672
139ccd3f
JB
3673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3677
139ccd3f
JB
3678 if (temp & FDI_RX_BIT_LOCK ||
3679 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3681 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3682 i);
3683 break;
3684 }
3685 udelay(1); /* should be 0.5us */
3686 }
3687 if (i == 4) {
3688 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3689 continue;
3690 }
357555c0 3691
139ccd3f 3692 /* Train 2 */
357555c0
JB
3693 reg = FDI_TX_CTL(pipe);
3694 temp = I915_READ(reg);
139ccd3f
JB
3695 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3697 I915_WRITE(reg, temp);
3698
3699 reg = FDI_RX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3703 I915_WRITE(reg, temp);
3704
3705 POSTING_READ(reg);
139ccd3f 3706 udelay(2); /* should be 1.5us */
357555c0 3707
139ccd3f
JB
3708 for (i = 0; i < 4; i++) {
3709 reg = FDI_RX_IIR(pipe);
3710 temp = I915_READ(reg);
3711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3712
139ccd3f
JB
3713 if (temp & FDI_RX_SYMBOL_LOCK ||
3714 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3715 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3716 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3717 i);
3718 goto train_done;
3719 }
3720 udelay(2); /* should be 1.5us */
357555c0 3721 }
139ccd3f
JB
3722 if (i == 4)
3723 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3724 }
357555c0 3725
139ccd3f 3726train_done:
357555c0
JB
3727 DRM_DEBUG_KMS("FDI train done.\n");
3728}
3729
88cefb6c 3730static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3731{
88cefb6c 3732 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3733 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3734 int pipe = intel_crtc->pipe;
5eddb70b 3735 u32 reg, temp;
79e53945 3736
c64e311e 3737
c98e9dcf 3738 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
627eb5a3 3741 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3742 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3743 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3744 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3745
3746 POSTING_READ(reg);
c98e9dcf
JB
3747 udelay(200);
3748
3749 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3750 temp = I915_READ(reg);
3751 I915_WRITE(reg, temp | FDI_PCDCLK);
3752
3753 POSTING_READ(reg);
c98e9dcf
JB
3754 udelay(200);
3755
20749730
PZ
3756 /* Enable CPU FDI TX PLL, always on for Ironlake */
3757 reg = FDI_TX_CTL(pipe);
3758 temp = I915_READ(reg);
3759 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3760 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3761
20749730
PZ
3762 POSTING_READ(reg);
3763 udelay(100);
6be4a607 3764 }
0e23b99d
JB
3765}
3766
88cefb6c
DV
3767static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3768{
3769 struct drm_device *dev = intel_crtc->base.dev;
3770 struct drm_i915_private *dev_priv = dev->dev_private;
3771 int pipe = intel_crtc->pipe;
3772 u32 reg, temp;
3773
3774 /* Switch from PCDclk to Rawclk */
3775 reg = FDI_RX_CTL(pipe);
3776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3778
3779 /* Disable CPU FDI TX PLL */
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
3782 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3790
3791 /* Wait for the clocks to turn off. */
3792 POSTING_READ(reg);
3793 udelay(100);
3794}
3795
0fc932b8
JB
3796static void ironlake_fdi_disable(struct drm_crtc *crtc)
3797{
3798 struct drm_device *dev = crtc->dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* disable CPU FDI tx and PCH FDI rx */
3805 reg = FDI_TX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3808 POSTING_READ(reg);
3809
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(0x7 << 16);
dfd07d72 3813 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3814 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3815
3816 POSTING_READ(reg);
3817 udelay(100);
3818
3819 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3820 if (HAS_PCH_IBX(dev))
6f06ce18 3821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3822
3823 /* still set train pattern 1 */
3824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_PATTERN_1;
3828 I915_WRITE(reg, temp);
3829
3830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
3832 if (HAS_PCH_CPT(dev)) {
3833 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3835 } else {
3836 temp &= ~FDI_LINK_TRAIN_NONE;
3837 temp |= FDI_LINK_TRAIN_PATTERN_1;
3838 }
3839 /* BPC in FDI rx is consistent with that in PIPECONF */
3840 temp &= ~(0x07 << 16);
dfd07d72 3841 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3842 I915_WRITE(reg, temp);
3843
3844 POSTING_READ(reg);
3845 udelay(100);
3846}
3847
5dce5b93
CW
3848bool intel_has_pending_fb_unpin(struct drm_device *dev)
3849{
3850 struct intel_crtc *crtc;
3851
3852 /* Note that we don't need to be called with mode_config.lock here
3853 * as our list of CRTC objects is static for the lifetime of the
3854 * device and so cannot disappear as we iterate. Similarly, we can
3855 * happily treat the predicates as racy, atomic checks as userspace
3856 * cannot claim and pin a new fb without at least acquring the
3857 * struct_mutex and so serialising with us.
3858 */
d3fcc808 3859 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3860 if (atomic_read(&crtc->unpin_work_count) == 0)
3861 continue;
3862
3863 if (crtc->unpin_work)
3864 intel_wait_for_vblank(dev, crtc->pipe);
3865
3866 return true;
3867 }
3868
3869 return false;
3870}
3871
d6bbafa1
CW
3872static void page_flip_completed(struct intel_crtc *intel_crtc)
3873{
3874 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3875 struct intel_unpin_work *work = intel_crtc->unpin_work;
3876
3877 /* ensure that the unpin work is consistent wrt ->pending. */
3878 smp_rmb();
3879 intel_crtc->unpin_work = NULL;
3880
3881 if (work->event)
3882 drm_send_vblank_event(intel_crtc->base.dev,
3883 intel_crtc->pipe,
3884 work->event);
3885
3886 drm_crtc_vblank_put(&intel_crtc->base);
3887
3888 wake_up_all(&dev_priv->pending_flip_queue);
3889 queue_work(dev_priv->wq, &work->work);
3890
3891 trace_i915_flip_complete(intel_crtc->plane,
3892 work->pending_flip_obj);
3893}
3894
5008e874 3895static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3896{
0f91128d 3897 struct drm_device *dev = crtc->dev;
5bb61643 3898 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3899 long ret;
e6c3a2a6 3900
2c10d571 3901 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3902
3903 ret = wait_event_interruptible_timeout(
3904 dev_priv->pending_flip_queue,
3905 !intel_crtc_has_pending_flip(crtc),
3906 60*HZ);
3907
3908 if (ret < 0)
3909 return ret;
3910
3911 if (ret == 0) {
9c787942 3912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3913
5e2d7afc 3914 spin_lock_irq(&dev->event_lock);
9c787942
CW
3915 if (intel_crtc->unpin_work) {
3916 WARN_ONCE(1, "Removing stuck page flip\n");
3917 page_flip_completed(intel_crtc);
3918 }
5e2d7afc 3919 spin_unlock_irq(&dev->event_lock);
9c787942 3920 }
5bb61643 3921
5008e874 3922 return 0;
e6c3a2a6
CW
3923}
3924
e615efe4
ED
3925/* Program iCLKIP clock to the desired frequency */
3926static void lpt_program_iclkip(struct drm_crtc *crtc)
3927{
3928 struct drm_device *dev = crtc->dev;
3929 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3930 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3931 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3932 u32 temp;
3933
a580516d 3934 mutex_lock(&dev_priv->sb_lock);
09153000 3935
e615efe4
ED
3936 /* It is necessary to ungate the pixclk gate prior to programming
3937 * the divisors, and gate it back when it is done.
3938 */
3939 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3940
3941 /* Disable SSCCTL */
3942 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3943 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3944 SBI_SSCCTL_DISABLE,
3945 SBI_ICLK);
e615efe4
ED
3946
3947 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3948 if (clock == 20000) {
e615efe4
ED
3949 auxdiv = 1;
3950 divsel = 0x41;
3951 phaseinc = 0x20;
3952 } else {
3953 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3954 * but the adjusted_mode->crtc_clock in in KHz. To get the
3955 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3956 * convert the virtual clock precision to KHz here for higher
3957 * precision.
3958 */
3959 u32 iclk_virtual_root_freq = 172800 * 1000;
3960 u32 iclk_pi_range = 64;
3961 u32 desired_divisor, msb_divisor_value, pi_value;
3962
12d7ceed 3963 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3964 msb_divisor_value = desired_divisor / iclk_pi_range;
3965 pi_value = desired_divisor % iclk_pi_range;
3966
3967 auxdiv = 0;
3968 divsel = msb_divisor_value - 2;
3969 phaseinc = pi_value;
3970 }
3971
3972 /* This should not happen with any sane values */
3973 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3974 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3975 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3976 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3977
3978 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3979 clock,
e615efe4
ED
3980 auxdiv,
3981 divsel,
3982 phasedir,
3983 phaseinc);
3984
3985 /* Program SSCDIVINTPHASE6 */
988d6ee8 3986 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3987 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3988 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3989 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3990 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3991 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3992 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3993 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3994
3995 /* Program SSCAUXDIV */
988d6ee8 3996 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3997 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3998 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3999 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4000
4001 /* Enable modulator and associated divider */
988d6ee8 4002 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4003 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4004 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4005
4006 /* Wait for initialization time */
4007 udelay(24);
4008
4009 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4010
a580516d 4011 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4012}
4013
275f01b2
DV
4014static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4015 enum pipe pch_transcoder)
4016{
4017 struct drm_device *dev = crtc->base.dev;
4018 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4019 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4020
4021 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4022 I915_READ(HTOTAL(cpu_transcoder)));
4023 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4024 I915_READ(HBLANK(cpu_transcoder)));
4025 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4026 I915_READ(HSYNC(cpu_transcoder)));
4027
4028 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4029 I915_READ(VTOTAL(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4031 I915_READ(VBLANK(cpu_transcoder)));
4032 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4033 I915_READ(VSYNC(cpu_transcoder)));
4034 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4035 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4036}
4037
003632d9 4038static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4039{
4040 struct drm_i915_private *dev_priv = dev->dev_private;
4041 uint32_t temp;
4042
4043 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4044 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4045 return;
4046
4047 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4048 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4049
003632d9
ACO
4050 temp &= ~FDI_BC_BIFURCATION_SELECT;
4051 if (enable)
4052 temp |= FDI_BC_BIFURCATION_SELECT;
4053
4054 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4055 I915_WRITE(SOUTH_CHICKEN1, temp);
4056 POSTING_READ(SOUTH_CHICKEN1);
4057}
4058
4059static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4060{
4061 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4062
4063 switch (intel_crtc->pipe) {
4064 case PIPE_A:
4065 break;
4066 case PIPE_B:
6e3c9717 4067 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4068 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4069 else
003632d9 4070 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4071
4072 break;
4073 case PIPE_C:
003632d9 4074 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4075
4076 break;
4077 default:
4078 BUG();
4079 }
4080}
4081
f67a559d
JB
4082/*
4083 * Enable PCH resources required for PCH ports:
4084 * - PCH PLLs
4085 * - FDI training & RX/TX
4086 * - update transcoder timings
4087 * - DP transcoding bits
4088 * - transcoder
4089 */
4090static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4091{
4092 struct drm_device *dev = crtc->dev;
4093 struct drm_i915_private *dev_priv = dev->dev_private;
4094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4095 int pipe = intel_crtc->pipe;
ee7b9f93 4096 u32 reg, temp;
2c07245f 4097
ab9412ba 4098 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4099
1fbc0d78
DV
4100 if (IS_IVYBRIDGE(dev))
4101 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4102
cd986abb
DV
4103 /* Write the TU size bits before fdi link training, so that error
4104 * detection works. */
4105 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4106 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4107
c98e9dcf 4108 /* For PCH output, training FDI link */
674cf967 4109 dev_priv->display.fdi_link_train(crtc);
2c07245f 4110
3ad8a208
DV
4111 /* We need to program the right clock selection before writing the pixel
4112 * mutliplier into the DPLL. */
303b81e0 4113 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4114 u32 sel;
4b645f14 4115
c98e9dcf 4116 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4117 temp |= TRANS_DPLL_ENABLE(pipe);
4118 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4119 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4120 temp |= sel;
4121 else
4122 temp &= ~sel;
c98e9dcf 4123 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4124 }
5eddb70b 4125
3ad8a208
DV
4126 /* XXX: pch pll's can be enabled any time before we enable the PCH
4127 * transcoder, and we actually should do this to not upset any PCH
4128 * transcoder that already use the clock when we share it.
4129 *
4130 * Note that enable_shared_dpll tries to do the right thing, but
4131 * get_shared_dpll unconditionally resets the pll - we need that to have
4132 * the right LVDS enable sequence. */
85b3894f 4133 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4134
d9b6cb56
JB
4135 /* set transcoder timing, panel must allow it */
4136 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4137 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4138
303b81e0 4139 intel_fdi_normal_train(crtc);
5e84e1a4 4140
c98e9dcf 4141 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4142 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4143 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4144 reg = TRANS_DP_CTL(pipe);
4145 temp = I915_READ(reg);
4146 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4147 TRANS_DP_SYNC_MASK |
4148 TRANS_DP_BPC_MASK);
e3ef4479 4149 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4150 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4151
4152 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4153 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4154 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4155 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4156
4157 switch (intel_trans_dp_port_sel(crtc)) {
4158 case PCH_DP_B:
5eddb70b 4159 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4160 break;
4161 case PCH_DP_C:
5eddb70b 4162 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4163 break;
4164 case PCH_DP_D:
5eddb70b 4165 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4166 break;
4167 default:
e95d41e1 4168 BUG();
32f9d658 4169 }
2c07245f 4170
5eddb70b 4171 I915_WRITE(reg, temp);
6be4a607 4172 }
b52eb4dc 4173
b8a4f404 4174 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4175}
4176
1507e5bd
PZ
4177static void lpt_pch_enable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
4180 struct drm_i915_private *dev_priv = dev->dev_private;
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4182 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4183
ab9412ba 4184 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4185
8c52b5e8 4186 lpt_program_iclkip(crtc);
1507e5bd 4187
0540e488 4188 /* Set transcoder timing. */
275f01b2 4189 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4190
937bb610 4191 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4192}
4193
190f68c5
ACO
4194struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4195 struct intel_crtc_state *crtc_state)
ee7b9f93 4196{
e2b78267 4197 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4198 struct intel_shared_dpll *pll;
de419ab6 4199 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4200 enum intel_dpll_id i;
ee7b9f93 4201
de419ab6
ML
4202 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4203
98b6bd99
DV
4204 if (HAS_PCH_IBX(dev_priv->dev)) {
4205 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4206 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4207 pll = &dev_priv->shared_dplls[i];
98b6bd99 4208
46edb027
DV
4209 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4210 crtc->base.base.id, pll->name);
98b6bd99 4211
de419ab6 4212 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4213
98b6bd99
DV
4214 goto found;
4215 }
4216
bcddf610
S
4217 if (IS_BROXTON(dev_priv->dev)) {
4218 /* PLL is attached to port in bxt */
4219 struct intel_encoder *encoder;
4220 struct intel_digital_port *intel_dig_port;
4221
4222 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4223 if (WARN_ON(!encoder))
4224 return NULL;
4225
4226 intel_dig_port = enc_to_dig_port(&encoder->base);
4227 /* 1:1 mapping between ports and PLLs */
4228 i = (enum intel_dpll_id)intel_dig_port->port;
4229 pll = &dev_priv->shared_dplls[i];
4230 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4231 crtc->base.base.id, pll->name);
de419ab6 4232 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4233
4234 goto found;
4235 }
4236
e72f9fbf
DV
4237 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4238 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4239
4240 /* Only want to check enabled timings first */
de419ab6 4241 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4242 continue;
4243
190f68c5 4244 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4245 &shared_dpll[i].hw_state,
4246 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4247 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4248 crtc->base.base.id, pll->name,
de419ab6 4249 shared_dpll[i].crtc_mask,
8bd31e67 4250 pll->active);
ee7b9f93
JB
4251 goto found;
4252 }
4253 }
4254
4255 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4256 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4257 pll = &dev_priv->shared_dplls[i];
de419ab6 4258 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4259 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4260 crtc->base.base.id, pll->name);
ee7b9f93
JB
4261 goto found;
4262 }
4263 }
4264
4265 return NULL;
4266
4267found:
de419ab6
ML
4268 if (shared_dpll[i].crtc_mask == 0)
4269 shared_dpll[i].hw_state =
4270 crtc_state->dpll_hw_state;
f2a69f44 4271
190f68c5 4272 crtc_state->shared_dpll = i;
46edb027
DV
4273 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4274 pipe_name(crtc->pipe));
ee7b9f93 4275
de419ab6 4276 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4277
ee7b9f93
JB
4278 return pll;
4279}
4280
de419ab6 4281static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4282{
de419ab6
ML
4283 struct drm_i915_private *dev_priv = to_i915(state->dev);
4284 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4285 struct intel_shared_dpll *pll;
4286 enum intel_dpll_id i;
4287
de419ab6
ML
4288 if (!to_intel_atomic_state(state)->dpll_set)
4289 return;
8bd31e67 4290
de419ab6 4291 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4292 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4293 pll = &dev_priv->shared_dplls[i];
de419ab6 4294 pll->config = shared_dpll[i];
8bd31e67
ACO
4295 }
4296}
4297
a1520318 4298static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4299{
4300 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4301 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4302 u32 temp;
4303
4304 temp = I915_READ(dslreg);
4305 udelay(500);
4306 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4307 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4308 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4309 }
4310}
4311
86adf9d7
ML
4312static int
4313skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4314 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4315 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4316{
86adf9d7
ML
4317 struct intel_crtc_scaler_state *scaler_state =
4318 &crtc_state->scaler_state;
4319 struct intel_crtc *intel_crtc =
4320 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4321 int need_scaling;
6156a456
CK
4322
4323 need_scaling = intel_rotation_90_or_270(rotation) ?
4324 (src_h != dst_w || src_w != dst_h):
4325 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4326
4327 /*
4328 * if plane is being disabled or scaler is no more required or force detach
4329 * - free scaler binded to this plane/crtc
4330 * - in order to do this, update crtc->scaler_usage
4331 *
4332 * Here scaler state in crtc_state is set free so that
4333 * scaler can be assigned to other user. Actual register
4334 * update to free the scaler is done in plane/panel-fit programming.
4335 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4336 */
86adf9d7 4337 if (force_detach || !need_scaling) {
a1b2278e 4338 if (*scaler_id >= 0) {
86adf9d7 4339 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4340 scaler_state->scalers[*scaler_id].in_use = 0;
4341
86adf9d7
ML
4342 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4343 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4344 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4345 scaler_state->scaler_users);
4346 *scaler_id = -1;
4347 }
4348 return 0;
4349 }
4350
4351 /* range checks */
4352 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4353 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4354
4355 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4356 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4357 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4358 "size is out of scaler range\n",
86adf9d7 4359 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4360 return -EINVAL;
4361 }
4362
86adf9d7
ML
4363 /* mark this plane as a scaler user in crtc_state */
4364 scaler_state->scaler_users |= (1 << scaler_user);
4365 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4366 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4367 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4368 scaler_state->scaler_users);
4369
4370 return 0;
4371}
4372
4373/**
4374 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4375 *
4376 * @state: crtc's scaler state
86adf9d7
ML
4377 *
4378 * Return
4379 * 0 - scaler_usage updated successfully
4380 * error - requested scaling cannot be supported or other error condition
4381 */
e435d6e5 4382int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4383{
4384 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4385 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4386
4387 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4388 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4389
e435d6e5 4390 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4391 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4392 state->pipe_src_w, state->pipe_src_h,
aad941d5 4393 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4394}
4395
4396/**
4397 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4398 *
4399 * @state: crtc's scaler state
86adf9d7
ML
4400 * @plane_state: atomic plane state to update
4401 *
4402 * Return
4403 * 0 - scaler_usage updated successfully
4404 * error - requested scaling cannot be supported or other error condition
4405 */
da20eabd
ML
4406static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4407 struct intel_plane_state *plane_state)
86adf9d7
ML
4408{
4409
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4411 struct intel_plane *intel_plane =
4412 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4413 struct drm_framebuffer *fb = plane_state->base.fb;
4414 int ret;
4415
4416 bool force_detach = !fb || !plane_state->visible;
4417
4418 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4419 intel_plane->base.base.id, intel_crtc->pipe,
4420 drm_plane_index(&intel_plane->base));
4421
4422 ret = skl_update_scaler(crtc_state, force_detach,
4423 drm_plane_index(&intel_plane->base),
4424 &plane_state->scaler_id,
4425 plane_state->base.rotation,
4426 drm_rect_width(&plane_state->src) >> 16,
4427 drm_rect_height(&plane_state->src) >> 16,
4428 drm_rect_width(&plane_state->dst),
4429 drm_rect_height(&plane_state->dst));
4430
4431 if (ret || plane_state->scaler_id < 0)
4432 return ret;
4433
a1b2278e 4434 /* check colorkey */
818ed961 4435 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4436 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4437 intel_plane->base.base.id);
a1b2278e
CK
4438 return -EINVAL;
4439 }
4440
4441 /* Check src format */
86adf9d7
ML
4442 switch (fb->pixel_format) {
4443 case DRM_FORMAT_RGB565:
4444 case DRM_FORMAT_XBGR8888:
4445 case DRM_FORMAT_XRGB8888:
4446 case DRM_FORMAT_ABGR8888:
4447 case DRM_FORMAT_ARGB8888:
4448 case DRM_FORMAT_XRGB2101010:
4449 case DRM_FORMAT_XBGR2101010:
4450 case DRM_FORMAT_YUYV:
4451 case DRM_FORMAT_YVYU:
4452 case DRM_FORMAT_UYVY:
4453 case DRM_FORMAT_VYUY:
4454 break;
4455 default:
4456 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4457 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4458 return -EINVAL;
a1b2278e
CK
4459 }
4460
a1b2278e
CK
4461 return 0;
4462}
4463
e435d6e5
ML
4464static void skylake_scaler_disable(struct intel_crtc *crtc)
4465{
4466 int i;
4467
4468 for (i = 0; i < crtc->num_scalers; i++)
4469 skl_detach_scaler(crtc, i);
4470}
4471
4472static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4473{
4474 struct drm_device *dev = crtc->base.dev;
4475 struct drm_i915_private *dev_priv = dev->dev_private;
4476 int pipe = crtc->pipe;
a1b2278e
CK
4477 struct intel_crtc_scaler_state *scaler_state =
4478 &crtc->config->scaler_state;
4479
4480 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4481
6e3c9717 4482 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4483 int id;
4484
4485 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4486 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4487 return;
4488 }
4489
4490 id = scaler_state->scaler_id;
4491 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4492 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4493 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4494 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4495
4496 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4497 }
4498}
4499
b074cec8
JB
4500static void ironlake_pfit_enable(struct intel_crtc *crtc)
4501{
4502 struct drm_device *dev = crtc->base.dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 int pipe = crtc->pipe;
4505
6e3c9717 4506 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4507 /* Force use of hard-coded filter coefficients
4508 * as some pre-programmed values are broken,
4509 * e.g. x201.
4510 */
4511 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4512 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4513 PF_PIPE_SEL_IVB(pipe));
4514 else
4515 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4516 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4517 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4518 }
4519}
4520
20bc8673 4521void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4522{
cea165c3
VS
4523 struct drm_device *dev = crtc->base.dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4525
6e3c9717 4526 if (!crtc->config->ips_enabled)
d77e4531
PZ
4527 return;
4528
cea165c3
VS
4529 /* We can only enable IPS after we enable a plane and wait for a vblank */
4530 intel_wait_for_vblank(dev, crtc->pipe);
4531
d77e4531 4532 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4533 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4534 mutex_lock(&dev_priv->rps.hw_lock);
4535 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4536 mutex_unlock(&dev_priv->rps.hw_lock);
4537 /* Quoting Art Runyan: "its not safe to expect any particular
4538 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4539 * mailbox." Moreover, the mailbox may return a bogus state,
4540 * so we need to just enable it and continue on.
2a114cc1
BW
4541 */
4542 } else {
4543 I915_WRITE(IPS_CTL, IPS_ENABLE);
4544 /* The bit only becomes 1 in the next vblank, so this wait here
4545 * is essentially intel_wait_for_vblank. If we don't have this
4546 * and don't wait for vblanks until the end of crtc_enable, then
4547 * the HW state readout code will complain that the expected
4548 * IPS_CTL value is not the one we read. */
4549 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4550 DRM_ERROR("Timed out waiting for IPS enable\n");
4551 }
d77e4531
PZ
4552}
4553
20bc8673 4554void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4555{
4556 struct drm_device *dev = crtc->base.dev;
4557 struct drm_i915_private *dev_priv = dev->dev_private;
4558
6e3c9717 4559 if (!crtc->config->ips_enabled)
d77e4531
PZ
4560 return;
4561
4562 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4563 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4564 mutex_lock(&dev_priv->rps.hw_lock);
4565 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4566 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4567 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4568 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4569 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4570 } else {
2a114cc1 4571 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4572 POSTING_READ(IPS_CTL);
4573 }
d77e4531
PZ
4574
4575 /* We need to wait for a vblank before we can disable the plane. */
4576 intel_wait_for_vblank(dev, crtc->pipe);
4577}
4578
4579/** Loads the palette/gamma unit for the CRTC with the prepared values */
4580static void intel_crtc_load_lut(struct drm_crtc *crtc)
4581{
4582 struct drm_device *dev = crtc->dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4585 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4586 int i;
4587 bool reenable_ips = false;
4588
4589 /* The clocks have to be on to load the palette. */
53d9f4e9 4590 if (!crtc->state->active)
d77e4531
PZ
4591 return;
4592
50360403 4593 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4594 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4595 assert_dsi_pll_enabled(dev_priv);
4596 else
4597 assert_pll_enabled(dev_priv, pipe);
4598 }
4599
d77e4531
PZ
4600 /* Workaround : Do not read or write the pipe palette/gamma data while
4601 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4602 */
6e3c9717 4603 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4604 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4605 GAMMA_MODE_MODE_SPLIT)) {
4606 hsw_disable_ips(intel_crtc);
4607 reenable_ips = true;
4608 }
4609
4610 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4611 u32 palreg;
4612
4613 if (HAS_GMCH_DISPLAY(dev))
4614 palreg = PALETTE(pipe, i);
4615 else
4616 palreg = LGC_PALETTE(pipe, i);
4617
4618 I915_WRITE(palreg,
d77e4531
PZ
4619 (intel_crtc->lut_r[i] << 16) |
4620 (intel_crtc->lut_g[i] << 8) |
4621 intel_crtc->lut_b[i]);
4622 }
4623
4624 if (reenable_ips)
4625 hsw_enable_ips(intel_crtc);
4626}
4627
7cac945f 4628static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4629{
7cac945f 4630 if (intel_crtc->overlay) {
d3eedb1a
VS
4631 struct drm_device *dev = intel_crtc->base.dev;
4632 struct drm_i915_private *dev_priv = dev->dev_private;
4633
4634 mutex_lock(&dev->struct_mutex);
4635 dev_priv->mm.interruptible = false;
4636 (void) intel_overlay_switch_off(intel_crtc->overlay);
4637 dev_priv->mm.interruptible = true;
4638 mutex_unlock(&dev->struct_mutex);
4639 }
4640
4641 /* Let userspace switch the overlay on again. In most cases userspace
4642 * has to recompute where to put it anyway.
4643 */
4644}
4645
87d4300a
ML
4646/**
4647 * intel_post_enable_primary - Perform operations after enabling primary plane
4648 * @crtc: the CRTC whose primary plane was just enabled
4649 *
4650 * Performs potentially sleeping operations that must be done after the primary
4651 * plane is enabled, such as updating FBC and IPS. Note that this may be
4652 * called due to an explicit primary plane update, or due to an implicit
4653 * re-enable that is caused when a sprite plane is updated to no longer
4654 * completely hide the primary plane.
4655 */
4656static void
4657intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4658{
4659 struct drm_device *dev = crtc->dev;
87d4300a 4660 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4662 int pipe = intel_crtc->pipe;
a5c4d7bc 4663
87d4300a
ML
4664 /*
4665 * BDW signals flip done immediately if the plane
4666 * is disabled, even if the plane enable is already
4667 * armed to occur at the next vblank :(
4668 */
4669 if (IS_BROADWELL(dev))
4670 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4671
87d4300a
ML
4672 /*
4673 * FIXME IPS should be fine as long as one plane is
4674 * enabled, but in practice it seems to have problems
4675 * when going from primary only to sprite only and vice
4676 * versa.
4677 */
a5c4d7bc
VS
4678 hsw_enable_ips(intel_crtc);
4679
f99d7069 4680 /*
87d4300a
ML
4681 * Gen2 reports pipe underruns whenever all planes are disabled.
4682 * So don't enable underrun reporting before at least some planes
4683 * are enabled.
4684 * FIXME: Need to fix the logic to work when we turn off all planes
4685 * but leave the pipe running.
f99d7069 4686 */
87d4300a
ML
4687 if (IS_GEN2(dev))
4688 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4689
4690 /* Underruns don't raise interrupts, so check manually. */
4691 if (HAS_GMCH_DISPLAY(dev))
4692 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4693}
4694
87d4300a
ML
4695/**
4696 * intel_pre_disable_primary - Perform operations before disabling primary plane
4697 * @crtc: the CRTC whose primary plane is to be disabled
4698 *
4699 * Performs potentially sleeping operations that must be done before the
4700 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4701 * be called due to an explicit primary plane update, or due to an implicit
4702 * disable that is caused when a sprite plane completely hides the primary
4703 * plane.
4704 */
4705static void
4706intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4707{
4708 struct drm_device *dev = crtc->dev;
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4711 int pipe = intel_crtc->pipe;
a5c4d7bc 4712
87d4300a
ML
4713 /*
4714 * Gen2 reports pipe underruns whenever all planes are disabled.
4715 * So diasble underrun reporting before all the planes get disabled.
4716 * FIXME: Need to fix the logic to work when we turn off all planes
4717 * but leave the pipe running.
4718 */
4719 if (IS_GEN2(dev))
4720 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4721
87d4300a
ML
4722 /*
4723 * Vblank time updates from the shadow to live plane control register
4724 * are blocked if the memory self-refresh mode is active at that
4725 * moment. So to make sure the plane gets truly disabled, disable
4726 * first the self-refresh mode. The self-refresh enable bit in turn
4727 * will be checked/applied by the HW only at the next frame start
4728 * event which is after the vblank start event, so we need to have a
4729 * wait-for-vblank between disabling the plane and the pipe.
4730 */
262cd2e1 4731 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4732 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4733 dev_priv->wm.vlv.cxsr = false;
4734 intel_wait_for_vblank(dev, pipe);
4735 }
87d4300a 4736
87d4300a
ML
4737 /*
4738 * FIXME IPS should be fine as long as one plane is
4739 * enabled, but in practice it seems to have problems
4740 * when going from primary only to sprite only and vice
4741 * versa.
4742 */
a5c4d7bc 4743 hsw_disable_ips(intel_crtc);
87d4300a
ML
4744}
4745
ac21b225
ML
4746static void intel_post_plane_update(struct intel_crtc *crtc)
4747{
4748 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4749 struct drm_device *dev = crtc->base.dev;
7733b49b 4750 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4751
4752 if (atomic->wait_vblank)
4753 intel_wait_for_vblank(dev, crtc->pipe);
4754
4755 intel_frontbuffer_flip(dev, atomic->fb_bits);
4756
852eb00d
VS
4757 if (atomic->disable_cxsr)
4758 crtc->wm.cxsr_allowed = true;
4759
f015c551
VS
4760 if (crtc->atomic.update_wm_post)
4761 intel_update_watermarks(&crtc->base);
4762
c80ac854 4763 if (atomic->update_fbc)
7733b49b 4764 intel_fbc_update(dev_priv);
ac21b225
ML
4765
4766 if (atomic->post_enable_primary)
4767 intel_post_enable_primary(&crtc->base);
4768
ac21b225
ML
4769 memset(atomic, 0, sizeof(*atomic));
4770}
4771
4772static void intel_pre_plane_update(struct intel_crtc *crtc)
4773{
4774 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4775 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4776 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ac21b225 4777
c80ac854 4778 if (atomic->disable_fbc)
25ad93fd 4779 intel_fbc_disable_crtc(crtc);
ac21b225 4780
066cf55b
RV
4781 if (crtc->atomic.disable_ips)
4782 hsw_disable_ips(crtc);
4783
ac21b225
ML
4784 if (atomic->pre_disable_primary)
4785 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4786
4787 if (atomic->disable_cxsr) {
4788 crtc->wm.cxsr_allowed = false;
4789 intel_set_memory_cxsr(dev_priv, false);
4790 }
ac21b225
ML
4791}
4792
d032ffa0 4793static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4794{
4795 struct drm_device *dev = crtc->dev;
4796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4797 struct drm_plane *p;
87d4300a
ML
4798 int pipe = intel_crtc->pipe;
4799
7cac945f 4800 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4801
d032ffa0
ML
4802 drm_for_each_plane_mask(p, dev, plane_mask)
4803 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4804
f99d7069
DV
4805 /*
4806 * FIXME: Once we grow proper nuclear flip support out of this we need
4807 * to compute the mask of flip planes precisely. For the time being
4808 * consider this a flip to a NULL plane.
4809 */
4810 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4811}
4812
f67a559d
JB
4813static void ironlake_crtc_enable(struct drm_crtc *crtc)
4814{
4815 struct drm_device *dev = crtc->dev;
4816 struct drm_i915_private *dev_priv = dev->dev_private;
4817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4818 struct intel_encoder *encoder;
f67a559d 4819 int pipe = intel_crtc->pipe;
f67a559d 4820
53d9f4e9 4821 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4822 return;
4823
6e3c9717 4824 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4825 intel_prepare_shared_dpll(intel_crtc);
4826
6e3c9717 4827 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4828 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4829
4830 intel_set_pipe_timings(intel_crtc);
4831
6e3c9717 4832 if (intel_crtc->config->has_pch_encoder) {
29407aab 4833 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4834 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4835 }
4836
4837 ironlake_set_pipeconf(crtc);
4838
f67a559d 4839 intel_crtc->active = true;
8664281b 4840
a72e4c9f
DV
4841 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4842 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4843
f6736a1a 4844 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4845 if (encoder->pre_enable)
4846 encoder->pre_enable(encoder);
f67a559d 4847
6e3c9717 4848 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4849 /* Note: FDI PLL enabling _must_ be done before we enable the
4850 * cpu pipes, hence this is separate from all the other fdi/pch
4851 * enabling. */
88cefb6c 4852 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4853 } else {
4854 assert_fdi_tx_disabled(dev_priv, pipe);
4855 assert_fdi_rx_disabled(dev_priv, pipe);
4856 }
f67a559d 4857
b074cec8 4858 ironlake_pfit_enable(intel_crtc);
f67a559d 4859
9c54c0dd
JB
4860 /*
4861 * On ILK+ LUT must be loaded before the pipe is running but with
4862 * clocks enabled
4863 */
4864 intel_crtc_load_lut(crtc);
4865
f37fcc2a 4866 intel_update_watermarks(crtc);
e1fdc473 4867 intel_enable_pipe(intel_crtc);
f67a559d 4868
6e3c9717 4869 if (intel_crtc->config->has_pch_encoder)
f67a559d 4870 ironlake_pch_enable(crtc);
c98e9dcf 4871
f9b61ff6
DV
4872 assert_vblank_disabled(crtc);
4873 drm_crtc_vblank_on(crtc);
4874
fa5c73b1
DV
4875 for_each_encoder_on_crtc(dev, crtc, encoder)
4876 encoder->enable(encoder);
61b77ddd
DV
4877
4878 if (HAS_PCH_CPT(dev))
a1520318 4879 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4880}
4881
42db64ef
PZ
4882/* IPS only exists on ULT machines and is tied to pipe A. */
4883static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4884{
f5adf94e 4885 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4886}
4887
4f771f10
PZ
4888static void haswell_crtc_enable(struct drm_crtc *crtc)
4889{
4890 struct drm_device *dev = crtc->dev;
4891 struct drm_i915_private *dev_priv = dev->dev_private;
4892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4893 struct intel_encoder *encoder;
99d736a2
ML
4894 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4895 struct intel_crtc_state *pipe_config =
4896 to_intel_crtc_state(crtc->state);
7d4aefd0 4897 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4898
53d9f4e9 4899 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4900 return;
4901
df8ad70c
DV
4902 if (intel_crtc_to_shared_dpll(intel_crtc))
4903 intel_enable_shared_dpll(intel_crtc);
4904
6e3c9717 4905 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4906 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4907
4908 intel_set_pipe_timings(intel_crtc);
4909
6e3c9717
ACO
4910 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4911 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4912 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4913 }
4914
6e3c9717 4915 if (intel_crtc->config->has_pch_encoder) {
229fca97 4916 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4917 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4918 }
4919
4920 haswell_set_pipeconf(crtc);
4921
4922 intel_set_pipe_csc(crtc);
4923
4f771f10 4924 intel_crtc->active = true;
8664281b 4925
a72e4c9f 4926 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4927 for_each_encoder_on_crtc(dev, crtc, encoder) {
4928 if (encoder->pre_pll_enable)
4929 encoder->pre_pll_enable(encoder);
4f771f10
PZ
4930 if (encoder->pre_enable)
4931 encoder->pre_enable(encoder);
7d4aefd0 4932 }
4f771f10 4933
6e3c9717 4934 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4935 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4936 true);
4fe9467d
ID
4937 dev_priv->display.fdi_link_train(crtc);
4938 }
4939
7d4aefd0
SS
4940 if (!is_dsi)
4941 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4942
1c132b44 4943 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4944 skylake_pfit_enable(intel_crtc);
ff6d9f55 4945 else
1c132b44 4946 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4947
4948 /*
4949 * On ILK+ LUT must be loaded before the pipe is running but with
4950 * clocks enabled
4951 */
4952 intel_crtc_load_lut(crtc);
4953
1f544388 4954 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
4955 if (!is_dsi)
4956 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4957
f37fcc2a 4958 intel_update_watermarks(crtc);
e1fdc473 4959 intel_enable_pipe(intel_crtc);
42db64ef 4960
6e3c9717 4961 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4962 lpt_pch_enable(crtc);
4f771f10 4963
7d4aefd0 4964 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
4965 intel_ddi_set_vc_payload_alloc(crtc, true);
4966
f9b61ff6
DV
4967 assert_vblank_disabled(crtc);
4968 drm_crtc_vblank_on(crtc);
4969
8807e55b 4970 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4971 encoder->enable(encoder);
8807e55b
JN
4972 intel_opregion_notify_encoder(encoder, true);
4973 }
4f771f10 4974
e4916946
PZ
4975 /* If we change the relative order between pipe/planes enabling, we need
4976 * to change the workaround. */
99d736a2
ML
4977 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4978 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4979 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4980 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4981 }
4f771f10
PZ
4982}
4983
bfd16b2a 4984static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4985{
4986 struct drm_device *dev = crtc->base.dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 int pipe = crtc->pipe;
4989
4990 /* To avoid upsetting the power well on haswell only disable the pfit if
4991 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4992 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4993 I915_WRITE(PF_CTL(pipe), 0);
4994 I915_WRITE(PF_WIN_POS(pipe), 0);
4995 I915_WRITE(PF_WIN_SZ(pipe), 0);
4996 }
4997}
4998
6be4a607
JB
4999static void ironlake_crtc_disable(struct drm_crtc *crtc)
5000{
5001 struct drm_device *dev = crtc->dev;
5002 struct drm_i915_private *dev_priv = dev->dev_private;
5003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5004 struct intel_encoder *encoder;
6be4a607 5005 int pipe = intel_crtc->pipe;
5eddb70b 5006 u32 reg, temp;
b52eb4dc 5007
ea9d758d
DV
5008 for_each_encoder_on_crtc(dev, crtc, encoder)
5009 encoder->disable(encoder);
5010
f9b61ff6
DV
5011 drm_crtc_vblank_off(crtc);
5012 assert_vblank_disabled(crtc);
5013
6e3c9717 5014 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5015 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5016
575f7ab7 5017 intel_disable_pipe(intel_crtc);
32f9d658 5018
bfd16b2a 5019 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5020
5a74f70a
VS
5021 if (intel_crtc->config->has_pch_encoder)
5022 ironlake_fdi_disable(crtc);
5023
bf49ec8c
DV
5024 for_each_encoder_on_crtc(dev, crtc, encoder)
5025 if (encoder->post_disable)
5026 encoder->post_disable(encoder);
2c07245f 5027
6e3c9717 5028 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5029 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5030
d925c59a
DV
5031 if (HAS_PCH_CPT(dev)) {
5032 /* disable TRANS_DP_CTL */
5033 reg = TRANS_DP_CTL(pipe);
5034 temp = I915_READ(reg);
5035 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5036 TRANS_DP_PORT_SEL_MASK);
5037 temp |= TRANS_DP_PORT_SEL_NONE;
5038 I915_WRITE(reg, temp);
5039
5040 /* disable DPLL_SEL */
5041 temp = I915_READ(PCH_DPLL_SEL);
11887397 5042 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5043 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5044 }
e3421a18 5045
d925c59a
DV
5046 ironlake_fdi_pll_disable(intel_crtc);
5047 }
6be4a607 5048}
1b3c7a47 5049
4f771f10 5050static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5051{
4f771f10
PZ
5052 struct drm_device *dev = crtc->dev;
5053 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5055 struct intel_encoder *encoder;
6e3c9717 5056 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5057 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5058
8807e55b
JN
5059 for_each_encoder_on_crtc(dev, crtc, encoder) {
5060 intel_opregion_notify_encoder(encoder, false);
4f771f10 5061 encoder->disable(encoder);
8807e55b 5062 }
4f771f10 5063
f9b61ff6
DV
5064 drm_crtc_vblank_off(crtc);
5065 assert_vblank_disabled(crtc);
5066
6e3c9717 5067 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5068 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5069 false);
575f7ab7 5070 intel_disable_pipe(intel_crtc);
4f771f10 5071
6e3c9717 5072 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5073 intel_ddi_set_vc_payload_alloc(crtc, false);
5074
7d4aefd0
SS
5075 if (!is_dsi)
5076 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5077
1c132b44 5078 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5079 skylake_scaler_disable(intel_crtc);
ff6d9f55 5080 else
bfd16b2a 5081 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5082
7d4aefd0
SS
5083 if (!is_dsi)
5084 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5085
6e3c9717 5086 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5087 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5088 intel_ddi_fdi_disable(crtc);
83616634 5089 }
4f771f10 5090
97b040aa
ID
5091 for_each_encoder_on_crtc(dev, crtc, encoder)
5092 if (encoder->post_disable)
5093 encoder->post_disable(encoder);
4f771f10
PZ
5094}
5095
2dd24552
JB
5096static void i9xx_pfit_enable(struct intel_crtc *crtc)
5097{
5098 struct drm_device *dev = crtc->base.dev;
5099 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5100 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5101
681a8504 5102 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5103 return;
5104
2dd24552 5105 /*
c0b03411
DV
5106 * The panel fitter should only be adjusted whilst the pipe is disabled,
5107 * according to register description and PRM.
2dd24552 5108 */
c0b03411
DV
5109 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5110 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5111
b074cec8
JB
5112 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5113 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5114
5115 /* Border color in case we don't scale up to the full screen. Black by
5116 * default, change to something else for debugging. */
5117 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5118}
5119
d05410f9
DA
5120static enum intel_display_power_domain port_to_power_domain(enum port port)
5121{
5122 switch (port) {
5123 case PORT_A:
5124 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5125 case PORT_B:
5126 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5127 case PORT_C:
5128 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5129 case PORT_D:
5130 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5131 case PORT_E:
5132 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5133 default:
5134 WARN_ON_ONCE(1);
5135 return POWER_DOMAIN_PORT_OTHER;
5136 }
5137}
5138
77d22dca
ID
5139#define for_each_power_domain(domain, mask) \
5140 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5141 if ((1 << (domain)) & (mask))
5142
319be8ae
ID
5143enum intel_display_power_domain
5144intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5145{
5146 struct drm_device *dev = intel_encoder->base.dev;
5147 struct intel_digital_port *intel_dig_port;
5148
5149 switch (intel_encoder->type) {
5150 case INTEL_OUTPUT_UNKNOWN:
5151 /* Only DDI platforms should ever use this output type */
5152 WARN_ON_ONCE(!HAS_DDI(dev));
5153 case INTEL_OUTPUT_DISPLAYPORT:
5154 case INTEL_OUTPUT_HDMI:
5155 case INTEL_OUTPUT_EDP:
5156 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5157 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5158 case INTEL_OUTPUT_DP_MST:
5159 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5160 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5161 case INTEL_OUTPUT_ANALOG:
5162 return POWER_DOMAIN_PORT_CRT;
5163 case INTEL_OUTPUT_DSI:
5164 return POWER_DOMAIN_PORT_DSI;
5165 default:
5166 return POWER_DOMAIN_PORT_OTHER;
5167 }
5168}
5169
5170static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5171{
319be8ae
ID
5172 struct drm_device *dev = crtc->dev;
5173 struct intel_encoder *intel_encoder;
5174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5175 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5176 unsigned long mask;
5177 enum transcoder transcoder;
5178
292b990e
ML
5179 if (!crtc->state->active)
5180 return 0;
5181
77d22dca
ID
5182 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5183
5184 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5185 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5186 if (intel_crtc->config->pch_pfit.enabled ||
5187 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5188 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5189
319be8ae
ID
5190 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5191 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5192
77d22dca
ID
5193 return mask;
5194}
5195
292b990e 5196static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5197{
292b990e
ML
5198 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum intel_display_power_domain domain;
5201 unsigned long domains, new_domains, old_domains;
77d22dca 5202
292b990e
ML
5203 old_domains = intel_crtc->enabled_power_domains;
5204 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5205
292b990e
ML
5206 domains = new_domains & ~old_domains;
5207
5208 for_each_power_domain(domain, domains)
5209 intel_display_power_get(dev_priv, domain);
5210
5211 return old_domains & ~new_domains;
5212}
5213
5214static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5215 unsigned long domains)
5216{
5217 enum intel_display_power_domain domain;
5218
5219 for_each_power_domain(domain, domains)
5220 intel_display_power_put(dev_priv, domain);
5221}
77d22dca 5222
292b990e
ML
5223static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5224{
5225 struct drm_device *dev = state->dev;
5226 struct drm_i915_private *dev_priv = dev->dev_private;
5227 unsigned long put_domains[I915_MAX_PIPES] = {};
5228 struct drm_crtc_state *crtc_state;
5229 struct drm_crtc *crtc;
5230 int i;
77d22dca 5231
292b990e
ML
5232 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5233 if (needs_modeset(crtc->state))
5234 put_domains[to_intel_crtc(crtc)->pipe] =
5235 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5236 }
5237
27c329ed
ML
5238 if (dev_priv->display.modeset_commit_cdclk) {
5239 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5240
5241 if (cdclk != dev_priv->cdclk_freq &&
5242 !WARN_ON(!state->allow_modeset))
5243 dev_priv->display.modeset_commit_cdclk(state);
5244 }
50f6e502 5245
292b990e
ML
5246 for (i = 0; i < I915_MAX_PIPES; i++)
5247 if (put_domains[i])
5248 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5249}
5250
adafdc6f
MK
5251static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5252{
5253 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5254
5255 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5256 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5257 return max_cdclk_freq;
5258 else if (IS_CHERRYVIEW(dev_priv))
5259 return max_cdclk_freq*95/100;
5260 else if (INTEL_INFO(dev_priv)->gen < 4)
5261 return 2*max_cdclk_freq*90/100;
5262 else
5263 return max_cdclk_freq*90/100;
5264}
5265
560a7ae4
DL
5266static void intel_update_max_cdclk(struct drm_device *dev)
5267{
5268 struct drm_i915_private *dev_priv = dev->dev_private;
5269
ef11bdb3 5270 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5271 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5272
5273 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5274 dev_priv->max_cdclk_freq = 675000;
5275 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5276 dev_priv->max_cdclk_freq = 540000;
5277 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5278 dev_priv->max_cdclk_freq = 450000;
5279 else
5280 dev_priv->max_cdclk_freq = 337500;
5281 } else if (IS_BROADWELL(dev)) {
5282 /*
5283 * FIXME with extra cooling we can allow
5284 * 540 MHz for ULX and 675 Mhz for ULT.
5285 * How can we know if extra cooling is
5286 * available? PCI ID, VTB, something else?
5287 */
5288 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5289 dev_priv->max_cdclk_freq = 450000;
5290 else if (IS_BDW_ULX(dev))
5291 dev_priv->max_cdclk_freq = 450000;
5292 else if (IS_BDW_ULT(dev))
5293 dev_priv->max_cdclk_freq = 540000;
5294 else
5295 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5296 } else if (IS_CHERRYVIEW(dev)) {
5297 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5298 } else if (IS_VALLEYVIEW(dev)) {
5299 dev_priv->max_cdclk_freq = 400000;
5300 } else {
5301 /* otherwise assume cdclk is fixed */
5302 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5303 }
5304
adafdc6f
MK
5305 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5306
560a7ae4
DL
5307 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5308 dev_priv->max_cdclk_freq);
adafdc6f
MK
5309
5310 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5311 dev_priv->max_dotclk_freq);
560a7ae4
DL
5312}
5313
5314static void intel_update_cdclk(struct drm_device *dev)
5315{
5316 struct drm_i915_private *dev_priv = dev->dev_private;
5317
5318 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5319 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5320 dev_priv->cdclk_freq);
5321
5322 /*
5323 * Program the gmbus_freq based on the cdclk frequency.
5324 * BSpec erroneously claims we should aim for 4MHz, but
5325 * in fact 1MHz is the correct frequency.
5326 */
5327 if (IS_VALLEYVIEW(dev)) {
5328 /*
5329 * Program the gmbus_freq based on the cdclk frequency.
5330 * BSpec erroneously claims we should aim for 4MHz, but
5331 * in fact 1MHz is the correct frequency.
5332 */
5333 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5334 }
5335
5336 if (dev_priv->max_cdclk_freq == 0)
5337 intel_update_max_cdclk(dev);
5338}
5339
70d0c574 5340static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5341{
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 uint32_t divider;
5344 uint32_t ratio;
5345 uint32_t current_freq;
5346 int ret;
5347
5348 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5349 switch (frequency) {
5350 case 144000:
5351 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5352 ratio = BXT_DE_PLL_RATIO(60);
5353 break;
5354 case 288000:
5355 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5356 ratio = BXT_DE_PLL_RATIO(60);
5357 break;
5358 case 384000:
5359 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5360 ratio = BXT_DE_PLL_RATIO(60);
5361 break;
5362 case 576000:
5363 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5364 ratio = BXT_DE_PLL_RATIO(60);
5365 break;
5366 case 624000:
5367 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5368 ratio = BXT_DE_PLL_RATIO(65);
5369 break;
5370 case 19200:
5371 /*
5372 * Bypass frequency with DE PLL disabled. Init ratio, divider
5373 * to suppress GCC warning.
5374 */
5375 ratio = 0;
5376 divider = 0;
5377 break;
5378 default:
5379 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5380
5381 return;
5382 }
5383
5384 mutex_lock(&dev_priv->rps.hw_lock);
5385 /* Inform power controller of upcoming frequency change */
5386 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5387 0x80000000);
5388 mutex_unlock(&dev_priv->rps.hw_lock);
5389
5390 if (ret) {
5391 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5392 ret, frequency);
5393 return;
5394 }
5395
5396 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5397 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5398 current_freq = current_freq * 500 + 1000;
5399
5400 /*
5401 * DE PLL has to be disabled when
5402 * - setting to 19.2MHz (bypass, PLL isn't used)
5403 * - before setting to 624MHz (PLL needs toggling)
5404 * - before setting to any frequency from 624MHz (PLL needs toggling)
5405 */
5406 if (frequency == 19200 || frequency == 624000 ||
5407 current_freq == 624000) {
5408 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5409 /* Timeout 200us */
5410 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5411 1))
5412 DRM_ERROR("timout waiting for DE PLL unlock\n");
5413 }
5414
5415 if (frequency != 19200) {
5416 uint32_t val;
5417
5418 val = I915_READ(BXT_DE_PLL_CTL);
5419 val &= ~BXT_DE_PLL_RATIO_MASK;
5420 val |= ratio;
5421 I915_WRITE(BXT_DE_PLL_CTL, val);
5422
5423 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5424 /* Timeout 200us */
5425 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5426 DRM_ERROR("timeout waiting for DE PLL lock\n");
5427
5428 val = I915_READ(CDCLK_CTL);
5429 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5430 val |= divider;
5431 /*
5432 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5433 * enable otherwise.
5434 */
5435 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5436 if (frequency >= 500000)
5437 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5438
5439 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5440 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5441 val |= (frequency - 1000) / 500;
5442 I915_WRITE(CDCLK_CTL, val);
5443 }
5444
5445 mutex_lock(&dev_priv->rps.hw_lock);
5446 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5447 DIV_ROUND_UP(frequency, 25000));
5448 mutex_unlock(&dev_priv->rps.hw_lock);
5449
5450 if (ret) {
5451 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5452 ret, frequency);
5453 return;
5454 }
5455
a47871bd 5456 intel_update_cdclk(dev);
f8437dd1
VK
5457}
5458
5459void broxton_init_cdclk(struct drm_device *dev)
5460{
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 uint32_t val;
5463
5464 /*
5465 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5466 * or else the reset will hang because there is no PCH to respond.
5467 * Move the handshake programming to initialization sequence.
5468 * Previously was left up to BIOS.
5469 */
5470 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5471 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5472 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5473
5474 /* Enable PG1 for cdclk */
5475 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5476
5477 /* check if cd clock is enabled */
5478 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5479 DRM_DEBUG_KMS("Display already initialized\n");
5480 return;
5481 }
5482
5483 /*
5484 * FIXME:
5485 * - The initial CDCLK needs to be read from VBT.
5486 * Need to make this change after VBT has changes for BXT.
5487 * - check if setting the max (or any) cdclk freq is really necessary
5488 * here, it belongs to modeset time
5489 */
5490 broxton_set_cdclk(dev, 624000);
5491
5492 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5493 POSTING_READ(DBUF_CTL);
5494
f8437dd1
VK
5495 udelay(10);
5496
5497 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5498 DRM_ERROR("DBuf power enable timeout!\n");
5499}
5500
5501void broxton_uninit_cdclk(struct drm_device *dev)
5502{
5503 struct drm_i915_private *dev_priv = dev->dev_private;
5504
5505 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5506 POSTING_READ(DBUF_CTL);
5507
f8437dd1
VK
5508 udelay(10);
5509
5510 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5511 DRM_ERROR("DBuf power disable timeout!\n");
5512
5513 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5514 broxton_set_cdclk(dev, 19200);
5515
5516 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5517}
5518
5d96d8af
DL
5519static const struct skl_cdclk_entry {
5520 unsigned int freq;
5521 unsigned int vco;
5522} skl_cdclk_frequencies[] = {
5523 { .freq = 308570, .vco = 8640 },
5524 { .freq = 337500, .vco = 8100 },
5525 { .freq = 432000, .vco = 8640 },
5526 { .freq = 450000, .vco = 8100 },
5527 { .freq = 540000, .vco = 8100 },
5528 { .freq = 617140, .vco = 8640 },
5529 { .freq = 675000, .vco = 8100 },
5530};
5531
5532static unsigned int skl_cdclk_decimal(unsigned int freq)
5533{
5534 return (freq - 1000) / 500;
5535}
5536
5537static unsigned int skl_cdclk_get_vco(unsigned int freq)
5538{
5539 unsigned int i;
5540
5541 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5542 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5543
5544 if (e->freq == freq)
5545 return e->vco;
5546 }
5547
5548 return 8100;
5549}
5550
5551static void
5552skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5553{
5554 unsigned int min_freq;
5555 u32 val;
5556
5557 /* select the minimum CDCLK before enabling DPLL 0 */
5558 val = I915_READ(CDCLK_CTL);
5559 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5560 val |= CDCLK_FREQ_337_308;
5561
5562 if (required_vco == 8640)
5563 min_freq = 308570;
5564 else
5565 min_freq = 337500;
5566
5567 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5568
5569 I915_WRITE(CDCLK_CTL, val);
5570 POSTING_READ(CDCLK_CTL);
5571
5572 /*
5573 * We always enable DPLL0 with the lowest link rate possible, but still
5574 * taking into account the VCO required to operate the eDP panel at the
5575 * desired frequency. The usual DP link rates operate with a VCO of
5576 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5577 * The modeset code is responsible for the selection of the exact link
5578 * rate later on, with the constraint of choosing a frequency that
5579 * works with required_vco.
5580 */
5581 val = I915_READ(DPLL_CTRL1);
5582
5583 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5584 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5585 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5586 if (required_vco == 8640)
5587 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5588 SKL_DPLL0);
5589 else
5590 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5591 SKL_DPLL0);
5592
5593 I915_WRITE(DPLL_CTRL1, val);
5594 POSTING_READ(DPLL_CTRL1);
5595
5596 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5597
5598 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5599 DRM_ERROR("DPLL0 not locked\n");
5600}
5601
5602static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5603{
5604 int ret;
5605 u32 val;
5606
5607 /* inform PCU we want to change CDCLK */
5608 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5609 mutex_lock(&dev_priv->rps.hw_lock);
5610 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5611 mutex_unlock(&dev_priv->rps.hw_lock);
5612
5613 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5614}
5615
5616static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5617{
5618 unsigned int i;
5619
5620 for (i = 0; i < 15; i++) {
5621 if (skl_cdclk_pcu_ready(dev_priv))
5622 return true;
5623 udelay(10);
5624 }
5625
5626 return false;
5627}
5628
5629static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5630{
560a7ae4 5631 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5632 u32 freq_select, pcu_ack;
5633
5634 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5635
5636 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5637 DRM_ERROR("failed to inform PCU about cdclk change\n");
5638 return;
5639 }
5640
5641 /* set CDCLK_CTL */
5642 switch(freq) {
5643 case 450000:
5644 case 432000:
5645 freq_select = CDCLK_FREQ_450_432;
5646 pcu_ack = 1;
5647 break;
5648 case 540000:
5649 freq_select = CDCLK_FREQ_540;
5650 pcu_ack = 2;
5651 break;
5652 case 308570:
5653 case 337500:
5654 default:
5655 freq_select = CDCLK_FREQ_337_308;
5656 pcu_ack = 0;
5657 break;
5658 case 617140:
5659 case 675000:
5660 freq_select = CDCLK_FREQ_675_617;
5661 pcu_ack = 3;
5662 break;
5663 }
5664
5665 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5666 POSTING_READ(CDCLK_CTL);
5667
5668 /* inform PCU of the change */
5669 mutex_lock(&dev_priv->rps.hw_lock);
5670 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5671 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5672
5673 intel_update_cdclk(dev);
5d96d8af
DL
5674}
5675
5676void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5677{
5678 /* disable DBUF power */
5679 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5680 POSTING_READ(DBUF_CTL);
5681
5682 udelay(10);
5683
5684 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5685 DRM_ERROR("DBuf power disable timeout\n");
5686
4e961e42
AM
5687 /*
5688 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5689 */
5690 if (dev_priv->csr.dmc_payload) {
5691 /* disable DPLL0 */
5692 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5693 ~LCPLL_PLL_ENABLE);
5694 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5695 DRM_ERROR("Couldn't disable DPLL0\n");
5696 }
5d96d8af
DL
5697
5698 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5699}
5700
5701void skl_init_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 u32 val;
5704 unsigned int required_vco;
5705
5706 /* enable PCH reset handshake */
5707 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5708 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5709
5710 /* enable PG1 and Misc I/O */
5711 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5712
39d9b85a
GW
5713 /* DPLL0 not enabled (happens on early BIOS versions) */
5714 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5715 /* enable DPLL0 */
5716 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5717 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5718 }
5719
5d96d8af
DL
5720 /* set CDCLK to the frequency the BIOS chose */
5721 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5722
5723 /* enable DBUF power */
5724 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5725 POSTING_READ(DBUF_CTL);
5726
5727 udelay(10);
5728
5729 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5730 DRM_ERROR("DBuf power enable timeout\n");
5731}
5732
c73666f3
SK
5733int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5734{
5735 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5736 uint32_t cdctl = I915_READ(CDCLK_CTL);
5737 int freq = dev_priv->skl_boot_cdclk;
5738
f1b391a5
SK
5739 /*
5740 * check if the pre-os intialized the display
5741 * There is SWF18 scratchpad register defined which is set by the
5742 * pre-os which can be used by the OS drivers to check the status
5743 */
5744 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5745 goto sanitize;
5746
c73666f3
SK
5747 /* Is PLL enabled and locked ? */
5748 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5749 goto sanitize;
5750
5751 /* DPLL okay; verify the cdclock
5752 *
5753 * Noticed in some instances that the freq selection is correct but
5754 * decimal part is programmed wrong from BIOS where pre-os does not
5755 * enable display. Verify the same as well.
5756 */
5757 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5758 /* All well; nothing to sanitize */
5759 return false;
5760sanitize:
5761 /*
5762 * As of now initialize with max cdclk till
5763 * we get dynamic cdclk support
5764 * */
5765 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5766 skl_init_cdclk(dev_priv);
5767
5768 /* we did have to sanitize */
5769 return true;
5770}
5771
30a970c6
JB
5772/* Adjust CDclk dividers to allow high res or save power if possible */
5773static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5774{
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776 u32 val, cmd;
5777
164dfd28
VK
5778 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5779 != dev_priv->cdclk_freq);
d60c4473 5780
dfcab17e 5781 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5782 cmd = 2;
dfcab17e 5783 else if (cdclk == 266667)
30a970c6
JB
5784 cmd = 1;
5785 else
5786 cmd = 0;
5787
5788 mutex_lock(&dev_priv->rps.hw_lock);
5789 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5790 val &= ~DSPFREQGUAR_MASK;
5791 val |= (cmd << DSPFREQGUAR_SHIFT);
5792 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5793 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5794 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5795 50)) {
5796 DRM_ERROR("timed out waiting for CDclk change\n");
5797 }
5798 mutex_unlock(&dev_priv->rps.hw_lock);
5799
54433e91
VS
5800 mutex_lock(&dev_priv->sb_lock);
5801
dfcab17e 5802 if (cdclk == 400000) {
6bcda4f0 5803 u32 divider;
30a970c6 5804
6bcda4f0 5805 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5806
30a970c6
JB
5807 /* adjust cdclk divider */
5808 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5809 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5810 val |= divider;
5811 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5812
5813 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5814 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5815 50))
5816 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5817 }
5818
30a970c6
JB
5819 /* adjust self-refresh exit latency value */
5820 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5821 val &= ~0x7f;
5822
5823 /*
5824 * For high bandwidth configs, we set a higher latency in the bunit
5825 * so that the core display fetch happens in time to avoid underruns.
5826 */
dfcab17e 5827 if (cdclk == 400000)
30a970c6
JB
5828 val |= 4500 / 250; /* 4.5 usec */
5829 else
5830 val |= 3000 / 250; /* 3.0 usec */
5831 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5832
a580516d 5833 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5834
b6283055 5835 intel_update_cdclk(dev);
30a970c6
JB
5836}
5837
383c5a6a
VS
5838static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5839{
5840 struct drm_i915_private *dev_priv = dev->dev_private;
5841 u32 val, cmd;
5842
164dfd28
VK
5843 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5844 != dev_priv->cdclk_freq);
383c5a6a
VS
5845
5846 switch (cdclk) {
383c5a6a
VS
5847 case 333333:
5848 case 320000:
383c5a6a 5849 case 266667:
383c5a6a 5850 case 200000:
383c5a6a
VS
5851 break;
5852 default:
5f77eeb0 5853 MISSING_CASE(cdclk);
383c5a6a
VS
5854 return;
5855 }
5856
9d0d3fda
VS
5857 /*
5858 * Specs are full of misinformation, but testing on actual
5859 * hardware has shown that we just need to write the desired
5860 * CCK divider into the Punit register.
5861 */
5862 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5863
383c5a6a
VS
5864 mutex_lock(&dev_priv->rps.hw_lock);
5865 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5866 val &= ~DSPFREQGUAR_MASK_CHV;
5867 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5868 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5869 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5870 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5871 50)) {
5872 DRM_ERROR("timed out waiting for CDclk change\n");
5873 }
5874 mutex_unlock(&dev_priv->rps.hw_lock);
5875
b6283055 5876 intel_update_cdclk(dev);
383c5a6a
VS
5877}
5878
30a970c6
JB
5879static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5880 int max_pixclk)
5881{
6bcda4f0 5882 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5883 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5884
30a970c6
JB
5885 /*
5886 * Really only a few cases to deal with, as only 4 CDclks are supported:
5887 * 200MHz
5888 * 267MHz
29dc7ef3 5889 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5890 * 400MHz (VLV only)
5891 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5892 * of the lower bin and adjust if needed.
e37c67a1
VS
5893 *
5894 * We seem to get an unstable or solid color picture at 200MHz.
5895 * Not sure what's wrong. For now use 200MHz only when all pipes
5896 * are off.
30a970c6 5897 */
6cca3195
VS
5898 if (!IS_CHERRYVIEW(dev_priv) &&
5899 max_pixclk > freq_320*limit/100)
dfcab17e 5900 return 400000;
6cca3195 5901 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5902 return freq_320;
e37c67a1 5903 else if (max_pixclk > 0)
dfcab17e 5904 return 266667;
e37c67a1
VS
5905 else
5906 return 200000;
30a970c6
JB
5907}
5908
f8437dd1
VK
5909static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5910 int max_pixclk)
5911{
5912 /*
5913 * FIXME:
5914 * - remove the guardband, it's not needed on BXT
5915 * - set 19.2MHz bypass frequency if there are no active pipes
5916 */
5917 if (max_pixclk > 576000*9/10)
5918 return 624000;
5919 else if (max_pixclk > 384000*9/10)
5920 return 576000;
5921 else if (max_pixclk > 288000*9/10)
5922 return 384000;
5923 else if (max_pixclk > 144000*9/10)
5924 return 288000;
5925 else
5926 return 144000;
5927}
5928
a821fc46
ACO
5929/* Compute the max pixel clock for new configuration. Uses atomic state if
5930 * that's non-NULL, look at current state otherwise. */
5931static int intel_mode_max_pixclk(struct drm_device *dev,
5932 struct drm_atomic_state *state)
30a970c6 5933{
30a970c6 5934 struct intel_crtc *intel_crtc;
304603f4 5935 struct intel_crtc_state *crtc_state;
30a970c6
JB
5936 int max_pixclk = 0;
5937
d3fcc808 5938 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5939 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5940 if (IS_ERR(crtc_state))
5941 return PTR_ERR(crtc_state);
5942
5943 if (!crtc_state->base.enable)
5944 continue;
5945
5946 max_pixclk = max(max_pixclk,
5947 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5948 }
5949
5950 return max_pixclk;
5951}
5952
27c329ed 5953static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5954{
27c329ed
ML
5955 struct drm_device *dev = state->dev;
5956 struct drm_i915_private *dev_priv = dev->dev_private;
5957 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5958
304603f4
ACO
5959 if (max_pixclk < 0)
5960 return max_pixclk;
30a970c6 5961
27c329ed
ML
5962 to_intel_atomic_state(state)->cdclk =
5963 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5964
27c329ed
ML
5965 return 0;
5966}
304603f4 5967
27c329ed
ML
5968static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5969{
5970 struct drm_device *dev = state->dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5973
27c329ed
ML
5974 if (max_pixclk < 0)
5975 return max_pixclk;
85a96e7a 5976
27c329ed
ML
5977 to_intel_atomic_state(state)->cdclk =
5978 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5979
27c329ed 5980 return 0;
30a970c6
JB
5981}
5982
1e69cd74
VS
5983static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5984{
5985 unsigned int credits, default_credits;
5986
5987 if (IS_CHERRYVIEW(dev_priv))
5988 default_credits = PFI_CREDIT(12);
5989 else
5990 default_credits = PFI_CREDIT(8);
5991
bfa7df01 5992 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
5993 /* CHV suggested value is 31 or 63 */
5994 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5995 credits = PFI_CREDIT_63;
1e69cd74
VS
5996 else
5997 credits = PFI_CREDIT(15);
5998 } else {
5999 credits = default_credits;
6000 }
6001
6002 /*
6003 * WA - write default credits before re-programming
6004 * FIXME: should we also set the resend bit here?
6005 */
6006 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6007 default_credits);
6008
6009 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6010 credits | PFI_CREDIT_RESEND);
6011
6012 /*
6013 * FIXME is this guaranteed to clear
6014 * immediately or should we poll for it?
6015 */
6016 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6017}
6018
27c329ed 6019static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6020{
a821fc46 6021 struct drm_device *dev = old_state->dev;
27c329ed 6022 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6023 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6024
27c329ed
ML
6025 /*
6026 * FIXME: We can end up here with all power domains off, yet
6027 * with a CDCLK frequency other than the minimum. To account
6028 * for this take the PIPE-A power domain, which covers the HW
6029 * blocks needed for the following programming. This can be
6030 * removed once it's guaranteed that we get here either with
6031 * the minimum CDCLK set, or the required power domains
6032 * enabled.
6033 */
6034 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6035
27c329ed
ML
6036 if (IS_CHERRYVIEW(dev))
6037 cherryview_set_cdclk(dev, req_cdclk);
6038 else
6039 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6040
27c329ed 6041 vlv_program_pfi_credits(dev_priv);
1e69cd74 6042
27c329ed 6043 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6044}
6045
89b667f8
JB
6046static void valleyview_crtc_enable(struct drm_crtc *crtc)
6047{
6048 struct drm_device *dev = crtc->dev;
a72e4c9f 6049 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6051 struct intel_encoder *encoder;
6052 int pipe = intel_crtc->pipe;
23538ef1 6053 bool is_dsi;
89b667f8 6054
53d9f4e9 6055 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6056 return;
6057
409ee761 6058 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6059
6e3c9717 6060 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6061 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6062
6063 intel_set_pipe_timings(intel_crtc);
6064
c14b0485
VS
6065 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6066 struct drm_i915_private *dev_priv = dev->dev_private;
6067
6068 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6069 I915_WRITE(CHV_CANVAS(pipe), 0);
6070 }
6071
5b18e57c
DV
6072 i9xx_set_pipeconf(intel_crtc);
6073
89b667f8 6074 intel_crtc->active = true;
89b667f8 6075
a72e4c9f 6076 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6077
89b667f8
JB
6078 for_each_encoder_on_crtc(dev, crtc, encoder)
6079 if (encoder->pre_pll_enable)
6080 encoder->pre_pll_enable(encoder);
6081
9d556c99 6082 if (!is_dsi) {
c0b4c660
VS
6083 if (IS_CHERRYVIEW(dev)) {
6084 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6085 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6086 } else {
6087 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6088 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6089 }
9d556c99 6090 }
89b667f8
JB
6091
6092 for_each_encoder_on_crtc(dev, crtc, encoder)
6093 if (encoder->pre_enable)
6094 encoder->pre_enable(encoder);
6095
2dd24552
JB
6096 i9xx_pfit_enable(intel_crtc);
6097
63cbb074
VS
6098 intel_crtc_load_lut(crtc);
6099
e1fdc473 6100 intel_enable_pipe(intel_crtc);
be6a6f8e 6101
4b3a9526
VS
6102 assert_vblank_disabled(crtc);
6103 drm_crtc_vblank_on(crtc);
6104
f9b61ff6
DV
6105 for_each_encoder_on_crtc(dev, crtc, encoder)
6106 encoder->enable(encoder);
89b667f8
JB
6107}
6108
f13c2ef3
DV
6109static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6110{
6111 struct drm_device *dev = crtc->base.dev;
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113
6e3c9717
ACO
6114 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6115 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6116}
6117
0b8765c6 6118static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6119{
6120 struct drm_device *dev = crtc->dev;
a72e4c9f 6121 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6123 struct intel_encoder *encoder;
79e53945 6124 int pipe = intel_crtc->pipe;
79e53945 6125
53d9f4e9 6126 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6127 return;
6128
f13c2ef3
DV
6129 i9xx_set_pll_dividers(intel_crtc);
6130
6e3c9717 6131 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6132 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6133
6134 intel_set_pipe_timings(intel_crtc);
6135
5b18e57c
DV
6136 i9xx_set_pipeconf(intel_crtc);
6137
f7abfe8b 6138 intel_crtc->active = true;
6b383a7f 6139
4a3436e8 6140 if (!IS_GEN2(dev))
a72e4c9f 6141 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6142
9d6d9f19
MK
6143 for_each_encoder_on_crtc(dev, crtc, encoder)
6144 if (encoder->pre_enable)
6145 encoder->pre_enable(encoder);
6146
f6736a1a
DV
6147 i9xx_enable_pll(intel_crtc);
6148
2dd24552
JB
6149 i9xx_pfit_enable(intel_crtc);
6150
63cbb074
VS
6151 intel_crtc_load_lut(crtc);
6152
f37fcc2a 6153 intel_update_watermarks(crtc);
e1fdc473 6154 intel_enable_pipe(intel_crtc);
be6a6f8e 6155
4b3a9526
VS
6156 assert_vblank_disabled(crtc);
6157 drm_crtc_vblank_on(crtc);
6158
f9b61ff6
DV
6159 for_each_encoder_on_crtc(dev, crtc, encoder)
6160 encoder->enable(encoder);
0b8765c6 6161}
79e53945 6162
87476d63
DV
6163static void i9xx_pfit_disable(struct intel_crtc *crtc)
6164{
6165 struct drm_device *dev = crtc->base.dev;
6166 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6167
6e3c9717 6168 if (!crtc->config->gmch_pfit.control)
328d8e82 6169 return;
87476d63 6170
328d8e82 6171 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6172
328d8e82
DV
6173 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6174 I915_READ(PFIT_CONTROL));
6175 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6176}
6177
0b8765c6
JB
6178static void i9xx_crtc_disable(struct drm_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6183 struct intel_encoder *encoder;
0b8765c6 6184 int pipe = intel_crtc->pipe;
ef9c3aee 6185
6304cd91
VS
6186 /*
6187 * On gen2 planes are double buffered but the pipe isn't, so we must
6188 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6189 * We also need to wait on all gmch platforms because of the
6190 * self-refresh mode constraint explained above.
6304cd91 6191 */
564ed191 6192 intel_wait_for_vblank(dev, pipe);
6304cd91 6193
4b3a9526
VS
6194 for_each_encoder_on_crtc(dev, crtc, encoder)
6195 encoder->disable(encoder);
6196
f9b61ff6
DV
6197 drm_crtc_vblank_off(crtc);
6198 assert_vblank_disabled(crtc);
6199
575f7ab7 6200 intel_disable_pipe(intel_crtc);
24a1f16d 6201
87476d63 6202 i9xx_pfit_disable(intel_crtc);
24a1f16d 6203
89b667f8
JB
6204 for_each_encoder_on_crtc(dev, crtc, encoder)
6205 if (encoder->post_disable)
6206 encoder->post_disable(encoder);
6207
409ee761 6208 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6209 if (IS_CHERRYVIEW(dev))
6210 chv_disable_pll(dev_priv, pipe);
6211 else if (IS_VALLEYVIEW(dev))
6212 vlv_disable_pll(dev_priv, pipe);
6213 else
1c4e0274 6214 i9xx_disable_pll(intel_crtc);
076ed3b2 6215 }
0b8765c6 6216
d6db995f
VS
6217 for_each_encoder_on_crtc(dev, crtc, encoder)
6218 if (encoder->post_pll_disable)
6219 encoder->post_pll_disable(encoder);
6220
4a3436e8 6221 if (!IS_GEN2(dev))
a72e4c9f 6222 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6223}
6224
b17d48e2
ML
6225static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6226{
6227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6228 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6229 enum intel_display_power_domain domain;
6230 unsigned long domains;
6231
6232 if (!intel_crtc->active)
6233 return;
6234
a539205a 6235 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6236 WARN_ON(intel_crtc->unpin_work);
6237
a539205a
ML
6238 intel_pre_disable_primary(crtc);
6239 }
6240
d032ffa0 6241 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6242 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6243 intel_crtc->active = false;
6244 intel_update_watermarks(crtc);
1f7457b1 6245 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6246
6247 domains = intel_crtc->enabled_power_domains;
6248 for_each_power_domain(domain, domains)
6249 intel_display_power_put(dev_priv, domain);
6250 intel_crtc->enabled_power_domains = 0;
6251}
6252
6b72d486
ML
6253/*
6254 * turn all crtc's off, but do not adjust state
6255 * This has to be paired with a call to intel_modeset_setup_hw_state.
6256 */
70e0bd74 6257int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6258{
70e0bd74
ML
6259 struct drm_mode_config *config = &dev->mode_config;
6260 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6261 struct drm_atomic_state *state;
6b72d486 6262 struct drm_crtc *crtc;
70e0bd74
ML
6263 unsigned crtc_mask = 0;
6264 int ret = 0;
6265
6266 if (WARN_ON(!ctx))
6267 return 0;
6268
6269 lockdep_assert_held(&ctx->ww_ctx);
6270 state = drm_atomic_state_alloc(dev);
6271 if (WARN_ON(!state))
6272 return -ENOMEM;
6273
6274 state->acquire_ctx = ctx;
6275 state->allow_modeset = true;
6276
6277 for_each_crtc(dev, crtc) {
6278 struct drm_crtc_state *crtc_state =
6279 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6280
70e0bd74
ML
6281 ret = PTR_ERR_OR_ZERO(crtc_state);
6282 if (ret)
6283 goto free;
6284
6285 if (!crtc_state->active)
6286 continue;
6287
6288 crtc_state->active = false;
6289 crtc_mask |= 1 << drm_crtc_index(crtc);
6290 }
6291
6292 if (crtc_mask) {
74c090b1 6293 ret = drm_atomic_commit(state);
70e0bd74
ML
6294
6295 if (!ret) {
6296 for_each_crtc(dev, crtc)
6297 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6298 crtc->state->active = true;
6299
6300 return ret;
6301 }
6302 }
6303
6304free:
6305 if (ret)
6306 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6307 drm_atomic_state_free(state);
6308 return ret;
ee7b9f93
JB
6309}
6310
ea5b213a 6311void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6312{
4ef69c7a 6313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6314
ea5b213a
CW
6315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
7e7d76c3
JB
6317}
6318
0a91ca29
DV
6319/* Cross check the actual hw state with our own modeset state tracking (and it's
6320 * internal consistency). */
b980514c 6321static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6322{
35dd3c64
ML
6323 struct drm_crtc *crtc = connector->base.state->crtc;
6324
6325 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6326 connector->base.base.id,
6327 connector->base.name);
6328
0a91ca29 6329 if (connector->get_hw_state(connector)) {
e85376cb 6330 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6331 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6332
35dd3c64
ML
6333 I915_STATE_WARN(!crtc,
6334 "connector enabled without attached crtc\n");
0a91ca29 6335
35dd3c64
ML
6336 if (!crtc)
6337 return;
6338
6339 I915_STATE_WARN(!crtc->state->active,
6340 "connector is active, but attached crtc isn't\n");
6341
e85376cb 6342 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6343 return;
6344
e85376cb 6345 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6346 "atomic encoder doesn't match attached encoder\n");
6347
e85376cb 6348 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6349 "attached encoder crtc differs from connector crtc\n");
6350 } else {
4d688a2a
ML
6351 I915_STATE_WARN(crtc && crtc->state->active,
6352 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6353 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6354 "best encoder set without crtc!\n");
0a91ca29 6355 }
79e53945
JB
6356}
6357
08d9bc92
ACO
6358int intel_connector_init(struct intel_connector *connector)
6359{
6360 struct drm_connector_state *connector_state;
6361
6362 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6363 if (!connector_state)
6364 return -ENOMEM;
6365
6366 connector->base.state = connector_state;
6367 return 0;
6368}
6369
6370struct intel_connector *intel_connector_alloc(void)
6371{
6372 struct intel_connector *connector;
6373
6374 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6375 if (!connector)
6376 return NULL;
6377
6378 if (intel_connector_init(connector) < 0) {
6379 kfree(connector);
6380 return NULL;
6381 }
6382
6383 return connector;
6384}
6385
f0947c37
DV
6386/* Simple connector->get_hw_state implementation for encoders that support only
6387 * one connector and no cloning and hence the encoder state determines the state
6388 * of the connector. */
6389bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6390{
24929352 6391 enum pipe pipe = 0;
f0947c37 6392 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6393
f0947c37 6394 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6395}
6396
6d293983 6397static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6398{
6d293983
ACO
6399 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6400 return crtc_state->fdi_lanes;
d272ddfa
VS
6401
6402 return 0;
6403}
6404
6d293983 6405static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6406 struct intel_crtc_state *pipe_config)
1857e1da 6407{
6d293983
ACO
6408 struct drm_atomic_state *state = pipe_config->base.state;
6409 struct intel_crtc *other_crtc;
6410 struct intel_crtc_state *other_crtc_state;
6411
1857e1da
DV
6412 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6413 pipe_name(pipe), pipe_config->fdi_lanes);
6414 if (pipe_config->fdi_lanes > 4) {
6415 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6416 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6417 return -EINVAL;
1857e1da
DV
6418 }
6419
bafb6553 6420 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6421 if (pipe_config->fdi_lanes > 2) {
6422 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6423 pipe_config->fdi_lanes);
6d293983 6424 return -EINVAL;
1857e1da 6425 } else {
6d293983 6426 return 0;
1857e1da
DV
6427 }
6428 }
6429
6430 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6431 return 0;
1857e1da
DV
6432
6433 /* Ivybridge 3 pipe is really complicated */
6434 switch (pipe) {
6435 case PIPE_A:
6d293983 6436 return 0;
1857e1da 6437 case PIPE_B:
6d293983
ACO
6438 if (pipe_config->fdi_lanes <= 2)
6439 return 0;
6440
6441 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6442 other_crtc_state =
6443 intel_atomic_get_crtc_state(state, other_crtc);
6444 if (IS_ERR(other_crtc_state))
6445 return PTR_ERR(other_crtc_state);
6446
6447 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6448 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6449 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6450 return -EINVAL;
1857e1da 6451 }
6d293983 6452 return 0;
1857e1da 6453 case PIPE_C:
251cc67c
VS
6454 if (pipe_config->fdi_lanes > 2) {
6455 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6456 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6457 return -EINVAL;
251cc67c 6458 }
6d293983
ACO
6459
6460 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6461 other_crtc_state =
6462 intel_atomic_get_crtc_state(state, other_crtc);
6463 if (IS_ERR(other_crtc_state))
6464 return PTR_ERR(other_crtc_state);
6465
6466 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6467 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6468 return -EINVAL;
1857e1da 6469 }
6d293983 6470 return 0;
1857e1da
DV
6471 default:
6472 BUG();
6473 }
6474}
6475
e29c22c0
DV
6476#define RETRY 1
6477static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6478 struct intel_crtc_state *pipe_config)
877d48d5 6479{
1857e1da 6480 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6481 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6482 int lane, link_bw, fdi_dotclock, ret;
6483 bool needs_recompute = false;
877d48d5 6484
e29c22c0 6485retry:
877d48d5
DV
6486 /* FDI is a binary signal running at ~2.7GHz, encoding
6487 * each output octet as 10 bits. The actual frequency
6488 * is stored as a divider into a 100MHz clock, and the
6489 * mode pixel clock is stored in units of 1KHz.
6490 * Hence the bw of each lane in terms of the mode signal
6491 * is:
6492 */
6493 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6494
241bfc38 6495 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6496
2bd89a07 6497 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6498 pipe_config->pipe_bpp);
6499
6500 pipe_config->fdi_lanes = lane;
6501
2bd89a07 6502 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6503 link_bw, &pipe_config->fdi_m_n);
1857e1da 6504
6d293983
ACO
6505 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6506 intel_crtc->pipe, pipe_config);
6507 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6508 pipe_config->pipe_bpp -= 2*3;
6509 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6510 pipe_config->pipe_bpp);
6511 needs_recompute = true;
6512 pipe_config->bw_constrained = true;
6513
6514 goto retry;
6515 }
6516
6517 if (needs_recompute)
6518 return RETRY;
6519
6d293983 6520 return ret;
877d48d5
DV
6521}
6522
8cfb3407
VS
6523static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6524 struct intel_crtc_state *pipe_config)
6525{
6526 if (pipe_config->pipe_bpp > 24)
6527 return false;
6528
6529 /* HSW can handle pixel rate up to cdclk? */
6530 if (IS_HASWELL(dev_priv->dev))
6531 return true;
6532
6533 /*
b432e5cf
VS
6534 * We compare against max which means we must take
6535 * the increased cdclk requirement into account when
6536 * calculating the new cdclk.
6537 *
6538 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6539 */
6540 return ilk_pipe_pixel_rate(pipe_config) <=
6541 dev_priv->max_cdclk_freq * 95 / 100;
6542}
6543
42db64ef 6544static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6545 struct intel_crtc_state *pipe_config)
42db64ef 6546{
8cfb3407
VS
6547 struct drm_device *dev = crtc->base.dev;
6548 struct drm_i915_private *dev_priv = dev->dev_private;
6549
d330a953 6550 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6551 hsw_crtc_supports_ips(crtc) &&
6552 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6553}
6554
39acb4aa
VS
6555static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6556{
6557 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6558
6559 /* GDG double wide on either pipe, otherwise pipe A only */
6560 return INTEL_INFO(dev_priv)->gen < 4 &&
6561 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6562}
6563
a43f6e0f 6564static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6565 struct intel_crtc_state *pipe_config)
79e53945 6566{
a43f6e0f 6567 struct drm_device *dev = crtc->base.dev;
8bd31e67 6568 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6569 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6570
ad3a4479 6571 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6572 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6573 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6574
6575 /*
39acb4aa 6576 * Enable double wide mode when the dot clock
cf532bb2 6577 * is > 90% of the (display) core speed.
cf532bb2 6578 */
39acb4aa
VS
6579 if (intel_crtc_supports_double_wide(crtc) &&
6580 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6581 clock_limit *= 2;
cf532bb2 6582 pipe_config->double_wide = true;
ad3a4479
VS
6583 }
6584
39acb4aa
VS
6585 if (adjusted_mode->crtc_clock > clock_limit) {
6586 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6587 adjusted_mode->crtc_clock, clock_limit,
6588 yesno(pipe_config->double_wide));
e29c22c0 6589 return -EINVAL;
39acb4aa 6590 }
2c07245f 6591 }
89749350 6592
1d1d0e27
VS
6593 /*
6594 * Pipe horizontal size must be even in:
6595 * - DVO ganged mode
6596 * - LVDS dual channel mode
6597 * - Double wide pipe
6598 */
a93e255f 6599 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6600 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6601 pipe_config->pipe_src_w &= ~1;
6602
8693a824
DL
6603 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6604 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6605 */
6606 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6607 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6608 return -EINVAL;
44f46b42 6609
f5adf94e 6610 if (HAS_IPS(dev))
a43f6e0f
DV
6611 hsw_compute_ips_config(crtc, pipe_config);
6612
877d48d5 6613 if (pipe_config->has_pch_encoder)
a43f6e0f 6614 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6615
cf5a15be 6616 return 0;
79e53945
JB
6617}
6618
1652d19e
VS
6619static int skylake_get_display_clock_speed(struct drm_device *dev)
6620{
6621 struct drm_i915_private *dev_priv = to_i915(dev);
6622 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6623 uint32_t cdctl = I915_READ(CDCLK_CTL);
6624 uint32_t linkrate;
6625
414355a7 6626 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6627 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6628
6629 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6630 return 540000;
6631
6632 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6633 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6634
71cd8423
DL
6635 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6636 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6637 /* vco 8640 */
6638 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6639 case CDCLK_FREQ_450_432:
6640 return 432000;
6641 case CDCLK_FREQ_337_308:
6642 return 308570;
6643 case CDCLK_FREQ_675_617:
6644 return 617140;
6645 default:
6646 WARN(1, "Unknown cd freq selection\n");
6647 }
6648 } else {
6649 /* vco 8100 */
6650 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6651 case CDCLK_FREQ_450_432:
6652 return 450000;
6653 case CDCLK_FREQ_337_308:
6654 return 337500;
6655 case CDCLK_FREQ_675_617:
6656 return 675000;
6657 default:
6658 WARN(1, "Unknown cd freq selection\n");
6659 }
6660 }
6661
6662 /* error case, do as if DPLL0 isn't enabled */
6663 return 24000;
6664}
6665
acd3f3d3
BP
6666static int broxton_get_display_clock_speed(struct drm_device *dev)
6667{
6668 struct drm_i915_private *dev_priv = to_i915(dev);
6669 uint32_t cdctl = I915_READ(CDCLK_CTL);
6670 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6671 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6672 int cdclk;
6673
6674 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6675 return 19200;
6676
6677 cdclk = 19200 * pll_ratio / 2;
6678
6679 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6680 case BXT_CDCLK_CD2X_DIV_SEL_1:
6681 return cdclk; /* 576MHz or 624MHz */
6682 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6683 return cdclk * 2 / 3; /* 384MHz */
6684 case BXT_CDCLK_CD2X_DIV_SEL_2:
6685 return cdclk / 2; /* 288MHz */
6686 case BXT_CDCLK_CD2X_DIV_SEL_4:
6687 return cdclk / 4; /* 144MHz */
6688 }
6689
6690 /* error case, do as if DE PLL isn't enabled */
6691 return 19200;
6692}
6693
1652d19e
VS
6694static int broadwell_get_display_clock_speed(struct drm_device *dev)
6695{
6696 struct drm_i915_private *dev_priv = dev->dev_private;
6697 uint32_t lcpll = I915_READ(LCPLL_CTL);
6698 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6699
6700 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6701 return 800000;
6702 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6703 return 450000;
6704 else if (freq == LCPLL_CLK_FREQ_450)
6705 return 450000;
6706 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6707 return 540000;
6708 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6709 return 337500;
6710 else
6711 return 675000;
6712}
6713
6714static int haswell_get_display_clock_speed(struct drm_device *dev)
6715{
6716 struct drm_i915_private *dev_priv = dev->dev_private;
6717 uint32_t lcpll = I915_READ(LCPLL_CTL);
6718 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6719
6720 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6721 return 800000;
6722 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6723 return 450000;
6724 else if (freq == LCPLL_CLK_FREQ_450)
6725 return 450000;
6726 else if (IS_HSW_ULT(dev))
6727 return 337500;
6728 else
6729 return 540000;
79e53945
JB
6730}
6731
25eb05fc
JB
6732static int valleyview_get_display_clock_speed(struct drm_device *dev)
6733{
bfa7df01
VS
6734 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6735 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6736}
6737
b37a6434
VS
6738static int ilk_get_display_clock_speed(struct drm_device *dev)
6739{
6740 return 450000;
6741}
6742
e70236a8
JB
6743static int i945_get_display_clock_speed(struct drm_device *dev)
6744{
6745 return 400000;
6746}
79e53945 6747
e70236a8 6748static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6749{
e907f170 6750 return 333333;
e70236a8 6751}
79e53945 6752
e70236a8
JB
6753static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6754{
6755 return 200000;
6756}
79e53945 6757
257a7ffc
DV
6758static int pnv_get_display_clock_speed(struct drm_device *dev)
6759{
6760 u16 gcfgc = 0;
6761
6762 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6763
6764 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6765 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6766 return 266667;
257a7ffc 6767 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6768 return 333333;
257a7ffc 6769 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6770 return 444444;
257a7ffc
DV
6771 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6772 return 200000;
6773 default:
6774 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6775 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6776 return 133333;
257a7ffc 6777 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6778 return 166667;
257a7ffc
DV
6779 }
6780}
6781
e70236a8
JB
6782static int i915gm_get_display_clock_speed(struct drm_device *dev)
6783{
6784 u16 gcfgc = 0;
79e53945 6785
e70236a8
JB
6786 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6787
6788 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6789 return 133333;
e70236a8
JB
6790 else {
6791 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6792 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6793 return 333333;
e70236a8
JB
6794 default:
6795 case GC_DISPLAY_CLOCK_190_200_MHZ:
6796 return 190000;
79e53945 6797 }
e70236a8
JB
6798 }
6799}
6800
6801static int i865_get_display_clock_speed(struct drm_device *dev)
6802{
e907f170 6803 return 266667;
e70236a8
JB
6804}
6805
1b1d2716 6806static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6807{
6808 u16 hpllcc = 0;
1b1d2716 6809
65cd2b3f
VS
6810 /*
6811 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6812 * encoding is different :(
6813 * FIXME is this the right way to detect 852GM/852GMV?
6814 */
6815 if (dev->pdev->revision == 0x1)
6816 return 133333;
6817
1b1d2716
VS
6818 pci_bus_read_config_word(dev->pdev->bus,
6819 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6820
e70236a8
JB
6821 /* Assume that the hardware is in the high speed state. This
6822 * should be the default.
6823 */
6824 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6825 case GC_CLOCK_133_200:
1b1d2716 6826 case GC_CLOCK_133_200_2:
e70236a8
JB
6827 case GC_CLOCK_100_200:
6828 return 200000;
6829 case GC_CLOCK_166_250:
6830 return 250000;
6831 case GC_CLOCK_100_133:
e907f170 6832 return 133333;
1b1d2716
VS
6833 case GC_CLOCK_133_266:
6834 case GC_CLOCK_133_266_2:
6835 case GC_CLOCK_166_266:
6836 return 266667;
e70236a8 6837 }
79e53945 6838
e70236a8
JB
6839 /* Shouldn't happen */
6840 return 0;
6841}
79e53945 6842
e70236a8
JB
6843static int i830_get_display_clock_speed(struct drm_device *dev)
6844{
e907f170 6845 return 133333;
79e53945
JB
6846}
6847
34edce2f
VS
6848static unsigned int intel_hpll_vco(struct drm_device *dev)
6849{
6850 struct drm_i915_private *dev_priv = dev->dev_private;
6851 static const unsigned int blb_vco[8] = {
6852 [0] = 3200000,
6853 [1] = 4000000,
6854 [2] = 5333333,
6855 [3] = 4800000,
6856 [4] = 6400000,
6857 };
6858 static const unsigned int pnv_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 [4] = 2666667,
6864 };
6865 static const unsigned int cl_vco[8] = {
6866 [0] = 3200000,
6867 [1] = 4000000,
6868 [2] = 5333333,
6869 [3] = 6400000,
6870 [4] = 3333333,
6871 [5] = 3566667,
6872 [6] = 4266667,
6873 };
6874 static const unsigned int elk_vco[8] = {
6875 [0] = 3200000,
6876 [1] = 4000000,
6877 [2] = 5333333,
6878 [3] = 4800000,
6879 };
6880 static const unsigned int ctg_vco[8] = {
6881 [0] = 3200000,
6882 [1] = 4000000,
6883 [2] = 5333333,
6884 [3] = 6400000,
6885 [4] = 2666667,
6886 [5] = 4266667,
6887 };
6888 const unsigned int *vco_table;
6889 unsigned int vco;
6890 uint8_t tmp = 0;
6891
6892 /* FIXME other chipsets? */
6893 if (IS_GM45(dev))
6894 vco_table = ctg_vco;
6895 else if (IS_G4X(dev))
6896 vco_table = elk_vco;
6897 else if (IS_CRESTLINE(dev))
6898 vco_table = cl_vco;
6899 else if (IS_PINEVIEW(dev))
6900 vco_table = pnv_vco;
6901 else if (IS_G33(dev))
6902 vco_table = blb_vco;
6903 else
6904 return 0;
6905
6906 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6907
6908 vco = vco_table[tmp & 0x7];
6909 if (vco == 0)
6910 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6911 else
6912 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6913
6914 return vco;
6915}
6916
6917static int gm45_get_display_clock_speed(struct drm_device *dev)
6918{
6919 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6920 uint16_t tmp = 0;
6921
6922 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6923
6924 cdclk_sel = (tmp >> 12) & 0x1;
6925
6926 switch (vco) {
6927 case 2666667:
6928 case 4000000:
6929 case 5333333:
6930 return cdclk_sel ? 333333 : 222222;
6931 case 3200000:
6932 return cdclk_sel ? 320000 : 228571;
6933 default:
6934 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6935 return 222222;
6936 }
6937}
6938
6939static int i965gm_get_display_clock_speed(struct drm_device *dev)
6940{
6941 static const uint8_t div_3200[] = { 16, 10, 8 };
6942 static const uint8_t div_4000[] = { 20, 12, 10 };
6943 static const uint8_t div_5333[] = { 24, 16, 14 };
6944 const uint8_t *div_table;
6945 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6946 uint16_t tmp = 0;
6947
6948 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6949
6950 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6951
6952 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6953 goto fail;
6954
6955 switch (vco) {
6956 case 3200000:
6957 div_table = div_3200;
6958 break;
6959 case 4000000:
6960 div_table = div_4000;
6961 break;
6962 case 5333333:
6963 div_table = div_5333;
6964 break;
6965 default:
6966 goto fail;
6967 }
6968
6969 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6970
caf4e252 6971fail:
34edce2f
VS
6972 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6973 return 200000;
6974}
6975
6976static int g33_get_display_clock_speed(struct drm_device *dev)
6977{
6978 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6979 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6980 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6981 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6982 const uint8_t *div_table;
6983 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6984 uint16_t tmp = 0;
6985
6986 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6987
6988 cdclk_sel = (tmp >> 4) & 0x7;
6989
6990 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6991 goto fail;
6992
6993 switch (vco) {
6994 case 3200000:
6995 div_table = div_3200;
6996 break;
6997 case 4000000:
6998 div_table = div_4000;
6999 break;
7000 case 4800000:
7001 div_table = div_4800;
7002 break;
7003 case 5333333:
7004 div_table = div_5333;
7005 break;
7006 default:
7007 goto fail;
7008 }
7009
7010 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7011
caf4e252 7012fail:
34edce2f
VS
7013 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7014 return 190476;
7015}
7016
2c07245f 7017static void
a65851af 7018intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7019{
a65851af
VS
7020 while (*num > DATA_LINK_M_N_MASK ||
7021 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7022 *num >>= 1;
7023 *den >>= 1;
7024 }
7025}
7026
a65851af
VS
7027static void compute_m_n(unsigned int m, unsigned int n,
7028 uint32_t *ret_m, uint32_t *ret_n)
7029{
7030 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7031 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7032 intel_reduce_m_n_ratio(ret_m, ret_n);
7033}
7034
e69d0bc1
DV
7035void
7036intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7037 int pixel_clock, int link_clock,
7038 struct intel_link_m_n *m_n)
2c07245f 7039{
e69d0bc1 7040 m_n->tu = 64;
a65851af
VS
7041
7042 compute_m_n(bits_per_pixel * pixel_clock,
7043 link_clock * nlanes * 8,
7044 &m_n->gmch_m, &m_n->gmch_n);
7045
7046 compute_m_n(pixel_clock, link_clock,
7047 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7048}
7049
a7615030
CW
7050static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7051{
d330a953
JN
7052 if (i915.panel_use_ssc >= 0)
7053 return i915.panel_use_ssc != 0;
41aa3448 7054 return dev_priv->vbt.lvds_use_ssc
435793df 7055 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7056}
7057
a93e255f
ACO
7058static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7059 int num_connectors)
c65d77d8 7060{
a93e255f 7061 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7062 struct drm_i915_private *dev_priv = dev->dev_private;
7063 int refclk;
7064
a93e255f
ACO
7065 WARN_ON(!crtc_state->base.state);
7066
5ab7b0b7 7067 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7068 refclk = 100000;
a93e255f 7069 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7070 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7071 refclk = dev_priv->vbt.lvds_ssc_freq;
7072 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7073 } else if (!IS_GEN2(dev)) {
7074 refclk = 96000;
7075 } else {
7076 refclk = 48000;
7077 }
7078
7079 return refclk;
7080}
7081
7429e9d4 7082static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7083{
7df00d7a 7084 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7085}
f47709a9 7086
7429e9d4
DV
7087static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7088{
7089 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7090}
7091
f47709a9 7092static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7093 struct intel_crtc_state *crtc_state,
a7516a05
JB
7094 intel_clock_t *reduced_clock)
7095{
f47709a9 7096 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7097 u32 fp, fp2 = 0;
7098
7099 if (IS_PINEVIEW(dev)) {
190f68c5 7100 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7101 if (reduced_clock)
7429e9d4 7102 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7103 } else {
190f68c5 7104 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7105 if (reduced_clock)
7429e9d4 7106 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7107 }
7108
190f68c5 7109 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7110
f47709a9 7111 crtc->lowfreq_avail = false;
a93e255f 7112 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7113 reduced_clock) {
190f68c5 7114 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7115 crtc->lowfreq_avail = true;
a7516a05 7116 } else {
190f68c5 7117 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7118 }
7119}
7120
5e69f97f
CML
7121static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7122 pipe)
89b667f8
JB
7123{
7124 u32 reg_val;
7125
7126 /*
7127 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7128 * and set it to a reasonable value instead.
7129 */
ab3c759a 7130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7131 reg_val &= 0xffffff00;
7132 reg_val |= 0x00000030;
ab3c759a 7133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7134
ab3c759a 7135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7136 reg_val &= 0x8cffffff;
7137 reg_val = 0x8c000000;
ab3c759a 7138 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7139
ab3c759a 7140 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7141 reg_val &= 0xffffff00;
ab3c759a 7142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7143
ab3c759a 7144 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7145 reg_val &= 0x00ffffff;
7146 reg_val |= 0xb0000000;
ab3c759a 7147 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7148}
7149
b551842d
DV
7150static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7151 struct intel_link_m_n *m_n)
7152{
7153 struct drm_device *dev = crtc->base.dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 int pipe = crtc->pipe;
7156
e3b95f1e
DV
7157 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7158 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7159 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7160 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7161}
7162
7163static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7164 struct intel_link_m_n *m_n,
7165 struct intel_link_m_n *m2_n2)
b551842d
DV
7166{
7167 struct drm_device *dev = crtc->base.dev;
7168 struct drm_i915_private *dev_priv = dev->dev_private;
7169 int pipe = crtc->pipe;
6e3c9717 7170 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7171
7172 if (INTEL_INFO(dev)->gen >= 5) {
7173 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7174 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7175 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7176 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7177 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7178 * for gen < 8) and if DRRS is supported (to make sure the
7179 * registers are not unnecessarily accessed).
7180 */
44395bfe 7181 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7182 crtc->config->has_drrs) {
f769cd24
VK
7183 I915_WRITE(PIPE_DATA_M2(transcoder),
7184 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7185 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7186 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7187 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7188 }
b551842d 7189 } else {
e3b95f1e
DV
7190 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7191 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7192 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7193 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7194 }
7195}
7196
fe3cd48d 7197void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7198{
fe3cd48d
R
7199 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7200
7201 if (m_n == M1_N1) {
7202 dp_m_n = &crtc->config->dp_m_n;
7203 dp_m2_n2 = &crtc->config->dp_m2_n2;
7204 } else if (m_n == M2_N2) {
7205
7206 /*
7207 * M2_N2 registers are not supported. Hence m2_n2 divider value
7208 * needs to be programmed into M1_N1.
7209 */
7210 dp_m_n = &crtc->config->dp_m2_n2;
7211 } else {
7212 DRM_ERROR("Unsupported divider value\n");
7213 return;
7214 }
7215
6e3c9717
ACO
7216 if (crtc->config->has_pch_encoder)
7217 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7218 else
fe3cd48d 7219 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7220}
7221
251ac862
DV
7222static void vlv_compute_dpll(struct intel_crtc *crtc,
7223 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7224{
7225 u32 dpll, dpll_md;
7226
7227 /*
7228 * Enable DPIO clock input. We should never disable the reference
7229 * clock for pipe B, since VGA hotplug / manual detection depends
7230 * on it.
7231 */
60bfe44f
VS
7232 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7233 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7234 /* We should never disable this, set it here for state tracking */
7235 if (crtc->pipe == PIPE_B)
7236 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7237 dpll |= DPLL_VCO_ENABLE;
d288f65f 7238 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7239
d288f65f 7240 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7241 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7242 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7243}
7244
d288f65f 7245static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7246 const struct intel_crtc_state *pipe_config)
a0c4da24 7247{
f47709a9 7248 struct drm_device *dev = crtc->base.dev;
a0c4da24 7249 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7250 int pipe = crtc->pipe;
bdd4b6a6 7251 u32 mdiv;
a0c4da24 7252 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7253 u32 coreclk, reg_val;
a0c4da24 7254
a580516d 7255 mutex_lock(&dev_priv->sb_lock);
09153000 7256
d288f65f
VS
7257 bestn = pipe_config->dpll.n;
7258 bestm1 = pipe_config->dpll.m1;
7259 bestm2 = pipe_config->dpll.m2;
7260 bestp1 = pipe_config->dpll.p1;
7261 bestp2 = pipe_config->dpll.p2;
a0c4da24 7262
89b667f8
JB
7263 /* See eDP HDMI DPIO driver vbios notes doc */
7264
7265 /* PLL B needs special handling */
bdd4b6a6 7266 if (pipe == PIPE_B)
5e69f97f 7267 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7268
7269 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7271
7272 /* Disable target IRef on PLL */
ab3c759a 7273 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7274 reg_val &= 0x00ffffff;
ab3c759a 7275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7276
7277 /* Disable fast lock */
ab3c759a 7278 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7279
7280 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7281 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7282 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7283 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7284 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7285
7286 /*
7287 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7288 * but we don't support that).
7289 * Note: don't use the DAC post divider as it seems unstable.
7290 */
7291 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7293
a0c4da24 7294 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7296
89b667f8 7297 /* Set HBR and RBR LPF coefficients */
d288f65f 7298 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7299 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7300 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7302 0x009f0003);
89b667f8 7303 else
ab3c759a 7304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7305 0x00d0000f);
7306
681a8504 7307 if (pipe_config->has_dp_encoder) {
89b667f8 7308 /* Use SSC source */
bdd4b6a6 7309 if (pipe == PIPE_A)
ab3c759a 7310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7311 0x0df40000);
7312 else
ab3c759a 7313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7314 0x0df70000);
7315 } else { /* HDMI or VGA */
7316 /* Use bend source */
bdd4b6a6 7317 if (pipe == PIPE_A)
ab3c759a 7318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7319 0x0df70000);
7320 else
ab3c759a 7321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7322 0x0df40000);
7323 }
a0c4da24 7324
ab3c759a 7325 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7326 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7327 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7328 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7329 coreclk |= 0x01000000;
ab3c759a 7330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7331
ab3c759a 7332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7333 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7334}
7335
251ac862
DV
7336static void chv_compute_dpll(struct intel_crtc *crtc,
7337 struct intel_crtc_state *pipe_config)
1ae0d137 7338{
60bfe44f
VS
7339 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7340 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7341 DPLL_VCO_ENABLE;
7342 if (crtc->pipe != PIPE_A)
d288f65f 7343 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7344
d288f65f
VS
7345 pipe_config->dpll_hw_state.dpll_md =
7346 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7347}
7348
d288f65f 7349static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7350 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7351{
7352 struct drm_device *dev = crtc->base.dev;
7353 struct drm_i915_private *dev_priv = dev->dev_private;
7354 int pipe = crtc->pipe;
7355 int dpll_reg = DPLL(crtc->pipe);
7356 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7357 u32 loopfilter, tribuf_calcntr;
9d556c99 7358 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7359 u32 dpio_val;
9cbe40c1 7360 int vco;
9d556c99 7361
d288f65f
VS
7362 bestn = pipe_config->dpll.n;
7363 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7364 bestm1 = pipe_config->dpll.m1;
7365 bestm2 = pipe_config->dpll.m2 >> 22;
7366 bestp1 = pipe_config->dpll.p1;
7367 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7368 vco = pipe_config->dpll.vco;
a945ce7e 7369 dpio_val = 0;
9cbe40c1 7370 loopfilter = 0;
9d556c99
CML
7371
7372 /*
7373 * Enable Refclk and SSC
7374 */
a11b0703 7375 I915_WRITE(dpll_reg,
d288f65f 7376 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7377
a580516d 7378 mutex_lock(&dev_priv->sb_lock);
9d556c99 7379
9d556c99
CML
7380 /* p1 and p2 divider */
7381 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7382 5 << DPIO_CHV_S1_DIV_SHIFT |
7383 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7384 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7385 1 << DPIO_CHV_K_DIV_SHIFT);
7386
7387 /* Feedback post-divider - m2 */
7388 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7389
7390 /* Feedback refclk divider - n and m1 */
7391 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7392 DPIO_CHV_M1_DIV_BY_2 |
7393 1 << DPIO_CHV_N_DIV_SHIFT);
7394
7395 /* M2 fraction division */
25a25dfc 7396 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7397
7398 /* M2 fraction division enable */
a945ce7e
VP
7399 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7400 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7401 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7402 if (bestm2_frac)
7403 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7404 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7405
de3a0fde
VP
7406 /* Program digital lock detect threshold */
7407 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7408 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7409 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7410 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7411 if (!bestm2_frac)
7412 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7413 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7414
9d556c99 7415 /* Loop filter */
9cbe40c1
VP
7416 if (vco == 5400000) {
7417 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7418 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7419 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7420 tribuf_calcntr = 0x9;
7421 } else if (vco <= 6200000) {
7422 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7423 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7424 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7425 tribuf_calcntr = 0x9;
7426 } else if (vco <= 6480000) {
7427 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7428 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7429 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7430 tribuf_calcntr = 0x8;
7431 } else {
7432 /* Not supported. Apply the same limits as in the max case */
7433 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7434 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7435 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7436 tribuf_calcntr = 0;
7437 }
9d556c99
CML
7438 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7439
968040b2 7440 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7441 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7442 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7443 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7444
9d556c99
CML
7445 /* AFC Recal */
7446 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7447 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7448 DPIO_AFC_RECAL);
7449
a580516d 7450 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7451}
7452
d288f65f
VS
7453/**
7454 * vlv_force_pll_on - forcibly enable just the PLL
7455 * @dev_priv: i915 private structure
7456 * @pipe: pipe PLL to enable
7457 * @dpll: PLL configuration
7458 *
7459 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7460 * in cases where we need the PLL enabled even when @pipe is not going to
7461 * be enabled.
7462 */
7463void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7464 const struct dpll *dpll)
7465{
7466 struct intel_crtc *crtc =
7467 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7468 struct intel_crtc_state pipe_config = {
a93e255f 7469 .base.crtc = &crtc->base,
d288f65f
VS
7470 .pixel_multiplier = 1,
7471 .dpll = *dpll,
7472 };
7473
7474 if (IS_CHERRYVIEW(dev)) {
251ac862 7475 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7476 chv_prepare_pll(crtc, &pipe_config);
7477 chv_enable_pll(crtc, &pipe_config);
7478 } else {
251ac862 7479 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7480 vlv_prepare_pll(crtc, &pipe_config);
7481 vlv_enable_pll(crtc, &pipe_config);
7482 }
7483}
7484
7485/**
7486 * vlv_force_pll_off - forcibly disable just the PLL
7487 * @dev_priv: i915 private structure
7488 * @pipe: pipe PLL to disable
7489 *
7490 * Disable the PLL for @pipe. To be used in cases where we need
7491 * the PLL enabled even when @pipe is not going to be enabled.
7492 */
7493void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7494{
7495 if (IS_CHERRYVIEW(dev))
7496 chv_disable_pll(to_i915(dev), pipe);
7497 else
7498 vlv_disable_pll(to_i915(dev), pipe);
7499}
7500
251ac862
DV
7501static void i9xx_compute_dpll(struct intel_crtc *crtc,
7502 struct intel_crtc_state *crtc_state,
7503 intel_clock_t *reduced_clock,
7504 int num_connectors)
eb1cbe48 7505{
f47709a9 7506 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7507 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7508 u32 dpll;
7509 bool is_sdvo;
190f68c5 7510 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7511
190f68c5 7512 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7513
a93e255f
ACO
7514 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7515 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7516
7517 dpll = DPLL_VGA_MODE_DIS;
7518
a93e255f 7519 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7520 dpll |= DPLLB_MODE_LVDS;
7521 else
7522 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7523
ef1b460d 7524 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7525 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7526 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7527 }
198a037f
DV
7528
7529 if (is_sdvo)
4a33e48d 7530 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7531
190f68c5 7532 if (crtc_state->has_dp_encoder)
4a33e48d 7533 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7534
7535 /* compute bitmask from p1 value */
7536 if (IS_PINEVIEW(dev))
7537 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7538 else {
7539 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7540 if (IS_G4X(dev) && reduced_clock)
7541 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7542 }
7543 switch (clock->p2) {
7544 case 5:
7545 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7546 break;
7547 case 7:
7548 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7549 break;
7550 case 10:
7551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7552 break;
7553 case 14:
7554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7555 break;
7556 }
7557 if (INTEL_INFO(dev)->gen >= 4)
7558 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7559
190f68c5 7560 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7561 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7562 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7563 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7564 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7565 else
7566 dpll |= PLL_REF_INPUT_DREFCLK;
7567
7568 dpll |= DPLL_VCO_ENABLE;
190f68c5 7569 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7570
eb1cbe48 7571 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7572 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7573 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7574 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7575 }
7576}
7577
251ac862
DV
7578static void i8xx_compute_dpll(struct intel_crtc *crtc,
7579 struct intel_crtc_state *crtc_state,
7580 intel_clock_t *reduced_clock,
7581 int num_connectors)
eb1cbe48 7582{
f47709a9 7583 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7584 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7585 u32 dpll;
190f68c5 7586 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7587
190f68c5 7588 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7589
eb1cbe48
DV
7590 dpll = DPLL_VGA_MODE_DIS;
7591
a93e255f 7592 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7593 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7594 } else {
7595 if (clock->p1 == 2)
7596 dpll |= PLL_P1_DIVIDE_BY_TWO;
7597 else
7598 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7599 if (clock->p2 == 4)
7600 dpll |= PLL_P2_DIVIDE_BY_4;
7601 }
7602
a93e255f 7603 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7604 dpll |= DPLL_DVO_2X_MODE;
7605
a93e255f 7606 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7607 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7608 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7609 else
7610 dpll |= PLL_REF_INPUT_DREFCLK;
7611
7612 dpll |= DPLL_VCO_ENABLE;
190f68c5 7613 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7614}
7615
8a654f3b 7616static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7617{
7618 struct drm_device *dev = intel_crtc->base.dev;
7619 struct drm_i915_private *dev_priv = dev->dev_private;
7620 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7621 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7622 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7623 uint32_t crtc_vtotal, crtc_vblank_end;
7624 int vsyncshift = 0;
4d8a62ea
DV
7625
7626 /* We need to be careful not to changed the adjusted mode, for otherwise
7627 * the hw state checker will get angry at the mismatch. */
7628 crtc_vtotal = adjusted_mode->crtc_vtotal;
7629 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7630
609aeaca 7631 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7632 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7633 crtc_vtotal -= 1;
7634 crtc_vblank_end -= 1;
609aeaca 7635
409ee761 7636 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7637 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7638 else
7639 vsyncshift = adjusted_mode->crtc_hsync_start -
7640 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7641 if (vsyncshift < 0)
7642 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7643 }
7644
7645 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7646 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7647
fe2b8f9d 7648 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7649 (adjusted_mode->crtc_hdisplay - 1) |
7650 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7651 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7652 (adjusted_mode->crtc_hblank_start - 1) |
7653 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7654 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7655 (adjusted_mode->crtc_hsync_start - 1) |
7656 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7657
fe2b8f9d 7658 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7659 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7660 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7661 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7662 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7663 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7664 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7665 (adjusted_mode->crtc_vsync_start - 1) |
7666 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7667
b5e508d4
PZ
7668 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7669 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7670 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7671 * bits. */
7672 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7673 (pipe == PIPE_B || pipe == PIPE_C))
7674 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7675
b0e77b9c
PZ
7676 /* pipesrc controls the size that is scaled from, which should
7677 * always be the user's requested size.
7678 */
7679 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7680 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7681 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7682}
7683
1bd1bd80 7684static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7685 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7686{
7687 struct drm_device *dev = crtc->base.dev;
7688 struct drm_i915_private *dev_priv = dev->dev_private;
7689 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7690 uint32_t tmp;
7691
7692 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7693 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7695 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7696 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7697 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7698 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7699 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7700 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7701
7702 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7703 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7705 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7706 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7708 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7709 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7710 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7711
7712 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7713 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7714 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7715 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7716 }
7717
7718 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7719 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7720 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7721
2d112de7
ACO
7722 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7723 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7724}
7725
f6a83288 7726void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7727 struct intel_crtc_state *pipe_config)
babea61d 7728{
2d112de7
ACO
7729 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7730 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7731 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7732 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7733
2d112de7
ACO
7734 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7735 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7736 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7737 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7738
2d112de7 7739 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7740 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7741
2d112de7
ACO
7742 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7743 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7744
7745 mode->hsync = drm_mode_hsync(mode);
7746 mode->vrefresh = drm_mode_vrefresh(mode);
7747 drm_mode_set_name(mode);
babea61d
JB
7748}
7749
84b046f3
DV
7750static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7751{
7752 struct drm_device *dev = intel_crtc->base.dev;
7753 struct drm_i915_private *dev_priv = dev->dev_private;
7754 uint32_t pipeconf;
7755
9f11a9e4 7756 pipeconf = 0;
84b046f3 7757
b6b5d049
VS
7758 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7759 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7760 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7761
6e3c9717 7762 if (intel_crtc->config->double_wide)
cf532bb2 7763 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7764
ff9ce46e
DV
7765 /* only g4x and later have fancy bpc/dither controls */
7766 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7767 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7768 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7769 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7770 PIPECONF_DITHER_TYPE_SP;
84b046f3 7771
6e3c9717 7772 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7773 case 18:
7774 pipeconf |= PIPECONF_6BPC;
7775 break;
7776 case 24:
7777 pipeconf |= PIPECONF_8BPC;
7778 break;
7779 case 30:
7780 pipeconf |= PIPECONF_10BPC;
7781 break;
7782 default:
7783 /* Case prevented by intel_choose_pipe_bpp_dither. */
7784 BUG();
84b046f3
DV
7785 }
7786 }
7787
7788 if (HAS_PIPE_CXSR(dev)) {
7789 if (intel_crtc->lowfreq_avail) {
7790 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7791 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7792 } else {
7793 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7794 }
7795 }
7796
6e3c9717 7797 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7798 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7799 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7800 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7801 else
7802 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7803 } else
84b046f3
DV
7804 pipeconf |= PIPECONF_PROGRESSIVE;
7805
6e3c9717 7806 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7807 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7808
84b046f3
DV
7809 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7810 POSTING_READ(PIPECONF(intel_crtc->pipe));
7811}
7812
190f68c5
ACO
7813static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7814 struct intel_crtc_state *crtc_state)
79e53945 7815{
c7653199 7816 struct drm_device *dev = crtc->base.dev;
79e53945 7817 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7818 int refclk, num_connectors = 0;
c329a4ec
DV
7819 intel_clock_t clock;
7820 bool ok;
7821 bool is_dsi = false;
5eddb70b 7822 struct intel_encoder *encoder;
d4906093 7823 const intel_limit_t *limit;
55bb9992 7824 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7825 struct drm_connector *connector;
55bb9992
ACO
7826 struct drm_connector_state *connector_state;
7827 int i;
79e53945 7828
dd3cd74a
ACO
7829 memset(&crtc_state->dpll_hw_state, 0,
7830 sizeof(crtc_state->dpll_hw_state));
7831
da3ced29 7832 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7833 if (connector_state->crtc != &crtc->base)
7834 continue;
7835
7836 encoder = to_intel_encoder(connector_state->best_encoder);
7837
5eddb70b 7838 switch (encoder->type) {
e9fd1c02
JN
7839 case INTEL_OUTPUT_DSI:
7840 is_dsi = true;
7841 break;
6847d71b
PZ
7842 default:
7843 break;
79e53945 7844 }
43565a06 7845
c751ce4f 7846 num_connectors++;
79e53945
JB
7847 }
7848
f2335330 7849 if (is_dsi)
5b18e57c 7850 return 0;
f2335330 7851
190f68c5 7852 if (!crtc_state->clock_set) {
a93e255f 7853 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7854
e9fd1c02
JN
7855 /*
7856 * Returns a set of divisors for the desired target clock with
7857 * the given refclk, or FALSE. The returned values represent
7858 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7859 * 2) / p1 / p2.
7860 */
a93e255f
ACO
7861 limit = intel_limit(crtc_state, refclk);
7862 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7863 crtc_state->port_clock,
e9fd1c02 7864 refclk, NULL, &clock);
f2335330 7865 if (!ok) {
e9fd1c02
JN
7866 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7867 return -EINVAL;
7868 }
79e53945 7869
f2335330 7870 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7871 crtc_state->dpll.n = clock.n;
7872 crtc_state->dpll.m1 = clock.m1;
7873 crtc_state->dpll.m2 = clock.m2;
7874 crtc_state->dpll.p1 = clock.p1;
7875 crtc_state->dpll.p2 = clock.p2;
f47709a9 7876 }
7026d4ac 7877
e9fd1c02 7878 if (IS_GEN2(dev)) {
c329a4ec 7879 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7880 num_connectors);
9d556c99 7881 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7882 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7883 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7884 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7885 } else {
c329a4ec 7886 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7887 num_connectors);
e9fd1c02 7888 }
79e53945 7889
c8f7a0db 7890 return 0;
f564048e
EA
7891}
7892
2fa2fe9a 7893static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7894 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7895{
7896 struct drm_device *dev = crtc->base.dev;
7897 struct drm_i915_private *dev_priv = dev->dev_private;
7898 uint32_t tmp;
7899
dc9e7dec
VS
7900 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7901 return;
7902
2fa2fe9a 7903 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7904 if (!(tmp & PFIT_ENABLE))
7905 return;
2fa2fe9a 7906
06922821 7907 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7908 if (INTEL_INFO(dev)->gen < 4) {
7909 if (crtc->pipe != PIPE_B)
7910 return;
2fa2fe9a
DV
7911 } else {
7912 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7913 return;
7914 }
7915
06922821 7916 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7917 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7918 if (INTEL_INFO(dev)->gen < 5)
7919 pipe_config->gmch_pfit.lvds_border_bits =
7920 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7921}
7922
acbec814 7923static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7924 struct intel_crtc_state *pipe_config)
acbec814
JB
7925{
7926 struct drm_device *dev = crtc->base.dev;
7927 struct drm_i915_private *dev_priv = dev->dev_private;
7928 int pipe = pipe_config->cpu_transcoder;
7929 intel_clock_t clock;
7930 u32 mdiv;
662c6ecb 7931 int refclk = 100000;
acbec814 7932
f573de5a
SK
7933 /* In case of MIPI DPLL will not even be used */
7934 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7935 return;
7936
a580516d 7937 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7938 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7939 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7940
7941 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7942 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7943 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7944 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7945 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7946
dccbea3b 7947 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7948}
7949
5724dbd1
DL
7950static void
7951i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7952 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7953{
7954 struct drm_device *dev = crtc->base.dev;
7955 struct drm_i915_private *dev_priv = dev->dev_private;
7956 u32 val, base, offset;
7957 int pipe = crtc->pipe, plane = crtc->plane;
7958 int fourcc, pixel_format;
6761dd31 7959 unsigned int aligned_height;
b113d5ee 7960 struct drm_framebuffer *fb;
1b842c89 7961 struct intel_framebuffer *intel_fb;
1ad292b5 7962
42a7b088
DL
7963 val = I915_READ(DSPCNTR(plane));
7964 if (!(val & DISPLAY_PLANE_ENABLE))
7965 return;
7966
d9806c9f 7967 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7968 if (!intel_fb) {
1ad292b5
JB
7969 DRM_DEBUG_KMS("failed to alloc fb\n");
7970 return;
7971 }
7972
1b842c89
DL
7973 fb = &intel_fb->base;
7974
18c5247e
DV
7975 if (INTEL_INFO(dev)->gen >= 4) {
7976 if (val & DISPPLANE_TILED) {
49af449b 7977 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7978 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7979 }
7980 }
1ad292b5
JB
7981
7982 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7983 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7984 fb->pixel_format = fourcc;
7985 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7986
7987 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7988 if (plane_config->tiling)
1ad292b5
JB
7989 offset = I915_READ(DSPTILEOFF(plane));
7990 else
7991 offset = I915_READ(DSPLINOFF(plane));
7992 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7993 } else {
7994 base = I915_READ(DSPADDR(plane));
7995 }
7996 plane_config->base = base;
7997
7998 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7999 fb->width = ((val >> 16) & 0xfff) + 1;
8000 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8001
8002 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8003 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8004
b113d5ee 8005 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8006 fb->pixel_format,
8007 fb->modifier[0]);
1ad292b5 8008
f37b5c2b 8009 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8010
2844a921
DL
8011 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8012 pipe_name(pipe), plane, fb->width, fb->height,
8013 fb->bits_per_pixel, base, fb->pitches[0],
8014 plane_config->size);
1ad292b5 8015
2d14030b 8016 plane_config->fb = intel_fb;
1ad292b5
JB
8017}
8018
70b23a98 8019static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8020 struct intel_crtc_state *pipe_config)
70b23a98
VS
8021{
8022 struct drm_device *dev = crtc->base.dev;
8023 struct drm_i915_private *dev_priv = dev->dev_private;
8024 int pipe = pipe_config->cpu_transcoder;
8025 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8026 intel_clock_t clock;
0d7b6b11 8027 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8028 int refclk = 100000;
8029
a580516d 8030 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8031 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8032 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8033 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8034 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8035 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8036 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8037
8038 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8039 clock.m2 = (pll_dw0 & 0xff) << 22;
8040 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8041 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8042 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8043 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8044 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8045
dccbea3b 8046 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8047}
8048
0e8ffe1b 8049static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8050 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8051{
8052 struct drm_device *dev = crtc->base.dev;
8053 struct drm_i915_private *dev_priv = dev->dev_private;
8054 uint32_t tmp;
8055
f458ebbc
DV
8056 if (!intel_display_power_is_enabled(dev_priv,
8057 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8058 return false;
8059
e143a21c 8060 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8061 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8062
0e8ffe1b
DV
8063 tmp = I915_READ(PIPECONF(crtc->pipe));
8064 if (!(tmp & PIPECONF_ENABLE))
8065 return false;
8066
42571aef
VS
8067 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8068 switch (tmp & PIPECONF_BPC_MASK) {
8069 case PIPECONF_6BPC:
8070 pipe_config->pipe_bpp = 18;
8071 break;
8072 case PIPECONF_8BPC:
8073 pipe_config->pipe_bpp = 24;
8074 break;
8075 case PIPECONF_10BPC:
8076 pipe_config->pipe_bpp = 30;
8077 break;
8078 default:
8079 break;
8080 }
8081 }
8082
b5a9fa09
DV
8083 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8084 pipe_config->limited_color_range = true;
8085
282740f7
VS
8086 if (INTEL_INFO(dev)->gen < 4)
8087 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8088
1bd1bd80
DV
8089 intel_get_pipe_timings(crtc, pipe_config);
8090
2fa2fe9a
DV
8091 i9xx_get_pfit_config(crtc, pipe_config);
8092
6c49f241
DV
8093 if (INTEL_INFO(dev)->gen >= 4) {
8094 tmp = I915_READ(DPLL_MD(crtc->pipe));
8095 pipe_config->pixel_multiplier =
8096 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8097 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8098 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8099 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8100 tmp = I915_READ(DPLL(crtc->pipe));
8101 pipe_config->pixel_multiplier =
8102 ((tmp & SDVO_MULTIPLIER_MASK)
8103 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8104 } else {
8105 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8106 * port and will be fixed up in the encoder->get_config
8107 * function. */
8108 pipe_config->pixel_multiplier = 1;
8109 }
8bcc2795
DV
8110 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8111 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8112 /*
8113 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8114 * on 830. Filter it out here so that we don't
8115 * report errors due to that.
8116 */
8117 if (IS_I830(dev))
8118 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8119
8bcc2795
DV
8120 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8121 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8122 } else {
8123 /* Mask out read-only status bits. */
8124 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8125 DPLL_PORTC_READY_MASK |
8126 DPLL_PORTB_READY_MASK);
8bcc2795 8127 }
6c49f241 8128
70b23a98
VS
8129 if (IS_CHERRYVIEW(dev))
8130 chv_crtc_clock_get(crtc, pipe_config);
8131 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8132 vlv_crtc_clock_get(crtc, pipe_config);
8133 else
8134 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8135
0f64614d
VS
8136 /*
8137 * Normally the dotclock is filled in by the encoder .get_config()
8138 * but in case the pipe is enabled w/o any ports we need a sane
8139 * default.
8140 */
8141 pipe_config->base.adjusted_mode.crtc_clock =
8142 pipe_config->port_clock / pipe_config->pixel_multiplier;
8143
0e8ffe1b
DV
8144 return true;
8145}
8146
dde86e2d 8147static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8148{
8149 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8150 struct intel_encoder *encoder;
74cfd7ac 8151 u32 val, final;
13d83a67 8152 bool has_lvds = false;
199e5d79 8153 bool has_cpu_edp = false;
199e5d79 8154 bool has_panel = false;
99eb6a01
KP
8155 bool has_ck505 = false;
8156 bool can_ssc = false;
13d83a67
JB
8157
8158 /* We need to take the global config into account */
b2784e15 8159 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8160 switch (encoder->type) {
8161 case INTEL_OUTPUT_LVDS:
8162 has_panel = true;
8163 has_lvds = true;
8164 break;
8165 case INTEL_OUTPUT_EDP:
8166 has_panel = true;
2de6905f 8167 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8168 has_cpu_edp = true;
8169 break;
6847d71b
PZ
8170 default:
8171 break;
13d83a67
JB
8172 }
8173 }
8174
99eb6a01 8175 if (HAS_PCH_IBX(dev)) {
41aa3448 8176 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8177 can_ssc = has_ck505;
8178 } else {
8179 has_ck505 = false;
8180 can_ssc = true;
8181 }
8182
2de6905f
ID
8183 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8184 has_panel, has_lvds, has_ck505);
13d83a67
JB
8185
8186 /* Ironlake: try to setup display ref clock before DPLL
8187 * enabling. This is only under driver's control after
8188 * PCH B stepping, previous chipset stepping should be
8189 * ignoring this setting.
8190 */
74cfd7ac
CW
8191 val = I915_READ(PCH_DREF_CONTROL);
8192
8193 /* As we must carefully and slowly disable/enable each source in turn,
8194 * compute the final state we want first and check if we need to
8195 * make any changes at all.
8196 */
8197 final = val;
8198 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8199 if (has_ck505)
8200 final |= DREF_NONSPREAD_CK505_ENABLE;
8201 else
8202 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8203
8204 final &= ~DREF_SSC_SOURCE_MASK;
8205 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8206 final &= ~DREF_SSC1_ENABLE;
8207
8208 if (has_panel) {
8209 final |= DREF_SSC_SOURCE_ENABLE;
8210
8211 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8212 final |= DREF_SSC1_ENABLE;
8213
8214 if (has_cpu_edp) {
8215 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8216 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8217 else
8218 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8219 } else
8220 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8221 } else {
8222 final |= DREF_SSC_SOURCE_DISABLE;
8223 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8224 }
8225
8226 if (final == val)
8227 return;
8228
13d83a67 8229 /* Always enable nonspread source */
74cfd7ac 8230 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8231
99eb6a01 8232 if (has_ck505)
74cfd7ac 8233 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8234 else
74cfd7ac 8235 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8236
199e5d79 8237 if (has_panel) {
74cfd7ac
CW
8238 val &= ~DREF_SSC_SOURCE_MASK;
8239 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8240
199e5d79 8241 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8242 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8243 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8244 val |= DREF_SSC1_ENABLE;
e77166b5 8245 } else
74cfd7ac 8246 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8247
8248 /* Get SSC going before enabling the outputs */
74cfd7ac 8249 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8250 POSTING_READ(PCH_DREF_CONTROL);
8251 udelay(200);
8252
74cfd7ac 8253 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8254
8255 /* Enable CPU source on CPU attached eDP */
199e5d79 8256 if (has_cpu_edp) {
99eb6a01 8257 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8258 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8259 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8260 } else
74cfd7ac 8261 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8262 } else
74cfd7ac 8263 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8264
74cfd7ac 8265 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8266 POSTING_READ(PCH_DREF_CONTROL);
8267 udelay(200);
8268 } else {
8269 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8270
74cfd7ac 8271 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8272
8273 /* Turn off CPU output */
74cfd7ac 8274 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8275
74cfd7ac 8276 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8277 POSTING_READ(PCH_DREF_CONTROL);
8278 udelay(200);
8279
8280 /* Turn off the SSC source */
74cfd7ac
CW
8281 val &= ~DREF_SSC_SOURCE_MASK;
8282 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8283
8284 /* Turn off SSC1 */
74cfd7ac 8285 val &= ~DREF_SSC1_ENABLE;
199e5d79 8286
74cfd7ac 8287 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8288 POSTING_READ(PCH_DREF_CONTROL);
8289 udelay(200);
8290 }
74cfd7ac
CW
8291
8292 BUG_ON(val != final);
13d83a67
JB
8293}
8294
f31f2d55 8295static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8296{
f31f2d55 8297 uint32_t tmp;
dde86e2d 8298
0ff066a9
PZ
8299 tmp = I915_READ(SOUTH_CHICKEN2);
8300 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8301 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8302
0ff066a9
PZ
8303 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8304 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8305 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8306
0ff066a9
PZ
8307 tmp = I915_READ(SOUTH_CHICKEN2);
8308 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8309 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8310
0ff066a9
PZ
8311 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8312 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8313 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8314}
8315
8316/* WaMPhyProgramming:hsw */
8317static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8318{
8319 uint32_t tmp;
dde86e2d
PZ
8320
8321 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8322 tmp &= ~(0xFF << 24);
8323 tmp |= (0x12 << 24);
8324 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8325
dde86e2d
PZ
8326 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8327 tmp |= (1 << 11);
8328 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8329
8330 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8331 tmp |= (1 << 11);
8332 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8333
dde86e2d
PZ
8334 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8335 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8336 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8337
8338 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8339 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8340 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8341
0ff066a9
PZ
8342 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8343 tmp &= ~(7 << 13);
8344 tmp |= (5 << 13);
8345 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8346
0ff066a9
PZ
8347 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8348 tmp &= ~(7 << 13);
8349 tmp |= (5 << 13);
8350 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8351
8352 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8353 tmp &= ~0xFF;
8354 tmp |= 0x1C;
8355 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8356
8357 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8358 tmp &= ~0xFF;
8359 tmp |= 0x1C;
8360 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8361
8362 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8363 tmp &= ~(0xFF << 16);
8364 tmp |= (0x1C << 16);
8365 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8366
8367 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8368 tmp &= ~(0xFF << 16);
8369 tmp |= (0x1C << 16);
8370 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8371
0ff066a9
PZ
8372 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8373 tmp |= (1 << 27);
8374 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8375
0ff066a9
PZ
8376 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8377 tmp |= (1 << 27);
8378 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8379
0ff066a9
PZ
8380 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8381 tmp &= ~(0xF << 28);
8382 tmp |= (4 << 28);
8383 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8384
0ff066a9
PZ
8385 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8386 tmp &= ~(0xF << 28);
8387 tmp |= (4 << 28);
8388 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8389}
8390
2fa86a1f
PZ
8391/* Implements 3 different sequences from BSpec chapter "Display iCLK
8392 * Programming" based on the parameters passed:
8393 * - Sequence to enable CLKOUT_DP
8394 * - Sequence to enable CLKOUT_DP without spread
8395 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8396 */
8397static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8398 bool with_fdi)
f31f2d55
PZ
8399{
8400 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8401 uint32_t reg, tmp;
8402
8403 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8404 with_spread = true;
c2699524 8405 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8406 with_fdi = false;
f31f2d55 8407
a580516d 8408 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8409
8410 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8411 tmp &= ~SBI_SSCCTL_DISABLE;
8412 tmp |= SBI_SSCCTL_PATHALT;
8413 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8414
8415 udelay(24);
8416
2fa86a1f
PZ
8417 if (with_spread) {
8418 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8419 tmp &= ~SBI_SSCCTL_PATHALT;
8420 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8421
2fa86a1f
PZ
8422 if (with_fdi) {
8423 lpt_reset_fdi_mphy(dev_priv);
8424 lpt_program_fdi_mphy(dev_priv);
8425 }
8426 }
dde86e2d 8427
c2699524 8428 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8429 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8430 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8431 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8432
a580516d 8433 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8434}
8435
47701c3b
PZ
8436/* Sequence to disable CLKOUT_DP */
8437static void lpt_disable_clkout_dp(struct drm_device *dev)
8438{
8439 struct drm_i915_private *dev_priv = dev->dev_private;
8440 uint32_t reg, tmp;
8441
a580516d 8442 mutex_lock(&dev_priv->sb_lock);
47701c3b 8443
c2699524 8444 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8445 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8446 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8447 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8448
8449 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8450 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8451 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8452 tmp |= SBI_SSCCTL_PATHALT;
8453 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8454 udelay(32);
8455 }
8456 tmp |= SBI_SSCCTL_DISABLE;
8457 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8458 }
8459
a580516d 8460 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8461}
8462
bf8fa3d3
PZ
8463static void lpt_init_pch_refclk(struct drm_device *dev)
8464{
bf8fa3d3
PZ
8465 struct intel_encoder *encoder;
8466 bool has_vga = false;
8467
b2784e15 8468 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8469 switch (encoder->type) {
8470 case INTEL_OUTPUT_ANALOG:
8471 has_vga = true;
8472 break;
6847d71b
PZ
8473 default:
8474 break;
bf8fa3d3
PZ
8475 }
8476 }
8477
47701c3b
PZ
8478 if (has_vga)
8479 lpt_enable_clkout_dp(dev, true, true);
8480 else
8481 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8482}
8483
dde86e2d
PZ
8484/*
8485 * Initialize reference clocks when the driver loads
8486 */
8487void intel_init_pch_refclk(struct drm_device *dev)
8488{
8489 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8490 ironlake_init_pch_refclk(dev);
8491 else if (HAS_PCH_LPT(dev))
8492 lpt_init_pch_refclk(dev);
8493}
8494
55bb9992 8495static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8496{
55bb9992 8497 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8498 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8499 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8500 struct drm_connector *connector;
55bb9992 8501 struct drm_connector_state *connector_state;
d9d444cb 8502 struct intel_encoder *encoder;
55bb9992 8503 int num_connectors = 0, i;
d9d444cb
JB
8504 bool is_lvds = false;
8505
da3ced29 8506 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8507 if (connector_state->crtc != crtc_state->base.crtc)
8508 continue;
8509
8510 encoder = to_intel_encoder(connector_state->best_encoder);
8511
d9d444cb
JB
8512 switch (encoder->type) {
8513 case INTEL_OUTPUT_LVDS:
8514 is_lvds = true;
8515 break;
6847d71b
PZ
8516 default:
8517 break;
d9d444cb
JB
8518 }
8519 num_connectors++;
8520 }
8521
8522 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8523 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8524 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8525 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8526 }
8527
8528 return 120000;
8529}
8530
6ff93609 8531static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8532{
c8203565 8533 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8535 int pipe = intel_crtc->pipe;
c8203565
PZ
8536 uint32_t val;
8537
78114071 8538 val = 0;
c8203565 8539
6e3c9717 8540 switch (intel_crtc->config->pipe_bpp) {
c8203565 8541 case 18:
dfd07d72 8542 val |= PIPECONF_6BPC;
c8203565
PZ
8543 break;
8544 case 24:
dfd07d72 8545 val |= PIPECONF_8BPC;
c8203565
PZ
8546 break;
8547 case 30:
dfd07d72 8548 val |= PIPECONF_10BPC;
c8203565
PZ
8549 break;
8550 case 36:
dfd07d72 8551 val |= PIPECONF_12BPC;
c8203565
PZ
8552 break;
8553 default:
cc769b62
PZ
8554 /* Case prevented by intel_choose_pipe_bpp_dither. */
8555 BUG();
c8203565
PZ
8556 }
8557
6e3c9717 8558 if (intel_crtc->config->dither)
c8203565
PZ
8559 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8560
6e3c9717 8561 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8562 val |= PIPECONF_INTERLACED_ILK;
8563 else
8564 val |= PIPECONF_PROGRESSIVE;
8565
6e3c9717 8566 if (intel_crtc->config->limited_color_range)
3685a8f3 8567 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8568
c8203565
PZ
8569 I915_WRITE(PIPECONF(pipe), val);
8570 POSTING_READ(PIPECONF(pipe));
8571}
8572
86d3efce
VS
8573/*
8574 * Set up the pipe CSC unit.
8575 *
8576 * Currently only full range RGB to limited range RGB conversion
8577 * is supported, but eventually this should handle various
8578 * RGB<->YCbCr scenarios as well.
8579 */
50f3b016 8580static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8581{
8582 struct drm_device *dev = crtc->dev;
8583 struct drm_i915_private *dev_priv = dev->dev_private;
8584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8585 int pipe = intel_crtc->pipe;
8586 uint16_t coeff = 0x7800; /* 1.0 */
8587
8588 /*
8589 * TODO: Check what kind of values actually come out of the pipe
8590 * with these coeff/postoff values and adjust to get the best
8591 * accuracy. Perhaps we even need to take the bpc value into
8592 * consideration.
8593 */
8594
6e3c9717 8595 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8596 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8597
8598 /*
8599 * GY/GU and RY/RU should be the other way around according
8600 * to BSpec, but reality doesn't agree. Just set them up in
8601 * a way that results in the correct picture.
8602 */
8603 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8604 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8605
8606 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8607 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8608
8609 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8610 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8611
8612 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8613 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8614 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8615
8616 if (INTEL_INFO(dev)->gen > 6) {
8617 uint16_t postoff = 0;
8618
6e3c9717 8619 if (intel_crtc->config->limited_color_range)
32cf0cb0 8620 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8621
8622 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8623 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8624 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8625
8626 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8627 } else {
8628 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8629
6e3c9717 8630 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8631 mode |= CSC_BLACK_SCREEN_OFFSET;
8632
8633 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8634 }
8635}
8636
6ff93609 8637static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8638{
756f85cf
PZ
8639 struct drm_device *dev = crtc->dev;
8640 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8642 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8643 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8644 uint32_t val;
8645
3eff4faa 8646 val = 0;
ee2b0b38 8647
6e3c9717 8648 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8649 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8650
6e3c9717 8651 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8652 val |= PIPECONF_INTERLACED_ILK;
8653 else
8654 val |= PIPECONF_PROGRESSIVE;
8655
702e7a56
PZ
8656 I915_WRITE(PIPECONF(cpu_transcoder), val);
8657 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8658
8659 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8660 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8661
3cdf122c 8662 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8663 val = 0;
8664
6e3c9717 8665 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8666 case 18:
8667 val |= PIPEMISC_DITHER_6_BPC;
8668 break;
8669 case 24:
8670 val |= PIPEMISC_DITHER_8_BPC;
8671 break;
8672 case 30:
8673 val |= PIPEMISC_DITHER_10_BPC;
8674 break;
8675 case 36:
8676 val |= PIPEMISC_DITHER_12_BPC;
8677 break;
8678 default:
8679 /* Case prevented by pipe_config_set_bpp. */
8680 BUG();
8681 }
8682
6e3c9717 8683 if (intel_crtc->config->dither)
756f85cf
PZ
8684 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8685
8686 I915_WRITE(PIPEMISC(pipe), val);
8687 }
ee2b0b38
PZ
8688}
8689
6591c6e4 8690static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8691 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8692 intel_clock_t *clock,
8693 bool *has_reduced_clock,
8694 intel_clock_t *reduced_clock)
8695{
8696 struct drm_device *dev = crtc->dev;
8697 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8698 int refclk;
d4906093 8699 const intel_limit_t *limit;
c329a4ec 8700 bool ret;
79e53945 8701
55bb9992 8702 refclk = ironlake_get_refclk(crtc_state);
79e53945 8703
d4906093
ML
8704 /*
8705 * Returns a set of divisors for the desired target clock with the given
8706 * refclk, or FALSE. The returned values represent the clock equation:
8707 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8708 */
a93e255f
ACO
8709 limit = intel_limit(crtc_state, refclk);
8710 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8711 crtc_state->port_clock,
ee9300bb 8712 refclk, NULL, clock);
6591c6e4
PZ
8713 if (!ret)
8714 return false;
cda4b7d3 8715
6591c6e4
PZ
8716 return true;
8717}
8718
d4b1931c
PZ
8719int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8720{
8721 /*
8722 * Account for spread spectrum to avoid
8723 * oversubscribing the link. Max center spread
8724 * is 2.5%; use 5% for safety's sake.
8725 */
8726 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8727 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8728}
8729
7429e9d4 8730static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8731{
7429e9d4 8732 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8733}
8734
de13a2e3 8735static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8736 struct intel_crtc_state *crtc_state,
7429e9d4 8737 u32 *fp,
9a7c7890 8738 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8739{
de13a2e3 8740 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8741 struct drm_device *dev = crtc->dev;
8742 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8743 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8744 struct drm_connector *connector;
55bb9992
ACO
8745 struct drm_connector_state *connector_state;
8746 struct intel_encoder *encoder;
de13a2e3 8747 uint32_t dpll;
55bb9992 8748 int factor, num_connectors = 0, i;
09ede541 8749 bool is_lvds = false, is_sdvo = false;
79e53945 8750
da3ced29 8751 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8752 if (connector_state->crtc != crtc_state->base.crtc)
8753 continue;
8754
8755 encoder = to_intel_encoder(connector_state->best_encoder);
8756
8757 switch (encoder->type) {
79e53945
JB
8758 case INTEL_OUTPUT_LVDS:
8759 is_lvds = true;
8760 break;
8761 case INTEL_OUTPUT_SDVO:
7d57382e 8762 case INTEL_OUTPUT_HDMI:
79e53945 8763 is_sdvo = true;
79e53945 8764 break;
6847d71b
PZ
8765 default:
8766 break;
79e53945 8767 }
43565a06 8768
c751ce4f 8769 num_connectors++;
79e53945 8770 }
79e53945 8771
c1858123 8772 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8773 factor = 21;
8774 if (is_lvds) {
8775 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8776 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8777 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8778 factor = 25;
190f68c5 8779 } else if (crtc_state->sdvo_tv_clock)
8febb297 8780 factor = 20;
c1858123 8781
190f68c5 8782 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8783 *fp |= FP_CB_TUNE;
2c07245f 8784
9a7c7890
DV
8785 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8786 *fp2 |= FP_CB_TUNE;
8787
5eddb70b 8788 dpll = 0;
2c07245f 8789
a07d6787
EA
8790 if (is_lvds)
8791 dpll |= DPLLB_MODE_LVDS;
8792 else
8793 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8794
190f68c5 8795 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8796 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8797
8798 if (is_sdvo)
4a33e48d 8799 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8800 if (crtc_state->has_dp_encoder)
4a33e48d 8801 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8802
a07d6787 8803 /* compute bitmask from p1 value */
190f68c5 8804 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8805 /* also FPA1 */
190f68c5 8806 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8807
190f68c5 8808 switch (crtc_state->dpll.p2) {
a07d6787
EA
8809 case 5:
8810 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8811 break;
8812 case 7:
8813 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8814 break;
8815 case 10:
8816 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8817 break;
8818 case 14:
8819 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8820 break;
79e53945
JB
8821 }
8822
b4c09f3b 8823 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8824 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8825 else
8826 dpll |= PLL_REF_INPUT_DREFCLK;
8827
959e16d6 8828 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8829}
8830
190f68c5
ACO
8831static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8832 struct intel_crtc_state *crtc_state)
de13a2e3 8833{
c7653199 8834 struct drm_device *dev = crtc->base.dev;
de13a2e3 8835 intel_clock_t clock, reduced_clock;
cbbab5bd 8836 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8837 bool ok, has_reduced_clock = false;
8b47047b 8838 bool is_lvds = false;
e2b78267 8839 struct intel_shared_dpll *pll;
de13a2e3 8840
dd3cd74a
ACO
8841 memset(&crtc_state->dpll_hw_state, 0,
8842 sizeof(crtc_state->dpll_hw_state));
8843
409ee761 8844 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8845
5dc5298b
PZ
8846 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8847 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8848
190f68c5 8849 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8850 &has_reduced_clock, &reduced_clock);
190f68c5 8851 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8852 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8853 return -EINVAL;
79e53945 8854 }
f47709a9 8855 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8856 if (!crtc_state->clock_set) {
8857 crtc_state->dpll.n = clock.n;
8858 crtc_state->dpll.m1 = clock.m1;
8859 crtc_state->dpll.m2 = clock.m2;
8860 crtc_state->dpll.p1 = clock.p1;
8861 crtc_state->dpll.p2 = clock.p2;
f47709a9 8862 }
79e53945 8863
5dc5298b 8864 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8865 if (crtc_state->has_pch_encoder) {
8866 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8867 if (has_reduced_clock)
7429e9d4 8868 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8869
190f68c5 8870 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8871 &fp, &reduced_clock,
8872 has_reduced_clock ? &fp2 : NULL);
8873
190f68c5
ACO
8874 crtc_state->dpll_hw_state.dpll = dpll;
8875 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8876 if (has_reduced_clock)
190f68c5 8877 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8878 else
190f68c5 8879 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8880
190f68c5 8881 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8882 if (pll == NULL) {
84f44ce7 8883 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8884 pipe_name(crtc->pipe));
4b645f14
JB
8885 return -EINVAL;
8886 }
3fb37703 8887 }
79e53945 8888
ab585dea 8889 if (is_lvds && has_reduced_clock)
c7653199 8890 crtc->lowfreq_avail = true;
bcd644e0 8891 else
c7653199 8892 crtc->lowfreq_avail = false;
e2b78267 8893
c8f7a0db 8894 return 0;
79e53945
JB
8895}
8896
eb14cb74
VS
8897static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8898 struct intel_link_m_n *m_n)
8899{
8900 struct drm_device *dev = crtc->base.dev;
8901 struct drm_i915_private *dev_priv = dev->dev_private;
8902 enum pipe pipe = crtc->pipe;
8903
8904 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8905 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8906 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8907 & ~TU_SIZE_MASK;
8908 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8909 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8910 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8911}
8912
8913static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8914 enum transcoder transcoder,
b95af8be
VK
8915 struct intel_link_m_n *m_n,
8916 struct intel_link_m_n *m2_n2)
72419203
DV
8917{
8918 struct drm_device *dev = crtc->base.dev;
8919 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8920 enum pipe pipe = crtc->pipe;
72419203 8921
eb14cb74
VS
8922 if (INTEL_INFO(dev)->gen >= 5) {
8923 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8924 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8925 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8926 & ~TU_SIZE_MASK;
8927 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8928 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8929 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8930 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8931 * gen < 8) and if DRRS is supported (to make sure the
8932 * registers are not unnecessarily read).
8933 */
8934 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8935 crtc->config->has_drrs) {
b95af8be
VK
8936 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8937 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8938 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8939 & ~TU_SIZE_MASK;
8940 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8941 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8942 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8943 }
eb14cb74
VS
8944 } else {
8945 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8946 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8947 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8948 & ~TU_SIZE_MASK;
8949 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8950 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8951 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8952 }
8953}
8954
8955void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8956 struct intel_crtc_state *pipe_config)
eb14cb74 8957{
681a8504 8958 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8959 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8960 else
8961 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8962 &pipe_config->dp_m_n,
8963 &pipe_config->dp_m2_n2);
eb14cb74 8964}
72419203 8965
eb14cb74 8966static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8967 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8968{
8969 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8970 &pipe_config->fdi_m_n, NULL);
72419203
DV
8971}
8972
bd2e244f 8973static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8974 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8975{
8976 struct drm_device *dev = crtc->base.dev;
8977 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8978 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8979 uint32_t ps_ctrl = 0;
8980 int id = -1;
8981 int i;
bd2e244f 8982
a1b2278e
CK
8983 /* find scaler attached to this pipe */
8984 for (i = 0; i < crtc->num_scalers; i++) {
8985 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8986 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8987 id = i;
8988 pipe_config->pch_pfit.enabled = true;
8989 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8990 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8991 break;
8992 }
8993 }
bd2e244f 8994
a1b2278e
CK
8995 scaler_state->scaler_id = id;
8996 if (id >= 0) {
8997 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8998 } else {
8999 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9000 }
9001}
9002
5724dbd1
DL
9003static void
9004skylake_get_initial_plane_config(struct intel_crtc *crtc,
9005 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9006{
9007 struct drm_device *dev = crtc->base.dev;
9008 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9009 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9010 int pipe = crtc->pipe;
9011 int fourcc, pixel_format;
6761dd31 9012 unsigned int aligned_height;
bc8d7dff 9013 struct drm_framebuffer *fb;
1b842c89 9014 struct intel_framebuffer *intel_fb;
bc8d7dff 9015
d9806c9f 9016 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9017 if (!intel_fb) {
bc8d7dff
DL
9018 DRM_DEBUG_KMS("failed to alloc fb\n");
9019 return;
9020 }
9021
1b842c89
DL
9022 fb = &intel_fb->base;
9023
bc8d7dff 9024 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9025 if (!(val & PLANE_CTL_ENABLE))
9026 goto error;
9027
bc8d7dff
DL
9028 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9029 fourcc = skl_format_to_fourcc(pixel_format,
9030 val & PLANE_CTL_ORDER_RGBX,
9031 val & PLANE_CTL_ALPHA_MASK);
9032 fb->pixel_format = fourcc;
9033 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9034
40f46283
DL
9035 tiling = val & PLANE_CTL_TILED_MASK;
9036 switch (tiling) {
9037 case PLANE_CTL_TILED_LINEAR:
9038 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9039 break;
9040 case PLANE_CTL_TILED_X:
9041 plane_config->tiling = I915_TILING_X;
9042 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9043 break;
9044 case PLANE_CTL_TILED_Y:
9045 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9046 break;
9047 case PLANE_CTL_TILED_YF:
9048 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9049 break;
9050 default:
9051 MISSING_CASE(tiling);
9052 goto error;
9053 }
9054
bc8d7dff
DL
9055 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9056 plane_config->base = base;
9057
9058 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9059
9060 val = I915_READ(PLANE_SIZE(pipe, 0));
9061 fb->height = ((val >> 16) & 0xfff) + 1;
9062 fb->width = ((val >> 0) & 0x1fff) + 1;
9063
9064 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9065 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9066 fb->pixel_format);
bc8d7dff
DL
9067 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9068
9069 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9070 fb->pixel_format,
9071 fb->modifier[0]);
bc8d7dff 9072
f37b5c2b 9073 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9074
9075 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9076 pipe_name(pipe), fb->width, fb->height,
9077 fb->bits_per_pixel, base, fb->pitches[0],
9078 plane_config->size);
9079
2d14030b 9080 plane_config->fb = intel_fb;
bc8d7dff
DL
9081 return;
9082
9083error:
9084 kfree(fb);
9085}
9086
2fa2fe9a 9087static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9088 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9089{
9090 struct drm_device *dev = crtc->base.dev;
9091 struct drm_i915_private *dev_priv = dev->dev_private;
9092 uint32_t tmp;
9093
9094 tmp = I915_READ(PF_CTL(crtc->pipe));
9095
9096 if (tmp & PF_ENABLE) {
fd4daa9c 9097 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9098 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9099 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9100
9101 /* We currently do not free assignements of panel fitters on
9102 * ivb/hsw (since we don't use the higher upscaling modes which
9103 * differentiates them) so just WARN about this case for now. */
9104 if (IS_GEN7(dev)) {
9105 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9106 PF_PIPE_SEL_IVB(crtc->pipe));
9107 }
2fa2fe9a 9108 }
79e53945
JB
9109}
9110
5724dbd1
DL
9111static void
9112ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9113 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9114{
9115 struct drm_device *dev = crtc->base.dev;
9116 struct drm_i915_private *dev_priv = dev->dev_private;
9117 u32 val, base, offset;
aeee5a49 9118 int pipe = crtc->pipe;
4c6baa59 9119 int fourcc, pixel_format;
6761dd31 9120 unsigned int aligned_height;
b113d5ee 9121 struct drm_framebuffer *fb;
1b842c89 9122 struct intel_framebuffer *intel_fb;
4c6baa59 9123
42a7b088
DL
9124 val = I915_READ(DSPCNTR(pipe));
9125 if (!(val & DISPLAY_PLANE_ENABLE))
9126 return;
9127
d9806c9f 9128 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9129 if (!intel_fb) {
4c6baa59
JB
9130 DRM_DEBUG_KMS("failed to alloc fb\n");
9131 return;
9132 }
9133
1b842c89
DL
9134 fb = &intel_fb->base;
9135
18c5247e
DV
9136 if (INTEL_INFO(dev)->gen >= 4) {
9137 if (val & DISPPLANE_TILED) {
49af449b 9138 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9139 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9140 }
9141 }
4c6baa59
JB
9142
9143 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9144 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9145 fb->pixel_format = fourcc;
9146 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9147
aeee5a49 9148 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9149 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9150 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9151 } else {
49af449b 9152 if (plane_config->tiling)
aeee5a49 9153 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9154 else
aeee5a49 9155 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9156 }
9157 plane_config->base = base;
9158
9159 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9160 fb->width = ((val >> 16) & 0xfff) + 1;
9161 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9162
9163 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9164 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9165
b113d5ee 9166 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9167 fb->pixel_format,
9168 fb->modifier[0]);
4c6baa59 9169
f37b5c2b 9170 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9171
2844a921
DL
9172 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9173 pipe_name(pipe), fb->width, fb->height,
9174 fb->bits_per_pixel, base, fb->pitches[0],
9175 plane_config->size);
b113d5ee 9176
2d14030b 9177 plane_config->fb = intel_fb;
4c6baa59
JB
9178}
9179
0e8ffe1b 9180static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9181 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9182{
9183 struct drm_device *dev = crtc->base.dev;
9184 struct drm_i915_private *dev_priv = dev->dev_private;
9185 uint32_t tmp;
9186
f458ebbc
DV
9187 if (!intel_display_power_is_enabled(dev_priv,
9188 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9189 return false;
9190
e143a21c 9191 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9192 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9193
0e8ffe1b
DV
9194 tmp = I915_READ(PIPECONF(crtc->pipe));
9195 if (!(tmp & PIPECONF_ENABLE))
9196 return false;
9197
42571aef
VS
9198 switch (tmp & PIPECONF_BPC_MASK) {
9199 case PIPECONF_6BPC:
9200 pipe_config->pipe_bpp = 18;
9201 break;
9202 case PIPECONF_8BPC:
9203 pipe_config->pipe_bpp = 24;
9204 break;
9205 case PIPECONF_10BPC:
9206 pipe_config->pipe_bpp = 30;
9207 break;
9208 case PIPECONF_12BPC:
9209 pipe_config->pipe_bpp = 36;
9210 break;
9211 default:
9212 break;
9213 }
9214
b5a9fa09
DV
9215 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9216 pipe_config->limited_color_range = true;
9217
ab9412ba 9218 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9219 struct intel_shared_dpll *pll;
9220
88adfff1
DV
9221 pipe_config->has_pch_encoder = true;
9222
627eb5a3
DV
9223 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9224 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9225 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9226
9227 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9228
c0d43d62 9229 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9230 pipe_config->shared_dpll =
9231 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9232 } else {
9233 tmp = I915_READ(PCH_DPLL_SEL);
9234 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9235 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9236 else
9237 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9238 }
66e985c0
DV
9239
9240 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9241
9242 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9243 &pipe_config->dpll_hw_state));
c93f54cf
DV
9244
9245 tmp = pipe_config->dpll_hw_state.dpll;
9246 pipe_config->pixel_multiplier =
9247 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9248 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9249
9250 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9251 } else {
9252 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9253 }
9254
1bd1bd80
DV
9255 intel_get_pipe_timings(crtc, pipe_config);
9256
2fa2fe9a
DV
9257 ironlake_get_pfit_config(crtc, pipe_config);
9258
0e8ffe1b
DV
9259 return true;
9260}
9261
be256dc7
PZ
9262static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9263{
9264 struct drm_device *dev = dev_priv->dev;
be256dc7 9265 struct intel_crtc *crtc;
be256dc7 9266
d3fcc808 9267 for_each_intel_crtc(dev, crtc)
e2c719b7 9268 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9269 pipe_name(crtc->pipe));
9270
e2c719b7
RC
9271 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9272 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9273 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9274 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9275 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9276 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9277 "CPU PWM1 enabled\n");
c5107b87 9278 if (IS_HASWELL(dev))
e2c719b7 9279 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9280 "CPU PWM2 enabled\n");
e2c719b7 9281 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9282 "PCH PWM1 enabled\n");
e2c719b7 9283 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9284 "Utility pin enabled\n");
e2c719b7 9285 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9286
9926ada1
PZ
9287 /*
9288 * In theory we can still leave IRQs enabled, as long as only the HPD
9289 * interrupts remain enabled. We used to check for that, but since it's
9290 * gen-specific and since we only disable LCPLL after we fully disable
9291 * the interrupts, the check below should be enough.
9292 */
e2c719b7 9293 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9294}
9295
9ccd5aeb
PZ
9296static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9297{
9298 struct drm_device *dev = dev_priv->dev;
9299
9300 if (IS_HASWELL(dev))
9301 return I915_READ(D_COMP_HSW);
9302 else
9303 return I915_READ(D_COMP_BDW);
9304}
9305
3c4c9b81
PZ
9306static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9307{
9308 struct drm_device *dev = dev_priv->dev;
9309
9310 if (IS_HASWELL(dev)) {
9311 mutex_lock(&dev_priv->rps.hw_lock);
9312 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9313 val))
f475dadf 9314 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9315 mutex_unlock(&dev_priv->rps.hw_lock);
9316 } else {
9ccd5aeb
PZ
9317 I915_WRITE(D_COMP_BDW, val);
9318 POSTING_READ(D_COMP_BDW);
3c4c9b81 9319 }
be256dc7
PZ
9320}
9321
9322/*
9323 * This function implements pieces of two sequences from BSpec:
9324 * - Sequence for display software to disable LCPLL
9325 * - Sequence for display software to allow package C8+
9326 * The steps implemented here are just the steps that actually touch the LCPLL
9327 * register. Callers should take care of disabling all the display engine
9328 * functions, doing the mode unset, fixing interrupts, etc.
9329 */
6ff58d53
PZ
9330static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9331 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9332{
9333 uint32_t val;
9334
9335 assert_can_disable_lcpll(dev_priv);
9336
9337 val = I915_READ(LCPLL_CTL);
9338
9339 if (switch_to_fclk) {
9340 val |= LCPLL_CD_SOURCE_FCLK;
9341 I915_WRITE(LCPLL_CTL, val);
9342
9343 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9344 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9345 DRM_ERROR("Switching to FCLK failed\n");
9346
9347 val = I915_READ(LCPLL_CTL);
9348 }
9349
9350 val |= LCPLL_PLL_DISABLE;
9351 I915_WRITE(LCPLL_CTL, val);
9352 POSTING_READ(LCPLL_CTL);
9353
9354 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9355 DRM_ERROR("LCPLL still locked\n");
9356
9ccd5aeb 9357 val = hsw_read_dcomp(dev_priv);
be256dc7 9358 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9359 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9360 ndelay(100);
9361
9ccd5aeb
PZ
9362 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9363 1))
be256dc7
PZ
9364 DRM_ERROR("D_COMP RCOMP still in progress\n");
9365
9366 if (allow_power_down) {
9367 val = I915_READ(LCPLL_CTL);
9368 val |= LCPLL_POWER_DOWN_ALLOW;
9369 I915_WRITE(LCPLL_CTL, val);
9370 POSTING_READ(LCPLL_CTL);
9371 }
9372}
9373
9374/*
9375 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9376 * source.
9377 */
6ff58d53 9378static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9379{
9380 uint32_t val;
9381
9382 val = I915_READ(LCPLL_CTL);
9383
9384 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9385 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9386 return;
9387
a8a8bd54
PZ
9388 /*
9389 * Make sure we're not on PC8 state before disabling PC8, otherwise
9390 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9391 */
59bad947 9392 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9393
be256dc7
PZ
9394 if (val & LCPLL_POWER_DOWN_ALLOW) {
9395 val &= ~LCPLL_POWER_DOWN_ALLOW;
9396 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9397 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9398 }
9399
9ccd5aeb 9400 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9401 val |= D_COMP_COMP_FORCE;
9402 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9403 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9404
9405 val = I915_READ(LCPLL_CTL);
9406 val &= ~LCPLL_PLL_DISABLE;
9407 I915_WRITE(LCPLL_CTL, val);
9408
9409 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9410 DRM_ERROR("LCPLL not locked yet\n");
9411
9412 if (val & LCPLL_CD_SOURCE_FCLK) {
9413 val = I915_READ(LCPLL_CTL);
9414 val &= ~LCPLL_CD_SOURCE_FCLK;
9415 I915_WRITE(LCPLL_CTL, val);
9416
9417 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9418 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9419 DRM_ERROR("Switching back to LCPLL failed\n");
9420 }
215733fa 9421
59bad947 9422 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9423 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9424}
9425
765dab67
PZ
9426/*
9427 * Package states C8 and deeper are really deep PC states that can only be
9428 * reached when all the devices on the system allow it, so even if the graphics
9429 * device allows PC8+, it doesn't mean the system will actually get to these
9430 * states. Our driver only allows PC8+ when going into runtime PM.
9431 *
9432 * The requirements for PC8+ are that all the outputs are disabled, the power
9433 * well is disabled and most interrupts are disabled, and these are also
9434 * requirements for runtime PM. When these conditions are met, we manually do
9435 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9436 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9437 * hang the machine.
9438 *
9439 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9440 * the state of some registers, so when we come back from PC8+ we need to
9441 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9442 * need to take care of the registers kept by RC6. Notice that this happens even
9443 * if we don't put the device in PCI D3 state (which is what currently happens
9444 * because of the runtime PM support).
9445 *
9446 * For more, read "Display Sequences for Package C8" on the hardware
9447 * documentation.
9448 */
a14cb6fc 9449void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9450{
c67a470b
PZ
9451 struct drm_device *dev = dev_priv->dev;
9452 uint32_t val;
9453
c67a470b
PZ
9454 DRM_DEBUG_KMS("Enabling package C8+\n");
9455
c2699524 9456 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9457 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9458 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9459 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9460 }
9461
9462 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9463 hsw_disable_lcpll(dev_priv, true, true);
9464}
9465
a14cb6fc 9466void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9467{
9468 struct drm_device *dev = dev_priv->dev;
9469 uint32_t val;
9470
c67a470b
PZ
9471 DRM_DEBUG_KMS("Disabling package C8+\n");
9472
9473 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9474 lpt_init_pch_refclk(dev);
9475
c2699524 9476 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9477 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9478 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9479 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9480 }
9481
9482 intel_prepare_ddi(dev);
c67a470b
PZ
9483}
9484
27c329ed 9485static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9486{
a821fc46 9487 struct drm_device *dev = old_state->dev;
27c329ed 9488 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9489
27c329ed 9490 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9491}
9492
b432e5cf 9493/* compute the max rate for new configuration */
27c329ed 9494static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9495{
b432e5cf 9496 struct intel_crtc *intel_crtc;
27c329ed 9497 struct intel_crtc_state *crtc_state;
b432e5cf 9498 int max_pixel_rate = 0;
b432e5cf 9499
27c329ed
ML
9500 for_each_intel_crtc(state->dev, intel_crtc) {
9501 int pixel_rate;
9502
9503 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9504 if (IS_ERR(crtc_state))
9505 return PTR_ERR(crtc_state);
9506
9507 if (!crtc_state->base.enable)
b432e5cf
VS
9508 continue;
9509
27c329ed 9510 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9511
9512 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9513 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9514 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9515
9516 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9517 }
9518
9519 return max_pixel_rate;
9520}
9521
9522static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9523{
9524 struct drm_i915_private *dev_priv = dev->dev_private;
9525 uint32_t val, data;
9526 int ret;
9527
9528 if (WARN((I915_READ(LCPLL_CTL) &
9529 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9530 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9531 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9532 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9533 "trying to change cdclk frequency with cdclk not enabled\n"))
9534 return;
9535
9536 mutex_lock(&dev_priv->rps.hw_lock);
9537 ret = sandybridge_pcode_write(dev_priv,
9538 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9539 mutex_unlock(&dev_priv->rps.hw_lock);
9540 if (ret) {
9541 DRM_ERROR("failed to inform pcode about cdclk change\n");
9542 return;
9543 }
9544
9545 val = I915_READ(LCPLL_CTL);
9546 val |= LCPLL_CD_SOURCE_FCLK;
9547 I915_WRITE(LCPLL_CTL, val);
9548
9549 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9550 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9551 DRM_ERROR("Switching to FCLK failed\n");
9552
9553 val = I915_READ(LCPLL_CTL);
9554 val &= ~LCPLL_CLK_FREQ_MASK;
9555
9556 switch (cdclk) {
9557 case 450000:
9558 val |= LCPLL_CLK_FREQ_450;
9559 data = 0;
9560 break;
9561 case 540000:
9562 val |= LCPLL_CLK_FREQ_54O_BDW;
9563 data = 1;
9564 break;
9565 case 337500:
9566 val |= LCPLL_CLK_FREQ_337_5_BDW;
9567 data = 2;
9568 break;
9569 case 675000:
9570 val |= LCPLL_CLK_FREQ_675_BDW;
9571 data = 3;
9572 break;
9573 default:
9574 WARN(1, "invalid cdclk frequency\n");
9575 return;
9576 }
9577
9578 I915_WRITE(LCPLL_CTL, val);
9579
9580 val = I915_READ(LCPLL_CTL);
9581 val &= ~LCPLL_CD_SOURCE_FCLK;
9582 I915_WRITE(LCPLL_CTL, val);
9583
9584 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9585 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9586 DRM_ERROR("Switching back to LCPLL failed\n");
9587
9588 mutex_lock(&dev_priv->rps.hw_lock);
9589 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9590 mutex_unlock(&dev_priv->rps.hw_lock);
9591
9592 intel_update_cdclk(dev);
9593
9594 WARN(cdclk != dev_priv->cdclk_freq,
9595 "cdclk requested %d kHz but got %d kHz\n",
9596 cdclk, dev_priv->cdclk_freq);
9597}
9598
27c329ed 9599static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9600{
27c329ed
ML
9601 struct drm_i915_private *dev_priv = to_i915(state->dev);
9602 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9603 int cdclk;
9604
9605 /*
9606 * FIXME should also account for plane ratio
9607 * once 64bpp pixel formats are supported.
9608 */
27c329ed 9609 if (max_pixclk > 540000)
b432e5cf 9610 cdclk = 675000;
27c329ed 9611 else if (max_pixclk > 450000)
b432e5cf 9612 cdclk = 540000;
27c329ed 9613 else if (max_pixclk > 337500)
b432e5cf
VS
9614 cdclk = 450000;
9615 else
9616 cdclk = 337500;
9617
9618 /*
9619 * FIXME move the cdclk caclulation to
9620 * compute_config() so we can fail gracegully.
9621 */
9622 if (cdclk > dev_priv->max_cdclk_freq) {
9623 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9624 cdclk, dev_priv->max_cdclk_freq);
9625 cdclk = dev_priv->max_cdclk_freq;
9626 }
9627
27c329ed 9628 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9629
9630 return 0;
9631}
9632
27c329ed 9633static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9634{
27c329ed
ML
9635 struct drm_device *dev = old_state->dev;
9636 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9637
27c329ed 9638 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9639}
9640
190f68c5
ACO
9641static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9642 struct intel_crtc_state *crtc_state)
09b4ddf9 9643{
190f68c5 9644 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9645 return -EINVAL;
716c2e55 9646
c7653199 9647 crtc->lowfreq_avail = false;
644cef34 9648
c8f7a0db 9649 return 0;
79e53945
JB
9650}
9651
3760b59c
S
9652static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9653 enum port port,
9654 struct intel_crtc_state *pipe_config)
9655{
9656 switch (port) {
9657 case PORT_A:
9658 pipe_config->ddi_pll_sel = SKL_DPLL0;
9659 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9660 break;
9661 case PORT_B:
9662 pipe_config->ddi_pll_sel = SKL_DPLL1;
9663 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9664 break;
9665 case PORT_C:
9666 pipe_config->ddi_pll_sel = SKL_DPLL2;
9667 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9668 break;
9669 default:
9670 DRM_ERROR("Incorrect port type\n");
9671 }
9672}
9673
96b7dfb7
S
9674static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9675 enum port port,
5cec258b 9676 struct intel_crtc_state *pipe_config)
96b7dfb7 9677{
3148ade7 9678 u32 temp, dpll_ctl1;
96b7dfb7
S
9679
9680 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9681 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9682
9683 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9684 case SKL_DPLL0:
9685 /*
9686 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9687 * of the shared DPLL framework and thus needs to be read out
9688 * separately
9689 */
9690 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9691 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9692 break;
96b7dfb7
S
9693 case SKL_DPLL1:
9694 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9695 break;
9696 case SKL_DPLL2:
9697 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9698 break;
9699 case SKL_DPLL3:
9700 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9701 break;
96b7dfb7
S
9702 }
9703}
9704
7d2c8175
DL
9705static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9706 enum port port,
5cec258b 9707 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9708{
9709 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9710
9711 switch (pipe_config->ddi_pll_sel) {
9712 case PORT_CLK_SEL_WRPLL1:
9713 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9714 break;
9715 case PORT_CLK_SEL_WRPLL2:
9716 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9717 break;
9718 }
9719}
9720
26804afd 9721static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9722 struct intel_crtc_state *pipe_config)
26804afd
DV
9723{
9724 struct drm_device *dev = crtc->base.dev;
9725 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9726 struct intel_shared_dpll *pll;
26804afd
DV
9727 enum port port;
9728 uint32_t tmp;
9729
9730 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9731
9732 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9733
ef11bdb3 9734 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9735 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9736 else if (IS_BROXTON(dev))
9737 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9738 else
9739 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9740
d452c5b6
DV
9741 if (pipe_config->shared_dpll >= 0) {
9742 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9743
9744 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9745 &pipe_config->dpll_hw_state));
9746 }
9747
26804afd
DV
9748 /*
9749 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9750 * DDI E. So just check whether this pipe is wired to DDI E and whether
9751 * the PCH transcoder is on.
9752 */
ca370455
DL
9753 if (INTEL_INFO(dev)->gen < 9 &&
9754 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9755 pipe_config->has_pch_encoder = true;
9756
9757 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9758 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9759 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9760
9761 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9762 }
9763}
9764
0e8ffe1b 9765static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9766 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9767{
9768 struct drm_device *dev = crtc->base.dev;
9769 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9770 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9771 uint32_t tmp;
9772
f458ebbc 9773 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9774 POWER_DOMAIN_PIPE(crtc->pipe)))
9775 return false;
9776
e143a21c 9777 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9778 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9779
eccb140b
DV
9780 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9781 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9782 enum pipe trans_edp_pipe;
9783 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9784 default:
9785 WARN(1, "unknown pipe linked to edp transcoder\n");
9786 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9787 case TRANS_DDI_EDP_INPUT_A_ON:
9788 trans_edp_pipe = PIPE_A;
9789 break;
9790 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9791 trans_edp_pipe = PIPE_B;
9792 break;
9793 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9794 trans_edp_pipe = PIPE_C;
9795 break;
9796 }
9797
9798 if (trans_edp_pipe == crtc->pipe)
9799 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9800 }
9801
f458ebbc 9802 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9803 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9804 return false;
9805
eccb140b 9806 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9807 if (!(tmp & PIPECONF_ENABLE))
9808 return false;
9809
26804afd 9810 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9811
1bd1bd80
DV
9812 intel_get_pipe_timings(crtc, pipe_config);
9813
a1b2278e
CK
9814 if (INTEL_INFO(dev)->gen >= 9) {
9815 skl_init_scalers(dev, crtc, pipe_config);
9816 }
9817
2fa2fe9a 9818 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9819
9820 if (INTEL_INFO(dev)->gen >= 9) {
9821 pipe_config->scaler_state.scaler_id = -1;
9822 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9823 }
9824
bd2e244f 9825 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9826 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9827 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9828 else
1c132b44 9829 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9830 }
88adfff1 9831
e59150dc
JB
9832 if (IS_HASWELL(dev))
9833 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9834 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9835
ebb69c95
CT
9836 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9837 pipe_config->pixel_multiplier =
9838 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9839 } else {
9840 pipe_config->pixel_multiplier = 1;
9841 }
6c49f241 9842
0e8ffe1b
DV
9843 return true;
9844}
9845
560b85bb
CW
9846static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9847{
9848 struct drm_device *dev = crtc->dev;
9849 struct drm_i915_private *dev_priv = dev->dev_private;
9850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9851 uint32_t cntl = 0, size = 0;
560b85bb 9852
dc41c154 9853 if (base) {
3dd512fb
MR
9854 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9855 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9856 unsigned int stride = roundup_pow_of_two(width) * 4;
9857
9858 switch (stride) {
9859 default:
9860 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9861 width, stride);
9862 stride = 256;
9863 /* fallthrough */
9864 case 256:
9865 case 512:
9866 case 1024:
9867 case 2048:
9868 break;
4b0e333e
CW
9869 }
9870
dc41c154
VS
9871 cntl |= CURSOR_ENABLE |
9872 CURSOR_GAMMA_ENABLE |
9873 CURSOR_FORMAT_ARGB |
9874 CURSOR_STRIDE(stride);
9875
9876 size = (height << 12) | width;
4b0e333e 9877 }
560b85bb 9878
dc41c154
VS
9879 if (intel_crtc->cursor_cntl != 0 &&
9880 (intel_crtc->cursor_base != base ||
9881 intel_crtc->cursor_size != size ||
9882 intel_crtc->cursor_cntl != cntl)) {
9883 /* On these chipsets we can only modify the base/size/stride
9884 * whilst the cursor is disabled.
9885 */
0b87c24e
VS
9886 I915_WRITE(CURCNTR(PIPE_A), 0);
9887 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9888 intel_crtc->cursor_cntl = 0;
4b0e333e 9889 }
560b85bb 9890
99d1f387 9891 if (intel_crtc->cursor_base != base) {
0b87c24e 9892 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9893 intel_crtc->cursor_base = base;
9894 }
4726e0b0 9895
dc41c154
VS
9896 if (intel_crtc->cursor_size != size) {
9897 I915_WRITE(CURSIZE, size);
9898 intel_crtc->cursor_size = size;
4b0e333e 9899 }
560b85bb 9900
4b0e333e 9901 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9902 I915_WRITE(CURCNTR(PIPE_A), cntl);
9903 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9904 intel_crtc->cursor_cntl = cntl;
560b85bb 9905 }
560b85bb
CW
9906}
9907
560b85bb 9908static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9909{
9910 struct drm_device *dev = crtc->dev;
9911 struct drm_i915_private *dev_priv = dev->dev_private;
9912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9913 int pipe = intel_crtc->pipe;
4b0e333e
CW
9914 uint32_t cntl;
9915
9916 cntl = 0;
9917 if (base) {
9918 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9919 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9920 case 64:
9921 cntl |= CURSOR_MODE_64_ARGB_AX;
9922 break;
9923 case 128:
9924 cntl |= CURSOR_MODE_128_ARGB_AX;
9925 break;
9926 case 256:
9927 cntl |= CURSOR_MODE_256_ARGB_AX;
9928 break;
9929 default:
3dd512fb 9930 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9931 return;
65a21cd6 9932 }
4b0e333e 9933 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 9934
fc6f93bc 9935 if (HAS_DDI(dev))
47bf17a7 9936 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9937 }
65a21cd6 9938
8e7d688b 9939 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9940 cntl |= CURSOR_ROTATE_180;
9941
4b0e333e
CW
9942 if (intel_crtc->cursor_cntl != cntl) {
9943 I915_WRITE(CURCNTR(pipe), cntl);
9944 POSTING_READ(CURCNTR(pipe));
9945 intel_crtc->cursor_cntl = cntl;
65a21cd6 9946 }
4b0e333e 9947
65a21cd6 9948 /* and commit changes on next vblank */
5efb3e28
VS
9949 I915_WRITE(CURBASE(pipe), base);
9950 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9951
9952 intel_crtc->cursor_base = base;
65a21cd6
JB
9953}
9954
cda4b7d3 9955/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9956static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9957 bool on)
cda4b7d3
CW
9958{
9959 struct drm_device *dev = crtc->dev;
9960 struct drm_i915_private *dev_priv = dev->dev_private;
9961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9962 int pipe = intel_crtc->pipe;
9b4101be
ML
9963 struct drm_plane_state *cursor_state = crtc->cursor->state;
9964 int x = cursor_state->crtc_x;
9965 int y = cursor_state->crtc_y;
d6e4db15 9966 u32 base = 0, pos = 0;
cda4b7d3 9967
d6e4db15 9968 if (on)
cda4b7d3 9969 base = intel_crtc->cursor_addr;
cda4b7d3 9970
6e3c9717 9971 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9972 base = 0;
9973
6e3c9717 9974 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9975 base = 0;
9976
9977 if (x < 0) {
9b4101be 9978 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9979 base = 0;
9980
9981 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9982 x = -x;
9983 }
9984 pos |= x << CURSOR_X_SHIFT;
9985
9986 if (y < 0) {
9b4101be 9987 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
9988 base = 0;
9989
9990 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9991 y = -y;
9992 }
9993 pos |= y << CURSOR_Y_SHIFT;
9994
4b0e333e 9995 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
9996 return;
9997
5efb3e28
VS
9998 I915_WRITE(CURPOS(pipe), pos);
9999
4398ad45
VS
10000 /* ILK+ do this automagically */
10001 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10002 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10003 base += (cursor_state->crtc_h *
10004 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10005 }
10006
8ac54669 10007 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10008 i845_update_cursor(crtc, base);
10009 else
10010 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10011}
10012
dc41c154
VS
10013static bool cursor_size_ok(struct drm_device *dev,
10014 uint32_t width, uint32_t height)
10015{
10016 if (width == 0 || height == 0)
10017 return false;
10018
10019 /*
10020 * 845g/865g are special in that they are only limited by
10021 * the width of their cursors, the height is arbitrary up to
10022 * the precision of the register. Everything else requires
10023 * square cursors, limited to a few power-of-two sizes.
10024 */
10025 if (IS_845G(dev) || IS_I865G(dev)) {
10026 if ((width & 63) != 0)
10027 return false;
10028
10029 if (width > (IS_845G(dev) ? 64 : 512))
10030 return false;
10031
10032 if (height > 1023)
10033 return false;
10034 } else {
10035 switch (width | height) {
10036 case 256:
10037 case 128:
10038 if (IS_GEN2(dev))
10039 return false;
10040 case 64:
10041 break;
10042 default:
10043 return false;
10044 }
10045 }
10046
10047 return true;
10048}
10049
79e53945 10050static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10051 u16 *blue, uint32_t start, uint32_t size)
79e53945 10052{
7203425a 10053 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10054 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10055
7203425a 10056 for (i = start; i < end; i++) {
79e53945
JB
10057 intel_crtc->lut_r[i] = red[i] >> 8;
10058 intel_crtc->lut_g[i] = green[i] >> 8;
10059 intel_crtc->lut_b[i] = blue[i] >> 8;
10060 }
10061
10062 intel_crtc_load_lut(crtc);
10063}
10064
79e53945
JB
10065/* VESA 640x480x72Hz mode to set on the pipe */
10066static struct drm_display_mode load_detect_mode = {
10067 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10068 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10069};
10070
a8bb6818
DV
10071struct drm_framebuffer *
10072__intel_framebuffer_create(struct drm_device *dev,
10073 struct drm_mode_fb_cmd2 *mode_cmd,
10074 struct drm_i915_gem_object *obj)
d2dff872
CW
10075{
10076 struct intel_framebuffer *intel_fb;
10077 int ret;
10078
10079 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10080 if (!intel_fb)
d2dff872 10081 return ERR_PTR(-ENOMEM);
d2dff872
CW
10082
10083 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10084 if (ret)
10085 goto err;
d2dff872
CW
10086
10087 return &intel_fb->base;
dcb1394e 10088
dd4916c5 10089err:
dd4916c5 10090 kfree(intel_fb);
dd4916c5 10091 return ERR_PTR(ret);
d2dff872
CW
10092}
10093
b5ea642a 10094static struct drm_framebuffer *
a8bb6818
DV
10095intel_framebuffer_create(struct drm_device *dev,
10096 struct drm_mode_fb_cmd2 *mode_cmd,
10097 struct drm_i915_gem_object *obj)
10098{
10099 struct drm_framebuffer *fb;
10100 int ret;
10101
10102 ret = i915_mutex_lock_interruptible(dev);
10103 if (ret)
10104 return ERR_PTR(ret);
10105 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10106 mutex_unlock(&dev->struct_mutex);
10107
10108 return fb;
10109}
10110
d2dff872
CW
10111static u32
10112intel_framebuffer_pitch_for_width(int width, int bpp)
10113{
10114 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10115 return ALIGN(pitch, 64);
10116}
10117
10118static u32
10119intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10120{
10121 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10122 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10123}
10124
10125static struct drm_framebuffer *
10126intel_framebuffer_create_for_mode(struct drm_device *dev,
10127 struct drm_display_mode *mode,
10128 int depth, int bpp)
10129{
dcb1394e 10130 struct drm_framebuffer *fb;
d2dff872 10131 struct drm_i915_gem_object *obj;
0fed39bd 10132 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10133
10134 obj = i915_gem_alloc_object(dev,
10135 intel_framebuffer_size_for_mode(mode, bpp));
10136 if (obj == NULL)
10137 return ERR_PTR(-ENOMEM);
10138
10139 mode_cmd.width = mode->hdisplay;
10140 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10141 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10142 bpp);
5ca0c34a 10143 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10144
dcb1394e
LW
10145 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10146 if (IS_ERR(fb))
10147 drm_gem_object_unreference_unlocked(&obj->base);
10148
10149 return fb;
d2dff872
CW
10150}
10151
10152static struct drm_framebuffer *
10153mode_fits_in_fbdev(struct drm_device *dev,
10154 struct drm_display_mode *mode)
10155{
0695726e 10156#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10157 struct drm_i915_private *dev_priv = dev->dev_private;
10158 struct drm_i915_gem_object *obj;
10159 struct drm_framebuffer *fb;
10160
4c0e5528 10161 if (!dev_priv->fbdev)
d2dff872
CW
10162 return NULL;
10163
4c0e5528 10164 if (!dev_priv->fbdev->fb)
d2dff872
CW
10165 return NULL;
10166
4c0e5528
DV
10167 obj = dev_priv->fbdev->fb->obj;
10168 BUG_ON(!obj);
10169
8bcd4553 10170 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10171 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10172 fb->bits_per_pixel))
d2dff872
CW
10173 return NULL;
10174
01f2c773 10175 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10176 return NULL;
10177
10178 return fb;
4520f53a
DV
10179#else
10180 return NULL;
10181#endif
d2dff872
CW
10182}
10183
d3a40d1b
ACO
10184static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10185 struct drm_crtc *crtc,
10186 struct drm_display_mode *mode,
10187 struct drm_framebuffer *fb,
10188 int x, int y)
10189{
10190 struct drm_plane_state *plane_state;
10191 int hdisplay, vdisplay;
10192 int ret;
10193
10194 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10195 if (IS_ERR(plane_state))
10196 return PTR_ERR(plane_state);
10197
10198 if (mode)
10199 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10200 else
10201 hdisplay = vdisplay = 0;
10202
10203 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10204 if (ret)
10205 return ret;
10206 drm_atomic_set_fb_for_plane(plane_state, fb);
10207 plane_state->crtc_x = 0;
10208 plane_state->crtc_y = 0;
10209 plane_state->crtc_w = hdisplay;
10210 plane_state->crtc_h = vdisplay;
10211 plane_state->src_x = x << 16;
10212 plane_state->src_y = y << 16;
10213 plane_state->src_w = hdisplay << 16;
10214 plane_state->src_h = vdisplay << 16;
10215
10216 return 0;
10217}
10218
d2434ab7 10219bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10220 struct drm_display_mode *mode,
51fd371b
RC
10221 struct intel_load_detect_pipe *old,
10222 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10223{
10224 struct intel_crtc *intel_crtc;
d2434ab7
DV
10225 struct intel_encoder *intel_encoder =
10226 intel_attached_encoder(connector);
79e53945 10227 struct drm_crtc *possible_crtc;
4ef69c7a 10228 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10229 struct drm_crtc *crtc = NULL;
10230 struct drm_device *dev = encoder->dev;
94352cf9 10231 struct drm_framebuffer *fb;
51fd371b 10232 struct drm_mode_config *config = &dev->mode_config;
83a57153 10233 struct drm_atomic_state *state = NULL;
944b0c76 10234 struct drm_connector_state *connector_state;
4be07317 10235 struct intel_crtc_state *crtc_state;
51fd371b 10236 int ret, i = -1;
79e53945 10237
d2dff872 10238 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10239 connector->base.id, connector->name,
8e329a03 10240 encoder->base.id, encoder->name);
d2dff872 10241
51fd371b
RC
10242retry:
10243 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10244 if (ret)
ad3c558f 10245 goto fail;
6e9f798d 10246
79e53945
JB
10247 /*
10248 * Algorithm gets a little messy:
7a5e4805 10249 *
79e53945
JB
10250 * - if the connector already has an assigned crtc, use it (but make
10251 * sure it's on first)
7a5e4805 10252 *
79e53945
JB
10253 * - try to find the first unused crtc that can drive this connector,
10254 * and use that if we find one
79e53945
JB
10255 */
10256
10257 /* See if we already have a CRTC for this connector */
10258 if (encoder->crtc) {
10259 crtc = encoder->crtc;
8261b191 10260
51fd371b 10261 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10262 if (ret)
ad3c558f 10263 goto fail;
4d02e2de 10264 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10265 if (ret)
ad3c558f 10266 goto fail;
7b24056b 10267
24218aac 10268 old->dpms_mode = connector->dpms;
8261b191
CW
10269 old->load_detect_temp = false;
10270
10271 /* Make sure the crtc and connector are running */
24218aac
DV
10272 if (connector->dpms != DRM_MODE_DPMS_ON)
10273 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10274
7173188d 10275 return true;
79e53945
JB
10276 }
10277
10278 /* Find an unused one (if possible) */
70e1e0ec 10279 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10280 i++;
10281 if (!(encoder->possible_crtcs & (1 << i)))
10282 continue;
83d65738 10283 if (possible_crtc->state->enable)
a459249c 10284 continue;
a459249c
VS
10285
10286 crtc = possible_crtc;
10287 break;
79e53945
JB
10288 }
10289
10290 /*
10291 * If we didn't find an unused CRTC, don't use any.
10292 */
10293 if (!crtc) {
7173188d 10294 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10295 goto fail;
79e53945
JB
10296 }
10297
51fd371b
RC
10298 ret = drm_modeset_lock(&crtc->mutex, ctx);
10299 if (ret)
ad3c558f 10300 goto fail;
4d02e2de
DV
10301 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10302 if (ret)
ad3c558f 10303 goto fail;
79e53945
JB
10304
10305 intel_crtc = to_intel_crtc(crtc);
24218aac 10306 old->dpms_mode = connector->dpms;
8261b191 10307 old->load_detect_temp = true;
d2dff872 10308 old->release_fb = NULL;
79e53945 10309
83a57153
ACO
10310 state = drm_atomic_state_alloc(dev);
10311 if (!state)
10312 return false;
10313
10314 state->acquire_ctx = ctx;
10315
944b0c76
ACO
10316 connector_state = drm_atomic_get_connector_state(state, connector);
10317 if (IS_ERR(connector_state)) {
10318 ret = PTR_ERR(connector_state);
10319 goto fail;
10320 }
10321
10322 connector_state->crtc = crtc;
10323 connector_state->best_encoder = &intel_encoder->base;
10324
4be07317
ACO
10325 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10326 if (IS_ERR(crtc_state)) {
10327 ret = PTR_ERR(crtc_state);
10328 goto fail;
10329 }
10330
49d6fa21 10331 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10332
6492711d
CW
10333 if (!mode)
10334 mode = &load_detect_mode;
79e53945 10335
d2dff872
CW
10336 /* We need a framebuffer large enough to accommodate all accesses
10337 * that the plane may generate whilst we perform load detection.
10338 * We can not rely on the fbcon either being present (we get called
10339 * during its initialisation to detect all boot displays, or it may
10340 * not even exist) or that it is large enough to satisfy the
10341 * requested mode.
10342 */
94352cf9
DV
10343 fb = mode_fits_in_fbdev(dev, mode);
10344 if (fb == NULL) {
d2dff872 10345 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10346 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10347 old->release_fb = fb;
d2dff872
CW
10348 } else
10349 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10350 if (IS_ERR(fb)) {
d2dff872 10351 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10352 goto fail;
79e53945 10353 }
79e53945 10354
d3a40d1b
ACO
10355 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10356 if (ret)
10357 goto fail;
10358
8c7b5ccb
ACO
10359 drm_mode_copy(&crtc_state->base.mode, mode);
10360
74c090b1 10361 if (drm_atomic_commit(state)) {
6492711d 10362 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10363 if (old->release_fb)
10364 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10365 goto fail;
79e53945 10366 }
9128b040 10367 crtc->primary->crtc = crtc;
7173188d 10368
79e53945 10369 /* let the connector get through one full cycle before testing */
9d0498a2 10370 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10371 return true;
412b61d8 10372
ad3c558f 10373fail:
e5d958ef
ACO
10374 drm_atomic_state_free(state);
10375 state = NULL;
83a57153 10376
51fd371b
RC
10377 if (ret == -EDEADLK) {
10378 drm_modeset_backoff(ctx);
10379 goto retry;
10380 }
10381
412b61d8 10382 return false;
79e53945
JB
10383}
10384
d2434ab7 10385void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10386 struct intel_load_detect_pipe *old,
10387 struct drm_modeset_acquire_ctx *ctx)
79e53945 10388{
83a57153 10389 struct drm_device *dev = connector->dev;
d2434ab7
DV
10390 struct intel_encoder *intel_encoder =
10391 intel_attached_encoder(connector);
4ef69c7a 10392 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10393 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10395 struct drm_atomic_state *state;
944b0c76 10396 struct drm_connector_state *connector_state;
4be07317 10397 struct intel_crtc_state *crtc_state;
d3a40d1b 10398 int ret;
79e53945 10399
d2dff872 10400 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10401 connector->base.id, connector->name,
8e329a03 10402 encoder->base.id, encoder->name);
d2dff872 10403
8261b191 10404 if (old->load_detect_temp) {
83a57153 10405 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10406 if (!state)
10407 goto fail;
83a57153
ACO
10408
10409 state->acquire_ctx = ctx;
10410
944b0c76
ACO
10411 connector_state = drm_atomic_get_connector_state(state, connector);
10412 if (IS_ERR(connector_state))
10413 goto fail;
10414
4be07317
ACO
10415 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10416 if (IS_ERR(crtc_state))
10417 goto fail;
10418
944b0c76
ACO
10419 connector_state->best_encoder = NULL;
10420 connector_state->crtc = NULL;
10421
49d6fa21 10422 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10423
d3a40d1b
ACO
10424 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10425 0, 0);
10426 if (ret)
10427 goto fail;
10428
74c090b1 10429 ret = drm_atomic_commit(state);
2bfb4627
ACO
10430 if (ret)
10431 goto fail;
d2dff872 10432
36206361
DV
10433 if (old->release_fb) {
10434 drm_framebuffer_unregister_private(old->release_fb);
10435 drm_framebuffer_unreference(old->release_fb);
10436 }
d2dff872 10437
0622a53c 10438 return;
79e53945
JB
10439 }
10440
c751ce4f 10441 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10442 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10443 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10444
10445 return;
10446fail:
10447 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10448 drm_atomic_state_free(state);
79e53945
JB
10449}
10450
da4a1efa 10451static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10452 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10453{
10454 struct drm_i915_private *dev_priv = dev->dev_private;
10455 u32 dpll = pipe_config->dpll_hw_state.dpll;
10456
10457 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10458 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10459 else if (HAS_PCH_SPLIT(dev))
10460 return 120000;
10461 else if (!IS_GEN2(dev))
10462 return 96000;
10463 else
10464 return 48000;
10465}
10466
79e53945 10467/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10468static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10469 struct intel_crtc_state *pipe_config)
79e53945 10470{
f1f644dc 10471 struct drm_device *dev = crtc->base.dev;
79e53945 10472 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10473 int pipe = pipe_config->cpu_transcoder;
293623f7 10474 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10475 u32 fp;
10476 intel_clock_t clock;
dccbea3b 10477 int port_clock;
da4a1efa 10478 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10479
10480 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10481 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10482 else
293623f7 10483 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10484
10485 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10486 if (IS_PINEVIEW(dev)) {
10487 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10488 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10489 } else {
10490 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10491 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10492 }
10493
a6c45cf0 10494 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10495 if (IS_PINEVIEW(dev))
10496 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10497 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10498 else
10499 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10500 DPLL_FPA01_P1_POST_DIV_SHIFT);
10501
10502 switch (dpll & DPLL_MODE_MASK) {
10503 case DPLLB_MODE_DAC_SERIAL:
10504 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10505 5 : 10;
10506 break;
10507 case DPLLB_MODE_LVDS:
10508 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10509 7 : 14;
10510 break;
10511 default:
28c97730 10512 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10513 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10514 return;
79e53945
JB
10515 }
10516
ac58c3f0 10517 if (IS_PINEVIEW(dev))
dccbea3b 10518 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10519 else
dccbea3b 10520 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10521 } else {
0fb58223 10522 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10523 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10524
10525 if (is_lvds) {
10526 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10527 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10528
10529 if (lvds & LVDS_CLKB_POWER_UP)
10530 clock.p2 = 7;
10531 else
10532 clock.p2 = 14;
79e53945
JB
10533 } else {
10534 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10535 clock.p1 = 2;
10536 else {
10537 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10538 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10539 }
10540 if (dpll & PLL_P2_DIVIDE_BY_4)
10541 clock.p2 = 4;
10542 else
10543 clock.p2 = 2;
79e53945 10544 }
da4a1efa 10545
dccbea3b 10546 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10547 }
10548
18442d08
VS
10549 /*
10550 * This value includes pixel_multiplier. We will use
241bfc38 10551 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10552 * encoder's get_config() function.
10553 */
dccbea3b 10554 pipe_config->port_clock = port_clock;
f1f644dc
JB
10555}
10556
6878da05
VS
10557int intel_dotclock_calculate(int link_freq,
10558 const struct intel_link_m_n *m_n)
f1f644dc 10559{
f1f644dc
JB
10560 /*
10561 * The calculation for the data clock is:
1041a02f 10562 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10563 * But we want to avoid losing precison if possible, so:
1041a02f 10564 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10565 *
10566 * and the link clock is simpler:
1041a02f 10567 * link_clock = (m * link_clock) / n
f1f644dc
JB
10568 */
10569
6878da05
VS
10570 if (!m_n->link_n)
10571 return 0;
f1f644dc 10572
6878da05
VS
10573 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10574}
f1f644dc 10575
18442d08 10576static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10577 struct intel_crtc_state *pipe_config)
6878da05
VS
10578{
10579 struct drm_device *dev = crtc->base.dev;
79e53945 10580
18442d08
VS
10581 /* read out port_clock from the DPLL */
10582 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10583
f1f644dc 10584 /*
18442d08 10585 * This value does not include pixel_multiplier.
241bfc38 10586 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10587 * agree once we know their relationship in the encoder's
10588 * get_config() function.
79e53945 10589 */
2d112de7 10590 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10591 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10592 &pipe_config->fdi_m_n);
79e53945
JB
10593}
10594
10595/** Returns the currently programmed mode of the given pipe. */
10596struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10597 struct drm_crtc *crtc)
10598{
548f245b 10599 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10601 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10602 struct drm_display_mode *mode;
5cec258b 10603 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10604 int htot = I915_READ(HTOTAL(cpu_transcoder));
10605 int hsync = I915_READ(HSYNC(cpu_transcoder));
10606 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10607 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10608 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10609
10610 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10611 if (!mode)
10612 return NULL;
10613
f1f644dc
JB
10614 /*
10615 * Construct a pipe_config sufficient for getting the clock info
10616 * back out of crtc_clock_get.
10617 *
10618 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10619 * to use a real value here instead.
10620 */
293623f7 10621 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10622 pipe_config.pixel_multiplier = 1;
293623f7
VS
10623 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10624 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10625 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10626 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10627
773ae034 10628 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10629 mode->hdisplay = (htot & 0xffff) + 1;
10630 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10631 mode->hsync_start = (hsync & 0xffff) + 1;
10632 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10633 mode->vdisplay = (vtot & 0xffff) + 1;
10634 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10635 mode->vsync_start = (vsync & 0xffff) + 1;
10636 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10637
10638 drm_mode_set_name(mode);
79e53945
JB
10639
10640 return mode;
10641}
10642
f047e395
CW
10643void intel_mark_busy(struct drm_device *dev)
10644{
c67a470b
PZ
10645 struct drm_i915_private *dev_priv = dev->dev_private;
10646
f62a0076
CW
10647 if (dev_priv->mm.busy)
10648 return;
10649
43694d69 10650 intel_runtime_pm_get(dev_priv);
c67a470b 10651 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10652 if (INTEL_INFO(dev)->gen >= 6)
10653 gen6_rps_busy(dev_priv);
f62a0076 10654 dev_priv->mm.busy = true;
f047e395
CW
10655}
10656
10657void intel_mark_idle(struct drm_device *dev)
652c393a 10658{
c67a470b 10659 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10660
f62a0076
CW
10661 if (!dev_priv->mm.busy)
10662 return;
10663
10664 dev_priv->mm.busy = false;
10665
3d13ef2e 10666 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10667 gen6_rps_idle(dev->dev_private);
bb4cdd53 10668
43694d69 10669 intel_runtime_pm_put(dev_priv);
652c393a
JB
10670}
10671
79e53945
JB
10672static void intel_crtc_destroy(struct drm_crtc *crtc)
10673{
10674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10675 struct drm_device *dev = crtc->dev;
10676 struct intel_unpin_work *work;
67e77c5a 10677
5e2d7afc 10678 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10679 work = intel_crtc->unpin_work;
10680 intel_crtc->unpin_work = NULL;
5e2d7afc 10681 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10682
10683 if (work) {
10684 cancel_work_sync(&work->work);
10685 kfree(work);
10686 }
79e53945
JB
10687
10688 drm_crtc_cleanup(crtc);
67e77c5a 10689
79e53945
JB
10690 kfree(intel_crtc);
10691}
10692
6b95a207
KH
10693static void intel_unpin_work_fn(struct work_struct *__work)
10694{
10695 struct intel_unpin_work *work =
10696 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10697 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10698 struct drm_device *dev = crtc->base.dev;
10699 struct drm_plane *primary = crtc->base.primary;
6b95a207 10700
b4a98e57 10701 mutex_lock(&dev->struct_mutex);
a9ff8714 10702 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10703 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10704
f06cc1b9 10705 if (work->flip_queued_req)
146d84f0 10706 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10707 mutex_unlock(&dev->struct_mutex);
10708
a9ff8714 10709 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10710 drm_framebuffer_unreference(work->old_fb);
f99d7069 10711
a9ff8714
VS
10712 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10713 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10714
6b95a207
KH
10715 kfree(work);
10716}
10717
1afe3e9d 10718static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10719 struct drm_crtc *crtc)
6b95a207 10720{
6b95a207
KH
10721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10722 struct intel_unpin_work *work;
6b95a207
KH
10723 unsigned long flags;
10724
10725 /* Ignore early vblank irqs */
10726 if (intel_crtc == NULL)
10727 return;
10728
f326038a
DV
10729 /*
10730 * This is called both by irq handlers and the reset code (to complete
10731 * lost pageflips) so needs the full irqsave spinlocks.
10732 */
6b95a207
KH
10733 spin_lock_irqsave(&dev->event_lock, flags);
10734 work = intel_crtc->unpin_work;
e7d841ca
CW
10735
10736 /* Ensure we don't miss a work->pending update ... */
10737 smp_rmb();
10738
10739 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10740 spin_unlock_irqrestore(&dev->event_lock, flags);
10741 return;
10742 }
10743
d6bbafa1 10744 page_flip_completed(intel_crtc);
0af7e4df 10745
6b95a207 10746 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10747}
10748
1afe3e9d
JB
10749void intel_finish_page_flip(struct drm_device *dev, int pipe)
10750{
fbee40df 10751 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10752 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10753
49b14a5c 10754 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10755}
10756
10757void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10758{
fbee40df 10759 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10760 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10761
49b14a5c 10762 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10763}
10764
75f7f3ec
VS
10765/* Is 'a' after or equal to 'b'? */
10766static bool g4x_flip_count_after_eq(u32 a, u32 b)
10767{
10768 return !((a - b) & 0x80000000);
10769}
10770
10771static bool page_flip_finished(struct intel_crtc *crtc)
10772{
10773 struct drm_device *dev = crtc->base.dev;
10774 struct drm_i915_private *dev_priv = dev->dev_private;
10775
bdfa7542
VS
10776 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10777 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10778 return true;
10779
75f7f3ec
VS
10780 /*
10781 * The relevant registers doen't exist on pre-ctg.
10782 * As the flip done interrupt doesn't trigger for mmio
10783 * flips on gmch platforms, a flip count check isn't
10784 * really needed there. But since ctg has the registers,
10785 * include it in the check anyway.
10786 */
10787 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10788 return true;
10789
10790 /*
10791 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10792 * used the same base address. In that case the mmio flip might
10793 * have completed, but the CS hasn't even executed the flip yet.
10794 *
10795 * A flip count check isn't enough as the CS might have updated
10796 * the base address just after start of vblank, but before we
10797 * managed to process the interrupt. This means we'd complete the
10798 * CS flip too soon.
10799 *
10800 * Combining both checks should get us a good enough result. It may
10801 * still happen that the CS flip has been executed, but has not
10802 * yet actually completed. But in case the base address is the same
10803 * anyway, we don't really care.
10804 */
10805 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10806 crtc->unpin_work->gtt_offset &&
fd8f507c 10807 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10808 crtc->unpin_work->flip_count);
10809}
10810
6b95a207
KH
10811void intel_prepare_page_flip(struct drm_device *dev, int plane)
10812{
fbee40df 10813 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10814 struct intel_crtc *intel_crtc =
10815 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10816 unsigned long flags;
10817
f326038a
DV
10818
10819 /*
10820 * This is called both by irq handlers and the reset code (to complete
10821 * lost pageflips) so needs the full irqsave spinlocks.
10822 *
10823 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10824 * generate a page-flip completion irq, i.e. every modeset
10825 * is also accompanied by a spurious intel_prepare_page_flip().
10826 */
6b95a207 10827 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10828 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10829 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10830 spin_unlock_irqrestore(&dev->event_lock, flags);
10831}
10832
6042639c 10833static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10834{
10835 /* Ensure that the work item is consistent when activating it ... */
10836 smp_wmb();
6042639c 10837 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10838 /* and that it is marked active as soon as the irq could fire. */
10839 smp_wmb();
10840}
10841
8c9f3aaf
JB
10842static int intel_gen2_queue_flip(struct drm_device *dev,
10843 struct drm_crtc *crtc,
10844 struct drm_framebuffer *fb,
ed8d1975 10845 struct drm_i915_gem_object *obj,
6258fbe2 10846 struct drm_i915_gem_request *req,
ed8d1975 10847 uint32_t flags)
8c9f3aaf 10848{
6258fbe2 10849 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10851 u32 flip_mask;
10852 int ret;
10853
5fb9de1a 10854 ret = intel_ring_begin(req, 6);
8c9f3aaf 10855 if (ret)
4fa62c89 10856 return ret;
8c9f3aaf
JB
10857
10858 /* Can't queue multiple flips, so wait for the previous
10859 * one to finish before executing the next.
10860 */
10861 if (intel_crtc->plane)
10862 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10863 else
10864 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10865 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10866 intel_ring_emit(ring, MI_NOOP);
10867 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10868 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10869 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10870 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10871 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10872
6042639c 10873 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10874 return 0;
8c9f3aaf
JB
10875}
10876
10877static int intel_gen3_queue_flip(struct drm_device *dev,
10878 struct drm_crtc *crtc,
10879 struct drm_framebuffer *fb,
ed8d1975 10880 struct drm_i915_gem_object *obj,
6258fbe2 10881 struct drm_i915_gem_request *req,
ed8d1975 10882 uint32_t flags)
8c9f3aaf 10883{
6258fbe2 10884 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10886 u32 flip_mask;
10887 int ret;
10888
5fb9de1a 10889 ret = intel_ring_begin(req, 6);
8c9f3aaf 10890 if (ret)
4fa62c89 10891 return ret;
8c9f3aaf
JB
10892
10893 if (intel_crtc->plane)
10894 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10895 else
10896 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10897 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10898 intel_ring_emit(ring, MI_NOOP);
10899 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10900 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10901 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10902 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10903 intel_ring_emit(ring, MI_NOOP);
10904
6042639c 10905 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10906 return 0;
8c9f3aaf
JB
10907}
10908
10909static int intel_gen4_queue_flip(struct drm_device *dev,
10910 struct drm_crtc *crtc,
10911 struct drm_framebuffer *fb,
ed8d1975 10912 struct drm_i915_gem_object *obj,
6258fbe2 10913 struct drm_i915_gem_request *req,
ed8d1975 10914 uint32_t flags)
8c9f3aaf 10915{
6258fbe2 10916 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10917 struct drm_i915_private *dev_priv = dev->dev_private;
10918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10919 uint32_t pf, pipesrc;
10920 int ret;
10921
5fb9de1a 10922 ret = intel_ring_begin(req, 4);
8c9f3aaf 10923 if (ret)
4fa62c89 10924 return ret;
8c9f3aaf
JB
10925
10926 /* i965+ uses the linear or tiled offsets from the
10927 * Display Registers (which do not change across a page-flip)
10928 * so we need only reprogram the base address.
10929 */
6d90c952
DV
10930 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10931 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10932 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10933 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10934 obj->tiling_mode);
8c9f3aaf
JB
10935
10936 /* XXX Enabling the panel-fitter across page-flip is so far
10937 * untested on non-native modes, so ignore it for now.
10938 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10939 */
10940 pf = 0;
10941 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10942 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10943
6042639c 10944 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10945 return 0;
8c9f3aaf
JB
10946}
10947
10948static int intel_gen6_queue_flip(struct drm_device *dev,
10949 struct drm_crtc *crtc,
10950 struct drm_framebuffer *fb,
ed8d1975 10951 struct drm_i915_gem_object *obj,
6258fbe2 10952 struct drm_i915_gem_request *req,
ed8d1975 10953 uint32_t flags)
8c9f3aaf 10954{
6258fbe2 10955 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10956 struct drm_i915_private *dev_priv = dev->dev_private;
10957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10958 uint32_t pf, pipesrc;
10959 int ret;
10960
5fb9de1a 10961 ret = intel_ring_begin(req, 4);
8c9f3aaf 10962 if (ret)
4fa62c89 10963 return ret;
8c9f3aaf 10964
6d90c952
DV
10965 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10966 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10967 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10968 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10969
dc257cf1
DV
10970 /* Contrary to the suggestions in the documentation,
10971 * "Enable Panel Fitter" does not seem to be required when page
10972 * flipping with a non-native mode, and worse causes a normal
10973 * modeset to fail.
10974 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10975 */
10976 pf = 0;
8c9f3aaf 10977 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10978 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10979
6042639c 10980 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10981 return 0;
8c9f3aaf
JB
10982}
10983
7c9017e5
JB
10984static int intel_gen7_queue_flip(struct drm_device *dev,
10985 struct drm_crtc *crtc,
10986 struct drm_framebuffer *fb,
ed8d1975 10987 struct drm_i915_gem_object *obj,
6258fbe2 10988 struct drm_i915_gem_request *req,
ed8d1975 10989 uint32_t flags)
7c9017e5 10990{
6258fbe2 10991 struct intel_engine_cs *ring = req->ring;
7c9017e5 10992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10993 uint32_t plane_bit = 0;
ffe74d75
CW
10994 int len, ret;
10995
eba905b2 10996 switch (intel_crtc->plane) {
cb05d8de
DV
10997 case PLANE_A:
10998 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10999 break;
11000 case PLANE_B:
11001 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11002 break;
11003 case PLANE_C:
11004 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11005 break;
11006 default:
11007 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11008 return -ENODEV;
cb05d8de
DV
11009 }
11010
ffe74d75 11011 len = 4;
f476828a 11012 if (ring->id == RCS) {
ffe74d75 11013 len += 6;
f476828a
DL
11014 /*
11015 * On Gen 8, SRM is now taking an extra dword to accommodate
11016 * 48bits addresses, and we need a NOOP for the batch size to
11017 * stay even.
11018 */
11019 if (IS_GEN8(dev))
11020 len += 2;
11021 }
ffe74d75 11022
f66fab8e
VS
11023 /*
11024 * BSpec MI_DISPLAY_FLIP for IVB:
11025 * "The full packet must be contained within the same cache line."
11026 *
11027 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11028 * cacheline, if we ever start emitting more commands before
11029 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11030 * then do the cacheline alignment, and finally emit the
11031 * MI_DISPLAY_FLIP.
11032 */
bba09b12 11033 ret = intel_ring_cacheline_align(req);
f66fab8e 11034 if (ret)
4fa62c89 11035 return ret;
f66fab8e 11036
5fb9de1a 11037 ret = intel_ring_begin(req, len);
7c9017e5 11038 if (ret)
4fa62c89 11039 return ret;
7c9017e5 11040
ffe74d75
CW
11041 /* Unmask the flip-done completion message. Note that the bspec says that
11042 * we should do this for both the BCS and RCS, and that we must not unmask
11043 * more than one flip event at any time (or ensure that one flip message
11044 * can be sent by waiting for flip-done prior to queueing new flips).
11045 * Experimentation says that BCS works despite DERRMR masking all
11046 * flip-done completion events and that unmasking all planes at once
11047 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11048 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11049 */
11050 if (ring->id == RCS) {
11051 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11052 intel_ring_emit(ring, DERRMR);
11053 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11054 DERRMR_PIPEB_PRI_FLIP_DONE |
11055 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11056 if (IS_GEN8(dev))
f1afe24f 11057 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11058 MI_SRM_LRM_GLOBAL_GTT);
11059 else
f1afe24f 11060 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11061 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11062 intel_ring_emit(ring, DERRMR);
11063 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11064 if (IS_GEN8(dev)) {
11065 intel_ring_emit(ring, 0);
11066 intel_ring_emit(ring, MI_NOOP);
11067 }
ffe74d75
CW
11068 }
11069
cb05d8de 11070 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11071 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11072 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11073 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11074
6042639c 11075 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11076 return 0;
7c9017e5
JB
11077}
11078
84c33a64
SG
11079static bool use_mmio_flip(struct intel_engine_cs *ring,
11080 struct drm_i915_gem_object *obj)
11081{
11082 /*
11083 * This is not being used for older platforms, because
11084 * non-availability of flip done interrupt forces us to use
11085 * CS flips. Older platforms derive flip done using some clever
11086 * tricks involving the flip_pending status bits and vblank irqs.
11087 * So using MMIO flips there would disrupt this mechanism.
11088 */
11089
8e09bf83
CW
11090 if (ring == NULL)
11091 return true;
11092
84c33a64
SG
11093 if (INTEL_INFO(ring->dev)->gen < 5)
11094 return false;
11095
11096 if (i915.use_mmio_flip < 0)
11097 return false;
11098 else if (i915.use_mmio_flip > 0)
11099 return true;
14bf993e
OM
11100 else if (i915.enable_execlists)
11101 return true;
84c33a64 11102 else
b4716185 11103 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11104}
11105
6042639c 11106static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11107 unsigned int rotation,
6042639c 11108 struct intel_unpin_work *work)
ff944564
DL
11109{
11110 struct drm_device *dev = intel_crtc->base.dev;
11111 struct drm_i915_private *dev_priv = dev->dev_private;
11112 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11113 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11114 u32 ctl, stride, tile_height;
ff944564
DL
11115
11116 ctl = I915_READ(PLANE_CTL(pipe, 0));
11117 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11118 switch (fb->modifier[0]) {
11119 case DRM_FORMAT_MOD_NONE:
11120 break;
11121 case I915_FORMAT_MOD_X_TILED:
ff944564 11122 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11123 break;
11124 case I915_FORMAT_MOD_Y_TILED:
11125 ctl |= PLANE_CTL_TILED_Y;
11126 break;
11127 case I915_FORMAT_MOD_Yf_TILED:
11128 ctl |= PLANE_CTL_TILED_YF;
11129 break;
11130 default:
11131 MISSING_CASE(fb->modifier[0]);
11132 }
ff944564
DL
11133
11134 /*
11135 * The stride is either expressed as a multiple of 64 bytes chunks for
11136 * linear buffers or in number of tiles for tiled buffers.
11137 */
86efe24a
TU
11138 if (intel_rotation_90_or_270(rotation)) {
11139 /* stride = Surface height in tiles */
11140 tile_height = intel_tile_height(dev, fb->pixel_format,
11141 fb->modifier[0], 0);
11142 stride = DIV_ROUND_UP(fb->height, tile_height);
11143 } else {
11144 stride = fb->pitches[0] /
11145 intel_fb_stride_alignment(dev, fb->modifier[0],
11146 fb->pixel_format);
11147 }
ff944564
DL
11148
11149 /*
11150 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11151 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11152 */
11153 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11154 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11155
6042639c 11156 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11157 POSTING_READ(PLANE_SURF(pipe, 0));
11158}
11159
6042639c
CW
11160static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11161 struct intel_unpin_work *work)
84c33a64
SG
11162{
11163 struct drm_device *dev = intel_crtc->base.dev;
11164 struct drm_i915_private *dev_priv = dev->dev_private;
11165 struct intel_framebuffer *intel_fb =
11166 to_intel_framebuffer(intel_crtc->base.primary->fb);
11167 struct drm_i915_gem_object *obj = intel_fb->obj;
11168 u32 dspcntr;
11169 u32 reg;
11170
84c33a64
SG
11171 reg = DSPCNTR(intel_crtc->plane);
11172 dspcntr = I915_READ(reg);
11173
c5d97472
DL
11174 if (obj->tiling_mode != I915_TILING_NONE)
11175 dspcntr |= DISPPLANE_TILED;
11176 else
11177 dspcntr &= ~DISPPLANE_TILED;
11178
84c33a64
SG
11179 I915_WRITE(reg, dspcntr);
11180
6042639c 11181 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11182 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11183}
11184
11185/*
11186 * XXX: This is the temporary way to update the plane registers until we get
11187 * around to using the usual plane update functions for MMIO flips
11188 */
6042639c 11189static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11190{
6042639c
CW
11191 struct intel_crtc *crtc = mmio_flip->crtc;
11192 struct intel_unpin_work *work;
11193
11194 spin_lock_irq(&crtc->base.dev->event_lock);
11195 work = crtc->unpin_work;
11196 spin_unlock_irq(&crtc->base.dev->event_lock);
11197 if (work == NULL)
11198 return;
ff944564 11199
6042639c 11200 intel_mark_page_flip_active(work);
ff944564 11201
6042639c 11202 intel_pipe_update_start(crtc);
ff944564 11203
6042639c 11204 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11205 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11206 else
11207 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11208 ilk_do_mmio_flip(crtc, work);
ff944564 11209
6042639c 11210 intel_pipe_update_end(crtc);
84c33a64
SG
11211}
11212
9362c7c5 11213static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11214{
b2cfe0ab
CW
11215 struct intel_mmio_flip *mmio_flip =
11216 container_of(work, struct intel_mmio_flip, work);
84c33a64 11217
6042639c 11218 if (mmio_flip->req) {
eed29a5b 11219 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11220 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11221 false, NULL,
11222 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11223 i915_gem_request_unreference__unlocked(mmio_flip->req);
11224 }
84c33a64 11225
6042639c 11226 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11227 kfree(mmio_flip);
84c33a64
SG
11228}
11229
11230static int intel_queue_mmio_flip(struct drm_device *dev,
11231 struct drm_crtc *crtc,
86efe24a 11232 struct drm_i915_gem_object *obj)
84c33a64 11233{
b2cfe0ab
CW
11234 struct intel_mmio_flip *mmio_flip;
11235
11236 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11237 if (mmio_flip == NULL)
11238 return -ENOMEM;
84c33a64 11239
bcafc4e3 11240 mmio_flip->i915 = to_i915(dev);
eed29a5b 11241 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11242 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11243 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11244
b2cfe0ab
CW
11245 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11246 schedule_work(&mmio_flip->work);
84c33a64 11247
84c33a64
SG
11248 return 0;
11249}
11250
8c9f3aaf
JB
11251static int intel_default_queue_flip(struct drm_device *dev,
11252 struct drm_crtc *crtc,
11253 struct drm_framebuffer *fb,
ed8d1975 11254 struct drm_i915_gem_object *obj,
6258fbe2 11255 struct drm_i915_gem_request *req,
ed8d1975 11256 uint32_t flags)
8c9f3aaf
JB
11257{
11258 return -ENODEV;
11259}
11260
d6bbafa1
CW
11261static bool __intel_pageflip_stall_check(struct drm_device *dev,
11262 struct drm_crtc *crtc)
11263{
11264 struct drm_i915_private *dev_priv = dev->dev_private;
11265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11266 struct intel_unpin_work *work = intel_crtc->unpin_work;
11267 u32 addr;
11268
11269 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11270 return true;
11271
908565c2
CW
11272 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11273 return false;
11274
d6bbafa1
CW
11275 if (!work->enable_stall_check)
11276 return false;
11277
11278 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11279 if (work->flip_queued_req &&
11280 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11281 return false;
11282
1e3feefd 11283 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11284 }
11285
1e3feefd 11286 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11287 return false;
11288
11289 /* Potential stall - if we see that the flip has happened,
11290 * assume a missed interrupt. */
11291 if (INTEL_INFO(dev)->gen >= 4)
11292 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11293 else
11294 addr = I915_READ(DSPADDR(intel_crtc->plane));
11295
11296 /* There is a potential issue here with a false positive after a flip
11297 * to the same address. We could address this by checking for a
11298 * non-incrementing frame counter.
11299 */
11300 return addr == work->gtt_offset;
11301}
11302
11303void intel_check_page_flip(struct drm_device *dev, int pipe)
11304{
11305 struct drm_i915_private *dev_priv = dev->dev_private;
11306 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11308 struct intel_unpin_work *work;
f326038a 11309
6c51d46f 11310 WARN_ON(!in_interrupt());
d6bbafa1
CW
11311
11312 if (crtc == NULL)
11313 return;
11314
f326038a 11315 spin_lock(&dev->event_lock);
6ad790c0
CW
11316 work = intel_crtc->unpin_work;
11317 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11318 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11319 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11320 page_flip_completed(intel_crtc);
6ad790c0 11321 work = NULL;
d6bbafa1 11322 }
6ad790c0
CW
11323 if (work != NULL &&
11324 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11325 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11326 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11327}
11328
6b95a207
KH
11329static int intel_crtc_page_flip(struct drm_crtc *crtc,
11330 struct drm_framebuffer *fb,
ed8d1975
KP
11331 struct drm_pending_vblank_event *event,
11332 uint32_t page_flip_flags)
6b95a207
KH
11333{
11334 struct drm_device *dev = crtc->dev;
11335 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11336 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11339 struct drm_plane *primary = crtc->primary;
a071fa00 11340 enum pipe pipe = intel_crtc->pipe;
6b95a207 11341 struct intel_unpin_work *work;
a4872ba6 11342 struct intel_engine_cs *ring;
cf5d8a46 11343 bool mmio_flip;
91af127f 11344 struct drm_i915_gem_request *request = NULL;
52e68630 11345 int ret;
6b95a207 11346
2ff8fde1
MR
11347 /*
11348 * drm_mode_page_flip_ioctl() should already catch this, but double
11349 * check to be safe. In the future we may enable pageflipping from
11350 * a disabled primary plane.
11351 */
11352 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11353 return -EBUSY;
11354
e6a595d2 11355 /* Can't change pixel format via MI display flips. */
f4510a27 11356 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11357 return -EINVAL;
11358
11359 /*
11360 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11361 * Note that pitch changes could also affect these register.
11362 */
11363 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11364 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11365 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11366 return -EINVAL;
11367
f900db47
CW
11368 if (i915_terminally_wedged(&dev_priv->gpu_error))
11369 goto out_hang;
11370
b14c5679 11371 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11372 if (work == NULL)
11373 return -ENOMEM;
11374
6b95a207 11375 work->event = event;
b4a98e57 11376 work->crtc = crtc;
ab8d6675 11377 work->old_fb = old_fb;
6b95a207
KH
11378 INIT_WORK(&work->work, intel_unpin_work_fn);
11379
87b6b101 11380 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11381 if (ret)
11382 goto free_work;
11383
6b95a207 11384 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11385 spin_lock_irq(&dev->event_lock);
6b95a207 11386 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11387 /* Before declaring the flip queue wedged, check if
11388 * the hardware completed the operation behind our backs.
11389 */
11390 if (__intel_pageflip_stall_check(dev, crtc)) {
11391 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11392 page_flip_completed(intel_crtc);
11393 } else {
11394 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11395 spin_unlock_irq(&dev->event_lock);
468f0b44 11396
d6bbafa1
CW
11397 drm_crtc_vblank_put(crtc);
11398 kfree(work);
11399 return -EBUSY;
11400 }
6b95a207
KH
11401 }
11402 intel_crtc->unpin_work = work;
5e2d7afc 11403 spin_unlock_irq(&dev->event_lock);
6b95a207 11404
b4a98e57
CW
11405 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11406 flush_workqueue(dev_priv->wq);
11407
75dfca80 11408 /* Reference the objects for the scheduled work. */
ab8d6675 11409 drm_framebuffer_reference(work->old_fb);
05394f39 11410 drm_gem_object_reference(&obj->base);
6b95a207 11411
f4510a27 11412 crtc->primary->fb = fb;
afd65eb4 11413 update_state_fb(crtc->primary);
1ed1f968 11414
e1f99ce6 11415 work->pending_flip_obj = obj;
e1f99ce6 11416
89ed88ba
CW
11417 ret = i915_mutex_lock_interruptible(dev);
11418 if (ret)
11419 goto cleanup;
11420
b4a98e57 11421 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11422 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11423
75f7f3ec 11424 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11425 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11426
4fa62c89
VS
11427 if (IS_VALLEYVIEW(dev)) {
11428 ring = &dev_priv->ring[BCS];
ab8d6675 11429 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11430 /* vlv: DISPLAY_FLIP fails to change tiling */
11431 ring = NULL;
48bf5b2d 11432 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11433 ring = &dev_priv->ring[BCS];
4fa62c89 11434 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11435 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11436 if (ring == NULL || ring->id != RCS)
11437 ring = &dev_priv->ring[BCS];
11438 } else {
11439 ring = &dev_priv->ring[RCS];
11440 }
11441
cf5d8a46
CW
11442 mmio_flip = use_mmio_flip(ring, obj);
11443
11444 /* When using CS flips, we want to emit semaphores between rings.
11445 * However, when using mmio flips we will create a task to do the
11446 * synchronisation, so all we want here is to pin the framebuffer
11447 * into the display plane and skip any waits.
11448 */
7580d774
ML
11449 if (!mmio_flip) {
11450 ret = i915_gem_object_sync(obj, ring, &request);
11451 if (ret)
11452 goto cleanup_pending;
11453 }
11454
82bc3b2d 11455 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11456 crtc->primary->state);
8c9f3aaf
JB
11457 if (ret)
11458 goto cleanup_pending;
6b95a207 11459
dedf278c
TU
11460 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11461 obj, 0);
11462 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11463
cf5d8a46 11464 if (mmio_flip) {
86efe24a 11465 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11466 if (ret)
11467 goto cleanup_unpin;
11468
f06cc1b9
JH
11469 i915_gem_request_assign(&work->flip_queued_req,
11470 obj->last_write_req);
d6bbafa1 11471 } else {
6258fbe2
JH
11472 if (!request) {
11473 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11474 if (ret)
11475 goto cleanup_unpin;
11476 }
11477
11478 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11479 page_flip_flags);
11480 if (ret)
11481 goto cleanup_unpin;
11482
6258fbe2 11483 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11484 }
11485
91af127f 11486 if (request)
75289874 11487 i915_add_request_no_flush(request);
91af127f 11488
1e3feefd 11489 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11490 work->enable_stall_check = true;
4fa62c89 11491
ab8d6675 11492 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11493 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11494 mutex_unlock(&dev->struct_mutex);
a071fa00 11495
4e1e26f1 11496 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11497 intel_frontbuffer_flip_prepare(dev,
11498 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11499
e5510fac
JB
11500 trace_i915_flip_request(intel_crtc->plane, obj);
11501
6b95a207 11502 return 0;
96b099fd 11503
4fa62c89 11504cleanup_unpin:
82bc3b2d 11505 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11506cleanup_pending:
91af127f
JH
11507 if (request)
11508 i915_gem_request_cancel(request);
b4a98e57 11509 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11510 mutex_unlock(&dev->struct_mutex);
11511cleanup:
f4510a27 11512 crtc->primary->fb = old_fb;
afd65eb4 11513 update_state_fb(crtc->primary);
89ed88ba
CW
11514
11515 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11516 drm_framebuffer_unreference(work->old_fb);
96b099fd 11517
5e2d7afc 11518 spin_lock_irq(&dev->event_lock);
96b099fd 11519 intel_crtc->unpin_work = NULL;
5e2d7afc 11520 spin_unlock_irq(&dev->event_lock);
96b099fd 11521
87b6b101 11522 drm_crtc_vblank_put(crtc);
7317c75e 11523free_work:
96b099fd
CW
11524 kfree(work);
11525
f900db47 11526 if (ret == -EIO) {
02e0efb5
ML
11527 struct drm_atomic_state *state;
11528 struct drm_plane_state *plane_state;
11529
f900db47 11530out_hang:
02e0efb5
ML
11531 state = drm_atomic_state_alloc(dev);
11532 if (!state)
11533 return -ENOMEM;
11534 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11535
11536retry:
11537 plane_state = drm_atomic_get_plane_state(state, primary);
11538 ret = PTR_ERR_OR_ZERO(plane_state);
11539 if (!ret) {
11540 drm_atomic_set_fb_for_plane(plane_state, fb);
11541
11542 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11543 if (!ret)
11544 ret = drm_atomic_commit(state);
11545 }
11546
11547 if (ret == -EDEADLK) {
11548 drm_modeset_backoff(state->acquire_ctx);
11549 drm_atomic_state_clear(state);
11550 goto retry;
11551 }
11552
11553 if (ret)
11554 drm_atomic_state_free(state);
11555
f0d3dad3 11556 if (ret == 0 && event) {
5e2d7afc 11557 spin_lock_irq(&dev->event_lock);
a071fa00 11558 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11559 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11560 }
f900db47 11561 }
96b099fd 11562 return ret;
6b95a207
KH
11563}
11564
da20eabd
ML
11565
11566/**
11567 * intel_wm_need_update - Check whether watermarks need updating
11568 * @plane: drm plane
11569 * @state: new plane state
11570 *
11571 * Check current plane state versus the new one to determine whether
11572 * watermarks need to be recalculated.
11573 *
11574 * Returns true or false.
11575 */
11576static bool intel_wm_need_update(struct drm_plane *plane,
11577 struct drm_plane_state *state)
11578{
d21fbe87
MR
11579 struct intel_plane_state *new = to_intel_plane_state(state);
11580 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11581
11582 /* Update watermarks on tiling or size changes. */
da20eabd
ML
11583 if (!plane->state->fb || !state->fb ||
11584 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
d21fbe87
MR
11585 plane->state->rotation != state->rotation ||
11586 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11587 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11588 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11589 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11590 return true;
7809e5ae 11591
2791a16c 11592 return false;
7809e5ae
MR
11593}
11594
d21fbe87
MR
11595static bool needs_scaling(struct intel_plane_state *state)
11596{
11597 int src_w = drm_rect_width(&state->src) >> 16;
11598 int src_h = drm_rect_height(&state->src) >> 16;
11599 int dst_w = drm_rect_width(&state->dst);
11600 int dst_h = drm_rect_height(&state->dst);
11601
11602 return (src_w != dst_w || src_h != dst_h);
11603}
11604
da20eabd
ML
11605int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11606 struct drm_plane_state *plane_state)
11607{
11608 struct drm_crtc *crtc = crtc_state->crtc;
11609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11610 struct drm_plane *plane = plane_state->plane;
11611 struct drm_device *dev = crtc->dev;
11612 struct drm_i915_private *dev_priv = dev->dev_private;
11613 struct intel_plane_state *old_plane_state =
11614 to_intel_plane_state(plane->state);
11615 int idx = intel_crtc->base.base.id, ret;
11616 int i = drm_plane_index(plane);
11617 bool mode_changed = needs_modeset(crtc_state);
11618 bool was_crtc_enabled = crtc->state->active;
11619 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11620 bool turn_off, turn_on, visible, was_visible;
11621 struct drm_framebuffer *fb = plane_state->fb;
11622
11623 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11624 plane->type != DRM_PLANE_TYPE_CURSOR) {
11625 ret = skl_update_scaler_plane(
11626 to_intel_crtc_state(crtc_state),
11627 to_intel_plane_state(plane_state));
11628 if (ret)
11629 return ret;
11630 }
11631
da20eabd
ML
11632 was_visible = old_plane_state->visible;
11633 visible = to_intel_plane_state(plane_state)->visible;
11634
11635 if (!was_crtc_enabled && WARN_ON(was_visible))
11636 was_visible = false;
11637
11638 if (!is_crtc_enabled && WARN_ON(visible))
11639 visible = false;
11640
11641 if (!was_visible && !visible)
11642 return 0;
11643
11644 turn_off = was_visible && (!visible || mode_changed);
11645 turn_on = visible && (!was_visible || mode_changed);
11646
11647 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11648 plane->base.id, fb ? fb->base.id : -1);
11649
11650 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11651 plane->base.id, was_visible, visible,
11652 turn_off, turn_on, mode_changed);
11653
852eb00d 11654 if (turn_on) {
f015c551 11655 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11656 /* must disable cxsr around plane enable/disable */
11657 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11658 intel_crtc->atomic.disable_cxsr = true;
11659 /* to potentially re-enable cxsr */
11660 intel_crtc->atomic.wait_vblank = true;
11661 intel_crtc->atomic.update_wm_post = true;
11662 }
11663 } else if (turn_off) {
f015c551 11664 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11665 /* must disable cxsr around plane enable/disable */
11666 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11667 if (is_crtc_enabled)
11668 intel_crtc->atomic.wait_vblank = true;
11669 intel_crtc->atomic.disable_cxsr = true;
11670 }
11671 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11672 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11673 }
da20eabd 11674
8be6ca85 11675 if (visible || was_visible)
a9ff8714
VS
11676 intel_crtc->atomic.fb_bits |=
11677 to_intel_plane(plane)->frontbuffer_bit;
11678
da20eabd
ML
11679 switch (plane->type) {
11680 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11681 intel_crtc->atomic.pre_disable_primary = turn_off;
11682 intel_crtc->atomic.post_enable_primary = turn_on;
11683
066cf55b
RV
11684 if (turn_off) {
11685 /*
11686 * FIXME: Actually if we will still have any other
11687 * plane enabled on the pipe we could let IPS enabled
11688 * still, but for now lets consider that when we make
11689 * primary invisible by setting DSPCNTR to 0 on
11690 * update_primary_plane function IPS needs to be
11691 * disable.
11692 */
11693 intel_crtc->atomic.disable_ips = true;
11694
da20eabd 11695 intel_crtc->atomic.disable_fbc = true;
066cf55b 11696 }
da20eabd
ML
11697
11698 /*
11699 * FBC does not work on some platforms for rotated
11700 * planes, so disable it when rotation is not 0 and
11701 * update it when rotation is set back to 0.
11702 *
11703 * FIXME: This is redundant with the fbc update done in
11704 * the primary plane enable function except that that
11705 * one is done too late. We eventually need to unify
11706 * this.
11707 */
11708
11709 if (visible &&
11710 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11711 dev_priv->fbc.crtc == intel_crtc &&
11712 plane_state->rotation != BIT(DRM_ROTATE_0))
11713 intel_crtc->atomic.disable_fbc = true;
11714
11715 /*
11716 * BDW signals flip done immediately if the plane
11717 * is disabled, even if the plane enable is already
11718 * armed to occur at the next vblank :(
11719 */
11720 if (turn_on && IS_BROADWELL(dev))
11721 intel_crtc->atomic.wait_vblank = true;
11722
11723 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11724 break;
11725 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11726 break;
11727 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11728 /*
11729 * WaCxSRDisabledForSpriteScaling:ivb
11730 *
11731 * cstate->update_wm was already set above, so this flag will
11732 * take effect when we commit and program watermarks.
11733 */
11734 if (IS_IVYBRIDGE(dev) &&
11735 needs_scaling(to_intel_plane_state(plane_state)) &&
11736 !needs_scaling(old_plane_state)) {
11737 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11738 } else if (turn_off && !mode_changed) {
da20eabd
ML
11739 intel_crtc->atomic.wait_vblank = true;
11740 intel_crtc->atomic.update_sprite_watermarks |=
11741 1 << i;
11742 }
d21fbe87
MR
11743
11744 break;
da20eabd
ML
11745 }
11746 return 0;
11747}
11748
6d3a1ce7
ML
11749static bool encoders_cloneable(const struct intel_encoder *a,
11750 const struct intel_encoder *b)
11751{
11752 /* masks could be asymmetric, so check both ways */
11753 return a == b || (a->cloneable & (1 << b->type) &&
11754 b->cloneable & (1 << a->type));
11755}
11756
11757static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11758 struct intel_crtc *crtc,
11759 struct intel_encoder *encoder)
11760{
11761 struct intel_encoder *source_encoder;
11762 struct drm_connector *connector;
11763 struct drm_connector_state *connector_state;
11764 int i;
11765
11766 for_each_connector_in_state(state, connector, connector_state, i) {
11767 if (connector_state->crtc != &crtc->base)
11768 continue;
11769
11770 source_encoder =
11771 to_intel_encoder(connector_state->best_encoder);
11772 if (!encoders_cloneable(encoder, source_encoder))
11773 return false;
11774 }
11775
11776 return true;
11777}
11778
11779static bool check_encoder_cloning(struct drm_atomic_state *state,
11780 struct intel_crtc *crtc)
11781{
11782 struct intel_encoder *encoder;
11783 struct drm_connector *connector;
11784 struct drm_connector_state *connector_state;
11785 int i;
11786
11787 for_each_connector_in_state(state, connector, connector_state, i) {
11788 if (connector_state->crtc != &crtc->base)
11789 continue;
11790
11791 encoder = to_intel_encoder(connector_state->best_encoder);
11792 if (!check_single_encoder_cloning(state, crtc, encoder))
11793 return false;
11794 }
11795
11796 return true;
11797}
11798
11799static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11800 struct drm_crtc_state *crtc_state)
11801{
cf5a15be 11802 struct drm_device *dev = crtc->dev;
ad421372 11803 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11805 struct intel_crtc_state *pipe_config =
11806 to_intel_crtc_state(crtc_state);
6d3a1ce7 11807 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11808 int ret;
6d3a1ce7
ML
11809 bool mode_changed = needs_modeset(crtc_state);
11810
11811 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11812 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11813 return -EINVAL;
11814 }
11815
852eb00d
VS
11816 if (mode_changed && !crtc_state->active)
11817 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11818
ad421372
ML
11819 if (mode_changed && crtc_state->enable &&
11820 dev_priv->display.crtc_compute_clock &&
11821 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11822 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11823 pipe_config);
11824 if (ret)
11825 return ret;
11826 }
11827
e435d6e5 11828 ret = 0;
86c8bbbe
MR
11829 if (dev_priv->display.compute_pipe_wm) {
11830 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11831 if (ret)
11832 return ret;
11833 }
11834
e435d6e5
ML
11835 if (INTEL_INFO(dev)->gen >= 9) {
11836 if (mode_changed)
11837 ret = skl_update_scaler_crtc(pipe_config);
11838
11839 if (!ret)
11840 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11841 pipe_config);
11842 }
11843
11844 return ret;
6d3a1ce7
ML
11845}
11846
65b38e0d 11847static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11848 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11849 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11850 .atomic_begin = intel_begin_crtc_commit,
11851 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11852 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11853};
11854
d29b2f9d
ACO
11855static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11856{
11857 struct intel_connector *connector;
11858
11859 for_each_intel_connector(dev, connector) {
11860 if (connector->base.encoder) {
11861 connector->base.state->best_encoder =
11862 connector->base.encoder;
11863 connector->base.state->crtc =
11864 connector->base.encoder->crtc;
11865 } else {
11866 connector->base.state->best_encoder = NULL;
11867 connector->base.state->crtc = NULL;
11868 }
11869 }
11870}
11871
050f7aeb 11872static void
eba905b2 11873connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11874 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11875{
11876 int bpp = pipe_config->pipe_bpp;
11877
11878 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11879 connector->base.base.id,
c23cc417 11880 connector->base.name);
050f7aeb
DV
11881
11882 /* Don't use an invalid EDID bpc value */
11883 if (connector->base.display_info.bpc &&
11884 connector->base.display_info.bpc * 3 < bpp) {
11885 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11886 bpp, connector->base.display_info.bpc*3);
11887 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11888 }
11889
11890 /* Clamp bpp to 8 on screens without EDID 1.4 */
11891 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11892 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11893 bpp);
11894 pipe_config->pipe_bpp = 24;
11895 }
11896}
11897
4e53c2e0 11898static int
050f7aeb 11899compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11900 struct intel_crtc_state *pipe_config)
4e53c2e0 11901{
050f7aeb 11902 struct drm_device *dev = crtc->base.dev;
1486017f 11903 struct drm_atomic_state *state;
da3ced29
ACO
11904 struct drm_connector *connector;
11905 struct drm_connector_state *connector_state;
1486017f 11906 int bpp, i;
4e53c2e0 11907
d328c9d7 11908 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11909 bpp = 10*3;
d328c9d7
DV
11910 else if (INTEL_INFO(dev)->gen >= 5)
11911 bpp = 12*3;
11912 else
11913 bpp = 8*3;
11914
4e53c2e0 11915
4e53c2e0
DV
11916 pipe_config->pipe_bpp = bpp;
11917
1486017f
ACO
11918 state = pipe_config->base.state;
11919
4e53c2e0 11920 /* Clamp display bpp to EDID value */
da3ced29
ACO
11921 for_each_connector_in_state(state, connector, connector_state, i) {
11922 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11923 continue;
11924
da3ced29
ACO
11925 connected_sink_compute_bpp(to_intel_connector(connector),
11926 pipe_config);
4e53c2e0
DV
11927 }
11928
11929 return bpp;
11930}
11931
644db711
DV
11932static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11933{
11934 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11935 "type: 0x%x flags: 0x%x\n",
1342830c 11936 mode->crtc_clock,
644db711
DV
11937 mode->crtc_hdisplay, mode->crtc_hsync_start,
11938 mode->crtc_hsync_end, mode->crtc_htotal,
11939 mode->crtc_vdisplay, mode->crtc_vsync_start,
11940 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11941}
11942
c0b03411 11943static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11944 struct intel_crtc_state *pipe_config,
c0b03411
DV
11945 const char *context)
11946{
6a60cd87
CK
11947 struct drm_device *dev = crtc->base.dev;
11948 struct drm_plane *plane;
11949 struct intel_plane *intel_plane;
11950 struct intel_plane_state *state;
11951 struct drm_framebuffer *fb;
11952
11953 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11954 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11955
11956 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11957 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11958 pipe_config->pipe_bpp, pipe_config->dither);
11959 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11960 pipe_config->has_pch_encoder,
11961 pipe_config->fdi_lanes,
11962 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11963 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11964 pipe_config->fdi_m_n.tu);
90a6b7b0 11965 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11966 pipe_config->has_dp_encoder,
90a6b7b0 11967 pipe_config->lane_count,
eb14cb74
VS
11968 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11969 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11970 pipe_config->dp_m_n.tu);
b95af8be 11971
90a6b7b0 11972 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11973 pipe_config->has_dp_encoder,
90a6b7b0 11974 pipe_config->lane_count,
b95af8be
VK
11975 pipe_config->dp_m2_n2.gmch_m,
11976 pipe_config->dp_m2_n2.gmch_n,
11977 pipe_config->dp_m2_n2.link_m,
11978 pipe_config->dp_m2_n2.link_n,
11979 pipe_config->dp_m2_n2.tu);
11980
55072d19
DV
11981 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11982 pipe_config->has_audio,
11983 pipe_config->has_infoframe);
11984
c0b03411 11985 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11986 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11987 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11988 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11989 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11990 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11991 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11992 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11993 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11994 crtc->num_scalers,
11995 pipe_config->scaler_state.scaler_users,
11996 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11997 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11998 pipe_config->gmch_pfit.control,
11999 pipe_config->gmch_pfit.pgm_ratios,
12000 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12001 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12002 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12003 pipe_config->pch_pfit.size,
12004 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12005 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12006 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12007
415ff0f6 12008 if (IS_BROXTON(dev)) {
05712c15 12009 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12010 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12011 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12012 pipe_config->ddi_pll_sel,
12013 pipe_config->dpll_hw_state.ebb0,
05712c15 12014 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12015 pipe_config->dpll_hw_state.pll0,
12016 pipe_config->dpll_hw_state.pll1,
12017 pipe_config->dpll_hw_state.pll2,
12018 pipe_config->dpll_hw_state.pll3,
12019 pipe_config->dpll_hw_state.pll6,
12020 pipe_config->dpll_hw_state.pll8,
05712c15 12021 pipe_config->dpll_hw_state.pll9,
c8453338 12022 pipe_config->dpll_hw_state.pll10,
415ff0f6 12023 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12024 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12025 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12026 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12027 pipe_config->ddi_pll_sel,
12028 pipe_config->dpll_hw_state.ctrl1,
12029 pipe_config->dpll_hw_state.cfgcr1,
12030 pipe_config->dpll_hw_state.cfgcr2);
12031 } else if (HAS_DDI(dev)) {
12032 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12033 pipe_config->ddi_pll_sel,
12034 pipe_config->dpll_hw_state.wrpll);
12035 } else {
12036 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12037 "fp0: 0x%x, fp1: 0x%x\n",
12038 pipe_config->dpll_hw_state.dpll,
12039 pipe_config->dpll_hw_state.dpll_md,
12040 pipe_config->dpll_hw_state.fp0,
12041 pipe_config->dpll_hw_state.fp1);
12042 }
12043
6a60cd87
CK
12044 DRM_DEBUG_KMS("planes on this crtc\n");
12045 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12046 intel_plane = to_intel_plane(plane);
12047 if (intel_plane->pipe != crtc->pipe)
12048 continue;
12049
12050 state = to_intel_plane_state(plane->state);
12051 fb = state->base.fb;
12052 if (!fb) {
12053 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12054 "disabled, scaler_id = %d\n",
12055 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12056 plane->base.id, intel_plane->pipe,
12057 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12058 drm_plane_index(plane), state->scaler_id);
12059 continue;
12060 }
12061
12062 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12063 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12064 plane->base.id, intel_plane->pipe,
12065 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12066 drm_plane_index(plane));
12067 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12068 fb->base.id, fb->width, fb->height, fb->pixel_format);
12069 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12070 state->scaler_id,
12071 state->src.x1 >> 16, state->src.y1 >> 16,
12072 drm_rect_width(&state->src) >> 16,
12073 drm_rect_height(&state->src) >> 16,
12074 state->dst.x1, state->dst.y1,
12075 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12076 }
c0b03411
DV
12077}
12078
5448a00d 12079static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12080{
5448a00d
ACO
12081 struct drm_device *dev = state->dev;
12082 struct intel_encoder *encoder;
da3ced29 12083 struct drm_connector *connector;
5448a00d 12084 struct drm_connector_state *connector_state;
00f0b378 12085 unsigned int used_ports = 0;
5448a00d 12086 int i;
00f0b378
VS
12087
12088 /*
12089 * Walk the connector list instead of the encoder
12090 * list to detect the problem on ddi platforms
12091 * where there's just one encoder per digital port.
12092 */
da3ced29 12093 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12094 if (!connector_state->best_encoder)
00f0b378
VS
12095 continue;
12096
5448a00d
ACO
12097 encoder = to_intel_encoder(connector_state->best_encoder);
12098
12099 WARN_ON(!connector_state->crtc);
00f0b378
VS
12100
12101 switch (encoder->type) {
12102 unsigned int port_mask;
12103 case INTEL_OUTPUT_UNKNOWN:
12104 if (WARN_ON(!HAS_DDI(dev)))
12105 break;
12106 case INTEL_OUTPUT_DISPLAYPORT:
12107 case INTEL_OUTPUT_HDMI:
12108 case INTEL_OUTPUT_EDP:
12109 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12110
12111 /* the same port mustn't appear more than once */
12112 if (used_ports & port_mask)
12113 return false;
12114
12115 used_ports |= port_mask;
12116 default:
12117 break;
12118 }
12119 }
12120
12121 return true;
12122}
12123
83a57153
ACO
12124static void
12125clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12126{
12127 struct drm_crtc_state tmp_state;
663a3640 12128 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12129 struct intel_dpll_hw_state dpll_hw_state;
12130 enum intel_dpll_id shared_dpll;
8504c74c 12131 uint32_t ddi_pll_sel;
c4e2d043 12132 bool force_thru;
83a57153 12133
7546a384
ACO
12134 /* FIXME: before the switch to atomic started, a new pipe_config was
12135 * kzalloc'd. Code that depends on any field being zero should be
12136 * fixed, so that the crtc_state can be safely duplicated. For now,
12137 * only fields that are know to not cause problems are preserved. */
12138
83a57153 12139 tmp_state = crtc_state->base;
663a3640 12140 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12141 shared_dpll = crtc_state->shared_dpll;
12142 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12143 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12144 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12145
83a57153 12146 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12147
83a57153 12148 crtc_state->base = tmp_state;
663a3640 12149 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12150 crtc_state->shared_dpll = shared_dpll;
12151 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12152 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12153 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12154}
12155
548ee15b 12156static int
b8cecdf5 12157intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12158 struct intel_crtc_state *pipe_config)
ee7b9f93 12159{
b359283a 12160 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12161 struct intel_encoder *encoder;
da3ced29 12162 struct drm_connector *connector;
0b901879 12163 struct drm_connector_state *connector_state;
d328c9d7 12164 int base_bpp, ret = -EINVAL;
0b901879 12165 int i;
e29c22c0 12166 bool retry = true;
ee7b9f93 12167
83a57153 12168 clear_intel_crtc_state(pipe_config);
7758a113 12169
e143a21c
DV
12170 pipe_config->cpu_transcoder =
12171 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12172
2960bc9c
ID
12173 /*
12174 * Sanitize sync polarity flags based on requested ones. If neither
12175 * positive or negative polarity is requested, treat this as meaning
12176 * negative polarity.
12177 */
2d112de7 12178 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12179 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12180 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12181
2d112de7 12182 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12183 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12184 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12185
d328c9d7
DV
12186 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12187 pipe_config);
12188 if (base_bpp < 0)
4e53c2e0
DV
12189 goto fail;
12190
e41a56be
VS
12191 /*
12192 * Determine the real pipe dimensions. Note that stereo modes can
12193 * increase the actual pipe size due to the frame doubling and
12194 * insertion of additional space for blanks between the frame. This
12195 * is stored in the crtc timings. We use the requested mode to do this
12196 * computation to clearly distinguish it from the adjusted mode, which
12197 * can be changed by the connectors in the below retry loop.
12198 */
2d112de7 12199 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12200 &pipe_config->pipe_src_w,
12201 &pipe_config->pipe_src_h);
e41a56be 12202
e29c22c0 12203encoder_retry:
ef1b460d 12204 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12205 pipe_config->port_clock = 0;
ef1b460d 12206 pipe_config->pixel_multiplier = 1;
ff9a6750 12207
135c81b8 12208 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12209 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12210 CRTC_STEREO_DOUBLE);
135c81b8 12211
7758a113
DV
12212 /* Pass our mode to the connectors and the CRTC to give them a chance to
12213 * adjust it according to limitations or connector properties, and also
12214 * a chance to reject the mode entirely.
47f1c6c9 12215 */
da3ced29 12216 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12217 if (connector_state->crtc != crtc)
7758a113 12218 continue;
7ae89233 12219
0b901879
ACO
12220 encoder = to_intel_encoder(connector_state->best_encoder);
12221
efea6e8e
DV
12222 if (!(encoder->compute_config(encoder, pipe_config))) {
12223 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12224 goto fail;
12225 }
ee7b9f93 12226 }
47f1c6c9 12227
ff9a6750
DV
12228 /* Set default port clock if not overwritten by the encoder. Needs to be
12229 * done afterwards in case the encoder adjusts the mode. */
12230 if (!pipe_config->port_clock)
2d112de7 12231 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12232 * pipe_config->pixel_multiplier;
ff9a6750 12233
a43f6e0f 12234 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12235 if (ret < 0) {
7758a113
DV
12236 DRM_DEBUG_KMS("CRTC fixup failed\n");
12237 goto fail;
ee7b9f93 12238 }
e29c22c0
DV
12239
12240 if (ret == RETRY) {
12241 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12242 ret = -EINVAL;
12243 goto fail;
12244 }
12245
12246 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12247 retry = false;
12248 goto encoder_retry;
12249 }
12250
e8fa4270
DV
12251 /* Dithering seems to not pass-through bits correctly when it should, so
12252 * only enable it on 6bpc panels. */
12253 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12254 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12255 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12256
7758a113 12257fail:
548ee15b 12258 return ret;
ee7b9f93 12259}
47f1c6c9 12260
ea9d758d 12261static void
4740b0f2 12262intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12263{
0a9ab303
ACO
12264 struct drm_crtc *crtc;
12265 struct drm_crtc_state *crtc_state;
8a75d157 12266 int i;
ea9d758d 12267
7668851f 12268 /* Double check state. */
8a75d157 12269 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12270 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12271
12272 /* Update hwmode for vblank functions */
12273 if (crtc->state->active)
12274 crtc->hwmode = crtc->state->adjusted_mode;
12275 else
12276 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12277
12278 /*
12279 * Update legacy state to satisfy fbc code. This can
12280 * be removed when fbc uses the atomic state.
12281 */
12282 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12283 struct drm_plane_state *plane_state = crtc->primary->state;
12284
12285 crtc->primary->fb = plane_state->fb;
12286 crtc->x = plane_state->src_x >> 16;
12287 crtc->y = plane_state->src_y >> 16;
12288 }
ea9d758d 12289 }
ea9d758d
DV
12290}
12291
3bd26263 12292static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12293{
3bd26263 12294 int diff;
f1f644dc
JB
12295
12296 if (clock1 == clock2)
12297 return true;
12298
12299 if (!clock1 || !clock2)
12300 return false;
12301
12302 diff = abs(clock1 - clock2);
12303
12304 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12305 return true;
12306
12307 return false;
12308}
12309
25c5b266
DV
12310#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12311 list_for_each_entry((intel_crtc), \
12312 &(dev)->mode_config.crtc_list, \
12313 base.head) \
0973f18f 12314 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12315
cfb23ed6
ML
12316static bool
12317intel_compare_m_n(unsigned int m, unsigned int n,
12318 unsigned int m2, unsigned int n2,
12319 bool exact)
12320{
12321 if (m == m2 && n == n2)
12322 return true;
12323
12324 if (exact || !m || !n || !m2 || !n2)
12325 return false;
12326
12327 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12328
12329 if (m > m2) {
12330 while (m > m2) {
12331 m2 <<= 1;
12332 n2 <<= 1;
12333 }
12334 } else if (m < m2) {
12335 while (m < m2) {
12336 m <<= 1;
12337 n <<= 1;
12338 }
12339 }
12340
12341 return m == m2 && n == n2;
12342}
12343
12344static bool
12345intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12346 struct intel_link_m_n *m2_n2,
12347 bool adjust)
12348{
12349 if (m_n->tu == m2_n2->tu &&
12350 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12351 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12352 intel_compare_m_n(m_n->link_m, m_n->link_n,
12353 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12354 if (adjust)
12355 *m2_n2 = *m_n;
12356
12357 return true;
12358 }
12359
12360 return false;
12361}
12362
0e8ffe1b 12363static bool
2fa2fe9a 12364intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12365 struct intel_crtc_state *current_config,
cfb23ed6
ML
12366 struct intel_crtc_state *pipe_config,
12367 bool adjust)
0e8ffe1b 12368{
cfb23ed6
ML
12369 bool ret = true;
12370
12371#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12372 do { \
12373 if (!adjust) \
12374 DRM_ERROR(fmt, ##__VA_ARGS__); \
12375 else \
12376 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12377 } while (0)
12378
66e985c0
DV
12379#define PIPE_CONF_CHECK_X(name) \
12380 if (current_config->name != pipe_config->name) { \
cfb23ed6 12381 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12382 "(expected 0x%08x, found 0x%08x)\n", \
12383 current_config->name, \
12384 pipe_config->name); \
cfb23ed6 12385 ret = false; \
66e985c0
DV
12386 }
12387
08a24034
DV
12388#define PIPE_CONF_CHECK_I(name) \
12389 if (current_config->name != pipe_config->name) { \
cfb23ed6 12390 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12391 "(expected %i, found %i)\n", \
12392 current_config->name, \
12393 pipe_config->name); \
cfb23ed6
ML
12394 ret = false; \
12395 }
12396
12397#define PIPE_CONF_CHECK_M_N(name) \
12398 if (!intel_compare_link_m_n(&current_config->name, \
12399 &pipe_config->name,\
12400 adjust)) { \
12401 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12402 "(expected tu %i gmch %i/%i link %i/%i, " \
12403 "found tu %i, gmch %i/%i link %i/%i)\n", \
12404 current_config->name.tu, \
12405 current_config->name.gmch_m, \
12406 current_config->name.gmch_n, \
12407 current_config->name.link_m, \
12408 current_config->name.link_n, \
12409 pipe_config->name.tu, \
12410 pipe_config->name.gmch_m, \
12411 pipe_config->name.gmch_n, \
12412 pipe_config->name.link_m, \
12413 pipe_config->name.link_n); \
12414 ret = false; \
12415 }
12416
12417#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12418 if (!intel_compare_link_m_n(&current_config->name, \
12419 &pipe_config->name, adjust) && \
12420 !intel_compare_link_m_n(&current_config->alt_name, \
12421 &pipe_config->name, adjust)) { \
12422 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12423 "(expected tu %i gmch %i/%i link %i/%i, " \
12424 "or tu %i gmch %i/%i link %i/%i, " \
12425 "found tu %i, gmch %i/%i link %i/%i)\n", \
12426 current_config->name.tu, \
12427 current_config->name.gmch_m, \
12428 current_config->name.gmch_n, \
12429 current_config->name.link_m, \
12430 current_config->name.link_n, \
12431 current_config->alt_name.tu, \
12432 current_config->alt_name.gmch_m, \
12433 current_config->alt_name.gmch_n, \
12434 current_config->alt_name.link_m, \
12435 current_config->alt_name.link_n, \
12436 pipe_config->name.tu, \
12437 pipe_config->name.gmch_m, \
12438 pipe_config->name.gmch_n, \
12439 pipe_config->name.link_m, \
12440 pipe_config->name.link_n); \
12441 ret = false; \
88adfff1
DV
12442 }
12443
b95af8be
VK
12444/* This is required for BDW+ where there is only one set of registers for
12445 * switching between high and low RR.
12446 * This macro can be used whenever a comparison has to be made between one
12447 * hw state and multiple sw state variables.
12448 */
12449#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12450 if ((current_config->name != pipe_config->name) && \
12451 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12452 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12453 "(expected %i or %i, found %i)\n", \
12454 current_config->name, \
12455 current_config->alt_name, \
12456 pipe_config->name); \
cfb23ed6 12457 ret = false; \
b95af8be
VK
12458 }
12459
1bd1bd80
DV
12460#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12461 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12462 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12463 "(expected %i, found %i)\n", \
12464 current_config->name & (mask), \
12465 pipe_config->name & (mask)); \
cfb23ed6 12466 ret = false; \
1bd1bd80
DV
12467 }
12468
5e550656
VS
12469#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12470 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12471 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12472 "(expected %i, found %i)\n", \
12473 current_config->name, \
12474 pipe_config->name); \
cfb23ed6 12475 ret = false; \
5e550656
VS
12476 }
12477
bb760063
DV
12478#define PIPE_CONF_QUIRK(quirk) \
12479 ((current_config->quirks | pipe_config->quirks) & (quirk))
12480
eccb140b
DV
12481 PIPE_CONF_CHECK_I(cpu_transcoder);
12482
08a24034
DV
12483 PIPE_CONF_CHECK_I(has_pch_encoder);
12484 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12485 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12486
eb14cb74 12487 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12488 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12489
12490 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12491 PIPE_CONF_CHECK_M_N(dp_m_n);
12492
12493 PIPE_CONF_CHECK_I(has_drrs);
12494 if (current_config->has_drrs)
12495 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12496 } else
12497 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12498
2d112de7
ACO
12499 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12500 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12501 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12502 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12503 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12504 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12505
2d112de7
ACO
12506 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12507 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12508 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12509 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12510 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12511 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12512
c93f54cf 12513 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12514 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12515 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12516 IS_VALLEYVIEW(dev))
12517 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12518 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12519
9ed109a7
DV
12520 PIPE_CONF_CHECK_I(has_audio);
12521
2d112de7 12522 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12523 DRM_MODE_FLAG_INTERLACE);
12524
bb760063 12525 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12526 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12527 DRM_MODE_FLAG_PHSYNC);
2d112de7 12528 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12529 DRM_MODE_FLAG_NHSYNC);
2d112de7 12530 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12531 DRM_MODE_FLAG_PVSYNC);
2d112de7 12532 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12533 DRM_MODE_FLAG_NVSYNC);
12534 }
045ac3b5 12535
333b8ca8 12536 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12537 /* pfit ratios are autocomputed by the hw on gen4+ */
12538 if (INTEL_INFO(dev)->gen < 4)
12539 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12540 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12541
bfd16b2a
ML
12542 if (!adjust) {
12543 PIPE_CONF_CHECK_I(pipe_src_w);
12544 PIPE_CONF_CHECK_I(pipe_src_h);
12545
12546 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12547 if (current_config->pch_pfit.enabled) {
12548 PIPE_CONF_CHECK_X(pch_pfit.pos);
12549 PIPE_CONF_CHECK_X(pch_pfit.size);
12550 }
2fa2fe9a 12551
7aefe2b5
ML
12552 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12553 }
a1b2278e 12554
e59150dc
JB
12555 /* BDW+ don't expose a synchronous way to read the state */
12556 if (IS_HASWELL(dev))
12557 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12558
282740f7
VS
12559 PIPE_CONF_CHECK_I(double_wide);
12560
26804afd
DV
12561 PIPE_CONF_CHECK_X(ddi_pll_sel);
12562
c0d43d62 12563 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12564 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12565 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12566 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12567 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12568 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12569 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12570 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12571 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12572
42571aef
VS
12573 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12574 PIPE_CONF_CHECK_I(pipe_bpp);
12575
2d112de7 12576 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12577 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12578
66e985c0 12579#undef PIPE_CONF_CHECK_X
08a24034 12580#undef PIPE_CONF_CHECK_I
b95af8be 12581#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12582#undef PIPE_CONF_CHECK_FLAGS
5e550656 12583#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12584#undef PIPE_CONF_QUIRK
cfb23ed6 12585#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12586
cfb23ed6 12587 return ret;
0e8ffe1b
DV
12588}
12589
08db6652
DL
12590static void check_wm_state(struct drm_device *dev)
12591{
12592 struct drm_i915_private *dev_priv = dev->dev_private;
12593 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12594 struct intel_crtc *intel_crtc;
12595 int plane;
12596
12597 if (INTEL_INFO(dev)->gen < 9)
12598 return;
12599
12600 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12601 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12602
12603 for_each_intel_crtc(dev, intel_crtc) {
12604 struct skl_ddb_entry *hw_entry, *sw_entry;
12605 const enum pipe pipe = intel_crtc->pipe;
12606
12607 if (!intel_crtc->active)
12608 continue;
12609
12610 /* planes */
dd740780 12611 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12612 hw_entry = &hw_ddb.plane[pipe][plane];
12613 sw_entry = &sw_ddb->plane[pipe][plane];
12614
12615 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12616 continue;
12617
12618 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12619 "(expected (%u,%u), found (%u,%u))\n",
12620 pipe_name(pipe), plane + 1,
12621 sw_entry->start, sw_entry->end,
12622 hw_entry->start, hw_entry->end);
12623 }
12624
12625 /* cursor */
4969d33e
MR
12626 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12627 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12628
12629 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12630 continue;
12631
12632 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12633 "(expected (%u,%u), found (%u,%u))\n",
12634 pipe_name(pipe),
12635 sw_entry->start, sw_entry->end,
12636 hw_entry->start, hw_entry->end);
12637 }
12638}
12639
91d1b4bd 12640static void
35dd3c64
ML
12641check_connector_state(struct drm_device *dev,
12642 struct drm_atomic_state *old_state)
8af6cf88 12643{
35dd3c64
ML
12644 struct drm_connector_state *old_conn_state;
12645 struct drm_connector *connector;
12646 int i;
8af6cf88 12647
35dd3c64
ML
12648 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12649 struct drm_encoder *encoder = connector->encoder;
12650 struct drm_connector_state *state = connector->state;
ad3c558f 12651
8af6cf88
DV
12652 /* This also checks the encoder/connector hw state with the
12653 * ->get_hw_state callbacks. */
35dd3c64 12654 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12655
ad3c558f 12656 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12657 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12658 }
91d1b4bd
DV
12659}
12660
12661static void
12662check_encoder_state(struct drm_device *dev)
12663{
12664 struct intel_encoder *encoder;
12665 struct intel_connector *connector;
8af6cf88 12666
b2784e15 12667 for_each_intel_encoder(dev, encoder) {
8af6cf88 12668 bool enabled = false;
4d20cd86 12669 enum pipe pipe;
8af6cf88
DV
12670
12671 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12672 encoder->base.base.id,
8e329a03 12673 encoder->base.name);
8af6cf88 12674
3a3371ff 12675 for_each_intel_connector(dev, connector) {
4d20cd86 12676 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12677 continue;
12678 enabled = true;
ad3c558f
ML
12679
12680 I915_STATE_WARN(connector->base.state->crtc !=
12681 encoder->base.crtc,
12682 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12683 }
0e32b39c 12684
e2c719b7 12685 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12686 "encoder's enabled state mismatch "
12687 "(expected %i, found %i)\n",
12688 !!encoder->base.crtc, enabled);
7c60d198
ML
12689
12690 if (!encoder->base.crtc) {
4d20cd86 12691 bool active;
7c60d198 12692
4d20cd86
ML
12693 active = encoder->get_hw_state(encoder, &pipe);
12694 I915_STATE_WARN(active,
12695 "encoder detached but still enabled on pipe %c.\n",
12696 pipe_name(pipe));
7c60d198 12697 }
8af6cf88 12698 }
91d1b4bd
DV
12699}
12700
12701static void
4d20cd86 12702check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12703{
fbee40df 12704 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12705 struct intel_encoder *encoder;
4d20cd86
ML
12706 struct drm_crtc_state *old_crtc_state;
12707 struct drm_crtc *crtc;
12708 int i;
8af6cf88 12709
4d20cd86
ML
12710 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12712 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12713 bool active;
8af6cf88 12714
bfd16b2a
ML
12715 if (!needs_modeset(crtc->state) &&
12716 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12717 continue;
045ac3b5 12718
4d20cd86
ML
12719 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12720 pipe_config = to_intel_crtc_state(old_crtc_state);
12721 memset(pipe_config, 0, sizeof(*pipe_config));
12722 pipe_config->base.crtc = crtc;
12723 pipe_config->base.state = old_state;
8af6cf88 12724
4d20cd86
ML
12725 DRM_DEBUG_KMS("[CRTC:%d]\n",
12726 crtc->base.id);
8af6cf88 12727
4d20cd86
ML
12728 active = dev_priv->display.get_pipe_config(intel_crtc,
12729 pipe_config);
d62cf62a 12730
b6b5d049 12731 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12732 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12733 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12734 active = crtc->state->active;
6c49f241 12735
4d20cd86 12736 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12737 "crtc active state doesn't match with hw state "
4d20cd86 12738 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12739
4d20cd86 12740 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12741 "transitional active state does not match atomic hw state "
4d20cd86
ML
12742 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12743
12744 for_each_encoder_on_crtc(dev, crtc, encoder) {
12745 enum pipe pipe;
12746
12747 active = encoder->get_hw_state(encoder, &pipe);
12748 I915_STATE_WARN(active != crtc->state->active,
12749 "[ENCODER:%i] active %i with crtc active %i\n",
12750 encoder->base.base.id, active, crtc->state->active);
12751
12752 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12753 "Encoder connected to wrong pipe %c\n",
12754 pipe_name(pipe));
12755
12756 if (active)
12757 encoder->get_config(encoder, pipe_config);
12758 }
53d9f4e9 12759
4d20cd86 12760 if (!crtc->state->active)
cfb23ed6
ML
12761 continue;
12762
4d20cd86
ML
12763 sw_config = to_intel_crtc_state(crtc->state);
12764 if (!intel_pipe_config_compare(dev, sw_config,
12765 pipe_config, false)) {
e2c719b7 12766 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12767 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12768 "[hw state]");
4d20cd86 12769 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12770 "[sw state]");
12771 }
8af6cf88
DV
12772 }
12773}
12774
91d1b4bd
DV
12775static void
12776check_shared_dpll_state(struct drm_device *dev)
12777{
fbee40df 12778 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12779 struct intel_crtc *crtc;
12780 struct intel_dpll_hw_state dpll_hw_state;
12781 int i;
5358901f
DV
12782
12783 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12784 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12785 int enabled_crtcs = 0, active_crtcs = 0;
12786 bool active;
12787
12788 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12789
12790 DRM_DEBUG_KMS("%s\n", pll->name);
12791
12792 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12793
e2c719b7 12794 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12795 "more active pll users than references: %i vs %i\n",
3e369b76 12796 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12797 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12798 "pll in active use but not on in sw tracking\n");
e2c719b7 12799 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12800 "pll in on but not on in use in sw tracking\n");
e2c719b7 12801 I915_STATE_WARN(pll->on != active,
5358901f
DV
12802 "pll on state mismatch (expected %i, found %i)\n",
12803 pll->on, active);
12804
d3fcc808 12805 for_each_intel_crtc(dev, crtc) {
83d65738 12806 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12807 enabled_crtcs++;
12808 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12809 active_crtcs++;
12810 }
e2c719b7 12811 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12812 "pll active crtcs mismatch (expected %i, found %i)\n",
12813 pll->active, active_crtcs);
e2c719b7 12814 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12815 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12816 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12817
e2c719b7 12818 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12819 sizeof(dpll_hw_state)),
12820 "pll hw state mismatch\n");
5358901f 12821 }
8af6cf88
DV
12822}
12823
ee165b1a
ML
12824static void
12825intel_modeset_check_state(struct drm_device *dev,
12826 struct drm_atomic_state *old_state)
91d1b4bd 12827{
08db6652 12828 check_wm_state(dev);
35dd3c64 12829 check_connector_state(dev, old_state);
91d1b4bd 12830 check_encoder_state(dev);
4d20cd86 12831 check_crtc_state(dev, old_state);
91d1b4bd
DV
12832 check_shared_dpll_state(dev);
12833}
12834
5cec258b 12835void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12836 int dotclock)
12837{
12838 /*
12839 * FDI already provided one idea for the dotclock.
12840 * Yell if the encoder disagrees.
12841 */
2d112de7 12842 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12843 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12844 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12845}
12846
80715b2f
VS
12847static void update_scanline_offset(struct intel_crtc *crtc)
12848{
12849 struct drm_device *dev = crtc->base.dev;
12850
12851 /*
12852 * The scanline counter increments at the leading edge of hsync.
12853 *
12854 * On most platforms it starts counting from vtotal-1 on the
12855 * first active line. That means the scanline counter value is
12856 * always one less than what we would expect. Ie. just after
12857 * start of vblank, which also occurs at start of hsync (on the
12858 * last active line), the scanline counter will read vblank_start-1.
12859 *
12860 * On gen2 the scanline counter starts counting from 1 instead
12861 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12862 * to keep the value positive), instead of adding one.
12863 *
12864 * On HSW+ the behaviour of the scanline counter depends on the output
12865 * type. For DP ports it behaves like most other platforms, but on HDMI
12866 * there's an extra 1 line difference. So we need to add two instead of
12867 * one to the value.
12868 */
12869 if (IS_GEN2(dev)) {
124abe07 12870 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12871 int vtotal;
12872
124abe07
VS
12873 vtotal = adjusted_mode->crtc_vtotal;
12874 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12875 vtotal /= 2;
12876
12877 crtc->scanline_offset = vtotal - 1;
12878 } else if (HAS_DDI(dev) &&
409ee761 12879 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12880 crtc->scanline_offset = 2;
12881 } else
12882 crtc->scanline_offset = 1;
12883}
12884
ad421372 12885static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12886{
225da59b 12887 struct drm_device *dev = state->dev;
ed6739ef 12888 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12889 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12890 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12891 struct intel_crtc_state *intel_crtc_state;
12892 struct drm_crtc *crtc;
12893 struct drm_crtc_state *crtc_state;
0a9ab303 12894 int i;
ed6739ef
ACO
12895
12896 if (!dev_priv->display.crtc_compute_clock)
ad421372 12897 return;
ed6739ef 12898
0a9ab303 12899 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12900 int dpll;
12901
0a9ab303 12902 intel_crtc = to_intel_crtc(crtc);
4978cc93 12903 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12904 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12905
ad421372 12906 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12907 continue;
12908
ad421372 12909 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12910
ad421372
ML
12911 if (!shared_dpll)
12912 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12913
ad421372
ML
12914 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12915 }
ed6739ef
ACO
12916}
12917
99d736a2
ML
12918/*
12919 * This implements the workaround described in the "notes" section of the mode
12920 * set sequence documentation. When going from no pipes or single pipe to
12921 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12922 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12923 */
12924static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12925{
12926 struct drm_crtc_state *crtc_state;
12927 struct intel_crtc *intel_crtc;
12928 struct drm_crtc *crtc;
12929 struct intel_crtc_state *first_crtc_state = NULL;
12930 struct intel_crtc_state *other_crtc_state = NULL;
12931 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12932 int i;
12933
12934 /* look at all crtc's that are going to be enabled in during modeset */
12935 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12936 intel_crtc = to_intel_crtc(crtc);
12937
12938 if (!crtc_state->active || !needs_modeset(crtc_state))
12939 continue;
12940
12941 if (first_crtc_state) {
12942 other_crtc_state = to_intel_crtc_state(crtc_state);
12943 break;
12944 } else {
12945 first_crtc_state = to_intel_crtc_state(crtc_state);
12946 first_pipe = intel_crtc->pipe;
12947 }
12948 }
12949
12950 /* No workaround needed? */
12951 if (!first_crtc_state)
12952 return 0;
12953
12954 /* w/a possibly needed, check how many crtc's are already enabled. */
12955 for_each_intel_crtc(state->dev, intel_crtc) {
12956 struct intel_crtc_state *pipe_config;
12957
12958 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12959 if (IS_ERR(pipe_config))
12960 return PTR_ERR(pipe_config);
12961
12962 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12963
12964 if (!pipe_config->base.active ||
12965 needs_modeset(&pipe_config->base))
12966 continue;
12967
12968 /* 2 or more enabled crtcs means no need for w/a */
12969 if (enabled_pipe != INVALID_PIPE)
12970 return 0;
12971
12972 enabled_pipe = intel_crtc->pipe;
12973 }
12974
12975 if (enabled_pipe != INVALID_PIPE)
12976 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12977 else if (other_crtc_state)
12978 other_crtc_state->hsw_workaround_pipe = first_pipe;
12979
12980 return 0;
12981}
12982
27c329ed
ML
12983static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12984{
12985 struct drm_crtc *crtc;
12986 struct drm_crtc_state *crtc_state;
12987 int ret = 0;
12988
12989 /* add all active pipes to the state */
12990 for_each_crtc(state->dev, crtc) {
12991 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12992 if (IS_ERR(crtc_state))
12993 return PTR_ERR(crtc_state);
12994
12995 if (!crtc_state->active || needs_modeset(crtc_state))
12996 continue;
12997
12998 crtc_state->mode_changed = true;
12999
13000 ret = drm_atomic_add_affected_connectors(state, crtc);
13001 if (ret)
13002 break;
13003
13004 ret = drm_atomic_add_affected_planes(state, crtc);
13005 if (ret)
13006 break;
13007 }
13008
13009 return ret;
13010}
13011
c347a676 13012static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13013{
13014 struct drm_device *dev = state->dev;
27c329ed 13015 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13016 int ret;
13017
b359283a
ML
13018 if (!check_digital_port_conflicts(state)) {
13019 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13020 return -EINVAL;
13021 }
13022
054518dd
ACO
13023 /*
13024 * See if the config requires any additional preparation, e.g.
13025 * to adjust global state with pipes off. We need to do this
13026 * here so we can get the modeset_pipe updated config for the new
13027 * mode set on this crtc. For other crtcs we need to use the
13028 * adjusted_mode bits in the crtc directly.
13029 */
27c329ed
ML
13030 if (dev_priv->display.modeset_calc_cdclk) {
13031 unsigned int cdclk;
b432e5cf 13032
27c329ed
ML
13033 ret = dev_priv->display.modeset_calc_cdclk(state);
13034
13035 cdclk = to_intel_atomic_state(state)->cdclk;
13036 if (!ret && cdclk != dev_priv->cdclk_freq)
13037 ret = intel_modeset_all_pipes(state);
13038
13039 if (ret < 0)
054518dd 13040 return ret;
27c329ed
ML
13041 } else
13042 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13043
ad421372 13044 intel_modeset_clear_plls(state);
054518dd 13045
99d736a2 13046 if (IS_HASWELL(dev))
ad421372 13047 return haswell_mode_set_planes_workaround(state);
99d736a2 13048
ad421372 13049 return 0;
c347a676
ACO
13050}
13051
aa363136
MR
13052/*
13053 * Handle calculation of various watermark data at the end of the atomic check
13054 * phase. The code here should be run after the per-crtc and per-plane 'check'
13055 * handlers to ensure that all derived state has been updated.
13056 */
13057static void calc_watermark_data(struct drm_atomic_state *state)
13058{
13059 struct drm_device *dev = state->dev;
13060 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13061 struct drm_crtc *crtc;
13062 struct drm_crtc_state *cstate;
13063 struct drm_plane *plane;
13064 struct drm_plane_state *pstate;
13065
13066 /*
13067 * Calculate watermark configuration details now that derived
13068 * plane/crtc state is all properly updated.
13069 */
13070 drm_for_each_crtc(crtc, dev) {
13071 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13072 crtc->state;
13073
13074 if (cstate->active)
13075 intel_state->wm_config.num_pipes_active++;
13076 }
13077 drm_for_each_legacy_plane(plane, dev) {
13078 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13079 plane->state;
13080
13081 if (!to_intel_plane_state(pstate)->visible)
13082 continue;
13083
13084 intel_state->wm_config.sprites_enabled = true;
13085 if (pstate->crtc_w != pstate->src_w >> 16 ||
13086 pstate->crtc_h != pstate->src_h >> 16)
13087 intel_state->wm_config.sprites_scaled = true;
13088 }
13089}
13090
74c090b1
ML
13091/**
13092 * intel_atomic_check - validate state object
13093 * @dev: drm device
13094 * @state: state to validate
13095 */
13096static int intel_atomic_check(struct drm_device *dev,
13097 struct drm_atomic_state *state)
c347a676 13098{
aa363136 13099 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13100 struct drm_crtc *crtc;
13101 struct drm_crtc_state *crtc_state;
13102 int ret, i;
61333b60 13103 bool any_ms = false;
c347a676 13104
74c090b1 13105 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13106 if (ret)
13107 return ret;
13108
c347a676 13109 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13110 struct intel_crtc_state *pipe_config =
13111 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13112
13113 /* Catch I915_MODE_FLAG_INHERITED */
13114 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13115 crtc_state->mode_changed = true;
cfb23ed6 13116
61333b60
ML
13117 if (!crtc_state->enable) {
13118 if (needs_modeset(crtc_state))
13119 any_ms = true;
c347a676 13120 continue;
61333b60 13121 }
c347a676 13122
26495481 13123 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13124 continue;
13125
26495481
DV
13126 /* FIXME: For only active_changed we shouldn't need to do any
13127 * state recomputation at all. */
13128
1ed51de9
DV
13129 ret = drm_atomic_add_affected_connectors(state, crtc);
13130 if (ret)
13131 return ret;
b359283a 13132
cfb23ed6 13133 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13134 if (ret)
13135 return ret;
13136
6764e9f8 13137 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13138 to_intel_crtc_state(crtc->state),
1ed51de9 13139 pipe_config, true)) {
26495481 13140 crtc_state->mode_changed = false;
bfd16b2a 13141 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13142 }
13143
13144 if (needs_modeset(crtc_state)) {
13145 any_ms = true;
cfb23ed6
ML
13146
13147 ret = drm_atomic_add_affected_planes(state, crtc);
13148 if (ret)
13149 return ret;
13150 }
61333b60 13151
26495481
DV
13152 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13153 needs_modeset(crtc_state) ?
13154 "[modeset]" : "[fastset]");
c347a676
ACO
13155 }
13156
61333b60
ML
13157 if (any_ms) {
13158 ret = intel_modeset_checks(state);
13159
13160 if (ret)
13161 return ret;
27c329ed 13162 } else
aa363136 13163 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
76305b1a 13164
aa363136
MR
13165 ret = drm_atomic_helper_check_planes(state->dev, state);
13166 if (ret)
13167 return ret;
13168
13169 calc_watermark_data(state);
13170
13171 return 0;
054518dd
ACO
13172}
13173
5008e874
ML
13174static int intel_atomic_prepare_commit(struct drm_device *dev,
13175 struct drm_atomic_state *state,
13176 bool async)
13177{
7580d774
ML
13178 struct drm_i915_private *dev_priv = dev->dev_private;
13179 struct drm_plane_state *plane_state;
5008e874 13180 struct drm_crtc_state *crtc_state;
7580d774 13181 struct drm_plane *plane;
5008e874
ML
13182 struct drm_crtc *crtc;
13183 int i, ret;
13184
13185 if (async) {
13186 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13187 return -EINVAL;
13188 }
13189
13190 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13191 ret = intel_crtc_wait_for_pending_flips(crtc);
13192 if (ret)
13193 return ret;
7580d774
ML
13194
13195 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13196 flush_workqueue(dev_priv->wq);
5008e874
ML
13197 }
13198
f935675f
ML
13199 ret = mutex_lock_interruptible(&dev->struct_mutex);
13200 if (ret)
13201 return ret;
13202
5008e874 13203 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13204 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13205 u32 reset_counter;
13206
13207 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13208 mutex_unlock(&dev->struct_mutex);
13209
13210 for_each_plane_in_state(state, plane, plane_state, i) {
13211 struct intel_plane_state *intel_plane_state =
13212 to_intel_plane_state(plane_state);
13213
13214 if (!intel_plane_state->wait_req)
13215 continue;
13216
13217 ret = __i915_wait_request(intel_plane_state->wait_req,
13218 reset_counter, true,
13219 NULL, NULL);
13220
13221 /* Swallow -EIO errors to allow updates during hw lockup. */
13222 if (ret == -EIO)
13223 ret = 0;
13224
13225 if (ret)
13226 break;
13227 }
13228
13229 if (!ret)
13230 return 0;
13231
13232 mutex_lock(&dev->struct_mutex);
13233 drm_atomic_helper_cleanup_planes(dev, state);
13234 }
5008e874 13235
f935675f 13236 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13237 return ret;
13238}
13239
74c090b1
ML
13240/**
13241 * intel_atomic_commit - commit validated state object
13242 * @dev: DRM device
13243 * @state: the top-level driver state object
13244 * @async: asynchronous commit
13245 *
13246 * This function commits a top-level state object that has been validated
13247 * with drm_atomic_helper_check().
13248 *
13249 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13250 * we can only handle plane-related operations and do not yet support
13251 * asynchronous commit.
13252 *
13253 * RETURNS
13254 * Zero for success or -errno.
13255 */
13256static int intel_atomic_commit(struct drm_device *dev,
13257 struct drm_atomic_state *state,
13258 bool async)
a6778b3c 13259{
fbee40df 13260 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13261 struct drm_crtc_state *crtc_state;
7580d774 13262 struct drm_crtc *crtc;
c0c36b94 13263 int ret = 0;
0a9ab303 13264 int i;
61333b60 13265 bool any_ms = false;
a6778b3c 13266
5008e874 13267 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13268 if (ret) {
13269 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13270 return ret;
7580d774 13271 }
d4afb8cc 13272
1c5e19f8 13273 drm_atomic_helper_swap_state(dev, state);
aa363136 13274 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13275
0a9ab303 13276 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13278
61333b60
ML
13279 if (!needs_modeset(crtc->state))
13280 continue;
13281
13282 any_ms = true;
a539205a 13283 intel_pre_plane_update(intel_crtc);
460da916 13284
a539205a
ML
13285 if (crtc_state->active) {
13286 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13287 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13288 intel_crtc->active = false;
13289 intel_disable_shared_dpll(intel_crtc);
a539205a 13290 }
b8cecdf5 13291 }
7758a113 13292
ea9d758d
DV
13293 /* Only after disabling all output pipelines that will be changed can we
13294 * update the the output configuration. */
4740b0f2 13295 intel_modeset_update_crtc_state(state);
f6e5b160 13296
4740b0f2
ML
13297 if (any_ms) {
13298 intel_shared_dpll_commit(state);
13299
13300 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13301 modeset_update_crtc_power_domains(state);
4740b0f2 13302 }
47fab737 13303
a6778b3c 13304 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13305 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13307 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13308 bool update_pipe = !modeset &&
13309 to_intel_crtc_state(crtc->state)->update_pipe;
13310 unsigned long put_domains = 0;
f6ac4b2a
ML
13311
13312 if (modeset && crtc->state->active) {
a539205a
ML
13313 update_scanline_offset(to_intel_crtc(crtc));
13314 dev_priv->display.crtc_enable(crtc);
13315 }
80715b2f 13316
bfd16b2a
ML
13317 if (update_pipe) {
13318 put_domains = modeset_get_crtc_power_domains(crtc);
13319
13320 /* make sure intel_modeset_check_state runs */
13321 any_ms = true;
13322 }
13323
f6ac4b2a
ML
13324 if (!modeset)
13325 intel_pre_plane_update(intel_crtc);
13326
6173ee28
ML
13327 if (crtc->state->active &&
13328 (crtc->state->planes_changed || update_pipe))
62852622 13329 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13330
13331 if (put_domains)
13332 modeset_put_power_domains(dev_priv, put_domains);
13333
f6ac4b2a 13334 intel_post_plane_update(intel_crtc);
80715b2f 13335 }
a6778b3c 13336
a6778b3c 13337 /* FIXME: add subpixel order */
83a57153 13338
74c090b1 13339 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f
ML
13340
13341 mutex_lock(&dev->struct_mutex);
d4afb8cc 13342 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13343 mutex_unlock(&dev->struct_mutex);
2bfb4627 13344
74c090b1 13345 if (any_ms)
ee165b1a
ML
13346 intel_modeset_check_state(dev, state);
13347
13348 drm_atomic_state_free(state);
f30da187 13349
74c090b1 13350 return 0;
7f27126e
JB
13351}
13352
c0c36b94
CW
13353void intel_crtc_restore_mode(struct drm_crtc *crtc)
13354{
83a57153
ACO
13355 struct drm_device *dev = crtc->dev;
13356 struct drm_atomic_state *state;
e694eb02 13357 struct drm_crtc_state *crtc_state;
2bfb4627 13358 int ret;
83a57153
ACO
13359
13360 state = drm_atomic_state_alloc(dev);
13361 if (!state) {
e694eb02 13362 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13363 crtc->base.id);
13364 return;
13365 }
13366
e694eb02 13367 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13368
e694eb02
ML
13369retry:
13370 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13371 ret = PTR_ERR_OR_ZERO(crtc_state);
13372 if (!ret) {
13373 if (!crtc_state->active)
13374 goto out;
83a57153 13375
e694eb02 13376 crtc_state->mode_changed = true;
74c090b1 13377 ret = drm_atomic_commit(state);
83a57153
ACO
13378 }
13379
e694eb02
ML
13380 if (ret == -EDEADLK) {
13381 drm_atomic_state_clear(state);
13382 drm_modeset_backoff(state->acquire_ctx);
13383 goto retry;
4ed9fb37 13384 }
4be07317 13385
2bfb4627 13386 if (ret)
e694eb02 13387out:
2bfb4627 13388 drm_atomic_state_free(state);
c0c36b94
CW
13389}
13390
25c5b266
DV
13391#undef for_each_intel_crtc_masked
13392
f6e5b160 13393static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13394 .gamma_set = intel_crtc_gamma_set,
74c090b1 13395 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13396 .destroy = intel_crtc_destroy,
13397 .page_flip = intel_crtc_page_flip,
1356837e
MR
13398 .atomic_duplicate_state = intel_crtc_duplicate_state,
13399 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13400};
13401
5358901f
DV
13402static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13403 struct intel_shared_dpll *pll,
13404 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13405{
5358901f 13406 uint32_t val;
ee7b9f93 13407
f458ebbc 13408 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13409 return false;
13410
5358901f 13411 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13412 hw_state->dpll = val;
13413 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13414 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13415
13416 return val & DPLL_VCO_ENABLE;
13417}
13418
15bdd4cf
DV
13419static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13420 struct intel_shared_dpll *pll)
13421{
3e369b76
ACO
13422 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13423 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13424}
13425
e7b903d2
DV
13426static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13427 struct intel_shared_dpll *pll)
13428{
e7b903d2 13429 /* PCH refclock must be enabled first */
89eff4be 13430 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13431
3e369b76 13432 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13433
13434 /* Wait for the clocks to stabilize. */
13435 POSTING_READ(PCH_DPLL(pll->id));
13436 udelay(150);
13437
13438 /* The pixel multiplier can only be updated once the
13439 * DPLL is enabled and the clocks are stable.
13440 *
13441 * So write it again.
13442 */
3e369b76 13443 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13444 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13445 udelay(200);
13446}
13447
13448static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13449 struct intel_shared_dpll *pll)
13450{
13451 struct drm_device *dev = dev_priv->dev;
13452 struct intel_crtc *crtc;
e7b903d2
DV
13453
13454 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13455 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13456 if (intel_crtc_to_shared_dpll(crtc) == pll)
13457 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13458 }
13459
15bdd4cf
DV
13460 I915_WRITE(PCH_DPLL(pll->id), 0);
13461 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13462 udelay(200);
13463}
13464
46edb027
DV
13465static char *ibx_pch_dpll_names[] = {
13466 "PCH DPLL A",
13467 "PCH DPLL B",
13468};
13469
7c74ade1 13470static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13471{
e7b903d2 13472 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13473 int i;
13474
7c74ade1 13475 dev_priv->num_shared_dpll = 2;
ee7b9f93 13476
e72f9fbf 13477 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13478 dev_priv->shared_dplls[i].id = i;
13479 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13480 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13481 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13482 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13483 dev_priv->shared_dplls[i].get_hw_state =
13484 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13485 }
13486}
13487
7c74ade1
DV
13488static void intel_shared_dpll_init(struct drm_device *dev)
13489{
e7b903d2 13490 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13491
9cd86933
DV
13492 if (HAS_DDI(dev))
13493 intel_ddi_pll_init(dev);
13494 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13495 ibx_pch_dpll_init(dev);
13496 else
13497 dev_priv->num_shared_dpll = 0;
13498
13499 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13500}
13501
6beb8c23
MR
13502/**
13503 * intel_prepare_plane_fb - Prepare fb for usage on plane
13504 * @plane: drm plane to prepare for
13505 * @fb: framebuffer to prepare for presentation
13506 *
13507 * Prepares a framebuffer for usage on a display plane. Generally this
13508 * involves pinning the underlying object and updating the frontbuffer tracking
13509 * bits. Some older platforms need special physical address handling for
13510 * cursor planes.
13511 *
f935675f
ML
13512 * Must be called with struct_mutex held.
13513 *
6beb8c23
MR
13514 * Returns 0 on success, negative error code on failure.
13515 */
13516int
13517intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13518 const struct drm_plane_state *new_state)
465c120c
MR
13519{
13520 struct drm_device *dev = plane->dev;
844f9111 13521 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13522 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13523 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13524 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13525 int ret = 0;
465c120c 13526
1ee49399 13527 if (!obj && !old_obj)
465c120c
MR
13528 return 0;
13529
5008e874
ML
13530 if (old_obj) {
13531 struct drm_crtc_state *crtc_state =
13532 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13533
13534 /* Big Hammer, we also need to ensure that any pending
13535 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13536 * current scanout is retired before unpinning the old
13537 * framebuffer. Note that we rely on userspace rendering
13538 * into the buffer attached to the pipe they are waiting
13539 * on. If not, userspace generates a GPU hang with IPEHR
13540 * point to the MI_WAIT_FOR_EVENT.
13541 *
13542 * This should only fail upon a hung GPU, in which case we
13543 * can safely continue.
13544 */
13545 if (needs_modeset(crtc_state))
13546 ret = i915_gem_object_wait_rendering(old_obj, true);
13547
13548 /* Swallow -EIO errors to allow updates during hw lockup. */
13549 if (ret && ret != -EIO)
f935675f 13550 return ret;
5008e874
ML
13551 }
13552
1ee49399
ML
13553 if (!obj) {
13554 ret = 0;
13555 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13556 INTEL_INFO(dev)->cursor_needs_physical) {
13557 int align = IS_I830(dev) ? 16 * 1024 : 256;
13558 ret = i915_gem_object_attach_phys(obj, align);
13559 if (ret)
13560 DRM_DEBUG_KMS("failed to attach phys object\n");
13561 } else {
7580d774 13562 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13563 }
465c120c 13564
7580d774
ML
13565 if (ret == 0) {
13566 if (obj) {
13567 struct intel_plane_state *plane_state =
13568 to_intel_plane_state(new_state);
13569
13570 i915_gem_request_assign(&plane_state->wait_req,
13571 obj->last_write_req);
13572 }
13573
a9ff8714 13574 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13575 }
fdd508a6 13576
6beb8c23
MR
13577 return ret;
13578}
13579
38f3ce3a
MR
13580/**
13581 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13582 * @plane: drm plane to clean up for
13583 * @fb: old framebuffer that was on plane
13584 *
13585 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13586 *
13587 * Must be called with struct_mutex held.
38f3ce3a
MR
13588 */
13589void
13590intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13591 const struct drm_plane_state *old_state)
38f3ce3a
MR
13592{
13593 struct drm_device *dev = plane->dev;
1ee49399 13594 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13595 struct intel_plane_state *old_intel_state;
1ee49399
ML
13596 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13597 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13598
7580d774
ML
13599 old_intel_state = to_intel_plane_state(old_state);
13600
1ee49399 13601 if (!obj && !old_obj)
38f3ce3a
MR
13602 return;
13603
1ee49399
ML
13604 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13605 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13606 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13607
13608 /* prepare_fb aborted? */
13609 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13610 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13611 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13612
13613 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13614
465c120c
MR
13615}
13616
6156a456
CK
13617int
13618skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13619{
13620 int max_scale;
13621 struct drm_device *dev;
13622 struct drm_i915_private *dev_priv;
13623 int crtc_clock, cdclk;
13624
13625 if (!intel_crtc || !crtc_state)
13626 return DRM_PLANE_HELPER_NO_SCALING;
13627
13628 dev = intel_crtc->base.dev;
13629 dev_priv = dev->dev_private;
13630 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13631 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13632
54bf1ce6 13633 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13634 return DRM_PLANE_HELPER_NO_SCALING;
13635
13636 /*
13637 * skl max scale is lower of:
13638 * close to 3 but not 3, -1 is for that purpose
13639 * or
13640 * cdclk/crtc_clock
13641 */
13642 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13643
13644 return max_scale;
13645}
13646
465c120c 13647static int
3c692a41 13648intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13649 struct intel_crtc_state *crtc_state,
3c692a41
GP
13650 struct intel_plane_state *state)
13651{
2b875c22
MR
13652 struct drm_crtc *crtc = state->base.crtc;
13653 struct drm_framebuffer *fb = state->base.fb;
6156a456 13654 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13655 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13656 bool can_position = false;
465c120c 13657
061e4b8d
ML
13658 /* use scaler when colorkey is not required */
13659 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13660 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13661 min_scale = 1;
13662 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13663 can_position = true;
6156a456 13664 }
d8106366 13665
061e4b8d
ML
13666 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13667 &state->dst, &state->clip,
da20eabd
ML
13668 min_scale, max_scale,
13669 can_position, true,
13670 &state->visible);
14af293f
GP
13671}
13672
13673static void
13674intel_commit_primary_plane(struct drm_plane *plane,
13675 struct intel_plane_state *state)
13676{
2b875c22
MR
13677 struct drm_crtc *crtc = state->base.crtc;
13678 struct drm_framebuffer *fb = state->base.fb;
13679 struct drm_device *dev = plane->dev;
14af293f 13680 struct drm_i915_private *dev_priv = dev->dev_private;
14af293f 13681
ea2c67bb 13682 crtc = crtc ? crtc : plane->crtc;
ccc759dc 13683
d4b08630
ML
13684 dev_priv->display.update_primary_plane(crtc, fb,
13685 state->src.x1 >> 16,
13686 state->src.y1 >> 16);
465c120c
MR
13687}
13688
a8ad0d8e
ML
13689static void
13690intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13691 struct drm_crtc *crtc)
a8ad0d8e
ML
13692{
13693 struct drm_device *dev = plane->dev;
13694 struct drm_i915_private *dev_priv = dev->dev_private;
13695
a8ad0d8e
ML
13696 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13697}
13698
613d2b27
ML
13699static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13700 struct drm_crtc_state *old_crtc_state)
3c692a41 13701{
32b7eeec 13702 struct drm_device *dev = crtc->dev;
3c692a41 13703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13704 struct intel_crtc_state *old_intel_state =
13705 to_intel_crtc_state(old_crtc_state);
13706 bool modeset = needs_modeset(crtc->state);
3c692a41 13707
f015c551 13708 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13709 intel_update_watermarks(crtc);
3c692a41 13710
c34c9ee4 13711 /* Perform vblank evasion around commit operation */
62852622 13712 intel_pipe_update_start(intel_crtc);
0583236e 13713
bfd16b2a
ML
13714 if (modeset)
13715 return;
13716
13717 if (to_intel_crtc_state(crtc->state)->update_pipe)
13718 intel_update_pipe_config(intel_crtc, old_intel_state);
13719 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13720 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13721}
13722
613d2b27
ML
13723static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13724 struct drm_crtc_state *old_crtc_state)
32b7eeec 13725{
32b7eeec 13726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13727
62852622 13728 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13729}
13730
cf4c7c12 13731/**
4a3b8769
MR
13732 * intel_plane_destroy - destroy a plane
13733 * @plane: plane to destroy
cf4c7c12 13734 *
4a3b8769
MR
13735 * Common destruction function for all types of planes (primary, cursor,
13736 * sprite).
cf4c7c12 13737 */
4a3b8769 13738void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13739{
13740 struct intel_plane *intel_plane = to_intel_plane(plane);
13741 drm_plane_cleanup(plane);
13742 kfree(intel_plane);
13743}
13744
65a3fea0 13745const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13746 .update_plane = drm_atomic_helper_update_plane,
13747 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13748 .destroy = intel_plane_destroy,
c196e1d6 13749 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13750 .atomic_get_property = intel_plane_atomic_get_property,
13751 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13752 .atomic_duplicate_state = intel_plane_duplicate_state,
13753 .atomic_destroy_state = intel_plane_destroy_state,
13754
465c120c
MR
13755};
13756
13757static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13758 int pipe)
13759{
13760 struct intel_plane *primary;
8e7d688b 13761 struct intel_plane_state *state;
465c120c 13762 const uint32_t *intel_primary_formats;
45e3743a 13763 unsigned int num_formats;
465c120c
MR
13764
13765 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13766 if (primary == NULL)
13767 return NULL;
13768
8e7d688b
MR
13769 state = intel_create_plane_state(&primary->base);
13770 if (!state) {
ea2c67bb
MR
13771 kfree(primary);
13772 return NULL;
13773 }
8e7d688b 13774 primary->base.state = &state->base;
ea2c67bb 13775
465c120c
MR
13776 primary->can_scale = false;
13777 primary->max_downscale = 1;
6156a456
CK
13778 if (INTEL_INFO(dev)->gen >= 9) {
13779 primary->can_scale = true;
af99ceda 13780 state->scaler_id = -1;
6156a456 13781 }
465c120c
MR
13782 primary->pipe = pipe;
13783 primary->plane = pipe;
a9ff8714 13784 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13785 primary->check_plane = intel_check_primary_plane;
13786 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13787 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13788 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13789 primary->plane = !pipe;
13790
6c0fd451
DL
13791 if (INTEL_INFO(dev)->gen >= 9) {
13792 intel_primary_formats = skl_primary_formats;
13793 num_formats = ARRAY_SIZE(skl_primary_formats);
13794 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13795 intel_primary_formats = i965_primary_formats;
13796 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13797 } else {
13798 intel_primary_formats = i8xx_primary_formats;
13799 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13800 }
13801
13802 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13803 &intel_plane_funcs,
465c120c
MR
13804 intel_primary_formats, num_formats,
13805 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13806
3b7a5119
SJ
13807 if (INTEL_INFO(dev)->gen >= 4)
13808 intel_create_rotation_property(dev, primary);
48404c1e 13809
ea2c67bb
MR
13810 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13811
465c120c
MR
13812 return &primary->base;
13813}
13814
3b7a5119
SJ
13815void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13816{
13817 if (!dev->mode_config.rotation_property) {
13818 unsigned long flags = BIT(DRM_ROTATE_0) |
13819 BIT(DRM_ROTATE_180);
13820
13821 if (INTEL_INFO(dev)->gen >= 9)
13822 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13823
13824 dev->mode_config.rotation_property =
13825 drm_mode_create_rotation_property(dev, flags);
13826 }
13827 if (dev->mode_config.rotation_property)
13828 drm_object_attach_property(&plane->base.base,
13829 dev->mode_config.rotation_property,
13830 plane->base.state->rotation);
13831}
13832
3d7d6510 13833static int
852e787c 13834intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13835 struct intel_crtc_state *crtc_state,
852e787c 13836 struct intel_plane_state *state)
3d7d6510 13837{
061e4b8d 13838 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13839 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13840 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13841 unsigned stride;
13842 int ret;
3d7d6510 13843
061e4b8d
ML
13844 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13845 &state->dst, &state->clip,
3d7d6510
MR
13846 DRM_PLANE_HELPER_NO_SCALING,
13847 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13848 true, true, &state->visible);
757f9a3e
GP
13849 if (ret)
13850 return ret;
13851
757f9a3e
GP
13852 /* if we want to turn off the cursor ignore width and height */
13853 if (!obj)
da20eabd 13854 return 0;
757f9a3e 13855
757f9a3e 13856 /* Check for which cursor types we support */
061e4b8d 13857 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13858 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13859 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13860 return -EINVAL;
13861 }
13862
ea2c67bb
MR
13863 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13864 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13865 DRM_DEBUG_KMS("buffer is too small\n");
13866 return -ENOMEM;
13867 }
13868
3a656b54 13869 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13870 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13871 return -EINVAL;
32b7eeec
MR
13872 }
13873
da20eabd 13874 return 0;
852e787c 13875}
3d7d6510 13876
a8ad0d8e
ML
13877static void
13878intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13879 struct drm_crtc *crtc)
a8ad0d8e 13880{
a8ad0d8e
ML
13881 intel_crtc_update_cursor(crtc, false);
13882}
13883
f4a2cf29 13884static void
852e787c
GP
13885intel_commit_cursor_plane(struct drm_plane *plane,
13886 struct intel_plane_state *state)
13887{
2b875c22 13888 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13889 struct drm_device *dev = plane->dev;
13890 struct intel_crtc *intel_crtc;
2b875c22 13891 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13892 uint32_t addr;
852e787c 13893
ea2c67bb
MR
13894 crtc = crtc ? crtc : plane->crtc;
13895 intel_crtc = to_intel_crtc(crtc);
13896
a912f12f
GP
13897 if (intel_crtc->cursor_bo == obj)
13898 goto update;
4ed91096 13899
f4a2cf29 13900 if (!obj)
a912f12f 13901 addr = 0;
f4a2cf29 13902 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13903 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13904 else
a912f12f 13905 addr = obj->phys_handle->busaddr;
852e787c 13906
a912f12f
GP
13907 intel_crtc->cursor_addr = addr;
13908 intel_crtc->cursor_bo = obj;
852e787c 13909
302d19ac 13910update:
62852622 13911 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13912}
13913
3d7d6510
MR
13914static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13915 int pipe)
13916{
13917 struct intel_plane *cursor;
8e7d688b 13918 struct intel_plane_state *state;
3d7d6510
MR
13919
13920 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13921 if (cursor == NULL)
13922 return NULL;
13923
8e7d688b
MR
13924 state = intel_create_plane_state(&cursor->base);
13925 if (!state) {
ea2c67bb
MR
13926 kfree(cursor);
13927 return NULL;
13928 }
8e7d688b 13929 cursor->base.state = &state->base;
ea2c67bb 13930
3d7d6510
MR
13931 cursor->can_scale = false;
13932 cursor->max_downscale = 1;
13933 cursor->pipe = pipe;
13934 cursor->plane = pipe;
a9ff8714 13935 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13936 cursor->check_plane = intel_check_cursor_plane;
13937 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13938 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13939
13940 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13941 &intel_plane_funcs,
3d7d6510
MR
13942 intel_cursor_formats,
13943 ARRAY_SIZE(intel_cursor_formats),
13944 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13945
13946 if (INTEL_INFO(dev)->gen >= 4) {
13947 if (!dev->mode_config.rotation_property)
13948 dev->mode_config.rotation_property =
13949 drm_mode_create_rotation_property(dev,
13950 BIT(DRM_ROTATE_0) |
13951 BIT(DRM_ROTATE_180));
13952 if (dev->mode_config.rotation_property)
13953 drm_object_attach_property(&cursor->base.base,
13954 dev->mode_config.rotation_property,
8e7d688b 13955 state->base.rotation);
4398ad45
VS
13956 }
13957
af99ceda
CK
13958 if (INTEL_INFO(dev)->gen >=9)
13959 state->scaler_id = -1;
13960
ea2c67bb
MR
13961 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13962
3d7d6510
MR
13963 return &cursor->base;
13964}
13965
549e2bfb
CK
13966static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13967 struct intel_crtc_state *crtc_state)
13968{
13969 int i;
13970 struct intel_scaler *intel_scaler;
13971 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13972
13973 for (i = 0; i < intel_crtc->num_scalers; i++) {
13974 intel_scaler = &scaler_state->scalers[i];
13975 intel_scaler->in_use = 0;
549e2bfb
CK
13976 intel_scaler->mode = PS_SCALER_MODE_DYN;
13977 }
13978
13979 scaler_state->scaler_id = -1;
13980}
13981
b358d0a6 13982static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13983{
fbee40df 13984 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13985 struct intel_crtc *intel_crtc;
f5de6e07 13986 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13987 struct drm_plane *primary = NULL;
13988 struct drm_plane *cursor = NULL;
465c120c 13989 int i, ret;
79e53945 13990
955382f3 13991 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13992 if (intel_crtc == NULL)
13993 return;
13994
f5de6e07
ACO
13995 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13996 if (!crtc_state)
13997 goto fail;
550acefd
ACO
13998 intel_crtc->config = crtc_state;
13999 intel_crtc->base.state = &crtc_state->base;
07878248 14000 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14001
549e2bfb
CK
14002 /* initialize shared scalers */
14003 if (INTEL_INFO(dev)->gen >= 9) {
14004 if (pipe == PIPE_C)
14005 intel_crtc->num_scalers = 1;
14006 else
14007 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14008
14009 skl_init_scalers(dev, intel_crtc, crtc_state);
14010 }
14011
465c120c 14012 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14013 if (!primary)
14014 goto fail;
14015
14016 cursor = intel_cursor_plane_create(dev, pipe);
14017 if (!cursor)
14018 goto fail;
14019
465c120c 14020 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
14021 cursor, &intel_crtc_funcs);
14022 if (ret)
14023 goto fail;
79e53945
JB
14024
14025 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14026 for (i = 0; i < 256; i++) {
14027 intel_crtc->lut_r[i] = i;
14028 intel_crtc->lut_g[i] = i;
14029 intel_crtc->lut_b[i] = i;
14030 }
14031
1f1c2e24
VS
14032 /*
14033 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14034 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14035 */
80824003
JB
14036 intel_crtc->pipe = pipe;
14037 intel_crtc->plane = pipe;
3a77c4c4 14038 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14039 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14040 intel_crtc->plane = !pipe;
80824003
JB
14041 }
14042
4b0e333e
CW
14043 intel_crtc->cursor_base = ~0;
14044 intel_crtc->cursor_cntl = ~0;
dc41c154 14045 intel_crtc->cursor_size = ~0;
8d7849db 14046
852eb00d
VS
14047 intel_crtc->wm.cxsr_allowed = true;
14048
22fd0fab
JB
14049 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14050 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14051 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14052 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14053
79e53945 14054 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14055
14056 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14057 return;
14058
14059fail:
14060 if (primary)
14061 drm_plane_cleanup(primary);
14062 if (cursor)
14063 drm_plane_cleanup(cursor);
f5de6e07 14064 kfree(crtc_state);
3d7d6510 14065 kfree(intel_crtc);
79e53945
JB
14066}
14067
752aa88a
JB
14068enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14069{
14070 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14071 struct drm_device *dev = connector->base.dev;
752aa88a 14072
51fd371b 14073 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14074
d3babd3f 14075 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14076 return INVALID_PIPE;
14077
14078 return to_intel_crtc(encoder->crtc)->pipe;
14079}
14080
08d7b3d1 14081int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14082 struct drm_file *file)
08d7b3d1 14083{
08d7b3d1 14084 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14085 struct drm_crtc *drmmode_crtc;
c05422d5 14086 struct intel_crtc *crtc;
08d7b3d1 14087
7707e653 14088 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14089
7707e653 14090 if (!drmmode_crtc) {
08d7b3d1 14091 DRM_ERROR("no such CRTC id\n");
3f2c2057 14092 return -ENOENT;
08d7b3d1
CW
14093 }
14094
7707e653 14095 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14096 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14097
c05422d5 14098 return 0;
08d7b3d1
CW
14099}
14100
66a9278e 14101static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14102{
66a9278e
DV
14103 struct drm_device *dev = encoder->base.dev;
14104 struct intel_encoder *source_encoder;
79e53945 14105 int index_mask = 0;
79e53945
JB
14106 int entry = 0;
14107
b2784e15 14108 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14109 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14110 index_mask |= (1 << entry);
14111
79e53945
JB
14112 entry++;
14113 }
4ef69c7a 14114
79e53945
JB
14115 return index_mask;
14116}
14117
4d302442
CW
14118static bool has_edp_a(struct drm_device *dev)
14119{
14120 struct drm_i915_private *dev_priv = dev->dev_private;
14121
14122 if (!IS_MOBILE(dev))
14123 return false;
14124
14125 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14126 return false;
14127
e3589908 14128 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14129 return false;
14130
14131 return true;
14132}
14133
84b4e042
JB
14134static bool intel_crt_present(struct drm_device *dev)
14135{
14136 struct drm_i915_private *dev_priv = dev->dev_private;
14137
884497ed
DL
14138 if (INTEL_INFO(dev)->gen >= 9)
14139 return false;
14140
cf404ce4 14141 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14142 return false;
14143
14144 if (IS_CHERRYVIEW(dev))
14145 return false;
14146
14147 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14148 return false;
14149
14150 return true;
14151}
14152
79e53945
JB
14153static void intel_setup_outputs(struct drm_device *dev)
14154{
725e30ad 14155 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14156 struct intel_encoder *encoder;
cb0953d7 14157 bool dpd_is_edp = false;
79e53945 14158
c9093354 14159 intel_lvds_init(dev);
79e53945 14160
84b4e042 14161 if (intel_crt_present(dev))
79935fca 14162 intel_crt_init(dev);
cb0953d7 14163
c776eb2e
VK
14164 if (IS_BROXTON(dev)) {
14165 /*
14166 * FIXME: Broxton doesn't support port detection via the
14167 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14168 * detect the ports.
14169 */
14170 intel_ddi_init(dev, PORT_A);
14171 intel_ddi_init(dev, PORT_B);
14172 intel_ddi_init(dev, PORT_C);
14173 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14174 int found;
14175
de31facd
JB
14176 /*
14177 * Haswell uses DDI functions to detect digital outputs.
14178 * On SKL pre-D0 the strap isn't connected, so we assume
14179 * it's there.
14180 */
77179400 14181 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14182 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14183 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14184 intel_ddi_init(dev, PORT_A);
14185
14186 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14187 * register */
14188 found = I915_READ(SFUSE_STRAP);
14189
14190 if (found & SFUSE_STRAP_DDIB_DETECTED)
14191 intel_ddi_init(dev, PORT_B);
14192 if (found & SFUSE_STRAP_DDIC_DETECTED)
14193 intel_ddi_init(dev, PORT_C);
14194 if (found & SFUSE_STRAP_DDID_DETECTED)
14195 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14196 /*
14197 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14198 */
ef11bdb3 14199 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14200 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14201 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14202 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14203 intel_ddi_init(dev, PORT_E);
14204
0e72a5b5 14205 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14206 int found;
5d8a7752 14207 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14208
14209 if (has_edp_a(dev))
14210 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14211
dc0fa718 14212 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14213 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14214 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14215 if (!found)
e2debe91 14216 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14217 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14218 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14219 }
14220
dc0fa718 14221 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14222 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14223
dc0fa718 14224 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14225 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14226
5eb08b69 14227 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14228 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14229
270b3042 14230 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14231 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14232 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14233 /*
14234 * The DP_DETECTED bit is the latched state of the DDC
14235 * SDA pin at boot. However since eDP doesn't require DDC
14236 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14237 * eDP ports may have been muxed to an alternate function.
14238 * Thus we can't rely on the DP_DETECTED bit alone to detect
14239 * eDP ports. Consult the VBT as well as DP_DETECTED to
14240 * detect eDP ports.
14241 */
e66eb81d 14242 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14243 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14244 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14245 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14246 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14247 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14248
e66eb81d 14249 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14250 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14251 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14252 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14253 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14254 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14255
9418c1f1 14256 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14257 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14258 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14259 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14260 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14261 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14262 }
14263
3cfca973 14264 intel_dsi_init(dev);
09da55dc 14265 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14266 bool found = false;
7d57382e 14267
e2debe91 14268 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14269 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14270 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14271 if (!found && IS_G4X(dev)) {
b01f2c3a 14272 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14273 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14274 }
27185ae1 14275
3fec3d2f 14276 if (!found && IS_G4X(dev))
ab9d7c30 14277 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14278 }
13520b05
KH
14279
14280 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14281
e2debe91 14282 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14283 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14284 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14285 }
27185ae1 14286
e2debe91 14287 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14288
3fec3d2f 14289 if (IS_G4X(dev)) {
b01f2c3a 14290 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14291 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14292 }
3fec3d2f 14293 if (IS_G4X(dev))
ab9d7c30 14294 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14295 }
27185ae1 14296
3fec3d2f 14297 if (IS_G4X(dev) &&
e7281eab 14298 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14299 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14300 } else if (IS_GEN2(dev))
79e53945
JB
14301 intel_dvo_init(dev);
14302
103a196f 14303 if (SUPPORTS_TV(dev))
79e53945
JB
14304 intel_tv_init(dev);
14305
0bc12bcb 14306 intel_psr_init(dev);
7c8f8a70 14307
b2784e15 14308 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14309 encoder->base.possible_crtcs = encoder->crtc_mask;
14310 encoder->base.possible_clones =
66a9278e 14311 intel_encoder_clones(encoder);
79e53945 14312 }
47356eb6 14313
dde86e2d 14314 intel_init_pch_refclk(dev);
270b3042
DV
14315
14316 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14317}
14318
14319static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14320{
60a5ca01 14321 struct drm_device *dev = fb->dev;
79e53945 14322 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14323
ef2d633e 14324 drm_framebuffer_cleanup(fb);
60a5ca01 14325 mutex_lock(&dev->struct_mutex);
ef2d633e 14326 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14327 drm_gem_object_unreference(&intel_fb->obj->base);
14328 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14329 kfree(intel_fb);
14330}
14331
14332static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14333 struct drm_file *file,
79e53945
JB
14334 unsigned int *handle)
14335{
14336 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14337 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14338
05394f39 14339 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14340}
14341
86c98588
RV
14342static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14343 struct drm_file *file,
14344 unsigned flags, unsigned color,
14345 struct drm_clip_rect *clips,
14346 unsigned num_clips)
14347{
14348 struct drm_device *dev = fb->dev;
14349 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14350 struct drm_i915_gem_object *obj = intel_fb->obj;
14351
14352 mutex_lock(&dev->struct_mutex);
74b4ea1e 14353 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14354 mutex_unlock(&dev->struct_mutex);
14355
14356 return 0;
14357}
14358
79e53945
JB
14359static const struct drm_framebuffer_funcs intel_fb_funcs = {
14360 .destroy = intel_user_framebuffer_destroy,
14361 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14362 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14363};
14364
b321803d
DL
14365static
14366u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14367 uint32_t pixel_format)
14368{
14369 u32 gen = INTEL_INFO(dev)->gen;
14370
14371 if (gen >= 9) {
14372 /* "The stride in bytes must not exceed the of the size of 8K
14373 * pixels and 32K bytes."
14374 */
14375 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14376 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14377 return 32*1024;
14378 } else if (gen >= 4) {
14379 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14380 return 16*1024;
14381 else
14382 return 32*1024;
14383 } else if (gen >= 3) {
14384 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14385 return 8*1024;
14386 else
14387 return 16*1024;
14388 } else {
14389 /* XXX DSPC is limited to 4k tiled */
14390 return 8*1024;
14391 }
14392}
14393
b5ea642a
DV
14394static int intel_framebuffer_init(struct drm_device *dev,
14395 struct intel_framebuffer *intel_fb,
14396 struct drm_mode_fb_cmd2 *mode_cmd,
14397 struct drm_i915_gem_object *obj)
79e53945 14398{
6761dd31 14399 unsigned int aligned_height;
79e53945 14400 int ret;
b321803d 14401 u32 pitch_limit, stride_alignment;
79e53945 14402
dd4916c5
DV
14403 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14404
2a80eada
DV
14405 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14406 /* Enforce that fb modifier and tiling mode match, but only for
14407 * X-tiled. This is needed for FBC. */
14408 if (!!(obj->tiling_mode == I915_TILING_X) !=
14409 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14410 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14411 return -EINVAL;
14412 }
14413 } else {
14414 if (obj->tiling_mode == I915_TILING_X)
14415 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14416 else if (obj->tiling_mode == I915_TILING_Y) {
14417 DRM_DEBUG("No Y tiling for legacy addfb\n");
14418 return -EINVAL;
14419 }
14420 }
14421
9a8f0a12
TU
14422 /* Passed in modifier sanity checking. */
14423 switch (mode_cmd->modifier[0]) {
14424 case I915_FORMAT_MOD_Y_TILED:
14425 case I915_FORMAT_MOD_Yf_TILED:
14426 if (INTEL_INFO(dev)->gen < 9) {
14427 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14428 mode_cmd->modifier[0]);
14429 return -EINVAL;
14430 }
14431 case DRM_FORMAT_MOD_NONE:
14432 case I915_FORMAT_MOD_X_TILED:
14433 break;
14434 default:
c0f40428
JB
14435 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14436 mode_cmd->modifier[0]);
57cd6508 14437 return -EINVAL;
c16ed4be 14438 }
57cd6508 14439
b321803d
DL
14440 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14441 mode_cmd->pixel_format);
14442 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14443 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14444 mode_cmd->pitches[0], stride_alignment);
57cd6508 14445 return -EINVAL;
c16ed4be 14446 }
57cd6508 14447
b321803d
DL
14448 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14449 mode_cmd->pixel_format);
a35cdaa0 14450 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14451 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14452 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14453 "tiled" : "linear",
a35cdaa0 14454 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14455 return -EINVAL;
c16ed4be 14456 }
5d7bd705 14457
2a80eada 14458 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14459 mode_cmd->pitches[0] != obj->stride) {
14460 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14461 mode_cmd->pitches[0], obj->stride);
5d7bd705 14462 return -EINVAL;
c16ed4be 14463 }
5d7bd705 14464
57779d06 14465 /* Reject formats not supported by any plane early. */
308e5bcb 14466 switch (mode_cmd->pixel_format) {
57779d06 14467 case DRM_FORMAT_C8:
04b3924d
VS
14468 case DRM_FORMAT_RGB565:
14469 case DRM_FORMAT_XRGB8888:
14470 case DRM_FORMAT_ARGB8888:
57779d06
VS
14471 break;
14472 case DRM_FORMAT_XRGB1555:
c16ed4be 14473 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14474 DRM_DEBUG("unsupported pixel format: %s\n",
14475 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14476 return -EINVAL;
c16ed4be 14477 }
57779d06 14478 break;
57779d06 14479 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14480 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14481 DRM_DEBUG("unsupported pixel format: %s\n",
14482 drm_get_format_name(mode_cmd->pixel_format));
14483 return -EINVAL;
14484 }
14485 break;
14486 case DRM_FORMAT_XBGR8888:
04b3924d 14487 case DRM_FORMAT_XRGB2101010:
57779d06 14488 case DRM_FORMAT_XBGR2101010:
c16ed4be 14489 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14490 DRM_DEBUG("unsupported pixel format: %s\n",
14491 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14492 return -EINVAL;
c16ed4be 14493 }
b5626747 14494 break;
7531208b
DL
14495 case DRM_FORMAT_ABGR2101010:
14496 if (!IS_VALLEYVIEW(dev)) {
14497 DRM_DEBUG("unsupported pixel format: %s\n",
14498 drm_get_format_name(mode_cmd->pixel_format));
14499 return -EINVAL;
14500 }
14501 break;
04b3924d
VS
14502 case DRM_FORMAT_YUYV:
14503 case DRM_FORMAT_UYVY:
14504 case DRM_FORMAT_YVYU:
14505 case DRM_FORMAT_VYUY:
c16ed4be 14506 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14507 DRM_DEBUG("unsupported pixel format: %s\n",
14508 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14509 return -EINVAL;
c16ed4be 14510 }
57cd6508
CW
14511 break;
14512 default:
4ee62c76
VS
14513 DRM_DEBUG("unsupported pixel format: %s\n",
14514 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14515 return -EINVAL;
14516 }
14517
90f9a336
VS
14518 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14519 if (mode_cmd->offsets[0] != 0)
14520 return -EINVAL;
14521
ec2c981e 14522 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14523 mode_cmd->pixel_format,
14524 mode_cmd->modifier[0]);
53155c0a
DV
14525 /* FIXME drm helper for size checks (especially planar formats)? */
14526 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14527 return -EINVAL;
14528
c7d73f6a
DV
14529 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14530 intel_fb->obj = obj;
80075d49 14531 intel_fb->obj->framebuffer_references++;
c7d73f6a 14532
79e53945
JB
14533 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14534 if (ret) {
14535 DRM_ERROR("framebuffer init failed %d\n", ret);
14536 return ret;
14537 }
14538
79e53945
JB
14539 return 0;
14540}
14541
79e53945
JB
14542static struct drm_framebuffer *
14543intel_user_framebuffer_create(struct drm_device *dev,
14544 struct drm_file *filp,
308e5bcb 14545 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14546{
dcb1394e 14547 struct drm_framebuffer *fb;
05394f39 14548 struct drm_i915_gem_object *obj;
79e53945 14549
308e5bcb
JB
14550 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14551 mode_cmd->handles[0]));
c8725226 14552 if (&obj->base == NULL)
cce13ff7 14553 return ERR_PTR(-ENOENT);
79e53945 14554
dcb1394e
LW
14555 fb = intel_framebuffer_create(dev, mode_cmd, obj);
14556 if (IS_ERR(fb))
14557 drm_gem_object_unreference_unlocked(&obj->base);
14558
14559 return fb;
79e53945
JB
14560}
14561
0695726e 14562#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14563static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14564{
14565}
14566#endif
14567
79e53945 14568static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14569 .fb_create = intel_user_framebuffer_create,
0632fef6 14570 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14571 .atomic_check = intel_atomic_check,
14572 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14573 .atomic_state_alloc = intel_atomic_state_alloc,
14574 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14575};
14576
e70236a8
JB
14577/* Set up chip specific display functions */
14578static void intel_init_display(struct drm_device *dev)
14579{
14580 struct drm_i915_private *dev_priv = dev->dev_private;
14581
ee9300bb
DV
14582 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14583 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14584 else if (IS_CHERRYVIEW(dev))
14585 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14586 else if (IS_VALLEYVIEW(dev))
14587 dev_priv->display.find_dpll = vlv_find_best_dpll;
14588 else if (IS_PINEVIEW(dev))
14589 dev_priv->display.find_dpll = pnv_find_best_dpll;
14590 else
14591 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14592
bc8d7dff
DL
14593 if (INTEL_INFO(dev)->gen >= 9) {
14594 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14595 dev_priv->display.get_initial_plane_config =
14596 skylake_get_initial_plane_config;
bc8d7dff
DL
14597 dev_priv->display.crtc_compute_clock =
14598 haswell_crtc_compute_clock;
14599 dev_priv->display.crtc_enable = haswell_crtc_enable;
14600 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14601 dev_priv->display.update_primary_plane =
14602 skylake_update_primary_plane;
14603 } else if (HAS_DDI(dev)) {
0e8ffe1b 14604 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14605 dev_priv->display.get_initial_plane_config =
14606 ironlake_get_initial_plane_config;
797d0259
ACO
14607 dev_priv->display.crtc_compute_clock =
14608 haswell_crtc_compute_clock;
4f771f10
PZ
14609 dev_priv->display.crtc_enable = haswell_crtc_enable;
14610 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14611 dev_priv->display.update_primary_plane =
14612 ironlake_update_primary_plane;
09b4ddf9 14613 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14614 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14615 dev_priv->display.get_initial_plane_config =
14616 ironlake_get_initial_plane_config;
3fb37703
ACO
14617 dev_priv->display.crtc_compute_clock =
14618 ironlake_crtc_compute_clock;
76e5a89c
DV
14619 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14620 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14621 dev_priv->display.update_primary_plane =
14622 ironlake_update_primary_plane;
89b667f8
JB
14623 } else if (IS_VALLEYVIEW(dev)) {
14624 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14625 dev_priv->display.get_initial_plane_config =
14626 i9xx_get_initial_plane_config;
d6dfee7a 14627 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14628 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14629 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14630 dev_priv->display.update_primary_plane =
14631 i9xx_update_primary_plane;
f564048e 14632 } else {
0e8ffe1b 14633 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14634 dev_priv->display.get_initial_plane_config =
14635 i9xx_get_initial_plane_config;
d6dfee7a 14636 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14637 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14638 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14639 dev_priv->display.update_primary_plane =
14640 i9xx_update_primary_plane;
f564048e 14641 }
e70236a8 14642
e70236a8 14643 /* Returns the core display clock speed */
ef11bdb3 14644 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
14645 dev_priv->display.get_display_clock_speed =
14646 skylake_get_display_clock_speed;
acd3f3d3
BP
14647 else if (IS_BROXTON(dev))
14648 dev_priv->display.get_display_clock_speed =
14649 broxton_get_display_clock_speed;
1652d19e
VS
14650 else if (IS_BROADWELL(dev))
14651 dev_priv->display.get_display_clock_speed =
14652 broadwell_get_display_clock_speed;
14653 else if (IS_HASWELL(dev))
14654 dev_priv->display.get_display_clock_speed =
14655 haswell_get_display_clock_speed;
14656 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14657 dev_priv->display.get_display_clock_speed =
14658 valleyview_get_display_clock_speed;
b37a6434
VS
14659 else if (IS_GEN5(dev))
14660 dev_priv->display.get_display_clock_speed =
14661 ilk_get_display_clock_speed;
a7c66cd8 14662 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14663 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14664 dev_priv->display.get_display_clock_speed =
14665 i945_get_display_clock_speed;
34edce2f
VS
14666 else if (IS_GM45(dev))
14667 dev_priv->display.get_display_clock_speed =
14668 gm45_get_display_clock_speed;
14669 else if (IS_CRESTLINE(dev))
14670 dev_priv->display.get_display_clock_speed =
14671 i965gm_get_display_clock_speed;
14672 else if (IS_PINEVIEW(dev))
14673 dev_priv->display.get_display_clock_speed =
14674 pnv_get_display_clock_speed;
14675 else if (IS_G33(dev) || IS_G4X(dev))
14676 dev_priv->display.get_display_clock_speed =
14677 g33_get_display_clock_speed;
e70236a8
JB
14678 else if (IS_I915G(dev))
14679 dev_priv->display.get_display_clock_speed =
14680 i915_get_display_clock_speed;
257a7ffc 14681 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14682 dev_priv->display.get_display_clock_speed =
14683 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14684 else if (IS_PINEVIEW(dev))
14685 dev_priv->display.get_display_clock_speed =
14686 pnv_get_display_clock_speed;
e70236a8
JB
14687 else if (IS_I915GM(dev))
14688 dev_priv->display.get_display_clock_speed =
14689 i915gm_get_display_clock_speed;
14690 else if (IS_I865G(dev))
14691 dev_priv->display.get_display_clock_speed =
14692 i865_get_display_clock_speed;
f0f8a9ce 14693 else if (IS_I85X(dev))
e70236a8 14694 dev_priv->display.get_display_clock_speed =
1b1d2716 14695 i85x_get_display_clock_speed;
623e01e5
VS
14696 else { /* 830 */
14697 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14698 dev_priv->display.get_display_clock_speed =
14699 i830_get_display_clock_speed;
623e01e5 14700 }
e70236a8 14701
7c10a2b5 14702 if (IS_GEN5(dev)) {
3bb11b53 14703 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14704 } else if (IS_GEN6(dev)) {
14705 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14706 } else if (IS_IVYBRIDGE(dev)) {
14707 /* FIXME: detect B0+ stepping and use auto training */
14708 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14709 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14710 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14711 if (IS_BROADWELL(dev)) {
14712 dev_priv->display.modeset_commit_cdclk =
14713 broadwell_modeset_commit_cdclk;
14714 dev_priv->display.modeset_calc_cdclk =
14715 broadwell_modeset_calc_cdclk;
14716 }
30a970c6 14717 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14718 dev_priv->display.modeset_commit_cdclk =
14719 valleyview_modeset_commit_cdclk;
14720 dev_priv->display.modeset_calc_cdclk =
14721 valleyview_modeset_calc_cdclk;
f8437dd1 14722 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14723 dev_priv->display.modeset_commit_cdclk =
14724 broxton_modeset_commit_cdclk;
14725 dev_priv->display.modeset_calc_cdclk =
14726 broxton_modeset_calc_cdclk;
e70236a8 14727 }
8c9f3aaf 14728
8c9f3aaf
JB
14729 switch (INTEL_INFO(dev)->gen) {
14730 case 2:
14731 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14732 break;
14733
14734 case 3:
14735 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14736 break;
14737
14738 case 4:
14739 case 5:
14740 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14741 break;
14742
14743 case 6:
14744 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14745 break;
7c9017e5 14746 case 7:
4e0bbc31 14747 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14748 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14749 break;
830c81db 14750 case 9:
ba343e02
TU
14751 /* Drop through - unsupported since execlist only. */
14752 default:
14753 /* Default just returns -ENODEV to indicate unsupported */
14754 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14755 }
7bd688cd 14756
e39b999a 14757 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14758}
14759
b690e96c
JB
14760/*
14761 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14762 * resume, or other times. This quirk makes sure that's the case for
14763 * affected systems.
14764 */
0206e353 14765static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14766{
14767 struct drm_i915_private *dev_priv = dev->dev_private;
14768
14769 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14770 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14771}
14772
b6b5d049
VS
14773static void quirk_pipeb_force(struct drm_device *dev)
14774{
14775 struct drm_i915_private *dev_priv = dev->dev_private;
14776
14777 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14778 DRM_INFO("applying pipe b force quirk\n");
14779}
14780
435793df
KP
14781/*
14782 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14783 */
14784static void quirk_ssc_force_disable(struct drm_device *dev)
14785{
14786 struct drm_i915_private *dev_priv = dev->dev_private;
14787 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14788 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14789}
14790
4dca20ef 14791/*
5a15ab5b
CE
14792 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14793 * brightness value
4dca20ef
CE
14794 */
14795static void quirk_invert_brightness(struct drm_device *dev)
14796{
14797 struct drm_i915_private *dev_priv = dev->dev_private;
14798 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14799 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14800}
14801
9c72cc6f
SD
14802/* Some VBT's incorrectly indicate no backlight is present */
14803static void quirk_backlight_present(struct drm_device *dev)
14804{
14805 struct drm_i915_private *dev_priv = dev->dev_private;
14806 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14807 DRM_INFO("applying backlight present quirk\n");
14808}
14809
b690e96c
JB
14810struct intel_quirk {
14811 int device;
14812 int subsystem_vendor;
14813 int subsystem_device;
14814 void (*hook)(struct drm_device *dev);
14815};
14816
5f85f176
EE
14817/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14818struct intel_dmi_quirk {
14819 void (*hook)(struct drm_device *dev);
14820 const struct dmi_system_id (*dmi_id_list)[];
14821};
14822
14823static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14824{
14825 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14826 return 1;
14827}
14828
14829static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14830 {
14831 .dmi_id_list = &(const struct dmi_system_id[]) {
14832 {
14833 .callback = intel_dmi_reverse_brightness,
14834 .ident = "NCR Corporation",
14835 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14836 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14837 },
14838 },
14839 { } /* terminating entry */
14840 },
14841 .hook = quirk_invert_brightness,
14842 },
14843};
14844
c43b5634 14845static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14846 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14847 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14848
b690e96c
JB
14849 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14850 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14851
5f080c0f
VS
14852 /* 830 needs to leave pipe A & dpll A up */
14853 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14854
b6b5d049
VS
14855 /* 830 needs to leave pipe B & dpll B up */
14856 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14857
435793df
KP
14858 /* Lenovo U160 cannot use SSC on LVDS */
14859 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14860
14861 /* Sony Vaio Y cannot use SSC on LVDS */
14862 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14863
be505f64
AH
14864 /* Acer Aspire 5734Z must invert backlight brightness */
14865 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14866
14867 /* Acer/eMachines G725 */
14868 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14869
14870 /* Acer/eMachines e725 */
14871 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14872
14873 /* Acer/Packard Bell NCL20 */
14874 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14875
14876 /* Acer Aspire 4736Z */
14877 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14878
14879 /* Acer Aspire 5336 */
14880 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14881
14882 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14883 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14884
dfb3d47b
SD
14885 /* Acer C720 Chromebook (Core i3 4005U) */
14886 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14887
b2a9601c 14888 /* Apple Macbook 2,1 (Core 2 T7400) */
14889 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14890
d4967d8c
SD
14891 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14892 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14893
14894 /* HP Chromebook 14 (Celeron 2955U) */
14895 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14896
14897 /* Dell Chromebook 11 */
14898 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14899};
14900
14901static void intel_init_quirks(struct drm_device *dev)
14902{
14903 struct pci_dev *d = dev->pdev;
14904 int i;
14905
14906 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14907 struct intel_quirk *q = &intel_quirks[i];
14908
14909 if (d->device == q->device &&
14910 (d->subsystem_vendor == q->subsystem_vendor ||
14911 q->subsystem_vendor == PCI_ANY_ID) &&
14912 (d->subsystem_device == q->subsystem_device ||
14913 q->subsystem_device == PCI_ANY_ID))
14914 q->hook(dev);
14915 }
5f85f176
EE
14916 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14917 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14918 intel_dmi_quirks[i].hook(dev);
14919 }
b690e96c
JB
14920}
14921
9cce37f4
JB
14922/* Disable the VGA plane that we never use */
14923static void i915_disable_vga(struct drm_device *dev)
14924{
14925 struct drm_i915_private *dev_priv = dev->dev_private;
14926 u8 sr1;
766aa1c4 14927 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14928
2b37c616 14929 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14930 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14931 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14932 sr1 = inb(VGA_SR_DATA);
14933 outb(sr1 | 1<<5, VGA_SR_DATA);
14934 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14935 udelay(300);
14936
01f5a626 14937 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14938 POSTING_READ(vga_reg);
14939}
14940
f817586c
DV
14941void intel_modeset_init_hw(struct drm_device *dev)
14942{
b6283055 14943 intel_update_cdclk(dev);
a8f78b58 14944 intel_prepare_ddi(dev);
f817586c 14945 intel_init_clock_gating(dev);
8090c6b9 14946 intel_enable_gt_powersave(dev);
f817586c
DV
14947}
14948
79e53945
JB
14949void intel_modeset_init(struct drm_device *dev)
14950{
652c393a 14951 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14952 int sprite, ret;
8cc87b75 14953 enum pipe pipe;
46f297fb 14954 struct intel_crtc *crtc;
79e53945
JB
14955
14956 drm_mode_config_init(dev);
14957
14958 dev->mode_config.min_width = 0;
14959 dev->mode_config.min_height = 0;
14960
019d96cb
DA
14961 dev->mode_config.preferred_depth = 24;
14962 dev->mode_config.prefer_shadow = 1;
14963
25bab385
TU
14964 dev->mode_config.allow_fb_modifiers = true;
14965
e6ecefaa 14966 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14967
b690e96c
JB
14968 intel_init_quirks(dev);
14969
1fa61106
ED
14970 intel_init_pm(dev);
14971
e3c74757
BW
14972 if (INTEL_INFO(dev)->num_pipes == 0)
14973 return;
14974
69f92f67
LW
14975 /*
14976 * There may be no VBT; and if the BIOS enabled SSC we can
14977 * just keep using it to avoid unnecessary flicker. Whereas if the
14978 * BIOS isn't using it, don't assume it will work even if the VBT
14979 * indicates as much.
14980 */
14981 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14982 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14983 DREF_SSC1_ENABLE);
14984
14985 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14986 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14987 bios_lvds_use_ssc ? "en" : "dis",
14988 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14989 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14990 }
14991 }
14992
e70236a8 14993 intel_init_display(dev);
7c10a2b5 14994 intel_init_audio(dev);
e70236a8 14995
a6c45cf0
CW
14996 if (IS_GEN2(dev)) {
14997 dev->mode_config.max_width = 2048;
14998 dev->mode_config.max_height = 2048;
14999 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15000 dev->mode_config.max_width = 4096;
15001 dev->mode_config.max_height = 4096;
79e53945 15002 } else {
a6c45cf0
CW
15003 dev->mode_config.max_width = 8192;
15004 dev->mode_config.max_height = 8192;
79e53945 15005 }
068be561 15006
dc41c154
VS
15007 if (IS_845G(dev) || IS_I865G(dev)) {
15008 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15009 dev->mode_config.cursor_height = 1023;
15010 } else if (IS_GEN2(dev)) {
068be561
DL
15011 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15012 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15013 } else {
15014 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15015 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15016 }
15017
5d4545ae 15018 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15019
28c97730 15020 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15021 INTEL_INFO(dev)->num_pipes,
15022 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15023
055e393f 15024 for_each_pipe(dev_priv, pipe) {
8cc87b75 15025 intel_crtc_init(dev, pipe);
3bdcfc0c 15026 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15027 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15028 if (ret)
06da8da2 15029 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15030 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15031 }
79e53945
JB
15032 }
15033
bfa7df01
VS
15034 intel_update_czclk(dev_priv);
15035 intel_update_cdclk(dev);
15036
e72f9fbf 15037 intel_shared_dpll_init(dev);
ee7b9f93 15038
9cce37f4
JB
15039 /* Just disable it once at startup */
15040 i915_disable_vga(dev);
79e53945 15041 intel_setup_outputs(dev);
11be49eb 15042
6e9f798d 15043 drm_modeset_lock_all(dev);
043e9bda 15044 intel_modeset_setup_hw_state(dev);
6e9f798d 15045 drm_modeset_unlock_all(dev);
46f297fb 15046
d3fcc808 15047 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15048 struct intel_initial_plane_config plane_config = {};
15049
46f297fb
JB
15050 if (!crtc->active)
15051 continue;
15052
46f297fb 15053 /*
46f297fb
JB
15054 * Note that reserving the BIOS fb up front prevents us
15055 * from stuffing other stolen allocations like the ring
15056 * on top. This prevents some ugliness at boot time, and
15057 * can even allow for smooth boot transitions if the BIOS
15058 * fb is large enough for the active pipe configuration.
15059 */
eeebeac5
ML
15060 dev_priv->display.get_initial_plane_config(crtc,
15061 &plane_config);
15062
15063 /*
15064 * If the fb is shared between multiple heads, we'll
15065 * just get the first one.
15066 */
15067 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15068 }
2c7111db
CW
15069}
15070
7fad798e
DV
15071static void intel_enable_pipe_a(struct drm_device *dev)
15072{
15073 struct intel_connector *connector;
15074 struct drm_connector *crt = NULL;
15075 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15076 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15077
15078 /* We can't just switch on the pipe A, we need to set things up with a
15079 * proper mode and output configuration. As a gross hack, enable pipe A
15080 * by enabling the load detect pipe once. */
3a3371ff 15081 for_each_intel_connector(dev, connector) {
7fad798e
DV
15082 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15083 crt = &connector->base;
15084 break;
15085 }
15086 }
15087
15088 if (!crt)
15089 return;
15090
208bf9fd 15091 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15092 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15093}
15094
fa555837
DV
15095static bool
15096intel_check_plane_mapping(struct intel_crtc *crtc)
15097{
7eb552ae
BW
15098 struct drm_device *dev = crtc->base.dev;
15099 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15100 u32 val;
fa555837 15101
7eb552ae 15102 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15103 return true;
15104
649636ef 15105 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15106
15107 if ((val & DISPLAY_PLANE_ENABLE) &&
15108 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15109 return false;
15110
15111 return true;
15112}
15113
02e93c35
VS
15114static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15115{
15116 struct drm_device *dev = crtc->base.dev;
15117 struct intel_encoder *encoder;
15118
15119 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15120 return true;
15121
15122 return false;
15123}
15124
24929352
DV
15125static void intel_sanitize_crtc(struct intel_crtc *crtc)
15126{
15127 struct drm_device *dev = crtc->base.dev;
15128 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 15129 u32 reg;
24929352 15130
24929352 15131 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 15132 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
15133 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15134
d3eaf884 15135 /* restore vblank interrupts to correct state */
9625604c 15136 drm_crtc_vblank_reset(&crtc->base);
d297e103 15137 if (crtc->active) {
f9cd7b88
VS
15138 struct intel_plane *plane;
15139
9625604c 15140 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15141
15142 /* Disable everything but the primary plane */
15143 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15144 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15145 continue;
15146
15147 plane->disable_plane(&plane->base, &crtc->base);
15148 }
9625604c 15149 }
d3eaf884 15150
24929352 15151 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15152 * disable the crtc (and hence change the state) if it is wrong. Note
15153 * that gen4+ has a fixed plane -> pipe mapping. */
15154 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15155 bool plane;
15156
24929352
DV
15157 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15158 crtc->base.base.id);
15159
15160 /* Pipe has the wrong plane attached and the plane is active.
15161 * Temporarily change the plane mapping and disable everything
15162 * ... */
15163 plane = crtc->plane;
b70709a6 15164 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15165 crtc->plane = !plane;
b17d48e2 15166 intel_crtc_disable_noatomic(&crtc->base);
24929352 15167 crtc->plane = plane;
24929352 15168 }
24929352 15169
7fad798e
DV
15170 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15171 crtc->pipe == PIPE_A && !crtc->active) {
15172 /* BIOS forgot to enable pipe A, this mostly happens after
15173 * resume. Force-enable the pipe to fix this, the update_dpms
15174 * call below we restore the pipe to the right state, but leave
15175 * the required bits on. */
15176 intel_enable_pipe_a(dev);
15177 }
15178
24929352
DV
15179 /* Adjust the state of the output pipe according to whether we
15180 * have active connectors/encoders. */
02e93c35 15181 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15182 intel_crtc_disable_noatomic(&crtc->base);
24929352 15183
53d9f4e9 15184 if (crtc->active != crtc->base.state->active) {
02e93c35 15185 struct intel_encoder *encoder;
24929352
DV
15186
15187 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15188 * functions or because of calls to intel_crtc_disable_noatomic,
15189 * or because the pipe is force-enabled due to the
24929352
DV
15190 * pipe A quirk. */
15191 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15192 crtc->base.base.id,
83d65738 15193 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15194 crtc->active ? "enabled" : "disabled");
15195
4be40c98 15196 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15197 crtc->base.state->active = crtc->active;
24929352
DV
15198 crtc->base.enabled = crtc->active;
15199
15200 /* Because we only establish the connector -> encoder ->
15201 * crtc links if something is active, this means the
15202 * crtc is now deactivated. Break the links. connector
15203 * -> encoder links are only establish when things are
15204 * actually up, hence no need to break them. */
15205 WARN_ON(crtc->active);
15206
2d406bb0 15207 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15208 encoder->base.crtc = NULL;
24929352 15209 }
c5ab3bc0 15210
a3ed6aad 15211 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15212 /*
15213 * We start out with underrun reporting disabled to avoid races.
15214 * For correct bookkeeping mark this on active crtcs.
15215 *
c5ab3bc0
DV
15216 * Also on gmch platforms we dont have any hardware bits to
15217 * disable the underrun reporting. Which means we need to start
15218 * out with underrun reporting disabled also on inactive pipes,
15219 * since otherwise we'll complain about the garbage we read when
15220 * e.g. coming up after runtime pm.
15221 *
4cc31489
DV
15222 * No protection against concurrent access is required - at
15223 * worst a fifo underrun happens which also sets this to false.
15224 */
15225 crtc->cpu_fifo_underrun_disabled = true;
15226 crtc->pch_fifo_underrun_disabled = true;
15227 }
24929352
DV
15228}
15229
15230static void intel_sanitize_encoder(struct intel_encoder *encoder)
15231{
15232 struct intel_connector *connector;
15233 struct drm_device *dev = encoder->base.dev;
873ffe69 15234 bool active = false;
24929352
DV
15235
15236 /* We need to check both for a crtc link (meaning that the
15237 * encoder is active and trying to read from a pipe) and the
15238 * pipe itself being active. */
15239 bool has_active_crtc = encoder->base.crtc &&
15240 to_intel_crtc(encoder->base.crtc)->active;
15241
873ffe69
ML
15242 for_each_intel_connector(dev, connector) {
15243 if (connector->base.encoder != &encoder->base)
15244 continue;
15245
15246 active = true;
15247 break;
15248 }
15249
15250 if (active && !has_active_crtc) {
24929352
DV
15251 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15252 encoder->base.base.id,
8e329a03 15253 encoder->base.name);
24929352
DV
15254
15255 /* Connector is active, but has no active pipe. This is
15256 * fallout from our resume register restoring. Disable
15257 * the encoder manually again. */
15258 if (encoder->base.crtc) {
15259 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15260 encoder->base.base.id,
8e329a03 15261 encoder->base.name);
24929352 15262 encoder->disable(encoder);
a62d1497
VS
15263 if (encoder->post_disable)
15264 encoder->post_disable(encoder);
24929352 15265 }
7f1950fb 15266 encoder->base.crtc = NULL;
24929352
DV
15267
15268 /* Inconsistent output/port/pipe state happens presumably due to
15269 * a bug in one of the get_hw_state functions. Or someplace else
15270 * in our code, like the register restore mess on resume. Clamp
15271 * things to off as a safer default. */
3a3371ff 15272 for_each_intel_connector(dev, connector) {
24929352
DV
15273 if (connector->encoder != encoder)
15274 continue;
7f1950fb
EE
15275 connector->base.dpms = DRM_MODE_DPMS_OFF;
15276 connector->base.encoder = NULL;
24929352
DV
15277 }
15278 }
15279 /* Enabled encoders without active connectors will be fixed in
15280 * the crtc fixup. */
15281}
15282
04098753 15283void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15284{
15285 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15286 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15287
04098753
ID
15288 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15289 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15290 i915_disable_vga(dev);
15291 }
15292}
15293
15294void i915_redisable_vga(struct drm_device *dev)
15295{
15296 struct drm_i915_private *dev_priv = dev->dev_private;
15297
8dc8a27c
PZ
15298 /* This function can be called both from intel_modeset_setup_hw_state or
15299 * at a very early point in our resume sequence, where the power well
15300 * structures are not yet restored. Since this function is at a very
15301 * paranoid "someone might have enabled VGA while we were not looking"
15302 * level, just check if the power well is enabled instead of trying to
15303 * follow the "don't touch the power well if we don't need it" policy
15304 * the rest of the driver uses. */
f458ebbc 15305 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15306 return;
15307
04098753 15308 i915_redisable_vga_power_on(dev);
0fde901f
KM
15309}
15310
f9cd7b88 15311static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15312{
f9cd7b88 15313 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15314
f9cd7b88 15315 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15316}
15317
f9cd7b88
VS
15318/* FIXME read out full plane state for all planes */
15319static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15320{
b26d3ea3 15321 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15322 struct intel_plane_state *plane_state =
b26d3ea3 15323 to_intel_plane_state(primary->state);
d032ffa0 15324
19b8d387 15325 plane_state->visible = crtc->active &&
b26d3ea3
ML
15326 primary_get_hw_state(to_intel_plane(primary));
15327
15328 if (plane_state->visible)
15329 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15330}
15331
30e984df 15332static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15333{
15334 struct drm_i915_private *dev_priv = dev->dev_private;
15335 enum pipe pipe;
24929352
DV
15336 struct intel_crtc *crtc;
15337 struct intel_encoder *encoder;
15338 struct intel_connector *connector;
5358901f 15339 int i;
24929352 15340
d3fcc808 15341 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15342 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15343 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15344 crtc->config->base.crtc = &crtc->base;
3b117c8f 15345
0e8ffe1b 15346 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15347 crtc->config);
24929352 15348
49d6fa21 15349 crtc->base.state->active = crtc->active;
24929352 15350 crtc->base.enabled = crtc->active;
b70709a6 15351
f9cd7b88 15352 readout_plane_state(crtc);
24929352
DV
15353
15354 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15355 crtc->base.base.id,
15356 crtc->active ? "enabled" : "disabled");
15357 }
15358
5358901f
DV
15359 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15360 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15361
3e369b76
ACO
15362 pll->on = pll->get_hw_state(dev_priv, pll,
15363 &pll->config.hw_state);
5358901f 15364 pll->active = 0;
3e369b76 15365 pll->config.crtc_mask = 0;
d3fcc808 15366 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15367 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15368 pll->active++;
3e369b76 15369 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15370 }
5358901f 15371 }
5358901f 15372
1e6f2ddc 15373 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15374 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15375
3e369b76 15376 if (pll->config.crtc_mask)
bd2bb1b9 15377 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15378 }
15379
b2784e15 15380 for_each_intel_encoder(dev, encoder) {
24929352
DV
15381 pipe = 0;
15382
15383 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15384 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15385 encoder->base.crtc = &crtc->base;
6e3c9717 15386 encoder->get_config(encoder, crtc->config);
24929352
DV
15387 } else {
15388 encoder->base.crtc = NULL;
15389 }
15390
6f2bcceb 15391 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15392 encoder->base.base.id,
8e329a03 15393 encoder->base.name,
24929352 15394 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15395 pipe_name(pipe));
24929352
DV
15396 }
15397
3a3371ff 15398 for_each_intel_connector(dev, connector) {
24929352
DV
15399 if (connector->get_hw_state(connector)) {
15400 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15401 connector->base.encoder = &connector->encoder->base;
15402 } else {
15403 connector->base.dpms = DRM_MODE_DPMS_OFF;
15404 connector->base.encoder = NULL;
15405 }
15406 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15407 connector->base.base.id,
c23cc417 15408 connector->base.name,
24929352
DV
15409 connector->base.encoder ? "enabled" : "disabled");
15410 }
7f4c6284
VS
15411
15412 for_each_intel_crtc(dev, crtc) {
15413 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15414
15415 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15416 if (crtc->base.state->active) {
15417 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15418 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15419 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15420
15421 /*
15422 * The initial mode needs to be set in order to keep
15423 * the atomic core happy. It wants a valid mode if the
15424 * crtc's enabled, so we do the above call.
15425 *
15426 * At this point some state updated by the connectors
15427 * in their ->detect() callback has not run yet, so
15428 * no recalculation can be done yet.
15429 *
15430 * Even if we could do a recalculation and modeset
15431 * right now it would cause a double modeset if
15432 * fbdev or userspace chooses a different initial mode.
15433 *
15434 * If that happens, someone indicated they wanted a
15435 * mode change, which means it's safe to do a full
15436 * recalculation.
15437 */
15438 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15439
15440 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15441 update_scanline_offset(crtc);
7f4c6284
VS
15442 }
15443 }
30e984df
DV
15444}
15445
043e9bda
ML
15446/* Scan out the current hw modeset state,
15447 * and sanitizes it to the current state
15448 */
15449static void
15450intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15451{
15452 struct drm_i915_private *dev_priv = dev->dev_private;
15453 enum pipe pipe;
30e984df
DV
15454 struct intel_crtc *crtc;
15455 struct intel_encoder *encoder;
35c95375 15456 int i;
30e984df
DV
15457
15458 intel_modeset_readout_hw_state(dev);
24929352
DV
15459
15460 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15461 for_each_intel_encoder(dev, encoder) {
24929352
DV
15462 intel_sanitize_encoder(encoder);
15463 }
15464
055e393f 15465 for_each_pipe(dev_priv, pipe) {
24929352
DV
15466 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15467 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15468 intel_dump_pipe_config(crtc, crtc->config,
15469 "[setup_hw_state]");
24929352 15470 }
9a935856 15471
d29b2f9d
ACO
15472 intel_modeset_update_connector_atomic_state(dev);
15473
35c95375
DV
15474 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15475 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15476
15477 if (!pll->on || pll->active)
15478 continue;
15479
15480 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15481
15482 pll->disable(dev_priv, pll);
15483 pll->on = false;
15484 }
15485
26e1fe4f 15486 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15487 vlv_wm_get_hw_state(dev);
15488 else if (IS_GEN9(dev))
3078999f
PB
15489 skl_wm_get_hw_state(dev);
15490 else if (HAS_PCH_SPLIT(dev))
243e6a44 15491 ilk_wm_get_hw_state(dev);
292b990e
ML
15492
15493 for_each_intel_crtc(dev, crtc) {
15494 unsigned long put_domains;
15495
15496 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15497 if (WARN_ON(put_domains))
15498 modeset_put_power_domains(dev_priv, put_domains);
15499 }
15500 intel_display_set_init_power(dev_priv, false);
043e9bda 15501}
7d0bc1ea 15502
043e9bda
ML
15503void intel_display_resume(struct drm_device *dev)
15504{
15505 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15506 struct intel_connector *conn;
15507 struct intel_plane *plane;
15508 struct drm_crtc *crtc;
15509 int ret;
f30da187 15510
043e9bda
ML
15511 if (!state)
15512 return;
15513
15514 state->acquire_ctx = dev->mode_config.acquire_ctx;
15515
15516 /* preserve complete old state, including dpll */
15517 intel_atomic_get_shared_dpll_state(state);
15518
15519 for_each_crtc(dev, crtc) {
15520 struct drm_crtc_state *crtc_state =
15521 drm_atomic_get_crtc_state(state, crtc);
15522
15523 ret = PTR_ERR_OR_ZERO(crtc_state);
15524 if (ret)
15525 goto err;
15526
15527 /* force a restore */
15528 crtc_state->mode_changed = true;
45e2b5f6 15529 }
8af6cf88 15530
043e9bda
ML
15531 for_each_intel_plane(dev, plane) {
15532 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15533 if (ret)
15534 goto err;
15535 }
15536
15537 for_each_intel_connector(dev, conn) {
15538 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15539 if (ret)
15540 goto err;
15541 }
15542
15543 intel_modeset_setup_hw_state(dev);
15544
15545 i915_redisable_vga(dev);
74c090b1 15546 ret = drm_atomic_commit(state);
043e9bda
ML
15547 if (!ret)
15548 return;
15549
15550err:
15551 DRM_ERROR("Restoring old state failed with %i\n", ret);
15552 drm_atomic_state_free(state);
2c7111db
CW
15553}
15554
15555void intel_modeset_gem_init(struct drm_device *dev)
15556{
484b41dd 15557 struct drm_crtc *c;
2ff8fde1 15558 struct drm_i915_gem_object *obj;
e0d6149b 15559 int ret;
484b41dd 15560
ae48434c
ID
15561 mutex_lock(&dev->struct_mutex);
15562 intel_init_gt_powersave(dev);
15563 mutex_unlock(&dev->struct_mutex);
15564
1833b134 15565 intel_modeset_init_hw(dev);
02e792fb
DV
15566
15567 intel_setup_overlay(dev);
484b41dd
JB
15568
15569 /*
15570 * Make sure any fbs we allocated at startup are properly
15571 * pinned & fenced. When we do the allocation it's too early
15572 * for this.
15573 */
70e1e0ec 15574 for_each_crtc(dev, c) {
2ff8fde1
MR
15575 obj = intel_fb_obj(c->primary->fb);
15576 if (obj == NULL)
484b41dd
JB
15577 continue;
15578
e0d6149b
TU
15579 mutex_lock(&dev->struct_mutex);
15580 ret = intel_pin_and_fence_fb_obj(c->primary,
15581 c->primary->fb,
7580d774 15582 c->primary->state);
e0d6149b
TU
15583 mutex_unlock(&dev->struct_mutex);
15584 if (ret) {
484b41dd
JB
15585 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15586 to_intel_crtc(c)->pipe);
66e514c1
DA
15587 drm_framebuffer_unreference(c->primary->fb);
15588 c->primary->fb = NULL;
36750f28 15589 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15590 update_state_fb(c->primary);
36750f28 15591 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15592 }
15593 }
0962c3c9
VS
15594
15595 intel_backlight_register(dev);
79e53945
JB
15596}
15597
4932e2c3
ID
15598void intel_connector_unregister(struct intel_connector *intel_connector)
15599{
15600 struct drm_connector *connector = &intel_connector->base;
15601
15602 intel_panel_destroy_backlight(connector);
34ea3d38 15603 drm_connector_unregister(connector);
4932e2c3
ID
15604}
15605
79e53945
JB
15606void intel_modeset_cleanup(struct drm_device *dev)
15607{
652c393a 15608 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15609 struct drm_connector *connector;
652c393a 15610
2eb5252e
ID
15611 intel_disable_gt_powersave(dev);
15612
0962c3c9
VS
15613 intel_backlight_unregister(dev);
15614
fd0c0642
DV
15615 /*
15616 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15617 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15618 * experience fancy races otherwise.
15619 */
2aeb7d3a 15620 intel_irq_uninstall(dev_priv);
eb21b92b 15621
fd0c0642
DV
15622 /*
15623 * Due to the hpd irq storm handling the hotplug work can re-arm the
15624 * poll handlers. Hence disable polling after hpd handling is shut down.
15625 */
f87ea761 15626 drm_kms_helper_poll_fini(dev);
fd0c0642 15627
723bfd70
JB
15628 intel_unregister_dsm_handler();
15629
7733b49b 15630 intel_fbc_disable(dev_priv);
69341a5e 15631
1630fe75
CW
15632 /* flush any delayed tasks or pending work */
15633 flush_scheduled_work();
15634
db31af1d
JN
15635 /* destroy the backlight and sysfs files before encoders/connectors */
15636 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15637 struct intel_connector *intel_connector;
15638
15639 intel_connector = to_intel_connector(connector);
15640 intel_connector->unregister(intel_connector);
db31af1d 15641 }
d9255d57 15642
79e53945 15643 drm_mode_config_cleanup(dev);
4d7bb011
DV
15644
15645 intel_cleanup_overlay(dev);
ae48434c
ID
15646
15647 mutex_lock(&dev->struct_mutex);
15648 intel_cleanup_gt_powersave(dev);
15649 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15650}
15651
f1c79df3
ZW
15652/*
15653 * Return which encoder is currently attached for connector.
15654 */
df0e9248 15655struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15656{
df0e9248
CW
15657 return &intel_attached_encoder(connector)->base;
15658}
f1c79df3 15659
df0e9248
CW
15660void intel_connector_attach_encoder(struct intel_connector *connector,
15661 struct intel_encoder *encoder)
15662{
15663 connector->encoder = encoder;
15664 drm_mode_connector_attach_encoder(&connector->base,
15665 &encoder->base);
79e53945 15666}
28d52043
DA
15667
15668/*
15669 * set vga decode state - true == enable VGA decode
15670 */
15671int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15672{
15673 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15674 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15675 u16 gmch_ctrl;
15676
75fa041d
CW
15677 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15678 DRM_ERROR("failed to read control word\n");
15679 return -EIO;
15680 }
15681
c0cc8a55
CW
15682 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15683 return 0;
15684
28d52043
DA
15685 if (state)
15686 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15687 else
15688 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15689
15690 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15691 DRM_ERROR("failed to write control word\n");
15692 return -EIO;
15693 }
15694
28d52043
DA
15695 return 0;
15696}
c4a1d9e4 15697
c4a1d9e4 15698struct intel_display_error_state {
ff57f1b0
PZ
15699
15700 u32 power_well_driver;
15701
63b66e5b
CW
15702 int num_transcoders;
15703
c4a1d9e4
CW
15704 struct intel_cursor_error_state {
15705 u32 control;
15706 u32 position;
15707 u32 base;
15708 u32 size;
52331309 15709 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15710
15711 struct intel_pipe_error_state {
ddf9c536 15712 bool power_domain_on;
c4a1d9e4 15713 u32 source;
f301b1e1 15714 u32 stat;
52331309 15715 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15716
15717 struct intel_plane_error_state {
15718 u32 control;
15719 u32 stride;
15720 u32 size;
15721 u32 pos;
15722 u32 addr;
15723 u32 surface;
15724 u32 tile_offset;
52331309 15725 } plane[I915_MAX_PIPES];
63b66e5b
CW
15726
15727 struct intel_transcoder_error_state {
ddf9c536 15728 bool power_domain_on;
63b66e5b
CW
15729 enum transcoder cpu_transcoder;
15730
15731 u32 conf;
15732
15733 u32 htotal;
15734 u32 hblank;
15735 u32 hsync;
15736 u32 vtotal;
15737 u32 vblank;
15738 u32 vsync;
15739 } transcoder[4];
c4a1d9e4
CW
15740};
15741
15742struct intel_display_error_state *
15743intel_display_capture_error_state(struct drm_device *dev)
15744{
fbee40df 15745 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15746 struct intel_display_error_state *error;
63b66e5b
CW
15747 int transcoders[] = {
15748 TRANSCODER_A,
15749 TRANSCODER_B,
15750 TRANSCODER_C,
15751 TRANSCODER_EDP,
15752 };
c4a1d9e4
CW
15753 int i;
15754
63b66e5b
CW
15755 if (INTEL_INFO(dev)->num_pipes == 0)
15756 return NULL;
15757
9d1cb914 15758 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15759 if (error == NULL)
15760 return NULL;
15761
190be112 15762 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15763 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15764
055e393f 15765 for_each_pipe(dev_priv, i) {
ddf9c536 15766 error->pipe[i].power_domain_on =
f458ebbc
DV
15767 __intel_display_power_is_enabled(dev_priv,
15768 POWER_DOMAIN_PIPE(i));
ddf9c536 15769 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15770 continue;
15771
5efb3e28
VS
15772 error->cursor[i].control = I915_READ(CURCNTR(i));
15773 error->cursor[i].position = I915_READ(CURPOS(i));
15774 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15775
15776 error->plane[i].control = I915_READ(DSPCNTR(i));
15777 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15778 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15779 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15780 error->plane[i].pos = I915_READ(DSPPOS(i));
15781 }
ca291363
PZ
15782 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15783 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15784 if (INTEL_INFO(dev)->gen >= 4) {
15785 error->plane[i].surface = I915_READ(DSPSURF(i));
15786 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15787 }
15788
c4a1d9e4 15789 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15790
3abfce77 15791 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15792 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15793 }
15794
15795 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15796 if (HAS_DDI(dev_priv->dev))
15797 error->num_transcoders++; /* Account for eDP. */
15798
15799 for (i = 0; i < error->num_transcoders; i++) {
15800 enum transcoder cpu_transcoder = transcoders[i];
15801
ddf9c536 15802 error->transcoder[i].power_domain_on =
f458ebbc 15803 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15804 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15805 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15806 continue;
15807
63b66e5b
CW
15808 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15809
15810 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15811 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15812 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15813 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15814 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15815 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15816 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15817 }
15818
15819 return error;
15820}
15821
edc3d884
MK
15822#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15823
c4a1d9e4 15824void
edc3d884 15825intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15826 struct drm_device *dev,
15827 struct intel_display_error_state *error)
15828{
055e393f 15829 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15830 int i;
15831
63b66e5b
CW
15832 if (!error)
15833 return;
15834
edc3d884 15835 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15836 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15837 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15838 error->power_well_driver);
055e393f 15839 for_each_pipe(dev_priv, i) {
edc3d884 15840 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15841 err_printf(m, " Power: %s\n",
15842 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15843 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15844 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15845
15846 err_printf(m, "Plane [%d]:\n", i);
15847 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15848 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15849 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15850 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15851 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15852 }
4b71a570 15853 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15854 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15855 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15856 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15857 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15858 }
15859
edc3d884
MK
15860 err_printf(m, "Cursor [%d]:\n", i);
15861 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15862 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15863 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15864 }
63b66e5b
CW
15865
15866 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15867 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15868 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15869 err_printf(m, " Power: %s\n",
15870 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15871 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15872 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15873 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15874 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15875 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15876 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15877 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15878 }
c4a1d9e4 15879}
e2fcdaa9
VS
15880
15881void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15882{
15883 struct intel_crtc *crtc;
15884
15885 for_each_intel_crtc(dev, crtc) {
15886 struct intel_unpin_work *work;
e2fcdaa9 15887
5e2d7afc 15888 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15889
15890 work = crtc->unpin_work;
15891
15892 if (work && work->event &&
15893 work->event->base.file_priv == file) {
15894 kfree(work->event);
15895 work->event = NULL;
15896 }
15897
5e2d7afc 15898 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15899 }
15900}
This page took 4.932047 seconds and 5 git commands to generate.