drm/i915: check port power domain when reading the encoder hw state
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
1fe47785 1191 int reg, sprite;
19332d7a
JB
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
20674eef
VS
1197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1200 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
20674eef 1205 WARN((val & SPRITE_ENABLE),
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
20674eef 1211 WARN((val & DVS_ENABLE),
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
e1fdc473
PZ
1807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
851855d8 1816 intel_wait_for_vblank(dev_priv->dev, pipe);
b24e7179
JB
1817}
1818
1819/**
309cfea8 1820 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
702e7a56
PZ
1834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
b24e7179
JB
1836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1844 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1845 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
702e7a56 1851 reg = PIPECONF(cpu_transcoder);
b24e7179 1852 val = I915_READ(reg);
00d70b15
CW
1853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
d74362c9
KP
1860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
1dba99f4
VS
1864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
d74362c9 1866{
3d13ef2e
DL
1867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
d74362c9
KP
1872}
1873
b24e7179 1874/**
d1de00ef 1875 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
d1de00ef
VS
1882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
b24e7179 1884{
939c2fe8
VS
1885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
4c445e0e 1893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1894
4c445e0e 1895 intel_crtc->primary_enabled = true;
939c2fe8 1896
b24e7179
JB
1897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
00d70b15
CW
1899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1903 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
b24e7179 1907/**
d1de00ef 1908 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
d1de00ef
VS
1915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
b24e7179 1917{
939c2fe8
VS
1918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1920 int reg;
1921 u32 val;
1922
4c445e0e 1923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1924
4c445e0e 1925 intel_crtc->primary_enabled = false;
939c2fe8 1926
b24e7179
JB
1927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
00d70b15
CW
1929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1933 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
693db184
CW
1937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
a57ce0b2
JB
1946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
127bd2ac 1954int
48b956c5 1955intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj,
919926ae 1957 struct intel_ring_buffer *pipelined)
6b95a207 1958{
ce453d81 1959 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1960 u32 alignment;
1961 int ret;
1962
05394f39 1963 switch (obj->tiling_mode) {
6b95a207 1964 case I915_TILING_NONE:
534843da
CW
1965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
a6c45cf0 1967 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
6b95a207
KH
1971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
80075d49 1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
693db184
CW
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
ce453d81 1991 dev_priv->mm.interruptible = false;
2da3b9b9 1992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1993 if (ret)
ce453d81 1994 goto err_interruptible;
6b95a207
KH
1995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
06d98131 2001 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2002 if (ret)
2003 goto err_unpin;
1690e1eb 2004
9a5a53b3 2005 i915_gem_object_pin_fence(obj);
6b95a207 2006
ce453d81 2007 dev_priv->mm.interruptible = true;
6b95a207 2008 return 0;
48b956c5
CW
2009
2010err_unpin:
cc98b413 2011 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2012err_interruptible:
2013 dev_priv->mm.interruptible = true;
48b956c5 2014 return ret;
6b95a207
KH
2015}
2016
1690e1eb
CW
2017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
cc98b413 2020 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2021}
2022
c2c75131
DV
2023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
bc752862
CW
2025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
c2c75131 2029{
bc752862
CW
2030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
c2c75131 2032
bc752862
CW
2033 tile_rows = *y / 8;
2034 *y %= 8;
c2c75131 2035
bc752862
CW
2036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
c2c75131
DV
2048}
2049
17638cd6
JB
2050static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2051 int x, int y)
81255565
JB
2052{
2053 struct drm_device *dev = crtc->dev;
2054 struct drm_i915_private *dev_priv = dev->dev_private;
2055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2056 struct intel_framebuffer *intel_fb;
05394f39 2057 struct drm_i915_gem_object *obj;
81255565 2058 int plane = intel_crtc->plane;
e506a0c6 2059 unsigned long linear_offset;
81255565 2060 u32 dspcntr;
5eddb70b 2061 u32 reg;
81255565
JB
2062
2063 switch (plane) {
2064 case 0:
2065 case 1:
2066 break;
2067 default:
84f44ce7 2068 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2069 return -EINVAL;
2070 }
2071
2072 intel_fb = to_intel_framebuffer(fb);
2073 obj = intel_fb->obj;
81255565 2074
5eddb70b
CW
2075 reg = DSPCNTR(plane);
2076 dspcntr = I915_READ(reg);
81255565
JB
2077 /* Mask out pixel format bits in case we change it */
2078 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2079 switch (fb->pixel_format) {
2080 case DRM_FORMAT_C8:
81255565
JB
2081 dspcntr |= DISPPLANE_8BPP;
2082 break;
57779d06
VS
2083 case DRM_FORMAT_XRGB1555:
2084 case DRM_FORMAT_ARGB1555:
2085 dspcntr |= DISPPLANE_BGRX555;
81255565 2086 break;
57779d06
VS
2087 case DRM_FORMAT_RGB565:
2088 dspcntr |= DISPPLANE_BGRX565;
2089 break;
2090 case DRM_FORMAT_XRGB8888:
2091 case DRM_FORMAT_ARGB8888:
2092 dspcntr |= DISPPLANE_BGRX888;
2093 break;
2094 case DRM_FORMAT_XBGR8888:
2095 case DRM_FORMAT_ABGR8888:
2096 dspcntr |= DISPPLANE_RGBX888;
2097 break;
2098 case DRM_FORMAT_XRGB2101010:
2099 case DRM_FORMAT_ARGB2101010:
2100 dspcntr |= DISPPLANE_BGRX101010;
2101 break;
2102 case DRM_FORMAT_XBGR2101010:
2103 case DRM_FORMAT_ABGR2101010:
2104 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2105 break;
2106 default:
baba133a 2107 BUG();
81255565 2108 }
57779d06 2109
a6c45cf0 2110 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2111 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2112 dspcntr |= DISPPLANE_TILED;
2113 else
2114 dspcntr &= ~DISPPLANE_TILED;
2115 }
2116
de1aa629
VS
2117 if (IS_G4X(dev))
2118 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2119
5eddb70b 2120 I915_WRITE(reg, dspcntr);
81255565 2121
e506a0c6 2122 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2123
c2c75131
DV
2124 if (INTEL_INFO(dev)->gen >= 4) {
2125 intel_crtc->dspaddr_offset =
bc752862
CW
2126 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2127 fb->bits_per_pixel / 8,
2128 fb->pitches[0]);
c2c75131
DV
2129 linear_offset -= intel_crtc->dspaddr_offset;
2130 } else {
e506a0c6 2131 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2132 }
e506a0c6 2133
f343c5f6
BW
2134 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2135 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2136 fb->pitches[0]);
01f2c773 2137 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2138 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2139 I915_WRITE(DSPSURF(plane),
2140 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2141 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2142 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2143 } else
f343c5f6 2144 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2145 POSTING_READ(reg);
81255565 2146
17638cd6
JB
2147 return 0;
2148}
2149
2150static int ironlake_update_plane(struct drm_crtc *crtc,
2151 struct drm_framebuffer *fb, int x, int y)
2152{
2153 struct drm_device *dev = crtc->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2156 struct intel_framebuffer *intel_fb;
2157 struct drm_i915_gem_object *obj;
2158 int plane = intel_crtc->plane;
e506a0c6 2159 unsigned long linear_offset;
17638cd6
JB
2160 u32 dspcntr;
2161 u32 reg;
2162
2163 switch (plane) {
2164 case 0:
2165 case 1:
27f8227b 2166 case 2:
17638cd6
JB
2167 break;
2168 default:
84f44ce7 2169 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2170 return -EINVAL;
2171 }
2172
2173 intel_fb = to_intel_framebuffer(fb);
2174 obj = intel_fb->obj;
2175
2176 reg = DSPCNTR(plane);
2177 dspcntr = I915_READ(reg);
2178 /* Mask out pixel format bits in case we change it */
2179 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2180 switch (fb->pixel_format) {
2181 case DRM_FORMAT_C8:
17638cd6
JB
2182 dspcntr |= DISPPLANE_8BPP;
2183 break;
57779d06
VS
2184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2186 break;
57779d06
VS
2187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2202 break;
2203 default:
baba133a 2204 BUG();
17638cd6
JB
2205 }
2206
2207 if (obj->tiling_mode != I915_TILING_NONE)
2208 dspcntr |= DISPPLANE_TILED;
2209 else
2210 dspcntr &= ~DISPPLANE_TILED;
2211
b42c6009 2212 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2213 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2214 else
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2216
2217 I915_WRITE(reg, dspcntr);
2218
e506a0c6 2219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2220 intel_crtc->dspaddr_offset =
bc752862
CW
2221 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2222 fb->bits_per_pixel / 8,
2223 fb->pitches[0]);
c2c75131 2224 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2225
f343c5f6
BW
2226 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2227 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2228 fb->pitches[0]);
01f2c773 2229 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2230 I915_WRITE(DSPSURF(plane),
2231 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2232 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2233 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2234 } else {
2235 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2236 I915_WRITE(DSPLINOFF(plane), linear_offset);
2237 }
17638cd6
JB
2238 POSTING_READ(reg);
2239
2240 return 0;
2241}
2242
2243/* Assume fb object is pinned & idle & fenced and just update base pointers */
2244static int
2245intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2246 int x, int y, enum mode_set_atomic state)
2247{
2248 struct drm_device *dev = crtc->dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2250
6b8e6ed0
CW
2251 if (dev_priv->display.disable_fbc)
2252 dev_priv->display.disable_fbc(dev);
3dec0095 2253 intel_increase_pllclock(crtc);
81255565 2254
6b8e6ed0 2255 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2256}
2257
96a02917
VS
2258void intel_display_handle_reset(struct drm_device *dev)
2259{
2260 struct drm_i915_private *dev_priv = dev->dev_private;
2261 struct drm_crtc *crtc;
2262
2263 /*
2264 * Flips in the rings have been nuked by the reset,
2265 * so complete all pending flips so that user space
2266 * will get its events and not get stuck.
2267 *
2268 * Also update the base address of all primary
2269 * planes to the the last fb to make sure we're
2270 * showing the correct fb after a reset.
2271 *
2272 * Need to make two loops over the crtcs so that we
2273 * don't try to grab a crtc mutex before the
2274 * pending_flip_queue really got woken up.
2275 */
2276
2277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2279 enum plane plane = intel_crtc->plane;
2280
2281 intel_prepare_page_flip(dev, plane);
2282 intel_finish_page_flip_plane(dev, plane);
2283 }
2284
2285 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2287
2288 mutex_lock(&crtc->mutex);
947fdaad
CW
2289 /*
2290 * FIXME: Once we have proper support for primary planes (and
2291 * disabling them without disabling the entire crtc) allow again
2292 * a NULL crtc->fb.
2293 */
2294 if (intel_crtc->active && crtc->fb)
96a02917
VS
2295 dev_priv->display.update_plane(crtc, crtc->fb,
2296 crtc->x, crtc->y);
2297 mutex_unlock(&crtc->mutex);
2298 }
2299}
2300
14667a4b
CW
2301static int
2302intel_finish_fb(struct drm_framebuffer *old_fb)
2303{
2304 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2305 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2306 bool was_interruptible = dev_priv->mm.interruptible;
2307 int ret;
2308
14667a4b
CW
2309 /* Big Hammer, we also need to ensure that any pending
2310 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2311 * current scanout is retired before unpinning the old
2312 * framebuffer.
2313 *
2314 * This should only fail upon a hung GPU, in which case we
2315 * can safely continue.
2316 */
2317 dev_priv->mm.interruptible = false;
2318 ret = i915_gem_object_finish_gpu(obj);
2319 dev_priv->mm.interruptible = was_interruptible;
2320
2321 return ret;
2322}
2323
7d5e3799
CW
2324static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329 unsigned long flags;
2330 bool pending;
2331
2332 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2333 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2334 return false;
2335
2336 spin_lock_irqsave(&dev->event_lock, flags);
2337 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2338 spin_unlock_irqrestore(&dev->event_lock, flags);
2339
2340 return pending;
2341}
2342
5c3b82e2 2343static int
3c4fdcfb 2344intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2345 struct drm_framebuffer *fb)
79e53945
JB
2346{
2347 struct drm_device *dev = crtc->dev;
6b8e6ed0 2348 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2350 struct drm_framebuffer *old_fb;
5c3b82e2 2351 int ret;
79e53945 2352
7d5e3799
CW
2353 if (intel_crtc_has_pending_flip(crtc)) {
2354 DRM_ERROR("pipe is still busy with an old pageflip\n");
2355 return -EBUSY;
2356 }
2357
79e53945 2358 /* no fb bound */
94352cf9 2359 if (!fb) {
a5071c2f 2360 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2361 return 0;
2362 }
2363
7eb552ae 2364 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2365 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2366 plane_name(intel_crtc->plane),
2367 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2368 return -EINVAL;
79e53945
JB
2369 }
2370
5c3b82e2 2371 mutex_lock(&dev->struct_mutex);
265db958 2372 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2373 to_intel_framebuffer(fb)->obj,
919926ae 2374 NULL);
5c3b82e2
CW
2375 if (ret != 0) {
2376 mutex_unlock(&dev->struct_mutex);
a5071c2f 2377 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2378 return ret;
2379 }
79e53945 2380
bb2043de
DL
2381 /*
2382 * Update pipe size and adjust fitter if needed: the reason for this is
2383 * that in compute_mode_changes we check the native mode (not the pfit
2384 * mode) to see if we can flip rather than do a full mode set. In the
2385 * fastboot case, we'll flip, but if we don't update the pipesrc and
2386 * pfit state, we'll end up with a big fb scanned out into the wrong
2387 * sized surface.
2388 *
2389 * To fix this properly, we need to hoist the checks up into
2390 * compute_mode_changes (or above), check the actual pfit state and
2391 * whether the platform allows pfit disable with pipe active, and only
2392 * then update the pipesrc and pfit state, even on the flip path.
2393 */
d330a953 2394 if (i915.fastboot) {
d7bf63f2
DL
2395 const struct drm_display_mode *adjusted_mode =
2396 &intel_crtc->config.adjusted_mode;
2397
4d6a3e63 2398 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2399 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2400 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2401 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2402 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2403 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2404 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2405 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2406 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2407 }
0637d60d
JB
2408 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2409 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2410 }
2411
94352cf9 2412 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2413 if (ret) {
94352cf9 2414 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2415 mutex_unlock(&dev->struct_mutex);
a5071c2f 2416 DRM_ERROR("failed to update base address\n");
4e6cfefc 2417 return ret;
79e53945 2418 }
3c4fdcfb 2419
94352cf9
DV
2420 old_fb = crtc->fb;
2421 crtc->fb = fb;
6c4c86f5
DV
2422 crtc->x = x;
2423 crtc->y = y;
94352cf9 2424
b7f1de28 2425 if (old_fb) {
d7697eea
DV
2426 if (intel_crtc->active && old_fb != fb)
2427 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2428 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2429 }
652c393a 2430
6b8e6ed0 2431 intel_update_fbc(dev);
4906557e 2432 intel_edp_psr_update(dev);
5c3b82e2 2433 mutex_unlock(&dev->struct_mutex);
79e53945 2434
5c3b82e2 2435 return 0;
79e53945
JB
2436}
2437
5e84e1a4
ZW
2438static void intel_fdi_normal_train(struct drm_crtc *crtc)
2439{
2440 struct drm_device *dev = crtc->dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2443 int pipe = intel_crtc->pipe;
2444 u32 reg, temp;
2445
2446 /* enable normal train */
2447 reg = FDI_TX_CTL(pipe);
2448 temp = I915_READ(reg);
61e499bf 2449 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2450 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2451 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2452 } else {
2453 temp &= ~FDI_LINK_TRAIN_NONE;
2454 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2455 }
5e84e1a4
ZW
2456 I915_WRITE(reg, temp);
2457
2458 reg = FDI_RX_CTL(pipe);
2459 temp = I915_READ(reg);
2460 if (HAS_PCH_CPT(dev)) {
2461 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2462 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2463 } else {
2464 temp &= ~FDI_LINK_TRAIN_NONE;
2465 temp |= FDI_LINK_TRAIN_NONE;
2466 }
2467 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2468
2469 /* wait one idle pattern time */
2470 POSTING_READ(reg);
2471 udelay(1000);
357555c0
JB
2472
2473 /* IVB wants error correction enabled */
2474 if (IS_IVYBRIDGE(dev))
2475 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2476 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2477}
2478
1fbc0d78 2479static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2480{
1fbc0d78
DV
2481 return crtc->base.enabled && crtc->active &&
2482 crtc->config.has_pch_encoder;
1e833f40
DV
2483}
2484
01a415fd
DV
2485static void ivb_modeset_global_resources(struct drm_device *dev)
2486{
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 struct intel_crtc *pipe_B_crtc =
2489 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2490 struct intel_crtc *pipe_C_crtc =
2491 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2492 uint32_t temp;
2493
1e833f40
DV
2494 /*
2495 * When everything is off disable fdi C so that we could enable fdi B
2496 * with all lanes. Note that we don't care about enabled pipes without
2497 * an enabled pch encoder.
2498 */
2499 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2500 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2501 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2502 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2503
2504 temp = I915_READ(SOUTH_CHICKEN1);
2505 temp &= ~FDI_BC_BIFURCATION_SELECT;
2506 DRM_DEBUG_KMS("disabling fdi C rx\n");
2507 I915_WRITE(SOUTH_CHICKEN1, temp);
2508 }
2509}
2510
8db9d77b
ZW
2511/* The FDI link training functions for ILK/Ibexpeak. */
2512static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
2516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2517 int pipe = intel_crtc->pipe;
0fc932b8 2518 int plane = intel_crtc->plane;
5eddb70b 2519 u32 reg, temp, tries;
8db9d77b 2520
0fc932b8
JB
2521 /* FDI needs bits from pipe & plane first */
2522 assert_pipe_enabled(dev_priv, pipe);
2523 assert_plane_enabled(dev_priv, plane);
2524
e1a44743
AJ
2525 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2526 for train result */
5eddb70b
CW
2527 reg = FDI_RX_IMR(pipe);
2528 temp = I915_READ(reg);
e1a44743
AJ
2529 temp &= ~FDI_RX_SYMBOL_LOCK;
2530 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2531 I915_WRITE(reg, temp);
2532 I915_READ(reg);
e1a44743
AJ
2533 udelay(150);
2534
8db9d77b 2535 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
627eb5a3
DV
2538 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2539 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2540 temp &= ~FDI_LINK_TRAIN_NONE;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2542 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2543
5eddb70b
CW
2544 reg = FDI_RX_CTL(pipe);
2545 temp = I915_READ(reg);
8db9d77b
ZW
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2548 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2549
2550 POSTING_READ(reg);
8db9d77b
ZW
2551 udelay(150);
2552
5b2adf89 2553 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2554 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2555 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2556 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2557
5eddb70b 2558 reg = FDI_RX_IIR(pipe);
e1a44743 2559 for (tries = 0; tries < 5; tries++) {
5eddb70b 2560 temp = I915_READ(reg);
8db9d77b
ZW
2561 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2562
2563 if ((temp & FDI_RX_BIT_LOCK)) {
2564 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2565 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2566 break;
2567 }
8db9d77b 2568 }
e1a44743 2569 if (tries == 5)
5eddb70b 2570 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2571
2572 /* Train 2 */
5eddb70b
CW
2573 reg = FDI_TX_CTL(pipe);
2574 temp = I915_READ(reg);
8db9d77b
ZW
2575 temp &= ~FDI_LINK_TRAIN_NONE;
2576 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2577 I915_WRITE(reg, temp);
8db9d77b 2578
5eddb70b
CW
2579 reg = FDI_RX_CTL(pipe);
2580 temp = I915_READ(reg);
8db9d77b
ZW
2581 temp &= ~FDI_LINK_TRAIN_NONE;
2582 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2583 I915_WRITE(reg, temp);
8db9d77b 2584
5eddb70b
CW
2585 POSTING_READ(reg);
2586 udelay(150);
8db9d77b 2587
5eddb70b 2588 reg = FDI_RX_IIR(pipe);
e1a44743 2589 for (tries = 0; tries < 5; tries++) {
5eddb70b 2590 temp = I915_READ(reg);
8db9d77b
ZW
2591 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2592
2593 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2594 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2595 DRM_DEBUG_KMS("FDI train 2 done.\n");
2596 break;
2597 }
8db9d77b 2598 }
e1a44743 2599 if (tries == 5)
5eddb70b 2600 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2601
2602 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2603
8db9d77b
ZW
2604}
2605
0206e353 2606static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2607 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2608 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2609 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2610 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2611};
2612
2613/* The FDI link training functions for SNB/Cougarpoint. */
2614static void gen6_fdi_link_train(struct drm_crtc *crtc)
2615{
2616 struct drm_device *dev = crtc->dev;
2617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2619 int pipe = intel_crtc->pipe;
fa37d39e 2620 u32 reg, temp, i, retry;
8db9d77b 2621
e1a44743
AJ
2622 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2623 for train result */
5eddb70b
CW
2624 reg = FDI_RX_IMR(pipe);
2625 temp = I915_READ(reg);
e1a44743
AJ
2626 temp &= ~FDI_RX_SYMBOL_LOCK;
2627 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2628 I915_WRITE(reg, temp);
2629
2630 POSTING_READ(reg);
e1a44743
AJ
2631 udelay(150);
2632
8db9d77b 2633 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2634 reg = FDI_TX_CTL(pipe);
2635 temp = I915_READ(reg);
627eb5a3
DV
2636 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2637 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2638 temp &= ~FDI_LINK_TRAIN_NONE;
2639 temp |= FDI_LINK_TRAIN_PATTERN_1;
2640 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2641 /* SNB-B */
2642 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2643 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2644
d74cf324
DV
2645 I915_WRITE(FDI_RX_MISC(pipe),
2646 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2647
5eddb70b
CW
2648 reg = FDI_RX_CTL(pipe);
2649 temp = I915_READ(reg);
8db9d77b
ZW
2650 if (HAS_PCH_CPT(dev)) {
2651 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2652 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2653 } else {
2654 temp &= ~FDI_LINK_TRAIN_NONE;
2655 temp |= FDI_LINK_TRAIN_PATTERN_1;
2656 }
5eddb70b
CW
2657 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2658
2659 POSTING_READ(reg);
8db9d77b
ZW
2660 udelay(150);
2661
0206e353 2662 for (i = 0; i < 4; i++) {
5eddb70b
CW
2663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
8db9d77b
ZW
2665 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2666 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
8db9d77b
ZW
2670 udelay(500);
2671
fa37d39e
SP
2672 for (retry = 0; retry < 5; retry++) {
2673 reg = FDI_RX_IIR(pipe);
2674 temp = I915_READ(reg);
2675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2676 if (temp & FDI_RX_BIT_LOCK) {
2677 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2678 DRM_DEBUG_KMS("FDI train 1 done.\n");
2679 break;
2680 }
2681 udelay(50);
8db9d77b 2682 }
fa37d39e
SP
2683 if (retry < 5)
2684 break;
8db9d77b
ZW
2685 }
2686 if (i == 4)
5eddb70b 2687 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2688
2689 /* Train 2 */
5eddb70b
CW
2690 reg = FDI_TX_CTL(pipe);
2691 temp = I915_READ(reg);
8db9d77b
ZW
2692 temp &= ~FDI_LINK_TRAIN_NONE;
2693 temp |= FDI_LINK_TRAIN_PATTERN_2;
2694 if (IS_GEN6(dev)) {
2695 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2696 /* SNB-B */
2697 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2698 }
5eddb70b 2699 I915_WRITE(reg, temp);
8db9d77b 2700
5eddb70b
CW
2701 reg = FDI_RX_CTL(pipe);
2702 temp = I915_READ(reg);
8db9d77b
ZW
2703 if (HAS_PCH_CPT(dev)) {
2704 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2705 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2706 } else {
2707 temp &= ~FDI_LINK_TRAIN_NONE;
2708 temp |= FDI_LINK_TRAIN_PATTERN_2;
2709 }
5eddb70b
CW
2710 I915_WRITE(reg, temp);
2711
2712 POSTING_READ(reg);
8db9d77b
ZW
2713 udelay(150);
2714
0206e353 2715 for (i = 0; i < 4; i++) {
5eddb70b
CW
2716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
8db9d77b
ZW
2718 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2719 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2720 I915_WRITE(reg, temp);
2721
2722 POSTING_READ(reg);
8db9d77b
ZW
2723 udelay(500);
2724
fa37d39e
SP
2725 for (retry = 0; retry < 5; retry++) {
2726 reg = FDI_RX_IIR(pipe);
2727 temp = I915_READ(reg);
2728 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2729 if (temp & FDI_RX_SYMBOL_LOCK) {
2730 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2731 DRM_DEBUG_KMS("FDI train 2 done.\n");
2732 break;
2733 }
2734 udelay(50);
8db9d77b 2735 }
fa37d39e
SP
2736 if (retry < 5)
2737 break;
8db9d77b
ZW
2738 }
2739 if (i == 4)
5eddb70b 2740 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2741
2742 DRM_DEBUG_KMS("FDI train done.\n");
2743}
2744
357555c0
JB
2745/* Manual link training for Ivy Bridge A0 parts */
2746static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2747{
2748 struct drm_device *dev = crtc->dev;
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2751 int pipe = intel_crtc->pipe;
139ccd3f 2752 u32 reg, temp, i, j;
357555c0
JB
2753
2754 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2755 for train result */
2756 reg = FDI_RX_IMR(pipe);
2757 temp = I915_READ(reg);
2758 temp &= ~FDI_RX_SYMBOL_LOCK;
2759 temp &= ~FDI_RX_BIT_LOCK;
2760 I915_WRITE(reg, temp);
2761
2762 POSTING_READ(reg);
2763 udelay(150);
2764
01a415fd
DV
2765 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2766 I915_READ(FDI_RX_IIR(pipe)));
2767
139ccd3f
JB
2768 /* Try each vswing and preemphasis setting twice before moving on */
2769 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2770 /* disable first in case we need to retry */
2771 reg = FDI_TX_CTL(pipe);
2772 temp = I915_READ(reg);
2773 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2774 temp &= ~FDI_TX_ENABLE;
2775 I915_WRITE(reg, temp);
357555c0 2776
139ccd3f
JB
2777 reg = FDI_RX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_LINK_TRAIN_AUTO;
2780 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2781 temp &= ~FDI_RX_ENABLE;
2782 I915_WRITE(reg, temp);
357555c0 2783
139ccd3f 2784 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2785 reg = FDI_TX_CTL(pipe);
2786 temp = I915_READ(reg);
139ccd3f
JB
2787 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2788 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2789 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2790 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2791 temp |= snb_b_fdi_train_param[j/2];
2792 temp |= FDI_COMPOSITE_SYNC;
2793 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2794
139ccd3f
JB
2795 I915_WRITE(FDI_RX_MISC(pipe),
2796 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2797
139ccd3f 2798 reg = FDI_RX_CTL(pipe);
357555c0 2799 temp = I915_READ(reg);
139ccd3f
JB
2800 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2801 temp |= FDI_COMPOSITE_SYNC;
2802 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2803
139ccd3f
JB
2804 POSTING_READ(reg);
2805 udelay(1); /* should be 0.5us */
357555c0 2806
139ccd3f
JB
2807 for (i = 0; i < 4; i++) {
2808 reg = FDI_RX_IIR(pipe);
2809 temp = I915_READ(reg);
2810 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2811
139ccd3f
JB
2812 if (temp & FDI_RX_BIT_LOCK ||
2813 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2814 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2815 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2816 i);
2817 break;
2818 }
2819 udelay(1); /* should be 0.5us */
2820 }
2821 if (i == 4) {
2822 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2823 continue;
2824 }
357555c0 2825
139ccd3f 2826 /* Train 2 */
357555c0
JB
2827 reg = FDI_TX_CTL(pipe);
2828 temp = I915_READ(reg);
139ccd3f
JB
2829 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2830 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2831 I915_WRITE(reg, temp);
2832
2833 reg = FDI_RX_CTL(pipe);
2834 temp = I915_READ(reg);
2835 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2836 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2837 I915_WRITE(reg, temp);
2838
2839 POSTING_READ(reg);
139ccd3f 2840 udelay(2); /* should be 1.5us */
357555c0 2841
139ccd3f
JB
2842 for (i = 0; i < 4; i++) {
2843 reg = FDI_RX_IIR(pipe);
2844 temp = I915_READ(reg);
2845 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2846
139ccd3f
JB
2847 if (temp & FDI_RX_SYMBOL_LOCK ||
2848 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2849 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2850 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2851 i);
2852 goto train_done;
2853 }
2854 udelay(2); /* should be 1.5us */
357555c0 2855 }
139ccd3f
JB
2856 if (i == 4)
2857 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2858 }
357555c0 2859
139ccd3f 2860train_done:
357555c0
JB
2861 DRM_DEBUG_KMS("FDI train done.\n");
2862}
2863
88cefb6c 2864static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2865{
88cefb6c 2866 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2867 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2868 int pipe = intel_crtc->pipe;
5eddb70b 2869 u32 reg, temp;
79e53945 2870
c64e311e 2871
c98e9dcf 2872 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2873 reg = FDI_RX_CTL(pipe);
2874 temp = I915_READ(reg);
627eb5a3
DV
2875 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2876 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2877 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2878 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2879
2880 POSTING_READ(reg);
c98e9dcf
JB
2881 udelay(200);
2882
2883 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2884 temp = I915_READ(reg);
2885 I915_WRITE(reg, temp | FDI_PCDCLK);
2886
2887 POSTING_READ(reg);
c98e9dcf
JB
2888 udelay(200);
2889
20749730
PZ
2890 /* Enable CPU FDI TX PLL, always on for Ironlake */
2891 reg = FDI_TX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2894 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2895
20749730
PZ
2896 POSTING_READ(reg);
2897 udelay(100);
6be4a607 2898 }
0e23b99d
JB
2899}
2900
88cefb6c
DV
2901static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2902{
2903 struct drm_device *dev = intel_crtc->base.dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 int pipe = intel_crtc->pipe;
2906 u32 reg, temp;
2907
2908 /* Switch from PCDclk to Rawclk */
2909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2912
2913 /* Disable CPU FDI TX PLL */
2914 reg = FDI_TX_CTL(pipe);
2915 temp = I915_READ(reg);
2916 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2917
2918 POSTING_READ(reg);
2919 udelay(100);
2920
2921 reg = FDI_RX_CTL(pipe);
2922 temp = I915_READ(reg);
2923 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2924
2925 /* Wait for the clocks to turn off. */
2926 POSTING_READ(reg);
2927 udelay(100);
2928}
2929
0fc932b8
JB
2930static void ironlake_fdi_disable(struct drm_crtc *crtc)
2931{
2932 struct drm_device *dev = crtc->dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2935 int pipe = intel_crtc->pipe;
2936 u32 reg, temp;
2937
2938 /* disable CPU FDI tx and PCH FDI rx */
2939 reg = FDI_TX_CTL(pipe);
2940 temp = I915_READ(reg);
2941 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2942 POSTING_READ(reg);
2943
2944 reg = FDI_RX_CTL(pipe);
2945 temp = I915_READ(reg);
2946 temp &= ~(0x7 << 16);
dfd07d72 2947 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2948 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2949
2950 POSTING_READ(reg);
2951 udelay(100);
2952
2953 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2954 if (HAS_PCH_IBX(dev)) {
2955 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2956 }
0fc932b8
JB
2957
2958 /* still set train pattern 1 */
2959 reg = FDI_TX_CTL(pipe);
2960 temp = I915_READ(reg);
2961 temp &= ~FDI_LINK_TRAIN_NONE;
2962 temp |= FDI_LINK_TRAIN_PATTERN_1;
2963 I915_WRITE(reg, temp);
2964
2965 reg = FDI_RX_CTL(pipe);
2966 temp = I915_READ(reg);
2967 if (HAS_PCH_CPT(dev)) {
2968 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2969 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2970 } else {
2971 temp &= ~FDI_LINK_TRAIN_NONE;
2972 temp |= FDI_LINK_TRAIN_PATTERN_1;
2973 }
2974 /* BPC in FDI rx is consistent with that in PIPECONF */
2975 temp &= ~(0x07 << 16);
dfd07d72 2976 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2977 I915_WRITE(reg, temp);
2978
2979 POSTING_READ(reg);
2980 udelay(100);
2981}
2982
5dce5b93
CW
2983bool intel_has_pending_fb_unpin(struct drm_device *dev)
2984{
2985 struct intel_crtc *crtc;
2986
2987 /* Note that we don't need to be called with mode_config.lock here
2988 * as our list of CRTC objects is static for the lifetime of the
2989 * device and so cannot disappear as we iterate. Similarly, we can
2990 * happily treat the predicates as racy, atomic checks as userspace
2991 * cannot claim and pin a new fb without at least acquring the
2992 * struct_mutex and so serialising with us.
2993 */
2994 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2995 if (atomic_read(&crtc->unpin_work_count) == 0)
2996 continue;
2997
2998 if (crtc->unpin_work)
2999 intel_wait_for_vblank(dev, crtc->pipe);
3000
3001 return true;
3002 }
3003
3004 return false;
3005}
3006
e6c3a2a6
CW
3007static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3008{
0f91128d 3009 struct drm_device *dev = crtc->dev;
5bb61643 3010 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3011
3012 if (crtc->fb == NULL)
3013 return;
3014
2c10d571
DV
3015 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3016
5bb61643
CW
3017 wait_event(dev_priv->pending_flip_queue,
3018 !intel_crtc_has_pending_flip(crtc));
3019
0f91128d
CW
3020 mutex_lock(&dev->struct_mutex);
3021 intel_finish_fb(crtc->fb);
3022 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3023}
3024
e615efe4
ED
3025/* Program iCLKIP clock to the desired frequency */
3026static void lpt_program_iclkip(struct drm_crtc *crtc)
3027{
3028 struct drm_device *dev = crtc->dev;
3029 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3030 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3031 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3032 u32 temp;
3033
09153000
DV
3034 mutex_lock(&dev_priv->dpio_lock);
3035
e615efe4
ED
3036 /* It is necessary to ungate the pixclk gate prior to programming
3037 * the divisors, and gate it back when it is done.
3038 */
3039 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3040
3041 /* Disable SSCCTL */
3042 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3043 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3044 SBI_SSCCTL_DISABLE,
3045 SBI_ICLK);
e615efe4
ED
3046
3047 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3048 if (clock == 20000) {
e615efe4
ED
3049 auxdiv = 1;
3050 divsel = 0x41;
3051 phaseinc = 0x20;
3052 } else {
3053 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3054 * but the adjusted_mode->crtc_clock in in KHz. To get the
3055 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3056 * convert the virtual clock precision to KHz here for higher
3057 * precision.
3058 */
3059 u32 iclk_virtual_root_freq = 172800 * 1000;
3060 u32 iclk_pi_range = 64;
3061 u32 desired_divisor, msb_divisor_value, pi_value;
3062
12d7ceed 3063 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3064 msb_divisor_value = desired_divisor / iclk_pi_range;
3065 pi_value = desired_divisor % iclk_pi_range;
3066
3067 auxdiv = 0;
3068 divsel = msb_divisor_value - 2;
3069 phaseinc = pi_value;
3070 }
3071
3072 /* This should not happen with any sane values */
3073 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3074 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3075 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3076 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3077
3078 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3079 clock,
e615efe4
ED
3080 auxdiv,
3081 divsel,
3082 phasedir,
3083 phaseinc);
3084
3085 /* Program SSCDIVINTPHASE6 */
988d6ee8 3086 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3087 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3088 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3089 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3090 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3091 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3092 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3093 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3094
3095 /* Program SSCAUXDIV */
988d6ee8 3096 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3097 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3098 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3099 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3100
3101 /* Enable modulator and associated divider */
988d6ee8 3102 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3103 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3104 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3105
3106 /* Wait for initialization time */
3107 udelay(24);
3108
3109 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3110
3111 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3112}
3113
275f01b2
DV
3114static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3115 enum pipe pch_transcoder)
3116{
3117 struct drm_device *dev = crtc->base.dev;
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3120
3121 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3122 I915_READ(HTOTAL(cpu_transcoder)));
3123 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3124 I915_READ(HBLANK(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3126 I915_READ(HSYNC(cpu_transcoder)));
3127
3128 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3129 I915_READ(VTOTAL(cpu_transcoder)));
3130 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3131 I915_READ(VBLANK(cpu_transcoder)));
3132 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3133 I915_READ(VSYNC(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3135 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3136}
3137
1fbc0d78
DV
3138static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3139{
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141 uint32_t temp;
3142
3143 temp = I915_READ(SOUTH_CHICKEN1);
3144 if (temp & FDI_BC_BIFURCATION_SELECT)
3145 return;
3146
3147 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3148 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3149
3150 temp |= FDI_BC_BIFURCATION_SELECT;
3151 DRM_DEBUG_KMS("enabling fdi C rx\n");
3152 I915_WRITE(SOUTH_CHICKEN1, temp);
3153 POSTING_READ(SOUTH_CHICKEN1);
3154}
3155
3156static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3157{
3158 struct drm_device *dev = intel_crtc->base.dev;
3159 struct drm_i915_private *dev_priv = dev->dev_private;
3160
3161 switch (intel_crtc->pipe) {
3162 case PIPE_A:
3163 break;
3164 case PIPE_B:
3165 if (intel_crtc->config.fdi_lanes > 2)
3166 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3167 else
3168 cpt_enable_fdi_bc_bifurcation(dev);
3169
3170 break;
3171 case PIPE_C:
3172 cpt_enable_fdi_bc_bifurcation(dev);
3173
3174 break;
3175 default:
3176 BUG();
3177 }
3178}
3179
f67a559d
JB
3180/*
3181 * Enable PCH resources required for PCH ports:
3182 * - PCH PLLs
3183 * - FDI training & RX/TX
3184 * - update transcoder timings
3185 * - DP transcoding bits
3186 * - transcoder
3187 */
3188static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3189{
3190 struct drm_device *dev = crtc->dev;
3191 struct drm_i915_private *dev_priv = dev->dev_private;
3192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 int pipe = intel_crtc->pipe;
ee7b9f93 3194 u32 reg, temp;
2c07245f 3195
ab9412ba 3196 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3197
1fbc0d78
DV
3198 if (IS_IVYBRIDGE(dev))
3199 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3200
cd986abb
DV
3201 /* Write the TU size bits before fdi link training, so that error
3202 * detection works. */
3203 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3204 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3205
c98e9dcf 3206 /* For PCH output, training FDI link */
674cf967 3207 dev_priv->display.fdi_link_train(crtc);
2c07245f 3208
3ad8a208
DV
3209 /* We need to program the right clock selection before writing the pixel
3210 * mutliplier into the DPLL. */
303b81e0 3211 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3212 u32 sel;
4b645f14 3213
c98e9dcf 3214 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3215 temp |= TRANS_DPLL_ENABLE(pipe);
3216 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3217 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3218 temp |= sel;
3219 else
3220 temp &= ~sel;
c98e9dcf 3221 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3222 }
5eddb70b 3223
3ad8a208
DV
3224 /* XXX: pch pll's can be enabled any time before we enable the PCH
3225 * transcoder, and we actually should do this to not upset any PCH
3226 * transcoder that already use the clock when we share it.
3227 *
3228 * Note that enable_shared_dpll tries to do the right thing, but
3229 * get_shared_dpll unconditionally resets the pll - we need that to have
3230 * the right LVDS enable sequence. */
3231 ironlake_enable_shared_dpll(intel_crtc);
3232
d9b6cb56
JB
3233 /* set transcoder timing, panel must allow it */
3234 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3235 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3236
303b81e0 3237 intel_fdi_normal_train(crtc);
5e84e1a4 3238
c98e9dcf
JB
3239 /* For PCH DP, enable TRANS_DP_CTL */
3240 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3241 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3242 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3243 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3244 reg = TRANS_DP_CTL(pipe);
3245 temp = I915_READ(reg);
3246 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3247 TRANS_DP_SYNC_MASK |
3248 TRANS_DP_BPC_MASK);
5eddb70b
CW
3249 temp |= (TRANS_DP_OUTPUT_ENABLE |
3250 TRANS_DP_ENH_FRAMING);
9325c9f0 3251 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3252
3253 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3254 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3255 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3256 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3257
3258 switch (intel_trans_dp_port_sel(crtc)) {
3259 case PCH_DP_B:
5eddb70b 3260 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3261 break;
3262 case PCH_DP_C:
5eddb70b 3263 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3264 break;
3265 case PCH_DP_D:
5eddb70b 3266 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3267 break;
3268 default:
e95d41e1 3269 BUG();
32f9d658 3270 }
2c07245f 3271
5eddb70b 3272 I915_WRITE(reg, temp);
6be4a607 3273 }
b52eb4dc 3274
b8a4f404 3275 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3276}
3277
1507e5bd
PZ
3278static void lpt_pch_enable(struct drm_crtc *crtc)
3279{
3280 struct drm_device *dev = crtc->dev;
3281 struct drm_i915_private *dev_priv = dev->dev_private;
3282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3283 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3284
ab9412ba 3285 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3286
8c52b5e8 3287 lpt_program_iclkip(crtc);
1507e5bd 3288
0540e488 3289 /* Set transcoder timing. */
275f01b2 3290 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3291
937bb610 3292 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3293}
3294
e2b78267 3295static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3296{
e2b78267 3297 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3298
3299 if (pll == NULL)
3300 return;
3301
3302 if (pll->refcount == 0) {
46edb027 3303 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3304 return;
3305 }
3306
f4a091c7
DV
3307 if (--pll->refcount == 0) {
3308 WARN_ON(pll->on);
3309 WARN_ON(pll->active);
3310 }
3311
a43f6e0f 3312 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3313}
3314
b89a1d39 3315static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3316{
e2b78267
DV
3317 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3318 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3319 enum intel_dpll_id i;
ee7b9f93 3320
ee7b9f93 3321 if (pll) {
46edb027
DV
3322 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3323 crtc->base.base.id, pll->name);
e2b78267 3324 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3325 }
3326
98b6bd99
DV
3327 if (HAS_PCH_IBX(dev_priv->dev)) {
3328 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3329 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3330 pll = &dev_priv->shared_dplls[i];
98b6bd99 3331
46edb027
DV
3332 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3333 crtc->base.base.id, pll->name);
98b6bd99
DV
3334
3335 goto found;
3336 }
3337
e72f9fbf
DV
3338 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3339 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3340
3341 /* Only want to check enabled timings first */
3342 if (pll->refcount == 0)
3343 continue;
3344
b89a1d39
DV
3345 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3346 sizeof(pll->hw_state)) == 0) {
46edb027 3347 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3348 crtc->base.base.id,
46edb027 3349 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3350
3351 goto found;
3352 }
3353 }
3354
3355 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3356 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3357 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3358 if (pll->refcount == 0) {
46edb027
DV
3359 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3360 crtc->base.base.id, pll->name);
ee7b9f93
JB
3361 goto found;
3362 }
3363 }
3364
3365 return NULL;
3366
3367found:
a43f6e0f 3368 crtc->config.shared_dpll = i;
46edb027
DV
3369 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3370 pipe_name(crtc->pipe));
ee7b9f93 3371
cdbd2316 3372 if (pll->active == 0) {
66e985c0
DV
3373 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3374 sizeof(pll->hw_state));
3375
46edb027 3376 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3377 WARN_ON(pll->on);
e9d6944e 3378 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3379
15bdd4cf 3380 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3381 }
3382 pll->refcount++;
e04c7350 3383
ee7b9f93
JB
3384 return pll;
3385}
3386
a1520318 3387static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3388{
3389 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3390 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3391 u32 temp;
3392
3393 temp = I915_READ(dslreg);
3394 udelay(500);
3395 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3396 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3397 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3398 }
3399}
3400
b074cec8
JB
3401static void ironlake_pfit_enable(struct intel_crtc *crtc)
3402{
3403 struct drm_device *dev = crtc->base.dev;
3404 struct drm_i915_private *dev_priv = dev->dev_private;
3405 int pipe = crtc->pipe;
3406
fd4daa9c 3407 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3408 /* Force use of hard-coded filter coefficients
3409 * as some pre-programmed values are broken,
3410 * e.g. x201.
3411 */
3412 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3413 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3414 PF_PIPE_SEL_IVB(pipe));
3415 else
3416 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3417 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3418 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3419 }
3420}
3421
bb53d4ae
VS
3422static void intel_enable_planes(struct drm_crtc *crtc)
3423{
3424 struct drm_device *dev = crtc->dev;
3425 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3426 struct intel_plane *intel_plane;
3427
3428 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3429 if (intel_plane->pipe == pipe)
3430 intel_plane_restore(&intel_plane->base);
3431}
3432
3433static void intel_disable_planes(struct drm_crtc *crtc)
3434{
3435 struct drm_device *dev = crtc->dev;
3436 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3437 struct intel_plane *intel_plane;
3438
3439 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3440 if (intel_plane->pipe == pipe)
3441 intel_plane_disable(&intel_plane->base);
3442}
3443
20bc8673 3444void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3445{
3446 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3447
3448 if (!crtc->config.ips_enabled)
3449 return;
3450
3451 /* We can only enable IPS after we enable a plane and wait for a vblank.
3452 * We guarantee that the plane is enabled by calling intel_enable_ips
3453 * only after intel_enable_plane. And intel_enable_plane already waits
3454 * for a vblank, so all we need to do here is to enable the IPS bit. */
3455 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3456 if (IS_BROADWELL(crtc->base.dev)) {
3457 mutex_lock(&dev_priv->rps.hw_lock);
3458 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3459 mutex_unlock(&dev_priv->rps.hw_lock);
3460 /* Quoting Art Runyan: "its not safe to expect any particular
3461 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3462 * mailbox." Moreover, the mailbox may return a bogus state,
3463 * so we need to just enable it and continue on.
2a114cc1
BW
3464 */
3465 } else {
3466 I915_WRITE(IPS_CTL, IPS_ENABLE);
3467 /* The bit only becomes 1 in the next vblank, so this wait here
3468 * is essentially intel_wait_for_vblank. If we don't have this
3469 * and don't wait for vblanks until the end of crtc_enable, then
3470 * the HW state readout code will complain that the expected
3471 * IPS_CTL value is not the one we read. */
3472 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3473 DRM_ERROR("Timed out waiting for IPS enable\n");
3474 }
d77e4531
PZ
3475}
3476
20bc8673 3477void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3478{
3479 struct drm_device *dev = crtc->base.dev;
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481
3482 if (!crtc->config.ips_enabled)
3483 return;
3484
3485 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3486 if (IS_BROADWELL(crtc->base.dev)) {
3487 mutex_lock(&dev_priv->rps.hw_lock);
3488 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3489 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3490 } else {
2a114cc1 3491 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3492 POSTING_READ(IPS_CTL);
3493 }
d77e4531
PZ
3494
3495 /* We need to wait for a vblank before we can disable the plane. */
3496 intel_wait_for_vblank(dev, crtc->pipe);
3497}
3498
3499/** Loads the palette/gamma unit for the CRTC with the prepared values */
3500static void intel_crtc_load_lut(struct drm_crtc *crtc)
3501{
3502 struct drm_device *dev = crtc->dev;
3503 struct drm_i915_private *dev_priv = dev->dev_private;
3504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3505 enum pipe pipe = intel_crtc->pipe;
3506 int palreg = PALETTE(pipe);
3507 int i;
3508 bool reenable_ips = false;
3509
3510 /* The clocks have to be on to load the palette. */
3511 if (!crtc->enabled || !intel_crtc->active)
3512 return;
3513
3514 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3515 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3516 assert_dsi_pll_enabled(dev_priv);
3517 else
3518 assert_pll_enabled(dev_priv, pipe);
3519 }
3520
3521 /* use legacy palette for Ironlake */
3522 if (HAS_PCH_SPLIT(dev))
3523 palreg = LGC_PALETTE(pipe);
3524
3525 /* Workaround : Do not read or write the pipe palette/gamma data while
3526 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3527 */
41e6fc4c 3528 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3529 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3530 GAMMA_MODE_MODE_SPLIT)) {
3531 hsw_disable_ips(intel_crtc);
3532 reenable_ips = true;
3533 }
3534
3535 for (i = 0; i < 256; i++) {
3536 I915_WRITE(palreg + 4 * i,
3537 (intel_crtc->lut_r[i] << 16) |
3538 (intel_crtc->lut_g[i] << 8) |
3539 intel_crtc->lut_b[i]);
3540 }
3541
3542 if (reenable_ips)
3543 hsw_enable_ips(intel_crtc);
3544}
3545
f67a559d
JB
3546static void ironlake_crtc_enable(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 struct drm_i915_private *dev_priv = dev->dev_private;
3550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3551 struct intel_encoder *encoder;
f67a559d
JB
3552 int pipe = intel_crtc->pipe;
3553 int plane = intel_crtc->plane;
f67a559d 3554
08a48469
DV
3555 WARN_ON(!crtc->enabled);
3556
f67a559d
JB
3557 if (intel_crtc->active)
3558 return;
3559
3560 intel_crtc->active = true;
8664281b
PZ
3561
3562 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3563 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3564
f6736a1a 3565 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3566 if (encoder->pre_enable)
3567 encoder->pre_enable(encoder);
f67a559d 3568
5bfe2ac0 3569 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3570 /* Note: FDI PLL enabling _must_ be done before we enable the
3571 * cpu pipes, hence this is separate from all the other fdi/pch
3572 * enabling. */
88cefb6c 3573 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3574 } else {
3575 assert_fdi_tx_disabled(dev_priv, pipe);
3576 assert_fdi_rx_disabled(dev_priv, pipe);
3577 }
f67a559d 3578
b074cec8 3579 ironlake_pfit_enable(intel_crtc);
f67a559d 3580
9c54c0dd
JB
3581 /*
3582 * On ILK+ LUT must be loaded before the pipe is running but with
3583 * clocks enabled
3584 */
3585 intel_crtc_load_lut(crtc);
3586
f37fcc2a 3587 intel_update_watermarks(crtc);
e1fdc473 3588 intel_enable_pipe(intel_crtc);
d1de00ef 3589 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3590 intel_enable_planes(crtc);
5c38d48c 3591 intel_crtc_update_cursor(crtc, true);
f67a559d 3592
5bfe2ac0 3593 if (intel_crtc->config.has_pch_encoder)
f67a559d 3594 ironlake_pch_enable(crtc);
c98e9dcf 3595
d1ebd816 3596 mutex_lock(&dev->struct_mutex);
bed4a673 3597 intel_update_fbc(dev);
d1ebd816
BW
3598 mutex_unlock(&dev->struct_mutex);
3599
fa5c73b1
DV
3600 for_each_encoder_on_crtc(dev, crtc, encoder)
3601 encoder->enable(encoder);
61b77ddd
DV
3602
3603 if (HAS_PCH_CPT(dev))
a1520318 3604 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3605
3606 /*
3607 * There seems to be a race in PCH platform hw (at least on some
3608 * outputs) where an enabled pipe still completes any pageflip right
3609 * away (as if the pipe is off) instead of waiting for vblank. As soon
3610 * as the first vblank happend, everything works as expected. Hence just
3611 * wait for one vblank before returning to avoid strange things
3612 * happening.
3613 */
3614 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3615}
3616
42db64ef
PZ
3617/* IPS only exists on ULT machines and is tied to pipe A. */
3618static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3619{
f5adf94e 3620 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3621}
3622
dda9a66a
VS
3623static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3624{
3625 struct drm_device *dev = crtc->dev;
3626 struct drm_i915_private *dev_priv = dev->dev_private;
3627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3628 int pipe = intel_crtc->pipe;
3629 int plane = intel_crtc->plane;
3630
d1de00ef 3631 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3632 intel_enable_planes(crtc);
3633 intel_crtc_update_cursor(crtc, true);
3634
3635 hsw_enable_ips(intel_crtc);
3636
3637 mutex_lock(&dev->struct_mutex);
3638 intel_update_fbc(dev);
3639 mutex_unlock(&dev->struct_mutex);
3640}
3641
3642static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3643{
3644 struct drm_device *dev = crtc->dev;
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3647 int pipe = intel_crtc->pipe;
3648 int plane = intel_crtc->plane;
3649
3650 intel_crtc_wait_for_pending_flips(crtc);
3651 drm_vblank_off(dev, pipe);
3652
3653 /* FBC must be disabled before disabling the plane on HSW. */
3654 if (dev_priv->fbc.plane == plane)
3655 intel_disable_fbc(dev);
3656
3657 hsw_disable_ips(intel_crtc);
3658
3659 intel_crtc_update_cursor(crtc, false);
3660 intel_disable_planes(crtc);
d1de00ef 3661 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3662}
3663
e4916946
PZ
3664/*
3665 * This implements the workaround described in the "notes" section of the mode
3666 * set sequence documentation. When going from no pipes or single pipe to
3667 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3668 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3669 */
3670static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3671{
3672 struct drm_device *dev = crtc->base.dev;
3673 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3674
3675 /* We want to get the other_active_crtc only if there's only 1 other
3676 * active crtc. */
3677 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3678 if (!crtc_it->active || crtc_it == crtc)
3679 continue;
3680
3681 if (other_active_crtc)
3682 return;
3683
3684 other_active_crtc = crtc_it;
3685 }
3686 if (!other_active_crtc)
3687 return;
3688
3689 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3690 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3691}
3692
4f771f10
PZ
3693static void haswell_crtc_enable(struct drm_crtc *crtc)
3694{
3695 struct drm_device *dev = crtc->dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3698 struct intel_encoder *encoder;
3699 int pipe = intel_crtc->pipe;
4f771f10
PZ
3700
3701 WARN_ON(!crtc->enabled);
3702
3703 if (intel_crtc->active)
3704 return;
3705
3706 intel_crtc->active = true;
8664281b
PZ
3707
3708 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3709 if (intel_crtc->config.has_pch_encoder)
3710 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3711
5bfe2ac0 3712 if (intel_crtc->config.has_pch_encoder)
04945641 3713 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3714
3715 for_each_encoder_on_crtc(dev, crtc, encoder)
3716 if (encoder->pre_enable)
3717 encoder->pre_enable(encoder);
3718
1f544388 3719 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3720
b074cec8 3721 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3722
3723 /*
3724 * On ILK+ LUT must be loaded before the pipe is running but with
3725 * clocks enabled
3726 */
3727 intel_crtc_load_lut(crtc);
3728
1f544388 3729 intel_ddi_set_pipe_settings(crtc);
8228c251 3730 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3731
f37fcc2a 3732 intel_update_watermarks(crtc);
e1fdc473 3733 intel_enable_pipe(intel_crtc);
42db64ef 3734
5bfe2ac0 3735 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3736 lpt_pch_enable(crtc);
4f771f10 3737
8807e55b 3738 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3739 encoder->enable(encoder);
8807e55b
JN
3740 intel_opregion_notify_encoder(encoder, true);
3741 }
4f771f10 3742
e4916946
PZ
3743 /* If we change the relative order between pipe/planes enabling, we need
3744 * to change the workaround. */
3745 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a 3746 haswell_crtc_enable_planes(crtc);
4f771f10
PZ
3747}
3748
3f8dce3a
DV
3749static void ironlake_pfit_disable(struct intel_crtc *crtc)
3750{
3751 struct drm_device *dev = crtc->base.dev;
3752 struct drm_i915_private *dev_priv = dev->dev_private;
3753 int pipe = crtc->pipe;
3754
3755 /* To avoid upsetting the power well on haswell only disable the pfit if
3756 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3757 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3758 I915_WRITE(PF_CTL(pipe), 0);
3759 I915_WRITE(PF_WIN_POS(pipe), 0);
3760 I915_WRITE(PF_WIN_SZ(pipe), 0);
3761 }
3762}
3763
6be4a607
JB
3764static void ironlake_crtc_disable(struct drm_crtc *crtc)
3765{
3766 struct drm_device *dev = crtc->dev;
3767 struct drm_i915_private *dev_priv = dev->dev_private;
3768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3769 struct intel_encoder *encoder;
6be4a607
JB
3770 int pipe = intel_crtc->pipe;
3771 int plane = intel_crtc->plane;
5eddb70b 3772 u32 reg, temp;
b52eb4dc 3773
ef9c3aee 3774
f7abfe8b
CW
3775 if (!intel_crtc->active)
3776 return;
3777
ea9d758d
DV
3778 for_each_encoder_on_crtc(dev, crtc, encoder)
3779 encoder->disable(encoder);
3780
e6c3a2a6 3781 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3782 drm_vblank_off(dev, pipe);
913d8d11 3783
5c3fe8b0 3784 if (dev_priv->fbc.plane == plane)
973d04f9 3785 intel_disable_fbc(dev);
2c07245f 3786
0d5b8c61 3787 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3788 intel_disable_planes(crtc);
d1de00ef 3789 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3790
d925c59a
DV
3791 if (intel_crtc->config.has_pch_encoder)
3792 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3793
b24e7179 3794 intel_disable_pipe(dev_priv, pipe);
32f9d658 3795
3f8dce3a 3796 ironlake_pfit_disable(intel_crtc);
2c07245f 3797
bf49ec8c
DV
3798 for_each_encoder_on_crtc(dev, crtc, encoder)
3799 if (encoder->post_disable)
3800 encoder->post_disable(encoder);
2c07245f 3801
d925c59a
DV
3802 if (intel_crtc->config.has_pch_encoder) {
3803 ironlake_fdi_disable(crtc);
913d8d11 3804
d925c59a
DV
3805 ironlake_disable_pch_transcoder(dev_priv, pipe);
3806 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3807
d925c59a
DV
3808 if (HAS_PCH_CPT(dev)) {
3809 /* disable TRANS_DP_CTL */
3810 reg = TRANS_DP_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3813 TRANS_DP_PORT_SEL_MASK);
3814 temp |= TRANS_DP_PORT_SEL_NONE;
3815 I915_WRITE(reg, temp);
3816
3817 /* disable DPLL_SEL */
3818 temp = I915_READ(PCH_DPLL_SEL);
11887397 3819 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3820 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3821 }
e3421a18 3822
d925c59a 3823 /* disable PCH DPLL */
e72f9fbf 3824 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3825
d925c59a
DV
3826 ironlake_fdi_pll_disable(intel_crtc);
3827 }
6b383a7f 3828
f7abfe8b 3829 intel_crtc->active = false;
46ba614c 3830 intel_update_watermarks(crtc);
d1ebd816
BW
3831
3832 mutex_lock(&dev->struct_mutex);
6b383a7f 3833 intel_update_fbc(dev);
d1ebd816 3834 mutex_unlock(&dev->struct_mutex);
6be4a607 3835}
1b3c7a47 3836
4f771f10 3837static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3838{
4f771f10
PZ
3839 struct drm_device *dev = crtc->dev;
3840 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3842 struct intel_encoder *encoder;
3843 int pipe = intel_crtc->pipe;
3b117c8f 3844 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3845
4f771f10
PZ
3846 if (!intel_crtc->active)
3847 return;
3848
dda9a66a
VS
3849 haswell_crtc_disable_planes(crtc);
3850
8807e55b
JN
3851 for_each_encoder_on_crtc(dev, crtc, encoder) {
3852 intel_opregion_notify_encoder(encoder, false);
4f771f10 3853 encoder->disable(encoder);
8807e55b 3854 }
4f771f10 3855
8664281b
PZ
3856 if (intel_crtc->config.has_pch_encoder)
3857 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3858 intel_disable_pipe(dev_priv, pipe);
3859
ad80a810 3860 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3861
3f8dce3a 3862 ironlake_pfit_disable(intel_crtc);
4f771f10 3863
1f544388 3864 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3865
3866 for_each_encoder_on_crtc(dev, crtc, encoder)
3867 if (encoder->post_disable)
3868 encoder->post_disable(encoder);
3869
88adfff1 3870 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3871 lpt_disable_pch_transcoder(dev_priv);
8664281b 3872 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3873 intel_ddi_fdi_disable(crtc);
83616634 3874 }
4f771f10
PZ
3875
3876 intel_crtc->active = false;
46ba614c 3877 intel_update_watermarks(crtc);
4f771f10
PZ
3878
3879 mutex_lock(&dev->struct_mutex);
3880 intel_update_fbc(dev);
3881 mutex_unlock(&dev->struct_mutex);
3882}
3883
ee7b9f93
JB
3884static void ironlake_crtc_off(struct drm_crtc *crtc)
3885{
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3887 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3888}
3889
6441ab5f
PZ
3890static void haswell_crtc_off(struct drm_crtc *crtc)
3891{
3892 intel_ddi_put_crtc_pll(crtc);
3893}
3894
02e792fb
DV
3895static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3896{
02e792fb 3897 if (!enable && intel_crtc->overlay) {
23f09ce3 3898 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3899 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3900
23f09ce3 3901 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3902 dev_priv->mm.interruptible = false;
3903 (void) intel_overlay_switch_off(intel_crtc->overlay);
3904 dev_priv->mm.interruptible = true;
23f09ce3 3905 mutex_unlock(&dev->struct_mutex);
02e792fb 3906 }
02e792fb 3907
5dcdbcb0
CW
3908 /* Let userspace switch the overlay on again. In most cases userspace
3909 * has to recompute where to put it anyway.
3910 */
02e792fb
DV
3911}
3912
61bc95c1
EE
3913/**
3914 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3915 * cursor plane briefly if not already running after enabling the display
3916 * plane.
3917 * This workaround avoids occasional blank screens when self refresh is
3918 * enabled.
3919 */
3920static void
3921g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3922{
3923 u32 cntl = I915_READ(CURCNTR(pipe));
3924
3925 if ((cntl & CURSOR_MODE) == 0) {
3926 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3927
3928 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3929 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3930 intel_wait_for_vblank(dev_priv->dev, pipe);
3931 I915_WRITE(CURCNTR(pipe), cntl);
3932 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3933 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3934 }
3935}
3936
2dd24552
JB
3937static void i9xx_pfit_enable(struct intel_crtc *crtc)
3938{
3939 struct drm_device *dev = crtc->base.dev;
3940 struct drm_i915_private *dev_priv = dev->dev_private;
3941 struct intel_crtc_config *pipe_config = &crtc->config;
3942
328d8e82 3943 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3944 return;
3945
2dd24552 3946 /*
c0b03411
DV
3947 * The panel fitter should only be adjusted whilst the pipe is disabled,
3948 * according to register description and PRM.
2dd24552 3949 */
c0b03411
DV
3950 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3951 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3952
b074cec8
JB
3953 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3954 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3955
3956 /* Border color in case we don't scale up to the full screen. Black by
3957 * default, change to something else for debugging. */
3958 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3959}
3960
77d22dca
ID
3961#define for_each_power_domain(domain, mask) \
3962 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
3963 if ((1 << (domain)) & (mask))
3964
319be8ae
ID
3965enum intel_display_power_domain
3966intel_display_port_power_domain(struct intel_encoder *intel_encoder)
3967{
3968 struct drm_device *dev = intel_encoder->base.dev;
3969 struct intel_digital_port *intel_dig_port;
3970
3971 switch (intel_encoder->type) {
3972 case INTEL_OUTPUT_UNKNOWN:
3973 /* Only DDI platforms should ever use this output type */
3974 WARN_ON_ONCE(!HAS_DDI(dev));
3975 case INTEL_OUTPUT_DISPLAYPORT:
3976 case INTEL_OUTPUT_HDMI:
3977 case INTEL_OUTPUT_EDP:
3978 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3979 switch (intel_dig_port->port) {
3980 case PORT_A:
3981 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
3982 case PORT_B:
3983 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
3984 case PORT_C:
3985 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
3986 case PORT_D:
3987 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
3988 default:
3989 WARN_ON_ONCE(1);
3990 return POWER_DOMAIN_PORT_OTHER;
3991 }
3992 case INTEL_OUTPUT_ANALOG:
3993 return POWER_DOMAIN_PORT_CRT;
3994 case INTEL_OUTPUT_DSI:
3995 return POWER_DOMAIN_PORT_DSI;
3996 default:
3997 return POWER_DOMAIN_PORT_OTHER;
3998 }
3999}
4000
4001static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4002{
319be8ae
ID
4003 struct drm_device *dev = crtc->dev;
4004 struct intel_encoder *intel_encoder;
4005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4006 enum pipe pipe = intel_crtc->pipe;
4007 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4008 unsigned long mask;
4009 enum transcoder transcoder;
4010
4011 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4012
4013 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4014 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4015 if (pfit_enabled)
4016 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4017
319be8ae
ID
4018 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4019 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4020
77d22dca
ID
4021 return mask;
4022}
4023
4024void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4025 bool enable)
4026{
4027 if (dev_priv->power_domains.init_power_on == enable)
4028 return;
4029
4030 if (enable)
4031 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4032 else
4033 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4034
4035 dev_priv->power_domains.init_power_on = enable;
4036}
4037
4038static void modeset_update_crtc_power_domains(struct drm_device *dev)
4039{
4040 struct drm_i915_private *dev_priv = dev->dev_private;
4041 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4042 struct intel_crtc *crtc;
4043
4044 /*
4045 * First get all needed power domains, then put all unneeded, to avoid
4046 * any unnecessary toggling of the power wells.
4047 */
4048 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4049 enum intel_display_power_domain domain;
4050
4051 if (!crtc->base.enabled)
4052 continue;
4053
319be8ae 4054 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4055
4056 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4057 intel_display_power_get(dev_priv, domain);
4058 }
4059
4060 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4061 enum intel_display_power_domain domain;
4062
4063 for_each_power_domain(domain, crtc->enabled_power_domains)
4064 intel_display_power_put(dev_priv, domain);
4065
4066 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4067 }
4068
4069 intel_display_set_init_power(dev_priv, false);
4070}
4071
586f49dc 4072int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4073{
586f49dc 4074 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4075
586f49dc
JB
4076 /* Obtain SKU information */
4077 mutex_lock(&dev_priv->dpio_lock);
4078 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4079 CCK_FUSE_HPLL_FREQ_MASK;
4080 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4081
586f49dc 4082 return vco_freq[hpll_freq];
30a970c6
JB
4083}
4084
4085/* Adjust CDclk dividers to allow high res or save power if possible */
4086static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4087{
4088 struct drm_i915_private *dev_priv = dev->dev_private;
4089 u32 val, cmd;
4090
4091 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4092 cmd = 2;
4093 else if (cdclk == 266)
4094 cmd = 1;
4095 else
4096 cmd = 0;
4097
4098 mutex_lock(&dev_priv->rps.hw_lock);
4099 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4100 val &= ~DSPFREQGUAR_MASK;
4101 val |= (cmd << DSPFREQGUAR_SHIFT);
4102 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4103 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4104 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4105 50)) {
4106 DRM_ERROR("timed out waiting for CDclk change\n");
4107 }
4108 mutex_unlock(&dev_priv->rps.hw_lock);
4109
4110 if (cdclk == 400) {
4111 u32 divider, vco;
4112
4113 vco = valleyview_get_vco(dev_priv);
4114 divider = ((vco << 1) / cdclk) - 1;
4115
4116 mutex_lock(&dev_priv->dpio_lock);
4117 /* adjust cdclk divider */
4118 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4119 val &= ~0xf;
4120 val |= divider;
4121 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4122 mutex_unlock(&dev_priv->dpio_lock);
4123 }
4124
4125 mutex_lock(&dev_priv->dpio_lock);
4126 /* adjust self-refresh exit latency value */
4127 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4128 val &= ~0x7f;
4129
4130 /*
4131 * For high bandwidth configs, we set a higher latency in the bunit
4132 * so that the core display fetch happens in time to avoid underruns.
4133 */
4134 if (cdclk == 400)
4135 val |= 4500 / 250; /* 4.5 usec */
4136 else
4137 val |= 3000 / 250; /* 3.0 usec */
4138 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4139 mutex_unlock(&dev_priv->dpio_lock);
4140
4141 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4142 intel_i2c_reset(dev);
4143}
4144
4145static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4146{
4147 int cur_cdclk, vco;
4148 int divider;
4149
4150 vco = valleyview_get_vco(dev_priv);
4151
4152 mutex_lock(&dev_priv->dpio_lock);
4153 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4154 mutex_unlock(&dev_priv->dpio_lock);
4155
4156 divider &= 0xf;
4157
4158 cur_cdclk = (vco << 1) / (divider + 1);
4159
4160 return cur_cdclk;
4161}
4162
4163static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4164 int max_pixclk)
4165{
4166 int cur_cdclk;
4167
4168 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4169
4170 /*
4171 * Really only a few cases to deal with, as only 4 CDclks are supported:
4172 * 200MHz
4173 * 267MHz
4174 * 320MHz
4175 * 400MHz
4176 * So we check to see whether we're above 90% of the lower bin and
4177 * adjust if needed.
4178 */
4179 if (max_pixclk > 288000) {
4180 return 400;
4181 } else if (max_pixclk > 240000) {
4182 return 320;
4183 } else
4184 return 266;
4185 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4186}
4187
2f2d7aa1
VS
4188/* compute the max pixel clock for new configuration */
4189static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4190{
4191 struct drm_device *dev = dev_priv->dev;
4192 struct intel_crtc *intel_crtc;
4193 int max_pixclk = 0;
4194
4195 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4196 base.head) {
2f2d7aa1 4197 if (intel_crtc->new_enabled)
30a970c6 4198 max_pixclk = max(max_pixclk,
2f2d7aa1 4199 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4200 }
4201
4202 return max_pixclk;
4203}
4204
4205static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4206 unsigned *prepare_pipes)
30a970c6
JB
4207{
4208 struct drm_i915_private *dev_priv = dev->dev_private;
4209 struct intel_crtc *intel_crtc;
2f2d7aa1 4210 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4211 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4212
4213 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4214 return;
4215
2f2d7aa1 4216 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4217 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4218 base.head)
4219 if (intel_crtc->base.enabled)
4220 *prepare_pipes |= (1 << intel_crtc->pipe);
4221}
4222
4223static void valleyview_modeset_global_resources(struct drm_device *dev)
4224{
4225 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4226 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4227 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4228 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4229
4230 if (req_cdclk != cur_cdclk)
4231 valleyview_set_cdclk(dev, req_cdclk);
4232}
4233
89b667f8
JB
4234static void valleyview_crtc_enable(struct drm_crtc *crtc)
4235{
4236 struct drm_device *dev = crtc->dev;
4237 struct drm_i915_private *dev_priv = dev->dev_private;
4238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4239 struct intel_encoder *encoder;
4240 int pipe = intel_crtc->pipe;
4241 int plane = intel_crtc->plane;
23538ef1 4242 bool is_dsi;
89b667f8
JB
4243
4244 WARN_ON(!crtc->enabled);
4245
4246 if (intel_crtc->active)
4247 return;
4248
4249 intel_crtc->active = true;
89b667f8 4250
89b667f8
JB
4251 for_each_encoder_on_crtc(dev, crtc, encoder)
4252 if (encoder->pre_pll_enable)
4253 encoder->pre_pll_enable(encoder);
4254
23538ef1
JN
4255 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4256
e9fd1c02
JN
4257 if (!is_dsi)
4258 vlv_enable_pll(intel_crtc);
89b667f8
JB
4259
4260 for_each_encoder_on_crtc(dev, crtc, encoder)
4261 if (encoder->pre_enable)
4262 encoder->pre_enable(encoder);
4263
2dd24552
JB
4264 i9xx_pfit_enable(intel_crtc);
4265
63cbb074
VS
4266 intel_crtc_load_lut(crtc);
4267
f37fcc2a 4268 intel_update_watermarks(crtc);
e1fdc473 4269 intel_enable_pipe(intel_crtc);
2d9d2b0b 4270 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4271 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4272 intel_enable_planes(crtc);
5c38d48c 4273 intel_crtc_update_cursor(crtc, true);
89b667f8 4274
89b667f8 4275 intel_update_fbc(dev);
5004945f
JN
4276
4277 for_each_encoder_on_crtc(dev, crtc, encoder)
4278 encoder->enable(encoder);
89b667f8
JB
4279}
4280
0b8765c6 4281static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4282{
4283 struct drm_device *dev = crtc->dev;
79e53945
JB
4284 struct drm_i915_private *dev_priv = dev->dev_private;
4285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4286 struct intel_encoder *encoder;
79e53945 4287 int pipe = intel_crtc->pipe;
80824003 4288 int plane = intel_crtc->plane;
79e53945 4289
08a48469
DV
4290 WARN_ON(!crtc->enabled);
4291
f7abfe8b
CW
4292 if (intel_crtc->active)
4293 return;
4294
4295 intel_crtc->active = true;
6b383a7f 4296
9d6d9f19
MK
4297 for_each_encoder_on_crtc(dev, crtc, encoder)
4298 if (encoder->pre_enable)
4299 encoder->pre_enable(encoder);
4300
f6736a1a
DV
4301 i9xx_enable_pll(intel_crtc);
4302
2dd24552
JB
4303 i9xx_pfit_enable(intel_crtc);
4304
63cbb074
VS
4305 intel_crtc_load_lut(crtc);
4306
f37fcc2a 4307 intel_update_watermarks(crtc);
e1fdc473 4308 intel_enable_pipe(intel_crtc);
2d9d2b0b 4309 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4310 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4311 intel_enable_planes(crtc);
22e407d7 4312 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4313 if (IS_G4X(dev))
4314 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4315 intel_crtc_update_cursor(crtc, true);
79e53945 4316
0b8765c6
JB
4317 /* Give the overlay scaler a chance to enable if it's on this pipe */
4318 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4319
f440eb13 4320 intel_update_fbc(dev);
ef9c3aee 4321
fa5c73b1
DV
4322 for_each_encoder_on_crtc(dev, crtc, encoder)
4323 encoder->enable(encoder);
0b8765c6 4324}
79e53945 4325
87476d63
DV
4326static void i9xx_pfit_disable(struct intel_crtc *crtc)
4327{
4328 struct drm_device *dev = crtc->base.dev;
4329 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4330
328d8e82
DV
4331 if (!crtc->config.gmch_pfit.control)
4332 return;
87476d63 4333
328d8e82 4334 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4335
328d8e82
DV
4336 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4337 I915_READ(PFIT_CONTROL));
4338 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4339}
4340
0b8765c6
JB
4341static void i9xx_crtc_disable(struct drm_crtc *crtc)
4342{
4343 struct drm_device *dev = crtc->dev;
4344 struct drm_i915_private *dev_priv = dev->dev_private;
4345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4346 struct intel_encoder *encoder;
0b8765c6
JB
4347 int pipe = intel_crtc->pipe;
4348 int plane = intel_crtc->plane;
ef9c3aee 4349
f7abfe8b
CW
4350 if (!intel_crtc->active)
4351 return;
4352
ea9d758d
DV
4353 for_each_encoder_on_crtc(dev, crtc, encoder)
4354 encoder->disable(encoder);
4355
0b8765c6 4356 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4357 intel_crtc_wait_for_pending_flips(crtc);
4358 drm_vblank_off(dev, pipe);
0b8765c6 4359
5c3fe8b0 4360 if (dev_priv->fbc.plane == plane)
973d04f9 4361 intel_disable_fbc(dev);
79e53945 4362
0d5b8c61
VS
4363 intel_crtc_dpms_overlay(intel_crtc, false);
4364 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4365 intel_disable_planes(crtc);
d1de00ef 4366 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4367
2d9d2b0b 4368 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4369 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4370
87476d63 4371 i9xx_pfit_disable(intel_crtc);
24a1f16d 4372
89b667f8
JB
4373 for_each_encoder_on_crtc(dev, crtc, encoder)
4374 if (encoder->post_disable)
4375 encoder->post_disable(encoder);
4376
f6071166
JB
4377 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4378 vlv_disable_pll(dev_priv, pipe);
4379 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4380 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4381
f7abfe8b 4382 intel_crtc->active = false;
46ba614c 4383 intel_update_watermarks(crtc);
f37fcc2a 4384
6b383a7f 4385 intel_update_fbc(dev);
0b8765c6
JB
4386}
4387
ee7b9f93
JB
4388static void i9xx_crtc_off(struct drm_crtc *crtc)
4389{
4390}
4391
976f8a20
DV
4392static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4393 bool enabled)
2c07245f
ZW
4394{
4395 struct drm_device *dev = crtc->dev;
4396 struct drm_i915_master_private *master_priv;
4397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4398 int pipe = intel_crtc->pipe;
79e53945
JB
4399
4400 if (!dev->primary->master)
4401 return;
4402
4403 master_priv = dev->primary->master->driver_priv;
4404 if (!master_priv->sarea_priv)
4405 return;
4406
79e53945
JB
4407 switch (pipe) {
4408 case 0:
4409 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4410 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4411 break;
4412 case 1:
4413 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4414 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4415 break;
4416 default:
9db4a9c7 4417 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4418 break;
4419 }
79e53945
JB
4420}
4421
976f8a20
DV
4422/**
4423 * Sets the power management mode of the pipe and plane.
4424 */
4425void intel_crtc_update_dpms(struct drm_crtc *crtc)
4426{
4427 struct drm_device *dev = crtc->dev;
4428 struct drm_i915_private *dev_priv = dev->dev_private;
4429 struct intel_encoder *intel_encoder;
4430 bool enable = false;
4431
4432 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4433 enable |= intel_encoder->connectors_active;
4434
4435 if (enable)
4436 dev_priv->display.crtc_enable(crtc);
4437 else
4438 dev_priv->display.crtc_disable(crtc);
4439
4440 intel_crtc_update_sarea(crtc, enable);
4441}
4442
cdd59983
CW
4443static void intel_crtc_disable(struct drm_crtc *crtc)
4444{
cdd59983 4445 struct drm_device *dev = crtc->dev;
976f8a20 4446 struct drm_connector *connector;
ee7b9f93 4447 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4449
976f8a20
DV
4450 /* crtc should still be enabled when we disable it. */
4451 WARN_ON(!crtc->enabled);
4452
4453 dev_priv->display.crtc_disable(crtc);
c77bf565 4454 intel_crtc->eld_vld = false;
976f8a20 4455 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4456 dev_priv->display.off(crtc);
4457
931872fc 4458 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4459 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4460 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4461
4462 if (crtc->fb) {
4463 mutex_lock(&dev->struct_mutex);
1690e1eb 4464 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4465 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4466 crtc->fb = NULL;
4467 }
4468
4469 /* Update computed state. */
4470 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4471 if (!connector->encoder || !connector->encoder->crtc)
4472 continue;
4473
4474 if (connector->encoder->crtc != crtc)
4475 continue;
4476
4477 connector->dpms = DRM_MODE_DPMS_OFF;
4478 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4479 }
4480}
4481
ea5b213a 4482void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4483{
4ef69c7a 4484 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4485
ea5b213a
CW
4486 drm_encoder_cleanup(encoder);
4487 kfree(intel_encoder);
7e7d76c3
JB
4488}
4489
9237329d 4490/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4491 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4492 * state of the entire output pipe. */
9237329d 4493static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4494{
5ab432ef
DV
4495 if (mode == DRM_MODE_DPMS_ON) {
4496 encoder->connectors_active = true;
4497
b2cabb0e 4498 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4499 } else {
4500 encoder->connectors_active = false;
4501
b2cabb0e 4502 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4503 }
79e53945
JB
4504}
4505
0a91ca29
DV
4506/* Cross check the actual hw state with our own modeset state tracking (and it's
4507 * internal consistency). */
b980514c 4508static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4509{
0a91ca29
DV
4510 if (connector->get_hw_state(connector)) {
4511 struct intel_encoder *encoder = connector->encoder;
4512 struct drm_crtc *crtc;
4513 bool encoder_enabled;
4514 enum pipe pipe;
4515
4516 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4517 connector->base.base.id,
4518 drm_get_connector_name(&connector->base));
4519
4520 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4521 "wrong connector dpms state\n");
4522 WARN(connector->base.encoder != &encoder->base,
4523 "active connector not linked to encoder\n");
4524 WARN(!encoder->connectors_active,
4525 "encoder->connectors_active not set\n");
4526
4527 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4528 WARN(!encoder_enabled, "encoder not enabled\n");
4529 if (WARN_ON(!encoder->base.crtc))
4530 return;
4531
4532 crtc = encoder->base.crtc;
4533
4534 WARN(!crtc->enabled, "crtc not enabled\n");
4535 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4536 WARN(pipe != to_intel_crtc(crtc)->pipe,
4537 "encoder active on the wrong pipe\n");
4538 }
79e53945
JB
4539}
4540
5ab432ef
DV
4541/* Even simpler default implementation, if there's really no special case to
4542 * consider. */
4543void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4544{
5ab432ef
DV
4545 /* All the simple cases only support two dpms states. */
4546 if (mode != DRM_MODE_DPMS_ON)
4547 mode = DRM_MODE_DPMS_OFF;
d4270e57 4548
5ab432ef
DV
4549 if (mode == connector->dpms)
4550 return;
4551
4552 connector->dpms = mode;
4553
4554 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4555 if (connector->encoder)
4556 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4557
b980514c 4558 intel_modeset_check_state(connector->dev);
79e53945
JB
4559}
4560
f0947c37
DV
4561/* Simple connector->get_hw_state implementation for encoders that support only
4562 * one connector and no cloning and hence the encoder state determines the state
4563 * of the connector. */
4564bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4565{
24929352 4566 enum pipe pipe = 0;
f0947c37 4567 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4568
f0947c37 4569 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4570}
4571
1857e1da
DV
4572static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4573 struct intel_crtc_config *pipe_config)
4574{
4575 struct drm_i915_private *dev_priv = dev->dev_private;
4576 struct intel_crtc *pipe_B_crtc =
4577 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4578
4579 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4580 pipe_name(pipe), pipe_config->fdi_lanes);
4581 if (pipe_config->fdi_lanes > 4) {
4582 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4583 pipe_name(pipe), pipe_config->fdi_lanes);
4584 return false;
4585 }
4586
bafb6553 4587 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4588 if (pipe_config->fdi_lanes > 2) {
4589 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4590 pipe_config->fdi_lanes);
4591 return false;
4592 } else {
4593 return true;
4594 }
4595 }
4596
4597 if (INTEL_INFO(dev)->num_pipes == 2)
4598 return true;
4599
4600 /* Ivybridge 3 pipe is really complicated */
4601 switch (pipe) {
4602 case PIPE_A:
4603 return true;
4604 case PIPE_B:
4605 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4606 pipe_config->fdi_lanes > 2) {
4607 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4608 pipe_name(pipe), pipe_config->fdi_lanes);
4609 return false;
4610 }
4611 return true;
4612 case PIPE_C:
1e833f40 4613 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4614 pipe_B_crtc->config.fdi_lanes <= 2) {
4615 if (pipe_config->fdi_lanes > 2) {
4616 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4617 pipe_name(pipe), pipe_config->fdi_lanes);
4618 return false;
4619 }
4620 } else {
4621 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4622 return false;
4623 }
4624 return true;
4625 default:
4626 BUG();
4627 }
4628}
4629
e29c22c0
DV
4630#define RETRY 1
4631static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4632 struct intel_crtc_config *pipe_config)
877d48d5 4633{
1857e1da 4634 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4635 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4636 int lane, link_bw, fdi_dotclock;
e29c22c0 4637 bool setup_ok, needs_recompute = false;
877d48d5 4638
e29c22c0 4639retry:
877d48d5
DV
4640 /* FDI is a binary signal running at ~2.7GHz, encoding
4641 * each output octet as 10 bits. The actual frequency
4642 * is stored as a divider into a 100MHz clock, and the
4643 * mode pixel clock is stored in units of 1KHz.
4644 * Hence the bw of each lane in terms of the mode signal
4645 * is:
4646 */
4647 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4648
241bfc38 4649 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4650
2bd89a07 4651 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4652 pipe_config->pipe_bpp);
4653
4654 pipe_config->fdi_lanes = lane;
4655
2bd89a07 4656 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4657 link_bw, &pipe_config->fdi_m_n);
1857e1da 4658
e29c22c0
DV
4659 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4660 intel_crtc->pipe, pipe_config);
4661 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4662 pipe_config->pipe_bpp -= 2*3;
4663 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4664 pipe_config->pipe_bpp);
4665 needs_recompute = true;
4666 pipe_config->bw_constrained = true;
4667
4668 goto retry;
4669 }
4670
4671 if (needs_recompute)
4672 return RETRY;
4673
4674 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4675}
4676
42db64ef
PZ
4677static void hsw_compute_ips_config(struct intel_crtc *crtc,
4678 struct intel_crtc_config *pipe_config)
4679{
d330a953 4680 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4681 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4682 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4683}
4684
a43f6e0f 4685static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4686 struct intel_crtc_config *pipe_config)
79e53945 4687{
a43f6e0f 4688 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4689 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4690
ad3a4479 4691 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4692 if (INTEL_INFO(dev)->gen < 4) {
4693 struct drm_i915_private *dev_priv = dev->dev_private;
4694 int clock_limit =
4695 dev_priv->display.get_display_clock_speed(dev);
4696
4697 /*
4698 * Enable pixel doubling when the dot clock
4699 * is > 90% of the (display) core speed.
4700 *
b397c96b
VS
4701 * GDG double wide on either pipe,
4702 * otherwise pipe A only.
cf532bb2 4703 */
b397c96b 4704 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4705 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4706 clock_limit *= 2;
cf532bb2 4707 pipe_config->double_wide = true;
ad3a4479
VS
4708 }
4709
241bfc38 4710 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4711 return -EINVAL;
2c07245f 4712 }
89749350 4713
1d1d0e27
VS
4714 /*
4715 * Pipe horizontal size must be even in:
4716 * - DVO ganged mode
4717 * - LVDS dual channel mode
4718 * - Double wide pipe
4719 */
4720 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4721 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4722 pipe_config->pipe_src_w &= ~1;
4723
8693a824
DL
4724 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4725 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4726 */
4727 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4728 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4729 return -EINVAL;
44f46b42 4730
bd080ee5 4731 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4732 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4733 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4734 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4735 * for lvds. */
4736 pipe_config->pipe_bpp = 8*3;
4737 }
4738
f5adf94e 4739 if (HAS_IPS(dev))
a43f6e0f
DV
4740 hsw_compute_ips_config(crtc, pipe_config);
4741
4742 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4743 * clock survives for now. */
4744 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4745 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4746
877d48d5 4747 if (pipe_config->has_pch_encoder)
a43f6e0f 4748 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4749
e29c22c0 4750 return 0;
79e53945
JB
4751}
4752
25eb05fc
JB
4753static int valleyview_get_display_clock_speed(struct drm_device *dev)
4754{
4755 return 400000; /* FIXME */
4756}
4757
e70236a8
JB
4758static int i945_get_display_clock_speed(struct drm_device *dev)
4759{
4760 return 400000;
4761}
79e53945 4762
e70236a8 4763static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4764{
e70236a8
JB
4765 return 333000;
4766}
79e53945 4767
e70236a8
JB
4768static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4769{
4770 return 200000;
4771}
79e53945 4772
257a7ffc
DV
4773static int pnv_get_display_clock_speed(struct drm_device *dev)
4774{
4775 u16 gcfgc = 0;
4776
4777 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4778
4779 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4780 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4781 return 267000;
4782 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4783 return 333000;
4784 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4785 return 444000;
4786 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4787 return 200000;
4788 default:
4789 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4790 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4791 return 133000;
4792 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4793 return 167000;
4794 }
4795}
4796
e70236a8
JB
4797static int i915gm_get_display_clock_speed(struct drm_device *dev)
4798{
4799 u16 gcfgc = 0;
79e53945 4800
e70236a8
JB
4801 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4802
4803 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4804 return 133000;
4805 else {
4806 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4807 case GC_DISPLAY_CLOCK_333_MHZ:
4808 return 333000;
4809 default:
4810 case GC_DISPLAY_CLOCK_190_200_MHZ:
4811 return 190000;
79e53945 4812 }
e70236a8
JB
4813 }
4814}
4815
4816static int i865_get_display_clock_speed(struct drm_device *dev)
4817{
4818 return 266000;
4819}
4820
4821static int i855_get_display_clock_speed(struct drm_device *dev)
4822{
4823 u16 hpllcc = 0;
4824 /* Assume that the hardware is in the high speed state. This
4825 * should be the default.
4826 */
4827 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4828 case GC_CLOCK_133_200:
4829 case GC_CLOCK_100_200:
4830 return 200000;
4831 case GC_CLOCK_166_250:
4832 return 250000;
4833 case GC_CLOCK_100_133:
79e53945 4834 return 133000;
e70236a8 4835 }
79e53945 4836
e70236a8
JB
4837 /* Shouldn't happen */
4838 return 0;
4839}
79e53945 4840
e70236a8
JB
4841static int i830_get_display_clock_speed(struct drm_device *dev)
4842{
4843 return 133000;
79e53945
JB
4844}
4845
2c07245f 4846static void
a65851af 4847intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4848{
a65851af
VS
4849 while (*num > DATA_LINK_M_N_MASK ||
4850 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4851 *num >>= 1;
4852 *den >>= 1;
4853 }
4854}
4855
a65851af
VS
4856static void compute_m_n(unsigned int m, unsigned int n,
4857 uint32_t *ret_m, uint32_t *ret_n)
4858{
4859 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4860 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4861 intel_reduce_m_n_ratio(ret_m, ret_n);
4862}
4863
e69d0bc1
DV
4864void
4865intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4866 int pixel_clock, int link_clock,
4867 struct intel_link_m_n *m_n)
2c07245f 4868{
e69d0bc1 4869 m_n->tu = 64;
a65851af
VS
4870
4871 compute_m_n(bits_per_pixel * pixel_clock,
4872 link_clock * nlanes * 8,
4873 &m_n->gmch_m, &m_n->gmch_n);
4874
4875 compute_m_n(pixel_clock, link_clock,
4876 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4877}
4878
a7615030
CW
4879static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4880{
d330a953
JN
4881 if (i915.panel_use_ssc >= 0)
4882 return i915.panel_use_ssc != 0;
41aa3448 4883 return dev_priv->vbt.lvds_use_ssc
435793df 4884 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4885}
4886
c65d77d8
JB
4887static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4888{
4889 struct drm_device *dev = crtc->dev;
4890 struct drm_i915_private *dev_priv = dev->dev_private;
4891 int refclk;
4892
a0c4da24 4893 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4894 refclk = 100000;
a0c4da24 4895 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4896 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4897 refclk = dev_priv->vbt.lvds_ssc_freq;
4898 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4899 } else if (!IS_GEN2(dev)) {
4900 refclk = 96000;
4901 } else {
4902 refclk = 48000;
4903 }
4904
4905 return refclk;
4906}
4907
7429e9d4 4908static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4909{
7df00d7a 4910 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4911}
f47709a9 4912
7429e9d4
DV
4913static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4914{
4915 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4916}
4917
f47709a9 4918static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4919 intel_clock_t *reduced_clock)
4920{
f47709a9 4921 struct drm_device *dev = crtc->base.dev;
a7516a05 4922 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4923 int pipe = crtc->pipe;
a7516a05
JB
4924 u32 fp, fp2 = 0;
4925
4926 if (IS_PINEVIEW(dev)) {
7429e9d4 4927 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4928 if (reduced_clock)
7429e9d4 4929 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4930 } else {
7429e9d4 4931 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4932 if (reduced_clock)
7429e9d4 4933 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4934 }
4935
4936 I915_WRITE(FP0(pipe), fp);
8bcc2795 4937 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4938
f47709a9
DV
4939 crtc->lowfreq_avail = false;
4940 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 4941 reduced_clock && i915.powersave) {
a7516a05 4942 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4943 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4944 crtc->lowfreq_avail = true;
a7516a05
JB
4945 } else {
4946 I915_WRITE(FP1(pipe), fp);
8bcc2795 4947 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4948 }
4949}
4950
5e69f97f
CML
4951static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4952 pipe)
89b667f8
JB
4953{
4954 u32 reg_val;
4955
4956 /*
4957 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4958 * and set it to a reasonable value instead.
4959 */
ab3c759a 4960 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4961 reg_val &= 0xffffff00;
4962 reg_val |= 0x00000030;
ab3c759a 4963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4964
ab3c759a 4965 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4966 reg_val &= 0x8cffffff;
4967 reg_val = 0x8c000000;
ab3c759a 4968 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4969
ab3c759a 4970 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4971 reg_val &= 0xffffff00;
ab3c759a 4972 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4973
ab3c759a 4974 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4975 reg_val &= 0x00ffffff;
4976 reg_val |= 0xb0000000;
ab3c759a 4977 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4978}
4979
b551842d
DV
4980static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4981 struct intel_link_m_n *m_n)
4982{
4983 struct drm_device *dev = crtc->base.dev;
4984 struct drm_i915_private *dev_priv = dev->dev_private;
4985 int pipe = crtc->pipe;
4986
e3b95f1e
DV
4987 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4988 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4989 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4990 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4991}
4992
4993static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4994 struct intel_link_m_n *m_n)
4995{
4996 struct drm_device *dev = crtc->base.dev;
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 int pipe = crtc->pipe;
4999 enum transcoder transcoder = crtc->config.cpu_transcoder;
5000
5001 if (INTEL_INFO(dev)->gen >= 5) {
5002 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5003 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5004 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5005 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5006 } else {
e3b95f1e
DV
5007 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5008 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5009 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5010 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5011 }
5012}
5013
03afc4a2
DV
5014static void intel_dp_set_m_n(struct intel_crtc *crtc)
5015{
5016 if (crtc->config.has_pch_encoder)
5017 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5018 else
5019 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5020}
5021
f47709a9 5022static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5023{
f47709a9 5024 struct drm_device *dev = crtc->base.dev;
a0c4da24 5025 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5026 int pipe = crtc->pipe;
89b667f8 5027 u32 dpll, mdiv;
a0c4da24 5028 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5029 u32 coreclk, reg_val, dpll_md;
a0c4da24 5030
09153000
DV
5031 mutex_lock(&dev_priv->dpio_lock);
5032
f47709a9
DV
5033 bestn = crtc->config.dpll.n;
5034 bestm1 = crtc->config.dpll.m1;
5035 bestm2 = crtc->config.dpll.m2;
5036 bestp1 = crtc->config.dpll.p1;
5037 bestp2 = crtc->config.dpll.p2;
a0c4da24 5038
89b667f8
JB
5039 /* See eDP HDMI DPIO driver vbios notes doc */
5040
5041 /* PLL B needs special handling */
5042 if (pipe)
5e69f97f 5043 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5044
5045 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5046 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5047
5048 /* Disable target IRef on PLL */
ab3c759a 5049 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5050 reg_val &= 0x00ffffff;
ab3c759a 5051 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5052
5053 /* Disable fast lock */
ab3c759a 5054 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5055
5056 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5057 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5058 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5059 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5060 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5061
5062 /*
5063 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5064 * but we don't support that).
5065 * Note: don't use the DAC post divider as it seems unstable.
5066 */
5067 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5068 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5069
a0c4da24 5070 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5071 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5072
89b667f8 5073 /* Set HBR and RBR LPF coefficients */
ff9a6750 5074 if (crtc->config.port_clock == 162000 ||
99750bd4 5075 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5076 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5077 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5078 0x009f0003);
89b667f8 5079 else
ab3c759a 5080 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5081 0x00d0000f);
5082
5083 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5084 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5085 /* Use SSC source */
5086 if (!pipe)
ab3c759a 5087 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5088 0x0df40000);
5089 else
ab3c759a 5090 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5091 0x0df70000);
5092 } else { /* HDMI or VGA */
5093 /* Use bend source */
5094 if (!pipe)
ab3c759a 5095 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5096 0x0df70000);
5097 else
ab3c759a 5098 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5099 0x0df40000);
5100 }
a0c4da24 5101
ab3c759a 5102 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5103 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5104 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5105 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5106 coreclk |= 0x01000000;
ab3c759a 5107 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5108
ab3c759a 5109 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5110
e5cbfbfb
ID
5111 /*
5112 * Enable DPIO clock input. We should never disable the reference
5113 * clock for pipe B, since VGA hotplug / manual detection depends
5114 * on it.
5115 */
89b667f8
JB
5116 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5117 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5118 /* We should never disable this, set it here for state tracking */
5119 if (pipe == PIPE_B)
89b667f8 5120 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5121 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5122 crtc->config.dpll_hw_state.dpll = dpll;
5123
ef1b460d
DV
5124 dpll_md = (crtc->config.pixel_multiplier - 1)
5125 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5126 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5127
89b667f8
JB
5128 if (crtc->config.has_dp_encoder)
5129 intel_dp_set_m_n(crtc);
09153000
DV
5130
5131 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5132}
5133
f47709a9
DV
5134static void i9xx_update_pll(struct intel_crtc *crtc,
5135 intel_clock_t *reduced_clock,
eb1cbe48
DV
5136 int num_connectors)
5137{
f47709a9 5138 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5139 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5140 u32 dpll;
5141 bool is_sdvo;
f47709a9 5142 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5143
f47709a9 5144 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5145
f47709a9
DV
5146 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5147 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5148
5149 dpll = DPLL_VGA_MODE_DIS;
5150
f47709a9 5151 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5152 dpll |= DPLLB_MODE_LVDS;
5153 else
5154 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5155
ef1b460d 5156 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5157 dpll |= (crtc->config.pixel_multiplier - 1)
5158 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5159 }
198a037f
DV
5160
5161 if (is_sdvo)
4a33e48d 5162 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5163
f47709a9 5164 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5165 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5166
5167 /* compute bitmask from p1 value */
5168 if (IS_PINEVIEW(dev))
5169 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5170 else {
5171 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5172 if (IS_G4X(dev) && reduced_clock)
5173 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5174 }
5175 switch (clock->p2) {
5176 case 5:
5177 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5178 break;
5179 case 7:
5180 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5181 break;
5182 case 10:
5183 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5184 break;
5185 case 14:
5186 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5187 break;
5188 }
5189 if (INTEL_INFO(dev)->gen >= 4)
5190 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5191
09ede541 5192 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5193 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5194 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5195 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5196 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5197 else
5198 dpll |= PLL_REF_INPUT_DREFCLK;
5199
5200 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5201 crtc->config.dpll_hw_state.dpll = dpll;
5202
eb1cbe48 5203 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5204 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5205 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5206 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5207 }
66e3d5c0
DV
5208
5209 if (crtc->config.has_dp_encoder)
5210 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5211}
5212
f47709a9 5213static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5214 intel_clock_t *reduced_clock,
eb1cbe48
DV
5215 int num_connectors)
5216{
f47709a9 5217 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5218 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5219 u32 dpll;
f47709a9 5220 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5221
f47709a9 5222 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5223
eb1cbe48
DV
5224 dpll = DPLL_VGA_MODE_DIS;
5225
f47709a9 5226 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5227 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5228 } else {
5229 if (clock->p1 == 2)
5230 dpll |= PLL_P1_DIVIDE_BY_TWO;
5231 else
5232 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5233 if (clock->p2 == 4)
5234 dpll |= PLL_P2_DIVIDE_BY_4;
5235 }
5236
4a33e48d
DV
5237 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5238 dpll |= DPLL_DVO_2X_MODE;
5239
f47709a9 5240 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5241 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5242 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5243 else
5244 dpll |= PLL_REF_INPUT_DREFCLK;
5245
5246 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5247 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5248}
5249
8a654f3b 5250static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5251{
5252 struct drm_device *dev = intel_crtc->base.dev;
5253 struct drm_i915_private *dev_priv = dev->dev_private;
5254 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5255 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5256 struct drm_display_mode *adjusted_mode =
5257 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5258 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5259
5260 /* We need to be careful not to changed the adjusted mode, for otherwise
5261 * the hw state checker will get angry at the mismatch. */
5262 crtc_vtotal = adjusted_mode->crtc_vtotal;
5263 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5264
5265 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5266 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5267 crtc_vtotal -= 1;
5268 crtc_vblank_end -= 1;
b0e77b9c
PZ
5269 vsyncshift = adjusted_mode->crtc_hsync_start
5270 - adjusted_mode->crtc_htotal / 2;
5271 } else {
5272 vsyncshift = 0;
5273 }
5274
5275 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5276 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5277
fe2b8f9d 5278 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5279 (adjusted_mode->crtc_hdisplay - 1) |
5280 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5281 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5282 (adjusted_mode->crtc_hblank_start - 1) |
5283 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5284 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5285 (adjusted_mode->crtc_hsync_start - 1) |
5286 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5287
fe2b8f9d 5288 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5289 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5290 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5291 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5292 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5293 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5294 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5295 (adjusted_mode->crtc_vsync_start - 1) |
5296 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5297
b5e508d4
PZ
5298 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5299 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5300 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5301 * bits. */
5302 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5303 (pipe == PIPE_B || pipe == PIPE_C))
5304 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5305
b0e77b9c
PZ
5306 /* pipesrc controls the size that is scaled from, which should
5307 * always be the user's requested size.
5308 */
5309 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5310 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5311 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5312}
5313
1bd1bd80
DV
5314static void intel_get_pipe_timings(struct intel_crtc *crtc,
5315 struct intel_crtc_config *pipe_config)
5316{
5317 struct drm_device *dev = crtc->base.dev;
5318 struct drm_i915_private *dev_priv = dev->dev_private;
5319 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5320 uint32_t tmp;
5321
5322 tmp = I915_READ(HTOTAL(cpu_transcoder));
5323 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5324 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5325 tmp = I915_READ(HBLANK(cpu_transcoder));
5326 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5327 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5328 tmp = I915_READ(HSYNC(cpu_transcoder));
5329 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5330 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5331
5332 tmp = I915_READ(VTOTAL(cpu_transcoder));
5333 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5334 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5335 tmp = I915_READ(VBLANK(cpu_transcoder));
5336 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5337 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5338 tmp = I915_READ(VSYNC(cpu_transcoder));
5339 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5340 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5341
5342 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5343 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5344 pipe_config->adjusted_mode.crtc_vtotal += 1;
5345 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5346 }
5347
5348 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5349 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5350 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5351
5352 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5353 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5354}
5355
f6a83288
DV
5356void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5357 struct intel_crtc_config *pipe_config)
babea61d 5358{
f6a83288
DV
5359 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5360 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5361 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5362 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5363
f6a83288
DV
5364 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5365 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5366 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5367 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5368
f6a83288 5369 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5370
f6a83288
DV
5371 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5372 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5373}
5374
84b046f3
DV
5375static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5376{
5377 struct drm_device *dev = intel_crtc->base.dev;
5378 struct drm_i915_private *dev_priv = dev->dev_private;
5379 uint32_t pipeconf;
5380
9f11a9e4 5381 pipeconf = 0;
84b046f3 5382
67c72a12
DV
5383 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5384 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5385 pipeconf |= PIPECONF_ENABLE;
5386
cf532bb2
VS
5387 if (intel_crtc->config.double_wide)
5388 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5389
ff9ce46e
DV
5390 /* only g4x and later have fancy bpc/dither controls */
5391 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5392 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5393 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5394 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5395 PIPECONF_DITHER_TYPE_SP;
84b046f3 5396
ff9ce46e
DV
5397 switch (intel_crtc->config.pipe_bpp) {
5398 case 18:
5399 pipeconf |= PIPECONF_6BPC;
5400 break;
5401 case 24:
5402 pipeconf |= PIPECONF_8BPC;
5403 break;
5404 case 30:
5405 pipeconf |= PIPECONF_10BPC;
5406 break;
5407 default:
5408 /* Case prevented by intel_choose_pipe_bpp_dither. */
5409 BUG();
84b046f3
DV
5410 }
5411 }
5412
5413 if (HAS_PIPE_CXSR(dev)) {
5414 if (intel_crtc->lowfreq_avail) {
5415 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5416 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5417 } else {
5418 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5419 }
5420 }
5421
84b046f3
DV
5422 if (!IS_GEN2(dev) &&
5423 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5424 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5425 else
5426 pipeconf |= PIPECONF_PROGRESSIVE;
5427
9f11a9e4
DV
5428 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5429 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5430
84b046f3
DV
5431 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5432 POSTING_READ(PIPECONF(intel_crtc->pipe));
5433}
5434
f564048e 5435static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5436 int x, int y,
94352cf9 5437 struct drm_framebuffer *fb)
79e53945
JB
5438{
5439 struct drm_device *dev = crtc->dev;
5440 struct drm_i915_private *dev_priv = dev->dev_private;
5441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5442 int pipe = intel_crtc->pipe;
80824003 5443 int plane = intel_crtc->plane;
c751ce4f 5444 int refclk, num_connectors = 0;
652c393a 5445 intel_clock_t clock, reduced_clock;
84b046f3 5446 u32 dspcntr;
a16af721 5447 bool ok, has_reduced_clock = false;
e9fd1c02 5448 bool is_lvds = false, is_dsi = false;
5eddb70b 5449 struct intel_encoder *encoder;
d4906093 5450 const intel_limit_t *limit;
5c3b82e2 5451 int ret;
79e53945 5452
6c2b7c12 5453 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5454 switch (encoder->type) {
79e53945
JB
5455 case INTEL_OUTPUT_LVDS:
5456 is_lvds = true;
5457 break;
e9fd1c02
JN
5458 case INTEL_OUTPUT_DSI:
5459 is_dsi = true;
5460 break;
79e53945 5461 }
43565a06 5462
c751ce4f 5463 num_connectors++;
79e53945
JB
5464 }
5465
f2335330
JN
5466 if (is_dsi)
5467 goto skip_dpll;
5468
5469 if (!intel_crtc->config.clock_set) {
5470 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5471
e9fd1c02
JN
5472 /*
5473 * Returns a set of divisors for the desired target clock with
5474 * the given refclk, or FALSE. The returned values represent
5475 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5476 * 2) / p1 / p2.
5477 */
5478 limit = intel_limit(crtc, refclk);
5479 ok = dev_priv->display.find_dpll(limit, crtc,
5480 intel_crtc->config.port_clock,
5481 refclk, NULL, &clock);
f2335330 5482 if (!ok) {
e9fd1c02
JN
5483 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5484 return -EINVAL;
5485 }
79e53945 5486
f2335330
JN
5487 if (is_lvds && dev_priv->lvds_downclock_avail) {
5488 /*
5489 * Ensure we match the reduced clock's P to the target
5490 * clock. If the clocks don't match, we can't switch
5491 * the display clock by using the FP0/FP1. In such case
5492 * we will disable the LVDS downclock feature.
5493 */
5494 has_reduced_clock =
5495 dev_priv->display.find_dpll(limit, crtc,
5496 dev_priv->lvds_downclock,
5497 refclk, &clock,
5498 &reduced_clock);
5499 }
5500 /* Compat-code for transition, will disappear. */
f47709a9
DV
5501 intel_crtc->config.dpll.n = clock.n;
5502 intel_crtc->config.dpll.m1 = clock.m1;
5503 intel_crtc->config.dpll.m2 = clock.m2;
5504 intel_crtc->config.dpll.p1 = clock.p1;
5505 intel_crtc->config.dpll.p2 = clock.p2;
5506 }
7026d4ac 5507
e9fd1c02 5508 if (IS_GEN2(dev)) {
8a654f3b 5509 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5510 has_reduced_clock ? &reduced_clock : NULL,
5511 num_connectors);
e9fd1c02 5512 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5513 vlv_update_pll(intel_crtc);
e9fd1c02 5514 } else {
f47709a9 5515 i9xx_update_pll(intel_crtc,
eb1cbe48 5516 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5517 num_connectors);
e9fd1c02 5518 }
79e53945 5519
f2335330 5520skip_dpll:
79e53945
JB
5521 /* Set up the display plane register */
5522 dspcntr = DISPPLANE_GAMMA_ENABLE;
5523
da6ecc5d
JB
5524 if (!IS_VALLEYVIEW(dev)) {
5525 if (pipe == 0)
5526 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5527 else
5528 dspcntr |= DISPPLANE_SEL_PIPE_B;
5529 }
79e53945 5530
8a654f3b 5531 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5532
5533 /* pipesrc and dspsize control the size that is scaled from,
5534 * which should always be the user's requested size.
79e53945 5535 */
929c77fb 5536 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5537 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5538 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5539 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5540
84b046f3
DV
5541 i9xx_set_pipeconf(intel_crtc);
5542
f564048e
EA
5543 I915_WRITE(DSPCNTR(plane), dspcntr);
5544 POSTING_READ(DSPCNTR(plane));
5545
94352cf9 5546 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5547
f564048e
EA
5548 return ret;
5549}
5550
2fa2fe9a
DV
5551static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5552 struct intel_crtc_config *pipe_config)
5553{
5554 struct drm_device *dev = crtc->base.dev;
5555 struct drm_i915_private *dev_priv = dev->dev_private;
5556 uint32_t tmp;
5557
dc9e7dec
VS
5558 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5559 return;
5560
2fa2fe9a 5561 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5562 if (!(tmp & PFIT_ENABLE))
5563 return;
2fa2fe9a 5564
06922821 5565 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5566 if (INTEL_INFO(dev)->gen < 4) {
5567 if (crtc->pipe != PIPE_B)
5568 return;
2fa2fe9a
DV
5569 } else {
5570 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5571 return;
5572 }
5573
06922821 5574 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5575 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5576 if (INTEL_INFO(dev)->gen < 5)
5577 pipe_config->gmch_pfit.lvds_border_bits =
5578 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5579}
5580
acbec814
JB
5581static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5582 struct intel_crtc_config *pipe_config)
5583{
5584 struct drm_device *dev = crtc->base.dev;
5585 struct drm_i915_private *dev_priv = dev->dev_private;
5586 int pipe = pipe_config->cpu_transcoder;
5587 intel_clock_t clock;
5588 u32 mdiv;
662c6ecb 5589 int refclk = 100000;
acbec814
JB
5590
5591 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5592 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5593 mutex_unlock(&dev_priv->dpio_lock);
5594
5595 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5596 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5597 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5598 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5599 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5600
f646628b 5601 vlv_clock(refclk, &clock);
acbec814 5602
f646628b
VS
5603 /* clock.dot is the fast clock */
5604 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5605}
5606
0e8ffe1b
DV
5607static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5608 struct intel_crtc_config *pipe_config)
5609{
5610 struct drm_device *dev = crtc->base.dev;
5611 struct drm_i915_private *dev_priv = dev->dev_private;
5612 uint32_t tmp;
5613
e143a21c 5614 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5615 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5616
0e8ffe1b
DV
5617 tmp = I915_READ(PIPECONF(crtc->pipe));
5618 if (!(tmp & PIPECONF_ENABLE))
5619 return false;
5620
42571aef
VS
5621 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5622 switch (tmp & PIPECONF_BPC_MASK) {
5623 case PIPECONF_6BPC:
5624 pipe_config->pipe_bpp = 18;
5625 break;
5626 case PIPECONF_8BPC:
5627 pipe_config->pipe_bpp = 24;
5628 break;
5629 case PIPECONF_10BPC:
5630 pipe_config->pipe_bpp = 30;
5631 break;
5632 default:
5633 break;
5634 }
5635 }
5636
282740f7
VS
5637 if (INTEL_INFO(dev)->gen < 4)
5638 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5639
1bd1bd80
DV
5640 intel_get_pipe_timings(crtc, pipe_config);
5641
2fa2fe9a
DV
5642 i9xx_get_pfit_config(crtc, pipe_config);
5643
6c49f241
DV
5644 if (INTEL_INFO(dev)->gen >= 4) {
5645 tmp = I915_READ(DPLL_MD(crtc->pipe));
5646 pipe_config->pixel_multiplier =
5647 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5648 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5649 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5650 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5651 tmp = I915_READ(DPLL(crtc->pipe));
5652 pipe_config->pixel_multiplier =
5653 ((tmp & SDVO_MULTIPLIER_MASK)
5654 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5655 } else {
5656 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5657 * port and will be fixed up in the encoder->get_config
5658 * function. */
5659 pipe_config->pixel_multiplier = 1;
5660 }
8bcc2795
DV
5661 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5662 if (!IS_VALLEYVIEW(dev)) {
5663 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5664 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5665 } else {
5666 /* Mask out read-only status bits. */
5667 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5668 DPLL_PORTC_READY_MASK |
5669 DPLL_PORTB_READY_MASK);
8bcc2795 5670 }
6c49f241 5671
acbec814
JB
5672 if (IS_VALLEYVIEW(dev))
5673 vlv_crtc_clock_get(crtc, pipe_config);
5674 else
5675 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5676
0e8ffe1b
DV
5677 return true;
5678}
5679
dde86e2d 5680static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5681{
5682 struct drm_i915_private *dev_priv = dev->dev_private;
5683 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5684 struct intel_encoder *encoder;
74cfd7ac 5685 u32 val, final;
13d83a67 5686 bool has_lvds = false;
199e5d79 5687 bool has_cpu_edp = false;
199e5d79 5688 bool has_panel = false;
99eb6a01
KP
5689 bool has_ck505 = false;
5690 bool can_ssc = false;
13d83a67
JB
5691
5692 /* We need to take the global config into account */
199e5d79
KP
5693 list_for_each_entry(encoder, &mode_config->encoder_list,
5694 base.head) {
5695 switch (encoder->type) {
5696 case INTEL_OUTPUT_LVDS:
5697 has_panel = true;
5698 has_lvds = true;
5699 break;
5700 case INTEL_OUTPUT_EDP:
5701 has_panel = true;
2de6905f 5702 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5703 has_cpu_edp = true;
5704 break;
13d83a67
JB
5705 }
5706 }
5707
99eb6a01 5708 if (HAS_PCH_IBX(dev)) {
41aa3448 5709 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5710 can_ssc = has_ck505;
5711 } else {
5712 has_ck505 = false;
5713 can_ssc = true;
5714 }
5715
2de6905f
ID
5716 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5717 has_panel, has_lvds, has_ck505);
13d83a67
JB
5718
5719 /* Ironlake: try to setup display ref clock before DPLL
5720 * enabling. This is only under driver's control after
5721 * PCH B stepping, previous chipset stepping should be
5722 * ignoring this setting.
5723 */
74cfd7ac
CW
5724 val = I915_READ(PCH_DREF_CONTROL);
5725
5726 /* As we must carefully and slowly disable/enable each source in turn,
5727 * compute the final state we want first and check if we need to
5728 * make any changes at all.
5729 */
5730 final = val;
5731 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5732 if (has_ck505)
5733 final |= DREF_NONSPREAD_CK505_ENABLE;
5734 else
5735 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5736
5737 final &= ~DREF_SSC_SOURCE_MASK;
5738 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5739 final &= ~DREF_SSC1_ENABLE;
5740
5741 if (has_panel) {
5742 final |= DREF_SSC_SOURCE_ENABLE;
5743
5744 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5745 final |= DREF_SSC1_ENABLE;
5746
5747 if (has_cpu_edp) {
5748 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5749 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5750 else
5751 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5752 } else
5753 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5754 } else {
5755 final |= DREF_SSC_SOURCE_DISABLE;
5756 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5757 }
5758
5759 if (final == val)
5760 return;
5761
13d83a67 5762 /* Always enable nonspread source */
74cfd7ac 5763 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5764
99eb6a01 5765 if (has_ck505)
74cfd7ac 5766 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5767 else
74cfd7ac 5768 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5769
199e5d79 5770 if (has_panel) {
74cfd7ac
CW
5771 val &= ~DREF_SSC_SOURCE_MASK;
5772 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5773
199e5d79 5774 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5775 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5776 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5777 val |= DREF_SSC1_ENABLE;
e77166b5 5778 } else
74cfd7ac 5779 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5780
5781 /* Get SSC going before enabling the outputs */
74cfd7ac 5782 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5783 POSTING_READ(PCH_DREF_CONTROL);
5784 udelay(200);
5785
74cfd7ac 5786 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5787
5788 /* Enable CPU source on CPU attached eDP */
199e5d79 5789 if (has_cpu_edp) {
99eb6a01 5790 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5791 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5792 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5793 }
13d83a67 5794 else
74cfd7ac 5795 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5796 } else
74cfd7ac 5797 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5798
74cfd7ac 5799 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5800 POSTING_READ(PCH_DREF_CONTROL);
5801 udelay(200);
5802 } else {
5803 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5804
74cfd7ac 5805 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5806
5807 /* Turn off CPU output */
74cfd7ac 5808 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5809
74cfd7ac 5810 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5811 POSTING_READ(PCH_DREF_CONTROL);
5812 udelay(200);
5813
5814 /* Turn off the SSC source */
74cfd7ac
CW
5815 val &= ~DREF_SSC_SOURCE_MASK;
5816 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5817
5818 /* Turn off SSC1 */
74cfd7ac 5819 val &= ~DREF_SSC1_ENABLE;
199e5d79 5820
74cfd7ac 5821 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5822 POSTING_READ(PCH_DREF_CONTROL);
5823 udelay(200);
5824 }
74cfd7ac
CW
5825
5826 BUG_ON(val != final);
13d83a67
JB
5827}
5828
f31f2d55 5829static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5830{
f31f2d55 5831 uint32_t tmp;
dde86e2d 5832
0ff066a9
PZ
5833 tmp = I915_READ(SOUTH_CHICKEN2);
5834 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5835 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5836
0ff066a9
PZ
5837 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5838 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5839 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5840
0ff066a9
PZ
5841 tmp = I915_READ(SOUTH_CHICKEN2);
5842 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5843 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5844
0ff066a9
PZ
5845 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5846 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5847 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5848}
5849
5850/* WaMPhyProgramming:hsw */
5851static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5852{
5853 uint32_t tmp;
dde86e2d
PZ
5854
5855 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5856 tmp &= ~(0xFF << 24);
5857 tmp |= (0x12 << 24);
5858 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5859
dde86e2d
PZ
5860 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5861 tmp |= (1 << 11);
5862 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5863
5864 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5865 tmp |= (1 << 11);
5866 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5867
dde86e2d
PZ
5868 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5869 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5870 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5871
5872 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5873 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5874 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5875
0ff066a9
PZ
5876 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5877 tmp &= ~(7 << 13);
5878 tmp |= (5 << 13);
5879 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5880
0ff066a9
PZ
5881 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5882 tmp &= ~(7 << 13);
5883 tmp |= (5 << 13);
5884 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5885
5886 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5887 tmp &= ~0xFF;
5888 tmp |= 0x1C;
5889 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5890
5891 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5892 tmp &= ~0xFF;
5893 tmp |= 0x1C;
5894 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5895
5896 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5897 tmp &= ~(0xFF << 16);
5898 tmp |= (0x1C << 16);
5899 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5900
5901 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5902 tmp &= ~(0xFF << 16);
5903 tmp |= (0x1C << 16);
5904 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5905
0ff066a9
PZ
5906 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5907 tmp |= (1 << 27);
5908 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5909
0ff066a9
PZ
5910 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5911 tmp |= (1 << 27);
5912 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5913
0ff066a9
PZ
5914 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5915 tmp &= ~(0xF << 28);
5916 tmp |= (4 << 28);
5917 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5918
0ff066a9
PZ
5919 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5920 tmp &= ~(0xF << 28);
5921 tmp |= (4 << 28);
5922 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5923}
5924
2fa86a1f
PZ
5925/* Implements 3 different sequences from BSpec chapter "Display iCLK
5926 * Programming" based on the parameters passed:
5927 * - Sequence to enable CLKOUT_DP
5928 * - Sequence to enable CLKOUT_DP without spread
5929 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5930 */
5931static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5932 bool with_fdi)
f31f2d55
PZ
5933{
5934 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5935 uint32_t reg, tmp;
5936
5937 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5938 with_spread = true;
5939 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5940 with_fdi, "LP PCH doesn't have FDI\n"))
5941 with_fdi = false;
f31f2d55
PZ
5942
5943 mutex_lock(&dev_priv->dpio_lock);
5944
5945 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5946 tmp &= ~SBI_SSCCTL_DISABLE;
5947 tmp |= SBI_SSCCTL_PATHALT;
5948 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5949
5950 udelay(24);
5951
2fa86a1f
PZ
5952 if (with_spread) {
5953 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5954 tmp &= ~SBI_SSCCTL_PATHALT;
5955 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5956
2fa86a1f
PZ
5957 if (with_fdi) {
5958 lpt_reset_fdi_mphy(dev_priv);
5959 lpt_program_fdi_mphy(dev_priv);
5960 }
5961 }
dde86e2d 5962
2fa86a1f
PZ
5963 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5964 SBI_GEN0 : SBI_DBUFF0;
5965 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5966 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5967 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5968
5969 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5970}
5971
47701c3b
PZ
5972/* Sequence to disable CLKOUT_DP */
5973static void lpt_disable_clkout_dp(struct drm_device *dev)
5974{
5975 struct drm_i915_private *dev_priv = dev->dev_private;
5976 uint32_t reg, tmp;
5977
5978 mutex_lock(&dev_priv->dpio_lock);
5979
5980 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5981 SBI_GEN0 : SBI_DBUFF0;
5982 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5983 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5984 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5985
5986 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5987 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5988 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5989 tmp |= SBI_SSCCTL_PATHALT;
5990 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5991 udelay(32);
5992 }
5993 tmp |= SBI_SSCCTL_DISABLE;
5994 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5995 }
5996
5997 mutex_unlock(&dev_priv->dpio_lock);
5998}
5999
bf8fa3d3
PZ
6000static void lpt_init_pch_refclk(struct drm_device *dev)
6001{
6002 struct drm_mode_config *mode_config = &dev->mode_config;
6003 struct intel_encoder *encoder;
6004 bool has_vga = false;
6005
6006 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6007 switch (encoder->type) {
6008 case INTEL_OUTPUT_ANALOG:
6009 has_vga = true;
6010 break;
6011 }
6012 }
6013
47701c3b
PZ
6014 if (has_vga)
6015 lpt_enable_clkout_dp(dev, true, true);
6016 else
6017 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6018}
6019
dde86e2d
PZ
6020/*
6021 * Initialize reference clocks when the driver loads
6022 */
6023void intel_init_pch_refclk(struct drm_device *dev)
6024{
6025 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6026 ironlake_init_pch_refclk(dev);
6027 else if (HAS_PCH_LPT(dev))
6028 lpt_init_pch_refclk(dev);
6029}
6030
d9d444cb
JB
6031static int ironlake_get_refclk(struct drm_crtc *crtc)
6032{
6033 struct drm_device *dev = crtc->dev;
6034 struct drm_i915_private *dev_priv = dev->dev_private;
6035 struct intel_encoder *encoder;
d9d444cb
JB
6036 int num_connectors = 0;
6037 bool is_lvds = false;
6038
6c2b7c12 6039 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6040 switch (encoder->type) {
6041 case INTEL_OUTPUT_LVDS:
6042 is_lvds = true;
6043 break;
d9d444cb
JB
6044 }
6045 num_connectors++;
6046 }
6047
6048 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6049 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6050 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6051 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6052 }
6053
6054 return 120000;
6055}
6056
6ff93609 6057static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6058{
c8203565 6059 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6061 int pipe = intel_crtc->pipe;
c8203565
PZ
6062 uint32_t val;
6063
78114071 6064 val = 0;
c8203565 6065
965e0c48 6066 switch (intel_crtc->config.pipe_bpp) {
c8203565 6067 case 18:
dfd07d72 6068 val |= PIPECONF_6BPC;
c8203565
PZ
6069 break;
6070 case 24:
dfd07d72 6071 val |= PIPECONF_8BPC;
c8203565
PZ
6072 break;
6073 case 30:
dfd07d72 6074 val |= PIPECONF_10BPC;
c8203565
PZ
6075 break;
6076 case 36:
dfd07d72 6077 val |= PIPECONF_12BPC;
c8203565
PZ
6078 break;
6079 default:
cc769b62
PZ
6080 /* Case prevented by intel_choose_pipe_bpp_dither. */
6081 BUG();
c8203565
PZ
6082 }
6083
d8b32247 6084 if (intel_crtc->config.dither)
c8203565
PZ
6085 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6086
6ff93609 6087 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6088 val |= PIPECONF_INTERLACED_ILK;
6089 else
6090 val |= PIPECONF_PROGRESSIVE;
6091
50f3b016 6092 if (intel_crtc->config.limited_color_range)
3685a8f3 6093 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6094
c8203565
PZ
6095 I915_WRITE(PIPECONF(pipe), val);
6096 POSTING_READ(PIPECONF(pipe));
6097}
6098
86d3efce
VS
6099/*
6100 * Set up the pipe CSC unit.
6101 *
6102 * Currently only full range RGB to limited range RGB conversion
6103 * is supported, but eventually this should handle various
6104 * RGB<->YCbCr scenarios as well.
6105 */
50f3b016 6106static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6107{
6108 struct drm_device *dev = crtc->dev;
6109 struct drm_i915_private *dev_priv = dev->dev_private;
6110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6111 int pipe = intel_crtc->pipe;
6112 uint16_t coeff = 0x7800; /* 1.0 */
6113
6114 /*
6115 * TODO: Check what kind of values actually come out of the pipe
6116 * with these coeff/postoff values and adjust to get the best
6117 * accuracy. Perhaps we even need to take the bpc value into
6118 * consideration.
6119 */
6120
50f3b016 6121 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6122 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6123
6124 /*
6125 * GY/GU and RY/RU should be the other way around according
6126 * to BSpec, but reality doesn't agree. Just set them up in
6127 * a way that results in the correct picture.
6128 */
6129 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6130 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6131
6132 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6133 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6134
6135 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6136 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6137
6138 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6139 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6140 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6141
6142 if (INTEL_INFO(dev)->gen > 6) {
6143 uint16_t postoff = 0;
6144
50f3b016 6145 if (intel_crtc->config.limited_color_range)
32cf0cb0 6146 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6147
6148 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6149 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6150 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6151
6152 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6153 } else {
6154 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6155
50f3b016 6156 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6157 mode |= CSC_BLACK_SCREEN_OFFSET;
6158
6159 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6160 }
6161}
6162
6ff93609 6163static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6164{
756f85cf
PZ
6165 struct drm_device *dev = crtc->dev;
6166 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6168 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6169 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6170 uint32_t val;
6171
3eff4faa 6172 val = 0;
ee2b0b38 6173
756f85cf 6174 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6175 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6176
6ff93609 6177 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6178 val |= PIPECONF_INTERLACED_ILK;
6179 else
6180 val |= PIPECONF_PROGRESSIVE;
6181
702e7a56
PZ
6182 I915_WRITE(PIPECONF(cpu_transcoder), val);
6183 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6184
6185 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6186 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6187
6188 if (IS_BROADWELL(dev)) {
6189 val = 0;
6190
6191 switch (intel_crtc->config.pipe_bpp) {
6192 case 18:
6193 val |= PIPEMISC_DITHER_6_BPC;
6194 break;
6195 case 24:
6196 val |= PIPEMISC_DITHER_8_BPC;
6197 break;
6198 case 30:
6199 val |= PIPEMISC_DITHER_10_BPC;
6200 break;
6201 case 36:
6202 val |= PIPEMISC_DITHER_12_BPC;
6203 break;
6204 default:
6205 /* Case prevented by pipe_config_set_bpp. */
6206 BUG();
6207 }
6208
6209 if (intel_crtc->config.dither)
6210 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6211
6212 I915_WRITE(PIPEMISC(pipe), val);
6213 }
ee2b0b38
PZ
6214}
6215
6591c6e4 6216static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6217 intel_clock_t *clock,
6218 bool *has_reduced_clock,
6219 intel_clock_t *reduced_clock)
6220{
6221 struct drm_device *dev = crtc->dev;
6222 struct drm_i915_private *dev_priv = dev->dev_private;
6223 struct intel_encoder *intel_encoder;
6224 int refclk;
d4906093 6225 const intel_limit_t *limit;
a16af721 6226 bool ret, is_lvds = false;
79e53945 6227
6591c6e4
PZ
6228 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6229 switch (intel_encoder->type) {
79e53945
JB
6230 case INTEL_OUTPUT_LVDS:
6231 is_lvds = true;
6232 break;
79e53945
JB
6233 }
6234 }
6235
d9d444cb 6236 refclk = ironlake_get_refclk(crtc);
79e53945 6237
d4906093
ML
6238 /*
6239 * Returns a set of divisors for the desired target clock with the given
6240 * refclk, or FALSE. The returned values represent the clock equation:
6241 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6242 */
1b894b59 6243 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6244 ret = dev_priv->display.find_dpll(limit, crtc,
6245 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6246 refclk, NULL, clock);
6591c6e4
PZ
6247 if (!ret)
6248 return false;
cda4b7d3 6249
ddc9003c 6250 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6251 /*
6252 * Ensure we match the reduced clock's P to the target clock.
6253 * If the clocks don't match, we can't switch the display clock
6254 * by using the FP0/FP1. In such case we will disable the LVDS
6255 * downclock feature.
6256 */
ee9300bb
DV
6257 *has_reduced_clock =
6258 dev_priv->display.find_dpll(limit, crtc,
6259 dev_priv->lvds_downclock,
6260 refclk, clock,
6261 reduced_clock);
652c393a 6262 }
61e9653f 6263
6591c6e4
PZ
6264 return true;
6265}
6266
d4b1931c
PZ
6267int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6268{
6269 /*
6270 * Account for spread spectrum to avoid
6271 * oversubscribing the link. Max center spread
6272 * is 2.5%; use 5% for safety's sake.
6273 */
6274 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6275 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6276}
6277
7429e9d4 6278static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6279{
7429e9d4 6280 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6281}
6282
de13a2e3 6283static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6284 u32 *fp,
9a7c7890 6285 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6286{
de13a2e3 6287 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6288 struct drm_device *dev = crtc->dev;
6289 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6290 struct intel_encoder *intel_encoder;
6291 uint32_t dpll;
6cc5f341 6292 int factor, num_connectors = 0;
09ede541 6293 bool is_lvds = false, is_sdvo = false;
79e53945 6294
de13a2e3
PZ
6295 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6296 switch (intel_encoder->type) {
79e53945
JB
6297 case INTEL_OUTPUT_LVDS:
6298 is_lvds = true;
6299 break;
6300 case INTEL_OUTPUT_SDVO:
7d57382e 6301 case INTEL_OUTPUT_HDMI:
79e53945 6302 is_sdvo = true;
79e53945 6303 break;
79e53945 6304 }
43565a06 6305
c751ce4f 6306 num_connectors++;
79e53945 6307 }
79e53945 6308
c1858123 6309 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6310 factor = 21;
6311 if (is_lvds) {
6312 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6313 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6314 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6315 factor = 25;
09ede541 6316 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6317 factor = 20;
c1858123 6318
7429e9d4 6319 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6320 *fp |= FP_CB_TUNE;
2c07245f 6321
9a7c7890
DV
6322 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6323 *fp2 |= FP_CB_TUNE;
6324
5eddb70b 6325 dpll = 0;
2c07245f 6326
a07d6787
EA
6327 if (is_lvds)
6328 dpll |= DPLLB_MODE_LVDS;
6329 else
6330 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6331
ef1b460d
DV
6332 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6333 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6334
6335 if (is_sdvo)
4a33e48d 6336 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6337 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6338 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6339
a07d6787 6340 /* compute bitmask from p1 value */
7429e9d4 6341 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6342 /* also FPA1 */
7429e9d4 6343 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6344
7429e9d4 6345 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6346 case 5:
6347 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6348 break;
6349 case 7:
6350 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6351 break;
6352 case 10:
6353 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6354 break;
6355 case 14:
6356 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6357 break;
79e53945
JB
6358 }
6359
b4c09f3b 6360 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6361 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6362 else
6363 dpll |= PLL_REF_INPUT_DREFCLK;
6364
959e16d6 6365 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6366}
6367
6368static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6369 int x, int y,
6370 struct drm_framebuffer *fb)
6371{
6372 struct drm_device *dev = crtc->dev;
6373 struct drm_i915_private *dev_priv = dev->dev_private;
6374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6375 int pipe = intel_crtc->pipe;
6376 int plane = intel_crtc->plane;
6377 int num_connectors = 0;
6378 intel_clock_t clock, reduced_clock;
cbbab5bd 6379 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6380 bool ok, has_reduced_clock = false;
8b47047b 6381 bool is_lvds = false;
de13a2e3 6382 struct intel_encoder *encoder;
e2b78267 6383 struct intel_shared_dpll *pll;
de13a2e3 6384 int ret;
de13a2e3
PZ
6385
6386 for_each_encoder_on_crtc(dev, crtc, encoder) {
6387 switch (encoder->type) {
6388 case INTEL_OUTPUT_LVDS:
6389 is_lvds = true;
6390 break;
de13a2e3
PZ
6391 }
6392
6393 num_connectors++;
a07d6787 6394 }
79e53945 6395
5dc5298b
PZ
6396 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6397 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6398
ff9a6750 6399 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6400 &has_reduced_clock, &reduced_clock);
ee9300bb 6401 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6402 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6403 return -EINVAL;
79e53945 6404 }
f47709a9
DV
6405 /* Compat-code for transition, will disappear. */
6406 if (!intel_crtc->config.clock_set) {
6407 intel_crtc->config.dpll.n = clock.n;
6408 intel_crtc->config.dpll.m1 = clock.m1;
6409 intel_crtc->config.dpll.m2 = clock.m2;
6410 intel_crtc->config.dpll.p1 = clock.p1;
6411 intel_crtc->config.dpll.p2 = clock.p2;
6412 }
79e53945 6413
5dc5298b 6414 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6415 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6416 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6417 if (has_reduced_clock)
7429e9d4 6418 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6419
7429e9d4 6420 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6421 &fp, &reduced_clock,
6422 has_reduced_clock ? &fp2 : NULL);
6423
959e16d6 6424 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6425 intel_crtc->config.dpll_hw_state.fp0 = fp;
6426 if (has_reduced_clock)
6427 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6428 else
6429 intel_crtc->config.dpll_hw_state.fp1 = fp;
6430
b89a1d39 6431 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6432 if (pll == NULL) {
84f44ce7
VS
6433 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6434 pipe_name(pipe));
4b645f14
JB
6435 return -EINVAL;
6436 }
ee7b9f93 6437 } else
e72f9fbf 6438 intel_put_shared_dpll(intel_crtc);
79e53945 6439
03afc4a2
DV
6440 if (intel_crtc->config.has_dp_encoder)
6441 intel_dp_set_m_n(intel_crtc);
79e53945 6442
d330a953 6443 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6444 intel_crtc->lowfreq_avail = true;
6445 else
6446 intel_crtc->lowfreq_avail = false;
e2b78267 6447
8a654f3b 6448 intel_set_pipe_timings(intel_crtc);
5eddb70b 6449
ca3a0ff8 6450 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6451 intel_cpu_transcoder_set_m_n(intel_crtc,
6452 &intel_crtc->config.fdi_m_n);
6453 }
2c07245f 6454
6ff93609 6455 ironlake_set_pipeconf(crtc);
79e53945 6456
a1f9e77e
PZ
6457 /* Set up the display plane register */
6458 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6459 POSTING_READ(DSPCNTR(plane));
79e53945 6460
94352cf9 6461 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6462
1857e1da 6463 return ret;
79e53945
JB
6464}
6465
eb14cb74
VS
6466static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6467 struct intel_link_m_n *m_n)
6468{
6469 struct drm_device *dev = crtc->base.dev;
6470 struct drm_i915_private *dev_priv = dev->dev_private;
6471 enum pipe pipe = crtc->pipe;
6472
6473 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6474 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6475 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6476 & ~TU_SIZE_MASK;
6477 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6478 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6479 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6480}
6481
6482static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6483 enum transcoder transcoder,
6484 struct intel_link_m_n *m_n)
72419203
DV
6485{
6486 struct drm_device *dev = crtc->base.dev;
6487 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6488 enum pipe pipe = crtc->pipe;
72419203 6489
eb14cb74
VS
6490 if (INTEL_INFO(dev)->gen >= 5) {
6491 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6492 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6493 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6494 & ~TU_SIZE_MASK;
6495 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6496 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6497 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6498 } else {
6499 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6500 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6501 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6502 & ~TU_SIZE_MASK;
6503 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6504 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6505 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6506 }
6507}
6508
6509void intel_dp_get_m_n(struct intel_crtc *crtc,
6510 struct intel_crtc_config *pipe_config)
6511{
6512 if (crtc->config.has_pch_encoder)
6513 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6514 else
6515 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6516 &pipe_config->dp_m_n);
6517}
72419203 6518
eb14cb74
VS
6519static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6520 struct intel_crtc_config *pipe_config)
6521{
6522 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6523 &pipe_config->fdi_m_n);
72419203
DV
6524}
6525
2fa2fe9a
DV
6526static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6527 struct intel_crtc_config *pipe_config)
6528{
6529 struct drm_device *dev = crtc->base.dev;
6530 struct drm_i915_private *dev_priv = dev->dev_private;
6531 uint32_t tmp;
6532
6533 tmp = I915_READ(PF_CTL(crtc->pipe));
6534
6535 if (tmp & PF_ENABLE) {
fd4daa9c 6536 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6537 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6538 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6539
6540 /* We currently do not free assignements of panel fitters on
6541 * ivb/hsw (since we don't use the higher upscaling modes which
6542 * differentiates them) so just WARN about this case for now. */
6543 if (IS_GEN7(dev)) {
6544 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6545 PF_PIPE_SEL_IVB(crtc->pipe));
6546 }
2fa2fe9a 6547 }
79e53945
JB
6548}
6549
0e8ffe1b
DV
6550static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6551 struct intel_crtc_config *pipe_config)
6552{
6553 struct drm_device *dev = crtc->base.dev;
6554 struct drm_i915_private *dev_priv = dev->dev_private;
6555 uint32_t tmp;
6556
e143a21c 6557 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6558 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6559
0e8ffe1b
DV
6560 tmp = I915_READ(PIPECONF(crtc->pipe));
6561 if (!(tmp & PIPECONF_ENABLE))
6562 return false;
6563
42571aef
VS
6564 switch (tmp & PIPECONF_BPC_MASK) {
6565 case PIPECONF_6BPC:
6566 pipe_config->pipe_bpp = 18;
6567 break;
6568 case PIPECONF_8BPC:
6569 pipe_config->pipe_bpp = 24;
6570 break;
6571 case PIPECONF_10BPC:
6572 pipe_config->pipe_bpp = 30;
6573 break;
6574 case PIPECONF_12BPC:
6575 pipe_config->pipe_bpp = 36;
6576 break;
6577 default:
6578 break;
6579 }
6580
ab9412ba 6581 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6582 struct intel_shared_dpll *pll;
6583
88adfff1
DV
6584 pipe_config->has_pch_encoder = true;
6585
627eb5a3
DV
6586 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6587 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6588 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6589
6590 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6591
c0d43d62 6592 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6593 pipe_config->shared_dpll =
6594 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6595 } else {
6596 tmp = I915_READ(PCH_DPLL_SEL);
6597 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6598 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6599 else
6600 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6601 }
66e985c0
DV
6602
6603 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6604
6605 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6606 &pipe_config->dpll_hw_state));
c93f54cf
DV
6607
6608 tmp = pipe_config->dpll_hw_state.dpll;
6609 pipe_config->pixel_multiplier =
6610 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6611 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6612
6613 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6614 } else {
6615 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6616 }
6617
1bd1bd80
DV
6618 intel_get_pipe_timings(crtc, pipe_config);
6619
2fa2fe9a
DV
6620 ironlake_get_pfit_config(crtc, pipe_config);
6621
0e8ffe1b
DV
6622 return true;
6623}
6624
be256dc7
PZ
6625static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6626{
6627 struct drm_device *dev = dev_priv->dev;
6628 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6629 struct intel_crtc *crtc;
6630 unsigned long irqflags;
bd633a7c 6631 uint32_t val;
be256dc7
PZ
6632
6633 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6634 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6635 pipe_name(crtc->pipe));
6636
6637 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6638 WARN(plls->spll_refcount, "SPLL enabled\n");
6639 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6640 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6641 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6642 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6643 "CPU PWM1 enabled\n");
6644 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6645 "CPU PWM2 enabled\n");
6646 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6647 "PCH PWM1 enabled\n");
6648 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6649 "Utility pin enabled\n");
6650 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6651
6652 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6653 val = I915_READ(DEIMR);
6806e63f 6654 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6655 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6656 val = I915_READ(SDEIMR);
bd633a7c 6657 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6658 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6660}
6661
6662/*
6663 * This function implements pieces of two sequences from BSpec:
6664 * - Sequence for display software to disable LCPLL
6665 * - Sequence for display software to allow package C8+
6666 * The steps implemented here are just the steps that actually touch the LCPLL
6667 * register. Callers should take care of disabling all the display engine
6668 * functions, doing the mode unset, fixing interrupts, etc.
6669 */
6ff58d53
PZ
6670static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6671 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6672{
6673 uint32_t val;
6674
6675 assert_can_disable_lcpll(dev_priv);
6676
6677 val = I915_READ(LCPLL_CTL);
6678
6679 if (switch_to_fclk) {
6680 val |= LCPLL_CD_SOURCE_FCLK;
6681 I915_WRITE(LCPLL_CTL, val);
6682
6683 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6684 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6685 DRM_ERROR("Switching to FCLK failed\n");
6686
6687 val = I915_READ(LCPLL_CTL);
6688 }
6689
6690 val |= LCPLL_PLL_DISABLE;
6691 I915_WRITE(LCPLL_CTL, val);
6692 POSTING_READ(LCPLL_CTL);
6693
6694 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6695 DRM_ERROR("LCPLL still locked\n");
6696
6697 val = I915_READ(D_COMP);
6698 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6699 mutex_lock(&dev_priv->rps.hw_lock);
6700 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6701 DRM_ERROR("Failed to disable D_COMP\n");
6702 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6703 POSTING_READ(D_COMP);
6704 ndelay(100);
6705
6706 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6707 DRM_ERROR("D_COMP RCOMP still in progress\n");
6708
6709 if (allow_power_down) {
6710 val = I915_READ(LCPLL_CTL);
6711 val |= LCPLL_POWER_DOWN_ALLOW;
6712 I915_WRITE(LCPLL_CTL, val);
6713 POSTING_READ(LCPLL_CTL);
6714 }
6715}
6716
6717/*
6718 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6719 * source.
6720 */
6ff58d53 6721static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6722{
6723 uint32_t val;
6724
6725 val = I915_READ(LCPLL_CTL);
6726
6727 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6728 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6729 return;
6730
215733fa
PZ
6731 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6732 * we'll hang the machine! */
0d9d349d 6733 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6734
be256dc7
PZ
6735 if (val & LCPLL_POWER_DOWN_ALLOW) {
6736 val &= ~LCPLL_POWER_DOWN_ALLOW;
6737 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6738 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6739 }
6740
6741 val = I915_READ(D_COMP);
6742 val |= D_COMP_COMP_FORCE;
6743 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6744 mutex_lock(&dev_priv->rps.hw_lock);
6745 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6746 DRM_ERROR("Failed to enable D_COMP\n");
6747 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6748 POSTING_READ(D_COMP);
be256dc7
PZ
6749
6750 val = I915_READ(LCPLL_CTL);
6751 val &= ~LCPLL_PLL_DISABLE;
6752 I915_WRITE(LCPLL_CTL, val);
6753
6754 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6755 DRM_ERROR("LCPLL not locked yet\n");
6756
6757 if (val & LCPLL_CD_SOURCE_FCLK) {
6758 val = I915_READ(LCPLL_CTL);
6759 val &= ~LCPLL_CD_SOURCE_FCLK;
6760 I915_WRITE(LCPLL_CTL, val);
6761
6762 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6763 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6764 DRM_ERROR("Switching back to LCPLL failed\n");
6765 }
215733fa 6766
0d9d349d 6767 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6768}
6769
c67a470b
PZ
6770void hsw_enable_pc8_work(struct work_struct *__work)
6771{
6772 struct drm_i915_private *dev_priv =
6773 container_of(to_delayed_work(__work), struct drm_i915_private,
6774 pc8.enable_work);
6775 struct drm_device *dev = dev_priv->dev;
6776 uint32_t val;
6777
7125ecb8
PZ
6778 WARN_ON(!HAS_PC8(dev));
6779
c67a470b
PZ
6780 if (dev_priv->pc8.enabled)
6781 return;
6782
6783 DRM_DEBUG_KMS("Enabling package C8+\n");
6784
6785 dev_priv->pc8.enabled = true;
6786
6787 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6788 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6789 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6790 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6791 }
6792
6793 lpt_disable_clkout_dp(dev);
6794 hsw_pc8_disable_interrupts(dev);
6795 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6796
6797 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6798}
6799
6800static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6801{
6802 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6803 WARN(dev_priv->pc8.disable_count < 1,
6804 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6805
6806 dev_priv->pc8.disable_count--;
6807 if (dev_priv->pc8.disable_count != 0)
6808 return;
6809
6810 schedule_delayed_work(&dev_priv->pc8.enable_work,
d330a953 6811 msecs_to_jiffies(i915.pc8_timeout));
c67a470b
PZ
6812}
6813
6814static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6815{
6816 struct drm_device *dev = dev_priv->dev;
6817 uint32_t val;
6818
6819 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6820 WARN(dev_priv->pc8.disable_count < 0,
6821 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6822
6823 dev_priv->pc8.disable_count++;
6824 if (dev_priv->pc8.disable_count != 1)
6825 return;
6826
7125ecb8
PZ
6827 WARN_ON(!HAS_PC8(dev));
6828
c67a470b
PZ
6829 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6830 if (!dev_priv->pc8.enabled)
6831 return;
6832
6833 DRM_DEBUG_KMS("Disabling package C8+\n");
6834
8771a7f8
PZ
6835 intel_runtime_pm_get(dev_priv);
6836
c67a470b
PZ
6837 hsw_restore_lcpll(dev_priv);
6838 hsw_pc8_restore_interrupts(dev);
6839 lpt_init_pch_refclk(dev);
6840
6841 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6842 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6843 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6844 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6845 }
6846
6847 intel_prepare_ddi(dev);
6848 i915_gem_init_swizzling(dev);
6849 mutex_lock(&dev_priv->rps.hw_lock);
6850 gen6_update_ring_freq(dev);
6851 mutex_unlock(&dev_priv->rps.hw_lock);
6852 dev_priv->pc8.enabled = false;
6853}
6854
6855void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6856{
7c6c2652
CW
6857 if (!HAS_PC8(dev_priv->dev))
6858 return;
6859
c67a470b
PZ
6860 mutex_lock(&dev_priv->pc8.lock);
6861 __hsw_enable_package_c8(dev_priv);
6862 mutex_unlock(&dev_priv->pc8.lock);
6863}
6864
6865void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6866{
7c6c2652
CW
6867 if (!HAS_PC8(dev_priv->dev))
6868 return;
6869
c67a470b
PZ
6870 mutex_lock(&dev_priv->pc8.lock);
6871 __hsw_disable_package_c8(dev_priv);
6872 mutex_unlock(&dev_priv->pc8.lock);
6873}
6874
6875static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6876{
6877 struct drm_device *dev = dev_priv->dev;
6878 struct intel_crtc *crtc;
6879 uint32_t val;
6880
6881 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6882 if (crtc->base.enabled)
6883 return false;
6884
6885 /* This case is still possible since we have the i915.disable_power_well
6886 * parameter and also the KVMr or something else might be requesting the
6887 * power well. */
6888 val = I915_READ(HSW_PWR_WELL_DRIVER);
6889 if (val != 0) {
6890 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6891 return false;
6892 }
6893
6894 return true;
6895}
6896
6897/* Since we're called from modeset_global_resources there's no way to
6898 * symmetrically increase and decrease the refcount, so we use
6899 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6900 * or not.
6901 */
6902static void hsw_update_package_c8(struct drm_device *dev)
6903{
6904 struct drm_i915_private *dev_priv = dev->dev_private;
6905 bool allow;
6906
7c6c2652
CW
6907 if (!HAS_PC8(dev_priv->dev))
6908 return;
6909
d330a953 6910 if (!i915.enable_pc8)
c67a470b
PZ
6911 return;
6912
6913 mutex_lock(&dev_priv->pc8.lock);
6914
6915 allow = hsw_can_enable_package_c8(dev_priv);
6916
6917 if (allow == dev_priv->pc8.requirements_met)
6918 goto done;
6919
6920 dev_priv->pc8.requirements_met = allow;
6921
6922 if (allow)
6923 __hsw_enable_package_c8(dev_priv);
6924 else
6925 __hsw_disable_package_c8(dev_priv);
6926
6927done:
6928 mutex_unlock(&dev_priv->pc8.lock);
6929}
6930
4f074129
ID
6931static void haswell_modeset_global_resources(struct drm_device *dev)
6932{
da723569 6933 modeset_update_crtc_power_domains(dev);
c67a470b 6934 hsw_update_package_c8(dev);
d6dd9eb1
DV
6935}
6936
09b4ddf9 6937static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6938 int x, int y,
6939 struct drm_framebuffer *fb)
6940{
6941 struct drm_device *dev = crtc->dev;
6942 struct drm_i915_private *dev_priv = dev->dev_private;
6943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6944 int plane = intel_crtc->plane;
09b4ddf9 6945 int ret;
09b4ddf9 6946
566b734a 6947 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6948 return -EINVAL;
566b734a 6949 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6950
03afc4a2
DV
6951 if (intel_crtc->config.has_dp_encoder)
6952 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6953
6954 intel_crtc->lowfreq_avail = false;
09b4ddf9 6955
8a654f3b 6956 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6957
ca3a0ff8 6958 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6959 intel_cpu_transcoder_set_m_n(intel_crtc,
6960 &intel_crtc->config.fdi_m_n);
6961 }
09b4ddf9 6962
6ff93609 6963 haswell_set_pipeconf(crtc);
09b4ddf9 6964
50f3b016 6965 intel_set_pipe_csc(crtc);
86d3efce 6966
09b4ddf9 6967 /* Set up the display plane register */
86d3efce 6968 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6969 POSTING_READ(DSPCNTR(plane));
6970
6971 ret = intel_pipe_set_base(crtc, x, y, fb);
6972
1f803ee5 6973 return ret;
79e53945
JB
6974}
6975
0e8ffe1b
DV
6976static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6977 struct intel_crtc_config *pipe_config)
6978{
6979 struct drm_device *dev = crtc->base.dev;
6980 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6981 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6982 uint32_t tmp;
6983
e143a21c 6984 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6985 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6986
eccb140b
DV
6987 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6988 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6989 enum pipe trans_edp_pipe;
6990 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6991 default:
6992 WARN(1, "unknown pipe linked to edp transcoder\n");
6993 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6994 case TRANS_DDI_EDP_INPUT_A_ON:
6995 trans_edp_pipe = PIPE_A;
6996 break;
6997 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6998 trans_edp_pipe = PIPE_B;
6999 break;
7000 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7001 trans_edp_pipe = PIPE_C;
7002 break;
7003 }
7004
7005 if (trans_edp_pipe == crtc->pipe)
7006 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7007 }
7008
da7e29bd 7009 if (!intel_display_power_enabled(dev_priv,
eccb140b 7010 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7011 return false;
7012
eccb140b 7013 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7014 if (!(tmp & PIPECONF_ENABLE))
7015 return false;
7016
88adfff1 7017 /*
f196e6be 7018 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7019 * DDI E. So just check whether this pipe is wired to DDI E and whether
7020 * the PCH transcoder is on.
7021 */
eccb140b 7022 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7023 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7024 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7025 pipe_config->has_pch_encoder = true;
7026
627eb5a3
DV
7027 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7028 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7029 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7030
7031 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7032 }
7033
1bd1bd80
DV
7034 intel_get_pipe_timings(crtc, pipe_config);
7035
2fa2fe9a 7036 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7037 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7038 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7039
e59150dc
JB
7040 if (IS_HASWELL(dev))
7041 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7042 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7043
6c49f241
DV
7044 pipe_config->pixel_multiplier = 1;
7045
0e8ffe1b
DV
7046 return true;
7047}
7048
f564048e 7049static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7050 int x, int y,
94352cf9 7051 struct drm_framebuffer *fb)
f564048e
EA
7052{
7053 struct drm_device *dev = crtc->dev;
7054 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7055 struct intel_encoder *encoder;
0b701d27 7056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7057 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7058 int pipe = intel_crtc->pipe;
f564048e
EA
7059 int ret;
7060
0b701d27 7061 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7062
b8cecdf5
DV
7063 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7064
79e53945 7065 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7066
9256aa19
DV
7067 if (ret != 0)
7068 return ret;
7069
7070 for_each_encoder_on_crtc(dev, crtc, encoder) {
7071 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7072 encoder->base.base.id,
7073 drm_get_encoder_name(&encoder->base),
7074 mode->base.id, mode->name);
36f2d1f1 7075 encoder->mode_set(encoder);
9256aa19
DV
7076 }
7077
7078 return 0;
79e53945
JB
7079}
7080
1a91510d
JN
7081static struct {
7082 int clock;
7083 u32 config;
7084} hdmi_audio_clock[] = {
7085 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7086 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7087 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7088 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7089 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7090 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7091 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7092 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7093 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7094 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7095};
7096
7097/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7098static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7099{
7100 int i;
7101
7102 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7103 if (mode->clock == hdmi_audio_clock[i].clock)
7104 break;
7105 }
7106
7107 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7108 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7109 i = 1;
7110 }
7111
7112 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7113 hdmi_audio_clock[i].clock,
7114 hdmi_audio_clock[i].config);
7115
7116 return hdmi_audio_clock[i].config;
7117}
7118
3a9627f4
WF
7119static bool intel_eld_uptodate(struct drm_connector *connector,
7120 int reg_eldv, uint32_t bits_eldv,
7121 int reg_elda, uint32_t bits_elda,
7122 int reg_edid)
7123{
7124 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7125 uint8_t *eld = connector->eld;
7126 uint32_t i;
7127
7128 i = I915_READ(reg_eldv);
7129 i &= bits_eldv;
7130
7131 if (!eld[0])
7132 return !i;
7133
7134 if (!i)
7135 return false;
7136
7137 i = I915_READ(reg_elda);
7138 i &= ~bits_elda;
7139 I915_WRITE(reg_elda, i);
7140
7141 for (i = 0; i < eld[2]; i++)
7142 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7143 return false;
7144
7145 return true;
7146}
7147
e0dac65e 7148static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7149 struct drm_crtc *crtc,
7150 struct drm_display_mode *mode)
e0dac65e
WF
7151{
7152 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7153 uint8_t *eld = connector->eld;
7154 uint32_t eldv;
7155 uint32_t len;
7156 uint32_t i;
7157
7158 i = I915_READ(G4X_AUD_VID_DID);
7159
7160 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7161 eldv = G4X_ELDV_DEVCL_DEVBLC;
7162 else
7163 eldv = G4X_ELDV_DEVCTG;
7164
3a9627f4
WF
7165 if (intel_eld_uptodate(connector,
7166 G4X_AUD_CNTL_ST, eldv,
7167 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7168 G4X_HDMIW_HDMIEDID))
7169 return;
7170
e0dac65e
WF
7171 i = I915_READ(G4X_AUD_CNTL_ST);
7172 i &= ~(eldv | G4X_ELD_ADDR);
7173 len = (i >> 9) & 0x1f; /* ELD buffer size */
7174 I915_WRITE(G4X_AUD_CNTL_ST, i);
7175
7176 if (!eld[0])
7177 return;
7178
7179 len = min_t(uint8_t, eld[2], len);
7180 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7181 for (i = 0; i < len; i++)
7182 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7183
7184 i = I915_READ(G4X_AUD_CNTL_ST);
7185 i |= eldv;
7186 I915_WRITE(G4X_AUD_CNTL_ST, i);
7187}
7188
83358c85 7189static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7190 struct drm_crtc *crtc,
7191 struct drm_display_mode *mode)
83358c85
WX
7192{
7193 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7194 uint8_t *eld = connector->eld;
7195 struct drm_device *dev = crtc->dev;
7b9f35a6 7196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7197 uint32_t eldv;
7198 uint32_t i;
7199 int len;
7200 int pipe = to_intel_crtc(crtc)->pipe;
7201 int tmp;
7202
7203 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7204 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7205 int aud_config = HSW_AUD_CFG(pipe);
7206 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7207
7208
7209 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7210
7211 /* Audio output enable */
7212 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7213 tmp = I915_READ(aud_cntrl_st2);
7214 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7215 I915_WRITE(aud_cntrl_st2, tmp);
7216
7217 /* Wait for 1 vertical blank */
7218 intel_wait_for_vblank(dev, pipe);
7219
7220 /* Set ELD valid state */
7221 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7222 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7223 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7224 I915_WRITE(aud_cntrl_st2, tmp);
7225 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7226 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7227
7228 /* Enable HDMI mode */
7229 tmp = I915_READ(aud_config);
7e7cb34f 7230 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7231 /* clear N_programing_enable and N_value_index */
7232 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7233 I915_WRITE(aud_config, tmp);
7234
7235 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7236
7237 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7238 intel_crtc->eld_vld = true;
83358c85
WX
7239
7240 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7241 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7242 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7243 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7244 } else {
7245 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7246 }
83358c85
WX
7247
7248 if (intel_eld_uptodate(connector,
7249 aud_cntrl_st2, eldv,
7250 aud_cntl_st, IBX_ELD_ADDRESS,
7251 hdmiw_hdmiedid))
7252 return;
7253
7254 i = I915_READ(aud_cntrl_st2);
7255 i &= ~eldv;
7256 I915_WRITE(aud_cntrl_st2, i);
7257
7258 if (!eld[0])
7259 return;
7260
7261 i = I915_READ(aud_cntl_st);
7262 i &= ~IBX_ELD_ADDRESS;
7263 I915_WRITE(aud_cntl_st, i);
7264 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7265 DRM_DEBUG_DRIVER("port num:%d\n", i);
7266
7267 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7268 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7269 for (i = 0; i < len; i++)
7270 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7271
7272 i = I915_READ(aud_cntrl_st2);
7273 i |= eldv;
7274 I915_WRITE(aud_cntrl_st2, i);
7275
7276}
7277
e0dac65e 7278static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7279 struct drm_crtc *crtc,
7280 struct drm_display_mode *mode)
e0dac65e
WF
7281{
7282 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7283 uint8_t *eld = connector->eld;
7284 uint32_t eldv;
7285 uint32_t i;
7286 int len;
7287 int hdmiw_hdmiedid;
b6daa025 7288 int aud_config;
e0dac65e
WF
7289 int aud_cntl_st;
7290 int aud_cntrl_st2;
9b138a83 7291 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7292
b3f33cbf 7293 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7294 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7295 aud_config = IBX_AUD_CFG(pipe);
7296 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7297 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7298 } else if (IS_VALLEYVIEW(connector->dev)) {
7299 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7300 aud_config = VLV_AUD_CFG(pipe);
7301 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7302 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7303 } else {
9b138a83
WX
7304 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7305 aud_config = CPT_AUD_CFG(pipe);
7306 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7307 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7308 }
7309
9b138a83 7310 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7311
9ca2fe73
ML
7312 if (IS_VALLEYVIEW(connector->dev)) {
7313 struct intel_encoder *intel_encoder;
7314 struct intel_digital_port *intel_dig_port;
7315
7316 intel_encoder = intel_attached_encoder(connector);
7317 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7318 i = intel_dig_port->port;
7319 } else {
7320 i = I915_READ(aud_cntl_st);
7321 i = (i >> 29) & DIP_PORT_SEL_MASK;
7322 /* DIP_Port_Select, 0x1 = PortB */
7323 }
7324
e0dac65e
WF
7325 if (!i) {
7326 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7327 /* operate blindly on all ports */
1202b4c6
WF
7328 eldv = IBX_ELD_VALIDB;
7329 eldv |= IBX_ELD_VALIDB << 4;
7330 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7331 } else {
2582a850 7332 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7333 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7334 }
7335
3a9627f4
WF
7336 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7337 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7338 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7339 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7340 } else {
7341 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7342 }
e0dac65e 7343
3a9627f4
WF
7344 if (intel_eld_uptodate(connector,
7345 aud_cntrl_st2, eldv,
7346 aud_cntl_st, IBX_ELD_ADDRESS,
7347 hdmiw_hdmiedid))
7348 return;
7349
e0dac65e
WF
7350 i = I915_READ(aud_cntrl_st2);
7351 i &= ~eldv;
7352 I915_WRITE(aud_cntrl_st2, i);
7353
7354 if (!eld[0])
7355 return;
7356
e0dac65e 7357 i = I915_READ(aud_cntl_st);
1202b4c6 7358 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7359 I915_WRITE(aud_cntl_st, i);
7360
7361 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7362 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7363 for (i = 0; i < len; i++)
7364 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7365
7366 i = I915_READ(aud_cntrl_st2);
7367 i |= eldv;
7368 I915_WRITE(aud_cntrl_st2, i);
7369}
7370
7371void intel_write_eld(struct drm_encoder *encoder,
7372 struct drm_display_mode *mode)
7373{
7374 struct drm_crtc *crtc = encoder->crtc;
7375 struct drm_connector *connector;
7376 struct drm_device *dev = encoder->dev;
7377 struct drm_i915_private *dev_priv = dev->dev_private;
7378
7379 connector = drm_select_eld(encoder, mode);
7380 if (!connector)
7381 return;
7382
7383 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7384 connector->base.id,
7385 drm_get_connector_name(connector),
7386 connector->encoder->base.id,
7387 drm_get_encoder_name(connector->encoder));
7388
7389 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7390
7391 if (dev_priv->display.write_eld)
34427052 7392 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7393}
7394
560b85bb
CW
7395static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7396{
7397 struct drm_device *dev = crtc->dev;
7398 struct drm_i915_private *dev_priv = dev->dev_private;
7399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7400 bool visible = base != 0;
7401 u32 cntl;
7402
7403 if (intel_crtc->cursor_visible == visible)
7404 return;
7405
9db4a9c7 7406 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7407 if (visible) {
7408 /* On these chipsets we can only modify the base whilst
7409 * the cursor is disabled.
7410 */
9db4a9c7 7411 I915_WRITE(_CURABASE, base);
560b85bb
CW
7412
7413 cntl &= ~(CURSOR_FORMAT_MASK);
7414 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7415 cntl |= CURSOR_ENABLE |
7416 CURSOR_GAMMA_ENABLE |
7417 CURSOR_FORMAT_ARGB;
7418 } else
7419 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7420 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7421
7422 intel_crtc->cursor_visible = visible;
7423}
7424
7425static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7426{
7427 struct drm_device *dev = crtc->dev;
7428 struct drm_i915_private *dev_priv = dev->dev_private;
7429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7430 int pipe = intel_crtc->pipe;
7431 bool visible = base != 0;
7432
7433 if (intel_crtc->cursor_visible != visible) {
548f245b 7434 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7435 if (base) {
7436 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7437 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7438 cntl |= pipe << 28; /* Connect to correct pipe */
7439 } else {
7440 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7441 cntl |= CURSOR_MODE_DISABLE;
7442 }
9db4a9c7 7443 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7444
7445 intel_crtc->cursor_visible = visible;
7446 }
7447 /* and commit changes on next vblank */
b2ea8ef5 7448 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7449 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7450 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7451}
7452
65a21cd6
JB
7453static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7454{
7455 struct drm_device *dev = crtc->dev;
7456 struct drm_i915_private *dev_priv = dev->dev_private;
7457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7458 int pipe = intel_crtc->pipe;
7459 bool visible = base != 0;
7460
7461 if (intel_crtc->cursor_visible != visible) {
7462 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7463 if (base) {
7464 cntl &= ~CURSOR_MODE;
7465 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7466 } else {
7467 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7468 cntl |= CURSOR_MODE_DISABLE;
7469 }
6bbfa1c5 7470 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7471 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7472 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7473 }
65a21cd6
JB
7474 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7475
7476 intel_crtc->cursor_visible = visible;
7477 }
7478 /* and commit changes on next vblank */
b2ea8ef5 7479 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7480 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7481 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7482}
7483
cda4b7d3 7484/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7485static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7486 bool on)
cda4b7d3
CW
7487{
7488 struct drm_device *dev = crtc->dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
7490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7491 int pipe = intel_crtc->pipe;
7492 int x = intel_crtc->cursor_x;
7493 int y = intel_crtc->cursor_y;
d6e4db15 7494 u32 base = 0, pos = 0;
cda4b7d3
CW
7495 bool visible;
7496
d6e4db15 7497 if (on)
cda4b7d3 7498 base = intel_crtc->cursor_addr;
cda4b7d3 7499
d6e4db15
VS
7500 if (x >= intel_crtc->config.pipe_src_w)
7501 base = 0;
7502
7503 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7504 base = 0;
7505
7506 if (x < 0) {
efc9064e 7507 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7508 base = 0;
7509
7510 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7511 x = -x;
7512 }
7513 pos |= x << CURSOR_X_SHIFT;
7514
7515 if (y < 0) {
efc9064e 7516 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7517 base = 0;
7518
7519 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7520 y = -y;
7521 }
7522 pos |= y << CURSOR_Y_SHIFT;
7523
7524 visible = base != 0;
560b85bb 7525 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7526 return;
7527
b3dc685e 7528 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7529 I915_WRITE(CURPOS_IVB(pipe), pos);
7530 ivb_update_cursor(crtc, base);
7531 } else {
7532 I915_WRITE(CURPOS(pipe), pos);
7533 if (IS_845G(dev) || IS_I865G(dev))
7534 i845_update_cursor(crtc, base);
7535 else
7536 i9xx_update_cursor(crtc, base);
7537 }
cda4b7d3
CW
7538}
7539
79e53945 7540static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7541 struct drm_file *file,
79e53945
JB
7542 uint32_t handle,
7543 uint32_t width, uint32_t height)
7544{
7545 struct drm_device *dev = crtc->dev;
7546 struct drm_i915_private *dev_priv = dev->dev_private;
7547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7548 struct drm_i915_gem_object *obj;
cda4b7d3 7549 uint32_t addr;
3f8bc370 7550 int ret;
79e53945 7551
79e53945
JB
7552 /* if we want to turn off the cursor ignore width and height */
7553 if (!handle) {
28c97730 7554 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7555 addr = 0;
05394f39 7556 obj = NULL;
5004417d 7557 mutex_lock(&dev->struct_mutex);
3f8bc370 7558 goto finish;
79e53945
JB
7559 }
7560
7561 /* Currently we only support 64x64 cursors */
7562 if (width != 64 || height != 64) {
7563 DRM_ERROR("we currently only support 64x64 cursors\n");
7564 return -EINVAL;
7565 }
7566
05394f39 7567 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7568 if (&obj->base == NULL)
79e53945
JB
7569 return -ENOENT;
7570
05394f39 7571 if (obj->base.size < width * height * 4) {
3b25b31f 7572 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7573 ret = -ENOMEM;
7574 goto fail;
79e53945
JB
7575 }
7576
71acb5eb 7577 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7578 mutex_lock(&dev->struct_mutex);
3d13ef2e 7579 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7580 unsigned alignment;
7581
d9e86c0e 7582 if (obj->tiling_mode) {
3b25b31f 7583 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7584 ret = -EINVAL;
7585 goto fail_locked;
7586 }
7587
693db184
CW
7588 /* Note that the w/a also requires 2 PTE of padding following
7589 * the bo. We currently fill all unused PTE with the shadow
7590 * page and so we should always have valid PTE following the
7591 * cursor preventing the VT-d warning.
7592 */
7593 alignment = 0;
7594 if (need_vtd_wa(dev))
7595 alignment = 64*1024;
7596
7597 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7598 if (ret) {
3b25b31f 7599 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7600 goto fail_locked;
e7b526bb
CW
7601 }
7602
d9e86c0e
CW
7603 ret = i915_gem_object_put_fence(obj);
7604 if (ret) {
3b25b31f 7605 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7606 goto fail_unpin;
7607 }
7608
f343c5f6 7609 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7610 } else {
6eeefaf3 7611 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7612 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7613 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7614 align);
71acb5eb 7615 if (ret) {
3b25b31f 7616 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7617 goto fail_locked;
71acb5eb 7618 }
05394f39 7619 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7620 }
7621
a6c45cf0 7622 if (IS_GEN2(dev))
14b60391
JB
7623 I915_WRITE(CURSIZE, (height << 12) | width);
7624
3f8bc370 7625 finish:
3f8bc370 7626 if (intel_crtc->cursor_bo) {
3d13ef2e 7627 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7628 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7629 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7630 } else
cc98b413 7631 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7632 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7633 }
80824003 7634
7f9872e0 7635 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7636
7637 intel_crtc->cursor_addr = addr;
05394f39 7638 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7639 intel_crtc->cursor_width = width;
7640 intel_crtc->cursor_height = height;
7641
f2f5f771
VS
7642 if (intel_crtc->active)
7643 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7644
79e53945 7645 return 0;
e7b526bb 7646fail_unpin:
cc98b413 7647 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7648fail_locked:
34b8686e 7649 mutex_unlock(&dev->struct_mutex);
bc9025bd 7650fail:
05394f39 7651 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7652 return ret;
79e53945
JB
7653}
7654
7655static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7656{
79e53945 7657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7658
92e76c8c
VS
7659 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7660 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7661
f2f5f771
VS
7662 if (intel_crtc->active)
7663 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7664
7665 return 0;
b8c00ac5
DA
7666}
7667
79e53945 7668static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7669 u16 *blue, uint32_t start, uint32_t size)
79e53945 7670{
7203425a 7671 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7673
7203425a 7674 for (i = start; i < end; i++) {
79e53945
JB
7675 intel_crtc->lut_r[i] = red[i] >> 8;
7676 intel_crtc->lut_g[i] = green[i] >> 8;
7677 intel_crtc->lut_b[i] = blue[i] >> 8;
7678 }
7679
7680 intel_crtc_load_lut(crtc);
7681}
7682
79e53945
JB
7683/* VESA 640x480x72Hz mode to set on the pipe */
7684static struct drm_display_mode load_detect_mode = {
7685 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7686 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7687};
7688
a8bb6818
DV
7689struct drm_framebuffer *
7690__intel_framebuffer_create(struct drm_device *dev,
7691 struct drm_mode_fb_cmd2 *mode_cmd,
7692 struct drm_i915_gem_object *obj)
d2dff872
CW
7693{
7694 struct intel_framebuffer *intel_fb;
7695 int ret;
7696
7697 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7698 if (!intel_fb) {
7699 drm_gem_object_unreference_unlocked(&obj->base);
7700 return ERR_PTR(-ENOMEM);
7701 }
7702
7703 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7704 if (ret)
7705 goto err;
d2dff872
CW
7706
7707 return &intel_fb->base;
dd4916c5
DV
7708err:
7709 drm_gem_object_unreference_unlocked(&obj->base);
7710 kfree(intel_fb);
7711
7712 return ERR_PTR(ret);
d2dff872
CW
7713}
7714
b5ea642a 7715static struct drm_framebuffer *
a8bb6818
DV
7716intel_framebuffer_create(struct drm_device *dev,
7717 struct drm_mode_fb_cmd2 *mode_cmd,
7718 struct drm_i915_gem_object *obj)
7719{
7720 struct drm_framebuffer *fb;
7721 int ret;
7722
7723 ret = i915_mutex_lock_interruptible(dev);
7724 if (ret)
7725 return ERR_PTR(ret);
7726 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7727 mutex_unlock(&dev->struct_mutex);
7728
7729 return fb;
7730}
7731
d2dff872
CW
7732static u32
7733intel_framebuffer_pitch_for_width(int width, int bpp)
7734{
7735 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7736 return ALIGN(pitch, 64);
7737}
7738
7739static u32
7740intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7741{
7742 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7743 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7744}
7745
7746static struct drm_framebuffer *
7747intel_framebuffer_create_for_mode(struct drm_device *dev,
7748 struct drm_display_mode *mode,
7749 int depth, int bpp)
7750{
7751 struct drm_i915_gem_object *obj;
0fed39bd 7752 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7753
7754 obj = i915_gem_alloc_object(dev,
7755 intel_framebuffer_size_for_mode(mode, bpp));
7756 if (obj == NULL)
7757 return ERR_PTR(-ENOMEM);
7758
7759 mode_cmd.width = mode->hdisplay;
7760 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7761 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7762 bpp);
5ca0c34a 7763 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7764
7765 return intel_framebuffer_create(dev, &mode_cmd, obj);
7766}
7767
7768static struct drm_framebuffer *
7769mode_fits_in_fbdev(struct drm_device *dev,
7770 struct drm_display_mode *mode)
7771{
4520f53a 7772#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7773 struct drm_i915_private *dev_priv = dev->dev_private;
7774 struct drm_i915_gem_object *obj;
7775 struct drm_framebuffer *fb;
7776
4c0e5528 7777 if (!dev_priv->fbdev)
d2dff872
CW
7778 return NULL;
7779
4c0e5528 7780 if (!dev_priv->fbdev->fb)
d2dff872
CW
7781 return NULL;
7782
4c0e5528
DV
7783 obj = dev_priv->fbdev->fb->obj;
7784 BUG_ON(!obj);
7785
8bcd4553 7786 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7787 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7788 fb->bits_per_pixel))
d2dff872
CW
7789 return NULL;
7790
01f2c773 7791 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7792 return NULL;
7793
7794 return fb;
4520f53a
DV
7795#else
7796 return NULL;
7797#endif
d2dff872
CW
7798}
7799
d2434ab7 7800bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7801 struct drm_display_mode *mode,
8261b191 7802 struct intel_load_detect_pipe *old)
79e53945
JB
7803{
7804 struct intel_crtc *intel_crtc;
d2434ab7
DV
7805 struct intel_encoder *intel_encoder =
7806 intel_attached_encoder(connector);
79e53945 7807 struct drm_crtc *possible_crtc;
4ef69c7a 7808 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7809 struct drm_crtc *crtc = NULL;
7810 struct drm_device *dev = encoder->dev;
94352cf9 7811 struct drm_framebuffer *fb;
79e53945
JB
7812 int i = -1;
7813
d2dff872
CW
7814 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7815 connector->base.id, drm_get_connector_name(connector),
7816 encoder->base.id, drm_get_encoder_name(encoder));
7817
79e53945
JB
7818 /*
7819 * Algorithm gets a little messy:
7a5e4805 7820 *
79e53945
JB
7821 * - if the connector already has an assigned crtc, use it (but make
7822 * sure it's on first)
7a5e4805 7823 *
79e53945
JB
7824 * - try to find the first unused crtc that can drive this connector,
7825 * and use that if we find one
79e53945
JB
7826 */
7827
7828 /* See if we already have a CRTC for this connector */
7829 if (encoder->crtc) {
7830 crtc = encoder->crtc;
8261b191 7831
7b24056b
DV
7832 mutex_lock(&crtc->mutex);
7833
24218aac 7834 old->dpms_mode = connector->dpms;
8261b191
CW
7835 old->load_detect_temp = false;
7836
7837 /* Make sure the crtc and connector are running */
24218aac
DV
7838 if (connector->dpms != DRM_MODE_DPMS_ON)
7839 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7840
7173188d 7841 return true;
79e53945
JB
7842 }
7843
7844 /* Find an unused one (if possible) */
7845 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7846 i++;
7847 if (!(encoder->possible_crtcs & (1 << i)))
7848 continue;
7849 if (!possible_crtc->enabled) {
7850 crtc = possible_crtc;
7851 break;
7852 }
79e53945
JB
7853 }
7854
7855 /*
7856 * If we didn't find an unused CRTC, don't use any.
7857 */
7858 if (!crtc) {
7173188d
CW
7859 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7860 return false;
79e53945
JB
7861 }
7862
7b24056b 7863 mutex_lock(&crtc->mutex);
fc303101
DV
7864 intel_encoder->new_crtc = to_intel_crtc(crtc);
7865 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7866
7867 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
7868 intel_crtc->new_enabled = true;
7869 intel_crtc->new_config = &intel_crtc->config;
24218aac 7870 old->dpms_mode = connector->dpms;
8261b191 7871 old->load_detect_temp = true;
d2dff872 7872 old->release_fb = NULL;
79e53945 7873
6492711d
CW
7874 if (!mode)
7875 mode = &load_detect_mode;
79e53945 7876
d2dff872
CW
7877 /* We need a framebuffer large enough to accommodate all accesses
7878 * that the plane may generate whilst we perform load detection.
7879 * We can not rely on the fbcon either being present (we get called
7880 * during its initialisation to detect all boot displays, or it may
7881 * not even exist) or that it is large enough to satisfy the
7882 * requested mode.
7883 */
94352cf9
DV
7884 fb = mode_fits_in_fbdev(dev, mode);
7885 if (fb == NULL) {
d2dff872 7886 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7887 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7888 old->release_fb = fb;
d2dff872
CW
7889 } else
7890 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7891 if (IS_ERR(fb)) {
d2dff872 7892 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 7893 goto fail;
79e53945 7894 }
79e53945 7895
c0c36b94 7896 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7897 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7898 if (old->release_fb)
7899 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 7900 goto fail;
79e53945 7901 }
7173188d 7902
79e53945 7903 /* let the connector get through one full cycle before testing */
9d0498a2 7904 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7905 return true;
412b61d8
VS
7906
7907 fail:
7908 intel_crtc->new_enabled = crtc->enabled;
7909 if (intel_crtc->new_enabled)
7910 intel_crtc->new_config = &intel_crtc->config;
7911 else
7912 intel_crtc->new_config = NULL;
7913 mutex_unlock(&crtc->mutex);
7914 return false;
79e53945
JB
7915}
7916
d2434ab7 7917void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7918 struct intel_load_detect_pipe *old)
79e53945 7919{
d2434ab7
DV
7920 struct intel_encoder *intel_encoder =
7921 intel_attached_encoder(connector);
4ef69c7a 7922 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7923 struct drm_crtc *crtc = encoder->crtc;
412b61d8 7924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7925
d2dff872
CW
7926 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7927 connector->base.id, drm_get_connector_name(connector),
7928 encoder->base.id, drm_get_encoder_name(encoder));
7929
8261b191 7930 if (old->load_detect_temp) {
fc303101
DV
7931 to_intel_connector(connector)->new_encoder = NULL;
7932 intel_encoder->new_crtc = NULL;
412b61d8
VS
7933 intel_crtc->new_enabled = false;
7934 intel_crtc->new_config = NULL;
fc303101 7935 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7936
36206361
DV
7937 if (old->release_fb) {
7938 drm_framebuffer_unregister_private(old->release_fb);
7939 drm_framebuffer_unreference(old->release_fb);
7940 }
d2dff872 7941
67c96400 7942 mutex_unlock(&crtc->mutex);
0622a53c 7943 return;
79e53945
JB
7944 }
7945
c751ce4f 7946 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7947 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7948 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7949
7950 mutex_unlock(&crtc->mutex);
79e53945
JB
7951}
7952
da4a1efa
VS
7953static int i9xx_pll_refclk(struct drm_device *dev,
7954 const struct intel_crtc_config *pipe_config)
7955{
7956 struct drm_i915_private *dev_priv = dev->dev_private;
7957 u32 dpll = pipe_config->dpll_hw_state.dpll;
7958
7959 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7960 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7961 else if (HAS_PCH_SPLIT(dev))
7962 return 120000;
7963 else if (!IS_GEN2(dev))
7964 return 96000;
7965 else
7966 return 48000;
7967}
7968
79e53945 7969/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7970static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7971 struct intel_crtc_config *pipe_config)
79e53945 7972{
f1f644dc 7973 struct drm_device *dev = crtc->base.dev;
79e53945 7974 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7975 int pipe = pipe_config->cpu_transcoder;
293623f7 7976 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7977 u32 fp;
7978 intel_clock_t clock;
da4a1efa 7979 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7980
7981 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7982 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7983 else
293623f7 7984 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7985
7986 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7987 if (IS_PINEVIEW(dev)) {
7988 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7989 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7990 } else {
7991 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7992 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7993 }
7994
a6c45cf0 7995 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7996 if (IS_PINEVIEW(dev))
7997 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7998 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
7999 else
8000 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8001 DPLL_FPA01_P1_POST_DIV_SHIFT);
8002
8003 switch (dpll & DPLL_MODE_MASK) {
8004 case DPLLB_MODE_DAC_SERIAL:
8005 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8006 5 : 10;
8007 break;
8008 case DPLLB_MODE_LVDS:
8009 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8010 7 : 14;
8011 break;
8012 default:
28c97730 8013 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8014 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8015 return;
79e53945
JB
8016 }
8017
ac58c3f0 8018 if (IS_PINEVIEW(dev))
da4a1efa 8019 pineview_clock(refclk, &clock);
ac58c3f0 8020 else
da4a1efa 8021 i9xx_clock(refclk, &clock);
79e53945 8022 } else {
0fb58223 8023 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8024 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8025
8026 if (is_lvds) {
8027 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8028 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8029
8030 if (lvds & LVDS_CLKB_POWER_UP)
8031 clock.p2 = 7;
8032 else
8033 clock.p2 = 14;
79e53945
JB
8034 } else {
8035 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8036 clock.p1 = 2;
8037 else {
8038 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8039 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8040 }
8041 if (dpll & PLL_P2_DIVIDE_BY_4)
8042 clock.p2 = 4;
8043 else
8044 clock.p2 = 2;
79e53945 8045 }
da4a1efa
VS
8046
8047 i9xx_clock(refclk, &clock);
79e53945
JB
8048 }
8049
18442d08
VS
8050 /*
8051 * This value includes pixel_multiplier. We will use
241bfc38 8052 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8053 * encoder's get_config() function.
8054 */
8055 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8056}
8057
6878da05
VS
8058int intel_dotclock_calculate(int link_freq,
8059 const struct intel_link_m_n *m_n)
f1f644dc 8060{
f1f644dc
JB
8061 /*
8062 * The calculation for the data clock is:
1041a02f 8063 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8064 * But we want to avoid losing precison if possible, so:
1041a02f 8065 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8066 *
8067 * and the link clock is simpler:
1041a02f 8068 * link_clock = (m * link_clock) / n
f1f644dc
JB
8069 */
8070
6878da05
VS
8071 if (!m_n->link_n)
8072 return 0;
f1f644dc 8073
6878da05
VS
8074 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8075}
f1f644dc 8076
18442d08
VS
8077static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8078 struct intel_crtc_config *pipe_config)
6878da05
VS
8079{
8080 struct drm_device *dev = crtc->base.dev;
79e53945 8081
18442d08
VS
8082 /* read out port_clock from the DPLL */
8083 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8084
f1f644dc 8085 /*
18442d08 8086 * This value does not include pixel_multiplier.
241bfc38 8087 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8088 * agree once we know their relationship in the encoder's
8089 * get_config() function.
79e53945 8090 */
241bfc38 8091 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8092 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8093 &pipe_config->fdi_m_n);
79e53945
JB
8094}
8095
8096/** Returns the currently programmed mode of the given pipe. */
8097struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8098 struct drm_crtc *crtc)
8099{
548f245b 8100 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8102 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8103 struct drm_display_mode *mode;
f1f644dc 8104 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8105 int htot = I915_READ(HTOTAL(cpu_transcoder));
8106 int hsync = I915_READ(HSYNC(cpu_transcoder));
8107 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8108 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8109 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8110
8111 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8112 if (!mode)
8113 return NULL;
8114
f1f644dc
JB
8115 /*
8116 * Construct a pipe_config sufficient for getting the clock info
8117 * back out of crtc_clock_get.
8118 *
8119 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8120 * to use a real value here instead.
8121 */
293623f7 8122 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8123 pipe_config.pixel_multiplier = 1;
293623f7
VS
8124 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8125 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8126 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8127 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8128
773ae034 8129 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8130 mode->hdisplay = (htot & 0xffff) + 1;
8131 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8132 mode->hsync_start = (hsync & 0xffff) + 1;
8133 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8134 mode->vdisplay = (vtot & 0xffff) + 1;
8135 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8136 mode->vsync_start = (vsync & 0xffff) + 1;
8137 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8138
8139 drm_mode_set_name(mode);
79e53945
JB
8140
8141 return mode;
8142}
8143
3dec0095 8144static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8145{
8146 struct drm_device *dev = crtc->dev;
8147 drm_i915_private_t *dev_priv = dev->dev_private;
8148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8149 int pipe = intel_crtc->pipe;
dbdc6479
JB
8150 int dpll_reg = DPLL(pipe);
8151 int dpll;
652c393a 8152
bad720ff 8153 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8154 return;
8155
8156 if (!dev_priv->lvds_downclock_avail)
8157 return;
8158
dbdc6479 8159 dpll = I915_READ(dpll_reg);
652c393a 8160 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8161 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8162
8ac5a6d5 8163 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8164
8165 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8166 I915_WRITE(dpll_reg, dpll);
9d0498a2 8167 intel_wait_for_vblank(dev, pipe);
dbdc6479 8168
652c393a
JB
8169 dpll = I915_READ(dpll_reg);
8170 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8171 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8172 }
652c393a
JB
8173}
8174
8175static void intel_decrease_pllclock(struct drm_crtc *crtc)
8176{
8177 struct drm_device *dev = crtc->dev;
8178 drm_i915_private_t *dev_priv = dev->dev_private;
8179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8180
bad720ff 8181 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8182 return;
8183
8184 if (!dev_priv->lvds_downclock_avail)
8185 return;
8186
8187 /*
8188 * Since this is called by a timer, we should never get here in
8189 * the manual case.
8190 */
8191 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8192 int pipe = intel_crtc->pipe;
8193 int dpll_reg = DPLL(pipe);
8194 int dpll;
f6e5b160 8195
44d98a61 8196 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8197
8ac5a6d5 8198 assert_panel_unlocked(dev_priv, pipe);
652c393a 8199
dc257cf1 8200 dpll = I915_READ(dpll_reg);
652c393a
JB
8201 dpll |= DISPLAY_RATE_SELECT_FPA1;
8202 I915_WRITE(dpll_reg, dpll);
9d0498a2 8203 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8204 dpll = I915_READ(dpll_reg);
8205 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8206 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8207 }
8208
8209}
8210
f047e395
CW
8211void intel_mark_busy(struct drm_device *dev)
8212{
c67a470b
PZ
8213 struct drm_i915_private *dev_priv = dev->dev_private;
8214
f62a0076
CW
8215 if (dev_priv->mm.busy)
8216 return;
8217
86c4ec0d 8218 hsw_disable_package_c8(dev_priv);
c67a470b 8219 i915_update_gfx_val(dev_priv);
f62a0076 8220 dev_priv->mm.busy = true;
f047e395
CW
8221}
8222
8223void intel_mark_idle(struct drm_device *dev)
652c393a 8224{
c67a470b 8225 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8226 struct drm_crtc *crtc;
652c393a 8227
f62a0076
CW
8228 if (!dev_priv->mm.busy)
8229 return;
8230
8231 dev_priv->mm.busy = false;
8232
d330a953 8233 if (!i915.powersave)
bb4cdd53 8234 goto out;
652c393a 8235
652c393a 8236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8237 if (!crtc->fb)
8238 continue;
8239
725a5b54 8240 intel_decrease_pllclock(crtc);
652c393a 8241 }
b29c19b6 8242
3d13ef2e 8243 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8244 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8245
8246out:
86c4ec0d 8247 hsw_enable_package_c8(dev_priv);
652c393a
JB
8248}
8249
c65355bb
CW
8250void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8251 struct intel_ring_buffer *ring)
652c393a 8252{
f047e395
CW
8253 struct drm_device *dev = obj->base.dev;
8254 struct drm_crtc *crtc;
652c393a 8255
d330a953 8256 if (!i915.powersave)
acb87dfb
CW
8257 return;
8258
652c393a
JB
8259 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8260 if (!crtc->fb)
8261 continue;
8262
c65355bb
CW
8263 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8264 continue;
8265
8266 intel_increase_pllclock(crtc);
8267 if (ring && intel_fbc_enabled(dev))
8268 ring->fbc_dirty = true;
652c393a
JB
8269 }
8270}
8271
79e53945
JB
8272static void intel_crtc_destroy(struct drm_crtc *crtc)
8273{
8274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8275 struct drm_device *dev = crtc->dev;
8276 struct intel_unpin_work *work;
8277 unsigned long flags;
8278
8279 spin_lock_irqsave(&dev->event_lock, flags);
8280 work = intel_crtc->unpin_work;
8281 intel_crtc->unpin_work = NULL;
8282 spin_unlock_irqrestore(&dev->event_lock, flags);
8283
8284 if (work) {
8285 cancel_work_sync(&work->work);
8286 kfree(work);
8287 }
79e53945 8288
40ccc72b
MK
8289 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8290
79e53945 8291 drm_crtc_cleanup(crtc);
67e77c5a 8292
79e53945
JB
8293 kfree(intel_crtc);
8294}
8295
6b95a207
KH
8296static void intel_unpin_work_fn(struct work_struct *__work)
8297{
8298 struct intel_unpin_work *work =
8299 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8300 struct drm_device *dev = work->crtc->dev;
6b95a207 8301
b4a98e57 8302 mutex_lock(&dev->struct_mutex);
1690e1eb 8303 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8304 drm_gem_object_unreference(&work->pending_flip_obj->base);
8305 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8306
b4a98e57
CW
8307 intel_update_fbc(dev);
8308 mutex_unlock(&dev->struct_mutex);
8309
8310 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8311 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8312
6b95a207
KH
8313 kfree(work);
8314}
8315
1afe3e9d 8316static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8317 struct drm_crtc *crtc)
6b95a207
KH
8318{
8319 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8321 struct intel_unpin_work *work;
6b95a207
KH
8322 unsigned long flags;
8323
8324 /* Ignore early vblank irqs */
8325 if (intel_crtc == NULL)
8326 return;
8327
8328 spin_lock_irqsave(&dev->event_lock, flags);
8329 work = intel_crtc->unpin_work;
e7d841ca
CW
8330
8331 /* Ensure we don't miss a work->pending update ... */
8332 smp_rmb();
8333
8334 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8335 spin_unlock_irqrestore(&dev->event_lock, flags);
8336 return;
8337 }
8338
e7d841ca
CW
8339 /* and that the unpin work is consistent wrt ->pending. */
8340 smp_rmb();
8341
6b95a207 8342 intel_crtc->unpin_work = NULL;
6b95a207 8343
45a066eb
RC
8344 if (work->event)
8345 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8346
0af7e4df
MK
8347 drm_vblank_put(dev, intel_crtc->pipe);
8348
6b95a207
KH
8349 spin_unlock_irqrestore(&dev->event_lock, flags);
8350
2c10d571 8351 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8352
8353 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8354
8355 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8356}
8357
1afe3e9d
JB
8358void intel_finish_page_flip(struct drm_device *dev, int pipe)
8359{
8360 drm_i915_private_t *dev_priv = dev->dev_private;
8361 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8362
49b14a5c 8363 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8364}
8365
8366void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8367{
8368 drm_i915_private_t *dev_priv = dev->dev_private;
8369 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8370
49b14a5c 8371 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8372}
8373
6b95a207
KH
8374void intel_prepare_page_flip(struct drm_device *dev, int plane)
8375{
8376 drm_i915_private_t *dev_priv = dev->dev_private;
8377 struct intel_crtc *intel_crtc =
8378 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8379 unsigned long flags;
8380
e7d841ca
CW
8381 /* NB: An MMIO update of the plane base pointer will also
8382 * generate a page-flip completion irq, i.e. every modeset
8383 * is also accompanied by a spurious intel_prepare_page_flip().
8384 */
6b95a207 8385 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8386 if (intel_crtc->unpin_work)
8387 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8388 spin_unlock_irqrestore(&dev->event_lock, flags);
8389}
8390
e7d841ca
CW
8391inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8392{
8393 /* Ensure that the work item is consistent when activating it ... */
8394 smp_wmb();
8395 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8396 /* and that it is marked active as soon as the irq could fire. */
8397 smp_wmb();
8398}
8399
8c9f3aaf
JB
8400static int intel_gen2_queue_flip(struct drm_device *dev,
8401 struct drm_crtc *crtc,
8402 struct drm_framebuffer *fb,
ed8d1975
KP
8403 struct drm_i915_gem_object *obj,
8404 uint32_t flags)
8c9f3aaf
JB
8405{
8406 struct drm_i915_private *dev_priv = dev->dev_private;
8407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8408 u32 flip_mask;
6d90c952 8409 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8410 int ret;
8411
6d90c952 8412 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8413 if (ret)
83d4092b 8414 goto err;
8c9f3aaf 8415
6d90c952 8416 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8417 if (ret)
83d4092b 8418 goto err_unpin;
8c9f3aaf
JB
8419
8420 /* Can't queue multiple flips, so wait for the previous
8421 * one to finish before executing the next.
8422 */
8423 if (intel_crtc->plane)
8424 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8425 else
8426 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8427 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8428 intel_ring_emit(ring, MI_NOOP);
8429 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8430 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8431 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8432 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8433 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8434
8435 intel_mark_page_flip_active(intel_crtc);
09246732 8436 __intel_ring_advance(ring);
83d4092b
CW
8437 return 0;
8438
8439err_unpin:
8440 intel_unpin_fb_obj(obj);
8441err:
8c9f3aaf
JB
8442 return ret;
8443}
8444
8445static int intel_gen3_queue_flip(struct drm_device *dev,
8446 struct drm_crtc *crtc,
8447 struct drm_framebuffer *fb,
ed8d1975
KP
8448 struct drm_i915_gem_object *obj,
8449 uint32_t flags)
8c9f3aaf
JB
8450{
8451 struct drm_i915_private *dev_priv = dev->dev_private;
8452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8453 u32 flip_mask;
6d90c952 8454 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8455 int ret;
8456
6d90c952 8457 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8458 if (ret)
83d4092b 8459 goto err;
8c9f3aaf 8460
6d90c952 8461 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8462 if (ret)
83d4092b 8463 goto err_unpin;
8c9f3aaf
JB
8464
8465 if (intel_crtc->plane)
8466 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8467 else
8468 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8469 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8470 intel_ring_emit(ring, MI_NOOP);
8471 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8472 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8473 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8474 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8475 intel_ring_emit(ring, MI_NOOP);
8476
e7d841ca 8477 intel_mark_page_flip_active(intel_crtc);
09246732 8478 __intel_ring_advance(ring);
83d4092b
CW
8479 return 0;
8480
8481err_unpin:
8482 intel_unpin_fb_obj(obj);
8483err:
8c9f3aaf
JB
8484 return ret;
8485}
8486
8487static int intel_gen4_queue_flip(struct drm_device *dev,
8488 struct drm_crtc *crtc,
8489 struct drm_framebuffer *fb,
ed8d1975
KP
8490 struct drm_i915_gem_object *obj,
8491 uint32_t flags)
8c9f3aaf
JB
8492{
8493 struct drm_i915_private *dev_priv = dev->dev_private;
8494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8495 uint32_t pf, pipesrc;
6d90c952 8496 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8497 int ret;
8498
6d90c952 8499 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8500 if (ret)
83d4092b 8501 goto err;
8c9f3aaf 8502
6d90c952 8503 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8504 if (ret)
83d4092b 8505 goto err_unpin;
8c9f3aaf
JB
8506
8507 /* i965+ uses the linear or tiled offsets from the
8508 * Display Registers (which do not change across a page-flip)
8509 * so we need only reprogram the base address.
8510 */
6d90c952
DV
8511 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8512 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8513 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8514 intel_ring_emit(ring,
f343c5f6 8515 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8516 obj->tiling_mode);
8c9f3aaf
JB
8517
8518 /* XXX Enabling the panel-fitter across page-flip is so far
8519 * untested on non-native modes, so ignore it for now.
8520 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8521 */
8522 pf = 0;
8523 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8524 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8525
8526 intel_mark_page_flip_active(intel_crtc);
09246732 8527 __intel_ring_advance(ring);
83d4092b
CW
8528 return 0;
8529
8530err_unpin:
8531 intel_unpin_fb_obj(obj);
8532err:
8c9f3aaf
JB
8533 return ret;
8534}
8535
8536static int intel_gen6_queue_flip(struct drm_device *dev,
8537 struct drm_crtc *crtc,
8538 struct drm_framebuffer *fb,
ed8d1975
KP
8539 struct drm_i915_gem_object *obj,
8540 uint32_t flags)
8c9f3aaf
JB
8541{
8542 struct drm_i915_private *dev_priv = dev->dev_private;
8543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8544 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8545 uint32_t pf, pipesrc;
8546 int ret;
8547
6d90c952 8548 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8549 if (ret)
83d4092b 8550 goto err;
8c9f3aaf 8551
6d90c952 8552 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8553 if (ret)
83d4092b 8554 goto err_unpin;
8c9f3aaf 8555
6d90c952
DV
8556 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8557 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8558 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8559 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8560
dc257cf1
DV
8561 /* Contrary to the suggestions in the documentation,
8562 * "Enable Panel Fitter" does not seem to be required when page
8563 * flipping with a non-native mode, and worse causes a normal
8564 * modeset to fail.
8565 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8566 */
8567 pf = 0;
8c9f3aaf 8568 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8569 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8570
8571 intel_mark_page_flip_active(intel_crtc);
09246732 8572 __intel_ring_advance(ring);
83d4092b
CW
8573 return 0;
8574
8575err_unpin:
8576 intel_unpin_fb_obj(obj);
8577err:
8c9f3aaf
JB
8578 return ret;
8579}
8580
7c9017e5
JB
8581static int intel_gen7_queue_flip(struct drm_device *dev,
8582 struct drm_crtc *crtc,
8583 struct drm_framebuffer *fb,
ed8d1975
KP
8584 struct drm_i915_gem_object *obj,
8585 uint32_t flags)
7c9017e5
JB
8586{
8587 struct drm_i915_private *dev_priv = dev->dev_private;
8588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8589 struct intel_ring_buffer *ring;
cb05d8de 8590 uint32_t plane_bit = 0;
ffe74d75
CW
8591 int len, ret;
8592
8593 ring = obj->ring;
1c5fd085 8594 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8595 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8596
8597 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8598 if (ret)
83d4092b 8599 goto err;
7c9017e5 8600
cb05d8de
DV
8601 switch(intel_crtc->plane) {
8602 case PLANE_A:
8603 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8604 break;
8605 case PLANE_B:
8606 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8607 break;
8608 case PLANE_C:
8609 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8610 break;
8611 default:
8612 WARN_ONCE(1, "unknown plane in flip command\n");
8613 ret = -ENODEV;
ab3951eb 8614 goto err_unpin;
cb05d8de
DV
8615 }
8616
ffe74d75
CW
8617 len = 4;
8618 if (ring->id == RCS)
8619 len += 6;
8620
8621 ret = intel_ring_begin(ring, len);
7c9017e5 8622 if (ret)
83d4092b 8623 goto err_unpin;
7c9017e5 8624
ffe74d75
CW
8625 /* Unmask the flip-done completion message. Note that the bspec says that
8626 * we should do this for both the BCS and RCS, and that we must not unmask
8627 * more than one flip event at any time (or ensure that one flip message
8628 * can be sent by waiting for flip-done prior to queueing new flips).
8629 * Experimentation says that BCS works despite DERRMR masking all
8630 * flip-done completion events and that unmasking all planes at once
8631 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8632 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8633 */
8634 if (ring->id == RCS) {
8635 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8636 intel_ring_emit(ring, DERRMR);
8637 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8638 DERRMR_PIPEB_PRI_FLIP_DONE |
8639 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8640 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8641 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8642 intel_ring_emit(ring, DERRMR);
8643 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8644 }
8645
cb05d8de 8646 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8647 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8648 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8649 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8650
8651 intel_mark_page_flip_active(intel_crtc);
09246732 8652 __intel_ring_advance(ring);
83d4092b
CW
8653 return 0;
8654
8655err_unpin:
8656 intel_unpin_fb_obj(obj);
8657err:
7c9017e5
JB
8658 return ret;
8659}
8660
8c9f3aaf
JB
8661static int intel_default_queue_flip(struct drm_device *dev,
8662 struct drm_crtc *crtc,
8663 struct drm_framebuffer *fb,
ed8d1975
KP
8664 struct drm_i915_gem_object *obj,
8665 uint32_t flags)
8c9f3aaf
JB
8666{
8667 return -ENODEV;
8668}
8669
6b95a207
KH
8670static int intel_crtc_page_flip(struct drm_crtc *crtc,
8671 struct drm_framebuffer *fb,
ed8d1975
KP
8672 struct drm_pending_vblank_event *event,
8673 uint32_t page_flip_flags)
6b95a207
KH
8674{
8675 struct drm_device *dev = crtc->dev;
8676 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8677 struct drm_framebuffer *old_fb = crtc->fb;
8678 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8680 struct intel_unpin_work *work;
8c9f3aaf 8681 unsigned long flags;
52e68630 8682 int ret;
6b95a207 8683
e6a595d2
VS
8684 /* Can't change pixel format via MI display flips. */
8685 if (fb->pixel_format != crtc->fb->pixel_format)
8686 return -EINVAL;
8687
8688 /*
8689 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8690 * Note that pitch changes could also affect these register.
8691 */
8692 if (INTEL_INFO(dev)->gen > 3 &&
8693 (fb->offsets[0] != crtc->fb->offsets[0] ||
8694 fb->pitches[0] != crtc->fb->pitches[0]))
8695 return -EINVAL;
8696
f900db47
CW
8697 if (i915_terminally_wedged(&dev_priv->gpu_error))
8698 goto out_hang;
8699
b14c5679 8700 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8701 if (work == NULL)
8702 return -ENOMEM;
8703
6b95a207 8704 work->event = event;
b4a98e57 8705 work->crtc = crtc;
4a35f83b 8706 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8707 INIT_WORK(&work->work, intel_unpin_work_fn);
8708
7317c75e
JB
8709 ret = drm_vblank_get(dev, intel_crtc->pipe);
8710 if (ret)
8711 goto free_work;
8712
6b95a207
KH
8713 /* We borrow the event spin lock for protecting unpin_work */
8714 spin_lock_irqsave(&dev->event_lock, flags);
8715 if (intel_crtc->unpin_work) {
8716 spin_unlock_irqrestore(&dev->event_lock, flags);
8717 kfree(work);
7317c75e 8718 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8719
8720 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8721 return -EBUSY;
8722 }
8723 intel_crtc->unpin_work = work;
8724 spin_unlock_irqrestore(&dev->event_lock, flags);
8725
b4a98e57
CW
8726 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8727 flush_workqueue(dev_priv->wq);
8728
79158103
CW
8729 ret = i915_mutex_lock_interruptible(dev);
8730 if (ret)
8731 goto cleanup;
6b95a207 8732
75dfca80 8733 /* Reference the objects for the scheduled work. */
05394f39
CW
8734 drm_gem_object_reference(&work->old_fb_obj->base);
8735 drm_gem_object_reference(&obj->base);
6b95a207
KH
8736
8737 crtc->fb = fb;
96b099fd 8738
e1f99ce6 8739 work->pending_flip_obj = obj;
e1f99ce6 8740
4e5359cd
SF
8741 work->enable_stall_check = true;
8742
b4a98e57 8743 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8744 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8745
ed8d1975 8746 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8747 if (ret)
8748 goto cleanup_pending;
6b95a207 8749
7782de3b 8750 intel_disable_fbc(dev);
c65355bb 8751 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8752 mutex_unlock(&dev->struct_mutex);
8753
e5510fac
JB
8754 trace_i915_flip_request(intel_crtc->plane, obj);
8755
6b95a207 8756 return 0;
96b099fd 8757
8c9f3aaf 8758cleanup_pending:
b4a98e57 8759 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8760 crtc->fb = old_fb;
05394f39
CW
8761 drm_gem_object_unreference(&work->old_fb_obj->base);
8762 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8763 mutex_unlock(&dev->struct_mutex);
8764
79158103 8765cleanup:
96b099fd
CW
8766 spin_lock_irqsave(&dev->event_lock, flags);
8767 intel_crtc->unpin_work = NULL;
8768 spin_unlock_irqrestore(&dev->event_lock, flags);
8769
7317c75e
JB
8770 drm_vblank_put(dev, intel_crtc->pipe);
8771free_work:
96b099fd
CW
8772 kfree(work);
8773
f900db47
CW
8774 if (ret == -EIO) {
8775out_hang:
8776 intel_crtc_wait_for_pending_flips(crtc);
8777 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8778 if (ret == 0 && event)
8779 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8780 }
96b099fd 8781 return ret;
6b95a207
KH
8782}
8783
f6e5b160 8784static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8785 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8786 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8787};
8788
9a935856
DV
8789/**
8790 * intel_modeset_update_staged_output_state
8791 *
8792 * Updates the staged output configuration state, e.g. after we've read out the
8793 * current hw state.
8794 */
8795static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8796{
7668851f 8797 struct intel_crtc *crtc;
9a935856
DV
8798 struct intel_encoder *encoder;
8799 struct intel_connector *connector;
f6e5b160 8800
9a935856
DV
8801 list_for_each_entry(connector, &dev->mode_config.connector_list,
8802 base.head) {
8803 connector->new_encoder =
8804 to_intel_encoder(connector->base.encoder);
8805 }
f6e5b160 8806
9a935856
DV
8807 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8808 base.head) {
8809 encoder->new_crtc =
8810 to_intel_crtc(encoder->base.crtc);
8811 }
7668851f
VS
8812
8813 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8814 base.head) {
8815 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
8816
8817 if (crtc->new_enabled)
8818 crtc->new_config = &crtc->config;
8819 else
8820 crtc->new_config = NULL;
7668851f 8821 }
f6e5b160
CW
8822}
8823
9a935856
DV
8824/**
8825 * intel_modeset_commit_output_state
8826 *
8827 * This function copies the stage display pipe configuration to the real one.
8828 */
8829static void intel_modeset_commit_output_state(struct drm_device *dev)
8830{
7668851f 8831 struct intel_crtc *crtc;
9a935856
DV
8832 struct intel_encoder *encoder;
8833 struct intel_connector *connector;
f6e5b160 8834
9a935856
DV
8835 list_for_each_entry(connector, &dev->mode_config.connector_list,
8836 base.head) {
8837 connector->base.encoder = &connector->new_encoder->base;
8838 }
f6e5b160 8839
9a935856
DV
8840 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8841 base.head) {
8842 encoder->base.crtc = &encoder->new_crtc->base;
8843 }
7668851f
VS
8844
8845 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8846 base.head) {
8847 crtc->base.enabled = crtc->new_enabled;
8848 }
9a935856
DV
8849}
8850
050f7aeb
DV
8851static void
8852connected_sink_compute_bpp(struct intel_connector * connector,
8853 struct intel_crtc_config *pipe_config)
8854{
8855 int bpp = pipe_config->pipe_bpp;
8856
8857 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8858 connector->base.base.id,
8859 drm_get_connector_name(&connector->base));
8860
8861 /* Don't use an invalid EDID bpc value */
8862 if (connector->base.display_info.bpc &&
8863 connector->base.display_info.bpc * 3 < bpp) {
8864 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8865 bpp, connector->base.display_info.bpc*3);
8866 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8867 }
8868
8869 /* Clamp bpp to 8 on screens without EDID 1.4 */
8870 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8871 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8872 bpp);
8873 pipe_config->pipe_bpp = 24;
8874 }
8875}
8876
4e53c2e0 8877static int
050f7aeb
DV
8878compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8879 struct drm_framebuffer *fb,
8880 struct intel_crtc_config *pipe_config)
4e53c2e0 8881{
050f7aeb
DV
8882 struct drm_device *dev = crtc->base.dev;
8883 struct intel_connector *connector;
4e53c2e0
DV
8884 int bpp;
8885
d42264b1
DV
8886 switch (fb->pixel_format) {
8887 case DRM_FORMAT_C8:
4e53c2e0
DV
8888 bpp = 8*3; /* since we go through a colormap */
8889 break;
d42264b1
DV
8890 case DRM_FORMAT_XRGB1555:
8891 case DRM_FORMAT_ARGB1555:
8892 /* checked in intel_framebuffer_init already */
8893 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8894 return -EINVAL;
8895 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8896 bpp = 6*3; /* min is 18bpp */
8897 break;
d42264b1
DV
8898 case DRM_FORMAT_XBGR8888:
8899 case DRM_FORMAT_ABGR8888:
8900 /* checked in intel_framebuffer_init already */
8901 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8902 return -EINVAL;
8903 case DRM_FORMAT_XRGB8888:
8904 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8905 bpp = 8*3;
8906 break;
d42264b1
DV
8907 case DRM_FORMAT_XRGB2101010:
8908 case DRM_FORMAT_ARGB2101010:
8909 case DRM_FORMAT_XBGR2101010:
8910 case DRM_FORMAT_ABGR2101010:
8911 /* checked in intel_framebuffer_init already */
8912 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8913 return -EINVAL;
4e53c2e0
DV
8914 bpp = 10*3;
8915 break;
baba133a 8916 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8917 default:
8918 DRM_DEBUG_KMS("unsupported depth\n");
8919 return -EINVAL;
8920 }
8921
4e53c2e0
DV
8922 pipe_config->pipe_bpp = bpp;
8923
8924 /* Clamp display bpp to EDID value */
8925 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8926 base.head) {
1b829e05
DV
8927 if (!connector->new_encoder ||
8928 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8929 continue;
8930
050f7aeb 8931 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8932 }
8933
8934 return bpp;
8935}
8936
644db711
DV
8937static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8938{
8939 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8940 "type: 0x%x flags: 0x%x\n",
1342830c 8941 mode->crtc_clock,
644db711
DV
8942 mode->crtc_hdisplay, mode->crtc_hsync_start,
8943 mode->crtc_hsync_end, mode->crtc_htotal,
8944 mode->crtc_vdisplay, mode->crtc_vsync_start,
8945 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8946}
8947
c0b03411
DV
8948static void intel_dump_pipe_config(struct intel_crtc *crtc,
8949 struct intel_crtc_config *pipe_config,
8950 const char *context)
8951{
8952 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8953 context, pipe_name(crtc->pipe));
8954
8955 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8956 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8957 pipe_config->pipe_bpp, pipe_config->dither);
8958 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8959 pipe_config->has_pch_encoder,
8960 pipe_config->fdi_lanes,
8961 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8962 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8963 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8964 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8965 pipe_config->has_dp_encoder,
8966 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8967 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8968 pipe_config->dp_m_n.tu);
c0b03411
DV
8969 DRM_DEBUG_KMS("requested mode:\n");
8970 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8971 DRM_DEBUG_KMS("adjusted mode:\n");
8972 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8973 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8974 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8975 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8976 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8977 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8978 pipe_config->gmch_pfit.control,
8979 pipe_config->gmch_pfit.pgm_ratios,
8980 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8981 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8982 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8983 pipe_config->pch_pfit.size,
8984 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8985 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8986 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8987}
8988
accfc0c5
DV
8989static bool check_encoder_cloning(struct drm_crtc *crtc)
8990{
8991 int num_encoders = 0;
8992 bool uncloneable_encoders = false;
8993 struct intel_encoder *encoder;
8994
8995 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8996 base.head) {
8997 if (&encoder->new_crtc->base != crtc)
8998 continue;
8999
9000 num_encoders++;
9001 if (!encoder->cloneable)
9002 uncloneable_encoders = true;
9003 }
9004
9005 return !(num_encoders > 1 && uncloneable_encoders);
9006}
9007
b8cecdf5
DV
9008static struct intel_crtc_config *
9009intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9010 struct drm_framebuffer *fb,
b8cecdf5 9011 struct drm_display_mode *mode)
ee7b9f93 9012{
7758a113 9013 struct drm_device *dev = crtc->dev;
7758a113 9014 struct intel_encoder *encoder;
b8cecdf5 9015 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9016 int plane_bpp, ret = -EINVAL;
9017 bool retry = true;
ee7b9f93 9018
accfc0c5
DV
9019 if (!check_encoder_cloning(crtc)) {
9020 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9021 return ERR_PTR(-EINVAL);
9022 }
9023
b8cecdf5
DV
9024 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9025 if (!pipe_config)
7758a113
DV
9026 return ERR_PTR(-ENOMEM);
9027
b8cecdf5
DV
9028 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9029 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9030
e143a21c
DV
9031 pipe_config->cpu_transcoder =
9032 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9033 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9034
2960bc9c
ID
9035 /*
9036 * Sanitize sync polarity flags based on requested ones. If neither
9037 * positive or negative polarity is requested, treat this as meaning
9038 * negative polarity.
9039 */
9040 if (!(pipe_config->adjusted_mode.flags &
9041 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9042 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9043
9044 if (!(pipe_config->adjusted_mode.flags &
9045 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9046 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9047
050f7aeb
DV
9048 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9049 * plane pixel format and any sink constraints into account. Returns the
9050 * source plane bpp so that dithering can be selected on mismatches
9051 * after encoders and crtc also have had their say. */
9052 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9053 fb, pipe_config);
4e53c2e0
DV
9054 if (plane_bpp < 0)
9055 goto fail;
9056
e41a56be
VS
9057 /*
9058 * Determine the real pipe dimensions. Note that stereo modes can
9059 * increase the actual pipe size due to the frame doubling and
9060 * insertion of additional space for blanks between the frame. This
9061 * is stored in the crtc timings. We use the requested mode to do this
9062 * computation to clearly distinguish it from the adjusted mode, which
9063 * can be changed by the connectors in the below retry loop.
9064 */
9065 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9066 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9067 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9068
e29c22c0 9069encoder_retry:
ef1b460d 9070 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9071 pipe_config->port_clock = 0;
ef1b460d 9072 pipe_config->pixel_multiplier = 1;
ff9a6750 9073
135c81b8 9074 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9075 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9076
7758a113
DV
9077 /* Pass our mode to the connectors and the CRTC to give them a chance to
9078 * adjust it according to limitations or connector properties, and also
9079 * a chance to reject the mode entirely.
47f1c6c9 9080 */
7758a113
DV
9081 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9082 base.head) {
47f1c6c9 9083
7758a113
DV
9084 if (&encoder->new_crtc->base != crtc)
9085 continue;
7ae89233 9086
efea6e8e
DV
9087 if (!(encoder->compute_config(encoder, pipe_config))) {
9088 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9089 goto fail;
9090 }
ee7b9f93 9091 }
47f1c6c9 9092
ff9a6750
DV
9093 /* Set default port clock if not overwritten by the encoder. Needs to be
9094 * done afterwards in case the encoder adjusts the mode. */
9095 if (!pipe_config->port_clock)
241bfc38
DL
9096 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9097 * pipe_config->pixel_multiplier;
ff9a6750 9098
a43f6e0f 9099 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9100 if (ret < 0) {
7758a113
DV
9101 DRM_DEBUG_KMS("CRTC fixup failed\n");
9102 goto fail;
ee7b9f93 9103 }
e29c22c0
DV
9104
9105 if (ret == RETRY) {
9106 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9107 ret = -EINVAL;
9108 goto fail;
9109 }
9110
9111 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9112 retry = false;
9113 goto encoder_retry;
9114 }
9115
4e53c2e0
DV
9116 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9117 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9118 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9119
b8cecdf5 9120 return pipe_config;
7758a113 9121fail:
b8cecdf5 9122 kfree(pipe_config);
e29c22c0 9123 return ERR_PTR(ret);
ee7b9f93 9124}
47f1c6c9 9125
e2e1ed41
DV
9126/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9127 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9128static void
9129intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9130 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9131{
9132 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9133 struct drm_device *dev = crtc->dev;
9134 struct intel_encoder *encoder;
9135 struct intel_connector *connector;
9136 struct drm_crtc *tmp_crtc;
79e53945 9137
e2e1ed41 9138 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9139
e2e1ed41
DV
9140 /* Check which crtcs have changed outputs connected to them, these need
9141 * to be part of the prepare_pipes mask. We don't (yet) support global
9142 * modeset across multiple crtcs, so modeset_pipes will only have one
9143 * bit set at most. */
9144 list_for_each_entry(connector, &dev->mode_config.connector_list,
9145 base.head) {
9146 if (connector->base.encoder == &connector->new_encoder->base)
9147 continue;
79e53945 9148
e2e1ed41
DV
9149 if (connector->base.encoder) {
9150 tmp_crtc = connector->base.encoder->crtc;
9151
9152 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9153 }
9154
9155 if (connector->new_encoder)
9156 *prepare_pipes |=
9157 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9158 }
9159
e2e1ed41
DV
9160 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9161 base.head) {
9162 if (encoder->base.crtc == &encoder->new_crtc->base)
9163 continue;
9164
9165 if (encoder->base.crtc) {
9166 tmp_crtc = encoder->base.crtc;
9167
9168 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9169 }
9170
9171 if (encoder->new_crtc)
9172 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9173 }
9174
7668851f 9175 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9176 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9177 base.head) {
7668851f 9178 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9179 continue;
7e7d76c3 9180
7668851f 9181 if (!intel_crtc->new_enabled)
e2e1ed41 9182 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9183 else
9184 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9185 }
9186
e2e1ed41
DV
9187
9188 /* set_mode is also used to update properties on life display pipes. */
9189 intel_crtc = to_intel_crtc(crtc);
7668851f 9190 if (intel_crtc->new_enabled)
e2e1ed41
DV
9191 *prepare_pipes |= 1 << intel_crtc->pipe;
9192
b6c5164d
DV
9193 /*
9194 * For simplicity do a full modeset on any pipe where the output routing
9195 * changed. We could be more clever, but that would require us to be
9196 * more careful with calling the relevant encoder->mode_set functions.
9197 */
e2e1ed41
DV
9198 if (*prepare_pipes)
9199 *modeset_pipes = *prepare_pipes;
9200
9201 /* ... and mask these out. */
9202 *modeset_pipes &= ~(*disable_pipes);
9203 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9204
9205 /*
9206 * HACK: We don't (yet) fully support global modesets. intel_set_config
9207 * obies this rule, but the modeset restore mode of
9208 * intel_modeset_setup_hw_state does not.
9209 */
9210 *modeset_pipes &= 1 << intel_crtc->pipe;
9211 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9212
9213 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9214 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9215}
79e53945 9216
ea9d758d 9217static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9218{
ea9d758d 9219 struct drm_encoder *encoder;
f6e5b160 9220 struct drm_device *dev = crtc->dev;
f6e5b160 9221
ea9d758d
DV
9222 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9223 if (encoder->crtc == crtc)
9224 return true;
9225
9226 return false;
9227}
9228
9229static void
9230intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9231{
9232 struct intel_encoder *intel_encoder;
9233 struct intel_crtc *intel_crtc;
9234 struct drm_connector *connector;
9235
9236 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9237 base.head) {
9238 if (!intel_encoder->base.crtc)
9239 continue;
9240
9241 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9242
9243 if (prepare_pipes & (1 << intel_crtc->pipe))
9244 intel_encoder->connectors_active = false;
9245 }
9246
9247 intel_modeset_commit_output_state(dev);
9248
7668851f 9249 /* Double check state. */
ea9d758d
DV
9250 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9251 base.head) {
7668851f 9252 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9253 WARN_ON(intel_crtc->new_config &&
9254 intel_crtc->new_config != &intel_crtc->config);
9255 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9256 }
9257
9258 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9259 if (!connector->encoder || !connector->encoder->crtc)
9260 continue;
9261
9262 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9263
9264 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9265 struct drm_property *dpms_property =
9266 dev->mode_config.dpms_property;
9267
ea9d758d 9268 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9269 drm_object_property_set_value(&connector->base,
68d34720
DV
9270 dpms_property,
9271 DRM_MODE_DPMS_ON);
ea9d758d
DV
9272
9273 intel_encoder = to_intel_encoder(connector->encoder);
9274 intel_encoder->connectors_active = true;
9275 }
9276 }
9277
9278}
9279
3bd26263 9280static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9281{
3bd26263 9282 int diff;
f1f644dc
JB
9283
9284 if (clock1 == clock2)
9285 return true;
9286
9287 if (!clock1 || !clock2)
9288 return false;
9289
9290 diff = abs(clock1 - clock2);
9291
9292 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9293 return true;
9294
9295 return false;
9296}
9297
25c5b266
DV
9298#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9299 list_for_each_entry((intel_crtc), \
9300 &(dev)->mode_config.crtc_list, \
9301 base.head) \
0973f18f 9302 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9303
0e8ffe1b 9304static bool
2fa2fe9a
DV
9305intel_pipe_config_compare(struct drm_device *dev,
9306 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9307 struct intel_crtc_config *pipe_config)
9308{
66e985c0
DV
9309#define PIPE_CONF_CHECK_X(name) \
9310 if (current_config->name != pipe_config->name) { \
9311 DRM_ERROR("mismatch in " #name " " \
9312 "(expected 0x%08x, found 0x%08x)\n", \
9313 current_config->name, \
9314 pipe_config->name); \
9315 return false; \
9316 }
9317
08a24034
DV
9318#define PIPE_CONF_CHECK_I(name) \
9319 if (current_config->name != pipe_config->name) { \
9320 DRM_ERROR("mismatch in " #name " " \
9321 "(expected %i, found %i)\n", \
9322 current_config->name, \
9323 pipe_config->name); \
9324 return false; \
88adfff1
DV
9325 }
9326
1bd1bd80
DV
9327#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9328 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9329 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9330 "(expected %i, found %i)\n", \
9331 current_config->name & (mask), \
9332 pipe_config->name & (mask)); \
9333 return false; \
9334 }
9335
5e550656
VS
9336#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9337 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9338 DRM_ERROR("mismatch in " #name " " \
9339 "(expected %i, found %i)\n", \
9340 current_config->name, \
9341 pipe_config->name); \
9342 return false; \
9343 }
9344
bb760063
DV
9345#define PIPE_CONF_QUIRK(quirk) \
9346 ((current_config->quirks | pipe_config->quirks) & (quirk))
9347
eccb140b
DV
9348 PIPE_CONF_CHECK_I(cpu_transcoder);
9349
08a24034
DV
9350 PIPE_CONF_CHECK_I(has_pch_encoder);
9351 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9352 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9353 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9354 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9355 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9356 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9357
eb14cb74
VS
9358 PIPE_CONF_CHECK_I(has_dp_encoder);
9359 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9360 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9361 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9362 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9363 PIPE_CONF_CHECK_I(dp_m_n.tu);
9364
1bd1bd80
DV
9365 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9366 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9367 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9368 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9369 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9370 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9371
9372 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9373 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9374 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9375 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9376 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9377 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9378
c93f54cf 9379 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9380
1bd1bd80
DV
9381 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9382 DRM_MODE_FLAG_INTERLACE);
9383
bb760063
DV
9384 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9385 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9386 DRM_MODE_FLAG_PHSYNC);
9387 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9388 DRM_MODE_FLAG_NHSYNC);
9389 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9390 DRM_MODE_FLAG_PVSYNC);
9391 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9392 DRM_MODE_FLAG_NVSYNC);
9393 }
045ac3b5 9394
37327abd
VS
9395 PIPE_CONF_CHECK_I(pipe_src_w);
9396 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9397
2fa2fe9a
DV
9398 PIPE_CONF_CHECK_I(gmch_pfit.control);
9399 /* pfit ratios are autocomputed by the hw on gen4+ */
9400 if (INTEL_INFO(dev)->gen < 4)
9401 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9402 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9403 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9404 if (current_config->pch_pfit.enabled) {
9405 PIPE_CONF_CHECK_I(pch_pfit.pos);
9406 PIPE_CONF_CHECK_I(pch_pfit.size);
9407 }
2fa2fe9a 9408
e59150dc
JB
9409 /* BDW+ don't expose a synchronous way to read the state */
9410 if (IS_HASWELL(dev))
9411 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9412
282740f7
VS
9413 PIPE_CONF_CHECK_I(double_wide);
9414
c0d43d62 9415 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9416 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9417 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9418 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9419 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9420
42571aef
VS
9421 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9422 PIPE_CONF_CHECK_I(pipe_bpp);
9423
a9a7e98a
JB
9424 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9425 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9426
66e985c0 9427#undef PIPE_CONF_CHECK_X
08a24034 9428#undef PIPE_CONF_CHECK_I
1bd1bd80 9429#undef PIPE_CONF_CHECK_FLAGS
5e550656 9430#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9431#undef PIPE_CONF_QUIRK
88adfff1 9432
0e8ffe1b
DV
9433 return true;
9434}
9435
91d1b4bd
DV
9436static void
9437check_connector_state(struct drm_device *dev)
8af6cf88 9438{
8af6cf88
DV
9439 struct intel_connector *connector;
9440
9441 list_for_each_entry(connector, &dev->mode_config.connector_list,
9442 base.head) {
9443 /* This also checks the encoder/connector hw state with the
9444 * ->get_hw_state callbacks. */
9445 intel_connector_check_state(connector);
9446
9447 WARN(&connector->new_encoder->base != connector->base.encoder,
9448 "connector's staged encoder doesn't match current encoder\n");
9449 }
91d1b4bd
DV
9450}
9451
9452static void
9453check_encoder_state(struct drm_device *dev)
9454{
9455 struct intel_encoder *encoder;
9456 struct intel_connector *connector;
8af6cf88
DV
9457
9458 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9459 base.head) {
9460 bool enabled = false;
9461 bool active = false;
9462 enum pipe pipe, tracked_pipe;
9463
9464 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9465 encoder->base.base.id,
9466 drm_get_encoder_name(&encoder->base));
9467
9468 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9469 "encoder's stage crtc doesn't match current crtc\n");
9470 WARN(encoder->connectors_active && !encoder->base.crtc,
9471 "encoder's active_connectors set, but no crtc\n");
9472
9473 list_for_each_entry(connector, &dev->mode_config.connector_list,
9474 base.head) {
9475 if (connector->base.encoder != &encoder->base)
9476 continue;
9477 enabled = true;
9478 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9479 active = true;
9480 }
9481 WARN(!!encoder->base.crtc != enabled,
9482 "encoder's enabled state mismatch "
9483 "(expected %i, found %i)\n",
9484 !!encoder->base.crtc, enabled);
9485 WARN(active && !encoder->base.crtc,
9486 "active encoder with no crtc\n");
9487
9488 WARN(encoder->connectors_active != active,
9489 "encoder's computed active state doesn't match tracked active state "
9490 "(expected %i, found %i)\n", active, encoder->connectors_active);
9491
9492 active = encoder->get_hw_state(encoder, &pipe);
9493 WARN(active != encoder->connectors_active,
9494 "encoder's hw state doesn't match sw tracking "
9495 "(expected %i, found %i)\n",
9496 encoder->connectors_active, active);
9497
9498 if (!encoder->base.crtc)
9499 continue;
9500
9501 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9502 WARN(active && pipe != tracked_pipe,
9503 "active encoder's pipe doesn't match"
9504 "(expected %i, found %i)\n",
9505 tracked_pipe, pipe);
9506
9507 }
91d1b4bd
DV
9508}
9509
9510static void
9511check_crtc_state(struct drm_device *dev)
9512{
9513 drm_i915_private_t *dev_priv = dev->dev_private;
9514 struct intel_crtc *crtc;
9515 struct intel_encoder *encoder;
9516 struct intel_crtc_config pipe_config;
8af6cf88
DV
9517
9518 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9519 base.head) {
9520 bool enabled = false;
9521 bool active = false;
9522
045ac3b5
JB
9523 memset(&pipe_config, 0, sizeof(pipe_config));
9524
8af6cf88
DV
9525 DRM_DEBUG_KMS("[CRTC:%d]\n",
9526 crtc->base.base.id);
9527
9528 WARN(crtc->active && !crtc->base.enabled,
9529 "active crtc, but not enabled in sw tracking\n");
9530
9531 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9532 base.head) {
9533 if (encoder->base.crtc != &crtc->base)
9534 continue;
9535 enabled = true;
9536 if (encoder->connectors_active)
9537 active = true;
9538 }
6c49f241 9539
8af6cf88
DV
9540 WARN(active != crtc->active,
9541 "crtc's computed active state doesn't match tracked active state "
9542 "(expected %i, found %i)\n", active, crtc->active);
9543 WARN(enabled != crtc->base.enabled,
9544 "crtc's computed enabled state doesn't match tracked enabled state "
9545 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9546
0e8ffe1b
DV
9547 active = dev_priv->display.get_pipe_config(crtc,
9548 &pipe_config);
d62cf62a
DV
9549
9550 /* hw state is inconsistent with the pipe A quirk */
9551 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9552 active = crtc->active;
9553
6c49f241
DV
9554 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9555 base.head) {
3eaba51c 9556 enum pipe pipe;
6c49f241
DV
9557 if (encoder->base.crtc != &crtc->base)
9558 continue;
1d37b689 9559 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9560 encoder->get_config(encoder, &pipe_config);
9561 }
9562
0e8ffe1b
DV
9563 WARN(crtc->active != active,
9564 "crtc active state doesn't match with hw state "
9565 "(expected %i, found %i)\n", crtc->active, active);
9566
c0b03411
DV
9567 if (active &&
9568 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9569 WARN(1, "pipe state doesn't match!\n");
9570 intel_dump_pipe_config(crtc, &pipe_config,
9571 "[hw state]");
9572 intel_dump_pipe_config(crtc, &crtc->config,
9573 "[sw state]");
9574 }
8af6cf88
DV
9575 }
9576}
9577
91d1b4bd
DV
9578static void
9579check_shared_dpll_state(struct drm_device *dev)
9580{
9581 drm_i915_private_t *dev_priv = dev->dev_private;
9582 struct intel_crtc *crtc;
9583 struct intel_dpll_hw_state dpll_hw_state;
9584 int i;
5358901f
DV
9585
9586 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9587 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9588 int enabled_crtcs = 0, active_crtcs = 0;
9589 bool active;
9590
9591 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9592
9593 DRM_DEBUG_KMS("%s\n", pll->name);
9594
9595 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9596
9597 WARN(pll->active > pll->refcount,
9598 "more active pll users than references: %i vs %i\n",
9599 pll->active, pll->refcount);
9600 WARN(pll->active && !pll->on,
9601 "pll in active use but not on in sw tracking\n");
35c95375
DV
9602 WARN(pll->on && !pll->active,
9603 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9604 WARN(pll->on != active,
9605 "pll on state mismatch (expected %i, found %i)\n",
9606 pll->on, active);
9607
9608 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9609 base.head) {
9610 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9611 enabled_crtcs++;
9612 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9613 active_crtcs++;
9614 }
9615 WARN(pll->active != active_crtcs,
9616 "pll active crtcs mismatch (expected %i, found %i)\n",
9617 pll->active, active_crtcs);
9618 WARN(pll->refcount != enabled_crtcs,
9619 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9620 pll->refcount, enabled_crtcs);
66e985c0
DV
9621
9622 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9623 sizeof(dpll_hw_state)),
9624 "pll hw state mismatch\n");
5358901f 9625 }
8af6cf88
DV
9626}
9627
91d1b4bd
DV
9628void
9629intel_modeset_check_state(struct drm_device *dev)
9630{
9631 check_connector_state(dev);
9632 check_encoder_state(dev);
9633 check_crtc_state(dev);
9634 check_shared_dpll_state(dev);
9635}
9636
18442d08
VS
9637void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9638 int dotclock)
9639{
9640 /*
9641 * FDI already provided one idea for the dotclock.
9642 * Yell if the encoder disagrees.
9643 */
241bfc38 9644 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9645 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9646 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9647}
9648
f30da187
DV
9649static int __intel_set_mode(struct drm_crtc *crtc,
9650 struct drm_display_mode *mode,
9651 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9652{
9653 struct drm_device *dev = crtc->dev;
dbf2b54e 9654 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9655 struct drm_display_mode *saved_mode;
b8cecdf5 9656 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9657 struct intel_crtc *intel_crtc;
9658 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9659 int ret = 0;
a6778b3c 9660
4b4b9238 9661 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9662 if (!saved_mode)
9663 return -ENOMEM;
a6778b3c 9664
e2e1ed41 9665 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9666 &prepare_pipes, &disable_pipes);
9667
3ac18232 9668 *saved_mode = crtc->mode;
a6778b3c 9669
25c5b266
DV
9670 /* Hack: Because we don't (yet) support global modeset on multiple
9671 * crtcs, we don't keep track of the new mode for more than one crtc.
9672 * Hence simply check whether any bit is set in modeset_pipes in all the
9673 * pieces of code that are not yet converted to deal with mutliple crtcs
9674 * changing their mode at the same time. */
25c5b266 9675 if (modeset_pipes) {
4e53c2e0 9676 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9677 if (IS_ERR(pipe_config)) {
9678 ret = PTR_ERR(pipe_config);
9679 pipe_config = NULL;
9680
3ac18232 9681 goto out;
25c5b266 9682 }
c0b03411
DV
9683 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9684 "[modeset]");
50741abc 9685 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9686 }
a6778b3c 9687
30a970c6
JB
9688 /*
9689 * See if the config requires any additional preparation, e.g.
9690 * to adjust global state with pipes off. We need to do this
9691 * here so we can get the modeset_pipe updated config for the new
9692 * mode set on this crtc. For other crtcs we need to use the
9693 * adjusted_mode bits in the crtc directly.
9694 */
c164f833 9695 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9696 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9697
c164f833
VS
9698 /* may have added more to prepare_pipes than we should */
9699 prepare_pipes &= ~disable_pipes;
9700 }
9701
460da916
DV
9702 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9703 intel_crtc_disable(&intel_crtc->base);
9704
ea9d758d
DV
9705 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9706 if (intel_crtc->base.enabled)
9707 dev_priv->display.crtc_disable(&intel_crtc->base);
9708 }
a6778b3c 9709
6c4c86f5
DV
9710 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9711 * to set it here already despite that we pass it down the callchain.
f6e5b160 9712 */
b8cecdf5 9713 if (modeset_pipes) {
25c5b266 9714 crtc->mode = *mode;
b8cecdf5
DV
9715 /* mode_set/enable/disable functions rely on a correct pipe
9716 * config. */
9717 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9718 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9719
9720 /*
9721 * Calculate and store various constants which
9722 * are later needed by vblank and swap-completion
9723 * timestamping. They are derived from true hwmode.
9724 */
9725 drm_calc_timestamping_constants(crtc,
9726 &pipe_config->adjusted_mode);
b8cecdf5 9727 }
7758a113 9728
ea9d758d
DV
9729 /* Only after disabling all output pipelines that will be changed can we
9730 * update the the output configuration. */
9731 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9732
47fab737
DV
9733 if (dev_priv->display.modeset_global_resources)
9734 dev_priv->display.modeset_global_resources(dev);
9735
a6778b3c
DV
9736 /* Set up the DPLL and any encoders state that needs to adjust or depend
9737 * on the DPLL.
f6e5b160 9738 */
25c5b266 9739 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9740 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9741 x, y, fb);
9742 if (ret)
9743 goto done;
a6778b3c
DV
9744 }
9745
9746 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9747 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9748 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9749
a6778b3c
DV
9750 /* FIXME: add subpixel order */
9751done:
4b4b9238 9752 if (ret && crtc->enabled)
3ac18232 9753 crtc->mode = *saved_mode;
a6778b3c 9754
3ac18232 9755out:
b8cecdf5 9756 kfree(pipe_config);
3ac18232 9757 kfree(saved_mode);
a6778b3c 9758 return ret;
f6e5b160
CW
9759}
9760
e7457a9a
DL
9761static int intel_set_mode(struct drm_crtc *crtc,
9762 struct drm_display_mode *mode,
9763 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9764{
9765 int ret;
9766
9767 ret = __intel_set_mode(crtc, mode, x, y, fb);
9768
9769 if (ret == 0)
9770 intel_modeset_check_state(crtc->dev);
9771
9772 return ret;
9773}
9774
c0c36b94
CW
9775void intel_crtc_restore_mode(struct drm_crtc *crtc)
9776{
9777 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9778}
9779
25c5b266
DV
9780#undef for_each_intel_crtc_masked
9781
d9e55608
DV
9782static void intel_set_config_free(struct intel_set_config *config)
9783{
9784 if (!config)
9785 return;
9786
1aa4b628
DV
9787 kfree(config->save_connector_encoders);
9788 kfree(config->save_encoder_crtcs);
7668851f 9789 kfree(config->save_crtc_enabled);
d9e55608
DV
9790 kfree(config);
9791}
9792
85f9eb71
DV
9793static int intel_set_config_save_state(struct drm_device *dev,
9794 struct intel_set_config *config)
9795{
7668851f 9796 struct drm_crtc *crtc;
85f9eb71
DV
9797 struct drm_encoder *encoder;
9798 struct drm_connector *connector;
9799 int count;
9800
7668851f
VS
9801 config->save_crtc_enabled =
9802 kcalloc(dev->mode_config.num_crtc,
9803 sizeof(bool), GFP_KERNEL);
9804 if (!config->save_crtc_enabled)
9805 return -ENOMEM;
9806
1aa4b628
DV
9807 config->save_encoder_crtcs =
9808 kcalloc(dev->mode_config.num_encoder,
9809 sizeof(struct drm_crtc *), GFP_KERNEL);
9810 if (!config->save_encoder_crtcs)
85f9eb71
DV
9811 return -ENOMEM;
9812
1aa4b628
DV
9813 config->save_connector_encoders =
9814 kcalloc(dev->mode_config.num_connector,
9815 sizeof(struct drm_encoder *), GFP_KERNEL);
9816 if (!config->save_connector_encoders)
85f9eb71
DV
9817 return -ENOMEM;
9818
9819 /* Copy data. Note that driver private data is not affected.
9820 * Should anything bad happen only the expected state is
9821 * restored, not the drivers personal bookkeeping.
9822 */
7668851f
VS
9823 count = 0;
9824 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9825 config->save_crtc_enabled[count++] = crtc->enabled;
9826 }
9827
85f9eb71
DV
9828 count = 0;
9829 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9830 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9831 }
9832
9833 count = 0;
9834 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9835 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9836 }
9837
9838 return 0;
9839}
9840
9841static void intel_set_config_restore_state(struct drm_device *dev,
9842 struct intel_set_config *config)
9843{
7668851f 9844 struct intel_crtc *crtc;
9a935856
DV
9845 struct intel_encoder *encoder;
9846 struct intel_connector *connector;
85f9eb71
DV
9847 int count;
9848
7668851f
VS
9849 count = 0;
9850 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9851 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
9852
9853 if (crtc->new_enabled)
9854 crtc->new_config = &crtc->config;
9855 else
9856 crtc->new_config = NULL;
7668851f
VS
9857 }
9858
85f9eb71 9859 count = 0;
9a935856
DV
9860 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9861 encoder->new_crtc =
9862 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9863 }
9864
9865 count = 0;
9a935856
DV
9866 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9867 connector->new_encoder =
9868 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9869 }
9870}
9871
e3de42b6 9872static bool
2e57f47d 9873is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9874{
9875 int i;
9876
2e57f47d
CW
9877 if (set->num_connectors == 0)
9878 return false;
9879
9880 if (WARN_ON(set->connectors == NULL))
9881 return false;
9882
9883 for (i = 0; i < set->num_connectors; i++)
9884 if (set->connectors[i]->encoder &&
9885 set->connectors[i]->encoder->crtc == set->crtc &&
9886 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9887 return true;
9888
9889 return false;
9890}
9891
5e2b584e
DV
9892static void
9893intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9894 struct intel_set_config *config)
9895{
9896
9897 /* We should be able to check here if the fb has the same properties
9898 * and then just flip_or_move it */
2e57f47d
CW
9899 if (is_crtc_connector_off(set)) {
9900 config->mode_changed = true;
e3de42b6 9901 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9902 /* If we have no fb then treat it as a full mode set */
9903 if (set->crtc->fb == NULL) {
319d9827
JB
9904 struct intel_crtc *intel_crtc =
9905 to_intel_crtc(set->crtc);
9906
d330a953 9907 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
9908 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9909 config->fb_changed = true;
9910 } else {
9911 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9912 config->mode_changed = true;
9913 }
5e2b584e
DV
9914 } else if (set->fb == NULL) {
9915 config->mode_changed = true;
72f4901e
DV
9916 } else if (set->fb->pixel_format !=
9917 set->crtc->fb->pixel_format) {
5e2b584e 9918 config->mode_changed = true;
e3de42b6 9919 } else {
5e2b584e 9920 config->fb_changed = true;
e3de42b6 9921 }
5e2b584e
DV
9922 }
9923
835c5873 9924 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9925 config->fb_changed = true;
9926
9927 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9928 DRM_DEBUG_KMS("modes are different, full mode set\n");
9929 drm_mode_debug_printmodeline(&set->crtc->mode);
9930 drm_mode_debug_printmodeline(set->mode);
9931 config->mode_changed = true;
9932 }
a1d95703
CW
9933
9934 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9935 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9936}
9937
2e431051 9938static int
9a935856
DV
9939intel_modeset_stage_output_state(struct drm_device *dev,
9940 struct drm_mode_set *set,
9941 struct intel_set_config *config)
50f56119 9942{
9a935856
DV
9943 struct intel_connector *connector;
9944 struct intel_encoder *encoder;
7668851f 9945 struct intel_crtc *crtc;
f3f08572 9946 int ro;
50f56119 9947
9abdda74 9948 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9949 * of connectors. For paranoia, double-check this. */
9950 WARN_ON(!set->fb && (set->num_connectors != 0));
9951 WARN_ON(set->fb && (set->num_connectors == 0));
9952
9a935856
DV
9953 list_for_each_entry(connector, &dev->mode_config.connector_list,
9954 base.head) {
9955 /* Otherwise traverse passed in connector list and get encoders
9956 * for them. */
50f56119 9957 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9958 if (set->connectors[ro] == &connector->base) {
9959 connector->new_encoder = connector->encoder;
50f56119
DV
9960 break;
9961 }
9962 }
9963
9a935856
DV
9964 /* If we disable the crtc, disable all its connectors. Also, if
9965 * the connector is on the changing crtc but not on the new
9966 * connector list, disable it. */
9967 if ((!set->fb || ro == set->num_connectors) &&
9968 connector->base.encoder &&
9969 connector->base.encoder->crtc == set->crtc) {
9970 connector->new_encoder = NULL;
9971
9972 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9973 connector->base.base.id,
9974 drm_get_connector_name(&connector->base));
9975 }
9976
9977
9978 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9979 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9980 config->mode_changed = true;
50f56119
DV
9981 }
9982 }
9a935856 9983 /* connector->new_encoder is now updated for all connectors. */
50f56119 9984
9a935856 9985 /* Update crtc of enabled connectors. */
9a935856
DV
9986 list_for_each_entry(connector, &dev->mode_config.connector_list,
9987 base.head) {
7668851f
VS
9988 struct drm_crtc *new_crtc;
9989
9a935856 9990 if (!connector->new_encoder)
50f56119
DV
9991 continue;
9992
9a935856 9993 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9994
9995 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9996 if (set->connectors[ro] == &connector->base)
50f56119
DV
9997 new_crtc = set->crtc;
9998 }
9999
10000 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10001 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10002 new_crtc)) {
5e2b584e 10003 return -EINVAL;
50f56119 10004 }
9a935856
DV
10005 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10006
10007 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10008 connector->base.base.id,
10009 drm_get_connector_name(&connector->base),
10010 new_crtc->base.id);
10011 }
10012
10013 /* Check for any encoders that needs to be disabled. */
10014 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10015 base.head) {
5a65f358 10016 int num_connectors = 0;
9a935856
DV
10017 list_for_each_entry(connector,
10018 &dev->mode_config.connector_list,
10019 base.head) {
10020 if (connector->new_encoder == encoder) {
10021 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10022 num_connectors++;
9a935856
DV
10023 }
10024 }
5a65f358
PZ
10025
10026 if (num_connectors == 0)
10027 encoder->new_crtc = NULL;
10028 else if (num_connectors > 1)
10029 return -EINVAL;
10030
9a935856
DV
10031 /* Only now check for crtc changes so we don't miss encoders
10032 * that will be disabled. */
10033 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10034 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10035 config->mode_changed = true;
50f56119
DV
10036 }
10037 }
9a935856 10038 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10039
7668851f
VS
10040 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10041 base.head) {
10042 crtc->new_enabled = false;
10043
10044 list_for_each_entry(encoder,
10045 &dev->mode_config.encoder_list,
10046 base.head) {
10047 if (encoder->new_crtc == crtc) {
10048 crtc->new_enabled = true;
10049 break;
10050 }
10051 }
10052
10053 if (crtc->new_enabled != crtc->base.enabled) {
10054 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10055 crtc->new_enabled ? "en" : "dis");
10056 config->mode_changed = true;
10057 }
7bd0a8e7
VS
10058
10059 if (crtc->new_enabled)
10060 crtc->new_config = &crtc->config;
10061 else
10062 crtc->new_config = NULL;
7668851f
VS
10063 }
10064
2e431051
DV
10065 return 0;
10066}
10067
7d00a1f5
VS
10068static void disable_crtc_nofb(struct intel_crtc *crtc)
10069{
10070 struct drm_device *dev = crtc->base.dev;
10071 struct intel_encoder *encoder;
10072 struct intel_connector *connector;
10073
10074 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10075 pipe_name(crtc->pipe));
10076
10077 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10078 if (connector->new_encoder &&
10079 connector->new_encoder->new_crtc == crtc)
10080 connector->new_encoder = NULL;
10081 }
10082
10083 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10084 if (encoder->new_crtc == crtc)
10085 encoder->new_crtc = NULL;
10086 }
10087
10088 crtc->new_enabled = false;
7bd0a8e7 10089 crtc->new_config = NULL;
7d00a1f5
VS
10090}
10091
2e431051
DV
10092static int intel_crtc_set_config(struct drm_mode_set *set)
10093{
10094 struct drm_device *dev;
2e431051
DV
10095 struct drm_mode_set save_set;
10096 struct intel_set_config *config;
10097 int ret;
2e431051 10098
8d3e375e
DV
10099 BUG_ON(!set);
10100 BUG_ON(!set->crtc);
10101 BUG_ON(!set->crtc->helper_private);
2e431051 10102
7e53f3a4
DV
10103 /* Enforce sane interface api - has been abused by the fb helper. */
10104 BUG_ON(!set->mode && set->fb);
10105 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10106
2e431051
DV
10107 if (set->fb) {
10108 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10109 set->crtc->base.id, set->fb->base.id,
10110 (int)set->num_connectors, set->x, set->y);
10111 } else {
10112 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10113 }
10114
10115 dev = set->crtc->dev;
10116
10117 ret = -ENOMEM;
10118 config = kzalloc(sizeof(*config), GFP_KERNEL);
10119 if (!config)
10120 goto out_config;
10121
10122 ret = intel_set_config_save_state(dev, config);
10123 if (ret)
10124 goto out_config;
10125
10126 save_set.crtc = set->crtc;
10127 save_set.mode = &set->crtc->mode;
10128 save_set.x = set->crtc->x;
10129 save_set.y = set->crtc->y;
10130 save_set.fb = set->crtc->fb;
10131
10132 /* Compute whether we need a full modeset, only an fb base update or no
10133 * change at all. In the future we might also check whether only the
10134 * mode changed, e.g. for LVDS where we only change the panel fitter in
10135 * such cases. */
10136 intel_set_config_compute_mode_changes(set, config);
10137
9a935856 10138 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10139 if (ret)
10140 goto fail;
10141
5e2b584e 10142 if (config->mode_changed) {
c0c36b94
CW
10143 ret = intel_set_mode(set->crtc, set->mode,
10144 set->x, set->y, set->fb);
5e2b584e 10145 } else if (config->fb_changed) {
4878cae2
VS
10146 intel_crtc_wait_for_pending_flips(set->crtc);
10147
4f660f49 10148 ret = intel_pipe_set_base(set->crtc,
94352cf9 10149 set->x, set->y, set->fb);
7ca51a3a
JB
10150 /*
10151 * In the fastboot case this may be our only check of the
10152 * state after boot. It would be better to only do it on
10153 * the first update, but we don't have a nice way of doing that
10154 * (and really, set_config isn't used much for high freq page
10155 * flipping, so increasing its cost here shouldn't be a big
10156 * deal).
10157 */
d330a953 10158 if (i915.fastboot && ret == 0)
7ca51a3a 10159 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10160 }
10161
2d05eae1 10162 if (ret) {
bf67dfeb
DV
10163 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10164 set->crtc->base.id, ret);
50f56119 10165fail:
2d05eae1 10166 intel_set_config_restore_state(dev, config);
50f56119 10167
7d00a1f5
VS
10168 /*
10169 * HACK: if the pipe was on, but we didn't have a framebuffer,
10170 * force the pipe off to avoid oopsing in the modeset code
10171 * due to fb==NULL. This should only happen during boot since
10172 * we don't yet reconstruct the FB from the hardware state.
10173 */
10174 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10175 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10176
2d05eae1
CW
10177 /* Try to restore the config */
10178 if (config->mode_changed &&
10179 intel_set_mode(save_set.crtc, save_set.mode,
10180 save_set.x, save_set.y, save_set.fb))
10181 DRM_ERROR("failed to restore config after modeset failure\n");
10182 }
50f56119 10183
d9e55608
DV
10184out_config:
10185 intel_set_config_free(config);
50f56119
DV
10186 return ret;
10187}
f6e5b160
CW
10188
10189static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10190 .cursor_set = intel_crtc_cursor_set,
10191 .cursor_move = intel_crtc_cursor_move,
10192 .gamma_set = intel_crtc_gamma_set,
50f56119 10193 .set_config = intel_crtc_set_config,
f6e5b160
CW
10194 .destroy = intel_crtc_destroy,
10195 .page_flip = intel_crtc_page_flip,
10196};
10197
79f689aa
PZ
10198static void intel_cpu_pll_init(struct drm_device *dev)
10199{
affa9354 10200 if (HAS_DDI(dev))
79f689aa
PZ
10201 intel_ddi_pll_init(dev);
10202}
10203
5358901f
DV
10204static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10205 struct intel_shared_dpll *pll,
10206 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10207{
5358901f 10208 uint32_t val;
ee7b9f93 10209
5358901f 10210 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10211 hw_state->dpll = val;
10212 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10213 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10214
10215 return val & DPLL_VCO_ENABLE;
10216}
10217
15bdd4cf
DV
10218static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10219 struct intel_shared_dpll *pll)
10220{
10221 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10222 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10223}
10224
e7b903d2
DV
10225static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10226 struct intel_shared_dpll *pll)
10227{
e7b903d2 10228 /* PCH refclock must be enabled first */
89eff4be 10229 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10230
15bdd4cf
DV
10231 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10232
10233 /* Wait for the clocks to stabilize. */
10234 POSTING_READ(PCH_DPLL(pll->id));
10235 udelay(150);
10236
10237 /* The pixel multiplier can only be updated once the
10238 * DPLL is enabled and the clocks are stable.
10239 *
10240 * So write it again.
10241 */
10242 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10243 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10244 udelay(200);
10245}
10246
10247static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10248 struct intel_shared_dpll *pll)
10249{
10250 struct drm_device *dev = dev_priv->dev;
10251 struct intel_crtc *crtc;
e7b903d2
DV
10252
10253 /* Make sure no transcoder isn't still depending on us. */
10254 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10255 if (intel_crtc_to_shared_dpll(crtc) == pll)
10256 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10257 }
10258
15bdd4cf
DV
10259 I915_WRITE(PCH_DPLL(pll->id), 0);
10260 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10261 udelay(200);
10262}
10263
46edb027
DV
10264static char *ibx_pch_dpll_names[] = {
10265 "PCH DPLL A",
10266 "PCH DPLL B",
10267};
10268
7c74ade1 10269static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10270{
e7b903d2 10271 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10272 int i;
10273
7c74ade1 10274 dev_priv->num_shared_dpll = 2;
ee7b9f93 10275
e72f9fbf 10276 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10277 dev_priv->shared_dplls[i].id = i;
10278 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10279 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10280 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10281 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10282 dev_priv->shared_dplls[i].get_hw_state =
10283 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10284 }
10285}
10286
7c74ade1
DV
10287static void intel_shared_dpll_init(struct drm_device *dev)
10288{
e7b903d2 10289 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10290
10291 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10292 ibx_pch_dpll_init(dev);
10293 else
10294 dev_priv->num_shared_dpll = 0;
10295
10296 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10297}
10298
b358d0a6 10299static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10300{
22fd0fab 10301 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10302 struct intel_crtc *intel_crtc;
10303 int i;
10304
955382f3 10305 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10306 if (intel_crtc == NULL)
10307 return;
10308
10309 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10310
10311 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10312 for (i = 0; i < 256; i++) {
10313 intel_crtc->lut_r[i] = i;
10314 intel_crtc->lut_g[i] = i;
10315 intel_crtc->lut_b[i] = i;
10316 }
10317
1f1c2e24
VS
10318 /*
10319 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10320 * is hooked to plane B. Hence we want plane A feeding pipe B.
10321 */
80824003
JB
10322 intel_crtc->pipe = pipe;
10323 intel_crtc->plane = pipe;
3a77c4c4 10324 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10325 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10326 intel_crtc->plane = !pipe;
80824003
JB
10327 }
10328
22fd0fab
JB
10329 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10330 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10331 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10332 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10333
79e53945 10334 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10335}
10336
752aa88a
JB
10337enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10338{
10339 struct drm_encoder *encoder = connector->base.encoder;
10340
10341 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10342
10343 if (!encoder)
10344 return INVALID_PIPE;
10345
10346 return to_intel_crtc(encoder->crtc)->pipe;
10347}
10348
08d7b3d1 10349int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10350 struct drm_file *file)
08d7b3d1 10351{
08d7b3d1 10352 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10353 struct drm_mode_object *drmmode_obj;
10354 struct intel_crtc *crtc;
08d7b3d1 10355
1cff8f6b
DV
10356 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10357 return -ENODEV;
08d7b3d1 10358
c05422d5
DV
10359 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10360 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10361
c05422d5 10362 if (!drmmode_obj) {
08d7b3d1 10363 DRM_ERROR("no such CRTC id\n");
3f2c2057 10364 return -ENOENT;
08d7b3d1
CW
10365 }
10366
c05422d5
DV
10367 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10368 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10369
c05422d5 10370 return 0;
08d7b3d1
CW
10371}
10372
66a9278e 10373static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10374{
66a9278e
DV
10375 struct drm_device *dev = encoder->base.dev;
10376 struct intel_encoder *source_encoder;
79e53945 10377 int index_mask = 0;
79e53945
JB
10378 int entry = 0;
10379
66a9278e
DV
10380 list_for_each_entry(source_encoder,
10381 &dev->mode_config.encoder_list, base.head) {
10382
10383 if (encoder == source_encoder)
79e53945 10384 index_mask |= (1 << entry);
66a9278e
DV
10385
10386 /* Intel hw has only one MUX where enocoders could be cloned. */
10387 if (encoder->cloneable && source_encoder->cloneable)
10388 index_mask |= (1 << entry);
10389
79e53945
JB
10390 entry++;
10391 }
4ef69c7a 10392
79e53945
JB
10393 return index_mask;
10394}
10395
4d302442
CW
10396static bool has_edp_a(struct drm_device *dev)
10397{
10398 struct drm_i915_private *dev_priv = dev->dev_private;
10399
10400 if (!IS_MOBILE(dev))
10401 return false;
10402
10403 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10404 return false;
10405
e3589908 10406 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10407 return false;
10408
10409 return true;
10410}
10411
ba0fbca4
DL
10412const char *intel_output_name(int output)
10413{
10414 static const char *names[] = {
10415 [INTEL_OUTPUT_UNUSED] = "Unused",
10416 [INTEL_OUTPUT_ANALOG] = "Analog",
10417 [INTEL_OUTPUT_DVO] = "DVO",
10418 [INTEL_OUTPUT_SDVO] = "SDVO",
10419 [INTEL_OUTPUT_LVDS] = "LVDS",
10420 [INTEL_OUTPUT_TVOUT] = "TV",
10421 [INTEL_OUTPUT_HDMI] = "HDMI",
10422 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10423 [INTEL_OUTPUT_EDP] = "eDP",
10424 [INTEL_OUTPUT_DSI] = "DSI",
10425 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10426 };
10427
10428 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10429 return "Invalid";
10430
10431 return names[output];
10432}
10433
79e53945
JB
10434static void intel_setup_outputs(struct drm_device *dev)
10435{
725e30ad 10436 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10437 struct intel_encoder *encoder;
cb0953d7 10438 bool dpd_is_edp = false;
79e53945 10439
c9093354 10440 intel_lvds_init(dev);
79e53945 10441
c40c0f5b 10442 if (!IS_ULT(dev))
79935fca 10443 intel_crt_init(dev);
cb0953d7 10444
affa9354 10445 if (HAS_DDI(dev)) {
0e72a5b5
ED
10446 int found;
10447
10448 /* Haswell uses DDI functions to detect digital outputs */
10449 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10450 /* DDI A only supports eDP */
10451 if (found)
10452 intel_ddi_init(dev, PORT_A);
10453
10454 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10455 * register */
10456 found = I915_READ(SFUSE_STRAP);
10457
10458 if (found & SFUSE_STRAP_DDIB_DETECTED)
10459 intel_ddi_init(dev, PORT_B);
10460 if (found & SFUSE_STRAP_DDIC_DETECTED)
10461 intel_ddi_init(dev, PORT_C);
10462 if (found & SFUSE_STRAP_DDID_DETECTED)
10463 intel_ddi_init(dev, PORT_D);
10464 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10465 int found;
5d8a7752 10466 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10467
10468 if (has_edp_a(dev))
10469 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10470
dc0fa718 10471 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10472 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10473 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10474 if (!found)
e2debe91 10475 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10476 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10477 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10478 }
10479
dc0fa718 10480 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10481 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10482
dc0fa718 10483 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10484 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10485
5eb08b69 10486 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10487 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10488
270b3042 10489 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10490 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10491 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10492 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10493 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10494 PORT_B);
10495 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10496 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10497 }
10498
6f6005a5
JB
10499 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10500 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10501 PORT_C);
10502 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10503 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10504 }
19c03924 10505
3cfca973 10506 intel_dsi_init(dev);
103a196f 10507 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10508 bool found = false;
7d57382e 10509
e2debe91 10510 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10511 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10512 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10513 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10514 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10515 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10516 }
27185ae1 10517
e7281eab 10518 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10519 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10520 }
13520b05
KH
10521
10522 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10523
e2debe91 10524 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10525 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10526 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10527 }
27185ae1 10528
e2debe91 10529 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10530
b01f2c3a
JB
10531 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10532 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10533 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10534 }
e7281eab 10535 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10536 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10537 }
27185ae1 10538
b01f2c3a 10539 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10540 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10541 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10542 } else if (IS_GEN2(dev))
79e53945
JB
10543 intel_dvo_init(dev);
10544
103a196f 10545 if (SUPPORTS_TV(dev))
79e53945
JB
10546 intel_tv_init(dev);
10547
4ef69c7a
CW
10548 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10549 encoder->base.possible_crtcs = encoder->crtc_mask;
10550 encoder->base.possible_clones =
66a9278e 10551 intel_encoder_clones(encoder);
79e53945 10552 }
47356eb6 10553
dde86e2d 10554 intel_init_pch_refclk(dev);
270b3042
DV
10555
10556 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10557}
10558
10559static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10560{
10561 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10562
ef2d633e
DV
10563 drm_framebuffer_cleanup(fb);
10564 WARN_ON(!intel_fb->obj->framebuffer_references--);
10565 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10566 kfree(intel_fb);
10567}
10568
10569static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10570 struct drm_file *file,
79e53945
JB
10571 unsigned int *handle)
10572{
10573 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10574 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10575
05394f39 10576 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10577}
10578
10579static const struct drm_framebuffer_funcs intel_fb_funcs = {
10580 .destroy = intel_user_framebuffer_destroy,
10581 .create_handle = intel_user_framebuffer_create_handle,
10582};
10583
b5ea642a
DV
10584static int intel_framebuffer_init(struct drm_device *dev,
10585 struct intel_framebuffer *intel_fb,
10586 struct drm_mode_fb_cmd2 *mode_cmd,
10587 struct drm_i915_gem_object *obj)
79e53945 10588{
a57ce0b2 10589 int aligned_height;
a35cdaa0 10590 int pitch_limit;
79e53945
JB
10591 int ret;
10592
dd4916c5
DV
10593 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10594
c16ed4be
CW
10595 if (obj->tiling_mode == I915_TILING_Y) {
10596 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10597 return -EINVAL;
c16ed4be 10598 }
57cd6508 10599
c16ed4be
CW
10600 if (mode_cmd->pitches[0] & 63) {
10601 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10602 mode_cmd->pitches[0]);
57cd6508 10603 return -EINVAL;
c16ed4be 10604 }
57cd6508 10605
a35cdaa0
CW
10606 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10607 pitch_limit = 32*1024;
10608 } else if (INTEL_INFO(dev)->gen >= 4) {
10609 if (obj->tiling_mode)
10610 pitch_limit = 16*1024;
10611 else
10612 pitch_limit = 32*1024;
10613 } else if (INTEL_INFO(dev)->gen >= 3) {
10614 if (obj->tiling_mode)
10615 pitch_limit = 8*1024;
10616 else
10617 pitch_limit = 16*1024;
10618 } else
10619 /* XXX DSPC is limited to 4k tiled */
10620 pitch_limit = 8*1024;
10621
10622 if (mode_cmd->pitches[0] > pitch_limit) {
10623 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10624 obj->tiling_mode ? "tiled" : "linear",
10625 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10626 return -EINVAL;
c16ed4be 10627 }
5d7bd705
VS
10628
10629 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10630 mode_cmd->pitches[0] != obj->stride) {
10631 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10632 mode_cmd->pitches[0], obj->stride);
5d7bd705 10633 return -EINVAL;
c16ed4be 10634 }
5d7bd705 10635
57779d06 10636 /* Reject formats not supported by any plane early. */
308e5bcb 10637 switch (mode_cmd->pixel_format) {
57779d06 10638 case DRM_FORMAT_C8:
04b3924d
VS
10639 case DRM_FORMAT_RGB565:
10640 case DRM_FORMAT_XRGB8888:
10641 case DRM_FORMAT_ARGB8888:
57779d06
VS
10642 break;
10643 case DRM_FORMAT_XRGB1555:
10644 case DRM_FORMAT_ARGB1555:
c16ed4be 10645 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10646 DRM_DEBUG("unsupported pixel format: %s\n",
10647 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10648 return -EINVAL;
c16ed4be 10649 }
57779d06
VS
10650 break;
10651 case DRM_FORMAT_XBGR8888:
10652 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10653 case DRM_FORMAT_XRGB2101010:
10654 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10655 case DRM_FORMAT_XBGR2101010:
10656 case DRM_FORMAT_ABGR2101010:
c16ed4be 10657 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10658 DRM_DEBUG("unsupported pixel format: %s\n",
10659 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10660 return -EINVAL;
c16ed4be 10661 }
b5626747 10662 break;
04b3924d
VS
10663 case DRM_FORMAT_YUYV:
10664 case DRM_FORMAT_UYVY:
10665 case DRM_FORMAT_YVYU:
10666 case DRM_FORMAT_VYUY:
c16ed4be 10667 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10668 DRM_DEBUG("unsupported pixel format: %s\n",
10669 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10670 return -EINVAL;
c16ed4be 10671 }
57cd6508
CW
10672 break;
10673 default:
4ee62c76
VS
10674 DRM_DEBUG("unsupported pixel format: %s\n",
10675 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10676 return -EINVAL;
10677 }
10678
90f9a336
VS
10679 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10680 if (mode_cmd->offsets[0] != 0)
10681 return -EINVAL;
10682
a57ce0b2
JB
10683 aligned_height = intel_align_height(dev, mode_cmd->height,
10684 obj->tiling_mode);
53155c0a
DV
10685 /* FIXME drm helper for size checks (especially planar formats)? */
10686 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10687 return -EINVAL;
10688
c7d73f6a
DV
10689 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10690 intel_fb->obj = obj;
80075d49 10691 intel_fb->obj->framebuffer_references++;
c7d73f6a 10692
79e53945
JB
10693 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10694 if (ret) {
10695 DRM_ERROR("framebuffer init failed %d\n", ret);
10696 return ret;
10697 }
10698
79e53945
JB
10699 return 0;
10700}
10701
79e53945
JB
10702static struct drm_framebuffer *
10703intel_user_framebuffer_create(struct drm_device *dev,
10704 struct drm_file *filp,
308e5bcb 10705 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10706{
05394f39 10707 struct drm_i915_gem_object *obj;
79e53945 10708
308e5bcb
JB
10709 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10710 mode_cmd->handles[0]));
c8725226 10711 if (&obj->base == NULL)
cce13ff7 10712 return ERR_PTR(-ENOENT);
79e53945 10713
d2dff872 10714 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10715}
10716
4520f53a 10717#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10718static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10719{
10720}
10721#endif
10722
79e53945 10723static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10724 .fb_create = intel_user_framebuffer_create,
0632fef6 10725 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10726};
10727
e70236a8
JB
10728/* Set up chip specific display functions */
10729static void intel_init_display(struct drm_device *dev)
10730{
10731 struct drm_i915_private *dev_priv = dev->dev_private;
10732
ee9300bb
DV
10733 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10734 dev_priv->display.find_dpll = g4x_find_best_dpll;
10735 else if (IS_VALLEYVIEW(dev))
10736 dev_priv->display.find_dpll = vlv_find_best_dpll;
10737 else if (IS_PINEVIEW(dev))
10738 dev_priv->display.find_dpll = pnv_find_best_dpll;
10739 else
10740 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10741
affa9354 10742 if (HAS_DDI(dev)) {
0e8ffe1b 10743 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10744 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10745 dev_priv->display.crtc_enable = haswell_crtc_enable;
10746 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10747 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10748 dev_priv->display.update_plane = ironlake_update_plane;
10749 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10750 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10751 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10752 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10753 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10754 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10755 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10756 } else if (IS_VALLEYVIEW(dev)) {
10757 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10758 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10759 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10760 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10761 dev_priv->display.off = i9xx_crtc_off;
10762 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10763 } else {
0e8ffe1b 10764 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10765 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10766 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10767 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10768 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10769 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10770 }
e70236a8 10771
e70236a8 10772 /* Returns the core display clock speed */
25eb05fc
JB
10773 if (IS_VALLEYVIEW(dev))
10774 dev_priv->display.get_display_clock_speed =
10775 valleyview_get_display_clock_speed;
10776 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10777 dev_priv->display.get_display_clock_speed =
10778 i945_get_display_clock_speed;
10779 else if (IS_I915G(dev))
10780 dev_priv->display.get_display_clock_speed =
10781 i915_get_display_clock_speed;
257a7ffc 10782 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10783 dev_priv->display.get_display_clock_speed =
10784 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10785 else if (IS_PINEVIEW(dev))
10786 dev_priv->display.get_display_clock_speed =
10787 pnv_get_display_clock_speed;
e70236a8
JB
10788 else if (IS_I915GM(dev))
10789 dev_priv->display.get_display_clock_speed =
10790 i915gm_get_display_clock_speed;
10791 else if (IS_I865G(dev))
10792 dev_priv->display.get_display_clock_speed =
10793 i865_get_display_clock_speed;
f0f8a9ce 10794 else if (IS_I85X(dev))
e70236a8
JB
10795 dev_priv->display.get_display_clock_speed =
10796 i855_get_display_clock_speed;
10797 else /* 852, 830 */
10798 dev_priv->display.get_display_clock_speed =
10799 i830_get_display_clock_speed;
10800
7f8a8569 10801 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10802 if (IS_GEN5(dev)) {
674cf967 10803 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10804 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10805 } else if (IS_GEN6(dev)) {
674cf967 10806 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10807 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10808 } else if (IS_IVYBRIDGE(dev)) {
10809 /* FIXME: detect B0+ stepping and use auto training */
10810 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10811 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10812 dev_priv->display.modeset_global_resources =
10813 ivb_modeset_global_resources;
4e0bbc31 10814 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10815 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10816 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10817 dev_priv->display.modeset_global_resources =
10818 haswell_modeset_global_resources;
a0e63c22 10819 }
6067aaea 10820 } else if (IS_G4X(dev)) {
e0dac65e 10821 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10822 } else if (IS_VALLEYVIEW(dev)) {
10823 dev_priv->display.modeset_global_resources =
10824 valleyview_modeset_global_resources;
9ca2fe73 10825 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10826 }
8c9f3aaf
JB
10827
10828 /* Default just returns -ENODEV to indicate unsupported */
10829 dev_priv->display.queue_flip = intel_default_queue_flip;
10830
10831 switch (INTEL_INFO(dev)->gen) {
10832 case 2:
10833 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10834 break;
10835
10836 case 3:
10837 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10838 break;
10839
10840 case 4:
10841 case 5:
10842 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10843 break;
10844
10845 case 6:
10846 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10847 break;
7c9017e5 10848 case 7:
4e0bbc31 10849 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10850 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10851 break;
8c9f3aaf 10852 }
7bd688cd
JN
10853
10854 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10855}
10856
b690e96c
JB
10857/*
10858 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10859 * resume, or other times. This quirk makes sure that's the case for
10860 * affected systems.
10861 */
0206e353 10862static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10863{
10864 struct drm_i915_private *dev_priv = dev->dev_private;
10865
10866 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10867 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10868}
10869
435793df
KP
10870/*
10871 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10872 */
10873static void quirk_ssc_force_disable(struct drm_device *dev)
10874{
10875 struct drm_i915_private *dev_priv = dev->dev_private;
10876 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10877 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10878}
10879
4dca20ef 10880/*
5a15ab5b
CE
10881 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10882 * brightness value
4dca20ef
CE
10883 */
10884static void quirk_invert_brightness(struct drm_device *dev)
10885{
10886 struct drm_i915_private *dev_priv = dev->dev_private;
10887 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10888 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10889}
10890
b690e96c
JB
10891struct intel_quirk {
10892 int device;
10893 int subsystem_vendor;
10894 int subsystem_device;
10895 void (*hook)(struct drm_device *dev);
10896};
10897
5f85f176
EE
10898/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10899struct intel_dmi_quirk {
10900 void (*hook)(struct drm_device *dev);
10901 const struct dmi_system_id (*dmi_id_list)[];
10902};
10903
10904static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10905{
10906 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10907 return 1;
10908}
10909
10910static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10911 {
10912 .dmi_id_list = &(const struct dmi_system_id[]) {
10913 {
10914 .callback = intel_dmi_reverse_brightness,
10915 .ident = "NCR Corporation",
10916 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10917 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10918 },
10919 },
10920 { } /* terminating entry */
10921 },
10922 .hook = quirk_invert_brightness,
10923 },
10924};
10925
c43b5634 10926static struct intel_quirk intel_quirks[] = {
b690e96c 10927 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10928 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10929
b690e96c
JB
10930 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10931 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10932
b690e96c
JB
10933 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10934 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10935
a4945f95 10936 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10937 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10938
10939 /* Lenovo U160 cannot use SSC on LVDS */
10940 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10941
10942 /* Sony Vaio Y cannot use SSC on LVDS */
10943 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10944
be505f64
AH
10945 /* Acer Aspire 5734Z must invert backlight brightness */
10946 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10947
10948 /* Acer/eMachines G725 */
10949 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10950
10951 /* Acer/eMachines e725 */
10952 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10953
10954 /* Acer/Packard Bell NCL20 */
10955 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10956
10957 /* Acer Aspire 4736Z */
10958 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
10959
10960 /* Acer Aspire 5336 */
10961 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
10962};
10963
10964static void intel_init_quirks(struct drm_device *dev)
10965{
10966 struct pci_dev *d = dev->pdev;
10967 int i;
10968
10969 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10970 struct intel_quirk *q = &intel_quirks[i];
10971
10972 if (d->device == q->device &&
10973 (d->subsystem_vendor == q->subsystem_vendor ||
10974 q->subsystem_vendor == PCI_ANY_ID) &&
10975 (d->subsystem_device == q->subsystem_device ||
10976 q->subsystem_device == PCI_ANY_ID))
10977 q->hook(dev);
10978 }
5f85f176
EE
10979 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10980 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10981 intel_dmi_quirks[i].hook(dev);
10982 }
b690e96c
JB
10983}
10984
9cce37f4
JB
10985/* Disable the VGA plane that we never use */
10986static void i915_disable_vga(struct drm_device *dev)
10987{
10988 struct drm_i915_private *dev_priv = dev->dev_private;
10989 u8 sr1;
766aa1c4 10990 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 10991
2b37c616 10992 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 10993 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10994 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10995 sr1 = inb(VGA_SR_DATA);
10996 outb(sr1 | 1<<5, VGA_SR_DATA);
10997 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10998 udelay(300);
10999
11000 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11001 POSTING_READ(vga_reg);
11002}
11003
f817586c
DV
11004void intel_modeset_init_hw(struct drm_device *dev)
11005{
a8f78b58
ED
11006 intel_prepare_ddi(dev);
11007
f817586c
DV
11008 intel_init_clock_gating(dev);
11009
5382f5f3 11010 intel_reset_dpio(dev);
40e9cf64 11011
79f5b2c7 11012 mutex_lock(&dev->struct_mutex);
8090c6b9 11013 intel_enable_gt_powersave(dev);
79f5b2c7 11014 mutex_unlock(&dev->struct_mutex);
f817586c
DV
11015}
11016
7d708ee4
ID
11017void intel_modeset_suspend_hw(struct drm_device *dev)
11018{
11019 intel_suspend_hw(dev);
11020}
11021
79e53945
JB
11022void intel_modeset_init(struct drm_device *dev)
11023{
652c393a 11024 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11025 int sprite, ret;
8cc87b75 11026 enum pipe pipe;
79e53945
JB
11027
11028 drm_mode_config_init(dev);
11029
11030 dev->mode_config.min_width = 0;
11031 dev->mode_config.min_height = 0;
11032
019d96cb
DA
11033 dev->mode_config.preferred_depth = 24;
11034 dev->mode_config.prefer_shadow = 1;
11035
e6ecefaa 11036 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11037
b690e96c
JB
11038 intel_init_quirks(dev);
11039
1fa61106
ED
11040 intel_init_pm(dev);
11041
e3c74757
BW
11042 if (INTEL_INFO(dev)->num_pipes == 0)
11043 return;
11044
e70236a8
JB
11045 intel_init_display(dev);
11046
a6c45cf0
CW
11047 if (IS_GEN2(dev)) {
11048 dev->mode_config.max_width = 2048;
11049 dev->mode_config.max_height = 2048;
11050 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11051 dev->mode_config.max_width = 4096;
11052 dev->mode_config.max_height = 4096;
79e53945 11053 } else {
a6c45cf0
CW
11054 dev->mode_config.max_width = 8192;
11055 dev->mode_config.max_height = 8192;
79e53945 11056 }
5d4545ae 11057 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11058
28c97730 11059 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11060 INTEL_INFO(dev)->num_pipes,
11061 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11062
8cc87b75
DL
11063 for_each_pipe(pipe) {
11064 intel_crtc_init(dev, pipe);
1fe47785
DL
11065 for_each_sprite(pipe, sprite) {
11066 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11067 if (ret)
06da8da2 11068 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11069 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11070 }
79e53945
JB
11071 }
11072
f42bb70d 11073 intel_init_dpio(dev);
5382f5f3 11074 intel_reset_dpio(dev);
f42bb70d 11075
79f689aa 11076 intel_cpu_pll_init(dev);
e72f9fbf 11077 intel_shared_dpll_init(dev);
ee7b9f93 11078
9cce37f4
JB
11079 /* Just disable it once at startup */
11080 i915_disable_vga(dev);
79e53945 11081 intel_setup_outputs(dev);
11be49eb
CW
11082
11083 /* Just in case the BIOS is doing something questionable. */
11084 intel_disable_fbc(dev);
fa9fa083 11085
8b687df4 11086 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11087 intel_modeset_setup_hw_state(dev, false);
8b687df4 11088 mutex_unlock(&dev->mode_config.mutex);
2c7111db
CW
11089}
11090
24929352
DV
11091static void
11092intel_connector_break_all_links(struct intel_connector *connector)
11093{
11094 connector->base.dpms = DRM_MODE_DPMS_OFF;
11095 connector->base.encoder = NULL;
11096 connector->encoder->connectors_active = false;
11097 connector->encoder->base.crtc = NULL;
11098}
11099
7fad798e
DV
11100static void intel_enable_pipe_a(struct drm_device *dev)
11101{
11102 struct intel_connector *connector;
11103 struct drm_connector *crt = NULL;
11104 struct intel_load_detect_pipe load_detect_temp;
11105
11106 /* We can't just switch on the pipe A, we need to set things up with a
11107 * proper mode and output configuration. As a gross hack, enable pipe A
11108 * by enabling the load detect pipe once. */
11109 list_for_each_entry(connector,
11110 &dev->mode_config.connector_list,
11111 base.head) {
11112 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11113 crt = &connector->base;
11114 break;
11115 }
11116 }
11117
11118 if (!crt)
11119 return;
11120
11121 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11122 intel_release_load_detect_pipe(crt, &load_detect_temp);
11123
652c393a 11124
7fad798e
DV
11125}
11126
fa555837
DV
11127static bool
11128intel_check_plane_mapping(struct intel_crtc *crtc)
11129{
7eb552ae
BW
11130 struct drm_device *dev = crtc->base.dev;
11131 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11132 u32 reg, val;
11133
7eb552ae 11134 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11135 return true;
11136
11137 reg = DSPCNTR(!crtc->plane);
11138 val = I915_READ(reg);
11139
11140 if ((val & DISPLAY_PLANE_ENABLE) &&
11141 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11142 return false;
11143
11144 return true;
11145}
11146
24929352
DV
11147static void intel_sanitize_crtc(struct intel_crtc *crtc)
11148{
11149 struct drm_device *dev = crtc->base.dev;
11150 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11151 u32 reg;
24929352 11152
24929352 11153 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11154 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11155 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11156
11157 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11158 * disable the crtc (and hence change the state) if it is wrong. Note
11159 * that gen4+ has a fixed plane -> pipe mapping. */
11160 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11161 struct intel_connector *connector;
11162 bool plane;
11163
24929352
DV
11164 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11165 crtc->base.base.id);
11166
11167 /* Pipe has the wrong plane attached and the plane is active.
11168 * Temporarily change the plane mapping and disable everything
11169 * ... */
11170 plane = crtc->plane;
11171 crtc->plane = !plane;
11172 dev_priv->display.crtc_disable(&crtc->base);
11173 crtc->plane = plane;
11174
11175 /* ... and break all links. */
11176 list_for_each_entry(connector, &dev->mode_config.connector_list,
11177 base.head) {
11178 if (connector->encoder->base.crtc != &crtc->base)
11179 continue;
11180
11181 intel_connector_break_all_links(connector);
11182 }
11183
11184 WARN_ON(crtc->active);
11185 crtc->base.enabled = false;
11186 }
24929352 11187
7fad798e
DV
11188 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11189 crtc->pipe == PIPE_A && !crtc->active) {
11190 /* BIOS forgot to enable pipe A, this mostly happens after
11191 * resume. Force-enable the pipe to fix this, the update_dpms
11192 * call below we restore the pipe to the right state, but leave
11193 * the required bits on. */
11194 intel_enable_pipe_a(dev);
11195 }
11196
24929352
DV
11197 /* Adjust the state of the output pipe according to whether we
11198 * have active connectors/encoders. */
11199 intel_crtc_update_dpms(&crtc->base);
11200
11201 if (crtc->active != crtc->base.enabled) {
11202 struct intel_encoder *encoder;
11203
11204 /* This can happen either due to bugs in the get_hw_state
11205 * functions or because the pipe is force-enabled due to the
11206 * pipe A quirk. */
11207 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11208 crtc->base.base.id,
11209 crtc->base.enabled ? "enabled" : "disabled",
11210 crtc->active ? "enabled" : "disabled");
11211
11212 crtc->base.enabled = crtc->active;
11213
11214 /* Because we only establish the connector -> encoder ->
11215 * crtc links if something is active, this means the
11216 * crtc is now deactivated. Break the links. connector
11217 * -> encoder links are only establish when things are
11218 * actually up, hence no need to break them. */
11219 WARN_ON(crtc->active);
11220
11221 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11222 WARN_ON(encoder->connectors_active);
11223 encoder->base.crtc = NULL;
11224 }
11225 }
11226}
11227
11228static void intel_sanitize_encoder(struct intel_encoder *encoder)
11229{
11230 struct intel_connector *connector;
11231 struct drm_device *dev = encoder->base.dev;
11232
11233 /* We need to check both for a crtc link (meaning that the
11234 * encoder is active and trying to read from a pipe) and the
11235 * pipe itself being active. */
11236 bool has_active_crtc = encoder->base.crtc &&
11237 to_intel_crtc(encoder->base.crtc)->active;
11238
11239 if (encoder->connectors_active && !has_active_crtc) {
11240 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11241 encoder->base.base.id,
11242 drm_get_encoder_name(&encoder->base));
11243
11244 /* Connector is active, but has no active pipe. This is
11245 * fallout from our resume register restoring. Disable
11246 * the encoder manually again. */
11247 if (encoder->base.crtc) {
11248 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11249 encoder->base.base.id,
11250 drm_get_encoder_name(&encoder->base));
11251 encoder->disable(encoder);
11252 }
11253
11254 /* Inconsistent output/port/pipe state happens presumably due to
11255 * a bug in one of the get_hw_state functions. Or someplace else
11256 * in our code, like the register restore mess on resume. Clamp
11257 * things to off as a safer default. */
11258 list_for_each_entry(connector,
11259 &dev->mode_config.connector_list,
11260 base.head) {
11261 if (connector->encoder != encoder)
11262 continue;
11263
11264 intel_connector_break_all_links(connector);
11265 }
11266 }
11267 /* Enabled encoders without active connectors will be fixed in
11268 * the crtc fixup. */
11269}
11270
04098753 11271void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11272{
11273 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11274 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11275
04098753
ID
11276 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11277 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11278 i915_disable_vga(dev);
11279 }
11280}
11281
11282void i915_redisable_vga(struct drm_device *dev)
11283{
11284 struct drm_i915_private *dev_priv = dev->dev_private;
11285
8dc8a27c
PZ
11286 /* This function can be called both from intel_modeset_setup_hw_state or
11287 * at a very early point in our resume sequence, where the power well
11288 * structures are not yet restored. Since this function is at a very
11289 * paranoid "someone might have enabled VGA while we were not looking"
11290 * level, just check if the power well is enabled instead of trying to
11291 * follow the "don't touch the power well if we don't need it" policy
11292 * the rest of the driver uses. */
04098753 11293 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11294 return;
11295
04098753 11296 i915_redisable_vga_power_on(dev);
0fde901f
KM
11297}
11298
30e984df 11299static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11300{
11301 struct drm_i915_private *dev_priv = dev->dev_private;
11302 enum pipe pipe;
24929352
DV
11303 struct intel_crtc *crtc;
11304 struct intel_encoder *encoder;
11305 struct intel_connector *connector;
5358901f 11306 int i;
24929352 11307
0e8ffe1b
DV
11308 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11309 base.head) {
88adfff1 11310 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11311
0e8ffe1b
DV
11312 crtc->active = dev_priv->display.get_pipe_config(crtc,
11313 &crtc->config);
24929352
DV
11314
11315 crtc->base.enabled = crtc->active;
4c445e0e 11316 crtc->primary_enabled = crtc->active;
24929352
DV
11317
11318 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11319 crtc->base.base.id,
11320 crtc->active ? "enabled" : "disabled");
11321 }
11322
5358901f 11323 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11324 if (HAS_DDI(dev))
6441ab5f
PZ
11325 intel_ddi_setup_hw_pll_state(dev);
11326
5358901f
DV
11327 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11328 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11329
11330 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11331 pll->active = 0;
11332 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11333 base.head) {
11334 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11335 pll->active++;
11336 }
11337 pll->refcount = pll->active;
11338
35c95375
DV
11339 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11340 pll->name, pll->refcount, pll->on);
5358901f
DV
11341 }
11342
24929352
DV
11343 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11344 base.head) {
11345 pipe = 0;
11346
11347 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11348 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11349 encoder->base.crtc = &crtc->base;
1d37b689 11350 encoder->get_config(encoder, &crtc->config);
24929352
DV
11351 } else {
11352 encoder->base.crtc = NULL;
11353 }
11354
11355 encoder->connectors_active = false;
6f2bcceb 11356 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11357 encoder->base.base.id,
11358 drm_get_encoder_name(&encoder->base),
11359 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11360 pipe_name(pipe));
24929352
DV
11361 }
11362
11363 list_for_each_entry(connector, &dev->mode_config.connector_list,
11364 base.head) {
11365 if (connector->get_hw_state(connector)) {
11366 connector->base.dpms = DRM_MODE_DPMS_ON;
11367 connector->encoder->connectors_active = true;
11368 connector->base.encoder = &connector->encoder->base;
11369 } else {
11370 connector->base.dpms = DRM_MODE_DPMS_OFF;
11371 connector->base.encoder = NULL;
11372 }
11373 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11374 connector->base.base.id,
11375 drm_get_connector_name(&connector->base),
11376 connector->base.encoder ? "enabled" : "disabled");
11377 }
30e984df
DV
11378}
11379
11380/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11381 * and i915 state tracking structures. */
11382void intel_modeset_setup_hw_state(struct drm_device *dev,
11383 bool force_restore)
11384{
11385 struct drm_i915_private *dev_priv = dev->dev_private;
11386 enum pipe pipe;
30e984df
DV
11387 struct intel_crtc *crtc;
11388 struct intel_encoder *encoder;
35c95375 11389 int i;
30e984df
DV
11390
11391 intel_modeset_readout_hw_state(dev);
24929352 11392
babea61d
JB
11393 /*
11394 * Now that we have the config, copy it to each CRTC struct
11395 * Note that this could go away if we move to using crtc_config
11396 * checking everywhere.
11397 */
11398 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11399 base.head) {
d330a953 11400 if (crtc->active && i915.fastboot) {
f6a83288 11401 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11402 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11403 crtc->base.base.id);
11404 drm_mode_debug_printmodeline(&crtc->base.mode);
11405 }
11406 }
11407
24929352
DV
11408 /* HW state is read out, now we need to sanitize this mess. */
11409 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11410 base.head) {
11411 intel_sanitize_encoder(encoder);
11412 }
11413
11414 for_each_pipe(pipe) {
11415 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11416 intel_sanitize_crtc(crtc);
c0b03411 11417 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11418 }
9a935856 11419
35c95375
DV
11420 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11421 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11422
11423 if (!pll->on || pll->active)
11424 continue;
11425
11426 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11427
11428 pll->disable(dev_priv, pll);
11429 pll->on = false;
11430 }
11431
96f90c54 11432 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11433 ilk_wm_get_hw_state(dev);
11434
45e2b5f6 11435 if (force_restore) {
7d0bc1ea
VS
11436 i915_redisable_vga(dev);
11437
f30da187
DV
11438 /*
11439 * We need to use raw interfaces for restoring state to avoid
11440 * checking (bogus) intermediate states.
11441 */
45e2b5f6 11442 for_each_pipe(pipe) {
b5644d05
JB
11443 struct drm_crtc *crtc =
11444 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11445
11446 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11447 crtc->fb);
45e2b5f6
DV
11448 }
11449 } else {
11450 intel_modeset_update_staged_output_state(dev);
11451 }
8af6cf88
DV
11452
11453 intel_modeset_check_state(dev);
2c7111db
CW
11454}
11455
11456void intel_modeset_gem_init(struct drm_device *dev)
11457{
1833b134 11458 intel_modeset_init_hw(dev);
02e792fb
DV
11459
11460 intel_setup_overlay(dev);
79e53945
JB
11461}
11462
4932e2c3
ID
11463void intel_connector_unregister(struct intel_connector *intel_connector)
11464{
11465 struct drm_connector *connector = &intel_connector->base;
11466
11467 intel_panel_destroy_backlight(connector);
11468 drm_sysfs_connector_remove(connector);
11469}
11470
79e53945
JB
11471void intel_modeset_cleanup(struct drm_device *dev)
11472{
652c393a
JB
11473 struct drm_i915_private *dev_priv = dev->dev_private;
11474 struct drm_crtc *crtc;
d9255d57 11475 struct drm_connector *connector;
652c393a 11476
fd0c0642
DV
11477 /*
11478 * Interrupts and polling as the first thing to avoid creating havoc.
11479 * Too much stuff here (turning of rps, connectors, ...) would
11480 * experience fancy races otherwise.
11481 */
11482 drm_irq_uninstall(dev);
11483 cancel_work_sync(&dev_priv->hotplug_work);
11484 /*
11485 * Due to the hpd irq storm handling the hotplug work can re-arm the
11486 * poll handlers. Hence disable polling after hpd handling is shut down.
11487 */
f87ea761 11488 drm_kms_helper_poll_fini(dev);
fd0c0642 11489
652c393a
JB
11490 mutex_lock(&dev->struct_mutex);
11491
723bfd70
JB
11492 intel_unregister_dsm_handler();
11493
652c393a
JB
11494 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11495 /* Skip inactive CRTCs */
11496 if (!crtc->fb)
11497 continue;
11498
3dec0095 11499 intel_increase_pllclock(crtc);
652c393a
JB
11500 }
11501
973d04f9 11502 intel_disable_fbc(dev);
e70236a8 11503
8090c6b9 11504 intel_disable_gt_powersave(dev);
0cdab21f 11505
930ebb46
DV
11506 ironlake_teardown_rc6(dev);
11507
69341a5e
KH
11508 mutex_unlock(&dev->struct_mutex);
11509
1630fe75
CW
11510 /* flush any delayed tasks or pending work */
11511 flush_scheduled_work();
11512
db31af1d
JN
11513 /* destroy the backlight and sysfs files before encoders/connectors */
11514 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11515 struct intel_connector *intel_connector;
11516
11517 intel_connector = to_intel_connector(connector);
11518 intel_connector->unregister(intel_connector);
db31af1d 11519 }
d9255d57 11520
79e53945 11521 drm_mode_config_cleanup(dev);
4d7bb011
DV
11522
11523 intel_cleanup_overlay(dev);
79e53945
JB
11524}
11525
f1c79df3
ZW
11526/*
11527 * Return which encoder is currently attached for connector.
11528 */
df0e9248 11529struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11530{
df0e9248
CW
11531 return &intel_attached_encoder(connector)->base;
11532}
f1c79df3 11533
df0e9248
CW
11534void intel_connector_attach_encoder(struct intel_connector *connector,
11535 struct intel_encoder *encoder)
11536{
11537 connector->encoder = encoder;
11538 drm_mode_connector_attach_encoder(&connector->base,
11539 &encoder->base);
79e53945 11540}
28d52043
DA
11541
11542/*
11543 * set vga decode state - true == enable VGA decode
11544 */
11545int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11546{
11547 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11548 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11549 u16 gmch_ctrl;
11550
75fa041d
CW
11551 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11552 DRM_ERROR("failed to read control word\n");
11553 return -EIO;
11554 }
11555
c0cc8a55
CW
11556 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11557 return 0;
11558
28d52043
DA
11559 if (state)
11560 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11561 else
11562 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11563
11564 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11565 DRM_ERROR("failed to write control word\n");
11566 return -EIO;
11567 }
11568
28d52043
DA
11569 return 0;
11570}
c4a1d9e4 11571
c4a1d9e4 11572struct intel_display_error_state {
ff57f1b0
PZ
11573
11574 u32 power_well_driver;
11575
63b66e5b
CW
11576 int num_transcoders;
11577
c4a1d9e4
CW
11578 struct intel_cursor_error_state {
11579 u32 control;
11580 u32 position;
11581 u32 base;
11582 u32 size;
52331309 11583 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11584
11585 struct intel_pipe_error_state {
ddf9c536 11586 bool power_domain_on;
c4a1d9e4 11587 u32 source;
52331309 11588 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11589
11590 struct intel_plane_error_state {
11591 u32 control;
11592 u32 stride;
11593 u32 size;
11594 u32 pos;
11595 u32 addr;
11596 u32 surface;
11597 u32 tile_offset;
52331309 11598 } plane[I915_MAX_PIPES];
63b66e5b
CW
11599
11600 struct intel_transcoder_error_state {
ddf9c536 11601 bool power_domain_on;
63b66e5b
CW
11602 enum transcoder cpu_transcoder;
11603
11604 u32 conf;
11605
11606 u32 htotal;
11607 u32 hblank;
11608 u32 hsync;
11609 u32 vtotal;
11610 u32 vblank;
11611 u32 vsync;
11612 } transcoder[4];
c4a1d9e4
CW
11613};
11614
11615struct intel_display_error_state *
11616intel_display_capture_error_state(struct drm_device *dev)
11617{
0206e353 11618 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11619 struct intel_display_error_state *error;
63b66e5b
CW
11620 int transcoders[] = {
11621 TRANSCODER_A,
11622 TRANSCODER_B,
11623 TRANSCODER_C,
11624 TRANSCODER_EDP,
11625 };
c4a1d9e4
CW
11626 int i;
11627
63b66e5b
CW
11628 if (INTEL_INFO(dev)->num_pipes == 0)
11629 return NULL;
11630
9d1cb914 11631 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11632 if (error == NULL)
11633 return NULL;
11634
190be112 11635 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11636 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11637
52331309 11638 for_each_pipe(i) {
ddf9c536 11639 error->pipe[i].power_domain_on =
da7e29bd
ID
11640 intel_display_power_enabled_sw(dev_priv,
11641 POWER_DOMAIN_PIPE(i));
ddf9c536 11642 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11643 continue;
11644
a18c4c3d
PZ
11645 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11646 error->cursor[i].control = I915_READ(CURCNTR(i));
11647 error->cursor[i].position = I915_READ(CURPOS(i));
11648 error->cursor[i].base = I915_READ(CURBASE(i));
11649 } else {
11650 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11651 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11652 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11653 }
c4a1d9e4
CW
11654
11655 error->plane[i].control = I915_READ(DSPCNTR(i));
11656 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11657 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11658 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11659 error->plane[i].pos = I915_READ(DSPPOS(i));
11660 }
ca291363
PZ
11661 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11662 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11663 if (INTEL_INFO(dev)->gen >= 4) {
11664 error->plane[i].surface = I915_READ(DSPSURF(i));
11665 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11666 }
11667
c4a1d9e4 11668 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11669 }
11670
11671 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11672 if (HAS_DDI(dev_priv->dev))
11673 error->num_transcoders++; /* Account for eDP. */
11674
11675 for (i = 0; i < error->num_transcoders; i++) {
11676 enum transcoder cpu_transcoder = transcoders[i];
11677
ddf9c536 11678 error->transcoder[i].power_domain_on =
da7e29bd 11679 intel_display_power_enabled_sw(dev_priv,
38cc1daf 11680 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11681 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11682 continue;
11683
63b66e5b
CW
11684 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11685
11686 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11687 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11688 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11689 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11690 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11691 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11692 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11693 }
11694
11695 return error;
11696}
11697
edc3d884
MK
11698#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11699
c4a1d9e4 11700void
edc3d884 11701intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11702 struct drm_device *dev,
11703 struct intel_display_error_state *error)
11704{
11705 int i;
11706
63b66e5b
CW
11707 if (!error)
11708 return;
11709
edc3d884 11710 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11711 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11712 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11713 error->power_well_driver);
52331309 11714 for_each_pipe(i) {
edc3d884 11715 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11716 err_printf(m, " Power: %s\n",
11717 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11718 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11719
11720 err_printf(m, "Plane [%d]:\n", i);
11721 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11722 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11723 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11724 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11725 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11726 }
4b71a570 11727 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11728 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11729 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11730 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11731 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11732 }
11733
edc3d884
MK
11734 err_printf(m, "Cursor [%d]:\n", i);
11735 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11736 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11737 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11738 }
63b66e5b
CW
11739
11740 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11741 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11742 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11743 err_printf(m, " Power: %s\n",
11744 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11745 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11746 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11747 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11748 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11749 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11750 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11751 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11752 }
c4a1d9e4 11753}
This page took 1.961312 seconds and 5 git commands to generate.