drm/irq: Add kms-native crtc interface functions
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
66e514c1 744 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
745 * properly reconstruct framebuffers.
746 */
f4510a27 747 return intel_crtc->active && crtc->primary->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 768 WARN(1, "vblank wait timed out\n");
a928d536
PZ
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
d9d82081 1098 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
93ce0ba6 1101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
d9d82081
PZ
1102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
83f26f16 1169 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
1fe47785 1191 int reg, sprite;
19332d7a
JB
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
20674eef 1197 val = I915_READ(reg);
83f26f16 1198 WARN(val & SP_ENABLE,
20674eef 1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1200 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
83f26f16 1205 WARN(val & SPRITE_ENABLE,
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
83f26f16 1211 WARN(val & DVS_ENABLE,
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
b24e7179
JB
1807}
1808
1809/**
309cfea8 1810 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1811 * @dev_priv: i915 private structure
1812 * @pipe: pipe to disable
1813 *
1814 * Disable @pipe, making sure that various hardware specific requirements
1815 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1816 *
1817 * @pipe should be %PIPE_A or %PIPE_B.
1818 *
1819 * Will wait until the pipe has shut down before returning.
1820 */
1821static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
1823{
702e7a56
PZ
1824 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1825 pipe);
b24e7179
JB
1826 int reg;
1827 u32 val;
1828
1829 /*
1830 * Make sure planes won't keep trying to pump pixels to us,
1831 * or we might hang the display.
1832 */
1833 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1834 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1835 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1836
1837 /* Don't disable pipe A or pipe A PLLs if needed */
1838 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1839 return;
1840
702e7a56 1841 reg = PIPECONF(cpu_transcoder);
b24e7179 1842 val = I915_READ(reg);
00d70b15
CW
1843 if ((val & PIPECONF_ENABLE) == 0)
1844 return;
1845
1846 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1847 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1848}
1849
d74362c9
KP
1850/*
1851 * Plane regs are double buffered, going from enabled->disabled needs a
1852 * trigger in order to latch. The display address reg provides this.
1853 */
1dba99f4
VS
1854void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1855 enum plane plane)
d74362c9 1856{
3d13ef2e
DL
1857 struct drm_device *dev = dev_priv->dev;
1858 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1859
1860 I915_WRITE(reg, I915_READ(reg));
1861 POSTING_READ(reg);
d74362c9
KP
1862}
1863
b24e7179 1864/**
262ca2b0 1865 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
1866 * @dev_priv: i915 private structure
1867 * @plane: plane to enable
1868 * @pipe: pipe being fed
1869 *
1870 * Enable @plane on @pipe, making sure that @pipe is running first.
1871 */
262ca2b0
MR
1872static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1873 enum plane plane, enum pipe pipe)
b24e7179 1874{
939c2fe8
VS
1875 struct intel_crtc *intel_crtc =
1876 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1877 int reg;
1878 u32 val;
1879
1880 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1881 assert_pipe_enabled(dev_priv, pipe);
1882
98ec7739
VS
1883 if (intel_crtc->primary_enabled)
1884 return;
0037f71c 1885
4c445e0e 1886 intel_crtc->primary_enabled = true;
939c2fe8 1887
b24e7179
JB
1888 reg = DSPCNTR(plane);
1889 val = I915_READ(reg);
10efa932 1890 WARN_ON(val & DISPLAY_PLANE_ENABLE);
00d70b15
CW
1891
1892 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1893 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1894 intel_wait_for_vblank(dev_priv->dev, pipe);
1895}
1896
b24e7179 1897/**
262ca2b0 1898 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
1899 * @dev_priv: i915 private structure
1900 * @plane: plane to disable
1901 * @pipe: pipe consuming the data
1902 *
1903 * Disable @plane; should be an independent operation.
1904 */
262ca2b0
MR
1905static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1906 enum plane plane, enum pipe pipe)
b24e7179 1907{
939c2fe8
VS
1908 struct intel_crtc *intel_crtc =
1909 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1910 int reg;
1911 u32 val;
1912
98ec7739
VS
1913 if (!intel_crtc->primary_enabled)
1914 return;
0037f71c 1915
4c445e0e 1916 intel_crtc->primary_enabled = false;
939c2fe8 1917
b24e7179
JB
1918 reg = DSPCNTR(plane);
1919 val = I915_READ(reg);
10efa932 1920 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
00d70b15
CW
1921
1922 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1923 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1924 intel_wait_for_vblank(dev_priv->dev, pipe);
1925}
1926
693db184
CW
1927static bool need_vtd_wa(struct drm_device *dev)
1928{
1929#ifdef CONFIG_INTEL_IOMMU
1930 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1931 return true;
1932#endif
1933 return false;
1934}
1935
a57ce0b2
JB
1936static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1937{
1938 int tile_height;
1939
1940 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1941 return ALIGN(height, tile_height);
1942}
1943
127bd2ac 1944int
48b956c5 1945intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1946 struct drm_i915_gem_object *obj,
919926ae 1947 struct intel_ring_buffer *pipelined)
6b95a207 1948{
ce453d81 1949 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1950 u32 alignment;
1951 int ret;
1952
05394f39 1953 switch (obj->tiling_mode) {
6b95a207 1954 case I915_TILING_NONE:
534843da
CW
1955 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1956 alignment = 128 * 1024;
a6c45cf0 1957 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1958 alignment = 4 * 1024;
1959 else
1960 alignment = 64 * 1024;
6b95a207
KH
1961 break;
1962 case I915_TILING_X:
1963 /* pin() will align the object as required by fence */
1964 alignment = 0;
1965 break;
1966 case I915_TILING_Y:
80075d49 1967 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1968 return -EINVAL;
1969 default:
1970 BUG();
1971 }
1972
693db184
CW
1973 /* Note that the w/a also requires 64 PTE of padding following the
1974 * bo. We currently fill all unused PTE with the shadow page and so
1975 * we should always have valid PTE following the scanout preventing
1976 * the VT-d warning.
1977 */
1978 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1979 alignment = 256 * 1024;
1980
ce453d81 1981 dev_priv->mm.interruptible = false;
2da3b9b9 1982 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1983 if (ret)
ce453d81 1984 goto err_interruptible;
6b95a207
KH
1985
1986 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1987 * fence, whereas 965+ only requires a fence if using
1988 * framebuffer compression. For simplicity, we always install
1989 * a fence as the cost is not that onerous.
1990 */
06d98131 1991 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
1992 if (ret)
1993 goto err_unpin;
1690e1eb 1994
9a5a53b3 1995 i915_gem_object_pin_fence(obj);
6b95a207 1996
ce453d81 1997 dev_priv->mm.interruptible = true;
6b95a207 1998 return 0;
48b956c5
CW
1999
2000err_unpin:
cc98b413 2001 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2002err_interruptible:
2003 dev_priv->mm.interruptible = true;
48b956c5 2004 return ret;
6b95a207
KH
2005}
2006
1690e1eb
CW
2007void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2008{
2009 i915_gem_object_unpin_fence(obj);
cc98b413 2010 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2011}
2012
c2c75131
DV
2013/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2014 * is assumed to be a power-of-two. */
bc752862
CW
2015unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2016 unsigned int tiling_mode,
2017 unsigned int cpp,
2018 unsigned int pitch)
c2c75131 2019{
bc752862
CW
2020 if (tiling_mode != I915_TILING_NONE) {
2021 unsigned int tile_rows, tiles;
c2c75131 2022
bc752862
CW
2023 tile_rows = *y / 8;
2024 *y %= 8;
c2c75131 2025
bc752862
CW
2026 tiles = *x / (512/cpp);
2027 *x %= 512/cpp;
2028
2029 return tile_rows * pitch * 8 + tiles * 4096;
2030 } else {
2031 unsigned int offset;
2032
2033 offset = *y * pitch + *x * cpp;
2034 *y = 0;
2035 *x = (offset & 4095) / cpp;
2036 return offset & -4096;
2037 }
c2c75131
DV
2038}
2039
46f297fb
JB
2040int intel_format_to_fourcc(int format)
2041{
2042 switch (format) {
2043 case DISPPLANE_8BPP:
2044 return DRM_FORMAT_C8;
2045 case DISPPLANE_BGRX555:
2046 return DRM_FORMAT_XRGB1555;
2047 case DISPPLANE_BGRX565:
2048 return DRM_FORMAT_RGB565;
2049 default:
2050 case DISPPLANE_BGRX888:
2051 return DRM_FORMAT_XRGB8888;
2052 case DISPPLANE_RGBX888:
2053 return DRM_FORMAT_XBGR8888;
2054 case DISPPLANE_BGRX101010:
2055 return DRM_FORMAT_XRGB2101010;
2056 case DISPPLANE_RGBX101010:
2057 return DRM_FORMAT_XBGR2101010;
2058 }
2059}
2060
484b41dd 2061static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2062 struct intel_plane_config *plane_config)
2063{
2064 struct drm_device *dev = crtc->base.dev;
2065 struct drm_i915_gem_object *obj = NULL;
2066 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2067 u32 base = plane_config->base;
2068
ff2652ea
CW
2069 if (plane_config->size == 0)
2070 return false;
2071
46f297fb
JB
2072 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2073 plane_config->size);
2074 if (!obj)
484b41dd 2075 return false;
46f297fb
JB
2076
2077 if (plane_config->tiled) {
2078 obj->tiling_mode = I915_TILING_X;
66e514c1 2079 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2080 }
2081
66e514c1
DA
2082 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2083 mode_cmd.width = crtc->base.primary->fb->width;
2084 mode_cmd.height = crtc->base.primary->fb->height;
2085 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2086
2087 mutex_lock(&dev->struct_mutex);
2088
66e514c1 2089 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2090 &mode_cmd, obj)) {
46f297fb
JB
2091 DRM_DEBUG_KMS("intel fb init failed\n");
2092 goto out_unref_obj;
2093 }
2094
2095 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2096
2097 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2098 return true;
46f297fb
JB
2099
2100out_unref_obj:
2101 drm_gem_object_unreference(&obj->base);
2102 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2103 return false;
2104}
2105
2106static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2107 struct intel_plane_config *plane_config)
2108{
2109 struct drm_device *dev = intel_crtc->base.dev;
2110 struct drm_crtc *c;
2111 struct intel_crtc *i;
2112 struct intel_framebuffer *fb;
2113
66e514c1 2114 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2115 return;
2116
2117 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2118 return;
2119
66e514c1
DA
2120 kfree(intel_crtc->base.primary->fb);
2121 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2122
2123 /*
2124 * Failed to alloc the obj, check to see if we should share
2125 * an fb with another CRTC instead
2126 */
2127 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2128 i = to_intel_crtc(c);
2129
2130 if (c == &intel_crtc->base)
2131 continue;
2132
66e514c1 2133 if (!i->active || !c->primary->fb)
484b41dd
JB
2134 continue;
2135
66e514c1 2136 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2137 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2138 drm_framebuffer_reference(c->primary->fb);
2139 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2140 break;
2141 }
2142 }
46f297fb
JB
2143}
2144
262ca2b0
MR
2145static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2146 struct drm_framebuffer *fb,
2147 int x, int y)
81255565
JB
2148{
2149 struct drm_device *dev = crtc->dev;
2150 struct drm_i915_private *dev_priv = dev->dev_private;
2151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2152 struct intel_framebuffer *intel_fb;
05394f39 2153 struct drm_i915_gem_object *obj;
81255565 2154 int plane = intel_crtc->plane;
e506a0c6 2155 unsigned long linear_offset;
81255565 2156 u32 dspcntr;
5eddb70b 2157 u32 reg;
81255565 2158
81255565
JB
2159 intel_fb = to_intel_framebuffer(fb);
2160 obj = intel_fb->obj;
81255565 2161
5eddb70b
CW
2162 reg = DSPCNTR(plane);
2163 dspcntr = I915_READ(reg);
81255565
JB
2164 /* Mask out pixel format bits in case we change it */
2165 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2166 switch (fb->pixel_format) {
2167 case DRM_FORMAT_C8:
81255565
JB
2168 dspcntr |= DISPPLANE_8BPP;
2169 break;
57779d06
VS
2170 case DRM_FORMAT_XRGB1555:
2171 case DRM_FORMAT_ARGB1555:
2172 dspcntr |= DISPPLANE_BGRX555;
81255565 2173 break;
57779d06
VS
2174 case DRM_FORMAT_RGB565:
2175 dspcntr |= DISPPLANE_BGRX565;
2176 break;
2177 case DRM_FORMAT_XRGB8888:
2178 case DRM_FORMAT_ARGB8888:
2179 dspcntr |= DISPPLANE_BGRX888;
2180 break;
2181 case DRM_FORMAT_XBGR8888:
2182 case DRM_FORMAT_ABGR8888:
2183 dspcntr |= DISPPLANE_RGBX888;
2184 break;
2185 case DRM_FORMAT_XRGB2101010:
2186 case DRM_FORMAT_ARGB2101010:
2187 dspcntr |= DISPPLANE_BGRX101010;
2188 break;
2189 case DRM_FORMAT_XBGR2101010:
2190 case DRM_FORMAT_ABGR2101010:
2191 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2192 break;
2193 default:
baba133a 2194 BUG();
81255565 2195 }
57779d06 2196
a6c45cf0 2197 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2198 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2199 dspcntr |= DISPPLANE_TILED;
2200 else
2201 dspcntr &= ~DISPPLANE_TILED;
2202 }
2203
de1aa629
VS
2204 if (IS_G4X(dev))
2205 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2206
5eddb70b 2207 I915_WRITE(reg, dspcntr);
81255565 2208
e506a0c6 2209 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2210
c2c75131
DV
2211 if (INTEL_INFO(dev)->gen >= 4) {
2212 intel_crtc->dspaddr_offset =
bc752862
CW
2213 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2214 fb->bits_per_pixel / 8,
2215 fb->pitches[0]);
c2c75131
DV
2216 linear_offset -= intel_crtc->dspaddr_offset;
2217 } else {
e506a0c6 2218 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2219 }
e506a0c6 2220
f343c5f6
BW
2221 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2222 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2223 fb->pitches[0]);
01f2c773 2224 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2225 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2226 I915_WRITE(DSPSURF(plane),
2227 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2228 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2229 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2230 } else
f343c5f6 2231 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2232 POSTING_READ(reg);
81255565 2233
17638cd6
JB
2234 return 0;
2235}
2236
262ca2b0
MR
2237static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2238 struct drm_framebuffer *fb,
2239 int x, int y)
17638cd6
JB
2240{
2241 struct drm_device *dev = crtc->dev;
2242 struct drm_i915_private *dev_priv = dev->dev_private;
2243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2244 struct intel_framebuffer *intel_fb;
2245 struct drm_i915_gem_object *obj;
2246 int plane = intel_crtc->plane;
e506a0c6 2247 unsigned long linear_offset;
17638cd6
JB
2248 u32 dspcntr;
2249 u32 reg;
2250
17638cd6
JB
2251 intel_fb = to_intel_framebuffer(fb);
2252 obj = intel_fb->obj;
2253
2254 reg = DSPCNTR(plane);
2255 dspcntr = I915_READ(reg);
2256 /* Mask out pixel format bits in case we change it */
2257 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2258 switch (fb->pixel_format) {
2259 case DRM_FORMAT_C8:
17638cd6
JB
2260 dspcntr |= DISPPLANE_8BPP;
2261 break;
57779d06
VS
2262 case DRM_FORMAT_RGB565:
2263 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2264 break;
57779d06
VS
2265 case DRM_FORMAT_XRGB8888:
2266 case DRM_FORMAT_ARGB8888:
2267 dspcntr |= DISPPLANE_BGRX888;
2268 break;
2269 case DRM_FORMAT_XBGR8888:
2270 case DRM_FORMAT_ABGR8888:
2271 dspcntr |= DISPPLANE_RGBX888;
2272 break;
2273 case DRM_FORMAT_XRGB2101010:
2274 case DRM_FORMAT_ARGB2101010:
2275 dspcntr |= DISPPLANE_BGRX101010;
2276 break;
2277 case DRM_FORMAT_XBGR2101010:
2278 case DRM_FORMAT_ABGR2101010:
2279 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2280 break;
2281 default:
baba133a 2282 BUG();
17638cd6
JB
2283 }
2284
2285 if (obj->tiling_mode != I915_TILING_NONE)
2286 dspcntr |= DISPPLANE_TILED;
2287 else
2288 dspcntr &= ~DISPPLANE_TILED;
2289
b42c6009 2290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2291 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2292 else
2293 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2294
2295 I915_WRITE(reg, dspcntr);
2296
e506a0c6 2297 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2298 intel_crtc->dspaddr_offset =
bc752862
CW
2299 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2300 fb->bits_per_pixel / 8,
2301 fb->pitches[0]);
c2c75131 2302 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2303
f343c5f6
BW
2304 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2305 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2306 fb->pitches[0]);
01f2c773 2307 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2308 I915_WRITE(DSPSURF(plane),
2309 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2310 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2311 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2312 } else {
2313 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2314 I915_WRITE(DSPLINOFF(plane), linear_offset);
2315 }
17638cd6
JB
2316 POSTING_READ(reg);
2317
2318 return 0;
2319}
2320
2321/* Assume fb object is pinned & idle & fenced and just update base pointers */
2322static int
2323intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2324 int x, int y, enum mode_set_atomic state)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2328
6b8e6ed0
CW
2329 if (dev_priv->display.disable_fbc)
2330 dev_priv->display.disable_fbc(dev);
3dec0095 2331 intel_increase_pllclock(crtc);
81255565 2332
262ca2b0 2333 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
81255565
JB
2334}
2335
96a02917
VS
2336void intel_display_handle_reset(struct drm_device *dev)
2337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct drm_crtc *crtc;
2340
2341 /*
2342 * Flips in the rings have been nuked by the reset,
2343 * so complete all pending flips so that user space
2344 * will get its events and not get stuck.
2345 *
2346 * Also update the base address of all primary
2347 * planes to the the last fb to make sure we're
2348 * showing the correct fb after a reset.
2349 *
2350 * Need to make two loops over the crtcs so that we
2351 * don't try to grab a crtc mutex before the
2352 * pending_flip_queue really got woken up.
2353 */
2354
2355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2357 enum plane plane = intel_crtc->plane;
2358
2359 intel_prepare_page_flip(dev, plane);
2360 intel_finish_page_flip_plane(dev, plane);
2361 }
2362
2363 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2365
2366 mutex_lock(&crtc->mutex);
947fdaad
CW
2367 /*
2368 * FIXME: Once we have proper support for primary planes (and
2369 * disabling them without disabling the entire crtc) allow again
66e514c1 2370 * a NULL crtc->primary->fb.
947fdaad 2371 */
f4510a27 2372 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2373 dev_priv->display.update_primary_plane(crtc,
66e514c1 2374 crtc->primary->fb,
262ca2b0
MR
2375 crtc->x,
2376 crtc->y);
96a02917
VS
2377 mutex_unlock(&crtc->mutex);
2378 }
2379}
2380
14667a4b
CW
2381static int
2382intel_finish_fb(struct drm_framebuffer *old_fb)
2383{
2384 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2385 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2386 bool was_interruptible = dev_priv->mm.interruptible;
2387 int ret;
2388
14667a4b
CW
2389 /* Big Hammer, we also need to ensure that any pending
2390 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2391 * current scanout is retired before unpinning the old
2392 * framebuffer.
2393 *
2394 * This should only fail upon a hung GPU, in which case we
2395 * can safely continue.
2396 */
2397 dev_priv->mm.interruptible = false;
2398 ret = i915_gem_object_finish_gpu(obj);
2399 dev_priv->mm.interruptible = was_interruptible;
2400
2401 return ret;
2402}
2403
7d5e3799
CW
2404static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 unsigned long flags;
2410 bool pending;
2411
2412 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2413 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2414 return false;
2415
2416 spin_lock_irqsave(&dev->event_lock, flags);
2417 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2418 spin_unlock_irqrestore(&dev->event_lock, flags);
2419
2420 return pending;
2421}
2422
5c3b82e2 2423static int
3c4fdcfb 2424intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2425 struct drm_framebuffer *fb)
79e53945
JB
2426{
2427 struct drm_device *dev = crtc->dev;
6b8e6ed0 2428 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2430 struct drm_framebuffer *old_fb;
5c3b82e2 2431 int ret;
79e53945 2432
7d5e3799
CW
2433 if (intel_crtc_has_pending_flip(crtc)) {
2434 DRM_ERROR("pipe is still busy with an old pageflip\n");
2435 return -EBUSY;
2436 }
2437
79e53945 2438 /* no fb bound */
94352cf9 2439 if (!fb) {
a5071c2f 2440 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2441 return 0;
2442 }
2443
7eb552ae 2444 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2445 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2446 plane_name(intel_crtc->plane),
2447 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2448 return -EINVAL;
79e53945
JB
2449 }
2450
5c3b82e2 2451 mutex_lock(&dev->struct_mutex);
265db958 2452 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2453 to_intel_framebuffer(fb)->obj,
919926ae 2454 NULL);
8ac36ec1 2455 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2456 if (ret != 0) {
a5071c2f 2457 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2458 return ret;
2459 }
79e53945 2460
bb2043de
DL
2461 /*
2462 * Update pipe size and adjust fitter if needed: the reason for this is
2463 * that in compute_mode_changes we check the native mode (not the pfit
2464 * mode) to see if we can flip rather than do a full mode set. In the
2465 * fastboot case, we'll flip, but if we don't update the pipesrc and
2466 * pfit state, we'll end up with a big fb scanned out into the wrong
2467 * sized surface.
2468 *
2469 * To fix this properly, we need to hoist the checks up into
2470 * compute_mode_changes (or above), check the actual pfit state and
2471 * whether the platform allows pfit disable with pipe active, and only
2472 * then update the pipesrc and pfit state, even on the flip path.
2473 */
d330a953 2474 if (i915.fastboot) {
d7bf63f2
DL
2475 const struct drm_display_mode *adjusted_mode =
2476 &intel_crtc->config.adjusted_mode;
2477
4d6a3e63 2478 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2479 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2480 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2481 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2482 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2483 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2484 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2485 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2486 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2487 }
0637d60d
JB
2488 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2489 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2490 }
2491
262ca2b0 2492 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
4e6cfefc 2493 if (ret) {
8ac36ec1 2494 mutex_lock(&dev->struct_mutex);
94352cf9 2495 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2496 mutex_unlock(&dev->struct_mutex);
a5071c2f 2497 DRM_ERROR("failed to update base address\n");
4e6cfefc 2498 return ret;
79e53945 2499 }
3c4fdcfb 2500
f4510a27
MR
2501 old_fb = crtc->primary->fb;
2502 crtc->primary->fb = fb;
6c4c86f5
DV
2503 crtc->x = x;
2504 crtc->y = y;
94352cf9 2505
b7f1de28 2506 if (old_fb) {
d7697eea
DV
2507 if (intel_crtc->active && old_fb != fb)
2508 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2509 mutex_lock(&dev->struct_mutex);
1690e1eb 2510 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2511 mutex_unlock(&dev->struct_mutex);
b7f1de28 2512 }
652c393a 2513
8ac36ec1 2514 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2515 intel_update_fbc(dev);
4906557e 2516 intel_edp_psr_update(dev);
5c3b82e2 2517 mutex_unlock(&dev->struct_mutex);
79e53945 2518
5c3b82e2 2519 return 0;
79e53945
JB
2520}
2521
5e84e1a4
ZW
2522static void intel_fdi_normal_train(struct drm_crtc *crtc)
2523{
2524 struct drm_device *dev = crtc->dev;
2525 struct drm_i915_private *dev_priv = dev->dev_private;
2526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2527 int pipe = intel_crtc->pipe;
2528 u32 reg, temp;
2529
2530 /* enable normal train */
2531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
61e499bf 2533 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2534 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2535 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2536 } else {
2537 temp &= ~FDI_LINK_TRAIN_NONE;
2538 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2539 }
5e84e1a4
ZW
2540 I915_WRITE(reg, temp);
2541
2542 reg = FDI_RX_CTL(pipe);
2543 temp = I915_READ(reg);
2544 if (HAS_PCH_CPT(dev)) {
2545 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2546 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2547 } else {
2548 temp &= ~FDI_LINK_TRAIN_NONE;
2549 temp |= FDI_LINK_TRAIN_NONE;
2550 }
2551 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2552
2553 /* wait one idle pattern time */
2554 POSTING_READ(reg);
2555 udelay(1000);
357555c0
JB
2556
2557 /* IVB wants error correction enabled */
2558 if (IS_IVYBRIDGE(dev))
2559 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2560 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2561}
2562
1fbc0d78 2563static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2564{
1fbc0d78
DV
2565 return crtc->base.enabled && crtc->active &&
2566 crtc->config.has_pch_encoder;
1e833f40
DV
2567}
2568
01a415fd
DV
2569static void ivb_modeset_global_resources(struct drm_device *dev)
2570{
2571 struct drm_i915_private *dev_priv = dev->dev_private;
2572 struct intel_crtc *pipe_B_crtc =
2573 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2574 struct intel_crtc *pipe_C_crtc =
2575 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2576 uint32_t temp;
2577
1e833f40
DV
2578 /*
2579 * When everything is off disable fdi C so that we could enable fdi B
2580 * with all lanes. Note that we don't care about enabled pipes without
2581 * an enabled pch encoder.
2582 */
2583 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2584 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2585 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2586 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2587
2588 temp = I915_READ(SOUTH_CHICKEN1);
2589 temp &= ~FDI_BC_BIFURCATION_SELECT;
2590 DRM_DEBUG_KMS("disabling fdi C rx\n");
2591 I915_WRITE(SOUTH_CHICKEN1, temp);
2592 }
2593}
2594
8db9d77b
ZW
2595/* The FDI link training functions for ILK/Ibexpeak. */
2596static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2597{
2598 struct drm_device *dev = crtc->dev;
2599 struct drm_i915_private *dev_priv = dev->dev_private;
2600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2601 int pipe = intel_crtc->pipe;
5eddb70b 2602 u32 reg, temp, tries;
8db9d77b 2603
1c8562f6 2604 /* FDI needs bits from pipe first */
0fc932b8 2605 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2606
e1a44743
AJ
2607 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2608 for train result */
5eddb70b
CW
2609 reg = FDI_RX_IMR(pipe);
2610 temp = I915_READ(reg);
e1a44743
AJ
2611 temp &= ~FDI_RX_SYMBOL_LOCK;
2612 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2613 I915_WRITE(reg, temp);
2614 I915_READ(reg);
e1a44743
AJ
2615 udelay(150);
2616
8db9d77b 2617 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2618 reg = FDI_TX_CTL(pipe);
2619 temp = I915_READ(reg);
627eb5a3
DV
2620 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2621 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2622 temp &= ~FDI_LINK_TRAIN_NONE;
2623 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2624 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2625
5eddb70b
CW
2626 reg = FDI_RX_CTL(pipe);
2627 temp = I915_READ(reg);
8db9d77b
ZW
2628 temp &= ~FDI_LINK_TRAIN_NONE;
2629 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2630 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2631
2632 POSTING_READ(reg);
8db9d77b
ZW
2633 udelay(150);
2634
5b2adf89 2635 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2636 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2637 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2638 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2639
5eddb70b 2640 reg = FDI_RX_IIR(pipe);
e1a44743 2641 for (tries = 0; tries < 5; tries++) {
5eddb70b 2642 temp = I915_READ(reg);
8db9d77b
ZW
2643 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2644
2645 if ((temp & FDI_RX_BIT_LOCK)) {
2646 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2647 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2648 break;
2649 }
8db9d77b 2650 }
e1a44743 2651 if (tries == 5)
5eddb70b 2652 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2653
2654 /* Train 2 */
5eddb70b
CW
2655 reg = FDI_TX_CTL(pipe);
2656 temp = I915_READ(reg);
8db9d77b
ZW
2657 temp &= ~FDI_LINK_TRAIN_NONE;
2658 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2659 I915_WRITE(reg, temp);
8db9d77b 2660
5eddb70b
CW
2661 reg = FDI_RX_CTL(pipe);
2662 temp = I915_READ(reg);
8db9d77b
ZW
2663 temp &= ~FDI_LINK_TRAIN_NONE;
2664 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2665 I915_WRITE(reg, temp);
8db9d77b 2666
5eddb70b
CW
2667 POSTING_READ(reg);
2668 udelay(150);
8db9d77b 2669
5eddb70b 2670 reg = FDI_RX_IIR(pipe);
e1a44743 2671 for (tries = 0; tries < 5; tries++) {
5eddb70b 2672 temp = I915_READ(reg);
8db9d77b
ZW
2673 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2674
2675 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2676 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2677 DRM_DEBUG_KMS("FDI train 2 done.\n");
2678 break;
2679 }
8db9d77b 2680 }
e1a44743 2681 if (tries == 5)
5eddb70b 2682 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2683
2684 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2685
8db9d77b
ZW
2686}
2687
0206e353 2688static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2689 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2690 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2691 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2692 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2693};
2694
2695/* The FDI link training functions for SNB/Cougarpoint. */
2696static void gen6_fdi_link_train(struct drm_crtc *crtc)
2697{
2698 struct drm_device *dev = crtc->dev;
2699 struct drm_i915_private *dev_priv = dev->dev_private;
2700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2701 int pipe = intel_crtc->pipe;
fa37d39e 2702 u32 reg, temp, i, retry;
8db9d77b 2703
e1a44743
AJ
2704 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2705 for train result */
5eddb70b
CW
2706 reg = FDI_RX_IMR(pipe);
2707 temp = I915_READ(reg);
e1a44743
AJ
2708 temp &= ~FDI_RX_SYMBOL_LOCK;
2709 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2710 I915_WRITE(reg, temp);
2711
2712 POSTING_READ(reg);
e1a44743
AJ
2713 udelay(150);
2714
8db9d77b 2715 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
627eb5a3
DV
2718 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2719 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2720 temp &= ~FDI_LINK_TRAIN_NONE;
2721 temp |= FDI_LINK_TRAIN_PATTERN_1;
2722 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2723 /* SNB-B */
2724 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2725 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2726
d74cf324
DV
2727 I915_WRITE(FDI_RX_MISC(pipe),
2728 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2729
5eddb70b
CW
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
8db9d77b
ZW
2732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_PATTERN_1;
2738 }
5eddb70b
CW
2739 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2740
2741 POSTING_READ(reg);
8db9d77b
ZW
2742 udelay(150);
2743
0206e353 2744 for (i = 0; i < 4; i++) {
5eddb70b
CW
2745 reg = FDI_TX_CTL(pipe);
2746 temp = I915_READ(reg);
8db9d77b
ZW
2747 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2748 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2749 I915_WRITE(reg, temp);
2750
2751 POSTING_READ(reg);
8db9d77b
ZW
2752 udelay(500);
2753
fa37d39e
SP
2754 for (retry = 0; retry < 5; retry++) {
2755 reg = FDI_RX_IIR(pipe);
2756 temp = I915_READ(reg);
2757 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2758 if (temp & FDI_RX_BIT_LOCK) {
2759 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2760 DRM_DEBUG_KMS("FDI train 1 done.\n");
2761 break;
2762 }
2763 udelay(50);
8db9d77b 2764 }
fa37d39e
SP
2765 if (retry < 5)
2766 break;
8db9d77b
ZW
2767 }
2768 if (i == 4)
5eddb70b 2769 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2770
2771 /* Train 2 */
5eddb70b
CW
2772 reg = FDI_TX_CTL(pipe);
2773 temp = I915_READ(reg);
8db9d77b
ZW
2774 temp &= ~FDI_LINK_TRAIN_NONE;
2775 temp |= FDI_LINK_TRAIN_PATTERN_2;
2776 if (IS_GEN6(dev)) {
2777 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2778 /* SNB-B */
2779 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2780 }
5eddb70b 2781 I915_WRITE(reg, temp);
8db9d77b 2782
5eddb70b
CW
2783 reg = FDI_RX_CTL(pipe);
2784 temp = I915_READ(reg);
8db9d77b
ZW
2785 if (HAS_PCH_CPT(dev)) {
2786 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2787 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2788 } else {
2789 temp &= ~FDI_LINK_TRAIN_NONE;
2790 temp |= FDI_LINK_TRAIN_PATTERN_2;
2791 }
5eddb70b
CW
2792 I915_WRITE(reg, temp);
2793
2794 POSTING_READ(reg);
8db9d77b
ZW
2795 udelay(150);
2796
0206e353 2797 for (i = 0; i < 4; i++) {
5eddb70b
CW
2798 reg = FDI_TX_CTL(pipe);
2799 temp = I915_READ(reg);
8db9d77b
ZW
2800 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2801 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2802 I915_WRITE(reg, temp);
2803
2804 POSTING_READ(reg);
8db9d77b
ZW
2805 udelay(500);
2806
fa37d39e
SP
2807 for (retry = 0; retry < 5; retry++) {
2808 reg = FDI_RX_IIR(pipe);
2809 temp = I915_READ(reg);
2810 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2811 if (temp & FDI_RX_SYMBOL_LOCK) {
2812 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2813 DRM_DEBUG_KMS("FDI train 2 done.\n");
2814 break;
2815 }
2816 udelay(50);
8db9d77b 2817 }
fa37d39e
SP
2818 if (retry < 5)
2819 break;
8db9d77b
ZW
2820 }
2821 if (i == 4)
5eddb70b 2822 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2823
2824 DRM_DEBUG_KMS("FDI train done.\n");
2825}
2826
357555c0
JB
2827/* Manual link training for Ivy Bridge A0 parts */
2828static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2829{
2830 struct drm_device *dev = crtc->dev;
2831 struct drm_i915_private *dev_priv = dev->dev_private;
2832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2833 int pipe = intel_crtc->pipe;
139ccd3f 2834 u32 reg, temp, i, j;
357555c0
JB
2835
2836 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2837 for train result */
2838 reg = FDI_RX_IMR(pipe);
2839 temp = I915_READ(reg);
2840 temp &= ~FDI_RX_SYMBOL_LOCK;
2841 temp &= ~FDI_RX_BIT_LOCK;
2842 I915_WRITE(reg, temp);
2843
2844 POSTING_READ(reg);
2845 udelay(150);
2846
01a415fd
DV
2847 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2848 I915_READ(FDI_RX_IIR(pipe)));
2849
139ccd3f
JB
2850 /* Try each vswing and preemphasis setting twice before moving on */
2851 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2852 /* disable first in case we need to retry */
2853 reg = FDI_TX_CTL(pipe);
2854 temp = I915_READ(reg);
2855 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2856 temp &= ~FDI_TX_ENABLE;
2857 I915_WRITE(reg, temp);
357555c0 2858
139ccd3f
JB
2859 reg = FDI_RX_CTL(pipe);
2860 temp = I915_READ(reg);
2861 temp &= ~FDI_LINK_TRAIN_AUTO;
2862 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2863 temp &= ~FDI_RX_ENABLE;
2864 I915_WRITE(reg, temp);
357555c0 2865
139ccd3f 2866 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2867 reg = FDI_TX_CTL(pipe);
2868 temp = I915_READ(reg);
139ccd3f
JB
2869 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2870 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2871 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2872 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2873 temp |= snb_b_fdi_train_param[j/2];
2874 temp |= FDI_COMPOSITE_SYNC;
2875 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2876
139ccd3f
JB
2877 I915_WRITE(FDI_RX_MISC(pipe),
2878 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2879
139ccd3f 2880 reg = FDI_RX_CTL(pipe);
357555c0 2881 temp = I915_READ(reg);
139ccd3f
JB
2882 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2883 temp |= FDI_COMPOSITE_SYNC;
2884 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2885
139ccd3f
JB
2886 POSTING_READ(reg);
2887 udelay(1); /* should be 0.5us */
357555c0 2888
139ccd3f
JB
2889 for (i = 0; i < 4; i++) {
2890 reg = FDI_RX_IIR(pipe);
2891 temp = I915_READ(reg);
2892 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2893
139ccd3f
JB
2894 if (temp & FDI_RX_BIT_LOCK ||
2895 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2896 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2897 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2898 i);
2899 break;
2900 }
2901 udelay(1); /* should be 0.5us */
2902 }
2903 if (i == 4) {
2904 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2905 continue;
2906 }
357555c0 2907
139ccd3f 2908 /* Train 2 */
357555c0
JB
2909 reg = FDI_TX_CTL(pipe);
2910 temp = I915_READ(reg);
139ccd3f
JB
2911 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2912 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2913 I915_WRITE(reg, temp);
2914
2915 reg = FDI_RX_CTL(pipe);
2916 temp = I915_READ(reg);
2917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2918 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2919 I915_WRITE(reg, temp);
2920
2921 POSTING_READ(reg);
139ccd3f 2922 udelay(2); /* should be 1.5us */
357555c0 2923
139ccd3f
JB
2924 for (i = 0; i < 4; i++) {
2925 reg = FDI_RX_IIR(pipe);
2926 temp = I915_READ(reg);
2927 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2928
139ccd3f
JB
2929 if (temp & FDI_RX_SYMBOL_LOCK ||
2930 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2931 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2932 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2933 i);
2934 goto train_done;
2935 }
2936 udelay(2); /* should be 1.5us */
357555c0 2937 }
139ccd3f
JB
2938 if (i == 4)
2939 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2940 }
357555c0 2941
139ccd3f 2942train_done:
357555c0
JB
2943 DRM_DEBUG_KMS("FDI train done.\n");
2944}
2945
88cefb6c 2946static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2947{
88cefb6c 2948 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2949 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2950 int pipe = intel_crtc->pipe;
5eddb70b 2951 u32 reg, temp;
79e53945 2952
c64e311e 2953
c98e9dcf 2954 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2955 reg = FDI_RX_CTL(pipe);
2956 temp = I915_READ(reg);
627eb5a3
DV
2957 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2958 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2960 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2961
2962 POSTING_READ(reg);
c98e9dcf
JB
2963 udelay(200);
2964
2965 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2966 temp = I915_READ(reg);
2967 I915_WRITE(reg, temp | FDI_PCDCLK);
2968
2969 POSTING_READ(reg);
c98e9dcf
JB
2970 udelay(200);
2971
20749730
PZ
2972 /* Enable CPU FDI TX PLL, always on for Ironlake */
2973 reg = FDI_TX_CTL(pipe);
2974 temp = I915_READ(reg);
2975 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2976 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2977
20749730
PZ
2978 POSTING_READ(reg);
2979 udelay(100);
6be4a607 2980 }
0e23b99d
JB
2981}
2982
88cefb6c
DV
2983static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2984{
2985 struct drm_device *dev = intel_crtc->base.dev;
2986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 int pipe = intel_crtc->pipe;
2988 u32 reg, temp;
2989
2990 /* Switch from PCDclk to Rawclk */
2991 reg = FDI_RX_CTL(pipe);
2992 temp = I915_READ(reg);
2993 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2994
2995 /* Disable CPU FDI TX PLL */
2996 reg = FDI_TX_CTL(pipe);
2997 temp = I915_READ(reg);
2998 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2999
3000 POSTING_READ(reg);
3001 udelay(100);
3002
3003 reg = FDI_RX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3006
3007 /* Wait for the clocks to turn off. */
3008 POSTING_READ(reg);
3009 udelay(100);
3010}
3011
0fc932b8
JB
3012static void ironlake_fdi_disable(struct drm_crtc *crtc)
3013{
3014 struct drm_device *dev = crtc->dev;
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3017 int pipe = intel_crtc->pipe;
3018 u32 reg, temp;
3019
3020 /* disable CPU FDI tx and PCH FDI rx */
3021 reg = FDI_TX_CTL(pipe);
3022 temp = I915_READ(reg);
3023 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3024 POSTING_READ(reg);
3025
3026 reg = FDI_RX_CTL(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~(0x7 << 16);
dfd07d72 3029 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3030 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3031
3032 POSTING_READ(reg);
3033 udelay(100);
3034
3035 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3036 if (HAS_PCH_IBX(dev)) {
3037 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3038 }
0fc932b8
JB
3039
3040 /* still set train pattern 1 */
3041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
3043 temp &= ~FDI_LINK_TRAIN_NONE;
3044 temp |= FDI_LINK_TRAIN_PATTERN_1;
3045 I915_WRITE(reg, temp);
3046
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 if (HAS_PCH_CPT(dev)) {
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3052 } else {
3053 temp &= ~FDI_LINK_TRAIN_NONE;
3054 temp |= FDI_LINK_TRAIN_PATTERN_1;
3055 }
3056 /* BPC in FDI rx is consistent with that in PIPECONF */
3057 temp &= ~(0x07 << 16);
dfd07d72 3058 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3059 I915_WRITE(reg, temp);
3060
3061 POSTING_READ(reg);
3062 udelay(100);
3063}
3064
5dce5b93
CW
3065bool intel_has_pending_fb_unpin(struct drm_device *dev)
3066{
3067 struct intel_crtc *crtc;
3068
3069 /* Note that we don't need to be called with mode_config.lock here
3070 * as our list of CRTC objects is static for the lifetime of the
3071 * device and so cannot disappear as we iterate. Similarly, we can
3072 * happily treat the predicates as racy, atomic checks as userspace
3073 * cannot claim and pin a new fb without at least acquring the
3074 * struct_mutex and so serialising with us.
3075 */
3076 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3077 if (atomic_read(&crtc->unpin_work_count) == 0)
3078 continue;
3079
3080 if (crtc->unpin_work)
3081 intel_wait_for_vblank(dev, crtc->pipe);
3082
3083 return true;
3084 }
3085
3086 return false;
3087}
3088
e6c3a2a6
CW
3089static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3090{
0f91128d 3091 struct drm_device *dev = crtc->dev;
5bb61643 3092 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3093
f4510a27 3094 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3095 return;
3096
2c10d571
DV
3097 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3098
5bb61643
CW
3099 wait_event(dev_priv->pending_flip_queue,
3100 !intel_crtc_has_pending_flip(crtc));
3101
0f91128d 3102 mutex_lock(&dev->struct_mutex);
f4510a27 3103 intel_finish_fb(crtc->primary->fb);
0f91128d 3104 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3105}
3106
e615efe4
ED
3107/* Program iCLKIP clock to the desired frequency */
3108static void lpt_program_iclkip(struct drm_crtc *crtc)
3109{
3110 struct drm_device *dev = crtc->dev;
3111 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3112 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3113 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3114 u32 temp;
3115
09153000
DV
3116 mutex_lock(&dev_priv->dpio_lock);
3117
e615efe4
ED
3118 /* It is necessary to ungate the pixclk gate prior to programming
3119 * the divisors, and gate it back when it is done.
3120 */
3121 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3122
3123 /* Disable SSCCTL */
3124 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3125 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3126 SBI_SSCCTL_DISABLE,
3127 SBI_ICLK);
e615efe4
ED
3128
3129 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3130 if (clock == 20000) {
e615efe4
ED
3131 auxdiv = 1;
3132 divsel = 0x41;
3133 phaseinc = 0x20;
3134 } else {
3135 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3136 * but the adjusted_mode->crtc_clock in in KHz. To get the
3137 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3138 * convert the virtual clock precision to KHz here for higher
3139 * precision.
3140 */
3141 u32 iclk_virtual_root_freq = 172800 * 1000;
3142 u32 iclk_pi_range = 64;
3143 u32 desired_divisor, msb_divisor_value, pi_value;
3144
12d7ceed 3145 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3146 msb_divisor_value = desired_divisor / iclk_pi_range;
3147 pi_value = desired_divisor % iclk_pi_range;
3148
3149 auxdiv = 0;
3150 divsel = msb_divisor_value - 2;
3151 phaseinc = pi_value;
3152 }
3153
3154 /* This should not happen with any sane values */
3155 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3156 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3157 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3158 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3159
3160 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3161 clock,
e615efe4
ED
3162 auxdiv,
3163 divsel,
3164 phasedir,
3165 phaseinc);
3166
3167 /* Program SSCDIVINTPHASE6 */
988d6ee8 3168 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3169 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3170 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3171 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3172 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3173 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3174 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3175 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3176
3177 /* Program SSCAUXDIV */
988d6ee8 3178 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3179 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3180 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3181 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3182
3183 /* Enable modulator and associated divider */
988d6ee8 3184 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3185 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3186 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3187
3188 /* Wait for initialization time */
3189 udelay(24);
3190
3191 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3192
3193 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3194}
3195
275f01b2
DV
3196static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3197 enum pipe pch_transcoder)
3198{
3199 struct drm_device *dev = crtc->base.dev;
3200 struct drm_i915_private *dev_priv = dev->dev_private;
3201 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3202
3203 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3204 I915_READ(HTOTAL(cpu_transcoder)));
3205 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3206 I915_READ(HBLANK(cpu_transcoder)));
3207 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3208 I915_READ(HSYNC(cpu_transcoder)));
3209
3210 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3211 I915_READ(VTOTAL(cpu_transcoder)));
3212 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3213 I915_READ(VBLANK(cpu_transcoder)));
3214 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3215 I915_READ(VSYNC(cpu_transcoder)));
3216 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3217 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3218}
3219
1fbc0d78
DV
3220static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3221{
3222 struct drm_i915_private *dev_priv = dev->dev_private;
3223 uint32_t temp;
3224
3225 temp = I915_READ(SOUTH_CHICKEN1);
3226 if (temp & FDI_BC_BIFURCATION_SELECT)
3227 return;
3228
3229 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3230 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3231
3232 temp |= FDI_BC_BIFURCATION_SELECT;
3233 DRM_DEBUG_KMS("enabling fdi C rx\n");
3234 I915_WRITE(SOUTH_CHICKEN1, temp);
3235 POSTING_READ(SOUTH_CHICKEN1);
3236}
3237
3238static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3239{
3240 struct drm_device *dev = intel_crtc->base.dev;
3241 struct drm_i915_private *dev_priv = dev->dev_private;
3242
3243 switch (intel_crtc->pipe) {
3244 case PIPE_A:
3245 break;
3246 case PIPE_B:
3247 if (intel_crtc->config.fdi_lanes > 2)
3248 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3249 else
3250 cpt_enable_fdi_bc_bifurcation(dev);
3251
3252 break;
3253 case PIPE_C:
3254 cpt_enable_fdi_bc_bifurcation(dev);
3255
3256 break;
3257 default:
3258 BUG();
3259 }
3260}
3261
f67a559d
JB
3262/*
3263 * Enable PCH resources required for PCH ports:
3264 * - PCH PLLs
3265 * - FDI training & RX/TX
3266 * - update transcoder timings
3267 * - DP transcoding bits
3268 * - transcoder
3269 */
3270static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3271{
3272 struct drm_device *dev = crtc->dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 int pipe = intel_crtc->pipe;
ee7b9f93 3276 u32 reg, temp;
2c07245f 3277
ab9412ba 3278 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3279
1fbc0d78
DV
3280 if (IS_IVYBRIDGE(dev))
3281 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3282
cd986abb
DV
3283 /* Write the TU size bits before fdi link training, so that error
3284 * detection works. */
3285 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3286 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3287
c98e9dcf 3288 /* For PCH output, training FDI link */
674cf967 3289 dev_priv->display.fdi_link_train(crtc);
2c07245f 3290
3ad8a208
DV
3291 /* We need to program the right clock selection before writing the pixel
3292 * mutliplier into the DPLL. */
303b81e0 3293 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3294 u32 sel;
4b645f14 3295
c98e9dcf 3296 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3297 temp |= TRANS_DPLL_ENABLE(pipe);
3298 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3299 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3300 temp |= sel;
3301 else
3302 temp &= ~sel;
c98e9dcf 3303 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3304 }
5eddb70b 3305
3ad8a208
DV
3306 /* XXX: pch pll's can be enabled any time before we enable the PCH
3307 * transcoder, and we actually should do this to not upset any PCH
3308 * transcoder that already use the clock when we share it.
3309 *
3310 * Note that enable_shared_dpll tries to do the right thing, but
3311 * get_shared_dpll unconditionally resets the pll - we need that to have
3312 * the right LVDS enable sequence. */
3313 ironlake_enable_shared_dpll(intel_crtc);
3314
d9b6cb56
JB
3315 /* set transcoder timing, panel must allow it */
3316 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3317 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3318
303b81e0 3319 intel_fdi_normal_train(crtc);
5e84e1a4 3320
c98e9dcf
JB
3321 /* For PCH DP, enable TRANS_DP_CTL */
3322 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3323 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3324 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3325 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3326 reg = TRANS_DP_CTL(pipe);
3327 temp = I915_READ(reg);
3328 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3329 TRANS_DP_SYNC_MASK |
3330 TRANS_DP_BPC_MASK);
5eddb70b
CW
3331 temp |= (TRANS_DP_OUTPUT_ENABLE |
3332 TRANS_DP_ENH_FRAMING);
9325c9f0 3333 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3334
3335 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3336 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3337 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3338 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3339
3340 switch (intel_trans_dp_port_sel(crtc)) {
3341 case PCH_DP_B:
5eddb70b 3342 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3343 break;
3344 case PCH_DP_C:
5eddb70b 3345 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3346 break;
3347 case PCH_DP_D:
5eddb70b 3348 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3349 break;
3350 default:
e95d41e1 3351 BUG();
32f9d658 3352 }
2c07245f 3353
5eddb70b 3354 I915_WRITE(reg, temp);
6be4a607 3355 }
b52eb4dc 3356
b8a4f404 3357 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3358}
3359
1507e5bd
PZ
3360static void lpt_pch_enable(struct drm_crtc *crtc)
3361{
3362 struct drm_device *dev = crtc->dev;
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3365 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3366
ab9412ba 3367 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3368
8c52b5e8 3369 lpt_program_iclkip(crtc);
1507e5bd 3370
0540e488 3371 /* Set transcoder timing. */
275f01b2 3372 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3373
937bb610 3374 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3375}
3376
e2b78267 3377static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3378{
e2b78267 3379 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3380
3381 if (pll == NULL)
3382 return;
3383
3384 if (pll->refcount == 0) {
46edb027 3385 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3386 return;
3387 }
3388
f4a091c7
DV
3389 if (--pll->refcount == 0) {
3390 WARN_ON(pll->on);
3391 WARN_ON(pll->active);
3392 }
3393
a43f6e0f 3394 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3395}
3396
b89a1d39 3397static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3398{
e2b78267
DV
3399 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3400 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3401 enum intel_dpll_id i;
ee7b9f93 3402
ee7b9f93 3403 if (pll) {
46edb027
DV
3404 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3405 crtc->base.base.id, pll->name);
e2b78267 3406 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3407 }
3408
98b6bd99
DV
3409 if (HAS_PCH_IBX(dev_priv->dev)) {
3410 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3411 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3412 pll = &dev_priv->shared_dplls[i];
98b6bd99 3413
46edb027
DV
3414 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3415 crtc->base.base.id, pll->name);
98b6bd99
DV
3416
3417 goto found;
3418 }
3419
e72f9fbf
DV
3420 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3421 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3422
3423 /* Only want to check enabled timings first */
3424 if (pll->refcount == 0)
3425 continue;
3426
b89a1d39
DV
3427 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3428 sizeof(pll->hw_state)) == 0) {
46edb027 3429 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3430 crtc->base.base.id,
46edb027 3431 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3432
3433 goto found;
3434 }
3435 }
3436
3437 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3438 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3439 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3440 if (pll->refcount == 0) {
46edb027
DV
3441 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3442 crtc->base.base.id, pll->name);
ee7b9f93
JB
3443 goto found;
3444 }
3445 }
3446
3447 return NULL;
3448
3449found:
a43f6e0f 3450 crtc->config.shared_dpll = i;
46edb027
DV
3451 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3452 pipe_name(crtc->pipe));
ee7b9f93 3453
cdbd2316 3454 if (pll->active == 0) {
66e985c0
DV
3455 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3456 sizeof(pll->hw_state));
3457
46edb027 3458 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3459 WARN_ON(pll->on);
e9d6944e 3460 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3461
15bdd4cf 3462 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3463 }
3464 pll->refcount++;
e04c7350 3465
ee7b9f93
JB
3466 return pll;
3467}
3468
a1520318 3469static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3470{
3471 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3472 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3473 u32 temp;
3474
3475 temp = I915_READ(dslreg);
3476 udelay(500);
3477 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3478 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3479 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3480 }
3481}
3482
b074cec8
JB
3483static void ironlake_pfit_enable(struct intel_crtc *crtc)
3484{
3485 struct drm_device *dev = crtc->base.dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 int pipe = crtc->pipe;
3488
fd4daa9c 3489 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3490 /* Force use of hard-coded filter coefficients
3491 * as some pre-programmed values are broken,
3492 * e.g. x201.
3493 */
3494 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3495 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3496 PF_PIPE_SEL_IVB(pipe));
3497 else
3498 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3499 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3500 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3501 }
3502}
3503
bb53d4ae
VS
3504static void intel_enable_planes(struct drm_crtc *crtc)
3505{
3506 struct drm_device *dev = crtc->dev;
3507 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3508 struct drm_plane *plane;
bb53d4ae
VS
3509 struct intel_plane *intel_plane;
3510
af2b653b
MR
3511 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3512 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3513 if (intel_plane->pipe == pipe)
3514 intel_plane_restore(&intel_plane->base);
af2b653b 3515 }
bb53d4ae
VS
3516}
3517
3518static void intel_disable_planes(struct drm_crtc *crtc)
3519{
3520 struct drm_device *dev = crtc->dev;
3521 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3522 struct drm_plane *plane;
bb53d4ae
VS
3523 struct intel_plane *intel_plane;
3524
af2b653b
MR
3525 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3526 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3527 if (intel_plane->pipe == pipe)
3528 intel_plane_disable(&intel_plane->base);
af2b653b 3529 }
bb53d4ae
VS
3530}
3531
20bc8673 3532void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3533{
3534 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3535
3536 if (!crtc->config.ips_enabled)
3537 return;
3538
3539 /* We can only enable IPS after we enable a plane and wait for a vblank.
3540 * We guarantee that the plane is enabled by calling intel_enable_ips
3541 * only after intel_enable_plane. And intel_enable_plane already waits
3542 * for a vblank, so all we need to do here is to enable the IPS bit. */
3543 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3544 if (IS_BROADWELL(crtc->base.dev)) {
3545 mutex_lock(&dev_priv->rps.hw_lock);
3546 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3547 mutex_unlock(&dev_priv->rps.hw_lock);
3548 /* Quoting Art Runyan: "its not safe to expect any particular
3549 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3550 * mailbox." Moreover, the mailbox may return a bogus state,
3551 * so we need to just enable it and continue on.
2a114cc1
BW
3552 */
3553 } else {
3554 I915_WRITE(IPS_CTL, IPS_ENABLE);
3555 /* The bit only becomes 1 in the next vblank, so this wait here
3556 * is essentially intel_wait_for_vblank. If we don't have this
3557 * and don't wait for vblanks until the end of crtc_enable, then
3558 * the HW state readout code will complain that the expected
3559 * IPS_CTL value is not the one we read. */
3560 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3561 DRM_ERROR("Timed out waiting for IPS enable\n");
3562 }
d77e4531
PZ
3563}
3564
20bc8673 3565void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3566{
3567 struct drm_device *dev = crtc->base.dev;
3568 struct drm_i915_private *dev_priv = dev->dev_private;
3569
3570 if (!crtc->config.ips_enabled)
3571 return;
3572
3573 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3574 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3575 mutex_lock(&dev_priv->rps.hw_lock);
3576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3577 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3578 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3579 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3580 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3581 } else {
2a114cc1 3582 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3583 POSTING_READ(IPS_CTL);
3584 }
d77e4531
PZ
3585
3586 /* We need to wait for a vblank before we can disable the plane. */
3587 intel_wait_for_vblank(dev, crtc->pipe);
3588}
3589
3590/** Loads the palette/gamma unit for the CRTC with the prepared values */
3591static void intel_crtc_load_lut(struct drm_crtc *crtc)
3592{
3593 struct drm_device *dev = crtc->dev;
3594 struct drm_i915_private *dev_priv = dev->dev_private;
3595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3596 enum pipe pipe = intel_crtc->pipe;
3597 int palreg = PALETTE(pipe);
3598 int i;
3599 bool reenable_ips = false;
3600
3601 /* The clocks have to be on to load the palette. */
3602 if (!crtc->enabled || !intel_crtc->active)
3603 return;
3604
3605 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3606 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3607 assert_dsi_pll_enabled(dev_priv);
3608 else
3609 assert_pll_enabled(dev_priv, pipe);
3610 }
3611
3612 /* use legacy palette for Ironlake */
3613 if (HAS_PCH_SPLIT(dev))
3614 palreg = LGC_PALETTE(pipe);
3615
3616 /* Workaround : Do not read or write the pipe palette/gamma data while
3617 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3618 */
41e6fc4c 3619 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3620 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3621 GAMMA_MODE_MODE_SPLIT)) {
3622 hsw_disable_ips(intel_crtc);
3623 reenable_ips = true;
3624 }
3625
3626 for (i = 0; i < 256; i++) {
3627 I915_WRITE(palreg + 4 * i,
3628 (intel_crtc->lut_r[i] << 16) |
3629 (intel_crtc->lut_g[i] << 8) |
3630 intel_crtc->lut_b[i]);
3631 }
3632
3633 if (reenable_ips)
3634 hsw_enable_ips(intel_crtc);
3635}
3636
a5c4d7bc
VS
3637static void ilk_crtc_enable_planes(struct drm_crtc *crtc)
3638{
3639 struct drm_device *dev = crtc->dev;
3640 struct drm_i915_private *dev_priv = dev->dev_private;
3641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3642 int pipe = intel_crtc->pipe;
3643 int plane = intel_crtc->plane;
3644
3645 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3646 intel_enable_planes(crtc);
3647 intel_crtc_update_cursor(crtc, true);
3648
3649 hsw_enable_ips(intel_crtc);
3650
3651 mutex_lock(&dev->struct_mutex);
3652 intel_update_fbc(dev);
3653 mutex_unlock(&dev->struct_mutex);
3654}
3655
3656static void ilk_crtc_disable_planes(struct drm_crtc *crtc)
3657{
3658 struct drm_device *dev = crtc->dev;
3659 struct drm_i915_private *dev_priv = dev->dev_private;
3660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3661 int pipe = intel_crtc->pipe;
3662 int plane = intel_crtc->plane;
3663
3664 intel_crtc_wait_for_pending_flips(crtc);
3665 drm_vblank_off(dev, pipe);
3666
3667 if (dev_priv->fbc.plane == plane)
3668 intel_disable_fbc(dev);
3669
3670 hsw_disable_ips(intel_crtc);
3671
3672 intel_crtc_update_cursor(crtc, false);
3673 intel_disable_planes(crtc);
3674 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3675}
3676
f67a559d
JB
3677static void ironlake_crtc_enable(struct drm_crtc *crtc)
3678{
3679 struct drm_device *dev = crtc->dev;
3680 struct drm_i915_private *dev_priv = dev->dev_private;
3681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3682 struct intel_encoder *encoder;
f67a559d 3683 int pipe = intel_crtc->pipe;
f67a559d 3684
08a48469
DV
3685 WARN_ON(!crtc->enabled);
3686
f67a559d
JB
3687 if (intel_crtc->active)
3688 return;
3689
3690 intel_crtc->active = true;
8664281b
PZ
3691
3692 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3693 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3694
f6736a1a 3695 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3696 if (encoder->pre_enable)
3697 encoder->pre_enable(encoder);
f67a559d 3698
5bfe2ac0 3699 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3700 /* Note: FDI PLL enabling _must_ be done before we enable the
3701 * cpu pipes, hence this is separate from all the other fdi/pch
3702 * enabling. */
88cefb6c 3703 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3704 } else {
3705 assert_fdi_tx_disabled(dev_priv, pipe);
3706 assert_fdi_rx_disabled(dev_priv, pipe);
3707 }
f67a559d 3708
b074cec8 3709 ironlake_pfit_enable(intel_crtc);
f67a559d 3710
9c54c0dd
JB
3711 /*
3712 * On ILK+ LUT must be loaded before the pipe is running but with
3713 * clocks enabled
3714 */
3715 intel_crtc_load_lut(crtc);
3716
f37fcc2a 3717 intel_update_watermarks(crtc);
e1fdc473 3718 intel_enable_pipe(intel_crtc);
f67a559d 3719
5bfe2ac0 3720 if (intel_crtc->config.has_pch_encoder)
f67a559d 3721 ironlake_pch_enable(crtc);
c98e9dcf 3722
fa5c73b1
DV
3723 for_each_encoder_on_crtc(dev, crtc, encoder)
3724 encoder->enable(encoder);
61b77ddd
DV
3725
3726 if (HAS_PCH_CPT(dev))
a1520318 3727 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 3728
a5c4d7bc
VS
3729 ilk_crtc_enable_planes(crtc);
3730
6ce94100
DV
3731 /*
3732 * There seems to be a race in PCH platform hw (at least on some
3733 * outputs) where an enabled pipe still completes any pageflip right
3734 * away (as if the pipe is off) instead of waiting for vblank. As soon
3735 * as the first vblank happend, everything works as expected. Hence just
3736 * wait for one vblank before returning to avoid strange things
3737 * happening.
3738 */
3739 intel_wait_for_vblank(dev, intel_crtc->pipe);
f2752282
VS
3740
3741 drm_vblank_on(dev, pipe);
6be4a607
JB
3742}
3743
42db64ef
PZ
3744/* IPS only exists on ULT machines and is tied to pipe A. */
3745static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3746{
f5adf94e 3747 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3748}
3749
e4916946
PZ
3750/*
3751 * This implements the workaround described in the "notes" section of the mode
3752 * set sequence documentation. When going from no pipes or single pipe to
3753 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3754 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3755 */
3756static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3757{
3758 struct drm_device *dev = crtc->base.dev;
3759 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3760
3761 /* We want to get the other_active_crtc only if there's only 1 other
3762 * active crtc. */
3763 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3764 if (!crtc_it->active || crtc_it == crtc)
3765 continue;
3766
3767 if (other_active_crtc)
3768 return;
3769
3770 other_active_crtc = crtc_it;
3771 }
3772 if (!other_active_crtc)
3773 return;
3774
3775 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3776 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3777}
3778
4f771f10
PZ
3779static void haswell_crtc_enable(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 struct intel_encoder *encoder;
3785 int pipe = intel_crtc->pipe;
4f771f10
PZ
3786
3787 WARN_ON(!crtc->enabled);
3788
3789 if (intel_crtc->active)
3790 return;
3791
3792 intel_crtc->active = true;
8664281b
PZ
3793
3794 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3795 if (intel_crtc->config.has_pch_encoder)
3796 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3797
5bfe2ac0 3798 if (intel_crtc->config.has_pch_encoder)
04945641 3799 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3800
3801 for_each_encoder_on_crtc(dev, crtc, encoder)
3802 if (encoder->pre_enable)
3803 encoder->pre_enable(encoder);
3804
1f544388 3805 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3806
b074cec8 3807 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3808
3809 /*
3810 * On ILK+ LUT must be loaded before the pipe is running but with
3811 * clocks enabled
3812 */
3813 intel_crtc_load_lut(crtc);
3814
1f544388 3815 intel_ddi_set_pipe_settings(crtc);
8228c251 3816 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3817
f37fcc2a 3818 intel_update_watermarks(crtc);
e1fdc473 3819 intel_enable_pipe(intel_crtc);
42db64ef 3820
5bfe2ac0 3821 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3822 lpt_pch_enable(crtc);
4f771f10 3823
8807e55b 3824 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3825 encoder->enable(encoder);
8807e55b
JN
3826 intel_opregion_notify_encoder(encoder, true);
3827 }
4f771f10 3828
e4916946
PZ
3829 /* If we change the relative order between pipe/planes enabling, we need
3830 * to change the workaround. */
3831 haswell_mode_set_planes_workaround(intel_crtc);
a5c4d7bc 3832 ilk_crtc_enable_planes(crtc);
f2752282
VS
3833
3834 drm_vblank_on(dev, pipe);
4f771f10
PZ
3835}
3836
3f8dce3a
DV
3837static void ironlake_pfit_disable(struct intel_crtc *crtc)
3838{
3839 struct drm_device *dev = crtc->base.dev;
3840 struct drm_i915_private *dev_priv = dev->dev_private;
3841 int pipe = crtc->pipe;
3842
3843 /* To avoid upsetting the power well on haswell only disable the pfit if
3844 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3845 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3846 I915_WRITE(PF_CTL(pipe), 0);
3847 I915_WRITE(PF_WIN_POS(pipe), 0);
3848 I915_WRITE(PF_WIN_SZ(pipe), 0);
3849 }
3850}
3851
6be4a607
JB
3852static void ironlake_crtc_disable(struct drm_crtc *crtc)
3853{
3854 struct drm_device *dev = crtc->dev;
3855 struct drm_i915_private *dev_priv = dev->dev_private;
3856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3857 struct intel_encoder *encoder;
6be4a607 3858 int pipe = intel_crtc->pipe;
5eddb70b 3859 u32 reg, temp;
b52eb4dc 3860
f7abfe8b
CW
3861 if (!intel_crtc->active)
3862 return;
3863
a5c4d7bc
VS
3864 ilk_crtc_disable_planes(crtc);
3865
ea9d758d
DV
3866 for_each_encoder_on_crtc(dev, crtc, encoder)
3867 encoder->disable(encoder);
3868
d925c59a
DV
3869 if (intel_crtc->config.has_pch_encoder)
3870 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3871
b24e7179 3872 intel_disable_pipe(dev_priv, pipe);
32f9d658 3873
3f8dce3a 3874 ironlake_pfit_disable(intel_crtc);
2c07245f 3875
bf49ec8c
DV
3876 for_each_encoder_on_crtc(dev, crtc, encoder)
3877 if (encoder->post_disable)
3878 encoder->post_disable(encoder);
2c07245f 3879
d925c59a
DV
3880 if (intel_crtc->config.has_pch_encoder) {
3881 ironlake_fdi_disable(crtc);
913d8d11 3882
d925c59a
DV
3883 ironlake_disable_pch_transcoder(dev_priv, pipe);
3884 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3885
d925c59a
DV
3886 if (HAS_PCH_CPT(dev)) {
3887 /* disable TRANS_DP_CTL */
3888 reg = TRANS_DP_CTL(pipe);
3889 temp = I915_READ(reg);
3890 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3891 TRANS_DP_PORT_SEL_MASK);
3892 temp |= TRANS_DP_PORT_SEL_NONE;
3893 I915_WRITE(reg, temp);
3894
3895 /* disable DPLL_SEL */
3896 temp = I915_READ(PCH_DPLL_SEL);
11887397 3897 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3898 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3899 }
e3421a18 3900
d925c59a 3901 /* disable PCH DPLL */
e72f9fbf 3902 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3903
d925c59a
DV
3904 ironlake_fdi_pll_disable(intel_crtc);
3905 }
6b383a7f 3906
f7abfe8b 3907 intel_crtc->active = false;
46ba614c 3908 intel_update_watermarks(crtc);
d1ebd816
BW
3909
3910 mutex_lock(&dev->struct_mutex);
6b383a7f 3911 intel_update_fbc(dev);
d1ebd816 3912 mutex_unlock(&dev->struct_mutex);
6be4a607 3913}
1b3c7a47 3914
4f771f10 3915static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3916{
4f771f10
PZ
3917 struct drm_device *dev = crtc->dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3920 struct intel_encoder *encoder;
3921 int pipe = intel_crtc->pipe;
3b117c8f 3922 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3923
4f771f10
PZ
3924 if (!intel_crtc->active)
3925 return;
3926
a5c4d7bc 3927 ilk_crtc_disable_planes(crtc);
dda9a66a 3928
8807e55b
JN
3929 for_each_encoder_on_crtc(dev, crtc, encoder) {
3930 intel_opregion_notify_encoder(encoder, false);
4f771f10 3931 encoder->disable(encoder);
8807e55b 3932 }
4f771f10 3933
8664281b
PZ
3934 if (intel_crtc->config.has_pch_encoder)
3935 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3936 intel_disable_pipe(dev_priv, pipe);
3937
ad80a810 3938 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3939
3f8dce3a 3940 ironlake_pfit_disable(intel_crtc);
4f771f10 3941
1f544388 3942 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3943
3944 for_each_encoder_on_crtc(dev, crtc, encoder)
3945 if (encoder->post_disable)
3946 encoder->post_disable(encoder);
3947
88adfff1 3948 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3949 lpt_disable_pch_transcoder(dev_priv);
8664281b 3950 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3951 intel_ddi_fdi_disable(crtc);
83616634 3952 }
4f771f10
PZ
3953
3954 intel_crtc->active = false;
46ba614c 3955 intel_update_watermarks(crtc);
4f771f10
PZ
3956
3957 mutex_lock(&dev->struct_mutex);
3958 intel_update_fbc(dev);
3959 mutex_unlock(&dev->struct_mutex);
3960}
3961
ee7b9f93
JB
3962static void ironlake_crtc_off(struct drm_crtc *crtc)
3963{
3964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3965 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3966}
3967
6441ab5f
PZ
3968static void haswell_crtc_off(struct drm_crtc *crtc)
3969{
3970 intel_ddi_put_crtc_pll(crtc);
3971}
3972
02e792fb
DV
3973static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3974{
02e792fb 3975 if (!enable && intel_crtc->overlay) {
23f09ce3 3976 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3977 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3978
23f09ce3 3979 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3980 dev_priv->mm.interruptible = false;
3981 (void) intel_overlay_switch_off(intel_crtc->overlay);
3982 dev_priv->mm.interruptible = true;
23f09ce3 3983 mutex_unlock(&dev->struct_mutex);
02e792fb 3984 }
02e792fb 3985
5dcdbcb0
CW
3986 /* Let userspace switch the overlay on again. In most cases userspace
3987 * has to recompute where to put it anyway.
3988 */
02e792fb
DV
3989}
3990
61bc95c1
EE
3991/**
3992 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3993 * cursor plane briefly if not already running after enabling the display
3994 * plane.
3995 * This workaround avoids occasional blank screens when self refresh is
3996 * enabled.
3997 */
3998static void
3999g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4000{
4001 u32 cntl = I915_READ(CURCNTR(pipe));
4002
4003 if ((cntl & CURSOR_MODE) == 0) {
4004 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4005
4006 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4007 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4008 intel_wait_for_vblank(dev_priv->dev, pipe);
4009 I915_WRITE(CURCNTR(pipe), cntl);
4010 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4011 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4012 }
4013}
4014
2dd24552
JB
4015static void i9xx_pfit_enable(struct intel_crtc *crtc)
4016{
4017 struct drm_device *dev = crtc->base.dev;
4018 struct drm_i915_private *dev_priv = dev->dev_private;
4019 struct intel_crtc_config *pipe_config = &crtc->config;
4020
328d8e82 4021 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4022 return;
4023
2dd24552 4024 /*
c0b03411
DV
4025 * The panel fitter should only be adjusted whilst the pipe is disabled,
4026 * according to register description and PRM.
2dd24552 4027 */
c0b03411
DV
4028 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4029 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4030
b074cec8
JB
4031 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4032 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4033
4034 /* Border color in case we don't scale up to the full screen. Black by
4035 * default, change to something else for debugging. */
4036 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4037}
4038
77d22dca
ID
4039#define for_each_power_domain(domain, mask) \
4040 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4041 if ((1 << (domain)) & (mask))
4042
319be8ae
ID
4043enum intel_display_power_domain
4044intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4045{
4046 struct drm_device *dev = intel_encoder->base.dev;
4047 struct intel_digital_port *intel_dig_port;
4048
4049 switch (intel_encoder->type) {
4050 case INTEL_OUTPUT_UNKNOWN:
4051 /* Only DDI platforms should ever use this output type */
4052 WARN_ON_ONCE(!HAS_DDI(dev));
4053 case INTEL_OUTPUT_DISPLAYPORT:
4054 case INTEL_OUTPUT_HDMI:
4055 case INTEL_OUTPUT_EDP:
4056 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4057 switch (intel_dig_port->port) {
4058 case PORT_A:
4059 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4060 case PORT_B:
4061 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4062 case PORT_C:
4063 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4064 case PORT_D:
4065 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4066 default:
4067 WARN_ON_ONCE(1);
4068 return POWER_DOMAIN_PORT_OTHER;
4069 }
4070 case INTEL_OUTPUT_ANALOG:
4071 return POWER_DOMAIN_PORT_CRT;
4072 case INTEL_OUTPUT_DSI:
4073 return POWER_DOMAIN_PORT_DSI;
4074 default:
4075 return POWER_DOMAIN_PORT_OTHER;
4076 }
4077}
4078
4079static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4080{
319be8ae
ID
4081 struct drm_device *dev = crtc->dev;
4082 struct intel_encoder *intel_encoder;
4083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4084 enum pipe pipe = intel_crtc->pipe;
4085 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4086 unsigned long mask;
4087 enum transcoder transcoder;
4088
4089 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4090
4091 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4092 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4093 if (pfit_enabled)
4094 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4095
319be8ae
ID
4096 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4097 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4098
77d22dca
ID
4099 return mask;
4100}
4101
4102void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4103 bool enable)
4104{
4105 if (dev_priv->power_domains.init_power_on == enable)
4106 return;
4107
4108 if (enable)
4109 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4110 else
4111 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4112
4113 dev_priv->power_domains.init_power_on = enable;
4114}
4115
4116static void modeset_update_crtc_power_domains(struct drm_device *dev)
4117{
4118 struct drm_i915_private *dev_priv = dev->dev_private;
4119 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4120 struct intel_crtc *crtc;
4121
4122 /*
4123 * First get all needed power domains, then put all unneeded, to avoid
4124 * any unnecessary toggling of the power wells.
4125 */
4126 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4127 enum intel_display_power_domain domain;
4128
4129 if (!crtc->base.enabled)
4130 continue;
4131
319be8ae 4132 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4133
4134 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4135 intel_display_power_get(dev_priv, domain);
4136 }
4137
4138 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4139 enum intel_display_power_domain domain;
4140
4141 for_each_power_domain(domain, crtc->enabled_power_domains)
4142 intel_display_power_put(dev_priv, domain);
4143
4144 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4145 }
4146
4147 intel_display_set_init_power(dev_priv, false);
4148}
4149
586f49dc 4150int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4151{
586f49dc 4152 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4153
586f49dc
JB
4154 /* Obtain SKU information */
4155 mutex_lock(&dev_priv->dpio_lock);
4156 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4157 CCK_FUSE_HPLL_FREQ_MASK;
4158 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4159
586f49dc 4160 return vco_freq[hpll_freq];
30a970c6
JB
4161}
4162
4163/* Adjust CDclk dividers to allow high res or save power if possible */
4164static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4165{
4166 struct drm_i915_private *dev_priv = dev->dev_private;
4167 u32 val, cmd;
4168
d60c4473
ID
4169 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4170 dev_priv->vlv_cdclk_freq = cdclk;
4171
30a970c6
JB
4172 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4173 cmd = 2;
4174 else if (cdclk == 266)
4175 cmd = 1;
4176 else
4177 cmd = 0;
4178
4179 mutex_lock(&dev_priv->rps.hw_lock);
4180 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4181 val &= ~DSPFREQGUAR_MASK;
4182 val |= (cmd << DSPFREQGUAR_SHIFT);
4183 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4184 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4185 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4186 50)) {
4187 DRM_ERROR("timed out waiting for CDclk change\n");
4188 }
4189 mutex_unlock(&dev_priv->rps.hw_lock);
4190
4191 if (cdclk == 400) {
4192 u32 divider, vco;
4193
4194 vco = valleyview_get_vco(dev_priv);
4195 divider = ((vco << 1) / cdclk) - 1;
4196
4197 mutex_lock(&dev_priv->dpio_lock);
4198 /* adjust cdclk divider */
4199 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4200 val &= ~0xf;
4201 val |= divider;
4202 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4203 mutex_unlock(&dev_priv->dpio_lock);
4204 }
4205
4206 mutex_lock(&dev_priv->dpio_lock);
4207 /* adjust self-refresh exit latency value */
4208 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4209 val &= ~0x7f;
4210
4211 /*
4212 * For high bandwidth configs, we set a higher latency in the bunit
4213 * so that the core display fetch happens in time to avoid underruns.
4214 */
4215 if (cdclk == 400)
4216 val |= 4500 / 250; /* 4.5 usec */
4217 else
4218 val |= 3000 / 250; /* 3.0 usec */
4219 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4220 mutex_unlock(&dev_priv->dpio_lock);
4221
4222 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4223 intel_i2c_reset(dev);
4224}
4225
d60c4473 4226int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4227{
4228 int cur_cdclk, vco;
4229 int divider;
4230
4231 vco = valleyview_get_vco(dev_priv);
4232
4233 mutex_lock(&dev_priv->dpio_lock);
4234 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4235 mutex_unlock(&dev_priv->dpio_lock);
4236
4237 divider &= 0xf;
4238
4239 cur_cdclk = (vco << 1) / (divider + 1);
4240
4241 return cur_cdclk;
4242}
4243
4244static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4245 int max_pixclk)
4246{
30a970c6
JB
4247 /*
4248 * Really only a few cases to deal with, as only 4 CDclks are supported:
4249 * 200MHz
4250 * 267MHz
4251 * 320MHz
4252 * 400MHz
4253 * So we check to see whether we're above 90% of the lower bin and
4254 * adjust if needed.
4255 */
4256 if (max_pixclk > 288000) {
4257 return 400;
4258 } else if (max_pixclk > 240000) {
4259 return 320;
4260 } else
4261 return 266;
4262 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4263}
4264
2f2d7aa1
VS
4265/* compute the max pixel clock for new configuration */
4266static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4267{
4268 struct drm_device *dev = dev_priv->dev;
4269 struct intel_crtc *intel_crtc;
4270 int max_pixclk = 0;
4271
4272 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4273 base.head) {
2f2d7aa1 4274 if (intel_crtc->new_enabled)
30a970c6 4275 max_pixclk = max(max_pixclk,
2f2d7aa1 4276 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4277 }
4278
4279 return max_pixclk;
4280}
4281
4282static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4283 unsigned *prepare_pipes)
30a970c6
JB
4284{
4285 struct drm_i915_private *dev_priv = dev->dev_private;
4286 struct intel_crtc *intel_crtc;
2f2d7aa1 4287 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4288
d60c4473
ID
4289 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4290 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4291 return;
4292
2f2d7aa1 4293 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4295 base.head)
4296 if (intel_crtc->base.enabled)
4297 *prepare_pipes |= (1 << intel_crtc->pipe);
4298}
4299
4300static void valleyview_modeset_global_resources(struct drm_device *dev)
4301{
4302 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4303 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4304 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4305
d60c4473 4306 if (req_cdclk != dev_priv->vlv_cdclk_freq)
30a970c6 4307 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4308 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4309}
4310
89b667f8
JB
4311static void valleyview_crtc_enable(struct drm_crtc *crtc)
4312{
4313 struct drm_device *dev = crtc->dev;
4314 struct drm_i915_private *dev_priv = dev->dev_private;
4315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4316 struct intel_encoder *encoder;
4317 int pipe = intel_crtc->pipe;
4318 int plane = intel_crtc->plane;
23538ef1 4319 bool is_dsi;
89b667f8
JB
4320
4321 WARN_ON(!crtc->enabled);
4322
4323 if (intel_crtc->active)
4324 return;
4325
4326 intel_crtc->active = true;
89b667f8 4327
89b667f8
JB
4328 for_each_encoder_on_crtc(dev, crtc, encoder)
4329 if (encoder->pre_pll_enable)
4330 encoder->pre_pll_enable(encoder);
4331
23538ef1
JN
4332 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4333
e9fd1c02
JN
4334 if (!is_dsi)
4335 vlv_enable_pll(intel_crtc);
89b667f8
JB
4336
4337 for_each_encoder_on_crtc(dev, crtc, encoder)
4338 if (encoder->pre_enable)
4339 encoder->pre_enable(encoder);
4340
2dd24552
JB
4341 i9xx_pfit_enable(intel_crtc);
4342
63cbb074
VS
4343 intel_crtc_load_lut(crtc);
4344
f37fcc2a 4345 intel_update_watermarks(crtc);
e1fdc473 4346 intel_enable_pipe(intel_crtc);
be6a6f8e 4347 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4348 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4349
262ca2b0 4350 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4351 intel_enable_planes(crtc);
5c38d48c 4352 intel_crtc_update_cursor(crtc, true);
89b667f8 4353
89b667f8 4354 intel_update_fbc(dev);
5004945f
JN
4355
4356 for_each_encoder_on_crtc(dev, crtc, encoder)
4357 encoder->enable(encoder);
f2752282
VS
4358
4359 drm_vblank_on(dev, pipe);
89b667f8
JB
4360}
4361
0b8765c6 4362static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4363{
4364 struct drm_device *dev = crtc->dev;
79e53945
JB
4365 struct drm_i915_private *dev_priv = dev->dev_private;
4366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4367 struct intel_encoder *encoder;
79e53945 4368 int pipe = intel_crtc->pipe;
80824003 4369 int plane = intel_crtc->plane;
79e53945 4370
08a48469
DV
4371 WARN_ON(!crtc->enabled);
4372
f7abfe8b
CW
4373 if (intel_crtc->active)
4374 return;
4375
4376 intel_crtc->active = true;
6b383a7f 4377
9d6d9f19
MK
4378 for_each_encoder_on_crtc(dev, crtc, encoder)
4379 if (encoder->pre_enable)
4380 encoder->pre_enable(encoder);
4381
f6736a1a
DV
4382 i9xx_enable_pll(intel_crtc);
4383
2dd24552
JB
4384 i9xx_pfit_enable(intel_crtc);
4385
63cbb074
VS
4386 intel_crtc_load_lut(crtc);
4387
f37fcc2a 4388 intel_update_watermarks(crtc);
e1fdc473 4389 intel_enable_pipe(intel_crtc);
be6a6f8e 4390 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4391 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4392
262ca2b0 4393 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4394 intel_enable_planes(crtc);
22e407d7 4395 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4396 if (IS_G4X(dev))
4397 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4398 intel_crtc_update_cursor(crtc, true);
79e53945 4399
0b8765c6
JB
4400 /* Give the overlay scaler a chance to enable if it's on this pipe */
4401 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4402
f440eb13 4403 intel_update_fbc(dev);
ef9c3aee 4404
fa5c73b1
DV
4405 for_each_encoder_on_crtc(dev, crtc, encoder)
4406 encoder->enable(encoder);
f2752282
VS
4407
4408 drm_vblank_on(dev, pipe);
0b8765c6 4409}
79e53945 4410
87476d63
DV
4411static void i9xx_pfit_disable(struct intel_crtc *crtc)
4412{
4413 struct drm_device *dev = crtc->base.dev;
4414 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4415
328d8e82
DV
4416 if (!crtc->config.gmch_pfit.control)
4417 return;
87476d63 4418
328d8e82 4419 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4420
328d8e82
DV
4421 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4422 I915_READ(PFIT_CONTROL));
4423 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4424}
4425
0b8765c6
JB
4426static void i9xx_crtc_disable(struct drm_crtc *crtc)
4427{
4428 struct drm_device *dev = crtc->dev;
4429 struct drm_i915_private *dev_priv = dev->dev_private;
4430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4431 struct intel_encoder *encoder;
0b8765c6
JB
4432 int pipe = intel_crtc->pipe;
4433 int plane = intel_crtc->plane;
ef9c3aee 4434
f7abfe8b
CW
4435 if (!intel_crtc->active)
4436 return;
4437
ea9d758d
DV
4438 for_each_encoder_on_crtc(dev, crtc, encoder)
4439 encoder->disable(encoder);
4440
0b8765c6 4441 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4442 intel_crtc_wait_for_pending_flips(crtc);
4443 drm_vblank_off(dev, pipe);
0b8765c6 4444
5c3fe8b0 4445 if (dev_priv->fbc.plane == plane)
973d04f9 4446 intel_disable_fbc(dev);
79e53945 4447
0d5b8c61
VS
4448 intel_crtc_dpms_overlay(intel_crtc, false);
4449 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4450 intel_disable_planes(crtc);
262ca2b0 4451 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
0d5b8c61 4452
2d9d2b0b 4453 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4454 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4455
87476d63 4456 i9xx_pfit_disable(intel_crtc);
24a1f16d 4457
89b667f8
JB
4458 for_each_encoder_on_crtc(dev, crtc, encoder)
4459 if (encoder->post_disable)
4460 encoder->post_disable(encoder);
4461
f6071166
JB
4462 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4463 vlv_disable_pll(dev_priv, pipe);
4464 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4465 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4466
f7abfe8b 4467 intel_crtc->active = false;
46ba614c 4468 intel_update_watermarks(crtc);
f37fcc2a 4469
6b383a7f 4470 intel_update_fbc(dev);
0b8765c6
JB
4471}
4472
ee7b9f93
JB
4473static void i9xx_crtc_off(struct drm_crtc *crtc)
4474{
4475}
4476
976f8a20
DV
4477static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4478 bool enabled)
2c07245f
ZW
4479{
4480 struct drm_device *dev = crtc->dev;
4481 struct drm_i915_master_private *master_priv;
4482 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4483 int pipe = intel_crtc->pipe;
79e53945
JB
4484
4485 if (!dev->primary->master)
4486 return;
4487
4488 master_priv = dev->primary->master->driver_priv;
4489 if (!master_priv->sarea_priv)
4490 return;
4491
79e53945
JB
4492 switch (pipe) {
4493 case 0:
4494 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4495 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4496 break;
4497 case 1:
4498 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4499 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4500 break;
4501 default:
9db4a9c7 4502 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4503 break;
4504 }
79e53945
JB
4505}
4506
976f8a20
DV
4507/**
4508 * Sets the power management mode of the pipe and plane.
4509 */
4510void intel_crtc_update_dpms(struct drm_crtc *crtc)
4511{
4512 struct drm_device *dev = crtc->dev;
4513 struct drm_i915_private *dev_priv = dev->dev_private;
4514 struct intel_encoder *intel_encoder;
4515 bool enable = false;
4516
4517 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4518 enable |= intel_encoder->connectors_active;
4519
4520 if (enable)
4521 dev_priv->display.crtc_enable(crtc);
4522 else
4523 dev_priv->display.crtc_disable(crtc);
4524
4525 intel_crtc_update_sarea(crtc, enable);
4526}
4527
cdd59983
CW
4528static void intel_crtc_disable(struct drm_crtc *crtc)
4529{
cdd59983 4530 struct drm_device *dev = crtc->dev;
976f8a20 4531 struct drm_connector *connector;
ee7b9f93 4532 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4534
976f8a20
DV
4535 /* crtc should still be enabled when we disable it. */
4536 WARN_ON(!crtc->enabled);
4537
4538 dev_priv->display.crtc_disable(crtc);
c77bf565 4539 intel_crtc->eld_vld = false;
976f8a20 4540 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4541 dev_priv->display.off(crtc);
4542
931872fc 4543 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4544 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4545 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4546
f4510a27 4547 if (crtc->primary->fb) {
cdd59983 4548 mutex_lock(&dev->struct_mutex);
f4510a27 4549 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4550 mutex_unlock(&dev->struct_mutex);
f4510a27 4551 crtc->primary->fb = NULL;
976f8a20
DV
4552 }
4553
4554 /* Update computed state. */
4555 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4556 if (!connector->encoder || !connector->encoder->crtc)
4557 continue;
4558
4559 if (connector->encoder->crtc != crtc)
4560 continue;
4561
4562 connector->dpms = DRM_MODE_DPMS_OFF;
4563 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4564 }
4565}
4566
ea5b213a 4567void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4568{
4ef69c7a 4569 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4570
ea5b213a
CW
4571 drm_encoder_cleanup(encoder);
4572 kfree(intel_encoder);
7e7d76c3
JB
4573}
4574
9237329d 4575/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4576 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4577 * state of the entire output pipe. */
9237329d 4578static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4579{
5ab432ef
DV
4580 if (mode == DRM_MODE_DPMS_ON) {
4581 encoder->connectors_active = true;
4582
b2cabb0e 4583 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4584 } else {
4585 encoder->connectors_active = false;
4586
b2cabb0e 4587 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4588 }
79e53945
JB
4589}
4590
0a91ca29
DV
4591/* Cross check the actual hw state with our own modeset state tracking (and it's
4592 * internal consistency). */
b980514c 4593static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4594{
0a91ca29
DV
4595 if (connector->get_hw_state(connector)) {
4596 struct intel_encoder *encoder = connector->encoder;
4597 struct drm_crtc *crtc;
4598 bool encoder_enabled;
4599 enum pipe pipe;
4600
4601 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4602 connector->base.base.id,
4603 drm_get_connector_name(&connector->base));
4604
4605 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4606 "wrong connector dpms state\n");
4607 WARN(connector->base.encoder != &encoder->base,
4608 "active connector not linked to encoder\n");
4609 WARN(!encoder->connectors_active,
4610 "encoder->connectors_active not set\n");
4611
4612 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4613 WARN(!encoder_enabled, "encoder not enabled\n");
4614 if (WARN_ON(!encoder->base.crtc))
4615 return;
4616
4617 crtc = encoder->base.crtc;
4618
4619 WARN(!crtc->enabled, "crtc not enabled\n");
4620 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4621 WARN(pipe != to_intel_crtc(crtc)->pipe,
4622 "encoder active on the wrong pipe\n");
4623 }
79e53945
JB
4624}
4625
5ab432ef
DV
4626/* Even simpler default implementation, if there's really no special case to
4627 * consider. */
4628void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4629{
5ab432ef
DV
4630 /* All the simple cases only support two dpms states. */
4631 if (mode != DRM_MODE_DPMS_ON)
4632 mode = DRM_MODE_DPMS_OFF;
d4270e57 4633
5ab432ef
DV
4634 if (mode == connector->dpms)
4635 return;
4636
4637 connector->dpms = mode;
4638
4639 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4640 if (connector->encoder)
4641 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4642
b980514c 4643 intel_modeset_check_state(connector->dev);
79e53945
JB
4644}
4645
f0947c37
DV
4646/* Simple connector->get_hw_state implementation for encoders that support only
4647 * one connector and no cloning and hence the encoder state determines the state
4648 * of the connector. */
4649bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4650{
24929352 4651 enum pipe pipe = 0;
f0947c37 4652 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4653
f0947c37 4654 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4655}
4656
1857e1da
DV
4657static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4658 struct intel_crtc_config *pipe_config)
4659{
4660 struct drm_i915_private *dev_priv = dev->dev_private;
4661 struct intel_crtc *pipe_B_crtc =
4662 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4663
4664 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4665 pipe_name(pipe), pipe_config->fdi_lanes);
4666 if (pipe_config->fdi_lanes > 4) {
4667 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4668 pipe_name(pipe), pipe_config->fdi_lanes);
4669 return false;
4670 }
4671
bafb6553 4672 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4673 if (pipe_config->fdi_lanes > 2) {
4674 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4675 pipe_config->fdi_lanes);
4676 return false;
4677 } else {
4678 return true;
4679 }
4680 }
4681
4682 if (INTEL_INFO(dev)->num_pipes == 2)
4683 return true;
4684
4685 /* Ivybridge 3 pipe is really complicated */
4686 switch (pipe) {
4687 case PIPE_A:
4688 return true;
4689 case PIPE_B:
4690 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4691 pipe_config->fdi_lanes > 2) {
4692 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4693 pipe_name(pipe), pipe_config->fdi_lanes);
4694 return false;
4695 }
4696 return true;
4697 case PIPE_C:
1e833f40 4698 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4699 pipe_B_crtc->config.fdi_lanes <= 2) {
4700 if (pipe_config->fdi_lanes > 2) {
4701 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4702 pipe_name(pipe), pipe_config->fdi_lanes);
4703 return false;
4704 }
4705 } else {
4706 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4707 return false;
4708 }
4709 return true;
4710 default:
4711 BUG();
4712 }
4713}
4714
e29c22c0
DV
4715#define RETRY 1
4716static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4717 struct intel_crtc_config *pipe_config)
877d48d5 4718{
1857e1da 4719 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4720 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4721 int lane, link_bw, fdi_dotclock;
e29c22c0 4722 bool setup_ok, needs_recompute = false;
877d48d5 4723
e29c22c0 4724retry:
877d48d5
DV
4725 /* FDI is a binary signal running at ~2.7GHz, encoding
4726 * each output octet as 10 bits. The actual frequency
4727 * is stored as a divider into a 100MHz clock, and the
4728 * mode pixel clock is stored in units of 1KHz.
4729 * Hence the bw of each lane in terms of the mode signal
4730 * is:
4731 */
4732 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4733
241bfc38 4734 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4735
2bd89a07 4736 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4737 pipe_config->pipe_bpp);
4738
4739 pipe_config->fdi_lanes = lane;
4740
2bd89a07 4741 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4742 link_bw, &pipe_config->fdi_m_n);
1857e1da 4743
e29c22c0
DV
4744 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4745 intel_crtc->pipe, pipe_config);
4746 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4747 pipe_config->pipe_bpp -= 2*3;
4748 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4749 pipe_config->pipe_bpp);
4750 needs_recompute = true;
4751 pipe_config->bw_constrained = true;
4752
4753 goto retry;
4754 }
4755
4756 if (needs_recompute)
4757 return RETRY;
4758
4759 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4760}
4761
42db64ef
PZ
4762static void hsw_compute_ips_config(struct intel_crtc *crtc,
4763 struct intel_crtc_config *pipe_config)
4764{
d330a953 4765 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4766 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4767 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4768}
4769
a43f6e0f 4770static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4771 struct intel_crtc_config *pipe_config)
79e53945 4772{
a43f6e0f 4773 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4774 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4775
ad3a4479 4776 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4777 if (INTEL_INFO(dev)->gen < 4) {
4778 struct drm_i915_private *dev_priv = dev->dev_private;
4779 int clock_limit =
4780 dev_priv->display.get_display_clock_speed(dev);
4781
4782 /*
4783 * Enable pixel doubling when the dot clock
4784 * is > 90% of the (display) core speed.
4785 *
b397c96b
VS
4786 * GDG double wide on either pipe,
4787 * otherwise pipe A only.
cf532bb2 4788 */
b397c96b 4789 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4790 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4791 clock_limit *= 2;
cf532bb2 4792 pipe_config->double_wide = true;
ad3a4479
VS
4793 }
4794
241bfc38 4795 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4796 return -EINVAL;
2c07245f 4797 }
89749350 4798
1d1d0e27
VS
4799 /*
4800 * Pipe horizontal size must be even in:
4801 * - DVO ganged mode
4802 * - LVDS dual channel mode
4803 * - Double wide pipe
4804 */
4805 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4806 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4807 pipe_config->pipe_src_w &= ~1;
4808
8693a824
DL
4809 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4810 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4811 */
4812 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4813 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4814 return -EINVAL;
44f46b42 4815
bd080ee5 4816 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4817 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4818 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4819 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4820 * for lvds. */
4821 pipe_config->pipe_bpp = 8*3;
4822 }
4823
f5adf94e 4824 if (HAS_IPS(dev))
a43f6e0f
DV
4825 hsw_compute_ips_config(crtc, pipe_config);
4826
4827 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4828 * clock survives for now. */
4829 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4830 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4831
877d48d5 4832 if (pipe_config->has_pch_encoder)
a43f6e0f 4833 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4834
e29c22c0 4835 return 0;
79e53945
JB
4836}
4837
25eb05fc
JB
4838static int valleyview_get_display_clock_speed(struct drm_device *dev)
4839{
4840 return 400000; /* FIXME */
4841}
4842
e70236a8
JB
4843static int i945_get_display_clock_speed(struct drm_device *dev)
4844{
4845 return 400000;
4846}
79e53945 4847
e70236a8 4848static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4849{
e70236a8
JB
4850 return 333000;
4851}
79e53945 4852
e70236a8
JB
4853static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4854{
4855 return 200000;
4856}
79e53945 4857
257a7ffc
DV
4858static int pnv_get_display_clock_speed(struct drm_device *dev)
4859{
4860 u16 gcfgc = 0;
4861
4862 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4863
4864 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4865 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4866 return 267000;
4867 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4868 return 333000;
4869 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4870 return 444000;
4871 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4872 return 200000;
4873 default:
4874 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4875 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4876 return 133000;
4877 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4878 return 167000;
4879 }
4880}
4881
e70236a8
JB
4882static int i915gm_get_display_clock_speed(struct drm_device *dev)
4883{
4884 u16 gcfgc = 0;
79e53945 4885
e70236a8
JB
4886 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4887
4888 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4889 return 133000;
4890 else {
4891 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4892 case GC_DISPLAY_CLOCK_333_MHZ:
4893 return 333000;
4894 default:
4895 case GC_DISPLAY_CLOCK_190_200_MHZ:
4896 return 190000;
79e53945 4897 }
e70236a8
JB
4898 }
4899}
4900
4901static int i865_get_display_clock_speed(struct drm_device *dev)
4902{
4903 return 266000;
4904}
4905
4906static int i855_get_display_clock_speed(struct drm_device *dev)
4907{
4908 u16 hpllcc = 0;
4909 /* Assume that the hardware is in the high speed state. This
4910 * should be the default.
4911 */
4912 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4913 case GC_CLOCK_133_200:
4914 case GC_CLOCK_100_200:
4915 return 200000;
4916 case GC_CLOCK_166_250:
4917 return 250000;
4918 case GC_CLOCK_100_133:
79e53945 4919 return 133000;
e70236a8 4920 }
79e53945 4921
e70236a8
JB
4922 /* Shouldn't happen */
4923 return 0;
4924}
79e53945 4925
e70236a8
JB
4926static int i830_get_display_clock_speed(struct drm_device *dev)
4927{
4928 return 133000;
79e53945
JB
4929}
4930
2c07245f 4931static void
a65851af 4932intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4933{
a65851af
VS
4934 while (*num > DATA_LINK_M_N_MASK ||
4935 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4936 *num >>= 1;
4937 *den >>= 1;
4938 }
4939}
4940
a65851af
VS
4941static void compute_m_n(unsigned int m, unsigned int n,
4942 uint32_t *ret_m, uint32_t *ret_n)
4943{
4944 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4945 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4946 intel_reduce_m_n_ratio(ret_m, ret_n);
4947}
4948
e69d0bc1
DV
4949void
4950intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4951 int pixel_clock, int link_clock,
4952 struct intel_link_m_n *m_n)
2c07245f 4953{
e69d0bc1 4954 m_n->tu = 64;
a65851af
VS
4955
4956 compute_m_n(bits_per_pixel * pixel_clock,
4957 link_clock * nlanes * 8,
4958 &m_n->gmch_m, &m_n->gmch_n);
4959
4960 compute_m_n(pixel_clock, link_clock,
4961 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4962}
4963
a7615030
CW
4964static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4965{
d330a953
JN
4966 if (i915.panel_use_ssc >= 0)
4967 return i915.panel_use_ssc != 0;
41aa3448 4968 return dev_priv->vbt.lvds_use_ssc
435793df 4969 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4970}
4971
c65d77d8
JB
4972static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4973{
4974 struct drm_device *dev = crtc->dev;
4975 struct drm_i915_private *dev_priv = dev->dev_private;
4976 int refclk;
4977
a0c4da24 4978 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4979 refclk = 100000;
a0c4da24 4980 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4981 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4982 refclk = dev_priv->vbt.lvds_ssc_freq;
4983 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4984 } else if (!IS_GEN2(dev)) {
4985 refclk = 96000;
4986 } else {
4987 refclk = 48000;
4988 }
4989
4990 return refclk;
4991}
4992
7429e9d4 4993static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4994{
7df00d7a 4995 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4996}
f47709a9 4997
7429e9d4
DV
4998static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4999{
5000 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5001}
5002
f47709a9 5003static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5004 intel_clock_t *reduced_clock)
5005{
f47709a9 5006 struct drm_device *dev = crtc->base.dev;
a7516a05 5007 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5008 int pipe = crtc->pipe;
a7516a05
JB
5009 u32 fp, fp2 = 0;
5010
5011 if (IS_PINEVIEW(dev)) {
7429e9d4 5012 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5013 if (reduced_clock)
7429e9d4 5014 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5015 } else {
7429e9d4 5016 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5017 if (reduced_clock)
7429e9d4 5018 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5019 }
5020
5021 I915_WRITE(FP0(pipe), fp);
8bcc2795 5022 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5023
f47709a9
DV
5024 crtc->lowfreq_avail = false;
5025 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5026 reduced_clock && i915.powersave) {
a7516a05 5027 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5028 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5029 crtc->lowfreq_avail = true;
a7516a05
JB
5030 } else {
5031 I915_WRITE(FP1(pipe), fp);
8bcc2795 5032 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5033 }
5034}
5035
5e69f97f
CML
5036static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5037 pipe)
89b667f8
JB
5038{
5039 u32 reg_val;
5040
5041 /*
5042 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5043 * and set it to a reasonable value instead.
5044 */
ab3c759a 5045 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5046 reg_val &= 0xffffff00;
5047 reg_val |= 0x00000030;
ab3c759a 5048 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5049
ab3c759a 5050 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5051 reg_val &= 0x8cffffff;
5052 reg_val = 0x8c000000;
ab3c759a 5053 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5054
ab3c759a 5055 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5056 reg_val &= 0xffffff00;
ab3c759a 5057 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5058
ab3c759a 5059 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5060 reg_val &= 0x00ffffff;
5061 reg_val |= 0xb0000000;
ab3c759a 5062 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5063}
5064
b551842d
DV
5065static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5066 struct intel_link_m_n *m_n)
5067{
5068 struct drm_device *dev = crtc->base.dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 int pipe = crtc->pipe;
5071
e3b95f1e
DV
5072 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5073 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5074 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5075 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5076}
5077
5078static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5079 struct intel_link_m_n *m_n)
5080{
5081 struct drm_device *dev = crtc->base.dev;
5082 struct drm_i915_private *dev_priv = dev->dev_private;
5083 int pipe = crtc->pipe;
5084 enum transcoder transcoder = crtc->config.cpu_transcoder;
5085
5086 if (INTEL_INFO(dev)->gen >= 5) {
5087 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5088 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5089 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5090 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5091 } else {
e3b95f1e
DV
5092 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5093 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5094 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5095 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5096 }
5097}
5098
03afc4a2
DV
5099static void intel_dp_set_m_n(struct intel_crtc *crtc)
5100{
5101 if (crtc->config.has_pch_encoder)
5102 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5103 else
5104 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5105}
5106
f47709a9 5107static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5108{
f47709a9 5109 struct drm_device *dev = crtc->base.dev;
a0c4da24 5110 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5111 int pipe = crtc->pipe;
89b667f8 5112 u32 dpll, mdiv;
a0c4da24 5113 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5114 u32 coreclk, reg_val, dpll_md;
a0c4da24 5115
09153000
DV
5116 mutex_lock(&dev_priv->dpio_lock);
5117
f47709a9
DV
5118 bestn = crtc->config.dpll.n;
5119 bestm1 = crtc->config.dpll.m1;
5120 bestm2 = crtc->config.dpll.m2;
5121 bestp1 = crtc->config.dpll.p1;
5122 bestp2 = crtc->config.dpll.p2;
a0c4da24 5123
89b667f8
JB
5124 /* See eDP HDMI DPIO driver vbios notes doc */
5125
5126 /* PLL B needs special handling */
5127 if (pipe)
5e69f97f 5128 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5129
5130 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5131 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5132
5133 /* Disable target IRef on PLL */
ab3c759a 5134 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5135 reg_val &= 0x00ffffff;
ab3c759a 5136 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5137
5138 /* Disable fast lock */
ab3c759a 5139 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5140
5141 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5142 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5143 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5144 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5145 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5146
5147 /*
5148 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5149 * but we don't support that).
5150 * Note: don't use the DAC post divider as it seems unstable.
5151 */
5152 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5153 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5154
a0c4da24 5155 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5156 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5157
89b667f8 5158 /* Set HBR and RBR LPF coefficients */
ff9a6750 5159 if (crtc->config.port_clock == 162000 ||
99750bd4 5160 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5161 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5162 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5163 0x009f0003);
89b667f8 5164 else
ab3c759a 5165 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5166 0x00d0000f);
5167
5168 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5169 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5170 /* Use SSC source */
5171 if (!pipe)
ab3c759a 5172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5173 0x0df40000);
5174 else
ab3c759a 5175 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5176 0x0df70000);
5177 } else { /* HDMI or VGA */
5178 /* Use bend source */
5179 if (!pipe)
ab3c759a 5180 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5181 0x0df70000);
5182 else
ab3c759a 5183 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5184 0x0df40000);
5185 }
a0c4da24 5186
ab3c759a 5187 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5188 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5189 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5190 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5191 coreclk |= 0x01000000;
ab3c759a 5192 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5193
ab3c759a 5194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5195
e5cbfbfb
ID
5196 /*
5197 * Enable DPIO clock input. We should never disable the reference
5198 * clock for pipe B, since VGA hotplug / manual detection depends
5199 * on it.
5200 */
89b667f8
JB
5201 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5202 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5203 /* We should never disable this, set it here for state tracking */
5204 if (pipe == PIPE_B)
89b667f8 5205 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5206 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5207 crtc->config.dpll_hw_state.dpll = dpll;
5208
ef1b460d
DV
5209 dpll_md = (crtc->config.pixel_multiplier - 1)
5210 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5211 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5212
09153000 5213 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5214}
5215
f47709a9
DV
5216static void i9xx_update_pll(struct intel_crtc *crtc,
5217 intel_clock_t *reduced_clock,
eb1cbe48
DV
5218 int num_connectors)
5219{
f47709a9 5220 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5221 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5222 u32 dpll;
5223 bool is_sdvo;
f47709a9 5224 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5225
f47709a9 5226 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5227
f47709a9
DV
5228 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5229 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5230
5231 dpll = DPLL_VGA_MODE_DIS;
5232
f47709a9 5233 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5234 dpll |= DPLLB_MODE_LVDS;
5235 else
5236 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5237
ef1b460d 5238 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5239 dpll |= (crtc->config.pixel_multiplier - 1)
5240 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5241 }
198a037f
DV
5242
5243 if (is_sdvo)
4a33e48d 5244 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5245
f47709a9 5246 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5247 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5248
5249 /* compute bitmask from p1 value */
5250 if (IS_PINEVIEW(dev))
5251 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5252 else {
5253 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5254 if (IS_G4X(dev) && reduced_clock)
5255 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5256 }
5257 switch (clock->p2) {
5258 case 5:
5259 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5260 break;
5261 case 7:
5262 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5263 break;
5264 case 10:
5265 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5266 break;
5267 case 14:
5268 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5269 break;
5270 }
5271 if (INTEL_INFO(dev)->gen >= 4)
5272 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5273
09ede541 5274 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5275 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5276 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5277 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5278 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5279 else
5280 dpll |= PLL_REF_INPUT_DREFCLK;
5281
5282 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5283 crtc->config.dpll_hw_state.dpll = dpll;
5284
eb1cbe48 5285 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5286 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5287 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5288 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5289 }
5290}
5291
f47709a9 5292static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5293 intel_clock_t *reduced_clock,
eb1cbe48
DV
5294 int num_connectors)
5295{
f47709a9 5296 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5297 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5298 u32 dpll;
f47709a9 5299 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5300
f47709a9 5301 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5302
eb1cbe48
DV
5303 dpll = DPLL_VGA_MODE_DIS;
5304
f47709a9 5305 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5306 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5307 } else {
5308 if (clock->p1 == 2)
5309 dpll |= PLL_P1_DIVIDE_BY_TWO;
5310 else
5311 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5312 if (clock->p2 == 4)
5313 dpll |= PLL_P2_DIVIDE_BY_4;
5314 }
5315
4a33e48d
DV
5316 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5317 dpll |= DPLL_DVO_2X_MODE;
5318
f47709a9 5319 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5320 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5321 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5322 else
5323 dpll |= PLL_REF_INPUT_DREFCLK;
5324
5325 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5326 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5327}
5328
8a654f3b 5329static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5330{
5331 struct drm_device *dev = intel_crtc->base.dev;
5332 struct drm_i915_private *dev_priv = dev->dev_private;
5333 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5334 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5335 struct drm_display_mode *adjusted_mode =
5336 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5337 uint32_t crtc_vtotal, crtc_vblank_end;
5338 int vsyncshift = 0;
4d8a62ea
DV
5339
5340 /* We need to be careful not to changed the adjusted mode, for otherwise
5341 * the hw state checker will get angry at the mismatch. */
5342 crtc_vtotal = adjusted_mode->crtc_vtotal;
5343 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5344
609aeaca 5345 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5346 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5347 crtc_vtotal -= 1;
5348 crtc_vblank_end -= 1;
609aeaca
VS
5349
5350 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5351 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5352 else
5353 vsyncshift = adjusted_mode->crtc_hsync_start -
5354 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5355 if (vsyncshift < 0)
5356 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5357 }
5358
5359 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5360 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5361
fe2b8f9d 5362 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5363 (adjusted_mode->crtc_hdisplay - 1) |
5364 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5365 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5366 (adjusted_mode->crtc_hblank_start - 1) |
5367 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5368 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5369 (adjusted_mode->crtc_hsync_start - 1) |
5370 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5371
fe2b8f9d 5372 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5373 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5374 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5375 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5376 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5377 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5378 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5379 (adjusted_mode->crtc_vsync_start - 1) |
5380 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5381
b5e508d4
PZ
5382 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5383 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5384 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5385 * bits. */
5386 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5387 (pipe == PIPE_B || pipe == PIPE_C))
5388 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5389
b0e77b9c
PZ
5390 /* pipesrc controls the size that is scaled from, which should
5391 * always be the user's requested size.
5392 */
5393 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5394 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5395 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5396}
5397
1bd1bd80
DV
5398static void intel_get_pipe_timings(struct intel_crtc *crtc,
5399 struct intel_crtc_config *pipe_config)
5400{
5401 struct drm_device *dev = crtc->base.dev;
5402 struct drm_i915_private *dev_priv = dev->dev_private;
5403 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5404 uint32_t tmp;
5405
5406 tmp = I915_READ(HTOTAL(cpu_transcoder));
5407 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5408 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5409 tmp = I915_READ(HBLANK(cpu_transcoder));
5410 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5411 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5412 tmp = I915_READ(HSYNC(cpu_transcoder));
5413 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5414 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5415
5416 tmp = I915_READ(VTOTAL(cpu_transcoder));
5417 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5418 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5419 tmp = I915_READ(VBLANK(cpu_transcoder));
5420 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5421 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5422 tmp = I915_READ(VSYNC(cpu_transcoder));
5423 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5424 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5425
5426 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5427 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5428 pipe_config->adjusted_mode.crtc_vtotal += 1;
5429 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5430 }
5431
5432 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5433 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5434 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5435
5436 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5437 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5438}
5439
f6a83288
DV
5440void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5441 struct intel_crtc_config *pipe_config)
babea61d 5442{
f6a83288
DV
5443 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5444 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5445 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5446 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5447
f6a83288
DV
5448 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5449 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5450 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5451 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5452
f6a83288 5453 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5454
f6a83288
DV
5455 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5456 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5457}
5458
84b046f3
DV
5459static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5460{
5461 struct drm_device *dev = intel_crtc->base.dev;
5462 struct drm_i915_private *dev_priv = dev->dev_private;
5463 uint32_t pipeconf;
5464
9f11a9e4 5465 pipeconf = 0;
84b046f3 5466
67c72a12
DV
5467 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5468 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5469 pipeconf |= PIPECONF_ENABLE;
5470
cf532bb2
VS
5471 if (intel_crtc->config.double_wide)
5472 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5473
ff9ce46e
DV
5474 /* only g4x and later have fancy bpc/dither controls */
5475 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5476 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5477 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5478 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5479 PIPECONF_DITHER_TYPE_SP;
84b046f3 5480
ff9ce46e
DV
5481 switch (intel_crtc->config.pipe_bpp) {
5482 case 18:
5483 pipeconf |= PIPECONF_6BPC;
5484 break;
5485 case 24:
5486 pipeconf |= PIPECONF_8BPC;
5487 break;
5488 case 30:
5489 pipeconf |= PIPECONF_10BPC;
5490 break;
5491 default:
5492 /* Case prevented by intel_choose_pipe_bpp_dither. */
5493 BUG();
84b046f3
DV
5494 }
5495 }
5496
5497 if (HAS_PIPE_CXSR(dev)) {
5498 if (intel_crtc->lowfreq_avail) {
5499 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5500 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5501 } else {
5502 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5503 }
5504 }
5505
efc2cfff
VS
5506 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5507 if (INTEL_INFO(dev)->gen < 4 ||
5508 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5509 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5510 else
5511 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5512 } else
84b046f3
DV
5513 pipeconf |= PIPECONF_PROGRESSIVE;
5514
9f11a9e4
DV
5515 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5516 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5517
84b046f3
DV
5518 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5519 POSTING_READ(PIPECONF(intel_crtc->pipe));
5520}
5521
f564048e 5522static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5523 int x, int y,
94352cf9 5524 struct drm_framebuffer *fb)
79e53945
JB
5525{
5526 struct drm_device *dev = crtc->dev;
5527 struct drm_i915_private *dev_priv = dev->dev_private;
5528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5529 int pipe = intel_crtc->pipe;
80824003 5530 int plane = intel_crtc->plane;
c751ce4f 5531 int refclk, num_connectors = 0;
652c393a 5532 intel_clock_t clock, reduced_clock;
84b046f3 5533 u32 dspcntr;
a16af721 5534 bool ok, has_reduced_clock = false;
e9fd1c02 5535 bool is_lvds = false, is_dsi = false;
5eddb70b 5536 struct intel_encoder *encoder;
d4906093 5537 const intel_limit_t *limit;
5c3b82e2 5538 int ret;
79e53945 5539
6c2b7c12 5540 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5541 switch (encoder->type) {
79e53945
JB
5542 case INTEL_OUTPUT_LVDS:
5543 is_lvds = true;
5544 break;
e9fd1c02
JN
5545 case INTEL_OUTPUT_DSI:
5546 is_dsi = true;
5547 break;
79e53945 5548 }
43565a06 5549
c751ce4f 5550 num_connectors++;
79e53945
JB
5551 }
5552
f2335330
JN
5553 if (is_dsi)
5554 goto skip_dpll;
5555
5556 if (!intel_crtc->config.clock_set) {
5557 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5558
e9fd1c02
JN
5559 /*
5560 * Returns a set of divisors for the desired target clock with
5561 * the given refclk, or FALSE. The returned values represent
5562 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5563 * 2) / p1 / p2.
5564 */
5565 limit = intel_limit(crtc, refclk);
5566 ok = dev_priv->display.find_dpll(limit, crtc,
5567 intel_crtc->config.port_clock,
5568 refclk, NULL, &clock);
f2335330 5569 if (!ok) {
e9fd1c02
JN
5570 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5571 return -EINVAL;
5572 }
79e53945 5573
f2335330
JN
5574 if (is_lvds && dev_priv->lvds_downclock_avail) {
5575 /*
5576 * Ensure we match the reduced clock's P to the target
5577 * clock. If the clocks don't match, we can't switch
5578 * the display clock by using the FP0/FP1. In such case
5579 * we will disable the LVDS downclock feature.
5580 */
5581 has_reduced_clock =
5582 dev_priv->display.find_dpll(limit, crtc,
5583 dev_priv->lvds_downclock,
5584 refclk, &clock,
5585 &reduced_clock);
5586 }
5587 /* Compat-code for transition, will disappear. */
f47709a9
DV
5588 intel_crtc->config.dpll.n = clock.n;
5589 intel_crtc->config.dpll.m1 = clock.m1;
5590 intel_crtc->config.dpll.m2 = clock.m2;
5591 intel_crtc->config.dpll.p1 = clock.p1;
5592 intel_crtc->config.dpll.p2 = clock.p2;
5593 }
7026d4ac 5594
e9fd1c02 5595 if (IS_GEN2(dev)) {
8a654f3b 5596 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5597 has_reduced_clock ? &reduced_clock : NULL,
5598 num_connectors);
e9fd1c02 5599 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5600 vlv_update_pll(intel_crtc);
e9fd1c02 5601 } else {
f47709a9 5602 i9xx_update_pll(intel_crtc,
eb1cbe48 5603 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5604 num_connectors);
e9fd1c02 5605 }
79e53945 5606
f2335330 5607skip_dpll:
79e53945
JB
5608 /* Set up the display plane register */
5609 dspcntr = DISPPLANE_GAMMA_ENABLE;
5610
da6ecc5d
JB
5611 if (!IS_VALLEYVIEW(dev)) {
5612 if (pipe == 0)
5613 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5614 else
5615 dspcntr |= DISPPLANE_SEL_PIPE_B;
5616 }
79e53945 5617
2070f00c
VS
5618 if (intel_crtc->config.has_dp_encoder)
5619 intel_dp_set_m_n(intel_crtc);
5620
8a654f3b 5621 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5622
5623 /* pipesrc and dspsize control the size that is scaled from,
5624 * which should always be the user's requested size.
79e53945 5625 */
929c77fb 5626 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5627 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5628 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5629 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5630
84b046f3
DV
5631 i9xx_set_pipeconf(intel_crtc);
5632
f564048e
EA
5633 I915_WRITE(DSPCNTR(plane), dspcntr);
5634 POSTING_READ(DSPCNTR(plane));
5635
94352cf9 5636 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5637
f564048e
EA
5638 return ret;
5639}
5640
2fa2fe9a
DV
5641static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5642 struct intel_crtc_config *pipe_config)
5643{
5644 struct drm_device *dev = crtc->base.dev;
5645 struct drm_i915_private *dev_priv = dev->dev_private;
5646 uint32_t tmp;
5647
dc9e7dec
VS
5648 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5649 return;
5650
2fa2fe9a 5651 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5652 if (!(tmp & PFIT_ENABLE))
5653 return;
2fa2fe9a 5654
06922821 5655 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5656 if (INTEL_INFO(dev)->gen < 4) {
5657 if (crtc->pipe != PIPE_B)
5658 return;
2fa2fe9a
DV
5659 } else {
5660 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5661 return;
5662 }
5663
06922821 5664 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5665 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5666 if (INTEL_INFO(dev)->gen < 5)
5667 pipe_config->gmch_pfit.lvds_border_bits =
5668 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5669}
5670
acbec814
JB
5671static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5672 struct intel_crtc_config *pipe_config)
5673{
5674 struct drm_device *dev = crtc->base.dev;
5675 struct drm_i915_private *dev_priv = dev->dev_private;
5676 int pipe = pipe_config->cpu_transcoder;
5677 intel_clock_t clock;
5678 u32 mdiv;
662c6ecb 5679 int refclk = 100000;
acbec814
JB
5680
5681 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5682 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5683 mutex_unlock(&dev_priv->dpio_lock);
5684
5685 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5686 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5687 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5688 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5689 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5690
f646628b 5691 vlv_clock(refclk, &clock);
acbec814 5692
f646628b
VS
5693 /* clock.dot is the fast clock */
5694 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5695}
5696
1ad292b5
JB
5697static void i9xx_get_plane_config(struct intel_crtc *crtc,
5698 struct intel_plane_config *plane_config)
5699{
5700 struct drm_device *dev = crtc->base.dev;
5701 struct drm_i915_private *dev_priv = dev->dev_private;
5702 u32 val, base, offset;
5703 int pipe = crtc->pipe, plane = crtc->plane;
5704 int fourcc, pixel_format;
5705 int aligned_height;
5706
66e514c1
DA
5707 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5708 if (!crtc->base.primary->fb) {
1ad292b5
JB
5709 DRM_DEBUG_KMS("failed to alloc fb\n");
5710 return;
5711 }
5712
5713 val = I915_READ(DSPCNTR(plane));
5714
5715 if (INTEL_INFO(dev)->gen >= 4)
5716 if (val & DISPPLANE_TILED)
5717 plane_config->tiled = true;
5718
5719 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5720 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
5721 crtc->base.primary->fb->pixel_format = fourcc;
5722 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
5723 drm_format_plane_cpp(fourcc, 0) * 8;
5724
5725 if (INTEL_INFO(dev)->gen >= 4) {
5726 if (plane_config->tiled)
5727 offset = I915_READ(DSPTILEOFF(plane));
5728 else
5729 offset = I915_READ(DSPLINOFF(plane));
5730 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5731 } else {
5732 base = I915_READ(DSPADDR(plane));
5733 }
5734 plane_config->base = base;
5735
5736 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
5737 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5738 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
5739
5740 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 5741 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 5742
66e514c1 5743 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
5744 plane_config->tiled);
5745
66e514c1 5746 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
5747 aligned_height, PAGE_SIZE);
5748
5749 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
5750 pipe, plane, crtc->base.primary->fb->width,
5751 crtc->base.primary->fb->height,
5752 crtc->base.primary->fb->bits_per_pixel, base,
5753 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
5754 plane_config->size);
5755
5756}
5757
0e8ffe1b
DV
5758static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5759 struct intel_crtc_config *pipe_config)
5760{
5761 struct drm_device *dev = crtc->base.dev;
5762 struct drm_i915_private *dev_priv = dev->dev_private;
5763 uint32_t tmp;
5764
b5482bd0
ID
5765 if (!intel_display_power_enabled(dev_priv,
5766 POWER_DOMAIN_PIPE(crtc->pipe)))
5767 return false;
5768
e143a21c 5769 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5770 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5771
0e8ffe1b
DV
5772 tmp = I915_READ(PIPECONF(crtc->pipe));
5773 if (!(tmp & PIPECONF_ENABLE))
5774 return false;
5775
42571aef
VS
5776 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5777 switch (tmp & PIPECONF_BPC_MASK) {
5778 case PIPECONF_6BPC:
5779 pipe_config->pipe_bpp = 18;
5780 break;
5781 case PIPECONF_8BPC:
5782 pipe_config->pipe_bpp = 24;
5783 break;
5784 case PIPECONF_10BPC:
5785 pipe_config->pipe_bpp = 30;
5786 break;
5787 default:
5788 break;
5789 }
5790 }
5791
282740f7
VS
5792 if (INTEL_INFO(dev)->gen < 4)
5793 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5794
1bd1bd80
DV
5795 intel_get_pipe_timings(crtc, pipe_config);
5796
2fa2fe9a
DV
5797 i9xx_get_pfit_config(crtc, pipe_config);
5798
6c49f241
DV
5799 if (INTEL_INFO(dev)->gen >= 4) {
5800 tmp = I915_READ(DPLL_MD(crtc->pipe));
5801 pipe_config->pixel_multiplier =
5802 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5803 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5804 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5805 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5806 tmp = I915_READ(DPLL(crtc->pipe));
5807 pipe_config->pixel_multiplier =
5808 ((tmp & SDVO_MULTIPLIER_MASK)
5809 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5810 } else {
5811 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5812 * port and will be fixed up in the encoder->get_config
5813 * function. */
5814 pipe_config->pixel_multiplier = 1;
5815 }
8bcc2795
DV
5816 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5817 if (!IS_VALLEYVIEW(dev)) {
5818 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5819 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5820 } else {
5821 /* Mask out read-only status bits. */
5822 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5823 DPLL_PORTC_READY_MASK |
5824 DPLL_PORTB_READY_MASK);
8bcc2795 5825 }
6c49f241 5826
acbec814
JB
5827 if (IS_VALLEYVIEW(dev))
5828 vlv_crtc_clock_get(crtc, pipe_config);
5829 else
5830 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5831
0e8ffe1b
DV
5832 return true;
5833}
5834
dde86e2d 5835static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5836{
5837 struct drm_i915_private *dev_priv = dev->dev_private;
5838 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5839 struct intel_encoder *encoder;
74cfd7ac 5840 u32 val, final;
13d83a67 5841 bool has_lvds = false;
199e5d79 5842 bool has_cpu_edp = false;
199e5d79 5843 bool has_panel = false;
99eb6a01
KP
5844 bool has_ck505 = false;
5845 bool can_ssc = false;
13d83a67
JB
5846
5847 /* We need to take the global config into account */
199e5d79
KP
5848 list_for_each_entry(encoder, &mode_config->encoder_list,
5849 base.head) {
5850 switch (encoder->type) {
5851 case INTEL_OUTPUT_LVDS:
5852 has_panel = true;
5853 has_lvds = true;
5854 break;
5855 case INTEL_OUTPUT_EDP:
5856 has_panel = true;
2de6905f 5857 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5858 has_cpu_edp = true;
5859 break;
13d83a67
JB
5860 }
5861 }
5862
99eb6a01 5863 if (HAS_PCH_IBX(dev)) {
41aa3448 5864 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5865 can_ssc = has_ck505;
5866 } else {
5867 has_ck505 = false;
5868 can_ssc = true;
5869 }
5870
2de6905f
ID
5871 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5872 has_panel, has_lvds, has_ck505);
13d83a67
JB
5873
5874 /* Ironlake: try to setup display ref clock before DPLL
5875 * enabling. This is only under driver's control after
5876 * PCH B stepping, previous chipset stepping should be
5877 * ignoring this setting.
5878 */
74cfd7ac
CW
5879 val = I915_READ(PCH_DREF_CONTROL);
5880
5881 /* As we must carefully and slowly disable/enable each source in turn,
5882 * compute the final state we want first and check if we need to
5883 * make any changes at all.
5884 */
5885 final = val;
5886 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5887 if (has_ck505)
5888 final |= DREF_NONSPREAD_CK505_ENABLE;
5889 else
5890 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5891
5892 final &= ~DREF_SSC_SOURCE_MASK;
5893 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5894 final &= ~DREF_SSC1_ENABLE;
5895
5896 if (has_panel) {
5897 final |= DREF_SSC_SOURCE_ENABLE;
5898
5899 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5900 final |= DREF_SSC1_ENABLE;
5901
5902 if (has_cpu_edp) {
5903 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5904 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5905 else
5906 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5907 } else
5908 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5909 } else {
5910 final |= DREF_SSC_SOURCE_DISABLE;
5911 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5912 }
5913
5914 if (final == val)
5915 return;
5916
13d83a67 5917 /* Always enable nonspread source */
74cfd7ac 5918 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5919
99eb6a01 5920 if (has_ck505)
74cfd7ac 5921 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5922 else
74cfd7ac 5923 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5924
199e5d79 5925 if (has_panel) {
74cfd7ac
CW
5926 val &= ~DREF_SSC_SOURCE_MASK;
5927 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5928
199e5d79 5929 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5930 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5931 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5932 val |= DREF_SSC1_ENABLE;
e77166b5 5933 } else
74cfd7ac 5934 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5935
5936 /* Get SSC going before enabling the outputs */
74cfd7ac 5937 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5938 POSTING_READ(PCH_DREF_CONTROL);
5939 udelay(200);
5940
74cfd7ac 5941 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5942
5943 /* Enable CPU source on CPU attached eDP */
199e5d79 5944 if (has_cpu_edp) {
99eb6a01 5945 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5946 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5947 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5948 }
13d83a67 5949 else
74cfd7ac 5950 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5951 } else
74cfd7ac 5952 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5953
74cfd7ac 5954 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5955 POSTING_READ(PCH_DREF_CONTROL);
5956 udelay(200);
5957 } else {
5958 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5959
74cfd7ac 5960 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5961
5962 /* Turn off CPU output */
74cfd7ac 5963 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5964
74cfd7ac 5965 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5966 POSTING_READ(PCH_DREF_CONTROL);
5967 udelay(200);
5968
5969 /* Turn off the SSC source */
74cfd7ac
CW
5970 val &= ~DREF_SSC_SOURCE_MASK;
5971 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5972
5973 /* Turn off SSC1 */
74cfd7ac 5974 val &= ~DREF_SSC1_ENABLE;
199e5d79 5975
74cfd7ac 5976 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5977 POSTING_READ(PCH_DREF_CONTROL);
5978 udelay(200);
5979 }
74cfd7ac
CW
5980
5981 BUG_ON(val != final);
13d83a67
JB
5982}
5983
f31f2d55 5984static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5985{
f31f2d55 5986 uint32_t tmp;
dde86e2d 5987
0ff066a9
PZ
5988 tmp = I915_READ(SOUTH_CHICKEN2);
5989 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5990 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5991
0ff066a9
PZ
5992 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5993 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5994 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5995
0ff066a9
PZ
5996 tmp = I915_READ(SOUTH_CHICKEN2);
5997 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5998 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5999
0ff066a9
PZ
6000 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6001 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6002 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6003}
6004
6005/* WaMPhyProgramming:hsw */
6006static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6007{
6008 uint32_t tmp;
dde86e2d
PZ
6009
6010 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6011 tmp &= ~(0xFF << 24);
6012 tmp |= (0x12 << 24);
6013 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6014
dde86e2d
PZ
6015 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6016 tmp |= (1 << 11);
6017 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6018
6019 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6020 tmp |= (1 << 11);
6021 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6022
dde86e2d
PZ
6023 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6024 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6025 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6026
6027 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6028 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6029 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6030
0ff066a9
PZ
6031 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6032 tmp &= ~(7 << 13);
6033 tmp |= (5 << 13);
6034 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6035
0ff066a9
PZ
6036 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6037 tmp &= ~(7 << 13);
6038 tmp |= (5 << 13);
6039 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6040
6041 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6042 tmp &= ~0xFF;
6043 tmp |= 0x1C;
6044 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6045
6046 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6047 tmp &= ~0xFF;
6048 tmp |= 0x1C;
6049 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6050
6051 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6052 tmp &= ~(0xFF << 16);
6053 tmp |= (0x1C << 16);
6054 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6055
6056 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6057 tmp &= ~(0xFF << 16);
6058 tmp |= (0x1C << 16);
6059 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6060
0ff066a9
PZ
6061 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6062 tmp |= (1 << 27);
6063 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6064
0ff066a9
PZ
6065 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6066 tmp |= (1 << 27);
6067 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6068
0ff066a9
PZ
6069 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6070 tmp &= ~(0xF << 28);
6071 tmp |= (4 << 28);
6072 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6073
0ff066a9
PZ
6074 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6075 tmp &= ~(0xF << 28);
6076 tmp |= (4 << 28);
6077 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6078}
6079
2fa86a1f
PZ
6080/* Implements 3 different sequences from BSpec chapter "Display iCLK
6081 * Programming" based on the parameters passed:
6082 * - Sequence to enable CLKOUT_DP
6083 * - Sequence to enable CLKOUT_DP without spread
6084 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6085 */
6086static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6087 bool with_fdi)
f31f2d55
PZ
6088{
6089 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6090 uint32_t reg, tmp;
6091
6092 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6093 with_spread = true;
6094 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6095 with_fdi, "LP PCH doesn't have FDI\n"))
6096 with_fdi = false;
f31f2d55
PZ
6097
6098 mutex_lock(&dev_priv->dpio_lock);
6099
6100 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6101 tmp &= ~SBI_SSCCTL_DISABLE;
6102 tmp |= SBI_SSCCTL_PATHALT;
6103 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6104
6105 udelay(24);
6106
2fa86a1f
PZ
6107 if (with_spread) {
6108 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6109 tmp &= ~SBI_SSCCTL_PATHALT;
6110 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6111
2fa86a1f
PZ
6112 if (with_fdi) {
6113 lpt_reset_fdi_mphy(dev_priv);
6114 lpt_program_fdi_mphy(dev_priv);
6115 }
6116 }
dde86e2d 6117
2fa86a1f
PZ
6118 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6119 SBI_GEN0 : SBI_DBUFF0;
6120 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6121 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6122 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6123
6124 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6125}
6126
47701c3b
PZ
6127/* Sequence to disable CLKOUT_DP */
6128static void lpt_disable_clkout_dp(struct drm_device *dev)
6129{
6130 struct drm_i915_private *dev_priv = dev->dev_private;
6131 uint32_t reg, tmp;
6132
6133 mutex_lock(&dev_priv->dpio_lock);
6134
6135 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6136 SBI_GEN0 : SBI_DBUFF0;
6137 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6138 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6139 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6140
6141 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6142 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6143 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6144 tmp |= SBI_SSCCTL_PATHALT;
6145 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6146 udelay(32);
6147 }
6148 tmp |= SBI_SSCCTL_DISABLE;
6149 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6150 }
6151
6152 mutex_unlock(&dev_priv->dpio_lock);
6153}
6154
bf8fa3d3
PZ
6155static void lpt_init_pch_refclk(struct drm_device *dev)
6156{
6157 struct drm_mode_config *mode_config = &dev->mode_config;
6158 struct intel_encoder *encoder;
6159 bool has_vga = false;
6160
6161 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6162 switch (encoder->type) {
6163 case INTEL_OUTPUT_ANALOG:
6164 has_vga = true;
6165 break;
6166 }
6167 }
6168
47701c3b
PZ
6169 if (has_vga)
6170 lpt_enable_clkout_dp(dev, true, true);
6171 else
6172 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6173}
6174
dde86e2d
PZ
6175/*
6176 * Initialize reference clocks when the driver loads
6177 */
6178void intel_init_pch_refclk(struct drm_device *dev)
6179{
6180 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6181 ironlake_init_pch_refclk(dev);
6182 else if (HAS_PCH_LPT(dev))
6183 lpt_init_pch_refclk(dev);
6184}
6185
d9d444cb
JB
6186static int ironlake_get_refclk(struct drm_crtc *crtc)
6187{
6188 struct drm_device *dev = crtc->dev;
6189 struct drm_i915_private *dev_priv = dev->dev_private;
6190 struct intel_encoder *encoder;
d9d444cb
JB
6191 int num_connectors = 0;
6192 bool is_lvds = false;
6193
6c2b7c12 6194 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6195 switch (encoder->type) {
6196 case INTEL_OUTPUT_LVDS:
6197 is_lvds = true;
6198 break;
d9d444cb
JB
6199 }
6200 num_connectors++;
6201 }
6202
6203 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6204 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6205 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6206 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6207 }
6208
6209 return 120000;
6210}
6211
6ff93609 6212static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6213{
c8203565 6214 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6216 int pipe = intel_crtc->pipe;
c8203565
PZ
6217 uint32_t val;
6218
78114071 6219 val = 0;
c8203565 6220
965e0c48 6221 switch (intel_crtc->config.pipe_bpp) {
c8203565 6222 case 18:
dfd07d72 6223 val |= PIPECONF_6BPC;
c8203565
PZ
6224 break;
6225 case 24:
dfd07d72 6226 val |= PIPECONF_8BPC;
c8203565
PZ
6227 break;
6228 case 30:
dfd07d72 6229 val |= PIPECONF_10BPC;
c8203565
PZ
6230 break;
6231 case 36:
dfd07d72 6232 val |= PIPECONF_12BPC;
c8203565
PZ
6233 break;
6234 default:
cc769b62
PZ
6235 /* Case prevented by intel_choose_pipe_bpp_dither. */
6236 BUG();
c8203565
PZ
6237 }
6238
d8b32247 6239 if (intel_crtc->config.dither)
c8203565
PZ
6240 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6241
6ff93609 6242 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6243 val |= PIPECONF_INTERLACED_ILK;
6244 else
6245 val |= PIPECONF_PROGRESSIVE;
6246
50f3b016 6247 if (intel_crtc->config.limited_color_range)
3685a8f3 6248 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6249
c8203565
PZ
6250 I915_WRITE(PIPECONF(pipe), val);
6251 POSTING_READ(PIPECONF(pipe));
6252}
6253
86d3efce
VS
6254/*
6255 * Set up the pipe CSC unit.
6256 *
6257 * Currently only full range RGB to limited range RGB conversion
6258 * is supported, but eventually this should handle various
6259 * RGB<->YCbCr scenarios as well.
6260 */
50f3b016 6261static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6262{
6263 struct drm_device *dev = crtc->dev;
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6266 int pipe = intel_crtc->pipe;
6267 uint16_t coeff = 0x7800; /* 1.0 */
6268
6269 /*
6270 * TODO: Check what kind of values actually come out of the pipe
6271 * with these coeff/postoff values and adjust to get the best
6272 * accuracy. Perhaps we even need to take the bpc value into
6273 * consideration.
6274 */
6275
50f3b016 6276 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6277 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6278
6279 /*
6280 * GY/GU and RY/RU should be the other way around according
6281 * to BSpec, but reality doesn't agree. Just set them up in
6282 * a way that results in the correct picture.
6283 */
6284 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6285 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6286
6287 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6288 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6289
6290 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6291 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6292
6293 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6294 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6295 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6296
6297 if (INTEL_INFO(dev)->gen > 6) {
6298 uint16_t postoff = 0;
6299
50f3b016 6300 if (intel_crtc->config.limited_color_range)
32cf0cb0 6301 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6302
6303 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6304 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6305 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6306
6307 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6308 } else {
6309 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6310
50f3b016 6311 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6312 mode |= CSC_BLACK_SCREEN_OFFSET;
6313
6314 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6315 }
6316}
6317
6ff93609 6318static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6319{
756f85cf
PZ
6320 struct drm_device *dev = crtc->dev;
6321 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6323 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6324 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6325 uint32_t val;
6326
3eff4faa 6327 val = 0;
ee2b0b38 6328
756f85cf 6329 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6330 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6331
6ff93609 6332 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6333 val |= PIPECONF_INTERLACED_ILK;
6334 else
6335 val |= PIPECONF_PROGRESSIVE;
6336
702e7a56
PZ
6337 I915_WRITE(PIPECONF(cpu_transcoder), val);
6338 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6339
6340 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6341 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6342
6343 if (IS_BROADWELL(dev)) {
6344 val = 0;
6345
6346 switch (intel_crtc->config.pipe_bpp) {
6347 case 18:
6348 val |= PIPEMISC_DITHER_6_BPC;
6349 break;
6350 case 24:
6351 val |= PIPEMISC_DITHER_8_BPC;
6352 break;
6353 case 30:
6354 val |= PIPEMISC_DITHER_10_BPC;
6355 break;
6356 case 36:
6357 val |= PIPEMISC_DITHER_12_BPC;
6358 break;
6359 default:
6360 /* Case prevented by pipe_config_set_bpp. */
6361 BUG();
6362 }
6363
6364 if (intel_crtc->config.dither)
6365 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6366
6367 I915_WRITE(PIPEMISC(pipe), val);
6368 }
ee2b0b38
PZ
6369}
6370
6591c6e4 6371static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6372 intel_clock_t *clock,
6373 bool *has_reduced_clock,
6374 intel_clock_t *reduced_clock)
6375{
6376 struct drm_device *dev = crtc->dev;
6377 struct drm_i915_private *dev_priv = dev->dev_private;
6378 struct intel_encoder *intel_encoder;
6379 int refclk;
d4906093 6380 const intel_limit_t *limit;
a16af721 6381 bool ret, is_lvds = false;
79e53945 6382
6591c6e4
PZ
6383 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6384 switch (intel_encoder->type) {
79e53945
JB
6385 case INTEL_OUTPUT_LVDS:
6386 is_lvds = true;
6387 break;
79e53945
JB
6388 }
6389 }
6390
d9d444cb 6391 refclk = ironlake_get_refclk(crtc);
79e53945 6392
d4906093
ML
6393 /*
6394 * Returns a set of divisors for the desired target clock with the given
6395 * refclk, or FALSE. The returned values represent the clock equation:
6396 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6397 */
1b894b59 6398 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6399 ret = dev_priv->display.find_dpll(limit, crtc,
6400 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6401 refclk, NULL, clock);
6591c6e4
PZ
6402 if (!ret)
6403 return false;
cda4b7d3 6404
ddc9003c 6405 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6406 /*
6407 * Ensure we match the reduced clock's P to the target clock.
6408 * If the clocks don't match, we can't switch the display clock
6409 * by using the FP0/FP1. In such case we will disable the LVDS
6410 * downclock feature.
6411 */
ee9300bb
DV
6412 *has_reduced_clock =
6413 dev_priv->display.find_dpll(limit, crtc,
6414 dev_priv->lvds_downclock,
6415 refclk, clock,
6416 reduced_clock);
652c393a 6417 }
61e9653f 6418
6591c6e4
PZ
6419 return true;
6420}
6421
d4b1931c
PZ
6422int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6423{
6424 /*
6425 * Account for spread spectrum to avoid
6426 * oversubscribing the link. Max center spread
6427 * is 2.5%; use 5% for safety's sake.
6428 */
6429 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6430 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6431}
6432
7429e9d4 6433static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6434{
7429e9d4 6435 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6436}
6437
de13a2e3 6438static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6439 u32 *fp,
9a7c7890 6440 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6441{
de13a2e3 6442 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6443 struct drm_device *dev = crtc->dev;
6444 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6445 struct intel_encoder *intel_encoder;
6446 uint32_t dpll;
6cc5f341 6447 int factor, num_connectors = 0;
09ede541 6448 bool is_lvds = false, is_sdvo = false;
79e53945 6449
de13a2e3
PZ
6450 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6451 switch (intel_encoder->type) {
79e53945
JB
6452 case INTEL_OUTPUT_LVDS:
6453 is_lvds = true;
6454 break;
6455 case INTEL_OUTPUT_SDVO:
7d57382e 6456 case INTEL_OUTPUT_HDMI:
79e53945 6457 is_sdvo = true;
79e53945 6458 break;
79e53945 6459 }
43565a06 6460
c751ce4f 6461 num_connectors++;
79e53945 6462 }
79e53945 6463
c1858123 6464 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6465 factor = 21;
6466 if (is_lvds) {
6467 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6468 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6469 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6470 factor = 25;
09ede541 6471 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6472 factor = 20;
c1858123 6473
7429e9d4 6474 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6475 *fp |= FP_CB_TUNE;
2c07245f 6476
9a7c7890
DV
6477 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6478 *fp2 |= FP_CB_TUNE;
6479
5eddb70b 6480 dpll = 0;
2c07245f 6481
a07d6787
EA
6482 if (is_lvds)
6483 dpll |= DPLLB_MODE_LVDS;
6484 else
6485 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6486
ef1b460d
DV
6487 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6488 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6489
6490 if (is_sdvo)
4a33e48d 6491 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6492 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6493 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6494
a07d6787 6495 /* compute bitmask from p1 value */
7429e9d4 6496 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6497 /* also FPA1 */
7429e9d4 6498 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6499
7429e9d4 6500 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6501 case 5:
6502 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6503 break;
6504 case 7:
6505 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6506 break;
6507 case 10:
6508 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6509 break;
6510 case 14:
6511 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6512 break;
79e53945
JB
6513 }
6514
b4c09f3b 6515 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6516 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6517 else
6518 dpll |= PLL_REF_INPUT_DREFCLK;
6519
959e16d6 6520 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6521}
6522
6523static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6524 int x, int y,
6525 struct drm_framebuffer *fb)
6526{
6527 struct drm_device *dev = crtc->dev;
6528 struct drm_i915_private *dev_priv = dev->dev_private;
6529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6530 int pipe = intel_crtc->pipe;
6531 int plane = intel_crtc->plane;
6532 int num_connectors = 0;
6533 intel_clock_t clock, reduced_clock;
cbbab5bd 6534 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6535 bool ok, has_reduced_clock = false;
8b47047b 6536 bool is_lvds = false;
de13a2e3 6537 struct intel_encoder *encoder;
e2b78267 6538 struct intel_shared_dpll *pll;
de13a2e3 6539 int ret;
de13a2e3
PZ
6540
6541 for_each_encoder_on_crtc(dev, crtc, encoder) {
6542 switch (encoder->type) {
6543 case INTEL_OUTPUT_LVDS:
6544 is_lvds = true;
6545 break;
de13a2e3
PZ
6546 }
6547
6548 num_connectors++;
a07d6787 6549 }
79e53945 6550
5dc5298b
PZ
6551 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6552 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6553
ff9a6750 6554 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6555 &has_reduced_clock, &reduced_clock);
ee9300bb 6556 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6557 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6558 return -EINVAL;
79e53945 6559 }
f47709a9
DV
6560 /* Compat-code for transition, will disappear. */
6561 if (!intel_crtc->config.clock_set) {
6562 intel_crtc->config.dpll.n = clock.n;
6563 intel_crtc->config.dpll.m1 = clock.m1;
6564 intel_crtc->config.dpll.m2 = clock.m2;
6565 intel_crtc->config.dpll.p1 = clock.p1;
6566 intel_crtc->config.dpll.p2 = clock.p2;
6567 }
79e53945 6568
5dc5298b 6569 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6570 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6571 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6572 if (has_reduced_clock)
7429e9d4 6573 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6574
7429e9d4 6575 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6576 &fp, &reduced_clock,
6577 has_reduced_clock ? &fp2 : NULL);
6578
959e16d6 6579 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6580 intel_crtc->config.dpll_hw_state.fp0 = fp;
6581 if (has_reduced_clock)
6582 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6583 else
6584 intel_crtc->config.dpll_hw_state.fp1 = fp;
6585
b89a1d39 6586 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6587 if (pll == NULL) {
84f44ce7
VS
6588 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6589 pipe_name(pipe));
4b645f14
JB
6590 return -EINVAL;
6591 }
ee7b9f93 6592 } else
e72f9fbf 6593 intel_put_shared_dpll(intel_crtc);
79e53945 6594
03afc4a2
DV
6595 if (intel_crtc->config.has_dp_encoder)
6596 intel_dp_set_m_n(intel_crtc);
79e53945 6597
d330a953 6598 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6599 intel_crtc->lowfreq_avail = true;
6600 else
6601 intel_crtc->lowfreq_avail = false;
e2b78267 6602
8a654f3b 6603 intel_set_pipe_timings(intel_crtc);
5eddb70b 6604
ca3a0ff8 6605 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6606 intel_cpu_transcoder_set_m_n(intel_crtc,
6607 &intel_crtc->config.fdi_m_n);
6608 }
2c07245f 6609
6ff93609 6610 ironlake_set_pipeconf(crtc);
79e53945 6611
a1f9e77e
PZ
6612 /* Set up the display plane register */
6613 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6614 POSTING_READ(DSPCNTR(plane));
79e53945 6615
94352cf9 6616 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6617
1857e1da 6618 return ret;
79e53945
JB
6619}
6620
eb14cb74
VS
6621static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6622 struct intel_link_m_n *m_n)
6623{
6624 struct drm_device *dev = crtc->base.dev;
6625 struct drm_i915_private *dev_priv = dev->dev_private;
6626 enum pipe pipe = crtc->pipe;
6627
6628 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6629 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6630 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6631 & ~TU_SIZE_MASK;
6632 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6633 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6634 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6635}
6636
6637static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6638 enum transcoder transcoder,
6639 struct intel_link_m_n *m_n)
72419203
DV
6640{
6641 struct drm_device *dev = crtc->base.dev;
6642 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6643 enum pipe pipe = crtc->pipe;
72419203 6644
eb14cb74
VS
6645 if (INTEL_INFO(dev)->gen >= 5) {
6646 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6647 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6648 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6649 & ~TU_SIZE_MASK;
6650 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6651 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6652 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6653 } else {
6654 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6655 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6656 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6657 & ~TU_SIZE_MASK;
6658 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6659 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6660 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6661 }
6662}
6663
6664void intel_dp_get_m_n(struct intel_crtc *crtc,
6665 struct intel_crtc_config *pipe_config)
6666{
6667 if (crtc->config.has_pch_encoder)
6668 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6669 else
6670 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6671 &pipe_config->dp_m_n);
6672}
72419203 6673
eb14cb74
VS
6674static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6675 struct intel_crtc_config *pipe_config)
6676{
6677 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6678 &pipe_config->fdi_m_n);
72419203
DV
6679}
6680
2fa2fe9a
DV
6681static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6682 struct intel_crtc_config *pipe_config)
6683{
6684 struct drm_device *dev = crtc->base.dev;
6685 struct drm_i915_private *dev_priv = dev->dev_private;
6686 uint32_t tmp;
6687
6688 tmp = I915_READ(PF_CTL(crtc->pipe));
6689
6690 if (tmp & PF_ENABLE) {
fd4daa9c 6691 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6692 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6693 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6694
6695 /* We currently do not free assignements of panel fitters on
6696 * ivb/hsw (since we don't use the higher upscaling modes which
6697 * differentiates them) so just WARN about this case for now. */
6698 if (IS_GEN7(dev)) {
6699 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6700 PF_PIPE_SEL_IVB(crtc->pipe));
6701 }
2fa2fe9a 6702 }
79e53945
JB
6703}
6704
4c6baa59
JB
6705static void ironlake_get_plane_config(struct intel_crtc *crtc,
6706 struct intel_plane_config *plane_config)
6707{
6708 struct drm_device *dev = crtc->base.dev;
6709 struct drm_i915_private *dev_priv = dev->dev_private;
6710 u32 val, base, offset;
6711 int pipe = crtc->pipe, plane = crtc->plane;
6712 int fourcc, pixel_format;
6713 int aligned_height;
6714
66e514c1
DA
6715 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6716 if (!crtc->base.primary->fb) {
4c6baa59
JB
6717 DRM_DEBUG_KMS("failed to alloc fb\n");
6718 return;
6719 }
6720
6721 val = I915_READ(DSPCNTR(plane));
6722
6723 if (INTEL_INFO(dev)->gen >= 4)
6724 if (val & DISPPLANE_TILED)
6725 plane_config->tiled = true;
6726
6727 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6728 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6729 crtc->base.primary->fb->pixel_format = fourcc;
6730 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
6731 drm_format_plane_cpp(fourcc, 0) * 8;
6732
6733 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6734 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6735 offset = I915_READ(DSPOFFSET(plane));
6736 } else {
6737 if (plane_config->tiled)
6738 offset = I915_READ(DSPTILEOFF(plane));
6739 else
6740 offset = I915_READ(DSPLINOFF(plane));
6741 }
6742 plane_config->base = base;
6743
6744 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6745 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6746 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
6747
6748 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 6749 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 6750
66e514c1 6751 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
6752 plane_config->tiled);
6753
66e514c1 6754 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
6755 aligned_height, PAGE_SIZE);
6756
6757 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6758 pipe, plane, crtc->base.primary->fb->width,
6759 crtc->base.primary->fb->height,
6760 crtc->base.primary->fb->bits_per_pixel, base,
6761 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
6762 plane_config->size);
6763}
6764
0e8ffe1b
DV
6765static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6766 struct intel_crtc_config *pipe_config)
6767{
6768 struct drm_device *dev = crtc->base.dev;
6769 struct drm_i915_private *dev_priv = dev->dev_private;
6770 uint32_t tmp;
6771
e143a21c 6772 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6773 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6774
0e8ffe1b
DV
6775 tmp = I915_READ(PIPECONF(crtc->pipe));
6776 if (!(tmp & PIPECONF_ENABLE))
6777 return false;
6778
42571aef
VS
6779 switch (tmp & PIPECONF_BPC_MASK) {
6780 case PIPECONF_6BPC:
6781 pipe_config->pipe_bpp = 18;
6782 break;
6783 case PIPECONF_8BPC:
6784 pipe_config->pipe_bpp = 24;
6785 break;
6786 case PIPECONF_10BPC:
6787 pipe_config->pipe_bpp = 30;
6788 break;
6789 case PIPECONF_12BPC:
6790 pipe_config->pipe_bpp = 36;
6791 break;
6792 default:
6793 break;
6794 }
6795
ab9412ba 6796 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6797 struct intel_shared_dpll *pll;
6798
88adfff1
DV
6799 pipe_config->has_pch_encoder = true;
6800
627eb5a3
DV
6801 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6802 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6803 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6804
6805 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6806
c0d43d62 6807 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6808 pipe_config->shared_dpll =
6809 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6810 } else {
6811 tmp = I915_READ(PCH_DPLL_SEL);
6812 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6813 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6814 else
6815 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6816 }
66e985c0
DV
6817
6818 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6819
6820 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6821 &pipe_config->dpll_hw_state));
c93f54cf
DV
6822
6823 tmp = pipe_config->dpll_hw_state.dpll;
6824 pipe_config->pixel_multiplier =
6825 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6826 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6827
6828 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6829 } else {
6830 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6831 }
6832
1bd1bd80
DV
6833 intel_get_pipe_timings(crtc, pipe_config);
6834
2fa2fe9a
DV
6835 ironlake_get_pfit_config(crtc, pipe_config);
6836
0e8ffe1b
DV
6837 return true;
6838}
6839
be256dc7
PZ
6840static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6841{
6842 struct drm_device *dev = dev_priv->dev;
6843 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6844 struct intel_crtc *crtc;
be256dc7
PZ
6845
6846 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6847 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6848 pipe_name(crtc->pipe));
6849
6850 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6851 WARN(plls->spll_refcount, "SPLL enabled\n");
6852 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6853 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6854 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6855 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6856 "CPU PWM1 enabled\n");
6857 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6858 "CPU PWM2 enabled\n");
6859 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6860 "PCH PWM1 enabled\n");
6861 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6862 "Utility pin enabled\n");
6863 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6864
9926ada1
PZ
6865 /*
6866 * In theory we can still leave IRQs enabled, as long as only the HPD
6867 * interrupts remain enabled. We used to check for that, but since it's
6868 * gen-specific and since we only disable LCPLL after we fully disable
6869 * the interrupts, the check below should be enough.
6870 */
6871 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
be256dc7
PZ
6872}
6873
3c4c9b81
PZ
6874static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6875{
6876 struct drm_device *dev = dev_priv->dev;
6877
6878 if (IS_HASWELL(dev)) {
6879 mutex_lock(&dev_priv->rps.hw_lock);
6880 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6881 val))
6882 DRM_ERROR("Failed to disable D_COMP\n");
6883 mutex_unlock(&dev_priv->rps.hw_lock);
6884 } else {
6885 I915_WRITE(D_COMP, val);
6886 }
6887 POSTING_READ(D_COMP);
be256dc7
PZ
6888}
6889
6890/*
6891 * This function implements pieces of two sequences from BSpec:
6892 * - Sequence for display software to disable LCPLL
6893 * - Sequence for display software to allow package C8+
6894 * The steps implemented here are just the steps that actually touch the LCPLL
6895 * register. Callers should take care of disabling all the display engine
6896 * functions, doing the mode unset, fixing interrupts, etc.
6897 */
6ff58d53
PZ
6898static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6899 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6900{
6901 uint32_t val;
6902
6903 assert_can_disable_lcpll(dev_priv);
6904
6905 val = I915_READ(LCPLL_CTL);
6906
6907 if (switch_to_fclk) {
6908 val |= LCPLL_CD_SOURCE_FCLK;
6909 I915_WRITE(LCPLL_CTL, val);
6910
6911 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6912 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6913 DRM_ERROR("Switching to FCLK failed\n");
6914
6915 val = I915_READ(LCPLL_CTL);
6916 }
6917
6918 val |= LCPLL_PLL_DISABLE;
6919 I915_WRITE(LCPLL_CTL, val);
6920 POSTING_READ(LCPLL_CTL);
6921
6922 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6923 DRM_ERROR("LCPLL still locked\n");
6924
6925 val = I915_READ(D_COMP);
6926 val |= D_COMP_COMP_DISABLE;
3c4c9b81 6927 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
6928 ndelay(100);
6929
6930 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6931 DRM_ERROR("D_COMP RCOMP still in progress\n");
6932
6933 if (allow_power_down) {
6934 val = I915_READ(LCPLL_CTL);
6935 val |= LCPLL_POWER_DOWN_ALLOW;
6936 I915_WRITE(LCPLL_CTL, val);
6937 POSTING_READ(LCPLL_CTL);
6938 }
6939}
6940
6941/*
6942 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6943 * source.
6944 */
6ff58d53 6945static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6946{
6947 uint32_t val;
a8a8bd54 6948 unsigned long irqflags;
be256dc7
PZ
6949
6950 val = I915_READ(LCPLL_CTL);
6951
6952 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6953 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6954 return;
6955
a8a8bd54
PZ
6956 /*
6957 * Make sure we're not on PC8 state before disabling PC8, otherwise
6958 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6959 *
6960 * The other problem is that hsw_restore_lcpll() is called as part of
6961 * the runtime PM resume sequence, so we can't just call
6962 * gen6_gt_force_wake_get() because that function calls
6963 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6964 * while we are on the resume sequence. So to solve this problem we have
6965 * to call special forcewake code that doesn't touch runtime PM and
6966 * doesn't enable the forcewake delayed work.
6967 */
6968 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6969 if (dev_priv->uncore.forcewake_count++ == 0)
6970 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6971 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 6972
be256dc7
PZ
6973 if (val & LCPLL_POWER_DOWN_ALLOW) {
6974 val &= ~LCPLL_POWER_DOWN_ALLOW;
6975 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6976 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6977 }
6978
6979 val = I915_READ(D_COMP);
6980 val |= D_COMP_COMP_FORCE;
6981 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 6982 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
6983
6984 val = I915_READ(LCPLL_CTL);
6985 val &= ~LCPLL_PLL_DISABLE;
6986 I915_WRITE(LCPLL_CTL, val);
6987
6988 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6989 DRM_ERROR("LCPLL not locked yet\n");
6990
6991 if (val & LCPLL_CD_SOURCE_FCLK) {
6992 val = I915_READ(LCPLL_CTL);
6993 val &= ~LCPLL_CD_SOURCE_FCLK;
6994 I915_WRITE(LCPLL_CTL, val);
6995
6996 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6997 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6998 DRM_ERROR("Switching back to LCPLL failed\n");
6999 }
215733fa 7000
a8a8bd54
PZ
7001 /* See the big comment above. */
7002 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7003 if (--dev_priv->uncore.forcewake_count == 0)
7004 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7005 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7006}
7007
765dab67
PZ
7008/*
7009 * Package states C8 and deeper are really deep PC states that can only be
7010 * reached when all the devices on the system allow it, so even if the graphics
7011 * device allows PC8+, it doesn't mean the system will actually get to these
7012 * states. Our driver only allows PC8+ when going into runtime PM.
7013 *
7014 * The requirements for PC8+ are that all the outputs are disabled, the power
7015 * well is disabled and most interrupts are disabled, and these are also
7016 * requirements for runtime PM. When these conditions are met, we manually do
7017 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7018 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7019 * hang the machine.
7020 *
7021 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7022 * the state of some registers, so when we come back from PC8+ we need to
7023 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7024 * need to take care of the registers kept by RC6. Notice that this happens even
7025 * if we don't put the device in PCI D3 state (which is what currently happens
7026 * because of the runtime PM support).
7027 *
7028 * For more, read "Display Sequences for Package C8" on the hardware
7029 * documentation.
7030 */
a14cb6fc 7031void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7032{
c67a470b
PZ
7033 struct drm_device *dev = dev_priv->dev;
7034 uint32_t val;
7035
c67a470b
PZ
7036 DRM_DEBUG_KMS("Enabling package C8+\n");
7037
c67a470b
PZ
7038 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7039 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7040 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7041 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7042 }
7043
7044 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7045 hsw_disable_lcpll(dev_priv, true, true);
7046}
7047
a14cb6fc 7048void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7049{
7050 struct drm_device *dev = dev_priv->dev;
7051 uint32_t val;
7052
c67a470b
PZ
7053 DRM_DEBUG_KMS("Disabling package C8+\n");
7054
7055 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7056 lpt_init_pch_refclk(dev);
7057
7058 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7059 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7060 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7061 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7062 }
7063
7064 intel_prepare_ddi(dev);
c67a470b
PZ
7065}
7066
9a952a0d
PZ
7067static void snb_modeset_global_resources(struct drm_device *dev)
7068{
7069 modeset_update_crtc_power_domains(dev);
7070}
7071
4f074129
ID
7072static void haswell_modeset_global_resources(struct drm_device *dev)
7073{
da723569 7074 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7075}
7076
09b4ddf9 7077static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7078 int x, int y,
7079 struct drm_framebuffer *fb)
7080{
7081 struct drm_device *dev = crtc->dev;
7082 struct drm_i915_private *dev_priv = dev->dev_private;
7083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7084 int plane = intel_crtc->plane;
09b4ddf9 7085 int ret;
09b4ddf9 7086
566b734a 7087 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7088 return -EINVAL;
566b734a 7089 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7090
03afc4a2
DV
7091 if (intel_crtc->config.has_dp_encoder)
7092 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7093
7094 intel_crtc->lowfreq_avail = false;
09b4ddf9 7095
8a654f3b 7096 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7097
ca3a0ff8 7098 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7099 intel_cpu_transcoder_set_m_n(intel_crtc,
7100 &intel_crtc->config.fdi_m_n);
7101 }
09b4ddf9 7102
6ff93609 7103 haswell_set_pipeconf(crtc);
09b4ddf9 7104
50f3b016 7105 intel_set_pipe_csc(crtc);
86d3efce 7106
09b4ddf9 7107 /* Set up the display plane register */
86d3efce 7108 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7109 POSTING_READ(DSPCNTR(plane));
7110
7111 ret = intel_pipe_set_base(crtc, x, y, fb);
7112
1f803ee5 7113 return ret;
79e53945
JB
7114}
7115
0e8ffe1b
DV
7116static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7117 struct intel_crtc_config *pipe_config)
7118{
7119 struct drm_device *dev = crtc->base.dev;
7120 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7121 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7122 uint32_t tmp;
7123
b5482bd0
ID
7124 if (!intel_display_power_enabled(dev_priv,
7125 POWER_DOMAIN_PIPE(crtc->pipe)))
7126 return false;
7127
e143a21c 7128 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7129 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7130
eccb140b
DV
7131 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7132 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7133 enum pipe trans_edp_pipe;
7134 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7135 default:
7136 WARN(1, "unknown pipe linked to edp transcoder\n");
7137 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7138 case TRANS_DDI_EDP_INPUT_A_ON:
7139 trans_edp_pipe = PIPE_A;
7140 break;
7141 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7142 trans_edp_pipe = PIPE_B;
7143 break;
7144 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7145 trans_edp_pipe = PIPE_C;
7146 break;
7147 }
7148
7149 if (trans_edp_pipe == crtc->pipe)
7150 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7151 }
7152
da7e29bd 7153 if (!intel_display_power_enabled(dev_priv,
eccb140b 7154 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7155 return false;
7156
eccb140b 7157 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7158 if (!(tmp & PIPECONF_ENABLE))
7159 return false;
7160
88adfff1 7161 /*
f196e6be 7162 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7163 * DDI E. So just check whether this pipe is wired to DDI E and whether
7164 * the PCH transcoder is on.
7165 */
eccb140b 7166 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7167 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7168 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7169 pipe_config->has_pch_encoder = true;
7170
627eb5a3
DV
7171 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7172 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7173 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7174
7175 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7176 }
7177
1bd1bd80
DV
7178 intel_get_pipe_timings(crtc, pipe_config);
7179
2fa2fe9a 7180 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7181 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7182 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7183
e59150dc
JB
7184 if (IS_HASWELL(dev))
7185 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7186 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7187
6c49f241
DV
7188 pipe_config->pixel_multiplier = 1;
7189
0e8ffe1b
DV
7190 return true;
7191}
7192
f564048e 7193static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7194 int x, int y,
94352cf9 7195 struct drm_framebuffer *fb)
f564048e
EA
7196{
7197 struct drm_device *dev = crtc->dev;
7198 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7199 struct intel_encoder *encoder;
0b701d27 7200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7201 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
f564048e
EA
7202 int ret;
7203
b8cecdf5
DV
7204 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7205
9256aa19
DV
7206 if (ret != 0)
7207 return ret;
7208
7209 for_each_encoder_on_crtc(dev, crtc, encoder) {
7210 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7211 encoder->base.base.id,
7212 drm_get_encoder_name(&encoder->base),
7213 mode->base.id, mode->name);
0d56bf0b
DV
7214
7215 if (encoder->mode_set)
7216 encoder->mode_set(encoder);
9256aa19
DV
7217 }
7218
7219 return 0;
79e53945
JB
7220}
7221
1a91510d
JN
7222static struct {
7223 int clock;
7224 u32 config;
7225} hdmi_audio_clock[] = {
7226 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7227 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7228 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7229 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7230 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7231 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7232 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7233 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7234 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7235 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7236};
7237
7238/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7239static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7240{
7241 int i;
7242
7243 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7244 if (mode->clock == hdmi_audio_clock[i].clock)
7245 break;
7246 }
7247
7248 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7249 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7250 i = 1;
7251 }
7252
7253 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7254 hdmi_audio_clock[i].clock,
7255 hdmi_audio_clock[i].config);
7256
7257 return hdmi_audio_clock[i].config;
7258}
7259
3a9627f4
WF
7260static bool intel_eld_uptodate(struct drm_connector *connector,
7261 int reg_eldv, uint32_t bits_eldv,
7262 int reg_elda, uint32_t bits_elda,
7263 int reg_edid)
7264{
7265 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7266 uint8_t *eld = connector->eld;
7267 uint32_t i;
7268
7269 i = I915_READ(reg_eldv);
7270 i &= bits_eldv;
7271
7272 if (!eld[0])
7273 return !i;
7274
7275 if (!i)
7276 return false;
7277
7278 i = I915_READ(reg_elda);
7279 i &= ~bits_elda;
7280 I915_WRITE(reg_elda, i);
7281
7282 for (i = 0; i < eld[2]; i++)
7283 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7284 return false;
7285
7286 return true;
7287}
7288
e0dac65e 7289static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7290 struct drm_crtc *crtc,
7291 struct drm_display_mode *mode)
e0dac65e
WF
7292{
7293 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7294 uint8_t *eld = connector->eld;
7295 uint32_t eldv;
7296 uint32_t len;
7297 uint32_t i;
7298
7299 i = I915_READ(G4X_AUD_VID_DID);
7300
7301 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7302 eldv = G4X_ELDV_DEVCL_DEVBLC;
7303 else
7304 eldv = G4X_ELDV_DEVCTG;
7305
3a9627f4
WF
7306 if (intel_eld_uptodate(connector,
7307 G4X_AUD_CNTL_ST, eldv,
7308 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7309 G4X_HDMIW_HDMIEDID))
7310 return;
7311
e0dac65e
WF
7312 i = I915_READ(G4X_AUD_CNTL_ST);
7313 i &= ~(eldv | G4X_ELD_ADDR);
7314 len = (i >> 9) & 0x1f; /* ELD buffer size */
7315 I915_WRITE(G4X_AUD_CNTL_ST, i);
7316
7317 if (!eld[0])
7318 return;
7319
7320 len = min_t(uint8_t, eld[2], len);
7321 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7322 for (i = 0; i < len; i++)
7323 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7324
7325 i = I915_READ(G4X_AUD_CNTL_ST);
7326 i |= eldv;
7327 I915_WRITE(G4X_AUD_CNTL_ST, i);
7328}
7329
83358c85 7330static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7331 struct drm_crtc *crtc,
7332 struct drm_display_mode *mode)
83358c85
WX
7333{
7334 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7335 uint8_t *eld = connector->eld;
7b9f35a6 7336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7337 uint32_t eldv;
7338 uint32_t i;
7339 int len;
7340 int pipe = to_intel_crtc(crtc)->pipe;
7341 int tmp;
7342
7343 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7344 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7345 int aud_config = HSW_AUD_CFG(pipe);
7346 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7347
83358c85
WX
7348 /* Audio output enable */
7349 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7350 tmp = I915_READ(aud_cntrl_st2);
7351 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7352 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7353 POSTING_READ(aud_cntrl_st2);
83358c85 7354
c7905792 7355 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7356
7357 /* Set ELD valid state */
7358 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7359 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7360 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7361 I915_WRITE(aud_cntrl_st2, tmp);
7362 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7363 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7364
7365 /* Enable HDMI mode */
7366 tmp = I915_READ(aud_config);
7e7cb34f 7367 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7368 /* clear N_programing_enable and N_value_index */
7369 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7370 I915_WRITE(aud_config, tmp);
7371
7372 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7373
7374 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7375 intel_crtc->eld_vld = true;
83358c85
WX
7376
7377 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7378 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7379 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7380 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7381 } else {
7382 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7383 }
83358c85
WX
7384
7385 if (intel_eld_uptodate(connector,
7386 aud_cntrl_st2, eldv,
7387 aud_cntl_st, IBX_ELD_ADDRESS,
7388 hdmiw_hdmiedid))
7389 return;
7390
7391 i = I915_READ(aud_cntrl_st2);
7392 i &= ~eldv;
7393 I915_WRITE(aud_cntrl_st2, i);
7394
7395 if (!eld[0])
7396 return;
7397
7398 i = I915_READ(aud_cntl_st);
7399 i &= ~IBX_ELD_ADDRESS;
7400 I915_WRITE(aud_cntl_st, i);
7401 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7402 DRM_DEBUG_DRIVER("port num:%d\n", i);
7403
7404 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7405 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7406 for (i = 0; i < len; i++)
7407 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7408
7409 i = I915_READ(aud_cntrl_st2);
7410 i |= eldv;
7411 I915_WRITE(aud_cntrl_st2, i);
7412
7413}
7414
e0dac65e 7415static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7416 struct drm_crtc *crtc,
7417 struct drm_display_mode *mode)
e0dac65e
WF
7418{
7419 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7420 uint8_t *eld = connector->eld;
7421 uint32_t eldv;
7422 uint32_t i;
7423 int len;
7424 int hdmiw_hdmiedid;
b6daa025 7425 int aud_config;
e0dac65e
WF
7426 int aud_cntl_st;
7427 int aud_cntrl_st2;
9b138a83 7428 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7429
b3f33cbf 7430 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7431 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7432 aud_config = IBX_AUD_CFG(pipe);
7433 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7434 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7435 } else if (IS_VALLEYVIEW(connector->dev)) {
7436 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7437 aud_config = VLV_AUD_CFG(pipe);
7438 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7439 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7440 } else {
9b138a83
WX
7441 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7442 aud_config = CPT_AUD_CFG(pipe);
7443 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7444 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7445 }
7446
9b138a83 7447 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7448
9ca2fe73
ML
7449 if (IS_VALLEYVIEW(connector->dev)) {
7450 struct intel_encoder *intel_encoder;
7451 struct intel_digital_port *intel_dig_port;
7452
7453 intel_encoder = intel_attached_encoder(connector);
7454 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7455 i = intel_dig_port->port;
7456 } else {
7457 i = I915_READ(aud_cntl_st);
7458 i = (i >> 29) & DIP_PORT_SEL_MASK;
7459 /* DIP_Port_Select, 0x1 = PortB */
7460 }
7461
e0dac65e
WF
7462 if (!i) {
7463 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7464 /* operate blindly on all ports */
1202b4c6
WF
7465 eldv = IBX_ELD_VALIDB;
7466 eldv |= IBX_ELD_VALIDB << 4;
7467 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7468 } else {
2582a850 7469 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7470 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7471 }
7472
3a9627f4
WF
7473 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7474 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7475 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7476 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7477 } else {
7478 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7479 }
e0dac65e 7480
3a9627f4
WF
7481 if (intel_eld_uptodate(connector,
7482 aud_cntrl_st2, eldv,
7483 aud_cntl_st, IBX_ELD_ADDRESS,
7484 hdmiw_hdmiedid))
7485 return;
7486
e0dac65e
WF
7487 i = I915_READ(aud_cntrl_st2);
7488 i &= ~eldv;
7489 I915_WRITE(aud_cntrl_st2, i);
7490
7491 if (!eld[0])
7492 return;
7493
e0dac65e 7494 i = I915_READ(aud_cntl_st);
1202b4c6 7495 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7496 I915_WRITE(aud_cntl_st, i);
7497
7498 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7499 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7500 for (i = 0; i < len; i++)
7501 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7502
7503 i = I915_READ(aud_cntrl_st2);
7504 i |= eldv;
7505 I915_WRITE(aud_cntrl_st2, i);
7506}
7507
7508void intel_write_eld(struct drm_encoder *encoder,
7509 struct drm_display_mode *mode)
7510{
7511 struct drm_crtc *crtc = encoder->crtc;
7512 struct drm_connector *connector;
7513 struct drm_device *dev = encoder->dev;
7514 struct drm_i915_private *dev_priv = dev->dev_private;
7515
7516 connector = drm_select_eld(encoder, mode);
7517 if (!connector)
7518 return;
7519
7520 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7521 connector->base.id,
7522 drm_get_connector_name(connector),
7523 connector->encoder->base.id,
7524 drm_get_encoder_name(connector->encoder));
7525
7526 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7527
7528 if (dev_priv->display.write_eld)
34427052 7529 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7530}
7531
560b85bb
CW
7532static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7533{
7534 struct drm_device *dev = crtc->dev;
7535 struct drm_i915_private *dev_priv = dev->dev_private;
7536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7537 bool visible = base != 0;
7538 u32 cntl;
7539
7540 if (intel_crtc->cursor_visible == visible)
7541 return;
7542
9db4a9c7 7543 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7544 if (visible) {
7545 /* On these chipsets we can only modify the base whilst
7546 * the cursor is disabled.
7547 */
9db4a9c7 7548 I915_WRITE(_CURABASE, base);
560b85bb
CW
7549
7550 cntl &= ~(CURSOR_FORMAT_MASK);
7551 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7552 cntl |= CURSOR_ENABLE |
7553 CURSOR_GAMMA_ENABLE |
7554 CURSOR_FORMAT_ARGB;
7555 } else
7556 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7557 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7558
7559 intel_crtc->cursor_visible = visible;
7560}
7561
7562static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7563{
7564 struct drm_device *dev = crtc->dev;
7565 struct drm_i915_private *dev_priv = dev->dev_private;
7566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7567 int pipe = intel_crtc->pipe;
7568 bool visible = base != 0;
7569
7570 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7571 int16_t width = intel_crtc->cursor_width;
548f245b 7572 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7573 if (base) {
7574 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7575 cntl |= MCURSOR_GAMMA_ENABLE;
7576
7577 switch (width) {
7578 case 64:
7579 cntl |= CURSOR_MODE_64_ARGB_AX;
7580 break;
7581 case 128:
7582 cntl |= CURSOR_MODE_128_ARGB_AX;
7583 break;
7584 case 256:
7585 cntl |= CURSOR_MODE_256_ARGB_AX;
7586 break;
7587 default:
7588 WARN_ON(1);
7589 return;
7590 }
560b85bb
CW
7591 cntl |= pipe << 28; /* Connect to correct pipe */
7592 } else {
7593 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7594 cntl |= CURSOR_MODE_DISABLE;
7595 }
9db4a9c7 7596 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7597
7598 intel_crtc->cursor_visible = visible;
7599 }
7600 /* and commit changes on next vblank */
b2ea8ef5 7601 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7602 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7603 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7604}
7605
65a21cd6
JB
7606static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7607{
7608 struct drm_device *dev = crtc->dev;
7609 struct drm_i915_private *dev_priv = dev->dev_private;
7610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7611 int pipe = intel_crtc->pipe;
7612 bool visible = base != 0;
7613
7614 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7615 int16_t width = intel_crtc->cursor_width;
65a21cd6
JB
7616 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7617 if (base) {
7618 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7619 cntl |= MCURSOR_GAMMA_ENABLE;
7620 switch (width) {
7621 case 64:
7622 cntl |= CURSOR_MODE_64_ARGB_AX;
7623 break;
7624 case 128:
7625 cntl |= CURSOR_MODE_128_ARGB_AX;
7626 break;
7627 case 256:
7628 cntl |= CURSOR_MODE_256_ARGB_AX;
7629 break;
7630 default:
7631 WARN_ON(1);
7632 return;
7633 }
65a21cd6
JB
7634 } else {
7635 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7636 cntl |= CURSOR_MODE_DISABLE;
7637 }
6bbfa1c5 7638 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7639 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7640 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7641 }
65a21cd6
JB
7642 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7643
7644 intel_crtc->cursor_visible = visible;
7645 }
7646 /* and commit changes on next vblank */
b2ea8ef5 7647 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7648 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7649 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7650}
7651
cda4b7d3 7652/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7653static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7654 bool on)
cda4b7d3
CW
7655{
7656 struct drm_device *dev = crtc->dev;
7657 struct drm_i915_private *dev_priv = dev->dev_private;
7658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7659 int pipe = intel_crtc->pipe;
7660 int x = intel_crtc->cursor_x;
7661 int y = intel_crtc->cursor_y;
d6e4db15 7662 u32 base = 0, pos = 0;
cda4b7d3
CW
7663 bool visible;
7664
d6e4db15 7665 if (on)
cda4b7d3 7666 base = intel_crtc->cursor_addr;
cda4b7d3 7667
d6e4db15
VS
7668 if (x >= intel_crtc->config.pipe_src_w)
7669 base = 0;
7670
7671 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7672 base = 0;
7673
7674 if (x < 0) {
efc9064e 7675 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7676 base = 0;
7677
7678 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7679 x = -x;
7680 }
7681 pos |= x << CURSOR_X_SHIFT;
7682
7683 if (y < 0) {
efc9064e 7684 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7685 base = 0;
7686
7687 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7688 y = -y;
7689 }
7690 pos |= y << CURSOR_Y_SHIFT;
7691
7692 visible = base != 0;
560b85bb 7693 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7694 return;
7695
b3dc685e 7696 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7697 I915_WRITE(CURPOS_IVB(pipe), pos);
7698 ivb_update_cursor(crtc, base);
7699 } else {
7700 I915_WRITE(CURPOS(pipe), pos);
7701 if (IS_845G(dev) || IS_I865G(dev))
7702 i845_update_cursor(crtc, base);
7703 else
7704 i9xx_update_cursor(crtc, base);
7705 }
cda4b7d3
CW
7706}
7707
79e53945 7708static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7709 struct drm_file *file,
79e53945
JB
7710 uint32_t handle,
7711 uint32_t width, uint32_t height)
7712{
7713 struct drm_device *dev = crtc->dev;
7714 struct drm_i915_private *dev_priv = dev->dev_private;
7715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7716 struct drm_i915_gem_object *obj;
64f962e3 7717 unsigned old_width;
cda4b7d3 7718 uint32_t addr;
3f8bc370 7719 int ret;
79e53945 7720
79e53945
JB
7721 /* if we want to turn off the cursor ignore width and height */
7722 if (!handle) {
28c97730 7723 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7724 addr = 0;
05394f39 7725 obj = NULL;
5004417d 7726 mutex_lock(&dev->struct_mutex);
3f8bc370 7727 goto finish;
79e53945
JB
7728 }
7729
4726e0b0
SK
7730 /* Check for which cursor types we support */
7731 if (!((width == 64 && height == 64) ||
7732 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7733 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7734 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
7735 return -EINVAL;
7736 }
7737
05394f39 7738 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7739 if (&obj->base == NULL)
79e53945
JB
7740 return -ENOENT;
7741
05394f39 7742 if (obj->base.size < width * height * 4) {
3b25b31f 7743 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7744 ret = -ENOMEM;
7745 goto fail;
79e53945
JB
7746 }
7747
71acb5eb 7748 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7749 mutex_lock(&dev->struct_mutex);
3d13ef2e 7750 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7751 unsigned alignment;
7752
d9e86c0e 7753 if (obj->tiling_mode) {
3b25b31f 7754 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7755 ret = -EINVAL;
7756 goto fail_locked;
7757 }
7758
693db184
CW
7759 /* Note that the w/a also requires 2 PTE of padding following
7760 * the bo. We currently fill all unused PTE with the shadow
7761 * page and so we should always have valid PTE following the
7762 * cursor preventing the VT-d warning.
7763 */
7764 alignment = 0;
7765 if (need_vtd_wa(dev))
7766 alignment = 64*1024;
7767
7768 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7769 if (ret) {
3b25b31f 7770 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7771 goto fail_locked;
e7b526bb
CW
7772 }
7773
d9e86c0e
CW
7774 ret = i915_gem_object_put_fence(obj);
7775 if (ret) {
3b25b31f 7776 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7777 goto fail_unpin;
7778 }
7779
f343c5f6 7780 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7781 } else {
6eeefaf3 7782 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7783 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7784 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7785 align);
71acb5eb 7786 if (ret) {
3b25b31f 7787 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7788 goto fail_locked;
71acb5eb 7789 }
05394f39 7790 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7791 }
7792
a6c45cf0 7793 if (IS_GEN2(dev))
14b60391
JB
7794 I915_WRITE(CURSIZE, (height << 12) | width);
7795
3f8bc370 7796 finish:
3f8bc370 7797 if (intel_crtc->cursor_bo) {
3d13ef2e 7798 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7799 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7800 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7801 } else
cc98b413 7802 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7803 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7804 }
80824003 7805
7f9872e0 7806 mutex_unlock(&dev->struct_mutex);
3f8bc370 7807
64f962e3
CW
7808 old_width = intel_crtc->cursor_width;
7809
3f8bc370 7810 intel_crtc->cursor_addr = addr;
05394f39 7811 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7812 intel_crtc->cursor_width = width;
7813 intel_crtc->cursor_height = height;
7814
64f962e3
CW
7815 if (intel_crtc->active) {
7816 if (old_width != width)
7817 intel_update_watermarks(crtc);
f2f5f771 7818 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 7819 }
3f8bc370 7820
79e53945 7821 return 0;
e7b526bb 7822fail_unpin:
cc98b413 7823 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7824fail_locked:
34b8686e 7825 mutex_unlock(&dev->struct_mutex);
bc9025bd 7826fail:
05394f39 7827 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7828 return ret;
79e53945
JB
7829}
7830
7831static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7832{
79e53945 7833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7834
92e76c8c
VS
7835 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7836 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7837
f2f5f771
VS
7838 if (intel_crtc->active)
7839 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7840
7841 return 0;
b8c00ac5
DA
7842}
7843
79e53945 7844static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7845 u16 *blue, uint32_t start, uint32_t size)
79e53945 7846{
7203425a 7847 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7849
7203425a 7850 for (i = start; i < end; i++) {
79e53945
JB
7851 intel_crtc->lut_r[i] = red[i] >> 8;
7852 intel_crtc->lut_g[i] = green[i] >> 8;
7853 intel_crtc->lut_b[i] = blue[i] >> 8;
7854 }
7855
7856 intel_crtc_load_lut(crtc);
7857}
7858
79e53945
JB
7859/* VESA 640x480x72Hz mode to set on the pipe */
7860static struct drm_display_mode load_detect_mode = {
7861 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7862 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7863};
7864
a8bb6818
DV
7865struct drm_framebuffer *
7866__intel_framebuffer_create(struct drm_device *dev,
7867 struct drm_mode_fb_cmd2 *mode_cmd,
7868 struct drm_i915_gem_object *obj)
d2dff872
CW
7869{
7870 struct intel_framebuffer *intel_fb;
7871 int ret;
7872
7873 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7874 if (!intel_fb) {
7875 drm_gem_object_unreference_unlocked(&obj->base);
7876 return ERR_PTR(-ENOMEM);
7877 }
7878
7879 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7880 if (ret)
7881 goto err;
d2dff872
CW
7882
7883 return &intel_fb->base;
dd4916c5
DV
7884err:
7885 drm_gem_object_unreference_unlocked(&obj->base);
7886 kfree(intel_fb);
7887
7888 return ERR_PTR(ret);
d2dff872
CW
7889}
7890
b5ea642a 7891static struct drm_framebuffer *
a8bb6818
DV
7892intel_framebuffer_create(struct drm_device *dev,
7893 struct drm_mode_fb_cmd2 *mode_cmd,
7894 struct drm_i915_gem_object *obj)
7895{
7896 struct drm_framebuffer *fb;
7897 int ret;
7898
7899 ret = i915_mutex_lock_interruptible(dev);
7900 if (ret)
7901 return ERR_PTR(ret);
7902 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7903 mutex_unlock(&dev->struct_mutex);
7904
7905 return fb;
7906}
7907
d2dff872
CW
7908static u32
7909intel_framebuffer_pitch_for_width(int width, int bpp)
7910{
7911 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7912 return ALIGN(pitch, 64);
7913}
7914
7915static u32
7916intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7917{
7918 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7919 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7920}
7921
7922static struct drm_framebuffer *
7923intel_framebuffer_create_for_mode(struct drm_device *dev,
7924 struct drm_display_mode *mode,
7925 int depth, int bpp)
7926{
7927 struct drm_i915_gem_object *obj;
0fed39bd 7928 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7929
7930 obj = i915_gem_alloc_object(dev,
7931 intel_framebuffer_size_for_mode(mode, bpp));
7932 if (obj == NULL)
7933 return ERR_PTR(-ENOMEM);
7934
7935 mode_cmd.width = mode->hdisplay;
7936 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7937 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7938 bpp);
5ca0c34a 7939 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7940
7941 return intel_framebuffer_create(dev, &mode_cmd, obj);
7942}
7943
7944static struct drm_framebuffer *
7945mode_fits_in_fbdev(struct drm_device *dev,
7946 struct drm_display_mode *mode)
7947{
4520f53a 7948#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7949 struct drm_i915_private *dev_priv = dev->dev_private;
7950 struct drm_i915_gem_object *obj;
7951 struct drm_framebuffer *fb;
7952
4c0e5528 7953 if (!dev_priv->fbdev)
d2dff872
CW
7954 return NULL;
7955
4c0e5528 7956 if (!dev_priv->fbdev->fb)
d2dff872
CW
7957 return NULL;
7958
4c0e5528
DV
7959 obj = dev_priv->fbdev->fb->obj;
7960 BUG_ON(!obj);
7961
8bcd4553 7962 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7963 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7964 fb->bits_per_pixel))
d2dff872
CW
7965 return NULL;
7966
01f2c773 7967 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7968 return NULL;
7969
7970 return fb;
4520f53a
DV
7971#else
7972 return NULL;
7973#endif
d2dff872
CW
7974}
7975
d2434ab7 7976bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7977 struct drm_display_mode *mode,
8261b191 7978 struct intel_load_detect_pipe *old)
79e53945
JB
7979{
7980 struct intel_crtc *intel_crtc;
d2434ab7
DV
7981 struct intel_encoder *intel_encoder =
7982 intel_attached_encoder(connector);
79e53945 7983 struct drm_crtc *possible_crtc;
4ef69c7a 7984 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7985 struct drm_crtc *crtc = NULL;
7986 struct drm_device *dev = encoder->dev;
94352cf9 7987 struct drm_framebuffer *fb;
79e53945
JB
7988 int i = -1;
7989
d2dff872
CW
7990 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7991 connector->base.id, drm_get_connector_name(connector),
7992 encoder->base.id, drm_get_encoder_name(encoder));
7993
79e53945
JB
7994 /*
7995 * Algorithm gets a little messy:
7a5e4805 7996 *
79e53945
JB
7997 * - if the connector already has an assigned crtc, use it (but make
7998 * sure it's on first)
7a5e4805 7999 *
79e53945
JB
8000 * - try to find the first unused crtc that can drive this connector,
8001 * and use that if we find one
79e53945
JB
8002 */
8003
8004 /* See if we already have a CRTC for this connector */
8005 if (encoder->crtc) {
8006 crtc = encoder->crtc;
8261b191 8007
7b24056b
DV
8008 mutex_lock(&crtc->mutex);
8009
24218aac 8010 old->dpms_mode = connector->dpms;
8261b191
CW
8011 old->load_detect_temp = false;
8012
8013 /* Make sure the crtc and connector are running */
24218aac
DV
8014 if (connector->dpms != DRM_MODE_DPMS_ON)
8015 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8016
7173188d 8017 return true;
79e53945
JB
8018 }
8019
8020 /* Find an unused one (if possible) */
8021 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8022 i++;
8023 if (!(encoder->possible_crtcs & (1 << i)))
8024 continue;
8025 if (!possible_crtc->enabled) {
8026 crtc = possible_crtc;
8027 break;
8028 }
79e53945
JB
8029 }
8030
8031 /*
8032 * If we didn't find an unused CRTC, don't use any.
8033 */
8034 if (!crtc) {
7173188d
CW
8035 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8036 return false;
79e53945
JB
8037 }
8038
7b24056b 8039 mutex_lock(&crtc->mutex);
fc303101
DV
8040 intel_encoder->new_crtc = to_intel_crtc(crtc);
8041 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8042
8043 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8044 intel_crtc->new_enabled = true;
8045 intel_crtc->new_config = &intel_crtc->config;
24218aac 8046 old->dpms_mode = connector->dpms;
8261b191 8047 old->load_detect_temp = true;
d2dff872 8048 old->release_fb = NULL;
79e53945 8049
6492711d
CW
8050 if (!mode)
8051 mode = &load_detect_mode;
79e53945 8052
d2dff872
CW
8053 /* We need a framebuffer large enough to accommodate all accesses
8054 * that the plane may generate whilst we perform load detection.
8055 * We can not rely on the fbcon either being present (we get called
8056 * during its initialisation to detect all boot displays, or it may
8057 * not even exist) or that it is large enough to satisfy the
8058 * requested mode.
8059 */
94352cf9
DV
8060 fb = mode_fits_in_fbdev(dev, mode);
8061 if (fb == NULL) {
d2dff872 8062 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8063 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8064 old->release_fb = fb;
d2dff872
CW
8065 } else
8066 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8067 if (IS_ERR(fb)) {
d2dff872 8068 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8069 goto fail;
79e53945 8070 }
79e53945 8071
c0c36b94 8072 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8073 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8074 if (old->release_fb)
8075 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8076 goto fail;
79e53945 8077 }
7173188d 8078
79e53945 8079 /* let the connector get through one full cycle before testing */
9d0498a2 8080 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8081 return true;
412b61d8
VS
8082
8083 fail:
8084 intel_crtc->new_enabled = crtc->enabled;
8085 if (intel_crtc->new_enabled)
8086 intel_crtc->new_config = &intel_crtc->config;
8087 else
8088 intel_crtc->new_config = NULL;
8089 mutex_unlock(&crtc->mutex);
8090 return false;
79e53945
JB
8091}
8092
d2434ab7 8093void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8094 struct intel_load_detect_pipe *old)
79e53945 8095{
d2434ab7
DV
8096 struct intel_encoder *intel_encoder =
8097 intel_attached_encoder(connector);
4ef69c7a 8098 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8099 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8101
d2dff872
CW
8102 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8103 connector->base.id, drm_get_connector_name(connector),
8104 encoder->base.id, drm_get_encoder_name(encoder));
8105
8261b191 8106 if (old->load_detect_temp) {
fc303101
DV
8107 to_intel_connector(connector)->new_encoder = NULL;
8108 intel_encoder->new_crtc = NULL;
412b61d8
VS
8109 intel_crtc->new_enabled = false;
8110 intel_crtc->new_config = NULL;
fc303101 8111 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8112
36206361
DV
8113 if (old->release_fb) {
8114 drm_framebuffer_unregister_private(old->release_fb);
8115 drm_framebuffer_unreference(old->release_fb);
8116 }
d2dff872 8117
67c96400 8118 mutex_unlock(&crtc->mutex);
0622a53c 8119 return;
79e53945
JB
8120 }
8121
c751ce4f 8122 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8123 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8124 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8125
8126 mutex_unlock(&crtc->mutex);
79e53945
JB
8127}
8128
da4a1efa
VS
8129static int i9xx_pll_refclk(struct drm_device *dev,
8130 const struct intel_crtc_config *pipe_config)
8131{
8132 struct drm_i915_private *dev_priv = dev->dev_private;
8133 u32 dpll = pipe_config->dpll_hw_state.dpll;
8134
8135 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8136 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8137 else if (HAS_PCH_SPLIT(dev))
8138 return 120000;
8139 else if (!IS_GEN2(dev))
8140 return 96000;
8141 else
8142 return 48000;
8143}
8144
79e53945 8145/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8146static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8147 struct intel_crtc_config *pipe_config)
79e53945 8148{
f1f644dc 8149 struct drm_device *dev = crtc->base.dev;
79e53945 8150 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8151 int pipe = pipe_config->cpu_transcoder;
293623f7 8152 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8153 u32 fp;
8154 intel_clock_t clock;
da4a1efa 8155 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8156
8157 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8158 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8159 else
293623f7 8160 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8161
8162 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8163 if (IS_PINEVIEW(dev)) {
8164 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8165 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8166 } else {
8167 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8168 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8169 }
8170
a6c45cf0 8171 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8172 if (IS_PINEVIEW(dev))
8173 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8174 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8175 else
8176 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8177 DPLL_FPA01_P1_POST_DIV_SHIFT);
8178
8179 switch (dpll & DPLL_MODE_MASK) {
8180 case DPLLB_MODE_DAC_SERIAL:
8181 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8182 5 : 10;
8183 break;
8184 case DPLLB_MODE_LVDS:
8185 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8186 7 : 14;
8187 break;
8188 default:
28c97730 8189 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8190 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8191 return;
79e53945
JB
8192 }
8193
ac58c3f0 8194 if (IS_PINEVIEW(dev))
da4a1efa 8195 pineview_clock(refclk, &clock);
ac58c3f0 8196 else
da4a1efa 8197 i9xx_clock(refclk, &clock);
79e53945 8198 } else {
0fb58223 8199 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8200 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8201
8202 if (is_lvds) {
8203 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8204 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8205
8206 if (lvds & LVDS_CLKB_POWER_UP)
8207 clock.p2 = 7;
8208 else
8209 clock.p2 = 14;
79e53945
JB
8210 } else {
8211 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8212 clock.p1 = 2;
8213 else {
8214 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8215 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8216 }
8217 if (dpll & PLL_P2_DIVIDE_BY_4)
8218 clock.p2 = 4;
8219 else
8220 clock.p2 = 2;
79e53945 8221 }
da4a1efa
VS
8222
8223 i9xx_clock(refclk, &clock);
79e53945
JB
8224 }
8225
18442d08
VS
8226 /*
8227 * This value includes pixel_multiplier. We will use
241bfc38 8228 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8229 * encoder's get_config() function.
8230 */
8231 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8232}
8233
6878da05
VS
8234int intel_dotclock_calculate(int link_freq,
8235 const struct intel_link_m_n *m_n)
f1f644dc 8236{
f1f644dc
JB
8237 /*
8238 * The calculation for the data clock is:
1041a02f 8239 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8240 * But we want to avoid losing precison if possible, so:
1041a02f 8241 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8242 *
8243 * and the link clock is simpler:
1041a02f 8244 * link_clock = (m * link_clock) / n
f1f644dc
JB
8245 */
8246
6878da05
VS
8247 if (!m_n->link_n)
8248 return 0;
f1f644dc 8249
6878da05
VS
8250 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8251}
f1f644dc 8252
18442d08
VS
8253static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8254 struct intel_crtc_config *pipe_config)
6878da05
VS
8255{
8256 struct drm_device *dev = crtc->base.dev;
79e53945 8257
18442d08
VS
8258 /* read out port_clock from the DPLL */
8259 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8260
f1f644dc 8261 /*
18442d08 8262 * This value does not include pixel_multiplier.
241bfc38 8263 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8264 * agree once we know their relationship in the encoder's
8265 * get_config() function.
79e53945 8266 */
241bfc38 8267 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8268 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8269 &pipe_config->fdi_m_n);
79e53945
JB
8270}
8271
8272/** Returns the currently programmed mode of the given pipe. */
8273struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8274 struct drm_crtc *crtc)
8275{
548f245b 8276 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8278 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8279 struct drm_display_mode *mode;
f1f644dc 8280 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8281 int htot = I915_READ(HTOTAL(cpu_transcoder));
8282 int hsync = I915_READ(HSYNC(cpu_transcoder));
8283 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8284 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8285 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8286
8287 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8288 if (!mode)
8289 return NULL;
8290
f1f644dc
JB
8291 /*
8292 * Construct a pipe_config sufficient for getting the clock info
8293 * back out of crtc_clock_get.
8294 *
8295 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8296 * to use a real value here instead.
8297 */
293623f7 8298 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8299 pipe_config.pixel_multiplier = 1;
293623f7
VS
8300 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8301 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8302 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8303 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8304
773ae034 8305 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8306 mode->hdisplay = (htot & 0xffff) + 1;
8307 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8308 mode->hsync_start = (hsync & 0xffff) + 1;
8309 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8310 mode->vdisplay = (vtot & 0xffff) + 1;
8311 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8312 mode->vsync_start = (vsync & 0xffff) + 1;
8313 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8314
8315 drm_mode_set_name(mode);
79e53945
JB
8316
8317 return mode;
8318}
8319
3dec0095 8320static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8321{
8322 struct drm_device *dev = crtc->dev;
fbee40df 8323 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8325 int pipe = intel_crtc->pipe;
dbdc6479
JB
8326 int dpll_reg = DPLL(pipe);
8327 int dpll;
652c393a 8328
bad720ff 8329 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8330 return;
8331
8332 if (!dev_priv->lvds_downclock_avail)
8333 return;
8334
dbdc6479 8335 dpll = I915_READ(dpll_reg);
652c393a 8336 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8337 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8338
8ac5a6d5 8339 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8340
8341 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8342 I915_WRITE(dpll_reg, dpll);
9d0498a2 8343 intel_wait_for_vblank(dev, pipe);
dbdc6479 8344
652c393a
JB
8345 dpll = I915_READ(dpll_reg);
8346 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8347 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8348 }
652c393a
JB
8349}
8350
8351static void intel_decrease_pllclock(struct drm_crtc *crtc)
8352{
8353 struct drm_device *dev = crtc->dev;
fbee40df 8354 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8356
bad720ff 8357 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8358 return;
8359
8360 if (!dev_priv->lvds_downclock_avail)
8361 return;
8362
8363 /*
8364 * Since this is called by a timer, we should never get here in
8365 * the manual case.
8366 */
8367 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8368 int pipe = intel_crtc->pipe;
8369 int dpll_reg = DPLL(pipe);
8370 int dpll;
f6e5b160 8371
44d98a61 8372 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8373
8ac5a6d5 8374 assert_panel_unlocked(dev_priv, pipe);
652c393a 8375
dc257cf1 8376 dpll = I915_READ(dpll_reg);
652c393a
JB
8377 dpll |= DISPLAY_RATE_SELECT_FPA1;
8378 I915_WRITE(dpll_reg, dpll);
9d0498a2 8379 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8380 dpll = I915_READ(dpll_reg);
8381 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8382 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8383 }
8384
8385}
8386
f047e395
CW
8387void intel_mark_busy(struct drm_device *dev)
8388{
c67a470b
PZ
8389 struct drm_i915_private *dev_priv = dev->dev_private;
8390
f62a0076
CW
8391 if (dev_priv->mm.busy)
8392 return;
8393
43694d69 8394 intel_runtime_pm_get(dev_priv);
c67a470b 8395 i915_update_gfx_val(dev_priv);
f62a0076 8396 dev_priv->mm.busy = true;
f047e395
CW
8397}
8398
8399void intel_mark_idle(struct drm_device *dev)
652c393a 8400{
c67a470b 8401 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8402 struct drm_crtc *crtc;
652c393a 8403
f62a0076
CW
8404 if (!dev_priv->mm.busy)
8405 return;
8406
8407 dev_priv->mm.busy = false;
8408
d330a953 8409 if (!i915.powersave)
bb4cdd53 8410 goto out;
652c393a 8411
652c393a 8412 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8413 if (!crtc->primary->fb)
652c393a
JB
8414 continue;
8415
725a5b54 8416 intel_decrease_pllclock(crtc);
652c393a 8417 }
b29c19b6 8418
3d13ef2e 8419 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8420 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8421
8422out:
43694d69 8423 intel_runtime_pm_put(dev_priv);
652c393a
JB
8424}
8425
c65355bb
CW
8426void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8427 struct intel_ring_buffer *ring)
652c393a 8428{
f047e395
CW
8429 struct drm_device *dev = obj->base.dev;
8430 struct drm_crtc *crtc;
652c393a 8431
d330a953 8432 if (!i915.powersave)
acb87dfb
CW
8433 return;
8434
652c393a 8435 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8436 if (!crtc->primary->fb)
652c393a
JB
8437 continue;
8438
f4510a27 8439 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8440 continue;
8441
8442 intel_increase_pllclock(crtc);
8443 if (ring && intel_fbc_enabled(dev))
8444 ring->fbc_dirty = true;
652c393a
JB
8445 }
8446}
8447
79e53945
JB
8448static void intel_crtc_destroy(struct drm_crtc *crtc)
8449{
8450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8451 struct drm_device *dev = crtc->dev;
8452 struct intel_unpin_work *work;
8453 unsigned long flags;
8454
8455 spin_lock_irqsave(&dev->event_lock, flags);
8456 work = intel_crtc->unpin_work;
8457 intel_crtc->unpin_work = NULL;
8458 spin_unlock_irqrestore(&dev->event_lock, flags);
8459
8460 if (work) {
8461 cancel_work_sync(&work->work);
8462 kfree(work);
8463 }
79e53945 8464
40ccc72b
MK
8465 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8466
79e53945 8467 drm_crtc_cleanup(crtc);
67e77c5a 8468
79e53945
JB
8469 kfree(intel_crtc);
8470}
8471
6b95a207
KH
8472static void intel_unpin_work_fn(struct work_struct *__work)
8473{
8474 struct intel_unpin_work *work =
8475 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8476 struct drm_device *dev = work->crtc->dev;
6b95a207 8477
b4a98e57 8478 mutex_lock(&dev->struct_mutex);
1690e1eb 8479 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8480 drm_gem_object_unreference(&work->pending_flip_obj->base);
8481 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8482
b4a98e57
CW
8483 intel_update_fbc(dev);
8484 mutex_unlock(&dev->struct_mutex);
8485
8486 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8487 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8488
6b95a207
KH
8489 kfree(work);
8490}
8491
1afe3e9d 8492static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8493 struct drm_crtc *crtc)
6b95a207 8494{
fbee40df 8495 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8497 struct intel_unpin_work *work;
6b95a207
KH
8498 unsigned long flags;
8499
8500 /* Ignore early vblank irqs */
8501 if (intel_crtc == NULL)
8502 return;
8503
8504 spin_lock_irqsave(&dev->event_lock, flags);
8505 work = intel_crtc->unpin_work;
e7d841ca
CW
8506
8507 /* Ensure we don't miss a work->pending update ... */
8508 smp_rmb();
8509
8510 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8511 spin_unlock_irqrestore(&dev->event_lock, flags);
8512 return;
8513 }
8514
e7d841ca
CW
8515 /* and that the unpin work is consistent wrt ->pending. */
8516 smp_rmb();
8517
6b95a207 8518 intel_crtc->unpin_work = NULL;
6b95a207 8519
45a066eb
RC
8520 if (work->event)
8521 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8522
0af7e4df
MK
8523 drm_vblank_put(dev, intel_crtc->pipe);
8524
6b95a207
KH
8525 spin_unlock_irqrestore(&dev->event_lock, flags);
8526
2c10d571 8527 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8528
8529 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8530
8531 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8532}
8533
1afe3e9d
JB
8534void intel_finish_page_flip(struct drm_device *dev, int pipe)
8535{
fbee40df 8536 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8537 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8538
49b14a5c 8539 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8540}
8541
8542void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8543{
fbee40df 8544 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8545 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8546
49b14a5c 8547 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8548}
8549
6b95a207
KH
8550void intel_prepare_page_flip(struct drm_device *dev, int plane)
8551{
fbee40df 8552 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8553 struct intel_crtc *intel_crtc =
8554 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8555 unsigned long flags;
8556
e7d841ca
CW
8557 /* NB: An MMIO update of the plane base pointer will also
8558 * generate a page-flip completion irq, i.e. every modeset
8559 * is also accompanied by a spurious intel_prepare_page_flip().
8560 */
6b95a207 8561 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8562 if (intel_crtc->unpin_work)
8563 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8564 spin_unlock_irqrestore(&dev->event_lock, flags);
8565}
8566
e7d841ca
CW
8567inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8568{
8569 /* Ensure that the work item is consistent when activating it ... */
8570 smp_wmb();
8571 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8572 /* and that it is marked active as soon as the irq could fire. */
8573 smp_wmb();
8574}
8575
8c9f3aaf
JB
8576static int intel_gen2_queue_flip(struct drm_device *dev,
8577 struct drm_crtc *crtc,
8578 struct drm_framebuffer *fb,
ed8d1975
KP
8579 struct drm_i915_gem_object *obj,
8580 uint32_t flags)
8c9f3aaf
JB
8581{
8582 struct drm_i915_private *dev_priv = dev->dev_private;
8583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8584 u32 flip_mask;
6d90c952 8585 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8586 int ret;
8587
6d90c952 8588 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8589 if (ret)
83d4092b 8590 goto err;
8c9f3aaf 8591
6d90c952 8592 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8593 if (ret)
83d4092b 8594 goto err_unpin;
8c9f3aaf
JB
8595
8596 /* Can't queue multiple flips, so wait for the previous
8597 * one to finish before executing the next.
8598 */
8599 if (intel_crtc->plane)
8600 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8601 else
8602 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8603 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8604 intel_ring_emit(ring, MI_NOOP);
8605 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8606 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8607 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8608 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8609 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8610
8611 intel_mark_page_flip_active(intel_crtc);
09246732 8612 __intel_ring_advance(ring);
83d4092b
CW
8613 return 0;
8614
8615err_unpin:
8616 intel_unpin_fb_obj(obj);
8617err:
8c9f3aaf
JB
8618 return ret;
8619}
8620
8621static int intel_gen3_queue_flip(struct drm_device *dev,
8622 struct drm_crtc *crtc,
8623 struct drm_framebuffer *fb,
ed8d1975
KP
8624 struct drm_i915_gem_object *obj,
8625 uint32_t flags)
8c9f3aaf
JB
8626{
8627 struct drm_i915_private *dev_priv = dev->dev_private;
8628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8629 u32 flip_mask;
6d90c952 8630 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8631 int ret;
8632
6d90c952 8633 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8634 if (ret)
83d4092b 8635 goto err;
8c9f3aaf 8636
6d90c952 8637 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8638 if (ret)
83d4092b 8639 goto err_unpin;
8c9f3aaf
JB
8640
8641 if (intel_crtc->plane)
8642 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8643 else
8644 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8645 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8646 intel_ring_emit(ring, MI_NOOP);
8647 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8648 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8649 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8650 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8651 intel_ring_emit(ring, MI_NOOP);
8652
e7d841ca 8653 intel_mark_page_flip_active(intel_crtc);
09246732 8654 __intel_ring_advance(ring);
83d4092b
CW
8655 return 0;
8656
8657err_unpin:
8658 intel_unpin_fb_obj(obj);
8659err:
8c9f3aaf
JB
8660 return ret;
8661}
8662
8663static int intel_gen4_queue_flip(struct drm_device *dev,
8664 struct drm_crtc *crtc,
8665 struct drm_framebuffer *fb,
ed8d1975
KP
8666 struct drm_i915_gem_object *obj,
8667 uint32_t flags)
8c9f3aaf
JB
8668{
8669 struct drm_i915_private *dev_priv = dev->dev_private;
8670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8671 uint32_t pf, pipesrc;
6d90c952 8672 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8673 int ret;
8674
6d90c952 8675 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8676 if (ret)
83d4092b 8677 goto err;
8c9f3aaf 8678
6d90c952 8679 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8680 if (ret)
83d4092b 8681 goto err_unpin;
8c9f3aaf
JB
8682
8683 /* i965+ uses the linear or tiled offsets from the
8684 * Display Registers (which do not change across a page-flip)
8685 * so we need only reprogram the base address.
8686 */
6d90c952
DV
8687 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8688 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8689 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8690 intel_ring_emit(ring,
f343c5f6 8691 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8692 obj->tiling_mode);
8c9f3aaf
JB
8693
8694 /* XXX Enabling the panel-fitter across page-flip is so far
8695 * untested on non-native modes, so ignore it for now.
8696 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8697 */
8698 pf = 0;
8699 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8700 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8701
8702 intel_mark_page_flip_active(intel_crtc);
09246732 8703 __intel_ring_advance(ring);
83d4092b
CW
8704 return 0;
8705
8706err_unpin:
8707 intel_unpin_fb_obj(obj);
8708err:
8c9f3aaf
JB
8709 return ret;
8710}
8711
8712static int intel_gen6_queue_flip(struct drm_device *dev,
8713 struct drm_crtc *crtc,
8714 struct drm_framebuffer *fb,
ed8d1975
KP
8715 struct drm_i915_gem_object *obj,
8716 uint32_t flags)
8c9f3aaf
JB
8717{
8718 struct drm_i915_private *dev_priv = dev->dev_private;
8719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8720 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8721 uint32_t pf, pipesrc;
8722 int ret;
8723
6d90c952 8724 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8725 if (ret)
83d4092b 8726 goto err;
8c9f3aaf 8727
6d90c952 8728 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8729 if (ret)
83d4092b 8730 goto err_unpin;
8c9f3aaf 8731
6d90c952
DV
8732 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8733 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8734 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8735 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8736
dc257cf1
DV
8737 /* Contrary to the suggestions in the documentation,
8738 * "Enable Panel Fitter" does not seem to be required when page
8739 * flipping with a non-native mode, and worse causes a normal
8740 * modeset to fail.
8741 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8742 */
8743 pf = 0;
8c9f3aaf 8744 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8745 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8746
8747 intel_mark_page_flip_active(intel_crtc);
09246732 8748 __intel_ring_advance(ring);
83d4092b
CW
8749 return 0;
8750
8751err_unpin:
8752 intel_unpin_fb_obj(obj);
8753err:
8c9f3aaf
JB
8754 return ret;
8755}
8756
7c9017e5
JB
8757static int intel_gen7_queue_flip(struct drm_device *dev,
8758 struct drm_crtc *crtc,
8759 struct drm_framebuffer *fb,
ed8d1975
KP
8760 struct drm_i915_gem_object *obj,
8761 uint32_t flags)
7c9017e5
JB
8762{
8763 struct drm_i915_private *dev_priv = dev->dev_private;
8764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8765 struct intel_ring_buffer *ring;
cb05d8de 8766 uint32_t plane_bit = 0;
ffe74d75
CW
8767 int len, ret;
8768
8769 ring = obj->ring;
1c5fd085 8770 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8771 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8772
8773 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8774 if (ret)
83d4092b 8775 goto err;
7c9017e5 8776
cb05d8de
DV
8777 switch(intel_crtc->plane) {
8778 case PLANE_A:
8779 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8780 break;
8781 case PLANE_B:
8782 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8783 break;
8784 case PLANE_C:
8785 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8786 break;
8787 default:
8788 WARN_ONCE(1, "unknown plane in flip command\n");
8789 ret = -ENODEV;
ab3951eb 8790 goto err_unpin;
cb05d8de
DV
8791 }
8792
ffe74d75 8793 len = 4;
f476828a 8794 if (ring->id == RCS) {
ffe74d75 8795 len += 6;
f476828a
DL
8796 /*
8797 * On Gen 8, SRM is now taking an extra dword to accommodate
8798 * 48bits addresses, and we need a NOOP for the batch size to
8799 * stay even.
8800 */
8801 if (IS_GEN8(dev))
8802 len += 2;
8803 }
ffe74d75 8804
f66fab8e
VS
8805 /*
8806 * BSpec MI_DISPLAY_FLIP for IVB:
8807 * "The full packet must be contained within the same cache line."
8808 *
8809 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8810 * cacheline, if we ever start emitting more commands before
8811 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8812 * then do the cacheline alignment, and finally emit the
8813 * MI_DISPLAY_FLIP.
8814 */
8815 ret = intel_ring_cacheline_align(ring);
8816 if (ret)
8817 goto err_unpin;
8818
ffe74d75 8819 ret = intel_ring_begin(ring, len);
7c9017e5 8820 if (ret)
83d4092b 8821 goto err_unpin;
7c9017e5 8822
ffe74d75
CW
8823 /* Unmask the flip-done completion message. Note that the bspec says that
8824 * we should do this for both the BCS and RCS, and that we must not unmask
8825 * more than one flip event at any time (or ensure that one flip message
8826 * can be sent by waiting for flip-done prior to queueing new flips).
8827 * Experimentation says that BCS works despite DERRMR masking all
8828 * flip-done completion events and that unmasking all planes at once
8829 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8830 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8831 */
8832 if (ring->id == RCS) {
8833 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8834 intel_ring_emit(ring, DERRMR);
8835 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8836 DERRMR_PIPEB_PRI_FLIP_DONE |
8837 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
8838 if (IS_GEN8(dev))
8839 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8840 MI_SRM_LRM_GLOBAL_GTT);
8841 else
8842 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8843 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8844 intel_ring_emit(ring, DERRMR);
8845 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
8846 if (IS_GEN8(dev)) {
8847 intel_ring_emit(ring, 0);
8848 intel_ring_emit(ring, MI_NOOP);
8849 }
ffe74d75
CW
8850 }
8851
cb05d8de 8852 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8853 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8854 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8855 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8856
8857 intel_mark_page_flip_active(intel_crtc);
09246732 8858 __intel_ring_advance(ring);
83d4092b
CW
8859 return 0;
8860
8861err_unpin:
8862 intel_unpin_fb_obj(obj);
8863err:
7c9017e5
JB
8864 return ret;
8865}
8866
8c9f3aaf
JB
8867static int intel_default_queue_flip(struct drm_device *dev,
8868 struct drm_crtc *crtc,
8869 struct drm_framebuffer *fb,
ed8d1975
KP
8870 struct drm_i915_gem_object *obj,
8871 uint32_t flags)
8c9f3aaf
JB
8872{
8873 return -ENODEV;
8874}
8875
6b95a207
KH
8876static int intel_crtc_page_flip(struct drm_crtc *crtc,
8877 struct drm_framebuffer *fb,
ed8d1975
KP
8878 struct drm_pending_vblank_event *event,
8879 uint32_t page_flip_flags)
6b95a207
KH
8880{
8881 struct drm_device *dev = crtc->dev;
8882 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 8883 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 8884 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8886 struct intel_unpin_work *work;
8c9f3aaf 8887 unsigned long flags;
52e68630 8888 int ret;
6b95a207 8889
e6a595d2 8890 /* Can't change pixel format via MI display flips. */
f4510a27 8891 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
8892 return -EINVAL;
8893
8894 /*
8895 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8896 * Note that pitch changes could also affect these register.
8897 */
8898 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
8899 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8900 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
8901 return -EINVAL;
8902
f900db47
CW
8903 if (i915_terminally_wedged(&dev_priv->gpu_error))
8904 goto out_hang;
8905
b14c5679 8906 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8907 if (work == NULL)
8908 return -ENOMEM;
8909
6b95a207 8910 work->event = event;
b4a98e57 8911 work->crtc = crtc;
4a35f83b 8912 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8913 INIT_WORK(&work->work, intel_unpin_work_fn);
8914
7317c75e
JB
8915 ret = drm_vblank_get(dev, intel_crtc->pipe);
8916 if (ret)
8917 goto free_work;
8918
6b95a207
KH
8919 /* We borrow the event spin lock for protecting unpin_work */
8920 spin_lock_irqsave(&dev->event_lock, flags);
8921 if (intel_crtc->unpin_work) {
8922 spin_unlock_irqrestore(&dev->event_lock, flags);
8923 kfree(work);
7317c75e 8924 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8925
8926 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8927 return -EBUSY;
8928 }
8929 intel_crtc->unpin_work = work;
8930 spin_unlock_irqrestore(&dev->event_lock, flags);
8931
b4a98e57
CW
8932 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8933 flush_workqueue(dev_priv->wq);
8934
79158103
CW
8935 ret = i915_mutex_lock_interruptible(dev);
8936 if (ret)
8937 goto cleanup;
6b95a207 8938
75dfca80 8939 /* Reference the objects for the scheduled work. */
05394f39
CW
8940 drm_gem_object_reference(&work->old_fb_obj->base);
8941 drm_gem_object_reference(&obj->base);
6b95a207 8942
f4510a27 8943 crtc->primary->fb = fb;
96b099fd 8944
e1f99ce6 8945 work->pending_flip_obj = obj;
e1f99ce6 8946
4e5359cd
SF
8947 work->enable_stall_check = true;
8948
b4a98e57 8949 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8950 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8951
ed8d1975 8952 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8953 if (ret)
8954 goto cleanup_pending;
6b95a207 8955
7782de3b 8956 intel_disable_fbc(dev);
c65355bb 8957 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8958 mutex_unlock(&dev->struct_mutex);
8959
e5510fac
JB
8960 trace_i915_flip_request(intel_crtc->plane, obj);
8961
6b95a207 8962 return 0;
96b099fd 8963
8c9f3aaf 8964cleanup_pending:
b4a98e57 8965 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 8966 crtc->primary->fb = old_fb;
05394f39
CW
8967 drm_gem_object_unreference(&work->old_fb_obj->base);
8968 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8969 mutex_unlock(&dev->struct_mutex);
8970
79158103 8971cleanup:
96b099fd
CW
8972 spin_lock_irqsave(&dev->event_lock, flags);
8973 intel_crtc->unpin_work = NULL;
8974 spin_unlock_irqrestore(&dev->event_lock, flags);
8975
7317c75e
JB
8976 drm_vblank_put(dev, intel_crtc->pipe);
8977free_work:
96b099fd
CW
8978 kfree(work);
8979
f900db47
CW
8980 if (ret == -EIO) {
8981out_hang:
8982 intel_crtc_wait_for_pending_flips(crtc);
8983 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8984 if (ret == 0 && event)
8985 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8986 }
96b099fd 8987 return ret;
6b95a207
KH
8988}
8989
f6e5b160 8990static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8991 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8992 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8993};
8994
9a935856
DV
8995/**
8996 * intel_modeset_update_staged_output_state
8997 *
8998 * Updates the staged output configuration state, e.g. after we've read out the
8999 * current hw state.
9000 */
9001static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9002{
7668851f 9003 struct intel_crtc *crtc;
9a935856
DV
9004 struct intel_encoder *encoder;
9005 struct intel_connector *connector;
f6e5b160 9006
9a935856
DV
9007 list_for_each_entry(connector, &dev->mode_config.connector_list,
9008 base.head) {
9009 connector->new_encoder =
9010 to_intel_encoder(connector->base.encoder);
9011 }
f6e5b160 9012
9a935856
DV
9013 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9014 base.head) {
9015 encoder->new_crtc =
9016 to_intel_crtc(encoder->base.crtc);
9017 }
7668851f
VS
9018
9019 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9020 base.head) {
9021 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9022
9023 if (crtc->new_enabled)
9024 crtc->new_config = &crtc->config;
9025 else
9026 crtc->new_config = NULL;
7668851f 9027 }
f6e5b160
CW
9028}
9029
9a935856
DV
9030/**
9031 * intel_modeset_commit_output_state
9032 *
9033 * This function copies the stage display pipe configuration to the real one.
9034 */
9035static void intel_modeset_commit_output_state(struct drm_device *dev)
9036{
7668851f 9037 struct intel_crtc *crtc;
9a935856
DV
9038 struct intel_encoder *encoder;
9039 struct intel_connector *connector;
f6e5b160 9040
9a935856
DV
9041 list_for_each_entry(connector, &dev->mode_config.connector_list,
9042 base.head) {
9043 connector->base.encoder = &connector->new_encoder->base;
9044 }
f6e5b160 9045
9a935856
DV
9046 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9047 base.head) {
9048 encoder->base.crtc = &encoder->new_crtc->base;
9049 }
7668851f
VS
9050
9051 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9052 base.head) {
9053 crtc->base.enabled = crtc->new_enabled;
9054 }
9a935856
DV
9055}
9056
050f7aeb
DV
9057static void
9058connected_sink_compute_bpp(struct intel_connector * connector,
9059 struct intel_crtc_config *pipe_config)
9060{
9061 int bpp = pipe_config->pipe_bpp;
9062
9063 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9064 connector->base.base.id,
9065 drm_get_connector_name(&connector->base));
9066
9067 /* Don't use an invalid EDID bpc value */
9068 if (connector->base.display_info.bpc &&
9069 connector->base.display_info.bpc * 3 < bpp) {
9070 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9071 bpp, connector->base.display_info.bpc*3);
9072 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9073 }
9074
9075 /* Clamp bpp to 8 on screens without EDID 1.4 */
9076 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9077 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9078 bpp);
9079 pipe_config->pipe_bpp = 24;
9080 }
9081}
9082
4e53c2e0 9083static int
050f7aeb
DV
9084compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9085 struct drm_framebuffer *fb,
9086 struct intel_crtc_config *pipe_config)
4e53c2e0 9087{
050f7aeb
DV
9088 struct drm_device *dev = crtc->base.dev;
9089 struct intel_connector *connector;
4e53c2e0
DV
9090 int bpp;
9091
d42264b1
DV
9092 switch (fb->pixel_format) {
9093 case DRM_FORMAT_C8:
4e53c2e0
DV
9094 bpp = 8*3; /* since we go through a colormap */
9095 break;
d42264b1
DV
9096 case DRM_FORMAT_XRGB1555:
9097 case DRM_FORMAT_ARGB1555:
9098 /* checked in intel_framebuffer_init already */
9099 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9100 return -EINVAL;
9101 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9102 bpp = 6*3; /* min is 18bpp */
9103 break;
d42264b1
DV
9104 case DRM_FORMAT_XBGR8888:
9105 case DRM_FORMAT_ABGR8888:
9106 /* checked in intel_framebuffer_init already */
9107 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9108 return -EINVAL;
9109 case DRM_FORMAT_XRGB8888:
9110 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9111 bpp = 8*3;
9112 break;
d42264b1
DV
9113 case DRM_FORMAT_XRGB2101010:
9114 case DRM_FORMAT_ARGB2101010:
9115 case DRM_FORMAT_XBGR2101010:
9116 case DRM_FORMAT_ABGR2101010:
9117 /* checked in intel_framebuffer_init already */
9118 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9119 return -EINVAL;
4e53c2e0
DV
9120 bpp = 10*3;
9121 break;
baba133a 9122 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9123 default:
9124 DRM_DEBUG_KMS("unsupported depth\n");
9125 return -EINVAL;
9126 }
9127
4e53c2e0
DV
9128 pipe_config->pipe_bpp = bpp;
9129
9130 /* Clamp display bpp to EDID value */
9131 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9132 base.head) {
1b829e05
DV
9133 if (!connector->new_encoder ||
9134 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9135 continue;
9136
050f7aeb 9137 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9138 }
9139
9140 return bpp;
9141}
9142
644db711
DV
9143static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9144{
9145 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9146 "type: 0x%x flags: 0x%x\n",
1342830c 9147 mode->crtc_clock,
644db711
DV
9148 mode->crtc_hdisplay, mode->crtc_hsync_start,
9149 mode->crtc_hsync_end, mode->crtc_htotal,
9150 mode->crtc_vdisplay, mode->crtc_vsync_start,
9151 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9152}
9153
c0b03411
DV
9154static void intel_dump_pipe_config(struct intel_crtc *crtc,
9155 struct intel_crtc_config *pipe_config,
9156 const char *context)
9157{
9158 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9159 context, pipe_name(crtc->pipe));
9160
9161 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9162 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9163 pipe_config->pipe_bpp, pipe_config->dither);
9164 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9165 pipe_config->has_pch_encoder,
9166 pipe_config->fdi_lanes,
9167 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9168 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9169 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9170 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9171 pipe_config->has_dp_encoder,
9172 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9173 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9174 pipe_config->dp_m_n.tu);
c0b03411
DV
9175 DRM_DEBUG_KMS("requested mode:\n");
9176 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9177 DRM_DEBUG_KMS("adjusted mode:\n");
9178 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9179 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9180 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9181 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9182 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9183 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9184 pipe_config->gmch_pfit.control,
9185 pipe_config->gmch_pfit.pgm_ratios,
9186 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9187 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9188 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9189 pipe_config->pch_pfit.size,
9190 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9191 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9192 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9193}
9194
bc079e8b
VS
9195static bool encoders_cloneable(const struct intel_encoder *a,
9196 const struct intel_encoder *b)
accfc0c5 9197{
bc079e8b
VS
9198 /* masks could be asymmetric, so check both ways */
9199 return a == b || (a->cloneable & (1 << b->type) &&
9200 b->cloneable & (1 << a->type));
9201}
9202
9203static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9204 struct intel_encoder *encoder)
9205{
9206 struct drm_device *dev = crtc->base.dev;
9207 struct intel_encoder *source_encoder;
9208
9209 list_for_each_entry(source_encoder,
9210 &dev->mode_config.encoder_list, base.head) {
9211 if (source_encoder->new_crtc != crtc)
9212 continue;
9213
9214 if (!encoders_cloneable(encoder, source_encoder))
9215 return false;
9216 }
9217
9218 return true;
9219}
9220
9221static bool check_encoder_cloning(struct intel_crtc *crtc)
9222{
9223 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9224 struct intel_encoder *encoder;
9225
bc079e8b
VS
9226 list_for_each_entry(encoder,
9227 &dev->mode_config.encoder_list, base.head) {
9228 if (encoder->new_crtc != crtc)
accfc0c5
DV
9229 continue;
9230
bc079e8b
VS
9231 if (!check_single_encoder_cloning(crtc, encoder))
9232 return false;
accfc0c5
DV
9233 }
9234
bc079e8b 9235 return true;
accfc0c5
DV
9236}
9237
b8cecdf5
DV
9238static struct intel_crtc_config *
9239intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9240 struct drm_framebuffer *fb,
b8cecdf5 9241 struct drm_display_mode *mode)
ee7b9f93 9242{
7758a113 9243 struct drm_device *dev = crtc->dev;
7758a113 9244 struct intel_encoder *encoder;
b8cecdf5 9245 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9246 int plane_bpp, ret = -EINVAL;
9247 bool retry = true;
ee7b9f93 9248
bc079e8b 9249 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9250 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9251 return ERR_PTR(-EINVAL);
9252 }
9253
b8cecdf5
DV
9254 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9255 if (!pipe_config)
7758a113
DV
9256 return ERR_PTR(-ENOMEM);
9257
b8cecdf5
DV
9258 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9259 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9260
e143a21c
DV
9261 pipe_config->cpu_transcoder =
9262 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9263 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9264
2960bc9c
ID
9265 /*
9266 * Sanitize sync polarity flags based on requested ones. If neither
9267 * positive or negative polarity is requested, treat this as meaning
9268 * negative polarity.
9269 */
9270 if (!(pipe_config->adjusted_mode.flags &
9271 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9272 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9273
9274 if (!(pipe_config->adjusted_mode.flags &
9275 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9276 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9277
050f7aeb
DV
9278 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9279 * plane pixel format and any sink constraints into account. Returns the
9280 * source plane bpp so that dithering can be selected on mismatches
9281 * after encoders and crtc also have had their say. */
9282 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9283 fb, pipe_config);
4e53c2e0
DV
9284 if (plane_bpp < 0)
9285 goto fail;
9286
e41a56be
VS
9287 /*
9288 * Determine the real pipe dimensions. Note that stereo modes can
9289 * increase the actual pipe size due to the frame doubling and
9290 * insertion of additional space for blanks between the frame. This
9291 * is stored in the crtc timings. We use the requested mode to do this
9292 * computation to clearly distinguish it from the adjusted mode, which
9293 * can be changed by the connectors in the below retry loop.
9294 */
9295 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9296 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9297 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9298
e29c22c0 9299encoder_retry:
ef1b460d 9300 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9301 pipe_config->port_clock = 0;
ef1b460d 9302 pipe_config->pixel_multiplier = 1;
ff9a6750 9303
135c81b8 9304 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9305 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9306
7758a113
DV
9307 /* Pass our mode to the connectors and the CRTC to give them a chance to
9308 * adjust it according to limitations or connector properties, and also
9309 * a chance to reject the mode entirely.
47f1c6c9 9310 */
7758a113
DV
9311 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9312 base.head) {
47f1c6c9 9313
7758a113
DV
9314 if (&encoder->new_crtc->base != crtc)
9315 continue;
7ae89233 9316
efea6e8e
DV
9317 if (!(encoder->compute_config(encoder, pipe_config))) {
9318 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9319 goto fail;
9320 }
ee7b9f93 9321 }
47f1c6c9 9322
ff9a6750
DV
9323 /* Set default port clock if not overwritten by the encoder. Needs to be
9324 * done afterwards in case the encoder adjusts the mode. */
9325 if (!pipe_config->port_clock)
241bfc38
DL
9326 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9327 * pipe_config->pixel_multiplier;
ff9a6750 9328
a43f6e0f 9329 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9330 if (ret < 0) {
7758a113
DV
9331 DRM_DEBUG_KMS("CRTC fixup failed\n");
9332 goto fail;
ee7b9f93 9333 }
e29c22c0
DV
9334
9335 if (ret == RETRY) {
9336 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9337 ret = -EINVAL;
9338 goto fail;
9339 }
9340
9341 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9342 retry = false;
9343 goto encoder_retry;
9344 }
9345
4e53c2e0
DV
9346 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9347 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9348 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9349
b8cecdf5 9350 return pipe_config;
7758a113 9351fail:
b8cecdf5 9352 kfree(pipe_config);
e29c22c0 9353 return ERR_PTR(ret);
ee7b9f93 9354}
47f1c6c9 9355
e2e1ed41
DV
9356/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9357 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9358static void
9359intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9360 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9361{
9362 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9363 struct drm_device *dev = crtc->dev;
9364 struct intel_encoder *encoder;
9365 struct intel_connector *connector;
9366 struct drm_crtc *tmp_crtc;
79e53945 9367
e2e1ed41 9368 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9369
e2e1ed41
DV
9370 /* Check which crtcs have changed outputs connected to them, these need
9371 * to be part of the prepare_pipes mask. We don't (yet) support global
9372 * modeset across multiple crtcs, so modeset_pipes will only have one
9373 * bit set at most. */
9374 list_for_each_entry(connector, &dev->mode_config.connector_list,
9375 base.head) {
9376 if (connector->base.encoder == &connector->new_encoder->base)
9377 continue;
79e53945 9378
e2e1ed41
DV
9379 if (connector->base.encoder) {
9380 tmp_crtc = connector->base.encoder->crtc;
9381
9382 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9383 }
9384
9385 if (connector->new_encoder)
9386 *prepare_pipes |=
9387 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9388 }
9389
e2e1ed41
DV
9390 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9391 base.head) {
9392 if (encoder->base.crtc == &encoder->new_crtc->base)
9393 continue;
9394
9395 if (encoder->base.crtc) {
9396 tmp_crtc = encoder->base.crtc;
9397
9398 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9399 }
9400
9401 if (encoder->new_crtc)
9402 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9403 }
9404
7668851f 9405 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9406 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9407 base.head) {
7668851f 9408 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9409 continue;
7e7d76c3 9410
7668851f 9411 if (!intel_crtc->new_enabled)
e2e1ed41 9412 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9413 else
9414 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9415 }
9416
e2e1ed41
DV
9417
9418 /* set_mode is also used to update properties on life display pipes. */
9419 intel_crtc = to_intel_crtc(crtc);
7668851f 9420 if (intel_crtc->new_enabled)
e2e1ed41
DV
9421 *prepare_pipes |= 1 << intel_crtc->pipe;
9422
b6c5164d
DV
9423 /*
9424 * For simplicity do a full modeset on any pipe where the output routing
9425 * changed. We could be more clever, but that would require us to be
9426 * more careful with calling the relevant encoder->mode_set functions.
9427 */
e2e1ed41
DV
9428 if (*prepare_pipes)
9429 *modeset_pipes = *prepare_pipes;
9430
9431 /* ... and mask these out. */
9432 *modeset_pipes &= ~(*disable_pipes);
9433 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9434
9435 /*
9436 * HACK: We don't (yet) fully support global modesets. intel_set_config
9437 * obies this rule, but the modeset restore mode of
9438 * intel_modeset_setup_hw_state does not.
9439 */
9440 *modeset_pipes &= 1 << intel_crtc->pipe;
9441 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9442
9443 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9444 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9445}
79e53945 9446
ea9d758d 9447static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9448{
ea9d758d 9449 struct drm_encoder *encoder;
f6e5b160 9450 struct drm_device *dev = crtc->dev;
f6e5b160 9451
ea9d758d
DV
9452 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9453 if (encoder->crtc == crtc)
9454 return true;
9455
9456 return false;
9457}
9458
9459static void
9460intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9461{
9462 struct intel_encoder *intel_encoder;
9463 struct intel_crtc *intel_crtc;
9464 struct drm_connector *connector;
9465
9466 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9467 base.head) {
9468 if (!intel_encoder->base.crtc)
9469 continue;
9470
9471 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9472
9473 if (prepare_pipes & (1 << intel_crtc->pipe))
9474 intel_encoder->connectors_active = false;
9475 }
9476
9477 intel_modeset_commit_output_state(dev);
9478
7668851f 9479 /* Double check state. */
ea9d758d
DV
9480 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9481 base.head) {
7668851f 9482 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9483 WARN_ON(intel_crtc->new_config &&
9484 intel_crtc->new_config != &intel_crtc->config);
9485 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9486 }
9487
9488 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9489 if (!connector->encoder || !connector->encoder->crtc)
9490 continue;
9491
9492 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9493
9494 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9495 struct drm_property *dpms_property =
9496 dev->mode_config.dpms_property;
9497
ea9d758d 9498 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9499 drm_object_property_set_value(&connector->base,
68d34720
DV
9500 dpms_property,
9501 DRM_MODE_DPMS_ON);
ea9d758d
DV
9502
9503 intel_encoder = to_intel_encoder(connector->encoder);
9504 intel_encoder->connectors_active = true;
9505 }
9506 }
9507
9508}
9509
3bd26263 9510static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9511{
3bd26263 9512 int diff;
f1f644dc
JB
9513
9514 if (clock1 == clock2)
9515 return true;
9516
9517 if (!clock1 || !clock2)
9518 return false;
9519
9520 diff = abs(clock1 - clock2);
9521
9522 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9523 return true;
9524
9525 return false;
9526}
9527
25c5b266
DV
9528#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9529 list_for_each_entry((intel_crtc), \
9530 &(dev)->mode_config.crtc_list, \
9531 base.head) \
0973f18f 9532 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9533
0e8ffe1b 9534static bool
2fa2fe9a
DV
9535intel_pipe_config_compare(struct drm_device *dev,
9536 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9537 struct intel_crtc_config *pipe_config)
9538{
66e985c0
DV
9539#define PIPE_CONF_CHECK_X(name) \
9540 if (current_config->name != pipe_config->name) { \
9541 DRM_ERROR("mismatch in " #name " " \
9542 "(expected 0x%08x, found 0x%08x)\n", \
9543 current_config->name, \
9544 pipe_config->name); \
9545 return false; \
9546 }
9547
08a24034
DV
9548#define PIPE_CONF_CHECK_I(name) \
9549 if (current_config->name != pipe_config->name) { \
9550 DRM_ERROR("mismatch in " #name " " \
9551 "(expected %i, found %i)\n", \
9552 current_config->name, \
9553 pipe_config->name); \
9554 return false; \
88adfff1
DV
9555 }
9556
1bd1bd80
DV
9557#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9558 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9559 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9560 "(expected %i, found %i)\n", \
9561 current_config->name & (mask), \
9562 pipe_config->name & (mask)); \
9563 return false; \
9564 }
9565
5e550656
VS
9566#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9567 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9568 DRM_ERROR("mismatch in " #name " " \
9569 "(expected %i, found %i)\n", \
9570 current_config->name, \
9571 pipe_config->name); \
9572 return false; \
9573 }
9574
bb760063
DV
9575#define PIPE_CONF_QUIRK(quirk) \
9576 ((current_config->quirks | pipe_config->quirks) & (quirk))
9577
eccb140b
DV
9578 PIPE_CONF_CHECK_I(cpu_transcoder);
9579
08a24034
DV
9580 PIPE_CONF_CHECK_I(has_pch_encoder);
9581 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9582 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9583 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9584 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9585 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9586 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9587
eb14cb74
VS
9588 PIPE_CONF_CHECK_I(has_dp_encoder);
9589 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9590 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9591 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9592 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9593 PIPE_CONF_CHECK_I(dp_m_n.tu);
9594
1bd1bd80
DV
9595 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9601
9602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9606 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9607 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9608
c93f54cf 9609 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9610
1bd1bd80
DV
9611 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9612 DRM_MODE_FLAG_INTERLACE);
9613
bb760063
DV
9614 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9615 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9616 DRM_MODE_FLAG_PHSYNC);
9617 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9618 DRM_MODE_FLAG_NHSYNC);
9619 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9620 DRM_MODE_FLAG_PVSYNC);
9621 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9622 DRM_MODE_FLAG_NVSYNC);
9623 }
045ac3b5 9624
37327abd
VS
9625 PIPE_CONF_CHECK_I(pipe_src_w);
9626 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9627
9953599b
DV
9628 /*
9629 * FIXME: BIOS likes to set up a cloned config with lvds+external
9630 * screen. Since we don't yet re-compute the pipe config when moving
9631 * just the lvds port away to another pipe the sw tracking won't match.
9632 *
9633 * Proper atomic modesets with recomputed global state will fix this.
9634 * Until then just don't check gmch state for inherited modes.
9635 */
9636 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9637 PIPE_CONF_CHECK_I(gmch_pfit.control);
9638 /* pfit ratios are autocomputed by the hw on gen4+ */
9639 if (INTEL_INFO(dev)->gen < 4)
9640 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9641 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9642 }
9643
fd4daa9c
CW
9644 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9645 if (current_config->pch_pfit.enabled) {
9646 PIPE_CONF_CHECK_I(pch_pfit.pos);
9647 PIPE_CONF_CHECK_I(pch_pfit.size);
9648 }
2fa2fe9a 9649
e59150dc
JB
9650 /* BDW+ don't expose a synchronous way to read the state */
9651 if (IS_HASWELL(dev))
9652 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9653
282740f7
VS
9654 PIPE_CONF_CHECK_I(double_wide);
9655
c0d43d62 9656 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9657 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9658 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9659 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9660 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9661
42571aef
VS
9662 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9663 PIPE_CONF_CHECK_I(pipe_bpp);
9664
a9a7e98a
JB
9665 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9666 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9667
66e985c0 9668#undef PIPE_CONF_CHECK_X
08a24034 9669#undef PIPE_CONF_CHECK_I
1bd1bd80 9670#undef PIPE_CONF_CHECK_FLAGS
5e550656 9671#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9672#undef PIPE_CONF_QUIRK
88adfff1 9673
0e8ffe1b
DV
9674 return true;
9675}
9676
91d1b4bd
DV
9677static void
9678check_connector_state(struct drm_device *dev)
8af6cf88 9679{
8af6cf88
DV
9680 struct intel_connector *connector;
9681
9682 list_for_each_entry(connector, &dev->mode_config.connector_list,
9683 base.head) {
9684 /* This also checks the encoder/connector hw state with the
9685 * ->get_hw_state callbacks. */
9686 intel_connector_check_state(connector);
9687
9688 WARN(&connector->new_encoder->base != connector->base.encoder,
9689 "connector's staged encoder doesn't match current encoder\n");
9690 }
91d1b4bd
DV
9691}
9692
9693static void
9694check_encoder_state(struct drm_device *dev)
9695{
9696 struct intel_encoder *encoder;
9697 struct intel_connector *connector;
8af6cf88
DV
9698
9699 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9700 base.head) {
9701 bool enabled = false;
9702 bool active = false;
9703 enum pipe pipe, tracked_pipe;
9704
9705 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9706 encoder->base.base.id,
9707 drm_get_encoder_name(&encoder->base));
9708
9709 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9710 "encoder's stage crtc doesn't match current crtc\n");
9711 WARN(encoder->connectors_active && !encoder->base.crtc,
9712 "encoder's active_connectors set, but no crtc\n");
9713
9714 list_for_each_entry(connector, &dev->mode_config.connector_list,
9715 base.head) {
9716 if (connector->base.encoder != &encoder->base)
9717 continue;
9718 enabled = true;
9719 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9720 active = true;
9721 }
9722 WARN(!!encoder->base.crtc != enabled,
9723 "encoder's enabled state mismatch "
9724 "(expected %i, found %i)\n",
9725 !!encoder->base.crtc, enabled);
9726 WARN(active && !encoder->base.crtc,
9727 "active encoder with no crtc\n");
9728
9729 WARN(encoder->connectors_active != active,
9730 "encoder's computed active state doesn't match tracked active state "
9731 "(expected %i, found %i)\n", active, encoder->connectors_active);
9732
9733 active = encoder->get_hw_state(encoder, &pipe);
9734 WARN(active != encoder->connectors_active,
9735 "encoder's hw state doesn't match sw tracking "
9736 "(expected %i, found %i)\n",
9737 encoder->connectors_active, active);
9738
9739 if (!encoder->base.crtc)
9740 continue;
9741
9742 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9743 WARN(active && pipe != tracked_pipe,
9744 "active encoder's pipe doesn't match"
9745 "(expected %i, found %i)\n",
9746 tracked_pipe, pipe);
9747
9748 }
91d1b4bd
DV
9749}
9750
9751static void
9752check_crtc_state(struct drm_device *dev)
9753{
fbee40df 9754 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9755 struct intel_crtc *crtc;
9756 struct intel_encoder *encoder;
9757 struct intel_crtc_config pipe_config;
8af6cf88
DV
9758
9759 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9760 base.head) {
9761 bool enabled = false;
9762 bool active = false;
9763
045ac3b5
JB
9764 memset(&pipe_config, 0, sizeof(pipe_config));
9765
8af6cf88
DV
9766 DRM_DEBUG_KMS("[CRTC:%d]\n",
9767 crtc->base.base.id);
9768
9769 WARN(crtc->active && !crtc->base.enabled,
9770 "active crtc, but not enabled in sw tracking\n");
9771
9772 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9773 base.head) {
9774 if (encoder->base.crtc != &crtc->base)
9775 continue;
9776 enabled = true;
9777 if (encoder->connectors_active)
9778 active = true;
9779 }
6c49f241 9780
8af6cf88
DV
9781 WARN(active != crtc->active,
9782 "crtc's computed active state doesn't match tracked active state "
9783 "(expected %i, found %i)\n", active, crtc->active);
9784 WARN(enabled != crtc->base.enabled,
9785 "crtc's computed enabled state doesn't match tracked enabled state "
9786 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9787
0e8ffe1b
DV
9788 active = dev_priv->display.get_pipe_config(crtc,
9789 &pipe_config);
d62cf62a
DV
9790
9791 /* hw state is inconsistent with the pipe A quirk */
9792 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9793 active = crtc->active;
9794
6c49f241
DV
9795 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9796 base.head) {
3eaba51c 9797 enum pipe pipe;
6c49f241
DV
9798 if (encoder->base.crtc != &crtc->base)
9799 continue;
1d37b689 9800 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9801 encoder->get_config(encoder, &pipe_config);
9802 }
9803
0e8ffe1b
DV
9804 WARN(crtc->active != active,
9805 "crtc active state doesn't match with hw state "
9806 "(expected %i, found %i)\n", crtc->active, active);
9807
c0b03411
DV
9808 if (active &&
9809 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9810 WARN(1, "pipe state doesn't match!\n");
9811 intel_dump_pipe_config(crtc, &pipe_config,
9812 "[hw state]");
9813 intel_dump_pipe_config(crtc, &crtc->config,
9814 "[sw state]");
9815 }
8af6cf88
DV
9816 }
9817}
9818
91d1b4bd
DV
9819static void
9820check_shared_dpll_state(struct drm_device *dev)
9821{
fbee40df 9822 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9823 struct intel_crtc *crtc;
9824 struct intel_dpll_hw_state dpll_hw_state;
9825 int i;
5358901f
DV
9826
9827 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9828 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9829 int enabled_crtcs = 0, active_crtcs = 0;
9830 bool active;
9831
9832 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9833
9834 DRM_DEBUG_KMS("%s\n", pll->name);
9835
9836 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9837
9838 WARN(pll->active > pll->refcount,
9839 "more active pll users than references: %i vs %i\n",
9840 pll->active, pll->refcount);
9841 WARN(pll->active && !pll->on,
9842 "pll in active use but not on in sw tracking\n");
35c95375
DV
9843 WARN(pll->on && !pll->active,
9844 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9845 WARN(pll->on != active,
9846 "pll on state mismatch (expected %i, found %i)\n",
9847 pll->on, active);
9848
9849 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9850 base.head) {
9851 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9852 enabled_crtcs++;
9853 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9854 active_crtcs++;
9855 }
9856 WARN(pll->active != active_crtcs,
9857 "pll active crtcs mismatch (expected %i, found %i)\n",
9858 pll->active, active_crtcs);
9859 WARN(pll->refcount != enabled_crtcs,
9860 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9861 pll->refcount, enabled_crtcs);
66e985c0
DV
9862
9863 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9864 sizeof(dpll_hw_state)),
9865 "pll hw state mismatch\n");
5358901f 9866 }
8af6cf88
DV
9867}
9868
91d1b4bd
DV
9869void
9870intel_modeset_check_state(struct drm_device *dev)
9871{
9872 check_connector_state(dev);
9873 check_encoder_state(dev);
9874 check_crtc_state(dev);
9875 check_shared_dpll_state(dev);
9876}
9877
18442d08
VS
9878void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9879 int dotclock)
9880{
9881 /*
9882 * FDI already provided one idea for the dotclock.
9883 * Yell if the encoder disagrees.
9884 */
241bfc38 9885 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9886 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9887 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9888}
9889
f30da187
DV
9890static int __intel_set_mode(struct drm_crtc *crtc,
9891 struct drm_display_mode *mode,
9892 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9893{
9894 struct drm_device *dev = crtc->dev;
fbee40df 9895 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 9896 struct drm_display_mode *saved_mode;
b8cecdf5 9897 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9898 struct intel_crtc *intel_crtc;
9899 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9900 int ret = 0;
a6778b3c 9901
4b4b9238 9902 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9903 if (!saved_mode)
9904 return -ENOMEM;
a6778b3c 9905
e2e1ed41 9906 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9907 &prepare_pipes, &disable_pipes);
9908
3ac18232 9909 *saved_mode = crtc->mode;
a6778b3c 9910
25c5b266
DV
9911 /* Hack: Because we don't (yet) support global modeset on multiple
9912 * crtcs, we don't keep track of the new mode for more than one crtc.
9913 * Hence simply check whether any bit is set in modeset_pipes in all the
9914 * pieces of code that are not yet converted to deal with mutliple crtcs
9915 * changing their mode at the same time. */
25c5b266 9916 if (modeset_pipes) {
4e53c2e0 9917 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9918 if (IS_ERR(pipe_config)) {
9919 ret = PTR_ERR(pipe_config);
9920 pipe_config = NULL;
9921
3ac18232 9922 goto out;
25c5b266 9923 }
c0b03411
DV
9924 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9925 "[modeset]");
50741abc 9926 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9927 }
a6778b3c 9928
30a970c6
JB
9929 /*
9930 * See if the config requires any additional preparation, e.g.
9931 * to adjust global state with pipes off. We need to do this
9932 * here so we can get the modeset_pipe updated config for the new
9933 * mode set on this crtc. For other crtcs we need to use the
9934 * adjusted_mode bits in the crtc directly.
9935 */
c164f833 9936 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9937 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9938
c164f833
VS
9939 /* may have added more to prepare_pipes than we should */
9940 prepare_pipes &= ~disable_pipes;
9941 }
9942
460da916
DV
9943 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9944 intel_crtc_disable(&intel_crtc->base);
9945
ea9d758d
DV
9946 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9947 if (intel_crtc->base.enabled)
9948 dev_priv->display.crtc_disable(&intel_crtc->base);
9949 }
a6778b3c 9950
6c4c86f5
DV
9951 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9952 * to set it here already despite that we pass it down the callchain.
f6e5b160 9953 */
b8cecdf5 9954 if (modeset_pipes) {
25c5b266 9955 crtc->mode = *mode;
b8cecdf5
DV
9956 /* mode_set/enable/disable functions rely on a correct pipe
9957 * config. */
9958 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9959 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9960
9961 /*
9962 * Calculate and store various constants which
9963 * are later needed by vblank and swap-completion
9964 * timestamping. They are derived from true hwmode.
9965 */
9966 drm_calc_timestamping_constants(crtc,
9967 &pipe_config->adjusted_mode);
b8cecdf5 9968 }
7758a113 9969
ea9d758d
DV
9970 /* Only after disabling all output pipelines that will be changed can we
9971 * update the the output configuration. */
9972 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9973
47fab737
DV
9974 if (dev_priv->display.modeset_global_resources)
9975 dev_priv->display.modeset_global_resources(dev);
9976
a6778b3c
DV
9977 /* Set up the DPLL and any encoders state that needs to adjust or depend
9978 * on the DPLL.
f6e5b160 9979 */
25c5b266 9980 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9981 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9982 x, y, fb);
9983 if (ret)
9984 goto done;
a6778b3c
DV
9985 }
9986
9987 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9988 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9989 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9990
a6778b3c
DV
9991 /* FIXME: add subpixel order */
9992done:
4b4b9238 9993 if (ret && crtc->enabled)
3ac18232 9994 crtc->mode = *saved_mode;
a6778b3c 9995
3ac18232 9996out:
b8cecdf5 9997 kfree(pipe_config);
3ac18232 9998 kfree(saved_mode);
a6778b3c 9999 return ret;
f6e5b160
CW
10000}
10001
e7457a9a
DL
10002static int intel_set_mode(struct drm_crtc *crtc,
10003 struct drm_display_mode *mode,
10004 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10005{
10006 int ret;
10007
10008 ret = __intel_set_mode(crtc, mode, x, y, fb);
10009
10010 if (ret == 0)
10011 intel_modeset_check_state(crtc->dev);
10012
10013 return ret;
10014}
10015
c0c36b94
CW
10016void intel_crtc_restore_mode(struct drm_crtc *crtc)
10017{
f4510a27 10018 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10019}
10020
25c5b266
DV
10021#undef for_each_intel_crtc_masked
10022
d9e55608
DV
10023static void intel_set_config_free(struct intel_set_config *config)
10024{
10025 if (!config)
10026 return;
10027
1aa4b628
DV
10028 kfree(config->save_connector_encoders);
10029 kfree(config->save_encoder_crtcs);
7668851f 10030 kfree(config->save_crtc_enabled);
d9e55608
DV
10031 kfree(config);
10032}
10033
85f9eb71
DV
10034static int intel_set_config_save_state(struct drm_device *dev,
10035 struct intel_set_config *config)
10036{
7668851f 10037 struct drm_crtc *crtc;
85f9eb71
DV
10038 struct drm_encoder *encoder;
10039 struct drm_connector *connector;
10040 int count;
10041
7668851f
VS
10042 config->save_crtc_enabled =
10043 kcalloc(dev->mode_config.num_crtc,
10044 sizeof(bool), GFP_KERNEL);
10045 if (!config->save_crtc_enabled)
10046 return -ENOMEM;
10047
1aa4b628
DV
10048 config->save_encoder_crtcs =
10049 kcalloc(dev->mode_config.num_encoder,
10050 sizeof(struct drm_crtc *), GFP_KERNEL);
10051 if (!config->save_encoder_crtcs)
85f9eb71
DV
10052 return -ENOMEM;
10053
1aa4b628
DV
10054 config->save_connector_encoders =
10055 kcalloc(dev->mode_config.num_connector,
10056 sizeof(struct drm_encoder *), GFP_KERNEL);
10057 if (!config->save_connector_encoders)
85f9eb71
DV
10058 return -ENOMEM;
10059
10060 /* Copy data. Note that driver private data is not affected.
10061 * Should anything bad happen only the expected state is
10062 * restored, not the drivers personal bookkeeping.
10063 */
7668851f
VS
10064 count = 0;
10065 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10066 config->save_crtc_enabled[count++] = crtc->enabled;
10067 }
10068
85f9eb71
DV
10069 count = 0;
10070 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10071 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10072 }
10073
10074 count = 0;
10075 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10076 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10077 }
10078
10079 return 0;
10080}
10081
10082static void intel_set_config_restore_state(struct drm_device *dev,
10083 struct intel_set_config *config)
10084{
7668851f 10085 struct intel_crtc *crtc;
9a935856
DV
10086 struct intel_encoder *encoder;
10087 struct intel_connector *connector;
85f9eb71
DV
10088 int count;
10089
7668851f
VS
10090 count = 0;
10091 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10092 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10093
10094 if (crtc->new_enabled)
10095 crtc->new_config = &crtc->config;
10096 else
10097 crtc->new_config = NULL;
7668851f
VS
10098 }
10099
85f9eb71 10100 count = 0;
9a935856
DV
10101 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10102 encoder->new_crtc =
10103 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10104 }
10105
10106 count = 0;
9a935856
DV
10107 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10108 connector->new_encoder =
10109 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10110 }
10111}
10112
e3de42b6 10113static bool
2e57f47d 10114is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10115{
10116 int i;
10117
2e57f47d
CW
10118 if (set->num_connectors == 0)
10119 return false;
10120
10121 if (WARN_ON(set->connectors == NULL))
10122 return false;
10123
10124 for (i = 0; i < set->num_connectors; i++)
10125 if (set->connectors[i]->encoder &&
10126 set->connectors[i]->encoder->crtc == set->crtc &&
10127 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10128 return true;
10129
10130 return false;
10131}
10132
5e2b584e
DV
10133static void
10134intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10135 struct intel_set_config *config)
10136{
10137
10138 /* We should be able to check here if the fb has the same properties
10139 * and then just flip_or_move it */
2e57f47d
CW
10140 if (is_crtc_connector_off(set)) {
10141 config->mode_changed = true;
f4510a27 10142 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10143 /* If we have no fb then treat it as a full mode set */
f4510a27 10144 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10145 struct intel_crtc *intel_crtc =
10146 to_intel_crtc(set->crtc);
10147
d330a953 10148 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10149 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10150 config->fb_changed = true;
10151 } else {
10152 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10153 config->mode_changed = true;
10154 }
5e2b584e
DV
10155 } else if (set->fb == NULL) {
10156 config->mode_changed = true;
72f4901e 10157 } else if (set->fb->pixel_format !=
f4510a27 10158 set->crtc->primary->fb->pixel_format) {
5e2b584e 10159 config->mode_changed = true;
e3de42b6 10160 } else {
5e2b584e 10161 config->fb_changed = true;
e3de42b6 10162 }
5e2b584e
DV
10163 }
10164
835c5873 10165 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10166 config->fb_changed = true;
10167
10168 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10169 DRM_DEBUG_KMS("modes are different, full mode set\n");
10170 drm_mode_debug_printmodeline(&set->crtc->mode);
10171 drm_mode_debug_printmodeline(set->mode);
10172 config->mode_changed = true;
10173 }
a1d95703
CW
10174
10175 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10176 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10177}
10178
2e431051 10179static int
9a935856
DV
10180intel_modeset_stage_output_state(struct drm_device *dev,
10181 struct drm_mode_set *set,
10182 struct intel_set_config *config)
50f56119 10183{
9a935856
DV
10184 struct intel_connector *connector;
10185 struct intel_encoder *encoder;
7668851f 10186 struct intel_crtc *crtc;
f3f08572 10187 int ro;
50f56119 10188
9abdda74 10189 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10190 * of connectors. For paranoia, double-check this. */
10191 WARN_ON(!set->fb && (set->num_connectors != 0));
10192 WARN_ON(set->fb && (set->num_connectors == 0));
10193
9a935856
DV
10194 list_for_each_entry(connector, &dev->mode_config.connector_list,
10195 base.head) {
10196 /* Otherwise traverse passed in connector list and get encoders
10197 * for them. */
50f56119 10198 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10199 if (set->connectors[ro] == &connector->base) {
10200 connector->new_encoder = connector->encoder;
50f56119
DV
10201 break;
10202 }
10203 }
10204
9a935856
DV
10205 /* If we disable the crtc, disable all its connectors. Also, if
10206 * the connector is on the changing crtc but not on the new
10207 * connector list, disable it. */
10208 if ((!set->fb || ro == set->num_connectors) &&
10209 connector->base.encoder &&
10210 connector->base.encoder->crtc == set->crtc) {
10211 connector->new_encoder = NULL;
10212
10213 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10214 connector->base.base.id,
10215 drm_get_connector_name(&connector->base));
10216 }
10217
10218
10219 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10220 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10221 config->mode_changed = true;
50f56119
DV
10222 }
10223 }
9a935856 10224 /* connector->new_encoder is now updated for all connectors. */
50f56119 10225
9a935856 10226 /* Update crtc of enabled connectors. */
9a935856
DV
10227 list_for_each_entry(connector, &dev->mode_config.connector_list,
10228 base.head) {
7668851f
VS
10229 struct drm_crtc *new_crtc;
10230
9a935856 10231 if (!connector->new_encoder)
50f56119
DV
10232 continue;
10233
9a935856 10234 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10235
10236 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10237 if (set->connectors[ro] == &connector->base)
50f56119
DV
10238 new_crtc = set->crtc;
10239 }
10240
10241 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10242 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10243 new_crtc)) {
5e2b584e 10244 return -EINVAL;
50f56119 10245 }
9a935856
DV
10246 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10247
10248 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10249 connector->base.base.id,
10250 drm_get_connector_name(&connector->base),
10251 new_crtc->base.id);
10252 }
10253
10254 /* Check for any encoders that needs to be disabled. */
10255 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10256 base.head) {
5a65f358 10257 int num_connectors = 0;
9a935856
DV
10258 list_for_each_entry(connector,
10259 &dev->mode_config.connector_list,
10260 base.head) {
10261 if (connector->new_encoder == encoder) {
10262 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10263 num_connectors++;
9a935856
DV
10264 }
10265 }
5a65f358
PZ
10266
10267 if (num_connectors == 0)
10268 encoder->new_crtc = NULL;
10269 else if (num_connectors > 1)
10270 return -EINVAL;
10271
9a935856
DV
10272 /* Only now check for crtc changes so we don't miss encoders
10273 * that will be disabled. */
10274 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10275 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10276 config->mode_changed = true;
50f56119
DV
10277 }
10278 }
9a935856 10279 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10280
7668851f
VS
10281 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10282 base.head) {
10283 crtc->new_enabled = false;
10284
10285 list_for_each_entry(encoder,
10286 &dev->mode_config.encoder_list,
10287 base.head) {
10288 if (encoder->new_crtc == crtc) {
10289 crtc->new_enabled = true;
10290 break;
10291 }
10292 }
10293
10294 if (crtc->new_enabled != crtc->base.enabled) {
10295 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10296 crtc->new_enabled ? "en" : "dis");
10297 config->mode_changed = true;
10298 }
7bd0a8e7
VS
10299
10300 if (crtc->new_enabled)
10301 crtc->new_config = &crtc->config;
10302 else
10303 crtc->new_config = NULL;
7668851f
VS
10304 }
10305
2e431051
DV
10306 return 0;
10307}
10308
7d00a1f5
VS
10309static void disable_crtc_nofb(struct intel_crtc *crtc)
10310{
10311 struct drm_device *dev = crtc->base.dev;
10312 struct intel_encoder *encoder;
10313 struct intel_connector *connector;
10314
10315 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10316 pipe_name(crtc->pipe));
10317
10318 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10319 if (connector->new_encoder &&
10320 connector->new_encoder->new_crtc == crtc)
10321 connector->new_encoder = NULL;
10322 }
10323
10324 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10325 if (encoder->new_crtc == crtc)
10326 encoder->new_crtc = NULL;
10327 }
10328
10329 crtc->new_enabled = false;
7bd0a8e7 10330 crtc->new_config = NULL;
7d00a1f5
VS
10331}
10332
2e431051
DV
10333static int intel_crtc_set_config(struct drm_mode_set *set)
10334{
10335 struct drm_device *dev;
2e431051
DV
10336 struct drm_mode_set save_set;
10337 struct intel_set_config *config;
10338 int ret;
2e431051 10339
8d3e375e
DV
10340 BUG_ON(!set);
10341 BUG_ON(!set->crtc);
10342 BUG_ON(!set->crtc->helper_private);
2e431051 10343
7e53f3a4
DV
10344 /* Enforce sane interface api - has been abused by the fb helper. */
10345 BUG_ON(!set->mode && set->fb);
10346 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10347
2e431051
DV
10348 if (set->fb) {
10349 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10350 set->crtc->base.id, set->fb->base.id,
10351 (int)set->num_connectors, set->x, set->y);
10352 } else {
10353 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10354 }
10355
10356 dev = set->crtc->dev;
10357
10358 ret = -ENOMEM;
10359 config = kzalloc(sizeof(*config), GFP_KERNEL);
10360 if (!config)
10361 goto out_config;
10362
10363 ret = intel_set_config_save_state(dev, config);
10364 if (ret)
10365 goto out_config;
10366
10367 save_set.crtc = set->crtc;
10368 save_set.mode = &set->crtc->mode;
10369 save_set.x = set->crtc->x;
10370 save_set.y = set->crtc->y;
f4510a27 10371 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10372
10373 /* Compute whether we need a full modeset, only an fb base update or no
10374 * change at all. In the future we might also check whether only the
10375 * mode changed, e.g. for LVDS where we only change the panel fitter in
10376 * such cases. */
10377 intel_set_config_compute_mode_changes(set, config);
10378
9a935856 10379 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10380 if (ret)
10381 goto fail;
10382
5e2b584e 10383 if (config->mode_changed) {
c0c36b94
CW
10384 ret = intel_set_mode(set->crtc, set->mode,
10385 set->x, set->y, set->fb);
5e2b584e 10386 } else if (config->fb_changed) {
4878cae2
VS
10387 intel_crtc_wait_for_pending_flips(set->crtc);
10388
4f660f49 10389 ret = intel_pipe_set_base(set->crtc,
94352cf9 10390 set->x, set->y, set->fb);
7ca51a3a
JB
10391 /*
10392 * In the fastboot case this may be our only check of the
10393 * state after boot. It would be better to only do it on
10394 * the first update, but we don't have a nice way of doing that
10395 * (and really, set_config isn't used much for high freq page
10396 * flipping, so increasing its cost here shouldn't be a big
10397 * deal).
10398 */
d330a953 10399 if (i915.fastboot && ret == 0)
7ca51a3a 10400 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10401 }
10402
2d05eae1 10403 if (ret) {
bf67dfeb
DV
10404 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10405 set->crtc->base.id, ret);
50f56119 10406fail:
2d05eae1 10407 intel_set_config_restore_state(dev, config);
50f56119 10408
7d00a1f5
VS
10409 /*
10410 * HACK: if the pipe was on, but we didn't have a framebuffer,
10411 * force the pipe off to avoid oopsing in the modeset code
10412 * due to fb==NULL. This should only happen during boot since
10413 * we don't yet reconstruct the FB from the hardware state.
10414 */
10415 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10416 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10417
2d05eae1
CW
10418 /* Try to restore the config */
10419 if (config->mode_changed &&
10420 intel_set_mode(save_set.crtc, save_set.mode,
10421 save_set.x, save_set.y, save_set.fb))
10422 DRM_ERROR("failed to restore config after modeset failure\n");
10423 }
50f56119 10424
d9e55608
DV
10425out_config:
10426 intel_set_config_free(config);
50f56119
DV
10427 return ret;
10428}
f6e5b160
CW
10429
10430static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10431 .cursor_set = intel_crtc_cursor_set,
10432 .cursor_move = intel_crtc_cursor_move,
10433 .gamma_set = intel_crtc_gamma_set,
50f56119 10434 .set_config = intel_crtc_set_config,
f6e5b160
CW
10435 .destroy = intel_crtc_destroy,
10436 .page_flip = intel_crtc_page_flip,
10437};
10438
79f689aa
PZ
10439static void intel_cpu_pll_init(struct drm_device *dev)
10440{
affa9354 10441 if (HAS_DDI(dev))
79f689aa
PZ
10442 intel_ddi_pll_init(dev);
10443}
10444
5358901f
DV
10445static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10446 struct intel_shared_dpll *pll,
10447 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10448{
5358901f 10449 uint32_t val;
ee7b9f93 10450
5358901f 10451 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10452 hw_state->dpll = val;
10453 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10454 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10455
10456 return val & DPLL_VCO_ENABLE;
10457}
10458
15bdd4cf
DV
10459static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10460 struct intel_shared_dpll *pll)
10461{
10462 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10463 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10464}
10465
e7b903d2
DV
10466static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10467 struct intel_shared_dpll *pll)
10468{
e7b903d2 10469 /* PCH refclock must be enabled first */
89eff4be 10470 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10471
15bdd4cf
DV
10472 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10473
10474 /* Wait for the clocks to stabilize. */
10475 POSTING_READ(PCH_DPLL(pll->id));
10476 udelay(150);
10477
10478 /* The pixel multiplier can only be updated once the
10479 * DPLL is enabled and the clocks are stable.
10480 *
10481 * So write it again.
10482 */
10483 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10484 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10485 udelay(200);
10486}
10487
10488static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10489 struct intel_shared_dpll *pll)
10490{
10491 struct drm_device *dev = dev_priv->dev;
10492 struct intel_crtc *crtc;
e7b903d2
DV
10493
10494 /* Make sure no transcoder isn't still depending on us. */
10495 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10496 if (intel_crtc_to_shared_dpll(crtc) == pll)
10497 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10498 }
10499
15bdd4cf
DV
10500 I915_WRITE(PCH_DPLL(pll->id), 0);
10501 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10502 udelay(200);
10503}
10504
46edb027
DV
10505static char *ibx_pch_dpll_names[] = {
10506 "PCH DPLL A",
10507 "PCH DPLL B",
10508};
10509
7c74ade1 10510static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10511{
e7b903d2 10512 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10513 int i;
10514
7c74ade1 10515 dev_priv->num_shared_dpll = 2;
ee7b9f93 10516
e72f9fbf 10517 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10518 dev_priv->shared_dplls[i].id = i;
10519 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10520 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10521 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10522 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10523 dev_priv->shared_dplls[i].get_hw_state =
10524 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10525 }
10526}
10527
7c74ade1
DV
10528static void intel_shared_dpll_init(struct drm_device *dev)
10529{
e7b903d2 10530 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10531
10532 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10533 ibx_pch_dpll_init(dev);
10534 else
10535 dev_priv->num_shared_dpll = 0;
10536
10537 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10538}
10539
b358d0a6 10540static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10541{
fbee40df 10542 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10543 struct intel_crtc *intel_crtc;
10544 int i;
10545
955382f3 10546 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10547 if (intel_crtc == NULL)
10548 return;
10549
10550 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10551
10552 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10553 for (i = 0; i < 256; i++) {
10554 intel_crtc->lut_r[i] = i;
10555 intel_crtc->lut_g[i] = i;
10556 intel_crtc->lut_b[i] = i;
10557 }
10558
1f1c2e24
VS
10559 /*
10560 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10561 * is hooked to plane B. Hence we want plane A feeding pipe B.
10562 */
80824003
JB
10563 intel_crtc->pipe = pipe;
10564 intel_crtc->plane = pipe;
3a77c4c4 10565 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10566 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10567 intel_crtc->plane = !pipe;
80824003
JB
10568 }
10569
8d7849db
VS
10570 init_waitqueue_head(&intel_crtc->vbl_wait);
10571
22fd0fab
JB
10572 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10573 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10574 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10575 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10576
79e53945 10577 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10578}
10579
752aa88a
JB
10580enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10581{
10582 struct drm_encoder *encoder = connector->base.encoder;
10583
10584 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10585
10586 if (!encoder)
10587 return INVALID_PIPE;
10588
10589 return to_intel_crtc(encoder->crtc)->pipe;
10590}
10591
08d7b3d1 10592int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10593 struct drm_file *file)
08d7b3d1 10594{
08d7b3d1 10595 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10596 struct drm_mode_object *drmmode_obj;
10597 struct intel_crtc *crtc;
08d7b3d1 10598
1cff8f6b
DV
10599 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10600 return -ENODEV;
08d7b3d1 10601
c05422d5
DV
10602 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10603 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10604
c05422d5 10605 if (!drmmode_obj) {
08d7b3d1 10606 DRM_ERROR("no such CRTC id\n");
3f2c2057 10607 return -ENOENT;
08d7b3d1
CW
10608 }
10609
c05422d5
DV
10610 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10611 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10612
c05422d5 10613 return 0;
08d7b3d1
CW
10614}
10615
66a9278e 10616static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10617{
66a9278e
DV
10618 struct drm_device *dev = encoder->base.dev;
10619 struct intel_encoder *source_encoder;
79e53945 10620 int index_mask = 0;
79e53945
JB
10621 int entry = 0;
10622
66a9278e
DV
10623 list_for_each_entry(source_encoder,
10624 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10625 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10626 index_mask |= (1 << entry);
10627
79e53945
JB
10628 entry++;
10629 }
4ef69c7a 10630
79e53945
JB
10631 return index_mask;
10632}
10633
4d302442
CW
10634static bool has_edp_a(struct drm_device *dev)
10635{
10636 struct drm_i915_private *dev_priv = dev->dev_private;
10637
10638 if (!IS_MOBILE(dev))
10639 return false;
10640
10641 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10642 return false;
10643
e3589908 10644 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10645 return false;
10646
10647 return true;
10648}
10649
ba0fbca4
DL
10650const char *intel_output_name(int output)
10651{
10652 static const char *names[] = {
10653 [INTEL_OUTPUT_UNUSED] = "Unused",
10654 [INTEL_OUTPUT_ANALOG] = "Analog",
10655 [INTEL_OUTPUT_DVO] = "DVO",
10656 [INTEL_OUTPUT_SDVO] = "SDVO",
10657 [INTEL_OUTPUT_LVDS] = "LVDS",
10658 [INTEL_OUTPUT_TVOUT] = "TV",
10659 [INTEL_OUTPUT_HDMI] = "HDMI",
10660 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10661 [INTEL_OUTPUT_EDP] = "eDP",
10662 [INTEL_OUTPUT_DSI] = "DSI",
10663 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10664 };
10665
10666 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10667 return "Invalid";
10668
10669 return names[output];
10670}
10671
79e53945
JB
10672static void intel_setup_outputs(struct drm_device *dev)
10673{
725e30ad 10674 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10675 struct intel_encoder *encoder;
cb0953d7 10676 bool dpd_is_edp = false;
79e53945 10677
c9093354 10678 intel_lvds_init(dev);
79e53945 10679
c40c0f5b 10680 if (!IS_ULT(dev))
79935fca 10681 intel_crt_init(dev);
cb0953d7 10682
affa9354 10683 if (HAS_DDI(dev)) {
0e72a5b5
ED
10684 int found;
10685
10686 /* Haswell uses DDI functions to detect digital outputs */
10687 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10688 /* DDI A only supports eDP */
10689 if (found)
10690 intel_ddi_init(dev, PORT_A);
10691
10692 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10693 * register */
10694 found = I915_READ(SFUSE_STRAP);
10695
10696 if (found & SFUSE_STRAP_DDIB_DETECTED)
10697 intel_ddi_init(dev, PORT_B);
10698 if (found & SFUSE_STRAP_DDIC_DETECTED)
10699 intel_ddi_init(dev, PORT_C);
10700 if (found & SFUSE_STRAP_DDID_DETECTED)
10701 intel_ddi_init(dev, PORT_D);
10702 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10703 int found;
5d8a7752 10704 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10705
10706 if (has_edp_a(dev))
10707 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10708
dc0fa718 10709 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10710 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10711 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10712 if (!found)
e2debe91 10713 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10714 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10715 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10716 }
10717
dc0fa718 10718 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10719 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10720
dc0fa718 10721 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10722 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10723
5eb08b69 10724 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10725 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10726
270b3042 10727 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10728 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10729 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10730 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10731 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10732 PORT_B);
10733 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10734 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10735 }
10736
6f6005a5
JB
10737 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10738 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10739 PORT_C);
10740 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10741 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10742 }
19c03924 10743
3cfca973 10744 intel_dsi_init(dev);
103a196f 10745 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10746 bool found = false;
7d57382e 10747
e2debe91 10748 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10749 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10750 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10751 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10752 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10753 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10754 }
27185ae1 10755
e7281eab 10756 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10757 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10758 }
13520b05
KH
10759
10760 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10761
e2debe91 10762 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10763 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10764 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10765 }
27185ae1 10766
e2debe91 10767 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10768
b01f2c3a
JB
10769 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10770 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10771 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10772 }
e7281eab 10773 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10774 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10775 }
27185ae1 10776
b01f2c3a 10777 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10778 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10779 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10780 } else if (IS_GEN2(dev))
79e53945
JB
10781 intel_dvo_init(dev);
10782
103a196f 10783 if (SUPPORTS_TV(dev))
79e53945
JB
10784 intel_tv_init(dev);
10785
4ef69c7a
CW
10786 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10787 encoder->base.possible_crtcs = encoder->crtc_mask;
10788 encoder->base.possible_clones =
66a9278e 10789 intel_encoder_clones(encoder);
79e53945 10790 }
47356eb6 10791
dde86e2d 10792 intel_init_pch_refclk(dev);
270b3042
DV
10793
10794 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10795}
10796
10797static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10798{
10799 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10800
ef2d633e
DV
10801 drm_framebuffer_cleanup(fb);
10802 WARN_ON(!intel_fb->obj->framebuffer_references--);
10803 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10804 kfree(intel_fb);
10805}
10806
10807static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10808 struct drm_file *file,
79e53945
JB
10809 unsigned int *handle)
10810{
10811 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10812 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10813
05394f39 10814 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10815}
10816
10817static const struct drm_framebuffer_funcs intel_fb_funcs = {
10818 .destroy = intel_user_framebuffer_destroy,
10819 .create_handle = intel_user_framebuffer_create_handle,
10820};
10821
b5ea642a
DV
10822static int intel_framebuffer_init(struct drm_device *dev,
10823 struct intel_framebuffer *intel_fb,
10824 struct drm_mode_fb_cmd2 *mode_cmd,
10825 struct drm_i915_gem_object *obj)
79e53945 10826{
a57ce0b2 10827 int aligned_height;
a35cdaa0 10828 int pitch_limit;
79e53945
JB
10829 int ret;
10830
dd4916c5
DV
10831 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10832
c16ed4be
CW
10833 if (obj->tiling_mode == I915_TILING_Y) {
10834 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10835 return -EINVAL;
c16ed4be 10836 }
57cd6508 10837
c16ed4be
CW
10838 if (mode_cmd->pitches[0] & 63) {
10839 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10840 mode_cmd->pitches[0]);
57cd6508 10841 return -EINVAL;
c16ed4be 10842 }
57cd6508 10843
a35cdaa0
CW
10844 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10845 pitch_limit = 32*1024;
10846 } else if (INTEL_INFO(dev)->gen >= 4) {
10847 if (obj->tiling_mode)
10848 pitch_limit = 16*1024;
10849 else
10850 pitch_limit = 32*1024;
10851 } else if (INTEL_INFO(dev)->gen >= 3) {
10852 if (obj->tiling_mode)
10853 pitch_limit = 8*1024;
10854 else
10855 pitch_limit = 16*1024;
10856 } else
10857 /* XXX DSPC is limited to 4k tiled */
10858 pitch_limit = 8*1024;
10859
10860 if (mode_cmd->pitches[0] > pitch_limit) {
10861 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10862 obj->tiling_mode ? "tiled" : "linear",
10863 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10864 return -EINVAL;
c16ed4be 10865 }
5d7bd705
VS
10866
10867 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10868 mode_cmd->pitches[0] != obj->stride) {
10869 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10870 mode_cmd->pitches[0], obj->stride);
5d7bd705 10871 return -EINVAL;
c16ed4be 10872 }
5d7bd705 10873
57779d06 10874 /* Reject formats not supported by any plane early. */
308e5bcb 10875 switch (mode_cmd->pixel_format) {
57779d06 10876 case DRM_FORMAT_C8:
04b3924d
VS
10877 case DRM_FORMAT_RGB565:
10878 case DRM_FORMAT_XRGB8888:
10879 case DRM_FORMAT_ARGB8888:
57779d06
VS
10880 break;
10881 case DRM_FORMAT_XRGB1555:
10882 case DRM_FORMAT_ARGB1555:
c16ed4be 10883 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10884 DRM_DEBUG("unsupported pixel format: %s\n",
10885 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10886 return -EINVAL;
c16ed4be 10887 }
57779d06
VS
10888 break;
10889 case DRM_FORMAT_XBGR8888:
10890 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10891 case DRM_FORMAT_XRGB2101010:
10892 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10893 case DRM_FORMAT_XBGR2101010:
10894 case DRM_FORMAT_ABGR2101010:
c16ed4be 10895 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10896 DRM_DEBUG("unsupported pixel format: %s\n",
10897 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10898 return -EINVAL;
c16ed4be 10899 }
b5626747 10900 break;
04b3924d
VS
10901 case DRM_FORMAT_YUYV:
10902 case DRM_FORMAT_UYVY:
10903 case DRM_FORMAT_YVYU:
10904 case DRM_FORMAT_VYUY:
c16ed4be 10905 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10906 DRM_DEBUG("unsupported pixel format: %s\n",
10907 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10908 return -EINVAL;
c16ed4be 10909 }
57cd6508
CW
10910 break;
10911 default:
4ee62c76
VS
10912 DRM_DEBUG("unsupported pixel format: %s\n",
10913 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10914 return -EINVAL;
10915 }
10916
90f9a336
VS
10917 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10918 if (mode_cmd->offsets[0] != 0)
10919 return -EINVAL;
10920
a57ce0b2
JB
10921 aligned_height = intel_align_height(dev, mode_cmd->height,
10922 obj->tiling_mode);
53155c0a
DV
10923 /* FIXME drm helper for size checks (especially planar formats)? */
10924 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10925 return -EINVAL;
10926
c7d73f6a
DV
10927 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10928 intel_fb->obj = obj;
80075d49 10929 intel_fb->obj->framebuffer_references++;
c7d73f6a 10930
79e53945
JB
10931 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10932 if (ret) {
10933 DRM_ERROR("framebuffer init failed %d\n", ret);
10934 return ret;
10935 }
10936
79e53945
JB
10937 return 0;
10938}
10939
79e53945
JB
10940static struct drm_framebuffer *
10941intel_user_framebuffer_create(struct drm_device *dev,
10942 struct drm_file *filp,
308e5bcb 10943 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10944{
05394f39 10945 struct drm_i915_gem_object *obj;
79e53945 10946
308e5bcb
JB
10947 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10948 mode_cmd->handles[0]));
c8725226 10949 if (&obj->base == NULL)
cce13ff7 10950 return ERR_PTR(-ENOENT);
79e53945 10951
d2dff872 10952 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10953}
10954
4520f53a 10955#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10956static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10957{
10958}
10959#endif
10960
79e53945 10961static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10962 .fb_create = intel_user_framebuffer_create,
0632fef6 10963 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10964};
10965
e70236a8
JB
10966/* Set up chip specific display functions */
10967static void intel_init_display(struct drm_device *dev)
10968{
10969 struct drm_i915_private *dev_priv = dev->dev_private;
10970
ee9300bb
DV
10971 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10972 dev_priv->display.find_dpll = g4x_find_best_dpll;
10973 else if (IS_VALLEYVIEW(dev))
10974 dev_priv->display.find_dpll = vlv_find_best_dpll;
10975 else if (IS_PINEVIEW(dev))
10976 dev_priv->display.find_dpll = pnv_find_best_dpll;
10977 else
10978 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10979
affa9354 10980 if (HAS_DDI(dev)) {
0e8ffe1b 10981 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 10982 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 10983 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10984 dev_priv->display.crtc_enable = haswell_crtc_enable;
10985 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10986 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
10987 dev_priv->display.update_primary_plane =
10988 ironlake_update_primary_plane;
09b4ddf9 10989 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10990 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 10991 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 10992 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10993 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10994 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10995 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
10996 dev_priv->display.update_primary_plane =
10997 ironlake_update_primary_plane;
89b667f8
JB
10998 } else if (IS_VALLEYVIEW(dev)) {
10999 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11000 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11001 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11002 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11003 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11004 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11005 dev_priv->display.update_primary_plane =
11006 i9xx_update_primary_plane;
f564048e 11007 } else {
0e8ffe1b 11008 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11009 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11010 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11011 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11012 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11013 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11014 dev_priv->display.update_primary_plane =
11015 i9xx_update_primary_plane;
f564048e 11016 }
e70236a8 11017
e70236a8 11018 /* Returns the core display clock speed */
25eb05fc
JB
11019 if (IS_VALLEYVIEW(dev))
11020 dev_priv->display.get_display_clock_speed =
11021 valleyview_get_display_clock_speed;
11022 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11023 dev_priv->display.get_display_clock_speed =
11024 i945_get_display_clock_speed;
11025 else if (IS_I915G(dev))
11026 dev_priv->display.get_display_clock_speed =
11027 i915_get_display_clock_speed;
257a7ffc 11028 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11029 dev_priv->display.get_display_clock_speed =
11030 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11031 else if (IS_PINEVIEW(dev))
11032 dev_priv->display.get_display_clock_speed =
11033 pnv_get_display_clock_speed;
e70236a8
JB
11034 else if (IS_I915GM(dev))
11035 dev_priv->display.get_display_clock_speed =
11036 i915gm_get_display_clock_speed;
11037 else if (IS_I865G(dev))
11038 dev_priv->display.get_display_clock_speed =
11039 i865_get_display_clock_speed;
f0f8a9ce 11040 else if (IS_I85X(dev))
e70236a8
JB
11041 dev_priv->display.get_display_clock_speed =
11042 i855_get_display_clock_speed;
11043 else /* 852, 830 */
11044 dev_priv->display.get_display_clock_speed =
11045 i830_get_display_clock_speed;
11046
7f8a8569 11047 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11048 if (IS_GEN5(dev)) {
674cf967 11049 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11050 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11051 } else if (IS_GEN6(dev)) {
674cf967 11052 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11053 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
11054 dev_priv->display.modeset_global_resources =
11055 snb_modeset_global_resources;
357555c0
JB
11056 } else if (IS_IVYBRIDGE(dev)) {
11057 /* FIXME: detect B0+ stepping and use auto training */
11058 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11059 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11060 dev_priv->display.modeset_global_resources =
11061 ivb_modeset_global_resources;
4e0bbc31 11062 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11063 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11064 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11065 dev_priv->display.modeset_global_resources =
11066 haswell_modeset_global_resources;
a0e63c22 11067 }
6067aaea 11068 } else if (IS_G4X(dev)) {
e0dac65e 11069 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11070 } else if (IS_VALLEYVIEW(dev)) {
11071 dev_priv->display.modeset_global_resources =
11072 valleyview_modeset_global_resources;
9ca2fe73 11073 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11074 }
8c9f3aaf
JB
11075
11076 /* Default just returns -ENODEV to indicate unsupported */
11077 dev_priv->display.queue_flip = intel_default_queue_flip;
11078
11079 switch (INTEL_INFO(dev)->gen) {
11080 case 2:
11081 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11082 break;
11083
11084 case 3:
11085 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11086 break;
11087
11088 case 4:
11089 case 5:
11090 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11091 break;
11092
11093 case 6:
11094 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11095 break;
7c9017e5 11096 case 7:
4e0bbc31 11097 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11098 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11099 break;
8c9f3aaf 11100 }
7bd688cd
JN
11101
11102 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11103}
11104
b690e96c
JB
11105/*
11106 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11107 * resume, or other times. This quirk makes sure that's the case for
11108 * affected systems.
11109 */
0206e353 11110static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11111{
11112 struct drm_i915_private *dev_priv = dev->dev_private;
11113
11114 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11115 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11116}
11117
435793df
KP
11118/*
11119 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11120 */
11121static void quirk_ssc_force_disable(struct drm_device *dev)
11122{
11123 struct drm_i915_private *dev_priv = dev->dev_private;
11124 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11125 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11126}
11127
4dca20ef 11128/*
5a15ab5b
CE
11129 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11130 * brightness value
4dca20ef
CE
11131 */
11132static void quirk_invert_brightness(struct drm_device *dev)
11133{
11134 struct drm_i915_private *dev_priv = dev->dev_private;
11135 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11136 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11137}
11138
b690e96c
JB
11139struct intel_quirk {
11140 int device;
11141 int subsystem_vendor;
11142 int subsystem_device;
11143 void (*hook)(struct drm_device *dev);
11144};
11145
5f85f176
EE
11146/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11147struct intel_dmi_quirk {
11148 void (*hook)(struct drm_device *dev);
11149 const struct dmi_system_id (*dmi_id_list)[];
11150};
11151
11152static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11153{
11154 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11155 return 1;
11156}
11157
11158static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11159 {
11160 .dmi_id_list = &(const struct dmi_system_id[]) {
11161 {
11162 .callback = intel_dmi_reverse_brightness,
11163 .ident = "NCR Corporation",
11164 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11165 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11166 },
11167 },
11168 { } /* terminating entry */
11169 },
11170 .hook = quirk_invert_brightness,
11171 },
11172};
11173
c43b5634 11174static struct intel_quirk intel_quirks[] = {
b690e96c 11175 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11176 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11177
b690e96c
JB
11178 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11179 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11180
b690e96c
JB
11181 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11182 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11183
a4945f95 11184 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11185 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11186
11187 /* Lenovo U160 cannot use SSC on LVDS */
11188 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11189
11190 /* Sony Vaio Y cannot use SSC on LVDS */
11191 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11192
be505f64
AH
11193 /* Acer Aspire 5734Z must invert backlight brightness */
11194 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11195
11196 /* Acer/eMachines G725 */
11197 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11198
11199 /* Acer/eMachines e725 */
11200 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11201
11202 /* Acer/Packard Bell NCL20 */
11203 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11204
11205 /* Acer Aspire 4736Z */
11206 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11207
11208 /* Acer Aspire 5336 */
11209 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11210};
11211
11212static void intel_init_quirks(struct drm_device *dev)
11213{
11214 struct pci_dev *d = dev->pdev;
11215 int i;
11216
11217 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11218 struct intel_quirk *q = &intel_quirks[i];
11219
11220 if (d->device == q->device &&
11221 (d->subsystem_vendor == q->subsystem_vendor ||
11222 q->subsystem_vendor == PCI_ANY_ID) &&
11223 (d->subsystem_device == q->subsystem_device ||
11224 q->subsystem_device == PCI_ANY_ID))
11225 q->hook(dev);
11226 }
5f85f176
EE
11227 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11228 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11229 intel_dmi_quirks[i].hook(dev);
11230 }
b690e96c
JB
11231}
11232
9cce37f4
JB
11233/* Disable the VGA plane that we never use */
11234static void i915_disable_vga(struct drm_device *dev)
11235{
11236 struct drm_i915_private *dev_priv = dev->dev_private;
11237 u8 sr1;
766aa1c4 11238 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11239
2b37c616 11240 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11241 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11242 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11243 sr1 = inb(VGA_SR_DATA);
11244 outb(sr1 | 1<<5, VGA_SR_DATA);
11245 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11246 udelay(300);
11247
11248 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11249 POSTING_READ(vga_reg);
11250}
11251
f817586c
DV
11252void intel_modeset_init_hw(struct drm_device *dev)
11253{
a8f78b58
ED
11254 intel_prepare_ddi(dev);
11255
f817586c
DV
11256 intel_init_clock_gating(dev);
11257
5382f5f3 11258 intel_reset_dpio(dev);
40e9cf64 11259
8090c6b9 11260 intel_enable_gt_powersave(dev);
f817586c
DV
11261}
11262
7d708ee4
ID
11263void intel_modeset_suspend_hw(struct drm_device *dev)
11264{
11265 intel_suspend_hw(dev);
11266}
11267
79e53945
JB
11268void intel_modeset_init(struct drm_device *dev)
11269{
652c393a 11270 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11271 int sprite, ret;
8cc87b75 11272 enum pipe pipe;
46f297fb 11273 struct intel_crtc *crtc;
79e53945
JB
11274
11275 drm_mode_config_init(dev);
11276
11277 dev->mode_config.min_width = 0;
11278 dev->mode_config.min_height = 0;
11279
019d96cb
DA
11280 dev->mode_config.preferred_depth = 24;
11281 dev->mode_config.prefer_shadow = 1;
11282
e6ecefaa 11283 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11284
b690e96c
JB
11285 intel_init_quirks(dev);
11286
1fa61106
ED
11287 intel_init_pm(dev);
11288
e3c74757
BW
11289 if (INTEL_INFO(dev)->num_pipes == 0)
11290 return;
11291
e70236a8
JB
11292 intel_init_display(dev);
11293
a6c45cf0
CW
11294 if (IS_GEN2(dev)) {
11295 dev->mode_config.max_width = 2048;
11296 dev->mode_config.max_height = 2048;
11297 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11298 dev->mode_config.max_width = 4096;
11299 dev->mode_config.max_height = 4096;
79e53945 11300 } else {
a6c45cf0
CW
11301 dev->mode_config.max_width = 8192;
11302 dev->mode_config.max_height = 8192;
79e53945 11303 }
068be561
DL
11304
11305 if (IS_GEN2(dev)) {
11306 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11307 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11308 } else {
11309 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11310 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11311 }
11312
5d4545ae 11313 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11314
28c97730 11315 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11316 INTEL_INFO(dev)->num_pipes,
11317 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11318
8cc87b75
DL
11319 for_each_pipe(pipe) {
11320 intel_crtc_init(dev, pipe);
1fe47785
DL
11321 for_each_sprite(pipe, sprite) {
11322 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11323 if (ret)
06da8da2 11324 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11325 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11326 }
79e53945
JB
11327 }
11328
f42bb70d 11329 intel_init_dpio(dev);
5382f5f3 11330 intel_reset_dpio(dev);
f42bb70d 11331
79f689aa 11332 intel_cpu_pll_init(dev);
e72f9fbf 11333 intel_shared_dpll_init(dev);
ee7b9f93 11334
9cce37f4
JB
11335 /* Just disable it once at startup */
11336 i915_disable_vga(dev);
79e53945 11337 intel_setup_outputs(dev);
11be49eb
CW
11338
11339 /* Just in case the BIOS is doing something questionable. */
11340 intel_disable_fbc(dev);
fa9fa083 11341
8b687df4 11342 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11343 intel_modeset_setup_hw_state(dev, false);
8b687df4 11344 mutex_unlock(&dev->mode_config.mutex);
46f297fb
JB
11345
11346 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11347 base.head) {
11348 if (!crtc->active)
11349 continue;
11350
46f297fb 11351 /*
46f297fb
JB
11352 * Note that reserving the BIOS fb up front prevents us
11353 * from stuffing other stolen allocations like the ring
11354 * on top. This prevents some ugliness at boot time, and
11355 * can even allow for smooth boot transitions if the BIOS
11356 * fb is large enough for the active pipe configuration.
11357 */
11358 if (dev_priv->display.get_plane_config) {
11359 dev_priv->display.get_plane_config(crtc,
11360 &crtc->plane_config);
11361 /*
11362 * If the fb is shared between multiple heads, we'll
11363 * just get the first one.
11364 */
484b41dd 11365 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11366 }
46f297fb 11367 }
2c7111db
CW
11368}
11369
24929352
DV
11370static void
11371intel_connector_break_all_links(struct intel_connector *connector)
11372{
11373 connector->base.dpms = DRM_MODE_DPMS_OFF;
11374 connector->base.encoder = NULL;
11375 connector->encoder->connectors_active = false;
11376 connector->encoder->base.crtc = NULL;
11377}
11378
7fad798e
DV
11379static void intel_enable_pipe_a(struct drm_device *dev)
11380{
11381 struct intel_connector *connector;
11382 struct drm_connector *crt = NULL;
11383 struct intel_load_detect_pipe load_detect_temp;
11384
11385 /* We can't just switch on the pipe A, we need to set things up with a
11386 * proper mode and output configuration. As a gross hack, enable pipe A
11387 * by enabling the load detect pipe once. */
11388 list_for_each_entry(connector,
11389 &dev->mode_config.connector_list,
11390 base.head) {
11391 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11392 crt = &connector->base;
11393 break;
11394 }
11395 }
11396
11397 if (!crt)
11398 return;
11399
11400 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11401 intel_release_load_detect_pipe(crt, &load_detect_temp);
11402
652c393a 11403
7fad798e
DV
11404}
11405
fa555837
DV
11406static bool
11407intel_check_plane_mapping(struct intel_crtc *crtc)
11408{
7eb552ae
BW
11409 struct drm_device *dev = crtc->base.dev;
11410 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11411 u32 reg, val;
11412
7eb552ae 11413 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11414 return true;
11415
11416 reg = DSPCNTR(!crtc->plane);
11417 val = I915_READ(reg);
11418
11419 if ((val & DISPLAY_PLANE_ENABLE) &&
11420 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11421 return false;
11422
11423 return true;
11424}
11425
24929352
DV
11426static void intel_sanitize_crtc(struct intel_crtc *crtc)
11427{
11428 struct drm_device *dev = crtc->base.dev;
11429 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11430 u32 reg;
24929352 11431
24929352 11432 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11433 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11434 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11435
11436 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11437 * disable the crtc (and hence change the state) if it is wrong. Note
11438 * that gen4+ has a fixed plane -> pipe mapping. */
11439 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11440 struct intel_connector *connector;
11441 bool plane;
11442
24929352
DV
11443 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11444 crtc->base.base.id);
11445
11446 /* Pipe has the wrong plane attached and the plane is active.
11447 * Temporarily change the plane mapping and disable everything
11448 * ... */
11449 plane = crtc->plane;
11450 crtc->plane = !plane;
11451 dev_priv->display.crtc_disable(&crtc->base);
11452 crtc->plane = plane;
11453
11454 /* ... and break all links. */
11455 list_for_each_entry(connector, &dev->mode_config.connector_list,
11456 base.head) {
11457 if (connector->encoder->base.crtc != &crtc->base)
11458 continue;
11459
11460 intel_connector_break_all_links(connector);
11461 }
11462
11463 WARN_ON(crtc->active);
11464 crtc->base.enabled = false;
11465 }
24929352 11466
7fad798e
DV
11467 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11468 crtc->pipe == PIPE_A && !crtc->active) {
11469 /* BIOS forgot to enable pipe A, this mostly happens after
11470 * resume. Force-enable the pipe to fix this, the update_dpms
11471 * call below we restore the pipe to the right state, but leave
11472 * the required bits on. */
11473 intel_enable_pipe_a(dev);
11474 }
11475
24929352
DV
11476 /* Adjust the state of the output pipe according to whether we
11477 * have active connectors/encoders. */
11478 intel_crtc_update_dpms(&crtc->base);
11479
11480 if (crtc->active != crtc->base.enabled) {
11481 struct intel_encoder *encoder;
11482
11483 /* This can happen either due to bugs in the get_hw_state
11484 * functions or because the pipe is force-enabled due to the
11485 * pipe A quirk. */
11486 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11487 crtc->base.base.id,
11488 crtc->base.enabled ? "enabled" : "disabled",
11489 crtc->active ? "enabled" : "disabled");
11490
11491 crtc->base.enabled = crtc->active;
11492
11493 /* Because we only establish the connector -> encoder ->
11494 * crtc links if something is active, this means the
11495 * crtc is now deactivated. Break the links. connector
11496 * -> encoder links are only establish when things are
11497 * actually up, hence no need to break them. */
11498 WARN_ON(crtc->active);
11499
11500 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11501 WARN_ON(encoder->connectors_active);
11502 encoder->base.crtc = NULL;
11503 }
11504 }
4cc31489
DV
11505 if (crtc->active) {
11506 /*
11507 * We start out with underrun reporting disabled to avoid races.
11508 * For correct bookkeeping mark this on active crtcs.
11509 *
11510 * No protection against concurrent access is required - at
11511 * worst a fifo underrun happens which also sets this to false.
11512 */
11513 crtc->cpu_fifo_underrun_disabled = true;
11514 crtc->pch_fifo_underrun_disabled = true;
11515 }
24929352
DV
11516}
11517
11518static void intel_sanitize_encoder(struct intel_encoder *encoder)
11519{
11520 struct intel_connector *connector;
11521 struct drm_device *dev = encoder->base.dev;
11522
11523 /* We need to check both for a crtc link (meaning that the
11524 * encoder is active and trying to read from a pipe) and the
11525 * pipe itself being active. */
11526 bool has_active_crtc = encoder->base.crtc &&
11527 to_intel_crtc(encoder->base.crtc)->active;
11528
11529 if (encoder->connectors_active && !has_active_crtc) {
11530 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11531 encoder->base.base.id,
11532 drm_get_encoder_name(&encoder->base));
11533
11534 /* Connector is active, but has no active pipe. This is
11535 * fallout from our resume register restoring. Disable
11536 * the encoder manually again. */
11537 if (encoder->base.crtc) {
11538 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11539 encoder->base.base.id,
11540 drm_get_encoder_name(&encoder->base));
11541 encoder->disable(encoder);
11542 }
11543
11544 /* Inconsistent output/port/pipe state happens presumably due to
11545 * a bug in one of the get_hw_state functions. Or someplace else
11546 * in our code, like the register restore mess on resume. Clamp
11547 * things to off as a safer default. */
11548 list_for_each_entry(connector,
11549 &dev->mode_config.connector_list,
11550 base.head) {
11551 if (connector->encoder != encoder)
11552 continue;
11553
11554 intel_connector_break_all_links(connector);
11555 }
11556 }
11557 /* Enabled encoders without active connectors will be fixed in
11558 * the crtc fixup. */
11559}
11560
04098753 11561void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11562{
11563 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11564 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11565
04098753
ID
11566 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11567 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11568 i915_disable_vga(dev);
11569 }
11570}
11571
11572void i915_redisable_vga(struct drm_device *dev)
11573{
11574 struct drm_i915_private *dev_priv = dev->dev_private;
11575
8dc8a27c
PZ
11576 /* This function can be called both from intel_modeset_setup_hw_state or
11577 * at a very early point in our resume sequence, where the power well
11578 * structures are not yet restored. Since this function is at a very
11579 * paranoid "someone might have enabled VGA while we were not looking"
11580 * level, just check if the power well is enabled instead of trying to
11581 * follow the "don't touch the power well if we don't need it" policy
11582 * the rest of the driver uses. */
04098753 11583 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11584 return;
11585
04098753 11586 i915_redisable_vga_power_on(dev);
0fde901f
KM
11587}
11588
98ec7739
VS
11589static bool primary_get_hw_state(struct intel_crtc *crtc)
11590{
11591 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11592
11593 if (!crtc->active)
11594 return false;
11595
11596 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11597}
11598
30e984df 11599static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11600{
11601 struct drm_i915_private *dev_priv = dev->dev_private;
11602 enum pipe pipe;
24929352
DV
11603 struct intel_crtc *crtc;
11604 struct intel_encoder *encoder;
11605 struct intel_connector *connector;
5358901f 11606 int i;
24929352 11607
0e8ffe1b
DV
11608 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11609 base.head) {
88adfff1 11610 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11611
9953599b
DV
11612 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11613
0e8ffe1b
DV
11614 crtc->active = dev_priv->display.get_pipe_config(crtc,
11615 &crtc->config);
24929352
DV
11616
11617 crtc->base.enabled = crtc->active;
98ec7739 11618 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
11619
11620 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11621 crtc->base.base.id,
11622 crtc->active ? "enabled" : "disabled");
11623 }
11624
5358901f 11625 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11626 if (HAS_DDI(dev))
6441ab5f
PZ
11627 intel_ddi_setup_hw_pll_state(dev);
11628
5358901f
DV
11629 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11630 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11631
11632 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11633 pll->active = 0;
11634 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11635 base.head) {
11636 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11637 pll->active++;
11638 }
11639 pll->refcount = pll->active;
11640
35c95375
DV
11641 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11642 pll->name, pll->refcount, pll->on);
5358901f
DV
11643 }
11644
24929352
DV
11645 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11646 base.head) {
11647 pipe = 0;
11648
11649 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11650 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11651 encoder->base.crtc = &crtc->base;
1d37b689 11652 encoder->get_config(encoder, &crtc->config);
24929352
DV
11653 } else {
11654 encoder->base.crtc = NULL;
11655 }
11656
11657 encoder->connectors_active = false;
6f2bcceb 11658 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11659 encoder->base.base.id,
11660 drm_get_encoder_name(&encoder->base),
11661 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11662 pipe_name(pipe));
24929352
DV
11663 }
11664
11665 list_for_each_entry(connector, &dev->mode_config.connector_list,
11666 base.head) {
11667 if (connector->get_hw_state(connector)) {
11668 connector->base.dpms = DRM_MODE_DPMS_ON;
11669 connector->encoder->connectors_active = true;
11670 connector->base.encoder = &connector->encoder->base;
11671 } else {
11672 connector->base.dpms = DRM_MODE_DPMS_OFF;
11673 connector->base.encoder = NULL;
11674 }
11675 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11676 connector->base.base.id,
11677 drm_get_connector_name(&connector->base),
11678 connector->base.encoder ? "enabled" : "disabled");
11679 }
30e984df
DV
11680}
11681
11682/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11683 * and i915 state tracking structures. */
11684void intel_modeset_setup_hw_state(struct drm_device *dev,
11685 bool force_restore)
11686{
11687 struct drm_i915_private *dev_priv = dev->dev_private;
11688 enum pipe pipe;
30e984df
DV
11689 struct intel_crtc *crtc;
11690 struct intel_encoder *encoder;
35c95375 11691 int i;
30e984df
DV
11692
11693 intel_modeset_readout_hw_state(dev);
24929352 11694
babea61d
JB
11695 /*
11696 * Now that we have the config, copy it to each CRTC struct
11697 * Note that this could go away if we move to using crtc_config
11698 * checking everywhere.
11699 */
11700 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11701 base.head) {
d330a953 11702 if (crtc->active && i915.fastboot) {
f6a83288 11703 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11704 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11705 crtc->base.base.id);
11706 drm_mode_debug_printmodeline(&crtc->base.mode);
11707 }
11708 }
11709
24929352
DV
11710 /* HW state is read out, now we need to sanitize this mess. */
11711 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11712 base.head) {
11713 intel_sanitize_encoder(encoder);
11714 }
11715
11716 for_each_pipe(pipe) {
11717 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11718 intel_sanitize_crtc(crtc);
c0b03411 11719 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11720 }
9a935856 11721
35c95375
DV
11722 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11723 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11724
11725 if (!pll->on || pll->active)
11726 continue;
11727
11728 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11729
11730 pll->disable(dev_priv, pll);
11731 pll->on = false;
11732 }
11733
96f90c54 11734 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11735 ilk_wm_get_hw_state(dev);
11736
45e2b5f6 11737 if (force_restore) {
7d0bc1ea
VS
11738 i915_redisable_vga(dev);
11739
f30da187
DV
11740 /*
11741 * We need to use raw interfaces for restoring state to avoid
11742 * checking (bogus) intermediate states.
11743 */
45e2b5f6 11744 for_each_pipe(pipe) {
b5644d05
JB
11745 struct drm_crtc *crtc =
11746 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11747
11748 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 11749 crtc->primary->fb);
45e2b5f6
DV
11750 }
11751 } else {
11752 intel_modeset_update_staged_output_state(dev);
11753 }
8af6cf88
DV
11754
11755 intel_modeset_check_state(dev);
2c7111db
CW
11756}
11757
11758void intel_modeset_gem_init(struct drm_device *dev)
11759{
484b41dd
JB
11760 struct drm_crtc *c;
11761 struct intel_framebuffer *fb;
11762
ae48434c
ID
11763 mutex_lock(&dev->struct_mutex);
11764 intel_init_gt_powersave(dev);
11765 mutex_unlock(&dev->struct_mutex);
11766
1833b134 11767 intel_modeset_init_hw(dev);
02e792fb
DV
11768
11769 intel_setup_overlay(dev);
484b41dd
JB
11770
11771 /*
11772 * Make sure any fbs we allocated at startup are properly
11773 * pinned & fenced. When we do the allocation it's too early
11774 * for this.
11775 */
11776 mutex_lock(&dev->struct_mutex);
11777 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
66e514c1 11778 if (!c->primary->fb)
484b41dd
JB
11779 continue;
11780
66e514c1 11781 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
11782 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11783 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11784 to_intel_crtc(c)->pipe);
66e514c1
DA
11785 drm_framebuffer_unreference(c->primary->fb);
11786 c->primary->fb = NULL;
484b41dd
JB
11787 }
11788 }
11789 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11790}
11791
4932e2c3
ID
11792void intel_connector_unregister(struct intel_connector *intel_connector)
11793{
11794 struct drm_connector *connector = &intel_connector->base;
11795
11796 intel_panel_destroy_backlight(connector);
11797 drm_sysfs_connector_remove(connector);
11798}
11799
79e53945
JB
11800void intel_modeset_cleanup(struct drm_device *dev)
11801{
652c393a
JB
11802 struct drm_i915_private *dev_priv = dev->dev_private;
11803 struct drm_crtc *crtc;
d9255d57 11804 struct drm_connector *connector;
652c393a 11805
fd0c0642
DV
11806 /*
11807 * Interrupts and polling as the first thing to avoid creating havoc.
11808 * Too much stuff here (turning of rps, connectors, ...) would
11809 * experience fancy races otherwise.
11810 */
11811 drm_irq_uninstall(dev);
11812 cancel_work_sync(&dev_priv->hotplug_work);
11813 /*
11814 * Due to the hpd irq storm handling the hotplug work can re-arm the
11815 * poll handlers. Hence disable polling after hpd handling is shut down.
11816 */
f87ea761 11817 drm_kms_helper_poll_fini(dev);
fd0c0642 11818
652c393a
JB
11819 mutex_lock(&dev->struct_mutex);
11820
723bfd70
JB
11821 intel_unregister_dsm_handler();
11822
652c393a
JB
11823 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11824 /* Skip inactive CRTCs */
f4510a27 11825 if (!crtc->primary->fb)
652c393a
JB
11826 continue;
11827
3dec0095 11828 intel_increase_pllclock(crtc);
652c393a
JB
11829 }
11830
973d04f9 11831 intel_disable_fbc(dev);
e70236a8 11832
8090c6b9 11833 intel_disable_gt_powersave(dev);
0cdab21f 11834
930ebb46
DV
11835 ironlake_teardown_rc6(dev);
11836
69341a5e
KH
11837 mutex_unlock(&dev->struct_mutex);
11838
1630fe75
CW
11839 /* flush any delayed tasks or pending work */
11840 flush_scheduled_work();
11841
db31af1d
JN
11842 /* destroy the backlight and sysfs files before encoders/connectors */
11843 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11844 struct intel_connector *intel_connector;
11845
11846 intel_connector = to_intel_connector(connector);
11847 intel_connector->unregister(intel_connector);
db31af1d 11848 }
d9255d57 11849
79e53945 11850 drm_mode_config_cleanup(dev);
4d7bb011
DV
11851
11852 intel_cleanup_overlay(dev);
ae48434c
ID
11853
11854 mutex_lock(&dev->struct_mutex);
11855 intel_cleanup_gt_powersave(dev);
11856 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11857}
11858
f1c79df3
ZW
11859/*
11860 * Return which encoder is currently attached for connector.
11861 */
df0e9248 11862struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11863{
df0e9248
CW
11864 return &intel_attached_encoder(connector)->base;
11865}
f1c79df3 11866
df0e9248
CW
11867void intel_connector_attach_encoder(struct intel_connector *connector,
11868 struct intel_encoder *encoder)
11869{
11870 connector->encoder = encoder;
11871 drm_mode_connector_attach_encoder(&connector->base,
11872 &encoder->base);
79e53945 11873}
28d52043
DA
11874
11875/*
11876 * set vga decode state - true == enable VGA decode
11877 */
11878int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11879{
11880 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11881 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11882 u16 gmch_ctrl;
11883
75fa041d
CW
11884 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11885 DRM_ERROR("failed to read control word\n");
11886 return -EIO;
11887 }
11888
c0cc8a55
CW
11889 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11890 return 0;
11891
28d52043
DA
11892 if (state)
11893 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11894 else
11895 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11896
11897 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11898 DRM_ERROR("failed to write control word\n");
11899 return -EIO;
11900 }
11901
28d52043
DA
11902 return 0;
11903}
c4a1d9e4 11904
c4a1d9e4 11905struct intel_display_error_state {
ff57f1b0
PZ
11906
11907 u32 power_well_driver;
11908
63b66e5b
CW
11909 int num_transcoders;
11910
c4a1d9e4
CW
11911 struct intel_cursor_error_state {
11912 u32 control;
11913 u32 position;
11914 u32 base;
11915 u32 size;
52331309 11916 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11917
11918 struct intel_pipe_error_state {
ddf9c536 11919 bool power_domain_on;
c4a1d9e4 11920 u32 source;
f301b1e1 11921 u32 stat;
52331309 11922 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11923
11924 struct intel_plane_error_state {
11925 u32 control;
11926 u32 stride;
11927 u32 size;
11928 u32 pos;
11929 u32 addr;
11930 u32 surface;
11931 u32 tile_offset;
52331309 11932 } plane[I915_MAX_PIPES];
63b66e5b
CW
11933
11934 struct intel_transcoder_error_state {
ddf9c536 11935 bool power_domain_on;
63b66e5b
CW
11936 enum transcoder cpu_transcoder;
11937
11938 u32 conf;
11939
11940 u32 htotal;
11941 u32 hblank;
11942 u32 hsync;
11943 u32 vtotal;
11944 u32 vblank;
11945 u32 vsync;
11946 } transcoder[4];
c4a1d9e4
CW
11947};
11948
11949struct intel_display_error_state *
11950intel_display_capture_error_state(struct drm_device *dev)
11951{
fbee40df 11952 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 11953 struct intel_display_error_state *error;
63b66e5b
CW
11954 int transcoders[] = {
11955 TRANSCODER_A,
11956 TRANSCODER_B,
11957 TRANSCODER_C,
11958 TRANSCODER_EDP,
11959 };
c4a1d9e4
CW
11960 int i;
11961
63b66e5b
CW
11962 if (INTEL_INFO(dev)->num_pipes == 0)
11963 return NULL;
11964
9d1cb914 11965 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11966 if (error == NULL)
11967 return NULL;
11968
190be112 11969 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11970 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11971
52331309 11972 for_each_pipe(i) {
ddf9c536 11973 error->pipe[i].power_domain_on =
da7e29bd
ID
11974 intel_display_power_enabled_sw(dev_priv,
11975 POWER_DOMAIN_PIPE(i));
ddf9c536 11976 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11977 continue;
11978
a18c4c3d
PZ
11979 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11980 error->cursor[i].control = I915_READ(CURCNTR(i));
11981 error->cursor[i].position = I915_READ(CURPOS(i));
11982 error->cursor[i].base = I915_READ(CURBASE(i));
11983 } else {
11984 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11985 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11986 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11987 }
c4a1d9e4
CW
11988
11989 error->plane[i].control = I915_READ(DSPCNTR(i));
11990 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11991 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11992 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11993 error->plane[i].pos = I915_READ(DSPPOS(i));
11994 }
ca291363
PZ
11995 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11996 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11997 if (INTEL_INFO(dev)->gen >= 4) {
11998 error->plane[i].surface = I915_READ(DSPSURF(i));
11999 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12000 }
12001
c4a1d9e4 12002 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1
ID
12003
12004 if (!HAS_PCH_SPLIT(dev))
12005 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
12006 }
12007
12008 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12009 if (HAS_DDI(dev_priv->dev))
12010 error->num_transcoders++; /* Account for eDP. */
12011
12012 for (i = 0; i < error->num_transcoders; i++) {
12013 enum transcoder cpu_transcoder = transcoders[i];
12014
ddf9c536 12015 error->transcoder[i].power_domain_on =
da7e29bd 12016 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12017 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12018 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12019 continue;
12020
63b66e5b
CW
12021 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12022
12023 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12024 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12025 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12026 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12027 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12028 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12029 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12030 }
12031
12032 return error;
12033}
12034
edc3d884
MK
12035#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12036
c4a1d9e4 12037void
edc3d884 12038intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12039 struct drm_device *dev,
12040 struct intel_display_error_state *error)
12041{
12042 int i;
12043
63b66e5b
CW
12044 if (!error)
12045 return;
12046
edc3d884 12047 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12048 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12049 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12050 error->power_well_driver);
52331309 12051 for_each_pipe(i) {
edc3d884 12052 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12053 err_printf(m, " Power: %s\n",
12054 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12055 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 12056 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
12057
12058 err_printf(m, "Plane [%d]:\n", i);
12059 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12060 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12061 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12062 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12063 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12064 }
4b71a570 12065 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12066 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12067 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12068 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12069 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12070 }
12071
edc3d884
MK
12072 err_printf(m, "Cursor [%d]:\n", i);
12073 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12074 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12075 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12076 }
63b66e5b
CW
12077
12078 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12079 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12080 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12081 err_printf(m, " Power: %s\n",
12082 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12083 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12084 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12085 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12086 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12087 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12088 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12089 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12090 }
c4a1d9e4 12091}
This page took 2.918709 seconds and 5 git commands to generate.