drm/i915: extract __hsw_do_{en, dis}able_package_c8
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
d9d82081 1098 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
93ce0ba6 1101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
d9d82081
PZ
1102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
83f26f16 1169 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
1fe47785 1191 int reg, sprite;
19332d7a
JB
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
20674eef 1197 val = I915_READ(reg);
83f26f16 1198 WARN(val & SP_ENABLE,
20674eef 1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1200 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
83f26f16 1205 WARN(val & SPRITE_ENABLE,
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
83f26f16 1211 WARN(val & DVS_ENABLE,
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
e1fdc473
PZ
1807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
851855d8 1816 intel_wait_for_vblank(dev_priv->dev, pipe);
b24e7179
JB
1817}
1818
1819/**
309cfea8 1820 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
702e7a56
PZ
1834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
b24e7179
JB
1836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1844 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1845 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
702e7a56 1851 reg = PIPECONF(cpu_transcoder);
b24e7179 1852 val = I915_READ(reg);
00d70b15
CW
1853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
d74362c9
KP
1860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
1dba99f4
VS
1864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
d74362c9 1866{
3d13ef2e
DL
1867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
d74362c9
KP
1872}
1873
b24e7179 1874/**
262ca2b0 1875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
262ca2b0
MR
1882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
b24e7179 1884{
939c2fe8
VS
1885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
4c445e0e 1893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1894
4c445e0e 1895 intel_crtc->primary_enabled = true;
939c2fe8 1896
b24e7179
JB
1897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
00d70b15
CW
1899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1903 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
b24e7179 1907/**
262ca2b0 1908 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
262ca2b0
MR
1915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
b24e7179 1917{
939c2fe8
VS
1918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1920 int reg;
1921 u32 val;
1922
4c445e0e 1923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1924
4c445e0e 1925 intel_crtc->primary_enabled = false;
939c2fe8 1926
b24e7179
JB
1927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
00d70b15
CW
1929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1933 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
693db184
CW
1937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
a57ce0b2
JB
1946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
127bd2ac 1954int
48b956c5 1955intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj,
919926ae 1957 struct intel_ring_buffer *pipelined)
6b95a207 1958{
ce453d81 1959 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1960 u32 alignment;
1961 int ret;
1962
05394f39 1963 switch (obj->tiling_mode) {
6b95a207 1964 case I915_TILING_NONE:
534843da
CW
1965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
a6c45cf0 1967 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
6b95a207
KH
1971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
80075d49 1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
693db184
CW
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
ce453d81 1991 dev_priv->mm.interruptible = false;
2da3b9b9 1992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1993 if (ret)
ce453d81 1994 goto err_interruptible;
6b95a207
KH
1995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
06d98131 2001 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2002 if (ret)
2003 goto err_unpin;
1690e1eb 2004
9a5a53b3 2005 i915_gem_object_pin_fence(obj);
6b95a207 2006
ce453d81 2007 dev_priv->mm.interruptible = true;
6b95a207 2008 return 0;
48b956c5
CW
2009
2010err_unpin:
cc98b413 2011 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2012err_interruptible:
2013 dev_priv->mm.interruptible = true;
48b956c5 2014 return ret;
6b95a207
KH
2015}
2016
1690e1eb
CW
2017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
cc98b413 2020 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2021}
2022
c2c75131
DV
2023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
bc752862
CW
2025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
c2c75131 2029{
bc752862
CW
2030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
c2c75131 2032
bc752862
CW
2033 tile_rows = *y / 8;
2034 *y %= 8;
c2c75131 2035
bc752862
CW
2036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
c2c75131
DV
2048}
2049
46f297fb
JB
2050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
484b41dd 2071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
ff2652ea
CW
2079 if (plane_config->size == 0)
2080 return false;
2081
46f297fb
JB
2082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
484b41dd 2085 return false;
46f297fb
JB
2086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
484b41dd 2089 obj->stride = crtc->base.fb->pitches[0];
46f297fb
JB
2090 }
2091
484b41dd
JB
2092 mode_cmd.pixel_format = crtc->base.fb->pixel_format;
2093 mode_cmd.width = crtc->base.fb->width;
2094 mode_cmd.height = crtc->base.fb->height;
2095 mode_cmd.pitches[0] = crtc->base.fb->pitches[0];
46f297fb
JB
2096
2097 mutex_lock(&dev->struct_mutex);
2098
484b41dd
JB
2099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb),
2100 &mode_cmd, obj)) {
46f297fb
JB
2101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
46f297fb
JB
2109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
2124 if (!intel_crtc->base.fb)
2125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
2130 kfree(intel_crtc->base.fb);
d1a59868 2131 intel_crtc->base.fb = NULL;
484b41dd
JB
2132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
2143 if (!i->active || !c->fb)
2144 continue;
2145
2146 fb = to_intel_framebuffer(c->fb);
2147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
2148 drm_framebuffer_reference(c->fb);
2149 intel_crtc->base.fb = c->fb;
2150 break;
2151 }
2152 }
46f297fb
JB
2153}
2154
262ca2b0
MR
2155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
81255565
JB
2158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
05394f39 2163 struct drm_i915_gem_object *obj;
81255565 2164 int plane = intel_crtc->plane;
e506a0c6 2165 unsigned long linear_offset;
81255565 2166 u32 dspcntr;
5eddb70b 2167 u32 reg;
81255565
JB
2168
2169 switch (plane) {
2170 case 0:
2171 case 1:
2172 break;
2173 default:
84f44ce7 2174 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2175 return -EINVAL;
2176 }
2177
2178 intel_fb = to_intel_framebuffer(fb);
2179 obj = intel_fb->obj;
81255565 2180
5eddb70b
CW
2181 reg = DSPCNTR(plane);
2182 dspcntr = I915_READ(reg);
81255565
JB
2183 /* Mask out pixel format bits in case we change it */
2184 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2185 switch (fb->pixel_format) {
2186 case DRM_FORMAT_C8:
81255565
JB
2187 dspcntr |= DISPPLANE_8BPP;
2188 break;
57779d06
VS
2189 case DRM_FORMAT_XRGB1555:
2190 case DRM_FORMAT_ARGB1555:
2191 dspcntr |= DISPPLANE_BGRX555;
81255565 2192 break;
57779d06
VS
2193 case DRM_FORMAT_RGB565:
2194 dspcntr |= DISPPLANE_BGRX565;
2195 break;
2196 case DRM_FORMAT_XRGB8888:
2197 case DRM_FORMAT_ARGB8888:
2198 dspcntr |= DISPPLANE_BGRX888;
2199 break;
2200 case DRM_FORMAT_XBGR8888:
2201 case DRM_FORMAT_ABGR8888:
2202 dspcntr |= DISPPLANE_RGBX888;
2203 break;
2204 case DRM_FORMAT_XRGB2101010:
2205 case DRM_FORMAT_ARGB2101010:
2206 dspcntr |= DISPPLANE_BGRX101010;
2207 break;
2208 case DRM_FORMAT_XBGR2101010:
2209 case DRM_FORMAT_ABGR2101010:
2210 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2211 break;
2212 default:
baba133a 2213 BUG();
81255565 2214 }
57779d06 2215
a6c45cf0 2216 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2217 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2218 dspcntr |= DISPPLANE_TILED;
2219 else
2220 dspcntr &= ~DISPPLANE_TILED;
2221 }
2222
de1aa629
VS
2223 if (IS_G4X(dev))
2224 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2225
5eddb70b 2226 I915_WRITE(reg, dspcntr);
81255565 2227
e506a0c6 2228 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2229
c2c75131
DV
2230 if (INTEL_INFO(dev)->gen >= 4) {
2231 intel_crtc->dspaddr_offset =
bc752862
CW
2232 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2233 fb->bits_per_pixel / 8,
2234 fb->pitches[0]);
c2c75131
DV
2235 linear_offset -= intel_crtc->dspaddr_offset;
2236 } else {
e506a0c6 2237 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2238 }
e506a0c6 2239
f343c5f6
BW
2240 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2241 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2242 fb->pitches[0]);
01f2c773 2243 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2244 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2245 I915_WRITE(DSPSURF(plane),
2246 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2247 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2248 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2249 } else
f343c5f6 2250 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2251 POSTING_READ(reg);
81255565 2252
17638cd6
JB
2253 return 0;
2254}
2255
262ca2b0
MR
2256static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2257 struct drm_framebuffer *fb,
2258 int x, int y)
17638cd6
JB
2259{
2260 struct drm_device *dev = crtc->dev;
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2263 struct intel_framebuffer *intel_fb;
2264 struct drm_i915_gem_object *obj;
2265 int plane = intel_crtc->plane;
e506a0c6 2266 unsigned long linear_offset;
17638cd6
JB
2267 u32 dspcntr;
2268 u32 reg;
2269
2270 switch (plane) {
2271 case 0:
2272 case 1:
27f8227b 2273 case 2:
17638cd6
JB
2274 break;
2275 default:
84f44ce7 2276 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2277 return -EINVAL;
2278 }
2279
2280 intel_fb = to_intel_framebuffer(fb);
2281 obj = intel_fb->obj;
2282
2283 reg = DSPCNTR(plane);
2284 dspcntr = I915_READ(reg);
2285 /* Mask out pixel format bits in case we change it */
2286 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2287 switch (fb->pixel_format) {
2288 case DRM_FORMAT_C8:
17638cd6
JB
2289 dspcntr |= DISPPLANE_8BPP;
2290 break;
57779d06
VS
2291 case DRM_FORMAT_RGB565:
2292 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2293 break;
57779d06
VS
2294 case DRM_FORMAT_XRGB8888:
2295 case DRM_FORMAT_ARGB8888:
2296 dspcntr |= DISPPLANE_BGRX888;
2297 break;
2298 case DRM_FORMAT_XBGR8888:
2299 case DRM_FORMAT_ABGR8888:
2300 dspcntr |= DISPPLANE_RGBX888;
2301 break;
2302 case DRM_FORMAT_XRGB2101010:
2303 case DRM_FORMAT_ARGB2101010:
2304 dspcntr |= DISPPLANE_BGRX101010;
2305 break;
2306 case DRM_FORMAT_XBGR2101010:
2307 case DRM_FORMAT_ABGR2101010:
2308 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2309 break;
2310 default:
baba133a 2311 BUG();
17638cd6
JB
2312 }
2313
2314 if (obj->tiling_mode != I915_TILING_NONE)
2315 dspcntr |= DISPPLANE_TILED;
2316 else
2317 dspcntr &= ~DISPPLANE_TILED;
2318
b42c6009 2319 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2320 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2321 else
2322 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2323
2324 I915_WRITE(reg, dspcntr);
2325
e506a0c6 2326 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2327 intel_crtc->dspaddr_offset =
bc752862
CW
2328 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2329 fb->bits_per_pixel / 8,
2330 fb->pitches[0]);
c2c75131 2331 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2332
f343c5f6
BW
2333 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2334 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2335 fb->pitches[0]);
01f2c773 2336 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2337 I915_WRITE(DSPSURF(plane),
2338 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2339 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2340 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2341 } else {
2342 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2343 I915_WRITE(DSPLINOFF(plane), linear_offset);
2344 }
17638cd6
JB
2345 POSTING_READ(reg);
2346
2347 return 0;
2348}
2349
2350/* Assume fb object is pinned & idle & fenced and just update base pointers */
2351static int
2352intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2353 int x, int y, enum mode_set_atomic state)
2354{
2355 struct drm_device *dev = crtc->dev;
2356 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2357
6b8e6ed0
CW
2358 if (dev_priv->display.disable_fbc)
2359 dev_priv->display.disable_fbc(dev);
3dec0095 2360 intel_increase_pllclock(crtc);
81255565 2361
262ca2b0 2362 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
81255565
JB
2363}
2364
96a02917
VS
2365void intel_display_handle_reset(struct drm_device *dev)
2366{
2367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct drm_crtc *crtc;
2369
2370 /*
2371 * Flips in the rings have been nuked by the reset,
2372 * so complete all pending flips so that user space
2373 * will get its events and not get stuck.
2374 *
2375 * Also update the base address of all primary
2376 * planes to the the last fb to make sure we're
2377 * showing the correct fb after a reset.
2378 *
2379 * Need to make two loops over the crtcs so that we
2380 * don't try to grab a crtc mutex before the
2381 * pending_flip_queue really got woken up.
2382 */
2383
2384 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2386 enum plane plane = intel_crtc->plane;
2387
2388 intel_prepare_page_flip(dev, plane);
2389 intel_finish_page_flip_plane(dev, plane);
2390 }
2391
2392 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2394
2395 mutex_lock(&crtc->mutex);
947fdaad
CW
2396 /*
2397 * FIXME: Once we have proper support for primary planes (and
2398 * disabling them without disabling the entire crtc) allow again
2399 * a NULL crtc->fb.
2400 */
2401 if (intel_crtc->active && crtc->fb)
262ca2b0
MR
2402 dev_priv->display.update_primary_plane(crtc,
2403 crtc->fb,
2404 crtc->x,
2405 crtc->y);
96a02917
VS
2406 mutex_unlock(&crtc->mutex);
2407 }
2408}
2409
14667a4b
CW
2410static int
2411intel_finish_fb(struct drm_framebuffer *old_fb)
2412{
2413 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2414 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2415 bool was_interruptible = dev_priv->mm.interruptible;
2416 int ret;
2417
14667a4b
CW
2418 /* Big Hammer, we also need to ensure that any pending
2419 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2420 * current scanout is retired before unpinning the old
2421 * framebuffer.
2422 *
2423 * This should only fail upon a hung GPU, in which case we
2424 * can safely continue.
2425 */
2426 dev_priv->mm.interruptible = false;
2427 ret = i915_gem_object_finish_gpu(obj);
2428 dev_priv->mm.interruptible = was_interruptible;
2429
2430 return ret;
2431}
2432
7d5e3799
CW
2433static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2438 unsigned long flags;
2439 bool pending;
2440
2441 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2442 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2443 return false;
2444
2445 spin_lock_irqsave(&dev->event_lock, flags);
2446 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2447 spin_unlock_irqrestore(&dev->event_lock, flags);
2448
2449 return pending;
2450}
2451
5c3b82e2 2452static int
3c4fdcfb 2453intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2454 struct drm_framebuffer *fb)
79e53945
JB
2455{
2456 struct drm_device *dev = crtc->dev;
6b8e6ed0 2457 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2459 struct drm_framebuffer *old_fb;
5c3b82e2 2460 int ret;
79e53945 2461
7d5e3799
CW
2462 if (intel_crtc_has_pending_flip(crtc)) {
2463 DRM_ERROR("pipe is still busy with an old pageflip\n");
2464 return -EBUSY;
2465 }
2466
79e53945 2467 /* no fb bound */
94352cf9 2468 if (!fb) {
a5071c2f 2469 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2470 return 0;
2471 }
2472
7eb552ae 2473 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2474 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2475 plane_name(intel_crtc->plane),
2476 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2477 return -EINVAL;
79e53945
JB
2478 }
2479
5c3b82e2 2480 mutex_lock(&dev->struct_mutex);
265db958 2481 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2482 to_intel_framebuffer(fb)->obj,
919926ae 2483 NULL);
8ac36ec1 2484 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2485 if (ret != 0) {
a5071c2f 2486 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2487 return ret;
2488 }
79e53945 2489
bb2043de
DL
2490 /*
2491 * Update pipe size and adjust fitter if needed: the reason for this is
2492 * that in compute_mode_changes we check the native mode (not the pfit
2493 * mode) to see if we can flip rather than do a full mode set. In the
2494 * fastboot case, we'll flip, but if we don't update the pipesrc and
2495 * pfit state, we'll end up with a big fb scanned out into the wrong
2496 * sized surface.
2497 *
2498 * To fix this properly, we need to hoist the checks up into
2499 * compute_mode_changes (or above), check the actual pfit state and
2500 * whether the platform allows pfit disable with pipe active, and only
2501 * then update the pipesrc and pfit state, even on the flip path.
2502 */
d330a953 2503 if (i915.fastboot) {
d7bf63f2
DL
2504 const struct drm_display_mode *adjusted_mode =
2505 &intel_crtc->config.adjusted_mode;
2506
4d6a3e63 2507 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2508 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2509 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2510 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2513 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2514 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2515 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2516 }
0637d60d
JB
2517 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2518 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2519 }
2520
262ca2b0 2521 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
4e6cfefc 2522 if (ret) {
8ac36ec1 2523 mutex_lock(&dev->struct_mutex);
94352cf9 2524 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2525 mutex_unlock(&dev->struct_mutex);
a5071c2f 2526 DRM_ERROR("failed to update base address\n");
4e6cfefc 2527 return ret;
79e53945 2528 }
3c4fdcfb 2529
94352cf9
DV
2530 old_fb = crtc->fb;
2531 crtc->fb = fb;
6c4c86f5
DV
2532 crtc->x = x;
2533 crtc->y = y;
94352cf9 2534
b7f1de28 2535 if (old_fb) {
d7697eea
DV
2536 if (intel_crtc->active && old_fb != fb)
2537 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2538 mutex_lock(&dev->struct_mutex);
1690e1eb 2539 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2540 mutex_unlock(&dev->struct_mutex);
b7f1de28 2541 }
652c393a 2542
8ac36ec1 2543 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2544 intel_update_fbc(dev);
4906557e 2545 intel_edp_psr_update(dev);
5c3b82e2 2546 mutex_unlock(&dev->struct_mutex);
79e53945 2547
5c3b82e2 2548 return 0;
79e53945
JB
2549}
2550
5e84e1a4
ZW
2551static void intel_fdi_normal_train(struct drm_crtc *crtc)
2552{
2553 struct drm_device *dev = crtc->dev;
2554 struct drm_i915_private *dev_priv = dev->dev_private;
2555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2556 int pipe = intel_crtc->pipe;
2557 u32 reg, temp;
2558
2559 /* enable normal train */
2560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
61e499bf 2562 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2563 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2564 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2565 } else {
2566 temp &= ~FDI_LINK_TRAIN_NONE;
2567 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2568 }
5e84e1a4
ZW
2569 I915_WRITE(reg, temp);
2570
2571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
2573 if (HAS_PCH_CPT(dev)) {
2574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2575 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2576 } else {
2577 temp &= ~FDI_LINK_TRAIN_NONE;
2578 temp |= FDI_LINK_TRAIN_NONE;
2579 }
2580 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2581
2582 /* wait one idle pattern time */
2583 POSTING_READ(reg);
2584 udelay(1000);
357555c0
JB
2585
2586 /* IVB wants error correction enabled */
2587 if (IS_IVYBRIDGE(dev))
2588 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2589 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2590}
2591
1fbc0d78 2592static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2593{
1fbc0d78
DV
2594 return crtc->base.enabled && crtc->active &&
2595 crtc->config.has_pch_encoder;
1e833f40
DV
2596}
2597
01a415fd
DV
2598static void ivb_modeset_global_resources(struct drm_device *dev)
2599{
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *pipe_B_crtc =
2602 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2603 struct intel_crtc *pipe_C_crtc =
2604 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2605 uint32_t temp;
2606
1e833f40
DV
2607 /*
2608 * When everything is off disable fdi C so that we could enable fdi B
2609 * with all lanes. Note that we don't care about enabled pipes without
2610 * an enabled pch encoder.
2611 */
2612 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2613 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2614 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2615 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2616
2617 temp = I915_READ(SOUTH_CHICKEN1);
2618 temp &= ~FDI_BC_BIFURCATION_SELECT;
2619 DRM_DEBUG_KMS("disabling fdi C rx\n");
2620 I915_WRITE(SOUTH_CHICKEN1, temp);
2621 }
2622}
2623
8db9d77b
ZW
2624/* The FDI link training functions for ILK/Ibexpeak. */
2625static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2626{
2627 struct drm_device *dev = crtc->dev;
2628 struct drm_i915_private *dev_priv = dev->dev_private;
2629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2630 int pipe = intel_crtc->pipe;
0fc932b8 2631 int plane = intel_crtc->plane;
5eddb70b 2632 u32 reg, temp, tries;
8db9d77b 2633
0fc932b8
JB
2634 /* FDI needs bits from pipe & plane first */
2635 assert_pipe_enabled(dev_priv, pipe);
2636 assert_plane_enabled(dev_priv, plane);
2637
e1a44743
AJ
2638 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2639 for train result */
5eddb70b
CW
2640 reg = FDI_RX_IMR(pipe);
2641 temp = I915_READ(reg);
e1a44743
AJ
2642 temp &= ~FDI_RX_SYMBOL_LOCK;
2643 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2644 I915_WRITE(reg, temp);
2645 I915_READ(reg);
e1a44743
AJ
2646 udelay(150);
2647
8db9d77b 2648 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2649 reg = FDI_TX_CTL(pipe);
2650 temp = I915_READ(reg);
627eb5a3
DV
2651 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2652 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2653 temp &= ~FDI_LINK_TRAIN_NONE;
2654 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2655 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2656
5eddb70b
CW
2657 reg = FDI_RX_CTL(pipe);
2658 temp = I915_READ(reg);
8db9d77b
ZW
2659 temp &= ~FDI_LINK_TRAIN_NONE;
2660 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2661 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2662
2663 POSTING_READ(reg);
8db9d77b
ZW
2664 udelay(150);
2665
5b2adf89 2666 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2667 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2668 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2669 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2670
5eddb70b 2671 reg = FDI_RX_IIR(pipe);
e1a44743 2672 for (tries = 0; tries < 5; tries++) {
5eddb70b 2673 temp = I915_READ(reg);
8db9d77b
ZW
2674 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2675
2676 if ((temp & FDI_RX_BIT_LOCK)) {
2677 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2678 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2679 break;
2680 }
8db9d77b 2681 }
e1a44743 2682 if (tries == 5)
5eddb70b 2683 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2684
2685 /* Train 2 */
5eddb70b
CW
2686 reg = FDI_TX_CTL(pipe);
2687 temp = I915_READ(reg);
8db9d77b
ZW
2688 temp &= ~FDI_LINK_TRAIN_NONE;
2689 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2690 I915_WRITE(reg, temp);
8db9d77b 2691
5eddb70b
CW
2692 reg = FDI_RX_CTL(pipe);
2693 temp = I915_READ(reg);
8db9d77b
ZW
2694 temp &= ~FDI_LINK_TRAIN_NONE;
2695 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2696 I915_WRITE(reg, temp);
8db9d77b 2697
5eddb70b
CW
2698 POSTING_READ(reg);
2699 udelay(150);
8db9d77b 2700
5eddb70b 2701 reg = FDI_RX_IIR(pipe);
e1a44743 2702 for (tries = 0; tries < 5; tries++) {
5eddb70b 2703 temp = I915_READ(reg);
8db9d77b
ZW
2704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2705
2706 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2708 DRM_DEBUG_KMS("FDI train 2 done.\n");
2709 break;
2710 }
8db9d77b 2711 }
e1a44743 2712 if (tries == 5)
5eddb70b 2713 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2714
2715 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2716
8db9d77b
ZW
2717}
2718
0206e353 2719static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2720 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2721 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2722 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2723 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2724};
2725
2726/* The FDI link training functions for SNB/Cougarpoint. */
2727static void gen6_fdi_link_train(struct drm_crtc *crtc)
2728{
2729 struct drm_device *dev = crtc->dev;
2730 struct drm_i915_private *dev_priv = dev->dev_private;
2731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2732 int pipe = intel_crtc->pipe;
fa37d39e 2733 u32 reg, temp, i, retry;
8db9d77b 2734
e1a44743
AJ
2735 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2736 for train result */
5eddb70b
CW
2737 reg = FDI_RX_IMR(pipe);
2738 temp = I915_READ(reg);
e1a44743
AJ
2739 temp &= ~FDI_RX_SYMBOL_LOCK;
2740 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2741 I915_WRITE(reg, temp);
2742
2743 POSTING_READ(reg);
e1a44743
AJ
2744 udelay(150);
2745
8db9d77b 2746 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
627eb5a3
DV
2749 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2750 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2751 temp &= ~FDI_LINK_TRAIN_NONE;
2752 temp |= FDI_LINK_TRAIN_PATTERN_1;
2753 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2754 /* SNB-B */
2755 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2756 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2757
d74cf324
DV
2758 I915_WRITE(FDI_RX_MISC(pipe),
2759 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2760
5eddb70b
CW
2761 reg = FDI_RX_CTL(pipe);
2762 temp = I915_READ(reg);
8db9d77b
ZW
2763 if (HAS_PCH_CPT(dev)) {
2764 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2765 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2766 } else {
2767 temp &= ~FDI_LINK_TRAIN_NONE;
2768 temp |= FDI_LINK_TRAIN_PATTERN_1;
2769 }
5eddb70b
CW
2770 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2771
2772 POSTING_READ(reg);
8db9d77b
ZW
2773 udelay(150);
2774
0206e353 2775 for (i = 0; i < 4; i++) {
5eddb70b
CW
2776 reg = FDI_TX_CTL(pipe);
2777 temp = I915_READ(reg);
8db9d77b
ZW
2778 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2779 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2780 I915_WRITE(reg, temp);
2781
2782 POSTING_READ(reg);
8db9d77b
ZW
2783 udelay(500);
2784
fa37d39e
SP
2785 for (retry = 0; retry < 5; retry++) {
2786 reg = FDI_RX_IIR(pipe);
2787 temp = I915_READ(reg);
2788 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2789 if (temp & FDI_RX_BIT_LOCK) {
2790 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2791 DRM_DEBUG_KMS("FDI train 1 done.\n");
2792 break;
2793 }
2794 udelay(50);
8db9d77b 2795 }
fa37d39e
SP
2796 if (retry < 5)
2797 break;
8db9d77b
ZW
2798 }
2799 if (i == 4)
5eddb70b 2800 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2801
2802 /* Train 2 */
5eddb70b
CW
2803 reg = FDI_TX_CTL(pipe);
2804 temp = I915_READ(reg);
8db9d77b
ZW
2805 temp &= ~FDI_LINK_TRAIN_NONE;
2806 temp |= FDI_LINK_TRAIN_PATTERN_2;
2807 if (IS_GEN6(dev)) {
2808 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2809 /* SNB-B */
2810 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2811 }
5eddb70b 2812 I915_WRITE(reg, temp);
8db9d77b 2813
5eddb70b
CW
2814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
8db9d77b
ZW
2816 if (HAS_PCH_CPT(dev)) {
2817 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2818 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2819 } else {
2820 temp &= ~FDI_LINK_TRAIN_NONE;
2821 temp |= FDI_LINK_TRAIN_PATTERN_2;
2822 }
5eddb70b
CW
2823 I915_WRITE(reg, temp);
2824
2825 POSTING_READ(reg);
8db9d77b
ZW
2826 udelay(150);
2827
0206e353 2828 for (i = 0; i < 4; i++) {
5eddb70b
CW
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
8db9d77b
ZW
2831 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2832 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2833 I915_WRITE(reg, temp);
2834
2835 POSTING_READ(reg);
8db9d77b
ZW
2836 udelay(500);
2837
fa37d39e
SP
2838 for (retry = 0; retry < 5; retry++) {
2839 reg = FDI_RX_IIR(pipe);
2840 temp = I915_READ(reg);
2841 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2842 if (temp & FDI_RX_SYMBOL_LOCK) {
2843 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2844 DRM_DEBUG_KMS("FDI train 2 done.\n");
2845 break;
2846 }
2847 udelay(50);
8db9d77b 2848 }
fa37d39e
SP
2849 if (retry < 5)
2850 break;
8db9d77b
ZW
2851 }
2852 if (i == 4)
5eddb70b 2853 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2854
2855 DRM_DEBUG_KMS("FDI train done.\n");
2856}
2857
357555c0
JB
2858/* Manual link training for Ivy Bridge A0 parts */
2859static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2860{
2861 struct drm_device *dev = crtc->dev;
2862 struct drm_i915_private *dev_priv = dev->dev_private;
2863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2864 int pipe = intel_crtc->pipe;
139ccd3f 2865 u32 reg, temp, i, j;
357555c0
JB
2866
2867 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2868 for train result */
2869 reg = FDI_RX_IMR(pipe);
2870 temp = I915_READ(reg);
2871 temp &= ~FDI_RX_SYMBOL_LOCK;
2872 temp &= ~FDI_RX_BIT_LOCK;
2873 I915_WRITE(reg, temp);
2874
2875 POSTING_READ(reg);
2876 udelay(150);
2877
01a415fd
DV
2878 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2879 I915_READ(FDI_RX_IIR(pipe)));
2880
139ccd3f
JB
2881 /* Try each vswing and preemphasis setting twice before moving on */
2882 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2883 /* disable first in case we need to retry */
2884 reg = FDI_TX_CTL(pipe);
2885 temp = I915_READ(reg);
2886 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2887 temp &= ~FDI_TX_ENABLE;
2888 I915_WRITE(reg, temp);
357555c0 2889
139ccd3f
JB
2890 reg = FDI_RX_CTL(pipe);
2891 temp = I915_READ(reg);
2892 temp &= ~FDI_LINK_TRAIN_AUTO;
2893 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2894 temp &= ~FDI_RX_ENABLE;
2895 I915_WRITE(reg, temp);
357555c0 2896
139ccd3f 2897 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2898 reg = FDI_TX_CTL(pipe);
2899 temp = I915_READ(reg);
139ccd3f
JB
2900 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2901 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2902 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2903 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2904 temp |= snb_b_fdi_train_param[j/2];
2905 temp |= FDI_COMPOSITE_SYNC;
2906 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2907
139ccd3f
JB
2908 I915_WRITE(FDI_RX_MISC(pipe),
2909 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2910
139ccd3f 2911 reg = FDI_RX_CTL(pipe);
357555c0 2912 temp = I915_READ(reg);
139ccd3f
JB
2913 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2914 temp |= FDI_COMPOSITE_SYNC;
2915 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2916
139ccd3f
JB
2917 POSTING_READ(reg);
2918 udelay(1); /* should be 0.5us */
357555c0 2919
139ccd3f
JB
2920 for (i = 0; i < 4; i++) {
2921 reg = FDI_RX_IIR(pipe);
2922 temp = I915_READ(reg);
2923 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2924
139ccd3f
JB
2925 if (temp & FDI_RX_BIT_LOCK ||
2926 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2927 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2928 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2929 i);
2930 break;
2931 }
2932 udelay(1); /* should be 0.5us */
2933 }
2934 if (i == 4) {
2935 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2936 continue;
2937 }
357555c0 2938
139ccd3f 2939 /* Train 2 */
357555c0
JB
2940 reg = FDI_TX_CTL(pipe);
2941 temp = I915_READ(reg);
139ccd3f
JB
2942 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2943 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2944 I915_WRITE(reg, temp);
2945
2946 reg = FDI_RX_CTL(pipe);
2947 temp = I915_READ(reg);
2948 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2949 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2950 I915_WRITE(reg, temp);
2951
2952 POSTING_READ(reg);
139ccd3f 2953 udelay(2); /* should be 1.5us */
357555c0 2954
139ccd3f
JB
2955 for (i = 0; i < 4; i++) {
2956 reg = FDI_RX_IIR(pipe);
2957 temp = I915_READ(reg);
2958 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2959
139ccd3f
JB
2960 if (temp & FDI_RX_SYMBOL_LOCK ||
2961 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2962 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2963 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2964 i);
2965 goto train_done;
2966 }
2967 udelay(2); /* should be 1.5us */
357555c0 2968 }
139ccd3f
JB
2969 if (i == 4)
2970 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2971 }
357555c0 2972
139ccd3f 2973train_done:
357555c0
JB
2974 DRM_DEBUG_KMS("FDI train done.\n");
2975}
2976
88cefb6c 2977static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2978{
88cefb6c 2979 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2980 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2981 int pipe = intel_crtc->pipe;
5eddb70b 2982 u32 reg, temp;
79e53945 2983
c64e311e 2984
c98e9dcf 2985 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2986 reg = FDI_RX_CTL(pipe);
2987 temp = I915_READ(reg);
627eb5a3
DV
2988 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2989 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2990 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2991 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2992
2993 POSTING_READ(reg);
c98e9dcf
JB
2994 udelay(200);
2995
2996 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2997 temp = I915_READ(reg);
2998 I915_WRITE(reg, temp | FDI_PCDCLK);
2999
3000 POSTING_READ(reg);
c98e9dcf
JB
3001 udelay(200);
3002
20749730
PZ
3003 /* Enable CPU FDI TX PLL, always on for Ironlake */
3004 reg = FDI_TX_CTL(pipe);
3005 temp = I915_READ(reg);
3006 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3007 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3008
20749730
PZ
3009 POSTING_READ(reg);
3010 udelay(100);
6be4a607 3011 }
0e23b99d
JB
3012}
3013
88cefb6c
DV
3014static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3015{
3016 struct drm_device *dev = intel_crtc->base.dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 int pipe = intel_crtc->pipe;
3019 u32 reg, temp;
3020
3021 /* Switch from PCDclk to Rawclk */
3022 reg = FDI_RX_CTL(pipe);
3023 temp = I915_READ(reg);
3024 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3025
3026 /* Disable CPU FDI TX PLL */
3027 reg = FDI_TX_CTL(pipe);
3028 temp = I915_READ(reg);
3029 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3030
3031 POSTING_READ(reg);
3032 udelay(100);
3033
3034 reg = FDI_RX_CTL(pipe);
3035 temp = I915_READ(reg);
3036 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3037
3038 /* Wait for the clocks to turn off. */
3039 POSTING_READ(reg);
3040 udelay(100);
3041}
3042
0fc932b8
JB
3043static void ironlake_fdi_disable(struct drm_crtc *crtc)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3048 int pipe = intel_crtc->pipe;
3049 u32 reg, temp;
3050
3051 /* disable CPU FDI tx and PCH FDI rx */
3052 reg = FDI_TX_CTL(pipe);
3053 temp = I915_READ(reg);
3054 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3055 POSTING_READ(reg);
3056
3057 reg = FDI_RX_CTL(pipe);
3058 temp = I915_READ(reg);
3059 temp &= ~(0x7 << 16);
dfd07d72 3060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3061 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3062
3063 POSTING_READ(reg);
3064 udelay(100);
3065
3066 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3067 if (HAS_PCH_IBX(dev)) {
3068 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3069 }
0fc932b8
JB
3070
3071 /* still set train pattern 1 */
3072 reg = FDI_TX_CTL(pipe);
3073 temp = I915_READ(reg);
3074 temp &= ~FDI_LINK_TRAIN_NONE;
3075 temp |= FDI_LINK_TRAIN_PATTERN_1;
3076 I915_WRITE(reg, temp);
3077
3078 reg = FDI_RX_CTL(pipe);
3079 temp = I915_READ(reg);
3080 if (HAS_PCH_CPT(dev)) {
3081 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3082 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3083 } else {
3084 temp &= ~FDI_LINK_TRAIN_NONE;
3085 temp |= FDI_LINK_TRAIN_PATTERN_1;
3086 }
3087 /* BPC in FDI rx is consistent with that in PIPECONF */
3088 temp &= ~(0x07 << 16);
dfd07d72 3089 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3090 I915_WRITE(reg, temp);
3091
3092 POSTING_READ(reg);
3093 udelay(100);
3094}
3095
5dce5b93
CW
3096bool intel_has_pending_fb_unpin(struct drm_device *dev)
3097{
3098 struct intel_crtc *crtc;
3099
3100 /* Note that we don't need to be called with mode_config.lock here
3101 * as our list of CRTC objects is static for the lifetime of the
3102 * device and so cannot disappear as we iterate. Similarly, we can
3103 * happily treat the predicates as racy, atomic checks as userspace
3104 * cannot claim and pin a new fb without at least acquring the
3105 * struct_mutex and so serialising with us.
3106 */
3107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3108 if (atomic_read(&crtc->unpin_work_count) == 0)
3109 continue;
3110
3111 if (crtc->unpin_work)
3112 intel_wait_for_vblank(dev, crtc->pipe);
3113
3114 return true;
3115 }
3116
3117 return false;
3118}
3119
e6c3a2a6
CW
3120static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3121{
0f91128d 3122 struct drm_device *dev = crtc->dev;
5bb61643 3123 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3124
3125 if (crtc->fb == NULL)
3126 return;
3127
2c10d571
DV
3128 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3129
5bb61643
CW
3130 wait_event(dev_priv->pending_flip_queue,
3131 !intel_crtc_has_pending_flip(crtc));
3132
0f91128d
CW
3133 mutex_lock(&dev->struct_mutex);
3134 intel_finish_fb(crtc->fb);
3135 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3136}
3137
e615efe4
ED
3138/* Program iCLKIP clock to the desired frequency */
3139static void lpt_program_iclkip(struct drm_crtc *crtc)
3140{
3141 struct drm_device *dev = crtc->dev;
3142 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3143 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3144 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3145 u32 temp;
3146
09153000
DV
3147 mutex_lock(&dev_priv->dpio_lock);
3148
e615efe4
ED
3149 /* It is necessary to ungate the pixclk gate prior to programming
3150 * the divisors, and gate it back when it is done.
3151 */
3152 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3153
3154 /* Disable SSCCTL */
3155 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3156 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3157 SBI_SSCCTL_DISABLE,
3158 SBI_ICLK);
e615efe4
ED
3159
3160 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3161 if (clock == 20000) {
e615efe4
ED
3162 auxdiv = 1;
3163 divsel = 0x41;
3164 phaseinc = 0x20;
3165 } else {
3166 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3167 * but the adjusted_mode->crtc_clock in in KHz. To get the
3168 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3169 * convert the virtual clock precision to KHz here for higher
3170 * precision.
3171 */
3172 u32 iclk_virtual_root_freq = 172800 * 1000;
3173 u32 iclk_pi_range = 64;
3174 u32 desired_divisor, msb_divisor_value, pi_value;
3175
12d7ceed 3176 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3177 msb_divisor_value = desired_divisor / iclk_pi_range;
3178 pi_value = desired_divisor % iclk_pi_range;
3179
3180 auxdiv = 0;
3181 divsel = msb_divisor_value - 2;
3182 phaseinc = pi_value;
3183 }
3184
3185 /* This should not happen with any sane values */
3186 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3187 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3188 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3189 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3190
3191 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3192 clock,
e615efe4
ED
3193 auxdiv,
3194 divsel,
3195 phasedir,
3196 phaseinc);
3197
3198 /* Program SSCDIVINTPHASE6 */
988d6ee8 3199 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3200 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3201 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3202 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3203 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3204 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3205 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3206 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3207
3208 /* Program SSCAUXDIV */
988d6ee8 3209 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3210 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3211 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3212 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3213
3214 /* Enable modulator and associated divider */
988d6ee8 3215 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3216 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3217 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3218
3219 /* Wait for initialization time */
3220 udelay(24);
3221
3222 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3223
3224 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3225}
3226
275f01b2
DV
3227static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3228 enum pipe pch_transcoder)
3229{
3230 struct drm_device *dev = crtc->base.dev;
3231 struct drm_i915_private *dev_priv = dev->dev_private;
3232 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3233
3234 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3235 I915_READ(HTOTAL(cpu_transcoder)));
3236 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3237 I915_READ(HBLANK(cpu_transcoder)));
3238 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3239 I915_READ(HSYNC(cpu_transcoder)));
3240
3241 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3242 I915_READ(VTOTAL(cpu_transcoder)));
3243 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3244 I915_READ(VBLANK(cpu_transcoder)));
3245 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3246 I915_READ(VSYNC(cpu_transcoder)));
3247 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3248 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3249}
3250
1fbc0d78
DV
3251static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3252{
3253 struct drm_i915_private *dev_priv = dev->dev_private;
3254 uint32_t temp;
3255
3256 temp = I915_READ(SOUTH_CHICKEN1);
3257 if (temp & FDI_BC_BIFURCATION_SELECT)
3258 return;
3259
3260 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3261 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3262
3263 temp |= FDI_BC_BIFURCATION_SELECT;
3264 DRM_DEBUG_KMS("enabling fdi C rx\n");
3265 I915_WRITE(SOUTH_CHICKEN1, temp);
3266 POSTING_READ(SOUTH_CHICKEN1);
3267}
3268
3269static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3270{
3271 struct drm_device *dev = intel_crtc->base.dev;
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273
3274 switch (intel_crtc->pipe) {
3275 case PIPE_A:
3276 break;
3277 case PIPE_B:
3278 if (intel_crtc->config.fdi_lanes > 2)
3279 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3280 else
3281 cpt_enable_fdi_bc_bifurcation(dev);
3282
3283 break;
3284 case PIPE_C:
3285 cpt_enable_fdi_bc_bifurcation(dev);
3286
3287 break;
3288 default:
3289 BUG();
3290 }
3291}
3292
f67a559d
JB
3293/*
3294 * Enable PCH resources required for PCH ports:
3295 * - PCH PLLs
3296 * - FDI training & RX/TX
3297 * - update transcoder timings
3298 * - DP transcoding bits
3299 * - transcoder
3300 */
3301static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 int pipe = intel_crtc->pipe;
ee7b9f93 3307 u32 reg, temp;
2c07245f 3308
ab9412ba 3309 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3310
1fbc0d78
DV
3311 if (IS_IVYBRIDGE(dev))
3312 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3313
cd986abb
DV
3314 /* Write the TU size bits before fdi link training, so that error
3315 * detection works. */
3316 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3317 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3318
c98e9dcf 3319 /* For PCH output, training FDI link */
674cf967 3320 dev_priv->display.fdi_link_train(crtc);
2c07245f 3321
3ad8a208
DV
3322 /* We need to program the right clock selection before writing the pixel
3323 * mutliplier into the DPLL. */
303b81e0 3324 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3325 u32 sel;
4b645f14 3326
c98e9dcf 3327 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3328 temp |= TRANS_DPLL_ENABLE(pipe);
3329 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3330 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3331 temp |= sel;
3332 else
3333 temp &= ~sel;
c98e9dcf 3334 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3335 }
5eddb70b 3336
3ad8a208
DV
3337 /* XXX: pch pll's can be enabled any time before we enable the PCH
3338 * transcoder, and we actually should do this to not upset any PCH
3339 * transcoder that already use the clock when we share it.
3340 *
3341 * Note that enable_shared_dpll tries to do the right thing, but
3342 * get_shared_dpll unconditionally resets the pll - we need that to have
3343 * the right LVDS enable sequence. */
3344 ironlake_enable_shared_dpll(intel_crtc);
3345
d9b6cb56
JB
3346 /* set transcoder timing, panel must allow it */
3347 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3348 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3349
303b81e0 3350 intel_fdi_normal_train(crtc);
5e84e1a4 3351
c98e9dcf
JB
3352 /* For PCH DP, enable TRANS_DP_CTL */
3353 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3354 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3355 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3356 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3357 reg = TRANS_DP_CTL(pipe);
3358 temp = I915_READ(reg);
3359 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3360 TRANS_DP_SYNC_MASK |
3361 TRANS_DP_BPC_MASK);
5eddb70b
CW
3362 temp |= (TRANS_DP_OUTPUT_ENABLE |
3363 TRANS_DP_ENH_FRAMING);
9325c9f0 3364 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3365
3366 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3367 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3368 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3369 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3370
3371 switch (intel_trans_dp_port_sel(crtc)) {
3372 case PCH_DP_B:
5eddb70b 3373 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3374 break;
3375 case PCH_DP_C:
5eddb70b 3376 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3377 break;
3378 case PCH_DP_D:
5eddb70b 3379 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3380 break;
3381 default:
e95d41e1 3382 BUG();
32f9d658 3383 }
2c07245f 3384
5eddb70b 3385 I915_WRITE(reg, temp);
6be4a607 3386 }
b52eb4dc 3387
b8a4f404 3388 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3389}
3390
1507e5bd
PZ
3391static void lpt_pch_enable(struct drm_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3396 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3397
ab9412ba 3398 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3399
8c52b5e8 3400 lpt_program_iclkip(crtc);
1507e5bd 3401
0540e488 3402 /* Set transcoder timing. */
275f01b2 3403 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3404
937bb610 3405 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3406}
3407
e2b78267 3408static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3409{
e2b78267 3410 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3411
3412 if (pll == NULL)
3413 return;
3414
3415 if (pll->refcount == 0) {
46edb027 3416 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3417 return;
3418 }
3419
f4a091c7
DV
3420 if (--pll->refcount == 0) {
3421 WARN_ON(pll->on);
3422 WARN_ON(pll->active);
3423 }
3424
a43f6e0f 3425 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3426}
3427
b89a1d39 3428static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3429{
e2b78267
DV
3430 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3431 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3432 enum intel_dpll_id i;
ee7b9f93 3433
ee7b9f93 3434 if (pll) {
46edb027
DV
3435 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3436 crtc->base.base.id, pll->name);
e2b78267 3437 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3438 }
3439
98b6bd99
DV
3440 if (HAS_PCH_IBX(dev_priv->dev)) {
3441 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3442 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3443 pll = &dev_priv->shared_dplls[i];
98b6bd99 3444
46edb027
DV
3445 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3446 crtc->base.base.id, pll->name);
98b6bd99
DV
3447
3448 goto found;
3449 }
3450
e72f9fbf
DV
3451 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3452 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3453
3454 /* Only want to check enabled timings first */
3455 if (pll->refcount == 0)
3456 continue;
3457
b89a1d39
DV
3458 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3459 sizeof(pll->hw_state)) == 0) {
46edb027 3460 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3461 crtc->base.base.id,
46edb027 3462 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3463
3464 goto found;
3465 }
3466 }
3467
3468 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3469 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3470 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3471 if (pll->refcount == 0) {
46edb027
DV
3472 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3473 crtc->base.base.id, pll->name);
ee7b9f93
JB
3474 goto found;
3475 }
3476 }
3477
3478 return NULL;
3479
3480found:
a43f6e0f 3481 crtc->config.shared_dpll = i;
46edb027
DV
3482 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3483 pipe_name(crtc->pipe));
ee7b9f93 3484
cdbd2316 3485 if (pll->active == 0) {
66e985c0
DV
3486 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3487 sizeof(pll->hw_state));
3488
46edb027 3489 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3490 WARN_ON(pll->on);
e9d6944e 3491 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3492
15bdd4cf 3493 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3494 }
3495 pll->refcount++;
e04c7350 3496
ee7b9f93
JB
3497 return pll;
3498}
3499
a1520318 3500static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3501{
3502 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3503 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3504 u32 temp;
3505
3506 temp = I915_READ(dslreg);
3507 udelay(500);
3508 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3509 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3510 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3511 }
3512}
3513
b074cec8
JB
3514static void ironlake_pfit_enable(struct intel_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->base.dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 int pipe = crtc->pipe;
3519
fd4daa9c 3520 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3521 /* Force use of hard-coded filter coefficients
3522 * as some pre-programmed values are broken,
3523 * e.g. x201.
3524 */
3525 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3527 PF_PIPE_SEL_IVB(pipe));
3528 else
3529 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3530 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3531 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3532 }
3533}
3534
bb53d4ae
VS
3535static void intel_enable_planes(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3539 struct intel_plane *intel_plane;
3540
3541 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3542 if (intel_plane->pipe == pipe)
3543 intel_plane_restore(&intel_plane->base);
3544}
3545
3546static void intel_disable_planes(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3550 struct intel_plane *intel_plane;
3551
3552 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3553 if (intel_plane->pipe == pipe)
3554 intel_plane_disable(&intel_plane->base);
3555}
3556
20bc8673 3557void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3558{
3559 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3560
3561 if (!crtc->config.ips_enabled)
3562 return;
3563
3564 /* We can only enable IPS after we enable a plane and wait for a vblank.
3565 * We guarantee that the plane is enabled by calling intel_enable_ips
3566 * only after intel_enable_plane. And intel_enable_plane already waits
3567 * for a vblank, so all we need to do here is to enable the IPS bit. */
3568 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3569 if (IS_BROADWELL(crtc->base.dev)) {
3570 mutex_lock(&dev_priv->rps.hw_lock);
3571 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3572 mutex_unlock(&dev_priv->rps.hw_lock);
3573 /* Quoting Art Runyan: "its not safe to expect any particular
3574 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3575 * mailbox." Moreover, the mailbox may return a bogus state,
3576 * so we need to just enable it and continue on.
2a114cc1
BW
3577 */
3578 } else {
3579 I915_WRITE(IPS_CTL, IPS_ENABLE);
3580 /* The bit only becomes 1 in the next vblank, so this wait here
3581 * is essentially intel_wait_for_vblank. If we don't have this
3582 * and don't wait for vblanks until the end of crtc_enable, then
3583 * the HW state readout code will complain that the expected
3584 * IPS_CTL value is not the one we read. */
3585 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3586 DRM_ERROR("Timed out waiting for IPS enable\n");
3587 }
d77e4531
PZ
3588}
3589
20bc8673 3590void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3591{
3592 struct drm_device *dev = crtc->base.dev;
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594
3595 if (!crtc->config.ips_enabled)
3596 return;
3597
3598 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3599 if (IS_BROADWELL(crtc->base.dev)) {
3600 mutex_lock(&dev_priv->rps.hw_lock);
3601 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3602 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3603 } else {
2a114cc1 3604 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3605 POSTING_READ(IPS_CTL);
3606 }
d77e4531
PZ
3607
3608 /* We need to wait for a vblank before we can disable the plane. */
3609 intel_wait_for_vblank(dev, crtc->pipe);
3610}
3611
3612/** Loads the palette/gamma unit for the CRTC with the prepared values */
3613static void intel_crtc_load_lut(struct drm_crtc *crtc)
3614{
3615 struct drm_device *dev = crtc->dev;
3616 struct drm_i915_private *dev_priv = dev->dev_private;
3617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3618 enum pipe pipe = intel_crtc->pipe;
3619 int palreg = PALETTE(pipe);
3620 int i;
3621 bool reenable_ips = false;
3622
3623 /* The clocks have to be on to load the palette. */
3624 if (!crtc->enabled || !intel_crtc->active)
3625 return;
3626
3627 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3628 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3629 assert_dsi_pll_enabled(dev_priv);
3630 else
3631 assert_pll_enabled(dev_priv, pipe);
3632 }
3633
3634 /* use legacy palette for Ironlake */
3635 if (HAS_PCH_SPLIT(dev))
3636 palreg = LGC_PALETTE(pipe);
3637
3638 /* Workaround : Do not read or write the pipe palette/gamma data while
3639 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3640 */
41e6fc4c 3641 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3642 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3643 GAMMA_MODE_MODE_SPLIT)) {
3644 hsw_disable_ips(intel_crtc);
3645 reenable_ips = true;
3646 }
3647
3648 for (i = 0; i < 256; i++) {
3649 I915_WRITE(palreg + 4 * i,
3650 (intel_crtc->lut_r[i] << 16) |
3651 (intel_crtc->lut_g[i] << 8) |
3652 intel_crtc->lut_b[i]);
3653 }
3654
3655 if (reenable_ips)
3656 hsw_enable_ips(intel_crtc);
3657}
3658
f67a559d
JB
3659static void ironlake_crtc_enable(struct drm_crtc *crtc)
3660{
3661 struct drm_device *dev = crtc->dev;
3662 struct drm_i915_private *dev_priv = dev->dev_private;
3663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3664 struct intel_encoder *encoder;
f67a559d
JB
3665 int pipe = intel_crtc->pipe;
3666 int plane = intel_crtc->plane;
f67a559d 3667
08a48469
DV
3668 WARN_ON(!crtc->enabled);
3669
f67a559d
JB
3670 if (intel_crtc->active)
3671 return;
3672
3673 intel_crtc->active = true;
8664281b
PZ
3674
3675 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3676 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3677
f6736a1a 3678 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3679 if (encoder->pre_enable)
3680 encoder->pre_enable(encoder);
f67a559d 3681
5bfe2ac0 3682 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3683 /* Note: FDI PLL enabling _must_ be done before we enable the
3684 * cpu pipes, hence this is separate from all the other fdi/pch
3685 * enabling. */
88cefb6c 3686 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3687 } else {
3688 assert_fdi_tx_disabled(dev_priv, pipe);
3689 assert_fdi_rx_disabled(dev_priv, pipe);
3690 }
f67a559d 3691
b074cec8 3692 ironlake_pfit_enable(intel_crtc);
f67a559d 3693
9c54c0dd
JB
3694 /*
3695 * On ILK+ LUT must be loaded before the pipe is running but with
3696 * clocks enabled
3697 */
3698 intel_crtc_load_lut(crtc);
3699
f37fcc2a 3700 intel_update_watermarks(crtc);
e1fdc473 3701 intel_enable_pipe(intel_crtc);
262ca2b0 3702 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 3703 intel_enable_planes(crtc);
5c38d48c 3704 intel_crtc_update_cursor(crtc, true);
f67a559d 3705
5bfe2ac0 3706 if (intel_crtc->config.has_pch_encoder)
f67a559d 3707 ironlake_pch_enable(crtc);
c98e9dcf 3708
d1ebd816 3709 mutex_lock(&dev->struct_mutex);
bed4a673 3710 intel_update_fbc(dev);
d1ebd816
BW
3711 mutex_unlock(&dev->struct_mutex);
3712
fa5c73b1
DV
3713 for_each_encoder_on_crtc(dev, crtc, encoder)
3714 encoder->enable(encoder);
61b77ddd
DV
3715
3716 if (HAS_PCH_CPT(dev))
a1520318 3717 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3718
3719 /*
3720 * There seems to be a race in PCH platform hw (at least on some
3721 * outputs) where an enabled pipe still completes any pageflip right
3722 * away (as if the pipe is off) instead of waiting for vblank. As soon
3723 * as the first vblank happend, everything works as expected. Hence just
3724 * wait for one vblank before returning to avoid strange things
3725 * happening.
3726 */
3727 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3728}
3729
42db64ef
PZ
3730/* IPS only exists on ULT machines and is tied to pipe A. */
3731static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3732{
f5adf94e 3733 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3734}
3735
dda9a66a
VS
3736static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3737{
3738 struct drm_device *dev = crtc->dev;
3739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
3742 int plane = intel_crtc->plane;
3743
262ca2b0 3744 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
dda9a66a
VS
3745 intel_enable_planes(crtc);
3746 intel_crtc_update_cursor(crtc, true);
3747
3748 hsw_enable_ips(intel_crtc);
3749
3750 mutex_lock(&dev->struct_mutex);
3751 intel_update_fbc(dev);
3752 mutex_unlock(&dev->struct_mutex);
3753}
3754
3755static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3756{
3757 struct drm_device *dev = crtc->dev;
3758 struct drm_i915_private *dev_priv = dev->dev_private;
3759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3760 int pipe = intel_crtc->pipe;
3761 int plane = intel_crtc->plane;
3762
3763 intel_crtc_wait_for_pending_flips(crtc);
3764 drm_vblank_off(dev, pipe);
3765
3766 /* FBC must be disabled before disabling the plane on HSW. */
3767 if (dev_priv->fbc.plane == plane)
3768 intel_disable_fbc(dev);
3769
3770 hsw_disable_ips(intel_crtc);
3771
3772 intel_crtc_update_cursor(crtc, false);
3773 intel_disable_planes(crtc);
262ca2b0 3774 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
dda9a66a
VS
3775}
3776
e4916946
PZ
3777/*
3778 * This implements the workaround described in the "notes" section of the mode
3779 * set sequence documentation. When going from no pipes or single pipe to
3780 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3781 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3782 */
3783static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3784{
3785 struct drm_device *dev = crtc->base.dev;
3786 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3787
3788 /* We want to get the other_active_crtc only if there's only 1 other
3789 * active crtc. */
3790 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3791 if (!crtc_it->active || crtc_it == crtc)
3792 continue;
3793
3794 if (other_active_crtc)
3795 return;
3796
3797 other_active_crtc = crtc_it;
3798 }
3799 if (!other_active_crtc)
3800 return;
3801
3802 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3803 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3804}
3805
4f771f10
PZ
3806static void haswell_crtc_enable(struct drm_crtc *crtc)
3807{
3808 struct drm_device *dev = crtc->dev;
3809 struct drm_i915_private *dev_priv = dev->dev_private;
3810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3811 struct intel_encoder *encoder;
3812 int pipe = intel_crtc->pipe;
4f771f10
PZ
3813
3814 WARN_ON(!crtc->enabled);
3815
3816 if (intel_crtc->active)
3817 return;
3818
3819 intel_crtc->active = true;
8664281b
PZ
3820
3821 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3822 if (intel_crtc->config.has_pch_encoder)
3823 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3824
5bfe2ac0 3825 if (intel_crtc->config.has_pch_encoder)
04945641 3826 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3827
3828 for_each_encoder_on_crtc(dev, crtc, encoder)
3829 if (encoder->pre_enable)
3830 encoder->pre_enable(encoder);
3831
1f544388 3832 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3833
b074cec8 3834 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3835
3836 /*
3837 * On ILK+ LUT must be loaded before the pipe is running but with
3838 * clocks enabled
3839 */
3840 intel_crtc_load_lut(crtc);
3841
1f544388 3842 intel_ddi_set_pipe_settings(crtc);
8228c251 3843 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3844
f37fcc2a 3845 intel_update_watermarks(crtc);
e1fdc473 3846 intel_enable_pipe(intel_crtc);
42db64ef 3847
5bfe2ac0 3848 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3849 lpt_pch_enable(crtc);
4f771f10 3850
8807e55b 3851 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3852 encoder->enable(encoder);
8807e55b
JN
3853 intel_opregion_notify_encoder(encoder, true);
3854 }
4f771f10 3855
e4916946
PZ
3856 /* If we change the relative order between pipe/planes enabling, we need
3857 * to change the workaround. */
3858 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a 3859 haswell_crtc_enable_planes(crtc);
4f771f10
PZ
3860}
3861
3f8dce3a
DV
3862static void ironlake_pfit_disable(struct intel_crtc *crtc)
3863{
3864 struct drm_device *dev = crtc->base.dev;
3865 struct drm_i915_private *dev_priv = dev->dev_private;
3866 int pipe = crtc->pipe;
3867
3868 /* To avoid upsetting the power well on haswell only disable the pfit if
3869 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3870 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3871 I915_WRITE(PF_CTL(pipe), 0);
3872 I915_WRITE(PF_WIN_POS(pipe), 0);
3873 I915_WRITE(PF_WIN_SZ(pipe), 0);
3874 }
3875}
3876
6be4a607
JB
3877static void ironlake_crtc_disable(struct drm_crtc *crtc)
3878{
3879 struct drm_device *dev = crtc->dev;
3880 struct drm_i915_private *dev_priv = dev->dev_private;
3881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3882 struct intel_encoder *encoder;
6be4a607
JB
3883 int pipe = intel_crtc->pipe;
3884 int plane = intel_crtc->plane;
5eddb70b 3885 u32 reg, temp;
b52eb4dc 3886
ef9c3aee 3887
f7abfe8b
CW
3888 if (!intel_crtc->active)
3889 return;
3890
ea9d758d
DV
3891 for_each_encoder_on_crtc(dev, crtc, encoder)
3892 encoder->disable(encoder);
3893
e6c3a2a6 3894 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3895 drm_vblank_off(dev, pipe);
913d8d11 3896
5c3fe8b0 3897 if (dev_priv->fbc.plane == plane)
973d04f9 3898 intel_disable_fbc(dev);
2c07245f 3899
0d5b8c61 3900 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3901 intel_disable_planes(crtc);
262ca2b0 3902 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
0d5b8c61 3903
d925c59a
DV
3904 if (intel_crtc->config.has_pch_encoder)
3905 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3906
b24e7179 3907 intel_disable_pipe(dev_priv, pipe);
32f9d658 3908
3f8dce3a 3909 ironlake_pfit_disable(intel_crtc);
2c07245f 3910
bf49ec8c
DV
3911 for_each_encoder_on_crtc(dev, crtc, encoder)
3912 if (encoder->post_disable)
3913 encoder->post_disable(encoder);
2c07245f 3914
d925c59a
DV
3915 if (intel_crtc->config.has_pch_encoder) {
3916 ironlake_fdi_disable(crtc);
913d8d11 3917
d925c59a
DV
3918 ironlake_disable_pch_transcoder(dev_priv, pipe);
3919 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3920
d925c59a
DV
3921 if (HAS_PCH_CPT(dev)) {
3922 /* disable TRANS_DP_CTL */
3923 reg = TRANS_DP_CTL(pipe);
3924 temp = I915_READ(reg);
3925 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3926 TRANS_DP_PORT_SEL_MASK);
3927 temp |= TRANS_DP_PORT_SEL_NONE;
3928 I915_WRITE(reg, temp);
3929
3930 /* disable DPLL_SEL */
3931 temp = I915_READ(PCH_DPLL_SEL);
11887397 3932 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3933 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3934 }
e3421a18 3935
d925c59a 3936 /* disable PCH DPLL */
e72f9fbf 3937 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3938
d925c59a
DV
3939 ironlake_fdi_pll_disable(intel_crtc);
3940 }
6b383a7f 3941
f7abfe8b 3942 intel_crtc->active = false;
46ba614c 3943 intel_update_watermarks(crtc);
d1ebd816
BW
3944
3945 mutex_lock(&dev->struct_mutex);
6b383a7f 3946 intel_update_fbc(dev);
d1ebd816 3947 mutex_unlock(&dev->struct_mutex);
6be4a607 3948}
1b3c7a47 3949
4f771f10 3950static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3951{
4f771f10
PZ
3952 struct drm_device *dev = crtc->dev;
3953 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3955 struct intel_encoder *encoder;
3956 int pipe = intel_crtc->pipe;
3b117c8f 3957 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3958
4f771f10
PZ
3959 if (!intel_crtc->active)
3960 return;
3961
dda9a66a
VS
3962 haswell_crtc_disable_planes(crtc);
3963
8807e55b
JN
3964 for_each_encoder_on_crtc(dev, crtc, encoder) {
3965 intel_opregion_notify_encoder(encoder, false);
4f771f10 3966 encoder->disable(encoder);
8807e55b 3967 }
4f771f10 3968
8664281b
PZ
3969 if (intel_crtc->config.has_pch_encoder)
3970 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3971 intel_disable_pipe(dev_priv, pipe);
3972
ad80a810 3973 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3974
3f8dce3a 3975 ironlake_pfit_disable(intel_crtc);
4f771f10 3976
1f544388 3977 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3978
3979 for_each_encoder_on_crtc(dev, crtc, encoder)
3980 if (encoder->post_disable)
3981 encoder->post_disable(encoder);
3982
88adfff1 3983 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3984 lpt_disable_pch_transcoder(dev_priv);
8664281b 3985 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3986 intel_ddi_fdi_disable(crtc);
83616634 3987 }
4f771f10
PZ
3988
3989 intel_crtc->active = false;
46ba614c 3990 intel_update_watermarks(crtc);
4f771f10
PZ
3991
3992 mutex_lock(&dev->struct_mutex);
3993 intel_update_fbc(dev);
3994 mutex_unlock(&dev->struct_mutex);
3995}
3996
ee7b9f93
JB
3997static void ironlake_crtc_off(struct drm_crtc *crtc)
3998{
3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4000 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4001}
4002
6441ab5f
PZ
4003static void haswell_crtc_off(struct drm_crtc *crtc)
4004{
4005 intel_ddi_put_crtc_pll(crtc);
4006}
4007
02e792fb
DV
4008static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4009{
02e792fb 4010 if (!enable && intel_crtc->overlay) {
23f09ce3 4011 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 4012 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 4013
23f09ce3 4014 mutex_lock(&dev->struct_mutex);
ce453d81
CW
4015 dev_priv->mm.interruptible = false;
4016 (void) intel_overlay_switch_off(intel_crtc->overlay);
4017 dev_priv->mm.interruptible = true;
23f09ce3 4018 mutex_unlock(&dev->struct_mutex);
02e792fb 4019 }
02e792fb 4020
5dcdbcb0
CW
4021 /* Let userspace switch the overlay on again. In most cases userspace
4022 * has to recompute where to put it anyway.
4023 */
02e792fb
DV
4024}
4025
61bc95c1
EE
4026/**
4027 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
4028 * cursor plane briefly if not already running after enabling the display
4029 * plane.
4030 * This workaround avoids occasional blank screens when self refresh is
4031 * enabled.
4032 */
4033static void
4034g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
4035{
4036 u32 cntl = I915_READ(CURCNTR(pipe));
4037
4038 if ((cntl & CURSOR_MODE) == 0) {
4039 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4040
4041 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4042 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4043 intel_wait_for_vblank(dev_priv->dev, pipe);
4044 I915_WRITE(CURCNTR(pipe), cntl);
4045 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4046 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4047 }
4048}
4049
2dd24552
JB
4050static void i9xx_pfit_enable(struct intel_crtc *crtc)
4051{
4052 struct drm_device *dev = crtc->base.dev;
4053 struct drm_i915_private *dev_priv = dev->dev_private;
4054 struct intel_crtc_config *pipe_config = &crtc->config;
4055
328d8e82 4056 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4057 return;
4058
2dd24552 4059 /*
c0b03411
DV
4060 * The panel fitter should only be adjusted whilst the pipe is disabled,
4061 * according to register description and PRM.
2dd24552 4062 */
c0b03411
DV
4063 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4064 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4065
b074cec8
JB
4066 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4067 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4068
4069 /* Border color in case we don't scale up to the full screen. Black by
4070 * default, change to something else for debugging. */
4071 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4072}
4073
77d22dca
ID
4074#define for_each_power_domain(domain, mask) \
4075 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4076 if ((1 << (domain)) & (mask))
4077
319be8ae
ID
4078enum intel_display_power_domain
4079intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4080{
4081 struct drm_device *dev = intel_encoder->base.dev;
4082 struct intel_digital_port *intel_dig_port;
4083
4084 switch (intel_encoder->type) {
4085 case INTEL_OUTPUT_UNKNOWN:
4086 /* Only DDI platforms should ever use this output type */
4087 WARN_ON_ONCE(!HAS_DDI(dev));
4088 case INTEL_OUTPUT_DISPLAYPORT:
4089 case INTEL_OUTPUT_HDMI:
4090 case INTEL_OUTPUT_EDP:
4091 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4092 switch (intel_dig_port->port) {
4093 case PORT_A:
4094 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4095 case PORT_B:
4096 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4097 case PORT_C:
4098 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4099 case PORT_D:
4100 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4101 default:
4102 WARN_ON_ONCE(1);
4103 return POWER_DOMAIN_PORT_OTHER;
4104 }
4105 case INTEL_OUTPUT_ANALOG:
4106 return POWER_DOMAIN_PORT_CRT;
4107 case INTEL_OUTPUT_DSI:
4108 return POWER_DOMAIN_PORT_DSI;
4109 default:
4110 return POWER_DOMAIN_PORT_OTHER;
4111 }
4112}
4113
4114static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4115{
319be8ae
ID
4116 struct drm_device *dev = crtc->dev;
4117 struct intel_encoder *intel_encoder;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 enum pipe pipe = intel_crtc->pipe;
4120 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4121 unsigned long mask;
4122 enum transcoder transcoder;
4123
4124 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4125
4126 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4127 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4128 if (pfit_enabled)
4129 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4130
319be8ae
ID
4131 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4132 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4133
77d22dca
ID
4134 return mask;
4135}
4136
4137void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4138 bool enable)
4139{
4140 if (dev_priv->power_domains.init_power_on == enable)
4141 return;
4142
4143 if (enable)
4144 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4145 else
4146 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4147
4148 dev_priv->power_domains.init_power_on = enable;
4149}
4150
4151static void modeset_update_crtc_power_domains(struct drm_device *dev)
4152{
4153 struct drm_i915_private *dev_priv = dev->dev_private;
4154 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4155 struct intel_crtc *crtc;
4156
4157 /*
4158 * First get all needed power domains, then put all unneeded, to avoid
4159 * any unnecessary toggling of the power wells.
4160 */
4161 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4162 enum intel_display_power_domain domain;
4163
4164 if (!crtc->base.enabled)
4165 continue;
4166
319be8ae 4167 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4168
4169 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4170 intel_display_power_get(dev_priv, domain);
4171 }
4172
4173 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4174 enum intel_display_power_domain domain;
4175
4176 for_each_power_domain(domain, crtc->enabled_power_domains)
4177 intel_display_power_put(dev_priv, domain);
4178
4179 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4180 }
4181
4182 intel_display_set_init_power(dev_priv, false);
4183}
4184
586f49dc 4185int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4186{
586f49dc 4187 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4188
586f49dc
JB
4189 /* Obtain SKU information */
4190 mutex_lock(&dev_priv->dpio_lock);
4191 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4192 CCK_FUSE_HPLL_FREQ_MASK;
4193 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4194
586f49dc 4195 return vco_freq[hpll_freq];
30a970c6
JB
4196}
4197
4198/* Adjust CDclk dividers to allow high res or save power if possible */
4199static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4200{
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 u32 val, cmd;
4203
4204 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4205 cmd = 2;
4206 else if (cdclk == 266)
4207 cmd = 1;
4208 else
4209 cmd = 0;
4210
4211 mutex_lock(&dev_priv->rps.hw_lock);
4212 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4213 val &= ~DSPFREQGUAR_MASK;
4214 val |= (cmd << DSPFREQGUAR_SHIFT);
4215 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4216 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4217 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4218 50)) {
4219 DRM_ERROR("timed out waiting for CDclk change\n");
4220 }
4221 mutex_unlock(&dev_priv->rps.hw_lock);
4222
4223 if (cdclk == 400) {
4224 u32 divider, vco;
4225
4226 vco = valleyview_get_vco(dev_priv);
4227 divider = ((vco << 1) / cdclk) - 1;
4228
4229 mutex_lock(&dev_priv->dpio_lock);
4230 /* adjust cdclk divider */
4231 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4232 val &= ~0xf;
4233 val |= divider;
4234 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4235 mutex_unlock(&dev_priv->dpio_lock);
4236 }
4237
4238 mutex_lock(&dev_priv->dpio_lock);
4239 /* adjust self-refresh exit latency value */
4240 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4241 val &= ~0x7f;
4242
4243 /*
4244 * For high bandwidth configs, we set a higher latency in the bunit
4245 * so that the core display fetch happens in time to avoid underruns.
4246 */
4247 if (cdclk == 400)
4248 val |= 4500 / 250; /* 4.5 usec */
4249 else
4250 val |= 3000 / 250; /* 3.0 usec */
4251 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4252 mutex_unlock(&dev_priv->dpio_lock);
4253
4254 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4255 intel_i2c_reset(dev);
4256}
4257
4258static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4259{
4260 int cur_cdclk, vco;
4261 int divider;
4262
4263 vco = valleyview_get_vco(dev_priv);
4264
4265 mutex_lock(&dev_priv->dpio_lock);
4266 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4267 mutex_unlock(&dev_priv->dpio_lock);
4268
4269 divider &= 0xf;
4270
4271 cur_cdclk = (vco << 1) / (divider + 1);
4272
4273 return cur_cdclk;
4274}
4275
4276static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4277 int max_pixclk)
4278{
4279 int cur_cdclk;
4280
4281 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4282
4283 /*
4284 * Really only a few cases to deal with, as only 4 CDclks are supported:
4285 * 200MHz
4286 * 267MHz
4287 * 320MHz
4288 * 400MHz
4289 * So we check to see whether we're above 90% of the lower bin and
4290 * adjust if needed.
4291 */
4292 if (max_pixclk > 288000) {
4293 return 400;
4294 } else if (max_pixclk > 240000) {
4295 return 320;
4296 } else
4297 return 266;
4298 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4299}
4300
2f2d7aa1
VS
4301/* compute the max pixel clock for new configuration */
4302static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4303{
4304 struct drm_device *dev = dev_priv->dev;
4305 struct intel_crtc *intel_crtc;
4306 int max_pixclk = 0;
4307
4308 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4309 base.head) {
2f2d7aa1 4310 if (intel_crtc->new_enabled)
30a970c6 4311 max_pixclk = max(max_pixclk,
2f2d7aa1 4312 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4313 }
4314
4315 return max_pixclk;
4316}
4317
4318static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4319 unsigned *prepare_pipes)
30a970c6
JB
4320{
4321 struct drm_i915_private *dev_priv = dev->dev_private;
4322 struct intel_crtc *intel_crtc;
2f2d7aa1 4323 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4324 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4325
4326 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4327 return;
4328
2f2d7aa1 4329 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4330 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4331 base.head)
4332 if (intel_crtc->base.enabled)
4333 *prepare_pipes |= (1 << intel_crtc->pipe);
4334}
4335
4336static void valleyview_modeset_global_resources(struct drm_device *dev)
4337{
4338 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4339 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4340 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4341 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4342
4343 if (req_cdclk != cur_cdclk)
4344 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4345 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4346}
4347
89b667f8
JB
4348static void valleyview_crtc_enable(struct drm_crtc *crtc)
4349{
4350 struct drm_device *dev = crtc->dev;
4351 struct drm_i915_private *dev_priv = dev->dev_private;
4352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4353 struct intel_encoder *encoder;
4354 int pipe = intel_crtc->pipe;
4355 int plane = intel_crtc->plane;
23538ef1 4356 bool is_dsi;
89b667f8
JB
4357
4358 WARN_ON(!crtc->enabled);
4359
4360 if (intel_crtc->active)
4361 return;
4362
4363 intel_crtc->active = true;
89b667f8 4364
89b667f8
JB
4365 for_each_encoder_on_crtc(dev, crtc, encoder)
4366 if (encoder->pre_pll_enable)
4367 encoder->pre_pll_enable(encoder);
4368
23538ef1
JN
4369 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4370
e9fd1c02
JN
4371 if (!is_dsi)
4372 vlv_enable_pll(intel_crtc);
89b667f8
JB
4373
4374 for_each_encoder_on_crtc(dev, crtc, encoder)
4375 if (encoder->pre_enable)
4376 encoder->pre_enable(encoder);
4377
2dd24552
JB
4378 i9xx_pfit_enable(intel_crtc);
4379
63cbb074
VS
4380 intel_crtc_load_lut(crtc);
4381
f37fcc2a 4382 intel_update_watermarks(crtc);
e1fdc473 4383 intel_enable_pipe(intel_crtc);
2d9d2b0b 4384 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
262ca2b0 4385 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4386 intel_enable_planes(crtc);
5c38d48c 4387 intel_crtc_update_cursor(crtc, true);
89b667f8 4388
89b667f8 4389 intel_update_fbc(dev);
5004945f
JN
4390
4391 for_each_encoder_on_crtc(dev, crtc, encoder)
4392 encoder->enable(encoder);
89b667f8
JB
4393}
4394
0b8765c6 4395static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4396{
4397 struct drm_device *dev = crtc->dev;
79e53945
JB
4398 struct drm_i915_private *dev_priv = dev->dev_private;
4399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4400 struct intel_encoder *encoder;
79e53945 4401 int pipe = intel_crtc->pipe;
80824003 4402 int plane = intel_crtc->plane;
79e53945 4403
08a48469
DV
4404 WARN_ON(!crtc->enabled);
4405
f7abfe8b
CW
4406 if (intel_crtc->active)
4407 return;
4408
4409 intel_crtc->active = true;
6b383a7f 4410
9d6d9f19
MK
4411 for_each_encoder_on_crtc(dev, crtc, encoder)
4412 if (encoder->pre_enable)
4413 encoder->pre_enable(encoder);
4414
f6736a1a
DV
4415 i9xx_enable_pll(intel_crtc);
4416
2dd24552
JB
4417 i9xx_pfit_enable(intel_crtc);
4418
63cbb074
VS
4419 intel_crtc_load_lut(crtc);
4420
f37fcc2a 4421 intel_update_watermarks(crtc);
e1fdc473 4422 intel_enable_pipe(intel_crtc);
2d9d2b0b 4423 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
262ca2b0 4424 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4425 intel_enable_planes(crtc);
22e407d7 4426 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4427 if (IS_G4X(dev))
4428 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4429 intel_crtc_update_cursor(crtc, true);
79e53945 4430
0b8765c6
JB
4431 /* Give the overlay scaler a chance to enable if it's on this pipe */
4432 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4433
f440eb13 4434 intel_update_fbc(dev);
ef9c3aee 4435
fa5c73b1
DV
4436 for_each_encoder_on_crtc(dev, crtc, encoder)
4437 encoder->enable(encoder);
0b8765c6 4438}
79e53945 4439
87476d63
DV
4440static void i9xx_pfit_disable(struct intel_crtc *crtc)
4441{
4442 struct drm_device *dev = crtc->base.dev;
4443 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4444
328d8e82
DV
4445 if (!crtc->config.gmch_pfit.control)
4446 return;
87476d63 4447
328d8e82 4448 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4449
328d8e82
DV
4450 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4451 I915_READ(PFIT_CONTROL));
4452 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4453}
4454
0b8765c6
JB
4455static void i9xx_crtc_disable(struct drm_crtc *crtc)
4456{
4457 struct drm_device *dev = crtc->dev;
4458 struct drm_i915_private *dev_priv = dev->dev_private;
4459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4460 struct intel_encoder *encoder;
0b8765c6
JB
4461 int pipe = intel_crtc->pipe;
4462 int plane = intel_crtc->plane;
ef9c3aee 4463
f7abfe8b
CW
4464 if (!intel_crtc->active)
4465 return;
4466
ea9d758d
DV
4467 for_each_encoder_on_crtc(dev, crtc, encoder)
4468 encoder->disable(encoder);
4469
0b8765c6 4470 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4471 intel_crtc_wait_for_pending_flips(crtc);
4472 drm_vblank_off(dev, pipe);
0b8765c6 4473
5c3fe8b0 4474 if (dev_priv->fbc.plane == plane)
973d04f9 4475 intel_disable_fbc(dev);
79e53945 4476
0d5b8c61
VS
4477 intel_crtc_dpms_overlay(intel_crtc, false);
4478 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4479 intel_disable_planes(crtc);
262ca2b0 4480 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
0d5b8c61 4481
2d9d2b0b 4482 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4483 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4484
87476d63 4485 i9xx_pfit_disable(intel_crtc);
24a1f16d 4486
89b667f8
JB
4487 for_each_encoder_on_crtc(dev, crtc, encoder)
4488 if (encoder->post_disable)
4489 encoder->post_disable(encoder);
4490
f6071166
JB
4491 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4492 vlv_disable_pll(dev_priv, pipe);
4493 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4494 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4495
f7abfe8b 4496 intel_crtc->active = false;
46ba614c 4497 intel_update_watermarks(crtc);
f37fcc2a 4498
6b383a7f 4499 intel_update_fbc(dev);
0b8765c6
JB
4500}
4501
ee7b9f93
JB
4502static void i9xx_crtc_off(struct drm_crtc *crtc)
4503{
4504}
4505
976f8a20
DV
4506static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4507 bool enabled)
2c07245f
ZW
4508{
4509 struct drm_device *dev = crtc->dev;
4510 struct drm_i915_master_private *master_priv;
4511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4512 int pipe = intel_crtc->pipe;
79e53945
JB
4513
4514 if (!dev->primary->master)
4515 return;
4516
4517 master_priv = dev->primary->master->driver_priv;
4518 if (!master_priv->sarea_priv)
4519 return;
4520
79e53945
JB
4521 switch (pipe) {
4522 case 0:
4523 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4524 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4525 break;
4526 case 1:
4527 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4528 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4529 break;
4530 default:
9db4a9c7 4531 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4532 break;
4533 }
79e53945
JB
4534}
4535
976f8a20
DV
4536/**
4537 * Sets the power management mode of the pipe and plane.
4538 */
4539void intel_crtc_update_dpms(struct drm_crtc *crtc)
4540{
4541 struct drm_device *dev = crtc->dev;
4542 struct drm_i915_private *dev_priv = dev->dev_private;
4543 struct intel_encoder *intel_encoder;
4544 bool enable = false;
4545
4546 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4547 enable |= intel_encoder->connectors_active;
4548
4549 if (enable)
4550 dev_priv->display.crtc_enable(crtc);
4551 else
4552 dev_priv->display.crtc_disable(crtc);
4553
4554 intel_crtc_update_sarea(crtc, enable);
4555}
4556
cdd59983
CW
4557static void intel_crtc_disable(struct drm_crtc *crtc)
4558{
cdd59983 4559 struct drm_device *dev = crtc->dev;
976f8a20 4560 struct drm_connector *connector;
ee7b9f93 4561 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4563
976f8a20
DV
4564 /* crtc should still be enabled when we disable it. */
4565 WARN_ON(!crtc->enabled);
4566
4567 dev_priv->display.crtc_disable(crtc);
c77bf565 4568 intel_crtc->eld_vld = false;
976f8a20 4569 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4570 dev_priv->display.off(crtc);
4571
931872fc 4572 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4573 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4574 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4575
4576 if (crtc->fb) {
4577 mutex_lock(&dev->struct_mutex);
1690e1eb 4578 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4579 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4580 crtc->fb = NULL;
4581 }
4582
4583 /* Update computed state. */
4584 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4585 if (!connector->encoder || !connector->encoder->crtc)
4586 continue;
4587
4588 if (connector->encoder->crtc != crtc)
4589 continue;
4590
4591 connector->dpms = DRM_MODE_DPMS_OFF;
4592 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4593 }
4594}
4595
ea5b213a 4596void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4597{
4ef69c7a 4598 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4599
ea5b213a
CW
4600 drm_encoder_cleanup(encoder);
4601 kfree(intel_encoder);
7e7d76c3
JB
4602}
4603
9237329d 4604/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4605 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4606 * state of the entire output pipe. */
9237329d 4607static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4608{
5ab432ef
DV
4609 if (mode == DRM_MODE_DPMS_ON) {
4610 encoder->connectors_active = true;
4611
b2cabb0e 4612 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4613 } else {
4614 encoder->connectors_active = false;
4615
b2cabb0e 4616 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4617 }
79e53945
JB
4618}
4619
0a91ca29
DV
4620/* Cross check the actual hw state with our own modeset state tracking (and it's
4621 * internal consistency). */
b980514c 4622static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4623{
0a91ca29
DV
4624 if (connector->get_hw_state(connector)) {
4625 struct intel_encoder *encoder = connector->encoder;
4626 struct drm_crtc *crtc;
4627 bool encoder_enabled;
4628 enum pipe pipe;
4629
4630 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4631 connector->base.base.id,
4632 drm_get_connector_name(&connector->base));
4633
4634 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4635 "wrong connector dpms state\n");
4636 WARN(connector->base.encoder != &encoder->base,
4637 "active connector not linked to encoder\n");
4638 WARN(!encoder->connectors_active,
4639 "encoder->connectors_active not set\n");
4640
4641 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4642 WARN(!encoder_enabled, "encoder not enabled\n");
4643 if (WARN_ON(!encoder->base.crtc))
4644 return;
4645
4646 crtc = encoder->base.crtc;
4647
4648 WARN(!crtc->enabled, "crtc not enabled\n");
4649 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4650 WARN(pipe != to_intel_crtc(crtc)->pipe,
4651 "encoder active on the wrong pipe\n");
4652 }
79e53945
JB
4653}
4654
5ab432ef
DV
4655/* Even simpler default implementation, if there's really no special case to
4656 * consider. */
4657void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4658{
5ab432ef
DV
4659 /* All the simple cases only support two dpms states. */
4660 if (mode != DRM_MODE_DPMS_ON)
4661 mode = DRM_MODE_DPMS_OFF;
d4270e57 4662
5ab432ef
DV
4663 if (mode == connector->dpms)
4664 return;
4665
4666 connector->dpms = mode;
4667
4668 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4669 if (connector->encoder)
4670 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4671
b980514c 4672 intel_modeset_check_state(connector->dev);
79e53945
JB
4673}
4674
f0947c37
DV
4675/* Simple connector->get_hw_state implementation for encoders that support only
4676 * one connector and no cloning and hence the encoder state determines the state
4677 * of the connector. */
4678bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4679{
24929352 4680 enum pipe pipe = 0;
f0947c37 4681 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4682
f0947c37 4683 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4684}
4685
1857e1da
DV
4686static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4687 struct intel_crtc_config *pipe_config)
4688{
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 struct intel_crtc *pipe_B_crtc =
4691 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4692
4693 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4694 pipe_name(pipe), pipe_config->fdi_lanes);
4695 if (pipe_config->fdi_lanes > 4) {
4696 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4697 pipe_name(pipe), pipe_config->fdi_lanes);
4698 return false;
4699 }
4700
bafb6553 4701 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4702 if (pipe_config->fdi_lanes > 2) {
4703 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4704 pipe_config->fdi_lanes);
4705 return false;
4706 } else {
4707 return true;
4708 }
4709 }
4710
4711 if (INTEL_INFO(dev)->num_pipes == 2)
4712 return true;
4713
4714 /* Ivybridge 3 pipe is really complicated */
4715 switch (pipe) {
4716 case PIPE_A:
4717 return true;
4718 case PIPE_B:
4719 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4720 pipe_config->fdi_lanes > 2) {
4721 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4722 pipe_name(pipe), pipe_config->fdi_lanes);
4723 return false;
4724 }
4725 return true;
4726 case PIPE_C:
1e833f40 4727 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4728 pipe_B_crtc->config.fdi_lanes <= 2) {
4729 if (pipe_config->fdi_lanes > 2) {
4730 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4731 pipe_name(pipe), pipe_config->fdi_lanes);
4732 return false;
4733 }
4734 } else {
4735 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4736 return false;
4737 }
4738 return true;
4739 default:
4740 BUG();
4741 }
4742}
4743
e29c22c0
DV
4744#define RETRY 1
4745static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4746 struct intel_crtc_config *pipe_config)
877d48d5 4747{
1857e1da 4748 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4749 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4750 int lane, link_bw, fdi_dotclock;
e29c22c0 4751 bool setup_ok, needs_recompute = false;
877d48d5 4752
e29c22c0 4753retry:
877d48d5
DV
4754 /* FDI is a binary signal running at ~2.7GHz, encoding
4755 * each output octet as 10 bits. The actual frequency
4756 * is stored as a divider into a 100MHz clock, and the
4757 * mode pixel clock is stored in units of 1KHz.
4758 * Hence the bw of each lane in terms of the mode signal
4759 * is:
4760 */
4761 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4762
241bfc38 4763 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4764
2bd89a07 4765 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4766 pipe_config->pipe_bpp);
4767
4768 pipe_config->fdi_lanes = lane;
4769
2bd89a07 4770 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4771 link_bw, &pipe_config->fdi_m_n);
1857e1da 4772
e29c22c0
DV
4773 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4774 intel_crtc->pipe, pipe_config);
4775 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4776 pipe_config->pipe_bpp -= 2*3;
4777 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4778 pipe_config->pipe_bpp);
4779 needs_recompute = true;
4780 pipe_config->bw_constrained = true;
4781
4782 goto retry;
4783 }
4784
4785 if (needs_recompute)
4786 return RETRY;
4787
4788 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4789}
4790
42db64ef
PZ
4791static void hsw_compute_ips_config(struct intel_crtc *crtc,
4792 struct intel_crtc_config *pipe_config)
4793{
d330a953 4794 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4795 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4796 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4797}
4798
a43f6e0f 4799static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4800 struct intel_crtc_config *pipe_config)
79e53945 4801{
a43f6e0f 4802 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4803 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4804
ad3a4479 4805 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4806 if (INTEL_INFO(dev)->gen < 4) {
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 int clock_limit =
4809 dev_priv->display.get_display_clock_speed(dev);
4810
4811 /*
4812 * Enable pixel doubling when the dot clock
4813 * is > 90% of the (display) core speed.
4814 *
b397c96b
VS
4815 * GDG double wide on either pipe,
4816 * otherwise pipe A only.
cf532bb2 4817 */
b397c96b 4818 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4819 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4820 clock_limit *= 2;
cf532bb2 4821 pipe_config->double_wide = true;
ad3a4479
VS
4822 }
4823
241bfc38 4824 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4825 return -EINVAL;
2c07245f 4826 }
89749350 4827
1d1d0e27
VS
4828 /*
4829 * Pipe horizontal size must be even in:
4830 * - DVO ganged mode
4831 * - LVDS dual channel mode
4832 * - Double wide pipe
4833 */
4834 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4835 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4836 pipe_config->pipe_src_w &= ~1;
4837
8693a824
DL
4838 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4839 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4840 */
4841 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4842 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4843 return -EINVAL;
44f46b42 4844
bd080ee5 4845 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4846 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4847 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4848 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4849 * for lvds. */
4850 pipe_config->pipe_bpp = 8*3;
4851 }
4852
f5adf94e 4853 if (HAS_IPS(dev))
a43f6e0f
DV
4854 hsw_compute_ips_config(crtc, pipe_config);
4855
4856 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4857 * clock survives for now. */
4858 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4859 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4860
877d48d5 4861 if (pipe_config->has_pch_encoder)
a43f6e0f 4862 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4863
e29c22c0 4864 return 0;
79e53945
JB
4865}
4866
25eb05fc
JB
4867static int valleyview_get_display_clock_speed(struct drm_device *dev)
4868{
4869 return 400000; /* FIXME */
4870}
4871
e70236a8
JB
4872static int i945_get_display_clock_speed(struct drm_device *dev)
4873{
4874 return 400000;
4875}
79e53945 4876
e70236a8 4877static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4878{
e70236a8
JB
4879 return 333000;
4880}
79e53945 4881
e70236a8
JB
4882static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4883{
4884 return 200000;
4885}
79e53945 4886
257a7ffc
DV
4887static int pnv_get_display_clock_speed(struct drm_device *dev)
4888{
4889 u16 gcfgc = 0;
4890
4891 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4892
4893 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4894 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4895 return 267000;
4896 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4897 return 333000;
4898 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4899 return 444000;
4900 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4901 return 200000;
4902 default:
4903 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4904 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4905 return 133000;
4906 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4907 return 167000;
4908 }
4909}
4910
e70236a8
JB
4911static int i915gm_get_display_clock_speed(struct drm_device *dev)
4912{
4913 u16 gcfgc = 0;
79e53945 4914
e70236a8
JB
4915 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4916
4917 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4918 return 133000;
4919 else {
4920 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4921 case GC_DISPLAY_CLOCK_333_MHZ:
4922 return 333000;
4923 default:
4924 case GC_DISPLAY_CLOCK_190_200_MHZ:
4925 return 190000;
79e53945 4926 }
e70236a8
JB
4927 }
4928}
4929
4930static int i865_get_display_clock_speed(struct drm_device *dev)
4931{
4932 return 266000;
4933}
4934
4935static int i855_get_display_clock_speed(struct drm_device *dev)
4936{
4937 u16 hpllcc = 0;
4938 /* Assume that the hardware is in the high speed state. This
4939 * should be the default.
4940 */
4941 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4942 case GC_CLOCK_133_200:
4943 case GC_CLOCK_100_200:
4944 return 200000;
4945 case GC_CLOCK_166_250:
4946 return 250000;
4947 case GC_CLOCK_100_133:
79e53945 4948 return 133000;
e70236a8 4949 }
79e53945 4950
e70236a8
JB
4951 /* Shouldn't happen */
4952 return 0;
4953}
79e53945 4954
e70236a8
JB
4955static int i830_get_display_clock_speed(struct drm_device *dev)
4956{
4957 return 133000;
79e53945
JB
4958}
4959
2c07245f 4960static void
a65851af 4961intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4962{
a65851af
VS
4963 while (*num > DATA_LINK_M_N_MASK ||
4964 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4965 *num >>= 1;
4966 *den >>= 1;
4967 }
4968}
4969
a65851af
VS
4970static void compute_m_n(unsigned int m, unsigned int n,
4971 uint32_t *ret_m, uint32_t *ret_n)
4972{
4973 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4974 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4975 intel_reduce_m_n_ratio(ret_m, ret_n);
4976}
4977
e69d0bc1
DV
4978void
4979intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4980 int pixel_clock, int link_clock,
4981 struct intel_link_m_n *m_n)
2c07245f 4982{
e69d0bc1 4983 m_n->tu = 64;
a65851af
VS
4984
4985 compute_m_n(bits_per_pixel * pixel_clock,
4986 link_clock * nlanes * 8,
4987 &m_n->gmch_m, &m_n->gmch_n);
4988
4989 compute_m_n(pixel_clock, link_clock,
4990 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4991}
4992
a7615030
CW
4993static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4994{
d330a953
JN
4995 if (i915.panel_use_ssc >= 0)
4996 return i915.panel_use_ssc != 0;
41aa3448 4997 return dev_priv->vbt.lvds_use_ssc
435793df 4998 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4999}
5000
c65d77d8
JB
5001static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 int refclk;
5006
a0c4da24 5007 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5008 refclk = 100000;
a0c4da24 5009 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5010 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5011 refclk = dev_priv->vbt.lvds_ssc_freq;
5012 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5013 } else if (!IS_GEN2(dev)) {
5014 refclk = 96000;
5015 } else {
5016 refclk = 48000;
5017 }
5018
5019 return refclk;
5020}
5021
7429e9d4 5022static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5023{
7df00d7a 5024 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5025}
f47709a9 5026
7429e9d4
DV
5027static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5028{
5029 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5030}
5031
f47709a9 5032static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5033 intel_clock_t *reduced_clock)
5034{
f47709a9 5035 struct drm_device *dev = crtc->base.dev;
a7516a05 5036 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5037 int pipe = crtc->pipe;
a7516a05
JB
5038 u32 fp, fp2 = 0;
5039
5040 if (IS_PINEVIEW(dev)) {
7429e9d4 5041 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5042 if (reduced_clock)
7429e9d4 5043 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5044 } else {
7429e9d4 5045 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5046 if (reduced_clock)
7429e9d4 5047 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5048 }
5049
5050 I915_WRITE(FP0(pipe), fp);
8bcc2795 5051 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5052
f47709a9
DV
5053 crtc->lowfreq_avail = false;
5054 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5055 reduced_clock && i915.powersave) {
a7516a05 5056 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5057 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5058 crtc->lowfreq_avail = true;
a7516a05
JB
5059 } else {
5060 I915_WRITE(FP1(pipe), fp);
8bcc2795 5061 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5062 }
5063}
5064
5e69f97f
CML
5065static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5066 pipe)
89b667f8
JB
5067{
5068 u32 reg_val;
5069
5070 /*
5071 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5072 * and set it to a reasonable value instead.
5073 */
ab3c759a 5074 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5075 reg_val &= 0xffffff00;
5076 reg_val |= 0x00000030;
ab3c759a 5077 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5078
ab3c759a 5079 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5080 reg_val &= 0x8cffffff;
5081 reg_val = 0x8c000000;
ab3c759a 5082 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5083
ab3c759a 5084 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5085 reg_val &= 0xffffff00;
ab3c759a 5086 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5087
ab3c759a 5088 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5089 reg_val &= 0x00ffffff;
5090 reg_val |= 0xb0000000;
ab3c759a 5091 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5092}
5093
b551842d
DV
5094static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5095 struct intel_link_m_n *m_n)
5096{
5097 struct drm_device *dev = crtc->base.dev;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099 int pipe = crtc->pipe;
5100
e3b95f1e
DV
5101 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5102 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5103 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5104 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5105}
5106
5107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5108 struct intel_link_m_n *m_n)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
5112 int pipe = crtc->pipe;
5113 enum transcoder transcoder = crtc->config.cpu_transcoder;
5114
5115 if (INTEL_INFO(dev)->gen >= 5) {
5116 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5117 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5118 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5119 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5120 } else {
e3b95f1e
DV
5121 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5122 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5123 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5124 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5125 }
5126}
5127
03afc4a2
DV
5128static void intel_dp_set_m_n(struct intel_crtc *crtc)
5129{
5130 if (crtc->config.has_pch_encoder)
5131 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5132 else
5133 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5134}
5135
f47709a9 5136static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5137{
f47709a9 5138 struct drm_device *dev = crtc->base.dev;
a0c4da24 5139 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5140 int pipe = crtc->pipe;
89b667f8 5141 u32 dpll, mdiv;
a0c4da24 5142 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5143 u32 coreclk, reg_val, dpll_md;
a0c4da24 5144
09153000
DV
5145 mutex_lock(&dev_priv->dpio_lock);
5146
f47709a9
DV
5147 bestn = crtc->config.dpll.n;
5148 bestm1 = crtc->config.dpll.m1;
5149 bestm2 = crtc->config.dpll.m2;
5150 bestp1 = crtc->config.dpll.p1;
5151 bestp2 = crtc->config.dpll.p2;
a0c4da24 5152
89b667f8
JB
5153 /* See eDP HDMI DPIO driver vbios notes doc */
5154
5155 /* PLL B needs special handling */
5156 if (pipe)
5e69f97f 5157 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5158
5159 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5161
5162 /* Disable target IRef on PLL */
ab3c759a 5163 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5164 reg_val &= 0x00ffffff;
ab3c759a 5165 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5166
5167 /* Disable fast lock */
ab3c759a 5168 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5169
5170 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5171 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5172 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5173 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5174 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5175
5176 /*
5177 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5178 * but we don't support that).
5179 * Note: don't use the DAC post divider as it seems unstable.
5180 */
5181 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5182 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5183
a0c4da24 5184 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5185 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5186
89b667f8 5187 /* Set HBR and RBR LPF coefficients */
ff9a6750 5188 if (crtc->config.port_clock == 162000 ||
99750bd4 5189 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5190 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5192 0x009f0003);
89b667f8 5193 else
ab3c759a 5194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5195 0x00d0000f);
5196
5197 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5198 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5199 /* Use SSC source */
5200 if (!pipe)
ab3c759a 5201 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5202 0x0df40000);
5203 else
ab3c759a 5204 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5205 0x0df70000);
5206 } else { /* HDMI or VGA */
5207 /* Use bend source */
5208 if (!pipe)
ab3c759a 5209 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5210 0x0df70000);
5211 else
ab3c759a 5212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5213 0x0df40000);
5214 }
a0c4da24 5215
ab3c759a 5216 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5217 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5218 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5219 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5220 coreclk |= 0x01000000;
ab3c759a 5221 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5222
ab3c759a 5223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5224
e5cbfbfb
ID
5225 /*
5226 * Enable DPIO clock input. We should never disable the reference
5227 * clock for pipe B, since VGA hotplug / manual detection depends
5228 * on it.
5229 */
89b667f8
JB
5230 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5231 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5232 /* We should never disable this, set it here for state tracking */
5233 if (pipe == PIPE_B)
89b667f8 5234 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5235 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5236 crtc->config.dpll_hw_state.dpll = dpll;
5237
ef1b460d
DV
5238 dpll_md = (crtc->config.pixel_multiplier - 1)
5239 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5240 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5241
89b667f8
JB
5242 if (crtc->config.has_dp_encoder)
5243 intel_dp_set_m_n(crtc);
09153000
DV
5244
5245 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5246}
5247
f47709a9
DV
5248static void i9xx_update_pll(struct intel_crtc *crtc,
5249 intel_clock_t *reduced_clock,
eb1cbe48
DV
5250 int num_connectors)
5251{
f47709a9 5252 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5253 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5254 u32 dpll;
5255 bool is_sdvo;
f47709a9 5256 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5257
f47709a9 5258 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5259
f47709a9
DV
5260 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5261 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5262
5263 dpll = DPLL_VGA_MODE_DIS;
5264
f47709a9 5265 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5266 dpll |= DPLLB_MODE_LVDS;
5267 else
5268 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5269
ef1b460d 5270 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5271 dpll |= (crtc->config.pixel_multiplier - 1)
5272 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5273 }
198a037f
DV
5274
5275 if (is_sdvo)
4a33e48d 5276 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5277
f47709a9 5278 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5279 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5280
5281 /* compute bitmask from p1 value */
5282 if (IS_PINEVIEW(dev))
5283 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5284 else {
5285 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5286 if (IS_G4X(dev) && reduced_clock)
5287 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5288 }
5289 switch (clock->p2) {
5290 case 5:
5291 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5292 break;
5293 case 7:
5294 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5295 break;
5296 case 10:
5297 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5298 break;
5299 case 14:
5300 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5301 break;
5302 }
5303 if (INTEL_INFO(dev)->gen >= 4)
5304 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5305
09ede541 5306 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5307 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5308 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5309 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5310 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5311 else
5312 dpll |= PLL_REF_INPUT_DREFCLK;
5313
5314 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5315 crtc->config.dpll_hw_state.dpll = dpll;
5316
eb1cbe48 5317 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5318 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5319 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5320 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5321 }
66e3d5c0
DV
5322
5323 if (crtc->config.has_dp_encoder)
5324 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5325}
5326
f47709a9 5327static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5328 intel_clock_t *reduced_clock,
eb1cbe48
DV
5329 int num_connectors)
5330{
f47709a9 5331 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5332 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5333 u32 dpll;
f47709a9 5334 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5335
f47709a9 5336 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5337
eb1cbe48
DV
5338 dpll = DPLL_VGA_MODE_DIS;
5339
f47709a9 5340 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5341 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5342 } else {
5343 if (clock->p1 == 2)
5344 dpll |= PLL_P1_DIVIDE_BY_TWO;
5345 else
5346 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5347 if (clock->p2 == 4)
5348 dpll |= PLL_P2_DIVIDE_BY_4;
5349 }
5350
4a33e48d
DV
5351 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5352 dpll |= DPLL_DVO_2X_MODE;
5353
f47709a9 5354 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5355 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5356 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5357 else
5358 dpll |= PLL_REF_INPUT_DREFCLK;
5359
5360 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5361 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5362}
5363
8a654f3b 5364static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5365{
5366 struct drm_device *dev = intel_crtc->base.dev;
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5369 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5370 struct drm_display_mode *adjusted_mode =
5371 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5372 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5373
5374 /* We need to be careful not to changed the adjusted mode, for otherwise
5375 * the hw state checker will get angry at the mismatch. */
5376 crtc_vtotal = adjusted_mode->crtc_vtotal;
5377 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5378
5379 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5380 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5381 crtc_vtotal -= 1;
5382 crtc_vblank_end -= 1;
b0e77b9c
PZ
5383 vsyncshift = adjusted_mode->crtc_hsync_start
5384 - adjusted_mode->crtc_htotal / 2;
5385 } else {
5386 vsyncshift = 0;
5387 }
5388
5389 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5390 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5391
fe2b8f9d 5392 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5393 (adjusted_mode->crtc_hdisplay - 1) |
5394 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5395 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5396 (adjusted_mode->crtc_hblank_start - 1) |
5397 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5398 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5399 (adjusted_mode->crtc_hsync_start - 1) |
5400 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5401
fe2b8f9d 5402 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5403 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5404 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5405 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5406 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5407 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5408 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5409 (adjusted_mode->crtc_vsync_start - 1) |
5410 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5411
b5e508d4
PZ
5412 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5413 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5414 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5415 * bits. */
5416 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5417 (pipe == PIPE_B || pipe == PIPE_C))
5418 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5419
b0e77b9c
PZ
5420 /* pipesrc controls the size that is scaled from, which should
5421 * always be the user's requested size.
5422 */
5423 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5424 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5425 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5426}
5427
1bd1bd80
DV
5428static void intel_get_pipe_timings(struct intel_crtc *crtc,
5429 struct intel_crtc_config *pipe_config)
5430{
5431 struct drm_device *dev = crtc->base.dev;
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5434 uint32_t tmp;
5435
5436 tmp = I915_READ(HTOTAL(cpu_transcoder));
5437 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5438 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5439 tmp = I915_READ(HBLANK(cpu_transcoder));
5440 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5441 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5442 tmp = I915_READ(HSYNC(cpu_transcoder));
5443 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5444 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5445
5446 tmp = I915_READ(VTOTAL(cpu_transcoder));
5447 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5448 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5449 tmp = I915_READ(VBLANK(cpu_transcoder));
5450 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5451 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5452 tmp = I915_READ(VSYNC(cpu_transcoder));
5453 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5454 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5455
5456 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5457 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5458 pipe_config->adjusted_mode.crtc_vtotal += 1;
5459 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5460 }
5461
5462 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5463 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5464 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5465
5466 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5467 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5468}
5469
f6a83288
DV
5470void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5471 struct intel_crtc_config *pipe_config)
babea61d 5472{
f6a83288
DV
5473 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5474 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5475 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5476 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5477
f6a83288
DV
5478 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5479 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5480 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5481 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5482
f6a83288 5483 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5484
f6a83288
DV
5485 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5486 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5487}
5488
84b046f3
DV
5489static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5490{
5491 struct drm_device *dev = intel_crtc->base.dev;
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 uint32_t pipeconf;
5494
9f11a9e4 5495 pipeconf = 0;
84b046f3 5496
67c72a12
DV
5497 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5498 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5499 pipeconf |= PIPECONF_ENABLE;
5500
cf532bb2
VS
5501 if (intel_crtc->config.double_wide)
5502 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5503
ff9ce46e
DV
5504 /* only g4x and later have fancy bpc/dither controls */
5505 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5506 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5507 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5508 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5509 PIPECONF_DITHER_TYPE_SP;
84b046f3 5510
ff9ce46e
DV
5511 switch (intel_crtc->config.pipe_bpp) {
5512 case 18:
5513 pipeconf |= PIPECONF_6BPC;
5514 break;
5515 case 24:
5516 pipeconf |= PIPECONF_8BPC;
5517 break;
5518 case 30:
5519 pipeconf |= PIPECONF_10BPC;
5520 break;
5521 default:
5522 /* Case prevented by intel_choose_pipe_bpp_dither. */
5523 BUG();
84b046f3
DV
5524 }
5525 }
5526
5527 if (HAS_PIPE_CXSR(dev)) {
5528 if (intel_crtc->lowfreq_avail) {
5529 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5530 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5531 } else {
5532 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5533 }
5534 }
5535
84b046f3
DV
5536 if (!IS_GEN2(dev) &&
5537 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5538 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5539 else
5540 pipeconf |= PIPECONF_PROGRESSIVE;
5541
9f11a9e4
DV
5542 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5543 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5544
84b046f3
DV
5545 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5546 POSTING_READ(PIPECONF(intel_crtc->pipe));
5547}
5548
f564048e 5549static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5550 int x, int y,
94352cf9 5551 struct drm_framebuffer *fb)
79e53945
JB
5552{
5553 struct drm_device *dev = crtc->dev;
5554 struct drm_i915_private *dev_priv = dev->dev_private;
5555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5556 int pipe = intel_crtc->pipe;
80824003 5557 int plane = intel_crtc->plane;
c751ce4f 5558 int refclk, num_connectors = 0;
652c393a 5559 intel_clock_t clock, reduced_clock;
84b046f3 5560 u32 dspcntr;
a16af721 5561 bool ok, has_reduced_clock = false;
e9fd1c02 5562 bool is_lvds = false, is_dsi = false;
5eddb70b 5563 struct intel_encoder *encoder;
d4906093 5564 const intel_limit_t *limit;
5c3b82e2 5565 int ret;
79e53945 5566
6c2b7c12 5567 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5568 switch (encoder->type) {
79e53945
JB
5569 case INTEL_OUTPUT_LVDS:
5570 is_lvds = true;
5571 break;
e9fd1c02
JN
5572 case INTEL_OUTPUT_DSI:
5573 is_dsi = true;
5574 break;
79e53945 5575 }
43565a06 5576
c751ce4f 5577 num_connectors++;
79e53945
JB
5578 }
5579
f2335330
JN
5580 if (is_dsi)
5581 goto skip_dpll;
5582
5583 if (!intel_crtc->config.clock_set) {
5584 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5585
e9fd1c02
JN
5586 /*
5587 * Returns a set of divisors for the desired target clock with
5588 * the given refclk, or FALSE. The returned values represent
5589 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5590 * 2) / p1 / p2.
5591 */
5592 limit = intel_limit(crtc, refclk);
5593 ok = dev_priv->display.find_dpll(limit, crtc,
5594 intel_crtc->config.port_clock,
5595 refclk, NULL, &clock);
f2335330 5596 if (!ok) {
e9fd1c02
JN
5597 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5598 return -EINVAL;
5599 }
79e53945 5600
f2335330
JN
5601 if (is_lvds && dev_priv->lvds_downclock_avail) {
5602 /*
5603 * Ensure we match the reduced clock's P to the target
5604 * clock. If the clocks don't match, we can't switch
5605 * the display clock by using the FP0/FP1. In such case
5606 * we will disable the LVDS downclock feature.
5607 */
5608 has_reduced_clock =
5609 dev_priv->display.find_dpll(limit, crtc,
5610 dev_priv->lvds_downclock,
5611 refclk, &clock,
5612 &reduced_clock);
5613 }
5614 /* Compat-code for transition, will disappear. */
f47709a9
DV
5615 intel_crtc->config.dpll.n = clock.n;
5616 intel_crtc->config.dpll.m1 = clock.m1;
5617 intel_crtc->config.dpll.m2 = clock.m2;
5618 intel_crtc->config.dpll.p1 = clock.p1;
5619 intel_crtc->config.dpll.p2 = clock.p2;
5620 }
7026d4ac 5621
e9fd1c02 5622 if (IS_GEN2(dev)) {
8a654f3b 5623 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5624 has_reduced_clock ? &reduced_clock : NULL,
5625 num_connectors);
e9fd1c02 5626 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5627 vlv_update_pll(intel_crtc);
e9fd1c02 5628 } else {
f47709a9 5629 i9xx_update_pll(intel_crtc,
eb1cbe48 5630 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5631 num_connectors);
e9fd1c02 5632 }
79e53945 5633
f2335330 5634skip_dpll:
79e53945
JB
5635 /* Set up the display plane register */
5636 dspcntr = DISPPLANE_GAMMA_ENABLE;
5637
da6ecc5d
JB
5638 if (!IS_VALLEYVIEW(dev)) {
5639 if (pipe == 0)
5640 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5641 else
5642 dspcntr |= DISPPLANE_SEL_PIPE_B;
5643 }
79e53945 5644
8a654f3b 5645 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5646
5647 /* pipesrc and dspsize control the size that is scaled from,
5648 * which should always be the user's requested size.
79e53945 5649 */
929c77fb 5650 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5651 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5652 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5653 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5654
84b046f3
DV
5655 i9xx_set_pipeconf(intel_crtc);
5656
f564048e
EA
5657 I915_WRITE(DSPCNTR(plane), dspcntr);
5658 POSTING_READ(DSPCNTR(plane));
5659
94352cf9 5660 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5661
f564048e
EA
5662 return ret;
5663}
5664
2fa2fe9a
DV
5665static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5666 struct intel_crtc_config *pipe_config)
5667{
5668 struct drm_device *dev = crtc->base.dev;
5669 struct drm_i915_private *dev_priv = dev->dev_private;
5670 uint32_t tmp;
5671
dc9e7dec
VS
5672 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5673 return;
5674
2fa2fe9a 5675 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5676 if (!(tmp & PFIT_ENABLE))
5677 return;
2fa2fe9a 5678
06922821 5679 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5680 if (INTEL_INFO(dev)->gen < 4) {
5681 if (crtc->pipe != PIPE_B)
5682 return;
2fa2fe9a
DV
5683 } else {
5684 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5685 return;
5686 }
5687
06922821 5688 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5689 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5690 if (INTEL_INFO(dev)->gen < 5)
5691 pipe_config->gmch_pfit.lvds_border_bits =
5692 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5693}
5694
acbec814
JB
5695static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5696 struct intel_crtc_config *pipe_config)
5697{
5698 struct drm_device *dev = crtc->base.dev;
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int pipe = pipe_config->cpu_transcoder;
5701 intel_clock_t clock;
5702 u32 mdiv;
662c6ecb 5703 int refclk = 100000;
acbec814
JB
5704
5705 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5706 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5707 mutex_unlock(&dev_priv->dpio_lock);
5708
5709 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5710 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5711 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5712 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5713 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5714
f646628b 5715 vlv_clock(refclk, &clock);
acbec814 5716
f646628b
VS
5717 /* clock.dot is the fast clock */
5718 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5719}
5720
1ad292b5
JB
5721static void i9xx_get_plane_config(struct intel_crtc *crtc,
5722 struct intel_plane_config *plane_config)
5723{
5724 struct drm_device *dev = crtc->base.dev;
5725 struct drm_i915_private *dev_priv = dev->dev_private;
5726 u32 val, base, offset;
5727 int pipe = crtc->pipe, plane = crtc->plane;
5728 int fourcc, pixel_format;
5729 int aligned_height;
5730
484b41dd
JB
5731 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5732 if (!crtc->base.fb) {
1ad292b5
JB
5733 DRM_DEBUG_KMS("failed to alloc fb\n");
5734 return;
5735 }
5736
5737 val = I915_READ(DSPCNTR(plane));
5738
5739 if (INTEL_INFO(dev)->gen >= 4)
5740 if (val & DISPPLANE_TILED)
5741 plane_config->tiled = true;
5742
5743 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5744 fourcc = intel_format_to_fourcc(pixel_format);
484b41dd
JB
5745 crtc->base.fb->pixel_format = fourcc;
5746 crtc->base.fb->bits_per_pixel =
1ad292b5
JB
5747 drm_format_plane_cpp(fourcc, 0) * 8;
5748
5749 if (INTEL_INFO(dev)->gen >= 4) {
5750 if (plane_config->tiled)
5751 offset = I915_READ(DSPTILEOFF(plane));
5752 else
5753 offset = I915_READ(DSPLINOFF(plane));
5754 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5755 } else {
5756 base = I915_READ(DSPADDR(plane));
5757 }
5758 plane_config->base = base;
5759
5760 val = I915_READ(PIPESRC(pipe));
484b41dd
JB
5761 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
5762 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
5763
5764 val = I915_READ(DSPSTRIDE(pipe));
484b41dd 5765 crtc->base.fb->pitches[0] = val & 0xffffff80;
1ad292b5 5766
484b41dd 5767 aligned_height = intel_align_height(dev, crtc->base.fb->height,
1ad292b5
JB
5768 plane_config->tiled);
5769
484b41dd 5770 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
1ad292b5
JB
5771 aligned_height, PAGE_SIZE);
5772
5773 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
484b41dd
JB
5774 pipe, plane, crtc->base.fb->width,
5775 crtc->base.fb->height,
5776 crtc->base.fb->bits_per_pixel, base,
5777 crtc->base.fb->pitches[0],
1ad292b5
JB
5778 plane_config->size);
5779
5780}
5781
0e8ffe1b
DV
5782static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5783 struct intel_crtc_config *pipe_config)
5784{
5785 struct drm_device *dev = crtc->base.dev;
5786 struct drm_i915_private *dev_priv = dev->dev_private;
5787 uint32_t tmp;
5788
b5482bd0
ID
5789 if (!intel_display_power_enabled(dev_priv,
5790 POWER_DOMAIN_PIPE(crtc->pipe)))
5791 return false;
5792
e143a21c 5793 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5794 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5795
0e8ffe1b
DV
5796 tmp = I915_READ(PIPECONF(crtc->pipe));
5797 if (!(tmp & PIPECONF_ENABLE))
5798 return false;
5799
42571aef
VS
5800 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5801 switch (tmp & PIPECONF_BPC_MASK) {
5802 case PIPECONF_6BPC:
5803 pipe_config->pipe_bpp = 18;
5804 break;
5805 case PIPECONF_8BPC:
5806 pipe_config->pipe_bpp = 24;
5807 break;
5808 case PIPECONF_10BPC:
5809 pipe_config->pipe_bpp = 30;
5810 break;
5811 default:
5812 break;
5813 }
5814 }
5815
282740f7
VS
5816 if (INTEL_INFO(dev)->gen < 4)
5817 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5818
1bd1bd80
DV
5819 intel_get_pipe_timings(crtc, pipe_config);
5820
2fa2fe9a
DV
5821 i9xx_get_pfit_config(crtc, pipe_config);
5822
6c49f241
DV
5823 if (INTEL_INFO(dev)->gen >= 4) {
5824 tmp = I915_READ(DPLL_MD(crtc->pipe));
5825 pipe_config->pixel_multiplier =
5826 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5827 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5828 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5829 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5830 tmp = I915_READ(DPLL(crtc->pipe));
5831 pipe_config->pixel_multiplier =
5832 ((tmp & SDVO_MULTIPLIER_MASK)
5833 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5834 } else {
5835 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5836 * port and will be fixed up in the encoder->get_config
5837 * function. */
5838 pipe_config->pixel_multiplier = 1;
5839 }
8bcc2795
DV
5840 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5841 if (!IS_VALLEYVIEW(dev)) {
5842 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5843 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5844 } else {
5845 /* Mask out read-only status bits. */
5846 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5847 DPLL_PORTC_READY_MASK |
5848 DPLL_PORTB_READY_MASK);
8bcc2795 5849 }
6c49f241 5850
acbec814
JB
5851 if (IS_VALLEYVIEW(dev))
5852 vlv_crtc_clock_get(crtc, pipe_config);
5853 else
5854 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5855
0e8ffe1b
DV
5856 return true;
5857}
5858
dde86e2d 5859static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5860{
5861 struct drm_i915_private *dev_priv = dev->dev_private;
5862 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5863 struct intel_encoder *encoder;
74cfd7ac 5864 u32 val, final;
13d83a67 5865 bool has_lvds = false;
199e5d79 5866 bool has_cpu_edp = false;
199e5d79 5867 bool has_panel = false;
99eb6a01
KP
5868 bool has_ck505 = false;
5869 bool can_ssc = false;
13d83a67
JB
5870
5871 /* We need to take the global config into account */
199e5d79
KP
5872 list_for_each_entry(encoder, &mode_config->encoder_list,
5873 base.head) {
5874 switch (encoder->type) {
5875 case INTEL_OUTPUT_LVDS:
5876 has_panel = true;
5877 has_lvds = true;
5878 break;
5879 case INTEL_OUTPUT_EDP:
5880 has_panel = true;
2de6905f 5881 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5882 has_cpu_edp = true;
5883 break;
13d83a67
JB
5884 }
5885 }
5886
99eb6a01 5887 if (HAS_PCH_IBX(dev)) {
41aa3448 5888 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5889 can_ssc = has_ck505;
5890 } else {
5891 has_ck505 = false;
5892 can_ssc = true;
5893 }
5894
2de6905f
ID
5895 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5896 has_panel, has_lvds, has_ck505);
13d83a67
JB
5897
5898 /* Ironlake: try to setup display ref clock before DPLL
5899 * enabling. This is only under driver's control after
5900 * PCH B stepping, previous chipset stepping should be
5901 * ignoring this setting.
5902 */
74cfd7ac
CW
5903 val = I915_READ(PCH_DREF_CONTROL);
5904
5905 /* As we must carefully and slowly disable/enable each source in turn,
5906 * compute the final state we want first and check if we need to
5907 * make any changes at all.
5908 */
5909 final = val;
5910 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5911 if (has_ck505)
5912 final |= DREF_NONSPREAD_CK505_ENABLE;
5913 else
5914 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5915
5916 final &= ~DREF_SSC_SOURCE_MASK;
5917 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5918 final &= ~DREF_SSC1_ENABLE;
5919
5920 if (has_panel) {
5921 final |= DREF_SSC_SOURCE_ENABLE;
5922
5923 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5924 final |= DREF_SSC1_ENABLE;
5925
5926 if (has_cpu_edp) {
5927 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5928 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5929 else
5930 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5931 } else
5932 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5933 } else {
5934 final |= DREF_SSC_SOURCE_DISABLE;
5935 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5936 }
5937
5938 if (final == val)
5939 return;
5940
13d83a67 5941 /* Always enable nonspread source */
74cfd7ac 5942 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5943
99eb6a01 5944 if (has_ck505)
74cfd7ac 5945 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5946 else
74cfd7ac 5947 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5948
199e5d79 5949 if (has_panel) {
74cfd7ac
CW
5950 val &= ~DREF_SSC_SOURCE_MASK;
5951 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5952
199e5d79 5953 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5954 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5955 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5956 val |= DREF_SSC1_ENABLE;
e77166b5 5957 } else
74cfd7ac 5958 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5959
5960 /* Get SSC going before enabling the outputs */
74cfd7ac 5961 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5962 POSTING_READ(PCH_DREF_CONTROL);
5963 udelay(200);
5964
74cfd7ac 5965 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5966
5967 /* Enable CPU source on CPU attached eDP */
199e5d79 5968 if (has_cpu_edp) {
99eb6a01 5969 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5970 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5971 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5972 }
13d83a67 5973 else
74cfd7ac 5974 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5975 } else
74cfd7ac 5976 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5977
74cfd7ac 5978 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5979 POSTING_READ(PCH_DREF_CONTROL);
5980 udelay(200);
5981 } else {
5982 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5983
74cfd7ac 5984 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5985
5986 /* Turn off CPU output */
74cfd7ac 5987 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5988
74cfd7ac 5989 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5990 POSTING_READ(PCH_DREF_CONTROL);
5991 udelay(200);
5992
5993 /* Turn off the SSC source */
74cfd7ac
CW
5994 val &= ~DREF_SSC_SOURCE_MASK;
5995 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5996
5997 /* Turn off SSC1 */
74cfd7ac 5998 val &= ~DREF_SSC1_ENABLE;
199e5d79 5999
74cfd7ac 6000 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6001 POSTING_READ(PCH_DREF_CONTROL);
6002 udelay(200);
6003 }
74cfd7ac
CW
6004
6005 BUG_ON(val != final);
13d83a67
JB
6006}
6007
f31f2d55 6008static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6009{
f31f2d55 6010 uint32_t tmp;
dde86e2d 6011
0ff066a9
PZ
6012 tmp = I915_READ(SOUTH_CHICKEN2);
6013 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6014 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6015
0ff066a9
PZ
6016 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6017 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6018 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6019
0ff066a9
PZ
6020 tmp = I915_READ(SOUTH_CHICKEN2);
6021 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6022 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6023
0ff066a9
PZ
6024 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6025 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6026 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6027}
6028
6029/* WaMPhyProgramming:hsw */
6030static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6031{
6032 uint32_t tmp;
dde86e2d
PZ
6033
6034 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6035 tmp &= ~(0xFF << 24);
6036 tmp |= (0x12 << 24);
6037 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6038
dde86e2d
PZ
6039 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6040 tmp |= (1 << 11);
6041 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6042
6043 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6044 tmp |= (1 << 11);
6045 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6046
dde86e2d
PZ
6047 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6048 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6049 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6050
6051 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6052 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6053 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6054
0ff066a9
PZ
6055 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6056 tmp &= ~(7 << 13);
6057 tmp |= (5 << 13);
6058 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6059
0ff066a9
PZ
6060 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6061 tmp &= ~(7 << 13);
6062 tmp |= (5 << 13);
6063 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6064
6065 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6066 tmp &= ~0xFF;
6067 tmp |= 0x1C;
6068 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6069
6070 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6071 tmp &= ~0xFF;
6072 tmp |= 0x1C;
6073 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6074
6075 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6076 tmp &= ~(0xFF << 16);
6077 tmp |= (0x1C << 16);
6078 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6079
6080 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6081 tmp &= ~(0xFF << 16);
6082 tmp |= (0x1C << 16);
6083 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6084
0ff066a9
PZ
6085 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6086 tmp |= (1 << 27);
6087 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6088
0ff066a9
PZ
6089 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6090 tmp |= (1 << 27);
6091 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6092
0ff066a9
PZ
6093 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6094 tmp &= ~(0xF << 28);
6095 tmp |= (4 << 28);
6096 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6097
0ff066a9
PZ
6098 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6099 tmp &= ~(0xF << 28);
6100 tmp |= (4 << 28);
6101 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6102}
6103
2fa86a1f
PZ
6104/* Implements 3 different sequences from BSpec chapter "Display iCLK
6105 * Programming" based on the parameters passed:
6106 * - Sequence to enable CLKOUT_DP
6107 * - Sequence to enable CLKOUT_DP without spread
6108 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6109 */
6110static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6111 bool with_fdi)
f31f2d55
PZ
6112{
6113 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6114 uint32_t reg, tmp;
6115
6116 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6117 with_spread = true;
6118 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6119 with_fdi, "LP PCH doesn't have FDI\n"))
6120 with_fdi = false;
f31f2d55
PZ
6121
6122 mutex_lock(&dev_priv->dpio_lock);
6123
6124 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6125 tmp &= ~SBI_SSCCTL_DISABLE;
6126 tmp |= SBI_SSCCTL_PATHALT;
6127 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6128
6129 udelay(24);
6130
2fa86a1f
PZ
6131 if (with_spread) {
6132 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6133 tmp &= ~SBI_SSCCTL_PATHALT;
6134 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6135
2fa86a1f
PZ
6136 if (with_fdi) {
6137 lpt_reset_fdi_mphy(dev_priv);
6138 lpt_program_fdi_mphy(dev_priv);
6139 }
6140 }
dde86e2d 6141
2fa86a1f
PZ
6142 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6143 SBI_GEN0 : SBI_DBUFF0;
6144 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6145 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6146 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6147
6148 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6149}
6150
47701c3b
PZ
6151/* Sequence to disable CLKOUT_DP */
6152static void lpt_disable_clkout_dp(struct drm_device *dev)
6153{
6154 struct drm_i915_private *dev_priv = dev->dev_private;
6155 uint32_t reg, tmp;
6156
6157 mutex_lock(&dev_priv->dpio_lock);
6158
6159 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6160 SBI_GEN0 : SBI_DBUFF0;
6161 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6162 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6163 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6164
6165 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6166 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6167 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6168 tmp |= SBI_SSCCTL_PATHALT;
6169 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6170 udelay(32);
6171 }
6172 tmp |= SBI_SSCCTL_DISABLE;
6173 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6174 }
6175
6176 mutex_unlock(&dev_priv->dpio_lock);
6177}
6178
bf8fa3d3
PZ
6179static void lpt_init_pch_refclk(struct drm_device *dev)
6180{
6181 struct drm_mode_config *mode_config = &dev->mode_config;
6182 struct intel_encoder *encoder;
6183 bool has_vga = false;
6184
6185 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6186 switch (encoder->type) {
6187 case INTEL_OUTPUT_ANALOG:
6188 has_vga = true;
6189 break;
6190 }
6191 }
6192
47701c3b
PZ
6193 if (has_vga)
6194 lpt_enable_clkout_dp(dev, true, true);
6195 else
6196 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6197}
6198
dde86e2d
PZ
6199/*
6200 * Initialize reference clocks when the driver loads
6201 */
6202void intel_init_pch_refclk(struct drm_device *dev)
6203{
6204 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6205 ironlake_init_pch_refclk(dev);
6206 else if (HAS_PCH_LPT(dev))
6207 lpt_init_pch_refclk(dev);
6208}
6209
d9d444cb
JB
6210static int ironlake_get_refclk(struct drm_crtc *crtc)
6211{
6212 struct drm_device *dev = crtc->dev;
6213 struct drm_i915_private *dev_priv = dev->dev_private;
6214 struct intel_encoder *encoder;
d9d444cb
JB
6215 int num_connectors = 0;
6216 bool is_lvds = false;
6217
6c2b7c12 6218 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6219 switch (encoder->type) {
6220 case INTEL_OUTPUT_LVDS:
6221 is_lvds = true;
6222 break;
d9d444cb
JB
6223 }
6224 num_connectors++;
6225 }
6226
6227 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6228 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6229 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6230 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6231 }
6232
6233 return 120000;
6234}
6235
6ff93609 6236static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6237{
c8203565 6238 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6240 int pipe = intel_crtc->pipe;
c8203565
PZ
6241 uint32_t val;
6242
78114071 6243 val = 0;
c8203565 6244
965e0c48 6245 switch (intel_crtc->config.pipe_bpp) {
c8203565 6246 case 18:
dfd07d72 6247 val |= PIPECONF_6BPC;
c8203565
PZ
6248 break;
6249 case 24:
dfd07d72 6250 val |= PIPECONF_8BPC;
c8203565
PZ
6251 break;
6252 case 30:
dfd07d72 6253 val |= PIPECONF_10BPC;
c8203565
PZ
6254 break;
6255 case 36:
dfd07d72 6256 val |= PIPECONF_12BPC;
c8203565
PZ
6257 break;
6258 default:
cc769b62
PZ
6259 /* Case prevented by intel_choose_pipe_bpp_dither. */
6260 BUG();
c8203565
PZ
6261 }
6262
d8b32247 6263 if (intel_crtc->config.dither)
c8203565
PZ
6264 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6265
6ff93609 6266 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6267 val |= PIPECONF_INTERLACED_ILK;
6268 else
6269 val |= PIPECONF_PROGRESSIVE;
6270
50f3b016 6271 if (intel_crtc->config.limited_color_range)
3685a8f3 6272 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6273
c8203565
PZ
6274 I915_WRITE(PIPECONF(pipe), val);
6275 POSTING_READ(PIPECONF(pipe));
6276}
6277
86d3efce
VS
6278/*
6279 * Set up the pipe CSC unit.
6280 *
6281 * Currently only full range RGB to limited range RGB conversion
6282 * is supported, but eventually this should handle various
6283 * RGB<->YCbCr scenarios as well.
6284 */
50f3b016 6285static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6286{
6287 struct drm_device *dev = crtc->dev;
6288 struct drm_i915_private *dev_priv = dev->dev_private;
6289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6290 int pipe = intel_crtc->pipe;
6291 uint16_t coeff = 0x7800; /* 1.0 */
6292
6293 /*
6294 * TODO: Check what kind of values actually come out of the pipe
6295 * with these coeff/postoff values and adjust to get the best
6296 * accuracy. Perhaps we even need to take the bpc value into
6297 * consideration.
6298 */
6299
50f3b016 6300 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6301 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6302
6303 /*
6304 * GY/GU and RY/RU should be the other way around according
6305 * to BSpec, but reality doesn't agree. Just set them up in
6306 * a way that results in the correct picture.
6307 */
6308 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6309 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6310
6311 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6312 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6313
6314 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6315 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6316
6317 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6318 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6319 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6320
6321 if (INTEL_INFO(dev)->gen > 6) {
6322 uint16_t postoff = 0;
6323
50f3b016 6324 if (intel_crtc->config.limited_color_range)
32cf0cb0 6325 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6326
6327 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6328 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6329 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6330
6331 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6332 } else {
6333 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6334
50f3b016 6335 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6336 mode |= CSC_BLACK_SCREEN_OFFSET;
6337
6338 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6339 }
6340}
6341
6ff93609 6342static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6343{
756f85cf
PZ
6344 struct drm_device *dev = crtc->dev;
6345 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6347 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6348 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6349 uint32_t val;
6350
3eff4faa 6351 val = 0;
ee2b0b38 6352
756f85cf 6353 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6354 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6355
6ff93609 6356 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6357 val |= PIPECONF_INTERLACED_ILK;
6358 else
6359 val |= PIPECONF_PROGRESSIVE;
6360
702e7a56
PZ
6361 I915_WRITE(PIPECONF(cpu_transcoder), val);
6362 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6363
6364 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6365 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6366
6367 if (IS_BROADWELL(dev)) {
6368 val = 0;
6369
6370 switch (intel_crtc->config.pipe_bpp) {
6371 case 18:
6372 val |= PIPEMISC_DITHER_6_BPC;
6373 break;
6374 case 24:
6375 val |= PIPEMISC_DITHER_8_BPC;
6376 break;
6377 case 30:
6378 val |= PIPEMISC_DITHER_10_BPC;
6379 break;
6380 case 36:
6381 val |= PIPEMISC_DITHER_12_BPC;
6382 break;
6383 default:
6384 /* Case prevented by pipe_config_set_bpp. */
6385 BUG();
6386 }
6387
6388 if (intel_crtc->config.dither)
6389 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6390
6391 I915_WRITE(PIPEMISC(pipe), val);
6392 }
ee2b0b38
PZ
6393}
6394
6591c6e4 6395static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6396 intel_clock_t *clock,
6397 bool *has_reduced_clock,
6398 intel_clock_t *reduced_clock)
6399{
6400 struct drm_device *dev = crtc->dev;
6401 struct drm_i915_private *dev_priv = dev->dev_private;
6402 struct intel_encoder *intel_encoder;
6403 int refclk;
d4906093 6404 const intel_limit_t *limit;
a16af721 6405 bool ret, is_lvds = false;
79e53945 6406
6591c6e4
PZ
6407 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6408 switch (intel_encoder->type) {
79e53945
JB
6409 case INTEL_OUTPUT_LVDS:
6410 is_lvds = true;
6411 break;
79e53945
JB
6412 }
6413 }
6414
d9d444cb 6415 refclk = ironlake_get_refclk(crtc);
79e53945 6416
d4906093
ML
6417 /*
6418 * Returns a set of divisors for the desired target clock with the given
6419 * refclk, or FALSE. The returned values represent the clock equation:
6420 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6421 */
1b894b59 6422 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6423 ret = dev_priv->display.find_dpll(limit, crtc,
6424 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6425 refclk, NULL, clock);
6591c6e4
PZ
6426 if (!ret)
6427 return false;
cda4b7d3 6428
ddc9003c 6429 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6430 /*
6431 * Ensure we match the reduced clock's P to the target clock.
6432 * If the clocks don't match, we can't switch the display clock
6433 * by using the FP0/FP1. In such case we will disable the LVDS
6434 * downclock feature.
6435 */
ee9300bb
DV
6436 *has_reduced_clock =
6437 dev_priv->display.find_dpll(limit, crtc,
6438 dev_priv->lvds_downclock,
6439 refclk, clock,
6440 reduced_clock);
652c393a 6441 }
61e9653f 6442
6591c6e4
PZ
6443 return true;
6444}
6445
d4b1931c
PZ
6446int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6447{
6448 /*
6449 * Account for spread spectrum to avoid
6450 * oversubscribing the link. Max center spread
6451 * is 2.5%; use 5% for safety's sake.
6452 */
6453 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6454 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6455}
6456
7429e9d4 6457static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6458{
7429e9d4 6459 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6460}
6461
de13a2e3 6462static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6463 u32 *fp,
9a7c7890 6464 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6465{
de13a2e3 6466 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6467 struct drm_device *dev = crtc->dev;
6468 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6469 struct intel_encoder *intel_encoder;
6470 uint32_t dpll;
6cc5f341 6471 int factor, num_connectors = 0;
09ede541 6472 bool is_lvds = false, is_sdvo = false;
79e53945 6473
de13a2e3
PZ
6474 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6475 switch (intel_encoder->type) {
79e53945
JB
6476 case INTEL_OUTPUT_LVDS:
6477 is_lvds = true;
6478 break;
6479 case INTEL_OUTPUT_SDVO:
7d57382e 6480 case INTEL_OUTPUT_HDMI:
79e53945 6481 is_sdvo = true;
79e53945 6482 break;
79e53945 6483 }
43565a06 6484
c751ce4f 6485 num_connectors++;
79e53945 6486 }
79e53945 6487
c1858123 6488 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6489 factor = 21;
6490 if (is_lvds) {
6491 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6492 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6493 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6494 factor = 25;
09ede541 6495 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6496 factor = 20;
c1858123 6497
7429e9d4 6498 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6499 *fp |= FP_CB_TUNE;
2c07245f 6500
9a7c7890
DV
6501 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6502 *fp2 |= FP_CB_TUNE;
6503
5eddb70b 6504 dpll = 0;
2c07245f 6505
a07d6787
EA
6506 if (is_lvds)
6507 dpll |= DPLLB_MODE_LVDS;
6508 else
6509 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6510
ef1b460d
DV
6511 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6512 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6513
6514 if (is_sdvo)
4a33e48d 6515 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6516 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6517 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6518
a07d6787 6519 /* compute bitmask from p1 value */
7429e9d4 6520 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6521 /* also FPA1 */
7429e9d4 6522 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6523
7429e9d4 6524 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6525 case 5:
6526 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6527 break;
6528 case 7:
6529 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6530 break;
6531 case 10:
6532 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6533 break;
6534 case 14:
6535 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6536 break;
79e53945
JB
6537 }
6538
b4c09f3b 6539 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6540 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6541 else
6542 dpll |= PLL_REF_INPUT_DREFCLK;
6543
959e16d6 6544 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6545}
6546
6547static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6548 int x, int y,
6549 struct drm_framebuffer *fb)
6550{
6551 struct drm_device *dev = crtc->dev;
6552 struct drm_i915_private *dev_priv = dev->dev_private;
6553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6554 int pipe = intel_crtc->pipe;
6555 int plane = intel_crtc->plane;
6556 int num_connectors = 0;
6557 intel_clock_t clock, reduced_clock;
cbbab5bd 6558 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6559 bool ok, has_reduced_clock = false;
8b47047b 6560 bool is_lvds = false;
de13a2e3 6561 struct intel_encoder *encoder;
e2b78267 6562 struct intel_shared_dpll *pll;
de13a2e3 6563 int ret;
de13a2e3
PZ
6564
6565 for_each_encoder_on_crtc(dev, crtc, encoder) {
6566 switch (encoder->type) {
6567 case INTEL_OUTPUT_LVDS:
6568 is_lvds = true;
6569 break;
de13a2e3
PZ
6570 }
6571
6572 num_connectors++;
a07d6787 6573 }
79e53945 6574
5dc5298b
PZ
6575 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6576 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6577
ff9a6750 6578 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6579 &has_reduced_clock, &reduced_clock);
ee9300bb 6580 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6581 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6582 return -EINVAL;
79e53945 6583 }
f47709a9
DV
6584 /* Compat-code for transition, will disappear. */
6585 if (!intel_crtc->config.clock_set) {
6586 intel_crtc->config.dpll.n = clock.n;
6587 intel_crtc->config.dpll.m1 = clock.m1;
6588 intel_crtc->config.dpll.m2 = clock.m2;
6589 intel_crtc->config.dpll.p1 = clock.p1;
6590 intel_crtc->config.dpll.p2 = clock.p2;
6591 }
79e53945 6592
5dc5298b 6593 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6594 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6595 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6596 if (has_reduced_clock)
7429e9d4 6597 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6598
7429e9d4 6599 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6600 &fp, &reduced_clock,
6601 has_reduced_clock ? &fp2 : NULL);
6602
959e16d6 6603 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6604 intel_crtc->config.dpll_hw_state.fp0 = fp;
6605 if (has_reduced_clock)
6606 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6607 else
6608 intel_crtc->config.dpll_hw_state.fp1 = fp;
6609
b89a1d39 6610 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6611 if (pll == NULL) {
84f44ce7
VS
6612 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6613 pipe_name(pipe));
4b645f14
JB
6614 return -EINVAL;
6615 }
ee7b9f93 6616 } else
e72f9fbf 6617 intel_put_shared_dpll(intel_crtc);
79e53945 6618
03afc4a2
DV
6619 if (intel_crtc->config.has_dp_encoder)
6620 intel_dp_set_m_n(intel_crtc);
79e53945 6621
d330a953 6622 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6623 intel_crtc->lowfreq_avail = true;
6624 else
6625 intel_crtc->lowfreq_avail = false;
e2b78267 6626
8a654f3b 6627 intel_set_pipe_timings(intel_crtc);
5eddb70b 6628
ca3a0ff8 6629 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6630 intel_cpu_transcoder_set_m_n(intel_crtc,
6631 &intel_crtc->config.fdi_m_n);
6632 }
2c07245f 6633
6ff93609 6634 ironlake_set_pipeconf(crtc);
79e53945 6635
a1f9e77e
PZ
6636 /* Set up the display plane register */
6637 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6638 POSTING_READ(DSPCNTR(plane));
79e53945 6639
94352cf9 6640 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6641
1857e1da 6642 return ret;
79e53945
JB
6643}
6644
eb14cb74
VS
6645static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6646 struct intel_link_m_n *m_n)
6647{
6648 struct drm_device *dev = crtc->base.dev;
6649 struct drm_i915_private *dev_priv = dev->dev_private;
6650 enum pipe pipe = crtc->pipe;
6651
6652 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6653 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6654 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6655 & ~TU_SIZE_MASK;
6656 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6657 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6658 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6659}
6660
6661static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6662 enum transcoder transcoder,
6663 struct intel_link_m_n *m_n)
72419203
DV
6664{
6665 struct drm_device *dev = crtc->base.dev;
6666 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6667 enum pipe pipe = crtc->pipe;
72419203 6668
eb14cb74
VS
6669 if (INTEL_INFO(dev)->gen >= 5) {
6670 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6671 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6672 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6673 & ~TU_SIZE_MASK;
6674 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6675 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6676 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6677 } else {
6678 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6679 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6680 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6681 & ~TU_SIZE_MASK;
6682 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6683 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6684 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6685 }
6686}
6687
6688void intel_dp_get_m_n(struct intel_crtc *crtc,
6689 struct intel_crtc_config *pipe_config)
6690{
6691 if (crtc->config.has_pch_encoder)
6692 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6693 else
6694 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6695 &pipe_config->dp_m_n);
6696}
72419203 6697
eb14cb74
VS
6698static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6699 struct intel_crtc_config *pipe_config)
6700{
6701 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6702 &pipe_config->fdi_m_n);
72419203
DV
6703}
6704
2fa2fe9a
DV
6705static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6706 struct intel_crtc_config *pipe_config)
6707{
6708 struct drm_device *dev = crtc->base.dev;
6709 struct drm_i915_private *dev_priv = dev->dev_private;
6710 uint32_t tmp;
6711
6712 tmp = I915_READ(PF_CTL(crtc->pipe));
6713
6714 if (tmp & PF_ENABLE) {
fd4daa9c 6715 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6716 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6717 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6718
6719 /* We currently do not free assignements of panel fitters on
6720 * ivb/hsw (since we don't use the higher upscaling modes which
6721 * differentiates them) so just WARN about this case for now. */
6722 if (IS_GEN7(dev)) {
6723 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6724 PF_PIPE_SEL_IVB(crtc->pipe));
6725 }
2fa2fe9a 6726 }
79e53945
JB
6727}
6728
4c6baa59
JB
6729static void ironlake_get_plane_config(struct intel_crtc *crtc,
6730 struct intel_plane_config *plane_config)
6731{
6732 struct drm_device *dev = crtc->base.dev;
6733 struct drm_i915_private *dev_priv = dev->dev_private;
6734 u32 val, base, offset;
6735 int pipe = crtc->pipe, plane = crtc->plane;
6736 int fourcc, pixel_format;
6737 int aligned_height;
6738
484b41dd
JB
6739 crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6740 if (!crtc->base.fb) {
4c6baa59
JB
6741 DRM_DEBUG_KMS("failed to alloc fb\n");
6742 return;
6743 }
6744
6745 val = I915_READ(DSPCNTR(plane));
6746
6747 if (INTEL_INFO(dev)->gen >= 4)
6748 if (val & DISPPLANE_TILED)
6749 plane_config->tiled = true;
6750
6751 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6752 fourcc = intel_format_to_fourcc(pixel_format);
484b41dd
JB
6753 crtc->base.fb->pixel_format = fourcc;
6754 crtc->base.fb->bits_per_pixel =
4c6baa59
JB
6755 drm_format_plane_cpp(fourcc, 0) * 8;
6756
6757 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6758 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6759 offset = I915_READ(DSPOFFSET(plane));
6760 } else {
6761 if (plane_config->tiled)
6762 offset = I915_READ(DSPTILEOFF(plane));
6763 else
6764 offset = I915_READ(DSPLINOFF(plane));
6765 }
6766 plane_config->base = base;
6767
6768 val = I915_READ(PIPESRC(pipe));
484b41dd
JB
6769 crtc->base.fb->width = ((val >> 16) & 0xfff) + 1;
6770 crtc->base.fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
6771
6772 val = I915_READ(DSPSTRIDE(pipe));
484b41dd 6773 crtc->base.fb->pitches[0] = val & 0xffffff80;
4c6baa59 6774
484b41dd 6775 aligned_height = intel_align_height(dev, crtc->base.fb->height,
4c6baa59
JB
6776 plane_config->tiled);
6777
484b41dd 6778 plane_config->size = ALIGN(crtc->base.fb->pitches[0] *
4c6baa59
JB
6779 aligned_height, PAGE_SIZE);
6780
6781 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
484b41dd
JB
6782 pipe, plane, crtc->base.fb->width,
6783 crtc->base.fb->height,
6784 crtc->base.fb->bits_per_pixel, base,
6785 crtc->base.fb->pitches[0],
4c6baa59
JB
6786 plane_config->size);
6787}
6788
0e8ffe1b
DV
6789static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6790 struct intel_crtc_config *pipe_config)
6791{
6792 struct drm_device *dev = crtc->base.dev;
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 uint32_t tmp;
6795
e143a21c 6796 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6797 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6798
0e8ffe1b
DV
6799 tmp = I915_READ(PIPECONF(crtc->pipe));
6800 if (!(tmp & PIPECONF_ENABLE))
6801 return false;
6802
42571aef
VS
6803 switch (tmp & PIPECONF_BPC_MASK) {
6804 case PIPECONF_6BPC:
6805 pipe_config->pipe_bpp = 18;
6806 break;
6807 case PIPECONF_8BPC:
6808 pipe_config->pipe_bpp = 24;
6809 break;
6810 case PIPECONF_10BPC:
6811 pipe_config->pipe_bpp = 30;
6812 break;
6813 case PIPECONF_12BPC:
6814 pipe_config->pipe_bpp = 36;
6815 break;
6816 default:
6817 break;
6818 }
6819
ab9412ba 6820 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6821 struct intel_shared_dpll *pll;
6822
88adfff1
DV
6823 pipe_config->has_pch_encoder = true;
6824
627eb5a3
DV
6825 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6826 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6827 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6828
6829 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6830
c0d43d62 6831 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6832 pipe_config->shared_dpll =
6833 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6834 } else {
6835 tmp = I915_READ(PCH_DPLL_SEL);
6836 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6837 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6838 else
6839 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6840 }
66e985c0
DV
6841
6842 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6843
6844 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6845 &pipe_config->dpll_hw_state));
c93f54cf
DV
6846
6847 tmp = pipe_config->dpll_hw_state.dpll;
6848 pipe_config->pixel_multiplier =
6849 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6850 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6851
6852 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6853 } else {
6854 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6855 }
6856
1bd1bd80
DV
6857 intel_get_pipe_timings(crtc, pipe_config);
6858
2fa2fe9a
DV
6859 ironlake_get_pfit_config(crtc, pipe_config);
6860
0e8ffe1b
DV
6861 return true;
6862}
6863
be256dc7
PZ
6864static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6865{
6866 struct drm_device *dev = dev_priv->dev;
6867 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6868 struct intel_crtc *crtc;
6869 unsigned long irqflags;
bd633a7c 6870 uint32_t val;
be256dc7
PZ
6871
6872 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6873 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6874 pipe_name(crtc->pipe));
6875
6876 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6877 WARN(plls->spll_refcount, "SPLL enabled\n");
6878 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6879 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6880 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6881 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6882 "CPU PWM1 enabled\n");
6883 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6884 "CPU PWM2 enabled\n");
6885 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6886 "PCH PWM1 enabled\n");
6887 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6888 "Utility pin enabled\n");
6889 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6890
6891 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6892 val = I915_READ(DEIMR);
6806e63f 6893 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6894 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6895 val = I915_READ(SDEIMR);
bd633a7c 6896 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6897 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6898 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6899}
6900
6901/*
6902 * This function implements pieces of two sequences from BSpec:
6903 * - Sequence for display software to disable LCPLL
6904 * - Sequence for display software to allow package C8+
6905 * The steps implemented here are just the steps that actually touch the LCPLL
6906 * register. Callers should take care of disabling all the display engine
6907 * functions, doing the mode unset, fixing interrupts, etc.
6908 */
6ff58d53
PZ
6909static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6910 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6911{
6912 uint32_t val;
6913
6914 assert_can_disable_lcpll(dev_priv);
6915
6916 val = I915_READ(LCPLL_CTL);
6917
6918 if (switch_to_fclk) {
6919 val |= LCPLL_CD_SOURCE_FCLK;
6920 I915_WRITE(LCPLL_CTL, val);
6921
6922 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6923 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6924 DRM_ERROR("Switching to FCLK failed\n");
6925
6926 val = I915_READ(LCPLL_CTL);
6927 }
6928
6929 val |= LCPLL_PLL_DISABLE;
6930 I915_WRITE(LCPLL_CTL, val);
6931 POSTING_READ(LCPLL_CTL);
6932
6933 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6934 DRM_ERROR("LCPLL still locked\n");
6935
6936 val = I915_READ(D_COMP);
6937 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6938 mutex_lock(&dev_priv->rps.hw_lock);
6939 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6940 DRM_ERROR("Failed to disable D_COMP\n");
6941 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6942 POSTING_READ(D_COMP);
6943 ndelay(100);
6944
6945 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6946 DRM_ERROR("D_COMP RCOMP still in progress\n");
6947
6948 if (allow_power_down) {
6949 val = I915_READ(LCPLL_CTL);
6950 val |= LCPLL_POWER_DOWN_ALLOW;
6951 I915_WRITE(LCPLL_CTL, val);
6952 POSTING_READ(LCPLL_CTL);
6953 }
6954}
6955
6956/*
6957 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6958 * source.
6959 */
6ff58d53 6960static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6961{
6962 uint32_t val;
6963
6964 val = I915_READ(LCPLL_CTL);
6965
6966 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6967 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6968 return;
6969
215733fa
PZ
6970 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6971 * we'll hang the machine! */
0d9d349d 6972 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6973
be256dc7
PZ
6974 if (val & LCPLL_POWER_DOWN_ALLOW) {
6975 val &= ~LCPLL_POWER_DOWN_ALLOW;
6976 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6977 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6978 }
6979
6980 val = I915_READ(D_COMP);
6981 val |= D_COMP_COMP_FORCE;
6982 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6983 mutex_lock(&dev_priv->rps.hw_lock);
6984 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6985 DRM_ERROR("Failed to enable D_COMP\n");
6986 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6987 POSTING_READ(D_COMP);
be256dc7
PZ
6988
6989 val = I915_READ(LCPLL_CTL);
6990 val &= ~LCPLL_PLL_DISABLE;
6991 I915_WRITE(LCPLL_CTL, val);
6992
6993 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6994 DRM_ERROR("LCPLL not locked yet\n");
6995
6996 if (val & LCPLL_CD_SOURCE_FCLK) {
6997 val = I915_READ(LCPLL_CTL);
6998 val &= ~LCPLL_CD_SOURCE_FCLK;
6999 I915_WRITE(LCPLL_CTL, val);
7000
7001 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7002 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7003 DRM_ERROR("Switching back to LCPLL failed\n");
7004 }
215733fa 7005
0d9d349d 7006 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
7007}
7008
b4d2a9a0 7009static void __hsw_do_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7010{
c67a470b
PZ
7011 struct drm_device *dev = dev_priv->dev;
7012 uint32_t val;
7013
c67a470b
PZ
7014 DRM_DEBUG_KMS("Enabling package C8+\n");
7015
7016 dev_priv->pc8.enabled = true;
7017
7018 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7019 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7020 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7021 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7022 }
7023
7024 lpt_disable_clkout_dp(dev);
7025 hsw_pc8_disable_interrupts(dev);
7026 hsw_disable_lcpll(dev_priv, true, true);
b4d2a9a0
PZ
7027}
7028
7029void hsw_enable_pc8_work(struct work_struct *__work)
7030{
7031 struct drm_i915_private *dev_priv =
7032 container_of(to_delayed_work(__work), struct drm_i915_private,
7033 pc8.enable_work);
7034 struct drm_device *dev = dev_priv->dev;
7035
7036 WARN_ON(!HAS_PC8(dev));
8771a7f8 7037
b4d2a9a0
PZ
7038 if (dev_priv->pc8.enabled)
7039 return;
7040
7041 __hsw_do_enable_pc8(dev_priv);
8771a7f8 7042 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
7043}
7044
7045static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
7046{
7047 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
7048 WARN(dev_priv->pc8.disable_count < 1,
7049 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
7050
7051 dev_priv->pc8.disable_count--;
7052 if (dev_priv->pc8.disable_count != 0)
7053 return;
7054
7055 schedule_delayed_work(&dev_priv->pc8.enable_work,
d330a953 7056 msecs_to_jiffies(i915.pc8_timeout));
c67a470b
PZ
7057}
7058
b4d2a9a0 7059static void __hsw_do_disable_package_c8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7060{
7061 struct drm_device *dev = dev_priv->dev;
7062 uint32_t val;
7063
c67a470b
PZ
7064 DRM_DEBUG_KMS("Disabling package C8+\n");
7065
7066 hsw_restore_lcpll(dev_priv);
7067 hsw_pc8_restore_interrupts(dev);
7068 lpt_init_pch_refclk(dev);
7069
7070 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7071 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7072 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7073 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7074 }
7075
7076 intel_prepare_ddi(dev);
7077 i915_gem_init_swizzling(dev);
7078 mutex_lock(&dev_priv->rps.hw_lock);
7079 gen6_update_ring_freq(dev);
7080 mutex_unlock(&dev_priv->rps.hw_lock);
7081 dev_priv->pc8.enabled = false;
7082}
7083
b4d2a9a0
PZ
7084static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7085{
7086 struct drm_device *dev = dev_priv->dev;
7087
7088 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
7089 WARN(dev_priv->pc8.disable_count < 0,
7090 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
7091
7092 dev_priv->pc8.disable_count++;
7093 if (dev_priv->pc8.disable_count != 1)
7094 return;
7095
7096 WARN_ON(!HAS_PC8(dev));
7097
7098 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
7099 if (!dev_priv->pc8.enabled)
7100 return;
7101
7102 intel_runtime_pm_get(dev_priv);
7103 __hsw_do_disable_package_c8(dev_priv);
7104}
7105
c67a470b
PZ
7106void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
7107{
7c6c2652
CW
7108 if (!HAS_PC8(dev_priv->dev))
7109 return;
7110
c67a470b
PZ
7111 mutex_lock(&dev_priv->pc8.lock);
7112 __hsw_enable_package_c8(dev_priv);
7113 mutex_unlock(&dev_priv->pc8.lock);
7114}
7115
7116void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7117{
7c6c2652
CW
7118 if (!HAS_PC8(dev_priv->dev))
7119 return;
7120
c67a470b
PZ
7121 mutex_lock(&dev_priv->pc8.lock);
7122 __hsw_disable_package_c8(dev_priv);
7123 mutex_unlock(&dev_priv->pc8.lock);
7124}
7125
7126static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
7127{
7128 struct drm_device *dev = dev_priv->dev;
7129 struct intel_crtc *crtc;
7130 uint32_t val;
7131
7132 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
7133 if (crtc->base.enabled)
7134 return false;
7135
7136 /* This case is still possible since we have the i915.disable_power_well
7137 * parameter and also the KVMr or something else might be requesting the
7138 * power well. */
7139 val = I915_READ(HSW_PWR_WELL_DRIVER);
7140 if (val != 0) {
7141 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
7142 return false;
7143 }
7144
7145 return true;
7146}
7147
7148/* Since we're called from modeset_global_resources there's no way to
7149 * symmetrically increase and decrease the refcount, so we use
7150 * dev_priv->pc8.requirements_met to track whether we already have the refcount
7151 * or not.
7152 */
7153static void hsw_update_package_c8(struct drm_device *dev)
7154{
7155 struct drm_i915_private *dev_priv = dev->dev_private;
7156 bool allow;
7157
7c6c2652
CW
7158 if (!HAS_PC8(dev_priv->dev))
7159 return;
7160
d330a953 7161 if (!i915.enable_pc8)
c67a470b
PZ
7162 return;
7163
7164 mutex_lock(&dev_priv->pc8.lock);
7165
7166 allow = hsw_can_enable_package_c8(dev_priv);
7167
7168 if (allow == dev_priv->pc8.requirements_met)
7169 goto done;
7170
7171 dev_priv->pc8.requirements_met = allow;
7172
7173 if (allow)
7174 __hsw_enable_package_c8(dev_priv);
7175 else
7176 __hsw_disable_package_c8(dev_priv);
7177
7178done:
7179 mutex_unlock(&dev_priv->pc8.lock);
7180}
7181
4f074129
ID
7182static void haswell_modeset_global_resources(struct drm_device *dev)
7183{
da723569 7184 modeset_update_crtc_power_domains(dev);
c67a470b 7185 hsw_update_package_c8(dev);
d6dd9eb1
DV
7186}
7187
09b4ddf9 7188static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7189 int x, int y,
7190 struct drm_framebuffer *fb)
7191{
7192 struct drm_device *dev = crtc->dev;
7193 struct drm_i915_private *dev_priv = dev->dev_private;
7194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7195 int plane = intel_crtc->plane;
09b4ddf9 7196 int ret;
09b4ddf9 7197
566b734a 7198 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7199 return -EINVAL;
566b734a 7200 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7201
03afc4a2
DV
7202 if (intel_crtc->config.has_dp_encoder)
7203 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7204
7205 intel_crtc->lowfreq_avail = false;
09b4ddf9 7206
8a654f3b 7207 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7208
ca3a0ff8 7209 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7210 intel_cpu_transcoder_set_m_n(intel_crtc,
7211 &intel_crtc->config.fdi_m_n);
7212 }
09b4ddf9 7213
6ff93609 7214 haswell_set_pipeconf(crtc);
09b4ddf9 7215
50f3b016 7216 intel_set_pipe_csc(crtc);
86d3efce 7217
09b4ddf9 7218 /* Set up the display plane register */
86d3efce 7219 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7220 POSTING_READ(DSPCNTR(plane));
7221
7222 ret = intel_pipe_set_base(crtc, x, y, fb);
7223
1f803ee5 7224 return ret;
79e53945
JB
7225}
7226
0e8ffe1b
DV
7227static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7228 struct intel_crtc_config *pipe_config)
7229{
7230 struct drm_device *dev = crtc->base.dev;
7231 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7232 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7233 uint32_t tmp;
7234
b5482bd0
ID
7235 if (!intel_display_power_enabled(dev_priv,
7236 POWER_DOMAIN_PIPE(crtc->pipe)))
7237 return false;
7238
e143a21c 7239 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7240 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7241
eccb140b
DV
7242 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7243 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7244 enum pipe trans_edp_pipe;
7245 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7246 default:
7247 WARN(1, "unknown pipe linked to edp transcoder\n");
7248 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7249 case TRANS_DDI_EDP_INPUT_A_ON:
7250 trans_edp_pipe = PIPE_A;
7251 break;
7252 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7253 trans_edp_pipe = PIPE_B;
7254 break;
7255 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7256 trans_edp_pipe = PIPE_C;
7257 break;
7258 }
7259
7260 if (trans_edp_pipe == crtc->pipe)
7261 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7262 }
7263
da7e29bd 7264 if (!intel_display_power_enabled(dev_priv,
eccb140b 7265 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7266 return false;
7267
eccb140b 7268 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7269 if (!(tmp & PIPECONF_ENABLE))
7270 return false;
7271
88adfff1 7272 /*
f196e6be 7273 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7274 * DDI E. So just check whether this pipe is wired to DDI E and whether
7275 * the PCH transcoder is on.
7276 */
eccb140b 7277 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7278 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7279 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7280 pipe_config->has_pch_encoder = true;
7281
627eb5a3
DV
7282 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7283 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7284 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7285
7286 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7287 }
7288
1bd1bd80
DV
7289 intel_get_pipe_timings(crtc, pipe_config);
7290
2fa2fe9a 7291 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7292 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7293 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7294
e59150dc
JB
7295 if (IS_HASWELL(dev))
7296 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7297 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7298
6c49f241
DV
7299 pipe_config->pixel_multiplier = 1;
7300
0e8ffe1b
DV
7301 return true;
7302}
7303
f564048e 7304static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7305 int x, int y,
94352cf9 7306 struct drm_framebuffer *fb)
f564048e
EA
7307{
7308 struct drm_device *dev = crtc->dev;
7309 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7310 struct intel_encoder *encoder;
0b701d27 7311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7312 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7313 int pipe = intel_crtc->pipe;
f564048e
EA
7314 int ret;
7315
0b701d27 7316 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7317
b8cecdf5
DV
7318 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7319
79e53945 7320 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7321
9256aa19
DV
7322 if (ret != 0)
7323 return ret;
7324
7325 for_each_encoder_on_crtc(dev, crtc, encoder) {
7326 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7327 encoder->base.base.id,
7328 drm_get_encoder_name(&encoder->base),
7329 mode->base.id, mode->name);
36f2d1f1 7330 encoder->mode_set(encoder);
9256aa19
DV
7331 }
7332
7333 return 0;
79e53945
JB
7334}
7335
1a91510d
JN
7336static struct {
7337 int clock;
7338 u32 config;
7339} hdmi_audio_clock[] = {
7340 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7341 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7342 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7343 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7344 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7345 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7346 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7347 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7348 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7349 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7350};
7351
7352/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7353static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7354{
7355 int i;
7356
7357 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7358 if (mode->clock == hdmi_audio_clock[i].clock)
7359 break;
7360 }
7361
7362 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7363 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7364 i = 1;
7365 }
7366
7367 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7368 hdmi_audio_clock[i].clock,
7369 hdmi_audio_clock[i].config);
7370
7371 return hdmi_audio_clock[i].config;
7372}
7373
3a9627f4
WF
7374static bool intel_eld_uptodate(struct drm_connector *connector,
7375 int reg_eldv, uint32_t bits_eldv,
7376 int reg_elda, uint32_t bits_elda,
7377 int reg_edid)
7378{
7379 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7380 uint8_t *eld = connector->eld;
7381 uint32_t i;
7382
7383 i = I915_READ(reg_eldv);
7384 i &= bits_eldv;
7385
7386 if (!eld[0])
7387 return !i;
7388
7389 if (!i)
7390 return false;
7391
7392 i = I915_READ(reg_elda);
7393 i &= ~bits_elda;
7394 I915_WRITE(reg_elda, i);
7395
7396 for (i = 0; i < eld[2]; i++)
7397 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7398 return false;
7399
7400 return true;
7401}
7402
e0dac65e 7403static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7404 struct drm_crtc *crtc,
7405 struct drm_display_mode *mode)
e0dac65e
WF
7406{
7407 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7408 uint8_t *eld = connector->eld;
7409 uint32_t eldv;
7410 uint32_t len;
7411 uint32_t i;
7412
7413 i = I915_READ(G4X_AUD_VID_DID);
7414
7415 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7416 eldv = G4X_ELDV_DEVCL_DEVBLC;
7417 else
7418 eldv = G4X_ELDV_DEVCTG;
7419
3a9627f4
WF
7420 if (intel_eld_uptodate(connector,
7421 G4X_AUD_CNTL_ST, eldv,
7422 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7423 G4X_HDMIW_HDMIEDID))
7424 return;
7425
e0dac65e
WF
7426 i = I915_READ(G4X_AUD_CNTL_ST);
7427 i &= ~(eldv | G4X_ELD_ADDR);
7428 len = (i >> 9) & 0x1f; /* ELD buffer size */
7429 I915_WRITE(G4X_AUD_CNTL_ST, i);
7430
7431 if (!eld[0])
7432 return;
7433
7434 len = min_t(uint8_t, eld[2], len);
7435 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7436 for (i = 0; i < len; i++)
7437 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7438
7439 i = I915_READ(G4X_AUD_CNTL_ST);
7440 i |= eldv;
7441 I915_WRITE(G4X_AUD_CNTL_ST, i);
7442}
7443
83358c85 7444static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7445 struct drm_crtc *crtc,
7446 struct drm_display_mode *mode)
83358c85
WX
7447{
7448 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7449 uint8_t *eld = connector->eld;
7450 struct drm_device *dev = crtc->dev;
7b9f35a6 7451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7452 uint32_t eldv;
7453 uint32_t i;
7454 int len;
7455 int pipe = to_intel_crtc(crtc)->pipe;
7456 int tmp;
7457
7458 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7459 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7460 int aud_config = HSW_AUD_CFG(pipe);
7461 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7462
7463
7464 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7465
7466 /* Audio output enable */
7467 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7468 tmp = I915_READ(aud_cntrl_st2);
7469 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7470 I915_WRITE(aud_cntrl_st2, tmp);
7471
7472 /* Wait for 1 vertical blank */
7473 intel_wait_for_vblank(dev, pipe);
7474
7475 /* Set ELD valid state */
7476 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7477 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7478 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7479 I915_WRITE(aud_cntrl_st2, tmp);
7480 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7481 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7482
7483 /* Enable HDMI mode */
7484 tmp = I915_READ(aud_config);
7e7cb34f 7485 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7486 /* clear N_programing_enable and N_value_index */
7487 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7488 I915_WRITE(aud_config, tmp);
7489
7490 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7491
7492 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7493 intel_crtc->eld_vld = true;
83358c85
WX
7494
7495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7496 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7497 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7498 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7499 } else {
7500 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7501 }
83358c85
WX
7502
7503 if (intel_eld_uptodate(connector,
7504 aud_cntrl_st2, eldv,
7505 aud_cntl_st, IBX_ELD_ADDRESS,
7506 hdmiw_hdmiedid))
7507 return;
7508
7509 i = I915_READ(aud_cntrl_st2);
7510 i &= ~eldv;
7511 I915_WRITE(aud_cntrl_st2, i);
7512
7513 if (!eld[0])
7514 return;
7515
7516 i = I915_READ(aud_cntl_st);
7517 i &= ~IBX_ELD_ADDRESS;
7518 I915_WRITE(aud_cntl_st, i);
7519 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7520 DRM_DEBUG_DRIVER("port num:%d\n", i);
7521
7522 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7523 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7524 for (i = 0; i < len; i++)
7525 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7526
7527 i = I915_READ(aud_cntrl_st2);
7528 i |= eldv;
7529 I915_WRITE(aud_cntrl_st2, i);
7530
7531}
7532
e0dac65e 7533static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7534 struct drm_crtc *crtc,
7535 struct drm_display_mode *mode)
e0dac65e
WF
7536{
7537 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7538 uint8_t *eld = connector->eld;
7539 uint32_t eldv;
7540 uint32_t i;
7541 int len;
7542 int hdmiw_hdmiedid;
b6daa025 7543 int aud_config;
e0dac65e
WF
7544 int aud_cntl_st;
7545 int aud_cntrl_st2;
9b138a83 7546 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7547
b3f33cbf 7548 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7549 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7550 aud_config = IBX_AUD_CFG(pipe);
7551 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7552 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7553 } else if (IS_VALLEYVIEW(connector->dev)) {
7554 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7555 aud_config = VLV_AUD_CFG(pipe);
7556 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7557 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7558 } else {
9b138a83
WX
7559 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7560 aud_config = CPT_AUD_CFG(pipe);
7561 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7562 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7563 }
7564
9b138a83 7565 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7566
9ca2fe73
ML
7567 if (IS_VALLEYVIEW(connector->dev)) {
7568 struct intel_encoder *intel_encoder;
7569 struct intel_digital_port *intel_dig_port;
7570
7571 intel_encoder = intel_attached_encoder(connector);
7572 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7573 i = intel_dig_port->port;
7574 } else {
7575 i = I915_READ(aud_cntl_st);
7576 i = (i >> 29) & DIP_PORT_SEL_MASK;
7577 /* DIP_Port_Select, 0x1 = PortB */
7578 }
7579
e0dac65e
WF
7580 if (!i) {
7581 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7582 /* operate blindly on all ports */
1202b4c6
WF
7583 eldv = IBX_ELD_VALIDB;
7584 eldv |= IBX_ELD_VALIDB << 4;
7585 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7586 } else {
2582a850 7587 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7588 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7589 }
7590
3a9627f4
WF
7591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7592 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7593 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7594 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7595 } else {
7596 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7597 }
e0dac65e 7598
3a9627f4
WF
7599 if (intel_eld_uptodate(connector,
7600 aud_cntrl_st2, eldv,
7601 aud_cntl_st, IBX_ELD_ADDRESS,
7602 hdmiw_hdmiedid))
7603 return;
7604
e0dac65e
WF
7605 i = I915_READ(aud_cntrl_st2);
7606 i &= ~eldv;
7607 I915_WRITE(aud_cntrl_st2, i);
7608
7609 if (!eld[0])
7610 return;
7611
e0dac65e 7612 i = I915_READ(aud_cntl_st);
1202b4c6 7613 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7614 I915_WRITE(aud_cntl_st, i);
7615
7616 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7617 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7618 for (i = 0; i < len; i++)
7619 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7620
7621 i = I915_READ(aud_cntrl_st2);
7622 i |= eldv;
7623 I915_WRITE(aud_cntrl_st2, i);
7624}
7625
7626void intel_write_eld(struct drm_encoder *encoder,
7627 struct drm_display_mode *mode)
7628{
7629 struct drm_crtc *crtc = encoder->crtc;
7630 struct drm_connector *connector;
7631 struct drm_device *dev = encoder->dev;
7632 struct drm_i915_private *dev_priv = dev->dev_private;
7633
7634 connector = drm_select_eld(encoder, mode);
7635 if (!connector)
7636 return;
7637
7638 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7639 connector->base.id,
7640 drm_get_connector_name(connector),
7641 connector->encoder->base.id,
7642 drm_get_encoder_name(connector->encoder));
7643
7644 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7645
7646 if (dev_priv->display.write_eld)
34427052 7647 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7648}
7649
560b85bb
CW
7650static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7651{
7652 struct drm_device *dev = crtc->dev;
7653 struct drm_i915_private *dev_priv = dev->dev_private;
7654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7655 bool visible = base != 0;
7656 u32 cntl;
7657
7658 if (intel_crtc->cursor_visible == visible)
7659 return;
7660
9db4a9c7 7661 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7662 if (visible) {
7663 /* On these chipsets we can only modify the base whilst
7664 * the cursor is disabled.
7665 */
9db4a9c7 7666 I915_WRITE(_CURABASE, base);
560b85bb
CW
7667
7668 cntl &= ~(CURSOR_FORMAT_MASK);
7669 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7670 cntl |= CURSOR_ENABLE |
7671 CURSOR_GAMMA_ENABLE |
7672 CURSOR_FORMAT_ARGB;
7673 } else
7674 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7675 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7676
7677 intel_crtc->cursor_visible = visible;
7678}
7679
7680static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7681{
7682 struct drm_device *dev = crtc->dev;
7683 struct drm_i915_private *dev_priv = dev->dev_private;
7684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7685 int pipe = intel_crtc->pipe;
7686 bool visible = base != 0;
7687
7688 if (intel_crtc->cursor_visible != visible) {
548f245b 7689 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7690 if (base) {
7691 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7692 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7693 cntl |= pipe << 28; /* Connect to correct pipe */
7694 } else {
7695 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7696 cntl |= CURSOR_MODE_DISABLE;
7697 }
9db4a9c7 7698 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7699
7700 intel_crtc->cursor_visible = visible;
7701 }
7702 /* and commit changes on next vblank */
b2ea8ef5 7703 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7704 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7705 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7706}
7707
65a21cd6
JB
7708static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7709{
7710 struct drm_device *dev = crtc->dev;
7711 struct drm_i915_private *dev_priv = dev->dev_private;
7712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7713 int pipe = intel_crtc->pipe;
7714 bool visible = base != 0;
7715
7716 if (intel_crtc->cursor_visible != visible) {
7717 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7718 if (base) {
7719 cntl &= ~CURSOR_MODE;
7720 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7721 } else {
7722 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7723 cntl |= CURSOR_MODE_DISABLE;
7724 }
6bbfa1c5 7725 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7726 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7727 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7728 }
65a21cd6
JB
7729 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7730
7731 intel_crtc->cursor_visible = visible;
7732 }
7733 /* and commit changes on next vblank */
b2ea8ef5 7734 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7735 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7736 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7737}
7738
cda4b7d3 7739/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7740static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7741 bool on)
cda4b7d3
CW
7742{
7743 struct drm_device *dev = crtc->dev;
7744 struct drm_i915_private *dev_priv = dev->dev_private;
7745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7746 int pipe = intel_crtc->pipe;
7747 int x = intel_crtc->cursor_x;
7748 int y = intel_crtc->cursor_y;
d6e4db15 7749 u32 base = 0, pos = 0;
cda4b7d3
CW
7750 bool visible;
7751
d6e4db15 7752 if (on)
cda4b7d3 7753 base = intel_crtc->cursor_addr;
cda4b7d3 7754
d6e4db15
VS
7755 if (x >= intel_crtc->config.pipe_src_w)
7756 base = 0;
7757
7758 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7759 base = 0;
7760
7761 if (x < 0) {
efc9064e 7762 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7763 base = 0;
7764
7765 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7766 x = -x;
7767 }
7768 pos |= x << CURSOR_X_SHIFT;
7769
7770 if (y < 0) {
efc9064e 7771 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7772 base = 0;
7773
7774 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7775 y = -y;
7776 }
7777 pos |= y << CURSOR_Y_SHIFT;
7778
7779 visible = base != 0;
560b85bb 7780 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7781 return;
7782
b3dc685e 7783 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7784 I915_WRITE(CURPOS_IVB(pipe), pos);
7785 ivb_update_cursor(crtc, base);
7786 } else {
7787 I915_WRITE(CURPOS(pipe), pos);
7788 if (IS_845G(dev) || IS_I865G(dev))
7789 i845_update_cursor(crtc, base);
7790 else
7791 i9xx_update_cursor(crtc, base);
7792 }
cda4b7d3
CW
7793}
7794
79e53945 7795static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7796 struct drm_file *file,
79e53945
JB
7797 uint32_t handle,
7798 uint32_t width, uint32_t height)
7799{
7800 struct drm_device *dev = crtc->dev;
7801 struct drm_i915_private *dev_priv = dev->dev_private;
7802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7803 struct drm_i915_gem_object *obj;
cda4b7d3 7804 uint32_t addr;
3f8bc370 7805 int ret;
79e53945 7806
79e53945
JB
7807 /* if we want to turn off the cursor ignore width and height */
7808 if (!handle) {
28c97730 7809 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7810 addr = 0;
05394f39 7811 obj = NULL;
5004417d 7812 mutex_lock(&dev->struct_mutex);
3f8bc370 7813 goto finish;
79e53945
JB
7814 }
7815
7816 /* Currently we only support 64x64 cursors */
7817 if (width != 64 || height != 64) {
7818 DRM_ERROR("we currently only support 64x64 cursors\n");
7819 return -EINVAL;
7820 }
7821
05394f39 7822 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7823 if (&obj->base == NULL)
79e53945
JB
7824 return -ENOENT;
7825
05394f39 7826 if (obj->base.size < width * height * 4) {
3b25b31f 7827 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7828 ret = -ENOMEM;
7829 goto fail;
79e53945
JB
7830 }
7831
71acb5eb 7832 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7833 mutex_lock(&dev->struct_mutex);
3d13ef2e 7834 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7835 unsigned alignment;
7836
d9e86c0e 7837 if (obj->tiling_mode) {
3b25b31f 7838 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7839 ret = -EINVAL;
7840 goto fail_locked;
7841 }
7842
693db184
CW
7843 /* Note that the w/a also requires 2 PTE of padding following
7844 * the bo. We currently fill all unused PTE with the shadow
7845 * page and so we should always have valid PTE following the
7846 * cursor preventing the VT-d warning.
7847 */
7848 alignment = 0;
7849 if (need_vtd_wa(dev))
7850 alignment = 64*1024;
7851
7852 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7853 if (ret) {
3b25b31f 7854 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7855 goto fail_locked;
e7b526bb
CW
7856 }
7857
d9e86c0e
CW
7858 ret = i915_gem_object_put_fence(obj);
7859 if (ret) {
3b25b31f 7860 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7861 goto fail_unpin;
7862 }
7863
f343c5f6 7864 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7865 } else {
6eeefaf3 7866 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7867 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7868 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7869 align);
71acb5eb 7870 if (ret) {
3b25b31f 7871 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7872 goto fail_locked;
71acb5eb 7873 }
05394f39 7874 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7875 }
7876
a6c45cf0 7877 if (IS_GEN2(dev))
14b60391
JB
7878 I915_WRITE(CURSIZE, (height << 12) | width);
7879
3f8bc370 7880 finish:
3f8bc370 7881 if (intel_crtc->cursor_bo) {
3d13ef2e 7882 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7883 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7884 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7885 } else
cc98b413 7886 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7887 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7888 }
80824003 7889
7f9872e0 7890 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7891
7892 intel_crtc->cursor_addr = addr;
05394f39 7893 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7894 intel_crtc->cursor_width = width;
7895 intel_crtc->cursor_height = height;
7896
f2f5f771
VS
7897 if (intel_crtc->active)
7898 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7899
79e53945 7900 return 0;
e7b526bb 7901fail_unpin:
cc98b413 7902 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7903fail_locked:
34b8686e 7904 mutex_unlock(&dev->struct_mutex);
bc9025bd 7905fail:
05394f39 7906 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7907 return ret;
79e53945
JB
7908}
7909
7910static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7911{
79e53945 7912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7913
92e76c8c
VS
7914 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7915 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7916
f2f5f771
VS
7917 if (intel_crtc->active)
7918 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7919
7920 return 0;
b8c00ac5
DA
7921}
7922
79e53945 7923static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7924 u16 *blue, uint32_t start, uint32_t size)
79e53945 7925{
7203425a 7926 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7928
7203425a 7929 for (i = start; i < end; i++) {
79e53945
JB
7930 intel_crtc->lut_r[i] = red[i] >> 8;
7931 intel_crtc->lut_g[i] = green[i] >> 8;
7932 intel_crtc->lut_b[i] = blue[i] >> 8;
7933 }
7934
7935 intel_crtc_load_lut(crtc);
7936}
7937
79e53945
JB
7938/* VESA 640x480x72Hz mode to set on the pipe */
7939static struct drm_display_mode load_detect_mode = {
7940 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7941 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7942};
7943
a8bb6818
DV
7944struct drm_framebuffer *
7945__intel_framebuffer_create(struct drm_device *dev,
7946 struct drm_mode_fb_cmd2 *mode_cmd,
7947 struct drm_i915_gem_object *obj)
d2dff872
CW
7948{
7949 struct intel_framebuffer *intel_fb;
7950 int ret;
7951
7952 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7953 if (!intel_fb) {
7954 drm_gem_object_unreference_unlocked(&obj->base);
7955 return ERR_PTR(-ENOMEM);
7956 }
7957
7958 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7959 if (ret)
7960 goto err;
d2dff872
CW
7961
7962 return &intel_fb->base;
dd4916c5
DV
7963err:
7964 drm_gem_object_unreference_unlocked(&obj->base);
7965 kfree(intel_fb);
7966
7967 return ERR_PTR(ret);
d2dff872
CW
7968}
7969
b5ea642a 7970static struct drm_framebuffer *
a8bb6818
DV
7971intel_framebuffer_create(struct drm_device *dev,
7972 struct drm_mode_fb_cmd2 *mode_cmd,
7973 struct drm_i915_gem_object *obj)
7974{
7975 struct drm_framebuffer *fb;
7976 int ret;
7977
7978 ret = i915_mutex_lock_interruptible(dev);
7979 if (ret)
7980 return ERR_PTR(ret);
7981 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7982 mutex_unlock(&dev->struct_mutex);
7983
7984 return fb;
7985}
7986
d2dff872
CW
7987static u32
7988intel_framebuffer_pitch_for_width(int width, int bpp)
7989{
7990 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7991 return ALIGN(pitch, 64);
7992}
7993
7994static u32
7995intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7996{
7997 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7998 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7999}
8000
8001static struct drm_framebuffer *
8002intel_framebuffer_create_for_mode(struct drm_device *dev,
8003 struct drm_display_mode *mode,
8004 int depth, int bpp)
8005{
8006 struct drm_i915_gem_object *obj;
0fed39bd 8007 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8008
8009 obj = i915_gem_alloc_object(dev,
8010 intel_framebuffer_size_for_mode(mode, bpp));
8011 if (obj == NULL)
8012 return ERR_PTR(-ENOMEM);
8013
8014 mode_cmd.width = mode->hdisplay;
8015 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8016 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8017 bpp);
5ca0c34a 8018 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8019
8020 return intel_framebuffer_create(dev, &mode_cmd, obj);
8021}
8022
8023static struct drm_framebuffer *
8024mode_fits_in_fbdev(struct drm_device *dev,
8025 struct drm_display_mode *mode)
8026{
4520f53a 8027#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8028 struct drm_i915_private *dev_priv = dev->dev_private;
8029 struct drm_i915_gem_object *obj;
8030 struct drm_framebuffer *fb;
8031
4c0e5528 8032 if (!dev_priv->fbdev)
d2dff872
CW
8033 return NULL;
8034
4c0e5528 8035 if (!dev_priv->fbdev->fb)
d2dff872
CW
8036 return NULL;
8037
4c0e5528
DV
8038 obj = dev_priv->fbdev->fb->obj;
8039 BUG_ON(!obj);
8040
8bcd4553 8041 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8042 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8043 fb->bits_per_pixel))
d2dff872
CW
8044 return NULL;
8045
01f2c773 8046 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8047 return NULL;
8048
8049 return fb;
4520f53a
DV
8050#else
8051 return NULL;
8052#endif
d2dff872
CW
8053}
8054
d2434ab7 8055bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8056 struct drm_display_mode *mode,
8261b191 8057 struct intel_load_detect_pipe *old)
79e53945
JB
8058{
8059 struct intel_crtc *intel_crtc;
d2434ab7
DV
8060 struct intel_encoder *intel_encoder =
8061 intel_attached_encoder(connector);
79e53945 8062 struct drm_crtc *possible_crtc;
4ef69c7a 8063 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8064 struct drm_crtc *crtc = NULL;
8065 struct drm_device *dev = encoder->dev;
94352cf9 8066 struct drm_framebuffer *fb;
79e53945
JB
8067 int i = -1;
8068
d2dff872
CW
8069 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8070 connector->base.id, drm_get_connector_name(connector),
8071 encoder->base.id, drm_get_encoder_name(encoder));
8072
79e53945
JB
8073 /*
8074 * Algorithm gets a little messy:
7a5e4805 8075 *
79e53945
JB
8076 * - if the connector already has an assigned crtc, use it (but make
8077 * sure it's on first)
7a5e4805 8078 *
79e53945
JB
8079 * - try to find the first unused crtc that can drive this connector,
8080 * and use that if we find one
79e53945
JB
8081 */
8082
8083 /* See if we already have a CRTC for this connector */
8084 if (encoder->crtc) {
8085 crtc = encoder->crtc;
8261b191 8086
7b24056b
DV
8087 mutex_lock(&crtc->mutex);
8088
24218aac 8089 old->dpms_mode = connector->dpms;
8261b191
CW
8090 old->load_detect_temp = false;
8091
8092 /* Make sure the crtc and connector are running */
24218aac
DV
8093 if (connector->dpms != DRM_MODE_DPMS_ON)
8094 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8095
7173188d 8096 return true;
79e53945
JB
8097 }
8098
8099 /* Find an unused one (if possible) */
8100 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8101 i++;
8102 if (!(encoder->possible_crtcs & (1 << i)))
8103 continue;
8104 if (!possible_crtc->enabled) {
8105 crtc = possible_crtc;
8106 break;
8107 }
79e53945
JB
8108 }
8109
8110 /*
8111 * If we didn't find an unused CRTC, don't use any.
8112 */
8113 if (!crtc) {
7173188d
CW
8114 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8115 return false;
79e53945
JB
8116 }
8117
7b24056b 8118 mutex_lock(&crtc->mutex);
fc303101
DV
8119 intel_encoder->new_crtc = to_intel_crtc(crtc);
8120 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8121
8122 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8123 intel_crtc->new_enabled = true;
8124 intel_crtc->new_config = &intel_crtc->config;
24218aac 8125 old->dpms_mode = connector->dpms;
8261b191 8126 old->load_detect_temp = true;
d2dff872 8127 old->release_fb = NULL;
79e53945 8128
6492711d
CW
8129 if (!mode)
8130 mode = &load_detect_mode;
79e53945 8131
d2dff872
CW
8132 /* We need a framebuffer large enough to accommodate all accesses
8133 * that the plane may generate whilst we perform load detection.
8134 * We can not rely on the fbcon either being present (we get called
8135 * during its initialisation to detect all boot displays, or it may
8136 * not even exist) or that it is large enough to satisfy the
8137 * requested mode.
8138 */
94352cf9
DV
8139 fb = mode_fits_in_fbdev(dev, mode);
8140 if (fb == NULL) {
d2dff872 8141 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8142 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8143 old->release_fb = fb;
d2dff872
CW
8144 } else
8145 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8146 if (IS_ERR(fb)) {
d2dff872 8147 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8148 goto fail;
79e53945 8149 }
79e53945 8150
c0c36b94 8151 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8152 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8153 if (old->release_fb)
8154 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8155 goto fail;
79e53945 8156 }
7173188d 8157
79e53945 8158 /* let the connector get through one full cycle before testing */
9d0498a2 8159 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8160 return true;
412b61d8
VS
8161
8162 fail:
8163 intel_crtc->new_enabled = crtc->enabled;
8164 if (intel_crtc->new_enabled)
8165 intel_crtc->new_config = &intel_crtc->config;
8166 else
8167 intel_crtc->new_config = NULL;
8168 mutex_unlock(&crtc->mutex);
8169 return false;
79e53945
JB
8170}
8171
d2434ab7 8172void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8173 struct intel_load_detect_pipe *old)
79e53945 8174{
d2434ab7
DV
8175 struct intel_encoder *intel_encoder =
8176 intel_attached_encoder(connector);
4ef69c7a 8177 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8178 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8180
d2dff872
CW
8181 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8182 connector->base.id, drm_get_connector_name(connector),
8183 encoder->base.id, drm_get_encoder_name(encoder));
8184
8261b191 8185 if (old->load_detect_temp) {
fc303101
DV
8186 to_intel_connector(connector)->new_encoder = NULL;
8187 intel_encoder->new_crtc = NULL;
412b61d8
VS
8188 intel_crtc->new_enabled = false;
8189 intel_crtc->new_config = NULL;
fc303101 8190 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8191
36206361
DV
8192 if (old->release_fb) {
8193 drm_framebuffer_unregister_private(old->release_fb);
8194 drm_framebuffer_unreference(old->release_fb);
8195 }
d2dff872 8196
67c96400 8197 mutex_unlock(&crtc->mutex);
0622a53c 8198 return;
79e53945
JB
8199 }
8200
c751ce4f 8201 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8202 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8203 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8204
8205 mutex_unlock(&crtc->mutex);
79e53945
JB
8206}
8207
da4a1efa
VS
8208static int i9xx_pll_refclk(struct drm_device *dev,
8209 const struct intel_crtc_config *pipe_config)
8210{
8211 struct drm_i915_private *dev_priv = dev->dev_private;
8212 u32 dpll = pipe_config->dpll_hw_state.dpll;
8213
8214 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8215 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8216 else if (HAS_PCH_SPLIT(dev))
8217 return 120000;
8218 else if (!IS_GEN2(dev))
8219 return 96000;
8220 else
8221 return 48000;
8222}
8223
79e53945 8224/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8225static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8226 struct intel_crtc_config *pipe_config)
79e53945 8227{
f1f644dc 8228 struct drm_device *dev = crtc->base.dev;
79e53945 8229 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8230 int pipe = pipe_config->cpu_transcoder;
293623f7 8231 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8232 u32 fp;
8233 intel_clock_t clock;
da4a1efa 8234 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8235
8236 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8237 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8238 else
293623f7 8239 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8240
8241 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8242 if (IS_PINEVIEW(dev)) {
8243 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8244 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8245 } else {
8246 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8247 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8248 }
8249
a6c45cf0 8250 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8251 if (IS_PINEVIEW(dev))
8252 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8253 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8254 else
8255 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8256 DPLL_FPA01_P1_POST_DIV_SHIFT);
8257
8258 switch (dpll & DPLL_MODE_MASK) {
8259 case DPLLB_MODE_DAC_SERIAL:
8260 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8261 5 : 10;
8262 break;
8263 case DPLLB_MODE_LVDS:
8264 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8265 7 : 14;
8266 break;
8267 default:
28c97730 8268 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8269 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8270 return;
79e53945
JB
8271 }
8272
ac58c3f0 8273 if (IS_PINEVIEW(dev))
da4a1efa 8274 pineview_clock(refclk, &clock);
ac58c3f0 8275 else
da4a1efa 8276 i9xx_clock(refclk, &clock);
79e53945 8277 } else {
0fb58223 8278 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8279 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8280
8281 if (is_lvds) {
8282 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8283 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8284
8285 if (lvds & LVDS_CLKB_POWER_UP)
8286 clock.p2 = 7;
8287 else
8288 clock.p2 = 14;
79e53945
JB
8289 } else {
8290 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8291 clock.p1 = 2;
8292 else {
8293 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8294 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8295 }
8296 if (dpll & PLL_P2_DIVIDE_BY_4)
8297 clock.p2 = 4;
8298 else
8299 clock.p2 = 2;
79e53945 8300 }
da4a1efa
VS
8301
8302 i9xx_clock(refclk, &clock);
79e53945
JB
8303 }
8304
18442d08
VS
8305 /*
8306 * This value includes pixel_multiplier. We will use
241bfc38 8307 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8308 * encoder's get_config() function.
8309 */
8310 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8311}
8312
6878da05
VS
8313int intel_dotclock_calculate(int link_freq,
8314 const struct intel_link_m_n *m_n)
f1f644dc 8315{
f1f644dc
JB
8316 /*
8317 * The calculation for the data clock is:
1041a02f 8318 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8319 * But we want to avoid losing precison if possible, so:
1041a02f 8320 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8321 *
8322 * and the link clock is simpler:
1041a02f 8323 * link_clock = (m * link_clock) / n
f1f644dc
JB
8324 */
8325
6878da05
VS
8326 if (!m_n->link_n)
8327 return 0;
f1f644dc 8328
6878da05
VS
8329 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8330}
f1f644dc 8331
18442d08
VS
8332static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8333 struct intel_crtc_config *pipe_config)
6878da05
VS
8334{
8335 struct drm_device *dev = crtc->base.dev;
79e53945 8336
18442d08
VS
8337 /* read out port_clock from the DPLL */
8338 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8339
f1f644dc 8340 /*
18442d08 8341 * This value does not include pixel_multiplier.
241bfc38 8342 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8343 * agree once we know their relationship in the encoder's
8344 * get_config() function.
79e53945 8345 */
241bfc38 8346 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8347 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8348 &pipe_config->fdi_m_n);
79e53945
JB
8349}
8350
8351/** Returns the currently programmed mode of the given pipe. */
8352struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8353 struct drm_crtc *crtc)
8354{
548f245b 8355 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8357 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8358 struct drm_display_mode *mode;
f1f644dc 8359 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8360 int htot = I915_READ(HTOTAL(cpu_transcoder));
8361 int hsync = I915_READ(HSYNC(cpu_transcoder));
8362 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8363 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8364 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8365
8366 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8367 if (!mode)
8368 return NULL;
8369
f1f644dc
JB
8370 /*
8371 * Construct a pipe_config sufficient for getting the clock info
8372 * back out of crtc_clock_get.
8373 *
8374 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8375 * to use a real value here instead.
8376 */
293623f7 8377 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8378 pipe_config.pixel_multiplier = 1;
293623f7
VS
8379 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8380 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8381 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8382 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8383
773ae034 8384 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8385 mode->hdisplay = (htot & 0xffff) + 1;
8386 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8387 mode->hsync_start = (hsync & 0xffff) + 1;
8388 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8389 mode->vdisplay = (vtot & 0xffff) + 1;
8390 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8391 mode->vsync_start = (vsync & 0xffff) + 1;
8392 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8393
8394 drm_mode_set_name(mode);
79e53945
JB
8395
8396 return mode;
8397}
8398
3dec0095 8399static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8400{
8401 struct drm_device *dev = crtc->dev;
8402 drm_i915_private_t *dev_priv = dev->dev_private;
8403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8404 int pipe = intel_crtc->pipe;
dbdc6479
JB
8405 int dpll_reg = DPLL(pipe);
8406 int dpll;
652c393a 8407
bad720ff 8408 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8409 return;
8410
8411 if (!dev_priv->lvds_downclock_avail)
8412 return;
8413
dbdc6479 8414 dpll = I915_READ(dpll_reg);
652c393a 8415 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8416 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8417
8ac5a6d5 8418 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8419
8420 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8421 I915_WRITE(dpll_reg, dpll);
9d0498a2 8422 intel_wait_for_vblank(dev, pipe);
dbdc6479 8423
652c393a
JB
8424 dpll = I915_READ(dpll_reg);
8425 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8426 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8427 }
652c393a
JB
8428}
8429
8430static void intel_decrease_pllclock(struct drm_crtc *crtc)
8431{
8432 struct drm_device *dev = crtc->dev;
8433 drm_i915_private_t *dev_priv = dev->dev_private;
8434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8435
bad720ff 8436 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8437 return;
8438
8439 if (!dev_priv->lvds_downclock_avail)
8440 return;
8441
8442 /*
8443 * Since this is called by a timer, we should never get here in
8444 * the manual case.
8445 */
8446 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8447 int pipe = intel_crtc->pipe;
8448 int dpll_reg = DPLL(pipe);
8449 int dpll;
f6e5b160 8450
44d98a61 8451 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8452
8ac5a6d5 8453 assert_panel_unlocked(dev_priv, pipe);
652c393a 8454
dc257cf1 8455 dpll = I915_READ(dpll_reg);
652c393a
JB
8456 dpll |= DISPLAY_RATE_SELECT_FPA1;
8457 I915_WRITE(dpll_reg, dpll);
9d0498a2 8458 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8459 dpll = I915_READ(dpll_reg);
8460 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8461 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8462 }
8463
8464}
8465
f047e395
CW
8466void intel_mark_busy(struct drm_device *dev)
8467{
c67a470b
PZ
8468 struct drm_i915_private *dev_priv = dev->dev_private;
8469
f62a0076
CW
8470 if (dev_priv->mm.busy)
8471 return;
8472
86c4ec0d 8473 hsw_disable_package_c8(dev_priv);
c67a470b 8474 i915_update_gfx_val(dev_priv);
f62a0076 8475 dev_priv->mm.busy = true;
f047e395
CW
8476}
8477
8478void intel_mark_idle(struct drm_device *dev)
652c393a 8479{
c67a470b 8480 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8481 struct drm_crtc *crtc;
652c393a 8482
f62a0076
CW
8483 if (!dev_priv->mm.busy)
8484 return;
8485
8486 dev_priv->mm.busy = false;
8487
d330a953 8488 if (!i915.powersave)
bb4cdd53 8489 goto out;
652c393a 8490
652c393a 8491 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8492 if (!crtc->fb)
8493 continue;
8494
725a5b54 8495 intel_decrease_pllclock(crtc);
652c393a 8496 }
b29c19b6 8497
3d13ef2e 8498 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8499 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8500
8501out:
86c4ec0d 8502 hsw_enable_package_c8(dev_priv);
652c393a
JB
8503}
8504
c65355bb
CW
8505void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8506 struct intel_ring_buffer *ring)
652c393a 8507{
f047e395
CW
8508 struct drm_device *dev = obj->base.dev;
8509 struct drm_crtc *crtc;
652c393a 8510
d330a953 8511 if (!i915.powersave)
acb87dfb
CW
8512 return;
8513
652c393a
JB
8514 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8515 if (!crtc->fb)
8516 continue;
8517
c65355bb
CW
8518 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8519 continue;
8520
8521 intel_increase_pllclock(crtc);
8522 if (ring && intel_fbc_enabled(dev))
8523 ring->fbc_dirty = true;
652c393a
JB
8524 }
8525}
8526
79e53945
JB
8527static void intel_crtc_destroy(struct drm_crtc *crtc)
8528{
8529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8530 struct drm_device *dev = crtc->dev;
8531 struct intel_unpin_work *work;
8532 unsigned long flags;
8533
8534 spin_lock_irqsave(&dev->event_lock, flags);
8535 work = intel_crtc->unpin_work;
8536 intel_crtc->unpin_work = NULL;
8537 spin_unlock_irqrestore(&dev->event_lock, flags);
8538
8539 if (work) {
8540 cancel_work_sync(&work->work);
8541 kfree(work);
8542 }
79e53945 8543
40ccc72b
MK
8544 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8545
79e53945 8546 drm_crtc_cleanup(crtc);
67e77c5a 8547
79e53945
JB
8548 kfree(intel_crtc);
8549}
8550
6b95a207
KH
8551static void intel_unpin_work_fn(struct work_struct *__work)
8552{
8553 struct intel_unpin_work *work =
8554 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8555 struct drm_device *dev = work->crtc->dev;
6b95a207 8556
b4a98e57 8557 mutex_lock(&dev->struct_mutex);
1690e1eb 8558 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8559 drm_gem_object_unreference(&work->pending_flip_obj->base);
8560 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8561
b4a98e57
CW
8562 intel_update_fbc(dev);
8563 mutex_unlock(&dev->struct_mutex);
8564
8565 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8566 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8567
6b95a207
KH
8568 kfree(work);
8569}
8570
1afe3e9d 8571static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8572 struct drm_crtc *crtc)
6b95a207
KH
8573{
8574 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8576 struct intel_unpin_work *work;
6b95a207
KH
8577 unsigned long flags;
8578
8579 /* Ignore early vblank irqs */
8580 if (intel_crtc == NULL)
8581 return;
8582
8583 spin_lock_irqsave(&dev->event_lock, flags);
8584 work = intel_crtc->unpin_work;
e7d841ca
CW
8585
8586 /* Ensure we don't miss a work->pending update ... */
8587 smp_rmb();
8588
8589 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8590 spin_unlock_irqrestore(&dev->event_lock, flags);
8591 return;
8592 }
8593
e7d841ca
CW
8594 /* and that the unpin work is consistent wrt ->pending. */
8595 smp_rmb();
8596
6b95a207 8597 intel_crtc->unpin_work = NULL;
6b95a207 8598
45a066eb
RC
8599 if (work->event)
8600 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8601
0af7e4df
MK
8602 drm_vblank_put(dev, intel_crtc->pipe);
8603
6b95a207
KH
8604 spin_unlock_irqrestore(&dev->event_lock, flags);
8605
2c10d571 8606 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8607
8608 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8609
8610 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8611}
8612
1afe3e9d
JB
8613void intel_finish_page_flip(struct drm_device *dev, int pipe)
8614{
8615 drm_i915_private_t *dev_priv = dev->dev_private;
8616 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8617
49b14a5c 8618 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8619}
8620
8621void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8622{
8623 drm_i915_private_t *dev_priv = dev->dev_private;
8624 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8625
49b14a5c 8626 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8627}
8628
6b95a207
KH
8629void intel_prepare_page_flip(struct drm_device *dev, int plane)
8630{
8631 drm_i915_private_t *dev_priv = dev->dev_private;
8632 struct intel_crtc *intel_crtc =
8633 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8634 unsigned long flags;
8635
e7d841ca
CW
8636 /* NB: An MMIO update of the plane base pointer will also
8637 * generate a page-flip completion irq, i.e. every modeset
8638 * is also accompanied by a spurious intel_prepare_page_flip().
8639 */
6b95a207 8640 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8641 if (intel_crtc->unpin_work)
8642 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8643 spin_unlock_irqrestore(&dev->event_lock, flags);
8644}
8645
e7d841ca
CW
8646inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8647{
8648 /* Ensure that the work item is consistent when activating it ... */
8649 smp_wmb();
8650 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8651 /* and that it is marked active as soon as the irq could fire. */
8652 smp_wmb();
8653}
8654
8c9f3aaf
JB
8655static int intel_gen2_queue_flip(struct drm_device *dev,
8656 struct drm_crtc *crtc,
8657 struct drm_framebuffer *fb,
ed8d1975
KP
8658 struct drm_i915_gem_object *obj,
8659 uint32_t flags)
8c9f3aaf
JB
8660{
8661 struct drm_i915_private *dev_priv = dev->dev_private;
8662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8663 u32 flip_mask;
6d90c952 8664 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8665 int ret;
8666
6d90c952 8667 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8668 if (ret)
83d4092b 8669 goto err;
8c9f3aaf 8670
6d90c952 8671 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8672 if (ret)
83d4092b 8673 goto err_unpin;
8c9f3aaf
JB
8674
8675 /* Can't queue multiple flips, so wait for the previous
8676 * one to finish before executing the next.
8677 */
8678 if (intel_crtc->plane)
8679 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8680 else
8681 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8682 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8683 intel_ring_emit(ring, MI_NOOP);
8684 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8685 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8686 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8687 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8688 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8689
8690 intel_mark_page_flip_active(intel_crtc);
09246732 8691 __intel_ring_advance(ring);
83d4092b
CW
8692 return 0;
8693
8694err_unpin:
8695 intel_unpin_fb_obj(obj);
8696err:
8c9f3aaf
JB
8697 return ret;
8698}
8699
8700static int intel_gen3_queue_flip(struct drm_device *dev,
8701 struct drm_crtc *crtc,
8702 struct drm_framebuffer *fb,
ed8d1975
KP
8703 struct drm_i915_gem_object *obj,
8704 uint32_t flags)
8c9f3aaf
JB
8705{
8706 struct drm_i915_private *dev_priv = dev->dev_private;
8707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8708 u32 flip_mask;
6d90c952 8709 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8710 int ret;
8711
6d90c952 8712 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8713 if (ret)
83d4092b 8714 goto err;
8c9f3aaf 8715
6d90c952 8716 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8717 if (ret)
83d4092b 8718 goto err_unpin;
8c9f3aaf
JB
8719
8720 if (intel_crtc->plane)
8721 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8722 else
8723 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8724 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8725 intel_ring_emit(ring, MI_NOOP);
8726 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8727 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8728 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8729 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8730 intel_ring_emit(ring, MI_NOOP);
8731
e7d841ca 8732 intel_mark_page_flip_active(intel_crtc);
09246732 8733 __intel_ring_advance(ring);
83d4092b
CW
8734 return 0;
8735
8736err_unpin:
8737 intel_unpin_fb_obj(obj);
8738err:
8c9f3aaf
JB
8739 return ret;
8740}
8741
8742static int intel_gen4_queue_flip(struct drm_device *dev,
8743 struct drm_crtc *crtc,
8744 struct drm_framebuffer *fb,
ed8d1975
KP
8745 struct drm_i915_gem_object *obj,
8746 uint32_t flags)
8c9f3aaf
JB
8747{
8748 struct drm_i915_private *dev_priv = dev->dev_private;
8749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8750 uint32_t pf, pipesrc;
6d90c952 8751 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8752 int ret;
8753
6d90c952 8754 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8755 if (ret)
83d4092b 8756 goto err;
8c9f3aaf 8757
6d90c952 8758 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8759 if (ret)
83d4092b 8760 goto err_unpin;
8c9f3aaf
JB
8761
8762 /* i965+ uses the linear or tiled offsets from the
8763 * Display Registers (which do not change across a page-flip)
8764 * so we need only reprogram the base address.
8765 */
6d90c952
DV
8766 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8767 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8768 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8769 intel_ring_emit(ring,
f343c5f6 8770 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8771 obj->tiling_mode);
8c9f3aaf
JB
8772
8773 /* XXX Enabling the panel-fitter across page-flip is so far
8774 * untested on non-native modes, so ignore it for now.
8775 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8776 */
8777 pf = 0;
8778 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8779 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8780
8781 intel_mark_page_flip_active(intel_crtc);
09246732 8782 __intel_ring_advance(ring);
83d4092b
CW
8783 return 0;
8784
8785err_unpin:
8786 intel_unpin_fb_obj(obj);
8787err:
8c9f3aaf
JB
8788 return ret;
8789}
8790
8791static int intel_gen6_queue_flip(struct drm_device *dev,
8792 struct drm_crtc *crtc,
8793 struct drm_framebuffer *fb,
ed8d1975
KP
8794 struct drm_i915_gem_object *obj,
8795 uint32_t flags)
8c9f3aaf
JB
8796{
8797 struct drm_i915_private *dev_priv = dev->dev_private;
8798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8799 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8800 uint32_t pf, pipesrc;
8801 int ret;
8802
6d90c952 8803 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8804 if (ret)
83d4092b 8805 goto err;
8c9f3aaf 8806
6d90c952 8807 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8808 if (ret)
83d4092b 8809 goto err_unpin;
8c9f3aaf 8810
6d90c952
DV
8811 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8812 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8813 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8814 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8815
dc257cf1
DV
8816 /* Contrary to the suggestions in the documentation,
8817 * "Enable Panel Fitter" does not seem to be required when page
8818 * flipping with a non-native mode, and worse causes a normal
8819 * modeset to fail.
8820 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8821 */
8822 pf = 0;
8c9f3aaf 8823 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8824 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8825
8826 intel_mark_page_flip_active(intel_crtc);
09246732 8827 __intel_ring_advance(ring);
83d4092b
CW
8828 return 0;
8829
8830err_unpin:
8831 intel_unpin_fb_obj(obj);
8832err:
8c9f3aaf
JB
8833 return ret;
8834}
8835
7c9017e5
JB
8836static int intel_gen7_queue_flip(struct drm_device *dev,
8837 struct drm_crtc *crtc,
8838 struct drm_framebuffer *fb,
ed8d1975
KP
8839 struct drm_i915_gem_object *obj,
8840 uint32_t flags)
7c9017e5
JB
8841{
8842 struct drm_i915_private *dev_priv = dev->dev_private;
8843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8844 struct intel_ring_buffer *ring;
cb05d8de 8845 uint32_t plane_bit = 0;
ffe74d75
CW
8846 int len, ret;
8847
8848 ring = obj->ring;
1c5fd085 8849 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8850 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8851
8852 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8853 if (ret)
83d4092b 8854 goto err;
7c9017e5 8855
cb05d8de
DV
8856 switch(intel_crtc->plane) {
8857 case PLANE_A:
8858 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8859 break;
8860 case PLANE_B:
8861 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8862 break;
8863 case PLANE_C:
8864 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8865 break;
8866 default:
8867 WARN_ONCE(1, "unknown plane in flip command\n");
8868 ret = -ENODEV;
ab3951eb 8869 goto err_unpin;
cb05d8de
DV
8870 }
8871
ffe74d75
CW
8872 len = 4;
8873 if (ring->id == RCS)
8874 len += 6;
8875
f66fab8e
VS
8876 /*
8877 * BSpec MI_DISPLAY_FLIP for IVB:
8878 * "The full packet must be contained within the same cache line."
8879 *
8880 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8881 * cacheline, if we ever start emitting more commands before
8882 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8883 * then do the cacheline alignment, and finally emit the
8884 * MI_DISPLAY_FLIP.
8885 */
8886 ret = intel_ring_cacheline_align(ring);
8887 if (ret)
8888 goto err_unpin;
8889
ffe74d75 8890 ret = intel_ring_begin(ring, len);
7c9017e5 8891 if (ret)
83d4092b 8892 goto err_unpin;
7c9017e5 8893
ffe74d75
CW
8894 /* Unmask the flip-done completion message. Note that the bspec says that
8895 * we should do this for both the BCS and RCS, and that we must not unmask
8896 * more than one flip event at any time (or ensure that one flip message
8897 * can be sent by waiting for flip-done prior to queueing new flips).
8898 * Experimentation says that BCS works despite DERRMR masking all
8899 * flip-done completion events and that unmasking all planes at once
8900 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8901 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8902 */
8903 if (ring->id == RCS) {
8904 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8905 intel_ring_emit(ring, DERRMR);
8906 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8907 DERRMR_PIPEB_PRI_FLIP_DONE |
8908 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8909 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8910 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8911 intel_ring_emit(ring, DERRMR);
8912 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8913 }
8914
cb05d8de 8915 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8916 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8917 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8918 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8919
8920 intel_mark_page_flip_active(intel_crtc);
09246732 8921 __intel_ring_advance(ring);
83d4092b
CW
8922 return 0;
8923
8924err_unpin:
8925 intel_unpin_fb_obj(obj);
8926err:
7c9017e5
JB
8927 return ret;
8928}
8929
8c9f3aaf
JB
8930static int intel_default_queue_flip(struct drm_device *dev,
8931 struct drm_crtc *crtc,
8932 struct drm_framebuffer *fb,
ed8d1975
KP
8933 struct drm_i915_gem_object *obj,
8934 uint32_t flags)
8c9f3aaf
JB
8935{
8936 return -ENODEV;
8937}
8938
6b95a207
KH
8939static int intel_crtc_page_flip(struct drm_crtc *crtc,
8940 struct drm_framebuffer *fb,
ed8d1975
KP
8941 struct drm_pending_vblank_event *event,
8942 uint32_t page_flip_flags)
6b95a207
KH
8943{
8944 struct drm_device *dev = crtc->dev;
8945 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8946 struct drm_framebuffer *old_fb = crtc->fb;
8947 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8949 struct intel_unpin_work *work;
8c9f3aaf 8950 unsigned long flags;
52e68630 8951 int ret;
6b95a207 8952
e6a595d2
VS
8953 /* Can't change pixel format via MI display flips. */
8954 if (fb->pixel_format != crtc->fb->pixel_format)
8955 return -EINVAL;
8956
8957 /*
8958 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8959 * Note that pitch changes could also affect these register.
8960 */
8961 if (INTEL_INFO(dev)->gen > 3 &&
8962 (fb->offsets[0] != crtc->fb->offsets[0] ||
8963 fb->pitches[0] != crtc->fb->pitches[0]))
8964 return -EINVAL;
8965
f900db47
CW
8966 if (i915_terminally_wedged(&dev_priv->gpu_error))
8967 goto out_hang;
8968
b14c5679 8969 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8970 if (work == NULL)
8971 return -ENOMEM;
8972
6b95a207 8973 work->event = event;
b4a98e57 8974 work->crtc = crtc;
4a35f83b 8975 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8976 INIT_WORK(&work->work, intel_unpin_work_fn);
8977
7317c75e
JB
8978 ret = drm_vblank_get(dev, intel_crtc->pipe);
8979 if (ret)
8980 goto free_work;
8981
6b95a207
KH
8982 /* We borrow the event spin lock for protecting unpin_work */
8983 spin_lock_irqsave(&dev->event_lock, flags);
8984 if (intel_crtc->unpin_work) {
8985 spin_unlock_irqrestore(&dev->event_lock, flags);
8986 kfree(work);
7317c75e 8987 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8988
8989 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8990 return -EBUSY;
8991 }
8992 intel_crtc->unpin_work = work;
8993 spin_unlock_irqrestore(&dev->event_lock, flags);
8994
b4a98e57
CW
8995 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8996 flush_workqueue(dev_priv->wq);
8997
79158103
CW
8998 ret = i915_mutex_lock_interruptible(dev);
8999 if (ret)
9000 goto cleanup;
6b95a207 9001
75dfca80 9002 /* Reference the objects for the scheduled work. */
05394f39
CW
9003 drm_gem_object_reference(&work->old_fb_obj->base);
9004 drm_gem_object_reference(&obj->base);
6b95a207
KH
9005
9006 crtc->fb = fb;
96b099fd 9007
e1f99ce6 9008 work->pending_flip_obj = obj;
e1f99ce6 9009
4e5359cd
SF
9010 work->enable_stall_check = true;
9011
b4a98e57 9012 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9013 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9014
ed8d1975 9015 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
9016 if (ret)
9017 goto cleanup_pending;
6b95a207 9018
7782de3b 9019 intel_disable_fbc(dev);
c65355bb 9020 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
9021 mutex_unlock(&dev->struct_mutex);
9022
e5510fac
JB
9023 trace_i915_flip_request(intel_crtc->plane, obj);
9024
6b95a207 9025 return 0;
96b099fd 9026
8c9f3aaf 9027cleanup_pending:
b4a98e57 9028 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 9029 crtc->fb = old_fb;
05394f39
CW
9030 drm_gem_object_unreference(&work->old_fb_obj->base);
9031 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9032 mutex_unlock(&dev->struct_mutex);
9033
79158103 9034cleanup:
96b099fd
CW
9035 spin_lock_irqsave(&dev->event_lock, flags);
9036 intel_crtc->unpin_work = NULL;
9037 spin_unlock_irqrestore(&dev->event_lock, flags);
9038
7317c75e
JB
9039 drm_vblank_put(dev, intel_crtc->pipe);
9040free_work:
96b099fd
CW
9041 kfree(work);
9042
f900db47
CW
9043 if (ret == -EIO) {
9044out_hang:
9045 intel_crtc_wait_for_pending_flips(crtc);
9046 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9047 if (ret == 0 && event)
9048 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9049 }
96b099fd 9050 return ret;
6b95a207
KH
9051}
9052
f6e5b160 9053static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9054 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9055 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9056};
9057
9a935856
DV
9058/**
9059 * intel_modeset_update_staged_output_state
9060 *
9061 * Updates the staged output configuration state, e.g. after we've read out the
9062 * current hw state.
9063 */
9064static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9065{
7668851f 9066 struct intel_crtc *crtc;
9a935856
DV
9067 struct intel_encoder *encoder;
9068 struct intel_connector *connector;
f6e5b160 9069
9a935856
DV
9070 list_for_each_entry(connector, &dev->mode_config.connector_list,
9071 base.head) {
9072 connector->new_encoder =
9073 to_intel_encoder(connector->base.encoder);
9074 }
f6e5b160 9075
9a935856
DV
9076 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9077 base.head) {
9078 encoder->new_crtc =
9079 to_intel_crtc(encoder->base.crtc);
9080 }
7668851f
VS
9081
9082 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9083 base.head) {
9084 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9085
9086 if (crtc->new_enabled)
9087 crtc->new_config = &crtc->config;
9088 else
9089 crtc->new_config = NULL;
7668851f 9090 }
f6e5b160
CW
9091}
9092
9a935856
DV
9093/**
9094 * intel_modeset_commit_output_state
9095 *
9096 * This function copies the stage display pipe configuration to the real one.
9097 */
9098static void intel_modeset_commit_output_state(struct drm_device *dev)
9099{
7668851f 9100 struct intel_crtc *crtc;
9a935856
DV
9101 struct intel_encoder *encoder;
9102 struct intel_connector *connector;
f6e5b160 9103
9a935856
DV
9104 list_for_each_entry(connector, &dev->mode_config.connector_list,
9105 base.head) {
9106 connector->base.encoder = &connector->new_encoder->base;
9107 }
f6e5b160 9108
9a935856
DV
9109 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9110 base.head) {
9111 encoder->base.crtc = &encoder->new_crtc->base;
9112 }
7668851f
VS
9113
9114 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9115 base.head) {
9116 crtc->base.enabled = crtc->new_enabled;
9117 }
9a935856
DV
9118}
9119
050f7aeb
DV
9120static void
9121connected_sink_compute_bpp(struct intel_connector * connector,
9122 struct intel_crtc_config *pipe_config)
9123{
9124 int bpp = pipe_config->pipe_bpp;
9125
9126 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9127 connector->base.base.id,
9128 drm_get_connector_name(&connector->base));
9129
9130 /* Don't use an invalid EDID bpc value */
9131 if (connector->base.display_info.bpc &&
9132 connector->base.display_info.bpc * 3 < bpp) {
9133 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9134 bpp, connector->base.display_info.bpc*3);
9135 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9136 }
9137
9138 /* Clamp bpp to 8 on screens without EDID 1.4 */
9139 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9140 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9141 bpp);
9142 pipe_config->pipe_bpp = 24;
9143 }
9144}
9145
4e53c2e0 9146static int
050f7aeb
DV
9147compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9148 struct drm_framebuffer *fb,
9149 struct intel_crtc_config *pipe_config)
4e53c2e0 9150{
050f7aeb
DV
9151 struct drm_device *dev = crtc->base.dev;
9152 struct intel_connector *connector;
4e53c2e0
DV
9153 int bpp;
9154
d42264b1
DV
9155 switch (fb->pixel_format) {
9156 case DRM_FORMAT_C8:
4e53c2e0
DV
9157 bpp = 8*3; /* since we go through a colormap */
9158 break;
d42264b1
DV
9159 case DRM_FORMAT_XRGB1555:
9160 case DRM_FORMAT_ARGB1555:
9161 /* checked in intel_framebuffer_init already */
9162 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9163 return -EINVAL;
9164 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9165 bpp = 6*3; /* min is 18bpp */
9166 break;
d42264b1
DV
9167 case DRM_FORMAT_XBGR8888:
9168 case DRM_FORMAT_ABGR8888:
9169 /* checked in intel_framebuffer_init already */
9170 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9171 return -EINVAL;
9172 case DRM_FORMAT_XRGB8888:
9173 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9174 bpp = 8*3;
9175 break;
d42264b1
DV
9176 case DRM_FORMAT_XRGB2101010:
9177 case DRM_FORMAT_ARGB2101010:
9178 case DRM_FORMAT_XBGR2101010:
9179 case DRM_FORMAT_ABGR2101010:
9180 /* checked in intel_framebuffer_init already */
9181 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9182 return -EINVAL;
4e53c2e0
DV
9183 bpp = 10*3;
9184 break;
baba133a 9185 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9186 default:
9187 DRM_DEBUG_KMS("unsupported depth\n");
9188 return -EINVAL;
9189 }
9190
4e53c2e0
DV
9191 pipe_config->pipe_bpp = bpp;
9192
9193 /* Clamp display bpp to EDID value */
9194 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9195 base.head) {
1b829e05
DV
9196 if (!connector->new_encoder ||
9197 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9198 continue;
9199
050f7aeb 9200 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9201 }
9202
9203 return bpp;
9204}
9205
644db711
DV
9206static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9207{
9208 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9209 "type: 0x%x flags: 0x%x\n",
1342830c 9210 mode->crtc_clock,
644db711
DV
9211 mode->crtc_hdisplay, mode->crtc_hsync_start,
9212 mode->crtc_hsync_end, mode->crtc_htotal,
9213 mode->crtc_vdisplay, mode->crtc_vsync_start,
9214 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9215}
9216
c0b03411
DV
9217static void intel_dump_pipe_config(struct intel_crtc *crtc,
9218 struct intel_crtc_config *pipe_config,
9219 const char *context)
9220{
9221 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9222 context, pipe_name(crtc->pipe));
9223
9224 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9225 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9226 pipe_config->pipe_bpp, pipe_config->dither);
9227 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9228 pipe_config->has_pch_encoder,
9229 pipe_config->fdi_lanes,
9230 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9231 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9232 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9233 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9234 pipe_config->has_dp_encoder,
9235 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9236 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9237 pipe_config->dp_m_n.tu);
c0b03411
DV
9238 DRM_DEBUG_KMS("requested mode:\n");
9239 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9240 DRM_DEBUG_KMS("adjusted mode:\n");
9241 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9242 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9243 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9244 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9245 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9246 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9247 pipe_config->gmch_pfit.control,
9248 pipe_config->gmch_pfit.pgm_ratios,
9249 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9250 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9251 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9252 pipe_config->pch_pfit.size,
9253 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9254 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9255 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9256}
9257
bc079e8b
VS
9258static bool encoders_cloneable(const struct intel_encoder *a,
9259 const struct intel_encoder *b)
accfc0c5 9260{
bc079e8b
VS
9261 /* masks could be asymmetric, so check both ways */
9262 return a == b || (a->cloneable & (1 << b->type) &&
9263 b->cloneable & (1 << a->type));
9264}
9265
9266static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9267 struct intel_encoder *encoder)
9268{
9269 struct drm_device *dev = crtc->base.dev;
9270 struct intel_encoder *source_encoder;
9271
9272 list_for_each_entry(source_encoder,
9273 &dev->mode_config.encoder_list, base.head) {
9274 if (source_encoder->new_crtc != crtc)
9275 continue;
9276
9277 if (!encoders_cloneable(encoder, source_encoder))
9278 return false;
9279 }
9280
9281 return true;
9282}
9283
9284static bool check_encoder_cloning(struct intel_crtc *crtc)
9285{
9286 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9287 struct intel_encoder *encoder;
9288
bc079e8b
VS
9289 list_for_each_entry(encoder,
9290 &dev->mode_config.encoder_list, base.head) {
9291 if (encoder->new_crtc != crtc)
accfc0c5
DV
9292 continue;
9293
bc079e8b
VS
9294 if (!check_single_encoder_cloning(crtc, encoder))
9295 return false;
accfc0c5
DV
9296 }
9297
bc079e8b 9298 return true;
accfc0c5
DV
9299}
9300
b8cecdf5
DV
9301static struct intel_crtc_config *
9302intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9303 struct drm_framebuffer *fb,
b8cecdf5 9304 struct drm_display_mode *mode)
ee7b9f93 9305{
7758a113 9306 struct drm_device *dev = crtc->dev;
7758a113 9307 struct intel_encoder *encoder;
b8cecdf5 9308 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9309 int plane_bpp, ret = -EINVAL;
9310 bool retry = true;
ee7b9f93 9311
bc079e8b 9312 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9313 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9314 return ERR_PTR(-EINVAL);
9315 }
9316
b8cecdf5
DV
9317 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9318 if (!pipe_config)
7758a113
DV
9319 return ERR_PTR(-ENOMEM);
9320
b8cecdf5
DV
9321 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9322 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9323
e143a21c
DV
9324 pipe_config->cpu_transcoder =
9325 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9326 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9327
2960bc9c
ID
9328 /*
9329 * Sanitize sync polarity flags based on requested ones. If neither
9330 * positive or negative polarity is requested, treat this as meaning
9331 * negative polarity.
9332 */
9333 if (!(pipe_config->adjusted_mode.flags &
9334 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9335 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9336
9337 if (!(pipe_config->adjusted_mode.flags &
9338 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9339 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9340
050f7aeb
DV
9341 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9342 * plane pixel format and any sink constraints into account. Returns the
9343 * source plane bpp so that dithering can be selected on mismatches
9344 * after encoders and crtc also have had their say. */
9345 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9346 fb, pipe_config);
4e53c2e0
DV
9347 if (plane_bpp < 0)
9348 goto fail;
9349
e41a56be
VS
9350 /*
9351 * Determine the real pipe dimensions. Note that stereo modes can
9352 * increase the actual pipe size due to the frame doubling and
9353 * insertion of additional space for blanks between the frame. This
9354 * is stored in the crtc timings. We use the requested mode to do this
9355 * computation to clearly distinguish it from the adjusted mode, which
9356 * can be changed by the connectors in the below retry loop.
9357 */
9358 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9359 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9360 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9361
e29c22c0 9362encoder_retry:
ef1b460d 9363 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9364 pipe_config->port_clock = 0;
ef1b460d 9365 pipe_config->pixel_multiplier = 1;
ff9a6750 9366
135c81b8 9367 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9368 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9369
7758a113
DV
9370 /* Pass our mode to the connectors and the CRTC to give them a chance to
9371 * adjust it according to limitations or connector properties, and also
9372 * a chance to reject the mode entirely.
47f1c6c9 9373 */
7758a113
DV
9374 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9375 base.head) {
47f1c6c9 9376
7758a113
DV
9377 if (&encoder->new_crtc->base != crtc)
9378 continue;
7ae89233 9379
efea6e8e
DV
9380 if (!(encoder->compute_config(encoder, pipe_config))) {
9381 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9382 goto fail;
9383 }
ee7b9f93 9384 }
47f1c6c9 9385
ff9a6750
DV
9386 /* Set default port clock if not overwritten by the encoder. Needs to be
9387 * done afterwards in case the encoder adjusts the mode. */
9388 if (!pipe_config->port_clock)
241bfc38
DL
9389 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9390 * pipe_config->pixel_multiplier;
ff9a6750 9391
a43f6e0f 9392 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9393 if (ret < 0) {
7758a113
DV
9394 DRM_DEBUG_KMS("CRTC fixup failed\n");
9395 goto fail;
ee7b9f93 9396 }
e29c22c0
DV
9397
9398 if (ret == RETRY) {
9399 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9400 ret = -EINVAL;
9401 goto fail;
9402 }
9403
9404 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9405 retry = false;
9406 goto encoder_retry;
9407 }
9408
4e53c2e0
DV
9409 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9410 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9411 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9412
b8cecdf5 9413 return pipe_config;
7758a113 9414fail:
b8cecdf5 9415 kfree(pipe_config);
e29c22c0 9416 return ERR_PTR(ret);
ee7b9f93 9417}
47f1c6c9 9418
e2e1ed41
DV
9419/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9420 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9421static void
9422intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9423 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9424{
9425 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9426 struct drm_device *dev = crtc->dev;
9427 struct intel_encoder *encoder;
9428 struct intel_connector *connector;
9429 struct drm_crtc *tmp_crtc;
79e53945 9430
e2e1ed41 9431 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9432
e2e1ed41
DV
9433 /* Check which crtcs have changed outputs connected to them, these need
9434 * to be part of the prepare_pipes mask. We don't (yet) support global
9435 * modeset across multiple crtcs, so modeset_pipes will only have one
9436 * bit set at most. */
9437 list_for_each_entry(connector, &dev->mode_config.connector_list,
9438 base.head) {
9439 if (connector->base.encoder == &connector->new_encoder->base)
9440 continue;
79e53945 9441
e2e1ed41
DV
9442 if (connector->base.encoder) {
9443 tmp_crtc = connector->base.encoder->crtc;
9444
9445 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9446 }
9447
9448 if (connector->new_encoder)
9449 *prepare_pipes |=
9450 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9451 }
9452
e2e1ed41
DV
9453 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9454 base.head) {
9455 if (encoder->base.crtc == &encoder->new_crtc->base)
9456 continue;
9457
9458 if (encoder->base.crtc) {
9459 tmp_crtc = encoder->base.crtc;
9460
9461 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9462 }
9463
9464 if (encoder->new_crtc)
9465 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9466 }
9467
7668851f 9468 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9469 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9470 base.head) {
7668851f 9471 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9472 continue;
7e7d76c3 9473
7668851f 9474 if (!intel_crtc->new_enabled)
e2e1ed41 9475 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9476 else
9477 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9478 }
9479
e2e1ed41
DV
9480
9481 /* set_mode is also used to update properties on life display pipes. */
9482 intel_crtc = to_intel_crtc(crtc);
7668851f 9483 if (intel_crtc->new_enabled)
e2e1ed41
DV
9484 *prepare_pipes |= 1 << intel_crtc->pipe;
9485
b6c5164d
DV
9486 /*
9487 * For simplicity do a full modeset on any pipe where the output routing
9488 * changed. We could be more clever, but that would require us to be
9489 * more careful with calling the relevant encoder->mode_set functions.
9490 */
e2e1ed41
DV
9491 if (*prepare_pipes)
9492 *modeset_pipes = *prepare_pipes;
9493
9494 /* ... and mask these out. */
9495 *modeset_pipes &= ~(*disable_pipes);
9496 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9497
9498 /*
9499 * HACK: We don't (yet) fully support global modesets. intel_set_config
9500 * obies this rule, but the modeset restore mode of
9501 * intel_modeset_setup_hw_state does not.
9502 */
9503 *modeset_pipes &= 1 << intel_crtc->pipe;
9504 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9505
9506 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9507 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9508}
79e53945 9509
ea9d758d 9510static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9511{
ea9d758d 9512 struct drm_encoder *encoder;
f6e5b160 9513 struct drm_device *dev = crtc->dev;
f6e5b160 9514
ea9d758d
DV
9515 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9516 if (encoder->crtc == crtc)
9517 return true;
9518
9519 return false;
9520}
9521
9522static void
9523intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9524{
9525 struct intel_encoder *intel_encoder;
9526 struct intel_crtc *intel_crtc;
9527 struct drm_connector *connector;
9528
9529 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9530 base.head) {
9531 if (!intel_encoder->base.crtc)
9532 continue;
9533
9534 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9535
9536 if (prepare_pipes & (1 << intel_crtc->pipe))
9537 intel_encoder->connectors_active = false;
9538 }
9539
9540 intel_modeset_commit_output_state(dev);
9541
7668851f 9542 /* Double check state. */
ea9d758d
DV
9543 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9544 base.head) {
7668851f 9545 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9546 WARN_ON(intel_crtc->new_config &&
9547 intel_crtc->new_config != &intel_crtc->config);
9548 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9549 }
9550
9551 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9552 if (!connector->encoder || !connector->encoder->crtc)
9553 continue;
9554
9555 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9556
9557 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9558 struct drm_property *dpms_property =
9559 dev->mode_config.dpms_property;
9560
ea9d758d 9561 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9562 drm_object_property_set_value(&connector->base,
68d34720
DV
9563 dpms_property,
9564 DRM_MODE_DPMS_ON);
ea9d758d
DV
9565
9566 intel_encoder = to_intel_encoder(connector->encoder);
9567 intel_encoder->connectors_active = true;
9568 }
9569 }
9570
9571}
9572
3bd26263 9573static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9574{
3bd26263 9575 int diff;
f1f644dc
JB
9576
9577 if (clock1 == clock2)
9578 return true;
9579
9580 if (!clock1 || !clock2)
9581 return false;
9582
9583 diff = abs(clock1 - clock2);
9584
9585 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9586 return true;
9587
9588 return false;
9589}
9590
25c5b266
DV
9591#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9592 list_for_each_entry((intel_crtc), \
9593 &(dev)->mode_config.crtc_list, \
9594 base.head) \
0973f18f 9595 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9596
0e8ffe1b 9597static bool
2fa2fe9a
DV
9598intel_pipe_config_compare(struct drm_device *dev,
9599 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9600 struct intel_crtc_config *pipe_config)
9601{
66e985c0
DV
9602#define PIPE_CONF_CHECK_X(name) \
9603 if (current_config->name != pipe_config->name) { \
9604 DRM_ERROR("mismatch in " #name " " \
9605 "(expected 0x%08x, found 0x%08x)\n", \
9606 current_config->name, \
9607 pipe_config->name); \
9608 return false; \
9609 }
9610
08a24034
DV
9611#define PIPE_CONF_CHECK_I(name) \
9612 if (current_config->name != pipe_config->name) { \
9613 DRM_ERROR("mismatch in " #name " " \
9614 "(expected %i, found %i)\n", \
9615 current_config->name, \
9616 pipe_config->name); \
9617 return false; \
88adfff1
DV
9618 }
9619
1bd1bd80
DV
9620#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9621 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9622 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9623 "(expected %i, found %i)\n", \
9624 current_config->name & (mask), \
9625 pipe_config->name & (mask)); \
9626 return false; \
9627 }
9628
5e550656
VS
9629#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9630 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9631 DRM_ERROR("mismatch in " #name " " \
9632 "(expected %i, found %i)\n", \
9633 current_config->name, \
9634 pipe_config->name); \
9635 return false; \
9636 }
9637
bb760063
DV
9638#define PIPE_CONF_QUIRK(quirk) \
9639 ((current_config->quirks | pipe_config->quirks) & (quirk))
9640
eccb140b
DV
9641 PIPE_CONF_CHECK_I(cpu_transcoder);
9642
08a24034
DV
9643 PIPE_CONF_CHECK_I(has_pch_encoder);
9644 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9645 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9646 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9647 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9648 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9649 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9650
eb14cb74
VS
9651 PIPE_CONF_CHECK_I(has_dp_encoder);
9652 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9653 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9654 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9655 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9656 PIPE_CONF_CHECK_I(dp_m_n.tu);
9657
1bd1bd80
DV
9658 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9659 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9660 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9661 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9662 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9663 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9664
9665 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9666 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9667 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9668 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9669 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9670 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9671
c93f54cf 9672 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9673
1bd1bd80
DV
9674 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9675 DRM_MODE_FLAG_INTERLACE);
9676
bb760063
DV
9677 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9678 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9679 DRM_MODE_FLAG_PHSYNC);
9680 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9681 DRM_MODE_FLAG_NHSYNC);
9682 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9683 DRM_MODE_FLAG_PVSYNC);
9684 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9685 DRM_MODE_FLAG_NVSYNC);
9686 }
045ac3b5 9687
37327abd
VS
9688 PIPE_CONF_CHECK_I(pipe_src_w);
9689 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9690
2fa2fe9a
DV
9691 PIPE_CONF_CHECK_I(gmch_pfit.control);
9692 /* pfit ratios are autocomputed by the hw on gen4+ */
9693 if (INTEL_INFO(dev)->gen < 4)
9694 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9695 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9696 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9697 if (current_config->pch_pfit.enabled) {
9698 PIPE_CONF_CHECK_I(pch_pfit.pos);
9699 PIPE_CONF_CHECK_I(pch_pfit.size);
9700 }
2fa2fe9a 9701
e59150dc
JB
9702 /* BDW+ don't expose a synchronous way to read the state */
9703 if (IS_HASWELL(dev))
9704 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9705
282740f7
VS
9706 PIPE_CONF_CHECK_I(double_wide);
9707
c0d43d62 9708 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9709 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9710 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9711 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9712 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9713
42571aef
VS
9714 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9715 PIPE_CONF_CHECK_I(pipe_bpp);
9716
a9a7e98a
JB
9717 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9718 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9719
66e985c0 9720#undef PIPE_CONF_CHECK_X
08a24034 9721#undef PIPE_CONF_CHECK_I
1bd1bd80 9722#undef PIPE_CONF_CHECK_FLAGS
5e550656 9723#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9724#undef PIPE_CONF_QUIRK
88adfff1 9725
0e8ffe1b
DV
9726 return true;
9727}
9728
91d1b4bd
DV
9729static void
9730check_connector_state(struct drm_device *dev)
8af6cf88 9731{
8af6cf88
DV
9732 struct intel_connector *connector;
9733
9734 list_for_each_entry(connector, &dev->mode_config.connector_list,
9735 base.head) {
9736 /* This also checks the encoder/connector hw state with the
9737 * ->get_hw_state callbacks. */
9738 intel_connector_check_state(connector);
9739
9740 WARN(&connector->new_encoder->base != connector->base.encoder,
9741 "connector's staged encoder doesn't match current encoder\n");
9742 }
91d1b4bd
DV
9743}
9744
9745static void
9746check_encoder_state(struct drm_device *dev)
9747{
9748 struct intel_encoder *encoder;
9749 struct intel_connector *connector;
8af6cf88
DV
9750
9751 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9752 base.head) {
9753 bool enabled = false;
9754 bool active = false;
9755 enum pipe pipe, tracked_pipe;
9756
9757 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9758 encoder->base.base.id,
9759 drm_get_encoder_name(&encoder->base));
9760
9761 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9762 "encoder's stage crtc doesn't match current crtc\n");
9763 WARN(encoder->connectors_active && !encoder->base.crtc,
9764 "encoder's active_connectors set, but no crtc\n");
9765
9766 list_for_each_entry(connector, &dev->mode_config.connector_list,
9767 base.head) {
9768 if (connector->base.encoder != &encoder->base)
9769 continue;
9770 enabled = true;
9771 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9772 active = true;
9773 }
9774 WARN(!!encoder->base.crtc != enabled,
9775 "encoder's enabled state mismatch "
9776 "(expected %i, found %i)\n",
9777 !!encoder->base.crtc, enabled);
9778 WARN(active && !encoder->base.crtc,
9779 "active encoder with no crtc\n");
9780
9781 WARN(encoder->connectors_active != active,
9782 "encoder's computed active state doesn't match tracked active state "
9783 "(expected %i, found %i)\n", active, encoder->connectors_active);
9784
9785 active = encoder->get_hw_state(encoder, &pipe);
9786 WARN(active != encoder->connectors_active,
9787 "encoder's hw state doesn't match sw tracking "
9788 "(expected %i, found %i)\n",
9789 encoder->connectors_active, active);
9790
9791 if (!encoder->base.crtc)
9792 continue;
9793
9794 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9795 WARN(active && pipe != tracked_pipe,
9796 "active encoder's pipe doesn't match"
9797 "(expected %i, found %i)\n",
9798 tracked_pipe, pipe);
9799
9800 }
91d1b4bd
DV
9801}
9802
9803static void
9804check_crtc_state(struct drm_device *dev)
9805{
9806 drm_i915_private_t *dev_priv = dev->dev_private;
9807 struct intel_crtc *crtc;
9808 struct intel_encoder *encoder;
9809 struct intel_crtc_config pipe_config;
8af6cf88
DV
9810
9811 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9812 base.head) {
9813 bool enabled = false;
9814 bool active = false;
9815
045ac3b5
JB
9816 memset(&pipe_config, 0, sizeof(pipe_config));
9817
8af6cf88
DV
9818 DRM_DEBUG_KMS("[CRTC:%d]\n",
9819 crtc->base.base.id);
9820
9821 WARN(crtc->active && !crtc->base.enabled,
9822 "active crtc, but not enabled in sw tracking\n");
9823
9824 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9825 base.head) {
9826 if (encoder->base.crtc != &crtc->base)
9827 continue;
9828 enabled = true;
9829 if (encoder->connectors_active)
9830 active = true;
9831 }
6c49f241 9832
8af6cf88
DV
9833 WARN(active != crtc->active,
9834 "crtc's computed active state doesn't match tracked active state "
9835 "(expected %i, found %i)\n", active, crtc->active);
9836 WARN(enabled != crtc->base.enabled,
9837 "crtc's computed enabled state doesn't match tracked enabled state "
9838 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9839
0e8ffe1b
DV
9840 active = dev_priv->display.get_pipe_config(crtc,
9841 &pipe_config);
d62cf62a
DV
9842
9843 /* hw state is inconsistent with the pipe A quirk */
9844 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9845 active = crtc->active;
9846
6c49f241
DV
9847 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9848 base.head) {
3eaba51c 9849 enum pipe pipe;
6c49f241
DV
9850 if (encoder->base.crtc != &crtc->base)
9851 continue;
1d37b689 9852 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9853 encoder->get_config(encoder, &pipe_config);
9854 }
9855
0e8ffe1b
DV
9856 WARN(crtc->active != active,
9857 "crtc active state doesn't match with hw state "
9858 "(expected %i, found %i)\n", crtc->active, active);
9859
c0b03411
DV
9860 if (active &&
9861 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9862 WARN(1, "pipe state doesn't match!\n");
9863 intel_dump_pipe_config(crtc, &pipe_config,
9864 "[hw state]");
9865 intel_dump_pipe_config(crtc, &crtc->config,
9866 "[sw state]");
9867 }
8af6cf88
DV
9868 }
9869}
9870
91d1b4bd
DV
9871static void
9872check_shared_dpll_state(struct drm_device *dev)
9873{
9874 drm_i915_private_t *dev_priv = dev->dev_private;
9875 struct intel_crtc *crtc;
9876 struct intel_dpll_hw_state dpll_hw_state;
9877 int i;
5358901f
DV
9878
9879 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9880 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9881 int enabled_crtcs = 0, active_crtcs = 0;
9882 bool active;
9883
9884 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9885
9886 DRM_DEBUG_KMS("%s\n", pll->name);
9887
9888 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9889
9890 WARN(pll->active > pll->refcount,
9891 "more active pll users than references: %i vs %i\n",
9892 pll->active, pll->refcount);
9893 WARN(pll->active && !pll->on,
9894 "pll in active use but not on in sw tracking\n");
35c95375
DV
9895 WARN(pll->on && !pll->active,
9896 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9897 WARN(pll->on != active,
9898 "pll on state mismatch (expected %i, found %i)\n",
9899 pll->on, active);
9900
9901 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9902 base.head) {
9903 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9904 enabled_crtcs++;
9905 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9906 active_crtcs++;
9907 }
9908 WARN(pll->active != active_crtcs,
9909 "pll active crtcs mismatch (expected %i, found %i)\n",
9910 pll->active, active_crtcs);
9911 WARN(pll->refcount != enabled_crtcs,
9912 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9913 pll->refcount, enabled_crtcs);
66e985c0
DV
9914
9915 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9916 sizeof(dpll_hw_state)),
9917 "pll hw state mismatch\n");
5358901f 9918 }
8af6cf88
DV
9919}
9920
91d1b4bd
DV
9921void
9922intel_modeset_check_state(struct drm_device *dev)
9923{
9924 check_connector_state(dev);
9925 check_encoder_state(dev);
9926 check_crtc_state(dev);
9927 check_shared_dpll_state(dev);
9928}
9929
18442d08
VS
9930void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9931 int dotclock)
9932{
9933 /*
9934 * FDI already provided one idea for the dotclock.
9935 * Yell if the encoder disagrees.
9936 */
241bfc38 9937 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9938 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9939 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9940}
9941
f30da187
DV
9942static int __intel_set_mode(struct drm_crtc *crtc,
9943 struct drm_display_mode *mode,
9944 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9945{
9946 struct drm_device *dev = crtc->dev;
dbf2b54e 9947 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9948 struct drm_display_mode *saved_mode;
b8cecdf5 9949 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9950 struct intel_crtc *intel_crtc;
9951 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9952 int ret = 0;
a6778b3c 9953
4b4b9238 9954 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9955 if (!saved_mode)
9956 return -ENOMEM;
a6778b3c 9957
e2e1ed41 9958 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9959 &prepare_pipes, &disable_pipes);
9960
3ac18232 9961 *saved_mode = crtc->mode;
a6778b3c 9962
25c5b266
DV
9963 /* Hack: Because we don't (yet) support global modeset on multiple
9964 * crtcs, we don't keep track of the new mode for more than one crtc.
9965 * Hence simply check whether any bit is set in modeset_pipes in all the
9966 * pieces of code that are not yet converted to deal with mutliple crtcs
9967 * changing their mode at the same time. */
25c5b266 9968 if (modeset_pipes) {
4e53c2e0 9969 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9970 if (IS_ERR(pipe_config)) {
9971 ret = PTR_ERR(pipe_config);
9972 pipe_config = NULL;
9973
3ac18232 9974 goto out;
25c5b266 9975 }
c0b03411
DV
9976 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9977 "[modeset]");
50741abc 9978 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9979 }
a6778b3c 9980
30a970c6
JB
9981 /*
9982 * See if the config requires any additional preparation, e.g.
9983 * to adjust global state with pipes off. We need to do this
9984 * here so we can get the modeset_pipe updated config for the new
9985 * mode set on this crtc. For other crtcs we need to use the
9986 * adjusted_mode bits in the crtc directly.
9987 */
c164f833 9988 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9989 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9990
c164f833
VS
9991 /* may have added more to prepare_pipes than we should */
9992 prepare_pipes &= ~disable_pipes;
9993 }
9994
460da916
DV
9995 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9996 intel_crtc_disable(&intel_crtc->base);
9997
ea9d758d
DV
9998 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9999 if (intel_crtc->base.enabled)
10000 dev_priv->display.crtc_disable(&intel_crtc->base);
10001 }
a6778b3c 10002
6c4c86f5
DV
10003 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10004 * to set it here already despite that we pass it down the callchain.
f6e5b160 10005 */
b8cecdf5 10006 if (modeset_pipes) {
25c5b266 10007 crtc->mode = *mode;
b8cecdf5
DV
10008 /* mode_set/enable/disable functions rely on a correct pipe
10009 * config. */
10010 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10011 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10012
10013 /*
10014 * Calculate and store various constants which
10015 * are later needed by vblank and swap-completion
10016 * timestamping. They are derived from true hwmode.
10017 */
10018 drm_calc_timestamping_constants(crtc,
10019 &pipe_config->adjusted_mode);
b8cecdf5 10020 }
7758a113 10021
ea9d758d
DV
10022 /* Only after disabling all output pipelines that will be changed can we
10023 * update the the output configuration. */
10024 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10025
47fab737
DV
10026 if (dev_priv->display.modeset_global_resources)
10027 dev_priv->display.modeset_global_resources(dev);
10028
a6778b3c
DV
10029 /* Set up the DPLL and any encoders state that needs to adjust or depend
10030 * on the DPLL.
f6e5b160 10031 */
25c5b266 10032 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 10033 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
10034 x, y, fb);
10035 if (ret)
10036 goto done;
a6778b3c
DV
10037 }
10038
10039 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
10040 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10041 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 10042
a6778b3c
DV
10043 /* FIXME: add subpixel order */
10044done:
4b4b9238 10045 if (ret && crtc->enabled)
3ac18232 10046 crtc->mode = *saved_mode;
a6778b3c 10047
3ac18232 10048out:
b8cecdf5 10049 kfree(pipe_config);
3ac18232 10050 kfree(saved_mode);
a6778b3c 10051 return ret;
f6e5b160
CW
10052}
10053
e7457a9a
DL
10054static int intel_set_mode(struct drm_crtc *crtc,
10055 struct drm_display_mode *mode,
10056 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10057{
10058 int ret;
10059
10060 ret = __intel_set_mode(crtc, mode, x, y, fb);
10061
10062 if (ret == 0)
10063 intel_modeset_check_state(crtc->dev);
10064
10065 return ret;
10066}
10067
c0c36b94
CW
10068void intel_crtc_restore_mode(struct drm_crtc *crtc)
10069{
10070 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
10071}
10072
25c5b266
DV
10073#undef for_each_intel_crtc_masked
10074
d9e55608
DV
10075static void intel_set_config_free(struct intel_set_config *config)
10076{
10077 if (!config)
10078 return;
10079
1aa4b628
DV
10080 kfree(config->save_connector_encoders);
10081 kfree(config->save_encoder_crtcs);
7668851f 10082 kfree(config->save_crtc_enabled);
d9e55608
DV
10083 kfree(config);
10084}
10085
85f9eb71
DV
10086static int intel_set_config_save_state(struct drm_device *dev,
10087 struct intel_set_config *config)
10088{
7668851f 10089 struct drm_crtc *crtc;
85f9eb71
DV
10090 struct drm_encoder *encoder;
10091 struct drm_connector *connector;
10092 int count;
10093
7668851f
VS
10094 config->save_crtc_enabled =
10095 kcalloc(dev->mode_config.num_crtc,
10096 sizeof(bool), GFP_KERNEL);
10097 if (!config->save_crtc_enabled)
10098 return -ENOMEM;
10099
1aa4b628
DV
10100 config->save_encoder_crtcs =
10101 kcalloc(dev->mode_config.num_encoder,
10102 sizeof(struct drm_crtc *), GFP_KERNEL);
10103 if (!config->save_encoder_crtcs)
85f9eb71
DV
10104 return -ENOMEM;
10105
1aa4b628
DV
10106 config->save_connector_encoders =
10107 kcalloc(dev->mode_config.num_connector,
10108 sizeof(struct drm_encoder *), GFP_KERNEL);
10109 if (!config->save_connector_encoders)
85f9eb71
DV
10110 return -ENOMEM;
10111
10112 /* Copy data. Note that driver private data is not affected.
10113 * Should anything bad happen only the expected state is
10114 * restored, not the drivers personal bookkeeping.
10115 */
7668851f
VS
10116 count = 0;
10117 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10118 config->save_crtc_enabled[count++] = crtc->enabled;
10119 }
10120
85f9eb71
DV
10121 count = 0;
10122 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10123 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10124 }
10125
10126 count = 0;
10127 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10128 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10129 }
10130
10131 return 0;
10132}
10133
10134static void intel_set_config_restore_state(struct drm_device *dev,
10135 struct intel_set_config *config)
10136{
7668851f 10137 struct intel_crtc *crtc;
9a935856
DV
10138 struct intel_encoder *encoder;
10139 struct intel_connector *connector;
85f9eb71
DV
10140 int count;
10141
7668851f
VS
10142 count = 0;
10143 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10144 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10145
10146 if (crtc->new_enabled)
10147 crtc->new_config = &crtc->config;
10148 else
10149 crtc->new_config = NULL;
7668851f
VS
10150 }
10151
85f9eb71 10152 count = 0;
9a935856
DV
10153 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10154 encoder->new_crtc =
10155 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10156 }
10157
10158 count = 0;
9a935856
DV
10159 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10160 connector->new_encoder =
10161 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10162 }
10163}
10164
e3de42b6 10165static bool
2e57f47d 10166is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10167{
10168 int i;
10169
2e57f47d
CW
10170 if (set->num_connectors == 0)
10171 return false;
10172
10173 if (WARN_ON(set->connectors == NULL))
10174 return false;
10175
10176 for (i = 0; i < set->num_connectors; i++)
10177 if (set->connectors[i]->encoder &&
10178 set->connectors[i]->encoder->crtc == set->crtc &&
10179 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10180 return true;
10181
10182 return false;
10183}
10184
5e2b584e
DV
10185static void
10186intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10187 struct intel_set_config *config)
10188{
10189
10190 /* We should be able to check here if the fb has the same properties
10191 * and then just flip_or_move it */
2e57f47d
CW
10192 if (is_crtc_connector_off(set)) {
10193 config->mode_changed = true;
e3de42b6 10194 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
10195 /* If we have no fb then treat it as a full mode set */
10196 if (set->crtc->fb == NULL) {
319d9827
JB
10197 struct intel_crtc *intel_crtc =
10198 to_intel_crtc(set->crtc);
10199
d330a953 10200 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10201 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10202 config->fb_changed = true;
10203 } else {
10204 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10205 config->mode_changed = true;
10206 }
5e2b584e
DV
10207 } else if (set->fb == NULL) {
10208 config->mode_changed = true;
72f4901e
DV
10209 } else if (set->fb->pixel_format !=
10210 set->crtc->fb->pixel_format) {
5e2b584e 10211 config->mode_changed = true;
e3de42b6 10212 } else {
5e2b584e 10213 config->fb_changed = true;
e3de42b6 10214 }
5e2b584e
DV
10215 }
10216
835c5873 10217 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10218 config->fb_changed = true;
10219
10220 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10221 DRM_DEBUG_KMS("modes are different, full mode set\n");
10222 drm_mode_debug_printmodeline(&set->crtc->mode);
10223 drm_mode_debug_printmodeline(set->mode);
10224 config->mode_changed = true;
10225 }
a1d95703
CW
10226
10227 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10228 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10229}
10230
2e431051 10231static int
9a935856
DV
10232intel_modeset_stage_output_state(struct drm_device *dev,
10233 struct drm_mode_set *set,
10234 struct intel_set_config *config)
50f56119 10235{
9a935856
DV
10236 struct intel_connector *connector;
10237 struct intel_encoder *encoder;
7668851f 10238 struct intel_crtc *crtc;
f3f08572 10239 int ro;
50f56119 10240
9abdda74 10241 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10242 * of connectors. For paranoia, double-check this. */
10243 WARN_ON(!set->fb && (set->num_connectors != 0));
10244 WARN_ON(set->fb && (set->num_connectors == 0));
10245
9a935856
DV
10246 list_for_each_entry(connector, &dev->mode_config.connector_list,
10247 base.head) {
10248 /* Otherwise traverse passed in connector list and get encoders
10249 * for them. */
50f56119 10250 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10251 if (set->connectors[ro] == &connector->base) {
10252 connector->new_encoder = connector->encoder;
50f56119
DV
10253 break;
10254 }
10255 }
10256
9a935856
DV
10257 /* If we disable the crtc, disable all its connectors. Also, if
10258 * the connector is on the changing crtc but not on the new
10259 * connector list, disable it. */
10260 if ((!set->fb || ro == set->num_connectors) &&
10261 connector->base.encoder &&
10262 connector->base.encoder->crtc == set->crtc) {
10263 connector->new_encoder = NULL;
10264
10265 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10266 connector->base.base.id,
10267 drm_get_connector_name(&connector->base));
10268 }
10269
10270
10271 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10272 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10273 config->mode_changed = true;
50f56119
DV
10274 }
10275 }
9a935856 10276 /* connector->new_encoder is now updated for all connectors. */
50f56119 10277
9a935856 10278 /* Update crtc of enabled connectors. */
9a935856
DV
10279 list_for_each_entry(connector, &dev->mode_config.connector_list,
10280 base.head) {
7668851f
VS
10281 struct drm_crtc *new_crtc;
10282
9a935856 10283 if (!connector->new_encoder)
50f56119
DV
10284 continue;
10285
9a935856 10286 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10287
10288 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10289 if (set->connectors[ro] == &connector->base)
50f56119
DV
10290 new_crtc = set->crtc;
10291 }
10292
10293 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10294 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10295 new_crtc)) {
5e2b584e 10296 return -EINVAL;
50f56119 10297 }
9a935856
DV
10298 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10299
10300 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10301 connector->base.base.id,
10302 drm_get_connector_name(&connector->base),
10303 new_crtc->base.id);
10304 }
10305
10306 /* Check for any encoders that needs to be disabled. */
10307 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10308 base.head) {
5a65f358 10309 int num_connectors = 0;
9a935856
DV
10310 list_for_each_entry(connector,
10311 &dev->mode_config.connector_list,
10312 base.head) {
10313 if (connector->new_encoder == encoder) {
10314 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10315 num_connectors++;
9a935856
DV
10316 }
10317 }
5a65f358
PZ
10318
10319 if (num_connectors == 0)
10320 encoder->new_crtc = NULL;
10321 else if (num_connectors > 1)
10322 return -EINVAL;
10323
9a935856
DV
10324 /* Only now check for crtc changes so we don't miss encoders
10325 * that will be disabled. */
10326 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10327 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10328 config->mode_changed = true;
50f56119
DV
10329 }
10330 }
9a935856 10331 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10332
7668851f
VS
10333 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10334 base.head) {
10335 crtc->new_enabled = false;
10336
10337 list_for_each_entry(encoder,
10338 &dev->mode_config.encoder_list,
10339 base.head) {
10340 if (encoder->new_crtc == crtc) {
10341 crtc->new_enabled = true;
10342 break;
10343 }
10344 }
10345
10346 if (crtc->new_enabled != crtc->base.enabled) {
10347 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10348 crtc->new_enabled ? "en" : "dis");
10349 config->mode_changed = true;
10350 }
7bd0a8e7
VS
10351
10352 if (crtc->new_enabled)
10353 crtc->new_config = &crtc->config;
10354 else
10355 crtc->new_config = NULL;
7668851f
VS
10356 }
10357
2e431051
DV
10358 return 0;
10359}
10360
7d00a1f5
VS
10361static void disable_crtc_nofb(struct intel_crtc *crtc)
10362{
10363 struct drm_device *dev = crtc->base.dev;
10364 struct intel_encoder *encoder;
10365 struct intel_connector *connector;
10366
10367 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10368 pipe_name(crtc->pipe));
10369
10370 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10371 if (connector->new_encoder &&
10372 connector->new_encoder->new_crtc == crtc)
10373 connector->new_encoder = NULL;
10374 }
10375
10376 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10377 if (encoder->new_crtc == crtc)
10378 encoder->new_crtc = NULL;
10379 }
10380
10381 crtc->new_enabled = false;
7bd0a8e7 10382 crtc->new_config = NULL;
7d00a1f5
VS
10383}
10384
2e431051
DV
10385static int intel_crtc_set_config(struct drm_mode_set *set)
10386{
10387 struct drm_device *dev;
2e431051
DV
10388 struct drm_mode_set save_set;
10389 struct intel_set_config *config;
10390 int ret;
2e431051 10391
8d3e375e
DV
10392 BUG_ON(!set);
10393 BUG_ON(!set->crtc);
10394 BUG_ON(!set->crtc->helper_private);
2e431051 10395
7e53f3a4
DV
10396 /* Enforce sane interface api - has been abused by the fb helper. */
10397 BUG_ON(!set->mode && set->fb);
10398 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10399
2e431051
DV
10400 if (set->fb) {
10401 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10402 set->crtc->base.id, set->fb->base.id,
10403 (int)set->num_connectors, set->x, set->y);
10404 } else {
10405 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10406 }
10407
10408 dev = set->crtc->dev;
10409
10410 ret = -ENOMEM;
10411 config = kzalloc(sizeof(*config), GFP_KERNEL);
10412 if (!config)
10413 goto out_config;
10414
10415 ret = intel_set_config_save_state(dev, config);
10416 if (ret)
10417 goto out_config;
10418
10419 save_set.crtc = set->crtc;
10420 save_set.mode = &set->crtc->mode;
10421 save_set.x = set->crtc->x;
10422 save_set.y = set->crtc->y;
10423 save_set.fb = set->crtc->fb;
10424
10425 /* Compute whether we need a full modeset, only an fb base update or no
10426 * change at all. In the future we might also check whether only the
10427 * mode changed, e.g. for LVDS where we only change the panel fitter in
10428 * such cases. */
10429 intel_set_config_compute_mode_changes(set, config);
10430
9a935856 10431 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10432 if (ret)
10433 goto fail;
10434
5e2b584e 10435 if (config->mode_changed) {
c0c36b94
CW
10436 ret = intel_set_mode(set->crtc, set->mode,
10437 set->x, set->y, set->fb);
5e2b584e 10438 } else if (config->fb_changed) {
4878cae2
VS
10439 intel_crtc_wait_for_pending_flips(set->crtc);
10440
4f660f49 10441 ret = intel_pipe_set_base(set->crtc,
94352cf9 10442 set->x, set->y, set->fb);
7ca51a3a
JB
10443 /*
10444 * In the fastboot case this may be our only check of the
10445 * state after boot. It would be better to only do it on
10446 * the first update, but we don't have a nice way of doing that
10447 * (and really, set_config isn't used much for high freq page
10448 * flipping, so increasing its cost here shouldn't be a big
10449 * deal).
10450 */
d330a953 10451 if (i915.fastboot && ret == 0)
7ca51a3a 10452 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10453 }
10454
2d05eae1 10455 if (ret) {
bf67dfeb
DV
10456 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10457 set->crtc->base.id, ret);
50f56119 10458fail:
2d05eae1 10459 intel_set_config_restore_state(dev, config);
50f56119 10460
7d00a1f5
VS
10461 /*
10462 * HACK: if the pipe was on, but we didn't have a framebuffer,
10463 * force the pipe off to avoid oopsing in the modeset code
10464 * due to fb==NULL. This should only happen during boot since
10465 * we don't yet reconstruct the FB from the hardware state.
10466 */
10467 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10468 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10469
2d05eae1
CW
10470 /* Try to restore the config */
10471 if (config->mode_changed &&
10472 intel_set_mode(save_set.crtc, save_set.mode,
10473 save_set.x, save_set.y, save_set.fb))
10474 DRM_ERROR("failed to restore config after modeset failure\n");
10475 }
50f56119 10476
d9e55608
DV
10477out_config:
10478 intel_set_config_free(config);
50f56119
DV
10479 return ret;
10480}
f6e5b160
CW
10481
10482static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10483 .cursor_set = intel_crtc_cursor_set,
10484 .cursor_move = intel_crtc_cursor_move,
10485 .gamma_set = intel_crtc_gamma_set,
50f56119 10486 .set_config = intel_crtc_set_config,
f6e5b160
CW
10487 .destroy = intel_crtc_destroy,
10488 .page_flip = intel_crtc_page_flip,
10489};
10490
79f689aa
PZ
10491static void intel_cpu_pll_init(struct drm_device *dev)
10492{
affa9354 10493 if (HAS_DDI(dev))
79f689aa
PZ
10494 intel_ddi_pll_init(dev);
10495}
10496
5358901f
DV
10497static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10498 struct intel_shared_dpll *pll,
10499 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10500{
5358901f 10501 uint32_t val;
ee7b9f93 10502
5358901f 10503 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10504 hw_state->dpll = val;
10505 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10506 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10507
10508 return val & DPLL_VCO_ENABLE;
10509}
10510
15bdd4cf
DV
10511static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10512 struct intel_shared_dpll *pll)
10513{
10514 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10515 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10516}
10517
e7b903d2
DV
10518static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10519 struct intel_shared_dpll *pll)
10520{
e7b903d2 10521 /* PCH refclock must be enabled first */
89eff4be 10522 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10523
15bdd4cf
DV
10524 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10525
10526 /* Wait for the clocks to stabilize. */
10527 POSTING_READ(PCH_DPLL(pll->id));
10528 udelay(150);
10529
10530 /* The pixel multiplier can only be updated once the
10531 * DPLL is enabled and the clocks are stable.
10532 *
10533 * So write it again.
10534 */
10535 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10536 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10537 udelay(200);
10538}
10539
10540static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10541 struct intel_shared_dpll *pll)
10542{
10543 struct drm_device *dev = dev_priv->dev;
10544 struct intel_crtc *crtc;
e7b903d2
DV
10545
10546 /* Make sure no transcoder isn't still depending on us. */
10547 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10548 if (intel_crtc_to_shared_dpll(crtc) == pll)
10549 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10550 }
10551
15bdd4cf
DV
10552 I915_WRITE(PCH_DPLL(pll->id), 0);
10553 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10554 udelay(200);
10555}
10556
46edb027
DV
10557static char *ibx_pch_dpll_names[] = {
10558 "PCH DPLL A",
10559 "PCH DPLL B",
10560};
10561
7c74ade1 10562static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10563{
e7b903d2 10564 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10565 int i;
10566
7c74ade1 10567 dev_priv->num_shared_dpll = 2;
ee7b9f93 10568
e72f9fbf 10569 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10570 dev_priv->shared_dplls[i].id = i;
10571 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10572 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10573 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10574 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10575 dev_priv->shared_dplls[i].get_hw_state =
10576 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10577 }
10578}
10579
7c74ade1
DV
10580static void intel_shared_dpll_init(struct drm_device *dev)
10581{
e7b903d2 10582 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10583
10584 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10585 ibx_pch_dpll_init(dev);
10586 else
10587 dev_priv->num_shared_dpll = 0;
10588
10589 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10590}
10591
b358d0a6 10592static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10593{
22fd0fab 10594 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10595 struct intel_crtc *intel_crtc;
10596 int i;
10597
955382f3 10598 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10599 if (intel_crtc == NULL)
10600 return;
10601
10602 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10603
10604 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10605 for (i = 0; i < 256; i++) {
10606 intel_crtc->lut_r[i] = i;
10607 intel_crtc->lut_g[i] = i;
10608 intel_crtc->lut_b[i] = i;
10609 }
10610
1f1c2e24
VS
10611 /*
10612 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10613 * is hooked to plane B. Hence we want plane A feeding pipe B.
10614 */
80824003
JB
10615 intel_crtc->pipe = pipe;
10616 intel_crtc->plane = pipe;
3a77c4c4 10617 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10618 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10619 intel_crtc->plane = !pipe;
80824003
JB
10620 }
10621
22fd0fab
JB
10622 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10623 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10624 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10625 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10626
79e53945 10627 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10628}
10629
752aa88a
JB
10630enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10631{
10632 struct drm_encoder *encoder = connector->base.encoder;
10633
10634 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10635
10636 if (!encoder)
10637 return INVALID_PIPE;
10638
10639 return to_intel_crtc(encoder->crtc)->pipe;
10640}
10641
08d7b3d1 10642int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10643 struct drm_file *file)
08d7b3d1 10644{
08d7b3d1 10645 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10646 struct drm_mode_object *drmmode_obj;
10647 struct intel_crtc *crtc;
08d7b3d1 10648
1cff8f6b
DV
10649 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10650 return -ENODEV;
08d7b3d1 10651
c05422d5
DV
10652 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10653 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10654
c05422d5 10655 if (!drmmode_obj) {
08d7b3d1 10656 DRM_ERROR("no such CRTC id\n");
3f2c2057 10657 return -ENOENT;
08d7b3d1
CW
10658 }
10659
c05422d5
DV
10660 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10661 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10662
c05422d5 10663 return 0;
08d7b3d1
CW
10664}
10665
66a9278e 10666static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10667{
66a9278e
DV
10668 struct drm_device *dev = encoder->base.dev;
10669 struct intel_encoder *source_encoder;
79e53945 10670 int index_mask = 0;
79e53945
JB
10671 int entry = 0;
10672
66a9278e
DV
10673 list_for_each_entry(source_encoder,
10674 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10675 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10676 index_mask |= (1 << entry);
10677
79e53945
JB
10678 entry++;
10679 }
4ef69c7a 10680
79e53945
JB
10681 return index_mask;
10682}
10683
4d302442
CW
10684static bool has_edp_a(struct drm_device *dev)
10685{
10686 struct drm_i915_private *dev_priv = dev->dev_private;
10687
10688 if (!IS_MOBILE(dev))
10689 return false;
10690
10691 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10692 return false;
10693
e3589908 10694 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10695 return false;
10696
10697 return true;
10698}
10699
ba0fbca4
DL
10700const char *intel_output_name(int output)
10701{
10702 static const char *names[] = {
10703 [INTEL_OUTPUT_UNUSED] = "Unused",
10704 [INTEL_OUTPUT_ANALOG] = "Analog",
10705 [INTEL_OUTPUT_DVO] = "DVO",
10706 [INTEL_OUTPUT_SDVO] = "SDVO",
10707 [INTEL_OUTPUT_LVDS] = "LVDS",
10708 [INTEL_OUTPUT_TVOUT] = "TV",
10709 [INTEL_OUTPUT_HDMI] = "HDMI",
10710 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10711 [INTEL_OUTPUT_EDP] = "eDP",
10712 [INTEL_OUTPUT_DSI] = "DSI",
10713 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10714 };
10715
10716 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10717 return "Invalid";
10718
10719 return names[output];
10720}
10721
79e53945
JB
10722static void intel_setup_outputs(struct drm_device *dev)
10723{
725e30ad 10724 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10725 struct intel_encoder *encoder;
cb0953d7 10726 bool dpd_is_edp = false;
79e53945 10727
c9093354 10728 intel_lvds_init(dev);
79e53945 10729
c40c0f5b 10730 if (!IS_ULT(dev))
79935fca 10731 intel_crt_init(dev);
cb0953d7 10732
affa9354 10733 if (HAS_DDI(dev)) {
0e72a5b5
ED
10734 int found;
10735
10736 /* Haswell uses DDI functions to detect digital outputs */
10737 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10738 /* DDI A only supports eDP */
10739 if (found)
10740 intel_ddi_init(dev, PORT_A);
10741
10742 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10743 * register */
10744 found = I915_READ(SFUSE_STRAP);
10745
10746 if (found & SFUSE_STRAP_DDIB_DETECTED)
10747 intel_ddi_init(dev, PORT_B);
10748 if (found & SFUSE_STRAP_DDIC_DETECTED)
10749 intel_ddi_init(dev, PORT_C);
10750 if (found & SFUSE_STRAP_DDID_DETECTED)
10751 intel_ddi_init(dev, PORT_D);
10752 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10753 int found;
5d8a7752 10754 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10755
10756 if (has_edp_a(dev))
10757 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10758
dc0fa718 10759 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10760 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10761 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10762 if (!found)
e2debe91 10763 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10764 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10765 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10766 }
10767
dc0fa718 10768 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10769 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10770
dc0fa718 10771 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10772 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10773
5eb08b69 10774 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10775 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10776
270b3042 10777 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10778 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10779 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10780 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10781 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10782 PORT_B);
10783 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10784 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10785 }
10786
6f6005a5
JB
10787 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10788 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10789 PORT_C);
10790 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10791 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10792 }
19c03924 10793
3cfca973 10794 intel_dsi_init(dev);
103a196f 10795 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10796 bool found = false;
7d57382e 10797
e2debe91 10798 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10799 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10800 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10801 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10802 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10803 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10804 }
27185ae1 10805
e7281eab 10806 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10807 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10808 }
13520b05
KH
10809
10810 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10811
e2debe91 10812 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10813 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10814 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10815 }
27185ae1 10816
e2debe91 10817 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10818
b01f2c3a
JB
10819 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10820 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10821 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10822 }
e7281eab 10823 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10824 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10825 }
27185ae1 10826
b01f2c3a 10827 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10828 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10829 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10830 } else if (IS_GEN2(dev))
79e53945
JB
10831 intel_dvo_init(dev);
10832
103a196f 10833 if (SUPPORTS_TV(dev))
79e53945
JB
10834 intel_tv_init(dev);
10835
4ef69c7a
CW
10836 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10837 encoder->base.possible_crtcs = encoder->crtc_mask;
10838 encoder->base.possible_clones =
66a9278e 10839 intel_encoder_clones(encoder);
79e53945 10840 }
47356eb6 10841
dde86e2d 10842 intel_init_pch_refclk(dev);
270b3042
DV
10843
10844 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10845}
10846
10847static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10848{
10849 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10850
ef2d633e
DV
10851 drm_framebuffer_cleanup(fb);
10852 WARN_ON(!intel_fb->obj->framebuffer_references--);
10853 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10854 kfree(intel_fb);
10855}
10856
10857static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10858 struct drm_file *file,
79e53945
JB
10859 unsigned int *handle)
10860{
10861 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10862 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10863
05394f39 10864 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10865}
10866
10867static const struct drm_framebuffer_funcs intel_fb_funcs = {
10868 .destroy = intel_user_framebuffer_destroy,
10869 .create_handle = intel_user_framebuffer_create_handle,
10870};
10871
b5ea642a
DV
10872static int intel_framebuffer_init(struct drm_device *dev,
10873 struct intel_framebuffer *intel_fb,
10874 struct drm_mode_fb_cmd2 *mode_cmd,
10875 struct drm_i915_gem_object *obj)
79e53945 10876{
a57ce0b2 10877 int aligned_height;
a35cdaa0 10878 int pitch_limit;
79e53945
JB
10879 int ret;
10880
dd4916c5
DV
10881 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10882
c16ed4be
CW
10883 if (obj->tiling_mode == I915_TILING_Y) {
10884 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10885 return -EINVAL;
c16ed4be 10886 }
57cd6508 10887
c16ed4be
CW
10888 if (mode_cmd->pitches[0] & 63) {
10889 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10890 mode_cmd->pitches[0]);
57cd6508 10891 return -EINVAL;
c16ed4be 10892 }
57cd6508 10893
a35cdaa0
CW
10894 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10895 pitch_limit = 32*1024;
10896 } else if (INTEL_INFO(dev)->gen >= 4) {
10897 if (obj->tiling_mode)
10898 pitch_limit = 16*1024;
10899 else
10900 pitch_limit = 32*1024;
10901 } else if (INTEL_INFO(dev)->gen >= 3) {
10902 if (obj->tiling_mode)
10903 pitch_limit = 8*1024;
10904 else
10905 pitch_limit = 16*1024;
10906 } else
10907 /* XXX DSPC is limited to 4k tiled */
10908 pitch_limit = 8*1024;
10909
10910 if (mode_cmd->pitches[0] > pitch_limit) {
10911 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10912 obj->tiling_mode ? "tiled" : "linear",
10913 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10914 return -EINVAL;
c16ed4be 10915 }
5d7bd705
VS
10916
10917 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10918 mode_cmd->pitches[0] != obj->stride) {
10919 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10920 mode_cmd->pitches[0], obj->stride);
5d7bd705 10921 return -EINVAL;
c16ed4be 10922 }
5d7bd705 10923
57779d06 10924 /* Reject formats not supported by any plane early. */
308e5bcb 10925 switch (mode_cmd->pixel_format) {
57779d06 10926 case DRM_FORMAT_C8:
04b3924d
VS
10927 case DRM_FORMAT_RGB565:
10928 case DRM_FORMAT_XRGB8888:
10929 case DRM_FORMAT_ARGB8888:
57779d06
VS
10930 break;
10931 case DRM_FORMAT_XRGB1555:
10932 case DRM_FORMAT_ARGB1555:
c16ed4be 10933 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10934 DRM_DEBUG("unsupported pixel format: %s\n",
10935 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10936 return -EINVAL;
c16ed4be 10937 }
57779d06
VS
10938 break;
10939 case DRM_FORMAT_XBGR8888:
10940 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10941 case DRM_FORMAT_XRGB2101010:
10942 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10943 case DRM_FORMAT_XBGR2101010:
10944 case DRM_FORMAT_ABGR2101010:
c16ed4be 10945 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10946 DRM_DEBUG("unsupported pixel format: %s\n",
10947 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10948 return -EINVAL;
c16ed4be 10949 }
b5626747 10950 break;
04b3924d
VS
10951 case DRM_FORMAT_YUYV:
10952 case DRM_FORMAT_UYVY:
10953 case DRM_FORMAT_YVYU:
10954 case DRM_FORMAT_VYUY:
c16ed4be 10955 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10956 DRM_DEBUG("unsupported pixel format: %s\n",
10957 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10958 return -EINVAL;
c16ed4be 10959 }
57cd6508
CW
10960 break;
10961 default:
4ee62c76
VS
10962 DRM_DEBUG("unsupported pixel format: %s\n",
10963 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10964 return -EINVAL;
10965 }
10966
90f9a336
VS
10967 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10968 if (mode_cmd->offsets[0] != 0)
10969 return -EINVAL;
10970
a57ce0b2
JB
10971 aligned_height = intel_align_height(dev, mode_cmd->height,
10972 obj->tiling_mode);
53155c0a
DV
10973 /* FIXME drm helper for size checks (especially planar formats)? */
10974 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10975 return -EINVAL;
10976
c7d73f6a
DV
10977 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10978 intel_fb->obj = obj;
80075d49 10979 intel_fb->obj->framebuffer_references++;
c7d73f6a 10980
79e53945
JB
10981 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10982 if (ret) {
10983 DRM_ERROR("framebuffer init failed %d\n", ret);
10984 return ret;
10985 }
10986
79e53945
JB
10987 return 0;
10988}
10989
79e53945
JB
10990static struct drm_framebuffer *
10991intel_user_framebuffer_create(struct drm_device *dev,
10992 struct drm_file *filp,
308e5bcb 10993 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10994{
05394f39 10995 struct drm_i915_gem_object *obj;
79e53945 10996
308e5bcb
JB
10997 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10998 mode_cmd->handles[0]));
c8725226 10999 if (&obj->base == NULL)
cce13ff7 11000 return ERR_PTR(-ENOENT);
79e53945 11001
d2dff872 11002 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
11003}
11004
4520f53a 11005#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 11006static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
11007{
11008}
11009#endif
11010
79e53945 11011static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 11012 .fb_create = intel_user_framebuffer_create,
0632fef6 11013 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
11014};
11015
e70236a8
JB
11016/* Set up chip specific display functions */
11017static void intel_init_display(struct drm_device *dev)
11018{
11019 struct drm_i915_private *dev_priv = dev->dev_private;
11020
ee9300bb
DV
11021 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11022 dev_priv->display.find_dpll = g4x_find_best_dpll;
11023 else if (IS_VALLEYVIEW(dev))
11024 dev_priv->display.find_dpll = vlv_find_best_dpll;
11025 else if (IS_PINEVIEW(dev))
11026 dev_priv->display.find_dpll = pnv_find_best_dpll;
11027 else
11028 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11029
affa9354 11030 if (HAS_DDI(dev)) {
0e8ffe1b 11031 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 11032 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 11033 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
11034 dev_priv->display.crtc_enable = haswell_crtc_enable;
11035 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 11036 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
11037 dev_priv->display.update_primary_plane =
11038 ironlake_update_primary_plane;
09b4ddf9 11039 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 11040 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 11041 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 11042 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
11043 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11044 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 11045 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
11046 dev_priv->display.update_primary_plane =
11047 ironlake_update_primary_plane;
89b667f8
JB
11048 } else if (IS_VALLEYVIEW(dev)) {
11049 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11050 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11051 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11052 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11053 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11054 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11055 dev_priv->display.update_primary_plane =
11056 i9xx_update_primary_plane;
f564048e 11057 } else {
0e8ffe1b 11058 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11059 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11060 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11061 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11062 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11063 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11064 dev_priv->display.update_primary_plane =
11065 i9xx_update_primary_plane;
f564048e 11066 }
e70236a8 11067
e70236a8 11068 /* Returns the core display clock speed */
25eb05fc
JB
11069 if (IS_VALLEYVIEW(dev))
11070 dev_priv->display.get_display_clock_speed =
11071 valleyview_get_display_clock_speed;
11072 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11073 dev_priv->display.get_display_clock_speed =
11074 i945_get_display_clock_speed;
11075 else if (IS_I915G(dev))
11076 dev_priv->display.get_display_clock_speed =
11077 i915_get_display_clock_speed;
257a7ffc 11078 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11079 dev_priv->display.get_display_clock_speed =
11080 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11081 else if (IS_PINEVIEW(dev))
11082 dev_priv->display.get_display_clock_speed =
11083 pnv_get_display_clock_speed;
e70236a8
JB
11084 else if (IS_I915GM(dev))
11085 dev_priv->display.get_display_clock_speed =
11086 i915gm_get_display_clock_speed;
11087 else if (IS_I865G(dev))
11088 dev_priv->display.get_display_clock_speed =
11089 i865_get_display_clock_speed;
f0f8a9ce 11090 else if (IS_I85X(dev))
e70236a8
JB
11091 dev_priv->display.get_display_clock_speed =
11092 i855_get_display_clock_speed;
11093 else /* 852, 830 */
11094 dev_priv->display.get_display_clock_speed =
11095 i830_get_display_clock_speed;
11096
7f8a8569 11097 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11098 if (IS_GEN5(dev)) {
674cf967 11099 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11100 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11101 } else if (IS_GEN6(dev)) {
674cf967 11102 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11103 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
11104 } else if (IS_IVYBRIDGE(dev)) {
11105 /* FIXME: detect B0+ stepping and use auto training */
11106 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11107 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11108 dev_priv->display.modeset_global_resources =
11109 ivb_modeset_global_resources;
4e0bbc31 11110 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11111 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11112 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11113 dev_priv->display.modeset_global_resources =
11114 haswell_modeset_global_resources;
a0e63c22 11115 }
6067aaea 11116 } else if (IS_G4X(dev)) {
e0dac65e 11117 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11118 } else if (IS_VALLEYVIEW(dev)) {
11119 dev_priv->display.modeset_global_resources =
11120 valleyview_modeset_global_resources;
9ca2fe73 11121 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11122 }
8c9f3aaf
JB
11123
11124 /* Default just returns -ENODEV to indicate unsupported */
11125 dev_priv->display.queue_flip = intel_default_queue_flip;
11126
11127 switch (INTEL_INFO(dev)->gen) {
11128 case 2:
11129 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11130 break;
11131
11132 case 3:
11133 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11134 break;
11135
11136 case 4:
11137 case 5:
11138 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11139 break;
11140
11141 case 6:
11142 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11143 break;
7c9017e5 11144 case 7:
4e0bbc31 11145 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11146 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11147 break;
8c9f3aaf 11148 }
7bd688cd
JN
11149
11150 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11151}
11152
b690e96c
JB
11153/*
11154 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11155 * resume, or other times. This quirk makes sure that's the case for
11156 * affected systems.
11157 */
0206e353 11158static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11159{
11160 struct drm_i915_private *dev_priv = dev->dev_private;
11161
11162 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11163 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11164}
11165
435793df
KP
11166/*
11167 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11168 */
11169static void quirk_ssc_force_disable(struct drm_device *dev)
11170{
11171 struct drm_i915_private *dev_priv = dev->dev_private;
11172 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11173 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11174}
11175
4dca20ef 11176/*
5a15ab5b
CE
11177 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11178 * brightness value
4dca20ef
CE
11179 */
11180static void quirk_invert_brightness(struct drm_device *dev)
11181{
11182 struct drm_i915_private *dev_priv = dev->dev_private;
11183 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11184 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11185}
11186
b690e96c
JB
11187struct intel_quirk {
11188 int device;
11189 int subsystem_vendor;
11190 int subsystem_device;
11191 void (*hook)(struct drm_device *dev);
11192};
11193
5f85f176
EE
11194/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11195struct intel_dmi_quirk {
11196 void (*hook)(struct drm_device *dev);
11197 const struct dmi_system_id (*dmi_id_list)[];
11198};
11199
11200static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11201{
11202 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11203 return 1;
11204}
11205
11206static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11207 {
11208 .dmi_id_list = &(const struct dmi_system_id[]) {
11209 {
11210 .callback = intel_dmi_reverse_brightness,
11211 .ident = "NCR Corporation",
11212 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11213 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11214 },
11215 },
11216 { } /* terminating entry */
11217 },
11218 .hook = quirk_invert_brightness,
11219 },
11220};
11221
c43b5634 11222static struct intel_quirk intel_quirks[] = {
b690e96c 11223 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11224 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11225
b690e96c
JB
11226 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11227 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11228
b690e96c
JB
11229 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11230 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11231
a4945f95 11232 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11233 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11234
11235 /* Lenovo U160 cannot use SSC on LVDS */
11236 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11237
11238 /* Sony Vaio Y cannot use SSC on LVDS */
11239 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11240
be505f64
AH
11241 /* Acer Aspire 5734Z must invert backlight brightness */
11242 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11243
11244 /* Acer/eMachines G725 */
11245 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11246
11247 /* Acer/eMachines e725 */
11248 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11249
11250 /* Acer/Packard Bell NCL20 */
11251 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11252
11253 /* Acer Aspire 4736Z */
11254 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11255
11256 /* Acer Aspire 5336 */
11257 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11258};
11259
11260static void intel_init_quirks(struct drm_device *dev)
11261{
11262 struct pci_dev *d = dev->pdev;
11263 int i;
11264
11265 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11266 struct intel_quirk *q = &intel_quirks[i];
11267
11268 if (d->device == q->device &&
11269 (d->subsystem_vendor == q->subsystem_vendor ||
11270 q->subsystem_vendor == PCI_ANY_ID) &&
11271 (d->subsystem_device == q->subsystem_device ||
11272 q->subsystem_device == PCI_ANY_ID))
11273 q->hook(dev);
11274 }
5f85f176
EE
11275 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11276 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11277 intel_dmi_quirks[i].hook(dev);
11278 }
b690e96c
JB
11279}
11280
9cce37f4
JB
11281/* Disable the VGA plane that we never use */
11282static void i915_disable_vga(struct drm_device *dev)
11283{
11284 struct drm_i915_private *dev_priv = dev->dev_private;
11285 u8 sr1;
766aa1c4 11286 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11287
2b37c616 11288 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11289 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11290 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11291 sr1 = inb(VGA_SR_DATA);
11292 outb(sr1 | 1<<5, VGA_SR_DATA);
11293 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11294 udelay(300);
11295
11296 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11297 POSTING_READ(vga_reg);
11298}
11299
f817586c
DV
11300void intel_modeset_init_hw(struct drm_device *dev)
11301{
a8f78b58
ED
11302 intel_prepare_ddi(dev);
11303
f817586c
DV
11304 intel_init_clock_gating(dev);
11305
5382f5f3 11306 intel_reset_dpio(dev);
40e9cf64 11307
79f5b2c7 11308 mutex_lock(&dev->struct_mutex);
8090c6b9 11309 intel_enable_gt_powersave(dev);
79f5b2c7 11310 mutex_unlock(&dev->struct_mutex);
f817586c
DV
11311}
11312
7d708ee4
ID
11313void intel_modeset_suspend_hw(struct drm_device *dev)
11314{
11315 intel_suspend_hw(dev);
11316}
11317
79e53945
JB
11318void intel_modeset_init(struct drm_device *dev)
11319{
652c393a 11320 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11321 int sprite, ret;
8cc87b75 11322 enum pipe pipe;
46f297fb 11323 struct intel_crtc *crtc;
79e53945
JB
11324
11325 drm_mode_config_init(dev);
11326
11327 dev->mode_config.min_width = 0;
11328 dev->mode_config.min_height = 0;
11329
019d96cb
DA
11330 dev->mode_config.preferred_depth = 24;
11331 dev->mode_config.prefer_shadow = 1;
11332
e6ecefaa 11333 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11334
b690e96c
JB
11335 intel_init_quirks(dev);
11336
1fa61106
ED
11337 intel_init_pm(dev);
11338
e3c74757
BW
11339 if (INTEL_INFO(dev)->num_pipes == 0)
11340 return;
11341
e70236a8
JB
11342 intel_init_display(dev);
11343
a6c45cf0
CW
11344 if (IS_GEN2(dev)) {
11345 dev->mode_config.max_width = 2048;
11346 dev->mode_config.max_height = 2048;
11347 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11348 dev->mode_config.max_width = 4096;
11349 dev->mode_config.max_height = 4096;
79e53945 11350 } else {
a6c45cf0
CW
11351 dev->mode_config.max_width = 8192;
11352 dev->mode_config.max_height = 8192;
79e53945 11353 }
5d4545ae 11354 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11355
28c97730 11356 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11357 INTEL_INFO(dev)->num_pipes,
11358 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11359
8cc87b75
DL
11360 for_each_pipe(pipe) {
11361 intel_crtc_init(dev, pipe);
1fe47785
DL
11362 for_each_sprite(pipe, sprite) {
11363 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11364 if (ret)
06da8da2 11365 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11366 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11367 }
79e53945
JB
11368 }
11369
f42bb70d 11370 intel_init_dpio(dev);
5382f5f3 11371 intel_reset_dpio(dev);
f42bb70d 11372
79f689aa 11373 intel_cpu_pll_init(dev);
e72f9fbf 11374 intel_shared_dpll_init(dev);
ee7b9f93 11375
9cce37f4
JB
11376 /* Just disable it once at startup */
11377 i915_disable_vga(dev);
79e53945 11378 intel_setup_outputs(dev);
11be49eb
CW
11379
11380 /* Just in case the BIOS is doing something questionable. */
11381 intel_disable_fbc(dev);
fa9fa083 11382
8b687df4 11383 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11384 intel_modeset_setup_hw_state(dev, false);
8b687df4 11385 mutex_unlock(&dev->mode_config.mutex);
46f297fb
JB
11386
11387 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11388 base.head) {
11389 if (!crtc->active)
11390 continue;
11391
46f297fb 11392 /*
46f297fb
JB
11393 * Note that reserving the BIOS fb up front prevents us
11394 * from stuffing other stolen allocations like the ring
11395 * on top. This prevents some ugliness at boot time, and
11396 * can even allow for smooth boot transitions if the BIOS
11397 * fb is large enough for the active pipe configuration.
11398 */
11399 if (dev_priv->display.get_plane_config) {
11400 dev_priv->display.get_plane_config(crtc,
11401 &crtc->plane_config);
11402 /*
11403 * If the fb is shared between multiple heads, we'll
11404 * just get the first one.
11405 */
484b41dd 11406 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11407 }
46f297fb 11408 }
2c7111db
CW
11409}
11410
24929352
DV
11411static void
11412intel_connector_break_all_links(struct intel_connector *connector)
11413{
11414 connector->base.dpms = DRM_MODE_DPMS_OFF;
11415 connector->base.encoder = NULL;
11416 connector->encoder->connectors_active = false;
11417 connector->encoder->base.crtc = NULL;
11418}
11419
7fad798e
DV
11420static void intel_enable_pipe_a(struct drm_device *dev)
11421{
11422 struct intel_connector *connector;
11423 struct drm_connector *crt = NULL;
11424 struct intel_load_detect_pipe load_detect_temp;
11425
11426 /* We can't just switch on the pipe A, we need to set things up with a
11427 * proper mode and output configuration. As a gross hack, enable pipe A
11428 * by enabling the load detect pipe once. */
11429 list_for_each_entry(connector,
11430 &dev->mode_config.connector_list,
11431 base.head) {
11432 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11433 crt = &connector->base;
11434 break;
11435 }
11436 }
11437
11438 if (!crt)
11439 return;
11440
11441 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11442 intel_release_load_detect_pipe(crt, &load_detect_temp);
11443
652c393a 11444
7fad798e
DV
11445}
11446
fa555837
DV
11447static bool
11448intel_check_plane_mapping(struct intel_crtc *crtc)
11449{
7eb552ae
BW
11450 struct drm_device *dev = crtc->base.dev;
11451 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11452 u32 reg, val;
11453
7eb552ae 11454 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11455 return true;
11456
11457 reg = DSPCNTR(!crtc->plane);
11458 val = I915_READ(reg);
11459
11460 if ((val & DISPLAY_PLANE_ENABLE) &&
11461 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11462 return false;
11463
11464 return true;
11465}
11466
24929352
DV
11467static void intel_sanitize_crtc(struct intel_crtc *crtc)
11468{
11469 struct drm_device *dev = crtc->base.dev;
11470 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11471 u32 reg;
24929352 11472
24929352 11473 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11474 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11475 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11476
11477 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11478 * disable the crtc (and hence change the state) if it is wrong. Note
11479 * that gen4+ has a fixed plane -> pipe mapping. */
11480 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11481 struct intel_connector *connector;
11482 bool plane;
11483
24929352
DV
11484 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11485 crtc->base.base.id);
11486
11487 /* Pipe has the wrong plane attached and the plane is active.
11488 * Temporarily change the plane mapping and disable everything
11489 * ... */
11490 plane = crtc->plane;
11491 crtc->plane = !plane;
11492 dev_priv->display.crtc_disable(&crtc->base);
11493 crtc->plane = plane;
11494
11495 /* ... and break all links. */
11496 list_for_each_entry(connector, &dev->mode_config.connector_list,
11497 base.head) {
11498 if (connector->encoder->base.crtc != &crtc->base)
11499 continue;
11500
11501 intel_connector_break_all_links(connector);
11502 }
11503
11504 WARN_ON(crtc->active);
11505 crtc->base.enabled = false;
11506 }
24929352 11507
7fad798e
DV
11508 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11509 crtc->pipe == PIPE_A && !crtc->active) {
11510 /* BIOS forgot to enable pipe A, this mostly happens after
11511 * resume. Force-enable the pipe to fix this, the update_dpms
11512 * call below we restore the pipe to the right state, but leave
11513 * the required bits on. */
11514 intel_enable_pipe_a(dev);
11515 }
11516
24929352
DV
11517 /* Adjust the state of the output pipe according to whether we
11518 * have active connectors/encoders. */
11519 intel_crtc_update_dpms(&crtc->base);
11520
11521 if (crtc->active != crtc->base.enabled) {
11522 struct intel_encoder *encoder;
11523
11524 /* This can happen either due to bugs in the get_hw_state
11525 * functions or because the pipe is force-enabled due to the
11526 * pipe A quirk. */
11527 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11528 crtc->base.base.id,
11529 crtc->base.enabled ? "enabled" : "disabled",
11530 crtc->active ? "enabled" : "disabled");
11531
11532 crtc->base.enabled = crtc->active;
11533
11534 /* Because we only establish the connector -> encoder ->
11535 * crtc links if something is active, this means the
11536 * crtc is now deactivated. Break the links. connector
11537 * -> encoder links are only establish when things are
11538 * actually up, hence no need to break them. */
11539 WARN_ON(crtc->active);
11540
11541 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11542 WARN_ON(encoder->connectors_active);
11543 encoder->base.crtc = NULL;
11544 }
11545 }
11546}
11547
11548static void intel_sanitize_encoder(struct intel_encoder *encoder)
11549{
11550 struct intel_connector *connector;
11551 struct drm_device *dev = encoder->base.dev;
11552
11553 /* We need to check both for a crtc link (meaning that the
11554 * encoder is active and trying to read from a pipe) and the
11555 * pipe itself being active. */
11556 bool has_active_crtc = encoder->base.crtc &&
11557 to_intel_crtc(encoder->base.crtc)->active;
11558
11559 if (encoder->connectors_active && !has_active_crtc) {
11560 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11561 encoder->base.base.id,
11562 drm_get_encoder_name(&encoder->base));
11563
11564 /* Connector is active, but has no active pipe. This is
11565 * fallout from our resume register restoring. Disable
11566 * the encoder manually again. */
11567 if (encoder->base.crtc) {
11568 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11569 encoder->base.base.id,
11570 drm_get_encoder_name(&encoder->base));
11571 encoder->disable(encoder);
11572 }
11573
11574 /* Inconsistent output/port/pipe state happens presumably due to
11575 * a bug in one of the get_hw_state functions. Or someplace else
11576 * in our code, like the register restore mess on resume. Clamp
11577 * things to off as a safer default. */
11578 list_for_each_entry(connector,
11579 &dev->mode_config.connector_list,
11580 base.head) {
11581 if (connector->encoder != encoder)
11582 continue;
11583
11584 intel_connector_break_all_links(connector);
11585 }
11586 }
11587 /* Enabled encoders without active connectors will be fixed in
11588 * the crtc fixup. */
11589}
11590
04098753 11591void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11592{
11593 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11594 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11595
04098753
ID
11596 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11597 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11598 i915_disable_vga(dev);
11599 }
11600}
11601
11602void i915_redisable_vga(struct drm_device *dev)
11603{
11604 struct drm_i915_private *dev_priv = dev->dev_private;
11605
8dc8a27c
PZ
11606 /* This function can be called both from intel_modeset_setup_hw_state or
11607 * at a very early point in our resume sequence, where the power well
11608 * structures are not yet restored. Since this function is at a very
11609 * paranoid "someone might have enabled VGA while we were not looking"
11610 * level, just check if the power well is enabled instead of trying to
11611 * follow the "don't touch the power well if we don't need it" policy
11612 * the rest of the driver uses. */
04098753 11613 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11614 return;
11615
04098753 11616 i915_redisable_vga_power_on(dev);
0fde901f
KM
11617}
11618
30e984df 11619static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11620{
11621 struct drm_i915_private *dev_priv = dev->dev_private;
11622 enum pipe pipe;
24929352
DV
11623 struct intel_crtc *crtc;
11624 struct intel_encoder *encoder;
11625 struct intel_connector *connector;
5358901f 11626 int i;
24929352 11627
0e8ffe1b
DV
11628 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11629 base.head) {
88adfff1 11630 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11631
0e8ffe1b
DV
11632 crtc->active = dev_priv->display.get_pipe_config(crtc,
11633 &crtc->config);
24929352
DV
11634
11635 crtc->base.enabled = crtc->active;
4c445e0e 11636 crtc->primary_enabled = crtc->active;
24929352
DV
11637
11638 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11639 crtc->base.base.id,
11640 crtc->active ? "enabled" : "disabled");
11641 }
11642
5358901f 11643 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11644 if (HAS_DDI(dev))
6441ab5f
PZ
11645 intel_ddi_setup_hw_pll_state(dev);
11646
5358901f
DV
11647 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11648 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11649
11650 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11651 pll->active = 0;
11652 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11653 base.head) {
11654 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11655 pll->active++;
11656 }
11657 pll->refcount = pll->active;
11658
35c95375
DV
11659 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11660 pll->name, pll->refcount, pll->on);
5358901f
DV
11661 }
11662
24929352
DV
11663 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11664 base.head) {
11665 pipe = 0;
11666
11667 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11668 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11669 encoder->base.crtc = &crtc->base;
1d37b689 11670 encoder->get_config(encoder, &crtc->config);
24929352
DV
11671 } else {
11672 encoder->base.crtc = NULL;
11673 }
11674
11675 encoder->connectors_active = false;
6f2bcceb 11676 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11677 encoder->base.base.id,
11678 drm_get_encoder_name(&encoder->base),
11679 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11680 pipe_name(pipe));
24929352
DV
11681 }
11682
11683 list_for_each_entry(connector, &dev->mode_config.connector_list,
11684 base.head) {
11685 if (connector->get_hw_state(connector)) {
11686 connector->base.dpms = DRM_MODE_DPMS_ON;
11687 connector->encoder->connectors_active = true;
11688 connector->base.encoder = &connector->encoder->base;
11689 } else {
11690 connector->base.dpms = DRM_MODE_DPMS_OFF;
11691 connector->base.encoder = NULL;
11692 }
11693 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11694 connector->base.base.id,
11695 drm_get_connector_name(&connector->base),
11696 connector->base.encoder ? "enabled" : "disabled");
11697 }
30e984df
DV
11698}
11699
11700/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11701 * and i915 state tracking structures. */
11702void intel_modeset_setup_hw_state(struct drm_device *dev,
11703 bool force_restore)
11704{
11705 struct drm_i915_private *dev_priv = dev->dev_private;
11706 enum pipe pipe;
30e984df
DV
11707 struct intel_crtc *crtc;
11708 struct intel_encoder *encoder;
35c95375 11709 int i;
30e984df
DV
11710
11711 intel_modeset_readout_hw_state(dev);
24929352 11712
babea61d
JB
11713 /*
11714 * Now that we have the config, copy it to each CRTC struct
11715 * Note that this could go away if we move to using crtc_config
11716 * checking everywhere.
11717 */
11718 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11719 base.head) {
d330a953 11720 if (crtc->active && i915.fastboot) {
f6a83288 11721 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11722 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11723 crtc->base.base.id);
11724 drm_mode_debug_printmodeline(&crtc->base.mode);
11725 }
11726 }
11727
24929352
DV
11728 /* HW state is read out, now we need to sanitize this mess. */
11729 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11730 base.head) {
11731 intel_sanitize_encoder(encoder);
11732 }
11733
11734 for_each_pipe(pipe) {
11735 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11736 intel_sanitize_crtc(crtc);
c0b03411 11737 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11738 }
9a935856 11739
35c95375
DV
11740 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11741 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11742
11743 if (!pll->on || pll->active)
11744 continue;
11745
11746 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11747
11748 pll->disable(dev_priv, pll);
11749 pll->on = false;
11750 }
11751
96f90c54 11752 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11753 ilk_wm_get_hw_state(dev);
11754
45e2b5f6 11755 if (force_restore) {
7d0bc1ea
VS
11756 i915_redisable_vga(dev);
11757
f30da187
DV
11758 /*
11759 * We need to use raw interfaces for restoring state to avoid
11760 * checking (bogus) intermediate states.
11761 */
45e2b5f6 11762 for_each_pipe(pipe) {
b5644d05
JB
11763 struct drm_crtc *crtc =
11764 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11765
11766 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11767 crtc->fb);
45e2b5f6
DV
11768 }
11769 } else {
11770 intel_modeset_update_staged_output_state(dev);
11771 }
8af6cf88
DV
11772
11773 intel_modeset_check_state(dev);
2c7111db
CW
11774}
11775
11776void intel_modeset_gem_init(struct drm_device *dev)
11777{
484b41dd
JB
11778 struct drm_crtc *c;
11779 struct intel_framebuffer *fb;
11780
1833b134 11781 intel_modeset_init_hw(dev);
02e792fb
DV
11782
11783 intel_setup_overlay(dev);
484b41dd
JB
11784
11785 /*
11786 * Make sure any fbs we allocated at startup are properly
11787 * pinned & fenced. When we do the allocation it's too early
11788 * for this.
11789 */
11790 mutex_lock(&dev->struct_mutex);
11791 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
11792 if (!c->fb)
11793 continue;
11794
11795 fb = to_intel_framebuffer(c->fb);
11796 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11797 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11798 to_intel_crtc(c)->pipe);
11799 drm_framebuffer_unreference(c->fb);
11800 c->fb = NULL;
11801 }
11802 }
11803 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11804}
11805
4932e2c3
ID
11806void intel_connector_unregister(struct intel_connector *intel_connector)
11807{
11808 struct drm_connector *connector = &intel_connector->base;
11809
11810 intel_panel_destroy_backlight(connector);
11811 drm_sysfs_connector_remove(connector);
11812}
11813
79e53945
JB
11814void intel_modeset_cleanup(struct drm_device *dev)
11815{
652c393a
JB
11816 struct drm_i915_private *dev_priv = dev->dev_private;
11817 struct drm_crtc *crtc;
d9255d57 11818 struct drm_connector *connector;
652c393a 11819
fd0c0642
DV
11820 /*
11821 * Interrupts and polling as the first thing to avoid creating havoc.
11822 * Too much stuff here (turning of rps, connectors, ...) would
11823 * experience fancy races otherwise.
11824 */
11825 drm_irq_uninstall(dev);
11826 cancel_work_sync(&dev_priv->hotplug_work);
11827 /*
11828 * Due to the hpd irq storm handling the hotplug work can re-arm the
11829 * poll handlers. Hence disable polling after hpd handling is shut down.
11830 */
f87ea761 11831 drm_kms_helper_poll_fini(dev);
fd0c0642 11832
652c393a
JB
11833 mutex_lock(&dev->struct_mutex);
11834
723bfd70
JB
11835 intel_unregister_dsm_handler();
11836
652c393a
JB
11837 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11838 /* Skip inactive CRTCs */
11839 if (!crtc->fb)
11840 continue;
11841
3dec0095 11842 intel_increase_pllclock(crtc);
652c393a
JB
11843 }
11844
973d04f9 11845 intel_disable_fbc(dev);
e70236a8 11846
8090c6b9 11847 intel_disable_gt_powersave(dev);
0cdab21f 11848
930ebb46
DV
11849 ironlake_teardown_rc6(dev);
11850
69341a5e
KH
11851 mutex_unlock(&dev->struct_mutex);
11852
1630fe75
CW
11853 /* flush any delayed tasks or pending work */
11854 flush_scheduled_work();
11855
db31af1d
JN
11856 /* destroy the backlight and sysfs files before encoders/connectors */
11857 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11858 struct intel_connector *intel_connector;
11859
11860 intel_connector = to_intel_connector(connector);
11861 intel_connector->unregister(intel_connector);
db31af1d 11862 }
d9255d57 11863
79e53945 11864 drm_mode_config_cleanup(dev);
4d7bb011
DV
11865
11866 intel_cleanup_overlay(dev);
79e53945
JB
11867}
11868
f1c79df3
ZW
11869/*
11870 * Return which encoder is currently attached for connector.
11871 */
df0e9248 11872struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11873{
df0e9248
CW
11874 return &intel_attached_encoder(connector)->base;
11875}
f1c79df3 11876
df0e9248
CW
11877void intel_connector_attach_encoder(struct intel_connector *connector,
11878 struct intel_encoder *encoder)
11879{
11880 connector->encoder = encoder;
11881 drm_mode_connector_attach_encoder(&connector->base,
11882 &encoder->base);
79e53945 11883}
28d52043
DA
11884
11885/*
11886 * set vga decode state - true == enable VGA decode
11887 */
11888int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11889{
11890 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11891 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11892 u16 gmch_ctrl;
11893
75fa041d
CW
11894 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11895 DRM_ERROR("failed to read control word\n");
11896 return -EIO;
11897 }
11898
c0cc8a55
CW
11899 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11900 return 0;
11901
28d52043
DA
11902 if (state)
11903 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11904 else
11905 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11906
11907 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11908 DRM_ERROR("failed to write control word\n");
11909 return -EIO;
11910 }
11911
28d52043
DA
11912 return 0;
11913}
c4a1d9e4 11914
c4a1d9e4 11915struct intel_display_error_state {
ff57f1b0
PZ
11916
11917 u32 power_well_driver;
11918
63b66e5b
CW
11919 int num_transcoders;
11920
c4a1d9e4
CW
11921 struct intel_cursor_error_state {
11922 u32 control;
11923 u32 position;
11924 u32 base;
11925 u32 size;
52331309 11926 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11927
11928 struct intel_pipe_error_state {
ddf9c536 11929 bool power_domain_on;
c4a1d9e4 11930 u32 source;
52331309 11931 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11932
11933 struct intel_plane_error_state {
11934 u32 control;
11935 u32 stride;
11936 u32 size;
11937 u32 pos;
11938 u32 addr;
11939 u32 surface;
11940 u32 tile_offset;
52331309 11941 } plane[I915_MAX_PIPES];
63b66e5b
CW
11942
11943 struct intel_transcoder_error_state {
ddf9c536 11944 bool power_domain_on;
63b66e5b
CW
11945 enum transcoder cpu_transcoder;
11946
11947 u32 conf;
11948
11949 u32 htotal;
11950 u32 hblank;
11951 u32 hsync;
11952 u32 vtotal;
11953 u32 vblank;
11954 u32 vsync;
11955 } transcoder[4];
c4a1d9e4
CW
11956};
11957
11958struct intel_display_error_state *
11959intel_display_capture_error_state(struct drm_device *dev)
11960{
0206e353 11961 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11962 struct intel_display_error_state *error;
63b66e5b
CW
11963 int transcoders[] = {
11964 TRANSCODER_A,
11965 TRANSCODER_B,
11966 TRANSCODER_C,
11967 TRANSCODER_EDP,
11968 };
c4a1d9e4
CW
11969 int i;
11970
63b66e5b
CW
11971 if (INTEL_INFO(dev)->num_pipes == 0)
11972 return NULL;
11973
9d1cb914 11974 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11975 if (error == NULL)
11976 return NULL;
11977
190be112 11978 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11979 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11980
52331309 11981 for_each_pipe(i) {
ddf9c536 11982 error->pipe[i].power_domain_on =
da7e29bd
ID
11983 intel_display_power_enabled_sw(dev_priv,
11984 POWER_DOMAIN_PIPE(i));
ddf9c536 11985 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11986 continue;
11987
a18c4c3d
PZ
11988 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11989 error->cursor[i].control = I915_READ(CURCNTR(i));
11990 error->cursor[i].position = I915_READ(CURPOS(i));
11991 error->cursor[i].base = I915_READ(CURBASE(i));
11992 } else {
11993 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11994 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11995 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11996 }
c4a1d9e4
CW
11997
11998 error->plane[i].control = I915_READ(DSPCNTR(i));
11999 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 12000 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 12001 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
12002 error->plane[i].pos = I915_READ(DSPPOS(i));
12003 }
ca291363
PZ
12004 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12005 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
12006 if (INTEL_INFO(dev)->gen >= 4) {
12007 error->plane[i].surface = I915_READ(DSPSURF(i));
12008 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12009 }
12010
c4a1d9e4 12011 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
12012 }
12013
12014 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12015 if (HAS_DDI(dev_priv->dev))
12016 error->num_transcoders++; /* Account for eDP. */
12017
12018 for (i = 0; i < error->num_transcoders; i++) {
12019 enum transcoder cpu_transcoder = transcoders[i];
12020
ddf9c536 12021 error->transcoder[i].power_domain_on =
da7e29bd 12022 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12023 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12024 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12025 continue;
12026
63b66e5b
CW
12027 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12028
12029 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12030 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12031 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12032 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12033 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12034 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12035 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12036 }
12037
12038 return error;
12039}
12040
edc3d884
MK
12041#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12042
c4a1d9e4 12043void
edc3d884 12044intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12045 struct drm_device *dev,
12046 struct intel_display_error_state *error)
12047{
12048 int i;
12049
63b66e5b
CW
12050 if (!error)
12051 return;
12052
edc3d884 12053 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12054 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12055 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12056 error->power_well_driver);
52331309 12057 for_each_pipe(i) {
edc3d884 12058 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12059 err_printf(m, " Power: %s\n",
12060 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12061 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
12062
12063 err_printf(m, "Plane [%d]:\n", i);
12064 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12065 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12066 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12067 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12068 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12069 }
4b71a570 12070 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12071 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12072 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12073 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12074 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12075 }
12076
edc3d884
MK
12077 err_printf(m, "Cursor [%d]:\n", i);
12078 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12079 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12080 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12081 }
63b66e5b
CW
12082
12083 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12084 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12085 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12086 err_printf(m, " Power: %s\n",
12087 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12088 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12089 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12090 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12091 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12092 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12093 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12094 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12095 }
c4a1d9e4 12096}
This page took 2.311199 seconds and 5 git commands to generate.