drm/i915: Tighten reset_counter for reset status
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
465c120c 51/* Primary plane formats for gen <= 3 */
568db4f2 52static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
53 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
465c120c 55 DRM_FORMAT_XRGB1555,
67fe7dc5 56 DRM_FORMAT_XRGB8888,
465c120c
MR
57};
58
59/* Primary plane formats for gen >= 4 */
568db4f2 60static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
61 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
465c120c 73 DRM_FORMAT_XBGR8888,
67fe7dc5 74 DRM_FORMAT_ARGB8888,
465c120c
MR
75 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
465c120c 77 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
78 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
465c120c
MR
82};
83
3d7d6510
MR
84/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
f1f644dc 89static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 90 struct intel_crtc_state *pipe_config);
18442d08 91static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 92 struct intel_crtc_state *pipe_config);
f1f644dc 93
eb1bfe80
JB
94static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
5b18e57c
DV
98static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 105static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 106static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
613d2b27
ML
111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
c30fec65
VS
150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
152{
153 u32 val;
154 int divider;
155
bfa7df01
VS
156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
c30fec65
VS
166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
bfa7df01
VS
177}
178
e7dc33f3
VS
179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 181{
e7dc33f3
VS
182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
183}
d2acd215 184
e7dc33f3
VS
185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
187{
35d38d1f
VS
188 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
189 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
190}
191
e7dc33f3
VS
192static int
193intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 194{
79e50a4f
JN
195 uint32_t clkcfg;
196
e7dc33f3 197 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
198 clkcfg = I915_READ(CLKCFG);
199 switch (clkcfg & CLKCFG_FSB_MASK) {
200 case CLKCFG_FSB_400:
e7dc33f3 201 return 100000;
79e50a4f 202 case CLKCFG_FSB_533:
e7dc33f3 203 return 133333;
79e50a4f 204 case CLKCFG_FSB_667:
e7dc33f3 205 return 166667;
79e50a4f 206 case CLKCFG_FSB_800:
e7dc33f3 207 return 200000;
79e50a4f 208 case CLKCFG_FSB_1067:
e7dc33f3 209 return 266667;
79e50a4f 210 case CLKCFG_FSB_1333:
e7dc33f3 211 return 333333;
79e50a4f
JN
212 /* these two are just a guess; one of them might be right */
213 case CLKCFG_FSB_1600:
214 case CLKCFG_FSB_1600_ALT:
e7dc33f3 215 return 400000;
79e50a4f 216 default:
e7dc33f3 217 return 133333;
79e50a4f
JN
218 }
219}
220
e7dc33f3
VS
221static void intel_update_rawclk(struct drm_i915_private *dev_priv)
222{
223 if (HAS_PCH_SPLIT(dev_priv))
224 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
225 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
226 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
227 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
228 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
229 else
230 return; /* no rawclk on other platforms, or no need to know it */
231
232 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
233}
234
bfa7df01
VS
235static void intel_update_czclk(struct drm_i915_private *dev_priv)
236{
666a4537 237 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
238 return;
239
240 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
241 CCK_CZ_CLOCK_CONTROL);
242
243 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
244}
245
021357ac 246static inline u32 /* units of 100MHz */
21a727b3
VS
247intel_fdi_link_freq(struct drm_i915_private *dev_priv,
248 const struct intel_crtc_state *pipe_config)
021357ac 249{
21a727b3
VS
250 if (HAS_DDI(dev_priv))
251 return pipe_config->port_clock; /* SPLL */
252 else if (IS_GEN5(dev_priv))
253 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 254 else
21a727b3 255 return 270000;
021357ac
CW
256}
257
5d536e28 258static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 259 .dot = { .min = 25000, .max = 350000 },
9c333719 260 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 261 .n = { .min = 2, .max = 16 },
0206e353
AJ
262 .m = { .min = 96, .max = 140 },
263 .m1 = { .min = 18, .max = 26 },
264 .m2 = { .min = 6, .max = 16 },
265 .p = { .min = 4, .max = 128 },
266 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
267 .p2 = { .dot_limit = 165000,
268 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
269};
270
5d536e28
DV
271static const intel_limit_t intel_limits_i8xx_dvo = {
272 .dot = { .min = 25000, .max = 350000 },
9c333719 273 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 274 .n = { .min = 2, .max = 16 },
5d536e28
DV
275 .m = { .min = 96, .max = 140 },
276 .m1 = { .min = 18, .max = 26 },
277 .m2 = { .min = 6, .max = 16 },
278 .p = { .min = 4, .max = 128 },
279 .p1 = { .min = 2, .max = 33 },
280 .p2 = { .dot_limit = 165000,
281 .p2_slow = 4, .p2_fast = 4 },
282};
283
e4b36699 284static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 285 .dot = { .min = 25000, .max = 350000 },
9c333719 286 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 287 .n = { .min = 2, .max = 16 },
0206e353
AJ
288 .m = { .min = 96, .max = 140 },
289 .m1 = { .min = 18, .max = 26 },
290 .m2 = { .min = 6, .max = 16 },
291 .p = { .min = 4, .max = 128 },
292 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 14, .p2_fast = 7 },
e4b36699 295};
273e27ca 296
e4b36699 297static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
298 .dot = { .min = 20000, .max = 400000 },
299 .vco = { .min = 1400000, .max = 2800000 },
300 .n = { .min = 1, .max = 6 },
301 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
302 .m1 = { .min = 8, .max = 18 },
303 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
304 .p = { .min = 5, .max = 80 },
305 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
306 .p2 = { .dot_limit = 200000,
307 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
308};
309
310static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
311 .dot = { .min = 20000, .max = 400000 },
312 .vco = { .min = 1400000, .max = 2800000 },
313 .n = { .min = 1, .max = 6 },
314 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
315 .m1 = { .min = 8, .max = 18 },
316 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
317 .p = { .min = 7, .max = 98 },
318 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
319 .p2 = { .dot_limit = 112000,
320 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
321};
322
273e27ca 323
e4b36699 324static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
325 .dot = { .min = 25000, .max = 270000 },
326 .vco = { .min = 1750000, .max = 3500000},
327 .n = { .min = 1, .max = 4 },
328 .m = { .min = 104, .max = 138 },
329 .m1 = { .min = 17, .max = 23 },
330 .m2 = { .min = 5, .max = 11 },
331 .p = { .min = 10, .max = 30 },
332 .p1 = { .min = 1, .max = 3},
333 .p2 = { .dot_limit = 270000,
334 .p2_slow = 10,
335 .p2_fast = 10
044c7c41 336 },
e4b36699
KP
337};
338
339static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
340 .dot = { .min = 22000, .max = 400000 },
341 .vco = { .min = 1750000, .max = 3500000},
342 .n = { .min = 1, .max = 4 },
343 .m = { .min = 104, .max = 138 },
344 .m1 = { .min = 16, .max = 23 },
345 .m2 = { .min = 5, .max = 11 },
346 .p = { .min = 5, .max = 80 },
347 .p1 = { .min = 1, .max = 8},
348 .p2 = { .dot_limit = 165000,
349 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
350};
351
352static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
353 .dot = { .min = 20000, .max = 115000 },
354 .vco = { .min = 1750000, .max = 3500000 },
355 .n = { .min = 1, .max = 3 },
356 .m = { .min = 104, .max = 138 },
357 .m1 = { .min = 17, .max = 23 },
358 .m2 = { .min = 5, .max = 11 },
359 .p = { .min = 28, .max = 112 },
360 .p1 = { .min = 2, .max = 8 },
361 .p2 = { .dot_limit = 0,
362 .p2_slow = 14, .p2_fast = 14
044c7c41 363 },
e4b36699
KP
364};
365
366static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
367 .dot = { .min = 80000, .max = 224000 },
368 .vco = { .min = 1750000, .max = 3500000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 104, .max = 138 },
371 .m1 = { .min = 17, .max = 23 },
372 .m2 = { .min = 5, .max = 11 },
373 .p = { .min = 14, .max = 42 },
374 .p1 = { .min = 2, .max = 6 },
375 .p2 = { .dot_limit = 0,
376 .p2_slow = 7, .p2_fast = 7
044c7c41 377 },
e4b36699
KP
378};
379
f2b115e6 380static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
381 .dot = { .min = 20000, .max = 400000},
382 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 383 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
384 .n = { .min = 3, .max = 6 },
385 .m = { .min = 2, .max = 256 },
273e27ca 386 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
387 .m1 = { .min = 0, .max = 0 },
388 .m2 = { .min = 0, .max = 254 },
389 .p = { .min = 5, .max = 80 },
390 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
391 .p2 = { .dot_limit = 200000,
392 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
393};
394
f2b115e6 395static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
396 .dot = { .min = 20000, .max = 400000 },
397 .vco = { .min = 1700000, .max = 3500000 },
398 .n = { .min = 3, .max = 6 },
399 .m = { .min = 2, .max = 256 },
400 .m1 = { .min = 0, .max = 0 },
401 .m2 = { .min = 0, .max = 254 },
402 .p = { .min = 7, .max = 112 },
403 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
404 .p2 = { .dot_limit = 112000,
405 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
406};
407
273e27ca
EA
408/* Ironlake / Sandybridge
409 *
410 * We calculate clock using (register_value + 2) for N/M1/M2, so here
411 * the range value for them is (actual_value - 2).
412 */
b91ad0ec 413static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
414 .dot = { .min = 25000, .max = 350000 },
415 .vco = { .min = 1760000, .max = 3510000 },
416 .n = { .min = 1, .max = 5 },
417 .m = { .min = 79, .max = 127 },
418 .m1 = { .min = 12, .max = 22 },
419 .m2 = { .min = 5, .max = 9 },
420 .p = { .min = 5, .max = 80 },
421 .p1 = { .min = 1, .max = 8 },
422 .p2 = { .dot_limit = 225000,
423 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
424};
425
b91ad0ec 426static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
427 .dot = { .min = 25000, .max = 350000 },
428 .vco = { .min = 1760000, .max = 3510000 },
429 .n = { .min = 1, .max = 3 },
430 .m = { .min = 79, .max = 118 },
431 .m1 = { .min = 12, .max = 22 },
432 .m2 = { .min = 5, .max = 9 },
433 .p = { .min = 28, .max = 112 },
434 .p1 = { .min = 2, .max = 8 },
435 .p2 = { .dot_limit = 225000,
436 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
437};
438
439static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
440 .dot = { .min = 25000, .max = 350000 },
441 .vco = { .min = 1760000, .max = 3510000 },
442 .n = { .min = 1, .max = 3 },
443 .m = { .min = 79, .max = 127 },
444 .m1 = { .min = 12, .max = 22 },
445 .m2 = { .min = 5, .max = 9 },
446 .p = { .min = 14, .max = 56 },
447 .p1 = { .min = 2, .max = 8 },
448 .p2 = { .dot_limit = 225000,
449 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
450};
451
273e27ca 452/* LVDS 100mhz refclk limits. */
b91ad0ec 453static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
454 .dot = { .min = 25000, .max = 350000 },
455 .vco = { .min = 1760000, .max = 3510000 },
456 .n = { .min = 1, .max = 2 },
457 .m = { .min = 79, .max = 126 },
458 .m1 = { .min = 12, .max = 22 },
459 .m2 = { .min = 5, .max = 9 },
460 .p = { .min = 28, .max = 112 },
0206e353 461 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
462 .p2 = { .dot_limit = 225000,
463 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
464};
465
466static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
467 .dot = { .min = 25000, .max = 350000 },
468 .vco = { .min = 1760000, .max = 3510000 },
469 .n = { .min = 1, .max = 3 },
470 .m = { .min = 79, .max = 126 },
471 .m1 = { .min = 12, .max = 22 },
472 .m2 = { .min = 5, .max = 9 },
473 .p = { .min = 14, .max = 42 },
0206e353 474 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
475 .p2 = { .dot_limit = 225000,
476 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
477};
478
dc730512 479static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
480 /*
481 * These are the data rate limits (measured in fast clocks)
482 * since those are the strictest limits we have. The fast
483 * clock and actual rate limits are more relaxed, so checking
484 * them would make no difference.
485 */
486 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 487 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 488 .n = { .min = 1, .max = 7 },
a0c4da24
JB
489 .m1 = { .min = 2, .max = 3 },
490 .m2 = { .min = 11, .max = 156 },
b99ab663 491 .p1 = { .min = 2, .max = 3 },
5fdc9c49 492 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
493};
494
ef9348c8
CML
495static const intel_limit_t intel_limits_chv = {
496 /*
497 * These are the data rate limits (measured in fast clocks)
498 * since those are the strictest limits we have. The fast
499 * clock and actual rate limits are more relaxed, so checking
500 * them would make no difference.
501 */
502 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 503 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
504 .n = { .min = 1, .max = 1 },
505 .m1 = { .min = 2, .max = 2 },
506 .m2 = { .min = 24 << 22, .max = 175 << 22 },
507 .p1 = { .min = 2, .max = 4 },
508 .p2 = { .p2_slow = 1, .p2_fast = 14 },
509};
510
5ab7b0b7
ID
511static const intel_limit_t intel_limits_bxt = {
512 /* FIXME: find real dot limits */
513 .dot = { .min = 0, .max = INT_MAX },
e6292556 514 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
515 .n = { .min = 1, .max = 1 },
516 .m1 = { .min = 2, .max = 2 },
517 /* FIXME: find real m2 limits */
518 .m2 = { .min = 2 << 22, .max = 255 << 22 },
519 .p1 = { .min = 2, .max = 4 },
520 .p2 = { .p2_slow = 1, .p2_fast = 20 },
521};
522
cdba954e
ACO
523static bool
524needs_modeset(struct drm_crtc_state *state)
525{
fc596660 526 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
527}
528
e0638cdf
PZ
529/**
530 * Returns whether any output on the specified pipe is of the specified type
531 */
4093561b 532bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 533{
409ee761 534 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
535 struct intel_encoder *encoder;
536
409ee761 537 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
538 if (encoder->type == type)
539 return true;
540
541 return false;
542}
543
d0737e1d
ACO
544/**
545 * Returns whether any output on the specified pipe will have the specified
546 * type after a staged modeset is complete, i.e., the same as
547 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
548 * encoder->crtc.
549 */
a93e255f
ACO
550static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
551 int type)
d0737e1d 552{
a93e255f 553 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 554 struct drm_connector *connector;
a93e255f 555 struct drm_connector_state *connector_state;
d0737e1d 556 struct intel_encoder *encoder;
a93e255f
ACO
557 int i, num_connectors = 0;
558
da3ced29 559 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
560 if (connector_state->crtc != crtc_state->base.crtc)
561 continue;
562
563 num_connectors++;
d0737e1d 564
a93e255f
ACO
565 encoder = to_intel_encoder(connector_state->best_encoder);
566 if (encoder->type == type)
d0737e1d 567 return true;
a93e255f
ACO
568 }
569
570 WARN_ON(num_connectors == 0);
d0737e1d
ACO
571
572 return false;
573}
574
dccbea3b
ID
575/*
576 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
577 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
578 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
579 * The helpers' return value is the rate of the clock that is fed to the
580 * display engine's pipe which can be the above fast dot clock rate or a
581 * divided-down version of it.
582 */
f2b115e6 583/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 584static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 585{
2177832f
SL
586 clock->m = clock->m2 + 2;
587 clock->p = clock->p1 * clock->p2;
ed5ca77e 588 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 589 return 0;
fb03ac01
VS
590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
592
593 return clock->dot;
2177832f
SL
594}
595
7429e9d4
DV
596static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
597{
598 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
599}
600
dccbea3b 601static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 602{
7429e9d4 603 clock->m = i9xx_dpll_compute_m(clock);
79e53945 604 clock->p = clock->p1 * clock->p2;
ed5ca77e 605 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 606 return 0;
fb03ac01
VS
607 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
608 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
609
610 return clock->dot;
79e53945
JB
611}
612
dccbea3b 613static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
614{
615 clock->m = clock->m1 * clock->m2;
616 clock->p = clock->p1 * clock->p2;
617 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 618 return 0;
589eca67
ID
619 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
620 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
621
622 return clock->dot / 5;
589eca67
ID
623}
624
dccbea3b 625int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
626{
627 clock->m = clock->m1 * clock->m2;
628 clock->p = clock->p1 * clock->p2;
629 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 630 return 0;
ef9348c8
CML
631 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
632 clock->n << 22);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
634
635 return clock->dot / 5;
ef9348c8
CML
636}
637
7c04d1d9 638#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
639/**
640 * Returns whether the given set of divisors are valid for a given refclk with
641 * the given connectors.
642 */
643
1b894b59
CW
644static bool intel_PLL_is_valid(struct drm_device *dev,
645 const intel_limit_t *limit,
646 const intel_clock_t *clock)
79e53945 647{
f01b7962
VS
648 if (clock->n < limit->n.min || limit->n.max < clock->n)
649 INTELPllInvalid("n out of range\n");
79e53945 650 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 651 INTELPllInvalid("p1 out of range\n");
79e53945 652 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 653 INTELPllInvalid("m2 out of range\n");
79e53945 654 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 655 INTELPllInvalid("m1 out of range\n");
f01b7962 656
666a4537
WB
657 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
658 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
659 if (clock->m1 <= clock->m2)
660 INTELPllInvalid("m1 <= m2\n");
661
666a4537 662 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
663 if (clock->p < limit->p.min || limit->p.max < clock->p)
664 INTELPllInvalid("p out of range\n");
665 if (clock->m < limit->m.min || limit->m.max < clock->m)
666 INTELPllInvalid("m out of range\n");
667 }
668
79e53945 669 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 670 INTELPllInvalid("vco out of range\n");
79e53945
JB
671 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
672 * connector, etc., rather than just a single range.
673 */
674 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 675 INTELPllInvalid("dot out of range\n");
79e53945
JB
676
677 return true;
678}
679
3b1429d9
VS
680static int
681i9xx_select_p2_div(const intel_limit_t *limit,
682 const struct intel_crtc_state *crtc_state,
683 int target)
79e53945 684{
3b1429d9 685 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 686
a93e255f 687 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 688 /*
a210b028
DV
689 * For LVDS just rely on its current settings for dual-channel.
690 * We haven't figured out how to reliably set up different
691 * single/dual channel state, if we even can.
79e53945 692 */
1974cad0 693 if (intel_is_dual_link_lvds(dev))
3b1429d9 694 return limit->p2.p2_fast;
79e53945 695 else
3b1429d9 696 return limit->p2.p2_slow;
79e53945
JB
697 } else {
698 if (target < limit->p2.dot_limit)
3b1429d9 699 return limit->p2.p2_slow;
79e53945 700 else
3b1429d9 701 return limit->p2.p2_fast;
79e53945 702 }
3b1429d9
VS
703}
704
70e8aa21
ACO
705/*
706 * Returns a set of divisors for the desired target clock with the given
707 * refclk, or FALSE. The returned values represent the clock equation:
708 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
709 *
710 * Target and reference clocks are specified in kHz.
711 *
712 * If match_clock is provided, then best_clock P divider must match the P
713 * divider from @match_clock used for LVDS downclocking.
714 */
3b1429d9
VS
715static bool
716i9xx_find_best_dpll(const intel_limit_t *limit,
717 struct intel_crtc_state *crtc_state,
718 int target, int refclk, intel_clock_t *match_clock,
719 intel_clock_t *best_clock)
720{
721 struct drm_device *dev = crtc_state->base.crtc->dev;
722 intel_clock_t clock;
723 int err = target;
79e53945 724
0206e353 725 memset(best_clock, 0, sizeof(*best_clock));
79e53945 726
3b1429d9
VS
727 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
728
42158660
ZY
729 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
730 clock.m1++) {
731 for (clock.m2 = limit->m2.min;
732 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 733 if (clock.m2 >= clock.m1)
42158660
ZY
734 break;
735 for (clock.n = limit->n.min;
736 clock.n <= limit->n.max; clock.n++) {
737 for (clock.p1 = limit->p1.min;
738 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
739 int this_err;
740
dccbea3b 741 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
744 continue;
745 if (match_clock &&
746 clock.p != match_clock->p)
747 continue;
748
749 this_err = abs(clock.dot - target);
750 if (this_err < err) {
751 *best_clock = clock;
752 err = this_err;
753 }
754 }
755 }
756 }
757 }
758
759 return (err != target);
760}
761
70e8aa21
ACO
762/*
763 * Returns a set of divisors for the desired target clock with the given
764 * refclk, or FALSE. The returned values represent the clock equation:
765 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
766 *
767 * Target and reference clocks are specified in kHz.
768 *
769 * If match_clock is provided, then best_clock P divider must match the P
770 * divider from @match_clock used for LVDS downclocking.
771 */
ac58c3f0 772static bool
a93e255f
ACO
773pnv_find_best_dpll(const intel_limit_t *limit,
774 struct intel_crtc_state *crtc_state,
ee9300bb
DV
775 int target, int refclk, intel_clock_t *match_clock,
776 intel_clock_t *best_clock)
79e53945 777{
3b1429d9 778 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 779 intel_clock_t clock;
79e53945
JB
780 int err = target;
781
0206e353 782 memset(best_clock, 0, sizeof(*best_clock));
79e53945 783
3b1429d9
VS
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
42158660
ZY
786 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
787 clock.m1++) {
788 for (clock.m2 = limit->m2.min;
789 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
790 for (clock.n = limit->n.min;
791 clock.n <= limit->n.max; clock.n++) {
792 for (clock.p1 = limit->p1.min;
793 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
794 int this_err;
795
dccbea3b 796 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
79e53945 799 continue;
cec2f356
SP
800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
79e53945
JB
803
804 this_err = abs(clock.dot - target);
805 if (this_err < err) {
806 *best_clock = clock;
807 err = this_err;
808 }
809 }
810 }
811 }
812 }
813
814 return (err != target);
815}
816
997c030c
ACO
817/*
818 * Returns a set of divisors for the desired target clock with the given
819 * refclk, or FALSE. The returned values represent the clock equation:
820 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
821 *
822 * Target and reference clocks are specified in kHz.
823 *
824 * If match_clock is provided, then best_clock P divider must match the P
825 * divider from @match_clock used for LVDS downclocking.
997c030c 826 */
d4906093 827static bool
a93e255f
ACO
828g4x_find_best_dpll(const intel_limit_t *limit,
829 struct intel_crtc_state *crtc_state,
ee9300bb
DV
830 int target, int refclk, intel_clock_t *match_clock,
831 intel_clock_t *best_clock)
d4906093 832{
3b1429d9 833 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
834 intel_clock_t clock;
835 int max_n;
3b1429d9 836 bool found = false;
6ba770dc
AJ
837 /* approximately equals target * 0.00585 */
838 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
839
840 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
841
842 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
843
d4906093 844 max_n = limit->n.max;
f77f13e2 845 /* based on hardware requirement, prefer smaller n to precision */
d4906093 846 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 847 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
848 for (clock.m1 = limit->m1.max;
849 clock.m1 >= limit->m1.min; clock.m1--) {
850 for (clock.m2 = limit->m2.max;
851 clock.m2 >= limit->m2.min; clock.m2--) {
852 for (clock.p1 = limit->p1.max;
853 clock.p1 >= limit->p1.min; clock.p1--) {
854 int this_err;
855
dccbea3b 856 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
857 if (!intel_PLL_is_valid(dev, limit,
858 &clock))
d4906093 859 continue;
1b894b59
CW
860
861 this_err = abs(clock.dot - target);
d4906093
ML
862 if (this_err < err_most) {
863 *best_clock = clock;
864 err_most = this_err;
865 max_n = clock.n;
866 found = true;
867 }
868 }
869 }
870 }
871 }
2c07245f
ZW
872 return found;
873}
874
d5dd62bd
ID
875/*
876 * Check if the calculated PLL configuration is more optimal compared to the
877 * best configuration and error found so far. Return the calculated error.
878 */
879static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
880 const intel_clock_t *calculated_clock,
881 const intel_clock_t *best_clock,
882 unsigned int best_error_ppm,
883 unsigned int *error_ppm)
884{
9ca3ba01
ID
885 /*
886 * For CHV ignore the error and consider only the P value.
887 * Prefer a bigger P value based on HW requirements.
888 */
889 if (IS_CHERRYVIEW(dev)) {
890 *error_ppm = 0;
891
892 return calculated_clock->p > best_clock->p;
893 }
894
24be4e46
ID
895 if (WARN_ON_ONCE(!target_freq))
896 return false;
897
d5dd62bd
ID
898 *error_ppm = div_u64(1000000ULL *
899 abs(target_freq - calculated_clock->dot),
900 target_freq);
901 /*
902 * Prefer a better P value over a better (smaller) error if the error
903 * is small. Ensure this preference for future configurations too by
904 * setting the error to 0.
905 */
906 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
907 *error_ppm = 0;
908
909 return true;
910 }
911
912 return *error_ppm + 10 < best_error_ppm;
913}
914
65b3d6a9
ACO
915/*
916 * Returns a set of divisors for the desired target clock with the given
917 * refclk, or FALSE. The returned values represent the clock equation:
918 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
919 */
a0c4da24 920static bool
a93e255f
ACO
921vlv_find_best_dpll(const intel_limit_t *limit,
922 struct intel_crtc_state *crtc_state,
ee9300bb
DV
923 int target, int refclk, intel_clock_t *match_clock,
924 intel_clock_t *best_clock)
a0c4da24 925{
a93e255f 926 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 927 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 928 intel_clock_t clock;
69e4f900 929 unsigned int bestppm = 1000000;
27e639bf
VS
930 /* min update 19.2 MHz */
931 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 932 bool found = false;
a0c4da24 933
6b4bf1c4
VS
934 target *= 5; /* fast clock */
935
936 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
937
938 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 939 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 940 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 941 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 942 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 943 clock.p = clock.p1 * clock.p2;
a0c4da24 944 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 945 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 946 unsigned int ppm;
69e4f900 947
6b4bf1c4
VS
948 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
949 refclk * clock.m1);
950
dccbea3b 951 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 952
f01b7962
VS
953 if (!intel_PLL_is_valid(dev, limit,
954 &clock))
43b0ac53
VS
955 continue;
956
d5dd62bd
ID
957 if (!vlv_PLL_is_optimal(dev, target,
958 &clock,
959 best_clock,
960 bestppm, &ppm))
961 continue;
6b4bf1c4 962
d5dd62bd
ID
963 *best_clock = clock;
964 bestppm = ppm;
965 found = true;
a0c4da24
JB
966 }
967 }
968 }
969 }
a0c4da24 970
49e497ef 971 return found;
a0c4da24 972}
a4fc5ed6 973
65b3d6a9
ACO
974/*
975 * Returns a set of divisors for the desired target clock with the given
976 * refclk, or FALSE. The returned values represent the clock equation:
977 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
978 */
ef9348c8 979static bool
a93e255f
ACO
980chv_find_best_dpll(const intel_limit_t *limit,
981 struct intel_crtc_state *crtc_state,
ef9348c8
CML
982 int target, int refclk, intel_clock_t *match_clock,
983 intel_clock_t *best_clock)
984{
a93e255f 985 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 986 struct drm_device *dev = crtc->base.dev;
9ca3ba01 987 unsigned int best_error_ppm;
ef9348c8
CML
988 intel_clock_t clock;
989 uint64_t m2;
990 int found = false;
991
992 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 993 best_error_ppm = 1000000;
ef9348c8
CML
994
995 /*
996 * Based on hardware doc, the n always set to 1, and m1 always
997 * set to 2. If requires to support 200Mhz refclk, we need to
998 * revisit this because n may not 1 anymore.
999 */
1000 clock.n = 1, clock.m1 = 2;
1001 target *= 5; /* fast clock */
1002
1003 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1004 for (clock.p2 = limit->p2.p2_fast;
1005 clock.p2 >= limit->p2.p2_slow;
1006 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1007 unsigned int error_ppm;
ef9348c8
CML
1008
1009 clock.p = clock.p1 * clock.p2;
1010
1011 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1012 clock.n) << 22, refclk * clock.m1);
1013
1014 if (m2 > INT_MAX/clock.m1)
1015 continue;
1016
1017 clock.m2 = m2;
1018
dccbea3b 1019 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1020
1021 if (!intel_PLL_is_valid(dev, limit, &clock))
1022 continue;
1023
9ca3ba01
ID
1024 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1025 best_error_ppm, &error_ppm))
1026 continue;
1027
1028 *best_clock = clock;
1029 best_error_ppm = error_ppm;
1030 found = true;
ef9348c8
CML
1031 }
1032 }
1033
1034 return found;
1035}
1036
5ab7b0b7
ID
1037bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1038 intel_clock_t *best_clock)
1039{
65b3d6a9
ACO
1040 int refclk = 100000;
1041 const intel_limit_t *limit = &intel_limits_bxt;
5ab7b0b7 1042
65b3d6a9 1043 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1044 target_clock, refclk, NULL, best_clock);
1045}
1046
20ddf665
VS
1047bool intel_crtc_active(struct drm_crtc *crtc)
1048{
1049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1050
1051 /* Be paranoid as we can arrive here with only partial
1052 * state retrieved from the hardware during setup.
1053 *
241bfc38 1054 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1055 * as Haswell has gained clock readout/fastboot support.
1056 *
66e514c1 1057 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1058 * properly reconstruct framebuffers.
c3d1f436
MR
1059 *
1060 * FIXME: The intel_crtc->active here should be switched to
1061 * crtc->state->active once we have proper CRTC states wired up
1062 * for atomic.
20ddf665 1063 */
c3d1f436 1064 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1065 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1066}
1067
a5c961d1
PZ
1068enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1069 enum pipe pipe)
1070{
1071 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1073
6e3c9717 1074 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1075}
1076
fbf49ea2
VS
1077static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1078{
1079 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1080 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1081 u32 line1, line2;
1082 u32 line_mask;
1083
1084 if (IS_GEN2(dev))
1085 line_mask = DSL_LINEMASK_GEN2;
1086 else
1087 line_mask = DSL_LINEMASK_GEN3;
1088
1089 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1090 msleep(5);
fbf49ea2
VS
1091 line2 = I915_READ(reg) & line_mask;
1092
1093 return line1 == line2;
1094}
1095
ab7ad7f6
KP
1096/*
1097 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1098 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1099 *
1100 * After disabling a pipe, we can't wait for vblank in the usual way,
1101 * spinning on the vblank interrupt status bit, since we won't actually
1102 * see an interrupt when the pipe is disabled.
1103 *
ab7ad7f6
KP
1104 * On Gen4 and above:
1105 * wait for the pipe register state bit to turn off
1106 *
1107 * Otherwise:
1108 * wait for the display line value to settle (it usually
1109 * ends up stopping at the start of the next frame).
58e10eb9 1110 *
9d0498a2 1111 */
575f7ab7 1112static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1113{
575f7ab7 1114 struct drm_device *dev = crtc->base.dev;
9d0498a2 1115 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1116 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1117 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1118
1119 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1120 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1121
1122 /* Wait for the Pipe State to go off */
58e10eb9
CW
1123 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1124 100))
284637d9 1125 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1126 } else {
ab7ad7f6 1127 /* Wait for the display line to settle */
fbf49ea2 1128 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1129 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1130 }
79e53945
JB
1131}
1132
b24e7179 1133/* Only for pre-ILK configs */
55607e8a
DV
1134void assert_pll(struct drm_i915_private *dev_priv,
1135 enum pipe pipe, bool state)
b24e7179 1136{
b24e7179
JB
1137 u32 val;
1138 bool cur_state;
1139
649636ef 1140 val = I915_READ(DPLL(pipe));
b24e7179 1141 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1142 I915_STATE_WARN(cur_state != state,
b24e7179 1143 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1144 onoff(state), onoff(cur_state));
b24e7179 1145}
b24e7179 1146
23538ef1 1147/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1148void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1149{
1150 u32 val;
1151 bool cur_state;
1152
a580516d 1153 mutex_lock(&dev_priv->sb_lock);
23538ef1 1154 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1155 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1156
1157 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1158 I915_STATE_WARN(cur_state != state,
23538ef1 1159 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1160 onoff(state), onoff(cur_state));
23538ef1 1161}
23538ef1 1162
040484af
JB
1163static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1164 enum pipe pipe, bool state)
1165{
040484af 1166 bool cur_state;
ad80a810
PZ
1167 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1168 pipe);
040484af 1169
2d1fe073 1170 if (HAS_DDI(dev_priv)) {
affa9354 1171 /* DDI does not have a specific FDI_TX register */
649636ef 1172 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1173 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1174 } else {
649636ef 1175 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1176 cur_state = !!(val & FDI_TX_ENABLE);
1177 }
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
040484af 1179 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
040484af
JB
1181}
1182#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1183#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1184
1185static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
040484af
JB
1188 u32 val;
1189 bool cur_state;
1190
649636ef 1191 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1192 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1193 I915_STATE_WARN(cur_state != state,
040484af 1194 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1195 onoff(state), onoff(cur_state));
040484af
JB
1196}
1197#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1198#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1199
1200static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1201 enum pipe pipe)
1202{
040484af
JB
1203 u32 val;
1204
1205 /* ILK FDI PLL is always enabled */
2d1fe073 1206 if (INTEL_INFO(dev_priv)->gen == 5)
040484af
JB
1207 return;
1208
bf507ef7 1209 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1210 if (HAS_DDI(dev_priv))
bf507ef7
ED
1211 return;
1212
649636ef 1213 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1214 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1215}
1216
55607e8a
DV
1217void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
040484af 1219{
040484af 1220 u32 val;
55607e8a 1221 bool cur_state;
040484af 1222
649636ef 1223 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1224 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1225 I915_STATE_WARN(cur_state != state,
55607e8a 1226 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1227 onoff(state), onoff(cur_state));
040484af
JB
1228}
1229
b680c37a
DV
1230void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
ea0760cf 1232{
bedd4dba 1233 struct drm_device *dev = dev_priv->dev;
f0f59a00 1234 i915_reg_t pp_reg;
ea0760cf
JB
1235 u32 val;
1236 enum pipe panel_pipe = PIPE_A;
0de3b485 1237 bool locked = true;
ea0760cf 1238
bedd4dba
JN
1239 if (WARN_ON(HAS_DDI(dev)))
1240 return;
1241
1242 if (HAS_PCH_SPLIT(dev)) {
1243 u32 port_sel;
1244
ea0760cf 1245 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1246 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1247
1248 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1249 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1250 panel_pipe = PIPE_B;
1251 /* XXX: else fix for eDP */
666a4537 1252 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1253 /* presumably write lock depends on pipe, not port select */
1254 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1255 panel_pipe = pipe;
ea0760cf
JB
1256 } else {
1257 pp_reg = PP_CONTROL;
bedd4dba
JN
1258 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1259 panel_pipe = PIPE_B;
ea0760cf
JB
1260 }
1261
1262 val = I915_READ(pp_reg);
1263 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1264 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1265 locked = false;
1266
e2c719b7 1267 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1268 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1269 pipe_name(pipe));
ea0760cf
JB
1270}
1271
93ce0ba6
JN
1272static void assert_cursor(struct drm_i915_private *dev_priv,
1273 enum pipe pipe, bool state)
1274{
1275 struct drm_device *dev = dev_priv->dev;
1276 bool cur_state;
1277
d9d82081 1278 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1279 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1280 else
5efb3e28 1281 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1282
e2c719b7 1283 I915_STATE_WARN(cur_state != state,
93ce0ba6 1284 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1285 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1286}
1287#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1288#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1289
b840d907
JB
1290void assert_pipe(struct drm_i915_private *dev_priv,
1291 enum pipe pipe, bool state)
b24e7179 1292{
63d7bbe9 1293 bool cur_state;
702e7a56
PZ
1294 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1295 pipe);
4feed0eb 1296 enum intel_display_power_domain power_domain;
b24e7179 1297
b6b5d049
VS
1298 /* if we need the pipe quirk it must be always on */
1299 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1300 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1301 state = true;
1302
4feed0eb
ID
1303 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1304 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1305 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1306 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1307
1308 intel_display_power_put(dev_priv, power_domain);
1309 } else {
1310 cur_state = false;
69310161
PZ
1311 }
1312
e2c719b7 1313 I915_STATE_WARN(cur_state != state,
63d7bbe9 1314 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1315 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1316}
1317
931872fc
CW
1318static void assert_plane(struct drm_i915_private *dev_priv,
1319 enum plane plane, bool state)
b24e7179 1320{
b24e7179 1321 u32 val;
931872fc 1322 bool cur_state;
b24e7179 1323
649636ef 1324 val = I915_READ(DSPCNTR(plane));
931872fc 1325 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1326 I915_STATE_WARN(cur_state != state,
931872fc 1327 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1328 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1329}
1330
931872fc
CW
1331#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1332#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1333
b24e7179
JB
1334static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1335 enum pipe pipe)
1336{
653e1026 1337 struct drm_device *dev = dev_priv->dev;
649636ef 1338 int i;
b24e7179 1339
653e1026
VS
1340 /* Primary planes are fixed to pipes on gen4+ */
1341 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1342 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1343 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1344 "plane %c assertion failure, should be disabled but not\n",
1345 plane_name(pipe));
19ec1358 1346 return;
28c05794 1347 }
19ec1358 1348
b24e7179 1349 /* Need to check both planes against the pipe */
055e393f 1350 for_each_pipe(dev_priv, i) {
649636ef
VS
1351 u32 val = I915_READ(DSPCNTR(i));
1352 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1353 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1354 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1355 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1356 plane_name(i), pipe_name(pipe));
b24e7179
JB
1357 }
1358}
1359
19332d7a
JB
1360static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
20674eef 1363 struct drm_device *dev = dev_priv->dev;
649636ef 1364 int sprite;
19332d7a 1365
7feb8b88 1366 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1367 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1368 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1369 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1370 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1371 sprite, pipe_name(pipe));
1372 }
666a4537 1373 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1374 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1375 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1376 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1377 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1378 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1379 }
1380 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1381 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1382 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1383 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1384 plane_name(pipe), pipe_name(pipe));
1385 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1386 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1387 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1388 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1389 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1390 }
1391}
1392
08c71e5e
VS
1393static void assert_vblank_disabled(struct drm_crtc *crtc)
1394{
e2c719b7 1395 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1396 drm_crtc_vblank_put(crtc);
1397}
1398
7abd4b35
ACO
1399void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe)
92f2584a 1401{
92f2584a
JB
1402 u32 val;
1403 bool enabled;
1404
649636ef 1405 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1406 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1407 I915_STATE_WARN(enabled,
9db4a9c7
JB
1408 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1409 pipe_name(pipe));
92f2584a
JB
1410}
1411
4e634389
KP
1412static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1414{
1415 if ((val & DP_PORT_EN) == 0)
1416 return false;
1417
2d1fe073 1418 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1419 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1420 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1421 return false;
2d1fe073 1422 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1423 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1424 return false;
f0575e92
KP
1425 } else {
1426 if ((val & DP_PIPE_MASK) != (pipe << 30))
1427 return false;
1428 }
1429 return true;
1430}
1431
1519b995
KP
1432static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe, u32 val)
1434{
dc0fa718 1435 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1436 return false;
1437
2d1fe073 1438 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1439 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1440 return false;
2d1fe073 1441 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1442 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1443 return false;
1519b995 1444 } else {
dc0fa718 1445 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1446 return false;
1447 }
1448 return true;
1449}
1450
1451static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1452 enum pipe pipe, u32 val)
1453{
1454 if ((val & LVDS_PORT_EN) == 0)
1455 return false;
1456
2d1fe073 1457 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1458 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1459 return false;
1460 } else {
1461 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1462 return false;
1463 }
1464 return true;
1465}
1466
1467static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1468 enum pipe pipe, u32 val)
1469{
1470 if ((val & ADPA_DAC_ENABLE) == 0)
1471 return false;
2d1fe073 1472 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1473 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1474 return false;
1475 } else {
1476 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1477 return false;
1478 }
1479 return true;
1480}
1481
291906f1 1482static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1483 enum pipe pipe, i915_reg_t reg,
1484 u32 port_sel)
291906f1 1485{
47a05eca 1486 u32 val = I915_READ(reg);
e2c719b7 1487 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1488 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1489 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1490
2d1fe073 1491 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1492 && (val & DP_PIPEB_SELECT),
de9a35ab 1493 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1494}
1495
1496static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1497 enum pipe pipe, i915_reg_t reg)
291906f1 1498{
47a05eca 1499 u32 val = I915_READ(reg);
e2c719b7 1500 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1501 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1502 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1503
2d1fe073 1504 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1505 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1506 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1507}
1508
1509static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe)
1511{
291906f1 1512 u32 val;
291906f1 1513
f0575e92
KP
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1517
649636ef 1518 val = I915_READ(PCH_ADPA);
e2c719b7 1519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1520 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1521 pipe_name(pipe));
291906f1 1522
649636ef 1523 val = I915_READ(PCH_LVDS);
e2c719b7 1524 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1525 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1526 pipe_name(pipe));
291906f1 1527
e2debe91
PZ
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1531}
1532
d288f65f 1533static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1534 const struct intel_crtc_state *pipe_config)
87442f73 1535{
426115cf
DV
1536 struct drm_device *dev = crtc->base.dev;
1537 struct drm_i915_private *dev_priv = dev->dev_private;
8bd3f301
VS
1538 enum pipe pipe = crtc->pipe;
1539 i915_reg_t reg = DPLL(pipe);
d288f65f 1540 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1541
8bd3f301 1542 assert_pipe_disabled(dev_priv, pipe);
87442f73 1543
87442f73 1544 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1545 assert_panel_unlocked(dev_priv, pipe);
87442f73 1546
426115cf
DV
1547 I915_WRITE(reg, dpll);
1548 POSTING_READ(reg);
1549 udelay(150);
1550
1551 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
8bd3f301 1552 DRM_ERROR("DPLL %d failed to lock\n", pipe);
426115cf 1553
8bd3f301
VS
1554 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1555 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1556}
1557
d288f65f 1558static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1559 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1560{
1561 struct drm_device *dev = crtc->base.dev;
1562 struct drm_i915_private *dev_priv = dev->dev_private;
8bd3f301 1563 enum pipe pipe = crtc->pipe;
9d556c99 1564 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1565 u32 tmp;
1566
8bd3f301 1567 assert_pipe_disabled(dev_priv, pipe);
9d556c99 1568
7d1a83cb
VS
1569 /* PLL is protected by panel, make sure we can write it */
1570 assert_panel_unlocked(dev_priv, pipe);
1571
a580516d 1572 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1573
1574 /* Enable back the 10bit clock to display controller */
1575 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1576 tmp |= DPIO_DCLKP_EN;
1577 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1578
54433e91
VS
1579 mutex_unlock(&dev_priv->sb_lock);
1580
9d556c99
CML
1581 /*
1582 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1583 */
1584 udelay(1);
1585
1586 /* Enable PLL */
d288f65f 1587 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1588
1589 /* Check PLL is locked */
a11b0703 1590 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1591 DRM_ERROR("PLL %d failed to lock\n", pipe);
1592
c231775c
VS
1593 if (pipe != PIPE_A) {
1594 /*
1595 * WaPixelRepeatModeFixForC0:chv
1596 *
1597 * DPLLCMD is AWOL. Use chicken bits to propagate
1598 * the value from DPLLBMD to either pipe B or C.
1599 */
1600 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1601 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1602 I915_WRITE(CBR4_VLV, 0);
1603 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1604
1605 /*
1606 * DPLLB VGA mode also seems to cause problems.
1607 * We should always have it disabled.
1608 */
1609 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1610 } else {
1611 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1612 POSTING_READ(DPLL_MD(pipe));
1613 }
9d556c99
CML
1614}
1615
1c4e0274
VS
1616static int intel_num_dvo_pipes(struct drm_device *dev)
1617{
1618 struct intel_crtc *crtc;
1619 int count = 0;
1620
1621 for_each_intel_crtc(dev, crtc)
3538b9df 1622 count += crtc->base.state->active &&
409ee761 1623 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1624
1625 return count;
1626}
1627
66e3d5c0 1628static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1629{
66e3d5c0
DV
1630 struct drm_device *dev = crtc->base.dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1632 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1633 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1634
66e3d5c0 1635 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1636
63d7bbe9 1637 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1638 if (IS_MOBILE(dev) && !IS_I830(dev))
1639 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1640
1c4e0274
VS
1641 /* Enable DVO 2x clock on both PLLs if necessary */
1642 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1643 /*
1644 * It appears to be important that we don't enable this
1645 * for the current pipe before otherwise configuring the
1646 * PLL. No idea how this should be handled if multiple
1647 * DVO outputs are enabled simultaneosly.
1648 */
1649 dpll |= DPLL_DVO_2X_MODE;
1650 I915_WRITE(DPLL(!crtc->pipe),
1651 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1652 }
66e3d5c0 1653
c2b63374
VS
1654 /*
1655 * Apparently we need to have VGA mode enabled prior to changing
1656 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1657 * dividers, even though the register value does change.
1658 */
1659 I915_WRITE(reg, 0);
1660
8e7a65aa
VS
1661 I915_WRITE(reg, dpll);
1662
66e3d5c0
DV
1663 /* Wait for the clocks to stabilize. */
1664 POSTING_READ(reg);
1665 udelay(150);
1666
1667 if (INTEL_INFO(dev)->gen >= 4) {
1668 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1669 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1670 } else {
1671 /* The pixel multiplier can only be updated once the
1672 * DPLL is enabled and the clocks are stable.
1673 *
1674 * So write it again.
1675 */
1676 I915_WRITE(reg, dpll);
1677 }
63d7bbe9
JB
1678
1679 /* We do this three times for luck */
66e3d5c0 1680 I915_WRITE(reg, dpll);
63d7bbe9
JB
1681 POSTING_READ(reg);
1682 udelay(150); /* wait for warmup */
66e3d5c0 1683 I915_WRITE(reg, dpll);
63d7bbe9
JB
1684 POSTING_READ(reg);
1685 udelay(150); /* wait for warmup */
66e3d5c0 1686 I915_WRITE(reg, dpll);
63d7bbe9
JB
1687 POSTING_READ(reg);
1688 udelay(150); /* wait for warmup */
1689}
1690
1691/**
50b44a44 1692 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1693 * @dev_priv: i915 private structure
1694 * @pipe: pipe PLL to disable
1695 *
1696 * Disable the PLL for @pipe, making sure the pipe is off first.
1697 *
1698 * Note! This is for pre-ILK only.
1699 */
1c4e0274 1700static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1701{
1c4e0274
VS
1702 struct drm_device *dev = crtc->base.dev;
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704 enum pipe pipe = crtc->pipe;
1705
1706 /* Disable DVO 2x clock on both PLLs if necessary */
1707 if (IS_I830(dev) &&
409ee761 1708 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1709 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1710 I915_WRITE(DPLL(PIPE_B),
1711 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1712 I915_WRITE(DPLL(PIPE_A),
1713 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1714 }
1715
b6b5d049
VS
1716 /* Don't disable pipe or pipe PLLs if needed */
1717 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1718 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1719 return;
1720
1721 /* Make sure the pipe isn't still relying on us */
1722 assert_pipe_disabled(dev_priv, pipe);
1723
b8afb911 1724 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1725 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1726}
1727
f6071166
JB
1728static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1729{
b8afb911 1730 u32 val;
f6071166
JB
1731
1732 /* Make sure the pipe isn't still relying on us */
1733 assert_pipe_disabled(dev_priv, pipe);
1734
03ed5cbf
VS
1735 val = DPLL_INTEGRATED_REF_CLK_VLV |
1736 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1737 if (pipe != PIPE_A)
1738 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1739
f6071166
JB
1740 I915_WRITE(DPLL(pipe), val);
1741 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1742}
1743
1744static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1745{
d752048d 1746 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1747 u32 val;
1748
a11b0703
VS
1749 /* Make sure the pipe isn't still relying on us */
1750 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1751
60bfe44f
VS
1752 val = DPLL_SSC_REF_CLK_CHV |
1753 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1754 if (pipe != PIPE_A)
1755 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1756
a11b0703
VS
1757 I915_WRITE(DPLL(pipe), val);
1758 POSTING_READ(DPLL(pipe));
d752048d 1759
a580516d 1760 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1761
1762 /* Disable 10bit clock to display controller */
1763 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1764 val &= ~DPIO_DCLKP_EN;
1765 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1766
a580516d 1767 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1768}
1769
e4607fcf 1770void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1771 struct intel_digital_port *dport,
1772 unsigned int expected_mask)
89b667f8
JB
1773{
1774 u32 port_mask;
f0f59a00 1775 i915_reg_t dpll_reg;
89b667f8 1776
e4607fcf
CML
1777 switch (dport->port) {
1778 case PORT_B:
89b667f8 1779 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1780 dpll_reg = DPLL(0);
e4607fcf
CML
1781 break;
1782 case PORT_C:
89b667f8 1783 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1784 dpll_reg = DPLL(0);
9b6de0a1 1785 expected_mask <<= 4;
00fc31b7
CML
1786 break;
1787 case PORT_D:
1788 port_mask = DPLL_PORTD_READY_MASK;
1789 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1790 break;
1791 default:
1792 BUG();
1793 }
89b667f8 1794
9b6de0a1
VS
1795 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1796 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1797 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1798}
1799
b8a4f404
PZ
1800static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1801 enum pipe pipe)
040484af 1802{
23670b32 1803 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1804 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1806 i915_reg_t reg;
1807 uint32_t val, pipeconf_val;
040484af 1808
040484af 1809 /* Make sure PCH DPLL is enabled */
8106ddbd 1810 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1811
1812 /* FDI must be feeding us bits for PCH ports */
1813 assert_fdi_tx_enabled(dev_priv, pipe);
1814 assert_fdi_rx_enabled(dev_priv, pipe);
1815
23670b32
DV
1816 if (HAS_PCH_CPT(dev)) {
1817 /* Workaround: Set the timing override bit before enabling the
1818 * pch transcoder. */
1819 reg = TRANS_CHICKEN2(pipe);
1820 val = I915_READ(reg);
1821 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1822 I915_WRITE(reg, val);
59c859d6 1823 }
23670b32 1824
ab9412ba 1825 reg = PCH_TRANSCONF(pipe);
040484af 1826 val = I915_READ(reg);
5f7f726d 1827 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1828
2d1fe073 1829 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1830 /*
c5de7c6f
VS
1831 * Make the BPC in transcoder be consistent with
1832 * that in pipeconf reg. For HDMI we must use 8bpc
1833 * here for both 8bpc and 12bpc.
e9bcff5c 1834 */
dfd07d72 1835 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1836 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1837 val |= PIPECONF_8BPC;
1838 else
1839 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1840 }
5f7f726d
PZ
1841
1842 val &= ~TRANS_INTERLACE_MASK;
1843 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1844 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1845 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1846 val |= TRANS_LEGACY_INTERLACED_ILK;
1847 else
1848 val |= TRANS_INTERLACED;
5f7f726d
PZ
1849 else
1850 val |= TRANS_PROGRESSIVE;
1851
040484af
JB
1852 I915_WRITE(reg, val | TRANS_ENABLE);
1853 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1854 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1855}
1856
8fb033d7 1857static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1858 enum transcoder cpu_transcoder)
040484af 1859{
8fb033d7 1860 u32 val, pipeconf_val;
8fb033d7 1861
8fb033d7 1862 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1863 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1864 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1865
223a6fdf 1866 /* Workaround: set timing override bit. */
36c0d0cf 1867 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1868 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1869 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1870
25f3ef11 1871 val = TRANS_ENABLE;
937bb610 1872 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1873
9a76b1c6
PZ
1874 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1875 PIPECONF_INTERLACED_ILK)
a35f2679 1876 val |= TRANS_INTERLACED;
8fb033d7
PZ
1877 else
1878 val |= TRANS_PROGRESSIVE;
1879
ab9412ba
DV
1880 I915_WRITE(LPT_TRANSCONF, val);
1881 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1882 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1883}
1884
b8a4f404
PZ
1885static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1886 enum pipe pipe)
040484af 1887{
23670b32 1888 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1889 i915_reg_t reg;
1890 uint32_t val;
040484af
JB
1891
1892 /* FDI relies on the transcoder */
1893 assert_fdi_tx_disabled(dev_priv, pipe);
1894 assert_fdi_rx_disabled(dev_priv, pipe);
1895
291906f1
JB
1896 /* Ports must be off as well */
1897 assert_pch_ports_disabled(dev_priv, pipe);
1898
ab9412ba 1899 reg = PCH_TRANSCONF(pipe);
040484af
JB
1900 val = I915_READ(reg);
1901 val &= ~TRANS_ENABLE;
1902 I915_WRITE(reg, val);
1903 /* wait for PCH transcoder off, transcoder state */
1904 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1905 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1906
c465613b 1907 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1908 /* Workaround: Clear the timing override chicken bit again. */
1909 reg = TRANS_CHICKEN2(pipe);
1910 val = I915_READ(reg);
1911 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1912 I915_WRITE(reg, val);
1913 }
040484af
JB
1914}
1915
ab4d966c 1916static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1917{
8fb033d7
PZ
1918 u32 val;
1919
ab9412ba 1920 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1921 val &= ~TRANS_ENABLE;
ab9412ba 1922 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1923 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1924 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1925 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1926
1927 /* Workaround: clear timing override bit. */
36c0d0cf 1928 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1929 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1930 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1931}
1932
b24e7179 1933/**
309cfea8 1934 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1935 * @crtc: crtc responsible for the pipe
b24e7179 1936 *
0372264a 1937 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1938 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1939 */
e1fdc473 1940static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1941{
0372264a
PZ
1942 struct drm_device *dev = crtc->base.dev;
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 enum pipe pipe = crtc->pipe;
1a70a728 1945 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1946 enum pipe pch_transcoder;
f0f59a00 1947 i915_reg_t reg;
b24e7179
JB
1948 u32 val;
1949
9e2ee2dd
VS
1950 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1951
58c6eaa2 1952 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1953 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1954 assert_sprites_disabled(dev_priv, pipe);
1955
2d1fe073 1956 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1957 pch_transcoder = TRANSCODER_A;
1958 else
1959 pch_transcoder = pipe;
1960
b24e7179
JB
1961 /*
1962 * A pipe without a PLL won't actually be able to drive bits from
1963 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1964 * need the check.
1965 */
2d1fe073 1966 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1967 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1968 assert_dsi_pll_enabled(dev_priv);
1969 else
1970 assert_pll_enabled(dev_priv, pipe);
040484af 1971 else {
6e3c9717 1972 if (crtc->config->has_pch_encoder) {
040484af 1973 /* if driving the PCH, we need FDI enabled */
cc391bbb 1974 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1975 assert_fdi_tx_pll_enabled(dev_priv,
1976 (enum pipe) cpu_transcoder);
040484af
JB
1977 }
1978 /* FIXME: assert CPU port conditions for SNB+ */
1979 }
b24e7179 1980
702e7a56 1981 reg = PIPECONF(cpu_transcoder);
b24e7179 1982 val = I915_READ(reg);
7ad25d48 1983 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
1984 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1985 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 1986 return;
7ad25d48 1987 }
00d70b15
CW
1988
1989 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1990 POSTING_READ(reg);
b7792d8b
VS
1991
1992 /*
1993 * Until the pipe starts DSL will read as 0, which would cause
1994 * an apparent vblank timestamp jump, which messes up also the
1995 * frame count when it's derived from the timestamps. So let's
1996 * wait for the pipe to start properly before we call
1997 * drm_crtc_vblank_on()
1998 */
1999 if (dev->max_vblank_count == 0 &&
2000 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2001 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2002}
2003
2004/**
309cfea8 2005 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2006 * @crtc: crtc whose pipes is to be disabled
b24e7179 2007 *
575f7ab7
VS
2008 * Disable the pipe of @crtc, making sure that various hardware
2009 * specific requirements are met, if applicable, e.g. plane
2010 * disabled, panel fitter off, etc.
b24e7179
JB
2011 *
2012 * Will wait until the pipe has shut down before returning.
2013 */
575f7ab7 2014static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2015{
575f7ab7 2016 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2018 enum pipe pipe = crtc->pipe;
f0f59a00 2019 i915_reg_t reg;
b24e7179
JB
2020 u32 val;
2021
9e2ee2dd
VS
2022 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2023
b24e7179
JB
2024 /*
2025 * Make sure planes won't keep trying to pump pixels to us,
2026 * or we might hang the display.
2027 */
2028 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2029 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2030 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2031
702e7a56 2032 reg = PIPECONF(cpu_transcoder);
b24e7179 2033 val = I915_READ(reg);
00d70b15
CW
2034 if ((val & PIPECONF_ENABLE) == 0)
2035 return;
2036
67adc644
VS
2037 /*
2038 * Double wide has implications for planes
2039 * so best keep it disabled when not needed.
2040 */
6e3c9717 2041 if (crtc->config->double_wide)
67adc644
VS
2042 val &= ~PIPECONF_DOUBLE_WIDE;
2043
2044 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2045 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2046 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2047 val &= ~PIPECONF_ENABLE;
2048
2049 I915_WRITE(reg, val);
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2052}
2053
693db184
CW
2054static bool need_vtd_wa(struct drm_device *dev)
2055{
2056#ifdef CONFIG_INTEL_IOMMU
2057 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2058 return true;
2059#endif
2060 return false;
2061}
2062
832be82f
VS
2063static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2064{
2065 return IS_GEN2(dev_priv) ? 2048 : 4096;
2066}
2067
27ba3910
VS
2068static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2069 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2070{
2071 switch (fb_modifier) {
2072 case DRM_FORMAT_MOD_NONE:
2073 return cpp;
2074 case I915_FORMAT_MOD_X_TILED:
2075 if (IS_GEN2(dev_priv))
2076 return 128;
2077 else
2078 return 512;
2079 case I915_FORMAT_MOD_Y_TILED:
2080 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2081 return 128;
2082 else
2083 return 512;
2084 case I915_FORMAT_MOD_Yf_TILED:
2085 switch (cpp) {
2086 case 1:
2087 return 64;
2088 case 2:
2089 case 4:
2090 return 128;
2091 case 8:
2092 case 16:
2093 return 256;
2094 default:
2095 MISSING_CASE(cpp);
2096 return cpp;
2097 }
2098 break;
2099 default:
2100 MISSING_CASE(fb_modifier);
2101 return cpp;
2102 }
2103}
2104
832be82f
VS
2105unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2106 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2107{
832be82f
VS
2108 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2109 return 1;
2110 else
2111 return intel_tile_size(dev_priv) /
27ba3910 2112 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2113}
2114
8d0deca8
VS
2115/* Return the tile dimensions in pixel units */
2116static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2117 unsigned int *tile_width,
2118 unsigned int *tile_height,
2119 uint64_t fb_modifier,
2120 unsigned int cpp)
2121{
2122 unsigned int tile_width_bytes =
2123 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2124
2125 *tile_width = tile_width_bytes / cpp;
2126 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2127}
2128
6761dd31
TU
2129unsigned int
2130intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2131 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2132{
832be82f
VS
2133 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2134 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2135
2136 return ALIGN(height, tile_height);
a57ce0b2
JB
2137}
2138
1663b9d6
VS
2139unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2140{
2141 unsigned int size = 0;
2142 int i;
2143
2144 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2145 size += rot_info->plane[i].width * rot_info->plane[i].height;
2146
2147 return size;
2148}
2149
75c82a53 2150static void
3465c580
VS
2151intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2152 const struct drm_framebuffer *fb,
2153 unsigned int rotation)
f64b98cd 2154{
2d7a215f
VS
2155 if (intel_rotation_90_or_270(rotation)) {
2156 *view = i915_ggtt_view_rotated;
2157 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2158 } else {
2159 *view = i915_ggtt_view_normal;
2160 }
2161}
50470bb0 2162
2d7a215f
VS
2163static void
2164intel_fill_fb_info(struct drm_i915_private *dev_priv,
2165 struct drm_framebuffer *fb)
2166{
2167 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2168 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2169
d9b3288e
VS
2170 tile_size = intel_tile_size(dev_priv);
2171
2172 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2173 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2174 fb->modifier[0], cpp);
d9b3288e 2175
1663b9d6
VS
2176 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2177 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2178
89e3e142 2179 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2180 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2181 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2182 fb->modifier[1], cpp);
d9b3288e 2183
2d7a215f 2184 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2185 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2186 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2187 }
f64b98cd
TU
2188}
2189
603525d7 2190static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2191{
2192 if (INTEL_INFO(dev_priv)->gen >= 9)
2193 return 256 * 1024;
985b8bb4 2194 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2195 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2196 return 128 * 1024;
2197 else if (INTEL_INFO(dev_priv)->gen >= 4)
2198 return 4 * 1024;
2199 else
44c5905e 2200 return 0;
4e9a86b6
VS
2201}
2202
603525d7
VS
2203static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2204 uint64_t fb_modifier)
2205{
2206 switch (fb_modifier) {
2207 case DRM_FORMAT_MOD_NONE:
2208 return intel_linear_alignment(dev_priv);
2209 case I915_FORMAT_MOD_X_TILED:
2210 if (INTEL_INFO(dev_priv)->gen >= 9)
2211 return 256 * 1024;
2212 return 0;
2213 case I915_FORMAT_MOD_Y_TILED:
2214 case I915_FORMAT_MOD_Yf_TILED:
2215 return 1 * 1024 * 1024;
2216 default:
2217 MISSING_CASE(fb_modifier);
2218 return 0;
2219 }
2220}
2221
127bd2ac 2222int
3465c580
VS
2223intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2224 unsigned int rotation)
6b95a207 2225{
850c4cdc 2226 struct drm_device *dev = fb->dev;
ce453d81 2227 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2228 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2229 struct i915_ggtt_view view;
6b95a207
KH
2230 u32 alignment;
2231 int ret;
2232
ebcdd39e
MR
2233 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2234
603525d7 2235 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2236
3465c580 2237 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2238
693db184
CW
2239 /* Note that the w/a also requires 64 PTE of padding following the
2240 * bo. We currently fill all unused PTE with the shadow page and so
2241 * we should always have valid PTE following the scanout preventing
2242 * the VT-d warning.
2243 */
2244 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2245 alignment = 256 * 1024;
2246
d6dd6843
PZ
2247 /*
2248 * Global gtt pte registers are special registers which actually forward
2249 * writes to a chunk of system memory. Which means that there is no risk
2250 * that the register values disappear as soon as we call
2251 * intel_runtime_pm_put(), so it is correct to wrap only the
2252 * pin/unpin/fence and not more.
2253 */
2254 intel_runtime_pm_get(dev_priv);
2255
7580d774
ML
2256 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2257 &view);
48b956c5 2258 if (ret)
b26a6b35 2259 goto err_pm;
6b95a207
KH
2260
2261 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2262 * fence, whereas 965+ only requires a fence if using
2263 * framebuffer compression. For simplicity, we always install
2264 * a fence as the cost is not that onerous.
2265 */
9807216f
VK
2266 if (view.type == I915_GGTT_VIEW_NORMAL) {
2267 ret = i915_gem_object_get_fence(obj);
2268 if (ret == -EDEADLK) {
2269 /*
2270 * -EDEADLK means there are no free fences
2271 * no pending flips.
2272 *
2273 * This is propagated to atomic, but it uses
2274 * -EDEADLK to force a locking recovery, so
2275 * change the returned error to -EBUSY.
2276 */
2277 ret = -EBUSY;
2278 goto err_unpin;
2279 } else if (ret)
2280 goto err_unpin;
1690e1eb 2281
9807216f
VK
2282 i915_gem_object_pin_fence(obj);
2283 }
6b95a207 2284
d6dd6843 2285 intel_runtime_pm_put(dev_priv);
6b95a207 2286 return 0;
48b956c5
CW
2287
2288err_unpin:
f64b98cd 2289 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2290err_pm:
d6dd6843 2291 intel_runtime_pm_put(dev_priv);
48b956c5 2292 return ret;
6b95a207
KH
2293}
2294
3465c580 2295static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2296{
82bc3b2d 2297 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2298 struct i915_ggtt_view view;
82bc3b2d 2299
ebcdd39e
MR
2300 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2301
3465c580 2302 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2303
9807216f
VK
2304 if (view.type == I915_GGTT_VIEW_NORMAL)
2305 i915_gem_object_unpin_fence(obj);
2306
f64b98cd 2307 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2308}
2309
29cf9491
VS
2310/*
2311 * Adjust the tile offset by moving the difference into
2312 * the x/y offsets.
2313 *
2314 * Input tile dimensions and pitch must already be
2315 * rotated to match x and y, and in pixel units.
2316 */
2317static u32 intel_adjust_tile_offset(int *x, int *y,
2318 unsigned int tile_width,
2319 unsigned int tile_height,
2320 unsigned int tile_size,
2321 unsigned int pitch_tiles,
2322 u32 old_offset,
2323 u32 new_offset)
2324{
2325 unsigned int tiles;
2326
2327 WARN_ON(old_offset & (tile_size - 1));
2328 WARN_ON(new_offset & (tile_size - 1));
2329 WARN_ON(new_offset > old_offset);
2330
2331 tiles = (old_offset - new_offset) / tile_size;
2332
2333 *y += tiles / pitch_tiles * tile_height;
2334 *x += tiles % pitch_tiles * tile_width;
2335
2336 return new_offset;
2337}
2338
8d0deca8
VS
2339/*
2340 * Computes the linear offset to the base tile and adjusts
2341 * x, y. bytes per pixel is assumed to be a power-of-two.
2342 *
2343 * In the 90/270 rotated case, x and y are assumed
2344 * to be already rotated to match the rotated GTT view, and
2345 * pitch is the tile_height aligned framebuffer height.
2346 */
4f2d9934
VS
2347u32 intel_compute_tile_offset(int *x, int *y,
2348 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2349 unsigned int pitch,
2350 unsigned int rotation)
c2c75131 2351{
4f2d9934
VS
2352 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2353 uint64_t fb_modifier = fb->modifier[plane];
2354 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2355 u32 offset, offset_aligned, alignment;
2356
2357 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2358 if (alignment)
2359 alignment--;
2360
b5c65338 2361 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2362 unsigned int tile_size, tile_width, tile_height;
2363 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2364
d843310d 2365 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2366 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2367 fb_modifier, cpp);
2368
2369 if (intel_rotation_90_or_270(rotation)) {
2370 pitch_tiles = pitch / tile_height;
2371 swap(tile_width, tile_height);
2372 } else {
2373 pitch_tiles = pitch / (tile_width * cpp);
2374 }
d843310d
VS
2375
2376 tile_rows = *y / tile_height;
2377 *y %= tile_height;
c2c75131 2378
8d0deca8
VS
2379 tiles = *x / tile_width;
2380 *x %= tile_width;
bc752862 2381
29cf9491
VS
2382 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2383 offset_aligned = offset & ~alignment;
bc752862 2384
29cf9491
VS
2385 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2386 tile_size, pitch_tiles,
2387 offset, offset_aligned);
2388 } else {
bc752862 2389 offset = *y * pitch + *x * cpp;
29cf9491
VS
2390 offset_aligned = offset & ~alignment;
2391
4e9a86b6
VS
2392 *y = (offset & alignment) / pitch;
2393 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2394 }
29cf9491
VS
2395
2396 return offset_aligned;
c2c75131
DV
2397}
2398
b35d63fa 2399static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2400{
2401 switch (format) {
2402 case DISPPLANE_8BPP:
2403 return DRM_FORMAT_C8;
2404 case DISPPLANE_BGRX555:
2405 return DRM_FORMAT_XRGB1555;
2406 case DISPPLANE_BGRX565:
2407 return DRM_FORMAT_RGB565;
2408 default:
2409 case DISPPLANE_BGRX888:
2410 return DRM_FORMAT_XRGB8888;
2411 case DISPPLANE_RGBX888:
2412 return DRM_FORMAT_XBGR8888;
2413 case DISPPLANE_BGRX101010:
2414 return DRM_FORMAT_XRGB2101010;
2415 case DISPPLANE_RGBX101010:
2416 return DRM_FORMAT_XBGR2101010;
2417 }
2418}
2419
bc8d7dff
DL
2420static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2421{
2422 switch (format) {
2423 case PLANE_CTL_FORMAT_RGB_565:
2424 return DRM_FORMAT_RGB565;
2425 default:
2426 case PLANE_CTL_FORMAT_XRGB_8888:
2427 if (rgb_order) {
2428 if (alpha)
2429 return DRM_FORMAT_ABGR8888;
2430 else
2431 return DRM_FORMAT_XBGR8888;
2432 } else {
2433 if (alpha)
2434 return DRM_FORMAT_ARGB8888;
2435 else
2436 return DRM_FORMAT_XRGB8888;
2437 }
2438 case PLANE_CTL_FORMAT_XRGB_2101010:
2439 if (rgb_order)
2440 return DRM_FORMAT_XBGR2101010;
2441 else
2442 return DRM_FORMAT_XRGB2101010;
2443 }
2444}
2445
5724dbd1 2446static bool
f6936e29
DV
2447intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2448 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2449{
2450 struct drm_device *dev = crtc->base.dev;
3badb49f 2451 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2452 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2453 struct drm_i915_gem_object *obj = NULL;
2454 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2455 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2456 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2457 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2458 PAGE_SIZE);
2459
2460 size_aligned -= base_aligned;
46f297fb 2461
ff2652ea
CW
2462 if (plane_config->size == 0)
2463 return false;
2464
3badb49f
PZ
2465 /* If the FB is too big, just don't use it since fbdev is not very
2466 * important and we should probably use that space with FBC or other
2467 * features. */
72e96d64 2468 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2469 return false;
2470
12c83d99
TU
2471 mutex_lock(&dev->struct_mutex);
2472
f37b5c2b
DV
2473 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2474 base_aligned,
2475 base_aligned,
2476 size_aligned);
12c83d99
TU
2477 if (!obj) {
2478 mutex_unlock(&dev->struct_mutex);
484b41dd 2479 return false;
12c83d99 2480 }
46f297fb 2481
49af449b
DL
2482 obj->tiling_mode = plane_config->tiling;
2483 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2484 obj->stride = fb->pitches[0];
46f297fb 2485
6bf129df
DL
2486 mode_cmd.pixel_format = fb->pixel_format;
2487 mode_cmd.width = fb->width;
2488 mode_cmd.height = fb->height;
2489 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2490 mode_cmd.modifier[0] = fb->modifier[0];
2491 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2492
6bf129df 2493 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2494 &mode_cmd, obj)) {
46f297fb
JB
2495 DRM_DEBUG_KMS("intel fb init failed\n");
2496 goto out_unref_obj;
2497 }
12c83d99 2498
46f297fb 2499 mutex_unlock(&dev->struct_mutex);
484b41dd 2500
f6936e29 2501 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2502 return true;
46f297fb
JB
2503
2504out_unref_obj:
2505 drm_gem_object_unreference(&obj->base);
2506 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2507 return false;
2508}
2509
afd65eb4
MR
2510/* Update plane->state->fb to match plane->fb after driver-internal updates */
2511static void
2512update_state_fb(struct drm_plane *plane)
2513{
2514 if (plane->fb == plane->state->fb)
2515 return;
2516
2517 if (plane->state->fb)
2518 drm_framebuffer_unreference(plane->state->fb);
2519 plane->state->fb = plane->fb;
2520 if (plane->state->fb)
2521 drm_framebuffer_reference(plane->state->fb);
2522}
2523
5724dbd1 2524static void
f6936e29
DV
2525intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2526 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2527{
2528 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2529 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2530 struct drm_crtc *c;
2531 struct intel_crtc *i;
2ff8fde1 2532 struct drm_i915_gem_object *obj;
88595ac9 2533 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2534 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2535 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2536 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2537 struct intel_plane_state *intel_state =
2538 to_intel_plane_state(plane_state);
88595ac9 2539 struct drm_framebuffer *fb;
484b41dd 2540
2d14030b 2541 if (!plane_config->fb)
484b41dd
JB
2542 return;
2543
f6936e29 2544 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2545 fb = &plane_config->fb->base;
2546 goto valid_fb;
f55548b5 2547 }
484b41dd 2548
2d14030b 2549 kfree(plane_config->fb);
484b41dd
JB
2550
2551 /*
2552 * Failed to alloc the obj, check to see if we should share
2553 * an fb with another CRTC instead
2554 */
70e1e0ec 2555 for_each_crtc(dev, c) {
484b41dd
JB
2556 i = to_intel_crtc(c);
2557
2558 if (c == &intel_crtc->base)
2559 continue;
2560
2ff8fde1
MR
2561 if (!i->active)
2562 continue;
2563
88595ac9
DV
2564 fb = c->primary->fb;
2565 if (!fb)
484b41dd
JB
2566 continue;
2567
88595ac9 2568 obj = intel_fb_obj(fb);
2ff8fde1 2569 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2570 drm_framebuffer_reference(fb);
2571 goto valid_fb;
484b41dd
JB
2572 }
2573 }
88595ac9 2574
200757f5
MR
2575 /*
2576 * We've failed to reconstruct the BIOS FB. Current display state
2577 * indicates that the primary plane is visible, but has a NULL FB,
2578 * which will lead to problems later if we don't fix it up. The
2579 * simplest solution is to just disable the primary plane now and
2580 * pretend the BIOS never had it enabled.
2581 */
2582 to_intel_plane_state(plane_state)->visible = false;
2583 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2584 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2585 intel_plane->disable_plane(primary, &intel_crtc->base);
2586
88595ac9
DV
2587 return;
2588
2589valid_fb:
f44e2659
VS
2590 plane_state->src_x = 0;
2591 plane_state->src_y = 0;
be5651f2
ML
2592 plane_state->src_w = fb->width << 16;
2593 plane_state->src_h = fb->height << 16;
2594
f44e2659
VS
2595 plane_state->crtc_x = 0;
2596 plane_state->crtc_y = 0;
be5651f2
ML
2597 plane_state->crtc_w = fb->width;
2598 plane_state->crtc_h = fb->height;
2599
0a8d8a86
MR
2600 intel_state->src.x1 = plane_state->src_x;
2601 intel_state->src.y1 = plane_state->src_y;
2602 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2603 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2604 intel_state->dst.x1 = plane_state->crtc_x;
2605 intel_state->dst.y1 = plane_state->crtc_y;
2606 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2607 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2608
88595ac9
DV
2609 obj = intel_fb_obj(fb);
2610 if (obj->tiling_mode != I915_TILING_NONE)
2611 dev_priv->preserve_bios_swizzle = true;
2612
be5651f2
ML
2613 drm_framebuffer_reference(fb);
2614 primary->fb = primary->state->fb = fb;
36750f28 2615 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2616 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2617 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2618}
2619
a8d201af
ML
2620static void i9xx_update_primary_plane(struct drm_plane *primary,
2621 const struct intel_crtc_state *crtc_state,
2622 const struct intel_plane_state *plane_state)
81255565 2623{
a8d201af 2624 struct drm_device *dev = primary->dev;
81255565 2625 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2627 struct drm_framebuffer *fb = plane_state->base.fb;
2628 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2629 int plane = intel_crtc->plane;
54ea9da8 2630 u32 linear_offset;
81255565 2631 u32 dspcntr;
f0f59a00 2632 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2633 unsigned int rotation = plane_state->base.rotation;
ac484963 2634 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2635 int x = plane_state->src.x1 >> 16;
2636 int y = plane_state->src.y1 >> 16;
c9ba6fad 2637
f45651ba
VS
2638 dspcntr = DISPPLANE_GAMMA_ENABLE;
2639
fdd508a6 2640 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2641
2642 if (INTEL_INFO(dev)->gen < 4) {
2643 if (intel_crtc->pipe == PIPE_B)
2644 dspcntr |= DISPPLANE_SEL_PIPE_B;
2645
2646 /* pipesrc and dspsize control the size that is scaled from,
2647 * which should always be the user's requested size.
2648 */
2649 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2650 ((crtc_state->pipe_src_h - 1) << 16) |
2651 (crtc_state->pipe_src_w - 1));
f45651ba 2652 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2653 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2654 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2655 ((crtc_state->pipe_src_h - 1) << 16) |
2656 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2657 I915_WRITE(PRIMPOS(plane), 0);
2658 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2659 }
81255565 2660
57779d06
VS
2661 switch (fb->pixel_format) {
2662 case DRM_FORMAT_C8:
81255565
JB
2663 dspcntr |= DISPPLANE_8BPP;
2664 break;
57779d06 2665 case DRM_FORMAT_XRGB1555:
57779d06 2666 dspcntr |= DISPPLANE_BGRX555;
81255565 2667 break;
57779d06
VS
2668 case DRM_FORMAT_RGB565:
2669 dspcntr |= DISPPLANE_BGRX565;
2670 break;
2671 case DRM_FORMAT_XRGB8888:
57779d06
VS
2672 dspcntr |= DISPPLANE_BGRX888;
2673 break;
2674 case DRM_FORMAT_XBGR8888:
57779d06
VS
2675 dspcntr |= DISPPLANE_RGBX888;
2676 break;
2677 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2678 dspcntr |= DISPPLANE_BGRX101010;
2679 break;
2680 case DRM_FORMAT_XBGR2101010:
57779d06 2681 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2682 break;
2683 default:
baba133a 2684 BUG();
81255565 2685 }
57779d06 2686
f45651ba
VS
2687 if (INTEL_INFO(dev)->gen >= 4 &&
2688 obj->tiling_mode != I915_TILING_NONE)
2689 dspcntr |= DISPPLANE_TILED;
81255565 2690
de1aa629
VS
2691 if (IS_G4X(dev))
2692 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2693
ac484963 2694 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2695
c2c75131
DV
2696 if (INTEL_INFO(dev)->gen >= 4) {
2697 intel_crtc->dspaddr_offset =
4f2d9934 2698 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2699 fb->pitches[0], rotation);
c2c75131
DV
2700 linear_offset -= intel_crtc->dspaddr_offset;
2701 } else {
e506a0c6 2702 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2703 }
e506a0c6 2704
8d0deca8 2705 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2706 dspcntr |= DISPPLANE_ROTATE_180;
2707
a8d201af
ML
2708 x += (crtc_state->pipe_src_w - 1);
2709 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2710
2711 /* Finding the last pixel of the last line of the display
2712 data and adding to linear_offset*/
2713 linear_offset +=
a8d201af 2714 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2715 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2716 }
2717
2db3366b
PZ
2718 intel_crtc->adjusted_x = x;
2719 intel_crtc->adjusted_y = y;
2720
48404c1e
SJ
2721 I915_WRITE(reg, dspcntr);
2722
01f2c773 2723 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2724 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2725 I915_WRITE(DSPSURF(plane),
2726 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2727 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2728 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2729 } else
f343c5f6 2730 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2731 POSTING_READ(reg);
17638cd6
JB
2732}
2733
a8d201af
ML
2734static void i9xx_disable_primary_plane(struct drm_plane *primary,
2735 struct drm_crtc *crtc)
17638cd6
JB
2736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2740 int plane = intel_crtc->plane;
f45651ba 2741
a8d201af
ML
2742 I915_WRITE(DSPCNTR(plane), 0);
2743 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2744 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2745 else
2746 I915_WRITE(DSPADDR(plane), 0);
2747 POSTING_READ(DSPCNTR(plane));
2748}
c9ba6fad 2749
a8d201af
ML
2750static void ironlake_update_primary_plane(struct drm_plane *primary,
2751 const struct intel_crtc_state *crtc_state,
2752 const struct intel_plane_state *plane_state)
2753{
2754 struct drm_device *dev = primary->dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2757 struct drm_framebuffer *fb = plane_state->base.fb;
2758 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2759 int plane = intel_crtc->plane;
54ea9da8 2760 u32 linear_offset;
a8d201af
ML
2761 u32 dspcntr;
2762 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2763 unsigned int rotation = plane_state->base.rotation;
ac484963 2764 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2765 int x = plane_state->src.x1 >> 16;
2766 int y = plane_state->src.y1 >> 16;
c9ba6fad 2767
f45651ba 2768 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2769 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2770
2771 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2772 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2773
57779d06
VS
2774 switch (fb->pixel_format) {
2775 case DRM_FORMAT_C8:
17638cd6
JB
2776 dspcntr |= DISPPLANE_8BPP;
2777 break;
57779d06
VS
2778 case DRM_FORMAT_RGB565:
2779 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2780 break;
57779d06 2781 case DRM_FORMAT_XRGB8888:
57779d06
VS
2782 dspcntr |= DISPPLANE_BGRX888;
2783 break;
2784 case DRM_FORMAT_XBGR8888:
57779d06
VS
2785 dspcntr |= DISPPLANE_RGBX888;
2786 break;
2787 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2788 dspcntr |= DISPPLANE_BGRX101010;
2789 break;
2790 case DRM_FORMAT_XBGR2101010:
57779d06 2791 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2792 break;
2793 default:
baba133a 2794 BUG();
17638cd6
JB
2795 }
2796
2797 if (obj->tiling_mode != I915_TILING_NONE)
2798 dspcntr |= DISPPLANE_TILED;
17638cd6 2799
f45651ba 2800 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2801 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2802
ac484963 2803 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2804 intel_crtc->dspaddr_offset =
4f2d9934 2805 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2806 fb->pitches[0], rotation);
c2c75131 2807 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2808 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2809 dspcntr |= DISPPLANE_ROTATE_180;
2810
2811 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2812 x += (crtc_state->pipe_src_w - 1);
2813 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2814
2815 /* Finding the last pixel of the last line of the display
2816 data and adding to linear_offset*/
2817 linear_offset +=
a8d201af 2818 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2819 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2820 }
2821 }
2822
2db3366b
PZ
2823 intel_crtc->adjusted_x = x;
2824 intel_crtc->adjusted_y = y;
2825
48404c1e 2826 I915_WRITE(reg, dspcntr);
17638cd6 2827
01f2c773 2828 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2829 I915_WRITE(DSPSURF(plane),
2830 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2831 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2832 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2833 } else {
2834 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2835 I915_WRITE(DSPLINOFF(plane), linear_offset);
2836 }
17638cd6 2837 POSTING_READ(reg);
17638cd6
JB
2838}
2839
7b49f948
VS
2840u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2841 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2842{
7b49f948 2843 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2844 return 64;
7b49f948
VS
2845 } else {
2846 int cpp = drm_format_plane_cpp(pixel_format, 0);
2847
27ba3910 2848 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2849 }
2850}
2851
44eb0cb9
MK
2852u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2853 struct drm_i915_gem_object *obj,
2854 unsigned int plane)
121920fa 2855{
ce7f1728 2856 struct i915_ggtt_view view;
dedf278c 2857 struct i915_vma *vma;
44eb0cb9 2858 u64 offset;
121920fa 2859
e7941294 2860 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2861 intel_plane->base.state->rotation);
121920fa 2862
ce7f1728 2863 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2864 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2865 view.type))
dedf278c
TU
2866 return -1;
2867
44eb0cb9 2868 offset = vma->node.start;
dedf278c
TU
2869
2870 if (plane == 1) {
7723f47d 2871 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2872 PAGE_SIZE;
2873 }
2874
44eb0cb9
MK
2875 WARN_ON(upper_32_bits(offset));
2876
2877 return lower_32_bits(offset);
121920fa
TU
2878}
2879
e435d6e5
ML
2880static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2881{
2882 struct drm_device *dev = intel_crtc->base.dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884
2885 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2886 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2887 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2888}
2889
a1b2278e
CK
2890/*
2891 * This function detaches (aka. unbinds) unused scalers in hardware
2892 */
0583236e 2893static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2894{
a1b2278e
CK
2895 struct intel_crtc_scaler_state *scaler_state;
2896 int i;
2897
a1b2278e
CK
2898 scaler_state = &intel_crtc->config->scaler_state;
2899
2900 /* loop through and disable scalers that aren't in use */
2901 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2902 if (!scaler_state->scalers[i].in_use)
2903 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2904 }
2905}
2906
6156a456 2907u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2908{
6156a456 2909 switch (pixel_format) {
d161cf7a 2910 case DRM_FORMAT_C8:
c34ce3d1 2911 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2912 case DRM_FORMAT_RGB565:
c34ce3d1 2913 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2914 case DRM_FORMAT_XBGR8888:
c34ce3d1 2915 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2916 case DRM_FORMAT_XRGB8888:
c34ce3d1 2917 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2918 /*
2919 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2920 * to be already pre-multiplied. We need to add a knob (or a different
2921 * DRM_FORMAT) for user-space to configure that.
2922 */
f75fb42a 2923 case DRM_FORMAT_ABGR8888:
c34ce3d1 2924 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2925 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2926 case DRM_FORMAT_ARGB8888:
c34ce3d1 2927 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2928 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2929 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2930 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2931 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2932 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2933 case DRM_FORMAT_YUYV:
c34ce3d1 2934 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2935 case DRM_FORMAT_YVYU:
c34ce3d1 2936 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2937 case DRM_FORMAT_UYVY:
c34ce3d1 2938 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2939 case DRM_FORMAT_VYUY:
c34ce3d1 2940 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2941 default:
4249eeef 2942 MISSING_CASE(pixel_format);
70d21f0e 2943 }
8cfcba41 2944
c34ce3d1 2945 return 0;
6156a456 2946}
70d21f0e 2947
6156a456
CK
2948u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2949{
6156a456 2950 switch (fb_modifier) {
30af77c4 2951 case DRM_FORMAT_MOD_NONE:
70d21f0e 2952 break;
30af77c4 2953 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2954 return PLANE_CTL_TILED_X;
b321803d 2955 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2956 return PLANE_CTL_TILED_Y;
b321803d 2957 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2958 return PLANE_CTL_TILED_YF;
70d21f0e 2959 default:
6156a456 2960 MISSING_CASE(fb_modifier);
70d21f0e 2961 }
8cfcba41 2962
c34ce3d1 2963 return 0;
6156a456 2964}
70d21f0e 2965
6156a456
CK
2966u32 skl_plane_ctl_rotation(unsigned int rotation)
2967{
3b7a5119 2968 switch (rotation) {
6156a456
CK
2969 case BIT(DRM_ROTATE_0):
2970 break;
1e8df167
SJ
2971 /*
2972 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2973 * while i915 HW rotation is clockwise, thats why this swapping.
2974 */
3b7a5119 2975 case BIT(DRM_ROTATE_90):
1e8df167 2976 return PLANE_CTL_ROTATE_270;
3b7a5119 2977 case BIT(DRM_ROTATE_180):
c34ce3d1 2978 return PLANE_CTL_ROTATE_180;
3b7a5119 2979 case BIT(DRM_ROTATE_270):
1e8df167 2980 return PLANE_CTL_ROTATE_90;
6156a456
CK
2981 default:
2982 MISSING_CASE(rotation);
2983 }
2984
c34ce3d1 2985 return 0;
6156a456
CK
2986}
2987
a8d201af
ML
2988static void skylake_update_primary_plane(struct drm_plane *plane,
2989 const struct intel_crtc_state *crtc_state,
2990 const struct intel_plane_state *plane_state)
6156a456 2991{
a8d201af 2992 struct drm_device *dev = plane->dev;
6156a456 2993 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2995 struct drm_framebuffer *fb = plane_state->base.fb;
2996 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
2997 int pipe = intel_crtc->pipe;
2998 u32 plane_ctl, stride_div, stride;
2999 u32 tile_height, plane_offset, plane_size;
a8d201af 3000 unsigned int rotation = plane_state->base.rotation;
6156a456 3001 int x_offset, y_offset;
44eb0cb9 3002 u32 surf_addr;
a8d201af
ML
3003 int scaler_id = plane_state->scaler_id;
3004 int src_x = plane_state->src.x1 >> 16;
3005 int src_y = plane_state->src.y1 >> 16;
3006 int src_w = drm_rect_width(&plane_state->src) >> 16;
3007 int src_h = drm_rect_height(&plane_state->src) >> 16;
3008 int dst_x = plane_state->dst.x1;
3009 int dst_y = plane_state->dst.y1;
3010 int dst_w = drm_rect_width(&plane_state->dst);
3011 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3012
6156a456
CK
3013 plane_ctl = PLANE_CTL_ENABLE |
3014 PLANE_CTL_PIPE_GAMMA_ENABLE |
3015 PLANE_CTL_PIPE_CSC_ENABLE;
3016
3017 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3018 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3019 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3020 plane_ctl |= skl_plane_ctl_rotation(rotation);
3021
7b49f948 3022 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3023 fb->pixel_format);
dedf278c 3024 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3025
a42e5a23
PZ
3026 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3027
3b7a5119 3028 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3029 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3030
3b7a5119 3031 /* stride = Surface height in tiles */
832be82f 3032 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3033 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3034 x_offset = stride * tile_height - src_y - src_h;
3035 y_offset = src_x;
6156a456 3036 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3037 } else {
3038 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3039 x_offset = src_x;
3040 y_offset = src_y;
6156a456 3041 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3042 }
3043 plane_offset = y_offset << 16 | x_offset;
b321803d 3044
2db3366b
PZ
3045 intel_crtc->adjusted_x = x_offset;
3046 intel_crtc->adjusted_y = y_offset;
3047
70d21f0e 3048 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3049 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3050 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3051 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3052
3053 if (scaler_id >= 0) {
3054 uint32_t ps_ctrl = 0;
3055
3056 WARN_ON(!dst_w || !dst_h);
3057 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3058 crtc_state->scaler_state.scalers[scaler_id].mode;
3059 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3060 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3061 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3062 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3063 I915_WRITE(PLANE_POS(pipe, 0), 0);
3064 } else {
3065 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3066 }
3067
121920fa 3068 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3069
3070 POSTING_READ(PLANE_SURF(pipe, 0));
3071}
3072
a8d201af
ML
3073static void skylake_disable_primary_plane(struct drm_plane *primary,
3074 struct drm_crtc *crtc)
17638cd6
JB
3075{
3076 struct drm_device *dev = crtc->dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3078 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3079
a8d201af
ML
3080 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3081 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3082 POSTING_READ(PLANE_SURF(pipe, 0));
3083}
29b9bde6 3084
a8d201af
ML
3085/* Assume fb object is pinned & idle & fenced and just update base pointers */
3086static int
3087intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3088 int x, int y, enum mode_set_atomic state)
3089{
3090 /* Support for kgdboc is disabled, this needs a major rework. */
3091 DRM_ERROR("legacy panic handler not supported any more.\n");
3092
3093 return -ENODEV;
81255565
JB
3094}
3095
7514747d 3096static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3097{
96a02917
VS
3098 struct drm_crtc *crtc;
3099
70e1e0ec 3100 for_each_crtc(dev, crtc) {
96a02917
VS
3101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3102 enum plane plane = intel_crtc->plane;
3103
3104 intel_prepare_page_flip(dev, plane);
3105 intel_finish_page_flip_plane(dev, plane);
3106 }
7514747d
VS
3107}
3108
3109static void intel_update_primary_planes(struct drm_device *dev)
3110{
7514747d 3111 struct drm_crtc *crtc;
96a02917 3112
70e1e0ec 3113 for_each_crtc(dev, crtc) {
11c22da6
ML
3114 struct intel_plane *plane = to_intel_plane(crtc->primary);
3115 struct intel_plane_state *plane_state;
96a02917 3116
11c22da6 3117 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3118 plane_state = to_intel_plane_state(plane->base.state);
3119
a8d201af
ML
3120 if (plane_state->visible)
3121 plane->update_plane(&plane->base,
3122 to_intel_crtc_state(crtc->state),
3123 plane_state);
11c22da6
ML
3124
3125 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3126 }
3127}
3128
7514747d
VS
3129void intel_prepare_reset(struct drm_device *dev)
3130{
3131 /* no reset support for gen2 */
3132 if (IS_GEN2(dev))
3133 return;
3134
3135 /* reset doesn't touch the display */
3136 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3137 return;
3138
3139 drm_modeset_lock_all(dev);
f98ce92f
VS
3140 /*
3141 * Disabling the crtcs gracefully seems nicer. Also the
3142 * g33 docs say we should at least disable all the planes.
3143 */
6b72d486 3144 intel_display_suspend(dev);
7514747d
VS
3145}
3146
3147void intel_finish_reset(struct drm_device *dev)
3148{
3149 struct drm_i915_private *dev_priv = to_i915(dev);
3150
3151 /*
3152 * Flips in the rings will be nuked by the reset,
3153 * so complete all pending flips so that user space
3154 * will get its events and not get stuck.
3155 */
3156 intel_complete_page_flips(dev);
3157
3158 /* no reset support for gen2 */
3159 if (IS_GEN2(dev))
3160 return;
3161
3162 /* reset doesn't touch the display */
3163 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3164 /*
3165 * Flips in the rings have been nuked by the reset,
3166 * so update the base address of all primary
3167 * planes to the the last fb to make sure we're
3168 * showing the correct fb after a reset.
11c22da6
ML
3169 *
3170 * FIXME: Atomic will make this obsolete since we won't schedule
3171 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3172 */
3173 intel_update_primary_planes(dev);
3174 return;
3175 }
3176
3177 /*
3178 * The display has been reset as well,
3179 * so need a full re-initialization.
3180 */
3181 intel_runtime_pm_disable_interrupts(dev_priv);
3182 intel_runtime_pm_enable_interrupts(dev_priv);
3183
3184 intel_modeset_init_hw(dev);
3185
3186 spin_lock_irq(&dev_priv->irq_lock);
3187 if (dev_priv->display.hpd_irq_setup)
3188 dev_priv->display.hpd_irq_setup(dev);
3189 spin_unlock_irq(&dev_priv->irq_lock);
3190
043e9bda 3191 intel_display_resume(dev);
7514747d
VS
3192
3193 intel_hpd_init(dev_priv);
3194
3195 drm_modeset_unlock_all(dev);
3196}
3197
7d5e3799
CW
3198static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3199{
3200 struct drm_device *dev = crtc->dev;
7d5e3799 3201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c19ae989 3202 unsigned reset_counter;
7d5e3799
CW
3203 bool pending;
3204
7f1847eb
CW
3205 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3206 if (intel_crtc->reset_counter != reset_counter)
7d5e3799
CW
3207 return false;
3208
5e2d7afc 3209 spin_lock_irq(&dev->event_lock);
7d5e3799 3210 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3211 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3212
3213 return pending;
3214}
3215
bfd16b2a
ML
3216static void intel_update_pipe_config(struct intel_crtc *crtc,
3217 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3218{
3219 struct drm_device *dev = crtc->base.dev;
3220 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3221 struct intel_crtc_state *pipe_config =
3222 to_intel_crtc_state(crtc->base.state);
e30e8f75 3223
bfd16b2a
ML
3224 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3225 crtc->base.mode = crtc->base.state->mode;
3226
3227 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3228 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3229 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3230
3231 /*
3232 * Update pipe size and adjust fitter if needed: the reason for this is
3233 * that in compute_mode_changes we check the native mode (not the pfit
3234 * mode) to see if we can flip rather than do a full mode set. In the
3235 * fastboot case, we'll flip, but if we don't update the pipesrc and
3236 * pfit state, we'll end up with a big fb scanned out into the wrong
3237 * sized surface.
e30e8f75
GP
3238 */
3239
e30e8f75 3240 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3241 ((pipe_config->pipe_src_w - 1) << 16) |
3242 (pipe_config->pipe_src_h - 1));
3243
3244 /* on skylake this is done by detaching scalers */
3245 if (INTEL_INFO(dev)->gen >= 9) {
3246 skl_detach_scalers(crtc);
3247
3248 if (pipe_config->pch_pfit.enabled)
3249 skylake_pfit_enable(crtc);
3250 } else if (HAS_PCH_SPLIT(dev)) {
3251 if (pipe_config->pch_pfit.enabled)
3252 ironlake_pfit_enable(crtc);
3253 else if (old_crtc_state->pch_pfit.enabled)
3254 ironlake_pfit_disable(crtc, true);
e30e8f75 3255 }
e30e8f75
GP
3256}
3257
5e84e1a4
ZW
3258static void intel_fdi_normal_train(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3263 int pipe = intel_crtc->pipe;
f0f59a00
VS
3264 i915_reg_t reg;
3265 u32 temp;
5e84e1a4
ZW
3266
3267 /* enable normal train */
3268 reg = FDI_TX_CTL(pipe);
3269 temp = I915_READ(reg);
61e499bf 3270 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3271 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3272 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3273 } else {
3274 temp &= ~FDI_LINK_TRAIN_NONE;
3275 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3276 }
5e84e1a4
ZW
3277 I915_WRITE(reg, temp);
3278
3279 reg = FDI_RX_CTL(pipe);
3280 temp = I915_READ(reg);
3281 if (HAS_PCH_CPT(dev)) {
3282 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3283 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3284 } else {
3285 temp &= ~FDI_LINK_TRAIN_NONE;
3286 temp |= FDI_LINK_TRAIN_NONE;
3287 }
3288 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3289
3290 /* wait one idle pattern time */
3291 POSTING_READ(reg);
3292 udelay(1000);
357555c0
JB
3293
3294 /* IVB wants error correction enabled */
3295 if (IS_IVYBRIDGE(dev))
3296 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3297 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3298}
3299
8db9d77b
ZW
3300/* The FDI link training functions for ILK/Ibexpeak. */
3301static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 int pipe = intel_crtc->pipe;
f0f59a00
VS
3307 i915_reg_t reg;
3308 u32 temp, tries;
8db9d77b 3309
1c8562f6 3310 /* FDI needs bits from pipe first */
0fc932b8 3311 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3312
e1a44743
AJ
3313 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3314 for train result */
5eddb70b
CW
3315 reg = FDI_RX_IMR(pipe);
3316 temp = I915_READ(reg);
e1a44743
AJ
3317 temp &= ~FDI_RX_SYMBOL_LOCK;
3318 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3319 I915_WRITE(reg, temp);
3320 I915_READ(reg);
e1a44743
AJ
3321 udelay(150);
3322
8db9d77b 3323 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3324 reg = FDI_TX_CTL(pipe);
3325 temp = I915_READ(reg);
627eb5a3 3326 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3327 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3328 temp &= ~FDI_LINK_TRAIN_NONE;
3329 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3330 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3331
5eddb70b
CW
3332 reg = FDI_RX_CTL(pipe);
3333 temp = I915_READ(reg);
8db9d77b
ZW
3334 temp &= ~FDI_LINK_TRAIN_NONE;
3335 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3336 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3337
3338 POSTING_READ(reg);
8db9d77b
ZW
3339 udelay(150);
3340
5b2adf89 3341 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3342 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3343 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3344 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3345
5eddb70b 3346 reg = FDI_RX_IIR(pipe);
e1a44743 3347 for (tries = 0; tries < 5; tries++) {
5eddb70b 3348 temp = I915_READ(reg);
8db9d77b
ZW
3349 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3350
3351 if ((temp & FDI_RX_BIT_LOCK)) {
3352 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3353 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3354 break;
3355 }
8db9d77b 3356 }
e1a44743 3357 if (tries == 5)
5eddb70b 3358 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3359
3360 /* Train 2 */
5eddb70b
CW
3361 reg = FDI_TX_CTL(pipe);
3362 temp = I915_READ(reg);
8db9d77b
ZW
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3365 I915_WRITE(reg, temp);
8db9d77b 3366
5eddb70b
CW
3367 reg = FDI_RX_CTL(pipe);
3368 temp = I915_READ(reg);
8db9d77b
ZW
3369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3371 I915_WRITE(reg, temp);
8db9d77b 3372
5eddb70b
CW
3373 POSTING_READ(reg);
3374 udelay(150);
8db9d77b 3375
5eddb70b 3376 reg = FDI_RX_IIR(pipe);
e1a44743 3377 for (tries = 0; tries < 5; tries++) {
5eddb70b 3378 temp = I915_READ(reg);
8db9d77b
ZW
3379 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3380
3381 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3382 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3383 DRM_DEBUG_KMS("FDI train 2 done.\n");
3384 break;
3385 }
8db9d77b 3386 }
e1a44743 3387 if (tries == 5)
5eddb70b 3388 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3389
3390 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3391
8db9d77b
ZW
3392}
3393
0206e353 3394static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3395 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3396 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3397 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3398 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3399};
3400
3401/* The FDI link training functions for SNB/Cougarpoint. */
3402static void gen6_fdi_link_train(struct drm_crtc *crtc)
3403{
3404 struct drm_device *dev = crtc->dev;
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3407 int pipe = intel_crtc->pipe;
f0f59a00
VS
3408 i915_reg_t reg;
3409 u32 temp, i, retry;
8db9d77b 3410
e1a44743
AJ
3411 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3412 for train result */
5eddb70b
CW
3413 reg = FDI_RX_IMR(pipe);
3414 temp = I915_READ(reg);
e1a44743
AJ
3415 temp &= ~FDI_RX_SYMBOL_LOCK;
3416 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3417 I915_WRITE(reg, temp);
3418
3419 POSTING_READ(reg);
e1a44743
AJ
3420 udelay(150);
3421
8db9d77b 3422 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3423 reg = FDI_TX_CTL(pipe);
3424 temp = I915_READ(reg);
627eb5a3 3425 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3426 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3427 temp &= ~FDI_LINK_TRAIN_NONE;
3428 temp |= FDI_LINK_TRAIN_PATTERN_1;
3429 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3430 /* SNB-B */
3431 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3432 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3433
d74cf324
DV
3434 I915_WRITE(FDI_RX_MISC(pipe),
3435 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3436
5eddb70b
CW
3437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
8db9d77b
ZW
3439 if (HAS_PCH_CPT(dev)) {
3440 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3441 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3442 } else {
3443 temp &= ~FDI_LINK_TRAIN_NONE;
3444 temp |= FDI_LINK_TRAIN_PATTERN_1;
3445 }
5eddb70b
CW
3446 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3447
3448 POSTING_READ(reg);
8db9d77b
ZW
3449 udelay(150);
3450
0206e353 3451 for (i = 0; i < 4; i++) {
5eddb70b
CW
3452 reg = FDI_TX_CTL(pipe);
3453 temp = I915_READ(reg);
8db9d77b
ZW
3454 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3455 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3456 I915_WRITE(reg, temp);
3457
3458 POSTING_READ(reg);
8db9d77b
ZW
3459 udelay(500);
3460
fa37d39e
SP
3461 for (retry = 0; retry < 5; retry++) {
3462 reg = FDI_RX_IIR(pipe);
3463 temp = I915_READ(reg);
3464 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3465 if (temp & FDI_RX_BIT_LOCK) {
3466 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3467 DRM_DEBUG_KMS("FDI train 1 done.\n");
3468 break;
3469 }
3470 udelay(50);
8db9d77b 3471 }
fa37d39e
SP
3472 if (retry < 5)
3473 break;
8db9d77b
ZW
3474 }
3475 if (i == 4)
5eddb70b 3476 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3477
3478 /* Train 2 */
5eddb70b
CW
3479 reg = FDI_TX_CTL(pipe);
3480 temp = I915_READ(reg);
8db9d77b
ZW
3481 temp &= ~FDI_LINK_TRAIN_NONE;
3482 temp |= FDI_LINK_TRAIN_PATTERN_2;
3483 if (IS_GEN6(dev)) {
3484 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3485 /* SNB-B */
3486 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3487 }
5eddb70b 3488 I915_WRITE(reg, temp);
8db9d77b 3489
5eddb70b
CW
3490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
8db9d77b
ZW
3492 if (HAS_PCH_CPT(dev)) {
3493 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3494 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3495 } else {
3496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_2;
3498 }
5eddb70b
CW
3499 I915_WRITE(reg, temp);
3500
3501 POSTING_READ(reg);
8db9d77b
ZW
3502 udelay(150);
3503
0206e353 3504 for (i = 0; i < 4; i++) {
5eddb70b
CW
3505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
8db9d77b
ZW
3507 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3508 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
8db9d77b
ZW
3512 udelay(500);
3513
fa37d39e
SP
3514 for (retry = 0; retry < 5; retry++) {
3515 reg = FDI_RX_IIR(pipe);
3516 temp = I915_READ(reg);
3517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3518 if (temp & FDI_RX_SYMBOL_LOCK) {
3519 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3520 DRM_DEBUG_KMS("FDI train 2 done.\n");
3521 break;
3522 }
3523 udelay(50);
8db9d77b 3524 }
fa37d39e
SP
3525 if (retry < 5)
3526 break;
8db9d77b
ZW
3527 }
3528 if (i == 4)
5eddb70b 3529 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3530
3531 DRM_DEBUG_KMS("FDI train done.\n");
3532}
3533
357555c0
JB
3534/* Manual link training for Ivy Bridge A0 parts */
3535static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3536{
3537 struct drm_device *dev = crtc->dev;
3538 struct drm_i915_private *dev_priv = dev->dev_private;
3539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3540 int pipe = intel_crtc->pipe;
f0f59a00
VS
3541 i915_reg_t reg;
3542 u32 temp, i, j;
357555c0
JB
3543
3544 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3545 for train result */
3546 reg = FDI_RX_IMR(pipe);
3547 temp = I915_READ(reg);
3548 temp &= ~FDI_RX_SYMBOL_LOCK;
3549 temp &= ~FDI_RX_BIT_LOCK;
3550 I915_WRITE(reg, temp);
3551
3552 POSTING_READ(reg);
3553 udelay(150);
3554
01a415fd
DV
3555 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3556 I915_READ(FDI_RX_IIR(pipe)));
3557
139ccd3f
JB
3558 /* Try each vswing and preemphasis setting twice before moving on */
3559 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3560 /* disable first in case we need to retry */
3561 reg = FDI_TX_CTL(pipe);
3562 temp = I915_READ(reg);
3563 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3564 temp &= ~FDI_TX_ENABLE;
3565 I915_WRITE(reg, temp);
357555c0 3566
139ccd3f
JB
3567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
3569 temp &= ~FDI_LINK_TRAIN_AUTO;
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp &= ~FDI_RX_ENABLE;
3572 I915_WRITE(reg, temp);
357555c0 3573
139ccd3f 3574 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3575 reg = FDI_TX_CTL(pipe);
3576 temp = I915_READ(reg);
139ccd3f 3577 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3578 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3579 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3580 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3581 temp |= snb_b_fdi_train_param[j/2];
3582 temp |= FDI_COMPOSITE_SYNC;
3583 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3584
139ccd3f
JB
3585 I915_WRITE(FDI_RX_MISC(pipe),
3586 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3587
139ccd3f 3588 reg = FDI_RX_CTL(pipe);
357555c0 3589 temp = I915_READ(reg);
139ccd3f
JB
3590 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3591 temp |= FDI_COMPOSITE_SYNC;
3592 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3593
139ccd3f
JB
3594 POSTING_READ(reg);
3595 udelay(1); /* should be 0.5us */
357555c0 3596
139ccd3f
JB
3597 for (i = 0; i < 4; i++) {
3598 reg = FDI_RX_IIR(pipe);
3599 temp = I915_READ(reg);
3600 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3601
139ccd3f
JB
3602 if (temp & FDI_RX_BIT_LOCK ||
3603 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3604 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3605 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3606 i);
3607 break;
3608 }
3609 udelay(1); /* should be 0.5us */
3610 }
3611 if (i == 4) {
3612 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3613 continue;
3614 }
357555c0 3615
139ccd3f 3616 /* Train 2 */
357555c0
JB
3617 reg = FDI_TX_CTL(pipe);
3618 temp = I915_READ(reg);
139ccd3f
JB
3619 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3620 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3621 I915_WRITE(reg, temp);
3622
3623 reg = FDI_RX_CTL(pipe);
3624 temp = I915_READ(reg);
3625 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3626 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3627 I915_WRITE(reg, temp);
3628
3629 POSTING_READ(reg);
139ccd3f 3630 udelay(2); /* should be 1.5us */
357555c0 3631
139ccd3f
JB
3632 for (i = 0; i < 4; i++) {
3633 reg = FDI_RX_IIR(pipe);
3634 temp = I915_READ(reg);
3635 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3636
139ccd3f
JB
3637 if (temp & FDI_RX_SYMBOL_LOCK ||
3638 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3639 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3640 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3641 i);
3642 goto train_done;
3643 }
3644 udelay(2); /* should be 1.5us */
357555c0 3645 }
139ccd3f
JB
3646 if (i == 4)
3647 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3648 }
357555c0 3649
139ccd3f 3650train_done:
357555c0
JB
3651 DRM_DEBUG_KMS("FDI train done.\n");
3652}
3653
88cefb6c 3654static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3655{
88cefb6c 3656 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3657 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3658 int pipe = intel_crtc->pipe;
f0f59a00
VS
3659 i915_reg_t reg;
3660 u32 temp;
c64e311e 3661
c98e9dcf 3662 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3663 reg = FDI_RX_CTL(pipe);
3664 temp = I915_READ(reg);
627eb5a3 3665 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3667 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3668 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3669
3670 POSTING_READ(reg);
c98e9dcf
JB
3671 udelay(200);
3672
3673 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3674 temp = I915_READ(reg);
3675 I915_WRITE(reg, temp | FDI_PCDCLK);
3676
3677 POSTING_READ(reg);
c98e9dcf
JB
3678 udelay(200);
3679
20749730
PZ
3680 /* Enable CPU FDI TX PLL, always on for Ironlake */
3681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
3683 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3684 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3685
20749730
PZ
3686 POSTING_READ(reg);
3687 udelay(100);
6be4a607 3688 }
0e23b99d
JB
3689}
3690
88cefb6c
DV
3691static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3692{
3693 struct drm_device *dev = intel_crtc->base.dev;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695 int pipe = intel_crtc->pipe;
f0f59a00
VS
3696 i915_reg_t reg;
3697 u32 temp;
88cefb6c
DV
3698
3699 /* Switch from PCDclk to Rawclk */
3700 reg = FDI_RX_CTL(pipe);
3701 temp = I915_READ(reg);
3702 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3703
3704 /* Disable CPU FDI TX PLL */
3705 reg = FDI_TX_CTL(pipe);
3706 temp = I915_READ(reg);
3707 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3708
3709 POSTING_READ(reg);
3710 udelay(100);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3715
3716 /* Wait for the clocks to turn off. */
3717 POSTING_READ(reg);
3718 udelay(100);
3719}
3720
0fc932b8
JB
3721static void ironlake_fdi_disable(struct drm_crtc *crtc)
3722{
3723 struct drm_device *dev = crtc->dev;
3724 struct drm_i915_private *dev_priv = dev->dev_private;
3725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3726 int pipe = intel_crtc->pipe;
f0f59a00
VS
3727 i915_reg_t reg;
3728 u32 temp;
0fc932b8
JB
3729
3730 /* disable CPU FDI tx and PCH FDI rx */
3731 reg = FDI_TX_CTL(pipe);
3732 temp = I915_READ(reg);
3733 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3734 POSTING_READ(reg);
3735
3736 reg = FDI_RX_CTL(pipe);
3737 temp = I915_READ(reg);
3738 temp &= ~(0x7 << 16);
dfd07d72 3739 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3740 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3741
3742 POSTING_READ(reg);
3743 udelay(100);
3744
3745 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3746 if (HAS_PCH_IBX(dev))
6f06ce18 3747 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3748
3749 /* still set train pattern 1 */
3750 reg = FDI_TX_CTL(pipe);
3751 temp = I915_READ(reg);
3752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_PATTERN_1;
3754 I915_WRITE(reg, temp);
3755
3756 reg = FDI_RX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 if (HAS_PCH_CPT(dev)) {
3759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3760 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3761 } else {
3762 temp &= ~FDI_LINK_TRAIN_NONE;
3763 temp |= FDI_LINK_TRAIN_PATTERN_1;
3764 }
3765 /* BPC in FDI rx is consistent with that in PIPECONF */
3766 temp &= ~(0x07 << 16);
dfd07d72 3767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3768 I915_WRITE(reg, temp);
3769
3770 POSTING_READ(reg);
3771 udelay(100);
3772}
3773
5dce5b93
CW
3774bool intel_has_pending_fb_unpin(struct drm_device *dev)
3775{
3776 struct intel_crtc *crtc;
3777
3778 /* Note that we don't need to be called with mode_config.lock here
3779 * as our list of CRTC objects is static for the lifetime of the
3780 * device and so cannot disappear as we iterate. Similarly, we can
3781 * happily treat the predicates as racy, atomic checks as userspace
3782 * cannot claim and pin a new fb without at least acquring the
3783 * struct_mutex and so serialising with us.
3784 */
d3fcc808 3785 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3786 if (atomic_read(&crtc->unpin_work_count) == 0)
3787 continue;
3788
3789 if (crtc->unpin_work)
3790 intel_wait_for_vblank(dev, crtc->pipe);
3791
3792 return true;
3793 }
3794
3795 return false;
3796}
3797
d6bbafa1
CW
3798static void page_flip_completed(struct intel_crtc *intel_crtc)
3799{
3800 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3801 struct intel_unpin_work *work = intel_crtc->unpin_work;
3802
3803 /* ensure that the unpin work is consistent wrt ->pending. */
3804 smp_rmb();
3805 intel_crtc->unpin_work = NULL;
3806
3807 if (work->event)
3808 drm_send_vblank_event(intel_crtc->base.dev,
3809 intel_crtc->pipe,
3810 work->event);
3811
3812 drm_crtc_vblank_put(&intel_crtc->base);
3813
3814 wake_up_all(&dev_priv->pending_flip_queue);
3815 queue_work(dev_priv->wq, &work->work);
3816
3817 trace_i915_flip_complete(intel_crtc->plane,
3818 work->pending_flip_obj);
3819}
3820
5008e874 3821static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3822{
0f91128d 3823 struct drm_device *dev = crtc->dev;
5bb61643 3824 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3825 long ret;
e6c3a2a6 3826
2c10d571 3827 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3828
3829 ret = wait_event_interruptible_timeout(
3830 dev_priv->pending_flip_queue,
3831 !intel_crtc_has_pending_flip(crtc),
3832 60*HZ);
3833
3834 if (ret < 0)
3835 return ret;
3836
3837 if (ret == 0) {
9c787942 3838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3839
5e2d7afc 3840 spin_lock_irq(&dev->event_lock);
9c787942
CW
3841 if (intel_crtc->unpin_work) {
3842 WARN_ONCE(1, "Removing stuck page flip\n");
3843 page_flip_completed(intel_crtc);
3844 }
5e2d7afc 3845 spin_unlock_irq(&dev->event_lock);
9c787942 3846 }
5bb61643 3847
5008e874 3848 return 0;
e6c3a2a6
CW
3849}
3850
060f02d8
VS
3851static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3852{
3853 u32 temp;
3854
3855 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3856
3857 mutex_lock(&dev_priv->sb_lock);
3858
3859 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3860 temp |= SBI_SSCCTL_DISABLE;
3861 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3862
3863 mutex_unlock(&dev_priv->sb_lock);
3864}
3865
e615efe4
ED
3866/* Program iCLKIP clock to the desired frequency */
3867static void lpt_program_iclkip(struct drm_crtc *crtc)
3868{
64b46a06 3869 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3870 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3871 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3872 u32 temp;
3873
060f02d8 3874 lpt_disable_iclkip(dev_priv);
e615efe4 3875
64b46a06
VS
3876 /* The iCLK virtual clock root frequency is in MHz,
3877 * but the adjusted_mode->crtc_clock in in KHz. To get the
3878 * divisors, it is necessary to divide one by another, so we
3879 * convert the virtual clock precision to KHz here for higher
3880 * precision.
3881 */
3882 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3883 u32 iclk_virtual_root_freq = 172800 * 1000;
3884 u32 iclk_pi_range = 64;
64b46a06 3885 u32 desired_divisor;
e615efe4 3886
64b46a06
VS
3887 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3888 clock << auxdiv);
3889 divsel = (desired_divisor / iclk_pi_range) - 2;
3890 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3891
64b46a06
VS
3892 /*
3893 * Near 20MHz is a corner case which is
3894 * out of range for the 7-bit divisor
3895 */
3896 if (divsel <= 0x7f)
3897 break;
e615efe4
ED
3898 }
3899
3900 /* This should not happen with any sane values */
3901 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3902 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3903 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3904 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3905
3906 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3907 clock,
e615efe4
ED
3908 auxdiv,
3909 divsel,
3910 phasedir,
3911 phaseinc);
3912
060f02d8
VS
3913 mutex_lock(&dev_priv->sb_lock);
3914
e615efe4 3915 /* Program SSCDIVINTPHASE6 */
988d6ee8 3916 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3917 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3918 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3919 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3920 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3921 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3922 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3923 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3924
3925 /* Program SSCAUXDIV */
988d6ee8 3926 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3927 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3928 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3929 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3930
3931 /* Enable modulator and associated divider */
988d6ee8 3932 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3933 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3934 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3935
060f02d8
VS
3936 mutex_unlock(&dev_priv->sb_lock);
3937
e615efe4
ED
3938 /* Wait for initialization time */
3939 udelay(24);
3940
3941 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3942}
3943
8802e5b6
VS
3944int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3945{
3946 u32 divsel, phaseinc, auxdiv;
3947 u32 iclk_virtual_root_freq = 172800 * 1000;
3948 u32 iclk_pi_range = 64;
3949 u32 desired_divisor;
3950 u32 temp;
3951
3952 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3953 return 0;
3954
3955 mutex_lock(&dev_priv->sb_lock);
3956
3957 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3958 if (temp & SBI_SSCCTL_DISABLE) {
3959 mutex_unlock(&dev_priv->sb_lock);
3960 return 0;
3961 }
3962
3963 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3964 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3965 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3966 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3967 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3968
3969 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3970 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3971 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3972
3973 mutex_unlock(&dev_priv->sb_lock);
3974
3975 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3976
3977 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3978 desired_divisor << auxdiv);
3979}
3980
275f01b2
DV
3981static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3982 enum pipe pch_transcoder)
3983{
3984 struct drm_device *dev = crtc->base.dev;
3985 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3986 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3987
3988 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3989 I915_READ(HTOTAL(cpu_transcoder)));
3990 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3991 I915_READ(HBLANK(cpu_transcoder)));
3992 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3993 I915_READ(HSYNC(cpu_transcoder)));
3994
3995 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3996 I915_READ(VTOTAL(cpu_transcoder)));
3997 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3998 I915_READ(VBLANK(cpu_transcoder)));
3999 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4000 I915_READ(VSYNC(cpu_transcoder)));
4001 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4002 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4003}
4004
003632d9 4005static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4006{
4007 struct drm_i915_private *dev_priv = dev->dev_private;
4008 uint32_t temp;
4009
4010 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4011 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4012 return;
4013
4014 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4015 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4016
003632d9
ACO
4017 temp &= ~FDI_BC_BIFURCATION_SELECT;
4018 if (enable)
4019 temp |= FDI_BC_BIFURCATION_SELECT;
4020
4021 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4022 I915_WRITE(SOUTH_CHICKEN1, temp);
4023 POSTING_READ(SOUTH_CHICKEN1);
4024}
4025
4026static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4027{
4028 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4029
4030 switch (intel_crtc->pipe) {
4031 case PIPE_A:
4032 break;
4033 case PIPE_B:
6e3c9717 4034 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4035 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4036 else
003632d9 4037 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4038
4039 break;
4040 case PIPE_C:
003632d9 4041 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4042
4043 break;
4044 default:
4045 BUG();
4046 }
4047}
4048
c48b5305
VS
4049/* Return which DP Port should be selected for Transcoder DP control */
4050static enum port
4051intel_trans_dp_port_sel(struct drm_crtc *crtc)
4052{
4053 struct drm_device *dev = crtc->dev;
4054 struct intel_encoder *encoder;
4055
4056 for_each_encoder_on_crtc(dev, crtc, encoder) {
4057 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4058 encoder->type == INTEL_OUTPUT_EDP)
4059 return enc_to_dig_port(&encoder->base)->port;
4060 }
4061
4062 return -1;
4063}
4064
f67a559d
JB
4065/*
4066 * Enable PCH resources required for PCH ports:
4067 * - PCH PLLs
4068 * - FDI training & RX/TX
4069 * - update transcoder timings
4070 * - DP transcoding bits
4071 * - transcoder
4072 */
4073static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4074{
4075 struct drm_device *dev = crtc->dev;
4076 struct drm_i915_private *dev_priv = dev->dev_private;
4077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4078 int pipe = intel_crtc->pipe;
f0f59a00 4079 u32 temp;
2c07245f 4080
ab9412ba 4081 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4082
1fbc0d78
DV
4083 if (IS_IVYBRIDGE(dev))
4084 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4085
cd986abb
DV
4086 /* Write the TU size bits before fdi link training, so that error
4087 * detection works. */
4088 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4089 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4090
c98e9dcf 4091 /* For PCH output, training FDI link */
674cf967 4092 dev_priv->display.fdi_link_train(crtc);
2c07245f 4093
3ad8a208
DV
4094 /* We need to program the right clock selection before writing the pixel
4095 * mutliplier into the DPLL. */
303b81e0 4096 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4097 u32 sel;
4b645f14 4098
c98e9dcf 4099 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4100 temp |= TRANS_DPLL_ENABLE(pipe);
4101 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4102 if (intel_crtc->config->shared_dpll ==
4103 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4104 temp |= sel;
4105 else
4106 temp &= ~sel;
c98e9dcf 4107 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4108 }
5eddb70b 4109
3ad8a208
DV
4110 /* XXX: pch pll's can be enabled any time before we enable the PCH
4111 * transcoder, and we actually should do this to not upset any PCH
4112 * transcoder that already use the clock when we share it.
4113 *
4114 * Note that enable_shared_dpll tries to do the right thing, but
4115 * get_shared_dpll unconditionally resets the pll - we need that to have
4116 * the right LVDS enable sequence. */
85b3894f 4117 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4118
d9b6cb56
JB
4119 /* set transcoder timing, panel must allow it */
4120 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4121 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4122
303b81e0 4123 intel_fdi_normal_train(crtc);
5e84e1a4 4124
c98e9dcf 4125 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4126 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4127 const struct drm_display_mode *adjusted_mode =
4128 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4129 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4130 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4131 temp = I915_READ(reg);
4132 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4133 TRANS_DP_SYNC_MASK |
4134 TRANS_DP_BPC_MASK);
e3ef4479 4135 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4136 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4137
9c4edaee 4138 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4139 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4140 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4141 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4142
4143 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4144 case PORT_B:
5eddb70b 4145 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4146 break;
c48b5305 4147 case PORT_C:
5eddb70b 4148 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4149 break;
c48b5305 4150 case PORT_D:
5eddb70b 4151 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4152 break;
4153 default:
e95d41e1 4154 BUG();
32f9d658 4155 }
2c07245f 4156
5eddb70b 4157 I915_WRITE(reg, temp);
6be4a607 4158 }
b52eb4dc 4159
b8a4f404 4160 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4161}
4162
1507e5bd
PZ
4163static void lpt_pch_enable(struct drm_crtc *crtc)
4164{
4165 struct drm_device *dev = crtc->dev;
4166 struct drm_i915_private *dev_priv = dev->dev_private;
4167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4168 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4169
ab9412ba 4170 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4171
8c52b5e8 4172 lpt_program_iclkip(crtc);
1507e5bd 4173
0540e488 4174 /* Set transcoder timing. */
275f01b2 4175 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4176
937bb610 4177 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4178}
4179
a1520318 4180static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4181{
4182 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4183 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4184 u32 temp;
4185
4186 temp = I915_READ(dslreg);
4187 udelay(500);
4188 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4189 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4190 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4191 }
4192}
4193
86adf9d7
ML
4194static int
4195skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4196 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4197 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4198{
86adf9d7
ML
4199 struct intel_crtc_scaler_state *scaler_state =
4200 &crtc_state->scaler_state;
4201 struct intel_crtc *intel_crtc =
4202 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4203 int need_scaling;
6156a456
CK
4204
4205 need_scaling = intel_rotation_90_or_270(rotation) ?
4206 (src_h != dst_w || src_w != dst_h):
4207 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4208
4209 /*
4210 * if plane is being disabled or scaler is no more required or force detach
4211 * - free scaler binded to this plane/crtc
4212 * - in order to do this, update crtc->scaler_usage
4213 *
4214 * Here scaler state in crtc_state is set free so that
4215 * scaler can be assigned to other user. Actual register
4216 * update to free the scaler is done in plane/panel-fit programming.
4217 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4218 */
86adf9d7 4219 if (force_detach || !need_scaling) {
a1b2278e 4220 if (*scaler_id >= 0) {
86adf9d7 4221 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4222 scaler_state->scalers[*scaler_id].in_use = 0;
4223
86adf9d7
ML
4224 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4225 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4226 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4227 scaler_state->scaler_users);
4228 *scaler_id = -1;
4229 }
4230 return 0;
4231 }
4232
4233 /* range checks */
4234 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4235 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4236
4237 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4238 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4239 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4240 "size is out of scaler range\n",
86adf9d7 4241 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4242 return -EINVAL;
4243 }
4244
86adf9d7
ML
4245 /* mark this plane as a scaler user in crtc_state */
4246 scaler_state->scaler_users |= (1 << scaler_user);
4247 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4248 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4249 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4250 scaler_state->scaler_users);
4251
4252 return 0;
4253}
4254
4255/**
4256 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4257 *
4258 * @state: crtc's scaler state
86adf9d7
ML
4259 *
4260 * Return
4261 * 0 - scaler_usage updated successfully
4262 * error - requested scaling cannot be supported or other error condition
4263 */
e435d6e5 4264int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4265{
4266 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4267 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4268
4269 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4270 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4271
e435d6e5 4272 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4273 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4274 state->pipe_src_w, state->pipe_src_h,
aad941d5 4275 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4276}
4277
4278/**
4279 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4280 *
4281 * @state: crtc's scaler state
86adf9d7
ML
4282 * @plane_state: atomic plane state to update
4283 *
4284 * Return
4285 * 0 - scaler_usage updated successfully
4286 * error - requested scaling cannot be supported or other error condition
4287 */
da20eabd
ML
4288static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4289 struct intel_plane_state *plane_state)
86adf9d7
ML
4290{
4291
4292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4293 struct intel_plane *intel_plane =
4294 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4295 struct drm_framebuffer *fb = plane_state->base.fb;
4296 int ret;
4297
4298 bool force_detach = !fb || !plane_state->visible;
4299
4300 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4301 intel_plane->base.base.id, intel_crtc->pipe,
4302 drm_plane_index(&intel_plane->base));
4303
4304 ret = skl_update_scaler(crtc_state, force_detach,
4305 drm_plane_index(&intel_plane->base),
4306 &plane_state->scaler_id,
4307 plane_state->base.rotation,
4308 drm_rect_width(&plane_state->src) >> 16,
4309 drm_rect_height(&plane_state->src) >> 16,
4310 drm_rect_width(&plane_state->dst),
4311 drm_rect_height(&plane_state->dst));
4312
4313 if (ret || plane_state->scaler_id < 0)
4314 return ret;
4315
a1b2278e 4316 /* check colorkey */
818ed961 4317 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4318 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4319 intel_plane->base.base.id);
a1b2278e
CK
4320 return -EINVAL;
4321 }
4322
4323 /* Check src format */
86adf9d7
ML
4324 switch (fb->pixel_format) {
4325 case DRM_FORMAT_RGB565:
4326 case DRM_FORMAT_XBGR8888:
4327 case DRM_FORMAT_XRGB8888:
4328 case DRM_FORMAT_ABGR8888:
4329 case DRM_FORMAT_ARGB8888:
4330 case DRM_FORMAT_XRGB2101010:
4331 case DRM_FORMAT_XBGR2101010:
4332 case DRM_FORMAT_YUYV:
4333 case DRM_FORMAT_YVYU:
4334 case DRM_FORMAT_UYVY:
4335 case DRM_FORMAT_VYUY:
4336 break;
4337 default:
4338 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4339 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4340 return -EINVAL;
a1b2278e
CK
4341 }
4342
a1b2278e
CK
4343 return 0;
4344}
4345
e435d6e5
ML
4346static void skylake_scaler_disable(struct intel_crtc *crtc)
4347{
4348 int i;
4349
4350 for (i = 0; i < crtc->num_scalers; i++)
4351 skl_detach_scaler(crtc, i);
4352}
4353
4354static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4355{
4356 struct drm_device *dev = crtc->base.dev;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
4358 int pipe = crtc->pipe;
a1b2278e
CK
4359 struct intel_crtc_scaler_state *scaler_state =
4360 &crtc->config->scaler_state;
4361
4362 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4363
6e3c9717 4364 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4365 int id;
4366
4367 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4368 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4369 return;
4370 }
4371
4372 id = scaler_state->scaler_id;
4373 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4374 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4375 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4376 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4377
4378 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4379 }
4380}
4381
b074cec8
JB
4382static void ironlake_pfit_enable(struct intel_crtc *crtc)
4383{
4384 struct drm_device *dev = crtc->base.dev;
4385 struct drm_i915_private *dev_priv = dev->dev_private;
4386 int pipe = crtc->pipe;
4387
6e3c9717 4388 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4389 /* Force use of hard-coded filter coefficients
4390 * as some pre-programmed values are broken,
4391 * e.g. x201.
4392 */
4393 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4394 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4395 PF_PIPE_SEL_IVB(pipe));
4396 else
4397 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4398 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4399 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4400 }
4401}
4402
20bc8673 4403void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4404{
cea165c3
VS
4405 struct drm_device *dev = crtc->base.dev;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4407
6e3c9717 4408 if (!crtc->config->ips_enabled)
d77e4531
PZ
4409 return;
4410
307e4498
ML
4411 /*
4412 * We can only enable IPS after we enable a plane and wait for a vblank
4413 * This function is called from post_plane_update, which is run after
4414 * a vblank wait.
4415 */
cea165c3 4416
d77e4531 4417 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4418 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4419 mutex_lock(&dev_priv->rps.hw_lock);
4420 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4421 mutex_unlock(&dev_priv->rps.hw_lock);
4422 /* Quoting Art Runyan: "its not safe to expect any particular
4423 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4424 * mailbox." Moreover, the mailbox may return a bogus state,
4425 * so we need to just enable it and continue on.
2a114cc1
BW
4426 */
4427 } else {
4428 I915_WRITE(IPS_CTL, IPS_ENABLE);
4429 /* The bit only becomes 1 in the next vblank, so this wait here
4430 * is essentially intel_wait_for_vblank. If we don't have this
4431 * and don't wait for vblanks until the end of crtc_enable, then
4432 * the HW state readout code will complain that the expected
4433 * IPS_CTL value is not the one we read. */
4434 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4435 DRM_ERROR("Timed out waiting for IPS enable\n");
4436 }
d77e4531
PZ
4437}
4438
20bc8673 4439void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4440{
4441 struct drm_device *dev = crtc->base.dev;
4442 struct drm_i915_private *dev_priv = dev->dev_private;
4443
6e3c9717 4444 if (!crtc->config->ips_enabled)
d77e4531
PZ
4445 return;
4446
4447 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4448 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4449 mutex_lock(&dev_priv->rps.hw_lock);
4450 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4451 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4452 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4453 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4454 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4455 } else {
2a114cc1 4456 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4457 POSTING_READ(IPS_CTL);
4458 }
d77e4531
PZ
4459
4460 /* We need to wait for a vblank before we can disable the plane. */
4461 intel_wait_for_vblank(dev, crtc->pipe);
4462}
4463
7cac945f 4464static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4465{
7cac945f 4466 if (intel_crtc->overlay) {
d3eedb1a
VS
4467 struct drm_device *dev = intel_crtc->base.dev;
4468 struct drm_i915_private *dev_priv = dev->dev_private;
4469
4470 mutex_lock(&dev->struct_mutex);
4471 dev_priv->mm.interruptible = false;
4472 (void) intel_overlay_switch_off(intel_crtc->overlay);
4473 dev_priv->mm.interruptible = true;
4474 mutex_unlock(&dev->struct_mutex);
4475 }
4476
4477 /* Let userspace switch the overlay on again. In most cases userspace
4478 * has to recompute where to put it anyway.
4479 */
4480}
4481
87d4300a
ML
4482/**
4483 * intel_post_enable_primary - Perform operations after enabling primary plane
4484 * @crtc: the CRTC whose primary plane was just enabled
4485 *
4486 * Performs potentially sleeping operations that must be done after the primary
4487 * plane is enabled, such as updating FBC and IPS. Note that this may be
4488 * called due to an explicit primary plane update, or due to an implicit
4489 * re-enable that is caused when a sprite plane is updated to no longer
4490 * completely hide the primary plane.
4491 */
4492static void
4493intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4494{
4495 struct drm_device *dev = crtc->dev;
87d4300a 4496 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4498 int pipe = intel_crtc->pipe;
a5c4d7bc 4499
87d4300a
ML
4500 /*
4501 * FIXME IPS should be fine as long as one plane is
4502 * enabled, but in practice it seems to have problems
4503 * when going from primary only to sprite only and vice
4504 * versa.
4505 */
a5c4d7bc
VS
4506 hsw_enable_ips(intel_crtc);
4507
f99d7069 4508 /*
87d4300a
ML
4509 * Gen2 reports pipe underruns whenever all planes are disabled.
4510 * So don't enable underrun reporting before at least some planes
4511 * are enabled.
4512 * FIXME: Need to fix the logic to work when we turn off all planes
4513 * but leave the pipe running.
f99d7069 4514 */
87d4300a
ML
4515 if (IS_GEN2(dev))
4516 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4517
aca7b684
VS
4518 /* Underruns don't always raise interrupts, so check manually. */
4519 intel_check_cpu_fifo_underruns(dev_priv);
4520 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4521}
4522
2622a081 4523/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4524static void
4525intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4526{
4527 struct drm_device *dev = crtc->dev;
4528 struct drm_i915_private *dev_priv = dev->dev_private;
4529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4530 int pipe = intel_crtc->pipe;
a5c4d7bc 4531
87d4300a
ML
4532 /*
4533 * Gen2 reports pipe underruns whenever all planes are disabled.
4534 * So diasble underrun reporting before all the planes get disabled.
4535 * FIXME: Need to fix the logic to work when we turn off all planes
4536 * but leave the pipe running.
4537 */
4538 if (IS_GEN2(dev))
4539 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4540
2622a081
VS
4541 /*
4542 * FIXME IPS should be fine as long as one plane is
4543 * enabled, but in practice it seems to have problems
4544 * when going from primary only to sprite only and vice
4545 * versa.
4546 */
4547 hsw_disable_ips(intel_crtc);
4548}
4549
4550/* FIXME get rid of this and use pre_plane_update */
4551static void
4552intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4553{
4554 struct drm_device *dev = crtc->dev;
4555 struct drm_i915_private *dev_priv = dev->dev_private;
4556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4557 int pipe = intel_crtc->pipe;
4558
4559 intel_pre_disable_primary(crtc);
4560
87d4300a
ML
4561 /*
4562 * Vblank time updates from the shadow to live plane control register
4563 * are blocked if the memory self-refresh mode is active at that
4564 * moment. So to make sure the plane gets truly disabled, disable
4565 * first the self-refresh mode. The self-refresh enable bit in turn
4566 * will be checked/applied by the HW only at the next frame start
4567 * event which is after the vblank start event, so we need to have a
4568 * wait-for-vblank between disabling the plane and the pipe.
4569 */
262cd2e1 4570 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4571 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4572 dev_priv->wm.vlv.cxsr = false;
4573 intel_wait_for_vblank(dev, pipe);
4574 }
87d4300a
ML
4575}
4576
cd202f69 4577static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4578{
cd202f69
ML
4579 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4580 struct drm_atomic_state *old_state = old_crtc_state->base.state;
92826fcd
ML
4581 struct intel_crtc_state *pipe_config =
4582 to_intel_crtc_state(crtc->base.state);
ac21b225 4583 struct drm_device *dev = crtc->base.dev;
cd202f69
ML
4584 struct drm_plane *primary = crtc->base.primary;
4585 struct drm_plane_state *old_pri_state =
4586 drm_atomic_get_existing_plane_state(old_state, primary);
ac21b225 4587
cd202f69 4588 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
ac21b225 4589
ab1d3a0e 4590 crtc->wm.cxsr_allowed = true;
852eb00d 4591
caed361d 4592 if (pipe_config->update_wm_post && pipe_config->base.active)
f015c551
VS
4593 intel_update_watermarks(&crtc->base);
4594
cd202f69
ML
4595 if (old_pri_state) {
4596 struct intel_plane_state *primary_state =
4597 to_intel_plane_state(primary->state);
4598 struct intel_plane_state *old_primary_state =
4599 to_intel_plane_state(old_pri_state);
4600
31ae71fc
ML
4601 intel_fbc_post_update(crtc);
4602
cd202f69
ML
4603 if (primary_state->visible &&
4604 (needs_modeset(&pipe_config->base) ||
4605 !old_primary_state->visible))
4606 intel_post_enable_primary(&crtc->base);
4607 }
ac21b225
ML
4608}
4609
5c74cd73 4610static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4611{
5c74cd73 4612 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4613 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4614 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4615 struct intel_crtc_state *pipe_config =
4616 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4617 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4618 struct drm_plane *primary = crtc->base.primary;
4619 struct drm_plane_state *old_pri_state =
4620 drm_atomic_get_existing_plane_state(old_state, primary);
4621 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4622
5c74cd73
ML
4623 if (old_pri_state) {
4624 struct intel_plane_state *primary_state =
4625 to_intel_plane_state(primary->state);
4626 struct intel_plane_state *old_primary_state =
4627 to_intel_plane_state(old_pri_state);
4628
31ae71fc
ML
4629 intel_fbc_pre_update(crtc);
4630
5c74cd73
ML
4631 if (old_primary_state->visible &&
4632 (modeset || !primary_state->visible))
4633 intel_pre_disable_primary(&crtc->base);
4634 }
852eb00d 4635
ab1d3a0e 4636 if (pipe_config->disable_cxsr) {
852eb00d 4637 crtc->wm.cxsr_allowed = false;
2dfd178d 4638
2622a081
VS
4639 /*
4640 * Vblank time updates from the shadow to live plane control register
4641 * are blocked if the memory self-refresh mode is active at that
4642 * moment. So to make sure the plane gets truly disabled, disable
4643 * first the self-refresh mode. The self-refresh enable bit in turn
4644 * will be checked/applied by the HW only at the next frame start
4645 * event which is after the vblank start event, so we need to have a
4646 * wait-for-vblank between disabling the plane and the pipe.
4647 */
4648 if (old_crtc_state->base.active) {
2dfd178d 4649 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4650 dev_priv->wm.vlv.cxsr = false;
4651 intel_wait_for_vblank(dev, crtc->pipe);
4652 }
852eb00d 4653 }
92826fcd 4654
ed4a6a7c
MR
4655 /*
4656 * IVB workaround: must disable low power watermarks for at least
4657 * one frame before enabling scaling. LP watermarks can be re-enabled
4658 * when scaling is disabled.
4659 *
4660 * WaCxSRDisabledForSpriteScaling:ivb
4661 */
4662 if (pipe_config->disable_lp_wm) {
4663 ilk_disable_lp_wm(dev);
4664 intel_wait_for_vblank(dev, crtc->pipe);
4665 }
4666
4667 /*
4668 * If we're doing a modeset, we're done. No need to do any pre-vblank
4669 * watermark programming here.
4670 */
4671 if (needs_modeset(&pipe_config->base))
4672 return;
4673
4674 /*
4675 * For platforms that support atomic watermarks, program the
4676 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4677 * will be the intermediate values that are safe for both pre- and
4678 * post- vblank; when vblank happens, the 'active' values will be set
4679 * to the final 'target' values and we'll do this again to get the
4680 * optimal watermarks. For gen9+ platforms, the values we program here
4681 * will be the final target values which will get automatically latched
4682 * at vblank time; no further programming will be necessary.
4683 *
4684 * If a platform hasn't been transitioned to atomic watermarks yet,
4685 * we'll continue to update watermarks the old way, if flags tell
4686 * us to.
4687 */
4688 if (dev_priv->display.initial_watermarks != NULL)
4689 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4690 else if (pipe_config->update_wm_pre)
92826fcd 4691 intel_update_watermarks(&crtc->base);
ac21b225
ML
4692}
4693
d032ffa0 4694static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4695{
4696 struct drm_device *dev = crtc->dev;
4697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4698 struct drm_plane *p;
87d4300a
ML
4699 int pipe = intel_crtc->pipe;
4700
7cac945f 4701 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4702
d032ffa0
ML
4703 drm_for_each_plane_mask(p, dev, plane_mask)
4704 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4705
f99d7069
DV
4706 /*
4707 * FIXME: Once we grow proper nuclear flip support out of this we need
4708 * to compute the mask of flip planes precisely. For the time being
4709 * consider this a flip to a NULL plane.
4710 */
4711 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4712}
4713
f67a559d
JB
4714static void ironlake_crtc_enable(struct drm_crtc *crtc)
4715{
4716 struct drm_device *dev = crtc->dev;
4717 struct drm_i915_private *dev_priv = dev->dev_private;
4718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4719 struct intel_encoder *encoder;
f67a559d 4720 int pipe = intel_crtc->pipe;
b95c5321
ML
4721 struct intel_crtc_state *pipe_config =
4722 to_intel_crtc_state(crtc->state);
f67a559d 4723
53d9f4e9 4724 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4725 return;
4726
b2c0593a
VS
4727 /*
4728 * Sometimes spurious CPU pipe underruns happen during FDI
4729 * training, at least with VGA+HDMI cloning. Suppress them.
4730 *
4731 * On ILK we get an occasional spurious CPU pipe underruns
4732 * between eDP port A enable and vdd enable. Also PCH port
4733 * enable seems to result in the occasional CPU pipe underrun.
4734 *
4735 * Spurious PCH underruns also occur during PCH enabling.
4736 */
4737 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4738 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
4739 if (intel_crtc->config->has_pch_encoder)
4740 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4741
6e3c9717 4742 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4743 intel_prepare_shared_dpll(intel_crtc);
4744
6e3c9717 4745 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4746 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4747
4748 intel_set_pipe_timings(intel_crtc);
bc58be60 4749 intel_set_pipe_src_size(intel_crtc);
29407aab 4750
6e3c9717 4751 if (intel_crtc->config->has_pch_encoder) {
29407aab 4752 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4753 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4754 }
4755
4756 ironlake_set_pipeconf(crtc);
4757
f67a559d 4758 intel_crtc->active = true;
8664281b 4759
f6736a1a 4760 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4761 if (encoder->pre_enable)
4762 encoder->pre_enable(encoder);
f67a559d 4763
6e3c9717 4764 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4765 /* Note: FDI PLL enabling _must_ be done before we enable the
4766 * cpu pipes, hence this is separate from all the other fdi/pch
4767 * enabling. */
88cefb6c 4768 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4769 } else {
4770 assert_fdi_tx_disabled(dev_priv, pipe);
4771 assert_fdi_rx_disabled(dev_priv, pipe);
4772 }
f67a559d 4773
b074cec8 4774 ironlake_pfit_enable(intel_crtc);
f67a559d 4775
9c54c0dd
JB
4776 /*
4777 * On ILK+ LUT must be loaded before the pipe is running but with
4778 * clocks enabled
4779 */
b95c5321 4780 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4781
1d5bf5d9
ID
4782 if (dev_priv->display.initial_watermarks != NULL)
4783 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4784 intel_enable_pipe(intel_crtc);
f67a559d 4785
6e3c9717 4786 if (intel_crtc->config->has_pch_encoder)
f67a559d 4787 ironlake_pch_enable(crtc);
c98e9dcf 4788
f9b61ff6
DV
4789 assert_vblank_disabled(crtc);
4790 drm_crtc_vblank_on(crtc);
4791
fa5c73b1
DV
4792 for_each_encoder_on_crtc(dev, crtc, encoder)
4793 encoder->enable(encoder);
61b77ddd
DV
4794
4795 if (HAS_PCH_CPT(dev))
a1520318 4796 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4797
4798 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4799 if (intel_crtc->config->has_pch_encoder)
4800 intel_wait_for_vblank(dev, pipe);
b2c0593a 4801 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 4802 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4803}
4804
42db64ef
PZ
4805/* IPS only exists on ULT machines and is tied to pipe A. */
4806static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4807{
f5adf94e 4808 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4809}
4810
4f771f10
PZ
4811static void haswell_crtc_enable(struct drm_crtc *crtc)
4812{
4813 struct drm_device *dev = crtc->dev;
4814 struct drm_i915_private *dev_priv = dev->dev_private;
4815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4816 struct intel_encoder *encoder;
99d736a2 4817 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4818 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4819 struct intel_crtc_state *pipe_config =
4820 to_intel_crtc_state(crtc->state);
4f771f10 4821
53d9f4e9 4822 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4823 return;
4824
81b088ca
VS
4825 if (intel_crtc->config->has_pch_encoder)
4826 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4827 false);
4828
8106ddbd 4829 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4830 intel_enable_shared_dpll(intel_crtc);
4831
6e3c9717 4832 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4833 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4834
4d1de975
JN
4835 if (!intel_crtc->config->has_dsi_encoder)
4836 intel_set_pipe_timings(intel_crtc);
4837
bc58be60 4838 intel_set_pipe_src_size(intel_crtc);
229fca97 4839
4d1de975
JN
4840 if (cpu_transcoder != TRANSCODER_EDP &&
4841 !transcoder_is_dsi(cpu_transcoder)) {
4842 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4843 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4844 }
4845
6e3c9717 4846 if (intel_crtc->config->has_pch_encoder) {
229fca97 4847 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4848 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4849 }
4850
4d1de975
JN
4851 if (!intel_crtc->config->has_dsi_encoder)
4852 haswell_set_pipeconf(crtc);
4853
391bf048 4854 haswell_set_pipemisc(crtc);
229fca97 4855
b95c5321 4856 intel_color_set_csc(&pipe_config->base);
229fca97 4857
4f771f10 4858 intel_crtc->active = true;
8664281b 4859
6b698516
DV
4860 if (intel_crtc->config->has_pch_encoder)
4861 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4862 else
4863 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4864
7d4aefd0 4865 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4866 if (encoder->pre_enable)
4867 encoder->pre_enable(encoder);
7d4aefd0 4868 }
4f771f10 4869
d2d65408 4870 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4871 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4872
a65347ba 4873 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4874 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4875
1c132b44 4876 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4877 skylake_pfit_enable(intel_crtc);
ff6d9f55 4878 else
1c132b44 4879 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4880
4881 /*
4882 * On ILK+ LUT must be loaded before the pipe is running but with
4883 * clocks enabled
4884 */
b95c5321 4885 intel_color_load_luts(&pipe_config->base);
4f771f10 4886
1f544388 4887 intel_ddi_set_pipe_settings(crtc);
a65347ba 4888 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4889 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4890
1d5bf5d9
ID
4891 if (dev_priv->display.initial_watermarks != NULL)
4892 dev_priv->display.initial_watermarks(pipe_config);
4893 else
4894 intel_update_watermarks(crtc);
4d1de975
JN
4895
4896 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4897 if (!intel_crtc->config->has_dsi_encoder)
4898 intel_enable_pipe(intel_crtc);
42db64ef 4899
6e3c9717 4900 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4901 lpt_pch_enable(crtc);
4f771f10 4902
a65347ba 4903 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4904 intel_ddi_set_vc_payload_alloc(crtc, true);
4905
f9b61ff6
DV
4906 assert_vblank_disabled(crtc);
4907 drm_crtc_vblank_on(crtc);
4908
8807e55b 4909 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4910 encoder->enable(encoder);
8807e55b
JN
4911 intel_opregion_notify_encoder(encoder, true);
4912 }
4f771f10 4913
6b698516
DV
4914 if (intel_crtc->config->has_pch_encoder) {
4915 intel_wait_for_vblank(dev, pipe);
4916 intel_wait_for_vblank(dev, pipe);
4917 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4918 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4919 true);
6b698516 4920 }
d2d65408 4921
e4916946
PZ
4922 /* If we change the relative order between pipe/planes enabling, we need
4923 * to change the workaround. */
99d736a2
ML
4924 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4925 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4926 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4927 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4928 }
4f771f10
PZ
4929}
4930
bfd16b2a 4931static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4932{
4933 struct drm_device *dev = crtc->base.dev;
4934 struct drm_i915_private *dev_priv = dev->dev_private;
4935 int pipe = crtc->pipe;
4936
4937 /* To avoid upsetting the power well on haswell only disable the pfit if
4938 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4939 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4940 I915_WRITE(PF_CTL(pipe), 0);
4941 I915_WRITE(PF_WIN_POS(pipe), 0);
4942 I915_WRITE(PF_WIN_SZ(pipe), 0);
4943 }
4944}
4945
6be4a607
JB
4946static void ironlake_crtc_disable(struct drm_crtc *crtc)
4947{
4948 struct drm_device *dev = crtc->dev;
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4951 struct intel_encoder *encoder;
6be4a607 4952 int pipe = intel_crtc->pipe;
b52eb4dc 4953
b2c0593a
VS
4954 /*
4955 * Sometimes spurious CPU pipe underruns happen when the
4956 * pipe is already disabled, but FDI RX/TX is still enabled.
4957 * Happens at least with VGA+HDMI cloning. Suppress them.
4958 */
4959 if (intel_crtc->config->has_pch_encoder) {
4960 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 4961 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 4962 }
37ca8d4c 4963
ea9d758d
DV
4964 for_each_encoder_on_crtc(dev, crtc, encoder)
4965 encoder->disable(encoder);
4966
f9b61ff6
DV
4967 drm_crtc_vblank_off(crtc);
4968 assert_vblank_disabled(crtc);
4969
575f7ab7 4970 intel_disable_pipe(intel_crtc);
32f9d658 4971
bfd16b2a 4972 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4973
b2c0593a 4974 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
4975 ironlake_fdi_disable(crtc);
4976
bf49ec8c
DV
4977 for_each_encoder_on_crtc(dev, crtc, encoder)
4978 if (encoder->post_disable)
4979 encoder->post_disable(encoder);
2c07245f 4980
6e3c9717 4981 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4982 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4983
d925c59a 4984 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
4985 i915_reg_t reg;
4986 u32 temp;
4987
d925c59a
DV
4988 /* disable TRANS_DP_CTL */
4989 reg = TRANS_DP_CTL(pipe);
4990 temp = I915_READ(reg);
4991 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4992 TRANS_DP_PORT_SEL_MASK);
4993 temp |= TRANS_DP_PORT_SEL_NONE;
4994 I915_WRITE(reg, temp);
4995
4996 /* disable DPLL_SEL */
4997 temp = I915_READ(PCH_DPLL_SEL);
11887397 4998 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4999 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5000 }
e3421a18 5001
d925c59a
DV
5002 ironlake_fdi_pll_disable(intel_crtc);
5003 }
81b088ca 5004
b2c0593a 5005 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5006 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5007}
1b3c7a47 5008
4f771f10 5009static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5010{
4f771f10
PZ
5011 struct drm_device *dev = crtc->dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5014 struct intel_encoder *encoder;
6e3c9717 5015 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5016
d2d65408
VS
5017 if (intel_crtc->config->has_pch_encoder)
5018 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5019 false);
5020
8807e55b
JN
5021 for_each_encoder_on_crtc(dev, crtc, encoder) {
5022 intel_opregion_notify_encoder(encoder, false);
4f771f10 5023 encoder->disable(encoder);
8807e55b 5024 }
4f771f10 5025
f9b61ff6
DV
5026 drm_crtc_vblank_off(crtc);
5027 assert_vblank_disabled(crtc);
5028
4d1de975
JN
5029 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5030 if (!intel_crtc->config->has_dsi_encoder)
5031 intel_disable_pipe(intel_crtc);
4f771f10 5032
6e3c9717 5033 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5034 intel_ddi_set_vc_payload_alloc(crtc, false);
5035
a65347ba 5036 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5037 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5038
1c132b44 5039 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5040 skylake_scaler_disable(intel_crtc);
ff6d9f55 5041 else
bfd16b2a 5042 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5043
a65347ba 5044 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5045 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5046
97b040aa
ID
5047 for_each_encoder_on_crtc(dev, crtc, encoder)
5048 if (encoder->post_disable)
5049 encoder->post_disable(encoder);
81b088ca 5050
92966a37
VS
5051 if (intel_crtc->config->has_pch_encoder) {
5052 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5053 lpt_disable_iclkip(dev_priv);
92966a37
VS
5054 intel_ddi_fdi_disable(crtc);
5055
81b088ca
VS
5056 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5057 true);
92966a37 5058 }
4f771f10
PZ
5059}
5060
2dd24552
JB
5061static void i9xx_pfit_enable(struct intel_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->base.dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5065 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5066
681a8504 5067 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5068 return;
5069
2dd24552 5070 /*
c0b03411
DV
5071 * The panel fitter should only be adjusted whilst the pipe is disabled,
5072 * according to register description and PRM.
2dd24552 5073 */
c0b03411
DV
5074 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5075 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5076
b074cec8
JB
5077 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5078 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5079
5080 /* Border color in case we don't scale up to the full screen. Black by
5081 * default, change to something else for debugging. */
5082 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5083}
5084
d05410f9
DA
5085static enum intel_display_power_domain port_to_power_domain(enum port port)
5086{
5087 switch (port) {
5088 case PORT_A:
6331a704 5089 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5090 case PORT_B:
6331a704 5091 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5092 case PORT_C:
6331a704 5093 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5094 case PORT_D:
6331a704 5095 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5096 case PORT_E:
6331a704 5097 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5098 default:
b9fec167 5099 MISSING_CASE(port);
d05410f9
DA
5100 return POWER_DOMAIN_PORT_OTHER;
5101 }
5102}
5103
25f78f58
VS
5104static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5105{
5106 switch (port) {
5107 case PORT_A:
5108 return POWER_DOMAIN_AUX_A;
5109 case PORT_B:
5110 return POWER_DOMAIN_AUX_B;
5111 case PORT_C:
5112 return POWER_DOMAIN_AUX_C;
5113 case PORT_D:
5114 return POWER_DOMAIN_AUX_D;
5115 case PORT_E:
5116 /* FIXME: Check VBT for actual wiring of PORT E */
5117 return POWER_DOMAIN_AUX_D;
5118 default:
b9fec167 5119 MISSING_CASE(port);
25f78f58
VS
5120 return POWER_DOMAIN_AUX_A;
5121 }
5122}
5123
319be8ae
ID
5124enum intel_display_power_domain
5125intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5126{
5127 struct drm_device *dev = intel_encoder->base.dev;
5128 struct intel_digital_port *intel_dig_port;
5129
5130 switch (intel_encoder->type) {
5131 case INTEL_OUTPUT_UNKNOWN:
5132 /* Only DDI platforms should ever use this output type */
5133 WARN_ON_ONCE(!HAS_DDI(dev));
5134 case INTEL_OUTPUT_DISPLAYPORT:
5135 case INTEL_OUTPUT_HDMI:
5136 case INTEL_OUTPUT_EDP:
5137 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5138 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5139 case INTEL_OUTPUT_DP_MST:
5140 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5141 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5142 case INTEL_OUTPUT_ANALOG:
5143 return POWER_DOMAIN_PORT_CRT;
5144 case INTEL_OUTPUT_DSI:
5145 return POWER_DOMAIN_PORT_DSI;
5146 default:
5147 return POWER_DOMAIN_PORT_OTHER;
5148 }
5149}
5150
25f78f58
VS
5151enum intel_display_power_domain
5152intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5153{
5154 struct drm_device *dev = intel_encoder->base.dev;
5155 struct intel_digital_port *intel_dig_port;
5156
5157 switch (intel_encoder->type) {
5158 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5159 case INTEL_OUTPUT_HDMI:
5160 /*
5161 * Only DDI platforms should ever use these output types.
5162 * We can get here after the HDMI detect code has already set
5163 * the type of the shared encoder. Since we can't be sure
5164 * what's the status of the given connectors, play safe and
5165 * run the DP detection too.
5166 */
25f78f58
VS
5167 WARN_ON_ONCE(!HAS_DDI(dev));
5168 case INTEL_OUTPUT_DISPLAYPORT:
5169 case INTEL_OUTPUT_EDP:
5170 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5171 return port_to_aux_power_domain(intel_dig_port->port);
5172 case INTEL_OUTPUT_DP_MST:
5173 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5174 return port_to_aux_power_domain(intel_dig_port->port);
5175 default:
b9fec167 5176 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5177 return POWER_DOMAIN_AUX_A;
5178 }
5179}
5180
74bff5f9
ML
5181static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5182 struct intel_crtc_state *crtc_state)
77d22dca 5183{
319be8ae 5184 struct drm_device *dev = crtc->dev;
74bff5f9 5185 struct drm_encoder *encoder;
319be8ae
ID
5186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5187 enum pipe pipe = intel_crtc->pipe;
77d22dca 5188 unsigned long mask;
74bff5f9 5189 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5190
74bff5f9 5191 if (!crtc_state->base.active)
292b990e
ML
5192 return 0;
5193
77d22dca
ID
5194 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5195 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5196 if (crtc_state->pch_pfit.enabled ||
5197 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5198 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5199
74bff5f9
ML
5200 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5201 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5202
319be8ae 5203 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5204 }
319be8ae 5205
15e7ec29
ML
5206 if (crtc_state->shared_dpll)
5207 mask |= BIT(POWER_DOMAIN_PLLS);
5208
77d22dca
ID
5209 return mask;
5210}
5211
74bff5f9
ML
5212static unsigned long
5213modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5214 struct intel_crtc_state *crtc_state)
77d22dca 5215{
292b990e
ML
5216 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5218 enum intel_display_power_domain domain;
5219 unsigned long domains, new_domains, old_domains;
77d22dca 5220
292b990e 5221 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5222 intel_crtc->enabled_power_domains = new_domains =
5223 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5224
292b990e
ML
5225 domains = new_domains & ~old_domains;
5226
5227 for_each_power_domain(domain, domains)
5228 intel_display_power_get(dev_priv, domain);
5229
5230 return old_domains & ~new_domains;
5231}
5232
5233static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5234 unsigned long domains)
5235{
5236 enum intel_display_power_domain domain;
5237
5238 for_each_power_domain(domain, domains)
5239 intel_display_power_put(dev_priv, domain);
5240}
77d22dca 5241
adafdc6f
MK
5242static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5243{
5244 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5245
5246 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5247 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5248 return max_cdclk_freq;
5249 else if (IS_CHERRYVIEW(dev_priv))
5250 return max_cdclk_freq*95/100;
5251 else if (INTEL_INFO(dev_priv)->gen < 4)
5252 return 2*max_cdclk_freq*90/100;
5253 else
5254 return max_cdclk_freq*90/100;
5255}
5256
560a7ae4
DL
5257static void intel_update_max_cdclk(struct drm_device *dev)
5258{
5259 struct drm_i915_private *dev_priv = dev->dev_private;
5260
ef11bdb3 5261 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5262 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5263
5264 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5265 dev_priv->max_cdclk_freq = 675000;
5266 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5267 dev_priv->max_cdclk_freq = 540000;
5268 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5269 dev_priv->max_cdclk_freq = 450000;
5270 else
5271 dev_priv->max_cdclk_freq = 337500;
281c114f
MR
5272 } else if (IS_BROXTON(dev)) {
5273 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5274 } else if (IS_BROADWELL(dev)) {
5275 /*
5276 * FIXME with extra cooling we can allow
5277 * 540 MHz for ULX and 675 Mhz for ULT.
5278 * How can we know if extra cooling is
5279 * available? PCI ID, VTB, something else?
5280 */
5281 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5282 dev_priv->max_cdclk_freq = 450000;
5283 else if (IS_BDW_ULX(dev))
5284 dev_priv->max_cdclk_freq = 450000;
5285 else if (IS_BDW_ULT(dev))
5286 dev_priv->max_cdclk_freq = 540000;
5287 else
5288 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5289 } else if (IS_CHERRYVIEW(dev)) {
5290 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5291 } else if (IS_VALLEYVIEW(dev)) {
5292 dev_priv->max_cdclk_freq = 400000;
5293 } else {
5294 /* otherwise assume cdclk is fixed */
5295 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5296 }
5297
adafdc6f
MK
5298 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5299
560a7ae4
DL
5300 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5301 dev_priv->max_cdclk_freq);
adafdc6f
MK
5302
5303 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5304 dev_priv->max_dotclk_freq);
560a7ae4
DL
5305}
5306
5307static void intel_update_cdclk(struct drm_device *dev)
5308{
5309 struct drm_i915_private *dev_priv = dev->dev_private;
5310
5311 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5312 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5313 dev_priv->cdclk_freq);
5314
5315 /*
5316 * Program the gmbus_freq based on the cdclk frequency.
5317 * BSpec erroneously claims we should aim for 4MHz, but
5318 * in fact 1MHz is the correct frequency.
5319 */
666a4537 5320 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5321 /*
5322 * Program the gmbus_freq based on the cdclk frequency.
5323 * BSpec erroneously claims we should aim for 4MHz, but
5324 * in fact 1MHz is the correct frequency.
5325 */
5326 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5327 }
5328
5329 if (dev_priv->max_cdclk_freq == 0)
5330 intel_update_max_cdclk(dev);
5331}
5332
70d0c574 5333static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5334{
5335 struct drm_i915_private *dev_priv = dev->dev_private;
5336 uint32_t divider;
5337 uint32_t ratio;
5338 uint32_t current_freq;
5339 int ret;
5340
5341 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5342 switch (frequency) {
5343 case 144000:
5344 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5345 ratio = BXT_DE_PLL_RATIO(60);
5346 break;
5347 case 288000:
5348 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5349 ratio = BXT_DE_PLL_RATIO(60);
5350 break;
5351 case 384000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5353 ratio = BXT_DE_PLL_RATIO(60);
5354 break;
5355 case 576000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 624000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5361 ratio = BXT_DE_PLL_RATIO(65);
5362 break;
5363 case 19200:
5364 /*
5365 * Bypass frequency with DE PLL disabled. Init ratio, divider
5366 * to suppress GCC warning.
5367 */
5368 ratio = 0;
5369 divider = 0;
5370 break;
5371 default:
5372 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5373
5374 return;
5375 }
5376
5377 mutex_lock(&dev_priv->rps.hw_lock);
5378 /* Inform power controller of upcoming frequency change */
5379 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5380 0x80000000);
5381 mutex_unlock(&dev_priv->rps.hw_lock);
5382
5383 if (ret) {
5384 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5385 ret, frequency);
5386 return;
5387 }
5388
5389 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5390 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5391 current_freq = current_freq * 500 + 1000;
5392
5393 /*
5394 * DE PLL has to be disabled when
5395 * - setting to 19.2MHz (bypass, PLL isn't used)
5396 * - before setting to 624MHz (PLL needs toggling)
5397 * - before setting to any frequency from 624MHz (PLL needs toggling)
5398 */
5399 if (frequency == 19200 || frequency == 624000 ||
5400 current_freq == 624000) {
5401 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5402 /* Timeout 200us */
5403 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5404 1))
5405 DRM_ERROR("timout waiting for DE PLL unlock\n");
5406 }
5407
5408 if (frequency != 19200) {
5409 uint32_t val;
5410
5411 val = I915_READ(BXT_DE_PLL_CTL);
5412 val &= ~BXT_DE_PLL_RATIO_MASK;
5413 val |= ratio;
5414 I915_WRITE(BXT_DE_PLL_CTL, val);
5415
5416 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5417 /* Timeout 200us */
5418 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5419 DRM_ERROR("timeout waiting for DE PLL lock\n");
5420
5421 val = I915_READ(CDCLK_CTL);
5422 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5423 val |= divider;
5424 /*
5425 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5426 * enable otherwise.
5427 */
5428 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5429 if (frequency >= 500000)
5430 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5431
5432 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5433 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5434 val |= (frequency - 1000) / 500;
5435 I915_WRITE(CDCLK_CTL, val);
5436 }
5437
5438 mutex_lock(&dev_priv->rps.hw_lock);
5439 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5440 DIV_ROUND_UP(frequency, 25000));
5441 mutex_unlock(&dev_priv->rps.hw_lock);
5442
5443 if (ret) {
5444 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5445 ret, frequency);
5446 return;
5447 }
5448
a47871bd 5449 intel_update_cdclk(dev);
f8437dd1
VK
5450}
5451
5452void broxton_init_cdclk(struct drm_device *dev)
5453{
5454 struct drm_i915_private *dev_priv = dev->dev_private;
5455 uint32_t val;
5456
5457 /*
5458 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5459 * or else the reset will hang because there is no PCH to respond.
5460 * Move the handshake programming to initialization sequence.
5461 * Previously was left up to BIOS.
5462 */
5463 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5464 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5465 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5466
5467 /* Enable PG1 for cdclk */
5468 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5469
5470 /* check if cd clock is enabled */
5471 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5472 DRM_DEBUG_KMS("Display already initialized\n");
5473 return;
5474 }
5475
5476 /*
5477 * FIXME:
5478 * - The initial CDCLK needs to be read from VBT.
5479 * Need to make this change after VBT has changes for BXT.
5480 * - check if setting the max (or any) cdclk freq is really necessary
5481 * here, it belongs to modeset time
5482 */
5483 broxton_set_cdclk(dev, 624000);
5484
5485 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5486 POSTING_READ(DBUF_CTL);
5487
f8437dd1
VK
5488 udelay(10);
5489
5490 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5491 DRM_ERROR("DBuf power enable timeout!\n");
5492}
5493
5494void broxton_uninit_cdclk(struct drm_device *dev)
5495{
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497
5498 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5499 POSTING_READ(DBUF_CTL);
5500
f8437dd1
VK
5501 udelay(10);
5502
5503 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5504 DRM_ERROR("DBuf power disable timeout!\n");
5505
5506 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5507 broxton_set_cdclk(dev, 19200);
5508
5509 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5510}
5511
5d96d8af
DL
5512static const struct skl_cdclk_entry {
5513 unsigned int freq;
5514 unsigned int vco;
5515} skl_cdclk_frequencies[] = {
5516 { .freq = 308570, .vco = 8640 },
5517 { .freq = 337500, .vco = 8100 },
5518 { .freq = 432000, .vco = 8640 },
5519 { .freq = 450000, .vco = 8100 },
5520 { .freq = 540000, .vco = 8100 },
5521 { .freq = 617140, .vco = 8640 },
5522 { .freq = 675000, .vco = 8100 },
5523};
5524
5525static unsigned int skl_cdclk_decimal(unsigned int freq)
5526{
5527 return (freq - 1000) / 500;
5528}
5529
5530static unsigned int skl_cdclk_get_vco(unsigned int freq)
5531{
5532 unsigned int i;
5533
5534 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5535 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5536
5537 if (e->freq == freq)
5538 return e->vco;
5539 }
5540
5541 return 8100;
5542}
5543
5544static void
5545skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5546{
5547 unsigned int min_freq;
5548 u32 val;
5549
5550 /* select the minimum CDCLK before enabling DPLL 0 */
5551 val = I915_READ(CDCLK_CTL);
5552 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5553 val |= CDCLK_FREQ_337_308;
5554
5555 if (required_vco == 8640)
5556 min_freq = 308570;
5557 else
5558 min_freq = 337500;
5559
5560 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5561
5562 I915_WRITE(CDCLK_CTL, val);
5563 POSTING_READ(CDCLK_CTL);
5564
5565 /*
5566 * We always enable DPLL0 with the lowest link rate possible, but still
5567 * taking into account the VCO required to operate the eDP panel at the
5568 * desired frequency. The usual DP link rates operate with a VCO of
5569 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5570 * The modeset code is responsible for the selection of the exact link
5571 * rate later on, with the constraint of choosing a frequency that
5572 * works with required_vco.
5573 */
5574 val = I915_READ(DPLL_CTRL1);
5575
5576 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5577 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5578 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5579 if (required_vco == 8640)
5580 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5581 SKL_DPLL0);
5582 else
5583 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5584 SKL_DPLL0);
5585
5586 I915_WRITE(DPLL_CTRL1, val);
5587 POSTING_READ(DPLL_CTRL1);
5588
5589 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5590
5591 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5592 DRM_ERROR("DPLL0 not locked\n");
5593}
5594
5595static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5596{
5597 int ret;
5598 u32 val;
5599
5600 /* inform PCU we want to change CDCLK */
5601 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5602 mutex_lock(&dev_priv->rps.hw_lock);
5603 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5604 mutex_unlock(&dev_priv->rps.hw_lock);
5605
5606 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5607}
5608
5609static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5610{
5611 unsigned int i;
5612
5613 for (i = 0; i < 15; i++) {
5614 if (skl_cdclk_pcu_ready(dev_priv))
5615 return true;
5616 udelay(10);
5617 }
5618
5619 return false;
5620}
5621
5622static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5623{
560a7ae4 5624 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5625 u32 freq_select, pcu_ack;
5626
5627 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5628
5629 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5630 DRM_ERROR("failed to inform PCU about cdclk change\n");
5631 return;
5632 }
5633
5634 /* set CDCLK_CTL */
5635 switch(freq) {
5636 case 450000:
5637 case 432000:
5638 freq_select = CDCLK_FREQ_450_432;
5639 pcu_ack = 1;
5640 break;
5641 case 540000:
5642 freq_select = CDCLK_FREQ_540;
5643 pcu_ack = 2;
5644 break;
5645 case 308570:
5646 case 337500:
5647 default:
5648 freq_select = CDCLK_FREQ_337_308;
5649 pcu_ack = 0;
5650 break;
5651 case 617140:
5652 case 675000:
5653 freq_select = CDCLK_FREQ_675_617;
5654 pcu_ack = 3;
5655 break;
5656 }
5657
5658 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5659 POSTING_READ(CDCLK_CTL);
5660
5661 /* inform PCU of the change */
5662 mutex_lock(&dev_priv->rps.hw_lock);
5663 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5664 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5665
5666 intel_update_cdclk(dev);
5d96d8af
DL
5667}
5668
5669void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5670{
5671 /* disable DBUF power */
5672 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5673 POSTING_READ(DBUF_CTL);
5674
5675 udelay(10);
5676
5677 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5678 DRM_ERROR("DBuf power disable timeout\n");
5679
ab96c1ee
ID
5680 /* disable DPLL0 */
5681 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5682 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5683 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5684}
5685
5686void skl_init_cdclk(struct drm_i915_private *dev_priv)
5687{
5d96d8af
DL
5688 unsigned int required_vco;
5689
39d9b85a
GW
5690 /* DPLL0 not enabled (happens on early BIOS versions) */
5691 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5692 /* enable DPLL0 */
5693 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5694 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5695 }
5696
5d96d8af
DL
5697 /* set CDCLK to the frequency the BIOS chose */
5698 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5699
5700 /* enable DBUF power */
5701 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5702 POSTING_READ(DBUF_CTL);
5703
5704 udelay(10);
5705
5706 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5707 DRM_ERROR("DBuf power enable timeout\n");
5708}
5709
c73666f3
SK
5710int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5711{
5712 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5713 uint32_t cdctl = I915_READ(CDCLK_CTL);
5714 int freq = dev_priv->skl_boot_cdclk;
5715
f1b391a5
SK
5716 /*
5717 * check if the pre-os intialized the display
5718 * There is SWF18 scratchpad register defined which is set by the
5719 * pre-os which can be used by the OS drivers to check the status
5720 */
5721 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5722 goto sanitize;
5723
c73666f3
SK
5724 /* Is PLL enabled and locked ? */
5725 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5726 goto sanitize;
5727
5728 /* DPLL okay; verify the cdclock
5729 *
5730 * Noticed in some instances that the freq selection is correct but
5731 * decimal part is programmed wrong from BIOS where pre-os does not
5732 * enable display. Verify the same as well.
5733 */
5734 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5735 /* All well; nothing to sanitize */
5736 return false;
5737sanitize:
5738 /*
5739 * As of now initialize with max cdclk till
5740 * we get dynamic cdclk support
5741 * */
5742 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5743 skl_init_cdclk(dev_priv);
5744
5745 /* we did have to sanitize */
5746 return true;
5747}
5748
30a970c6
JB
5749/* Adjust CDclk dividers to allow high res or save power if possible */
5750static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5751{
5752 struct drm_i915_private *dev_priv = dev->dev_private;
5753 u32 val, cmd;
5754
164dfd28
VK
5755 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5756 != dev_priv->cdclk_freq);
d60c4473 5757
dfcab17e 5758 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5759 cmd = 2;
dfcab17e 5760 else if (cdclk == 266667)
30a970c6
JB
5761 cmd = 1;
5762 else
5763 cmd = 0;
5764
5765 mutex_lock(&dev_priv->rps.hw_lock);
5766 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5767 val &= ~DSPFREQGUAR_MASK;
5768 val |= (cmd << DSPFREQGUAR_SHIFT);
5769 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5770 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5771 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5772 50)) {
5773 DRM_ERROR("timed out waiting for CDclk change\n");
5774 }
5775 mutex_unlock(&dev_priv->rps.hw_lock);
5776
54433e91
VS
5777 mutex_lock(&dev_priv->sb_lock);
5778
dfcab17e 5779 if (cdclk == 400000) {
6bcda4f0 5780 u32 divider;
30a970c6 5781
6bcda4f0 5782 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5783
30a970c6
JB
5784 /* adjust cdclk divider */
5785 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5786 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5787 val |= divider;
5788 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5789
5790 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5791 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5792 50))
5793 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5794 }
5795
30a970c6
JB
5796 /* adjust self-refresh exit latency value */
5797 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5798 val &= ~0x7f;
5799
5800 /*
5801 * For high bandwidth configs, we set a higher latency in the bunit
5802 * so that the core display fetch happens in time to avoid underruns.
5803 */
dfcab17e 5804 if (cdclk == 400000)
30a970c6
JB
5805 val |= 4500 / 250; /* 4.5 usec */
5806 else
5807 val |= 3000 / 250; /* 3.0 usec */
5808 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5809
a580516d 5810 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5811
b6283055 5812 intel_update_cdclk(dev);
30a970c6
JB
5813}
5814
383c5a6a
VS
5815static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5816{
5817 struct drm_i915_private *dev_priv = dev->dev_private;
5818 u32 val, cmd;
5819
164dfd28
VK
5820 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5821 != dev_priv->cdclk_freq);
383c5a6a
VS
5822
5823 switch (cdclk) {
383c5a6a
VS
5824 case 333333:
5825 case 320000:
383c5a6a 5826 case 266667:
383c5a6a 5827 case 200000:
383c5a6a
VS
5828 break;
5829 default:
5f77eeb0 5830 MISSING_CASE(cdclk);
383c5a6a
VS
5831 return;
5832 }
5833
9d0d3fda
VS
5834 /*
5835 * Specs are full of misinformation, but testing on actual
5836 * hardware has shown that we just need to write the desired
5837 * CCK divider into the Punit register.
5838 */
5839 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5840
383c5a6a
VS
5841 mutex_lock(&dev_priv->rps.hw_lock);
5842 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5843 val &= ~DSPFREQGUAR_MASK_CHV;
5844 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5845 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5846 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5847 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5848 50)) {
5849 DRM_ERROR("timed out waiting for CDclk change\n");
5850 }
5851 mutex_unlock(&dev_priv->rps.hw_lock);
5852
b6283055 5853 intel_update_cdclk(dev);
383c5a6a
VS
5854}
5855
30a970c6
JB
5856static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5857 int max_pixclk)
5858{
6bcda4f0 5859 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5860 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5861
30a970c6
JB
5862 /*
5863 * Really only a few cases to deal with, as only 4 CDclks are supported:
5864 * 200MHz
5865 * 267MHz
29dc7ef3 5866 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5867 * 400MHz (VLV only)
5868 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5869 * of the lower bin and adjust if needed.
e37c67a1
VS
5870 *
5871 * We seem to get an unstable or solid color picture at 200MHz.
5872 * Not sure what's wrong. For now use 200MHz only when all pipes
5873 * are off.
30a970c6 5874 */
6cca3195
VS
5875 if (!IS_CHERRYVIEW(dev_priv) &&
5876 max_pixclk > freq_320*limit/100)
dfcab17e 5877 return 400000;
6cca3195 5878 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5879 return freq_320;
e37c67a1 5880 else if (max_pixclk > 0)
dfcab17e 5881 return 266667;
e37c67a1
VS
5882 else
5883 return 200000;
30a970c6
JB
5884}
5885
f8437dd1
VK
5886static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5887 int max_pixclk)
5888{
5889 /*
5890 * FIXME:
5891 * - remove the guardband, it's not needed on BXT
5892 * - set 19.2MHz bypass frequency if there are no active pipes
5893 */
5894 if (max_pixclk > 576000*9/10)
5895 return 624000;
5896 else if (max_pixclk > 384000*9/10)
5897 return 576000;
5898 else if (max_pixclk > 288000*9/10)
5899 return 384000;
5900 else if (max_pixclk > 144000*9/10)
5901 return 288000;
5902 else
5903 return 144000;
5904}
5905
e8788cbc 5906/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
5907static int intel_mode_max_pixclk(struct drm_device *dev,
5908 struct drm_atomic_state *state)
30a970c6 5909{
565602d7
ML
5910 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5911 struct drm_i915_private *dev_priv = dev->dev_private;
5912 struct drm_crtc *crtc;
5913 struct drm_crtc_state *crtc_state;
5914 unsigned max_pixclk = 0, i;
5915 enum pipe pipe;
30a970c6 5916
565602d7
ML
5917 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5918 sizeof(intel_state->min_pixclk));
304603f4 5919
565602d7
ML
5920 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5921 int pixclk = 0;
5922
5923 if (crtc_state->enable)
5924 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 5925
565602d7 5926 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
5927 }
5928
565602d7
ML
5929 for_each_pipe(dev_priv, pipe)
5930 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5931
30a970c6
JB
5932 return max_pixclk;
5933}
5934
27c329ed 5935static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5936{
27c329ed
ML
5937 struct drm_device *dev = state->dev;
5938 struct drm_i915_private *dev_priv = dev->dev_private;
5939 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5940 struct intel_atomic_state *intel_state =
5941 to_intel_atomic_state(state);
30a970c6 5942
304603f4
ACO
5943 if (max_pixclk < 0)
5944 return max_pixclk;
30a970c6 5945
1a617b77 5946 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5947 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5948
1a617b77
ML
5949 if (!intel_state->active_crtcs)
5950 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5951
27c329ed
ML
5952 return 0;
5953}
304603f4 5954
27c329ed
ML
5955static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5956{
5957 struct drm_device *dev = state->dev;
5958 struct drm_i915_private *dev_priv = dev->dev_private;
5959 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5960 struct intel_atomic_state *intel_state =
5961 to_intel_atomic_state(state);
85a96e7a 5962
27c329ed
ML
5963 if (max_pixclk < 0)
5964 return max_pixclk;
85a96e7a 5965
1a617b77 5966 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5967 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5968
1a617b77
ML
5969 if (!intel_state->active_crtcs)
5970 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5971
27c329ed 5972 return 0;
30a970c6
JB
5973}
5974
1e69cd74
VS
5975static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5976{
5977 unsigned int credits, default_credits;
5978
5979 if (IS_CHERRYVIEW(dev_priv))
5980 default_credits = PFI_CREDIT(12);
5981 else
5982 default_credits = PFI_CREDIT(8);
5983
bfa7df01 5984 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
5985 /* CHV suggested value is 31 or 63 */
5986 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5987 credits = PFI_CREDIT_63;
1e69cd74
VS
5988 else
5989 credits = PFI_CREDIT(15);
5990 } else {
5991 credits = default_credits;
5992 }
5993
5994 /*
5995 * WA - write default credits before re-programming
5996 * FIXME: should we also set the resend bit here?
5997 */
5998 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5999 default_credits);
6000
6001 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6002 credits | PFI_CREDIT_RESEND);
6003
6004 /*
6005 * FIXME is this guaranteed to clear
6006 * immediately or should we poll for it?
6007 */
6008 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6009}
6010
27c329ed 6011static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6012{
a821fc46 6013 struct drm_device *dev = old_state->dev;
30a970c6 6014 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6015 struct intel_atomic_state *old_intel_state =
6016 to_intel_atomic_state(old_state);
6017 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6018
27c329ed
ML
6019 /*
6020 * FIXME: We can end up here with all power domains off, yet
6021 * with a CDCLK frequency other than the minimum. To account
6022 * for this take the PIPE-A power domain, which covers the HW
6023 * blocks needed for the following programming. This can be
6024 * removed once it's guaranteed that we get here either with
6025 * the minimum CDCLK set, or the required power domains
6026 * enabled.
6027 */
6028 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6029
27c329ed
ML
6030 if (IS_CHERRYVIEW(dev))
6031 cherryview_set_cdclk(dev, req_cdclk);
6032 else
6033 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6034
27c329ed 6035 vlv_program_pfi_credits(dev_priv);
1e69cd74 6036
27c329ed 6037 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6038}
6039
89b667f8
JB
6040static void valleyview_crtc_enable(struct drm_crtc *crtc)
6041{
6042 struct drm_device *dev = crtc->dev;
a72e4c9f 6043 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6045 struct intel_encoder *encoder;
b95c5321
ML
6046 struct intel_crtc_state *pipe_config =
6047 to_intel_crtc_state(crtc->state);
89b667f8 6048 int pipe = intel_crtc->pipe;
89b667f8 6049
53d9f4e9 6050 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6051 return;
6052
6e3c9717 6053 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6054 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6055
6056 intel_set_pipe_timings(intel_crtc);
bc58be60 6057 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6058
c14b0485
VS
6059 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6060 struct drm_i915_private *dev_priv = dev->dev_private;
6061
6062 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6063 I915_WRITE(CHV_CANVAS(pipe), 0);
6064 }
6065
5b18e57c
DV
6066 i9xx_set_pipeconf(intel_crtc);
6067
89b667f8 6068 intel_crtc->active = true;
89b667f8 6069
a72e4c9f 6070 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6071
89b667f8
JB
6072 for_each_encoder_on_crtc(dev, crtc, encoder)
6073 if (encoder->pre_pll_enable)
6074 encoder->pre_pll_enable(encoder);
6075
a65347ba 6076 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6077 if (IS_CHERRYVIEW(dev)) {
6078 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6079 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6080 } else {
6081 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6082 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6083 }
9d556c99 6084 }
89b667f8
JB
6085
6086 for_each_encoder_on_crtc(dev, crtc, encoder)
6087 if (encoder->pre_enable)
6088 encoder->pre_enable(encoder);
6089
2dd24552
JB
6090 i9xx_pfit_enable(intel_crtc);
6091
b95c5321 6092 intel_color_load_luts(&pipe_config->base);
63cbb074 6093
caed361d 6094 intel_update_watermarks(crtc);
e1fdc473 6095 intel_enable_pipe(intel_crtc);
be6a6f8e 6096
4b3a9526
VS
6097 assert_vblank_disabled(crtc);
6098 drm_crtc_vblank_on(crtc);
6099
f9b61ff6
DV
6100 for_each_encoder_on_crtc(dev, crtc, encoder)
6101 encoder->enable(encoder);
89b667f8
JB
6102}
6103
f13c2ef3
DV
6104static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6105{
6106 struct drm_device *dev = crtc->base.dev;
6107 struct drm_i915_private *dev_priv = dev->dev_private;
6108
6e3c9717
ACO
6109 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6110 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6111}
6112
0b8765c6 6113static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6114{
6115 struct drm_device *dev = crtc->dev;
a72e4c9f 6116 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6118 struct intel_encoder *encoder;
b95c5321
ML
6119 struct intel_crtc_state *pipe_config =
6120 to_intel_crtc_state(crtc->state);
79e53945 6121 int pipe = intel_crtc->pipe;
79e53945 6122
53d9f4e9 6123 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6124 return;
6125
f13c2ef3
DV
6126 i9xx_set_pll_dividers(intel_crtc);
6127
6e3c9717 6128 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6129 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6130
6131 intel_set_pipe_timings(intel_crtc);
bc58be60 6132 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6133
5b18e57c
DV
6134 i9xx_set_pipeconf(intel_crtc);
6135
f7abfe8b 6136 intel_crtc->active = true;
6b383a7f 6137
4a3436e8 6138 if (!IS_GEN2(dev))
a72e4c9f 6139 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6140
9d6d9f19
MK
6141 for_each_encoder_on_crtc(dev, crtc, encoder)
6142 if (encoder->pre_enable)
6143 encoder->pre_enable(encoder);
6144
f6736a1a
DV
6145 i9xx_enable_pll(intel_crtc);
6146
2dd24552
JB
6147 i9xx_pfit_enable(intel_crtc);
6148
b95c5321 6149 intel_color_load_luts(&pipe_config->base);
63cbb074 6150
f37fcc2a 6151 intel_update_watermarks(crtc);
e1fdc473 6152 intel_enable_pipe(intel_crtc);
be6a6f8e 6153
4b3a9526
VS
6154 assert_vblank_disabled(crtc);
6155 drm_crtc_vblank_on(crtc);
6156
f9b61ff6
DV
6157 for_each_encoder_on_crtc(dev, crtc, encoder)
6158 encoder->enable(encoder);
0b8765c6 6159}
79e53945 6160
87476d63
DV
6161static void i9xx_pfit_disable(struct intel_crtc *crtc)
6162{
6163 struct drm_device *dev = crtc->base.dev;
6164 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6165
6e3c9717 6166 if (!crtc->config->gmch_pfit.control)
328d8e82 6167 return;
87476d63 6168
328d8e82 6169 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6170
328d8e82
DV
6171 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6172 I915_READ(PFIT_CONTROL));
6173 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6174}
6175
0b8765c6
JB
6176static void i9xx_crtc_disable(struct drm_crtc *crtc)
6177{
6178 struct drm_device *dev = crtc->dev;
6179 struct drm_i915_private *dev_priv = dev->dev_private;
6180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6181 struct intel_encoder *encoder;
0b8765c6 6182 int pipe = intel_crtc->pipe;
ef9c3aee 6183
6304cd91
VS
6184 /*
6185 * On gen2 planes are double buffered but the pipe isn't, so we must
6186 * wait for planes to fully turn off before disabling the pipe.
6187 */
90e83e53
ACO
6188 if (IS_GEN2(dev))
6189 intel_wait_for_vblank(dev, pipe);
6304cd91 6190
4b3a9526
VS
6191 for_each_encoder_on_crtc(dev, crtc, encoder)
6192 encoder->disable(encoder);
6193
f9b61ff6
DV
6194 drm_crtc_vblank_off(crtc);
6195 assert_vblank_disabled(crtc);
6196
575f7ab7 6197 intel_disable_pipe(intel_crtc);
24a1f16d 6198
87476d63 6199 i9xx_pfit_disable(intel_crtc);
24a1f16d 6200
89b667f8
JB
6201 for_each_encoder_on_crtc(dev, crtc, encoder)
6202 if (encoder->post_disable)
6203 encoder->post_disable(encoder);
6204
a65347ba 6205 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6206 if (IS_CHERRYVIEW(dev))
6207 chv_disable_pll(dev_priv, pipe);
6208 else if (IS_VALLEYVIEW(dev))
6209 vlv_disable_pll(dev_priv, pipe);
6210 else
1c4e0274 6211 i9xx_disable_pll(intel_crtc);
076ed3b2 6212 }
0b8765c6 6213
d6db995f
VS
6214 for_each_encoder_on_crtc(dev, crtc, encoder)
6215 if (encoder->post_pll_disable)
6216 encoder->post_pll_disable(encoder);
6217
4a3436e8 6218 if (!IS_GEN2(dev))
a72e4c9f 6219 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6220}
6221
b17d48e2
ML
6222static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6223{
842e0307 6224 struct intel_encoder *encoder;
b17d48e2
ML
6225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6226 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6227 enum intel_display_power_domain domain;
6228 unsigned long domains;
6229
6230 if (!intel_crtc->active)
6231 return;
6232
a539205a 6233 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6234 WARN_ON(intel_crtc->unpin_work);
6235
2622a081 6236 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6237
6238 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6239 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6240 }
6241
b17d48e2 6242 dev_priv->display.crtc_disable(crtc);
842e0307
ML
6243
6244 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6245 crtc->base.id);
6246
6247 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6248 crtc->state->active = false;
37d9078b 6249 intel_crtc->active = false;
842e0307
ML
6250 crtc->enabled = false;
6251 crtc->state->connector_mask = 0;
6252 crtc->state->encoder_mask = 0;
6253
6254 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6255 encoder->base.crtc = NULL;
6256
58f9c0bc 6257 intel_fbc_disable(intel_crtc);
37d9078b 6258 intel_update_watermarks(crtc);
1f7457b1 6259 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6260
6261 domains = intel_crtc->enabled_power_domains;
6262 for_each_power_domain(domain, domains)
6263 intel_display_power_put(dev_priv, domain);
6264 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6265
6266 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6267 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6268}
6269
6b72d486
ML
6270/*
6271 * turn all crtc's off, but do not adjust state
6272 * This has to be paired with a call to intel_modeset_setup_hw_state.
6273 */
70e0bd74 6274int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6275{
e2c8b870 6276 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6277 struct drm_atomic_state *state;
e2c8b870 6278 int ret;
70e0bd74 6279
e2c8b870
ML
6280 state = drm_atomic_helper_suspend(dev);
6281 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6282 if (ret)
6283 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6284 else
6285 dev_priv->modeset_restore_state = state;
70e0bd74 6286 return ret;
ee7b9f93
JB
6287}
6288
ea5b213a 6289void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6290{
4ef69c7a 6291 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6292
ea5b213a
CW
6293 drm_encoder_cleanup(encoder);
6294 kfree(intel_encoder);
7e7d76c3
JB
6295}
6296
0a91ca29
DV
6297/* Cross check the actual hw state with our own modeset state tracking (and it's
6298 * internal consistency). */
c0ead703 6299static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6300{
35dd3c64
ML
6301 struct drm_crtc *crtc = connector->base.state->crtc;
6302
6303 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6304 connector->base.base.id,
6305 connector->base.name);
6306
0a91ca29 6307 if (connector->get_hw_state(connector)) {
e85376cb 6308 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6309 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6310
35dd3c64
ML
6311 I915_STATE_WARN(!crtc,
6312 "connector enabled without attached crtc\n");
0a91ca29 6313
35dd3c64
ML
6314 if (!crtc)
6315 return;
6316
6317 I915_STATE_WARN(!crtc->state->active,
6318 "connector is active, but attached crtc isn't\n");
6319
e85376cb 6320 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6321 return;
6322
e85376cb 6323 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6324 "atomic encoder doesn't match attached encoder\n");
6325
e85376cb 6326 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6327 "attached encoder crtc differs from connector crtc\n");
6328 } else {
4d688a2a
ML
6329 I915_STATE_WARN(crtc && crtc->state->active,
6330 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6331 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6332 "best encoder set without crtc!\n");
0a91ca29 6333 }
79e53945
JB
6334}
6335
08d9bc92
ACO
6336int intel_connector_init(struct intel_connector *connector)
6337{
5350a031 6338 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6339
5350a031 6340 if (!connector->base.state)
08d9bc92
ACO
6341 return -ENOMEM;
6342
08d9bc92
ACO
6343 return 0;
6344}
6345
6346struct intel_connector *intel_connector_alloc(void)
6347{
6348 struct intel_connector *connector;
6349
6350 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6351 if (!connector)
6352 return NULL;
6353
6354 if (intel_connector_init(connector) < 0) {
6355 kfree(connector);
6356 return NULL;
6357 }
6358
6359 return connector;
6360}
6361
f0947c37
DV
6362/* Simple connector->get_hw_state implementation for encoders that support only
6363 * one connector and no cloning and hence the encoder state determines the state
6364 * of the connector. */
6365bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6366{
24929352 6367 enum pipe pipe = 0;
f0947c37 6368 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6369
f0947c37 6370 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6371}
6372
6d293983 6373static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6374{
6d293983
ACO
6375 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6376 return crtc_state->fdi_lanes;
d272ddfa
VS
6377
6378 return 0;
6379}
6380
6d293983 6381static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6382 struct intel_crtc_state *pipe_config)
1857e1da 6383{
6d293983
ACO
6384 struct drm_atomic_state *state = pipe_config->base.state;
6385 struct intel_crtc *other_crtc;
6386 struct intel_crtc_state *other_crtc_state;
6387
1857e1da
DV
6388 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6389 pipe_name(pipe), pipe_config->fdi_lanes);
6390 if (pipe_config->fdi_lanes > 4) {
6391 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6392 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6393 return -EINVAL;
1857e1da
DV
6394 }
6395
bafb6553 6396 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6397 if (pipe_config->fdi_lanes > 2) {
6398 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6399 pipe_config->fdi_lanes);
6d293983 6400 return -EINVAL;
1857e1da 6401 } else {
6d293983 6402 return 0;
1857e1da
DV
6403 }
6404 }
6405
6406 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6407 return 0;
1857e1da
DV
6408
6409 /* Ivybridge 3 pipe is really complicated */
6410 switch (pipe) {
6411 case PIPE_A:
6d293983 6412 return 0;
1857e1da 6413 case PIPE_B:
6d293983
ACO
6414 if (pipe_config->fdi_lanes <= 2)
6415 return 0;
6416
6417 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6418 other_crtc_state =
6419 intel_atomic_get_crtc_state(state, other_crtc);
6420 if (IS_ERR(other_crtc_state))
6421 return PTR_ERR(other_crtc_state);
6422
6423 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6424 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6425 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6426 return -EINVAL;
1857e1da 6427 }
6d293983 6428 return 0;
1857e1da 6429 case PIPE_C:
251cc67c
VS
6430 if (pipe_config->fdi_lanes > 2) {
6431 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6432 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6433 return -EINVAL;
251cc67c 6434 }
6d293983
ACO
6435
6436 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6437 other_crtc_state =
6438 intel_atomic_get_crtc_state(state, other_crtc);
6439 if (IS_ERR(other_crtc_state))
6440 return PTR_ERR(other_crtc_state);
6441
6442 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6443 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6444 return -EINVAL;
1857e1da 6445 }
6d293983 6446 return 0;
1857e1da
DV
6447 default:
6448 BUG();
6449 }
6450}
6451
e29c22c0
DV
6452#define RETRY 1
6453static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6454 struct intel_crtc_state *pipe_config)
877d48d5 6455{
1857e1da 6456 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6457 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6458 int lane, link_bw, fdi_dotclock, ret;
6459 bool needs_recompute = false;
877d48d5 6460
e29c22c0 6461retry:
877d48d5
DV
6462 /* FDI is a binary signal running at ~2.7GHz, encoding
6463 * each output octet as 10 bits. The actual frequency
6464 * is stored as a divider into a 100MHz clock, and the
6465 * mode pixel clock is stored in units of 1KHz.
6466 * Hence the bw of each lane in terms of the mode signal
6467 * is:
6468 */
21a727b3 6469 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6470
241bfc38 6471 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6472
2bd89a07 6473 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6474 pipe_config->pipe_bpp);
6475
6476 pipe_config->fdi_lanes = lane;
6477
2bd89a07 6478 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6479 link_bw, &pipe_config->fdi_m_n);
1857e1da 6480
e3b247da 6481 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6482 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6483 pipe_config->pipe_bpp -= 2*3;
6484 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6485 pipe_config->pipe_bpp);
6486 needs_recompute = true;
6487 pipe_config->bw_constrained = true;
6488
6489 goto retry;
6490 }
6491
6492 if (needs_recompute)
6493 return RETRY;
6494
6d293983 6495 return ret;
877d48d5
DV
6496}
6497
8cfb3407
VS
6498static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6499 struct intel_crtc_state *pipe_config)
6500{
6501 if (pipe_config->pipe_bpp > 24)
6502 return false;
6503
6504 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6505 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6506 return true;
6507
6508 /*
b432e5cf
VS
6509 * We compare against max which means we must take
6510 * the increased cdclk requirement into account when
6511 * calculating the new cdclk.
6512 *
6513 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6514 */
6515 return ilk_pipe_pixel_rate(pipe_config) <=
6516 dev_priv->max_cdclk_freq * 95 / 100;
6517}
6518
42db64ef 6519static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6520 struct intel_crtc_state *pipe_config)
42db64ef 6521{
8cfb3407
VS
6522 struct drm_device *dev = crtc->base.dev;
6523 struct drm_i915_private *dev_priv = dev->dev_private;
6524
d330a953 6525 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6526 hsw_crtc_supports_ips(crtc) &&
6527 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6528}
6529
39acb4aa
VS
6530static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6531{
6532 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6533
6534 /* GDG double wide on either pipe, otherwise pipe A only */
6535 return INTEL_INFO(dev_priv)->gen < 4 &&
6536 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6537}
6538
a43f6e0f 6539static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6540 struct intel_crtc_state *pipe_config)
79e53945 6541{
a43f6e0f 6542 struct drm_device *dev = crtc->base.dev;
8bd31e67 6543 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6544 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6545
ad3a4479 6546 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6547 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6548 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6549
6550 /*
39acb4aa 6551 * Enable double wide mode when the dot clock
cf532bb2 6552 * is > 90% of the (display) core speed.
cf532bb2 6553 */
39acb4aa
VS
6554 if (intel_crtc_supports_double_wide(crtc) &&
6555 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6556 clock_limit *= 2;
cf532bb2 6557 pipe_config->double_wide = true;
ad3a4479
VS
6558 }
6559
39acb4aa
VS
6560 if (adjusted_mode->crtc_clock > clock_limit) {
6561 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6562 adjusted_mode->crtc_clock, clock_limit,
6563 yesno(pipe_config->double_wide));
e29c22c0 6564 return -EINVAL;
39acb4aa 6565 }
2c07245f 6566 }
89749350 6567
1d1d0e27
VS
6568 /*
6569 * Pipe horizontal size must be even in:
6570 * - DVO ganged mode
6571 * - LVDS dual channel mode
6572 * - Double wide pipe
6573 */
a93e255f 6574 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6575 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6576 pipe_config->pipe_src_w &= ~1;
6577
8693a824
DL
6578 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6579 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6580 */
6581 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6582 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6583 return -EINVAL;
44f46b42 6584
f5adf94e 6585 if (HAS_IPS(dev))
a43f6e0f
DV
6586 hsw_compute_ips_config(crtc, pipe_config);
6587
877d48d5 6588 if (pipe_config->has_pch_encoder)
a43f6e0f 6589 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6590
cf5a15be 6591 return 0;
79e53945
JB
6592}
6593
1652d19e
VS
6594static int skylake_get_display_clock_speed(struct drm_device *dev)
6595{
6596 struct drm_i915_private *dev_priv = to_i915(dev);
6597 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6598 uint32_t cdctl = I915_READ(CDCLK_CTL);
6599 uint32_t linkrate;
6600
414355a7 6601 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6602 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6603
6604 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6605 return 540000;
6606
6607 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6608 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6609
71cd8423
DL
6610 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6611 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6612 /* vco 8640 */
6613 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6614 case CDCLK_FREQ_450_432:
6615 return 432000;
6616 case CDCLK_FREQ_337_308:
6617 return 308570;
6618 case CDCLK_FREQ_675_617:
6619 return 617140;
6620 default:
6621 WARN(1, "Unknown cd freq selection\n");
6622 }
6623 } else {
6624 /* vco 8100 */
6625 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6626 case CDCLK_FREQ_450_432:
6627 return 450000;
6628 case CDCLK_FREQ_337_308:
6629 return 337500;
6630 case CDCLK_FREQ_675_617:
6631 return 675000;
6632 default:
6633 WARN(1, "Unknown cd freq selection\n");
6634 }
6635 }
6636
6637 /* error case, do as if DPLL0 isn't enabled */
6638 return 24000;
6639}
6640
acd3f3d3
BP
6641static int broxton_get_display_clock_speed(struct drm_device *dev)
6642{
6643 struct drm_i915_private *dev_priv = to_i915(dev);
6644 uint32_t cdctl = I915_READ(CDCLK_CTL);
6645 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6646 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6647 int cdclk;
6648
6649 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6650 return 19200;
6651
6652 cdclk = 19200 * pll_ratio / 2;
6653
6654 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6655 case BXT_CDCLK_CD2X_DIV_SEL_1:
6656 return cdclk; /* 576MHz or 624MHz */
6657 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6658 return cdclk * 2 / 3; /* 384MHz */
6659 case BXT_CDCLK_CD2X_DIV_SEL_2:
6660 return cdclk / 2; /* 288MHz */
6661 case BXT_CDCLK_CD2X_DIV_SEL_4:
6662 return cdclk / 4; /* 144MHz */
6663 }
6664
6665 /* error case, do as if DE PLL isn't enabled */
6666 return 19200;
6667}
6668
1652d19e
VS
6669static int broadwell_get_display_clock_speed(struct drm_device *dev)
6670{
6671 struct drm_i915_private *dev_priv = dev->dev_private;
6672 uint32_t lcpll = I915_READ(LCPLL_CTL);
6673 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6674
6675 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6676 return 800000;
6677 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6678 return 450000;
6679 else if (freq == LCPLL_CLK_FREQ_450)
6680 return 450000;
6681 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6682 return 540000;
6683 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6684 return 337500;
6685 else
6686 return 675000;
6687}
6688
6689static int haswell_get_display_clock_speed(struct drm_device *dev)
6690{
6691 struct drm_i915_private *dev_priv = dev->dev_private;
6692 uint32_t lcpll = I915_READ(LCPLL_CTL);
6693 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6694
6695 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6696 return 800000;
6697 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6698 return 450000;
6699 else if (freq == LCPLL_CLK_FREQ_450)
6700 return 450000;
6701 else if (IS_HSW_ULT(dev))
6702 return 337500;
6703 else
6704 return 540000;
79e53945
JB
6705}
6706
25eb05fc
JB
6707static int valleyview_get_display_clock_speed(struct drm_device *dev)
6708{
bfa7df01
VS
6709 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6710 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6711}
6712
b37a6434
VS
6713static int ilk_get_display_clock_speed(struct drm_device *dev)
6714{
6715 return 450000;
6716}
6717
e70236a8
JB
6718static int i945_get_display_clock_speed(struct drm_device *dev)
6719{
6720 return 400000;
6721}
79e53945 6722
e70236a8 6723static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6724{
e907f170 6725 return 333333;
e70236a8 6726}
79e53945 6727
e70236a8
JB
6728static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6729{
6730 return 200000;
6731}
79e53945 6732
257a7ffc
DV
6733static int pnv_get_display_clock_speed(struct drm_device *dev)
6734{
6735 u16 gcfgc = 0;
6736
6737 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6738
6739 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6740 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6741 return 266667;
257a7ffc 6742 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6743 return 333333;
257a7ffc 6744 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6745 return 444444;
257a7ffc
DV
6746 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6747 return 200000;
6748 default:
6749 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6750 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6751 return 133333;
257a7ffc 6752 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6753 return 166667;
257a7ffc
DV
6754 }
6755}
6756
e70236a8
JB
6757static int i915gm_get_display_clock_speed(struct drm_device *dev)
6758{
6759 u16 gcfgc = 0;
79e53945 6760
e70236a8
JB
6761 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6762
6763 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6764 return 133333;
e70236a8
JB
6765 else {
6766 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6767 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6768 return 333333;
e70236a8
JB
6769 default:
6770 case GC_DISPLAY_CLOCK_190_200_MHZ:
6771 return 190000;
79e53945 6772 }
e70236a8
JB
6773 }
6774}
6775
6776static int i865_get_display_clock_speed(struct drm_device *dev)
6777{
e907f170 6778 return 266667;
e70236a8
JB
6779}
6780
1b1d2716 6781static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6782{
6783 u16 hpllcc = 0;
1b1d2716 6784
65cd2b3f
VS
6785 /*
6786 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6787 * encoding is different :(
6788 * FIXME is this the right way to detect 852GM/852GMV?
6789 */
6790 if (dev->pdev->revision == 0x1)
6791 return 133333;
6792
1b1d2716
VS
6793 pci_bus_read_config_word(dev->pdev->bus,
6794 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6795
e70236a8
JB
6796 /* Assume that the hardware is in the high speed state. This
6797 * should be the default.
6798 */
6799 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6800 case GC_CLOCK_133_200:
1b1d2716 6801 case GC_CLOCK_133_200_2:
e70236a8
JB
6802 case GC_CLOCK_100_200:
6803 return 200000;
6804 case GC_CLOCK_166_250:
6805 return 250000;
6806 case GC_CLOCK_100_133:
e907f170 6807 return 133333;
1b1d2716
VS
6808 case GC_CLOCK_133_266:
6809 case GC_CLOCK_133_266_2:
6810 case GC_CLOCK_166_266:
6811 return 266667;
e70236a8 6812 }
79e53945 6813
e70236a8
JB
6814 /* Shouldn't happen */
6815 return 0;
6816}
79e53945 6817
e70236a8
JB
6818static int i830_get_display_clock_speed(struct drm_device *dev)
6819{
e907f170 6820 return 133333;
79e53945
JB
6821}
6822
34edce2f
VS
6823static unsigned int intel_hpll_vco(struct drm_device *dev)
6824{
6825 struct drm_i915_private *dev_priv = dev->dev_private;
6826 static const unsigned int blb_vco[8] = {
6827 [0] = 3200000,
6828 [1] = 4000000,
6829 [2] = 5333333,
6830 [3] = 4800000,
6831 [4] = 6400000,
6832 };
6833 static const unsigned int pnv_vco[8] = {
6834 [0] = 3200000,
6835 [1] = 4000000,
6836 [2] = 5333333,
6837 [3] = 4800000,
6838 [4] = 2666667,
6839 };
6840 static const unsigned int cl_vco[8] = {
6841 [0] = 3200000,
6842 [1] = 4000000,
6843 [2] = 5333333,
6844 [3] = 6400000,
6845 [4] = 3333333,
6846 [5] = 3566667,
6847 [6] = 4266667,
6848 };
6849 static const unsigned int elk_vco[8] = {
6850 [0] = 3200000,
6851 [1] = 4000000,
6852 [2] = 5333333,
6853 [3] = 4800000,
6854 };
6855 static const unsigned int ctg_vco[8] = {
6856 [0] = 3200000,
6857 [1] = 4000000,
6858 [2] = 5333333,
6859 [3] = 6400000,
6860 [4] = 2666667,
6861 [5] = 4266667,
6862 };
6863 const unsigned int *vco_table;
6864 unsigned int vco;
6865 uint8_t tmp = 0;
6866
6867 /* FIXME other chipsets? */
6868 if (IS_GM45(dev))
6869 vco_table = ctg_vco;
6870 else if (IS_G4X(dev))
6871 vco_table = elk_vco;
6872 else if (IS_CRESTLINE(dev))
6873 vco_table = cl_vco;
6874 else if (IS_PINEVIEW(dev))
6875 vco_table = pnv_vco;
6876 else if (IS_G33(dev))
6877 vco_table = blb_vco;
6878 else
6879 return 0;
6880
6881 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6882
6883 vco = vco_table[tmp & 0x7];
6884 if (vco == 0)
6885 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6886 else
6887 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6888
6889 return vco;
6890}
6891
6892static int gm45_get_display_clock_speed(struct drm_device *dev)
6893{
6894 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6895 uint16_t tmp = 0;
6896
6897 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6898
6899 cdclk_sel = (tmp >> 12) & 0x1;
6900
6901 switch (vco) {
6902 case 2666667:
6903 case 4000000:
6904 case 5333333:
6905 return cdclk_sel ? 333333 : 222222;
6906 case 3200000:
6907 return cdclk_sel ? 320000 : 228571;
6908 default:
6909 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6910 return 222222;
6911 }
6912}
6913
6914static int i965gm_get_display_clock_speed(struct drm_device *dev)
6915{
6916 static const uint8_t div_3200[] = { 16, 10, 8 };
6917 static const uint8_t div_4000[] = { 20, 12, 10 };
6918 static const uint8_t div_5333[] = { 24, 16, 14 };
6919 const uint8_t *div_table;
6920 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6921 uint16_t tmp = 0;
6922
6923 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6924
6925 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6926
6927 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6928 goto fail;
6929
6930 switch (vco) {
6931 case 3200000:
6932 div_table = div_3200;
6933 break;
6934 case 4000000:
6935 div_table = div_4000;
6936 break;
6937 case 5333333:
6938 div_table = div_5333;
6939 break;
6940 default:
6941 goto fail;
6942 }
6943
6944 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6945
caf4e252 6946fail:
34edce2f
VS
6947 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6948 return 200000;
6949}
6950
6951static int g33_get_display_clock_speed(struct drm_device *dev)
6952{
6953 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6954 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6955 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6956 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6957 const uint8_t *div_table;
6958 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6959 uint16_t tmp = 0;
6960
6961 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6962
6963 cdclk_sel = (tmp >> 4) & 0x7;
6964
6965 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6966 goto fail;
6967
6968 switch (vco) {
6969 case 3200000:
6970 div_table = div_3200;
6971 break;
6972 case 4000000:
6973 div_table = div_4000;
6974 break;
6975 case 4800000:
6976 div_table = div_4800;
6977 break;
6978 case 5333333:
6979 div_table = div_5333;
6980 break;
6981 default:
6982 goto fail;
6983 }
6984
6985 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6986
caf4e252 6987fail:
34edce2f
VS
6988 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
6989 return 190476;
6990}
6991
2c07245f 6992static void
a65851af 6993intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 6994{
a65851af
VS
6995 while (*num > DATA_LINK_M_N_MASK ||
6996 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
6997 *num >>= 1;
6998 *den >>= 1;
6999 }
7000}
7001
a65851af
VS
7002static void compute_m_n(unsigned int m, unsigned int n,
7003 uint32_t *ret_m, uint32_t *ret_n)
7004{
7005 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7006 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7007 intel_reduce_m_n_ratio(ret_m, ret_n);
7008}
7009
e69d0bc1
DV
7010void
7011intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7012 int pixel_clock, int link_clock,
7013 struct intel_link_m_n *m_n)
2c07245f 7014{
e69d0bc1 7015 m_n->tu = 64;
a65851af
VS
7016
7017 compute_m_n(bits_per_pixel * pixel_clock,
7018 link_clock * nlanes * 8,
7019 &m_n->gmch_m, &m_n->gmch_n);
7020
7021 compute_m_n(pixel_clock, link_clock,
7022 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7023}
7024
a7615030
CW
7025static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7026{
d330a953
JN
7027 if (i915.panel_use_ssc >= 0)
7028 return i915.panel_use_ssc != 0;
41aa3448 7029 return dev_priv->vbt.lvds_use_ssc
435793df 7030 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7031}
7032
7429e9d4 7033static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7034{
7df00d7a 7035 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7036}
f47709a9 7037
7429e9d4
DV
7038static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7039{
7040 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7041}
7042
f47709a9 7043static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7044 struct intel_crtc_state *crtc_state,
a7516a05
JB
7045 intel_clock_t *reduced_clock)
7046{
f47709a9 7047 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7048 u32 fp, fp2 = 0;
7049
7050 if (IS_PINEVIEW(dev)) {
190f68c5 7051 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7052 if (reduced_clock)
7429e9d4 7053 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7054 } else {
190f68c5 7055 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7056 if (reduced_clock)
7429e9d4 7057 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7058 }
7059
190f68c5 7060 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7061
f47709a9 7062 crtc->lowfreq_avail = false;
a93e255f 7063 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7064 reduced_clock) {
190f68c5 7065 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7066 crtc->lowfreq_avail = true;
a7516a05 7067 } else {
190f68c5 7068 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7069 }
7070}
7071
5e69f97f
CML
7072static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7073 pipe)
89b667f8
JB
7074{
7075 u32 reg_val;
7076
7077 /*
7078 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7079 * and set it to a reasonable value instead.
7080 */
ab3c759a 7081 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7082 reg_val &= 0xffffff00;
7083 reg_val |= 0x00000030;
ab3c759a 7084 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7085
ab3c759a 7086 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7087 reg_val &= 0x8cffffff;
7088 reg_val = 0x8c000000;
ab3c759a 7089 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7090
ab3c759a 7091 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7092 reg_val &= 0xffffff00;
ab3c759a 7093 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7094
ab3c759a 7095 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7096 reg_val &= 0x00ffffff;
7097 reg_val |= 0xb0000000;
ab3c759a 7098 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7099}
7100
b551842d
DV
7101static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7102 struct intel_link_m_n *m_n)
7103{
7104 struct drm_device *dev = crtc->base.dev;
7105 struct drm_i915_private *dev_priv = dev->dev_private;
7106 int pipe = crtc->pipe;
7107
e3b95f1e
DV
7108 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7109 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7110 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7111 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7112}
7113
7114static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7115 struct intel_link_m_n *m_n,
7116 struct intel_link_m_n *m2_n2)
b551842d
DV
7117{
7118 struct drm_device *dev = crtc->base.dev;
7119 struct drm_i915_private *dev_priv = dev->dev_private;
7120 int pipe = crtc->pipe;
6e3c9717 7121 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7122
7123 if (INTEL_INFO(dev)->gen >= 5) {
7124 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7125 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7126 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7127 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7128 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7129 * for gen < 8) and if DRRS is supported (to make sure the
7130 * registers are not unnecessarily accessed).
7131 */
44395bfe 7132 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7133 crtc->config->has_drrs) {
f769cd24
VK
7134 I915_WRITE(PIPE_DATA_M2(transcoder),
7135 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7136 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7137 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7138 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7139 }
b551842d 7140 } else {
e3b95f1e
DV
7141 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7142 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7143 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7144 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7145 }
7146}
7147
fe3cd48d 7148void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7149{
fe3cd48d
R
7150 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7151
7152 if (m_n == M1_N1) {
7153 dp_m_n = &crtc->config->dp_m_n;
7154 dp_m2_n2 = &crtc->config->dp_m2_n2;
7155 } else if (m_n == M2_N2) {
7156
7157 /*
7158 * M2_N2 registers are not supported. Hence m2_n2 divider value
7159 * needs to be programmed into M1_N1.
7160 */
7161 dp_m_n = &crtc->config->dp_m2_n2;
7162 } else {
7163 DRM_ERROR("Unsupported divider value\n");
7164 return;
7165 }
7166
6e3c9717
ACO
7167 if (crtc->config->has_pch_encoder)
7168 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7169 else
fe3cd48d 7170 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7171}
7172
251ac862
DV
7173static void vlv_compute_dpll(struct intel_crtc *crtc,
7174 struct intel_crtc_state *pipe_config)
bdd4b6a6 7175{
03ed5cbf
VS
7176 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
7177 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7178 DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV;
7179 if (crtc->pipe != PIPE_A)
7180 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7181
03ed5cbf
VS
7182 pipe_config->dpll_hw_state.dpll_md =
7183 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7184}
bdd4b6a6 7185
03ed5cbf
VS
7186static void chv_compute_dpll(struct intel_crtc *crtc,
7187 struct intel_crtc_state *pipe_config)
7188{
7189 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7190 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7191 DPLL_VCO_ENABLE;
7192 if (crtc->pipe != PIPE_A)
7193 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7194
7195 pipe_config->dpll_hw_state.dpll_md =
7196 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7197}
7198
d288f65f 7199static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7200 const struct intel_crtc_state *pipe_config)
a0c4da24 7201{
f47709a9 7202 struct drm_device *dev = crtc->base.dev;
a0c4da24 7203 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7204 int pipe = crtc->pipe;
bdd4b6a6 7205 u32 mdiv;
a0c4da24 7206 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7207 u32 coreclk, reg_val;
a0c4da24 7208
a580516d 7209 mutex_lock(&dev_priv->sb_lock);
09153000 7210
d288f65f
VS
7211 bestn = pipe_config->dpll.n;
7212 bestm1 = pipe_config->dpll.m1;
7213 bestm2 = pipe_config->dpll.m2;
7214 bestp1 = pipe_config->dpll.p1;
7215 bestp2 = pipe_config->dpll.p2;
a0c4da24 7216
89b667f8
JB
7217 /* See eDP HDMI DPIO driver vbios notes doc */
7218
7219 /* PLL B needs special handling */
bdd4b6a6 7220 if (pipe == PIPE_B)
5e69f97f 7221 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7222
7223 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7224 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7225
7226 /* Disable target IRef on PLL */
ab3c759a 7227 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7228 reg_val &= 0x00ffffff;
ab3c759a 7229 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7230
7231 /* Disable fast lock */
ab3c759a 7232 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7233
7234 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7235 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7236 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7237 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7238 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7239
7240 /*
7241 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7242 * but we don't support that).
7243 * Note: don't use the DAC post divider as it seems unstable.
7244 */
7245 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7246 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7247
a0c4da24 7248 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7249 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7250
89b667f8 7251 /* Set HBR and RBR LPF coefficients */
d288f65f 7252 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7253 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7254 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7255 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7256 0x009f0003);
89b667f8 7257 else
ab3c759a 7258 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7259 0x00d0000f);
7260
681a8504 7261 if (pipe_config->has_dp_encoder) {
89b667f8 7262 /* Use SSC source */
bdd4b6a6 7263 if (pipe == PIPE_A)
ab3c759a 7264 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7265 0x0df40000);
7266 else
ab3c759a 7267 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7268 0x0df70000);
7269 } else { /* HDMI or VGA */
7270 /* Use bend source */
bdd4b6a6 7271 if (pipe == PIPE_A)
ab3c759a 7272 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7273 0x0df70000);
7274 else
ab3c759a 7275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7276 0x0df40000);
7277 }
a0c4da24 7278
ab3c759a 7279 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7280 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7281 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7282 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7283 coreclk |= 0x01000000;
ab3c759a 7284 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7285
ab3c759a 7286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7287 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7288}
7289
d288f65f 7290static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7291 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7292{
7293 struct drm_device *dev = crtc->base.dev;
7294 struct drm_i915_private *dev_priv = dev->dev_private;
7295 int pipe = crtc->pipe;
f0f59a00 7296 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7297 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7298 u32 loopfilter, tribuf_calcntr;
9d556c99 7299 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7300 u32 dpio_val;
9cbe40c1 7301 int vco;
9d556c99 7302
d288f65f
VS
7303 bestn = pipe_config->dpll.n;
7304 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7305 bestm1 = pipe_config->dpll.m1;
7306 bestm2 = pipe_config->dpll.m2 >> 22;
7307 bestp1 = pipe_config->dpll.p1;
7308 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7309 vco = pipe_config->dpll.vco;
a945ce7e 7310 dpio_val = 0;
9cbe40c1 7311 loopfilter = 0;
9d556c99
CML
7312
7313 /*
7314 * Enable Refclk and SSC
7315 */
a11b0703 7316 I915_WRITE(dpll_reg,
d288f65f 7317 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7318
a580516d 7319 mutex_lock(&dev_priv->sb_lock);
9d556c99 7320
9d556c99
CML
7321 /* p1 and p2 divider */
7322 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7323 5 << DPIO_CHV_S1_DIV_SHIFT |
7324 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7325 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7326 1 << DPIO_CHV_K_DIV_SHIFT);
7327
7328 /* Feedback post-divider - m2 */
7329 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7330
7331 /* Feedback refclk divider - n and m1 */
7332 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7333 DPIO_CHV_M1_DIV_BY_2 |
7334 1 << DPIO_CHV_N_DIV_SHIFT);
7335
7336 /* M2 fraction division */
25a25dfc 7337 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7338
7339 /* M2 fraction division enable */
a945ce7e
VP
7340 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7341 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7342 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7343 if (bestm2_frac)
7344 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7345 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7346
de3a0fde
VP
7347 /* Program digital lock detect threshold */
7348 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7349 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7350 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7351 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7352 if (!bestm2_frac)
7353 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7354 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7355
9d556c99 7356 /* Loop filter */
9cbe40c1
VP
7357 if (vco == 5400000) {
7358 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7359 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7360 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7361 tribuf_calcntr = 0x9;
7362 } else if (vco <= 6200000) {
7363 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7364 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7365 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7366 tribuf_calcntr = 0x9;
7367 } else if (vco <= 6480000) {
7368 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7369 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7370 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7371 tribuf_calcntr = 0x8;
7372 } else {
7373 /* Not supported. Apply the same limits as in the max case */
7374 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7375 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7376 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7377 tribuf_calcntr = 0;
7378 }
9d556c99
CML
7379 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7380
968040b2 7381 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7382 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7383 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7384 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7385
9d556c99
CML
7386 /* AFC Recal */
7387 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7388 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7389 DPIO_AFC_RECAL);
7390
a580516d 7391 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7392}
7393
d288f65f
VS
7394/**
7395 * vlv_force_pll_on - forcibly enable just the PLL
7396 * @dev_priv: i915 private structure
7397 * @pipe: pipe PLL to enable
7398 * @dpll: PLL configuration
7399 *
7400 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7401 * in cases where we need the PLL enabled even when @pipe is not going to
7402 * be enabled.
7403 */
3f36b937
TU
7404int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7405 const struct dpll *dpll)
d288f65f
VS
7406{
7407 struct intel_crtc *crtc =
7408 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7409 struct intel_crtc_state *pipe_config;
7410
7411 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7412 if (!pipe_config)
7413 return -ENOMEM;
7414
7415 pipe_config->base.crtc = &crtc->base;
7416 pipe_config->pixel_multiplier = 1;
7417 pipe_config->dpll = *dpll;
d288f65f
VS
7418
7419 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7420 chv_compute_dpll(crtc, pipe_config);
7421 chv_prepare_pll(crtc, pipe_config);
7422 chv_enable_pll(crtc, pipe_config);
d288f65f 7423 } else {
3f36b937
TU
7424 vlv_compute_dpll(crtc, pipe_config);
7425 vlv_prepare_pll(crtc, pipe_config);
7426 vlv_enable_pll(crtc, pipe_config);
d288f65f 7427 }
3f36b937
TU
7428
7429 kfree(pipe_config);
7430
7431 return 0;
d288f65f
VS
7432}
7433
7434/**
7435 * vlv_force_pll_off - forcibly disable just the PLL
7436 * @dev_priv: i915 private structure
7437 * @pipe: pipe PLL to disable
7438 *
7439 * Disable the PLL for @pipe. To be used in cases where we need
7440 * the PLL enabled even when @pipe is not going to be enabled.
7441 */
7442void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7443{
7444 if (IS_CHERRYVIEW(dev))
7445 chv_disable_pll(to_i915(dev), pipe);
7446 else
7447 vlv_disable_pll(to_i915(dev), pipe);
7448}
7449
251ac862
DV
7450static void i9xx_compute_dpll(struct intel_crtc *crtc,
7451 struct intel_crtc_state *crtc_state,
ceb41007 7452 intel_clock_t *reduced_clock)
eb1cbe48 7453{
f47709a9 7454 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7455 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7456 u32 dpll;
7457 bool is_sdvo;
190f68c5 7458 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7459
190f68c5 7460 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7461
a93e255f
ACO
7462 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7463 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7464
7465 dpll = DPLL_VGA_MODE_DIS;
7466
a93e255f 7467 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7468 dpll |= DPLLB_MODE_LVDS;
7469 else
7470 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7471
ef1b460d 7472 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7473 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7474 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7475 }
198a037f
DV
7476
7477 if (is_sdvo)
4a33e48d 7478 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7479
190f68c5 7480 if (crtc_state->has_dp_encoder)
4a33e48d 7481 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7482
7483 /* compute bitmask from p1 value */
7484 if (IS_PINEVIEW(dev))
7485 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7486 else {
7487 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7488 if (IS_G4X(dev) && reduced_clock)
7489 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7490 }
7491 switch (clock->p2) {
7492 case 5:
7493 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7494 break;
7495 case 7:
7496 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7497 break;
7498 case 10:
7499 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7500 break;
7501 case 14:
7502 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7503 break;
7504 }
7505 if (INTEL_INFO(dev)->gen >= 4)
7506 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7507
190f68c5 7508 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7509 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7510 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7511 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7512 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7513 else
7514 dpll |= PLL_REF_INPUT_DREFCLK;
7515
7516 dpll |= DPLL_VCO_ENABLE;
190f68c5 7517 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7518
eb1cbe48 7519 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7520 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7521 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7522 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7523 }
7524}
7525
251ac862
DV
7526static void i8xx_compute_dpll(struct intel_crtc *crtc,
7527 struct intel_crtc_state *crtc_state,
ceb41007 7528 intel_clock_t *reduced_clock)
eb1cbe48 7529{
f47709a9 7530 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7531 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7532 u32 dpll;
190f68c5 7533 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7534
190f68c5 7535 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7536
eb1cbe48
DV
7537 dpll = DPLL_VGA_MODE_DIS;
7538
a93e255f 7539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7540 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7541 } else {
7542 if (clock->p1 == 2)
7543 dpll |= PLL_P1_DIVIDE_BY_TWO;
7544 else
7545 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7546 if (clock->p2 == 4)
7547 dpll |= PLL_P2_DIVIDE_BY_4;
7548 }
7549
a93e255f 7550 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7551 dpll |= DPLL_DVO_2X_MODE;
7552
a93e255f 7553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7554 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7555 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7556 else
7557 dpll |= PLL_REF_INPUT_DREFCLK;
7558
7559 dpll |= DPLL_VCO_ENABLE;
190f68c5 7560 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7561}
7562
8a654f3b 7563static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7564{
7565 struct drm_device *dev = intel_crtc->base.dev;
7566 struct drm_i915_private *dev_priv = dev->dev_private;
7567 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7568 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7569 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7570 uint32_t crtc_vtotal, crtc_vblank_end;
7571 int vsyncshift = 0;
4d8a62ea
DV
7572
7573 /* We need to be careful not to changed the adjusted mode, for otherwise
7574 * the hw state checker will get angry at the mismatch. */
7575 crtc_vtotal = adjusted_mode->crtc_vtotal;
7576 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7577
609aeaca 7578 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7579 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7580 crtc_vtotal -= 1;
7581 crtc_vblank_end -= 1;
609aeaca 7582
409ee761 7583 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7584 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7585 else
7586 vsyncshift = adjusted_mode->crtc_hsync_start -
7587 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7588 if (vsyncshift < 0)
7589 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7590 }
7591
7592 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7593 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7594
fe2b8f9d 7595 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7596 (adjusted_mode->crtc_hdisplay - 1) |
7597 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7598 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7599 (adjusted_mode->crtc_hblank_start - 1) |
7600 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7601 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7602 (adjusted_mode->crtc_hsync_start - 1) |
7603 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7604
fe2b8f9d 7605 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7606 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7607 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7608 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7609 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7610 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7611 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7612 (adjusted_mode->crtc_vsync_start - 1) |
7613 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7614
b5e508d4
PZ
7615 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7616 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7617 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7618 * bits. */
7619 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7620 (pipe == PIPE_B || pipe == PIPE_C))
7621 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7622
bc58be60
JN
7623}
7624
7625static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7626{
7627 struct drm_device *dev = intel_crtc->base.dev;
7628 struct drm_i915_private *dev_priv = dev->dev_private;
7629 enum pipe pipe = intel_crtc->pipe;
7630
b0e77b9c
PZ
7631 /* pipesrc controls the size that is scaled from, which should
7632 * always be the user's requested size.
7633 */
7634 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7635 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7636 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7637}
7638
1bd1bd80 7639static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7640 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7641{
7642 struct drm_device *dev = crtc->base.dev;
7643 struct drm_i915_private *dev_priv = dev->dev_private;
7644 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7645 uint32_t tmp;
7646
7647 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7648 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7649 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7650 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7651 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7652 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7653 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7654 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7655 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7656
7657 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7658 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7659 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7660 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7661 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7662 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7663 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7664 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7665 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7666
7667 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7668 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7669 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7670 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7671 }
bc58be60
JN
7672}
7673
7674static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7675 struct intel_crtc_state *pipe_config)
7676{
7677 struct drm_device *dev = crtc->base.dev;
7678 struct drm_i915_private *dev_priv = dev->dev_private;
7679 u32 tmp;
1bd1bd80
DV
7680
7681 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7682 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7683 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7684
2d112de7
ACO
7685 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7686 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7687}
7688
f6a83288 7689void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7690 struct intel_crtc_state *pipe_config)
babea61d 7691{
2d112de7
ACO
7692 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7693 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7694 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7695 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7696
2d112de7
ACO
7697 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7698 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7699 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7700 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7701
2d112de7 7702 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7703 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7704
2d112de7
ACO
7705 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7706 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7707
7708 mode->hsync = drm_mode_hsync(mode);
7709 mode->vrefresh = drm_mode_vrefresh(mode);
7710 drm_mode_set_name(mode);
babea61d
JB
7711}
7712
84b046f3
DV
7713static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7714{
7715 struct drm_device *dev = intel_crtc->base.dev;
7716 struct drm_i915_private *dev_priv = dev->dev_private;
7717 uint32_t pipeconf;
7718
9f11a9e4 7719 pipeconf = 0;
84b046f3 7720
b6b5d049
VS
7721 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7722 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7723 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7724
6e3c9717 7725 if (intel_crtc->config->double_wide)
cf532bb2 7726 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7727
ff9ce46e 7728 /* only g4x and later have fancy bpc/dither controls */
666a4537 7729 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7730 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7731 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7732 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7733 PIPECONF_DITHER_TYPE_SP;
84b046f3 7734
6e3c9717 7735 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7736 case 18:
7737 pipeconf |= PIPECONF_6BPC;
7738 break;
7739 case 24:
7740 pipeconf |= PIPECONF_8BPC;
7741 break;
7742 case 30:
7743 pipeconf |= PIPECONF_10BPC;
7744 break;
7745 default:
7746 /* Case prevented by intel_choose_pipe_bpp_dither. */
7747 BUG();
84b046f3
DV
7748 }
7749 }
7750
7751 if (HAS_PIPE_CXSR(dev)) {
7752 if (intel_crtc->lowfreq_avail) {
7753 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7754 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7755 } else {
7756 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7757 }
7758 }
7759
6e3c9717 7760 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7761 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7762 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7763 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7764 else
7765 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7766 } else
84b046f3
DV
7767 pipeconf |= PIPECONF_PROGRESSIVE;
7768
666a4537
WB
7769 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7770 intel_crtc->config->limited_color_range)
9f11a9e4 7771 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7772
84b046f3
DV
7773 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7774 POSTING_READ(PIPECONF(intel_crtc->pipe));
7775}
7776
81c97f52
ACO
7777static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7778 struct intel_crtc_state *crtc_state)
7779{
7780 struct drm_device *dev = crtc->base.dev;
7781 struct drm_i915_private *dev_priv = dev->dev_private;
7782 const intel_limit_t *limit;
7783 int refclk = 48000;
7784
7785 memset(&crtc_state->dpll_hw_state, 0,
7786 sizeof(crtc_state->dpll_hw_state));
7787
7788 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7789 if (intel_panel_use_ssc(dev_priv)) {
7790 refclk = dev_priv->vbt.lvds_ssc_freq;
7791 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7792 }
7793
7794 limit = &intel_limits_i8xx_lvds;
7795 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7796 limit = &intel_limits_i8xx_dvo;
7797 } else {
7798 limit = &intel_limits_i8xx_dac;
7799 }
7800
7801 if (!crtc_state->clock_set &&
7802 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7803 refclk, NULL, &crtc_state->dpll)) {
7804 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7805 return -EINVAL;
7806 }
7807
7808 i8xx_compute_dpll(crtc, crtc_state, NULL);
7809
7810 return 0;
7811}
7812
19ec6693
ACO
7813static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7814 struct intel_crtc_state *crtc_state)
7815{
7816 struct drm_device *dev = crtc->base.dev;
7817 struct drm_i915_private *dev_priv = dev->dev_private;
7818 const intel_limit_t *limit;
7819 int refclk = 96000;
7820
7821 memset(&crtc_state->dpll_hw_state, 0,
7822 sizeof(crtc_state->dpll_hw_state));
7823
7824 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7825 if (intel_panel_use_ssc(dev_priv)) {
7826 refclk = dev_priv->vbt.lvds_ssc_freq;
7827 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7828 }
7829
7830 if (intel_is_dual_link_lvds(dev))
7831 limit = &intel_limits_g4x_dual_channel_lvds;
7832 else
7833 limit = &intel_limits_g4x_single_channel_lvds;
7834 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7835 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7836 limit = &intel_limits_g4x_hdmi;
7837 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7838 limit = &intel_limits_g4x_sdvo;
7839 } else {
7840 /* The option is for other outputs */
7841 limit = &intel_limits_i9xx_sdvo;
7842 }
7843
7844 if (!crtc_state->clock_set &&
7845 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7846 refclk, NULL, &crtc_state->dpll)) {
7847 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7848 return -EINVAL;
7849 }
7850
7851 i9xx_compute_dpll(crtc, crtc_state, NULL);
7852
7853 return 0;
7854}
7855
70e8aa21
ACO
7856static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7857 struct intel_crtc_state *crtc_state)
7858{
7859 struct drm_device *dev = crtc->base.dev;
7860 struct drm_i915_private *dev_priv = dev->dev_private;
7861 const intel_limit_t *limit;
7862 int refclk = 96000;
7863
7864 memset(&crtc_state->dpll_hw_state, 0,
7865 sizeof(crtc_state->dpll_hw_state));
7866
7867 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7868 if (intel_panel_use_ssc(dev_priv)) {
7869 refclk = dev_priv->vbt.lvds_ssc_freq;
7870 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7871 }
7872
7873 limit = &intel_limits_pineview_lvds;
7874 } else {
7875 limit = &intel_limits_pineview_sdvo;
7876 }
7877
7878 if (!crtc_state->clock_set &&
7879 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7880 refclk, NULL, &crtc_state->dpll)) {
7881 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7882 return -EINVAL;
7883 }
7884
7885 i9xx_compute_dpll(crtc, crtc_state, NULL);
7886
7887 return 0;
7888}
7889
190f68c5
ACO
7890static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7891 struct intel_crtc_state *crtc_state)
79e53945 7892{
c7653199 7893 struct drm_device *dev = crtc->base.dev;
79e53945 7894 struct drm_i915_private *dev_priv = dev->dev_private;
d4906093 7895 const intel_limit_t *limit;
81c97f52 7896 int refclk = 96000;
79e53945 7897
dd3cd74a
ACO
7898 memset(&crtc_state->dpll_hw_state, 0,
7899 sizeof(crtc_state->dpll_hw_state));
7900
70e8aa21
ACO
7901 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7902 if (intel_panel_use_ssc(dev_priv)) {
7903 refclk = dev_priv->vbt.lvds_ssc_freq;
7904 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7905 }
43565a06 7906
70e8aa21
ACO
7907 limit = &intel_limits_i9xx_lvds;
7908 } else {
7909 limit = &intel_limits_i9xx_sdvo;
81c97f52 7910 }
79e53945 7911
70e8aa21
ACO
7912 if (!crtc_state->clock_set &&
7913 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7914 refclk, NULL, &crtc_state->dpll)) {
7915 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7916 return -EINVAL;
f47709a9 7917 }
7026d4ac 7918
81c97f52 7919 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7920
c8f7a0db 7921 return 0;
f564048e
EA
7922}
7923
65b3d6a9
ACO
7924static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7925 struct intel_crtc_state *crtc_state)
7926{
7927 int refclk = 100000;
7928 const intel_limit_t *limit = &intel_limits_chv;
7929
7930 memset(&crtc_state->dpll_hw_state, 0,
7931 sizeof(crtc_state->dpll_hw_state));
7932
7933 if (crtc_state->has_dsi_encoder)
7934 return 0;
7935
7936 if (!crtc_state->clock_set &&
7937 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7938 refclk, NULL, &crtc_state->dpll)) {
7939 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7940 return -EINVAL;
7941 }
7942
7943 chv_compute_dpll(crtc, crtc_state);
7944
7945 return 0;
7946}
7947
7948static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7949 struct intel_crtc_state *crtc_state)
7950{
7951 int refclk = 100000;
7952 const intel_limit_t *limit = &intel_limits_vlv;
7953
7954 memset(&crtc_state->dpll_hw_state, 0,
7955 sizeof(crtc_state->dpll_hw_state));
7956
7957 if (crtc_state->has_dsi_encoder)
7958 return 0;
7959
7960 if (!crtc_state->clock_set &&
7961 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7962 refclk, NULL, &crtc_state->dpll)) {
7963 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7964 return -EINVAL;
7965 }
7966
7967 vlv_compute_dpll(crtc, crtc_state);
7968
7969 return 0;
7970}
7971
2fa2fe9a 7972static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7973 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7974{
7975 struct drm_device *dev = crtc->base.dev;
7976 struct drm_i915_private *dev_priv = dev->dev_private;
7977 uint32_t tmp;
7978
dc9e7dec
VS
7979 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7980 return;
7981
2fa2fe9a 7982 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7983 if (!(tmp & PFIT_ENABLE))
7984 return;
2fa2fe9a 7985
06922821 7986 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7987 if (INTEL_INFO(dev)->gen < 4) {
7988 if (crtc->pipe != PIPE_B)
7989 return;
2fa2fe9a
DV
7990 } else {
7991 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7992 return;
7993 }
7994
06922821 7995 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7996 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7997 if (INTEL_INFO(dev)->gen < 5)
7998 pipe_config->gmch_pfit.lvds_border_bits =
7999 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8000}
8001
acbec814 8002static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8003 struct intel_crtc_state *pipe_config)
acbec814
JB
8004{
8005 struct drm_device *dev = crtc->base.dev;
8006 struct drm_i915_private *dev_priv = dev->dev_private;
8007 int pipe = pipe_config->cpu_transcoder;
8008 intel_clock_t clock;
8009 u32 mdiv;
662c6ecb 8010 int refclk = 100000;
acbec814 8011
b521973b
VS
8012 /* In case of DSI, DPLL will not be used */
8013 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8014 return;
8015
a580516d 8016 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8017 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8018 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8019
8020 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8021 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8022 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8023 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8024 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8025
dccbea3b 8026 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8027}
8028
5724dbd1
DL
8029static void
8030i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8031 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8032{
8033 struct drm_device *dev = crtc->base.dev;
8034 struct drm_i915_private *dev_priv = dev->dev_private;
8035 u32 val, base, offset;
8036 int pipe = crtc->pipe, plane = crtc->plane;
8037 int fourcc, pixel_format;
6761dd31 8038 unsigned int aligned_height;
b113d5ee 8039 struct drm_framebuffer *fb;
1b842c89 8040 struct intel_framebuffer *intel_fb;
1ad292b5 8041
42a7b088
DL
8042 val = I915_READ(DSPCNTR(plane));
8043 if (!(val & DISPLAY_PLANE_ENABLE))
8044 return;
8045
d9806c9f 8046 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8047 if (!intel_fb) {
1ad292b5
JB
8048 DRM_DEBUG_KMS("failed to alloc fb\n");
8049 return;
8050 }
8051
1b842c89
DL
8052 fb = &intel_fb->base;
8053
18c5247e
DV
8054 if (INTEL_INFO(dev)->gen >= 4) {
8055 if (val & DISPPLANE_TILED) {
49af449b 8056 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8057 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8058 }
8059 }
1ad292b5
JB
8060
8061 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8062 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8063 fb->pixel_format = fourcc;
8064 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8065
8066 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8067 if (plane_config->tiling)
1ad292b5
JB
8068 offset = I915_READ(DSPTILEOFF(plane));
8069 else
8070 offset = I915_READ(DSPLINOFF(plane));
8071 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8072 } else {
8073 base = I915_READ(DSPADDR(plane));
8074 }
8075 plane_config->base = base;
8076
8077 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8078 fb->width = ((val >> 16) & 0xfff) + 1;
8079 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8080
8081 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8082 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8083
b113d5ee 8084 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8085 fb->pixel_format,
8086 fb->modifier[0]);
1ad292b5 8087
f37b5c2b 8088 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8089
2844a921
DL
8090 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8091 pipe_name(pipe), plane, fb->width, fb->height,
8092 fb->bits_per_pixel, base, fb->pitches[0],
8093 plane_config->size);
1ad292b5 8094
2d14030b 8095 plane_config->fb = intel_fb;
1ad292b5
JB
8096}
8097
70b23a98 8098static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8099 struct intel_crtc_state *pipe_config)
70b23a98
VS
8100{
8101 struct drm_device *dev = crtc->base.dev;
8102 struct drm_i915_private *dev_priv = dev->dev_private;
8103 int pipe = pipe_config->cpu_transcoder;
8104 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8105 intel_clock_t clock;
0d7b6b11 8106 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8107 int refclk = 100000;
8108
b521973b
VS
8109 /* In case of DSI, DPLL will not be used */
8110 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8111 return;
8112
a580516d 8113 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8114 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8115 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8116 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8117 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8118 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8119 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8120
8121 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8122 clock.m2 = (pll_dw0 & 0xff) << 22;
8123 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8124 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8125 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8126 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8127 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8128
dccbea3b 8129 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8130}
8131
0e8ffe1b 8132static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8133 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8134{
8135 struct drm_device *dev = crtc->base.dev;
8136 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8137 enum intel_display_power_domain power_domain;
0e8ffe1b 8138 uint32_t tmp;
1729050e 8139 bool ret;
0e8ffe1b 8140
1729050e
ID
8141 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8142 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8143 return false;
8144
e143a21c 8145 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8146 pipe_config->shared_dpll = NULL;
eccb140b 8147
1729050e
ID
8148 ret = false;
8149
0e8ffe1b
DV
8150 tmp = I915_READ(PIPECONF(crtc->pipe));
8151 if (!(tmp & PIPECONF_ENABLE))
1729050e 8152 goto out;
0e8ffe1b 8153
666a4537 8154 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8155 switch (tmp & PIPECONF_BPC_MASK) {
8156 case PIPECONF_6BPC:
8157 pipe_config->pipe_bpp = 18;
8158 break;
8159 case PIPECONF_8BPC:
8160 pipe_config->pipe_bpp = 24;
8161 break;
8162 case PIPECONF_10BPC:
8163 pipe_config->pipe_bpp = 30;
8164 break;
8165 default:
8166 break;
8167 }
8168 }
8169
666a4537
WB
8170 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8171 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8172 pipe_config->limited_color_range = true;
8173
282740f7
VS
8174 if (INTEL_INFO(dev)->gen < 4)
8175 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8176
1bd1bd80 8177 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8178 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8179
2fa2fe9a
DV
8180 i9xx_get_pfit_config(crtc, pipe_config);
8181
6c49f241 8182 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8183 /* No way to read it out on pipes B and C */
8184 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8185 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8186 else
8187 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8188 pipe_config->pixel_multiplier =
8189 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8190 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8191 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8192 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8193 tmp = I915_READ(DPLL(crtc->pipe));
8194 pipe_config->pixel_multiplier =
8195 ((tmp & SDVO_MULTIPLIER_MASK)
8196 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8197 } else {
8198 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8199 * port and will be fixed up in the encoder->get_config
8200 * function. */
8201 pipe_config->pixel_multiplier = 1;
8202 }
8bcc2795 8203 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8204 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8205 /*
8206 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8207 * on 830. Filter it out here so that we don't
8208 * report errors due to that.
8209 */
8210 if (IS_I830(dev))
8211 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8212
8bcc2795
DV
8213 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8214 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8215 } else {
8216 /* Mask out read-only status bits. */
8217 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8218 DPLL_PORTC_READY_MASK |
8219 DPLL_PORTB_READY_MASK);
8bcc2795 8220 }
6c49f241 8221
70b23a98
VS
8222 if (IS_CHERRYVIEW(dev))
8223 chv_crtc_clock_get(crtc, pipe_config);
8224 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8225 vlv_crtc_clock_get(crtc, pipe_config);
8226 else
8227 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8228
0f64614d
VS
8229 /*
8230 * Normally the dotclock is filled in by the encoder .get_config()
8231 * but in case the pipe is enabled w/o any ports we need a sane
8232 * default.
8233 */
8234 pipe_config->base.adjusted_mode.crtc_clock =
8235 pipe_config->port_clock / pipe_config->pixel_multiplier;
8236
1729050e
ID
8237 ret = true;
8238
8239out:
8240 intel_display_power_put(dev_priv, power_domain);
8241
8242 return ret;
0e8ffe1b
DV
8243}
8244
dde86e2d 8245static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8246{
8247 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8248 struct intel_encoder *encoder;
74cfd7ac 8249 u32 val, final;
13d83a67 8250 bool has_lvds = false;
199e5d79 8251 bool has_cpu_edp = false;
199e5d79 8252 bool has_panel = false;
99eb6a01
KP
8253 bool has_ck505 = false;
8254 bool can_ssc = false;
13d83a67
JB
8255
8256 /* We need to take the global config into account */
b2784e15 8257 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8258 switch (encoder->type) {
8259 case INTEL_OUTPUT_LVDS:
8260 has_panel = true;
8261 has_lvds = true;
8262 break;
8263 case INTEL_OUTPUT_EDP:
8264 has_panel = true;
2de6905f 8265 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8266 has_cpu_edp = true;
8267 break;
6847d71b
PZ
8268 default:
8269 break;
13d83a67
JB
8270 }
8271 }
8272
99eb6a01 8273 if (HAS_PCH_IBX(dev)) {
41aa3448 8274 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8275 can_ssc = has_ck505;
8276 } else {
8277 has_ck505 = false;
8278 can_ssc = true;
8279 }
8280
2de6905f
ID
8281 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8282 has_panel, has_lvds, has_ck505);
13d83a67
JB
8283
8284 /* Ironlake: try to setup display ref clock before DPLL
8285 * enabling. This is only under driver's control after
8286 * PCH B stepping, previous chipset stepping should be
8287 * ignoring this setting.
8288 */
74cfd7ac
CW
8289 val = I915_READ(PCH_DREF_CONTROL);
8290
8291 /* As we must carefully and slowly disable/enable each source in turn,
8292 * compute the final state we want first and check if we need to
8293 * make any changes at all.
8294 */
8295 final = val;
8296 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8297 if (has_ck505)
8298 final |= DREF_NONSPREAD_CK505_ENABLE;
8299 else
8300 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8301
8302 final &= ~DREF_SSC_SOURCE_MASK;
8303 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8304 final &= ~DREF_SSC1_ENABLE;
8305
8306 if (has_panel) {
8307 final |= DREF_SSC_SOURCE_ENABLE;
8308
8309 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8310 final |= DREF_SSC1_ENABLE;
8311
8312 if (has_cpu_edp) {
8313 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8314 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8315 else
8316 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8317 } else
8318 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8319 } else {
8320 final |= DREF_SSC_SOURCE_DISABLE;
8321 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8322 }
8323
8324 if (final == val)
8325 return;
8326
13d83a67 8327 /* Always enable nonspread source */
74cfd7ac 8328 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8329
99eb6a01 8330 if (has_ck505)
74cfd7ac 8331 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8332 else
74cfd7ac 8333 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8334
199e5d79 8335 if (has_panel) {
74cfd7ac
CW
8336 val &= ~DREF_SSC_SOURCE_MASK;
8337 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8338
199e5d79 8339 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8340 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8341 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8342 val |= DREF_SSC1_ENABLE;
e77166b5 8343 } else
74cfd7ac 8344 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8345
8346 /* Get SSC going before enabling the outputs */
74cfd7ac 8347 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8348 POSTING_READ(PCH_DREF_CONTROL);
8349 udelay(200);
8350
74cfd7ac 8351 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8352
8353 /* Enable CPU source on CPU attached eDP */
199e5d79 8354 if (has_cpu_edp) {
99eb6a01 8355 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8356 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8357 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8358 } else
74cfd7ac 8359 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8360 } else
74cfd7ac 8361 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8362
74cfd7ac 8363 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8364 POSTING_READ(PCH_DREF_CONTROL);
8365 udelay(200);
8366 } else {
8367 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8368
74cfd7ac 8369 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8370
8371 /* Turn off CPU output */
74cfd7ac 8372 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8373
74cfd7ac 8374 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8375 POSTING_READ(PCH_DREF_CONTROL);
8376 udelay(200);
8377
8378 /* Turn off the SSC source */
74cfd7ac
CW
8379 val &= ~DREF_SSC_SOURCE_MASK;
8380 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8381
8382 /* Turn off SSC1 */
74cfd7ac 8383 val &= ~DREF_SSC1_ENABLE;
199e5d79 8384
74cfd7ac 8385 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8386 POSTING_READ(PCH_DREF_CONTROL);
8387 udelay(200);
8388 }
74cfd7ac
CW
8389
8390 BUG_ON(val != final);
13d83a67
JB
8391}
8392
f31f2d55 8393static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8394{
f31f2d55 8395 uint32_t tmp;
dde86e2d 8396
0ff066a9
PZ
8397 tmp = I915_READ(SOUTH_CHICKEN2);
8398 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8399 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8400
0ff066a9
PZ
8401 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8402 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8403 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8404
0ff066a9
PZ
8405 tmp = I915_READ(SOUTH_CHICKEN2);
8406 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8407 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8408
0ff066a9
PZ
8409 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8410 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8411 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8412}
8413
8414/* WaMPhyProgramming:hsw */
8415static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8416{
8417 uint32_t tmp;
dde86e2d
PZ
8418
8419 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8420 tmp &= ~(0xFF << 24);
8421 tmp |= (0x12 << 24);
8422 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8423
dde86e2d
PZ
8424 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8425 tmp |= (1 << 11);
8426 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8427
8428 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8429 tmp |= (1 << 11);
8430 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8431
dde86e2d
PZ
8432 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8433 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8434 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8435
8436 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8437 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8438 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8439
0ff066a9
PZ
8440 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8441 tmp &= ~(7 << 13);
8442 tmp |= (5 << 13);
8443 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8444
0ff066a9
PZ
8445 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8446 tmp &= ~(7 << 13);
8447 tmp |= (5 << 13);
8448 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8449
8450 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8451 tmp &= ~0xFF;
8452 tmp |= 0x1C;
8453 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8454
8455 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8456 tmp &= ~0xFF;
8457 tmp |= 0x1C;
8458 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8459
8460 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8461 tmp &= ~(0xFF << 16);
8462 tmp |= (0x1C << 16);
8463 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8464
8465 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8466 tmp &= ~(0xFF << 16);
8467 tmp |= (0x1C << 16);
8468 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8469
0ff066a9
PZ
8470 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8471 tmp |= (1 << 27);
8472 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8473
0ff066a9
PZ
8474 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8475 tmp |= (1 << 27);
8476 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8477
0ff066a9
PZ
8478 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8479 tmp &= ~(0xF << 28);
8480 tmp |= (4 << 28);
8481 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8482
0ff066a9
PZ
8483 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8484 tmp &= ~(0xF << 28);
8485 tmp |= (4 << 28);
8486 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8487}
8488
2fa86a1f
PZ
8489/* Implements 3 different sequences from BSpec chapter "Display iCLK
8490 * Programming" based on the parameters passed:
8491 * - Sequence to enable CLKOUT_DP
8492 * - Sequence to enable CLKOUT_DP without spread
8493 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8494 */
8495static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8496 bool with_fdi)
f31f2d55
PZ
8497{
8498 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8499 uint32_t reg, tmp;
8500
8501 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8502 with_spread = true;
c2699524 8503 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8504 with_fdi = false;
f31f2d55 8505
a580516d 8506 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8507
8508 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8509 tmp &= ~SBI_SSCCTL_DISABLE;
8510 tmp |= SBI_SSCCTL_PATHALT;
8511 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8512
8513 udelay(24);
8514
2fa86a1f
PZ
8515 if (with_spread) {
8516 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8517 tmp &= ~SBI_SSCCTL_PATHALT;
8518 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8519
2fa86a1f
PZ
8520 if (with_fdi) {
8521 lpt_reset_fdi_mphy(dev_priv);
8522 lpt_program_fdi_mphy(dev_priv);
8523 }
8524 }
dde86e2d 8525
c2699524 8526 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8527 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8528 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8529 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8530
a580516d 8531 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8532}
8533
47701c3b
PZ
8534/* Sequence to disable CLKOUT_DP */
8535static void lpt_disable_clkout_dp(struct drm_device *dev)
8536{
8537 struct drm_i915_private *dev_priv = dev->dev_private;
8538 uint32_t reg, tmp;
8539
a580516d 8540 mutex_lock(&dev_priv->sb_lock);
47701c3b 8541
c2699524 8542 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8543 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8544 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8545 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8546
8547 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8548 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8549 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8550 tmp |= SBI_SSCCTL_PATHALT;
8551 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8552 udelay(32);
8553 }
8554 tmp |= SBI_SSCCTL_DISABLE;
8555 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8556 }
8557
a580516d 8558 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8559}
8560
f7be2c21
VS
8561#define BEND_IDX(steps) ((50 + (steps)) / 5)
8562
8563static const uint16_t sscdivintphase[] = {
8564 [BEND_IDX( 50)] = 0x3B23,
8565 [BEND_IDX( 45)] = 0x3B23,
8566 [BEND_IDX( 40)] = 0x3C23,
8567 [BEND_IDX( 35)] = 0x3C23,
8568 [BEND_IDX( 30)] = 0x3D23,
8569 [BEND_IDX( 25)] = 0x3D23,
8570 [BEND_IDX( 20)] = 0x3E23,
8571 [BEND_IDX( 15)] = 0x3E23,
8572 [BEND_IDX( 10)] = 0x3F23,
8573 [BEND_IDX( 5)] = 0x3F23,
8574 [BEND_IDX( 0)] = 0x0025,
8575 [BEND_IDX( -5)] = 0x0025,
8576 [BEND_IDX(-10)] = 0x0125,
8577 [BEND_IDX(-15)] = 0x0125,
8578 [BEND_IDX(-20)] = 0x0225,
8579 [BEND_IDX(-25)] = 0x0225,
8580 [BEND_IDX(-30)] = 0x0325,
8581 [BEND_IDX(-35)] = 0x0325,
8582 [BEND_IDX(-40)] = 0x0425,
8583 [BEND_IDX(-45)] = 0x0425,
8584 [BEND_IDX(-50)] = 0x0525,
8585};
8586
8587/*
8588 * Bend CLKOUT_DP
8589 * steps -50 to 50 inclusive, in steps of 5
8590 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8591 * change in clock period = -(steps / 10) * 5.787 ps
8592 */
8593static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8594{
8595 uint32_t tmp;
8596 int idx = BEND_IDX(steps);
8597
8598 if (WARN_ON(steps % 5 != 0))
8599 return;
8600
8601 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8602 return;
8603
8604 mutex_lock(&dev_priv->sb_lock);
8605
8606 if (steps % 10 != 0)
8607 tmp = 0xAAAAAAAB;
8608 else
8609 tmp = 0x00000000;
8610 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8611
8612 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8613 tmp &= 0xffff0000;
8614 tmp |= sscdivintphase[idx];
8615 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8616
8617 mutex_unlock(&dev_priv->sb_lock);
8618}
8619
8620#undef BEND_IDX
8621
bf8fa3d3
PZ
8622static void lpt_init_pch_refclk(struct drm_device *dev)
8623{
bf8fa3d3
PZ
8624 struct intel_encoder *encoder;
8625 bool has_vga = false;
8626
b2784e15 8627 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8628 switch (encoder->type) {
8629 case INTEL_OUTPUT_ANALOG:
8630 has_vga = true;
8631 break;
6847d71b
PZ
8632 default:
8633 break;
bf8fa3d3
PZ
8634 }
8635 }
8636
f7be2c21
VS
8637 if (has_vga) {
8638 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8639 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8640 } else {
47701c3b 8641 lpt_disable_clkout_dp(dev);
f7be2c21 8642 }
bf8fa3d3
PZ
8643}
8644
dde86e2d
PZ
8645/*
8646 * Initialize reference clocks when the driver loads
8647 */
8648void intel_init_pch_refclk(struct drm_device *dev)
8649{
8650 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8651 ironlake_init_pch_refclk(dev);
8652 else if (HAS_PCH_LPT(dev))
8653 lpt_init_pch_refclk(dev);
8654}
8655
6ff93609 8656static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8657{
c8203565 8658 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8660 int pipe = intel_crtc->pipe;
c8203565
PZ
8661 uint32_t val;
8662
78114071 8663 val = 0;
c8203565 8664
6e3c9717 8665 switch (intel_crtc->config->pipe_bpp) {
c8203565 8666 case 18:
dfd07d72 8667 val |= PIPECONF_6BPC;
c8203565
PZ
8668 break;
8669 case 24:
dfd07d72 8670 val |= PIPECONF_8BPC;
c8203565
PZ
8671 break;
8672 case 30:
dfd07d72 8673 val |= PIPECONF_10BPC;
c8203565
PZ
8674 break;
8675 case 36:
dfd07d72 8676 val |= PIPECONF_12BPC;
c8203565
PZ
8677 break;
8678 default:
cc769b62
PZ
8679 /* Case prevented by intel_choose_pipe_bpp_dither. */
8680 BUG();
c8203565
PZ
8681 }
8682
6e3c9717 8683 if (intel_crtc->config->dither)
c8203565
PZ
8684 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8685
6e3c9717 8686 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8687 val |= PIPECONF_INTERLACED_ILK;
8688 else
8689 val |= PIPECONF_PROGRESSIVE;
8690
6e3c9717 8691 if (intel_crtc->config->limited_color_range)
3685a8f3 8692 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8693
c8203565
PZ
8694 I915_WRITE(PIPECONF(pipe), val);
8695 POSTING_READ(PIPECONF(pipe));
8696}
8697
6ff93609 8698static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8699{
391bf048 8700 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8702 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8703 u32 val = 0;
ee2b0b38 8704
391bf048 8705 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8706 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8707
6e3c9717 8708 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8709 val |= PIPECONF_INTERLACED_ILK;
8710 else
8711 val |= PIPECONF_PROGRESSIVE;
8712
702e7a56
PZ
8713 I915_WRITE(PIPECONF(cpu_transcoder), val);
8714 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8715}
8716
391bf048
JN
8717static void haswell_set_pipemisc(struct drm_crtc *crtc)
8718{
8719 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8721
391bf048
JN
8722 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8723 u32 val = 0;
756f85cf 8724
6e3c9717 8725 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8726 case 18:
8727 val |= PIPEMISC_DITHER_6_BPC;
8728 break;
8729 case 24:
8730 val |= PIPEMISC_DITHER_8_BPC;
8731 break;
8732 case 30:
8733 val |= PIPEMISC_DITHER_10_BPC;
8734 break;
8735 case 36:
8736 val |= PIPEMISC_DITHER_12_BPC;
8737 break;
8738 default:
8739 /* Case prevented by pipe_config_set_bpp. */
8740 BUG();
8741 }
8742
6e3c9717 8743 if (intel_crtc->config->dither)
756f85cf
PZ
8744 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8745
391bf048 8746 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8747 }
ee2b0b38
PZ
8748}
8749
d4b1931c
PZ
8750int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8751{
8752 /*
8753 * Account for spread spectrum to avoid
8754 * oversubscribing the link. Max center spread
8755 * is 2.5%; use 5% for safety's sake.
8756 */
8757 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8758 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8759}
8760
7429e9d4 8761static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8762{
7429e9d4 8763 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8764}
8765
b75ca6f6
ACO
8766static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8767 struct intel_crtc_state *crtc_state,
8768 intel_clock_t *reduced_clock)
79e53945 8769{
de13a2e3 8770 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8771 struct drm_device *dev = crtc->dev;
8772 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8773 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8774 struct drm_connector *connector;
55bb9992
ACO
8775 struct drm_connector_state *connector_state;
8776 struct intel_encoder *encoder;
b75ca6f6 8777 u32 dpll, fp, fp2;
ceb41007 8778 int factor, i;
09ede541 8779 bool is_lvds = false, is_sdvo = false;
79e53945 8780
da3ced29 8781 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8782 if (connector_state->crtc != crtc_state->base.crtc)
8783 continue;
8784
8785 encoder = to_intel_encoder(connector_state->best_encoder);
8786
8787 switch (encoder->type) {
79e53945
JB
8788 case INTEL_OUTPUT_LVDS:
8789 is_lvds = true;
8790 break;
8791 case INTEL_OUTPUT_SDVO:
7d57382e 8792 case INTEL_OUTPUT_HDMI:
79e53945 8793 is_sdvo = true;
79e53945 8794 break;
6847d71b
PZ
8795 default:
8796 break;
79e53945
JB
8797 }
8798 }
79e53945 8799
c1858123 8800 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8801 factor = 21;
8802 if (is_lvds) {
8803 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8804 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8805 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8806 factor = 25;
190f68c5 8807 } else if (crtc_state->sdvo_tv_clock)
8febb297 8808 factor = 20;
c1858123 8809
b75ca6f6
ACO
8810 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8811
190f68c5 8812 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8813 fp |= FP_CB_TUNE;
8814
8815 if (reduced_clock) {
8816 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8817
b75ca6f6
ACO
8818 if (reduced_clock->m < factor * reduced_clock->n)
8819 fp2 |= FP_CB_TUNE;
8820 } else {
8821 fp2 = fp;
8822 }
9a7c7890 8823
5eddb70b 8824 dpll = 0;
2c07245f 8825
a07d6787
EA
8826 if (is_lvds)
8827 dpll |= DPLLB_MODE_LVDS;
8828 else
8829 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8830
190f68c5 8831 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8832 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8833
8834 if (is_sdvo)
4a33e48d 8835 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8836 if (crtc_state->has_dp_encoder)
4a33e48d 8837 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8838
a07d6787 8839 /* compute bitmask from p1 value */
190f68c5 8840 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8841 /* also FPA1 */
190f68c5 8842 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8843
190f68c5 8844 switch (crtc_state->dpll.p2) {
a07d6787
EA
8845 case 5:
8846 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8847 break;
8848 case 7:
8849 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8850 break;
8851 case 10:
8852 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8853 break;
8854 case 14:
8855 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8856 break;
79e53945
JB
8857 }
8858
ceb41007 8859 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8860 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8861 else
8862 dpll |= PLL_REF_INPUT_DREFCLK;
8863
b75ca6f6
ACO
8864 dpll |= DPLL_VCO_ENABLE;
8865
8866 crtc_state->dpll_hw_state.dpll = dpll;
8867 crtc_state->dpll_hw_state.fp0 = fp;
8868 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8869}
8870
190f68c5
ACO
8871static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8872 struct intel_crtc_state *crtc_state)
de13a2e3 8873{
997c030c
ACO
8874 struct drm_device *dev = crtc->base.dev;
8875 struct drm_i915_private *dev_priv = dev->dev_private;
364ee29d 8876 intel_clock_t reduced_clock;
7ed9f894 8877 bool has_reduced_clock = false;
e2b78267 8878 struct intel_shared_dpll *pll;
997c030c
ACO
8879 const intel_limit_t *limit;
8880 int refclk = 120000;
de13a2e3 8881
dd3cd74a
ACO
8882 memset(&crtc_state->dpll_hw_state, 0,
8883 sizeof(crtc_state->dpll_hw_state));
8884
ded220e2
ACO
8885 crtc->lowfreq_avail = false;
8886
8887 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8888 if (!crtc_state->has_pch_encoder)
8889 return 0;
79e53945 8890
997c030c
ACO
8891 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8892 if (intel_panel_use_ssc(dev_priv)) {
8893 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8894 dev_priv->vbt.lvds_ssc_freq);
8895 refclk = dev_priv->vbt.lvds_ssc_freq;
8896 }
8897
8898 if (intel_is_dual_link_lvds(dev)) {
8899 if (refclk == 100000)
8900 limit = &intel_limits_ironlake_dual_lvds_100m;
8901 else
8902 limit = &intel_limits_ironlake_dual_lvds;
8903 } else {
8904 if (refclk == 100000)
8905 limit = &intel_limits_ironlake_single_lvds_100m;
8906 else
8907 limit = &intel_limits_ironlake_single_lvds;
8908 }
8909 } else {
8910 limit = &intel_limits_ironlake_dac;
8911 }
8912
364ee29d 8913 if (!crtc_state->clock_set &&
997c030c
ACO
8914 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8915 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8916 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8917 return -EINVAL;
f47709a9 8918 }
79e53945 8919
b75ca6f6
ACO
8920 ironlake_compute_dpll(crtc, crtc_state,
8921 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 8922
ded220e2
ACO
8923 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8924 if (pll == NULL) {
8925 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8926 pipe_name(crtc->pipe));
8927 return -EINVAL;
3fb37703 8928 }
79e53945 8929
ded220e2
ACO
8930 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8931 has_reduced_clock)
c7653199 8932 crtc->lowfreq_avail = true;
e2b78267 8933
c8f7a0db 8934 return 0;
79e53945
JB
8935}
8936
eb14cb74
VS
8937static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8938 struct intel_link_m_n *m_n)
8939{
8940 struct drm_device *dev = crtc->base.dev;
8941 struct drm_i915_private *dev_priv = dev->dev_private;
8942 enum pipe pipe = crtc->pipe;
8943
8944 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8945 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8946 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8947 & ~TU_SIZE_MASK;
8948 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8949 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8950 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8951}
8952
8953static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8954 enum transcoder transcoder,
b95af8be
VK
8955 struct intel_link_m_n *m_n,
8956 struct intel_link_m_n *m2_n2)
72419203
DV
8957{
8958 struct drm_device *dev = crtc->base.dev;
8959 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8960 enum pipe pipe = crtc->pipe;
72419203 8961
eb14cb74
VS
8962 if (INTEL_INFO(dev)->gen >= 5) {
8963 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8964 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8965 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8966 & ~TU_SIZE_MASK;
8967 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8968 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8969 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8970 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8971 * gen < 8) and if DRRS is supported (to make sure the
8972 * registers are not unnecessarily read).
8973 */
8974 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8975 crtc->config->has_drrs) {
b95af8be
VK
8976 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8977 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8978 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8979 & ~TU_SIZE_MASK;
8980 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8981 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8982 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8983 }
eb14cb74
VS
8984 } else {
8985 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8986 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8987 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8988 & ~TU_SIZE_MASK;
8989 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8990 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8991 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8992 }
8993}
8994
8995void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8996 struct intel_crtc_state *pipe_config)
eb14cb74 8997{
681a8504 8998 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8999 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9000 else
9001 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9002 &pipe_config->dp_m_n,
9003 &pipe_config->dp_m2_n2);
eb14cb74 9004}
72419203 9005
eb14cb74 9006static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9007 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9008{
9009 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9010 &pipe_config->fdi_m_n, NULL);
72419203
DV
9011}
9012
bd2e244f 9013static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9014 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9015{
9016 struct drm_device *dev = crtc->base.dev;
9017 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9018 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9019 uint32_t ps_ctrl = 0;
9020 int id = -1;
9021 int i;
bd2e244f 9022
a1b2278e
CK
9023 /* find scaler attached to this pipe */
9024 for (i = 0; i < crtc->num_scalers; i++) {
9025 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9026 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9027 id = i;
9028 pipe_config->pch_pfit.enabled = true;
9029 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9030 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9031 break;
9032 }
9033 }
bd2e244f 9034
a1b2278e
CK
9035 scaler_state->scaler_id = id;
9036 if (id >= 0) {
9037 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9038 } else {
9039 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9040 }
9041}
9042
5724dbd1
DL
9043static void
9044skylake_get_initial_plane_config(struct intel_crtc *crtc,
9045 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9046{
9047 struct drm_device *dev = crtc->base.dev;
9048 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9049 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9050 int pipe = crtc->pipe;
9051 int fourcc, pixel_format;
6761dd31 9052 unsigned int aligned_height;
bc8d7dff 9053 struct drm_framebuffer *fb;
1b842c89 9054 struct intel_framebuffer *intel_fb;
bc8d7dff 9055
d9806c9f 9056 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9057 if (!intel_fb) {
bc8d7dff
DL
9058 DRM_DEBUG_KMS("failed to alloc fb\n");
9059 return;
9060 }
9061
1b842c89
DL
9062 fb = &intel_fb->base;
9063
bc8d7dff 9064 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9065 if (!(val & PLANE_CTL_ENABLE))
9066 goto error;
9067
bc8d7dff
DL
9068 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9069 fourcc = skl_format_to_fourcc(pixel_format,
9070 val & PLANE_CTL_ORDER_RGBX,
9071 val & PLANE_CTL_ALPHA_MASK);
9072 fb->pixel_format = fourcc;
9073 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9074
40f46283
DL
9075 tiling = val & PLANE_CTL_TILED_MASK;
9076 switch (tiling) {
9077 case PLANE_CTL_TILED_LINEAR:
9078 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9079 break;
9080 case PLANE_CTL_TILED_X:
9081 plane_config->tiling = I915_TILING_X;
9082 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9083 break;
9084 case PLANE_CTL_TILED_Y:
9085 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9086 break;
9087 case PLANE_CTL_TILED_YF:
9088 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9089 break;
9090 default:
9091 MISSING_CASE(tiling);
9092 goto error;
9093 }
9094
bc8d7dff
DL
9095 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9096 plane_config->base = base;
9097
9098 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9099
9100 val = I915_READ(PLANE_SIZE(pipe, 0));
9101 fb->height = ((val >> 16) & 0xfff) + 1;
9102 fb->width = ((val >> 0) & 0x1fff) + 1;
9103
9104 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9105 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9106 fb->pixel_format);
bc8d7dff
DL
9107 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9108
9109 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9110 fb->pixel_format,
9111 fb->modifier[0]);
bc8d7dff 9112
f37b5c2b 9113 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9114
9115 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9116 pipe_name(pipe), fb->width, fb->height,
9117 fb->bits_per_pixel, base, fb->pitches[0],
9118 plane_config->size);
9119
2d14030b 9120 plane_config->fb = intel_fb;
bc8d7dff
DL
9121 return;
9122
9123error:
9124 kfree(fb);
9125}
9126
2fa2fe9a 9127static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9128 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9129{
9130 struct drm_device *dev = crtc->base.dev;
9131 struct drm_i915_private *dev_priv = dev->dev_private;
9132 uint32_t tmp;
9133
9134 tmp = I915_READ(PF_CTL(crtc->pipe));
9135
9136 if (tmp & PF_ENABLE) {
fd4daa9c 9137 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9138 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9139 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9140
9141 /* We currently do not free assignements of panel fitters on
9142 * ivb/hsw (since we don't use the higher upscaling modes which
9143 * differentiates them) so just WARN about this case for now. */
9144 if (IS_GEN7(dev)) {
9145 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9146 PF_PIPE_SEL_IVB(crtc->pipe));
9147 }
2fa2fe9a 9148 }
79e53945
JB
9149}
9150
5724dbd1
DL
9151static void
9152ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9153 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
9157 u32 val, base, offset;
aeee5a49 9158 int pipe = crtc->pipe;
4c6baa59 9159 int fourcc, pixel_format;
6761dd31 9160 unsigned int aligned_height;
b113d5ee 9161 struct drm_framebuffer *fb;
1b842c89 9162 struct intel_framebuffer *intel_fb;
4c6baa59 9163
42a7b088
DL
9164 val = I915_READ(DSPCNTR(pipe));
9165 if (!(val & DISPLAY_PLANE_ENABLE))
9166 return;
9167
d9806c9f 9168 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9169 if (!intel_fb) {
4c6baa59
JB
9170 DRM_DEBUG_KMS("failed to alloc fb\n");
9171 return;
9172 }
9173
1b842c89
DL
9174 fb = &intel_fb->base;
9175
18c5247e
DV
9176 if (INTEL_INFO(dev)->gen >= 4) {
9177 if (val & DISPPLANE_TILED) {
49af449b 9178 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9179 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9180 }
9181 }
4c6baa59
JB
9182
9183 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9184 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9185 fb->pixel_format = fourcc;
9186 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9187
aeee5a49 9188 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9189 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9190 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9191 } else {
49af449b 9192 if (plane_config->tiling)
aeee5a49 9193 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9194 else
aeee5a49 9195 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9196 }
9197 plane_config->base = base;
9198
9199 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9200 fb->width = ((val >> 16) & 0xfff) + 1;
9201 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9202
9203 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9204 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9205
b113d5ee 9206 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9207 fb->pixel_format,
9208 fb->modifier[0]);
4c6baa59 9209
f37b5c2b 9210 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9211
2844a921
DL
9212 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9213 pipe_name(pipe), fb->width, fb->height,
9214 fb->bits_per_pixel, base, fb->pitches[0],
9215 plane_config->size);
b113d5ee 9216
2d14030b 9217 plane_config->fb = intel_fb;
4c6baa59
JB
9218}
9219
0e8ffe1b 9220static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9221 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9222{
9223 struct drm_device *dev = crtc->base.dev;
9224 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9225 enum intel_display_power_domain power_domain;
0e8ffe1b 9226 uint32_t tmp;
1729050e 9227 bool ret;
0e8ffe1b 9228
1729050e
ID
9229 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9230 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9231 return false;
9232
e143a21c 9233 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9234 pipe_config->shared_dpll = NULL;
eccb140b 9235
1729050e 9236 ret = false;
0e8ffe1b
DV
9237 tmp = I915_READ(PIPECONF(crtc->pipe));
9238 if (!(tmp & PIPECONF_ENABLE))
1729050e 9239 goto out;
0e8ffe1b 9240
42571aef
VS
9241 switch (tmp & PIPECONF_BPC_MASK) {
9242 case PIPECONF_6BPC:
9243 pipe_config->pipe_bpp = 18;
9244 break;
9245 case PIPECONF_8BPC:
9246 pipe_config->pipe_bpp = 24;
9247 break;
9248 case PIPECONF_10BPC:
9249 pipe_config->pipe_bpp = 30;
9250 break;
9251 case PIPECONF_12BPC:
9252 pipe_config->pipe_bpp = 36;
9253 break;
9254 default:
9255 break;
9256 }
9257
b5a9fa09
DV
9258 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9259 pipe_config->limited_color_range = true;
9260
ab9412ba 9261 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9262 struct intel_shared_dpll *pll;
8106ddbd 9263 enum intel_dpll_id pll_id;
66e985c0 9264
88adfff1
DV
9265 pipe_config->has_pch_encoder = true;
9266
627eb5a3
DV
9267 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9268 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9269 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9270
9271 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9272
2d1fe073 9273 if (HAS_PCH_IBX(dev_priv)) {
8106ddbd 9274 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9275 } else {
9276 tmp = I915_READ(PCH_DPLL_SEL);
9277 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9278 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9279 else
8106ddbd 9280 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9281 }
66e985c0 9282
8106ddbd
ACO
9283 pipe_config->shared_dpll =
9284 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9285 pll = pipe_config->shared_dpll;
66e985c0 9286
2edd6443
ACO
9287 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9288 &pipe_config->dpll_hw_state));
c93f54cf
DV
9289
9290 tmp = pipe_config->dpll_hw_state.dpll;
9291 pipe_config->pixel_multiplier =
9292 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9293 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9294
9295 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9296 } else {
9297 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9298 }
9299
1bd1bd80 9300 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9301 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9302
2fa2fe9a
DV
9303 ironlake_get_pfit_config(crtc, pipe_config);
9304
1729050e
ID
9305 ret = true;
9306
9307out:
9308 intel_display_power_put(dev_priv, power_domain);
9309
9310 return ret;
0e8ffe1b
DV
9311}
9312
be256dc7
PZ
9313static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9314{
9315 struct drm_device *dev = dev_priv->dev;
be256dc7 9316 struct intel_crtc *crtc;
be256dc7 9317
d3fcc808 9318 for_each_intel_crtc(dev, crtc)
e2c719b7 9319 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9320 pipe_name(crtc->pipe));
9321
e2c719b7
RC
9322 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9323 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9324 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9325 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9326 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9327 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9328 "CPU PWM1 enabled\n");
c5107b87 9329 if (IS_HASWELL(dev))
e2c719b7 9330 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9331 "CPU PWM2 enabled\n");
e2c719b7 9332 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9333 "PCH PWM1 enabled\n");
e2c719b7 9334 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9335 "Utility pin enabled\n");
e2c719b7 9336 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9337
9926ada1
PZ
9338 /*
9339 * In theory we can still leave IRQs enabled, as long as only the HPD
9340 * interrupts remain enabled. We used to check for that, but since it's
9341 * gen-specific and since we only disable LCPLL after we fully disable
9342 * the interrupts, the check below should be enough.
9343 */
e2c719b7 9344 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9345}
9346
9ccd5aeb
PZ
9347static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9348{
9349 struct drm_device *dev = dev_priv->dev;
9350
9351 if (IS_HASWELL(dev))
9352 return I915_READ(D_COMP_HSW);
9353 else
9354 return I915_READ(D_COMP_BDW);
9355}
9356
3c4c9b81
PZ
9357static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9358{
9359 struct drm_device *dev = dev_priv->dev;
9360
9361 if (IS_HASWELL(dev)) {
9362 mutex_lock(&dev_priv->rps.hw_lock);
9363 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9364 val))
f475dadf 9365 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9366 mutex_unlock(&dev_priv->rps.hw_lock);
9367 } else {
9ccd5aeb
PZ
9368 I915_WRITE(D_COMP_BDW, val);
9369 POSTING_READ(D_COMP_BDW);
3c4c9b81 9370 }
be256dc7
PZ
9371}
9372
9373/*
9374 * This function implements pieces of two sequences from BSpec:
9375 * - Sequence for display software to disable LCPLL
9376 * - Sequence for display software to allow package C8+
9377 * The steps implemented here are just the steps that actually touch the LCPLL
9378 * register. Callers should take care of disabling all the display engine
9379 * functions, doing the mode unset, fixing interrupts, etc.
9380 */
6ff58d53
PZ
9381static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9382 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9383{
9384 uint32_t val;
9385
9386 assert_can_disable_lcpll(dev_priv);
9387
9388 val = I915_READ(LCPLL_CTL);
9389
9390 if (switch_to_fclk) {
9391 val |= LCPLL_CD_SOURCE_FCLK;
9392 I915_WRITE(LCPLL_CTL, val);
9393
9394 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9395 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9396 DRM_ERROR("Switching to FCLK failed\n");
9397
9398 val = I915_READ(LCPLL_CTL);
9399 }
9400
9401 val |= LCPLL_PLL_DISABLE;
9402 I915_WRITE(LCPLL_CTL, val);
9403 POSTING_READ(LCPLL_CTL);
9404
9405 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9406 DRM_ERROR("LCPLL still locked\n");
9407
9ccd5aeb 9408 val = hsw_read_dcomp(dev_priv);
be256dc7 9409 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9410 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9411 ndelay(100);
9412
9ccd5aeb
PZ
9413 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9414 1))
be256dc7
PZ
9415 DRM_ERROR("D_COMP RCOMP still in progress\n");
9416
9417 if (allow_power_down) {
9418 val = I915_READ(LCPLL_CTL);
9419 val |= LCPLL_POWER_DOWN_ALLOW;
9420 I915_WRITE(LCPLL_CTL, val);
9421 POSTING_READ(LCPLL_CTL);
9422 }
9423}
9424
9425/*
9426 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9427 * source.
9428 */
6ff58d53 9429static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9430{
9431 uint32_t val;
9432
9433 val = I915_READ(LCPLL_CTL);
9434
9435 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9436 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9437 return;
9438
a8a8bd54
PZ
9439 /*
9440 * Make sure we're not on PC8 state before disabling PC8, otherwise
9441 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9442 */
59bad947 9443 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9444
be256dc7
PZ
9445 if (val & LCPLL_POWER_DOWN_ALLOW) {
9446 val &= ~LCPLL_POWER_DOWN_ALLOW;
9447 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9448 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9449 }
9450
9ccd5aeb 9451 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9452 val |= D_COMP_COMP_FORCE;
9453 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9454 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9455
9456 val = I915_READ(LCPLL_CTL);
9457 val &= ~LCPLL_PLL_DISABLE;
9458 I915_WRITE(LCPLL_CTL, val);
9459
9460 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9461 DRM_ERROR("LCPLL not locked yet\n");
9462
9463 if (val & LCPLL_CD_SOURCE_FCLK) {
9464 val = I915_READ(LCPLL_CTL);
9465 val &= ~LCPLL_CD_SOURCE_FCLK;
9466 I915_WRITE(LCPLL_CTL, val);
9467
9468 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9469 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9470 DRM_ERROR("Switching back to LCPLL failed\n");
9471 }
215733fa 9472
59bad947 9473 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9474 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9475}
9476
765dab67
PZ
9477/*
9478 * Package states C8 and deeper are really deep PC states that can only be
9479 * reached when all the devices on the system allow it, so even if the graphics
9480 * device allows PC8+, it doesn't mean the system will actually get to these
9481 * states. Our driver only allows PC8+ when going into runtime PM.
9482 *
9483 * The requirements for PC8+ are that all the outputs are disabled, the power
9484 * well is disabled and most interrupts are disabled, and these are also
9485 * requirements for runtime PM. When these conditions are met, we manually do
9486 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9487 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9488 * hang the machine.
9489 *
9490 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9491 * the state of some registers, so when we come back from PC8+ we need to
9492 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9493 * need to take care of the registers kept by RC6. Notice that this happens even
9494 * if we don't put the device in PCI D3 state (which is what currently happens
9495 * because of the runtime PM support).
9496 *
9497 * For more, read "Display Sequences for Package C8" on the hardware
9498 * documentation.
9499 */
a14cb6fc 9500void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9501{
c67a470b
PZ
9502 struct drm_device *dev = dev_priv->dev;
9503 uint32_t val;
9504
c67a470b
PZ
9505 DRM_DEBUG_KMS("Enabling package C8+\n");
9506
c2699524 9507 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9508 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9509 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9510 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9511 }
9512
9513 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9514 hsw_disable_lcpll(dev_priv, true, true);
9515}
9516
a14cb6fc 9517void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9518{
9519 struct drm_device *dev = dev_priv->dev;
9520 uint32_t val;
9521
c67a470b
PZ
9522 DRM_DEBUG_KMS("Disabling package C8+\n");
9523
9524 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9525 lpt_init_pch_refclk(dev);
9526
c2699524 9527 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9528 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9529 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9530 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9531 }
c67a470b
PZ
9532}
9533
27c329ed 9534static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9535{
a821fc46 9536 struct drm_device *dev = old_state->dev;
1a617b77
ML
9537 struct intel_atomic_state *old_intel_state =
9538 to_intel_atomic_state(old_state);
9539 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9540
27c329ed 9541 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9542}
9543
b432e5cf 9544/* compute the max rate for new configuration */
27c329ed 9545static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9546{
565602d7
ML
9547 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9548 struct drm_i915_private *dev_priv = state->dev->dev_private;
9549 struct drm_crtc *crtc;
9550 struct drm_crtc_state *cstate;
27c329ed 9551 struct intel_crtc_state *crtc_state;
565602d7
ML
9552 unsigned max_pixel_rate = 0, i;
9553 enum pipe pipe;
b432e5cf 9554
565602d7
ML
9555 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9556 sizeof(intel_state->min_pixclk));
27c329ed 9557
565602d7
ML
9558 for_each_crtc_in_state(state, crtc, cstate, i) {
9559 int pixel_rate;
27c329ed 9560
565602d7
ML
9561 crtc_state = to_intel_crtc_state(cstate);
9562 if (!crtc_state->base.enable) {
9563 intel_state->min_pixclk[i] = 0;
b432e5cf 9564 continue;
565602d7 9565 }
b432e5cf 9566
27c329ed 9567 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9568
9569 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9570 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9571 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9572
565602d7 9573 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9574 }
9575
565602d7
ML
9576 for_each_pipe(dev_priv, pipe)
9577 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9578
b432e5cf
VS
9579 return max_pixel_rate;
9580}
9581
9582static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9583{
9584 struct drm_i915_private *dev_priv = dev->dev_private;
9585 uint32_t val, data;
9586 int ret;
9587
9588 if (WARN((I915_READ(LCPLL_CTL) &
9589 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9590 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9591 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9592 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9593 "trying to change cdclk frequency with cdclk not enabled\n"))
9594 return;
9595
9596 mutex_lock(&dev_priv->rps.hw_lock);
9597 ret = sandybridge_pcode_write(dev_priv,
9598 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9599 mutex_unlock(&dev_priv->rps.hw_lock);
9600 if (ret) {
9601 DRM_ERROR("failed to inform pcode about cdclk change\n");
9602 return;
9603 }
9604
9605 val = I915_READ(LCPLL_CTL);
9606 val |= LCPLL_CD_SOURCE_FCLK;
9607 I915_WRITE(LCPLL_CTL, val);
9608
5ba00178
TU
9609 if (wait_for_us(I915_READ(LCPLL_CTL) &
9610 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9611 DRM_ERROR("Switching to FCLK failed\n");
9612
9613 val = I915_READ(LCPLL_CTL);
9614 val &= ~LCPLL_CLK_FREQ_MASK;
9615
9616 switch (cdclk) {
9617 case 450000:
9618 val |= LCPLL_CLK_FREQ_450;
9619 data = 0;
9620 break;
9621 case 540000:
9622 val |= LCPLL_CLK_FREQ_54O_BDW;
9623 data = 1;
9624 break;
9625 case 337500:
9626 val |= LCPLL_CLK_FREQ_337_5_BDW;
9627 data = 2;
9628 break;
9629 case 675000:
9630 val |= LCPLL_CLK_FREQ_675_BDW;
9631 data = 3;
9632 break;
9633 default:
9634 WARN(1, "invalid cdclk frequency\n");
9635 return;
9636 }
9637
9638 I915_WRITE(LCPLL_CTL, val);
9639
9640 val = I915_READ(LCPLL_CTL);
9641 val &= ~LCPLL_CD_SOURCE_FCLK;
9642 I915_WRITE(LCPLL_CTL, val);
9643
5ba00178
TU
9644 if (wait_for_us((I915_READ(LCPLL_CTL) &
9645 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9646 DRM_ERROR("Switching back to LCPLL failed\n");
9647
9648 mutex_lock(&dev_priv->rps.hw_lock);
9649 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9650 mutex_unlock(&dev_priv->rps.hw_lock);
9651
9652 intel_update_cdclk(dev);
9653
9654 WARN(cdclk != dev_priv->cdclk_freq,
9655 "cdclk requested %d kHz but got %d kHz\n",
9656 cdclk, dev_priv->cdclk_freq);
9657}
9658
27c329ed 9659static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9660{
27c329ed 9661 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9662 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9663 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9664 int cdclk;
9665
9666 /*
9667 * FIXME should also account for plane ratio
9668 * once 64bpp pixel formats are supported.
9669 */
27c329ed 9670 if (max_pixclk > 540000)
b432e5cf 9671 cdclk = 675000;
27c329ed 9672 else if (max_pixclk > 450000)
b432e5cf 9673 cdclk = 540000;
27c329ed 9674 else if (max_pixclk > 337500)
b432e5cf
VS
9675 cdclk = 450000;
9676 else
9677 cdclk = 337500;
9678
b432e5cf 9679 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9680 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9681 cdclk, dev_priv->max_cdclk_freq);
9682 return -EINVAL;
b432e5cf
VS
9683 }
9684
1a617b77
ML
9685 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9686 if (!intel_state->active_crtcs)
9687 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9688
9689 return 0;
9690}
9691
27c329ed 9692static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9693{
27c329ed 9694 struct drm_device *dev = old_state->dev;
1a617b77
ML
9695 struct intel_atomic_state *old_intel_state =
9696 to_intel_atomic_state(old_state);
9697 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9698
27c329ed 9699 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9700}
9701
190f68c5
ACO
9702static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9703 struct intel_crtc_state *crtc_state)
09b4ddf9 9704{
af3997b5
MK
9705 struct intel_encoder *intel_encoder =
9706 intel_ddi_get_crtc_new_encoder(crtc_state);
9707
9708 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9709 if (!intel_ddi_pll_select(crtc, crtc_state))
9710 return -EINVAL;
9711 }
716c2e55 9712
c7653199 9713 crtc->lowfreq_avail = false;
644cef34 9714
c8f7a0db 9715 return 0;
79e53945
JB
9716}
9717
3760b59c
S
9718static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9719 enum port port,
9720 struct intel_crtc_state *pipe_config)
9721{
8106ddbd
ACO
9722 enum intel_dpll_id id;
9723
3760b59c
S
9724 switch (port) {
9725 case PORT_A:
9726 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9727 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9728 break;
9729 case PORT_B:
9730 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9731 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9732 break;
9733 case PORT_C:
9734 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9735 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9736 break;
9737 default:
9738 DRM_ERROR("Incorrect port type\n");
8106ddbd 9739 return;
3760b59c 9740 }
8106ddbd
ACO
9741
9742 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9743}
9744
96b7dfb7
S
9745static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9746 enum port port,
5cec258b 9747 struct intel_crtc_state *pipe_config)
96b7dfb7 9748{
8106ddbd 9749 enum intel_dpll_id id;
a3c988ea 9750 u32 temp;
96b7dfb7
S
9751
9752 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9753 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9754
9755 switch (pipe_config->ddi_pll_sel) {
3148ade7 9756 case SKL_DPLL0:
a3c988ea
ACO
9757 id = DPLL_ID_SKL_DPLL0;
9758 break;
96b7dfb7 9759 case SKL_DPLL1:
8106ddbd 9760 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9761 break;
9762 case SKL_DPLL2:
8106ddbd 9763 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9764 break;
9765 case SKL_DPLL3:
8106ddbd 9766 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9767 break;
8106ddbd
ACO
9768 default:
9769 MISSING_CASE(pipe_config->ddi_pll_sel);
9770 return;
96b7dfb7 9771 }
8106ddbd
ACO
9772
9773 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9774}
9775
7d2c8175
DL
9776static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9777 enum port port,
5cec258b 9778 struct intel_crtc_state *pipe_config)
7d2c8175 9779{
8106ddbd
ACO
9780 enum intel_dpll_id id;
9781
7d2c8175
DL
9782 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9783
9784 switch (pipe_config->ddi_pll_sel) {
9785 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9786 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9787 break;
9788 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9789 id = DPLL_ID_WRPLL2;
7d2c8175 9790 break;
00490c22 9791 case PORT_CLK_SEL_SPLL:
8106ddbd 9792 id = DPLL_ID_SPLL;
79bd23da 9793 break;
9d16da65
ACO
9794 case PORT_CLK_SEL_LCPLL_810:
9795 id = DPLL_ID_LCPLL_810;
9796 break;
9797 case PORT_CLK_SEL_LCPLL_1350:
9798 id = DPLL_ID_LCPLL_1350;
9799 break;
9800 case PORT_CLK_SEL_LCPLL_2700:
9801 id = DPLL_ID_LCPLL_2700;
9802 break;
8106ddbd
ACO
9803 default:
9804 MISSING_CASE(pipe_config->ddi_pll_sel);
9805 /* fall through */
9806 case PORT_CLK_SEL_NONE:
8106ddbd 9807 return;
7d2c8175 9808 }
8106ddbd
ACO
9809
9810 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
9811}
9812
cf30429e
JN
9813static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9814 struct intel_crtc_state *pipe_config,
9815 unsigned long *power_domain_mask)
9816{
9817 struct drm_device *dev = crtc->base.dev;
9818 struct drm_i915_private *dev_priv = dev->dev_private;
9819 enum intel_display_power_domain power_domain;
9820 u32 tmp;
9821
9822 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9823
9824 /*
9825 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9826 * consistency and less surprising code; it's in always on power).
9827 */
9828 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9829 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9830 enum pipe trans_edp_pipe;
9831 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9832 default:
9833 WARN(1, "unknown pipe linked to edp transcoder\n");
9834 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9835 case TRANS_DDI_EDP_INPUT_A_ON:
9836 trans_edp_pipe = PIPE_A;
9837 break;
9838 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9839 trans_edp_pipe = PIPE_B;
9840 break;
9841 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9842 trans_edp_pipe = PIPE_C;
9843 break;
9844 }
9845
9846 if (trans_edp_pipe == crtc->pipe)
9847 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9848 }
9849
9850 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9851 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9852 return false;
9853 *power_domain_mask |= BIT(power_domain);
9854
9855 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9856
9857 return tmp & PIPECONF_ENABLE;
9858}
9859
4d1de975
JN
9860static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9861 struct intel_crtc_state *pipe_config,
9862 unsigned long *power_domain_mask)
9863{
9864 struct drm_device *dev = crtc->base.dev;
9865 struct drm_i915_private *dev_priv = dev->dev_private;
9866 enum intel_display_power_domain power_domain;
9867 enum port port;
9868 enum transcoder cpu_transcoder;
9869 u32 tmp;
9870
9871 pipe_config->has_dsi_encoder = false;
9872
9873 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9874 if (port == PORT_A)
9875 cpu_transcoder = TRANSCODER_DSI_A;
9876 else
9877 cpu_transcoder = TRANSCODER_DSI_C;
9878
9879 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9880 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9881 continue;
9882 *power_domain_mask |= BIT(power_domain);
9883
db18b6a6
ID
9884 /*
9885 * The PLL needs to be enabled with a valid divider
9886 * configuration, otherwise accessing DSI registers will hang
9887 * the machine. See BSpec North Display Engine
9888 * registers/MIPI[BXT]. We can break out here early, since we
9889 * need the same DSI PLL to be enabled for both DSI ports.
9890 */
9891 if (!intel_dsi_pll_is_enabled(dev_priv))
9892 break;
9893
4d1de975
JN
9894 /* XXX: this works for video mode only */
9895 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9896 if (!(tmp & DPI_ENABLE))
9897 continue;
9898
9899 tmp = I915_READ(MIPI_CTRL(port));
9900 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9901 continue;
9902
9903 pipe_config->cpu_transcoder = cpu_transcoder;
9904 pipe_config->has_dsi_encoder = true;
9905 break;
9906 }
9907
9908 return pipe_config->has_dsi_encoder;
9909}
9910
26804afd 9911static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9912 struct intel_crtc_state *pipe_config)
26804afd
DV
9913{
9914 struct drm_device *dev = crtc->base.dev;
9915 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9916 struct intel_shared_dpll *pll;
26804afd
DV
9917 enum port port;
9918 uint32_t tmp;
9919
9920 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9921
9922 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9923
ef11bdb3 9924 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9925 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9926 else if (IS_BROXTON(dev))
9927 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9928 else
9929 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9930
8106ddbd
ACO
9931 pll = pipe_config->shared_dpll;
9932 if (pll) {
2edd6443
ACO
9933 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9934 &pipe_config->dpll_hw_state));
d452c5b6
DV
9935 }
9936
26804afd
DV
9937 /*
9938 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9939 * DDI E. So just check whether this pipe is wired to DDI E and whether
9940 * the PCH transcoder is on.
9941 */
ca370455
DL
9942 if (INTEL_INFO(dev)->gen < 9 &&
9943 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9944 pipe_config->has_pch_encoder = true;
9945
9946 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9947 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9948 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9949
9950 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9951 }
9952}
9953
0e8ffe1b 9954static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9955 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9956{
9957 struct drm_device *dev = crtc->base.dev;
9958 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
9959 enum intel_display_power_domain power_domain;
9960 unsigned long power_domain_mask;
cf30429e 9961 bool active;
0e8ffe1b 9962
1729050e
ID
9963 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9964 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 9965 return false;
1729050e
ID
9966 power_domain_mask = BIT(power_domain);
9967
8106ddbd 9968 pipe_config->shared_dpll = NULL;
c0d43d62 9969
cf30429e 9970 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 9971
4d1de975
JN
9972 if (IS_BROXTON(dev_priv)) {
9973 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9974 &power_domain_mask);
9975 WARN_ON(active && pipe_config->has_dsi_encoder);
9976 if (pipe_config->has_dsi_encoder)
9977 active = true;
9978 }
9979
cf30429e 9980 if (!active)
1729050e 9981 goto out;
0e8ffe1b 9982
4d1de975
JN
9983 if (!pipe_config->has_dsi_encoder) {
9984 haswell_get_ddi_port_state(crtc, pipe_config);
9985 intel_get_pipe_timings(crtc, pipe_config);
9986 }
627eb5a3 9987
bc58be60 9988 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9989
05dc698c
LL
9990 pipe_config->gamma_mode =
9991 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9992
a1b2278e
CK
9993 if (INTEL_INFO(dev)->gen >= 9) {
9994 skl_init_scalers(dev, crtc, pipe_config);
9995 }
9996
af99ceda
CK
9997 if (INTEL_INFO(dev)->gen >= 9) {
9998 pipe_config->scaler_state.scaler_id = -1;
9999 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10000 }
10001
1729050e
ID
10002 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10003 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10004 power_domain_mask |= BIT(power_domain);
1c132b44 10005 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10006 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10007 else
1c132b44 10008 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10009 }
88adfff1 10010
e59150dc
JB
10011 if (IS_HASWELL(dev))
10012 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10013 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10014
4d1de975
JN
10015 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10016 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10017 pipe_config->pixel_multiplier =
10018 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10019 } else {
10020 pipe_config->pixel_multiplier = 1;
10021 }
6c49f241 10022
1729050e
ID
10023out:
10024 for_each_power_domain(power_domain, power_domain_mask)
10025 intel_display_power_put(dev_priv, power_domain);
10026
cf30429e 10027 return active;
0e8ffe1b
DV
10028}
10029
55a08b3f
ML
10030static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10031 const struct intel_plane_state *plane_state)
560b85bb
CW
10032{
10033 struct drm_device *dev = crtc->dev;
10034 struct drm_i915_private *dev_priv = dev->dev_private;
10035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10036 uint32_t cntl = 0, size = 0;
560b85bb 10037
55a08b3f
ML
10038 if (plane_state && plane_state->visible) {
10039 unsigned int width = plane_state->base.crtc_w;
10040 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10041 unsigned int stride = roundup_pow_of_two(width) * 4;
10042
10043 switch (stride) {
10044 default:
10045 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10046 width, stride);
10047 stride = 256;
10048 /* fallthrough */
10049 case 256:
10050 case 512:
10051 case 1024:
10052 case 2048:
10053 break;
4b0e333e
CW
10054 }
10055
dc41c154
VS
10056 cntl |= CURSOR_ENABLE |
10057 CURSOR_GAMMA_ENABLE |
10058 CURSOR_FORMAT_ARGB |
10059 CURSOR_STRIDE(stride);
10060
10061 size = (height << 12) | width;
4b0e333e 10062 }
560b85bb 10063
dc41c154
VS
10064 if (intel_crtc->cursor_cntl != 0 &&
10065 (intel_crtc->cursor_base != base ||
10066 intel_crtc->cursor_size != size ||
10067 intel_crtc->cursor_cntl != cntl)) {
10068 /* On these chipsets we can only modify the base/size/stride
10069 * whilst the cursor is disabled.
10070 */
0b87c24e
VS
10071 I915_WRITE(CURCNTR(PIPE_A), 0);
10072 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10073 intel_crtc->cursor_cntl = 0;
4b0e333e 10074 }
560b85bb 10075
99d1f387 10076 if (intel_crtc->cursor_base != base) {
0b87c24e 10077 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10078 intel_crtc->cursor_base = base;
10079 }
4726e0b0 10080
dc41c154
VS
10081 if (intel_crtc->cursor_size != size) {
10082 I915_WRITE(CURSIZE, size);
10083 intel_crtc->cursor_size = size;
4b0e333e 10084 }
560b85bb 10085
4b0e333e 10086 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10087 I915_WRITE(CURCNTR(PIPE_A), cntl);
10088 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10089 intel_crtc->cursor_cntl = cntl;
560b85bb 10090 }
560b85bb
CW
10091}
10092
55a08b3f
ML
10093static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10094 const struct intel_plane_state *plane_state)
65a21cd6
JB
10095{
10096 struct drm_device *dev = crtc->dev;
10097 struct drm_i915_private *dev_priv = dev->dev_private;
10098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10099 int pipe = intel_crtc->pipe;
663f3122 10100 uint32_t cntl = 0;
4b0e333e 10101
55a08b3f 10102 if (plane_state && plane_state->visible) {
4b0e333e 10103 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10104 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10105 case 64:
10106 cntl |= CURSOR_MODE_64_ARGB_AX;
10107 break;
10108 case 128:
10109 cntl |= CURSOR_MODE_128_ARGB_AX;
10110 break;
10111 case 256:
10112 cntl |= CURSOR_MODE_256_ARGB_AX;
10113 break;
10114 default:
55a08b3f 10115 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10116 return;
65a21cd6 10117 }
4b0e333e 10118 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10119
fc6f93bc 10120 if (HAS_DDI(dev))
47bf17a7 10121 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10122
55a08b3f
ML
10123 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10124 cntl |= CURSOR_ROTATE_180;
10125 }
4398ad45 10126
4b0e333e
CW
10127 if (intel_crtc->cursor_cntl != cntl) {
10128 I915_WRITE(CURCNTR(pipe), cntl);
10129 POSTING_READ(CURCNTR(pipe));
10130 intel_crtc->cursor_cntl = cntl;
65a21cd6 10131 }
4b0e333e 10132
65a21cd6 10133 /* and commit changes on next vblank */
5efb3e28
VS
10134 I915_WRITE(CURBASE(pipe), base);
10135 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10136
10137 intel_crtc->cursor_base = base;
65a21cd6
JB
10138}
10139
cda4b7d3 10140/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10141static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10142 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10143{
10144 struct drm_device *dev = crtc->dev;
10145 struct drm_i915_private *dev_priv = dev->dev_private;
10146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10147 int pipe = intel_crtc->pipe;
55a08b3f
ML
10148 u32 base = intel_crtc->cursor_addr;
10149 u32 pos = 0;
cda4b7d3 10150
55a08b3f
ML
10151 if (plane_state) {
10152 int x = plane_state->base.crtc_x;
10153 int y = plane_state->base.crtc_y;
cda4b7d3 10154
55a08b3f
ML
10155 if (x < 0) {
10156 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10157 x = -x;
10158 }
10159 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10160
55a08b3f
ML
10161 if (y < 0) {
10162 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10163 y = -y;
10164 }
10165 pos |= y << CURSOR_Y_SHIFT;
10166
10167 /* ILK+ do this automagically */
10168 if (HAS_GMCH_DISPLAY(dev) &&
10169 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10170 base += (plane_state->base.crtc_h *
10171 plane_state->base.crtc_w - 1) * 4;
10172 }
cda4b7d3 10173 }
cda4b7d3 10174
5efb3e28
VS
10175 I915_WRITE(CURPOS(pipe), pos);
10176
8ac54669 10177 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10178 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10179 else
55a08b3f 10180 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10181}
10182
dc41c154
VS
10183static bool cursor_size_ok(struct drm_device *dev,
10184 uint32_t width, uint32_t height)
10185{
10186 if (width == 0 || height == 0)
10187 return false;
10188
10189 /*
10190 * 845g/865g are special in that they are only limited by
10191 * the width of their cursors, the height is arbitrary up to
10192 * the precision of the register. Everything else requires
10193 * square cursors, limited to a few power-of-two sizes.
10194 */
10195 if (IS_845G(dev) || IS_I865G(dev)) {
10196 if ((width & 63) != 0)
10197 return false;
10198
10199 if (width > (IS_845G(dev) ? 64 : 512))
10200 return false;
10201
10202 if (height > 1023)
10203 return false;
10204 } else {
10205 switch (width | height) {
10206 case 256:
10207 case 128:
10208 if (IS_GEN2(dev))
10209 return false;
10210 case 64:
10211 break;
10212 default:
10213 return false;
10214 }
10215 }
10216
10217 return true;
10218}
10219
79e53945
JB
10220/* VESA 640x480x72Hz mode to set on the pipe */
10221static struct drm_display_mode load_detect_mode = {
10222 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10223 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10224};
10225
a8bb6818
DV
10226struct drm_framebuffer *
10227__intel_framebuffer_create(struct drm_device *dev,
10228 struct drm_mode_fb_cmd2 *mode_cmd,
10229 struct drm_i915_gem_object *obj)
d2dff872
CW
10230{
10231 struct intel_framebuffer *intel_fb;
10232 int ret;
10233
10234 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10235 if (!intel_fb)
d2dff872 10236 return ERR_PTR(-ENOMEM);
d2dff872
CW
10237
10238 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10239 if (ret)
10240 goto err;
d2dff872
CW
10241
10242 return &intel_fb->base;
dcb1394e 10243
dd4916c5 10244err:
dd4916c5 10245 kfree(intel_fb);
dd4916c5 10246 return ERR_PTR(ret);
d2dff872
CW
10247}
10248
b5ea642a 10249static struct drm_framebuffer *
a8bb6818
DV
10250intel_framebuffer_create(struct drm_device *dev,
10251 struct drm_mode_fb_cmd2 *mode_cmd,
10252 struct drm_i915_gem_object *obj)
10253{
10254 struct drm_framebuffer *fb;
10255 int ret;
10256
10257 ret = i915_mutex_lock_interruptible(dev);
10258 if (ret)
10259 return ERR_PTR(ret);
10260 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10261 mutex_unlock(&dev->struct_mutex);
10262
10263 return fb;
10264}
10265
d2dff872
CW
10266static u32
10267intel_framebuffer_pitch_for_width(int width, int bpp)
10268{
10269 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10270 return ALIGN(pitch, 64);
10271}
10272
10273static u32
10274intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10275{
10276 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10277 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10278}
10279
10280static struct drm_framebuffer *
10281intel_framebuffer_create_for_mode(struct drm_device *dev,
10282 struct drm_display_mode *mode,
10283 int depth, int bpp)
10284{
dcb1394e 10285 struct drm_framebuffer *fb;
d2dff872 10286 struct drm_i915_gem_object *obj;
0fed39bd 10287 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10288
10289 obj = i915_gem_alloc_object(dev,
10290 intel_framebuffer_size_for_mode(mode, bpp));
10291 if (obj == NULL)
10292 return ERR_PTR(-ENOMEM);
10293
10294 mode_cmd.width = mode->hdisplay;
10295 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10296 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10297 bpp);
5ca0c34a 10298 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10299
dcb1394e
LW
10300 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10301 if (IS_ERR(fb))
10302 drm_gem_object_unreference_unlocked(&obj->base);
10303
10304 return fb;
d2dff872
CW
10305}
10306
10307static struct drm_framebuffer *
10308mode_fits_in_fbdev(struct drm_device *dev,
10309 struct drm_display_mode *mode)
10310{
0695726e 10311#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10312 struct drm_i915_private *dev_priv = dev->dev_private;
10313 struct drm_i915_gem_object *obj;
10314 struct drm_framebuffer *fb;
10315
4c0e5528 10316 if (!dev_priv->fbdev)
d2dff872
CW
10317 return NULL;
10318
4c0e5528 10319 if (!dev_priv->fbdev->fb)
d2dff872
CW
10320 return NULL;
10321
4c0e5528
DV
10322 obj = dev_priv->fbdev->fb->obj;
10323 BUG_ON(!obj);
10324
8bcd4553 10325 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10326 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10327 fb->bits_per_pixel))
d2dff872
CW
10328 return NULL;
10329
01f2c773 10330 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10331 return NULL;
10332
edde3617 10333 drm_framebuffer_reference(fb);
d2dff872 10334 return fb;
4520f53a
DV
10335#else
10336 return NULL;
10337#endif
d2dff872
CW
10338}
10339
d3a40d1b
ACO
10340static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10341 struct drm_crtc *crtc,
10342 struct drm_display_mode *mode,
10343 struct drm_framebuffer *fb,
10344 int x, int y)
10345{
10346 struct drm_plane_state *plane_state;
10347 int hdisplay, vdisplay;
10348 int ret;
10349
10350 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10351 if (IS_ERR(plane_state))
10352 return PTR_ERR(plane_state);
10353
10354 if (mode)
10355 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10356 else
10357 hdisplay = vdisplay = 0;
10358
10359 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10360 if (ret)
10361 return ret;
10362 drm_atomic_set_fb_for_plane(plane_state, fb);
10363 plane_state->crtc_x = 0;
10364 plane_state->crtc_y = 0;
10365 plane_state->crtc_w = hdisplay;
10366 plane_state->crtc_h = vdisplay;
10367 plane_state->src_x = x << 16;
10368 plane_state->src_y = y << 16;
10369 plane_state->src_w = hdisplay << 16;
10370 plane_state->src_h = vdisplay << 16;
10371
10372 return 0;
10373}
10374
d2434ab7 10375bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10376 struct drm_display_mode *mode,
51fd371b
RC
10377 struct intel_load_detect_pipe *old,
10378 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10379{
10380 struct intel_crtc *intel_crtc;
d2434ab7
DV
10381 struct intel_encoder *intel_encoder =
10382 intel_attached_encoder(connector);
79e53945 10383 struct drm_crtc *possible_crtc;
4ef69c7a 10384 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10385 struct drm_crtc *crtc = NULL;
10386 struct drm_device *dev = encoder->dev;
94352cf9 10387 struct drm_framebuffer *fb;
51fd371b 10388 struct drm_mode_config *config = &dev->mode_config;
edde3617 10389 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10390 struct drm_connector_state *connector_state;
4be07317 10391 struct intel_crtc_state *crtc_state;
51fd371b 10392 int ret, i = -1;
79e53945 10393
d2dff872 10394 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10395 connector->base.id, connector->name,
8e329a03 10396 encoder->base.id, encoder->name);
d2dff872 10397
edde3617
ML
10398 old->restore_state = NULL;
10399
51fd371b
RC
10400retry:
10401 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10402 if (ret)
ad3c558f 10403 goto fail;
6e9f798d 10404
79e53945
JB
10405 /*
10406 * Algorithm gets a little messy:
7a5e4805 10407 *
79e53945
JB
10408 * - if the connector already has an assigned crtc, use it (but make
10409 * sure it's on first)
7a5e4805 10410 *
79e53945
JB
10411 * - try to find the first unused crtc that can drive this connector,
10412 * and use that if we find one
79e53945
JB
10413 */
10414
10415 /* See if we already have a CRTC for this connector */
edde3617
ML
10416 if (connector->state->crtc) {
10417 crtc = connector->state->crtc;
8261b191 10418
51fd371b 10419 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10420 if (ret)
ad3c558f 10421 goto fail;
8261b191
CW
10422
10423 /* Make sure the crtc and connector are running */
edde3617 10424 goto found;
79e53945
JB
10425 }
10426
10427 /* Find an unused one (if possible) */
70e1e0ec 10428 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10429 i++;
10430 if (!(encoder->possible_crtcs & (1 << i)))
10431 continue;
edde3617
ML
10432
10433 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10434 if (ret)
10435 goto fail;
10436
10437 if (possible_crtc->state->enable) {
10438 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10439 continue;
edde3617 10440 }
a459249c
VS
10441
10442 crtc = possible_crtc;
10443 break;
79e53945
JB
10444 }
10445
10446 /*
10447 * If we didn't find an unused CRTC, don't use any.
10448 */
10449 if (!crtc) {
7173188d 10450 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10451 goto fail;
79e53945
JB
10452 }
10453
edde3617
ML
10454found:
10455 intel_crtc = to_intel_crtc(crtc);
10456
4d02e2de
DV
10457 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10458 if (ret)
ad3c558f 10459 goto fail;
79e53945 10460
83a57153 10461 state = drm_atomic_state_alloc(dev);
edde3617
ML
10462 restore_state = drm_atomic_state_alloc(dev);
10463 if (!state || !restore_state) {
10464 ret = -ENOMEM;
10465 goto fail;
10466 }
83a57153
ACO
10467
10468 state->acquire_ctx = ctx;
edde3617 10469 restore_state->acquire_ctx = ctx;
83a57153 10470
944b0c76
ACO
10471 connector_state = drm_atomic_get_connector_state(state, connector);
10472 if (IS_ERR(connector_state)) {
10473 ret = PTR_ERR(connector_state);
10474 goto fail;
10475 }
10476
edde3617
ML
10477 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10478 if (ret)
10479 goto fail;
944b0c76 10480
4be07317
ACO
10481 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10482 if (IS_ERR(crtc_state)) {
10483 ret = PTR_ERR(crtc_state);
10484 goto fail;
10485 }
10486
49d6fa21 10487 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10488
6492711d
CW
10489 if (!mode)
10490 mode = &load_detect_mode;
79e53945 10491
d2dff872
CW
10492 /* We need a framebuffer large enough to accommodate all accesses
10493 * that the plane may generate whilst we perform load detection.
10494 * We can not rely on the fbcon either being present (we get called
10495 * during its initialisation to detect all boot displays, or it may
10496 * not even exist) or that it is large enough to satisfy the
10497 * requested mode.
10498 */
94352cf9
DV
10499 fb = mode_fits_in_fbdev(dev, mode);
10500 if (fb == NULL) {
d2dff872 10501 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10502 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10503 } else
10504 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10505 if (IS_ERR(fb)) {
d2dff872 10506 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10507 goto fail;
79e53945 10508 }
79e53945 10509
d3a40d1b
ACO
10510 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10511 if (ret)
10512 goto fail;
10513
edde3617
ML
10514 drm_framebuffer_unreference(fb);
10515
10516 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10517 if (ret)
10518 goto fail;
10519
10520 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10521 if (!ret)
10522 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10523 if (!ret)
10524 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10525 if (ret) {
10526 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10527 goto fail;
10528 }
8c7b5ccb 10529
3ba86073
ML
10530 ret = drm_atomic_commit(state);
10531 if (ret) {
6492711d 10532 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10533 goto fail;
79e53945 10534 }
edde3617
ML
10535
10536 old->restore_state = restore_state;
7173188d 10537
79e53945 10538 /* let the connector get through one full cycle before testing */
9d0498a2 10539 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10540 return true;
412b61d8 10541
ad3c558f 10542fail:
e5d958ef 10543 drm_atomic_state_free(state);
edde3617
ML
10544 drm_atomic_state_free(restore_state);
10545 restore_state = state = NULL;
83a57153 10546
51fd371b
RC
10547 if (ret == -EDEADLK) {
10548 drm_modeset_backoff(ctx);
10549 goto retry;
10550 }
10551
412b61d8 10552 return false;
79e53945
JB
10553}
10554
d2434ab7 10555void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10556 struct intel_load_detect_pipe *old,
10557 struct drm_modeset_acquire_ctx *ctx)
79e53945 10558{
d2434ab7
DV
10559 struct intel_encoder *intel_encoder =
10560 intel_attached_encoder(connector);
4ef69c7a 10561 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10562 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10563 int ret;
79e53945 10564
d2dff872 10565 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10566 connector->base.id, connector->name,
8e329a03 10567 encoder->base.id, encoder->name);
d2dff872 10568
edde3617 10569 if (!state)
0622a53c 10570 return;
79e53945 10571
edde3617
ML
10572 ret = drm_atomic_commit(state);
10573 if (ret) {
10574 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10575 drm_atomic_state_free(state);
10576 }
79e53945
JB
10577}
10578
da4a1efa 10579static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10580 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10581{
10582 struct drm_i915_private *dev_priv = dev->dev_private;
10583 u32 dpll = pipe_config->dpll_hw_state.dpll;
10584
10585 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10586 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10587 else if (HAS_PCH_SPLIT(dev))
10588 return 120000;
10589 else if (!IS_GEN2(dev))
10590 return 96000;
10591 else
10592 return 48000;
10593}
10594
79e53945 10595/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10596static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10597 struct intel_crtc_state *pipe_config)
79e53945 10598{
f1f644dc 10599 struct drm_device *dev = crtc->base.dev;
79e53945 10600 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10601 int pipe = pipe_config->cpu_transcoder;
293623f7 10602 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10603 u32 fp;
10604 intel_clock_t clock;
dccbea3b 10605 int port_clock;
da4a1efa 10606 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10607
10608 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10609 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10610 else
293623f7 10611 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10612
10613 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10614 if (IS_PINEVIEW(dev)) {
10615 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10616 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10617 } else {
10618 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10619 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10620 }
10621
a6c45cf0 10622 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10623 if (IS_PINEVIEW(dev))
10624 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10625 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10626 else
10627 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10628 DPLL_FPA01_P1_POST_DIV_SHIFT);
10629
10630 switch (dpll & DPLL_MODE_MASK) {
10631 case DPLLB_MODE_DAC_SERIAL:
10632 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10633 5 : 10;
10634 break;
10635 case DPLLB_MODE_LVDS:
10636 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10637 7 : 14;
10638 break;
10639 default:
28c97730 10640 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10641 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10642 return;
79e53945
JB
10643 }
10644
ac58c3f0 10645 if (IS_PINEVIEW(dev))
dccbea3b 10646 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10647 else
dccbea3b 10648 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10649 } else {
0fb58223 10650 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10651 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10652
10653 if (is_lvds) {
10654 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10655 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10656
10657 if (lvds & LVDS_CLKB_POWER_UP)
10658 clock.p2 = 7;
10659 else
10660 clock.p2 = 14;
79e53945
JB
10661 } else {
10662 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10663 clock.p1 = 2;
10664 else {
10665 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10666 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10667 }
10668 if (dpll & PLL_P2_DIVIDE_BY_4)
10669 clock.p2 = 4;
10670 else
10671 clock.p2 = 2;
79e53945 10672 }
da4a1efa 10673
dccbea3b 10674 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10675 }
10676
18442d08
VS
10677 /*
10678 * This value includes pixel_multiplier. We will use
241bfc38 10679 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10680 * encoder's get_config() function.
10681 */
dccbea3b 10682 pipe_config->port_clock = port_clock;
f1f644dc
JB
10683}
10684
6878da05
VS
10685int intel_dotclock_calculate(int link_freq,
10686 const struct intel_link_m_n *m_n)
f1f644dc 10687{
f1f644dc
JB
10688 /*
10689 * The calculation for the data clock is:
1041a02f 10690 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10691 * But we want to avoid losing precison if possible, so:
1041a02f 10692 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10693 *
10694 * and the link clock is simpler:
1041a02f 10695 * link_clock = (m * link_clock) / n
f1f644dc
JB
10696 */
10697
6878da05
VS
10698 if (!m_n->link_n)
10699 return 0;
f1f644dc 10700
6878da05
VS
10701 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10702}
f1f644dc 10703
18442d08 10704static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10705 struct intel_crtc_state *pipe_config)
6878da05 10706{
e3b247da 10707 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10708
18442d08
VS
10709 /* read out port_clock from the DPLL */
10710 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10711
f1f644dc 10712 /*
e3b247da
VS
10713 * In case there is an active pipe without active ports,
10714 * we may need some idea for the dotclock anyway.
10715 * Calculate one based on the FDI configuration.
79e53945 10716 */
2d112de7 10717 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10718 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10719 &pipe_config->fdi_m_n);
79e53945
JB
10720}
10721
10722/** Returns the currently programmed mode of the given pipe. */
10723struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10724 struct drm_crtc *crtc)
10725{
548f245b 10726 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10728 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10729 struct drm_display_mode *mode;
3f36b937 10730 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10731 int htot = I915_READ(HTOTAL(cpu_transcoder));
10732 int hsync = I915_READ(HSYNC(cpu_transcoder));
10733 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10734 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10735 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10736
10737 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10738 if (!mode)
10739 return NULL;
10740
3f36b937
TU
10741 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10742 if (!pipe_config) {
10743 kfree(mode);
10744 return NULL;
10745 }
10746
f1f644dc
JB
10747 /*
10748 * Construct a pipe_config sufficient for getting the clock info
10749 * back out of crtc_clock_get.
10750 *
10751 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10752 * to use a real value here instead.
10753 */
3f36b937
TU
10754 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10755 pipe_config->pixel_multiplier = 1;
10756 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10757 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10758 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10759 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10760
10761 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10762 mode->hdisplay = (htot & 0xffff) + 1;
10763 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10764 mode->hsync_start = (hsync & 0xffff) + 1;
10765 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10766 mode->vdisplay = (vtot & 0xffff) + 1;
10767 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10768 mode->vsync_start = (vsync & 0xffff) + 1;
10769 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10770
10771 drm_mode_set_name(mode);
79e53945 10772
3f36b937
TU
10773 kfree(pipe_config);
10774
79e53945
JB
10775 return mode;
10776}
10777
f047e395
CW
10778void intel_mark_busy(struct drm_device *dev)
10779{
c67a470b
PZ
10780 struct drm_i915_private *dev_priv = dev->dev_private;
10781
f62a0076
CW
10782 if (dev_priv->mm.busy)
10783 return;
10784
43694d69 10785 intel_runtime_pm_get(dev_priv);
c67a470b 10786 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10787 if (INTEL_INFO(dev)->gen >= 6)
10788 gen6_rps_busy(dev_priv);
f62a0076 10789 dev_priv->mm.busy = true;
f047e395
CW
10790}
10791
10792void intel_mark_idle(struct drm_device *dev)
652c393a 10793{
c67a470b 10794 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10795
f62a0076
CW
10796 if (!dev_priv->mm.busy)
10797 return;
10798
10799 dev_priv->mm.busy = false;
10800
3d13ef2e 10801 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10802 gen6_rps_idle(dev->dev_private);
bb4cdd53 10803
43694d69 10804 intel_runtime_pm_put(dev_priv);
652c393a
JB
10805}
10806
79e53945
JB
10807static void intel_crtc_destroy(struct drm_crtc *crtc)
10808{
10809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10810 struct drm_device *dev = crtc->dev;
10811 struct intel_unpin_work *work;
67e77c5a 10812
5e2d7afc 10813 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10814 work = intel_crtc->unpin_work;
10815 intel_crtc->unpin_work = NULL;
5e2d7afc 10816 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10817
10818 if (work) {
10819 cancel_work_sync(&work->work);
10820 kfree(work);
10821 }
79e53945
JB
10822
10823 drm_crtc_cleanup(crtc);
67e77c5a 10824
79e53945
JB
10825 kfree(intel_crtc);
10826}
10827
6b95a207
KH
10828static void intel_unpin_work_fn(struct work_struct *__work)
10829{
10830 struct intel_unpin_work *work =
10831 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10832 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10833 struct drm_device *dev = crtc->base.dev;
10834 struct drm_plane *primary = crtc->base.primary;
6b95a207 10835
b4a98e57 10836 mutex_lock(&dev->struct_mutex);
3465c580 10837 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10838 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10839
f06cc1b9 10840 if (work->flip_queued_req)
146d84f0 10841 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10842 mutex_unlock(&dev->struct_mutex);
10843
a9ff8714 10844 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10845 intel_fbc_post_update(crtc);
89ed88ba 10846 drm_framebuffer_unreference(work->old_fb);
f99d7069 10847
a9ff8714
VS
10848 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10849 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10850
6b95a207
KH
10851 kfree(work);
10852}
10853
1afe3e9d 10854static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10855 struct drm_crtc *crtc)
6b95a207 10856{
6b95a207
KH
10857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10858 struct intel_unpin_work *work;
6b95a207
KH
10859 unsigned long flags;
10860
10861 /* Ignore early vblank irqs */
10862 if (intel_crtc == NULL)
10863 return;
10864
f326038a
DV
10865 /*
10866 * This is called both by irq handlers and the reset code (to complete
10867 * lost pageflips) so needs the full irqsave spinlocks.
10868 */
6b95a207
KH
10869 spin_lock_irqsave(&dev->event_lock, flags);
10870 work = intel_crtc->unpin_work;
e7d841ca
CW
10871
10872 /* Ensure we don't miss a work->pending update ... */
10873 smp_rmb();
10874
10875 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10876 spin_unlock_irqrestore(&dev->event_lock, flags);
10877 return;
10878 }
10879
d6bbafa1 10880 page_flip_completed(intel_crtc);
0af7e4df 10881
6b95a207 10882 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10883}
10884
1afe3e9d
JB
10885void intel_finish_page_flip(struct drm_device *dev, int pipe)
10886{
fbee40df 10887 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10888 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10889
49b14a5c 10890 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10891}
10892
10893void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10894{
fbee40df 10895 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10896 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10897
49b14a5c 10898 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10899}
10900
75f7f3ec
VS
10901/* Is 'a' after or equal to 'b'? */
10902static bool g4x_flip_count_after_eq(u32 a, u32 b)
10903{
10904 return !((a - b) & 0x80000000);
10905}
10906
10907static bool page_flip_finished(struct intel_crtc *crtc)
10908{
10909 struct drm_device *dev = crtc->base.dev;
10910 struct drm_i915_private *dev_priv = dev->dev_private;
c19ae989 10911 unsigned reset_counter;
75f7f3ec 10912
c19ae989 10913 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb 10914 if (crtc->reset_counter != reset_counter)
bdfa7542
VS
10915 return true;
10916
75f7f3ec
VS
10917 /*
10918 * The relevant registers doen't exist on pre-ctg.
10919 * As the flip done interrupt doesn't trigger for mmio
10920 * flips on gmch platforms, a flip count check isn't
10921 * really needed there. But since ctg has the registers,
10922 * include it in the check anyway.
10923 */
10924 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10925 return true;
10926
e8861675
ML
10927 /*
10928 * BDW signals flip done immediately if the plane
10929 * is disabled, even if the plane enable is already
10930 * armed to occur at the next vblank :(
10931 */
10932
75f7f3ec
VS
10933 /*
10934 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10935 * used the same base address. In that case the mmio flip might
10936 * have completed, but the CS hasn't even executed the flip yet.
10937 *
10938 * A flip count check isn't enough as the CS might have updated
10939 * the base address just after start of vblank, but before we
10940 * managed to process the interrupt. This means we'd complete the
10941 * CS flip too soon.
10942 *
10943 * Combining both checks should get us a good enough result. It may
10944 * still happen that the CS flip has been executed, but has not
10945 * yet actually completed. But in case the base address is the same
10946 * anyway, we don't really care.
10947 */
10948 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10949 crtc->unpin_work->gtt_offset &&
fd8f507c 10950 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10951 crtc->unpin_work->flip_count);
10952}
10953
6b95a207
KH
10954void intel_prepare_page_flip(struct drm_device *dev, int plane)
10955{
fbee40df 10956 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10957 struct intel_crtc *intel_crtc =
10958 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10959 unsigned long flags;
10960
f326038a
DV
10961
10962 /*
10963 * This is called both by irq handlers and the reset code (to complete
10964 * lost pageflips) so needs the full irqsave spinlocks.
10965 *
10966 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10967 * generate a page-flip completion irq, i.e. every modeset
10968 * is also accompanied by a spurious intel_prepare_page_flip().
10969 */
6b95a207 10970 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10971 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10972 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10973 spin_unlock_irqrestore(&dev->event_lock, flags);
10974}
10975
6042639c 10976static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10977{
10978 /* Ensure that the work item is consistent when activating it ... */
10979 smp_wmb();
6042639c 10980 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10981 /* and that it is marked active as soon as the irq could fire. */
10982 smp_wmb();
10983}
10984
8c9f3aaf
JB
10985static int intel_gen2_queue_flip(struct drm_device *dev,
10986 struct drm_crtc *crtc,
10987 struct drm_framebuffer *fb,
ed8d1975 10988 struct drm_i915_gem_object *obj,
6258fbe2 10989 struct drm_i915_gem_request *req,
ed8d1975 10990 uint32_t flags)
8c9f3aaf 10991{
4a570db5 10992 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 10993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10994 u32 flip_mask;
10995 int ret;
10996
5fb9de1a 10997 ret = intel_ring_begin(req, 6);
8c9f3aaf 10998 if (ret)
4fa62c89 10999 return ret;
8c9f3aaf
JB
11000
11001 /* Can't queue multiple flips, so wait for the previous
11002 * one to finish before executing the next.
11003 */
11004 if (intel_crtc->plane)
11005 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11006 else
11007 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11008 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11009 intel_ring_emit(engine, MI_NOOP);
11010 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11011 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11012 intel_ring_emit(engine, fb->pitches[0]);
11013 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11014 intel_ring_emit(engine, 0); /* aux display base address, unused */
e7d841ca 11015
6042639c 11016 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11017 return 0;
8c9f3aaf
JB
11018}
11019
11020static int intel_gen3_queue_flip(struct drm_device *dev,
11021 struct drm_crtc *crtc,
11022 struct drm_framebuffer *fb,
ed8d1975 11023 struct drm_i915_gem_object *obj,
6258fbe2 11024 struct drm_i915_gem_request *req,
ed8d1975 11025 uint32_t flags)
8c9f3aaf 11026{
4a570db5 11027 struct intel_engine_cs *engine = req->engine;
8c9f3aaf 11028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11029 u32 flip_mask;
11030 int ret;
11031
5fb9de1a 11032 ret = intel_ring_begin(req, 6);
8c9f3aaf 11033 if (ret)
4fa62c89 11034 return ret;
8c9f3aaf
JB
11035
11036 if (intel_crtc->plane)
11037 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11038 else
11039 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
e2f80391
TU
11040 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11041 intel_ring_emit(engine, MI_NOOP);
11042 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
6d90c952 11043 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11044 intel_ring_emit(engine, fb->pitches[0]);
11045 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11046 intel_ring_emit(engine, MI_NOOP);
6d90c952 11047
6042639c 11048 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11049 return 0;
8c9f3aaf
JB
11050}
11051
11052static int intel_gen4_queue_flip(struct drm_device *dev,
11053 struct drm_crtc *crtc,
11054 struct drm_framebuffer *fb,
ed8d1975 11055 struct drm_i915_gem_object *obj,
6258fbe2 11056 struct drm_i915_gem_request *req,
ed8d1975 11057 uint32_t flags)
8c9f3aaf 11058{
4a570db5 11059 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11060 struct drm_i915_private *dev_priv = dev->dev_private;
11061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11062 uint32_t pf, pipesrc;
11063 int ret;
11064
5fb9de1a 11065 ret = intel_ring_begin(req, 4);
8c9f3aaf 11066 if (ret)
4fa62c89 11067 return ret;
8c9f3aaf
JB
11068
11069 /* i965+ uses the linear or tiled offsets from the
11070 * Display Registers (which do not change across a page-flip)
11071 * so we need only reprogram the base address.
11072 */
e2f80391 11073 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11074 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11075 intel_ring_emit(engine, fb->pitches[0]);
11076 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
c2c75131 11077 obj->tiling_mode);
8c9f3aaf
JB
11078
11079 /* XXX Enabling the panel-fitter across page-flip is so far
11080 * untested on non-native modes, so ignore it for now.
11081 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11082 */
11083 pf = 0;
11084 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11085 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11086
6042639c 11087 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11088 return 0;
8c9f3aaf
JB
11089}
11090
11091static int intel_gen6_queue_flip(struct drm_device *dev,
11092 struct drm_crtc *crtc,
11093 struct drm_framebuffer *fb,
ed8d1975 11094 struct drm_i915_gem_object *obj,
6258fbe2 11095 struct drm_i915_gem_request *req,
ed8d1975 11096 uint32_t flags)
8c9f3aaf 11097{
4a570db5 11098 struct intel_engine_cs *engine = req->engine;
8c9f3aaf
JB
11099 struct drm_i915_private *dev_priv = dev->dev_private;
11100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11101 uint32_t pf, pipesrc;
11102 int ret;
11103
5fb9de1a 11104 ret = intel_ring_begin(req, 4);
8c9f3aaf 11105 if (ret)
4fa62c89 11106 return ret;
8c9f3aaf 11107
e2f80391 11108 intel_ring_emit(engine, MI_DISPLAY_FLIP |
6d90c952 11109 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
e2f80391
TU
11110 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11111 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11112
dc257cf1
DV
11113 /* Contrary to the suggestions in the documentation,
11114 * "Enable Panel Fitter" does not seem to be required when page
11115 * flipping with a non-native mode, and worse causes a normal
11116 * modeset to fail.
11117 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11118 */
11119 pf = 0;
8c9f3aaf 11120 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
e2f80391 11121 intel_ring_emit(engine, pf | pipesrc);
e7d841ca 11122
6042639c 11123 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11124 return 0;
8c9f3aaf
JB
11125}
11126
7c9017e5
JB
11127static int intel_gen7_queue_flip(struct drm_device *dev,
11128 struct drm_crtc *crtc,
11129 struct drm_framebuffer *fb,
ed8d1975 11130 struct drm_i915_gem_object *obj,
6258fbe2 11131 struct drm_i915_gem_request *req,
ed8d1975 11132 uint32_t flags)
7c9017e5 11133{
4a570db5 11134 struct intel_engine_cs *engine = req->engine;
7c9017e5 11135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11136 uint32_t plane_bit = 0;
ffe74d75
CW
11137 int len, ret;
11138
eba905b2 11139 switch (intel_crtc->plane) {
cb05d8de
DV
11140 case PLANE_A:
11141 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11142 break;
11143 case PLANE_B:
11144 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11145 break;
11146 case PLANE_C:
11147 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11148 break;
11149 default:
11150 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11151 return -ENODEV;
cb05d8de
DV
11152 }
11153
ffe74d75 11154 len = 4;
e2f80391 11155 if (engine->id == RCS) {
ffe74d75 11156 len += 6;
f476828a
DL
11157 /*
11158 * On Gen 8, SRM is now taking an extra dword to accommodate
11159 * 48bits addresses, and we need a NOOP for the batch size to
11160 * stay even.
11161 */
11162 if (IS_GEN8(dev))
11163 len += 2;
11164 }
ffe74d75 11165
f66fab8e
VS
11166 /*
11167 * BSpec MI_DISPLAY_FLIP for IVB:
11168 * "The full packet must be contained within the same cache line."
11169 *
11170 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11171 * cacheline, if we ever start emitting more commands before
11172 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11173 * then do the cacheline alignment, and finally emit the
11174 * MI_DISPLAY_FLIP.
11175 */
bba09b12 11176 ret = intel_ring_cacheline_align(req);
f66fab8e 11177 if (ret)
4fa62c89 11178 return ret;
f66fab8e 11179
5fb9de1a 11180 ret = intel_ring_begin(req, len);
7c9017e5 11181 if (ret)
4fa62c89 11182 return ret;
7c9017e5 11183
ffe74d75
CW
11184 /* Unmask the flip-done completion message. Note that the bspec says that
11185 * we should do this for both the BCS and RCS, and that we must not unmask
11186 * more than one flip event at any time (or ensure that one flip message
11187 * can be sent by waiting for flip-done prior to queueing new flips).
11188 * Experimentation says that BCS works despite DERRMR masking all
11189 * flip-done completion events and that unmasking all planes at once
11190 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11191 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11192 */
e2f80391
TU
11193 if (engine->id == RCS) {
11194 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11195 intel_ring_emit_reg(engine, DERRMR);
11196 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11197 DERRMR_PIPEB_PRI_FLIP_DONE |
11198 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11199 if (IS_GEN8(dev))
e2f80391 11200 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11201 MI_SRM_LRM_GLOBAL_GTT);
11202 else
e2f80391 11203 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
f476828a 11204 MI_SRM_LRM_GLOBAL_GTT);
e2f80391
TU
11205 intel_ring_emit_reg(engine, DERRMR);
11206 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
f476828a 11207 if (IS_GEN8(dev)) {
e2f80391
TU
11208 intel_ring_emit(engine, 0);
11209 intel_ring_emit(engine, MI_NOOP);
f476828a 11210 }
ffe74d75
CW
11211 }
11212
e2f80391
TU
11213 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11214 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11215 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11216 intel_ring_emit(engine, (MI_NOOP));
e7d841ca 11217
6042639c 11218 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11219 return 0;
7c9017e5
JB
11220}
11221
0bc40be8 11222static bool use_mmio_flip(struct intel_engine_cs *engine,
84c33a64
SG
11223 struct drm_i915_gem_object *obj)
11224{
11225 /*
11226 * This is not being used for older platforms, because
11227 * non-availability of flip done interrupt forces us to use
11228 * CS flips. Older platforms derive flip done using some clever
11229 * tricks involving the flip_pending status bits and vblank irqs.
11230 * So using MMIO flips there would disrupt this mechanism.
11231 */
11232
0bc40be8 11233 if (engine == NULL)
8e09bf83
CW
11234 return true;
11235
0bc40be8 11236 if (INTEL_INFO(engine->dev)->gen < 5)
84c33a64
SG
11237 return false;
11238
11239 if (i915.use_mmio_flip < 0)
11240 return false;
11241 else if (i915.use_mmio_flip > 0)
11242 return true;
14bf993e
OM
11243 else if (i915.enable_execlists)
11244 return true;
fd8e058a
AG
11245 else if (obj->base.dma_buf &&
11246 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11247 false))
11248 return true;
84c33a64 11249 else
666796da 11250 return engine != i915_gem_request_get_engine(obj->last_write_req);
84c33a64
SG
11251}
11252
6042639c 11253static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11254 unsigned int rotation,
6042639c 11255 struct intel_unpin_work *work)
ff944564
DL
11256{
11257 struct drm_device *dev = intel_crtc->base.dev;
11258 struct drm_i915_private *dev_priv = dev->dev_private;
11259 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11260 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11261 u32 ctl, stride, tile_height;
ff944564
DL
11262
11263 ctl = I915_READ(PLANE_CTL(pipe, 0));
11264 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11265 switch (fb->modifier[0]) {
11266 case DRM_FORMAT_MOD_NONE:
11267 break;
11268 case I915_FORMAT_MOD_X_TILED:
ff944564 11269 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11270 break;
11271 case I915_FORMAT_MOD_Y_TILED:
11272 ctl |= PLANE_CTL_TILED_Y;
11273 break;
11274 case I915_FORMAT_MOD_Yf_TILED:
11275 ctl |= PLANE_CTL_TILED_YF;
11276 break;
11277 default:
11278 MISSING_CASE(fb->modifier[0]);
11279 }
ff944564
DL
11280
11281 /*
11282 * The stride is either expressed as a multiple of 64 bytes chunks for
11283 * linear buffers or in number of tiles for tiled buffers.
11284 */
86efe24a
TU
11285 if (intel_rotation_90_or_270(rotation)) {
11286 /* stride = Surface height in tiles */
832be82f 11287 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11288 stride = DIV_ROUND_UP(fb->height, tile_height);
11289 } else {
11290 stride = fb->pitches[0] /
7b49f948
VS
11291 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11292 fb->pixel_format);
86efe24a 11293 }
ff944564
DL
11294
11295 /*
11296 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11297 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11298 */
11299 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11300 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11301
6042639c 11302 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11303 POSTING_READ(PLANE_SURF(pipe, 0));
11304}
11305
6042639c
CW
11306static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11307 struct intel_unpin_work *work)
84c33a64
SG
11308{
11309 struct drm_device *dev = intel_crtc->base.dev;
11310 struct drm_i915_private *dev_priv = dev->dev_private;
11311 struct intel_framebuffer *intel_fb =
11312 to_intel_framebuffer(intel_crtc->base.primary->fb);
11313 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11314 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11315 u32 dspcntr;
84c33a64 11316
84c33a64
SG
11317 dspcntr = I915_READ(reg);
11318
c5d97472
DL
11319 if (obj->tiling_mode != I915_TILING_NONE)
11320 dspcntr |= DISPPLANE_TILED;
11321 else
11322 dspcntr &= ~DISPPLANE_TILED;
11323
84c33a64
SG
11324 I915_WRITE(reg, dspcntr);
11325
6042639c 11326 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11327 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11328}
11329
11330/*
11331 * XXX: This is the temporary way to update the plane registers until we get
11332 * around to using the usual plane update functions for MMIO flips
11333 */
6042639c 11334static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11335{
6042639c
CW
11336 struct intel_crtc *crtc = mmio_flip->crtc;
11337 struct intel_unpin_work *work;
11338
11339 spin_lock_irq(&crtc->base.dev->event_lock);
11340 work = crtc->unpin_work;
11341 spin_unlock_irq(&crtc->base.dev->event_lock);
11342 if (work == NULL)
11343 return;
ff944564 11344
6042639c 11345 intel_mark_page_flip_active(work);
ff944564 11346
6042639c 11347 intel_pipe_update_start(crtc);
ff944564 11348
6042639c 11349 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11350 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11351 else
11352 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11353 ilk_do_mmio_flip(crtc, work);
ff944564 11354
6042639c 11355 intel_pipe_update_end(crtc);
84c33a64
SG
11356}
11357
9362c7c5 11358static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11359{
b2cfe0ab
CW
11360 struct intel_mmio_flip *mmio_flip =
11361 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11362 struct intel_framebuffer *intel_fb =
11363 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11364 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11365
6042639c 11366 if (mmio_flip->req) {
eed29a5b 11367 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11368 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11369 false, NULL,
11370 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11371 i915_gem_request_unreference__unlocked(mmio_flip->req);
11372 }
84c33a64 11373
fd8e058a
AG
11374 /* For framebuffer backed by dmabuf, wait for fence */
11375 if (obj->base.dma_buf)
11376 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11377 false, false,
11378 MAX_SCHEDULE_TIMEOUT) < 0);
11379
6042639c 11380 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11381 kfree(mmio_flip);
84c33a64
SG
11382}
11383
11384static int intel_queue_mmio_flip(struct drm_device *dev,
11385 struct drm_crtc *crtc,
86efe24a 11386 struct drm_i915_gem_object *obj)
84c33a64 11387{
b2cfe0ab
CW
11388 struct intel_mmio_flip *mmio_flip;
11389
11390 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11391 if (mmio_flip == NULL)
11392 return -ENOMEM;
84c33a64 11393
bcafc4e3 11394 mmio_flip->i915 = to_i915(dev);
eed29a5b 11395 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11396 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11397 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11398
b2cfe0ab
CW
11399 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11400 schedule_work(&mmio_flip->work);
84c33a64 11401
84c33a64
SG
11402 return 0;
11403}
11404
8c9f3aaf
JB
11405static int intel_default_queue_flip(struct drm_device *dev,
11406 struct drm_crtc *crtc,
11407 struct drm_framebuffer *fb,
ed8d1975 11408 struct drm_i915_gem_object *obj,
6258fbe2 11409 struct drm_i915_gem_request *req,
ed8d1975 11410 uint32_t flags)
8c9f3aaf
JB
11411{
11412 return -ENODEV;
11413}
11414
d6bbafa1
CW
11415static bool __intel_pageflip_stall_check(struct drm_device *dev,
11416 struct drm_crtc *crtc)
11417{
11418 struct drm_i915_private *dev_priv = dev->dev_private;
11419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11420 struct intel_unpin_work *work = intel_crtc->unpin_work;
11421 u32 addr;
11422
11423 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11424 return true;
11425
908565c2
CW
11426 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11427 return false;
11428
d6bbafa1
CW
11429 if (!work->enable_stall_check)
11430 return false;
11431
11432 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11433 if (work->flip_queued_req &&
11434 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11435 return false;
11436
1e3feefd 11437 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11438 }
11439
1e3feefd 11440 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11441 return false;
11442
11443 /* Potential stall - if we see that the flip has happened,
11444 * assume a missed interrupt. */
11445 if (INTEL_INFO(dev)->gen >= 4)
11446 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11447 else
11448 addr = I915_READ(DSPADDR(intel_crtc->plane));
11449
11450 /* There is a potential issue here with a false positive after a flip
11451 * to the same address. We could address this by checking for a
11452 * non-incrementing frame counter.
11453 */
11454 return addr == work->gtt_offset;
11455}
11456
11457void intel_check_page_flip(struct drm_device *dev, int pipe)
11458{
11459 struct drm_i915_private *dev_priv = dev->dev_private;
11460 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11462 struct intel_unpin_work *work;
f326038a 11463
6c51d46f 11464 WARN_ON(!in_interrupt());
d6bbafa1
CW
11465
11466 if (crtc == NULL)
11467 return;
11468
f326038a 11469 spin_lock(&dev->event_lock);
6ad790c0
CW
11470 work = intel_crtc->unpin_work;
11471 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11472 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11473 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11474 page_flip_completed(intel_crtc);
6ad790c0 11475 work = NULL;
d6bbafa1 11476 }
6ad790c0
CW
11477 if (work != NULL &&
11478 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11479 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11480 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11481}
11482
6b95a207
KH
11483static int intel_crtc_page_flip(struct drm_crtc *crtc,
11484 struct drm_framebuffer *fb,
ed8d1975
KP
11485 struct drm_pending_vblank_event *event,
11486 uint32_t page_flip_flags)
6b95a207
KH
11487{
11488 struct drm_device *dev = crtc->dev;
11489 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11490 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11491 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11493 struct drm_plane *primary = crtc->primary;
a071fa00 11494 enum pipe pipe = intel_crtc->pipe;
6b95a207 11495 struct intel_unpin_work *work;
e2f80391 11496 struct intel_engine_cs *engine;
cf5d8a46 11497 bool mmio_flip;
91af127f 11498 struct drm_i915_gem_request *request = NULL;
52e68630 11499 int ret;
6b95a207 11500
2ff8fde1
MR
11501 /*
11502 * drm_mode_page_flip_ioctl() should already catch this, but double
11503 * check to be safe. In the future we may enable pageflipping from
11504 * a disabled primary plane.
11505 */
11506 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11507 return -EBUSY;
11508
e6a595d2 11509 /* Can't change pixel format via MI display flips. */
f4510a27 11510 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11511 return -EINVAL;
11512
11513 /*
11514 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11515 * Note that pitch changes could also affect these register.
11516 */
11517 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11518 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11519 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11520 return -EINVAL;
11521
f900db47
CW
11522 if (i915_terminally_wedged(&dev_priv->gpu_error))
11523 goto out_hang;
11524
b14c5679 11525 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11526 if (work == NULL)
11527 return -ENOMEM;
11528
6b95a207 11529 work->event = event;
b4a98e57 11530 work->crtc = crtc;
ab8d6675 11531 work->old_fb = old_fb;
6b95a207
KH
11532 INIT_WORK(&work->work, intel_unpin_work_fn);
11533
87b6b101 11534 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11535 if (ret)
11536 goto free_work;
11537
6b95a207 11538 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11539 spin_lock_irq(&dev->event_lock);
6b95a207 11540 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11541 /* Before declaring the flip queue wedged, check if
11542 * the hardware completed the operation behind our backs.
11543 */
11544 if (__intel_pageflip_stall_check(dev, crtc)) {
11545 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11546 page_flip_completed(intel_crtc);
11547 } else {
11548 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11549 spin_unlock_irq(&dev->event_lock);
468f0b44 11550
d6bbafa1
CW
11551 drm_crtc_vblank_put(crtc);
11552 kfree(work);
11553 return -EBUSY;
11554 }
6b95a207
KH
11555 }
11556 intel_crtc->unpin_work = work;
5e2d7afc 11557 spin_unlock_irq(&dev->event_lock);
6b95a207 11558
b4a98e57
CW
11559 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11560 flush_workqueue(dev_priv->wq);
11561
75dfca80 11562 /* Reference the objects for the scheduled work. */
ab8d6675 11563 drm_framebuffer_reference(work->old_fb);
05394f39 11564 drm_gem_object_reference(&obj->base);
6b95a207 11565
f4510a27 11566 crtc->primary->fb = fb;
afd65eb4 11567 update_state_fb(crtc->primary);
e8216e50 11568 intel_fbc_pre_update(intel_crtc);
1ed1f968 11569
e1f99ce6 11570 work->pending_flip_obj = obj;
e1f99ce6 11571
89ed88ba
CW
11572 ret = i915_mutex_lock_interruptible(dev);
11573 if (ret)
11574 goto cleanup;
11575
c19ae989 11576 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7f1847eb
CW
11577 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11578 ret = -EIO;
11579 goto cleanup;
11580 }
11581
11582 atomic_inc(&intel_crtc->unpin_work_count);
e1f99ce6 11583
75f7f3ec 11584 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11585 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11586
666a4537 11587 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4a570db5 11588 engine = &dev_priv->engine[BCS];
ab8d6675 11589 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83 11590 /* vlv: DISPLAY_FLIP fails to change tiling */
e2f80391 11591 engine = NULL;
48bf5b2d 11592 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
4a570db5 11593 engine = &dev_priv->engine[BCS];
4fa62c89 11594 } else if (INTEL_INFO(dev)->gen >= 7) {
666796da 11595 engine = i915_gem_request_get_engine(obj->last_write_req);
e2f80391 11596 if (engine == NULL || engine->id != RCS)
4a570db5 11597 engine = &dev_priv->engine[BCS];
4fa62c89 11598 } else {
4a570db5 11599 engine = &dev_priv->engine[RCS];
4fa62c89
VS
11600 }
11601
e2f80391 11602 mmio_flip = use_mmio_flip(engine, obj);
cf5d8a46
CW
11603
11604 /* When using CS flips, we want to emit semaphores between rings.
11605 * However, when using mmio flips we will create a task to do the
11606 * synchronisation, so all we want here is to pin the framebuffer
11607 * into the display plane and skip any waits.
11608 */
7580d774 11609 if (!mmio_flip) {
e2f80391 11610 ret = i915_gem_object_sync(obj, engine, &request);
7580d774
ML
11611 if (ret)
11612 goto cleanup_pending;
11613 }
11614
3465c580 11615 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11616 if (ret)
11617 goto cleanup_pending;
6b95a207 11618
dedf278c
TU
11619 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11620 obj, 0);
11621 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11622
cf5d8a46 11623 if (mmio_flip) {
86efe24a 11624 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11625 if (ret)
11626 goto cleanup_unpin;
11627
f06cc1b9
JH
11628 i915_gem_request_assign(&work->flip_queued_req,
11629 obj->last_write_req);
d6bbafa1 11630 } else {
6258fbe2 11631 if (!request) {
e2f80391 11632 request = i915_gem_request_alloc(engine, NULL);
26827088
DG
11633 if (IS_ERR(request)) {
11634 ret = PTR_ERR(request);
6258fbe2 11635 goto cleanup_unpin;
26827088 11636 }
6258fbe2
JH
11637 }
11638
11639 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11640 page_flip_flags);
11641 if (ret)
11642 goto cleanup_unpin;
11643
6258fbe2 11644 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11645 }
11646
91af127f 11647 if (request)
75289874 11648 i915_add_request_no_flush(request);
91af127f 11649
1e3feefd 11650 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11651 work->enable_stall_check = true;
4fa62c89 11652
ab8d6675 11653 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11654 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11655 mutex_unlock(&dev->struct_mutex);
a071fa00 11656
a9ff8714
VS
11657 intel_frontbuffer_flip_prepare(dev,
11658 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11659
e5510fac
JB
11660 trace_i915_flip_request(intel_crtc->plane, obj);
11661
6b95a207 11662 return 0;
96b099fd 11663
4fa62c89 11664cleanup_unpin:
3465c580 11665 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11666cleanup_pending:
0aa498d5 11667 if (!IS_ERR_OR_NULL(request))
91af127f 11668 i915_gem_request_cancel(request);
b4a98e57 11669 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11670 mutex_unlock(&dev->struct_mutex);
11671cleanup:
f4510a27 11672 crtc->primary->fb = old_fb;
afd65eb4 11673 update_state_fb(crtc->primary);
89ed88ba
CW
11674
11675 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11676 drm_framebuffer_unreference(work->old_fb);
96b099fd 11677
5e2d7afc 11678 spin_lock_irq(&dev->event_lock);
96b099fd 11679 intel_crtc->unpin_work = NULL;
5e2d7afc 11680 spin_unlock_irq(&dev->event_lock);
96b099fd 11681
87b6b101 11682 drm_crtc_vblank_put(crtc);
7317c75e 11683free_work:
96b099fd
CW
11684 kfree(work);
11685
f900db47 11686 if (ret == -EIO) {
02e0efb5
ML
11687 struct drm_atomic_state *state;
11688 struct drm_plane_state *plane_state;
11689
f900db47 11690out_hang:
02e0efb5
ML
11691 state = drm_atomic_state_alloc(dev);
11692 if (!state)
11693 return -ENOMEM;
11694 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11695
11696retry:
11697 plane_state = drm_atomic_get_plane_state(state, primary);
11698 ret = PTR_ERR_OR_ZERO(plane_state);
11699 if (!ret) {
11700 drm_atomic_set_fb_for_plane(plane_state, fb);
11701
11702 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11703 if (!ret)
11704 ret = drm_atomic_commit(state);
11705 }
11706
11707 if (ret == -EDEADLK) {
11708 drm_modeset_backoff(state->acquire_ctx);
11709 drm_atomic_state_clear(state);
11710 goto retry;
11711 }
11712
11713 if (ret)
11714 drm_atomic_state_free(state);
11715
f0d3dad3 11716 if (ret == 0 && event) {
5e2d7afc 11717 spin_lock_irq(&dev->event_lock);
a071fa00 11718 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11719 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11720 }
f900db47 11721 }
96b099fd 11722 return ret;
6b95a207
KH
11723}
11724
da20eabd
ML
11725
11726/**
11727 * intel_wm_need_update - Check whether watermarks need updating
11728 * @plane: drm plane
11729 * @state: new plane state
11730 *
11731 * Check current plane state versus the new one to determine whether
11732 * watermarks need to be recalculated.
11733 *
11734 * Returns true or false.
11735 */
11736static bool intel_wm_need_update(struct drm_plane *plane,
11737 struct drm_plane_state *state)
11738{
d21fbe87
MR
11739 struct intel_plane_state *new = to_intel_plane_state(state);
11740 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11741
11742 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11743 if (new->visible != cur->visible)
11744 return true;
11745
11746 if (!cur->base.fb || !new->base.fb)
11747 return false;
11748
11749 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11750 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11751 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11752 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11753 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11754 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11755 return true;
7809e5ae 11756
2791a16c 11757 return false;
7809e5ae
MR
11758}
11759
d21fbe87
MR
11760static bool needs_scaling(struct intel_plane_state *state)
11761{
11762 int src_w = drm_rect_width(&state->src) >> 16;
11763 int src_h = drm_rect_height(&state->src) >> 16;
11764 int dst_w = drm_rect_width(&state->dst);
11765 int dst_h = drm_rect_height(&state->dst);
11766
11767 return (src_w != dst_w || src_h != dst_h);
11768}
11769
da20eabd
ML
11770int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11771 struct drm_plane_state *plane_state)
11772{
ab1d3a0e 11773 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11774 struct drm_crtc *crtc = crtc_state->crtc;
11775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11776 struct drm_plane *plane = plane_state->plane;
11777 struct drm_device *dev = crtc->dev;
ed4a6a7c 11778 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11779 struct intel_plane_state *old_plane_state =
11780 to_intel_plane_state(plane->state);
11781 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11782 bool mode_changed = needs_modeset(crtc_state);
11783 bool was_crtc_enabled = crtc->state->active;
11784 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11785 bool turn_off, turn_on, visible, was_visible;
11786 struct drm_framebuffer *fb = plane_state->fb;
11787
11788 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11789 plane->type != DRM_PLANE_TYPE_CURSOR) {
11790 ret = skl_update_scaler_plane(
11791 to_intel_crtc_state(crtc_state),
11792 to_intel_plane_state(plane_state));
11793 if (ret)
11794 return ret;
11795 }
11796
da20eabd
ML
11797 was_visible = old_plane_state->visible;
11798 visible = to_intel_plane_state(plane_state)->visible;
11799
11800 if (!was_crtc_enabled && WARN_ON(was_visible))
11801 was_visible = false;
11802
35c08f43
ML
11803 /*
11804 * Visibility is calculated as if the crtc was on, but
11805 * after scaler setup everything depends on it being off
11806 * when the crtc isn't active.
11807 */
11808 if (!is_crtc_enabled)
11809 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11810
11811 if (!was_visible && !visible)
11812 return 0;
11813
e8861675
ML
11814 if (fb != old_plane_state->base.fb)
11815 pipe_config->fb_changed = true;
11816
da20eabd
ML
11817 turn_off = was_visible && (!visible || mode_changed);
11818 turn_on = visible && (!was_visible || mode_changed);
11819
11820 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11821 plane->base.id, fb ? fb->base.id : -1);
11822
11823 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11824 plane->base.id, was_visible, visible,
11825 turn_off, turn_on, mode_changed);
11826
caed361d
VS
11827 if (turn_on) {
11828 pipe_config->update_wm_pre = true;
11829
11830 /* must disable cxsr around plane enable/disable */
11831 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11832 pipe_config->disable_cxsr = true;
11833 } else if (turn_off) {
11834 pipe_config->update_wm_post = true;
92826fcd 11835
852eb00d 11836 /* must disable cxsr around plane enable/disable */
e8861675 11837 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11838 pipe_config->disable_cxsr = true;
852eb00d 11839 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
11840 /* FIXME bollocks */
11841 pipe_config->update_wm_pre = true;
11842 pipe_config->update_wm_post = true;
852eb00d 11843 }
da20eabd 11844
ed4a6a7c 11845 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
11846 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11847 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
11848 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11849
8be6ca85 11850 if (visible || was_visible)
cd202f69 11851 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 11852
31ae71fc
ML
11853 /*
11854 * WaCxSRDisabledForSpriteScaling:ivb
11855 *
11856 * cstate->update_wm was already set above, so this flag will
11857 * take effect when we commit and program watermarks.
11858 */
11859 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11860 needs_scaling(to_intel_plane_state(plane_state)) &&
11861 !needs_scaling(old_plane_state))
11862 pipe_config->disable_lp_wm = true;
d21fbe87 11863
da20eabd
ML
11864 return 0;
11865}
11866
6d3a1ce7
ML
11867static bool encoders_cloneable(const struct intel_encoder *a,
11868 const struct intel_encoder *b)
11869{
11870 /* masks could be asymmetric, so check both ways */
11871 return a == b || (a->cloneable & (1 << b->type) &&
11872 b->cloneable & (1 << a->type));
11873}
11874
11875static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11876 struct intel_crtc *crtc,
11877 struct intel_encoder *encoder)
11878{
11879 struct intel_encoder *source_encoder;
11880 struct drm_connector *connector;
11881 struct drm_connector_state *connector_state;
11882 int i;
11883
11884 for_each_connector_in_state(state, connector, connector_state, i) {
11885 if (connector_state->crtc != &crtc->base)
11886 continue;
11887
11888 source_encoder =
11889 to_intel_encoder(connector_state->best_encoder);
11890 if (!encoders_cloneable(encoder, source_encoder))
11891 return false;
11892 }
11893
11894 return true;
11895}
11896
11897static bool check_encoder_cloning(struct drm_atomic_state *state,
11898 struct intel_crtc *crtc)
11899{
11900 struct intel_encoder *encoder;
11901 struct drm_connector *connector;
11902 struct drm_connector_state *connector_state;
11903 int i;
11904
11905 for_each_connector_in_state(state, connector, connector_state, i) {
11906 if (connector_state->crtc != &crtc->base)
11907 continue;
11908
11909 encoder = to_intel_encoder(connector_state->best_encoder);
11910 if (!check_single_encoder_cloning(state, crtc, encoder))
11911 return false;
11912 }
11913
11914 return true;
11915}
11916
11917static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11918 struct drm_crtc_state *crtc_state)
11919{
cf5a15be 11920 struct drm_device *dev = crtc->dev;
ad421372 11921 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11923 struct intel_crtc_state *pipe_config =
11924 to_intel_crtc_state(crtc_state);
6d3a1ce7 11925 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11926 int ret;
6d3a1ce7
ML
11927 bool mode_changed = needs_modeset(crtc_state);
11928
11929 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11930 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11931 return -EINVAL;
11932 }
11933
852eb00d 11934 if (mode_changed && !crtc_state->active)
caed361d 11935 pipe_config->update_wm_post = true;
eddfcbcd 11936
ad421372
ML
11937 if (mode_changed && crtc_state->enable &&
11938 dev_priv->display.crtc_compute_clock &&
8106ddbd 11939 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
11940 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11941 pipe_config);
11942 if (ret)
11943 return ret;
11944 }
11945
82cf435b
LL
11946 if (crtc_state->color_mgmt_changed) {
11947 ret = intel_color_check(crtc, crtc_state);
11948 if (ret)
11949 return ret;
11950 }
11951
e435d6e5 11952 ret = 0;
86c8bbbe 11953 if (dev_priv->display.compute_pipe_wm) {
e3bddded 11954 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
11955 if (ret) {
11956 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11957 return ret;
11958 }
11959 }
11960
11961 if (dev_priv->display.compute_intermediate_wm &&
11962 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11963 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11964 return 0;
11965
11966 /*
11967 * Calculate 'intermediate' watermarks that satisfy both the
11968 * old state and the new state. We can program these
11969 * immediately.
11970 */
11971 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11972 intel_crtc,
11973 pipe_config);
11974 if (ret) {
11975 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 11976 return ret;
ed4a6a7c 11977 }
86c8bbbe
MR
11978 }
11979
e435d6e5
ML
11980 if (INTEL_INFO(dev)->gen >= 9) {
11981 if (mode_changed)
11982 ret = skl_update_scaler_crtc(pipe_config);
11983
11984 if (!ret)
11985 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11986 pipe_config);
11987 }
11988
11989 return ret;
6d3a1ce7
ML
11990}
11991
65b38e0d 11992static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 11993 .mode_set_base_atomic = intel_pipe_set_base_atomic,
ea2c67bb
MR
11994 .atomic_begin = intel_begin_crtc_commit,
11995 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11996 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11997};
11998
d29b2f9d
ACO
11999static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12000{
12001 struct intel_connector *connector;
12002
12003 for_each_intel_connector(dev, connector) {
12004 if (connector->base.encoder) {
12005 connector->base.state->best_encoder =
12006 connector->base.encoder;
12007 connector->base.state->crtc =
12008 connector->base.encoder->crtc;
12009 } else {
12010 connector->base.state->best_encoder = NULL;
12011 connector->base.state->crtc = NULL;
12012 }
12013 }
12014}
12015
050f7aeb 12016static void
eba905b2 12017connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12018 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12019{
12020 int bpp = pipe_config->pipe_bpp;
12021
12022 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12023 connector->base.base.id,
c23cc417 12024 connector->base.name);
050f7aeb
DV
12025
12026 /* Don't use an invalid EDID bpc value */
12027 if (connector->base.display_info.bpc &&
12028 connector->base.display_info.bpc * 3 < bpp) {
12029 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12030 bpp, connector->base.display_info.bpc*3);
12031 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12032 }
12033
013dd9e0
JN
12034 /* Clamp bpp to default limit on screens without EDID 1.4 */
12035 if (connector->base.display_info.bpc == 0) {
12036 int type = connector->base.connector_type;
12037 int clamp_bpp = 24;
12038
12039 /* Fall back to 18 bpp when DP sink capability is unknown. */
12040 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12041 type == DRM_MODE_CONNECTOR_eDP)
12042 clamp_bpp = 18;
12043
12044 if (bpp > clamp_bpp) {
12045 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12046 bpp, clamp_bpp);
12047 pipe_config->pipe_bpp = clamp_bpp;
12048 }
050f7aeb
DV
12049 }
12050}
12051
4e53c2e0 12052static int
050f7aeb 12053compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12054 struct intel_crtc_state *pipe_config)
4e53c2e0 12055{
050f7aeb 12056 struct drm_device *dev = crtc->base.dev;
1486017f 12057 struct drm_atomic_state *state;
da3ced29
ACO
12058 struct drm_connector *connector;
12059 struct drm_connector_state *connector_state;
1486017f 12060 int bpp, i;
4e53c2e0 12061
666a4537 12062 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12063 bpp = 10*3;
d328c9d7
DV
12064 else if (INTEL_INFO(dev)->gen >= 5)
12065 bpp = 12*3;
12066 else
12067 bpp = 8*3;
12068
4e53c2e0 12069
4e53c2e0
DV
12070 pipe_config->pipe_bpp = bpp;
12071
1486017f
ACO
12072 state = pipe_config->base.state;
12073
4e53c2e0 12074 /* Clamp display bpp to EDID value */
da3ced29
ACO
12075 for_each_connector_in_state(state, connector, connector_state, i) {
12076 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12077 continue;
12078
da3ced29
ACO
12079 connected_sink_compute_bpp(to_intel_connector(connector),
12080 pipe_config);
4e53c2e0
DV
12081 }
12082
12083 return bpp;
12084}
12085
644db711
DV
12086static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12087{
12088 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12089 "type: 0x%x flags: 0x%x\n",
1342830c 12090 mode->crtc_clock,
644db711
DV
12091 mode->crtc_hdisplay, mode->crtc_hsync_start,
12092 mode->crtc_hsync_end, mode->crtc_htotal,
12093 mode->crtc_vdisplay, mode->crtc_vsync_start,
12094 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12095}
12096
c0b03411 12097static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12098 struct intel_crtc_state *pipe_config,
c0b03411
DV
12099 const char *context)
12100{
6a60cd87
CK
12101 struct drm_device *dev = crtc->base.dev;
12102 struct drm_plane *plane;
12103 struct intel_plane *intel_plane;
12104 struct intel_plane_state *state;
12105 struct drm_framebuffer *fb;
12106
12107 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12108 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12109
da205630 12110 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12111 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12112 pipe_config->pipe_bpp, pipe_config->dither);
12113 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12114 pipe_config->has_pch_encoder,
12115 pipe_config->fdi_lanes,
12116 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12117 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12118 pipe_config->fdi_m_n.tu);
90a6b7b0 12119 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12120 pipe_config->has_dp_encoder,
90a6b7b0 12121 pipe_config->lane_count,
eb14cb74
VS
12122 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12123 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12124 pipe_config->dp_m_n.tu);
b95af8be 12125
90a6b7b0 12126 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12127 pipe_config->has_dp_encoder,
90a6b7b0 12128 pipe_config->lane_count,
b95af8be
VK
12129 pipe_config->dp_m2_n2.gmch_m,
12130 pipe_config->dp_m2_n2.gmch_n,
12131 pipe_config->dp_m2_n2.link_m,
12132 pipe_config->dp_m2_n2.link_n,
12133 pipe_config->dp_m2_n2.tu);
12134
55072d19
DV
12135 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12136 pipe_config->has_audio,
12137 pipe_config->has_infoframe);
12138
c0b03411 12139 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12140 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12141 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12142 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12143 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12144 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12145 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12146 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12147 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12148 crtc->num_scalers,
12149 pipe_config->scaler_state.scaler_users,
12150 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12151 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12152 pipe_config->gmch_pfit.control,
12153 pipe_config->gmch_pfit.pgm_ratios,
12154 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12155 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12156 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12157 pipe_config->pch_pfit.size,
12158 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12159 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12160 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12161
415ff0f6 12162 if (IS_BROXTON(dev)) {
05712c15 12163 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12164 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12165 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12166 pipe_config->ddi_pll_sel,
12167 pipe_config->dpll_hw_state.ebb0,
05712c15 12168 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12169 pipe_config->dpll_hw_state.pll0,
12170 pipe_config->dpll_hw_state.pll1,
12171 pipe_config->dpll_hw_state.pll2,
12172 pipe_config->dpll_hw_state.pll3,
12173 pipe_config->dpll_hw_state.pll6,
12174 pipe_config->dpll_hw_state.pll8,
05712c15 12175 pipe_config->dpll_hw_state.pll9,
c8453338 12176 pipe_config->dpll_hw_state.pll10,
415ff0f6 12177 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12178 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12179 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12180 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12181 pipe_config->ddi_pll_sel,
12182 pipe_config->dpll_hw_state.ctrl1,
12183 pipe_config->dpll_hw_state.cfgcr1,
12184 pipe_config->dpll_hw_state.cfgcr2);
12185 } else if (HAS_DDI(dev)) {
1260f07e 12186 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12187 pipe_config->ddi_pll_sel,
00490c22
ML
12188 pipe_config->dpll_hw_state.wrpll,
12189 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12190 } else {
12191 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12192 "fp0: 0x%x, fp1: 0x%x\n",
12193 pipe_config->dpll_hw_state.dpll,
12194 pipe_config->dpll_hw_state.dpll_md,
12195 pipe_config->dpll_hw_state.fp0,
12196 pipe_config->dpll_hw_state.fp1);
12197 }
12198
6a60cd87
CK
12199 DRM_DEBUG_KMS("planes on this crtc\n");
12200 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12201 intel_plane = to_intel_plane(plane);
12202 if (intel_plane->pipe != crtc->pipe)
12203 continue;
12204
12205 state = to_intel_plane_state(plane->state);
12206 fb = state->base.fb;
12207 if (!fb) {
12208 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12209 "disabled, scaler_id = %d\n",
12210 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12211 plane->base.id, intel_plane->pipe,
12212 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12213 drm_plane_index(plane), state->scaler_id);
12214 continue;
12215 }
12216
12217 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12218 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12219 plane->base.id, intel_plane->pipe,
12220 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12221 drm_plane_index(plane));
12222 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12223 fb->base.id, fb->width, fb->height, fb->pixel_format);
12224 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12225 state->scaler_id,
12226 state->src.x1 >> 16, state->src.y1 >> 16,
12227 drm_rect_width(&state->src) >> 16,
12228 drm_rect_height(&state->src) >> 16,
12229 state->dst.x1, state->dst.y1,
12230 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12231 }
c0b03411
DV
12232}
12233
5448a00d 12234static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12235{
5448a00d 12236 struct drm_device *dev = state->dev;
da3ced29 12237 struct drm_connector *connector;
00f0b378
VS
12238 unsigned int used_ports = 0;
12239
12240 /*
12241 * Walk the connector list instead of the encoder
12242 * list to detect the problem on ddi platforms
12243 * where there's just one encoder per digital port.
12244 */
0bff4858
VS
12245 drm_for_each_connector(connector, dev) {
12246 struct drm_connector_state *connector_state;
12247 struct intel_encoder *encoder;
12248
12249 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12250 if (!connector_state)
12251 connector_state = connector->state;
12252
5448a00d 12253 if (!connector_state->best_encoder)
00f0b378
VS
12254 continue;
12255
5448a00d
ACO
12256 encoder = to_intel_encoder(connector_state->best_encoder);
12257
12258 WARN_ON(!connector_state->crtc);
00f0b378
VS
12259
12260 switch (encoder->type) {
12261 unsigned int port_mask;
12262 case INTEL_OUTPUT_UNKNOWN:
12263 if (WARN_ON(!HAS_DDI(dev)))
12264 break;
12265 case INTEL_OUTPUT_DISPLAYPORT:
12266 case INTEL_OUTPUT_HDMI:
12267 case INTEL_OUTPUT_EDP:
12268 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12269
12270 /* the same port mustn't appear more than once */
12271 if (used_ports & port_mask)
12272 return false;
12273
12274 used_ports |= port_mask;
12275 default:
12276 break;
12277 }
12278 }
12279
12280 return true;
12281}
12282
83a57153
ACO
12283static void
12284clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12285{
12286 struct drm_crtc_state tmp_state;
663a3640 12287 struct intel_crtc_scaler_state scaler_state;
4978cc93 12288 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12289 struct intel_shared_dpll *shared_dpll;
8504c74c 12290 uint32_t ddi_pll_sel;
c4e2d043 12291 bool force_thru;
83a57153 12292
7546a384
ACO
12293 /* FIXME: before the switch to atomic started, a new pipe_config was
12294 * kzalloc'd. Code that depends on any field being zero should be
12295 * fixed, so that the crtc_state can be safely duplicated. For now,
12296 * only fields that are know to not cause problems are preserved. */
12297
83a57153 12298 tmp_state = crtc_state->base;
663a3640 12299 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12300 shared_dpll = crtc_state->shared_dpll;
12301 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12302 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12303 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12304
83a57153 12305 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12306
83a57153 12307 crtc_state->base = tmp_state;
663a3640 12308 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12309 crtc_state->shared_dpll = shared_dpll;
12310 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12311 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12312 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12313}
12314
548ee15b 12315static int
b8cecdf5 12316intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12317 struct intel_crtc_state *pipe_config)
ee7b9f93 12318{
b359283a 12319 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12320 struct intel_encoder *encoder;
da3ced29 12321 struct drm_connector *connector;
0b901879 12322 struct drm_connector_state *connector_state;
d328c9d7 12323 int base_bpp, ret = -EINVAL;
0b901879 12324 int i;
e29c22c0 12325 bool retry = true;
ee7b9f93 12326
83a57153 12327 clear_intel_crtc_state(pipe_config);
7758a113 12328
e143a21c
DV
12329 pipe_config->cpu_transcoder =
12330 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12331
2960bc9c
ID
12332 /*
12333 * Sanitize sync polarity flags based on requested ones. If neither
12334 * positive or negative polarity is requested, treat this as meaning
12335 * negative polarity.
12336 */
2d112de7 12337 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12338 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12339 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12340
2d112de7 12341 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12342 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12343 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12344
d328c9d7
DV
12345 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12346 pipe_config);
12347 if (base_bpp < 0)
4e53c2e0
DV
12348 goto fail;
12349
e41a56be
VS
12350 /*
12351 * Determine the real pipe dimensions. Note that stereo modes can
12352 * increase the actual pipe size due to the frame doubling and
12353 * insertion of additional space for blanks between the frame. This
12354 * is stored in the crtc timings. We use the requested mode to do this
12355 * computation to clearly distinguish it from the adjusted mode, which
12356 * can be changed by the connectors in the below retry loop.
12357 */
2d112de7 12358 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12359 &pipe_config->pipe_src_w,
12360 &pipe_config->pipe_src_h);
e41a56be 12361
e29c22c0 12362encoder_retry:
ef1b460d 12363 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12364 pipe_config->port_clock = 0;
ef1b460d 12365 pipe_config->pixel_multiplier = 1;
ff9a6750 12366
135c81b8 12367 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12368 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12369 CRTC_STEREO_DOUBLE);
135c81b8 12370
7758a113
DV
12371 /* Pass our mode to the connectors and the CRTC to give them a chance to
12372 * adjust it according to limitations or connector properties, and also
12373 * a chance to reject the mode entirely.
47f1c6c9 12374 */
da3ced29 12375 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12376 if (connector_state->crtc != crtc)
7758a113 12377 continue;
7ae89233 12378
0b901879
ACO
12379 encoder = to_intel_encoder(connector_state->best_encoder);
12380
efea6e8e
DV
12381 if (!(encoder->compute_config(encoder, pipe_config))) {
12382 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12383 goto fail;
12384 }
ee7b9f93 12385 }
47f1c6c9 12386
ff9a6750
DV
12387 /* Set default port clock if not overwritten by the encoder. Needs to be
12388 * done afterwards in case the encoder adjusts the mode. */
12389 if (!pipe_config->port_clock)
2d112de7 12390 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12391 * pipe_config->pixel_multiplier;
ff9a6750 12392
a43f6e0f 12393 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12394 if (ret < 0) {
7758a113
DV
12395 DRM_DEBUG_KMS("CRTC fixup failed\n");
12396 goto fail;
ee7b9f93 12397 }
e29c22c0
DV
12398
12399 if (ret == RETRY) {
12400 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12401 ret = -EINVAL;
12402 goto fail;
12403 }
12404
12405 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12406 retry = false;
12407 goto encoder_retry;
12408 }
12409
e8fa4270
DV
12410 /* Dithering seems to not pass-through bits correctly when it should, so
12411 * only enable it on 6bpc panels. */
12412 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12413 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12414 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12415
7758a113 12416fail:
548ee15b 12417 return ret;
ee7b9f93 12418}
47f1c6c9 12419
ea9d758d 12420static void
4740b0f2 12421intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12422{
0a9ab303
ACO
12423 struct drm_crtc *crtc;
12424 struct drm_crtc_state *crtc_state;
8a75d157 12425 int i;
ea9d758d 12426
7668851f 12427 /* Double check state. */
8a75d157 12428 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12429 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12430
12431 /* Update hwmode for vblank functions */
12432 if (crtc->state->active)
12433 crtc->hwmode = crtc->state->adjusted_mode;
12434 else
12435 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12436
12437 /*
12438 * Update legacy state to satisfy fbc code. This can
12439 * be removed when fbc uses the atomic state.
12440 */
12441 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12442 struct drm_plane_state *plane_state = crtc->primary->state;
12443
12444 crtc->primary->fb = plane_state->fb;
12445 crtc->x = plane_state->src_x >> 16;
12446 crtc->y = plane_state->src_y >> 16;
12447 }
ea9d758d 12448 }
ea9d758d
DV
12449}
12450
3bd26263 12451static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12452{
3bd26263 12453 int diff;
f1f644dc
JB
12454
12455 if (clock1 == clock2)
12456 return true;
12457
12458 if (!clock1 || !clock2)
12459 return false;
12460
12461 diff = abs(clock1 - clock2);
12462
12463 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12464 return true;
12465
12466 return false;
12467}
12468
25c5b266
DV
12469#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12470 list_for_each_entry((intel_crtc), \
12471 &(dev)->mode_config.crtc_list, \
12472 base.head) \
95150bdf 12473 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12474
cfb23ed6
ML
12475static bool
12476intel_compare_m_n(unsigned int m, unsigned int n,
12477 unsigned int m2, unsigned int n2,
12478 bool exact)
12479{
12480 if (m == m2 && n == n2)
12481 return true;
12482
12483 if (exact || !m || !n || !m2 || !n2)
12484 return false;
12485
12486 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12487
31d10b57
ML
12488 if (n > n2) {
12489 while (n > n2) {
cfb23ed6
ML
12490 m2 <<= 1;
12491 n2 <<= 1;
12492 }
31d10b57
ML
12493 } else if (n < n2) {
12494 while (n < n2) {
cfb23ed6
ML
12495 m <<= 1;
12496 n <<= 1;
12497 }
12498 }
12499
31d10b57
ML
12500 if (n != n2)
12501 return false;
12502
12503 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12504}
12505
12506static bool
12507intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12508 struct intel_link_m_n *m2_n2,
12509 bool adjust)
12510{
12511 if (m_n->tu == m2_n2->tu &&
12512 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12513 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12514 intel_compare_m_n(m_n->link_m, m_n->link_n,
12515 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12516 if (adjust)
12517 *m2_n2 = *m_n;
12518
12519 return true;
12520 }
12521
12522 return false;
12523}
12524
0e8ffe1b 12525static bool
2fa2fe9a 12526intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12527 struct intel_crtc_state *current_config,
cfb23ed6
ML
12528 struct intel_crtc_state *pipe_config,
12529 bool adjust)
0e8ffe1b 12530{
cfb23ed6
ML
12531 bool ret = true;
12532
12533#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12534 do { \
12535 if (!adjust) \
12536 DRM_ERROR(fmt, ##__VA_ARGS__); \
12537 else \
12538 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12539 } while (0)
12540
66e985c0
DV
12541#define PIPE_CONF_CHECK_X(name) \
12542 if (current_config->name != pipe_config->name) { \
cfb23ed6 12543 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12544 "(expected 0x%08x, found 0x%08x)\n", \
12545 current_config->name, \
12546 pipe_config->name); \
cfb23ed6 12547 ret = false; \
66e985c0
DV
12548 }
12549
08a24034
DV
12550#define PIPE_CONF_CHECK_I(name) \
12551 if (current_config->name != pipe_config->name) { \
cfb23ed6 12552 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12553 "(expected %i, found %i)\n", \
12554 current_config->name, \
12555 pipe_config->name); \
cfb23ed6
ML
12556 ret = false; \
12557 }
12558
8106ddbd
ACO
12559#define PIPE_CONF_CHECK_P(name) \
12560 if (current_config->name != pipe_config->name) { \
12561 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12562 "(expected %p, found %p)\n", \
12563 current_config->name, \
12564 pipe_config->name); \
12565 ret = false; \
12566 }
12567
cfb23ed6
ML
12568#define PIPE_CONF_CHECK_M_N(name) \
12569 if (!intel_compare_link_m_n(&current_config->name, \
12570 &pipe_config->name,\
12571 adjust)) { \
12572 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12573 "(expected tu %i gmch %i/%i link %i/%i, " \
12574 "found tu %i, gmch %i/%i link %i/%i)\n", \
12575 current_config->name.tu, \
12576 current_config->name.gmch_m, \
12577 current_config->name.gmch_n, \
12578 current_config->name.link_m, \
12579 current_config->name.link_n, \
12580 pipe_config->name.tu, \
12581 pipe_config->name.gmch_m, \
12582 pipe_config->name.gmch_n, \
12583 pipe_config->name.link_m, \
12584 pipe_config->name.link_n); \
12585 ret = false; \
12586 }
12587
55c561a7
DV
12588/* This is required for BDW+ where there is only one set of registers for
12589 * switching between high and low RR.
12590 * This macro can be used whenever a comparison has to be made between one
12591 * hw state and multiple sw state variables.
12592 */
cfb23ed6
ML
12593#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12594 if (!intel_compare_link_m_n(&current_config->name, \
12595 &pipe_config->name, adjust) && \
12596 !intel_compare_link_m_n(&current_config->alt_name, \
12597 &pipe_config->name, adjust)) { \
12598 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12599 "(expected tu %i gmch %i/%i link %i/%i, " \
12600 "or tu %i gmch %i/%i link %i/%i, " \
12601 "found tu %i, gmch %i/%i link %i/%i)\n", \
12602 current_config->name.tu, \
12603 current_config->name.gmch_m, \
12604 current_config->name.gmch_n, \
12605 current_config->name.link_m, \
12606 current_config->name.link_n, \
12607 current_config->alt_name.tu, \
12608 current_config->alt_name.gmch_m, \
12609 current_config->alt_name.gmch_n, \
12610 current_config->alt_name.link_m, \
12611 current_config->alt_name.link_n, \
12612 pipe_config->name.tu, \
12613 pipe_config->name.gmch_m, \
12614 pipe_config->name.gmch_n, \
12615 pipe_config->name.link_m, \
12616 pipe_config->name.link_n); \
12617 ret = false; \
88adfff1
DV
12618 }
12619
1bd1bd80
DV
12620#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12621 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12622 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12623 "(expected %i, found %i)\n", \
12624 current_config->name & (mask), \
12625 pipe_config->name & (mask)); \
cfb23ed6 12626 ret = false; \
1bd1bd80
DV
12627 }
12628
5e550656
VS
12629#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12630 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12631 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12632 "(expected %i, found %i)\n", \
12633 current_config->name, \
12634 pipe_config->name); \
cfb23ed6 12635 ret = false; \
5e550656
VS
12636 }
12637
bb760063
DV
12638#define PIPE_CONF_QUIRK(quirk) \
12639 ((current_config->quirks | pipe_config->quirks) & (quirk))
12640
eccb140b
DV
12641 PIPE_CONF_CHECK_I(cpu_transcoder);
12642
08a24034
DV
12643 PIPE_CONF_CHECK_I(has_pch_encoder);
12644 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12645 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12646
eb14cb74 12647 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12648 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12649
12650 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12651 PIPE_CONF_CHECK_M_N(dp_m_n);
12652
cfb23ed6
ML
12653 if (current_config->has_drrs)
12654 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12655 } else
12656 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12657
a65347ba
JN
12658 PIPE_CONF_CHECK_I(has_dsi_encoder);
12659
2d112de7
ACO
12660 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12661 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12662 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12663 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12664 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12665 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12666
2d112de7
ACO
12667 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12668 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12669 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12670 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12671 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12672 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12673
c93f54cf 12674 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12675 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12676 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12677 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12678 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12679 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12680
9ed109a7
DV
12681 PIPE_CONF_CHECK_I(has_audio);
12682
2d112de7 12683 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12684 DRM_MODE_FLAG_INTERLACE);
12685
bb760063 12686 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12687 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12688 DRM_MODE_FLAG_PHSYNC);
2d112de7 12689 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12690 DRM_MODE_FLAG_NHSYNC);
2d112de7 12691 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12692 DRM_MODE_FLAG_PVSYNC);
2d112de7 12693 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12694 DRM_MODE_FLAG_NVSYNC);
12695 }
045ac3b5 12696
333b8ca8 12697 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12698 /* pfit ratios are autocomputed by the hw on gen4+ */
12699 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 12700 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 12701 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12702
bfd16b2a
ML
12703 if (!adjust) {
12704 PIPE_CONF_CHECK_I(pipe_src_w);
12705 PIPE_CONF_CHECK_I(pipe_src_h);
12706
12707 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12708 if (current_config->pch_pfit.enabled) {
12709 PIPE_CONF_CHECK_X(pch_pfit.pos);
12710 PIPE_CONF_CHECK_X(pch_pfit.size);
12711 }
2fa2fe9a 12712
7aefe2b5
ML
12713 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12714 }
a1b2278e 12715
e59150dc
JB
12716 /* BDW+ don't expose a synchronous way to read the state */
12717 if (IS_HASWELL(dev))
12718 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12719
282740f7
VS
12720 PIPE_CONF_CHECK_I(double_wide);
12721
26804afd
DV
12722 PIPE_CONF_CHECK_X(ddi_pll_sel);
12723
8106ddbd 12724 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12725 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12726 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12727 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12728 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12729 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12730 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12731 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12732 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12733 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12734
42571aef
VS
12735 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12736 PIPE_CONF_CHECK_I(pipe_bpp);
12737
2d112de7 12738 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12739 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12740
66e985c0 12741#undef PIPE_CONF_CHECK_X
08a24034 12742#undef PIPE_CONF_CHECK_I
8106ddbd 12743#undef PIPE_CONF_CHECK_P
1bd1bd80 12744#undef PIPE_CONF_CHECK_FLAGS
5e550656 12745#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12746#undef PIPE_CONF_QUIRK
cfb23ed6 12747#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12748
cfb23ed6 12749 return ret;
0e8ffe1b
DV
12750}
12751
e3b247da
VS
12752static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12753 const struct intel_crtc_state *pipe_config)
12754{
12755 if (pipe_config->has_pch_encoder) {
21a727b3 12756 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12757 &pipe_config->fdi_m_n);
12758 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12759
12760 /*
12761 * FDI already provided one idea for the dotclock.
12762 * Yell if the encoder disagrees.
12763 */
12764 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12765 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12766 fdi_dotclock, dotclock);
12767 }
12768}
12769
c0ead703
ML
12770static void verify_wm_state(struct drm_crtc *crtc,
12771 struct drm_crtc_state *new_state)
08db6652 12772{
e7c84544 12773 struct drm_device *dev = crtc->dev;
08db6652
DL
12774 struct drm_i915_private *dev_priv = dev->dev_private;
12775 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
12776 struct skl_ddb_entry *hw_entry, *sw_entry;
12777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12778 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
12779 int plane;
12780
e7c84544 12781 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
12782 return;
12783
12784 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12785 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12786
e7c84544
ML
12787 /* planes */
12788 for_each_plane(dev_priv, pipe, plane) {
12789 hw_entry = &hw_ddb.plane[pipe][plane];
12790 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 12791
e7c84544 12792 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
12793 continue;
12794
e7c84544
ML
12795 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12796 "(expected (%u,%u), found (%u,%u))\n",
12797 pipe_name(pipe), plane + 1,
12798 sw_entry->start, sw_entry->end,
12799 hw_entry->start, hw_entry->end);
12800 }
08db6652 12801
e7c84544
ML
12802 /* cursor */
12803 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12804 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652 12805
e7c84544 12806 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
08db6652
DL
12807 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12808 "(expected (%u,%u), found (%u,%u))\n",
12809 pipe_name(pipe),
12810 sw_entry->start, sw_entry->end,
12811 hw_entry->start, hw_entry->end);
12812 }
12813}
12814
91d1b4bd 12815static void
c0ead703 12816verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 12817{
35dd3c64 12818 struct drm_connector *connector;
8af6cf88 12819
e7c84544 12820 drm_for_each_connector(connector, dev) {
35dd3c64
ML
12821 struct drm_encoder *encoder = connector->encoder;
12822 struct drm_connector_state *state = connector->state;
ad3c558f 12823
e7c84544
ML
12824 if (state->crtc != crtc)
12825 continue;
12826
c0ead703 12827 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 12828
ad3c558f 12829 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12830 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12831 }
91d1b4bd
DV
12832}
12833
12834static void
c0ead703 12835verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
12836{
12837 struct intel_encoder *encoder;
12838 struct intel_connector *connector;
8af6cf88 12839
b2784e15 12840 for_each_intel_encoder(dev, encoder) {
8af6cf88 12841 bool enabled = false;
4d20cd86 12842 enum pipe pipe;
8af6cf88
DV
12843
12844 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12845 encoder->base.base.id,
8e329a03 12846 encoder->base.name);
8af6cf88 12847
3a3371ff 12848 for_each_intel_connector(dev, connector) {
4d20cd86 12849 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12850 continue;
12851 enabled = true;
ad3c558f
ML
12852
12853 I915_STATE_WARN(connector->base.state->crtc !=
12854 encoder->base.crtc,
12855 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12856 }
0e32b39c 12857
e2c719b7 12858 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12859 "encoder's enabled state mismatch "
12860 "(expected %i, found %i)\n",
12861 !!encoder->base.crtc, enabled);
7c60d198
ML
12862
12863 if (!encoder->base.crtc) {
4d20cd86 12864 bool active;
7c60d198 12865
4d20cd86
ML
12866 active = encoder->get_hw_state(encoder, &pipe);
12867 I915_STATE_WARN(active,
12868 "encoder detached but still enabled on pipe %c.\n",
12869 pipe_name(pipe));
7c60d198 12870 }
8af6cf88 12871 }
91d1b4bd
DV
12872}
12873
12874static void
c0ead703
ML
12875verify_crtc_state(struct drm_crtc *crtc,
12876 struct drm_crtc_state *old_crtc_state,
12877 struct drm_crtc_state *new_crtc_state)
91d1b4bd 12878{
e7c84544 12879 struct drm_device *dev = crtc->dev;
fbee40df 12880 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12881 struct intel_encoder *encoder;
e7c84544
ML
12882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12883 struct intel_crtc_state *pipe_config, *sw_config;
12884 struct drm_atomic_state *old_state;
12885 bool active;
045ac3b5 12886
e7c84544
ML
12887 old_state = old_crtc_state->state;
12888 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12889 pipe_config = to_intel_crtc_state(old_crtc_state);
12890 memset(pipe_config, 0, sizeof(*pipe_config));
12891 pipe_config->base.crtc = crtc;
12892 pipe_config->base.state = old_state;
8af6cf88 12893
e7c84544 12894 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
8af6cf88 12895
e7c84544 12896 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 12897
e7c84544
ML
12898 /* hw state is inconsistent with the pipe quirk */
12899 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12900 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12901 active = new_crtc_state->active;
6c49f241 12902
e7c84544
ML
12903 I915_STATE_WARN(new_crtc_state->active != active,
12904 "crtc active state doesn't match with hw state "
12905 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 12906
e7c84544
ML
12907 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12908 "transitional active state does not match atomic hw state "
12909 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 12910
e7c84544
ML
12911 for_each_encoder_on_crtc(dev, crtc, encoder) {
12912 enum pipe pipe;
4d20cd86 12913
e7c84544
ML
12914 active = encoder->get_hw_state(encoder, &pipe);
12915 I915_STATE_WARN(active != new_crtc_state->active,
12916 "[ENCODER:%i] active %i with crtc active %i\n",
12917 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 12918
e7c84544
ML
12919 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12920 "Encoder connected to wrong pipe %c\n",
12921 pipe_name(pipe));
4d20cd86 12922
e7c84544
ML
12923 if (active)
12924 encoder->get_config(encoder, pipe_config);
12925 }
53d9f4e9 12926
e7c84544
ML
12927 if (!new_crtc_state->active)
12928 return;
cfb23ed6 12929
e7c84544 12930 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 12931
e7c84544
ML
12932 sw_config = to_intel_crtc_state(crtc->state);
12933 if (!intel_pipe_config_compare(dev, sw_config,
12934 pipe_config, false)) {
12935 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12936 intel_dump_pipe_config(intel_crtc, pipe_config,
12937 "[hw state]");
12938 intel_dump_pipe_config(intel_crtc, sw_config,
12939 "[sw state]");
8af6cf88
DV
12940 }
12941}
12942
91d1b4bd 12943static void
c0ead703
ML
12944verify_single_dpll_state(struct drm_i915_private *dev_priv,
12945 struct intel_shared_dpll *pll,
12946 struct drm_crtc *crtc,
12947 struct drm_crtc_state *new_state)
91d1b4bd 12948{
91d1b4bd 12949 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
12950 unsigned crtc_mask;
12951 bool active;
5358901f 12952
e7c84544 12953 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 12954
e7c84544 12955 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 12956
e7c84544 12957 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 12958
e7c84544
ML
12959 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12960 I915_STATE_WARN(!pll->on && pll->active_mask,
12961 "pll in active use but not on in sw tracking\n");
12962 I915_STATE_WARN(pll->on && !pll->active_mask,
12963 "pll is on but not used by any active crtc\n");
12964 I915_STATE_WARN(pll->on != active,
12965 "pll on state mismatch (expected %i, found %i)\n",
12966 pll->on, active);
12967 }
5358901f 12968
e7c84544 12969 if (!crtc) {
2dd66ebd 12970 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
12971 "more active pll users than references: %x vs %x\n",
12972 pll->active_mask, pll->config.crtc_mask);
5358901f 12973
e7c84544
ML
12974 return;
12975 }
12976
12977 crtc_mask = 1 << drm_crtc_index(crtc);
12978
12979 if (new_state->active)
12980 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12981 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12982 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12983 else
12984 I915_STATE_WARN(pll->active_mask & crtc_mask,
12985 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12986 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 12987
e7c84544
ML
12988 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
12989 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
12990 crtc_mask, pll->config.crtc_mask);
66e985c0 12991
e7c84544
ML
12992 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
12993 &dpll_hw_state,
12994 sizeof(dpll_hw_state)),
12995 "pll hw state mismatch\n");
12996}
12997
12998static void
c0ead703
ML
12999verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13000 struct drm_crtc_state *old_crtc_state,
13001 struct drm_crtc_state *new_crtc_state)
e7c84544
ML
13002{
13003 struct drm_i915_private *dev_priv = dev->dev_private;
13004 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13005 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13006
13007 if (new_state->shared_dpll)
c0ead703 13008 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13009
13010 if (old_state->shared_dpll &&
13011 old_state->shared_dpll != new_state->shared_dpll) {
13012 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13013 struct intel_shared_dpll *pll = old_state->shared_dpll;
13014
13015 I915_STATE_WARN(pll->active_mask & crtc_mask,
13016 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13017 pipe_name(drm_crtc_index(crtc)));
13018 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13019 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13020 pipe_name(drm_crtc_index(crtc)));
5358901f 13021 }
8af6cf88
DV
13022}
13023
e7c84544 13024static void
c0ead703 13025intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13026 struct drm_crtc_state *old_state,
13027 struct drm_crtc_state *new_state)
13028{
13029 if (!needs_modeset(new_state) &&
13030 !to_intel_crtc_state(new_state)->update_pipe)
13031 return;
13032
c0ead703
ML
13033 verify_wm_state(crtc, new_state);
13034 verify_connector_state(crtc->dev, crtc);
13035 verify_crtc_state(crtc, old_state, new_state);
13036 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13037}
13038
13039static void
c0ead703 13040verify_disabled_dpll_state(struct drm_device *dev)
e7c84544
ML
13041{
13042 struct drm_i915_private *dev_priv = dev->dev_private;
13043 int i;
13044
13045 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13046 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13047}
13048
13049static void
c0ead703 13050intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13051{
c0ead703
ML
13052 verify_encoder_state(dev);
13053 verify_connector_state(dev, NULL);
13054 verify_disabled_dpll_state(dev);
e7c84544
ML
13055}
13056
80715b2f
VS
13057static void update_scanline_offset(struct intel_crtc *crtc)
13058{
13059 struct drm_device *dev = crtc->base.dev;
13060
13061 /*
13062 * The scanline counter increments at the leading edge of hsync.
13063 *
13064 * On most platforms it starts counting from vtotal-1 on the
13065 * first active line. That means the scanline counter value is
13066 * always one less than what we would expect. Ie. just after
13067 * start of vblank, which also occurs at start of hsync (on the
13068 * last active line), the scanline counter will read vblank_start-1.
13069 *
13070 * On gen2 the scanline counter starts counting from 1 instead
13071 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13072 * to keep the value positive), instead of adding one.
13073 *
13074 * On HSW+ the behaviour of the scanline counter depends on the output
13075 * type. For DP ports it behaves like most other platforms, but on HDMI
13076 * there's an extra 1 line difference. So we need to add two instead of
13077 * one to the value.
13078 */
13079 if (IS_GEN2(dev)) {
124abe07 13080 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13081 int vtotal;
13082
124abe07
VS
13083 vtotal = adjusted_mode->crtc_vtotal;
13084 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13085 vtotal /= 2;
13086
13087 crtc->scanline_offset = vtotal - 1;
13088 } else if (HAS_DDI(dev) &&
409ee761 13089 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13090 crtc->scanline_offset = 2;
13091 } else
13092 crtc->scanline_offset = 1;
13093}
13094
ad421372 13095static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13096{
225da59b 13097 struct drm_device *dev = state->dev;
ed6739ef 13098 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13099 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13100 struct drm_crtc *crtc;
13101 struct drm_crtc_state *crtc_state;
0a9ab303 13102 int i;
ed6739ef
ACO
13103
13104 if (!dev_priv->display.crtc_compute_clock)
ad421372 13105 return;
ed6739ef 13106
0a9ab303 13107 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13109 struct intel_shared_dpll *old_dpll =
13110 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13111
fb1a38a9 13112 if (!needs_modeset(crtc_state))
225da59b
ACO
13113 continue;
13114
8106ddbd 13115 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13116
8106ddbd 13117 if (!old_dpll)
fb1a38a9 13118 continue;
0a9ab303 13119
ad421372
ML
13120 if (!shared_dpll)
13121 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13122
8106ddbd 13123 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13124 }
ed6739ef
ACO
13125}
13126
99d736a2
ML
13127/*
13128 * This implements the workaround described in the "notes" section of the mode
13129 * set sequence documentation. When going from no pipes or single pipe to
13130 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13131 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13132 */
13133static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13134{
13135 struct drm_crtc_state *crtc_state;
13136 struct intel_crtc *intel_crtc;
13137 struct drm_crtc *crtc;
13138 struct intel_crtc_state *first_crtc_state = NULL;
13139 struct intel_crtc_state *other_crtc_state = NULL;
13140 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13141 int i;
13142
13143 /* look at all crtc's that are going to be enabled in during modeset */
13144 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13145 intel_crtc = to_intel_crtc(crtc);
13146
13147 if (!crtc_state->active || !needs_modeset(crtc_state))
13148 continue;
13149
13150 if (first_crtc_state) {
13151 other_crtc_state = to_intel_crtc_state(crtc_state);
13152 break;
13153 } else {
13154 first_crtc_state = to_intel_crtc_state(crtc_state);
13155 first_pipe = intel_crtc->pipe;
13156 }
13157 }
13158
13159 /* No workaround needed? */
13160 if (!first_crtc_state)
13161 return 0;
13162
13163 /* w/a possibly needed, check how many crtc's are already enabled. */
13164 for_each_intel_crtc(state->dev, intel_crtc) {
13165 struct intel_crtc_state *pipe_config;
13166
13167 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13168 if (IS_ERR(pipe_config))
13169 return PTR_ERR(pipe_config);
13170
13171 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13172
13173 if (!pipe_config->base.active ||
13174 needs_modeset(&pipe_config->base))
13175 continue;
13176
13177 /* 2 or more enabled crtcs means no need for w/a */
13178 if (enabled_pipe != INVALID_PIPE)
13179 return 0;
13180
13181 enabled_pipe = intel_crtc->pipe;
13182 }
13183
13184 if (enabled_pipe != INVALID_PIPE)
13185 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13186 else if (other_crtc_state)
13187 other_crtc_state->hsw_workaround_pipe = first_pipe;
13188
13189 return 0;
13190}
13191
27c329ed
ML
13192static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13193{
13194 struct drm_crtc *crtc;
13195 struct drm_crtc_state *crtc_state;
13196 int ret = 0;
13197
13198 /* add all active pipes to the state */
13199 for_each_crtc(state->dev, crtc) {
13200 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13201 if (IS_ERR(crtc_state))
13202 return PTR_ERR(crtc_state);
13203
13204 if (!crtc_state->active || needs_modeset(crtc_state))
13205 continue;
13206
13207 crtc_state->mode_changed = true;
13208
13209 ret = drm_atomic_add_affected_connectors(state, crtc);
13210 if (ret)
13211 break;
13212
13213 ret = drm_atomic_add_affected_planes(state, crtc);
13214 if (ret)
13215 break;
13216 }
13217
13218 return ret;
13219}
13220
c347a676 13221static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13222{
565602d7
ML
13223 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13224 struct drm_i915_private *dev_priv = state->dev->dev_private;
13225 struct drm_crtc *crtc;
13226 struct drm_crtc_state *crtc_state;
13227 int ret = 0, i;
054518dd 13228
b359283a
ML
13229 if (!check_digital_port_conflicts(state)) {
13230 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13231 return -EINVAL;
13232 }
13233
565602d7
ML
13234 intel_state->modeset = true;
13235 intel_state->active_crtcs = dev_priv->active_crtcs;
13236
13237 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13238 if (crtc_state->active)
13239 intel_state->active_crtcs |= 1 << i;
13240 else
13241 intel_state->active_crtcs &= ~(1 << i);
13242 }
13243
054518dd
ACO
13244 /*
13245 * See if the config requires any additional preparation, e.g.
13246 * to adjust global state with pipes off. We need to do this
13247 * here so we can get the modeset_pipe updated config for the new
13248 * mode set on this crtc. For other crtcs we need to use the
13249 * adjusted_mode bits in the crtc directly.
13250 */
27c329ed 13251 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13252 ret = dev_priv->display.modeset_calc_cdclk(state);
13253
1a617b77 13254 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13255 ret = intel_modeset_all_pipes(state);
13256
13257 if (ret < 0)
054518dd 13258 return ret;
e8788cbc
ML
13259
13260 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13261 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13262 } else
1a617b77 13263 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13264
ad421372 13265 intel_modeset_clear_plls(state);
054518dd 13266
565602d7 13267 if (IS_HASWELL(dev_priv))
ad421372 13268 return haswell_mode_set_planes_workaround(state);
99d736a2 13269
ad421372 13270 return 0;
c347a676
ACO
13271}
13272
aa363136
MR
13273/*
13274 * Handle calculation of various watermark data at the end of the atomic check
13275 * phase. The code here should be run after the per-crtc and per-plane 'check'
13276 * handlers to ensure that all derived state has been updated.
13277 */
13278static void calc_watermark_data(struct drm_atomic_state *state)
13279{
13280 struct drm_device *dev = state->dev;
13281 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13282 struct drm_crtc *crtc;
13283 struct drm_crtc_state *cstate;
13284 struct drm_plane *plane;
13285 struct drm_plane_state *pstate;
13286
13287 /*
13288 * Calculate watermark configuration details now that derived
13289 * plane/crtc state is all properly updated.
13290 */
13291 drm_for_each_crtc(crtc, dev) {
13292 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13293 crtc->state;
13294
13295 if (cstate->active)
13296 intel_state->wm_config.num_pipes_active++;
13297 }
13298 drm_for_each_legacy_plane(plane, dev) {
13299 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13300 plane->state;
13301
13302 if (!to_intel_plane_state(pstate)->visible)
13303 continue;
13304
13305 intel_state->wm_config.sprites_enabled = true;
13306 if (pstate->crtc_w != pstate->src_w >> 16 ||
13307 pstate->crtc_h != pstate->src_h >> 16)
13308 intel_state->wm_config.sprites_scaled = true;
13309 }
13310}
13311
74c090b1
ML
13312/**
13313 * intel_atomic_check - validate state object
13314 * @dev: drm device
13315 * @state: state to validate
13316 */
13317static int intel_atomic_check(struct drm_device *dev,
13318 struct drm_atomic_state *state)
c347a676 13319{
dd8b3bdb 13320 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13321 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13322 struct drm_crtc *crtc;
13323 struct drm_crtc_state *crtc_state;
13324 int ret, i;
61333b60 13325 bool any_ms = false;
c347a676 13326
74c090b1 13327 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13328 if (ret)
13329 return ret;
13330
c347a676 13331 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13332 struct intel_crtc_state *pipe_config =
13333 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13334
13335 /* Catch I915_MODE_FLAG_INHERITED */
13336 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13337 crtc_state->mode_changed = true;
cfb23ed6 13338
61333b60
ML
13339 if (!crtc_state->enable) {
13340 if (needs_modeset(crtc_state))
13341 any_ms = true;
c347a676 13342 continue;
61333b60 13343 }
c347a676 13344
26495481 13345 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13346 continue;
13347
26495481
DV
13348 /* FIXME: For only active_changed we shouldn't need to do any
13349 * state recomputation at all. */
13350
1ed51de9
DV
13351 ret = drm_atomic_add_affected_connectors(state, crtc);
13352 if (ret)
13353 return ret;
b359283a 13354
cfb23ed6 13355 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13356 if (ret)
13357 return ret;
13358
73831236 13359 if (i915.fastboot &&
dd8b3bdb 13360 intel_pipe_config_compare(dev,
cfb23ed6 13361 to_intel_crtc_state(crtc->state),
1ed51de9 13362 pipe_config, true)) {
26495481 13363 crtc_state->mode_changed = false;
bfd16b2a 13364 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13365 }
13366
13367 if (needs_modeset(crtc_state)) {
13368 any_ms = true;
cfb23ed6
ML
13369
13370 ret = drm_atomic_add_affected_planes(state, crtc);
13371 if (ret)
13372 return ret;
13373 }
61333b60 13374
26495481
DV
13375 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13376 needs_modeset(crtc_state) ?
13377 "[modeset]" : "[fastset]");
c347a676
ACO
13378 }
13379
61333b60
ML
13380 if (any_ms) {
13381 ret = intel_modeset_checks(state);
13382
13383 if (ret)
13384 return ret;
27c329ed 13385 } else
dd8b3bdb 13386 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13387
dd8b3bdb 13388 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13389 if (ret)
13390 return ret;
13391
f51be2e0 13392 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13393 calc_watermark_data(state);
13394
13395 return 0;
054518dd
ACO
13396}
13397
5008e874
ML
13398static int intel_atomic_prepare_commit(struct drm_device *dev,
13399 struct drm_atomic_state *state,
13400 bool async)
13401{
7580d774
ML
13402 struct drm_i915_private *dev_priv = dev->dev_private;
13403 struct drm_plane_state *plane_state;
5008e874 13404 struct drm_crtc_state *crtc_state;
7580d774 13405 struct drm_plane *plane;
5008e874
ML
13406 struct drm_crtc *crtc;
13407 int i, ret;
13408
13409 if (async) {
13410 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13411 return -EINVAL;
13412 }
13413
13414 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13415 ret = intel_crtc_wait_for_pending_flips(crtc);
13416 if (ret)
13417 return ret;
7580d774
ML
13418
13419 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13420 flush_workqueue(dev_priv->wq);
5008e874
ML
13421 }
13422
f935675f
ML
13423 ret = mutex_lock_interruptible(&dev->struct_mutex);
13424 if (ret)
13425 return ret;
13426
5008e874 13427 ret = drm_atomic_helper_prepare_planes(dev, state);
c19ae989 13428 if (!ret && !async && !i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
7580d774
ML
13429 u32 reset_counter;
13430
c19ae989 13431 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
7580d774
ML
13432 mutex_unlock(&dev->struct_mutex);
13433
13434 for_each_plane_in_state(state, plane, plane_state, i) {
13435 struct intel_plane_state *intel_plane_state =
13436 to_intel_plane_state(plane_state);
13437
13438 if (!intel_plane_state->wait_req)
13439 continue;
13440
13441 ret = __i915_wait_request(intel_plane_state->wait_req,
13442 reset_counter, true,
13443 NULL, NULL);
13444
13445 /* Swallow -EIO errors to allow updates during hw lockup. */
13446 if (ret == -EIO)
13447 ret = 0;
13448
13449 if (ret)
13450 break;
13451 }
13452
13453 if (!ret)
13454 return 0;
13455
13456 mutex_lock(&dev->struct_mutex);
13457 drm_atomic_helper_cleanup_planes(dev, state);
13458 }
5008e874 13459
f935675f 13460 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13461 return ret;
13462}
13463
e8861675
ML
13464static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13465 struct drm_i915_private *dev_priv,
13466 unsigned crtc_mask)
13467{
13468 unsigned last_vblank_count[I915_MAX_PIPES];
13469 enum pipe pipe;
13470 int ret;
13471
13472 if (!crtc_mask)
13473 return;
13474
13475 for_each_pipe(dev_priv, pipe) {
13476 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13477
13478 if (!((1 << pipe) & crtc_mask))
13479 continue;
13480
13481 ret = drm_crtc_vblank_get(crtc);
13482 if (WARN_ON(ret != 0)) {
13483 crtc_mask &= ~(1 << pipe);
13484 continue;
13485 }
13486
13487 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13488 }
13489
13490 for_each_pipe(dev_priv, pipe) {
13491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13492 long lret;
13493
13494 if (!((1 << pipe) & crtc_mask))
13495 continue;
13496
13497 lret = wait_event_timeout(dev->vblank[pipe].queue,
13498 last_vblank_count[pipe] !=
13499 drm_crtc_vblank_count(crtc),
13500 msecs_to_jiffies(50));
13501
13502 WARN_ON(!lret);
13503
13504 drm_crtc_vblank_put(crtc);
13505 }
13506}
13507
13508static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13509{
13510 /* fb updated, need to unpin old fb */
13511 if (crtc_state->fb_changed)
13512 return true;
13513
13514 /* wm changes, need vblank before final wm's */
caed361d 13515 if (crtc_state->update_wm_post)
e8861675
ML
13516 return true;
13517
13518 /*
13519 * cxsr is re-enabled after vblank.
caed361d 13520 * This is already handled by crtc_state->update_wm_post,
e8861675
ML
13521 * but added for clarity.
13522 */
13523 if (crtc_state->disable_cxsr)
13524 return true;
13525
13526 return false;
13527}
13528
74c090b1
ML
13529/**
13530 * intel_atomic_commit - commit validated state object
13531 * @dev: DRM device
13532 * @state: the top-level driver state object
13533 * @async: asynchronous commit
13534 *
13535 * This function commits a top-level state object that has been validated
13536 * with drm_atomic_helper_check().
13537 *
13538 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13539 * we can only handle plane-related operations and do not yet support
13540 * asynchronous commit.
13541 *
13542 * RETURNS
13543 * Zero for success or -errno.
13544 */
13545static int intel_atomic_commit(struct drm_device *dev,
13546 struct drm_atomic_state *state,
13547 bool async)
a6778b3c 13548{
565602d7 13549 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13550 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13551 struct drm_crtc_state *old_crtc_state;
7580d774 13552 struct drm_crtc *crtc;
ed4a6a7c 13553 struct intel_crtc_state *intel_cstate;
565602d7
ML
13554 int ret = 0, i;
13555 bool hw_check = intel_state->modeset;
33c8df89 13556 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13557 unsigned crtc_vblank_mask = 0;
a6778b3c 13558
5008e874 13559 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13560 if (ret) {
13561 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13562 return ret;
7580d774 13563 }
d4afb8cc 13564
1c5e19f8 13565 drm_atomic_helper_swap_state(dev, state);
a1475e77
ML
13566 dev_priv->wm.config = intel_state->wm_config;
13567 intel_shared_dpll_commit(state);
1c5e19f8 13568
565602d7
ML
13569 if (intel_state->modeset) {
13570 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13571 sizeof(intel_state->min_pixclk));
13572 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13573 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13574
13575 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13576 }
13577
29ceb0e6 13578 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13580
33c8df89
ML
13581 if (needs_modeset(crtc->state) ||
13582 to_intel_crtc_state(crtc->state)->update_pipe) {
13583 hw_check = true;
13584
13585 put_domains[to_intel_crtc(crtc)->pipe] =
13586 modeset_get_crtc_power_domains(crtc,
13587 to_intel_crtc_state(crtc->state));
13588 }
13589
61333b60
ML
13590 if (!needs_modeset(crtc->state))
13591 continue;
13592
29ceb0e6 13593 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13594
29ceb0e6
VS
13595 if (old_crtc_state->active) {
13596 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13597 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13598 intel_crtc->active = false;
58f9c0bc 13599 intel_fbc_disable(intel_crtc);
eddfcbcd 13600 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13601
13602 /*
13603 * Underruns don't always raise
13604 * interrupts, so check manually.
13605 */
13606 intel_check_cpu_fifo_underruns(dev_priv);
13607 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13608
13609 if (!crtc->state->active)
13610 intel_update_watermarks(crtc);
a539205a 13611 }
b8cecdf5 13612 }
7758a113 13613
ea9d758d
DV
13614 /* Only after disabling all output pipelines that will be changed can we
13615 * update the the output configuration. */
4740b0f2 13616 intel_modeset_update_crtc_state(state);
f6e5b160 13617
565602d7 13618 if (intel_state->modeset) {
4740b0f2 13619 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13620
13621 if (dev_priv->display.modeset_commit_cdclk &&
13622 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13623 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 13624
c0ead703 13625 intel_modeset_verify_disabled(dev);
4740b0f2 13626 }
47fab737 13627
a6778b3c 13628 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13629 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a
ML
13630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13631 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13632 struct intel_crtc_state *pipe_config =
13633 to_intel_crtc_state(crtc->state);
13634 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13635
f6ac4b2a 13636 if (modeset && crtc->state->active) {
a539205a
ML
13637 update_scanline_offset(to_intel_crtc(crtc));
13638 dev_priv->display.crtc_enable(crtc);
13639 }
80715b2f 13640
f6ac4b2a 13641 if (!modeset)
29ceb0e6 13642 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13643
31ae71fc
ML
13644 if (crtc->state->active &&
13645 drm_atomic_get_existing_plane_state(state, crtc->primary))
49227c4a
PZ
13646 intel_fbc_enable(intel_crtc);
13647
6173ee28
ML
13648 if (crtc->state->active &&
13649 (crtc->state->planes_changed || update_pipe))
29ceb0e6 13650 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
bfd16b2a 13651
e8861675
ML
13652 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13653 crtc_vblank_mask |= 1 << i;
80715b2f 13654 }
a6778b3c 13655
a6778b3c 13656 /* FIXME: add subpixel order */
83a57153 13657
e8861675
ML
13658 if (!state->legacy_cursor_update)
13659 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13660
ed4a6a7c
MR
13661 /*
13662 * Now that the vblank has passed, we can go ahead and program the
13663 * optimal watermarks on platforms that need two-step watermark
13664 * programming.
13665 *
13666 * TODO: Move this (and other cleanup) to an async worker eventually.
13667 */
29ceb0e6 13668 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
ed4a6a7c
MR
13669 intel_cstate = to_intel_crtc_state(crtc->state);
13670
13671 if (dev_priv->display.optimize_watermarks)
13672 dev_priv->display.optimize_watermarks(intel_cstate);
13673 }
13674
177246a8
MR
13675 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13676 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13677
13678 if (put_domains[i])
13679 modeset_put_power_domains(dev_priv, put_domains[i]);
f6d1973d 13680
c0ead703 13681 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
177246a8
MR
13682 }
13683
13684 if (intel_state->modeset)
13685 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13686
f935675f 13687 mutex_lock(&dev->struct_mutex);
d4afb8cc 13688 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13689 mutex_unlock(&dev->struct_mutex);
2bfb4627 13690
ee165b1a 13691 drm_atomic_state_free(state);
f30da187 13692
75714940
MK
13693 /* As one of the primary mmio accessors, KMS has a high likelihood
13694 * of triggering bugs in unclaimed access. After we finish
13695 * modesetting, see if an error has been flagged, and if so
13696 * enable debugging for the next modeset - and hope we catch
13697 * the culprit.
13698 *
13699 * XXX note that we assume display power is on at this point.
13700 * This might hold true now but we need to add pm helper to check
13701 * unclaimed only when the hardware is on, as atomic commits
13702 * can happen also when the device is completely off.
13703 */
13704 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13705
74c090b1 13706 return 0;
7f27126e
JB
13707}
13708
c0c36b94
CW
13709void intel_crtc_restore_mode(struct drm_crtc *crtc)
13710{
83a57153
ACO
13711 struct drm_device *dev = crtc->dev;
13712 struct drm_atomic_state *state;
e694eb02 13713 struct drm_crtc_state *crtc_state;
2bfb4627 13714 int ret;
83a57153
ACO
13715
13716 state = drm_atomic_state_alloc(dev);
13717 if (!state) {
e694eb02 13718 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13719 crtc->base.id);
13720 return;
13721 }
13722
e694eb02 13723 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13724
e694eb02
ML
13725retry:
13726 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13727 ret = PTR_ERR_OR_ZERO(crtc_state);
13728 if (!ret) {
13729 if (!crtc_state->active)
13730 goto out;
83a57153 13731
e694eb02 13732 crtc_state->mode_changed = true;
74c090b1 13733 ret = drm_atomic_commit(state);
83a57153
ACO
13734 }
13735
e694eb02
ML
13736 if (ret == -EDEADLK) {
13737 drm_atomic_state_clear(state);
13738 drm_modeset_backoff(state->acquire_ctx);
13739 goto retry;
4ed9fb37 13740 }
4be07317 13741
2bfb4627 13742 if (ret)
e694eb02 13743out:
2bfb4627 13744 drm_atomic_state_free(state);
c0c36b94
CW
13745}
13746
25c5b266
DV
13747#undef for_each_intel_crtc_masked
13748
f6e5b160 13749static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 13750 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 13751 .set_config = drm_atomic_helper_set_config,
82cf435b 13752 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160
CW
13753 .destroy = intel_crtc_destroy,
13754 .page_flip = intel_crtc_page_flip,
1356837e
MR
13755 .atomic_duplicate_state = intel_crtc_duplicate_state,
13756 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13757};
13758
6beb8c23
MR
13759/**
13760 * intel_prepare_plane_fb - Prepare fb for usage on plane
13761 * @plane: drm plane to prepare for
13762 * @fb: framebuffer to prepare for presentation
13763 *
13764 * Prepares a framebuffer for usage on a display plane. Generally this
13765 * involves pinning the underlying object and updating the frontbuffer tracking
13766 * bits. Some older platforms need special physical address handling for
13767 * cursor planes.
13768 *
f935675f
ML
13769 * Must be called with struct_mutex held.
13770 *
6beb8c23
MR
13771 * Returns 0 on success, negative error code on failure.
13772 */
13773int
13774intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13775 const struct drm_plane_state *new_state)
465c120c
MR
13776{
13777 struct drm_device *dev = plane->dev;
844f9111 13778 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13779 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13780 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13781 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13782 int ret = 0;
465c120c 13783
1ee49399 13784 if (!obj && !old_obj)
465c120c
MR
13785 return 0;
13786
5008e874
ML
13787 if (old_obj) {
13788 struct drm_crtc_state *crtc_state =
13789 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13790
13791 /* Big Hammer, we also need to ensure that any pending
13792 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13793 * current scanout is retired before unpinning the old
13794 * framebuffer. Note that we rely on userspace rendering
13795 * into the buffer attached to the pipe they are waiting
13796 * on. If not, userspace generates a GPU hang with IPEHR
13797 * point to the MI_WAIT_FOR_EVENT.
13798 *
13799 * This should only fail upon a hung GPU, in which case we
13800 * can safely continue.
13801 */
13802 if (needs_modeset(crtc_state))
13803 ret = i915_gem_object_wait_rendering(old_obj, true);
13804
13805 /* Swallow -EIO errors to allow updates during hw lockup. */
13806 if (ret && ret != -EIO)
f935675f 13807 return ret;
5008e874
ML
13808 }
13809
3c28ff22
AG
13810 /* For framebuffer backed by dmabuf, wait for fence */
13811 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13812 long lret;
13813
13814 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13815 false, true,
13816 MAX_SCHEDULE_TIMEOUT);
13817 if (lret == -ERESTARTSYS)
13818 return lret;
3c28ff22 13819
bcf8be27 13820 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13821 }
13822
1ee49399
ML
13823 if (!obj) {
13824 ret = 0;
13825 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13826 INTEL_INFO(dev)->cursor_needs_physical) {
13827 int align = IS_I830(dev) ? 16 * 1024 : 256;
13828 ret = i915_gem_object_attach_phys(obj, align);
13829 if (ret)
13830 DRM_DEBUG_KMS("failed to attach phys object\n");
13831 } else {
3465c580 13832 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 13833 }
465c120c 13834
7580d774
ML
13835 if (ret == 0) {
13836 if (obj) {
13837 struct intel_plane_state *plane_state =
13838 to_intel_plane_state(new_state);
13839
13840 i915_gem_request_assign(&plane_state->wait_req,
13841 obj->last_write_req);
13842 }
13843
a9ff8714 13844 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13845 }
fdd508a6 13846
6beb8c23
MR
13847 return ret;
13848}
13849
38f3ce3a
MR
13850/**
13851 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13852 * @plane: drm plane to clean up for
13853 * @fb: old framebuffer that was on plane
13854 *
13855 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13856 *
13857 * Must be called with struct_mutex held.
38f3ce3a
MR
13858 */
13859void
13860intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13861 const struct drm_plane_state *old_state)
38f3ce3a
MR
13862{
13863 struct drm_device *dev = plane->dev;
1ee49399 13864 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13865 struct intel_plane_state *old_intel_state;
1ee49399
ML
13866 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13867 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13868
7580d774
ML
13869 old_intel_state = to_intel_plane_state(old_state);
13870
1ee49399 13871 if (!obj && !old_obj)
38f3ce3a
MR
13872 return;
13873
1ee49399
ML
13874 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13875 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 13876 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
13877
13878 /* prepare_fb aborted? */
13879 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13880 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13881 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13882
13883 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
13884}
13885
6156a456
CK
13886int
13887skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13888{
13889 int max_scale;
13890 struct drm_device *dev;
13891 struct drm_i915_private *dev_priv;
13892 int crtc_clock, cdclk;
13893
bf8a0af0 13894 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13895 return DRM_PLANE_HELPER_NO_SCALING;
13896
13897 dev = intel_crtc->base.dev;
13898 dev_priv = dev->dev_private;
13899 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13900 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13901
54bf1ce6 13902 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13903 return DRM_PLANE_HELPER_NO_SCALING;
13904
13905 /*
13906 * skl max scale is lower of:
13907 * close to 3 but not 3, -1 is for that purpose
13908 * or
13909 * cdclk/crtc_clock
13910 */
13911 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13912
13913 return max_scale;
13914}
13915
465c120c 13916static int
3c692a41 13917intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13918 struct intel_crtc_state *crtc_state,
3c692a41
GP
13919 struct intel_plane_state *state)
13920{
2b875c22
MR
13921 struct drm_crtc *crtc = state->base.crtc;
13922 struct drm_framebuffer *fb = state->base.fb;
6156a456 13923 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13924 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13925 bool can_position = false;
465c120c 13926
693bdc28
VS
13927 if (INTEL_INFO(plane->dev)->gen >= 9) {
13928 /* use scaler when colorkey is not required */
13929 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13930 min_scale = 1;
13931 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13932 }
d8106366 13933 can_position = true;
6156a456 13934 }
d8106366 13935
061e4b8d
ML
13936 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13937 &state->dst, &state->clip,
da20eabd
ML
13938 min_scale, max_scale,
13939 can_position, true,
13940 &state->visible);
14af293f
GP
13941}
13942
613d2b27
ML
13943static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13944 struct drm_crtc_state *old_crtc_state)
3c692a41 13945{
32b7eeec 13946 struct drm_device *dev = crtc->dev;
3c692a41 13947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13948 struct intel_crtc_state *old_intel_state =
13949 to_intel_crtc_state(old_crtc_state);
13950 bool modeset = needs_modeset(crtc->state);
3c692a41 13951
c34c9ee4 13952 /* Perform vblank evasion around commit operation */
62852622 13953 intel_pipe_update_start(intel_crtc);
0583236e 13954
bfd16b2a
ML
13955 if (modeset)
13956 return;
13957
20a34e78
ML
13958 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13959 intel_color_set_csc(crtc->state);
13960 intel_color_load_luts(crtc->state);
13961 }
13962
bfd16b2a
ML
13963 if (to_intel_crtc_state(crtc->state)->update_pipe)
13964 intel_update_pipe_config(intel_crtc, old_intel_state);
13965 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13966 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13967}
13968
613d2b27
ML
13969static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13970 struct drm_crtc_state *old_crtc_state)
32b7eeec 13971{
32b7eeec 13972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13973
62852622 13974 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13975}
13976
cf4c7c12 13977/**
4a3b8769
MR
13978 * intel_plane_destroy - destroy a plane
13979 * @plane: plane to destroy
cf4c7c12 13980 *
4a3b8769
MR
13981 * Common destruction function for all types of planes (primary, cursor,
13982 * sprite).
cf4c7c12 13983 */
4a3b8769 13984void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13985{
13986 struct intel_plane *intel_plane = to_intel_plane(plane);
13987 drm_plane_cleanup(plane);
13988 kfree(intel_plane);
13989}
13990
65a3fea0 13991const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13992 .update_plane = drm_atomic_helper_update_plane,
13993 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13994 .destroy = intel_plane_destroy,
c196e1d6 13995 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13996 .atomic_get_property = intel_plane_atomic_get_property,
13997 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13998 .atomic_duplicate_state = intel_plane_duplicate_state,
13999 .atomic_destroy_state = intel_plane_destroy_state,
14000
465c120c
MR
14001};
14002
14003static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14004 int pipe)
14005{
fca0ce2a
VS
14006 struct intel_plane *primary = NULL;
14007 struct intel_plane_state *state = NULL;
465c120c 14008 const uint32_t *intel_primary_formats;
45e3743a 14009 unsigned int num_formats;
fca0ce2a 14010 int ret;
465c120c
MR
14011
14012 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
14013 if (!primary)
14014 goto fail;
465c120c 14015
8e7d688b 14016 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
14017 if (!state)
14018 goto fail;
8e7d688b 14019 primary->base.state = &state->base;
ea2c67bb 14020
465c120c
MR
14021 primary->can_scale = false;
14022 primary->max_downscale = 1;
6156a456
CK
14023 if (INTEL_INFO(dev)->gen >= 9) {
14024 primary->can_scale = true;
af99ceda 14025 state->scaler_id = -1;
6156a456 14026 }
465c120c
MR
14027 primary->pipe = pipe;
14028 primary->plane = pipe;
a9ff8714 14029 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14030 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14031 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14032 primary->plane = !pipe;
14033
6c0fd451
DL
14034 if (INTEL_INFO(dev)->gen >= 9) {
14035 intel_primary_formats = skl_primary_formats;
14036 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14037
14038 primary->update_plane = skylake_update_primary_plane;
14039 primary->disable_plane = skylake_disable_primary_plane;
14040 } else if (HAS_PCH_SPLIT(dev)) {
14041 intel_primary_formats = i965_primary_formats;
14042 num_formats = ARRAY_SIZE(i965_primary_formats);
14043
14044 primary->update_plane = ironlake_update_primary_plane;
14045 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14046 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14047 intel_primary_formats = i965_primary_formats;
14048 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14049
14050 primary->update_plane = i9xx_update_primary_plane;
14051 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14052 } else {
14053 intel_primary_formats = i8xx_primary_formats;
14054 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14055
14056 primary->update_plane = i9xx_update_primary_plane;
14057 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14058 }
14059
fca0ce2a
VS
14060 ret = drm_universal_plane_init(dev, &primary->base, 0,
14061 &intel_plane_funcs,
14062 intel_primary_formats, num_formats,
14063 DRM_PLANE_TYPE_PRIMARY, NULL);
14064 if (ret)
14065 goto fail;
48404c1e 14066
3b7a5119
SJ
14067 if (INTEL_INFO(dev)->gen >= 4)
14068 intel_create_rotation_property(dev, primary);
48404c1e 14069
ea2c67bb
MR
14070 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14071
465c120c 14072 return &primary->base;
fca0ce2a
VS
14073
14074fail:
14075 kfree(state);
14076 kfree(primary);
14077
14078 return NULL;
465c120c
MR
14079}
14080
3b7a5119
SJ
14081void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14082{
14083 if (!dev->mode_config.rotation_property) {
14084 unsigned long flags = BIT(DRM_ROTATE_0) |
14085 BIT(DRM_ROTATE_180);
14086
14087 if (INTEL_INFO(dev)->gen >= 9)
14088 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14089
14090 dev->mode_config.rotation_property =
14091 drm_mode_create_rotation_property(dev, flags);
14092 }
14093 if (dev->mode_config.rotation_property)
14094 drm_object_attach_property(&plane->base.base,
14095 dev->mode_config.rotation_property,
14096 plane->base.state->rotation);
14097}
14098
3d7d6510 14099static int
852e787c 14100intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14101 struct intel_crtc_state *crtc_state,
852e787c 14102 struct intel_plane_state *state)
3d7d6510 14103{
061e4b8d 14104 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14105 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14106 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14107 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14108 unsigned stride;
14109 int ret;
3d7d6510 14110
061e4b8d
ML
14111 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14112 &state->dst, &state->clip,
3d7d6510
MR
14113 DRM_PLANE_HELPER_NO_SCALING,
14114 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14115 true, true, &state->visible);
757f9a3e
GP
14116 if (ret)
14117 return ret;
14118
757f9a3e
GP
14119 /* if we want to turn off the cursor ignore width and height */
14120 if (!obj)
da20eabd 14121 return 0;
757f9a3e 14122
757f9a3e 14123 /* Check for which cursor types we support */
061e4b8d 14124 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14125 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14126 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14127 return -EINVAL;
14128 }
14129
ea2c67bb
MR
14130 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14131 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14132 DRM_DEBUG_KMS("buffer is too small\n");
14133 return -ENOMEM;
14134 }
14135
3a656b54 14136 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14137 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14138 return -EINVAL;
32b7eeec
MR
14139 }
14140
b29ec92c
VS
14141 /*
14142 * There's something wrong with the cursor on CHV pipe C.
14143 * If it straddles the left edge of the screen then
14144 * moving it away from the edge or disabling it often
14145 * results in a pipe underrun, and often that can lead to
14146 * dead pipe (constant underrun reported, and it scans
14147 * out just a solid color). To recover from that, the
14148 * display power well must be turned off and on again.
14149 * Refuse the put the cursor into that compromised position.
14150 */
14151 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14152 state->visible && state->base.crtc_x < 0) {
14153 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14154 return -EINVAL;
14155 }
14156
da20eabd 14157 return 0;
852e787c 14158}
3d7d6510 14159
a8ad0d8e
ML
14160static void
14161intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14162 struct drm_crtc *crtc)
a8ad0d8e 14163{
f2858021
ML
14164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14165
14166 intel_crtc->cursor_addr = 0;
55a08b3f 14167 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14168}
14169
f4a2cf29 14170static void
55a08b3f
ML
14171intel_update_cursor_plane(struct drm_plane *plane,
14172 const struct intel_crtc_state *crtc_state,
14173 const struct intel_plane_state *state)
852e787c 14174{
55a08b3f
ML
14175 struct drm_crtc *crtc = crtc_state->base.crtc;
14176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14177 struct drm_device *dev = plane->dev;
2b875c22 14178 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14179 uint32_t addr;
852e787c 14180
f4a2cf29 14181 if (!obj)
a912f12f 14182 addr = 0;
f4a2cf29 14183 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14184 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14185 else
a912f12f 14186 addr = obj->phys_handle->busaddr;
852e787c 14187
a912f12f 14188 intel_crtc->cursor_addr = addr;
55a08b3f 14189 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14190}
14191
3d7d6510
MR
14192static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14193 int pipe)
14194{
fca0ce2a
VS
14195 struct intel_plane *cursor = NULL;
14196 struct intel_plane_state *state = NULL;
14197 int ret;
3d7d6510
MR
14198
14199 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
14200 if (!cursor)
14201 goto fail;
3d7d6510 14202
8e7d688b 14203 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
14204 if (!state)
14205 goto fail;
8e7d688b 14206 cursor->base.state = &state->base;
ea2c67bb 14207
3d7d6510
MR
14208 cursor->can_scale = false;
14209 cursor->max_downscale = 1;
14210 cursor->pipe = pipe;
14211 cursor->plane = pipe;
a9ff8714 14212 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14213 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14214 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14215 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 14216
fca0ce2a
VS
14217 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14218 &intel_plane_funcs,
14219 intel_cursor_formats,
14220 ARRAY_SIZE(intel_cursor_formats),
14221 DRM_PLANE_TYPE_CURSOR, NULL);
14222 if (ret)
14223 goto fail;
4398ad45
VS
14224
14225 if (INTEL_INFO(dev)->gen >= 4) {
14226 if (!dev->mode_config.rotation_property)
14227 dev->mode_config.rotation_property =
14228 drm_mode_create_rotation_property(dev,
14229 BIT(DRM_ROTATE_0) |
14230 BIT(DRM_ROTATE_180));
14231 if (dev->mode_config.rotation_property)
14232 drm_object_attach_property(&cursor->base.base,
14233 dev->mode_config.rotation_property,
8e7d688b 14234 state->base.rotation);
4398ad45
VS
14235 }
14236
af99ceda
CK
14237 if (INTEL_INFO(dev)->gen >=9)
14238 state->scaler_id = -1;
14239
ea2c67bb
MR
14240 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14241
3d7d6510 14242 return &cursor->base;
fca0ce2a
VS
14243
14244fail:
14245 kfree(state);
14246 kfree(cursor);
14247
14248 return NULL;
3d7d6510
MR
14249}
14250
549e2bfb
CK
14251static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14252 struct intel_crtc_state *crtc_state)
14253{
14254 int i;
14255 struct intel_scaler *intel_scaler;
14256 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14257
14258 for (i = 0; i < intel_crtc->num_scalers; i++) {
14259 intel_scaler = &scaler_state->scalers[i];
14260 intel_scaler->in_use = 0;
549e2bfb
CK
14261 intel_scaler->mode = PS_SCALER_MODE_DYN;
14262 }
14263
14264 scaler_state->scaler_id = -1;
14265}
14266
b358d0a6 14267static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14268{
fbee40df 14269 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14270 struct intel_crtc *intel_crtc;
f5de6e07 14271 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14272 struct drm_plane *primary = NULL;
14273 struct drm_plane *cursor = NULL;
8563b1e8 14274 int ret;
79e53945 14275
955382f3 14276 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14277 if (intel_crtc == NULL)
14278 return;
14279
f5de6e07
ACO
14280 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14281 if (!crtc_state)
14282 goto fail;
550acefd
ACO
14283 intel_crtc->config = crtc_state;
14284 intel_crtc->base.state = &crtc_state->base;
07878248 14285 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14286
549e2bfb
CK
14287 /* initialize shared scalers */
14288 if (INTEL_INFO(dev)->gen >= 9) {
14289 if (pipe == PIPE_C)
14290 intel_crtc->num_scalers = 1;
14291 else
14292 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14293
14294 skl_init_scalers(dev, intel_crtc, crtc_state);
14295 }
14296
465c120c 14297 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14298 if (!primary)
14299 goto fail;
14300
14301 cursor = intel_cursor_plane_create(dev, pipe);
14302 if (!cursor)
14303 goto fail;
14304
465c120c 14305 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14306 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14307 if (ret)
14308 goto fail;
79e53945 14309
1f1c2e24
VS
14310 /*
14311 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14312 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14313 */
80824003
JB
14314 intel_crtc->pipe = pipe;
14315 intel_crtc->plane = pipe;
3a77c4c4 14316 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14317 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14318 intel_crtc->plane = !pipe;
80824003
JB
14319 }
14320
4b0e333e
CW
14321 intel_crtc->cursor_base = ~0;
14322 intel_crtc->cursor_cntl = ~0;
dc41c154 14323 intel_crtc->cursor_size = ~0;
8d7849db 14324
852eb00d
VS
14325 intel_crtc->wm.cxsr_allowed = true;
14326
22fd0fab
JB
14327 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14328 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14329 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14330 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14331
79e53945 14332 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 14333
8563b1e8
LL
14334 intel_color_init(&intel_crtc->base);
14335
87b6b101 14336 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14337 return;
14338
14339fail:
14340 if (primary)
14341 drm_plane_cleanup(primary);
14342 if (cursor)
14343 drm_plane_cleanup(cursor);
f5de6e07 14344 kfree(crtc_state);
3d7d6510 14345 kfree(intel_crtc);
79e53945
JB
14346}
14347
752aa88a
JB
14348enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14349{
14350 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14351 struct drm_device *dev = connector->base.dev;
752aa88a 14352
51fd371b 14353 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14354
d3babd3f 14355 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14356 return INVALID_PIPE;
14357
14358 return to_intel_crtc(encoder->crtc)->pipe;
14359}
14360
08d7b3d1 14361int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14362 struct drm_file *file)
08d7b3d1 14363{
08d7b3d1 14364 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14365 struct drm_crtc *drmmode_crtc;
c05422d5 14366 struct intel_crtc *crtc;
08d7b3d1 14367
7707e653 14368 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14369
7707e653 14370 if (!drmmode_crtc) {
08d7b3d1 14371 DRM_ERROR("no such CRTC id\n");
3f2c2057 14372 return -ENOENT;
08d7b3d1
CW
14373 }
14374
7707e653 14375 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14376 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14377
c05422d5 14378 return 0;
08d7b3d1
CW
14379}
14380
66a9278e 14381static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14382{
66a9278e
DV
14383 struct drm_device *dev = encoder->base.dev;
14384 struct intel_encoder *source_encoder;
79e53945 14385 int index_mask = 0;
79e53945
JB
14386 int entry = 0;
14387
b2784e15 14388 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14389 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14390 index_mask |= (1 << entry);
14391
79e53945
JB
14392 entry++;
14393 }
4ef69c7a 14394
79e53945
JB
14395 return index_mask;
14396}
14397
4d302442
CW
14398static bool has_edp_a(struct drm_device *dev)
14399{
14400 struct drm_i915_private *dev_priv = dev->dev_private;
14401
14402 if (!IS_MOBILE(dev))
14403 return false;
14404
14405 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14406 return false;
14407
e3589908 14408 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14409 return false;
14410
14411 return true;
14412}
14413
84b4e042
JB
14414static bool intel_crt_present(struct drm_device *dev)
14415{
14416 struct drm_i915_private *dev_priv = dev->dev_private;
14417
884497ed
DL
14418 if (INTEL_INFO(dev)->gen >= 9)
14419 return false;
14420
cf404ce4 14421 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14422 return false;
14423
14424 if (IS_CHERRYVIEW(dev))
14425 return false;
14426
65e472e4
VS
14427 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14428 return false;
14429
70ac54d0
VS
14430 /* DDI E can't be used if DDI A requires 4 lanes */
14431 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14432 return false;
14433
e4abb733 14434 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14435 return false;
14436
14437 return true;
14438}
14439
79e53945
JB
14440static void intel_setup_outputs(struct drm_device *dev)
14441{
725e30ad 14442 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14443 struct intel_encoder *encoder;
cb0953d7 14444 bool dpd_is_edp = false;
79e53945 14445
c9093354 14446 intel_lvds_init(dev);
79e53945 14447
84b4e042 14448 if (intel_crt_present(dev))
79935fca 14449 intel_crt_init(dev);
cb0953d7 14450
c776eb2e
VK
14451 if (IS_BROXTON(dev)) {
14452 /*
14453 * FIXME: Broxton doesn't support port detection via the
14454 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14455 * detect the ports.
14456 */
14457 intel_ddi_init(dev, PORT_A);
14458 intel_ddi_init(dev, PORT_B);
14459 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14460
14461 intel_dsi_init(dev);
c776eb2e 14462 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14463 int found;
14464
de31facd
JB
14465 /*
14466 * Haswell uses DDI functions to detect digital outputs.
14467 * On SKL pre-D0 the strap isn't connected, so we assume
14468 * it's there.
14469 */
77179400 14470 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14471 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14472 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14473 intel_ddi_init(dev, PORT_A);
14474
14475 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14476 * register */
14477 found = I915_READ(SFUSE_STRAP);
14478
14479 if (found & SFUSE_STRAP_DDIB_DETECTED)
14480 intel_ddi_init(dev, PORT_B);
14481 if (found & SFUSE_STRAP_DDIC_DETECTED)
14482 intel_ddi_init(dev, PORT_C);
14483 if (found & SFUSE_STRAP_DDID_DETECTED)
14484 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14485 /*
14486 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14487 */
ef11bdb3 14488 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14489 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14490 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14491 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14492 intel_ddi_init(dev, PORT_E);
14493
0e72a5b5 14494 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14495 int found;
5d8a7752 14496 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14497
14498 if (has_edp_a(dev))
14499 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14500
dc0fa718 14501 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14502 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14503 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14504 if (!found)
e2debe91 14505 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14506 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14507 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14508 }
14509
dc0fa718 14510 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14511 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14512
dc0fa718 14513 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14514 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14515
5eb08b69 14516 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14517 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14518
270b3042 14519 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14520 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14521 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14522 /*
14523 * The DP_DETECTED bit is the latched state of the DDC
14524 * SDA pin at boot. However since eDP doesn't require DDC
14525 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14526 * eDP ports may have been muxed to an alternate function.
14527 * Thus we can't rely on the DP_DETECTED bit alone to detect
14528 * eDP ports. Consult the VBT as well as DP_DETECTED to
14529 * detect eDP ports.
14530 */
e66eb81d 14531 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14532 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14533 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14534 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14535 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14536 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14537
e66eb81d 14538 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14539 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14540 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14541 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14542 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14543 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14544
9418c1f1 14545 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14546 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14547 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14548 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14549 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14550 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14551 }
14552
3cfca973 14553 intel_dsi_init(dev);
09da55dc 14554 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14555 bool found = false;
7d57382e 14556
e2debe91 14557 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14558 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14559 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14560 if (!found && IS_G4X(dev)) {
b01f2c3a 14561 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14562 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14563 }
27185ae1 14564
3fec3d2f 14565 if (!found && IS_G4X(dev))
ab9d7c30 14566 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14567 }
13520b05
KH
14568
14569 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14570
e2debe91 14571 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14572 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14573 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14574 }
27185ae1 14575
e2debe91 14576 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14577
3fec3d2f 14578 if (IS_G4X(dev)) {
b01f2c3a 14579 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14580 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14581 }
3fec3d2f 14582 if (IS_G4X(dev))
ab9d7c30 14583 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14584 }
27185ae1 14585
3fec3d2f 14586 if (IS_G4X(dev) &&
e7281eab 14587 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14588 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14589 } else if (IS_GEN2(dev))
79e53945
JB
14590 intel_dvo_init(dev);
14591
103a196f 14592 if (SUPPORTS_TV(dev))
79e53945
JB
14593 intel_tv_init(dev);
14594
0bc12bcb 14595 intel_psr_init(dev);
7c8f8a70 14596
b2784e15 14597 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14598 encoder->base.possible_crtcs = encoder->crtc_mask;
14599 encoder->base.possible_clones =
66a9278e 14600 intel_encoder_clones(encoder);
79e53945 14601 }
47356eb6 14602
dde86e2d 14603 intel_init_pch_refclk(dev);
270b3042
DV
14604
14605 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14606}
14607
14608static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14609{
60a5ca01 14610 struct drm_device *dev = fb->dev;
79e53945 14611 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14612
ef2d633e 14613 drm_framebuffer_cleanup(fb);
60a5ca01 14614 mutex_lock(&dev->struct_mutex);
ef2d633e 14615 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14616 drm_gem_object_unreference(&intel_fb->obj->base);
14617 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14618 kfree(intel_fb);
14619}
14620
14621static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14622 struct drm_file *file,
79e53945
JB
14623 unsigned int *handle)
14624{
14625 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14626 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14627
cc917ab4
CW
14628 if (obj->userptr.mm) {
14629 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14630 return -EINVAL;
14631 }
14632
05394f39 14633 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14634}
14635
86c98588
RV
14636static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14637 struct drm_file *file,
14638 unsigned flags, unsigned color,
14639 struct drm_clip_rect *clips,
14640 unsigned num_clips)
14641{
14642 struct drm_device *dev = fb->dev;
14643 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14644 struct drm_i915_gem_object *obj = intel_fb->obj;
14645
14646 mutex_lock(&dev->struct_mutex);
74b4ea1e 14647 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14648 mutex_unlock(&dev->struct_mutex);
14649
14650 return 0;
14651}
14652
79e53945
JB
14653static const struct drm_framebuffer_funcs intel_fb_funcs = {
14654 .destroy = intel_user_framebuffer_destroy,
14655 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14656 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14657};
14658
b321803d
DL
14659static
14660u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14661 uint32_t pixel_format)
14662{
14663 u32 gen = INTEL_INFO(dev)->gen;
14664
14665 if (gen >= 9) {
ac484963
VS
14666 int cpp = drm_format_plane_cpp(pixel_format, 0);
14667
b321803d
DL
14668 /* "The stride in bytes must not exceed the of the size of 8K
14669 * pixels and 32K bytes."
14670 */
ac484963 14671 return min(8192 * cpp, 32768);
666a4537 14672 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14673 return 32*1024;
14674 } else if (gen >= 4) {
14675 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14676 return 16*1024;
14677 else
14678 return 32*1024;
14679 } else if (gen >= 3) {
14680 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14681 return 8*1024;
14682 else
14683 return 16*1024;
14684 } else {
14685 /* XXX DSPC is limited to 4k tiled */
14686 return 8*1024;
14687 }
14688}
14689
b5ea642a
DV
14690static int intel_framebuffer_init(struct drm_device *dev,
14691 struct intel_framebuffer *intel_fb,
14692 struct drm_mode_fb_cmd2 *mode_cmd,
14693 struct drm_i915_gem_object *obj)
79e53945 14694{
7b49f948 14695 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14696 unsigned int aligned_height;
79e53945 14697 int ret;
b321803d 14698 u32 pitch_limit, stride_alignment;
79e53945 14699
dd4916c5
DV
14700 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14701
2a80eada
DV
14702 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14703 /* Enforce that fb modifier and tiling mode match, but only for
14704 * X-tiled. This is needed for FBC. */
14705 if (!!(obj->tiling_mode == I915_TILING_X) !=
14706 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14707 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14708 return -EINVAL;
14709 }
14710 } else {
14711 if (obj->tiling_mode == I915_TILING_X)
14712 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14713 else if (obj->tiling_mode == I915_TILING_Y) {
14714 DRM_DEBUG("No Y tiling for legacy addfb\n");
14715 return -EINVAL;
14716 }
14717 }
14718
9a8f0a12
TU
14719 /* Passed in modifier sanity checking. */
14720 switch (mode_cmd->modifier[0]) {
14721 case I915_FORMAT_MOD_Y_TILED:
14722 case I915_FORMAT_MOD_Yf_TILED:
14723 if (INTEL_INFO(dev)->gen < 9) {
14724 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14725 mode_cmd->modifier[0]);
14726 return -EINVAL;
14727 }
14728 case DRM_FORMAT_MOD_NONE:
14729 case I915_FORMAT_MOD_X_TILED:
14730 break;
14731 default:
c0f40428
JB
14732 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14733 mode_cmd->modifier[0]);
57cd6508 14734 return -EINVAL;
c16ed4be 14735 }
57cd6508 14736
7b49f948
VS
14737 stride_alignment = intel_fb_stride_alignment(dev_priv,
14738 mode_cmd->modifier[0],
b321803d
DL
14739 mode_cmd->pixel_format);
14740 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14741 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14742 mode_cmd->pitches[0], stride_alignment);
57cd6508 14743 return -EINVAL;
c16ed4be 14744 }
57cd6508 14745
b321803d
DL
14746 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14747 mode_cmd->pixel_format);
a35cdaa0 14748 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14749 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14750 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14751 "tiled" : "linear",
a35cdaa0 14752 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14753 return -EINVAL;
c16ed4be 14754 }
5d7bd705 14755
2a80eada 14756 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14757 mode_cmd->pitches[0] != obj->stride) {
14758 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14759 mode_cmd->pitches[0], obj->stride);
5d7bd705 14760 return -EINVAL;
c16ed4be 14761 }
5d7bd705 14762
57779d06 14763 /* Reject formats not supported by any plane early. */
308e5bcb 14764 switch (mode_cmd->pixel_format) {
57779d06 14765 case DRM_FORMAT_C8:
04b3924d
VS
14766 case DRM_FORMAT_RGB565:
14767 case DRM_FORMAT_XRGB8888:
14768 case DRM_FORMAT_ARGB8888:
57779d06
VS
14769 break;
14770 case DRM_FORMAT_XRGB1555:
c16ed4be 14771 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14772 DRM_DEBUG("unsupported pixel format: %s\n",
14773 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14774 return -EINVAL;
c16ed4be 14775 }
57779d06 14776 break;
57779d06 14777 case DRM_FORMAT_ABGR8888:
666a4537
WB
14778 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14779 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14780 DRM_DEBUG("unsupported pixel format: %s\n",
14781 drm_get_format_name(mode_cmd->pixel_format));
14782 return -EINVAL;
14783 }
14784 break;
14785 case DRM_FORMAT_XBGR8888:
04b3924d 14786 case DRM_FORMAT_XRGB2101010:
57779d06 14787 case DRM_FORMAT_XBGR2101010:
c16ed4be 14788 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14789 DRM_DEBUG("unsupported pixel format: %s\n",
14790 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14791 return -EINVAL;
c16ed4be 14792 }
b5626747 14793 break;
7531208b 14794 case DRM_FORMAT_ABGR2101010:
666a4537 14795 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14796 DRM_DEBUG("unsupported pixel format: %s\n",
14797 drm_get_format_name(mode_cmd->pixel_format));
14798 return -EINVAL;
14799 }
14800 break;
04b3924d
VS
14801 case DRM_FORMAT_YUYV:
14802 case DRM_FORMAT_UYVY:
14803 case DRM_FORMAT_YVYU:
14804 case DRM_FORMAT_VYUY:
c16ed4be 14805 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14806 DRM_DEBUG("unsupported pixel format: %s\n",
14807 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14808 return -EINVAL;
c16ed4be 14809 }
57cd6508
CW
14810 break;
14811 default:
4ee62c76
VS
14812 DRM_DEBUG("unsupported pixel format: %s\n",
14813 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14814 return -EINVAL;
14815 }
14816
90f9a336
VS
14817 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14818 if (mode_cmd->offsets[0] != 0)
14819 return -EINVAL;
14820
ec2c981e 14821 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14822 mode_cmd->pixel_format,
14823 mode_cmd->modifier[0]);
53155c0a
DV
14824 /* FIXME drm helper for size checks (especially planar formats)? */
14825 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14826 return -EINVAL;
14827
c7d73f6a
DV
14828 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14829 intel_fb->obj = obj;
14830
2d7a215f
VS
14831 intel_fill_fb_info(dev_priv, &intel_fb->base);
14832
79e53945
JB
14833 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14834 if (ret) {
14835 DRM_ERROR("framebuffer init failed %d\n", ret);
14836 return ret;
14837 }
14838
0b05e1e0
VS
14839 intel_fb->obj->framebuffer_references++;
14840
79e53945
JB
14841 return 0;
14842}
14843
79e53945
JB
14844static struct drm_framebuffer *
14845intel_user_framebuffer_create(struct drm_device *dev,
14846 struct drm_file *filp,
1eb83451 14847 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14848{
dcb1394e 14849 struct drm_framebuffer *fb;
05394f39 14850 struct drm_i915_gem_object *obj;
76dc3769 14851 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14852
308e5bcb 14853 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14854 mode_cmd.handles[0]));
c8725226 14855 if (&obj->base == NULL)
cce13ff7 14856 return ERR_PTR(-ENOENT);
79e53945 14857
92907cbb 14858 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14859 if (IS_ERR(fb))
14860 drm_gem_object_unreference_unlocked(&obj->base);
14861
14862 return fb;
79e53945
JB
14863}
14864
0695726e 14865#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14866static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14867{
14868}
14869#endif
14870
79e53945 14871static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14872 .fb_create = intel_user_framebuffer_create,
0632fef6 14873 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14874 .atomic_check = intel_atomic_check,
14875 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14876 .atomic_state_alloc = intel_atomic_state_alloc,
14877 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14878};
14879
88212941
ID
14880/**
14881 * intel_init_display_hooks - initialize the display modesetting hooks
14882 * @dev_priv: device private
14883 */
14884void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14885{
88212941 14886 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14887 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14888 dev_priv->display.get_initial_plane_config =
14889 skylake_get_initial_plane_config;
bc8d7dff
DL
14890 dev_priv->display.crtc_compute_clock =
14891 haswell_crtc_compute_clock;
14892 dev_priv->display.crtc_enable = haswell_crtc_enable;
14893 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14894 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14895 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14896 dev_priv->display.get_initial_plane_config =
14897 ironlake_get_initial_plane_config;
797d0259
ACO
14898 dev_priv->display.crtc_compute_clock =
14899 haswell_crtc_compute_clock;
4f771f10
PZ
14900 dev_priv->display.crtc_enable = haswell_crtc_enable;
14901 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14902 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14903 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14904 dev_priv->display.get_initial_plane_config =
14905 ironlake_get_initial_plane_config;
3fb37703
ACO
14906 dev_priv->display.crtc_compute_clock =
14907 ironlake_crtc_compute_clock;
76e5a89c
DV
14908 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14909 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14910 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14911 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14912 dev_priv->display.get_initial_plane_config =
14913 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14914 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14915 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14916 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14917 } else if (IS_VALLEYVIEW(dev_priv)) {
14918 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14919 dev_priv->display.get_initial_plane_config =
14920 i9xx_get_initial_plane_config;
14921 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14922 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14923 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14924 } else if (IS_G4X(dev_priv)) {
14925 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14926 dev_priv->display.get_initial_plane_config =
14927 i9xx_get_initial_plane_config;
14928 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14929 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14930 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14931 } else if (IS_PINEVIEW(dev_priv)) {
14932 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14933 dev_priv->display.get_initial_plane_config =
14934 i9xx_get_initial_plane_config;
14935 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14936 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14937 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14938 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14939 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14940 dev_priv->display.get_initial_plane_config =
14941 i9xx_get_initial_plane_config;
d6dfee7a 14942 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14943 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14944 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14945 } else {
14946 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14947 dev_priv->display.get_initial_plane_config =
14948 i9xx_get_initial_plane_config;
14949 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14950 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14951 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14952 }
e70236a8 14953
e70236a8 14954 /* Returns the core display clock speed */
88212941 14955 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
14956 dev_priv->display.get_display_clock_speed =
14957 skylake_get_display_clock_speed;
88212941 14958 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
14959 dev_priv->display.get_display_clock_speed =
14960 broxton_get_display_clock_speed;
88212941 14961 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
14962 dev_priv->display.get_display_clock_speed =
14963 broadwell_get_display_clock_speed;
88212941 14964 else if (IS_HASWELL(dev_priv))
1652d19e
VS
14965 dev_priv->display.get_display_clock_speed =
14966 haswell_get_display_clock_speed;
88212941 14967 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
14968 dev_priv->display.get_display_clock_speed =
14969 valleyview_get_display_clock_speed;
88212941 14970 else if (IS_GEN5(dev_priv))
b37a6434
VS
14971 dev_priv->display.get_display_clock_speed =
14972 ilk_get_display_clock_speed;
88212941
ID
14973 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14974 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
14975 dev_priv->display.get_display_clock_speed =
14976 i945_get_display_clock_speed;
88212941 14977 else if (IS_GM45(dev_priv))
34edce2f
VS
14978 dev_priv->display.get_display_clock_speed =
14979 gm45_get_display_clock_speed;
88212941 14980 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
14981 dev_priv->display.get_display_clock_speed =
14982 i965gm_get_display_clock_speed;
88212941 14983 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
14984 dev_priv->display.get_display_clock_speed =
14985 pnv_get_display_clock_speed;
88212941 14986 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
14987 dev_priv->display.get_display_clock_speed =
14988 g33_get_display_clock_speed;
88212941 14989 else if (IS_I915G(dev_priv))
e70236a8
JB
14990 dev_priv->display.get_display_clock_speed =
14991 i915_get_display_clock_speed;
88212941 14992 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
14993 dev_priv->display.get_display_clock_speed =
14994 i9xx_misc_get_display_clock_speed;
88212941 14995 else if (IS_I915GM(dev_priv))
e70236a8
JB
14996 dev_priv->display.get_display_clock_speed =
14997 i915gm_get_display_clock_speed;
88212941 14998 else if (IS_I865G(dev_priv))
e70236a8
JB
14999 dev_priv->display.get_display_clock_speed =
15000 i865_get_display_clock_speed;
88212941 15001 else if (IS_I85X(dev_priv))
e70236a8 15002 dev_priv->display.get_display_clock_speed =
1b1d2716 15003 i85x_get_display_clock_speed;
623e01e5 15004 else { /* 830 */
88212941 15005 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15006 dev_priv->display.get_display_clock_speed =
15007 i830_get_display_clock_speed;
623e01e5 15008 }
e70236a8 15009
88212941 15010 if (IS_GEN5(dev_priv)) {
3bb11b53 15011 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 15012 } else if (IS_GEN6(dev_priv)) {
3bb11b53 15013 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 15014 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
15015 /* FIXME: detect B0+ stepping and use auto training */
15016 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 15017 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 15018 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
88212941 15019 if (IS_BROADWELL(dev_priv)) {
27c329ed
ML
15020 dev_priv->display.modeset_commit_cdclk =
15021 broadwell_modeset_commit_cdclk;
15022 dev_priv->display.modeset_calc_cdclk =
15023 broadwell_modeset_calc_cdclk;
15024 }
88212941 15025 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
15026 dev_priv->display.modeset_commit_cdclk =
15027 valleyview_modeset_commit_cdclk;
15028 dev_priv->display.modeset_calc_cdclk =
15029 valleyview_modeset_calc_cdclk;
88212941 15030 } else if (IS_BROXTON(dev_priv)) {
27c329ed
ML
15031 dev_priv->display.modeset_commit_cdclk =
15032 broxton_modeset_commit_cdclk;
15033 dev_priv->display.modeset_calc_cdclk =
15034 broxton_modeset_calc_cdclk;
e70236a8 15035 }
8c9f3aaf 15036
88212941 15037 switch (INTEL_INFO(dev_priv)->gen) {
8c9f3aaf
JB
15038 case 2:
15039 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15040 break;
15041
15042 case 3:
15043 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15044 break;
15045
15046 case 4:
15047 case 5:
15048 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15049 break;
15050
15051 case 6:
15052 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15053 break;
7c9017e5 15054 case 7:
4e0bbc31 15055 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15056 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15057 break;
830c81db 15058 case 9:
ba343e02
TU
15059 /* Drop through - unsupported since execlist only. */
15060 default:
15061 /* Default just returns -ENODEV to indicate unsupported */
15062 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15063 }
e70236a8
JB
15064}
15065
b690e96c
JB
15066/*
15067 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15068 * resume, or other times. This quirk makes sure that's the case for
15069 * affected systems.
15070 */
0206e353 15071static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15072{
15073 struct drm_i915_private *dev_priv = dev->dev_private;
15074
15075 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15076 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15077}
15078
b6b5d049
VS
15079static void quirk_pipeb_force(struct drm_device *dev)
15080{
15081 struct drm_i915_private *dev_priv = dev->dev_private;
15082
15083 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15084 DRM_INFO("applying pipe b force quirk\n");
15085}
15086
435793df
KP
15087/*
15088 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15089 */
15090static void quirk_ssc_force_disable(struct drm_device *dev)
15091{
15092 struct drm_i915_private *dev_priv = dev->dev_private;
15093 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15094 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15095}
15096
4dca20ef 15097/*
5a15ab5b
CE
15098 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15099 * brightness value
4dca20ef
CE
15100 */
15101static void quirk_invert_brightness(struct drm_device *dev)
15102{
15103 struct drm_i915_private *dev_priv = dev->dev_private;
15104 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15105 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15106}
15107
9c72cc6f
SD
15108/* Some VBT's incorrectly indicate no backlight is present */
15109static void quirk_backlight_present(struct drm_device *dev)
15110{
15111 struct drm_i915_private *dev_priv = dev->dev_private;
15112 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15113 DRM_INFO("applying backlight present quirk\n");
15114}
15115
b690e96c
JB
15116struct intel_quirk {
15117 int device;
15118 int subsystem_vendor;
15119 int subsystem_device;
15120 void (*hook)(struct drm_device *dev);
15121};
15122
5f85f176
EE
15123/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15124struct intel_dmi_quirk {
15125 void (*hook)(struct drm_device *dev);
15126 const struct dmi_system_id (*dmi_id_list)[];
15127};
15128
15129static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15130{
15131 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15132 return 1;
15133}
15134
15135static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15136 {
15137 .dmi_id_list = &(const struct dmi_system_id[]) {
15138 {
15139 .callback = intel_dmi_reverse_brightness,
15140 .ident = "NCR Corporation",
15141 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15142 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15143 },
15144 },
15145 { } /* terminating entry */
15146 },
15147 .hook = quirk_invert_brightness,
15148 },
15149};
15150
c43b5634 15151static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15152 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15153 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15154
b690e96c
JB
15155 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15156 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15157
5f080c0f
VS
15158 /* 830 needs to leave pipe A & dpll A up */
15159 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15160
b6b5d049
VS
15161 /* 830 needs to leave pipe B & dpll B up */
15162 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15163
435793df
KP
15164 /* Lenovo U160 cannot use SSC on LVDS */
15165 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15166
15167 /* Sony Vaio Y cannot use SSC on LVDS */
15168 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15169
be505f64
AH
15170 /* Acer Aspire 5734Z must invert backlight brightness */
15171 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15172
15173 /* Acer/eMachines G725 */
15174 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15175
15176 /* Acer/eMachines e725 */
15177 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15178
15179 /* Acer/Packard Bell NCL20 */
15180 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15181
15182 /* Acer Aspire 4736Z */
15183 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15184
15185 /* Acer Aspire 5336 */
15186 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15187
15188 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15189 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15190
dfb3d47b
SD
15191 /* Acer C720 Chromebook (Core i3 4005U) */
15192 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15193
b2a9601c 15194 /* Apple Macbook 2,1 (Core 2 T7400) */
15195 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15196
1b9448b0
JN
15197 /* Apple Macbook 4,1 */
15198 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15199
d4967d8c
SD
15200 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15201 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15202
15203 /* HP Chromebook 14 (Celeron 2955U) */
15204 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15205
15206 /* Dell Chromebook 11 */
15207 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15208
15209 /* Dell Chromebook 11 (2015 version) */
15210 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15211};
15212
15213static void intel_init_quirks(struct drm_device *dev)
15214{
15215 struct pci_dev *d = dev->pdev;
15216 int i;
15217
15218 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15219 struct intel_quirk *q = &intel_quirks[i];
15220
15221 if (d->device == q->device &&
15222 (d->subsystem_vendor == q->subsystem_vendor ||
15223 q->subsystem_vendor == PCI_ANY_ID) &&
15224 (d->subsystem_device == q->subsystem_device ||
15225 q->subsystem_device == PCI_ANY_ID))
15226 q->hook(dev);
15227 }
5f85f176
EE
15228 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15229 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15230 intel_dmi_quirks[i].hook(dev);
15231 }
b690e96c
JB
15232}
15233
9cce37f4
JB
15234/* Disable the VGA plane that we never use */
15235static void i915_disable_vga(struct drm_device *dev)
15236{
15237 struct drm_i915_private *dev_priv = dev->dev_private;
15238 u8 sr1;
f0f59a00 15239 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15240
2b37c616 15241 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15242 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15243 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15244 sr1 = inb(VGA_SR_DATA);
15245 outb(sr1 | 1<<5, VGA_SR_DATA);
15246 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15247 udelay(300);
15248
01f5a626 15249 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15250 POSTING_READ(vga_reg);
15251}
15252
f817586c
DV
15253void intel_modeset_init_hw(struct drm_device *dev)
15254{
1a617b77
ML
15255 struct drm_i915_private *dev_priv = dev->dev_private;
15256
b6283055 15257 intel_update_cdclk(dev);
1a617b77
ML
15258
15259 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15260
f817586c 15261 intel_init_clock_gating(dev);
8090c6b9 15262 intel_enable_gt_powersave(dev);
f817586c
DV
15263}
15264
d93c0372
MR
15265/*
15266 * Calculate what we think the watermarks should be for the state we've read
15267 * out of the hardware and then immediately program those watermarks so that
15268 * we ensure the hardware settings match our internal state.
15269 *
15270 * We can calculate what we think WM's should be by creating a duplicate of the
15271 * current state (which was constructed during hardware readout) and running it
15272 * through the atomic check code to calculate new watermark values in the
15273 * state object.
15274 */
15275static void sanitize_watermarks(struct drm_device *dev)
15276{
15277 struct drm_i915_private *dev_priv = to_i915(dev);
15278 struct drm_atomic_state *state;
15279 struct drm_crtc *crtc;
15280 struct drm_crtc_state *cstate;
15281 struct drm_modeset_acquire_ctx ctx;
15282 int ret;
15283 int i;
15284
15285 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15286 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15287 return;
15288
15289 /*
15290 * We need to hold connection_mutex before calling duplicate_state so
15291 * that the connector loop is protected.
15292 */
15293 drm_modeset_acquire_init(&ctx, 0);
15294retry:
0cd1262d 15295 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15296 if (ret == -EDEADLK) {
15297 drm_modeset_backoff(&ctx);
15298 goto retry;
15299 } else if (WARN_ON(ret)) {
0cd1262d 15300 goto fail;
d93c0372
MR
15301 }
15302
15303 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15304 if (WARN_ON(IS_ERR(state)))
0cd1262d 15305 goto fail;
d93c0372 15306
ed4a6a7c
MR
15307 /*
15308 * Hardware readout is the only time we don't want to calculate
15309 * intermediate watermarks (since we don't trust the current
15310 * watermarks).
15311 */
15312 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15313
d93c0372
MR
15314 ret = intel_atomic_check(dev, state);
15315 if (ret) {
15316 /*
15317 * If we fail here, it means that the hardware appears to be
15318 * programmed in a way that shouldn't be possible, given our
15319 * understanding of watermark requirements. This might mean a
15320 * mistake in the hardware readout code or a mistake in the
15321 * watermark calculations for a given platform. Raise a WARN
15322 * so that this is noticeable.
15323 *
15324 * If this actually happens, we'll have to just leave the
15325 * BIOS-programmed watermarks untouched and hope for the best.
15326 */
15327 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15328 goto fail;
d93c0372
MR
15329 }
15330
15331 /* Write calculated watermark values back */
15332 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15333 for_each_crtc_in_state(state, crtc, cstate, i) {
15334 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15335
ed4a6a7c
MR
15336 cs->wm.need_postvbl_update = true;
15337 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15338 }
15339
15340 drm_atomic_state_free(state);
0cd1262d 15341fail:
d93c0372
MR
15342 drm_modeset_drop_locks(&ctx);
15343 drm_modeset_acquire_fini(&ctx);
15344}
15345
79e53945
JB
15346void intel_modeset_init(struct drm_device *dev)
15347{
72e96d64
JL
15348 struct drm_i915_private *dev_priv = to_i915(dev);
15349 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 15350 int sprite, ret;
8cc87b75 15351 enum pipe pipe;
46f297fb 15352 struct intel_crtc *crtc;
79e53945
JB
15353
15354 drm_mode_config_init(dev);
15355
15356 dev->mode_config.min_width = 0;
15357 dev->mode_config.min_height = 0;
15358
019d96cb
DA
15359 dev->mode_config.preferred_depth = 24;
15360 dev->mode_config.prefer_shadow = 1;
15361
25bab385
TU
15362 dev->mode_config.allow_fb_modifiers = true;
15363
e6ecefaa 15364 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15365
b690e96c
JB
15366 intel_init_quirks(dev);
15367
1fa61106
ED
15368 intel_init_pm(dev);
15369
e3c74757
BW
15370 if (INTEL_INFO(dev)->num_pipes == 0)
15371 return;
15372
69f92f67
LW
15373 /*
15374 * There may be no VBT; and if the BIOS enabled SSC we can
15375 * just keep using it to avoid unnecessary flicker. Whereas if the
15376 * BIOS isn't using it, don't assume it will work even if the VBT
15377 * indicates as much.
15378 */
15379 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15380 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15381 DREF_SSC1_ENABLE);
15382
15383 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15384 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15385 bios_lvds_use_ssc ? "en" : "dis",
15386 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15387 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15388 }
15389 }
15390
a6c45cf0
CW
15391 if (IS_GEN2(dev)) {
15392 dev->mode_config.max_width = 2048;
15393 dev->mode_config.max_height = 2048;
15394 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15395 dev->mode_config.max_width = 4096;
15396 dev->mode_config.max_height = 4096;
79e53945 15397 } else {
a6c45cf0
CW
15398 dev->mode_config.max_width = 8192;
15399 dev->mode_config.max_height = 8192;
79e53945 15400 }
068be561 15401
dc41c154
VS
15402 if (IS_845G(dev) || IS_I865G(dev)) {
15403 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15404 dev->mode_config.cursor_height = 1023;
15405 } else if (IS_GEN2(dev)) {
068be561
DL
15406 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15407 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15408 } else {
15409 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15410 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15411 }
15412
72e96d64 15413 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15414
28c97730 15415 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15416 INTEL_INFO(dev)->num_pipes,
15417 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15418
055e393f 15419 for_each_pipe(dev_priv, pipe) {
8cc87b75 15420 intel_crtc_init(dev, pipe);
3bdcfc0c 15421 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15422 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15423 if (ret)
06da8da2 15424 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15425 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15426 }
79e53945
JB
15427 }
15428
bfa7df01 15429 intel_update_czclk(dev_priv);
e7dc33f3 15430 intel_update_rawclk(dev_priv);
bfa7df01
VS
15431 intel_update_cdclk(dev);
15432
e72f9fbf 15433 intel_shared_dpll_init(dev);
ee7b9f93 15434
9cce37f4
JB
15435 /* Just disable it once at startup */
15436 i915_disable_vga(dev);
79e53945 15437 intel_setup_outputs(dev);
11be49eb 15438
6e9f798d 15439 drm_modeset_lock_all(dev);
043e9bda 15440 intel_modeset_setup_hw_state(dev);
6e9f798d 15441 drm_modeset_unlock_all(dev);
46f297fb 15442
d3fcc808 15443 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15444 struct intel_initial_plane_config plane_config = {};
15445
46f297fb
JB
15446 if (!crtc->active)
15447 continue;
15448
46f297fb 15449 /*
46f297fb
JB
15450 * Note that reserving the BIOS fb up front prevents us
15451 * from stuffing other stolen allocations like the ring
15452 * on top. This prevents some ugliness at boot time, and
15453 * can even allow for smooth boot transitions if the BIOS
15454 * fb is large enough for the active pipe configuration.
15455 */
eeebeac5
ML
15456 dev_priv->display.get_initial_plane_config(crtc,
15457 &plane_config);
15458
15459 /*
15460 * If the fb is shared between multiple heads, we'll
15461 * just get the first one.
15462 */
15463 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15464 }
d93c0372
MR
15465
15466 /*
15467 * Make sure hardware watermarks really match the state we read out.
15468 * Note that we need to do this after reconstructing the BIOS fb's
15469 * since the watermark calculation done here will use pstate->fb.
15470 */
15471 sanitize_watermarks(dev);
2c7111db
CW
15472}
15473
7fad798e
DV
15474static void intel_enable_pipe_a(struct drm_device *dev)
15475{
15476 struct intel_connector *connector;
15477 struct drm_connector *crt = NULL;
15478 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15479 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15480
15481 /* We can't just switch on the pipe A, we need to set things up with a
15482 * proper mode and output configuration. As a gross hack, enable pipe A
15483 * by enabling the load detect pipe once. */
3a3371ff 15484 for_each_intel_connector(dev, connector) {
7fad798e
DV
15485 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15486 crt = &connector->base;
15487 break;
15488 }
15489 }
15490
15491 if (!crt)
15492 return;
15493
208bf9fd 15494 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15495 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15496}
15497
fa555837
DV
15498static bool
15499intel_check_plane_mapping(struct intel_crtc *crtc)
15500{
7eb552ae
BW
15501 struct drm_device *dev = crtc->base.dev;
15502 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15503 u32 val;
fa555837 15504
7eb552ae 15505 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15506 return true;
15507
649636ef 15508 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15509
15510 if ((val & DISPLAY_PLANE_ENABLE) &&
15511 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15512 return false;
15513
15514 return true;
15515}
15516
02e93c35
VS
15517static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15518{
15519 struct drm_device *dev = crtc->base.dev;
15520 struct intel_encoder *encoder;
15521
15522 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15523 return true;
15524
15525 return false;
15526}
15527
dd756198
VS
15528static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15529{
15530 struct drm_device *dev = encoder->base.dev;
15531 struct intel_connector *connector;
15532
15533 for_each_connector_on_encoder(dev, &encoder->base, connector)
15534 return true;
15535
15536 return false;
15537}
15538
24929352
DV
15539static void intel_sanitize_crtc(struct intel_crtc *crtc)
15540{
15541 struct drm_device *dev = crtc->base.dev;
15542 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15543 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15544
24929352 15545 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15546 if (!transcoder_is_dsi(cpu_transcoder)) {
15547 i915_reg_t reg = PIPECONF(cpu_transcoder);
15548
15549 I915_WRITE(reg,
15550 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15551 }
24929352 15552
d3eaf884 15553 /* restore vblank interrupts to correct state */
9625604c 15554 drm_crtc_vblank_reset(&crtc->base);
d297e103 15555 if (crtc->active) {
f9cd7b88
VS
15556 struct intel_plane *plane;
15557
9625604c 15558 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15559
15560 /* Disable everything but the primary plane */
15561 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15562 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15563 continue;
15564
15565 plane->disable_plane(&plane->base, &crtc->base);
15566 }
9625604c 15567 }
d3eaf884 15568
24929352 15569 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15570 * disable the crtc (and hence change the state) if it is wrong. Note
15571 * that gen4+ has a fixed plane -> pipe mapping. */
15572 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15573 bool plane;
15574
24929352
DV
15575 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15576 crtc->base.base.id);
15577
15578 /* Pipe has the wrong plane attached and the plane is active.
15579 * Temporarily change the plane mapping and disable everything
15580 * ... */
15581 plane = crtc->plane;
b70709a6 15582 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15583 crtc->plane = !plane;
b17d48e2 15584 intel_crtc_disable_noatomic(&crtc->base);
24929352 15585 crtc->plane = plane;
24929352 15586 }
24929352 15587
7fad798e
DV
15588 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15589 crtc->pipe == PIPE_A && !crtc->active) {
15590 /* BIOS forgot to enable pipe A, this mostly happens after
15591 * resume. Force-enable the pipe to fix this, the update_dpms
15592 * call below we restore the pipe to the right state, but leave
15593 * the required bits on. */
15594 intel_enable_pipe_a(dev);
15595 }
15596
24929352
DV
15597 /* Adjust the state of the output pipe according to whether we
15598 * have active connectors/encoders. */
842e0307 15599 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15600 intel_crtc_disable_noatomic(&crtc->base);
24929352 15601
a3ed6aad 15602 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15603 /*
15604 * We start out with underrun reporting disabled to avoid races.
15605 * For correct bookkeeping mark this on active crtcs.
15606 *
c5ab3bc0
DV
15607 * Also on gmch platforms we dont have any hardware bits to
15608 * disable the underrun reporting. Which means we need to start
15609 * out with underrun reporting disabled also on inactive pipes,
15610 * since otherwise we'll complain about the garbage we read when
15611 * e.g. coming up after runtime pm.
15612 *
4cc31489
DV
15613 * No protection against concurrent access is required - at
15614 * worst a fifo underrun happens which also sets this to false.
15615 */
15616 crtc->cpu_fifo_underrun_disabled = true;
15617 crtc->pch_fifo_underrun_disabled = true;
15618 }
24929352
DV
15619}
15620
15621static void intel_sanitize_encoder(struct intel_encoder *encoder)
15622{
15623 struct intel_connector *connector;
15624 struct drm_device *dev = encoder->base.dev;
15625
15626 /* We need to check both for a crtc link (meaning that the
15627 * encoder is active and trying to read from a pipe) and the
15628 * pipe itself being active. */
15629 bool has_active_crtc = encoder->base.crtc &&
15630 to_intel_crtc(encoder->base.crtc)->active;
15631
dd756198 15632 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15633 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15634 encoder->base.base.id,
8e329a03 15635 encoder->base.name);
24929352
DV
15636
15637 /* Connector is active, but has no active pipe. This is
15638 * fallout from our resume register restoring. Disable
15639 * the encoder manually again. */
15640 if (encoder->base.crtc) {
15641 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15642 encoder->base.base.id,
8e329a03 15643 encoder->base.name);
24929352 15644 encoder->disable(encoder);
a62d1497
VS
15645 if (encoder->post_disable)
15646 encoder->post_disable(encoder);
24929352 15647 }
7f1950fb 15648 encoder->base.crtc = NULL;
24929352
DV
15649
15650 /* Inconsistent output/port/pipe state happens presumably due to
15651 * a bug in one of the get_hw_state functions. Or someplace else
15652 * in our code, like the register restore mess on resume. Clamp
15653 * things to off as a safer default. */
3a3371ff 15654 for_each_intel_connector(dev, connector) {
24929352
DV
15655 if (connector->encoder != encoder)
15656 continue;
7f1950fb
EE
15657 connector->base.dpms = DRM_MODE_DPMS_OFF;
15658 connector->base.encoder = NULL;
24929352
DV
15659 }
15660 }
15661 /* Enabled encoders without active connectors will be fixed in
15662 * the crtc fixup. */
15663}
15664
04098753 15665void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15666{
15667 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15668 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15669
04098753
ID
15670 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15671 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15672 i915_disable_vga(dev);
15673 }
15674}
15675
15676void i915_redisable_vga(struct drm_device *dev)
15677{
15678 struct drm_i915_private *dev_priv = dev->dev_private;
15679
8dc8a27c
PZ
15680 /* This function can be called both from intel_modeset_setup_hw_state or
15681 * at a very early point in our resume sequence, where the power well
15682 * structures are not yet restored. Since this function is at a very
15683 * paranoid "someone might have enabled VGA while we were not looking"
15684 * level, just check if the power well is enabled instead of trying to
15685 * follow the "don't touch the power well if we don't need it" policy
15686 * the rest of the driver uses. */
6392f847 15687 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15688 return;
15689
04098753 15690 i915_redisable_vga_power_on(dev);
6392f847
ID
15691
15692 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15693}
15694
f9cd7b88 15695static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15696{
f9cd7b88 15697 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15698
f9cd7b88 15699 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15700}
15701
f9cd7b88
VS
15702/* FIXME read out full plane state for all planes */
15703static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15704{
b26d3ea3 15705 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15706 struct intel_plane_state *plane_state =
b26d3ea3 15707 to_intel_plane_state(primary->state);
d032ffa0 15708
19b8d387 15709 plane_state->visible = crtc->active &&
b26d3ea3
ML
15710 primary_get_hw_state(to_intel_plane(primary));
15711
15712 if (plane_state->visible)
15713 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15714}
15715
30e984df 15716static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15717{
15718 struct drm_i915_private *dev_priv = dev->dev_private;
15719 enum pipe pipe;
24929352
DV
15720 struct intel_crtc *crtc;
15721 struct intel_encoder *encoder;
15722 struct intel_connector *connector;
5358901f 15723 int i;
24929352 15724
565602d7
ML
15725 dev_priv->active_crtcs = 0;
15726
d3fcc808 15727 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15728 struct intel_crtc_state *crtc_state = crtc->config;
15729 int pixclk = 0;
3b117c8f 15730
565602d7
ML
15731 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15732 memset(crtc_state, 0, sizeof(*crtc_state));
15733 crtc_state->base.crtc = &crtc->base;
24929352 15734
565602d7
ML
15735 crtc_state->base.active = crtc_state->base.enable =
15736 dev_priv->display.get_pipe_config(crtc, crtc_state);
15737
15738 crtc->base.enabled = crtc_state->base.enable;
15739 crtc->active = crtc_state->base.active;
15740
15741 if (crtc_state->base.active) {
15742 dev_priv->active_crtcs |= 1 << crtc->pipe;
15743
15744 if (IS_BROADWELL(dev_priv)) {
15745 pixclk = ilk_pipe_pixel_rate(crtc_state);
15746
15747 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15748 if (crtc_state->ips_enabled)
15749 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15750 } else if (IS_VALLEYVIEW(dev_priv) ||
15751 IS_CHERRYVIEW(dev_priv) ||
15752 IS_BROXTON(dev_priv))
15753 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15754 else
15755 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15756 }
15757
15758 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15759
f9cd7b88 15760 readout_plane_state(crtc);
24929352
DV
15761
15762 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15763 crtc->base.base.id,
15764 crtc->active ? "enabled" : "disabled");
15765 }
15766
5358901f
DV
15767 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15768 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15769
2edd6443
ACO
15770 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15771 &pll->config.hw_state);
3e369b76 15772 pll->config.crtc_mask = 0;
d3fcc808 15773 for_each_intel_crtc(dev, crtc) {
2dd66ebd 15774 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 15775 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 15776 }
2dd66ebd 15777 pll->active_mask = pll->config.crtc_mask;
5358901f 15778
1e6f2ddc 15779 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15780 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
15781 }
15782
b2784e15 15783 for_each_intel_encoder(dev, encoder) {
24929352
DV
15784 pipe = 0;
15785
15786 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15787 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15788 encoder->base.crtc = &crtc->base;
6e3c9717 15789 encoder->get_config(encoder, crtc->config);
24929352
DV
15790 } else {
15791 encoder->base.crtc = NULL;
15792 }
15793
6f2bcceb 15794 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15795 encoder->base.base.id,
8e329a03 15796 encoder->base.name,
24929352 15797 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15798 pipe_name(pipe));
24929352
DV
15799 }
15800
3a3371ff 15801 for_each_intel_connector(dev, connector) {
24929352
DV
15802 if (connector->get_hw_state(connector)) {
15803 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15804
15805 encoder = connector->encoder;
15806 connector->base.encoder = &encoder->base;
15807
15808 if (encoder->base.crtc &&
15809 encoder->base.crtc->state->active) {
15810 /*
15811 * This has to be done during hardware readout
15812 * because anything calling .crtc_disable may
15813 * rely on the connector_mask being accurate.
15814 */
15815 encoder->base.crtc->state->connector_mask |=
15816 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15817 encoder->base.crtc->state->encoder_mask |=
15818 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15819 }
15820
24929352
DV
15821 } else {
15822 connector->base.dpms = DRM_MODE_DPMS_OFF;
15823 connector->base.encoder = NULL;
15824 }
15825 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15826 connector->base.base.id,
c23cc417 15827 connector->base.name,
24929352
DV
15828 connector->base.encoder ? "enabled" : "disabled");
15829 }
7f4c6284
VS
15830
15831 for_each_intel_crtc(dev, crtc) {
15832 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15833
15834 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15835 if (crtc->base.state->active) {
15836 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15837 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15838 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15839
15840 /*
15841 * The initial mode needs to be set in order to keep
15842 * the atomic core happy. It wants a valid mode if the
15843 * crtc's enabled, so we do the above call.
15844 *
15845 * At this point some state updated by the connectors
15846 * in their ->detect() callback has not run yet, so
15847 * no recalculation can be done yet.
15848 *
15849 * Even if we could do a recalculation and modeset
15850 * right now it would cause a double modeset if
15851 * fbdev or userspace chooses a different initial mode.
15852 *
15853 * If that happens, someone indicated they wanted a
15854 * mode change, which means it's safe to do a full
15855 * recalculation.
15856 */
15857 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15858
15859 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15860 update_scanline_offset(crtc);
7f4c6284 15861 }
e3b247da
VS
15862
15863 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 15864 }
30e984df
DV
15865}
15866
043e9bda
ML
15867/* Scan out the current hw modeset state,
15868 * and sanitizes it to the current state
15869 */
15870static void
15871intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15872{
15873 struct drm_i915_private *dev_priv = dev->dev_private;
15874 enum pipe pipe;
30e984df
DV
15875 struct intel_crtc *crtc;
15876 struct intel_encoder *encoder;
35c95375 15877 int i;
30e984df
DV
15878
15879 intel_modeset_readout_hw_state(dev);
24929352
DV
15880
15881 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15882 for_each_intel_encoder(dev, encoder) {
24929352
DV
15883 intel_sanitize_encoder(encoder);
15884 }
15885
055e393f 15886 for_each_pipe(dev_priv, pipe) {
24929352
DV
15887 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15888 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15889 intel_dump_pipe_config(crtc, crtc->config,
15890 "[setup_hw_state]");
24929352 15891 }
9a935856 15892
d29b2f9d
ACO
15893 intel_modeset_update_connector_atomic_state(dev);
15894
35c95375
DV
15895 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15896 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15897
2dd66ebd 15898 if (!pll->on || pll->active_mask)
35c95375
DV
15899 continue;
15900
15901 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15902
2edd6443 15903 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15904 pll->on = false;
15905 }
15906
666a4537 15907 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15908 vlv_wm_get_hw_state(dev);
15909 else if (IS_GEN9(dev))
3078999f
PB
15910 skl_wm_get_hw_state(dev);
15911 else if (HAS_PCH_SPLIT(dev))
243e6a44 15912 ilk_wm_get_hw_state(dev);
292b990e
ML
15913
15914 for_each_intel_crtc(dev, crtc) {
15915 unsigned long put_domains;
15916
74bff5f9 15917 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15918 if (WARN_ON(put_domains))
15919 modeset_put_power_domains(dev_priv, put_domains);
15920 }
15921 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15922
15923 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15924}
7d0bc1ea 15925
043e9bda
ML
15926void intel_display_resume(struct drm_device *dev)
15927{
e2c8b870
ML
15928 struct drm_i915_private *dev_priv = to_i915(dev);
15929 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15930 struct drm_modeset_acquire_ctx ctx;
043e9bda 15931 int ret;
e2c8b870 15932 bool setup = false;
f30da187 15933
e2c8b870 15934 dev_priv->modeset_restore_state = NULL;
043e9bda 15935
ea49c9ac
ML
15936 /*
15937 * This is a cludge because with real atomic modeset mode_config.mutex
15938 * won't be taken. Unfortunately some probed state like
15939 * audio_codec_enable is still protected by mode_config.mutex, so lock
15940 * it here for now.
15941 */
15942 mutex_lock(&dev->mode_config.mutex);
e2c8b870 15943 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15944
e2c8b870
ML
15945retry:
15946 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 15947
e2c8b870
ML
15948 if (ret == 0 && !setup) {
15949 setup = true;
043e9bda 15950
e2c8b870
ML
15951 intel_modeset_setup_hw_state(dev);
15952 i915_redisable_vga(dev);
45e2b5f6 15953 }
8af6cf88 15954
e2c8b870
ML
15955 if (ret == 0 && state) {
15956 struct drm_crtc_state *crtc_state;
15957 struct drm_crtc *crtc;
15958 int i;
043e9bda 15959
e2c8b870
ML
15960 state->acquire_ctx = &ctx;
15961
15962 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15963 /*
15964 * Force recalculation even if we restore
15965 * current state. With fast modeset this may not result
15966 * in a modeset when the state is compatible.
15967 */
15968 crtc_state->mode_changed = true;
15969 }
15970
15971 ret = drm_atomic_commit(state);
043e9bda
ML
15972 }
15973
e2c8b870
ML
15974 if (ret == -EDEADLK) {
15975 drm_modeset_backoff(&ctx);
15976 goto retry;
15977 }
043e9bda 15978
e2c8b870
ML
15979 drm_modeset_drop_locks(&ctx);
15980 drm_modeset_acquire_fini(&ctx);
ea49c9ac 15981 mutex_unlock(&dev->mode_config.mutex);
043e9bda 15982
e2c8b870
ML
15983 if (ret) {
15984 DRM_ERROR("Restoring old state failed with %i\n", ret);
15985 drm_atomic_state_free(state);
15986 }
2c7111db
CW
15987}
15988
15989void intel_modeset_gem_init(struct drm_device *dev)
15990{
484b41dd 15991 struct drm_crtc *c;
2ff8fde1 15992 struct drm_i915_gem_object *obj;
e0d6149b 15993 int ret;
484b41dd 15994
ae48434c 15995 intel_init_gt_powersave(dev);
ae48434c 15996
1833b134 15997 intel_modeset_init_hw(dev);
02e792fb
DV
15998
15999 intel_setup_overlay(dev);
484b41dd
JB
16000
16001 /*
16002 * Make sure any fbs we allocated at startup are properly
16003 * pinned & fenced. When we do the allocation it's too early
16004 * for this.
16005 */
70e1e0ec 16006 for_each_crtc(dev, c) {
2ff8fde1
MR
16007 obj = intel_fb_obj(c->primary->fb);
16008 if (obj == NULL)
484b41dd
JB
16009 continue;
16010
e0d6149b 16011 mutex_lock(&dev->struct_mutex);
3465c580
VS
16012 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16013 c->primary->state->rotation);
e0d6149b
TU
16014 mutex_unlock(&dev->struct_mutex);
16015 if (ret) {
484b41dd
JB
16016 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16017 to_intel_crtc(c)->pipe);
66e514c1
DA
16018 drm_framebuffer_unreference(c->primary->fb);
16019 c->primary->fb = NULL;
36750f28 16020 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16021 update_state_fb(c->primary);
36750f28 16022 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16023 }
16024 }
0962c3c9
VS
16025
16026 intel_backlight_register(dev);
79e53945
JB
16027}
16028
4932e2c3
ID
16029void intel_connector_unregister(struct intel_connector *intel_connector)
16030{
16031 struct drm_connector *connector = &intel_connector->base;
16032
16033 intel_panel_destroy_backlight(connector);
34ea3d38 16034 drm_connector_unregister(connector);
4932e2c3
ID
16035}
16036
79e53945
JB
16037void intel_modeset_cleanup(struct drm_device *dev)
16038{
652c393a 16039 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16040 struct intel_connector *connector;
652c393a 16041
2eb5252e
ID
16042 intel_disable_gt_powersave(dev);
16043
0962c3c9
VS
16044 intel_backlight_unregister(dev);
16045
fd0c0642
DV
16046 /*
16047 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16048 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16049 * experience fancy races otherwise.
16050 */
2aeb7d3a 16051 intel_irq_uninstall(dev_priv);
eb21b92b 16052
fd0c0642
DV
16053 /*
16054 * Due to the hpd irq storm handling the hotplug work can re-arm the
16055 * poll handlers. Hence disable polling after hpd handling is shut down.
16056 */
f87ea761 16057 drm_kms_helper_poll_fini(dev);
fd0c0642 16058
723bfd70
JB
16059 intel_unregister_dsm_handler();
16060
c937ab3e 16061 intel_fbc_global_disable(dev_priv);
69341a5e 16062
1630fe75
CW
16063 /* flush any delayed tasks or pending work */
16064 flush_scheduled_work();
16065
db31af1d 16066 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16067 for_each_intel_connector(dev, connector)
16068 connector->unregister(connector);
d9255d57 16069
79e53945 16070 drm_mode_config_cleanup(dev);
4d7bb011
DV
16071
16072 intel_cleanup_overlay(dev);
ae48434c 16073
ae48434c 16074 intel_cleanup_gt_powersave(dev);
f5949141
DV
16075
16076 intel_teardown_gmbus(dev);
79e53945
JB
16077}
16078
f1c79df3
ZW
16079/*
16080 * Return which encoder is currently attached for connector.
16081 */
df0e9248 16082struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16083{
df0e9248
CW
16084 return &intel_attached_encoder(connector)->base;
16085}
f1c79df3 16086
df0e9248
CW
16087void intel_connector_attach_encoder(struct intel_connector *connector,
16088 struct intel_encoder *encoder)
16089{
16090 connector->encoder = encoder;
16091 drm_mode_connector_attach_encoder(&connector->base,
16092 &encoder->base);
79e53945 16093}
28d52043
DA
16094
16095/*
16096 * set vga decode state - true == enable VGA decode
16097 */
16098int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16099{
16100 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16101 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16102 u16 gmch_ctrl;
16103
75fa041d
CW
16104 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16105 DRM_ERROR("failed to read control word\n");
16106 return -EIO;
16107 }
16108
c0cc8a55
CW
16109 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16110 return 0;
16111
28d52043
DA
16112 if (state)
16113 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16114 else
16115 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16116
16117 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16118 DRM_ERROR("failed to write control word\n");
16119 return -EIO;
16120 }
16121
28d52043
DA
16122 return 0;
16123}
c4a1d9e4 16124
c4a1d9e4 16125struct intel_display_error_state {
ff57f1b0
PZ
16126
16127 u32 power_well_driver;
16128
63b66e5b
CW
16129 int num_transcoders;
16130
c4a1d9e4
CW
16131 struct intel_cursor_error_state {
16132 u32 control;
16133 u32 position;
16134 u32 base;
16135 u32 size;
52331309 16136 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16137
16138 struct intel_pipe_error_state {
ddf9c536 16139 bool power_domain_on;
c4a1d9e4 16140 u32 source;
f301b1e1 16141 u32 stat;
52331309 16142 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16143
16144 struct intel_plane_error_state {
16145 u32 control;
16146 u32 stride;
16147 u32 size;
16148 u32 pos;
16149 u32 addr;
16150 u32 surface;
16151 u32 tile_offset;
52331309 16152 } plane[I915_MAX_PIPES];
63b66e5b
CW
16153
16154 struct intel_transcoder_error_state {
ddf9c536 16155 bool power_domain_on;
63b66e5b
CW
16156 enum transcoder cpu_transcoder;
16157
16158 u32 conf;
16159
16160 u32 htotal;
16161 u32 hblank;
16162 u32 hsync;
16163 u32 vtotal;
16164 u32 vblank;
16165 u32 vsync;
16166 } transcoder[4];
c4a1d9e4
CW
16167};
16168
16169struct intel_display_error_state *
16170intel_display_capture_error_state(struct drm_device *dev)
16171{
fbee40df 16172 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16173 struct intel_display_error_state *error;
63b66e5b
CW
16174 int transcoders[] = {
16175 TRANSCODER_A,
16176 TRANSCODER_B,
16177 TRANSCODER_C,
16178 TRANSCODER_EDP,
16179 };
c4a1d9e4
CW
16180 int i;
16181
63b66e5b
CW
16182 if (INTEL_INFO(dev)->num_pipes == 0)
16183 return NULL;
16184
9d1cb914 16185 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16186 if (error == NULL)
16187 return NULL;
16188
190be112 16189 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16190 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16191
055e393f 16192 for_each_pipe(dev_priv, i) {
ddf9c536 16193 error->pipe[i].power_domain_on =
f458ebbc
DV
16194 __intel_display_power_is_enabled(dev_priv,
16195 POWER_DOMAIN_PIPE(i));
ddf9c536 16196 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16197 continue;
16198
5efb3e28
VS
16199 error->cursor[i].control = I915_READ(CURCNTR(i));
16200 error->cursor[i].position = I915_READ(CURPOS(i));
16201 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16202
16203 error->plane[i].control = I915_READ(DSPCNTR(i));
16204 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16205 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16206 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16207 error->plane[i].pos = I915_READ(DSPPOS(i));
16208 }
ca291363
PZ
16209 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16210 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16211 if (INTEL_INFO(dev)->gen >= 4) {
16212 error->plane[i].surface = I915_READ(DSPSURF(i));
16213 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16214 }
16215
c4a1d9e4 16216 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16217
3abfce77 16218 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16219 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16220 }
16221
4d1de975 16222 /* Note: this does not include DSI transcoders. */
63b66e5b 16223 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
2d1fe073 16224 if (HAS_DDI(dev_priv))
63b66e5b
CW
16225 error->num_transcoders++; /* Account for eDP. */
16226
16227 for (i = 0; i < error->num_transcoders; i++) {
16228 enum transcoder cpu_transcoder = transcoders[i];
16229
ddf9c536 16230 error->transcoder[i].power_domain_on =
f458ebbc 16231 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16232 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16233 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16234 continue;
16235
63b66e5b
CW
16236 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16237
16238 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16239 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16240 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16241 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16242 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16243 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16244 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16245 }
16246
16247 return error;
16248}
16249
edc3d884
MK
16250#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16251
c4a1d9e4 16252void
edc3d884 16253intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16254 struct drm_device *dev,
16255 struct intel_display_error_state *error)
16256{
055e393f 16257 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16258 int i;
16259
63b66e5b
CW
16260 if (!error)
16261 return;
16262
edc3d884 16263 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16264 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16265 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16266 error->power_well_driver);
055e393f 16267 for_each_pipe(dev_priv, i) {
edc3d884 16268 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16269 err_printf(m, " Power: %s\n",
87ad3212 16270 onoff(error->pipe[i].power_domain_on));
edc3d884 16271 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16272 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16273
16274 err_printf(m, "Plane [%d]:\n", i);
16275 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16276 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16277 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16278 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16279 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16280 }
4b71a570 16281 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16282 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16283 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16284 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16285 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16286 }
16287
edc3d884
MK
16288 err_printf(m, "Cursor [%d]:\n", i);
16289 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16290 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16291 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16292 }
63b66e5b
CW
16293
16294 for (i = 0; i < error->num_transcoders; i++) {
da205630 16295 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 16296 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16297 err_printf(m, " Power: %s\n",
87ad3212 16298 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16299 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16300 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16301 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16302 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16303 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16304 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16305 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16306 }
c4a1d9e4 16307}
This page took 7.395529 seconds and 5 git commands to generate.