drm/i915: Embed the io-mapping struct inside drm_i915_private
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
b1ba124d 36#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 37#include <drm/drm_dp_mst_helper.h>
eeca778a 38#include <drm/drm_rect.h>
10f81c19 39#include <drm/drm_atomic.h>
913d8d11 40
1d5bfac9
DV
41/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
0351b939
TU
48 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
1d5bfac9 52 */
3f177625
TU
53#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
913d8d11 55 int ret__ = 0; \
0206e353 56 while (!(COND)) { \
913d8d11 57 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
58 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
913d8d11
CW
60 break; \
61 } \
9848de08 62 if ((W) && drm_can_sleep()) { \
3f177625 63 usleep_range((W), (W)*2); \
0cc2764c
BW
64 } else { \
65 cpu_relax(); \
66 } \
913d8d11
CW
67 } \
68 ret__; \
69})
70
3f177625 71#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
3f177625 72
0351b939
TU
73/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 75# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 76#else
18f4b843 77# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
78#endif
79
18f4b843
TU
80#define _wait_for_atomic(COND, US, ATOMIC) \
81({ \
82 int cpu, ret, timeout = (US) * 1000; \
83 u64 base; \
84 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
0351b939 85 BUILD_BUG_ON((US) > 50000); \
18f4b843
TU
86 if (!(ATOMIC)) { \
87 preempt_disable(); \
88 cpu = smp_processor_id(); \
89 } \
90 base = local_clock(); \
91 for (;;) { \
92 u64 now = local_clock(); \
93 if (!(ATOMIC)) \
94 preempt_enable(); \
95 if (COND) { \
96 ret = 0; \
97 break; \
98 } \
99 if (now - base >= timeout) { \
100 ret = -ETIMEDOUT; \
0351b939
TU
101 break; \
102 } \
103 cpu_relax(); \
18f4b843
TU
104 if (!(ATOMIC)) { \
105 preempt_disable(); \
106 if (unlikely(cpu != smp_processor_id())) { \
107 timeout -= now - base; \
108 cpu = smp_processor_id(); \
109 base = local_clock(); \
110 } \
111 } \
0351b939 112 } \
18f4b843
TU
113 ret; \
114})
115
116#define wait_for_us(COND, US) \
117({ \
118 int ret__; \
119 BUILD_BUG_ON(!__builtin_constant_p(US)); \
120 if ((US) > 10) \
121 ret__ = _wait_for((COND), (US), 10); \
122 else \
123 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
124 ret__; \
125})
126
18f4b843
TU
127#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
128#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
481b6af3 129
49938ac4
JN
130#define KHz(x) (1000 * (x))
131#define MHz(x) KHz(1000 * (x))
021357ac 132
79e53945
JB
133/*
134 * Display related stuff
135 */
136
137/* store information about an Ixxx DVO */
138/* The i830->i865 use multiple DVOs with multiple i2cs */
139/* the i915, i945 have a single sDVO i2c bus - which is different */
140#define MAX_OUTPUTS 6
141/* maximum connectors per crtcs in the mode set */
79e53945 142
4726e0b0
SK
143/* Maximum cursor sizes */
144#define GEN2_CURSOR_WIDTH 64
145#define GEN2_CURSOR_HEIGHT 64
068be561
DL
146#define MAX_CURSOR_WIDTH 256
147#define MAX_CURSOR_HEIGHT 256
4726e0b0 148
79e53945
JB
149#define INTEL_I2C_BUS_DVO 1
150#define INTEL_I2C_BUS_SDVO 2
151
152/* these are outputs from the chip - integrated only
153 external chips are via DVO or SDVO output */
6847d71b
PZ
154enum intel_output_type {
155 INTEL_OUTPUT_UNUSED = 0,
156 INTEL_OUTPUT_ANALOG = 1,
157 INTEL_OUTPUT_DVO = 2,
158 INTEL_OUTPUT_SDVO = 3,
159 INTEL_OUTPUT_LVDS = 4,
160 INTEL_OUTPUT_TVOUT = 5,
161 INTEL_OUTPUT_HDMI = 6,
cca0502b 162 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
163 INTEL_OUTPUT_EDP = 8,
164 INTEL_OUTPUT_DSI = 9,
165 INTEL_OUTPUT_UNKNOWN = 10,
166 INTEL_OUTPUT_DP_MST = 11,
167};
79e53945
JB
168
169#define INTEL_DVO_CHIP_NONE 0
170#define INTEL_DVO_CHIP_LVDS 1
171#define INTEL_DVO_CHIP_TMDS 2
172#define INTEL_DVO_CHIP_TVOUT 4
173
dfba2e2d
SK
174#define INTEL_DSI_VIDEO_MODE 0
175#define INTEL_DSI_COMMAND_MODE 1
72ffa333 176
79e53945
JB
177struct intel_framebuffer {
178 struct drm_framebuffer base;
05394f39 179 struct drm_i915_gem_object *obj;
2d7a215f 180 struct intel_rotation_info rot_info;
6687c906
VS
181
182 /* for each plane in the normal GTT view */
183 struct {
184 unsigned int x, y;
185 } normal[2];
186 /* for each plane in the rotated GTT view */
187 struct {
188 unsigned int x, y;
189 unsigned int pitch; /* pixels */
190 } rotated[2];
79e53945
JB
191};
192
37811fcc
CW
193struct intel_fbdev {
194 struct drm_fb_helper helper;
8bcd4553 195 struct intel_framebuffer *fb;
058d88c4 196 struct i915_vma *vma;
43cee314 197 async_cookie_t cookie;
d978ef14 198 int preferred_bpp;
37811fcc 199};
79e53945 200
21d40d37 201struct intel_encoder {
4ef69c7a 202 struct drm_encoder base;
9a935856 203
6847d71b 204 enum intel_output_type type;
bc079e8b 205 unsigned int cloneable;
21d40d37 206 void (*hot_plug)(struct intel_encoder *);
7ae89233 207 bool (*compute_config)(struct intel_encoder *,
5cec258b 208 struct intel_crtc_state *);
dafd226c 209 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 210 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 211 void (*enable)(struct intel_encoder *);
6cc5f341 212 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 213 void (*disable)(struct intel_encoder *);
bf49ec8c 214 void (*post_disable)(struct intel_encoder *);
d6db995f 215 void (*post_pll_disable)(struct intel_encoder *);
f0947c37
DV
216 /* Read out the current hw state of this connector, returning true if
217 * the encoder is active. If the encoder is enabled it also set the pipe
218 * it is connected to in the pipe parameter. */
219 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 220 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 221 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
222 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
223 * be set correctly before calling this function. */
045ac3b5 224 void (*get_config)(struct intel_encoder *,
5cec258b 225 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
226 /*
227 * Called during system suspend after all pending requests for the
228 * encoder are flushed (for example for DP AUX transactions) and
229 * device interrupts are disabled.
230 */
231 void (*suspend)(struct intel_encoder *);
f8aed700 232 int crtc_mask;
1d843f9d 233 enum hpd_pin hpd_pin;
79e53945
JB
234};
235
1d508706 236struct intel_panel {
dd06f90e 237 struct drm_display_mode *fixed_mode;
ec9ed197 238 struct drm_display_mode *downclock_mode;
4d891523 239 int fitting_mode;
58c68779
JN
240
241 /* backlight */
242 struct {
c91c9f32 243 bool present;
58c68779 244 u32 level;
6dda730e 245 u32 min;
7bd688cd 246 u32 max;
58c68779 247 bool enabled;
636baebf
JN
248 bool combination_mode; /* gen 2/4 only */
249 bool active_low_pwm;
b029e66f
SK
250
251 /* PWM chip */
022e4e52
SK
252 bool util_pin_active_low; /* bxt+ */
253 u8 controller; /* bxt+ only */
b029e66f
SK
254 struct pwm_device *pwm;
255
58c68779 256 struct backlight_device *device;
ab656bb9 257
5507faeb
JN
258 /* Connector and platform specific backlight functions */
259 int (*setup)(struct intel_connector *connector, enum pipe pipe);
260 uint32_t (*get)(struct intel_connector *connector);
261 void (*set)(struct intel_connector *connector, uint32_t level);
262 void (*disable)(struct intel_connector *connector);
263 void (*enable)(struct intel_connector *connector);
264 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
265 uint32_t hz);
266 void (*power)(struct intel_connector *, bool enable);
267 } backlight;
1d508706
JN
268};
269
5daa55eb
ZW
270struct intel_connector {
271 struct drm_connector base;
9a935856
DV
272 /*
273 * The fixed encoder this connector is connected to.
274 */
df0e9248 275 struct intel_encoder *encoder;
9a935856 276
f0947c37
DV
277 /* Reads out the current hw, returning true if the connector is enabled
278 * and active (i.e. dpms ON state). */
279 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
280
281 /* Panel info for eDP and LVDS */
282 struct intel_panel panel;
9cd300e0
JN
283
284 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
285 struct edid *edid;
beb60608 286 struct edid *detect_edid;
821450c6
EE
287
288 /* since POLL and HPD connectors may use the same HPD line keep the native
289 state of connector->polled in case hotplug storm detection changes it */
290 u8 polled;
0e32b39c
DA
291
292 void *port; /* store this opaque as its illegal to dereference it */
293
294 struct intel_dp *mst_port;
5daa55eb
ZW
295};
296
9e2c8475 297struct dpll {
80ad9206
VS
298 /* given values */
299 int n;
300 int m1, m2;
301 int p1, p2;
302 /* derived values */
303 int dot;
304 int vco;
305 int m;
306 int p;
9e2c8475 307};
80ad9206 308
de419ab6
ML
309struct intel_atomic_state {
310 struct drm_atomic_state base;
311
27c329ed 312 unsigned int cdclk;
565602d7 313
1a617b77
ML
314 /*
315 * Calculated device cdclk, can be different from cdclk
316 * only when all crtc's are DPMS off.
317 */
318 unsigned int dev_cdclk;
319
565602d7
ML
320 bool dpll_set, modeset;
321
8b4a7d05
MR
322 /*
323 * Does this transaction change the pipes that are active? This mask
324 * tracks which CRTC's have changed their active state at the end of
325 * the transaction (not counting the temporary disable during modesets).
326 * This mask should only be non-zero when intel_state->modeset is true,
327 * but the converse is not necessarily true; simply changing a mode may
328 * not flip the final active status of any CRTC's
329 */
330 unsigned int active_pipe_changes;
331
565602d7
ML
332 unsigned int active_crtcs;
333 unsigned int min_pixclk[I915_MAX_PIPES];
334
c89e39f3
CT
335 /* SKL/KBL Only */
336 unsigned int cdclk_pll_vco;
337
de419ab6 338 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
339
340 /*
341 * Current watermarks can't be trusted during hardware readout, so
342 * don't bother calculating intermediate watermarks.
343 */
344 bool skip_intermediate_wm;
98d39494
MR
345
346 /* Gen9+ only */
734fa01f 347 struct skl_wm_values wm_results;
de419ab6
ML
348};
349
eeca778a 350struct intel_plane_state {
2b875c22 351 struct drm_plane_state base;
eeca778a 352 struct drm_rect clip;
32b7eeec 353
b63a16f6
VS
354 struct {
355 u32 offset;
356 int x, y;
357 } main;
8d970654
VS
358 struct {
359 u32 offset;
360 int x, y;
361 } aux;
b63a16f6 362
be41e336
CK
363 /*
364 * scaler_id
365 * = -1 : not using a scaler
366 * >= 0 : using a scalers
367 *
368 * plane requiring a scaler:
369 * - During check_plane, its bit is set in
370 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 371 * update_scaler_plane.
be41e336
CK
372 * - scaler_id indicates the scaler it got assigned.
373 *
374 * plane doesn't require a scaler:
375 * - this can happen when scaling is no more required or plane simply
376 * got disabled.
377 * - During check_plane, corresponding bit is reset in
378 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 379 * update_scaler_plane.
be41e336
CK
380 */
381 int scaler_id;
818ed961
ML
382
383 struct drm_intel_sprite_colorkey ckey;
7580d774
ML
384
385 /* async flip related structures */
386 struct drm_i915_gem_request *wait_req;
eeca778a
GP
387};
388
5724dbd1 389struct intel_initial_plane_config {
2d14030b 390 struct intel_framebuffer *fb;
49af449b 391 unsigned int tiling;
46f297fb
JB
392 int size;
393 u32 base;
394};
395
be41e336
CK
396#define SKL_MIN_SRC_W 8
397#define SKL_MAX_SRC_W 4096
398#define SKL_MIN_SRC_H 8
6156a456 399#define SKL_MAX_SRC_H 4096
be41e336
CK
400#define SKL_MIN_DST_W 8
401#define SKL_MAX_DST_W 4096
402#define SKL_MIN_DST_H 8
6156a456 403#define SKL_MAX_DST_H 4096
be41e336
CK
404
405struct intel_scaler {
be41e336
CK
406 int in_use;
407 uint32_t mode;
408};
409
410struct intel_crtc_scaler_state {
411#define SKL_NUM_SCALERS 2
412 struct intel_scaler scalers[SKL_NUM_SCALERS];
413
414 /*
415 * scaler_users: keeps track of users requesting scalers on this crtc.
416 *
417 * If a bit is set, a user is using a scaler.
418 * Here user can be a plane or crtc as defined below:
419 * bits 0-30 - plane (bit position is index from drm_plane_index)
420 * bit 31 - crtc
421 *
422 * Instead of creating a new index to cover planes and crtc, using
423 * existing drm_plane_index for planes which is well less than 31
424 * planes and bit 31 for crtc. This should be fine to cover all
425 * our platforms.
426 *
427 * intel_atomic_setup_scalers will setup available scalers to users
428 * requesting scalers. It will gracefully fail if request exceeds
429 * avilability.
430 */
431#define SKL_CRTC_INDEX 31
432 unsigned scaler_users;
433
434 /* scaler used by crtc for panel fitting purpose */
435 int scaler_id;
436};
437
1ed51de9
DV
438/* drm_mode->private_flags */
439#define I915_MODE_FLAG_INHERITED 1
440
4e0963c7
MR
441struct intel_pipe_wm {
442 struct intel_wm_level wm[5];
71f0a626 443 struct intel_wm_level raw_wm[5];
4e0963c7
MR
444 uint32_t linetime;
445 bool fbc_wm_enabled;
446 bool pipe_enabled;
447 bool sprites_enabled;
448 bool sprites_scaled;
449};
450
451struct skl_pipe_wm {
452 struct skl_wm_level wm[8];
453 struct skl_wm_level trans_wm;
454 uint32_t linetime;
455};
456
e8f1f02e
MR
457struct intel_crtc_wm_state {
458 union {
459 struct {
460 /*
461 * Intermediate watermarks; these can be
462 * programmed immediately since they satisfy
463 * both the current configuration we're
464 * switching away from and the new
465 * configuration we're switching to.
466 */
467 struct intel_pipe_wm intermediate;
468
469 /*
470 * Optimal watermarks, programmed post-vblank
471 * when this state is committed.
472 */
473 struct intel_pipe_wm optimal;
474 } ilk;
475
476 struct {
477 /* gen9+ only needs 1-step wm programming */
478 struct skl_pipe_wm optimal;
a1de91e5
MR
479
480 /* cached plane data rate */
481 unsigned plane_data_rate[I915_MAX_PLANES];
482 unsigned plane_y_data_rate[I915_MAX_PLANES];
86a2100a
MR
483
484 /* minimum block allocation */
485 uint16_t minimum_blocks[I915_MAX_PLANES];
486 uint16_t minimum_y_blocks[I915_MAX_PLANES];
e8f1f02e
MR
487 } skl;
488 };
489
490 /*
491 * Platforms with two-step watermark programming will need to
492 * update watermark programming post-vblank to switch from the
493 * safe intermediate watermarks to the optimal final
494 * watermarks.
495 */
496 bool need_postvbl_update;
497};
498
5cec258b 499struct intel_crtc_state {
2d112de7
ACO
500 struct drm_crtc_state base;
501
bb760063
DV
502 /**
503 * quirks - bitfield with hw state readout quirks
504 *
505 * For various reasons the hw state readout code might not be able to
506 * completely faithfully read out the current state. These cases are
507 * tracked with quirk flags so that fastboot and state checker can act
508 * accordingly.
509 */
9953599b 510#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
511 unsigned long quirks;
512
cd202f69 513 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
514 bool update_pipe; /* can a fast modeset be performed? */
515 bool disable_cxsr;
caed361d 516 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 517 bool fb_changed; /* fb on any of the planes is changed */
bfd16b2a 518
37327abd
VS
519 /* Pipe source size (ie. panel fitter input size)
520 * All planes will be positioned inside this space,
521 * and get clipped at the edges. */
522 int pipe_src_w, pipe_src_h;
523
5bfe2ac0
DV
524 /* Whether to set up the PCH/FDI. Note that we never allow sharing
525 * between pch encoders and cpu encoders. */
526 bool has_pch_encoder;
50f3b016 527
e43823ec
JB
528 /* Are we sending infoframes on the attached port */
529 bool has_infoframe;
530
3b117c8f 531 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
532 * pipe on Haswell and later (where we have a special eDP transcoder)
533 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
534 enum transcoder cpu_transcoder;
535
50f3b016
DV
536 /*
537 * Use reduced/limited/broadcast rbg range, compressing from the full
538 * range fed into the crtcs.
539 */
540 bool limited_color_range;
541
253c84c8
VS
542 /* Bitmask of encoder types (enum intel_output_type)
543 * driven by the pipe.
544 */
545 unsigned int output_types;
546
6897b4b5
DV
547 /* Whether we should send NULL infoframes. Required for audio. */
548 bool has_hdmi_sink;
549
9ed109a7
DV
550 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
551 * has_dp_encoder is set. */
552 bool has_audio;
553
d8b32247
DV
554 /*
555 * Enable dithering, used when the selected pipe bpp doesn't match the
556 * plane bpp.
557 */
965e0c48 558 bool dither;
f47709a9
DV
559
560 /* Controls for the clock computation, to override various stages. */
561 bool clock_set;
562
09ede541
DV
563 /* SDVO TV has a bunch of special case. To make multifunction encoders
564 * work correctly, we need to track this at runtime.*/
565 bool sdvo_tv_clock;
566
e29c22c0
DV
567 /*
568 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
569 * required. This is set in the 2nd loop of calling encoder's
570 * ->compute_config if the first pick doesn't work out.
571 */
572 bool bw_constrained;
573
f47709a9
DV
574 /* Settings for the intel dpll used on pretty much everything but
575 * haswell. */
80ad9206 576 struct dpll dpll;
f47709a9 577
8106ddbd
ACO
578 /* Selected dpll when shared or NULL. */
579 struct intel_shared_dpll *shared_dpll;
a43f6e0f 580
96b7dfb7
S
581 /*
582 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
583 * - enum skl_dpll on SKL
584 */
de7cfc63
DV
585 uint32_t ddi_pll_sel;
586
66e985c0
DV
587 /* Actual register state of the dpll, for shared dpll cross-checking. */
588 struct intel_dpll_hw_state dpll_hw_state;
589
47eacbab
VS
590 /* DSI PLL registers */
591 struct {
592 u32 ctrl, div;
593 } dsi_pll;
594
965e0c48 595 int pipe_bpp;
6cf86a5e 596 struct intel_link_m_n dp_m_n;
ff9a6750 597
439d7ac0
PB
598 /* m2_n2 for eDP downclock */
599 struct intel_link_m_n dp_m2_n2;
f769cd24 600 bool has_drrs;
439d7ac0 601
ff9a6750
DV
602 /*
603 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
604 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
605 * already multiplied by pixel_multiplier.
df92b1e6 606 */
ff9a6750
DV
607 int port_clock;
608
6cc5f341
DV
609 /* Used by SDVO (and if we ever fix it, HDMI). */
610 unsigned pixel_multiplier;
2dd24552 611
90a6b7b0
VS
612 uint8_t lane_count;
613
95a7a2ae
ID
614 /*
615 * Used by platforms having DP/HDMI PHY with programmable lane
616 * latency optimization.
617 */
618 uint8_t lane_lat_optim_mask;
619
2dd24552 620 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
621 struct {
622 u32 control;
623 u32 pgm_ratios;
68fc8742 624 u32 lvds_border_bits;
b074cec8
JB
625 } gmch_pfit;
626
627 /* Panel fitter placement and size for Ironlake+ */
628 struct {
629 u32 pos;
630 u32 size;
fd4daa9c 631 bool enabled;
fabf6e51 632 bool force_thru;
b074cec8 633 } pch_pfit;
33d29b14 634
ca3a0ff8 635 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 636 int fdi_lanes;
ca3a0ff8 637 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
638
639 bool ips_enabled;
cf532bb2 640
f51be2e0
PZ
641 bool enable_fbc;
642
cf532bb2 643 bool double_wide;
0e32b39c
DA
644
645 bool dp_encoder_is_mst;
646 int pbn;
be41e336
CK
647
648 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
649
650 /* w/a for waiting 2 vblanks during crtc enable */
651 enum pipe hsw_workaround_pipe;
d21fbe87
MR
652
653 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
654 bool disable_lp_wm;
4e0963c7 655
e8f1f02e 656 struct intel_crtc_wm_state wm;
05dc698c
LL
657
658 /* Gamma mode programmed on the pipe */
659 uint32_t gamma_mode;
b8cecdf5
DV
660};
661
262cd2e1
VS
662struct vlv_wm_state {
663 struct vlv_pipe_wm wm[3];
664 struct vlv_sr_wm sr[3];
665 uint8_t num_active_planes;
666 uint8_t num_levels;
667 uint8_t level;
668 bool cxsr;
669};
670
79e53945
JB
671struct intel_crtc {
672 struct drm_crtc base;
80824003
JB
673 enum pipe pipe;
674 enum plane plane;
79e53945 675 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
676 /*
677 * Whether the crtc and the connected output pipeline is active. Implies
678 * that crtc->enabled is set, i.e. the current mode configuration has
679 * some outputs connected to this crtc.
08a48469
DV
680 */
681 bool active;
6efdf354 682 unsigned long enabled_power_domains;
652c393a 683 bool lowfreq_avail;
02e792fb 684 struct intel_overlay *overlay;
5a21b665 685 struct intel_flip_work *flip_work;
cda4b7d3 686
b4a98e57
CW
687 atomic_t unpin_work_count;
688
e506a0c6
DV
689 /* Display surface base address adjustement for pageflips. Note that on
690 * gen4+ this only adjusts up to a tile, offsets within a tile are
691 * handled in the hw itself (with the TILEOFF register). */
54ea9da8 692 u32 dspaddr_offset;
2db3366b
PZ
693 int adjusted_x;
694 int adjusted_y;
e506a0c6 695
cda4b7d3 696 uint32_t cursor_addr;
4b0e333e 697 uint32_t cursor_cntl;
dc41c154 698 uint32_t cursor_size;
4b0e333e 699 uint32_t cursor_base;
4b645f14 700
6e3c9717 701 struct intel_crtc_state *config;
b8cecdf5 702
5a21b665
DV
703 /* reset counter value when the last flip was submitted */
704 unsigned int reset_counter;
705
8664281b
PZ
706 /* Access to these should be protected by dev_priv->irq_lock. */
707 bool cpu_fifo_underrun_disabled;
708 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
709
710 /* per-pipe watermark state */
711 struct {
712 /* watermarks currently being used */
4e0963c7
MR
713 union {
714 struct intel_pipe_wm ilk;
715 struct skl_pipe_wm skl;
716 } active;
ed4a6a7c 717
852eb00d
VS
718 /* allow CxSR on this pipe */
719 bool cxsr_allowed;
0b2ae6d7 720 } wm;
8d7849db 721
80715b2f 722 int scanline_offset;
32b7eeec 723
eb120ef6
JB
724 struct {
725 unsigned start_vbl_count;
726 ktime_t start_vbl_time;
727 int min_vbl, max_vbl;
728 int scanline_start;
729 } debug;
85a62bf9 730
be41e336
CK
731 /* scalers available on this crtc */
732 int num_scalers;
262cd2e1
VS
733
734 struct vlv_wm_state wm_state;
79e53945
JB
735};
736
c35426d2
VS
737struct intel_plane_wm_parameters {
738 uint32_t horiz_pixels;
ed57cb8a 739 uint32_t vert_pixels;
2cd601c6
CK
740 /*
741 * For packed pixel formats:
742 * bytes_per_pixel - holds bytes per pixel
743 * For planar pixel formats:
744 * bytes_per_pixel - holds bytes per pixel for uv-plane
745 * y_bytes_per_pixel - holds bytes per pixel for y-plane
746 */
c35426d2 747 uint8_t bytes_per_pixel;
2cd601c6 748 uint8_t y_bytes_per_pixel;
c35426d2
VS
749 bool enabled;
750 bool scaled;
0fda6568 751 u64 tiling;
1fc0a8f7 752 unsigned int rotation;
6eb1a681 753 uint16_t fifo_size;
c35426d2
VS
754};
755
b840d907
JB
756struct intel_plane {
757 struct drm_plane base;
7f1f3851 758 int plane;
b840d907 759 enum pipe pipe;
2d354c34 760 bool can_scale;
b840d907 761 int max_downscale;
a9ff8714 762 uint32_t frontbuffer_bit;
526682e9
PZ
763
764 /* Since we need to change the watermarks before/after
765 * enabling/disabling the planes, we need to store the parameters here
766 * as the other pieces of the struct may not reflect the values we want
767 * for the watermark calculations. Currently only Haswell uses this.
768 */
c35426d2 769 struct intel_plane_wm_parameters wm;
526682e9 770
8e7d688b
MR
771 /*
772 * NOTE: Do not place new plane state fields here (e.g., when adding
773 * new plane properties). New runtime state should now be placed in
2fde1391 774 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
775 */
776
b840d907 777 void (*update_plane)(struct drm_plane *plane,
2fde1391
ML
778 const struct intel_crtc_state *crtc_state,
779 const struct intel_plane_state *plane_state);
b39d53f6 780 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 781 struct drm_crtc *crtc);
c59cb179 782 int (*check_plane)(struct drm_plane *plane,
061e4b8d 783 struct intel_crtc_state *crtc_state,
c59cb179 784 struct intel_plane_state *state);
b840d907
JB
785};
786
b445e3b0
ED
787struct intel_watermark_params {
788 unsigned long fifo_size;
789 unsigned long max_wm;
790 unsigned long default_wm;
791 unsigned long guard_size;
792 unsigned long cacheline_size;
793};
794
795struct cxsr_latency {
796 int is_desktop;
797 int is_ddr3;
798 unsigned long fsb_freq;
799 unsigned long mem_freq;
800 unsigned long display_sr;
801 unsigned long display_hpll_disable;
802 unsigned long cursor_sr;
803 unsigned long cursor_hpll_disable;
804};
805
de419ab6 806#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 807#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 808#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 809#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 810#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 811#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 812#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 813#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 814#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 815
f5bbfca3 816struct intel_hdmi {
f0f59a00 817 i915_reg_t hdmi_reg;
f5bbfca3 818 int ddc_bus;
b1ba124d
VS
819 struct {
820 enum drm_dp_dual_mode_type type;
821 int max_tmds_clock;
822 } dp_dual_mode;
0f2a2a75 823 bool limited_color_range;
55bc60db 824 bool color_range_auto;
f5bbfca3
ED
825 bool has_hdmi_sink;
826 bool has_audio;
827 enum hdmi_force_audio force_audio;
abedc077 828 bool rgb_quant_range_selectable;
94a11ddc 829 enum hdmi_picture_aspect aspect_ratio;
d8b4c43a 830 struct intel_connector *attached_connector;
f5bbfca3 831 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 832 enum hdmi_infoframe_type type,
fff63867 833 const void *frame, ssize_t len);
687f4d06 834 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 835 bool enable,
7c5f93b0 836 const struct drm_display_mode *adjusted_mode);
cda0aaaf
VS
837 bool (*infoframe_enabled)(struct drm_encoder *encoder,
838 const struct intel_crtc_state *pipe_config);
f5bbfca3
ED
839};
840
0e32b39c 841struct intel_dp_mst_encoder;
b091cd92 842#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 843
fe3cd48d
R
844/*
845 * enum link_m_n_set:
846 * When platform provides two set of M_N registers for dp, we can
847 * program them and switch between them incase of DRRS.
848 * But When only one such register is provided, we have to program the
849 * required divider value on that registers itself based on the DRRS state.
850 *
851 * M1_N1 : Program dp_m_n on M1_N1 registers
852 * dp_m2_n2 on M2_N2 registers (If supported)
853 *
854 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
855 * M2_N2 registers are not supported
856 */
857
858enum link_m_n_set {
859 /* Sets the m1_n1 and m2_n2 */
860 M1_N1 = 0,
861 M2_N2
862};
863
54d63ca6 864struct intel_dp {
f0f59a00
VS
865 i915_reg_t output_reg;
866 i915_reg_t aux_ch_ctl_reg;
867 i915_reg_t aux_ch_data_reg[5];
54d63ca6 868 uint32_t DP;
901c2daf
VS
869 int link_rate;
870 uint8_t lane_count;
30d9aa42 871 uint8_t sink_count;
64ee2fd2 872 bool link_mst;
54d63ca6 873 bool has_audio;
7d23e3c3 874 bool detect_done;
54d63ca6 875 enum hdmi_force_audio force_audio;
0f2a2a75 876 bool limited_color_range;
55bc60db 877 bool color_range_auto;
54d63ca6 878 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 879 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 880 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 881 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
94ca719e
VS
882 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
883 uint8_t num_sink_rates;
884 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 885 struct drm_dp_aux aux;
54d63ca6
SK
886 uint8_t train_set[4];
887 int panel_power_up_delay;
888 int panel_power_down_delay;
889 int panel_power_cycle_delay;
890 int backlight_on_delay;
891 int backlight_off_delay;
54d63ca6
SK
892 struct delayed_work panel_vdd_work;
893 bool want_panel_vdd;
dce56b3c
PZ
894 unsigned long last_power_on;
895 unsigned long last_backlight_off;
d28d4731 896 ktime_t panel_power_off_time;
5d42f82a 897
01527b31
CT
898 struct notifier_block edp_notifier;
899
a4a5d2f8
VS
900 /*
901 * Pipe whose power sequencer is currently locked into
902 * this port. Only relevant on VLV/CHV.
903 */
904 enum pipe pps_pipe;
78597996
ID
905 /*
906 * Set if the sequencer may be reset due to a power transition,
907 * requiring a reinitialization. Only relevant on BXT.
908 */
909 bool pps_reset;
36b5f425 910 struct edp_power_seq pps_delays;
a4a5d2f8 911
0e32b39c
DA
912 bool can_mst; /* this port supports mst */
913 bool is_mst;
19e0b4ca 914 int active_mst_links;
0e32b39c 915 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 916 struct intel_connector *attached_connector;
ec5b01dd 917
0e32b39c
DA
918 /* mst connector list */
919 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
920 struct drm_dp_mst_topology_mgr mst_mgr;
921
ec5b01dd 922 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
923 /*
924 * This function returns the value we have to program the AUX_CTL
925 * register with to kick off an AUX transaction.
926 */
927 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
928 bool has_aux_irq,
929 int send_bytes,
930 uint32_t aux_clock_divider);
ad64217b
ACO
931
932 /* This is called before a link training is starterd */
933 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
934
c5d5ab7a
TP
935 /* Displayport compliance testing */
936 unsigned long compliance_test_type;
559be30c
TP
937 unsigned long compliance_test_data;
938 bool compliance_test_active;
54d63ca6
SK
939};
940
da63a9f2
PZ
941struct intel_digital_port {
942 struct intel_encoder base;
174edf1f 943 enum port port;
bcf53de4 944 u32 saved_port_bits;
da63a9f2
PZ
945 struct intel_dp dp;
946 struct intel_hdmi hdmi;
b2c5c181 947 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 948 bool release_cl2_override;
ccb1a831 949 uint8_t max_lanes;
cae666ce
TI
950 /* for communication with audio component; protected by av_mutex */
951 const struct drm_connector *audio_connector;
da63a9f2
PZ
952};
953
0e32b39c
DA
954struct intel_dp_mst_encoder {
955 struct intel_encoder base;
956 enum pipe pipe;
957 struct intel_digital_port *primary;
0552f765 958 struct intel_connector *connector;
0e32b39c
DA
959};
960
65d64cc5 961static inline enum dpio_channel
89b667f8
JB
962vlv_dport_to_channel(struct intel_digital_port *dport)
963{
964 switch (dport->port) {
965 case PORT_B:
00fc31b7 966 case PORT_D:
e4607fcf 967 return DPIO_CH0;
89b667f8 968 case PORT_C:
e4607fcf 969 return DPIO_CH1;
89b667f8
JB
970 default:
971 BUG();
972 }
973}
974
65d64cc5
VS
975static inline enum dpio_phy
976vlv_dport_to_phy(struct intel_digital_port *dport)
977{
978 switch (dport->port) {
979 case PORT_B:
980 case PORT_C:
981 return DPIO_PHY0;
982 case PORT_D:
983 return DPIO_PHY1;
984 default:
985 BUG();
986 }
987}
988
989static inline enum dpio_channel
eb69b0e5
CML
990vlv_pipe_to_channel(enum pipe pipe)
991{
992 switch (pipe) {
993 case PIPE_A:
994 case PIPE_C:
995 return DPIO_CH0;
996 case PIPE_B:
997 return DPIO_CH1;
998 default:
999 BUG();
1000 }
1001}
1002
f875c15a
CW
1003static inline struct drm_crtc *
1004intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
1005{
fac5e23e 1006 struct drm_i915_private *dev_priv = to_i915(dev);
f875c15a
CW
1007 return dev_priv->pipe_to_crtc_mapping[pipe];
1008}
1009
417ae147
CW
1010static inline struct drm_crtc *
1011intel_get_crtc_for_plane(struct drm_device *dev, int plane)
1012{
fac5e23e 1013 struct drm_i915_private *dev_priv = to_i915(dev);
417ae147
CW
1014 return dev_priv->plane_to_crtc_mapping[plane];
1015}
1016
51cbaf01
ML
1017struct intel_flip_work {
1018 struct work_struct unpin_work;
1019 struct work_struct mmio_work;
1020
5a21b665
DV
1021 struct drm_crtc *crtc;
1022 struct drm_framebuffer *old_fb;
1023 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 1024 struct drm_pending_vblank_event *event;
e7d841ca 1025 atomic_t pending;
5a21b665
DV
1026 u32 flip_count;
1027 u32 gtt_offset;
1028 struct drm_i915_gem_request *flip_queued_req;
66f59c5c 1029 u32 flip_queued_vblank;
5a21b665
DV
1030 u32 flip_ready_vblank;
1031 unsigned int rotation;
4e5359cd
SF
1032};
1033
5f1aae65 1034struct intel_load_detect_pipe {
edde3617 1035 struct drm_atomic_state *restore_state;
5f1aae65 1036};
79e53945 1037
5f1aae65
PZ
1038static inline struct intel_encoder *
1039intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1040{
1041 return to_intel_connector(connector)->encoder;
1042}
1043
da63a9f2
PZ
1044static inline struct intel_digital_port *
1045enc_to_dig_port(struct drm_encoder *encoder)
1046{
1047 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
1048}
1049
0e32b39c
DA
1050static inline struct intel_dp_mst_encoder *
1051enc_to_mst(struct drm_encoder *encoder)
1052{
1053 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1054}
1055
9ff8c9ba
ID
1056static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1057{
1058 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1059}
1060
1061static inline struct intel_digital_port *
1062dp_to_dig_port(struct intel_dp *intel_dp)
1063{
1064 return container_of(intel_dp, struct intel_digital_port, dp);
1065}
1066
1067static inline struct intel_digital_port *
1068hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1069{
1070 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1071}
1072
6af31a65
DL
1073/*
1074 * Returns the number of planes for this pipe, ie the number of sprites + 1
1075 * (primary plane). This doesn't count the cursor plane then.
1076 */
1077static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1078{
1079 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1080}
5f1aae65 1081
47339cd9 1082/* intel_fifo_underrun.c */
a72e4c9f 1083bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1084 enum pipe pipe, bool enable);
a72e4c9f 1085bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
1086 enum transcoder pch_transcoder,
1087 bool enable);
1f7247c0
DV
1088void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1089 enum pipe pipe);
1090void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1091 enum transcoder pch_transcoder);
aca7b684
VS
1092void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1093void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1094
1095/* i915_irq.c */
480c8033
DV
1096void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1097void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1098void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1099void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
dc97997a 1100void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1101void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1102void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
59d02a1f 1103u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
1104void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1105void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1106static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1107{
1108 /*
1109 * We only use drm_irq_uninstall() at unload and VT switch, so
1110 * this is the only thing we need to check.
1111 */
2aeb7d3a 1112 return dev_priv->pm.irqs_enabled;
9df7575f
JB
1113}
1114
a225f079 1115int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
1116void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1117 unsigned int pipe_mask);
aae8ba84
VS
1118void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1119 unsigned int pipe_mask);
5f1aae65 1120
5f1aae65 1121/* intel_crt.c */
87440425 1122void intel_crt_init(struct drm_device *dev);
9504a892 1123void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1124
1125/* intel_ddi.c */
e404ba8d
VS
1126void intel_ddi_clk_select(struct intel_encoder *encoder,
1127 const struct intel_crtc_state *pipe_config);
32bdc400 1128void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
87440425
PZ
1129void hsw_fdi_link_train(struct drm_crtc *crtc);
1130void intel_ddi_init(struct drm_device *dev, enum port port);
1131enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1132bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
1133void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1134void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1135 enum transcoder cpu_transcoder);
1136void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1137void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
1138bool intel_ddi_pll_select(struct intel_crtc *crtc,
1139 struct intel_crtc_state *crtc_state);
87440425 1140void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
ad64217b 1141void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425
PZ
1142bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1143void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1144void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1145 struct intel_crtc_state *pipe_config);
bcddf610
S
1146struct intel_encoder *
1147intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 1148
44905a27 1149void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 1150void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 1151 struct intel_crtc_state *pipe_config);
0e32b39c 1152void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 1153uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 1154
6761dd31
TU
1155unsigned int intel_fb_align_height(struct drm_device *dev,
1156 unsigned int height,
1157 uint32_t pixel_format,
1158 uint64_t fb_format_modifier);
7b49f948
VS
1159u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1160 uint64_t fb_modifier, uint32_t pixel_format);
b680c37a 1161
7c10a2b5 1162/* intel_audio.c */
88212941 1163void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
69bfe1a9
JN
1164void intel_audio_codec_enable(struct intel_encoder *encoder);
1165void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
1166void i915_audio_component_init(struct drm_i915_private *dev_priv);
1167void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 1168
b680c37a 1169/* intel_display.c */
b2045352 1170void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
19ab4ed3 1171void intel_update_rawclk(struct drm_i915_private *dev_priv);
c30fec65
VS
1172int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1173 const char *name, u32 reg, int ref_freq);
65a3fea0 1174extern const struct drm_plane_funcs intel_plane_funcs;
88212941 1175void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1176unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1177 const struct intel_plane_state *state,
1178 int plane);
6687c906 1179void intel_add_fb_offsets(int *x, int *y,
2949056c 1180 const struct intel_plane_state *state, int plane);
1663b9d6 1181unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
b680c37a 1182bool intel_has_pending_fb_unpin(struct drm_device *dev);
7d993739
TU
1183void intel_mark_busy(struct drm_i915_private *dev_priv);
1184void intel_mark_idle(struct drm_i915_private *dev_priv);
87440425 1185void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 1186int intel_display_suspend(struct drm_device *dev);
8090ba8c 1187void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1188void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1189int intel_connector_init(struct intel_connector *);
1190struct intel_connector *intel_connector_alloc(void);
87440425 1191bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1192void intel_connector_attach_encoder(struct intel_connector *connector,
1193 struct intel_encoder *encoder);
87440425
PZ
1194struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1195 struct drm_crtc *crtc);
752aa88a 1196enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1197int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1198 struct drm_file *file_priv);
87440425
PZ
1199enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1200 enum pipe pipe);
2d84d2b3
VS
1201static inline bool
1202intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1203 enum intel_output_type type)
1204{
1205 return crtc_state->output_types & (1 << type);
1206}
37a5650b
VS
1207static inline bool
1208intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1209{
1210 return crtc_state->output_types &
cca0502b 1211 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1212 (1 << INTEL_OUTPUT_DP_MST) |
1213 (1 << INTEL_OUTPUT_EDP));
1214}
4f905cf9
DV
1215static inline void
1216intel_wait_for_vblank(struct drm_device *dev, int pipe)
1217{
1218 drm_wait_one_vblank(dev, pipe);
1219}
0c241d5b
VS
1220static inline void
1221intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1222{
1223 const struct intel_crtc *crtc =
1224 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1225
1226 if (crtc->active)
1227 intel_wait_for_vblank(dev, pipe);
1228}
a2991414
ML
1229
1230u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1231
87440425 1232int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1233void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1234 struct intel_digital_port *dport,
1235 unsigned int expected_mask);
87440425
PZ
1236bool intel_get_load_detect_pipe(struct drm_connector *connector,
1237 struct drm_display_mode *mode,
51fd371b
RC
1238 struct intel_load_detect_pipe *old,
1239 struct drm_modeset_acquire_ctx *ctx);
87440425 1240void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1241 struct intel_load_detect_pipe *old,
1242 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1243struct i915_vma *
1244intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
fb4b8ce1 1245void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
a8bb6818
DV
1246struct drm_framebuffer *
1247__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1248 struct drm_mode_fb_cmd2 *mode_cmd,
1249 struct drm_i915_gem_object *obj);
5a21b665 1250void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
51cbaf01 1251void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
5a21b665 1252void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
6beb8c23 1253int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 1254 const struct drm_plane_state *new_state);
38f3ce3a 1255void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 1256 const struct drm_plane_state *old_state);
a98b3431
MR
1257int intel_plane_atomic_get_property(struct drm_plane *plane,
1258 const struct drm_plane_state *state,
1259 struct drm_property *property,
1260 uint64_t *val);
1261int intel_plane_atomic_set_property(struct drm_plane *plane,
1262 struct drm_plane_state *state,
1263 struct drm_property *property,
1264 uint64_t val);
da20eabd
ML
1265int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1266 struct drm_plane_state *plane_state);
716c2e55 1267
832be82f
VS
1268unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1269 uint64_t fb_modifier, unsigned int cpp);
50470bb0 1270
121920fa
TU
1271static inline bool
1272intel_rotation_90_or_270(unsigned int rotation)
1273{
31ad61e4 1274 return rotation & (DRM_ROTATE_90 | DRM_ROTATE_270);
121920fa
TU
1275}
1276
3b7a5119
SJ
1277void intel_create_rotation_property(struct drm_device *dev,
1278 struct intel_plane *plane);
1279
7abd4b35
ACO
1280void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1281 enum pipe pipe);
1282
3f36b937
TU
1283int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1284 const struct dpll *dpll);
d288f65f 1285void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
8802e5b6 1286int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1287
716c2e55 1288/* modesetting asserts */
b680c37a
DV
1289void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1290 enum pipe pipe);
55607e8a
DV
1291void assert_pll(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state);
1293#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1294#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1295void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1296#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1297#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1298void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1299 enum pipe pipe, bool state);
1300#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1301#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1302void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1303#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1304#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1305u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1306 const struct intel_plane_state *state, int plane);
c033666a
CW
1307void intel_prepare_reset(struct drm_i915_private *dev_priv);
1308void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1309void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1310void hsw_disable_pc8(struct drm_i915_private *dev_priv);
324513c0
ID
1311void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1312void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
9c8d0b8e
ID
1313void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1314void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1315bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1316 enum dpio_phy phy);
1317bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1318 enum dpio_phy phy);
da2f41d1 1319void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1320void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1321void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1322void gen9_enable_dc5(struct drm_i915_private *dev_priv);
5d96d8af
DL
1323void skl_init_cdclk(struct drm_i915_private *dev_priv);
1324void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
c89e39f3 1325unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1326void skl_enable_dc6(struct drm_i915_private *dev_priv);
1327void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1328void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1329 struct intel_crtc_state *pipe_config);
fe3cd48d 1330void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1331int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1332bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1333 struct dpll *best_clock);
1334int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1335
87440425 1336bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1337void hsw_enable_ips(struct intel_crtc *crtc);
1338void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1339enum intel_display_power_domain
1340intel_display_port_power_domain(struct intel_encoder *intel_encoder);
25f78f58
VS
1341enum intel_display_power_domain
1342intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1343void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1344 struct intel_crtc_state *pipe_config);
86adf9d7 1345
e435d6e5 1346int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1347int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1348
6687c906 1349u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
dedf278c 1350
6156a456
CK
1351u32 skl_plane_ctl_format(uint32_t pixel_format);
1352u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1353u32 skl_plane_ctl_rotation(unsigned int rotation);
d2196774
VS
1354u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1355 unsigned int rotation);
b63a16f6 1356int skl_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1357
eb805623 1358/* intel_csr.c */
f4448375 1359void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1360void intel_csr_load_program(struct drm_i915_private *);
f4448375 1361void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1362void intel_csr_ucode_suspend(struct drm_i915_private *);
1363void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1364
5f1aae65 1365/* intel_dp.c */
457c52d8 1366bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
87440425
PZ
1367bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1368 struct intel_connector *intel_connector);
901c2daf
VS
1369void intel_dp_set_link_params(struct intel_dp *intel_dp,
1370 const struct intel_crtc_state *pipe_config);
87440425 1371void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1372void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1373void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1374void intel_dp_encoder_reset(struct drm_encoder *encoder);
1375void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1376void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1377int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1378bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1379 struct intel_crtc_state *pipe_config);
5d8a7752 1380bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1381enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1382 bool long_hpd);
4be73780
DV
1383void intel_edp_backlight_on(struct intel_dp *intel_dp);
1384void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1385void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1386void intel_edp_panel_on(struct intel_dp *intel_dp);
1387void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1388void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1389void intel_dp_mst_suspend(struct drm_device *dev);
1390void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1391int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1392int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1393void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1394void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1395uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1396void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1397void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1398void intel_edp_drrs_disable(struct intel_dp *intel_dp);
5748b6a1
CW
1399void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1400 unsigned int frontbuffer_bits);
1401void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1402 unsigned int frontbuffer_bits);
237ed86c 1403bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
5748b6a1 1404 struct intel_digital_port *port);
0bc12bcb 1405
94223d04
ACO
1406void
1407intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1408 uint8_t dp_train_pat);
1409void
1410intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1411void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1412uint8_t
1413intel_dp_voltage_max(struct intel_dp *intel_dp);
1414uint8_t
1415intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1416void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1417 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1418bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1419bool
1420intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1421
419b1b7a
ACO
1422static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1423{
1424 return ~((1 << lane_count) - 1) & 0xf;
1425}
1426
e7156c83
YA
1427/* intel_dp_aux_backlight.c */
1428int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1429
0e32b39c
DA
1430/* intel_dp_mst.c */
1431int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1432void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1433/* intel_dsi.c */
4328633d 1434void intel_dsi_init(struct drm_device *dev);
5f1aae65 1435
90198355
JN
1436/* intel_dsi_dcs_backlight.c */
1437int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1438
1439/* intel_dvo.c */
87440425 1440void intel_dvo_init(struct drm_device *dev);
19625e85
L
1441/* intel_hotplug.c */
1442void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1443
1444
0632fef6 1445/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1446#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1447extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1448extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4520f53a 1449extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1450extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1451extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1452extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1453#else
1454static inline int intel_fbdev_init(struct drm_device *dev)
1455{
1456 return 0;
1457}
5f1aae65 1458
e00bf696 1459static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1460{
1461}
1462
1463static inline void intel_fbdev_fini(struct drm_device *dev)
1464{
1465}
1466
82e3b8c1 1467static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1468{
1469}
1470
0632fef6 1471static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1472{
1473}
1474#endif
5f1aae65 1475
7ff0ebcc 1476/* intel_fbc.c */
f51be2e0
PZ
1477void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1478 struct drm_atomic_state *state);
0e631adc 1479bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1480void intel_fbc_pre_update(struct intel_crtc *crtc,
1481 struct intel_crtc_state *crtc_state,
1482 struct intel_plane_state *plane_state);
1eb52238 1483void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1484void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1485void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1486void intel_fbc_enable(struct intel_crtc *crtc,
1487 struct intel_crtc_state *crtc_state,
1488 struct intel_plane_state *plane_state);
c937ab3e
PZ
1489void intel_fbc_disable(struct intel_crtc *crtc);
1490void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1491void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1492 unsigned int frontbuffer_bits,
1493 enum fb_op_origin origin);
1494void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1495 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1496void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1497
5f1aae65 1498/* intel_hdmi.c */
f0f59a00 1499void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
87440425
PZ
1500void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1501 struct intel_connector *intel_connector);
1502struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1503bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1504 struct intel_crtc_state *pipe_config);
b2ccb822 1505void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
5f1aae65
PZ
1506
1507
1508/* intel_lvds.c */
87440425 1509void intel_lvds_init(struct drm_device *dev);
97a824e1 1510struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1511bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1512
1513
1514/* intel_modes.c */
1515int intel_connector_update_modes(struct drm_connector *connector,
87440425 1516 struct edid *edid);
5f1aae65 1517int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1518void intel_attach_force_audio_property(struct drm_connector *connector);
1519void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1520void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1521
1522
1523/* intel_overlay.c */
1ee8da6d
CW
1524void intel_setup_overlay(struct drm_i915_private *dev_priv);
1525void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1526int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1527int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file_priv);
1529int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *file_priv);
1362b776 1531void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1532
1533
1534/* intel_panel.c */
87440425 1535int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1536 struct drm_display_mode *fixed_mode,
1537 struct drm_display_mode *downclock_mode);
87440425
PZ
1538void intel_panel_fini(struct intel_panel *panel);
1539void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1540 struct drm_display_mode *adjusted_mode);
1541void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1542 struct intel_crtc_state *pipe_config,
87440425
PZ
1543 int fitting_mode);
1544void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1545 struct intel_crtc_state *pipe_config,
87440425 1546 int fitting_mode);
6dda730e
JN
1547void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1548 u32 level, u32 max);
fda9ee98
CW
1549int intel_panel_setup_backlight(struct drm_connector *connector,
1550 enum pipe pipe);
752aa88a
JB
1551void intel_panel_enable_backlight(struct intel_connector *connector);
1552void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1553void intel_panel_destroy_backlight(struct drm_connector *connector);
87440425 1554enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1555extern struct drm_display_mode *intel_find_panel_downclock(
1556 struct drm_device *dev,
1557 struct drm_display_mode *fixed_mode,
1558 struct drm_connector *connector);
e63d87c0
CW
1559
1560#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1561int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1562void intel_backlight_device_unregister(struct intel_connector *connector);
1563#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1ebaa0b9
CW
1564static int intel_backlight_device_register(struct intel_connector *connector)
1565{
1566 return 0;
1567}
e63d87c0
CW
1568static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1569{
1570}
1571#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1572
5f1aae65 1573
0bc12bcb 1574/* intel_psr.c */
0bc12bcb
RV
1575void intel_psr_enable(struct intel_dp *intel_dp);
1576void intel_psr_disable(struct intel_dp *intel_dp);
5748b6a1 1577void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1578 unsigned frontbuffer_bits);
5748b6a1 1579void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1580 unsigned frontbuffer_bits,
1581 enum fb_op_origin origin);
0bc12bcb 1582void intel_psr_init(struct drm_device *dev);
5748b6a1 1583void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1584 unsigned frontbuffer_bits);
0bc12bcb 1585
9c065a7d
DV
1586/* intel_runtime_pm.c */
1587int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1588void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1589void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1590void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1591void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1592void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1593void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1594const char *
1595intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1596
f458ebbc
DV
1597bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1598 enum intel_display_power_domain domain);
1599bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1600 enum intel_display_power_domain domain);
9c065a7d
DV
1601void intel_display_power_get(struct drm_i915_private *dev_priv,
1602 enum intel_display_power_domain domain);
09731280
ID
1603bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1604 enum intel_display_power_domain domain);
9c065a7d
DV
1605void intel_display_power_put(struct drm_i915_private *dev_priv,
1606 enum intel_display_power_domain domain);
da5827c3
ID
1607
1608static inline void
1609assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1610{
1611 WARN_ONCE(dev_priv->pm.suspended,
1612 "Device suspended during HW access\n");
1613}
1614
1615static inline void
1616assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1617{
1618 assert_rpm_device_not_suspended(dev_priv);
becd9ca2
DV
1619 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1620 * too much noise. */
1621 if (!atomic_read(&dev_priv->pm.wakeref_count))
1622 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
da5827c3
ID
1623}
1624
2b19efeb
ID
1625static inline int
1626assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1627{
1628 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1629
1630 assert_rpm_wakelock_held(dev_priv);
1631
1632 return seq;
1633}
1634
1635static inline void
1636assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1637{
1638 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1639 "HW access outside of RPM atomic section\n");
1640}
1641
1f814dac
ID
1642/**
1643 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1644 * @dev_priv: i915 device instance
1645 *
1646 * This function disable asserts that check if we hold an RPM wakelock
1647 * reference, while keeping the device-not-suspended checks still enabled.
1648 * It's meant to be used only in special circumstances where our rule about
1649 * the wakelock refcount wrt. the device power state doesn't hold. According
1650 * to this rule at any point where we access the HW or want to keep the HW in
1651 * an active state we must hold an RPM wakelock reference acquired via one of
1652 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1653 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1654 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1655 * users should avoid using this function.
1656 *
1657 * Any calls to this function must have a symmetric call to
1658 * enable_rpm_wakeref_asserts().
1659 */
1660static inline void
1661disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1662{
1663 atomic_inc(&dev_priv->pm.wakeref_count);
1664}
1665
1666/**
1667 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1668 * @dev_priv: i915 device instance
1669 *
1670 * This function re-enables the RPM assert checks after disabling them with
1671 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1672 * circumstances otherwise its use should be avoided.
1673 *
1674 * Any calls to this function must have a symmetric call to
1675 * disable_rpm_wakeref_asserts().
1676 */
1677static inline void
1678enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1679{
1680 atomic_dec(&dev_priv->pm.wakeref_count);
1681}
1682
9c065a7d 1683void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1684bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1685void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1686void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1687
d9bc89d9
DV
1688void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1689
e0fce78f
VS
1690void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1691 bool override, unsigned int mask);
b0b33846
VS
1692bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1693 enum dpio_channel ch, bool override);
e0fce78f
VS
1694
1695
5f1aae65 1696/* intel_pm.c */
87440425
PZ
1697void intel_init_clock_gating(struct drm_device *dev);
1698void intel_suspend_hw(struct drm_device *dev);
546c81fd 1699int ilk_wm_max_level(const struct drm_device *dev);
87440425 1700void intel_update_watermarks(struct drm_crtc *crtc);
87440425 1701void intel_init_pm(struct drm_device *dev);
bb400da9 1702void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
f742a552 1703void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1704void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1705void intel_gpu_ips_teardown(void);
dc97997a 1706void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1707void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1708void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1709void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1710void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a 1711void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1712void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1713void gen6_rps_busy(struct drm_i915_private *dev_priv);
1714void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1715void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1716void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1717 struct intel_rps_client *rps,
1718 unsigned long submitted);
91d14251 1719void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
6eb1a681 1720void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1721void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1722void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1723void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1724 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1725uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
ed4a6a7c 1726bool ilk_disable_lp_wm(struct drm_device *dev);
dc97997a
CW
1727int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1728static inline int intel_enable_rc6(void)
1729{
1730 return i915.enable_rc6;
1731}
72662e10 1732
5f1aae65 1733/* intel_sdvo.c */
f0f59a00
VS
1734bool intel_sdvo_init(struct drm_device *dev,
1735 i915_reg_t reg, enum port port);
96a02917 1736
2b28bb1b 1737
5f1aae65 1738/* intel_sprite.c */
dfd2e9ab
VS
1739int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1740 int usecs);
87440425 1741int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1742int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1743 struct drm_file *file_priv);
34e0adbb 1744void intel_pipe_update_start(struct intel_crtc *crtc);
51cbaf01 1745void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
5f1aae65
PZ
1746
1747/* intel_tv.c */
87440425 1748void intel_tv_init(struct drm_device *dev);
20ddf665 1749
ea2c67bb 1750/* intel_atomic.c */
2545e4a6
MR
1751int intel_connector_atomic_get_property(struct drm_connector *connector,
1752 const struct drm_connector_state *state,
1753 struct drm_property *property,
1754 uint64_t *val);
1356837e
MR
1755struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1756void intel_crtc_destroy_state(struct drm_crtc *crtc,
1757 struct drm_crtc_state *state);
de419ab6
ML
1758struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1759void intel_atomic_state_clear(struct drm_atomic_state *);
1760struct intel_shared_dpll_config *
1761intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1762
10f81c19
ACO
1763static inline struct intel_crtc_state *
1764intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1765 struct intel_crtc *crtc)
1766{
1767 struct drm_crtc_state *crtc_state;
1768 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1769 if (IS_ERR(crtc_state))
0b6cc188 1770 return ERR_CAST(crtc_state);
10f81c19
ACO
1771
1772 return to_intel_crtc_state(crtc_state);
1773}
e3bddded
ML
1774
1775static inline struct intel_plane_state *
1776intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1777 struct intel_plane *plane)
1778{
1779 struct drm_plane_state *plane_state;
1780
1781 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1782
1783 return to_intel_plane_state(plane_state);
1784}
1785
d03c93d4
CK
1786int intel_atomic_setup_scalers(struct drm_device *dev,
1787 struct intel_crtc *intel_crtc,
1788 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1789
1790/* intel_atomic_plane.c */
8e7d688b 1791struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1792struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1793void intel_plane_destroy_state(struct drm_plane *plane,
1794 struct drm_plane_state *state);
1795extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1796
8563b1e8
LL
1797/* intel_color.c */
1798void intel_color_init(struct drm_crtc *crtc);
82cf435b 1799int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
1800void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1801void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 1802
79e53945 1803#endif /* __INTEL_DRV_H__ */
This page took 0.848586 seconds and 5 git commands to generate.