drm/i915: Clarify logic for initial modeset
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
760285e7 31#include <drm/i915_drm.h>
80824003 32#include "i915_drv.h"
760285e7
DH
33#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
0e32b39c 36#include <drm/drm_dp_mst_helper.h>
eeca778a 37#include <drm/drm_rect.h>
10f81c19 38#include <drm/drm_atomic.h>
913d8d11 39
1d5bfac9
DV
40/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
481b6af3 48#define _wait_for(COND, MS, W) ({ \
1d5bfac9 49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 50 int ret__ = 0; \
0206e353 51 while (!(COND)) { \
913d8d11 52 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
913d8d11
CW
55 break; \
56 } \
9848de08
VS
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
0cc2764c
BW
59 } else { \
60 cpu_relax(); \
61 } \
913d8d11
CW
62 } \
63 ret__; \
64})
65
481b6af3
CW
66#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
68#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
481b6af3 70
49938ac4
JN
71#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
021357ac 73
79e53945
JB
74/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
79e53945 83
4726e0b0
SK
84/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
068be561
DL
87#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
4726e0b0 89
79e53945
JB
90#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
6847d71b
PZ
95enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
79e53945
JB
109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
dfba2e2d
SK
115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
72ffa333 117
79e53945
JB
118struct intel_framebuffer {
119 struct drm_framebuffer base;
05394f39 120 struct drm_i915_gem_object *obj;
79e53945
JB
121};
122
37811fcc
CW
123struct intel_fbdev {
124 struct drm_fb_helper helper;
8bcd4553 125 struct intel_framebuffer *fb;
37811fcc
CW
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
d978ef14 128 int preferred_bpp;
37811fcc 129};
79e53945 130
21d40d37 131struct intel_encoder {
4ef69c7a 132 struct drm_encoder base;
9a935856 133
6847d71b 134 enum intel_output_type type;
bc079e8b 135 unsigned int cloneable;
5ab432ef 136 bool connectors_active;
21d40d37 137 void (*hot_plug)(struct intel_encoder *);
7ae89233 138 bool (*compute_config)(struct intel_encoder *,
5cec258b 139 struct intel_crtc_state *);
dafd226c 140 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 141 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 142 void (*enable)(struct intel_encoder *);
6cc5f341 143 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 144 void (*disable)(struct intel_encoder *);
bf49ec8c 145 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 150 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 151 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
045ac3b5 154 void (*get_config)(struct intel_encoder *,
5cec258b 155 struct intel_crtc_state *pipe_config);
07f9cd0b
ID
156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
f8aed700 162 int crtc_mask;
1d843f9d 163 enum hpd_pin hpd_pin;
79e53945
JB
164};
165
1d508706 166struct intel_panel {
dd06f90e 167 struct drm_display_mode *fixed_mode;
ec9ed197 168 struct drm_display_mode *downclock_mode;
4d891523 169 int fitting_mode;
58c68779
JN
170
171 /* backlight */
172 struct {
c91c9f32 173 bool present;
58c68779 174 u32 level;
6dda730e 175 u32 min;
7bd688cd 176 u32 max;
58c68779 177 bool enabled;
636baebf
JN
178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
58c68779
JN
180 struct backlight_device *device;
181 } backlight;
ab656bb9
JN
182
183 void (*backlight_power)(struct intel_connector *, bool enable);
1d508706
JN
184};
185
5daa55eb
ZW
186struct intel_connector {
187 struct drm_connector base;
9a935856
DV
188 /*
189 * The fixed encoder this connector is connected to.
190 */
df0e9248 191 struct intel_encoder *encoder;
9a935856 192
f0947c37
DV
193 /* Reads out the current hw, returning true if the connector is enabled
194 * and active (i.e. dpms ON state). */
195 bool (*get_hw_state)(struct intel_connector *);
1d508706 196
4932e2c3
ID
197 /*
198 * Removes all interfaces through which the connector is accessible
199 * - like sysfs, debugfs entries -, so that no new operations can be
200 * started on the connector. Also makes sure all currently pending
201 * operations finish before returing.
202 */
203 void (*unregister)(struct intel_connector *);
204
1d508706
JN
205 /* Panel info for eDP and LVDS */
206 struct intel_panel panel;
9cd300e0
JN
207
208 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
209 struct edid *edid;
beb60608 210 struct edid *detect_edid;
821450c6
EE
211
212 /* since POLL and HPD connectors may use the same HPD line keep the native
213 state of connector->polled in case hotplug storm detection changes it */
214 u8 polled;
0e32b39c
DA
215
216 void *port; /* store this opaque as its illegal to dereference it */
217
218 struct intel_dp *mst_port;
5daa55eb
ZW
219};
220
80ad9206
VS
221typedef struct dpll {
222 /* given values */
223 int n;
224 int m1, m2;
225 int p1, p2;
226 /* derived values */
227 int dot;
228 int vco;
229 int m;
230 int p;
231} intel_clock_t;
232
de419ab6
ML
233struct intel_atomic_state {
234 struct drm_atomic_state base;
235
27c329ed 236 unsigned int cdclk;
de419ab6
ML
237 bool dpll_set;
238 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
239};
240
eeca778a 241struct intel_plane_state {
2b875c22 242 struct drm_plane_state base;
eeca778a
GP
243 struct drm_rect src;
244 struct drm_rect dst;
245 struct drm_rect clip;
eeca778a 246 bool visible;
32b7eeec 247
be41e336
CK
248 /*
249 * scaler_id
250 * = -1 : not using a scaler
251 * >= 0 : using a scalers
252 *
253 * plane requiring a scaler:
254 * - During check_plane, its bit is set in
255 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 256 * update_scaler_plane.
be41e336
CK
257 * - scaler_id indicates the scaler it got assigned.
258 *
259 * plane doesn't require a scaler:
260 * - this can happen when scaling is no more required or plane simply
261 * got disabled.
262 * - During check_plane, corresponding bit is reset in
263 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 264 * update_scaler_plane.
be41e336
CK
265 */
266 int scaler_id;
818ed961
ML
267
268 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
269};
270
5724dbd1 271struct intel_initial_plane_config {
2d14030b 272 struct intel_framebuffer *fb;
49af449b 273 unsigned int tiling;
46f297fb
JB
274 int size;
275 u32 base;
276};
277
be41e336
CK
278#define SKL_MIN_SRC_W 8
279#define SKL_MAX_SRC_W 4096
280#define SKL_MIN_SRC_H 8
6156a456 281#define SKL_MAX_SRC_H 4096
be41e336
CK
282#define SKL_MIN_DST_W 8
283#define SKL_MAX_DST_W 4096
284#define SKL_MIN_DST_H 8
6156a456 285#define SKL_MAX_DST_H 4096
be41e336
CK
286
287struct intel_scaler {
be41e336
CK
288 int in_use;
289 uint32_t mode;
290};
291
292struct intel_crtc_scaler_state {
293#define SKL_NUM_SCALERS 2
294 struct intel_scaler scalers[SKL_NUM_SCALERS];
295
296 /*
297 * scaler_users: keeps track of users requesting scalers on this crtc.
298 *
299 * If a bit is set, a user is using a scaler.
300 * Here user can be a plane or crtc as defined below:
301 * bits 0-30 - plane (bit position is index from drm_plane_index)
302 * bit 31 - crtc
303 *
304 * Instead of creating a new index to cover planes and crtc, using
305 * existing drm_plane_index for planes which is well less than 31
306 * planes and bit 31 for crtc. This should be fine to cover all
307 * our platforms.
308 *
309 * intel_atomic_setup_scalers will setup available scalers to users
310 * requesting scalers. It will gracefully fail if request exceeds
311 * avilability.
312 */
313#define SKL_CRTC_INDEX 31
314 unsigned scaler_users;
315
316 /* scaler used by crtc for panel fitting purpose */
317 int scaler_id;
318};
319
1ed51de9
DV
320/* drm_mode->private_flags */
321#define I915_MODE_FLAG_INHERITED 1
322
5cec258b 323struct intel_crtc_state {
2d112de7
ACO
324 struct drm_crtc_state base;
325
bb760063
DV
326 /**
327 * quirks - bitfield with hw state readout quirks
328 *
329 * For various reasons the hw state readout code might not be able to
330 * completely faithfully read out the current state. These cases are
331 * tracked with quirk flags so that fastboot and state checker can act
332 * accordingly.
333 */
9953599b 334#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
335 unsigned long quirks;
336
37327abd
VS
337 /* Pipe source size (ie. panel fitter input size)
338 * All planes will be positioned inside this space,
339 * and get clipped at the edges. */
340 int pipe_src_w, pipe_src_h;
341
5bfe2ac0
DV
342 /* Whether to set up the PCH/FDI. Note that we never allow sharing
343 * between pch encoders and cpu encoders. */
344 bool has_pch_encoder;
50f3b016 345
e43823ec
JB
346 /* Are we sending infoframes on the attached port */
347 bool has_infoframe;
348
3b117c8f
DV
349 /* CPU Transcoder for the pipe. Currently this can only differ from the
350 * pipe on Haswell (where we have a special eDP transcoder). */
351 enum transcoder cpu_transcoder;
352
50f3b016
DV
353 /*
354 * Use reduced/limited/broadcast rbg range, compressing from the full
355 * range fed into the crtcs.
356 */
357 bool limited_color_range;
358
03afc4a2
DV
359 /* DP has a bunch of special case unfortunately, so mark the pipe
360 * accordingly. */
361 bool has_dp_encoder;
d8b32247 362
6897b4b5
DV
363 /* Whether we should send NULL infoframes. Required for audio. */
364 bool has_hdmi_sink;
365
9ed109a7
DV
366 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
367 * has_dp_encoder is set. */
368 bool has_audio;
369
d8b32247
DV
370 /*
371 * Enable dithering, used when the selected pipe bpp doesn't match the
372 * plane bpp.
373 */
965e0c48 374 bool dither;
f47709a9
DV
375
376 /* Controls for the clock computation, to override various stages. */
377 bool clock_set;
378
09ede541
DV
379 /* SDVO TV has a bunch of special case. To make multifunction encoders
380 * work correctly, we need to track this at runtime.*/
381 bool sdvo_tv_clock;
382
e29c22c0
DV
383 /*
384 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
385 * required. This is set in the 2nd loop of calling encoder's
386 * ->compute_config if the first pick doesn't work out.
387 */
388 bool bw_constrained;
389
f47709a9
DV
390 /* Settings for the intel dpll used on pretty much everything but
391 * haswell. */
80ad9206 392 struct dpll dpll;
f47709a9 393
a43f6e0f
DV
394 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
395 enum intel_dpll_id shared_dpll;
396
96b7dfb7
S
397 /*
398 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
399 * - enum skl_dpll on SKL
400 */
de7cfc63
DV
401 uint32_t ddi_pll_sel;
402
66e985c0
DV
403 /* Actual register state of the dpll, for shared dpll cross-checking. */
404 struct intel_dpll_hw_state dpll_hw_state;
405
965e0c48 406 int pipe_bpp;
6cf86a5e 407 struct intel_link_m_n dp_m_n;
ff9a6750 408
439d7ac0
PB
409 /* m2_n2 for eDP downclock */
410 struct intel_link_m_n dp_m2_n2;
f769cd24 411 bool has_drrs;
439d7ac0 412
ff9a6750
DV
413 /*
414 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
415 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
416 * already multiplied by pixel_multiplier.
df92b1e6 417 */
ff9a6750
DV
418 int port_clock;
419
6cc5f341
DV
420 /* Used by SDVO (and if we ever fix it, HDMI). */
421 unsigned pixel_multiplier;
2dd24552
JB
422
423 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
424 struct {
425 u32 control;
426 u32 pgm_ratios;
68fc8742 427 u32 lvds_border_bits;
b074cec8
JB
428 } gmch_pfit;
429
430 /* Panel fitter placement and size for Ironlake+ */
431 struct {
432 u32 pos;
433 u32 size;
fd4daa9c 434 bool enabled;
fabf6e51 435 bool force_thru;
b074cec8 436 } pch_pfit;
33d29b14 437
ca3a0ff8 438 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 439 int fdi_lanes;
ca3a0ff8 440 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
441
442 bool ips_enabled;
cf532bb2
VS
443
444 bool double_wide;
0e32b39c
DA
445
446 bool dp_encoder_is_mst;
447 int pbn;
be41e336
CK
448
449 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
450
451 /* w/a for waiting 2 vblanks during crtc enable */
452 enum pipe hsw_workaround_pipe;
b8cecdf5
DV
453};
454
262cd2e1
VS
455struct vlv_wm_state {
456 struct vlv_pipe_wm wm[3];
457 struct vlv_sr_wm sr[3];
458 uint8_t num_active_planes;
459 uint8_t num_levels;
460 uint8_t level;
461 bool cxsr;
462};
463
0b2ae6d7
VS
464struct intel_pipe_wm {
465 struct intel_wm_level wm[5];
466 uint32_t linetime;
467 bool fbc_wm_enabled;
2a44b76b
VS
468 bool pipe_enabled;
469 bool sprites_enabled;
470 bool sprites_scaled;
0b2ae6d7
VS
471};
472
84c33a64 473struct intel_mmio_flip {
9362c7c5 474 struct work_struct work;
bcafc4e3 475 struct drm_i915_private *i915;
eed29a5b 476 struct drm_i915_gem_request *req;
b2cfe0ab 477 struct intel_crtc *crtc;
84c33a64
SG
478};
479
2ac96d2a
PB
480struct skl_pipe_wm {
481 struct skl_wm_level wm[8];
482 struct skl_wm_level trans_wm;
483 uint32_t linetime;
484};
485
32b7eeec
MR
486/*
487 * Tracking of operations that need to be performed at the beginning/end of an
488 * atomic commit, outside the atomic section where interrupts are disabled.
489 * These are generally operations that grab mutexes or might otherwise sleep
490 * and thus can't be run with interrupts disabled.
491 */
492struct intel_crtc_atomic_commit {
493 /* Sleepable operations to perform before commit */
494 bool wait_for_flips;
495 bool disable_fbc;
066cf55b 496 bool disable_ips;
852eb00d 497 bool disable_cxsr;
32b7eeec 498 bool pre_disable_primary;
f015c551 499 bool update_wm_pre, update_wm_post;
ea2c67bb 500 unsigned disabled_planes;
32b7eeec
MR
501
502 /* Sleepable operations to perform after commit */
503 unsigned fb_bits;
504 bool wait_vblank;
505 bool update_fbc;
506 bool post_enable_primary;
507 unsigned update_sprite_watermarks;
508};
509
79e53945
JB
510struct intel_crtc {
511 struct drm_crtc base;
80824003
JB
512 enum pipe pipe;
513 enum plane plane;
79e53945 514 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
515 /*
516 * Whether the crtc and the connected output pipeline is active. Implies
517 * that crtc->enabled is set, i.e. the current mode configuration has
518 * some outputs connected to this crtc.
08a48469
DV
519 */
520 bool active;
6efdf354 521 unsigned long enabled_power_domains;
652c393a 522 bool lowfreq_avail;
02e792fb 523 struct intel_overlay *overlay;
6b95a207 524 struct intel_unpin_work *unpin_work;
cda4b7d3 525
b4a98e57
CW
526 atomic_t unpin_work_count;
527
e506a0c6
DV
528 /* Display surface base address adjustement for pageflips. Note that on
529 * gen4+ this only adjusts up to a tile, offsets within a tile are
530 * handled in the hw itself (with the TILEOFF register). */
531 unsigned long dspaddr_offset;
532
05394f39 533 struct drm_i915_gem_object *cursor_bo;
cda4b7d3 534 uint32_t cursor_addr;
4b0e333e 535 uint32_t cursor_cntl;
dc41c154 536 uint32_t cursor_size;
4b0e333e 537 uint32_t cursor_base;
4b645f14 538
6e3c9717 539 struct intel_crtc_state *config;
b8cecdf5 540
10d83730
VS
541 /* reset counter value when the last flip was submitted */
542 unsigned int reset_counter;
8664281b
PZ
543
544 /* Access to these should be protected by dev_priv->irq_lock. */
545 bool cpu_fifo_underrun_disabled;
546 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
547
548 /* per-pipe watermark state */
549 struct {
550 /* watermarks currently being used */
551 struct intel_pipe_wm active;
2ac96d2a
PB
552 /* SKL wm values currently in use */
553 struct skl_pipe_wm skl_active;
852eb00d
VS
554 /* allow CxSR on this pipe */
555 bool cxsr_allowed;
0b2ae6d7 556 } wm;
8d7849db 557
80715b2f 558 int scanline_offset;
32b7eeec 559
8f539a83 560 unsigned start_vbl_count;
32b7eeec 561 struct intel_crtc_atomic_commit atomic;
be41e336
CK
562
563 /* scalers available on this crtc */
564 int num_scalers;
262cd2e1
VS
565
566 struct vlv_wm_state wm_state;
79e53945
JB
567};
568
c35426d2
VS
569struct intel_plane_wm_parameters {
570 uint32_t horiz_pixels;
ed57cb8a 571 uint32_t vert_pixels;
2cd601c6
CK
572 /*
573 * For packed pixel formats:
574 * bytes_per_pixel - holds bytes per pixel
575 * For planar pixel formats:
576 * bytes_per_pixel - holds bytes per pixel for uv-plane
577 * y_bytes_per_pixel - holds bytes per pixel for y-plane
578 */
c35426d2 579 uint8_t bytes_per_pixel;
2cd601c6 580 uint8_t y_bytes_per_pixel;
c35426d2
VS
581 bool enabled;
582 bool scaled;
0fda6568 583 u64 tiling;
1fc0a8f7 584 unsigned int rotation;
6eb1a681 585 uint16_t fifo_size;
c35426d2
VS
586};
587
b840d907
JB
588struct intel_plane {
589 struct drm_plane base;
7f1f3851 590 int plane;
b840d907 591 enum pipe pipe;
2d354c34 592 bool can_scale;
b840d907 593 int max_downscale;
a9ff8714 594 uint32_t frontbuffer_bit;
526682e9
PZ
595
596 /* Since we need to change the watermarks before/after
597 * enabling/disabling the planes, we need to store the parameters here
598 * as the other pieces of the struct may not reflect the values we want
599 * for the watermark calculations. Currently only Haswell uses this.
600 */
c35426d2 601 struct intel_plane_wm_parameters wm;
526682e9 602
8e7d688b
MR
603 /*
604 * NOTE: Do not place new plane state fields here (e.g., when adding
605 * new plane properties). New runtime state should now be placed in
606 * the intel_plane_state structure and accessed via drm_plane->state.
607 */
608
b840d907 609 void (*update_plane)(struct drm_plane *plane,
b39d53f6 610 struct drm_crtc *crtc,
b840d907 611 struct drm_framebuffer *fb,
b840d907
JB
612 int crtc_x, int crtc_y,
613 unsigned int crtc_w, unsigned int crtc_h,
614 uint32_t x, uint32_t y,
615 uint32_t src_w, uint32_t src_h);
b39d53f6 616 void (*disable_plane)(struct drm_plane *plane,
7fabf5ef 617 struct drm_crtc *crtc);
c59cb179 618 int (*check_plane)(struct drm_plane *plane,
061e4b8d 619 struct intel_crtc_state *crtc_state,
c59cb179
MR
620 struct intel_plane_state *state);
621 void (*commit_plane)(struct drm_plane *plane,
622 struct intel_plane_state *state);
b840d907
JB
623};
624
b445e3b0
ED
625struct intel_watermark_params {
626 unsigned long fifo_size;
627 unsigned long max_wm;
628 unsigned long default_wm;
629 unsigned long guard_size;
630 unsigned long cacheline_size;
631};
632
633struct cxsr_latency {
634 int is_desktop;
635 int is_ddr3;
636 unsigned long fsb_freq;
637 unsigned long mem_freq;
638 unsigned long display_sr;
639 unsigned long display_hpll_disable;
640 unsigned long cursor_sr;
641 unsigned long cursor_hpll_disable;
642};
643
de419ab6 644#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 645#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 646#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 647#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 648#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 649#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 650#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 651#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 652#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 653
f5bbfca3 654struct intel_hdmi {
b242b7f7 655 u32 hdmi_reg;
f5bbfca3 656 int ddc_bus;
f5bbfca3 657 uint32_t color_range;
55bc60db 658 bool color_range_auto;
f5bbfca3
ED
659 bool has_hdmi_sink;
660 bool has_audio;
661 enum hdmi_force_audio force_audio;
abedc077 662 bool rgb_quant_range_selectable;
94a11ddc 663 enum hdmi_picture_aspect aspect_ratio;
f5bbfca3 664 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a 665 enum hdmi_infoframe_type type,
fff63867 666 const void *frame, ssize_t len);
687f4d06 667 void (*set_infoframes)(struct drm_encoder *encoder,
6897b4b5 668 bool enable,
687f4d06 669 struct drm_display_mode *adjusted_mode);
e43823ec 670 bool (*infoframe_enabled)(struct drm_encoder *encoder);
f5bbfca3
ED
671};
672
0e32b39c 673struct intel_dp_mst_encoder;
b091cd92 674#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 675
fe3cd48d
R
676/*
677 * enum link_m_n_set:
678 * When platform provides two set of M_N registers for dp, we can
679 * program them and switch between them incase of DRRS.
680 * But When only one such register is provided, we have to program the
681 * required divider value on that registers itself based on the DRRS state.
682 *
683 * M1_N1 : Program dp_m_n on M1_N1 registers
684 * dp_m2_n2 on M2_N2 registers (If supported)
685 *
686 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
687 * M2_N2 registers are not supported
688 */
689
690enum link_m_n_set {
691 /* Sets the m1_n1 and m2_n2 */
692 M1_N1 = 0,
693 M2_N2
694};
695
54d63ca6 696struct intel_dp {
54d63ca6 697 uint32_t output_reg;
9ed35ab1 698 uint32_t aux_ch_ctl_reg;
54d63ca6 699 uint32_t DP;
54d63ca6
SK
700 bool has_audio;
701 enum hdmi_force_audio force_audio;
702 uint32_t color_range;
55bc60db 703 bool color_range_auto;
54d63ca6 704 uint8_t link_bw;
a8f3ef61 705 uint8_t rate_select;
54d63ca6
SK
706 uint8_t lane_count;
707 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 708 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 709 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
94ca719e
VS
710 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
711 uint8_t num_sink_rates;
712 int sink_rates[DP_MAX_SUPPORTED_RATES];
9d1a1031 713 struct drm_dp_aux aux;
54d63ca6
SK
714 uint8_t train_set[4];
715 int panel_power_up_delay;
716 int panel_power_down_delay;
717 int panel_power_cycle_delay;
718 int backlight_on_delay;
719 int backlight_off_delay;
54d63ca6
SK
720 struct delayed_work panel_vdd_work;
721 bool want_panel_vdd;
dce56b3c
PZ
722 unsigned long last_power_cycle;
723 unsigned long last_power_on;
724 unsigned long last_backlight_off;
5d42f82a 725
01527b31
CT
726 struct notifier_block edp_notifier;
727
a4a5d2f8
VS
728 /*
729 * Pipe whose power sequencer is currently locked into
730 * this port. Only relevant on VLV/CHV.
731 */
732 enum pipe pps_pipe;
36b5f425 733 struct edp_power_seq pps_delays;
a4a5d2f8 734
06ea66b6 735 bool use_tps3;
0e32b39c
DA
736 bool can_mst; /* this port supports mst */
737 bool is_mst;
738 int active_mst_links;
739 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 740 struct intel_connector *attached_connector;
ec5b01dd 741
0e32b39c
DA
742 /* mst connector list */
743 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
744 struct drm_dp_mst_topology_mgr mst_mgr;
745
ec5b01dd 746 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
747 /*
748 * This function returns the value we have to program the AUX_CTL
749 * register with to kick off an AUX transaction.
750 */
751 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
752 bool has_aux_irq,
753 int send_bytes,
754 uint32_t aux_clock_divider);
4e96c977 755 bool train_set_valid;
c5d5ab7a
TP
756
757 /* Displayport compliance testing */
758 unsigned long compliance_test_type;
559be30c
TP
759 unsigned long compliance_test_data;
760 bool compliance_test_active;
54d63ca6
SK
761};
762
da63a9f2
PZ
763struct intel_digital_port {
764 struct intel_encoder base;
174edf1f 765 enum port port;
bcf53de4 766 u32 saved_port_bits;
da63a9f2
PZ
767 struct intel_dp dp;
768 struct intel_hdmi hdmi;
b2c5c181 769 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
da63a9f2
PZ
770};
771
0e32b39c
DA
772struct intel_dp_mst_encoder {
773 struct intel_encoder base;
774 enum pipe pipe;
775 struct intel_digital_port *primary;
776 void *port; /* store this opaque as its illegal to dereference it */
777};
778
89b667f8
JB
779static inline int
780vlv_dport_to_channel(struct intel_digital_port *dport)
781{
782 switch (dport->port) {
783 case PORT_B:
00fc31b7 784 case PORT_D:
e4607fcf 785 return DPIO_CH0;
89b667f8 786 case PORT_C:
e4607fcf 787 return DPIO_CH1;
89b667f8
JB
788 default:
789 BUG();
790 }
791}
792
eb69b0e5
CML
793static inline int
794vlv_pipe_to_channel(enum pipe pipe)
795{
796 switch (pipe) {
797 case PIPE_A:
798 case PIPE_C:
799 return DPIO_CH0;
800 case PIPE_B:
801 return DPIO_CH1;
802 default:
803 BUG();
804 }
805}
806
f875c15a
CW
807static inline struct drm_crtc *
808intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
809{
810 struct drm_i915_private *dev_priv = dev->dev_private;
811 return dev_priv->pipe_to_crtc_mapping[pipe];
812}
813
417ae147
CW
814static inline struct drm_crtc *
815intel_get_crtc_for_plane(struct drm_device *dev, int plane)
816{
817 struct drm_i915_private *dev_priv = dev->dev_private;
818 return dev_priv->plane_to_crtc_mapping[plane];
819}
820
4e5359cd
SF
821struct intel_unpin_work {
822 struct work_struct work;
b4a98e57 823 struct drm_crtc *crtc;
ab8d6675 824 struct drm_framebuffer *old_fb;
05394f39 825 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 826 struct drm_pending_vblank_event *event;
e7d841ca
CW
827 atomic_t pending;
828#define INTEL_FLIP_INACTIVE 0
829#define INTEL_FLIP_PENDING 1
830#define INTEL_FLIP_COMPLETE 2
75f7f3ec
VS
831 u32 flip_count;
832 u32 gtt_offset;
f06cc1b9 833 struct drm_i915_gem_request *flip_queued_req;
d6bbafa1
CW
834 int flip_queued_vblank;
835 int flip_ready_vblank;
4e5359cd
SF
836 bool enable_stall_check;
837};
838
5f1aae65
PZ
839struct intel_load_detect_pipe {
840 struct drm_framebuffer *release_fb;
841 bool load_detect_temp;
842 int dpms_mode;
843};
79e53945 844
5f1aae65
PZ
845static inline struct intel_encoder *
846intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
847{
848 return to_intel_connector(connector)->encoder;
849}
850
da63a9f2
PZ
851static inline struct intel_digital_port *
852enc_to_dig_port(struct drm_encoder *encoder)
853{
854 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
855}
856
0e32b39c
DA
857static inline struct intel_dp_mst_encoder *
858enc_to_mst(struct drm_encoder *encoder)
859{
860 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
861}
862
9ff8c9ba
ID
863static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
864{
865 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
866}
867
868static inline struct intel_digital_port *
869dp_to_dig_port(struct intel_dp *intel_dp)
870{
871 return container_of(intel_dp, struct intel_digital_port, dp);
872}
873
874static inline struct intel_digital_port *
875hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
876{
877 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
878}
879
6af31a65
DL
880/*
881 * Returns the number of planes for this pipe, ie the number of sprites + 1
882 * (primary plane). This doesn't count the cursor plane then.
883 */
884static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
885{
886 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
887}
5f1aae65 888
47339cd9 889/* intel_fifo_underrun.c */
a72e4c9f 890bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 891 enum pipe pipe, bool enable);
a72e4c9f 892bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425
PZ
893 enum transcoder pch_transcoder,
894 bool enable);
1f7247c0
DV
895void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
896 enum pipe pipe);
897void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
898 enum transcoder pch_transcoder);
a72e4c9f 899void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
900
901/* i915_irq.c */
480c8033
DV
902void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
903void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
904void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
905void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
3cc134e3 906void gen6_reset_rps_interrupts(struct drm_device *dev);
b900b949
ID
907void gen6_enable_rps_interrupts(struct drm_device *dev);
908void gen6_disable_rps_interrupts(struct drm_device *dev);
59d02a1f 909u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
b963291c
DV
910void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
911void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
912static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
913{
914 /*
915 * We only use drm_irq_uninstall() at unload and VT switch, so
916 * this is the only thing we need to check.
917 */
2aeb7d3a 918 return dev_priv->pm.irqs_enabled;
9df7575f
JB
919}
920
a225f079 921int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be
DL
922void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
923 unsigned int pipe_mask);
5f1aae65 924
5f1aae65 925/* intel_crt.c */
87440425 926void intel_crt_init(struct drm_device *dev);
5f1aae65
PZ
927
928
929/* intel_ddi.c */
87440425
PZ
930void intel_prepare_ddi(struct drm_device *dev);
931void hsw_fdi_link_train(struct drm_crtc *crtc);
932void intel_ddi_init(struct drm_device *dev, enum port port);
933enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
934bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
87440425
PZ
935void intel_ddi_pll_init(struct drm_device *dev);
936void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
937void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
938 enum transcoder cpu_transcoder);
939void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
940void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
190f68c5
ACO
941bool intel_ddi_pll_select(struct intel_crtc *crtc,
942 struct intel_crtc_state *crtc_state);
87440425
PZ
943void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
944void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
945bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
946void intel_ddi_fdi_disable(struct drm_crtc *crtc);
947void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 948 struct intel_crtc_state *pipe_config);
bcddf610
S
949struct intel_encoder *
950intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
5f1aae65 951
44905a27 952void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
0e32b39c 953void intel_ddi_clock_get(struct intel_encoder *encoder,
5cec258b 954 struct intel_crtc_state *pipe_config);
0e32b39c 955void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
f8896f5d 956uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
5f1aae65 957
b680c37a 958/* intel_frontbuffer.c */
f99d7069 959void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
a4001f1b 960 enum fb_op_origin origin);
f99d7069
DV
961void intel_frontbuffer_flip_prepare(struct drm_device *dev,
962 unsigned frontbuffer_bits);
963void intel_frontbuffer_flip_complete(struct drm_device *dev,
964 unsigned frontbuffer_bits);
f99d7069 965void intel_frontbuffer_flip(struct drm_device *dev,
fdbff928 966 unsigned frontbuffer_bits);
6761dd31
TU
967unsigned int intel_fb_align_height(struct drm_device *dev,
968 unsigned int height,
969 uint32_t pixel_format,
970 uint64_t fb_format_modifier);
de152b62
RV
971void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
972 enum fb_op_origin origin);
b321803d
DL
973u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
974 uint32_t pixel_format);
b680c37a 975
7c10a2b5
JN
976/* intel_audio.c */
977void intel_init_audio(struct drm_device *dev);
69bfe1a9
JN
978void intel_audio_codec_enable(struct intel_encoder *encoder);
979void intel_audio_codec_disable(struct intel_encoder *encoder);
58fddc28
ID
980void i915_audio_component_init(struct drm_i915_private *dev_priv);
981void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
7c10a2b5 982
b680c37a 983/* intel_display.c */
65a3fea0 984extern const struct drm_plane_funcs intel_plane_funcs;
b680c37a
DV
985bool intel_has_pending_fb_unpin(struct drm_device *dev);
986int intel_pch_rawclk(struct drm_device *dev);
987void intel_mark_busy(struct drm_device *dev);
87440425
PZ
988void intel_mark_idle(struct drm_device *dev);
989void intel_crtc_restore_mode(struct drm_crtc *crtc);
70e0bd74 990int intel_display_suspend(struct drm_device *dev);
5da76e94 991int intel_crtc_control(struct drm_crtc *crtc, bool enable);
87440425
PZ
992void intel_crtc_update_dpms(struct drm_crtc *crtc);
993void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
994int intel_connector_init(struct intel_connector *);
995struct intel_connector *intel_connector_alloc(void);
87440425
PZ
996void intel_connector_dpms(struct drm_connector *, int mode);
997bool intel_connector_get_hw_state(struct intel_connector *connector);
998void intel_modeset_check_state(struct drm_device *dev);
b0ea7d37
DL
999bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1000 struct intel_digital_port *port);
87440425
PZ
1001void intel_connector_attach_encoder(struct intel_connector *connector,
1002 struct intel_encoder *encoder);
1003struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1004struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1005 struct drm_crtc *crtc);
752aa88a 1006enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1007int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1008 struct drm_file *file_priv);
87440425
PZ
1009enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1010 enum pipe pipe);
4093561b 1011bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
4f905cf9
DV
1012static inline void
1013intel_wait_for_vblank(struct drm_device *dev, int pipe)
1014{
1015 drm_wait_one_vblank(dev, pipe);
1016}
87440425 1017int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1018void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1019 struct intel_digital_port *dport,
1020 unsigned int expected_mask);
87440425
PZ
1021bool intel_get_load_detect_pipe(struct drm_connector *connector,
1022 struct drm_display_mode *mode,
51fd371b
RC
1023 struct intel_load_detect_pipe *old,
1024 struct drm_modeset_acquire_ctx *ctx);
87440425 1025void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1026 struct intel_load_detect_pipe *old,
1027 struct drm_modeset_acquire_ctx *ctx);
850c4cdc
TU
1028int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1029 struct drm_framebuffer *fb,
82bc3b2d 1030 const struct drm_plane_state *plane_state,
91af127f
JH
1031 struct intel_engine_cs *pipelined,
1032 struct drm_i915_gem_request **pipelined_request);
a8bb6818
DV
1033struct drm_framebuffer *
1034__intel_framebuffer_create(struct drm_device *dev,
87440425
PZ
1035 struct drm_mode_fb_cmd2 *mode_cmd,
1036 struct drm_i915_gem_object *obj);
87440425
PZ
1037void intel_prepare_page_flip(struct drm_device *dev, int plane);
1038void intel_finish_page_flip(struct drm_device *dev, int pipe);
1039void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
d6bbafa1 1040void intel_check_page_flip(struct drm_device *dev, int pipe);
6beb8c23 1041int intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
1042 struct drm_framebuffer *fb,
1043 const struct drm_plane_state *new_state);
38f3ce3a 1044void intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
1045 struct drm_framebuffer *fb,
1046 const struct drm_plane_state *old_state);
a98b3431
MR
1047int intel_plane_atomic_get_property(struct drm_plane *plane,
1048 const struct drm_plane_state *state,
1049 struct drm_property *property,
1050 uint64_t *val);
1051int intel_plane_atomic_set_property(struct drm_plane *plane,
1052 struct drm_plane_state *state,
1053 struct drm_property *property,
1054 uint64_t val);
da20eabd
ML
1055int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1056 struct drm_plane_state *plane_state);
716c2e55 1057
50470bb0
TU
1058unsigned int
1059intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1060 uint64_t fb_format_modifier);
1061
121920fa
TU
1062static inline bool
1063intel_rotation_90_or_270(unsigned int rotation)
1064{
1065 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1066}
1067
3b7a5119
SJ
1068void intel_create_rotation_property(struct drm_device *dev,
1069 struct intel_plane *plane);
1070
716c2e55 1071/* shared dpll functions */
5f1aae65 1072struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
55607e8a
DV
1073void assert_shared_dpll(struct drm_i915_private *dev_priv,
1074 struct intel_shared_dpll *pll,
1075 bool state);
1076#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1077#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
190f68c5
ACO
1078struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1079 struct intel_crtc_state *state);
716c2e55 1080
d288f65f
VS
1081void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1082 const struct dpll *dpll);
1083void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1084
716c2e55 1085/* modesetting asserts */
b680c37a
DV
1086void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1087 enum pipe pipe);
55607e8a
DV
1088void assert_pll(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state);
1090#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1091#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1092void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state);
1094#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1095#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1096void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1097#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1098#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4e9a86b6
VS
1099unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1100 int *x, int *y,
87440425
PZ
1101 unsigned int tiling_mode,
1102 unsigned int bpp,
1103 unsigned int pitch);
7514747d
VS
1104void intel_prepare_reset(struct drm_device *dev);
1105void intel_finish_reset(struct drm_device *dev);
a14cb6fc
PZ
1106void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1107void hsw_disable_pc8(struct drm_i915_private *dev_priv);
f8437dd1
VK
1108void broxton_init_cdclk(struct drm_device *dev);
1109void broxton_uninit_cdclk(struct drm_device *dev);
5c6706e5
VK
1110void broxton_ddi_phy_init(struct drm_device *dev);
1111void broxton_ddi_phy_uninit(struct drm_device *dev);
664326f8
SK
1112void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1113void bxt_disable_dc9(struct drm_i915_private *dev_priv);
5d96d8af
DL
1114void skl_init_cdclk(struct drm_i915_private *dev_priv);
1115void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
87440425 1116void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1117 struct intel_crtc_state *pipe_config);
fe3cd48d 1118void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425
PZ
1119int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1120void
5cec258b 1121ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
5f1aae65 1122 int dotclock);
5ab7b0b7
ID
1123bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1124 intel_clock_t *best_clock);
dccbea3b
ID
1125int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1126
87440425 1127bool intel_crtc_active(struct drm_crtc *crtc);
20bc8673
VS
1128void hsw_enable_ips(struct intel_crtc *crtc);
1129void hsw_disable_ips(struct intel_crtc *crtc);
319be8ae
ID
1130enum intel_display_power_domain
1131intel_display_port_power_domain(struct intel_encoder *intel_encoder);
f6a83288 1132void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1133 struct intel_crtc_state *pipe_config);
46a55d30 1134void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
e2fcdaa9 1135void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
86adf9d7 1136
e435d6e5 1137int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1138int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1139
121920fa
TU
1140unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1141 struct drm_i915_gem_object *obj);
6156a456
CK
1142u32 skl_plane_ctl_format(uint32_t pixel_format);
1143u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1144u32 skl_plane_ctl_rotation(unsigned int rotation);
121920fa 1145
eb805623
DV
1146/* intel_csr.c */
1147void intel_csr_ucode_init(struct drm_device *dev);
dc174300
SS
1148enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1149void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1150 enum csr_state state);
eb805623
DV
1151void intel_csr_load_program(struct drm_device *dev);
1152void intel_csr_ucode_fini(struct drm_device *dev);
5aefb239 1153void assert_csr_loaded(struct drm_i915_private *dev_priv);
eb805623 1154
5f1aae65 1155/* intel_dp.c */
87440425
PZ
1156void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1157bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1158 struct intel_connector *intel_connector);
87440425
PZ
1159void intel_dp_start_link_train(struct intel_dp *intel_dp);
1160void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1161void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1162void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1163void intel_dp_encoder_destroy(struct drm_encoder *encoder);
d2e216d0 1164int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
87440425 1165bool intel_dp_compute_config(struct intel_encoder *encoder,
5cec258b 1166 struct intel_crtc_state *pipe_config);
5d8a7752 1167bool intel_dp_is_edp(struct drm_device *dev, enum port port);
b2c5c181
DV
1168enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1169 bool long_hpd);
4be73780
DV
1170void intel_edp_backlight_on(struct intel_dp *intel_dp);
1171void intel_edp_backlight_off(struct intel_dp *intel_dp);
24f3e092 1172void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1173void intel_edp_panel_on(struct intel_dp *intel_dp);
1174void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1175void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1176void intel_dp_mst_suspend(struct drm_device *dev);
1177void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1178int intel_dp_max_link_rate(struct intel_dp *intel_dp);
ed4e9c1d 1179int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1180void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
773538e8 1181void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1182uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1183void intel_plane_destroy(struct drm_plane *plane);
c395578e
VK
1184void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1185void intel_edp_drrs_disable(struct intel_dp *intel_dp);
a93fad0f
VK
1186void intel_edp_drrs_invalidate(struct drm_device *dev,
1187 unsigned frontbuffer_bits);
1188void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
0bc12bcb 1189
0e32b39c
DA
1190/* intel_dp_mst.c */
1191int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1192void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1193/* intel_dsi.c */
4328633d 1194void intel_dsi_init(struct drm_device *dev);
5f1aae65
PZ
1195
1196
1197/* intel_dvo.c */
87440425 1198void intel_dvo_init(struct drm_device *dev);
5f1aae65
PZ
1199
1200
0632fef6 1201/* legacy fbdev emulation in intel_fbdev.c */
4520f53a
DV
1202#ifdef CONFIG_DRM_I915_FBDEV
1203extern int intel_fbdev_init(struct drm_device *dev);
d1d70677 1204extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
4520f53a 1205extern void intel_fbdev_fini(struct drm_device *dev);
82e3b8c1 1206extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1207extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1208extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1209#else
1210static inline int intel_fbdev_init(struct drm_device *dev)
1211{
1212 return 0;
1213}
5f1aae65 1214
d1d70677 1215static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
4520f53a
DV
1216{
1217}
1218
1219static inline void intel_fbdev_fini(struct drm_device *dev)
1220{
1221}
1222
82e3b8c1 1223static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1224{
1225}
1226
0632fef6 1227static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1228{
1229}
1230#endif
5f1aae65 1231
7ff0ebcc 1232/* intel_fbc.c */
7733b49b
PZ
1233bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1234void intel_fbc_update(struct drm_i915_private *dev_priv);
7ff0ebcc 1235void intel_fbc_init(struct drm_i915_private *dev_priv);
7733b49b 1236void intel_fbc_disable(struct drm_i915_private *dev_priv);
25ad93fd 1237void intel_fbc_disable_crtc(struct intel_crtc *crtc);
dbef0f15
PZ
1238void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1239 unsigned int frontbuffer_bits,
1240 enum fb_op_origin origin);
1241void intel_fbc_flush(struct drm_i915_private *dev_priv,
1242 unsigned int frontbuffer_bits);
2e8144a5 1243const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
7733b49b 1244void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
7ff0ebcc 1245
5f1aae65 1246/* intel_hdmi.c */
87440425
PZ
1247void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1248void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1249 struct intel_connector *intel_connector);
1250struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1251bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1252 struct intel_crtc_state *pipe_config);
5f1aae65
PZ
1253
1254
1255/* intel_lvds.c */
87440425
PZ
1256void intel_lvds_init(struct drm_device *dev);
1257bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1258
1259
1260/* intel_modes.c */
1261int intel_connector_update_modes(struct drm_connector *connector,
87440425 1262 struct edid *edid);
5f1aae65 1263int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1264void intel_attach_force_audio_property(struct drm_connector *connector);
1265void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
5f1aae65
PZ
1266
1267
1268/* intel_overlay.c */
87440425
PZ
1269void intel_setup_overlay(struct drm_device *dev);
1270void intel_cleanup_overlay(struct drm_device *dev);
1271int intel_overlay_switch_off(struct intel_overlay *overlay);
1272int intel_overlay_put_image(struct drm_device *dev, void *data,
1273 struct drm_file *file_priv);
1274int intel_overlay_attrs(struct drm_device *dev, void *data,
1275 struct drm_file *file_priv);
1362b776 1276void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1277
1278
1279/* intel_panel.c */
87440425 1280int intel_panel_init(struct intel_panel *panel,
4b6ed685
VK
1281 struct drm_display_mode *fixed_mode,
1282 struct drm_display_mode *downclock_mode);
87440425
PZ
1283void intel_panel_fini(struct intel_panel *panel);
1284void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1285 struct drm_display_mode *adjusted_mode);
1286void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1287 struct intel_crtc_state *pipe_config,
87440425
PZ
1288 int fitting_mode);
1289void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1290 struct intel_crtc_state *pipe_config,
87440425 1291 int fitting_mode);
6dda730e
JN
1292void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1293 u32 level, u32 max);
6517d273 1294int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
752aa88a
JB
1295void intel_panel_enable_backlight(struct intel_connector *connector);
1296void intel_panel_disable_backlight(struct intel_connector *connector);
db31af1d 1297void intel_panel_destroy_backlight(struct drm_connector *connector);
7bd688cd 1298void intel_panel_init_backlight_funcs(struct drm_device *dev);
87440425 1299enum drm_connector_status intel_panel_detect(struct drm_device *dev);
ec9ed197
VK
1300extern struct drm_display_mode *intel_find_panel_downclock(
1301 struct drm_device *dev,
1302 struct drm_display_mode *fixed_mode,
1303 struct drm_connector *connector);
0962c3c9
VS
1304void intel_backlight_register(struct drm_device *dev);
1305void intel_backlight_unregister(struct drm_device *dev);
1306
5f1aae65 1307
0bc12bcb 1308/* intel_psr.c */
0bc12bcb
RV
1309void intel_psr_enable(struct intel_dp *intel_dp);
1310void intel_psr_disable(struct intel_dp *intel_dp);
1311void intel_psr_invalidate(struct drm_device *dev,
20c8838b 1312 unsigned frontbuffer_bits);
0bc12bcb 1313void intel_psr_flush(struct drm_device *dev,
169de131
RV
1314 unsigned frontbuffer_bits,
1315 enum fb_op_origin origin);
0bc12bcb 1316void intel_psr_init(struct drm_device *dev);
20c8838b
DV
1317void intel_psr_single_frame_update(struct drm_device *dev,
1318 unsigned frontbuffer_bits);
0bc12bcb 1319
9c065a7d
DV
1320/* intel_runtime_pm.c */
1321int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1322void intel_power_domains_fini(struct drm_i915_private *);
9c065a7d 1323void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
f458ebbc 1324void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9c065a7d 1325
f458ebbc
DV
1326bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1327 enum intel_display_power_domain domain);
1328bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1329 enum intel_display_power_domain domain);
9c065a7d
DV
1330void intel_display_power_get(struct drm_i915_private *dev_priv,
1331 enum intel_display_power_domain domain);
1332void intel_display_power_put(struct drm_i915_private *dev_priv,
1333 enum intel_display_power_domain domain);
1334void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1335void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1336void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1337void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1338void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1339
d9bc89d9
DV
1340void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1341
5f1aae65 1342/* intel_pm.c */
87440425
PZ
1343void intel_init_clock_gating(struct drm_device *dev);
1344void intel_suspend_hw(struct drm_device *dev);
546c81fd 1345int ilk_wm_max_level(const struct drm_device *dev);
87440425
PZ
1346void intel_update_watermarks(struct drm_crtc *crtc);
1347void intel_update_sprite_watermarks(struct drm_plane *plane,
1348 struct drm_crtc *crtc,
ed57cb8a
DL
1349 uint32_t sprite_width,
1350 uint32_t sprite_height,
1351 int pixel_size,
87440425
PZ
1352 bool enabled, bool scaled);
1353void intel_init_pm(struct drm_device *dev);
f742a552 1354void intel_pm_setup(struct drm_device *dev);
87440425
PZ
1355void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1356void intel_gpu_ips_teardown(void);
ae48434c
ID
1357void intel_init_gt_powersave(struct drm_device *dev);
1358void intel_cleanup_gt_powersave(struct drm_device *dev);
87440425
PZ
1359void intel_enable_gt_powersave(struct drm_device *dev);
1360void intel_disable_gt_powersave(struct drm_device *dev);
156c7ca0 1361void intel_suspend_gt_powersave(struct drm_device *dev);
c6df39b5 1362void intel_reset_gt_powersave(struct drm_device *dev);
c67a470b 1363void gen6_update_ring_freq(struct drm_device *dev);
43cf3bf0
CW
1364void gen6_rps_busy(struct drm_i915_private *dev_priv);
1365void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1366void gen6_rps_idle(struct drm_i915_private *dev_priv);
1854d5ca 1367void gen6_rps_boost(struct drm_i915_private *dev_priv,
e61b9958
CW
1368 struct intel_rps_client *rps,
1369 unsigned long submitted);
6ad790c0 1370void intel_queue_rps_boost_for_request(struct drm_device *dev,
eed29a5b 1371 struct drm_i915_gem_request *req);
6eb1a681 1372void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1373void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1374void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1375void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1376 struct skl_ddb_allocation *ddb /* out */);
8cfb3407 1377uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
72662e10 1378
5f1aae65 1379/* intel_sdvo.c */
87440425 1380bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
96a02917 1381
2b28bb1b 1382
5f1aae65 1383/* intel_sprite.c */
87440425 1384int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
87440425
PZ
1385int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1386 struct drm_file *file_priv);
8f539a83 1387void intel_pipe_update_start(struct intel_crtc *crtc,
9362c7c5
ACO
1388 uint32_t *start_vbl_count);
1389void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
5f1aae65
PZ
1390
1391/* intel_tv.c */
87440425 1392void intel_tv_init(struct drm_device *dev);
20ddf665 1393
ea2c67bb 1394/* intel_atomic.c */
2545e4a6
MR
1395int intel_connector_atomic_get_property(struct drm_connector *connector,
1396 const struct drm_connector_state *state,
1397 struct drm_property *property,
1398 uint64_t *val);
1356837e
MR
1399struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1400void intel_crtc_destroy_state(struct drm_crtc *crtc,
1401 struct drm_crtc_state *state);
de419ab6
ML
1402struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1403void intel_atomic_state_clear(struct drm_atomic_state *);
1404struct intel_shared_dpll_config *
1405intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1406
10f81c19
ACO
1407static inline struct intel_crtc_state *
1408intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1409 struct intel_crtc *crtc)
1410{
1411 struct drm_crtc_state *crtc_state;
1412 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1413 if (IS_ERR(crtc_state))
0b6cc188 1414 return ERR_CAST(crtc_state);
10f81c19
ACO
1415
1416 return to_intel_crtc_state(crtc_state);
1417}
d03c93d4
CK
1418int intel_atomic_setup_scalers(struct drm_device *dev,
1419 struct intel_crtc *intel_crtc,
1420 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1421
1422/* intel_atomic_plane.c */
8e7d688b 1423struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
1424struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1425void intel_plane_destroy_state(struct drm_plane *plane,
1426 struct drm_plane_state *state);
1427extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1428
79e53945 1429#endif /* __INTEL_DRV_H__ */
This page took 1.337055 seconds and 5 git commands to generate.