drm/i915: add plumbing for SWSCI
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
178f736a 29#include <linux/hdmi.h>
760285e7 30#include <drm/i915_drm.h>
80824003 31#include "i915_drv.h"
760285e7
DH
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
612a9aab 35#include <drm/drm_dp_helper.h>
913d8d11 36
1d5bfac9
DV
37/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
481b6af3 45#define _wait_for(COND, MS, W) ({ \
1d5bfac9 46 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 47 int ret__ = 0; \
0206e353 48 while (!(COND)) { \
913d8d11 49 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
50 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
913d8d11
CW
52 break; \
53 } \
0cc2764c
BW
54 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
913d8d11
CW
59 } \
60 ret__; \
61})
62
481b6af3
CW
63#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
65#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
481b6af3 67
021357ac
CW
68#define KHz(x) (1000*x)
69#define MHz(x) KHz(1000*x)
70
79e53945
JB
71/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
80#define INTELFB_CONN_LIMIT 4
81
82#define INTEL_I2C_BUS_DVO 1
83#define INTEL_I2C_BUS_SDVO 2
84
85/* these are outputs from the chip - integrated only
86 external chips are via DVO or SDVO output */
87#define INTEL_OUTPUT_UNUSED 0
88#define INTEL_OUTPUT_ANALOG 1
89#define INTEL_OUTPUT_DVO 2
90#define INTEL_OUTPUT_SDVO 3
91#define INTEL_OUTPUT_LVDS 4
92#define INTEL_OUTPUT_TVOUT 5
7d57382e 93#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 94#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 95#define INTEL_OUTPUT_EDP 8
72ffa333
JN
96#define INTEL_OUTPUT_DSI 9
97#define INTEL_OUTPUT_UNKNOWN 10
79e53945
JB
98
99#define INTEL_DVO_CHIP_NONE 0
100#define INTEL_DVO_CHIP_LVDS 1
101#define INTEL_DVO_CHIP_TMDS 2
102#define INTEL_DVO_CHIP_TVOUT 4
103
72ffa333
JN
104#define INTEL_DSI_COMMAND_MODE 0
105#define INTEL_DSI_VIDEO_MODE 1
106
79e53945
JB
107struct intel_framebuffer {
108 struct drm_framebuffer base;
05394f39 109 struct drm_i915_gem_object *obj;
79e53945
JB
110};
111
37811fcc
CW
112struct intel_fbdev {
113 struct drm_fb_helper helper;
114 struct intel_framebuffer ifb;
115 struct list_head fbdev_list;
116 struct drm_display_mode *our_mode;
117};
79e53945 118
21d40d37 119struct intel_encoder {
4ef69c7a 120 struct drm_encoder base;
9a935856
DV
121 /*
122 * The new crtc this encoder will be driven from. Only differs from
123 * base->crtc while a modeset is in progress.
124 */
125 struct intel_crtc *new_crtc;
126
79e53945 127 int type;
66a9278e
DV
128 /*
129 * Intel hw has only one MUX where encoders could be clone, hence a
130 * simple flag is enough to compute the possible_clones mask.
131 */
132 bool cloneable;
5ab432ef 133 bool connectors_active;
21d40d37 134 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
135 bool (*compute_config)(struct intel_encoder *,
136 struct intel_crtc_config *);
dafd226c 137 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 138 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 139 void (*enable)(struct intel_encoder *);
6cc5f341 140 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 141 void (*disable)(struct intel_encoder *);
bf49ec8c 142 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
143 /* Read out the current hw state of this connector, returning true if
144 * the encoder is active. If the encoder is enabled it also set the pipe
145 * it is connected to in the pipe parameter. */
146 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 147 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 148 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
149 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
150 * be set correctly before calling this function. */
045ac3b5
JB
151 void (*get_config)(struct intel_encoder *,
152 struct intel_crtc_config *pipe_config);
f8aed700 153 int crtc_mask;
1d843f9d 154 enum hpd_pin hpd_pin;
79e53945
JB
155};
156
1d508706 157struct intel_panel {
dd06f90e 158 struct drm_display_mode *fixed_mode;
4d891523 159 int fitting_mode;
1d508706
JN
160};
161
5daa55eb
ZW
162struct intel_connector {
163 struct drm_connector base;
9a935856
DV
164 /*
165 * The fixed encoder this connector is connected to.
166 */
df0e9248 167 struct intel_encoder *encoder;
9a935856
DV
168
169 /*
170 * The new encoder this connector will be driven. Only differs from
171 * encoder while a modeset is in progress.
172 */
173 struct intel_encoder *new_encoder;
174
f0947c37
DV
175 /* Reads out the current hw, returning true if the connector is enabled
176 * and active (i.e. dpms ON state). */
177 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
178
179 /* Panel info for eDP and LVDS */
180 struct intel_panel panel;
9cd300e0
JN
181
182 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
183 struct edid *edid;
821450c6
EE
184
185 /* since POLL and HPD connectors may use the same HPD line keep the native
186 state of connector->polled in case hotplug storm detection changes it */
187 u8 polled;
5daa55eb
ZW
188};
189
80ad9206
VS
190typedef struct dpll {
191 /* given values */
192 int n;
193 int m1, m2;
194 int p1, p2;
195 /* derived values */
196 int dot;
197 int vco;
198 int m;
199 int p;
200} intel_clock_t;
201
b8cecdf5 202struct intel_crtc_config {
bb760063
DV
203 /**
204 * quirks - bitfield with hw state readout quirks
205 *
206 * For various reasons the hw state readout code might not be able to
207 * completely faithfully read out the current state. These cases are
208 * tracked with quirk flags so that fastboot and state checker can act
209 * accordingly.
210 */
211#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
212 unsigned long quirks;
213
b8cecdf5
DV
214 struct drm_display_mode requested_mode;
215 struct drm_display_mode adjusted_mode;
5bfe2ac0
DV
216 /* Whether to set up the PCH/FDI. Note that we never allow sharing
217 * between pch encoders and cpu encoders. */
218 bool has_pch_encoder;
50f3b016 219
3b117c8f
DV
220 /* CPU Transcoder for the pipe. Currently this can only differ from the
221 * pipe on Haswell (where we have a special eDP transcoder). */
222 enum transcoder cpu_transcoder;
223
50f3b016
DV
224 /*
225 * Use reduced/limited/broadcast rbg range, compressing from the full
226 * range fed into the crtcs.
227 */
228 bool limited_color_range;
229
03afc4a2
DV
230 /* DP has a bunch of special case unfortunately, so mark the pipe
231 * accordingly. */
232 bool has_dp_encoder;
d8b32247
DV
233
234 /*
235 * Enable dithering, used when the selected pipe bpp doesn't match the
236 * plane bpp.
237 */
965e0c48 238 bool dither;
f47709a9
DV
239
240 /* Controls for the clock computation, to override various stages. */
241 bool clock_set;
242
09ede541
DV
243 /* SDVO TV has a bunch of special case. To make multifunction encoders
244 * work correctly, we need to track this at runtime.*/
245 bool sdvo_tv_clock;
246
e29c22c0
DV
247 /*
248 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
249 * required. This is set in the 2nd loop of calling encoder's
250 * ->compute_config if the first pick doesn't work out.
251 */
252 bool bw_constrained;
253
f47709a9
DV
254 /* Settings for the intel dpll used on pretty much everything but
255 * haswell. */
80ad9206 256 struct dpll dpll;
f47709a9 257
a43f6e0f
DV
258 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
259 enum intel_dpll_id shared_dpll;
260
66e985c0
DV
261 /* Actual register state of the dpll, for shared dpll cross-checking. */
262 struct intel_dpll_hw_state dpll_hw_state;
263
965e0c48 264 int pipe_bpp;
6cf86a5e 265 struct intel_link_m_n dp_m_n;
ff9a6750
DV
266
267 /*
268 * Frequence the dpll for the port should run at. Differs from the
269 * adjusted dotclock e.g. for DP or 12bpc hdmi mode.
df92b1e6 270 */
ff9a6750
DV
271 int port_clock;
272
6cc5f341
DV
273 /* Used by SDVO (and if we ever fix it, HDMI). */
274 unsigned pixel_multiplier;
2dd24552
JB
275
276 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
277 struct {
278 u32 control;
279 u32 pgm_ratios;
68fc8742 280 u32 lvds_border_bits;
b074cec8
JB
281 } gmch_pfit;
282
283 /* Panel fitter placement and size for Ironlake+ */
284 struct {
285 u32 pos;
286 u32 size;
287 } pch_pfit;
33d29b14 288
ca3a0ff8 289 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 290 int fdi_lanes;
ca3a0ff8 291 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
292
293 bool ips_enabled;
b8cecdf5
DV
294};
295
79e53945
JB
296struct intel_crtc {
297 struct drm_crtc base;
80824003
JB
298 enum pipe pipe;
299 enum plane plane;
79e53945 300 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
301 /*
302 * Whether the crtc and the connected output pipeline is active. Implies
303 * that crtc->enabled is set, i.e. the current mode configuration has
304 * some outputs connected to this crtc.
08a48469
DV
305 */
306 bool active;
7b9f35a6 307 bool eld_vld;
93314b5b 308 bool primary_disabled; /* is the crtc obscured by a plane? */
652c393a 309 bool lowfreq_avail;
02e792fb 310 struct intel_overlay *overlay;
6b95a207 311 struct intel_unpin_work *unpin_work;
cda4b7d3 312
b4a98e57
CW
313 atomic_t unpin_work_count;
314
e506a0c6
DV
315 /* Display surface base address adjustement for pageflips. Note that on
316 * gen4+ this only adjusts up to a tile, offsets within a tile are
317 * handled in the hw itself (with the TILEOFF register). */
318 unsigned long dspaddr_offset;
319
05394f39 320 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
321 uint32_t cursor_addr;
322 int16_t cursor_x, cursor_y;
323 int16_t cursor_width, cursor_height;
6b383a7f 324 bool cursor_visible;
4b645f14 325
b8cecdf5
DV
326 struct intel_crtc_config config;
327
6441ab5f 328 uint32_t ddi_pll_sel;
10d83730
VS
329
330 /* reset counter value when the last flip was submitted */
331 unsigned int reset_counter;
8664281b
PZ
332
333 /* Access to these should be protected by dev_priv->irq_lock. */
334 bool cpu_fifo_underrun_disabled;
335 bool pch_fifo_underrun_disabled;
79e53945
JB
336};
337
c35426d2
VS
338struct intel_plane_wm_parameters {
339 uint32_t horiz_pixels;
340 uint8_t bytes_per_pixel;
341 bool enabled;
342 bool scaled;
343};
344
b840d907
JB
345struct intel_plane {
346 struct drm_plane base;
7f1f3851 347 int plane;
b840d907
JB
348 enum pipe pipe;
349 struct drm_i915_gem_object *obj;
2d354c34 350 bool can_scale;
b840d907
JB
351 int max_downscale;
352 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
353 int crtc_x, crtc_y;
354 unsigned int crtc_w, crtc_h;
355 uint32_t src_x, src_y;
356 uint32_t src_w, src_h;
526682e9
PZ
357
358 /* Since we need to change the watermarks before/after
359 * enabling/disabling the planes, we need to store the parameters here
360 * as the other pieces of the struct may not reflect the values we want
361 * for the watermark calculations. Currently only Haswell uses this.
362 */
c35426d2 363 struct intel_plane_wm_parameters wm;
526682e9 364
b840d907 365 void (*update_plane)(struct drm_plane *plane,
b39d53f6 366 struct drm_crtc *crtc,
b840d907
JB
367 struct drm_framebuffer *fb,
368 struct drm_i915_gem_object *obj,
369 int crtc_x, int crtc_y,
370 unsigned int crtc_w, unsigned int crtc_h,
371 uint32_t x, uint32_t y,
372 uint32_t src_w, uint32_t src_h);
b39d53f6
VS
373 void (*disable_plane)(struct drm_plane *plane,
374 struct drm_crtc *crtc);
8ea30864
JB
375 int (*update_colorkey)(struct drm_plane *plane,
376 struct drm_intel_sprite_colorkey *key);
377 void (*get_colorkey)(struct drm_plane *plane,
378 struct drm_intel_sprite_colorkey *key);
b840d907
JB
379};
380
b445e3b0
ED
381struct intel_watermark_params {
382 unsigned long fifo_size;
383 unsigned long max_wm;
384 unsigned long default_wm;
385 unsigned long guard_size;
386 unsigned long cacheline_size;
387};
388
389struct cxsr_latency {
390 int is_desktop;
391 int is_ddr3;
392 unsigned long fsb_freq;
393 unsigned long mem_freq;
394 unsigned long display_sr;
395 unsigned long display_hpll_disable;
396 unsigned long cursor_sr;
397 unsigned long cursor_hpll_disable;
398};
399
79e53945 400#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 401#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 402#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 403#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 404#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 405
f5bbfca3 406struct intel_hdmi {
b242b7f7 407 u32 hdmi_reg;
f5bbfca3 408 int ddc_bus;
f5bbfca3 409 uint32_t color_range;
55bc60db 410 bool color_range_auto;
f5bbfca3
ED
411 bool has_hdmi_sink;
412 bool has_audio;
413 enum hdmi_force_audio force_audio;
abedc077 414 bool rgb_quant_range_selectable;
f5bbfca3 415 void (*write_infoframe)(struct drm_encoder *encoder,
178f736a
DL
416 enum hdmi_infoframe_type type,
417 const uint8_t *frame, ssize_t len);
687f4d06
PZ
418 void (*set_infoframes)(struct drm_encoder *encoder,
419 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
420};
421
b091cd92 422#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
423#define DP_LINK_CONFIGURATION_SIZE 9
424
425struct intel_dp {
54d63ca6 426 uint32_t output_reg;
9ed35ab1 427 uint32_t aux_ch_ctl_reg;
54d63ca6
SK
428 uint32_t DP;
429 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
430 bool has_audio;
431 enum hdmi_force_audio force_audio;
432 uint32_t color_range;
55bc60db 433 bool color_range_auto;
54d63ca6
SK
434 uint8_t link_bw;
435 uint8_t lane_count;
436 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 437 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 438 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
439 struct i2c_adapter adapter;
440 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
441 uint8_t train_set[4];
442 int panel_power_up_delay;
443 int panel_power_down_delay;
444 int panel_power_cycle_delay;
445 int backlight_on_delay;
446 int backlight_off_delay;
54d63ca6
SK
447 struct delayed_work panel_vdd_work;
448 bool want_panel_vdd;
2b28bb1b 449 bool psr_setup_done;
dd06f90e 450 struct intel_connector *attached_connector;
54d63ca6
SK
451};
452
da63a9f2
PZ
453struct intel_digital_port {
454 struct intel_encoder base;
174edf1f 455 enum port port;
bcf53de4 456 u32 saved_port_bits;
da63a9f2
PZ
457 struct intel_dp dp;
458 struct intel_hdmi hdmi;
459};
460
89b667f8
JB
461static inline int
462vlv_dport_to_channel(struct intel_digital_port *dport)
463{
464 switch (dport->port) {
465 case PORT_B:
466 return 0;
467 case PORT_C:
468 return 1;
469 default:
470 BUG();
471 }
472}
473
f875c15a
CW
474static inline struct drm_crtc *
475intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
476{
477 struct drm_i915_private *dev_priv = dev->dev_private;
478 return dev_priv->pipe_to_crtc_mapping[pipe];
479}
480
417ae147
CW
481static inline struct drm_crtc *
482intel_get_crtc_for_plane(struct drm_device *dev, int plane)
483{
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 return dev_priv->plane_to_crtc_mapping[plane];
486}
487
4e5359cd
SF
488struct intel_unpin_work {
489 struct work_struct work;
b4a98e57 490 struct drm_crtc *crtc;
05394f39
CW
491 struct drm_i915_gem_object *old_fb_obj;
492 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 493 struct drm_pending_vblank_event *event;
e7d841ca
CW
494 atomic_t pending;
495#define INTEL_FLIP_INACTIVE 0
496#define INTEL_FLIP_PENDING 1
497#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
498 bool enable_stall_check;
499};
500
d2acd215
DV
501int intel_pch_rawclk(struct drm_device *dev);
502
4eab8136
JN
503int intel_connector_update_modes(struct drm_connector *connector,
504 struct edid *edid);
335af9a2 505int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
f0217c42 506
3f43c48d 507extern void intel_attach_force_audio_property(struct drm_connector *connector);
e953fd7b
CW
508extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
509
8664281b 510extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
79e53945 511extern void intel_crt_init(struct drm_device *dev);
08d644ad 512extern void intel_hdmi_init(struct drm_device *dev,
b242b7f7 513 int hdmi_reg, enum port port);
00c09d70
PZ
514extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
515 struct intel_connector *intel_connector);
f5bbfca3 516extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
5bfe2ac0
DV
517extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
518 struct intel_crtc_config *pipe_config);
eef4eacb
DV
519extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
520 bool is_sdvob);
79e53945
JB
521extern void intel_dvo_init(struct drm_device *dev);
522extern void intel_tv_init(struct drm_device *dev);
f047e395 523extern void intel_mark_busy(struct drm_device *dev);
c65355bb
CW
524extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
525 struct intel_ring_buffer *ring);
725a5b54 526extern void intel_mark_idle(struct drm_device *dev);
c9093354 527extern void intel_lvds_init(struct drm_device *dev);
4e646495 528extern bool intel_dsi_init(struct drm_device *dev);
1974cad0 529extern bool intel_is_dual_link_lvds(struct drm_device *dev);
ab9d7c30
PZ
530extern void intel_dp_init(struct drm_device *dev, int output_reg,
531 enum port port);
16c25533 532extern bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
00c09d70 533 struct intel_connector *intel_connector);
247d89f6 534extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
c19b0669
PZ
535extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
536extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
3ab9c637 537extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
c19b0669 538extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
00c09d70
PZ
539extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
540extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
5bfe2ac0
DV
541extern bool intel_dp_compute_config(struct intel_encoder *encoder,
542 struct intel_crtc_config *pipe_config);
cb0953d7 543extern bool intel_dpd_is_edp(struct drm_device *dev);
d6c50ff8
PZ
544extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
545extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
82a4d9c0
PZ
546extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
547extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
548extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
549extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
7f1f3851 550extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
6f1d69b0
ED
551extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
552 enum plane plane);
32f9d658 553
a9573556 554/* intel_panel.c */
dd06f90e
JN
555extern int intel_panel_init(struct intel_panel *panel,
556 struct drm_display_mode *fixed_mode);
1d508706
JN
557extern void intel_panel_fini(struct intel_panel *panel);
558
4c6df4b4 559extern void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1d8e1c75 560 struct drm_display_mode *adjusted_mode);
b074cec8
JB
561extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
562 struct intel_crtc_config *pipe_config,
563 int fitting_mode);
2dd24552
JB
564extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
565 struct intel_crtc_config *pipe_config,
566 int fitting_mode);
d6540632
JN
567extern void intel_panel_set_backlight(struct drm_device *dev,
568 u32 level, u32 max);
0657b6b1 569extern int intel_panel_setup_backlight(struct drm_connector *connector);
24ded204
DV
570extern void intel_panel_enable_backlight(struct drm_device *dev,
571 enum pipe pipe);
47356eb6 572extern void intel_panel_disable_backlight(struct drm_device *dev);
aaa6fd2a 573extern void intel_panel_destroy_backlight(struct drm_device *dev);
fe16d949 574extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1d8e1c75 575
d9e55608 576struct intel_set_config {
1aa4b628
DV
577 struct drm_encoder **save_connector_encoders;
578 struct drm_crtc **save_encoder_crtcs;
5e2b584e
DV
579
580 bool fb_changed;
581 bool mode_changed;
d9e55608
DV
582};
583
c0c36b94 584extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
79e53945 585extern void intel_crtc_load_lut(struct drm_crtc *crtc);
b2cabb0e 586extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
ea5b213a 587extern void intel_encoder_destroy(struct drm_encoder *encoder);
5ab432ef 588extern void intel_connector_dpms(struct drm_connector *, int mode);
f0947c37 589extern bool intel_connector_get_hw_state(struct intel_connector *connector);
b980514c 590extern void intel_modeset_check_state(struct drm_device *dev);
5e1bac2f 591extern void intel_plane_restore(struct drm_plane *plane);
bb53d4ae 592extern void intel_plane_disable(struct drm_plane *plane);
b980514c 593
79e53945 594
df0e9248
CW
595static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
596{
597 return to_intel_connector(connector)->encoder;
598}
599
da63a9f2
PZ
600static inline struct intel_digital_port *
601enc_to_dig_port(struct drm_encoder *encoder)
602{
603 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
604}
605
606static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
607{
608 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
609}
610
611static inline struct intel_digital_port *
612dp_to_dig_port(struct intel_dp *intel_dp)
613{
614 return container_of(intel_dp, struct intel_digital_port, dp);
615}
616
617static inline struct intel_digital_port *
618hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
619{
620 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
621}
622
b0ea7d37
DL
623bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
624 struct intel_digital_port *port);
625
df0e9248
CW
626extern void intel_connector_attach_encoder(struct intel_connector *connector,
627 struct intel_encoder *encoder);
628extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
79e53945
JB
629
630extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
631 struct drm_crtc *crtc);
08d7b3d1
CW
632int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
633 struct drm_file *file_priv);
a5c961d1
PZ
634extern enum transcoder
635intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
636 enum pipe pipe);
9d0498a2 637extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
58e10eb9 638extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
d4b1931c 639extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
89b667f8 640extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
8261b191
CW
641
642struct intel_load_detect_pipe {
d2dff872 643 struct drm_framebuffer *release_fb;
8261b191
CW
644 bool load_detect_temp;
645 int dpms_mode;
646};
d2434ab7 647extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 648 struct drm_display_mode *mode,
8261b191 649 struct intel_load_detect_pipe *old);
d2434ab7 650extern void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 651 struct intel_load_detect_pipe *old);
79e53945 652
79e53945
JB
653extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
654 u16 blue, int regno);
b8c00ac5
DA
655extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
656 u16 *blue, int regno);
79e53945 657
127bd2ac 658extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 659 struct drm_i915_gem_object *obj,
919926ae 660 struct intel_ring_buffer *pipelined);
1690e1eb 661extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
127bd2ac 662
38651674
DA
663extern int intel_framebuffer_init(struct drm_device *dev,
664 struct intel_framebuffer *ifb,
308e5bcb 665 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 666 struct drm_i915_gem_object *obj);
ddfe1567 667extern void intel_framebuffer_fini(struct intel_framebuffer *fb);
38651674 668extern int intel_fbdev_init(struct drm_device *dev);
20afbda2 669extern void intel_fbdev_initial_config(struct drm_device *dev);
38651674 670extern void intel_fbdev_fini(struct drm_device *dev);
3fa016a0 671extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
6b95a207
KH
672extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
673extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
1afe3e9d 674extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
6b95a207 675
02e792fb
DV
676extern void intel_setup_overlay(struct drm_device *dev);
677extern void intel_cleanup_overlay(struct drm_device *dev);
ce453d81 678extern int intel_overlay_switch_off(struct intel_overlay *overlay);
02e792fb
DV
679extern int intel_overlay_put_image(struct drm_device *dev, void *data,
680 struct drm_file *file_priv);
681extern int intel_overlay_attrs(struct drm_device *dev, void *data,
682 struct drm_file *file_priv);
4abe3520 683
eb1f8e4f 684extern void intel_fb_output_poll_changed(struct drm_device *dev);
e8e7a2b8 685extern void intel_fb_restore_mode(struct drm_device *dev);
645c62a5 686
55607e8a
DV
687struct intel_shared_dpll *
688intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
689
690void assert_shared_dpll(struct drm_i915_private *dev_priv,
691 struct intel_shared_dpll *pll,
692 bool state);
693#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
694#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
695void assert_pll(struct drm_i915_private *dev_priv,
696 enum pipe pipe, bool state);
697#define assert_pll_enabled(d, p) assert_pll(d, p, true)
698#define assert_pll_disabled(d, p) assert_pll(d, p, false)
699void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
700 enum pipe pipe, bool state);
701#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
702#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
b840d907
JB
703extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
704 bool state);
705#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
706#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
707
645c62a5 708extern void intel_init_clock_gating(struct drm_device *dev);
7d708ee4 709extern void intel_suspend_hw(struct drm_device *dev);
e0dac65e
WF
710extern void intel_write_eld(struct drm_encoder *encoder,
711 struct drm_display_mode *mode);
45244b87 712extern void intel_prepare_ddi(struct drm_device *dev);
c82e4d26 713extern void hsw_fdi_link_train(struct drm_crtc *crtc);
0e72a5b5 714extern void intel_ddi_init(struct drm_device *dev, enum port port);
d4270e57 715
b840d907 716/* For use by IVB LP watermark workaround in intel_sprite.c */
f681fa23 717extern void intel_update_watermarks(struct drm_device *dev);
adf3d35e
VS
718extern void intel_update_sprite_watermarks(struct drm_plane *plane,
719 struct drm_crtc *crtc,
bdd57d03
VS
720 uint32_t sprite_width, int pixel_size,
721 bool enabled, bool scaled);
8ea30864 722
bc752862
CW
723extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
724 unsigned int tiling_mode,
725 unsigned int bpp,
726 unsigned int pitch);
5a35e99e 727
8ea30864
JB
728extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
729 struct drm_file *file_priv);
730extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
731 struct drm_file *file_priv);
732
85208be0 733/* Power-related functions, located in intel_pm.c */
1fa61106 734extern void intel_init_pm(struct drm_device *dev);
85208be0 735/* FBC */
85208be0 736extern bool intel_fbc_enabled(struct drm_device *dev);
85208be0 737extern void intel_update_fbc(struct drm_device *dev);
eb48eb00
DV
738/* IPS */
739extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
740extern void intel_gpu_ips_teardown(void);
85208be0 741
a38911a3
WX
742/* Power well */
743extern int i915_init_power_well(struct drm_device *dev);
744extern void i915_remove_power_well(struct drm_device *dev);
745
b97186f0
PZ
746extern bool intel_display_power_enabled(struct drm_device *dev,
747 enum intel_display_power_domain domain);
fa42e23c 748extern void intel_init_power_well(struct drm_device *dev);
cb10799c 749extern void intel_set_power_well(struct drm_device *dev, bool enable);
8090c6b9
DV
750extern void intel_enable_gt_powersave(struct drm_device *dev);
751extern void intel_disable_gt_powersave(struct drm_device *dev);
930ebb46 752extern void ironlake_teardown_rc6(struct drm_device *dev);
c67a470b 753void gen6_update_ring_freq(struct drm_device *dev);
b3daeaef 754
85234cdc
DV
755extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
756 enum pipe *pipe);
b8fc2f6a 757extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
79f689aa 758extern void intel_ddi_pll_init(struct drm_device *dev);
8228c251 759extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
ad80a810
PZ
760extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
761 enum transcoder cpu_transcoder);
fc914639
PZ
762extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
763extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
6441ab5f 764extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
ff9a6750 765extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
6441ab5f 766extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
dae84799 767extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
c19b0669 768extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
1ad960f2
PZ
769extern bool
770intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
771extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
72662e10 772
96a02917 773extern void intel_display_handle_reset(struct drm_device *dev);
8664281b
PZ
774extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
775 enum pipe pipe,
776 bool enable);
777extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
778 enum transcoder pch_transcoder,
779 bool enable);
96a02917 780
2b28bb1b
RV
781extern void intel_edp_psr_enable(struct intel_dp *intel_dp);
782extern void intel_edp_psr_disable(struct intel_dp *intel_dp);
3d739d92 783extern void intel_edp_psr_update(struct drm_device *dev);
be256dc7
PZ
784extern void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
785 bool switch_to_fclk, bool allow_power_down);
786extern void hsw_restore_lcpll(struct drm_i915_private *dev_priv);
43eaea13
PZ
787extern void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
788extern void ilk_disable_gt_irq(struct drm_i915_private *dev_priv,
789 uint32_t mask);
edbfdb45
PZ
790extern void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
791extern void snb_disable_pm_irq(struct drm_i915_private *dev_priv,
792 uint32_t mask);
c67a470b
PZ
793extern void hsw_enable_pc8_work(struct work_struct *__work);
794extern void hsw_enable_package_c8(struct drm_i915_private *dev_priv);
795extern void hsw_disable_package_c8(struct drm_i915_private *dev_priv);
796extern void hsw_pc8_disable_interrupts(struct drm_device *dev);
797extern void hsw_pc8_restore_interrupts(struct drm_device *dev);
798extern void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
799extern void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
2b28bb1b 800
79e53945 801#endif /* __INTEL_DRV_H__ */
This page took 0.339649 seconds and 5 git commands to generate.