drm/i915: Setup DPLL/DPLLMD for DSI too on VLV/CHV
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dsi.h
CommitLineData
f5e11b06
JN
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef _INTEL_DSI_H
25#define _INTEL_DSI_H
26
27#include <drm/drmP.h>
28#include <drm/drm_crtc.h>
7e9804fd 29#include <drm/drm_mipi_dsi.h>
f5e11b06
JN
30#include "intel_drv.h"
31
a9da9bce
GS
32/* Dual Link support */
33#define DSI_DUAL_LINK_NONE 0
34#define DSI_DUAL_LINK_FRONT_BACK 1
35#define DSI_DUAL_LINK_PIXEL_ALT 2
36
7e9804fd
JN
37struct intel_dsi_host;
38
f5e11b06
JN
39struct intel_dsi {
40 struct intel_encoder base;
41
593e0622 42 struct drm_panel *panel;
7e9804fd 43 struct intel_dsi_host *dsi_hosts[I915_MAX_PORTS];
f5e11b06 44
fc45e821
SK
45 /* GPIO Desc for CRC based Panel control */
46 struct gpio_desc *gpio_panel;
47
f5e11b06
JN
48 struct intel_connector *attached_connector;
49
17af40a8
JN
50 /* bit mask of ports being driven */
51 u16 ports;
52
f5e11b06
JN
53 /* if true, use HS mode, otherwise LP */
54 bool hs;
55
56 /* virtual channel */
57 int channel;
58
dfba2e2d
SK
59 /* Video mode or command mode */
60 u16 operation_mode;
61
f5e11b06
JN
62 /* number of DSI lanes */
63 unsigned int lane_count;
64
1e78aa01
JN
65 /*
66 * video mode pixel format
67 *
68 * XXX: consolidate on .format in struct mipi_dsi_device.
69 */
70 enum mipi_dsi_pixel_format pixel_format;
f5e11b06
JN
71
72 /* video mode format for MIPI_VIDEO_MODE_FORMAT register */
73 u32 video_mode_format;
74
75 /* eot for MIPI_EOT_DISABLE register */
f1c79f16
SK
76 u8 eotp_pkt;
77 u8 clock_stop;
f6da2842 78
f1c79f16 79 u8 escape_clk_div;
369602d3 80 u8 dual_link;
a9da9bce 81 u8 pixel_overlap;
f6da2842
SK
82 u32 port_bits;
83 u32 bw_timer;
84 u32 dphy_reg;
85 u32 video_frmt_cfg_bits;
86 u16 lp_byte_clk;
87
88 /* timeouts in byte clocks */
89 u16 lp_rx_timeout;
90 u16 turn_arnd_val;
91 u16 rst_timer_val;
92 u16 hs_to_lp_count;
93 u16 clk_lp_to_hs_count;
94 u16 clk_hs_to_lp_count;
cf4dbd2e
SK
95
96 u16 init_count;
7f0c8605
SK
97 u32 pclk;
98 u16 burst_mode_ratio;
df38e655
SK
99
100 /* all delays in ms */
101 u16 backlight_off_delay;
102 u16 backlight_on_delay;
103 u16 panel_on_delay;
104 u16 panel_off_delay;
105 u16 panel_pwr_cycle_delay;
f5e11b06
JN
106};
107
7e9804fd
JN
108struct intel_dsi_host {
109 struct mipi_dsi_host base;
110 struct intel_dsi *intel_dsi;
111 enum port port;
112
113 /* our little hack */
114 struct mipi_dsi_device *device;
115};
116
117static inline struct intel_dsi_host *to_intel_dsi_host(struct mipi_dsi_host *h)
118{
119 return container_of(h, struct intel_dsi_host, base);
120}
121
c3aeadc8 122#define for_each_dsi_port(__port, __ports_mask) for_each_port_masked(__port, __ports_mask)
e7d7cad0 123
f5e11b06
JN
124static inline struct intel_dsi *enc_to_intel_dsi(struct drm_encoder *encoder)
125{
126 return container_of(encoder, struct intel_dsi, base.base);
127}
128
db18b6a6 129bool intel_dsi_pll_is_enabled(struct drm_i915_private *dev_priv);
cfe01a5e 130extern void intel_enable_dsi_pll(struct intel_encoder *encoder);
fe88fc68 131extern void intel_disable_dsi_pll(struct intel_encoder *encoder);
d7d85d85 132extern u32 intel_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp);
b389a45c
SS
133extern void intel_dsi_reset_clocks(struct intel_encoder *encoder,
134 enum port port);
be4fc046 135
593e0622 136struct drm_panel *vbt_panel_init(struct intel_dsi *intel_dsi, u16 panel_id);
43367ec9 137enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt);
2ab8b458 138
f5e11b06 139#endif /* _INTEL_DSI_H */
This page took 0.157154 seconds and 5 git commands to generate.