drm/i915: Convert intel_crt to use atomic state
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dvo.c
CommitLineData
79e53945
JB
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 */
27#include <linux/i2c.h>
5a0e3ad6 28#include <linux/slab.h>
760285e7 29#include <drm/drmP.h>
c6f95f27 30#include <drm/drm_atomic_helper.h>
760285e7 31#include <drm/drm_crtc.h>
79e53945 32#include "intel_drv.h"
760285e7 33#include <drm/i915_drm.h>
79e53945
JB
34#include "i915_drv.h"
35#include "dvo.h"
36
37#define SIL164_ADDR 0x38
38#define CH7xxx_ADDR 0x76
39#define TFP410_ADDR 0x38
7434a255 40#define NS2501_ADDR 0x38
79e53945 41
ea5b213a 42static const struct intel_dvo_device intel_dvo_devices[] = {
79e53945
JB
43 {
44 .type = INTEL_DVO_CHIP_TMDS,
45 .name = "sil164",
46 .dvo_reg = DVOC,
78e0d2e3 47 .dvo_srcdim_reg = DVOC_SRCDIM,
79e53945
JB
48 .slave_addr = SIL164_ADDR,
49 .dev_ops = &sil164_ops,
50 },
51 {
52 .type = INTEL_DVO_CHIP_TMDS,
53 .name = "ch7xxx",
54 .dvo_reg = DVOC,
78e0d2e3 55 .dvo_srcdim_reg = DVOC_SRCDIM,
79e53945
JB
56 .slave_addr = CH7xxx_ADDR,
57 .dev_ops = &ch7xxx_ops,
58 },
98304ad1 59 {
60 .type = INTEL_DVO_CHIP_TMDS,
61 .name = "ch7xxx",
62 .dvo_reg = DVOC,
78e0d2e3 63 .dvo_srcdim_reg = DVOC_SRCDIM,
98304ad1 64 .slave_addr = 0x75, /* For some ch7010 */
65 .dev_ops = &ch7xxx_ops,
66 },
79e53945
JB
67 {
68 .type = INTEL_DVO_CHIP_LVDS,
69 .name = "ivch",
70 .dvo_reg = DVOA,
78e0d2e3 71 .dvo_srcdim_reg = DVOA_SRCDIM,
79e53945
JB
72 .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
73 .dev_ops = &ivch_ops,
74 },
75 {
76 .type = INTEL_DVO_CHIP_TMDS,
77 .name = "tfp410",
78 .dvo_reg = DVOC,
78e0d2e3 79 .dvo_srcdim_reg = DVOC_SRCDIM,
79e53945
JB
80 .slave_addr = TFP410_ADDR,
81 .dev_ops = &tfp410_ops,
82 },
83 {
84 .type = INTEL_DVO_CHIP_LVDS,
85 .name = "ch7017",
86 .dvo_reg = DVOC,
78e0d2e3 87 .dvo_srcdim_reg = DVOC_SRCDIM,
79e53945 88 .slave_addr = 0x75,
988c7015 89 .gpio = GMBUS_PIN_DPB,
79e53945 90 .dev_ops = &ch7017_ops,
7434a255
TR
91 },
92 {
93 .type = INTEL_DVO_CHIP_TMDS,
94 .name = "ns2501",
316e0157 95 .dvo_reg = DVOB,
78e0d2e3 96 .dvo_srcdim_reg = DVOB_SRCDIM,
7434a255
TR
97 .slave_addr = NS2501_ADDR,
98 .dev_ops = &ns2501_ops,
99 }
79e53945
JB
100};
101
ea5b213a
CW
102struct intel_dvo {
103 struct intel_encoder base;
104
105 struct intel_dvo_device dev;
106
28694070
VS
107 struct intel_connector *attached_connector;
108
ea5b213a
CW
109 bool panel_wants_dither;
110};
111
69438e64 112static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder)
ea5b213a 113{
69438e64 114 return container_of(encoder, struct intel_dvo, base);
ea5b213a
CW
115}
116
df0e9248
CW
117static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector)
118{
79fde301 119 return enc_to_dvo(intel_attached_encoder(connector));
df0e9248
CW
120}
121
732ce74f 122static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
79e53945 123{
f417c11b 124 struct drm_device *dev = connector->base.dev;
fac5e23e 125 struct drm_i915_private *dev_priv = to_i915(dev);
732ce74f 126 struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base);
f417c11b
VS
127 u32 tmp;
128
129 tmp = I915_READ(intel_dvo->dev.dvo_reg);
130
131 if (!(tmp & DVO_ENABLE))
132 return false;
732ce74f
DV
133
134 return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
135}
136
137static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
138 enum pipe *pipe)
139{
140 struct drm_device *dev = encoder->base.dev;
fac5e23e 141 struct drm_i915_private *dev_priv = to_i915(dev);
69438e64 142 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
732ce74f
DV
143 u32 tmp;
144
145 tmp = I915_READ(intel_dvo->dev.dvo_reg);
146
147 if (!(tmp & DVO_ENABLE))
148 return false;
149
150 *pipe = PORT_TO_PIPE(tmp);
151
152 return true;
153}
154
045ac3b5 155static void intel_dvo_get_config(struct intel_encoder *encoder,
5cec258b 156 struct intel_crtc_state *pipe_config)
045ac3b5 157{
fac5e23e 158 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
69438e64 159 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
045ac3b5
JB
160 u32 tmp, flags = 0;
161
162 tmp = I915_READ(intel_dvo->dev.dvo_reg);
163 if (tmp & DVO_HSYNC_ACTIVE_HIGH)
164 flags |= DRM_MODE_FLAG_PHSYNC;
165 else
166 flags |= DRM_MODE_FLAG_NHSYNC;
167 if (tmp & DVO_VSYNC_ACTIVE_HIGH)
168 flags |= DRM_MODE_FLAG_PVSYNC;
169 else
170 flags |= DRM_MODE_FLAG_NVSYNC;
171
2d112de7 172 pipe_config->base.adjusted_mode.flags |= flags;
18442d08 173
2d112de7 174 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
045ac3b5
JB
175}
176
fd6bbda9
ML
177static void intel_disable_dvo(struct intel_encoder *encoder,
178 struct intel_crtc_state *old_crtc_state,
179 struct drm_connector_state *old_conn_state)
19c63fa8 180{
fac5e23e 181 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
69438e64 182 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
f0f59a00 183 i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg;
19c63fa8
DV
184 u32 temp = I915_READ(dvo_reg);
185
186 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
187 I915_WRITE(dvo_reg, temp & ~DVO_ENABLE);
188 I915_READ(dvo_reg);
189}
190
fd6bbda9
ML
191static void intel_enable_dvo(struct intel_encoder *encoder,
192 struct intel_crtc_state *pipe_config,
193 struct drm_connector_state *conn_state)
19c63fa8 194{
fac5e23e 195 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
69438e64 196 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
48f34e10 197 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
f0f59a00 198 i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg;
79e53945
JB
199 u32 temp = I915_READ(dvo_reg);
200
48f34e10 201 intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
6e3c9717
ACO
202 &crtc->config->base.mode,
203 &crtc->config->base.adjusted_mode);
48f34e10 204
c9c054c2
VS
205 I915_WRITE(dvo_reg, temp | DVO_ENABLE);
206 I915_READ(dvo_reg);
207
19c63fa8
DV
208 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
209}
210
c19de8eb
DL
211static enum drm_mode_status
212intel_dvo_mode_valid(struct drm_connector *connector,
213 struct drm_display_mode *mode)
79e53945 214{
df0e9248 215 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
28694070
VS
216 const struct drm_display_mode *fixed_mode =
217 to_intel_connector(connector)->panel.fixed_mode;
26a91555
MK
218 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
219 int target_clock = mode->clock;
79e53945
JB
220
221 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
222 return MODE_NO_DBLESCAN;
223
224 /* XXX: Validate clock range */
225
28694070
VS
226 if (fixed_mode) {
227 if (mode->hdisplay > fixed_mode->hdisplay)
79e53945 228 return MODE_PANEL;
28694070 229 if (mode->vdisplay > fixed_mode->vdisplay)
79e53945 230 return MODE_PANEL;
26a91555 231
28694070 232 target_clock = fixed_mode->clock;
79e53945
JB
233 }
234
26a91555
MK
235 if (target_clock > max_dotclk)
236 return MODE_CLOCK_HIGH;
237
ea5b213a 238 return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
79e53945
JB
239}
240
a3470375 241static bool intel_dvo_compute_config(struct intel_encoder *encoder,
0a478c27
ML
242 struct intel_crtc_state *pipe_config,
243 struct drm_connector_state *conn_state)
79e53945 244{
a3470375 245 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
28694070
VS
246 const struct drm_display_mode *fixed_mode =
247 intel_dvo->attached_connector->panel.fixed_mode;
2d112de7 248 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
79e53945
JB
249
250 /* If we have timings from the BIOS for the panel, put them in
251 * to the adjusted mode. The CRTC will be set up for this mode,
252 * with the panel scaling set up to source from the H/VDisplay
253 * of the original mode.
254 */
28694070
VS
255 if (fixed_mode)
256 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
79e53945 257
79e53945
JB
258 return true;
259}
260
fd6bbda9
ML
261static void intel_dvo_pre_enable(struct intel_encoder *encoder,
262 struct intel_crtc_state *pipe_config,
263 struct drm_connector_state *conn_state)
79e53945 264{
79fde301 265 struct drm_device *dev = encoder->base.dev;
fac5e23e 266 struct drm_i915_private *dev_priv = to_i915(dev);
79fde301 267 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 268 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
79fde301
DV
269 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
270 int pipe = crtc->pipe;
79e53945 271 u32 dvo_val;
f0f59a00
VS
272 i915_reg_t dvo_reg = intel_dvo->dev.dvo_reg;
273 i915_reg_t dvo_srcdim_reg = intel_dvo->dev.dvo_srcdim_reg;
79e53945 274
79e53945
JB
275 /* Save the data order, since I don't know what it should be set to. */
276 dvo_val = I915_READ(dvo_reg) &
277 (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG);
278 dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
279 DVO_BLANK_ACTIVE_HIGH;
280
281 if (pipe == 1)
282 dvo_val |= DVO_PIPE_B_SELECT;
283 dvo_val |= DVO_PIPE_STALL;
284 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
285 dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
286 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
287 dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
288
79e53945 289 /*I915_WRITE(DVOB_SRCDIM,
aad941d5
VS
290 (adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
291 (adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
79e53945 292 I915_WRITE(dvo_srcdim_reg,
aad941d5
VS
293 (adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
294 (adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));
79e53945
JB
295 /*I915_WRITE(DVOB, dvo_val);*/
296 I915_WRITE(dvo_reg, dvo_val);
297}
298
299/**
300 * Detect the output connection on our DVO device.
301 *
302 * Unimplemented.
303 */
7b334fcb 304static enum drm_connector_status
930a9e28 305intel_dvo_detect(struct drm_connector *connector, bool force)
79e53945 306{
df0e9248 307 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
164c8598 308 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 309 connector->base.id, connector->name);
ea5b213a 310 return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
79e53945
JB
311}
312
313static int intel_dvo_get_modes(struct drm_connector *connector)
314{
fac5e23e 315 struct drm_i915_private *dev_priv = to_i915(connector->dev);
28694070
VS
316 const struct drm_display_mode *fixed_mode =
317 to_intel_connector(connector)->panel.fixed_mode;
79e53945
JB
318
319 /* We should probably have an i2c driver get_modes function for those
320 * devices which will have a fixed set of modes determined by the chip
321 * (TV-out, for example), but for now with just TMDS and LVDS,
322 * that's not the case.
323 */
f899fc64 324 intel_ddc_get_modes(connector,
988c7015 325 intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPC));
79e53945
JB
326 if (!list_empty(&connector->probed_modes))
327 return 1;
328
28694070 329 if (fixed_mode) {
79e53945 330 struct drm_display_mode *mode;
28694070 331 mode = drm_mode_duplicate(connector->dev, fixed_mode);
79e53945
JB
332 if (mode) {
333 drm_mode_probed_add(connector, mode);
334 return 1;
335 }
336 }
ea5b213a 337
79e53945
JB
338 return 0;
339}
340
ea5b213a 341static void intel_dvo_destroy(struct drm_connector *connector)
79e53945 342{
79e53945 343 drm_connector_cleanup(connector);
28694070 344 intel_panel_fini(&to_intel_connector(connector)->panel);
599be16c 345 kfree(connector);
79e53945 346}
79e53945 347
79e53945 348static const struct drm_connector_funcs intel_dvo_connector_funcs = {
4d688a2a 349 .dpms = drm_atomic_helper_connector_dpms,
79e53945 350 .detect = intel_dvo_detect,
1ebaa0b9 351 .late_register = intel_connector_register,
c191eca1 352 .early_unregister = intel_connector_unregister,
79e53945
JB
353 .destroy = intel_dvo_destroy,
354 .fill_modes = drm_helper_probe_single_connector_modes,
2545e4a6 355 .atomic_get_property = intel_connector_atomic_get_property,
c6f95f27 356 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 357 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
79e53945
JB
358};
359
360static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
361 .mode_valid = intel_dvo_mode_valid,
362 .get_modes = intel_dvo_get_modes,
79e53945
JB
363};
364
b358d0a6 365static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
79e53945 366{
69438e64 367 struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder));
ea5b213a
CW
368
369 if (intel_dvo->dev.dev_ops->destroy)
370 intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
371
ea5b213a 372 intel_encoder_destroy(encoder);
79e53945
JB
373}
374
375static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
376 .destroy = intel_dvo_enc_destroy,
377};
378
79e53945
JB
379/**
380 * Attempts to get a fixed panel timing for LVDS (currently only the i830).
381 *
382 * Other chips with DVO LVDS will need to extend this to deal with the LVDS
383 * chip being on DVOB/C and having multiple pipes.
384 */
385static struct drm_display_mode *
ea5b213a 386intel_dvo_get_current_mode(struct drm_connector *connector)
79e53945
JB
387{
388 struct drm_device *dev = connector->dev;
fac5e23e 389 struct drm_i915_private *dev_priv = to_i915(dev);
df0e9248 390 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
ea5b213a 391 uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg);
79e53945
JB
392 struct drm_display_mode *mode = NULL;
393
394 /* If the DVO port is active, that'll be the LVDS, so we can pull out
395 * its timings to get how the BIOS set up the panel.
396 */
397 if (dvo_val & DVO_ENABLE) {
398 struct drm_crtc *crtc;
399 int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0;
400
f875c15a 401 crtc = intel_get_crtc_for_pipe(dev, pipe);
79e53945
JB
402 if (crtc) {
403 mode = intel_crtc_mode_get(dev, crtc);
79e53945
JB
404 if (mode) {
405 mode->type |= DRM_MODE_TYPE_PREFERRED;
406 if (dvo_val & DVO_HSYNC_ACTIVE_HIGH)
407 mode->flags |= DRM_MODE_FLAG_PHSYNC;
408 if (dvo_val & DVO_VSYNC_ACTIVE_HIGH)
409 mode->flags |= DRM_MODE_FLAG_PVSYNC;
410 }
411 }
412 }
ea5b213a 413
79e53945
JB
414 return mode;
415}
416
580d8ed5
VS
417static char intel_dvo_port_name(i915_reg_t dvo_reg)
418{
419 if (i915_mmio_reg_equal(dvo_reg, DVOA))
420 return 'A';
421 else if (i915_mmio_reg_equal(dvo_reg, DVOB))
422 return 'B';
423 else if (i915_mmio_reg_equal(dvo_reg, DVOC))
424 return 'C';
425 else
426 return '?';
427}
428
79e53945
JB
429void intel_dvo_init(struct drm_device *dev)
430{
fac5e23e 431 struct drm_i915_private *dev_priv = to_i915(dev);
21d40d37 432 struct intel_encoder *intel_encoder;
ea5b213a 433 struct intel_dvo *intel_dvo;
599be16c 434 struct intel_connector *intel_connector;
79e53945 435 int i;
79e53945 436 int encoder_type = DRM_MODE_ENCODER_NONE;
ea5b213a 437
b14c5679 438 intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL);
ea5b213a 439 if (!intel_dvo)
79e53945
JB
440 return;
441
9bdbd0b9 442 intel_connector = intel_connector_alloc();
599be16c 443 if (!intel_connector) {
ea5b213a 444 kfree(intel_dvo);
599be16c
ZW
445 return;
446 }
447
28694070
VS
448 intel_dvo->attached_connector = intel_connector;
449
ea5b213a
CW
450 intel_encoder = &intel_dvo->base;
451
19c63fa8
DV
452 intel_encoder->disable = intel_disable_dvo;
453 intel_encoder->enable = intel_enable_dvo;
732ce74f 454 intel_encoder->get_hw_state = intel_dvo_get_hw_state;
045ac3b5 455 intel_encoder->get_config = intel_dvo_get_config;
a3470375 456 intel_encoder->compute_config = intel_dvo_compute_config;
912b0e2d 457 intel_encoder->pre_enable = intel_dvo_pre_enable;
732ce74f 458 intel_connector->get_hw_state = intel_dvo_connector_get_hw_state;
19c63fa8 459
79e53945
JB
460 /* Now, try to find a controller */
461 for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
599be16c 462 struct drm_connector *connector = &intel_connector->base;
ea5b213a 463 const struct intel_dvo_device *dvo = &intel_dvo_devices[i];
f899fc64 464 struct i2c_adapter *i2c;
79e53945 465 int gpio;
e4bfff54 466 bool dvoinit;
46509475 467 enum pipe pipe;
699ab787 468 uint32_t dpll[I915_MAX_PIPES];
79e53945 469
79e53945
JB
470 /* Allow the I2C driver info to specify the GPIO to be used in
471 * special cases, but otherwise default to what's defined
472 * in the spec.
473 */
88ac7939 474 if (intel_gmbus_is_valid_pin(dev_priv, dvo->gpio))
79e53945
JB
475 gpio = dvo->gpio;
476 else if (dvo->type == INTEL_DVO_CHIP_LVDS)
988c7015 477 gpio = GMBUS_PIN_SSC;
79e53945 478 else
988c7015 479 gpio = GMBUS_PIN_DPB;
79e53945
JB
480
481 /* Set up the I2C bus necessary for the chip we're probing.
482 * It appears that everything is on GPIOE except for panels
483 * on i830 laptops, which are on GPIOB (DVOA).
484 */
3bd7d909 485 i2c = intel_gmbus_get_adapter(dev_priv, gpio);
79e53945 486
ea5b213a 487 intel_dvo->dev = *dvo;
e4bfff54
DMEA
488
489 /* GMBUS NAK handling seems to be unstable, hence let the
490 * transmitter detection run in bit banging mode for now.
491 */
492 intel_gmbus_force_bit(i2c, true);
493
46509475
VS
494 /* ns2501 requires the DVO 2x clock before it will
495 * respond to i2c accesses, so make sure we have
496 * have the clock enabled before we attempt to
497 * initialize the device.
498 */
499 for_each_pipe(dev_priv, pipe) {
500 dpll[pipe] = I915_READ(DPLL(pipe));
501 I915_WRITE(DPLL(pipe), dpll[pipe] | DPLL_DVO_2X_MODE);
502 }
503
e4bfff54
DMEA
504 dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c);
505
46509475
VS
506 /* restore the DVO 2x clock state to original */
507 for_each_pipe(dev_priv, pipe) {
508 I915_WRITE(DPLL(pipe), dpll[pipe]);
509 }
510
e4bfff54
DMEA
511 intel_gmbus_force_bit(i2c, false);
512
513 if (!dvoinit)
79e53945
JB
514 continue;
515
580d8ed5
VS
516 drm_encoder_init(dev, &intel_encoder->base,
517 &intel_dvo_enc_funcs, encoder_type,
518 "DVO %c", intel_dvo_port_name(dvo->dvo_reg));
519
21d40d37
EA
520 intel_encoder->type = INTEL_OUTPUT_DVO;
521 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
79e53945
JB
522 switch (dvo->type) {
523 case INTEL_DVO_CHIP_TMDS:
bc079e8b
VS
524 intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) |
525 (1 << INTEL_OUTPUT_DVO);
79e53945
JB
526 drm_connector_init(dev, connector,
527 &intel_dvo_connector_funcs,
528 DRM_MODE_CONNECTOR_DVII);
529 encoder_type = DRM_MODE_ENCODER_TMDS;
530 break;
531 case INTEL_DVO_CHIP_LVDS:
bc079e8b 532 intel_encoder->cloneable = 0;
79e53945
JB
533 drm_connector_init(dev, connector,
534 &intel_dvo_connector_funcs,
535 DRM_MODE_CONNECTOR_LVDS);
536 encoder_type = DRM_MODE_ENCODER_LVDS;
537 break;
538 }
539
540 drm_connector_helper_add(connector,
541 &intel_dvo_connector_helper_funcs);
542 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
543 connector->interlace_allowed = false;
544 connector->doublescan_allowed = false;
545
df0e9248 546 intel_connector_attach_encoder(intel_connector, intel_encoder);
79e53945
JB
547 if (dvo->type == INTEL_DVO_CHIP_LVDS) {
548 /* For our LVDS chipsets, we should hopefully be able
549 * to dig the fixed panel mode out of the BIOS data.
550 * However, it's in a different format from the BIOS
551 * data on chipsets with integrated LVDS (stored in AIM
552 * headers, likely), so for now, just get the current
553 * mode being output through DVO.
554 */
28694070
VS
555 intel_panel_init(&intel_connector->panel,
556 intel_dvo_get_current_mode(connector),
557 NULL);
ea5b213a 558 intel_dvo->panel_wants_dither = true;
79e53945
JB
559 }
560
79e53945
JB
561 return;
562 }
563
373a3cf7 564 drm_encoder_cleanup(&intel_encoder->base);
ea5b213a 565 kfree(intel_dvo);
599be16c 566 kfree(intel_connector);
79e53945 567}
This page took 0.520938 seconds and 5 git commands to generate.