drm/i915: DSI pixel clock check
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dvo.c
CommitLineData
79e53945
JB
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 */
27#include <linux/i2c.h>
5a0e3ad6 28#include <linux/slab.h>
760285e7 29#include <drm/drmP.h>
c6f95f27 30#include <drm/drm_atomic_helper.h>
760285e7 31#include <drm/drm_crtc.h>
79e53945 32#include "intel_drv.h"
760285e7 33#include <drm/i915_drm.h>
79e53945
JB
34#include "i915_drv.h"
35#include "dvo.h"
36
37#define SIL164_ADDR 0x38
38#define CH7xxx_ADDR 0x76
39#define TFP410_ADDR 0x38
7434a255 40#define NS2501_ADDR 0x38
79e53945 41
ea5b213a 42static const struct intel_dvo_device intel_dvo_devices[] = {
79e53945
JB
43 {
44 .type = INTEL_DVO_CHIP_TMDS,
45 .name = "sil164",
46 .dvo_reg = DVOC,
47 .slave_addr = SIL164_ADDR,
48 .dev_ops = &sil164_ops,
49 },
50 {
51 .type = INTEL_DVO_CHIP_TMDS,
52 .name = "ch7xxx",
53 .dvo_reg = DVOC,
54 .slave_addr = CH7xxx_ADDR,
55 .dev_ops = &ch7xxx_ops,
56 },
98304ad1 57 {
58 .type = INTEL_DVO_CHIP_TMDS,
59 .name = "ch7xxx",
60 .dvo_reg = DVOC,
61 .slave_addr = 0x75, /* For some ch7010 */
62 .dev_ops = &ch7xxx_ops,
63 },
79e53945
JB
64 {
65 .type = INTEL_DVO_CHIP_LVDS,
66 .name = "ivch",
67 .dvo_reg = DVOA,
68 .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
69 .dev_ops = &ivch_ops,
70 },
71 {
72 .type = INTEL_DVO_CHIP_TMDS,
73 .name = "tfp410",
74 .dvo_reg = DVOC,
75 .slave_addr = TFP410_ADDR,
76 .dev_ops = &tfp410_ops,
77 },
78 {
79 .type = INTEL_DVO_CHIP_LVDS,
80 .name = "ch7017",
81 .dvo_reg = DVOC,
82 .slave_addr = 0x75,
988c7015 83 .gpio = GMBUS_PIN_DPB,
79e53945 84 .dev_ops = &ch7017_ops,
7434a255
TR
85 },
86 {
87 .type = INTEL_DVO_CHIP_TMDS,
88 .name = "ns2501",
316e0157 89 .dvo_reg = DVOB,
7434a255
TR
90 .slave_addr = NS2501_ADDR,
91 .dev_ops = &ns2501_ops,
92 }
79e53945
JB
93};
94
ea5b213a
CW
95struct intel_dvo {
96 struct intel_encoder base;
97
98 struct intel_dvo_device dev;
99
100 struct drm_display_mode *panel_fixed_mode;
101 bool panel_wants_dither;
102};
103
69438e64 104static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder)
ea5b213a 105{
69438e64 106 return container_of(encoder, struct intel_dvo, base);
ea5b213a
CW
107}
108
df0e9248
CW
109static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector)
110{
79fde301 111 return enc_to_dvo(intel_attached_encoder(connector));
df0e9248
CW
112}
113
732ce74f 114static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
79e53945 115{
f417c11b
VS
116 struct drm_device *dev = connector->base.dev;
117 struct drm_i915_private *dev_priv = dev->dev_private;
732ce74f 118 struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base);
f417c11b
VS
119 u32 tmp;
120
121 tmp = I915_READ(intel_dvo->dev.dvo_reg);
122
123 if (!(tmp & DVO_ENABLE))
124 return false;
732ce74f
DV
125
126 return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
127}
128
129static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
130 enum pipe *pipe)
131{
132 struct drm_device *dev = encoder->base.dev;
133 struct drm_i915_private *dev_priv = dev->dev_private;
69438e64 134 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
732ce74f
DV
135 u32 tmp;
136
137 tmp = I915_READ(intel_dvo->dev.dvo_reg);
138
139 if (!(tmp & DVO_ENABLE))
140 return false;
141
142 *pipe = PORT_TO_PIPE(tmp);
143
144 return true;
145}
146
045ac3b5 147static void intel_dvo_get_config(struct intel_encoder *encoder,
5cec258b 148 struct intel_crtc_state *pipe_config)
045ac3b5
JB
149{
150 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
69438e64 151 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
045ac3b5
JB
152 u32 tmp, flags = 0;
153
154 tmp = I915_READ(intel_dvo->dev.dvo_reg);
155 if (tmp & DVO_HSYNC_ACTIVE_HIGH)
156 flags |= DRM_MODE_FLAG_PHSYNC;
157 else
158 flags |= DRM_MODE_FLAG_NHSYNC;
159 if (tmp & DVO_VSYNC_ACTIVE_HIGH)
160 flags |= DRM_MODE_FLAG_PVSYNC;
161 else
162 flags |= DRM_MODE_FLAG_NVSYNC;
163
2d112de7 164 pipe_config->base.adjusted_mode.flags |= flags;
18442d08 165
2d112de7 166 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
045ac3b5
JB
167}
168
19c63fa8
DV
169static void intel_disable_dvo(struct intel_encoder *encoder)
170{
171 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
69438e64 172 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
19c63fa8
DV
173 u32 dvo_reg = intel_dvo->dev.dvo_reg;
174 u32 temp = I915_READ(dvo_reg);
175
176 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
177 I915_WRITE(dvo_reg, temp & ~DVO_ENABLE);
178 I915_READ(dvo_reg);
179}
180
181static void intel_enable_dvo(struct intel_encoder *encoder)
182{
183 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
69438e64 184 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
48f34e10 185 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
ea5b213a 186 u32 dvo_reg = intel_dvo->dev.dvo_reg;
79e53945
JB
187 u32 temp = I915_READ(dvo_reg);
188
48f34e10 189 intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
6e3c9717
ACO
190 &crtc->config->base.mode,
191 &crtc->config->base.adjusted_mode);
48f34e10 192
c9c054c2
VS
193 I915_WRITE(dvo_reg, temp | DVO_ENABLE);
194 I915_READ(dvo_reg);
195
19c63fa8
DV
196 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
197}
198
c19de8eb
DL
199static enum drm_mode_status
200intel_dvo_mode_valid(struct drm_connector *connector,
201 struct drm_display_mode *mode)
79e53945 202{
df0e9248 203 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
79e53945
JB
204
205 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
206 return MODE_NO_DBLESCAN;
207
208 /* XXX: Validate clock range */
209
ea5b213a
CW
210 if (intel_dvo->panel_fixed_mode) {
211 if (mode->hdisplay > intel_dvo->panel_fixed_mode->hdisplay)
79e53945 212 return MODE_PANEL;
ea5b213a 213 if (mode->vdisplay > intel_dvo->panel_fixed_mode->vdisplay)
79e53945
JB
214 return MODE_PANEL;
215 }
216
ea5b213a 217 return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
79e53945
JB
218}
219
a3470375 220static bool intel_dvo_compute_config(struct intel_encoder *encoder,
5cec258b 221 struct intel_crtc_state *pipe_config)
79e53945 222{
a3470375 223 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
2d112de7 224 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
79e53945
JB
225
226 /* If we have timings from the BIOS for the panel, put them in
227 * to the adjusted mode. The CRTC will be set up for this mode,
228 * with the panel scaling set up to source from the H/VDisplay
229 * of the original mode.
230 */
ea5b213a
CW
231 if (intel_dvo->panel_fixed_mode != NULL) {
232#define C(x) adjusted_mode->x = intel_dvo->panel_fixed_mode->x
79e53945
JB
233 C(hdisplay);
234 C(hsync_start);
235 C(hsync_end);
236 C(htotal);
237 C(vdisplay);
238 C(vsync_start);
239 C(vsync_end);
240 C(vtotal);
241 C(clock);
79e53945 242#undef C
0d971748
DV
243
244 drm_mode_set_crtcinfo(adjusted_mode, 0);
79e53945
JB
245 }
246
79e53945
JB
247 return true;
248}
249
912b0e2d 250static void intel_dvo_pre_enable(struct intel_encoder *encoder)
79e53945 251{
79fde301 252 struct drm_device *dev = encoder->base.dev;
79e53945 253 struct drm_i915_private *dev_priv = dev->dev_private;
79fde301 254 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
6e3c9717 255 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
79fde301
DV
256 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
257 int pipe = crtc->pipe;
79e53945 258 u32 dvo_val;
ea5b213a 259 u32 dvo_reg = intel_dvo->dev.dvo_reg, dvo_srcdim_reg;
79e53945
JB
260
261 switch (dvo_reg) {
262 case DVOA:
263 default:
264 dvo_srcdim_reg = DVOA_SRCDIM;
265 break;
266 case DVOB:
267 dvo_srcdim_reg = DVOB_SRCDIM;
268 break;
269 case DVOC:
270 dvo_srcdim_reg = DVOC_SRCDIM;
271 break;
272 }
273
79e53945
JB
274 /* Save the data order, since I don't know what it should be set to. */
275 dvo_val = I915_READ(dvo_reg) &
276 (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG);
277 dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
278 DVO_BLANK_ACTIVE_HIGH;
279
280 if (pipe == 1)
281 dvo_val |= DVO_PIPE_B_SELECT;
282 dvo_val |= DVO_PIPE_STALL;
283 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
284 dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
285 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
286 dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
287
79e53945
JB
288 /*I915_WRITE(DVOB_SRCDIM,
289 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
290 (adjusted_mode->VDisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
291 I915_WRITE(dvo_srcdim_reg,
292 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
293 (adjusted_mode->vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));
294 /*I915_WRITE(DVOB, dvo_val);*/
295 I915_WRITE(dvo_reg, dvo_val);
296}
297
298/**
299 * Detect the output connection on our DVO device.
300 *
301 * Unimplemented.
302 */
7b334fcb 303static enum drm_connector_status
930a9e28 304intel_dvo_detect(struct drm_connector *connector, bool force)
79e53945 305{
df0e9248 306 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
164c8598 307 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 308 connector->base.id, connector->name);
ea5b213a 309 return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
79e53945
JB
310}
311
312static int intel_dvo_get_modes(struct drm_connector *connector)
313{
df0e9248 314 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
f899fc64 315 struct drm_i915_private *dev_priv = connector->dev->dev_private;
79e53945
JB
316
317 /* We should probably have an i2c driver get_modes function for those
318 * devices which will have a fixed set of modes determined by the chip
319 * (TV-out, for example), but for now with just TMDS and LVDS,
320 * that's not the case.
321 */
f899fc64 322 intel_ddc_get_modes(connector,
988c7015 323 intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPC));
79e53945
JB
324 if (!list_empty(&connector->probed_modes))
325 return 1;
326
ea5b213a 327 if (intel_dvo->panel_fixed_mode != NULL) {
79e53945 328 struct drm_display_mode *mode;
ea5b213a 329 mode = drm_mode_duplicate(connector->dev, intel_dvo->panel_fixed_mode);
79e53945
JB
330 if (mode) {
331 drm_mode_probed_add(connector, mode);
332 return 1;
333 }
334 }
ea5b213a 335
79e53945
JB
336 return 0;
337}
338
ea5b213a 339static void intel_dvo_destroy(struct drm_connector *connector)
79e53945 340{
79e53945 341 drm_connector_cleanup(connector);
599be16c 342 kfree(connector);
79e53945 343}
79e53945 344
79e53945 345static const struct drm_connector_funcs intel_dvo_connector_funcs = {
4d688a2a 346 .dpms = drm_atomic_helper_connector_dpms,
79e53945
JB
347 .detect = intel_dvo_detect,
348 .destroy = intel_dvo_destroy,
349 .fill_modes = drm_helper_probe_single_connector_modes,
2545e4a6 350 .atomic_get_property = intel_connector_atomic_get_property,
c6f95f27 351 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 352 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
79e53945
JB
353};
354
355static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
356 .mode_valid = intel_dvo_mode_valid,
357 .get_modes = intel_dvo_get_modes,
df0e9248 358 .best_encoder = intel_best_encoder,
79e53945
JB
359};
360
b358d0a6 361static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
79e53945 362{
69438e64 363 struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder));
ea5b213a
CW
364
365 if (intel_dvo->dev.dev_ops->destroy)
366 intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
367
368 kfree(intel_dvo->panel_fixed_mode);
369
370 intel_encoder_destroy(encoder);
79e53945
JB
371}
372
373static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
374 .destroy = intel_dvo_enc_destroy,
375};
376
79e53945
JB
377/**
378 * Attempts to get a fixed panel timing for LVDS (currently only the i830).
379 *
380 * Other chips with DVO LVDS will need to extend this to deal with the LVDS
381 * chip being on DVOB/C and having multiple pipes.
382 */
383static struct drm_display_mode *
ea5b213a 384intel_dvo_get_current_mode(struct drm_connector *connector)
79e53945
JB
385{
386 struct drm_device *dev = connector->dev;
387 struct drm_i915_private *dev_priv = dev->dev_private;
df0e9248 388 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
ea5b213a 389 uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg);
79e53945
JB
390 struct drm_display_mode *mode = NULL;
391
392 /* If the DVO port is active, that'll be the LVDS, so we can pull out
393 * its timings to get how the BIOS set up the panel.
394 */
395 if (dvo_val & DVO_ENABLE) {
396 struct drm_crtc *crtc;
397 int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0;
398
f875c15a 399 crtc = intel_get_crtc_for_pipe(dev, pipe);
79e53945
JB
400 if (crtc) {
401 mode = intel_crtc_mode_get(dev, crtc);
79e53945
JB
402 if (mode) {
403 mode->type |= DRM_MODE_TYPE_PREFERRED;
404 if (dvo_val & DVO_HSYNC_ACTIVE_HIGH)
405 mode->flags |= DRM_MODE_FLAG_PHSYNC;
406 if (dvo_val & DVO_VSYNC_ACTIVE_HIGH)
407 mode->flags |= DRM_MODE_FLAG_PVSYNC;
408 }
409 }
410 }
ea5b213a 411
79e53945
JB
412 return mode;
413}
414
415void intel_dvo_init(struct drm_device *dev)
416{
f899fc64 417 struct drm_i915_private *dev_priv = dev->dev_private;
21d40d37 418 struct intel_encoder *intel_encoder;
ea5b213a 419 struct intel_dvo *intel_dvo;
599be16c 420 struct intel_connector *intel_connector;
79e53945 421 int i;
79e53945 422 int encoder_type = DRM_MODE_ENCODER_NONE;
ea5b213a 423
b14c5679 424 intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL);
ea5b213a 425 if (!intel_dvo)
79e53945
JB
426 return;
427
9bdbd0b9 428 intel_connector = intel_connector_alloc();
599be16c 429 if (!intel_connector) {
ea5b213a 430 kfree(intel_dvo);
599be16c
ZW
431 return;
432 }
433
ea5b213a 434 intel_encoder = &intel_dvo->base;
373a3cf7
CW
435 drm_encoder_init(dev, &intel_encoder->base,
436 &intel_dvo_enc_funcs, encoder_type);
ea5b213a 437
19c63fa8
DV
438 intel_encoder->disable = intel_disable_dvo;
439 intel_encoder->enable = intel_enable_dvo;
732ce74f 440 intel_encoder->get_hw_state = intel_dvo_get_hw_state;
045ac3b5 441 intel_encoder->get_config = intel_dvo_get_config;
a3470375 442 intel_encoder->compute_config = intel_dvo_compute_config;
912b0e2d 443 intel_encoder->pre_enable = intel_dvo_pre_enable;
732ce74f 444 intel_connector->get_hw_state = intel_dvo_connector_get_hw_state;
4932e2c3 445 intel_connector->unregister = intel_connector_unregister;
19c63fa8 446
79e53945
JB
447 /* Now, try to find a controller */
448 for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
599be16c 449 struct drm_connector *connector = &intel_connector->base;
ea5b213a 450 const struct intel_dvo_device *dvo = &intel_dvo_devices[i];
f899fc64 451 struct i2c_adapter *i2c;
79e53945 452 int gpio;
e4bfff54 453 bool dvoinit;
46509475 454 enum pipe pipe;
699ab787 455 uint32_t dpll[I915_MAX_PIPES];
79e53945 456
79e53945
JB
457 /* Allow the I2C driver info to specify the GPIO to be used in
458 * special cases, but otherwise default to what's defined
459 * in the spec.
460 */
88ac7939 461 if (intel_gmbus_is_valid_pin(dev_priv, dvo->gpio))
79e53945
JB
462 gpio = dvo->gpio;
463 else if (dvo->type == INTEL_DVO_CHIP_LVDS)
988c7015 464 gpio = GMBUS_PIN_SSC;
79e53945 465 else
988c7015 466 gpio = GMBUS_PIN_DPB;
79e53945
JB
467
468 /* Set up the I2C bus necessary for the chip we're probing.
469 * It appears that everything is on GPIOE except for panels
470 * on i830 laptops, which are on GPIOB (DVOA).
471 */
3bd7d909 472 i2c = intel_gmbus_get_adapter(dev_priv, gpio);
79e53945 473
ea5b213a 474 intel_dvo->dev = *dvo;
e4bfff54
DMEA
475
476 /* GMBUS NAK handling seems to be unstable, hence let the
477 * transmitter detection run in bit banging mode for now.
478 */
479 intel_gmbus_force_bit(i2c, true);
480
46509475
VS
481 /* ns2501 requires the DVO 2x clock before it will
482 * respond to i2c accesses, so make sure we have
483 * have the clock enabled before we attempt to
484 * initialize the device.
485 */
486 for_each_pipe(dev_priv, pipe) {
487 dpll[pipe] = I915_READ(DPLL(pipe));
488 I915_WRITE(DPLL(pipe), dpll[pipe] | DPLL_DVO_2X_MODE);
489 }
490
e4bfff54
DMEA
491 dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c);
492
46509475
VS
493 /* restore the DVO 2x clock state to original */
494 for_each_pipe(dev_priv, pipe) {
495 I915_WRITE(DPLL(pipe), dpll[pipe]);
496 }
497
e4bfff54
DMEA
498 intel_gmbus_force_bit(i2c, false);
499
500 if (!dvoinit)
79e53945
JB
501 continue;
502
21d40d37
EA
503 intel_encoder->type = INTEL_OUTPUT_DVO;
504 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
79e53945
JB
505 switch (dvo->type) {
506 case INTEL_DVO_CHIP_TMDS:
bc079e8b
VS
507 intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) |
508 (1 << INTEL_OUTPUT_DVO);
79e53945
JB
509 drm_connector_init(dev, connector,
510 &intel_dvo_connector_funcs,
511 DRM_MODE_CONNECTOR_DVII);
512 encoder_type = DRM_MODE_ENCODER_TMDS;
513 break;
514 case INTEL_DVO_CHIP_LVDS:
bc079e8b 515 intel_encoder->cloneable = 0;
79e53945
JB
516 drm_connector_init(dev, connector,
517 &intel_dvo_connector_funcs,
518 DRM_MODE_CONNECTOR_LVDS);
519 encoder_type = DRM_MODE_ENCODER_LVDS;
520 break;
521 }
522
523 drm_connector_helper_add(connector,
524 &intel_dvo_connector_helper_funcs);
525 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
526 connector->interlace_allowed = false;
527 connector->doublescan_allowed = false;
528
df0e9248 529 intel_connector_attach_encoder(intel_connector, intel_encoder);
79e53945
JB
530 if (dvo->type == INTEL_DVO_CHIP_LVDS) {
531 /* For our LVDS chipsets, we should hopefully be able
532 * to dig the fixed panel mode out of the BIOS data.
533 * However, it's in a different format from the BIOS
534 * data on chipsets with integrated LVDS (stored in AIM
535 * headers, likely), so for now, just get the current
536 * mode being output through DVO.
537 */
ea5b213a 538 intel_dvo->panel_fixed_mode =
79e53945 539 intel_dvo_get_current_mode(connector);
ea5b213a 540 intel_dvo->panel_wants_dither = true;
79e53945
JB
541 }
542
34ea3d38 543 drm_connector_register(connector);
79e53945
JB
544 return;
545 }
546
373a3cf7 547 drm_encoder_cleanup(&intel_encoder->base);
ea5b213a 548 kfree(intel_dvo);
599be16c 549 kfree(intel_connector);
79e53945 550}
This page took 0.471463 seconds and 5 git commands to generate.