drm/i915: add intel_display_power_enabled_sw() for use in atomic ctx
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dvo.c
CommitLineData
79e53945
JB
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 */
27#include <linux/i2c.h>
5a0e3ad6 28#include <linux/slab.h>
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/drm_crtc.h>
79e53945 31#include "intel_drv.h"
760285e7 32#include <drm/i915_drm.h>
79e53945
JB
33#include "i915_drv.h"
34#include "dvo.h"
35
36#define SIL164_ADDR 0x38
37#define CH7xxx_ADDR 0x76
38#define TFP410_ADDR 0x38
7434a255 39#define NS2501_ADDR 0x38
79e53945 40
ea5b213a 41static const struct intel_dvo_device intel_dvo_devices[] = {
79e53945
JB
42 {
43 .type = INTEL_DVO_CHIP_TMDS,
44 .name = "sil164",
45 .dvo_reg = DVOC,
46 .slave_addr = SIL164_ADDR,
47 .dev_ops = &sil164_ops,
48 },
49 {
50 .type = INTEL_DVO_CHIP_TMDS,
51 .name = "ch7xxx",
52 .dvo_reg = DVOC,
53 .slave_addr = CH7xxx_ADDR,
54 .dev_ops = &ch7xxx_ops,
55 },
98304ad1 56 {
57 .type = INTEL_DVO_CHIP_TMDS,
58 .name = "ch7xxx",
59 .dvo_reg = DVOC,
60 .slave_addr = 0x75, /* For some ch7010 */
61 .dev_ops = &ch7xxx_ops,
62 },
79e53945
JB
63 {
64 .type = INTEL_DVO_CHIP_LVDS,
65 .name = "ivch",
66 .dvo_reg = DVOA,
67 .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
68 .dev_ops = &ivch_ops,
69 },
70 {
71 .type = INTEL_DVO_CHIP_TMDS,
72 .name = "tfp410",
73 .dvo_reg = DVOC,
74 .slave_addr = TFP410_ADDR,
75 .dev_ops = &tfp410_ops,
76 },
77 {
78 .type = INTEL_DVO_CHIP_LVDS,
79 .name = "ch7017",
80 .dvo_reg = DVOC,
81 .slave_addr = 0x75,
a6b17b43 82 .gpio = GMBUS_PORT_DPB,
79e53945 83 .dev_ops = &ch7017_ops,
7434a255
TR
84 },
85 {
86 .type = INTEL_DVO_CHIP_TMDS,
87 .name = "ns2501",
88 .dvo_reg = DVOC,
89 .slave_addr = NS2501_ADDR,
90 .dev_ops = &ns2501_ops,
91 }
79e53945
JB
92};
93
ea5b213a
CW
94struct intel_dvo {
95 struct intel_encoder base;
96
97 struct intel_dvo_device dev;
98
99 struct drm_display_mode *panel_fixed_mode;
100 bool panel_wants_dither;
101};
102
69438e64 103static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder)
ea5b213a 104{
69438e64 105 return container_of(encoder, struct intel_dvo, base);
ea5b213a
CW
106}
107
df0e9248
CW
108static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector)
109{
79fde301 110 return enc_to_dvo(intel_attached_encoder(connector));
df0e9248
CW
111}
112
732ce74f 113static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
79e53945 114{
732ce74f
DV
115 struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base);
116
117 return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
118}
119
120static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
121 enum pipe *pipe)
122{
123 struct drm_device *dev = encoder->base.dev;
124 struct drm_i915_private *dev_priv = dev->dev_private;
69438e64 125 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
732ce74f
DV
126 u32 tmp;
127
128 tmp = I915_READ(intel_dvo->dev.dvo_reg);
129
130 if (!(tmp & DVO_ENABLE))
131 return false;
132
133 *pipe = PORT_TO_PIPE(tmp);
134
135 return true;
136}
137
045ac3b5
JB
138static void intel_dvo_get_config(struct intel_encoder *encoder,
139 struct intel_crtc_config *pipe_config)
140{
141 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
69438e64 142 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
045ac3b5
JB
143 u32 tmp, flags = 0;
144
145 tmp = I915_READ(intel_dvo->dev.dvo_reg);
146 if (tmp & DVO_HSYNC_ACTIVE_HIGH)
147 flags |= DRM_MODE_FLAG_PHSYNC;
148 else
149 flags |= DRM_MODE_FLAG_NHSYNC;
150 if (tmp & DVO_VSYNC_ACTIVE_HIGH)
151 flags |= DRM_MODE_FLAG_PVSYNC;
152 else
153 flags |= DRM_MODE_FLAG_NVSYNC;
154
155 pipe_config->adjusted_mode.flags |= flags;
18442d08 156
241bfc38 157 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
045ac3b5
JB
158}
159
19c63fa8
DV
160static void intel_disable_dvo(struct intel_encoder *encoder)
161{
162 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
69438e64 163 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
19c63fa8
DV
164 u32 dvo_reg = intel_dvo->dev.dvo_reg;
165 u32 temp = I915_READ(dvo_reg);
166
167 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
168 I915_WRITE(dvo_reg, temp & ~DVO_ENABLE);
169 I915_READ(dvo_reg);
170}
171
172static void intel_enable_dvo(struct intel_encoder *encoder)
173{
174 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
69438e64 175 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
48f34e10 176 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
ea5b213a 177 u32 dvo_reg = intel_dvo->dev.dvo_reg;
79e53945
JB
178 u32 temp = I915_READ(dvo_reg);
179
19c63fa8
DV
180 I915_WRITE(dvo_reg, temp | DVO_ENABLE);
181 I915_READ(dvo_reg);
48f34e10
DV
182 intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
183 &crtc->config.requested_mode,
184 &crtc->config.adjusted_mode);
185
19c63fa8
DV
186 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
187}
188
6b1c087b 189/* Special dpms function to support cloning between dvo/sdvo/crt. */
b2cabb0e 190static void intel_dvo_dpms(struct drm_connector *connector, int mode)
79e53945 191{
b2cabb0e
DV
192 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
193 struct drm_crtc *crtc;
48f34e10 194 struct intel_crtc_config *config;
b2cabb0e
DV
195
196 /* dvo supports only 2 dpms states. */
197 if (mode != DRM_MODE_DPMS_ON)
198 mode = DRM_MODE_DPMS_OFF;
199
200 if (mode == connector->dpms)
201 return;
202
203 connector->dpms = mode;
204
205 /* Only need to change hw state when actually enabled */
206 crtc = intel_dvo->base.base.crtc;
207 if (!crtc) {
208 intel_dvo->base.connectors_active = false;
209 return;
210 }
79e53945 211
6b1c087b
JN
212 /* We call connector dpms manually below in case pipe dpms doesn't
213 * change due to cloning. */
79e53945 214 if (mode == DRM_MODE_DPMS_ON) {
48f34e10
DV
215 config = &to_intel_crtc(crtc)->config;
216
b2cabb0e
DV
217 intel_dvo->base.connectors_active = true;
218
219 intel_crtc_update_dpms(crtc);
220
48f34e10
DV
221 intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
222 &config->requested_mode,
223 &config->adjusted_mode);
224
fac3274c 225 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
79e53945 226 } else {
fac3274c 227 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
b2cabb0e
DV
228
229 intel_dvo->base.connectors_active = false;
230
231 intel_crtc_update_dpms(crtc);
79e53945 232 }
0a91ca29 233
b980514c 234 intel_modeset_check_state(connector->dev);
79e53945
JB
235}
236
79e53945
JB
237static int intel_dvo_mode_valid(struct drm_connector *connector,
238 struct drm_display_mode *mode)
239{
df0e9248 240 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
79e53945
JB
241
242 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
243 return MODE_NO_DBLESCAN;
244
245 /* XXX: Validate clock range */
246
ea5b213a
CW
247 if (intel_dvo->panel_fixed_mode) {
248 if (mode->hdisplay > intel_dvo->panel_fixed_mode->hdisplay)
79e53945 249 return MODE_PANEL;
ea5b213a 250 if (mode->vdisplay > intel_dvo->panel_fixed_mode->vdisplay)
79e53945
JB
251 return MODE_PANEL;
252 }
253
ea5b213a 254 return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
79e53945
JB
255}
256
a3470375
DV
257static bool intel_dvo_compute_config(struct intel_encoder *encoder,
258 struct intel_crtc_config *pipe_config)
79e53945 259{
a3470375
DV
260 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
261 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
79e53945
JB
262
263 /* If we have timings from the BIOS for the panel, put them in
264 * to the adjusted mode. The CRTC will be set up for this mode,
265 * with the panel scaling set up to source from the H/VDisplay
266 * of the original mode.
267 */
ea5b213a
CW
268 if (intel_dvo->panel_fixed_mode != NULL) {
269#define C(x) adjusted_mode->x = intel_dvo->panel_fixed_mode->x
79e53945
JB
270 C(hdisplay);
271 C(hsync_start);
272 C(hsync_end);
273 C(htotal);
274 C(vdisplay);
275 C(vsync_start);
276 C(vsync_end);
277 C(vtotal);
278 C(clock);
79e53945 279#undef C
0d971748
DV
280
281 drm_mode_set_crtcinfo(adjusted_mode, 0);
79e53945
JB
282 }
283
79e53945
JB
284 return true;
285}
286
79fde301 287static void intel_dvo_mode_set(struct intel_encoder *encoder)
79e53945 288{
79fde301 289 struct drm_device *dev = encoder->base.dev;
79e53945 290 struct drm_i915_private *dev_priv = dev->dev_private;
79fde301
DV
291 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
292 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
293 struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
294 int pipe = crtc->pipe;
79e53945 295 u32 dvo_val;
ea5b213a 296 u32 dvo_reg = intel_dvo->dev.dvo_reg, dvo_srcdim_reg;
79e53945
JB
297
298 switch (dvo_reg) {
299 case DVOA:
300 default:
301 dvo_srcdim_reg = DVOA_SRCDIM;
302 break;
303 case DVOB:
304 dvo_srcdim_reg = DVOB_SRCDIM;
305 break;
306 case DVOC:
307 dvo_srcdim_reg = DVOC_SRCDIM;
308 break;
309 }
310
79e53945
JB
311 /* Save the data order, since I don't know what it should be set to. */
312 dvo_val = I915_READ(dvo_reg) &
313 (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG);
314 dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
315 DVO_BLANK_ACTIVE_HIGH;
316
317 if (pipe == 1)
318 dvo_val |= DVO_PIPE_B_SELECT;
319 dvo_val |= DVO_PIPE_STALL;
320 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
321 dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
322 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
323 dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
324
79e53945
JB
325 /*I915_WRITE(DVOB_SRCDIM,
326 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
327 (adjusted_mode->VDisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
328 I915_WRITE(dvo_srcdim_reg,
329 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
330 (adjusted_mode->vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));
331 /*I915_WRITE(DVOB, dvo_val);*/
332 I915_WRITE(dvo_reg, dvo_val);
333}
334
335/**
336 * Detect the output connection on our DVO device.
337 *
338 * Unimplemented.
339 */
7b334fcb 340static enum drm_connector_status
930a9e28 341intel_dvo_detect(struct drm_connector *connector, bool force)
79e53945 342{
df0e9248 343 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
164c8598
CW
344 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
345 connector->base.id, drm_get_connector_name(connector));
ea5b213a 346 return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
79e53945
JB
347}
348
349static int intel_dvo_get_modes(struct drm_connector *connector)
350{
df0e9248 351 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
f899fc64 352 struct drm_i915_private *dev_priv = connector->dev->dev_private;
79e53945
JB
353
354 /* We should probably have an i2c driver get_modes function for those
355 * devices which will have a fixed set of modes determined by the chip
356 * (TV-out, for example), but for now with just TMDS and LVDS,
357 * that's not the case.
358 */
f899fc64 359 intel_ddc_get_modes(connector,
3bd7d909 360 intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPC));
79e53945
JB
361 if (!list_empty(&connector->probed_modes))
362 return 1;
363
ea5b213a 364 if (intel_dvo->panel_fixed_mode != NULL) {
79e53945 365 struct drm_display_mode *mode;
ea5b213a 366 mode = drm_mode_duplicate(connector->dev, intel_dvo->panel_fixed_mode);
79e53945
JB
367 if (mode) {
368 drm_mode_probed_add(connector, mode);
369 return 1;
370 }
371 }
ea5b213a 372
79e53945
JB
373 return 0;
374}
375
ea5b213a 376static void intel_dvo_destroy(struct drm_connector *connector)
79e53945 377{
79e53945 378 drm_connector_cleanup(connector);
599be16c 379 kfree(connector);
79e53945 380}
79e53945 381
79e53945 382static const struct drm_connector_funcs intel_dvo_connector_funcs = {
b2cabb0e 383 .dpms = intel_dvo_dpms,
79e53945
JB
384 .detect = intel_dvo_detect,
385 .destroy = intel_dvo_destroy,
386 .fill_modes = drm_helper_probe_single_connector_modes,
387};
388
389static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
390 .mode_valid = intel_dvo_mode_valid,
391 .get_modes = intel_dvo_get_modes,
df0e9248 392 .best_encoder = intel_best_encoder,
79e53945
JB
393};
394
b358d0a6 395static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
79e53945 396{
69438e64 397 struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder));
ea5b213a
CW
398
399 if (intel_dvo->dev.dev_ops->destroy)
400 intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
401
402 kfree(intel_dvo->panel_fixed_mode);
403
404 intel_encoder_destroy(encoder);
79e53945
JB
405}
406
407static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
408 .destroy = intel_dvo_enc_destroy,
409};
410
79e53945
JB
411/**
412 * Attempts to get a fixed panel timing for LVDS (currently only the i830).
413 *
414 * Other chips with DVO LVDS will need to extend this to deal with the LVDS
415 * chip being on DVOB/C and having multiple pipes.
416 */
417static struct drm_display_mode *
ea5b213a 418intel_dvo_get_current_mode(struct drm_connector *connector)
79e53945
JB
419{
420 struct drm_device *dev = connector->dev;
421 struct drm_i915_private *dev_priv = dev->dev_private;
df0e9248 422 struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
ea5b213a 423 uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg);
79e53945
JB
424 struct drm_display_mode *mode = NULL;
425
426 /* If the DVO port is active, that'll be the LVDS, so we can pull out
427 * its timings to get how the BIOS set up the panel.
428 */
429 if (dvo_val & DVO_ENABLE) {
430 struct drm_crtc *crtc;
431 int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0;
432
f875c15a 433 crtc = intel_get_crtc_for_pipe(dev, pipe);
79e53945
JB
434 if (crtc) {
435 mode = intel_crtc_mode_get(dev, crtc);
79e53945
JB
436 if (mode) {
437 mode->type |= DRM_MODE_TYPE_PREFERRED;
438 if (dvo_val & DVO_HSYNC_ACTIVE_HIGH)
439 mode->flags |= DRM_MODE_FLAG_PHSYNC;
440 if (dvo_val & DVO_VSYNC_ACTIVE_HIGH)
441 mode->flags |= DRM_MODE_FLAG_PVSYNC;
442 }
443 }
444 }
ea5b213a 445
79e53945
JB
446 return mode;
447}
448
449void intel_dvo_init(struct drm_device *dev)
450{
f899fc64 451 struct drm_i915_private *dev_priv = dev->dev_private;
21d40d37 452 struct intel_encoder *intel_encoder;
ea5b213a 453 struct intel_dvo *intel_dvo;
599be16c 454 struct intel_connector *intel_connector;
79e53945 455 int i;
79e53945 456 int encoder_type = DRM_MODE_ENCODER_NONE;
ea5b213a 457
b14c5679 458 intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL);
ea5b213a 459 if (!intel_dvo)
79e53945
JB
460 return;
461
b14c5679 462 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
599be16c 463 if (!intel_connector) {
ea5b213a 464 kfree(intel_dvo);
599be16c
ZW
465 return;
466 }
467
ea5b213a 468 intel_encoder = &intel_dvo->base;
373a3cf7
CW
469 drm_encoder_init(dev, &intel_encoder->base,
470 &intel_dvo_enc_funcs, encoder_type);
ea5b213a 471
19c63fa8
DV
472 intel_encoder->disable = intel_disable_dvo;
473 intel_encoder->enable = intel_enable_dvo;
732ce74f 474 intel_encoder->get_hw_state = intel_dvo_get_hw_state;
045ac3b5 475 intel_encoder->get_config = intel_dvo_get_config;
a3470375 476 intel_encoder->compute_config = intel_dvo_compute_config;
79fde301 477 intel_encoder->mode_set = intel_dvo_mode_set;
732ce74f 478 intel_connector->get_hw_state = intel_dvo_connector_get_hw_state;
19c63fa8 479
79e53945
JB
480 /* Now, try to find a controller */
481 for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
599be16c 482 struct drm_connector *connector = &intel_connector->base;
ea5b213a 483 const struct intel_dvo_device *dvo = &intel_dvo_devices[i];
f899fc64 484 struct i2c_adapter *i2c;
79e53945 485 int gpio;
e4bfff54 486 bool dvoinit;
79e53945 487
79e53945
JB
488 /* Allow the I2C driver info to specify the GPIO to be used in
489 * special cases, but otherwise default to what's defined
490 * in the spec.
491 */
3bd7d909 492 if (intel_gmbus_is_port_valid(dvo->gpio))
79e53945
JB
493 gpio = dvo->gpio;
494 else if (dvo->type == INTEL_DVO_CHIP_LVDS)
f573c660 495 gpio = GMBUS_PORT_SSC;
79e53945 496 else
a6b17b43 497 gpio = GMBUS_PORT_DPB;
79e53945
JB
498
499 /* Set up the I2C bus necessary for the chip we're probing.
500 * It appears that everything is on GPIOE except for panels
501 * on i830 laptops, which are on GPIOB (DVOA).
502 */
3bd7d909 503 i2c = intel_gmbus_get_adapter(dev_priv, gpio);
79e53945 504
ea5b213a 505 intel_dvo->dev = *dvo;
e4bfff54
DMEA
506
507 /* GMBUS NAK handling seems to be unstable, hence let the
508 * transmitter detection run in bit banging mode for now.
509 */
510 intel_gmbus_force_bit(i2c, true);
511
512 dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c);
513
514 intel_gmbus_force_bit(i2c, false);
515
516 if (!dvoinit)
79e53945
JB
517 continue;
518
21d40d37
EA
519 intel_encoder->type = INTEL_OUTPUT_DVO;
520 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
79e53945
JB
521 switch (dvo->type) {
522 case INTEL_DVO_CHIP_TMDS:
66a9278e 523 intel_encoder->cloneable = true;
79e53945
JB
524 drm_connector_init(dev, connector,
525 &intel_dvo_connector_funcs,
526 DRM_MODE_CONNECTOR_DVII);
527 encoder_type = DRM_MODE_ENCODER_TMDS;
528 break;
529 case INTEL_DVO_CHIP_LVDS:
66a9278e 530 intel_encoder->cloneable = false;
79e53945
JB
531 drm_connector_init(dev, connector,
532 &intel_dvo_connector_funcs,
533 DRM_MODE_CONNECTOR_LVDS);
534 encoder_type = DRM_MODE_ENCODER_LVDS;
535 break;
536 }
537
538 drm_connector_helper_add(connector,
539 &intel_dvo_connector_helper_funcs);
540 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
541 connector->interlace_allowed = false;
542 connector->doublescan_allowed = false;
543
df0e9248 544 intel_connector_attach_encoder(intel_connector, intel_encoder);
79e53945
JB
545 if (dvo->type == INTEL_DVO_CHIP_LVDS) {
546 /* For our LVDS chipsets, we should hopefully be able
547 * to dig the fixed panel mode out of the BIOS data.
548 * However, it's in a different format from the BIOS
549 * data on chipsets with integrated LVDS (stored in AIM
550 * headers, likely), so for now, just get the current
551 * mode being output through DVO.
552 */
ea5b213a 553 intel_dvo->panel_fixed_mode =
79e53945 554 intel_dvo_get_current_mode(connector);
ea5b213a 555 intel_dvo->panel_wants_dither = true;
79e53945
JB
556 }
557
558 drm_sysfs_connector_add(connector);
559 return;
560 }
561
373a3cf7 562 drm_encoder_cleanup(&intel_encoder->base);
ea5b213a 563 kfree(intel_dvo);
599be16c 564 kfree(intel_connector);
79e53945 565}
This page took 0.383407 seconds and 5 git commands to generate.