drm/i915: Unduplicate VLV signal level code
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
7d57382e 37#include "intel_drv.h"
760285e7 38#include <drm/i915_drm.h>
7d57382e
EA
39#include "i915_drv.h"
40
30add22d
PZ
41static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
da63a9f2 43 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
44}
45
afba0188
DV
46static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
30add22d 49 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
50 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
affa9354 53 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 54
b242b7f7 55 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
56 "HDMI port enabled, expecting disabled\n");
57}
58
f5bbfca3 59struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 60{
da63a9f2
PZ
61 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
ea5b213a
CW
64}
65
df0e9248
CW
66static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
da63a9f2 68 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
69}
70
178f736a 71static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 72{
178f736a
DL
73 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 75 return VIDEO_DIP_SELECT_AVI;
178f736a 76 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 77 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
78 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
45187ace 80 default:
ffc85dab 81 MISSING_CASE(type);
ed517fbb 82 return 0;
45187ace 83 }
45187ace
JB
84}
85
178f736a 86static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 87{
178f736a
DL
88 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 90 return VIDEO_DIP_ENABLE_AVI;
178f736a 91 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 92 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
93 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 95 default:
ffc85dab 96 MISSING_CASE(type);
ed517fbb 97 return 0;
fa193ff7 98 }
fa193ff7
PZ
99}
100
178f736a 101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 102{
178f736a
DL
103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 105 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 106 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 107 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 110 default:
ffc85dab 111 MISSING_CASE(type);
2da8af54
PZ
112 return 0;
113 }
114}
115
f0f59a00
VS
116static i915_reg_t
117hsw_dip_data_reg(struct drm_i915_private *dev_priv,
118 enum transcoder cpu_transcoder,
119 enum hdmi_infoframe_type type,
120 int i)
2da8af54 121{
178f736a
DL
122 switch (type) {
123 case HDMI_INFOFRAME_TYPE_AVI:
436c6d4a 124 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
178f736a 125 case HDMI_INFOFRAME_TYPE_SPD:
436c6d4a 126 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
c8bb75af 127 case HDMI_INFOFRAME_TYPE_VENDOR:
436c6d4a 128 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
2da8af54 129 default:
ffc85dab 130 MISSING_CASE(type);
f0f59a00 131 return INVALID_MMIO_REG;
2da8af54
PZ
132 }
133}
134
a3da1df7 135static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a 136 enum hdmi_infoframe_type type,
fff63867 137 const void *frame, ssize_t len)
45187ace 138{
fff63867 139 const uint32_t *data = frame;
3c17fe4b
DH
140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 142 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 143 int i;
3c17fe4b 144
822974ae
PZ
145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
1d4f85ac 147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 148 val |= g4x_infoframe_index(type);
22509ec8 149
178f736a 150 val &= ~g4x_infoframe_enable(type);
45187ace 151
22509ec8 152 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 153
9d9740f0 154 mmiowb();
45187ace 155 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
adf00b26
PZ
159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 162 mmiowb();
3c17fe4b 163
178f736a 164 val |= g4x_infoframe_enable(type);
60c5ea2d 165 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 166 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 167
22509ec8 168 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 169 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
170}
171
cda0aaaf
VS
172static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
173 const struct intel_crtc_state *pipe_config)
e43823ec 174{
cda0aaaf 175 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
89a35ecd 176 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
177 u32 val = I915_READ(VIDEO_DIP_CTL);
178
ec1dc603
VS
179 if ((val & VIDEO_DIP_ENABLE) == 0)
180 return false;
89a35ecd 181
ec1dc603
VS
182 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
183 return false;
184
185 return val & (VIDEO_DIP_ENABLE_AVI |
186 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
e43823ec
JB
187}
188
fdf1250a 189static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a 190 enum hdmi_infoframe_type type,
fff63867 191 const void *frame, ssize_t len)
fdf1250a 192{
fff63867 193 const uint32_t *data = frame;
fdf1250a
PZ
194 struct drm_device *dev = encoder->dev;
195 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 196 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 197 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a 198 u32 val = I915_READ(reg);
f0f59a00 199 int i;
fdf1250a 200
822974ae
PZ
201 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
202
fdf1250a 203 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 204 val |= g4x_infoframe_index(type);
fdf1250a 205
178f736a 206 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
207
208 I915_WRITE(reg, val);
209
9d9740f0 210 mmiowb();
fdf1250a
PZ
211 for (i = 0; i < len; i += 4) {
212 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
213 data++;
214 }
adf00b26
PZ
215 /* Write every possible data byte to force correct ECC calculation. */
216 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
217 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 218 mmiowb();
fdf1250a 219
178f736a 220 val |= g4x_infoframe_enable(type);
fdf1250a 221 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 222 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
223
224 I915_WRITE(reg, val);
9d9740f0 225 POSTING_READ(reg);
fdf1250a
PZ
226}
227
cda0aaaf
VS
228static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
229 const struct intel_crtc_state *pipe_config)
e43823ec 230{
cda0aaaf 231 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
052f62f7 232 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
cda0aaaf
VS
233 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
234 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
e43823ec
JB
235 u32 val = I915_READ(reg);
236
ec1dc603
VS
237 if ((val & VIDEO_DIP_ENABLE) == 0)
238 return false;
239
240 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
241 return false;
052f62f7 242
ec1dc603
VS
243 return val & (VIDEO_DIP_ENABLE_AVI |
244 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
245 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
246}
247
fdf1250a 248static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a 249 enum hdmi_infoframe_type type,
fff63867 250 const void *frame, ssize_t len)
b055c8f3 251{
fff63867 252 const uint32_t *data = frame;
b055c8f3
JB
253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 256 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 257 u32 val = I915_READ(reg);
f0f59a00 258 int i;
b055c8f3 259
822974ae
PZ
260 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
261
64a8fc01 262 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 263 val |= g4x_infoframe_index(type);
45187ace 264
ecb97851
PZ
265 /* The DIP control register spec says that we need to update the AVI
266 * infoframe without clearing its enable bit */
178f736a
DL
267 if (type != HDMI_INFOFRAME_TYPE_AVI)
268 val &= ~g4x_infoframe_enable(type);
ecb97851 269
22509ec8 270 I915_WRITE(reg, val);
45187ace 271
9d9740f0 272 mmiowb();
45187ace 273 for (i = 0; i < len; i += 4) {
b055c8f3
JB
274 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
275 data++;
276 }
adf00b26
PZ
277 /* Write every possible data byte to force correct ECC calculation. */
278 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
279 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 280 mmiowb();
b055c8f3 281
178f736a 282 val |= g4x_infoframe_enable(type);
60c5ea2d 283 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 284 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 285
22509ec8 286 I915_WRITE(reg, val);
9d9740f0 287 POSTING_READ(reg);
45187ace 288}
90b107c8 289
cda0aaaf
VS
290static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
291 const struct intel_crtc_state *pipe_config)
e43823ec 292{
cda0aaaf
VS
293 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
294 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
295 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
e43823ec 296
ec1dc603
VS
297 if ((val & VIDEO_DIP_ENABLE) == 0)
298 return false;
299
300 return val & (VIDEO_DIP_ENABLE_AVI |
301 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
302 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
303}
304
90b107c8 305static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a 306 enum hdmi_infoframe_type type,
fff63867 307 const void *frame, ssize_t len)
90b107c8 308{
fff63867 309 const uint32_t *data = frame;
90b107c8
SK
310 struct drm_device *dev = encoder->dev;
311 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 312 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 313 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 314 u32 val = I915_READ(reg);
f0f59a00 315 int i;
90b107c8 316
822974ae
PZ
317 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
318
90b107c8 319 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 320 val |= g4x_infoframe_index(type);
22509ec8 321
178f736a 322 val &= ~g4x_infoframe_enable(type);
90b107c8 323
22509ec8 324 I915_WRITE(reg, val);
90b107c8 325
9d9740f0 326 mmiowb();
90b107c8
SK
327 for (i = 0; i < len; i += 4) {
328 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
329 data++;
330 }
adf00b26
PZ
331 /* Write every possible data byte to force correct ECC calculation. */
332 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
333 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 334 mmiowb();
90b107c8 335
178f736a 336 val |= g4x_infoframe_enable(type);
60c5ea2d 337 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 338 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 339
22509ec8 340 I915_WRITE(reg, val);
9d9740f0 341 POSTING_READ(reg);
90b107c8
SK
342}
343
cda0aaaf
VS
344static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
345 const struct intel_crtc_state *pipe_config)
e43823ec 346{
cda0aaaf 347 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
535afa2e 348 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
cda0aaaf
VS
349 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
350 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
e43823ec 351
ec1dc603
VS
352 if ((val & VIDEO_DIP_ENABLE) == 0)
353 return false;
354
355 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
356 return false;
535afa2e 357
ec1dc603
VS
358 return val & (VIDEO_DIP_ENABLE_AVI |
359 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
360 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
361}
362
8c5f5f7c 363static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a 364 enum hdmi_infoframe_type type,
fff63867 365 const void *frame, ssize_t len)
8c5f5f7c 366{
fff63867 367 const uint32_t *data = frame;
2da8af54
PZ
368 struct drm_device *dev = encoder->dev;
369 struct drm_i915_private *dev_priv = dev->dev_private;
370 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
436c6d4a 371 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
f0f59a00
VS
372 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
373 i915_reg_t data_reg;
178f736a 374 int i;
2da8af54 375 u32 val = I915_READ(ctl_reg);
8c5f5f7c 376
436c6d4a 377 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
2da8af54 378
178f736a 379 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
380 I915_WRITE(ctl_reg, val);
381
9d9740f0 382 mmiowb();
2da8af54 383 for (i = 0; i < len; i += 4) {
436c6d4a
VS
384 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
385 type, i >> 2), *data);
2da8af54
PZ
386 data++;
387 }
adf00b26
PZ
388 /* Write every possible data byte to force correct ECC calculation. */
389 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
436c6d4a
VS
390 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
391 type, i >> 2), 0);
9d9740f0 392 mmiowb();
8c5f5f7c 393
178f736a 394 val |= hsw_infoframe_enable(type);
2da8af54 395 I915_WRITE(ctl_reg, val);
9d9740f0 396 POSTING_READ(ctl_reg);
8c5f5f7c
ED
397}
398
cda0aaaf
VS
399static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
400 const struct intel_crtc_state *pipe_config)
e43823ec 401{
cda0aaaf
VS
402 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
403 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
e43823ec 404
ec1dc603
VS
405 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
406 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
407 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
e43823ec
JB
408}
409
5adaea79
DL
410/*
411 * The data we write to the DIP data buffer registers is 1 byte bigger than the
412 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
413 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
414 * used for both technologies.
415 *
416 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
417 * DW1: DB3 | DB2 | DB1 | DB0
418 * DW2: DB7 | DB6 | DB5 | DB4
419 * DW3: ...
420 *
421 * (HB is Header Byte, DB is Data Byte)
422 *
423 * The hdmi pack() functions don't know about that hardware specific hole so we
424 * trick them by giving an offset into the buffer and moving back the header
425 * bytes by one.
426 */
9198ee5b
DL
427static void intel_write_infoframe(struct drm_encoder *encoder,
428 union hdmi_infoframe *frame)
45187ace
JB
429{
430 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
431 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
432 ssize_t len;
45187ace 433
5adaea79
DL
434 /* see comment above for the reason for this offset */
435 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
436 if (len < 0)
437 return;
438
439 /* Insert the 'hole' (see big comment above) at position 3 */
440 buffer[0] = buffer[1];
441 buffer[1] = buffer[2];
442 buffer[2] = buffer[3];
443 buffer[3] = 0;
444 len++;
45187ace 445
5adaea79 446 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
447}
448
687f4d06 449static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
7c5f93b0 450 const struct drm_display_mode *adjusted_mode)
45187ace 451{
abedc077 452 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 453 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
454 union hdmi_infoframe frame;
455 int ret;
45187ace 456
5adaea79
DL
457 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
458 adjusted_mode);
459 if (ret < 0) {
460 DRM_ERROR("couldn't fill AVI infoframe\n");
461 return;
462 }
c846b619 463
abedc077 464 if (intel_hdmi->rgb_quant_range_selectable) {
6e3c9717 465 if (intel_crtc->config->limited_color_range)
5adaea79
DL
466 frame.avi.quantization_range =
467 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 468 else
5adaea79
DL
469 frame.avi.quantization_range =
470 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
471 }
472
9198ee5b 473 intel_write_infoframe(encoder, &frame);
b055c8f3
JB
474}
475
687f4d06 476static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 477{
5adaea79
DL
478 union hdmi_infoframe frame;
479 int ret;
480
481 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
482 if (ret < 0) {
483 DRM_ERROR("couldn't fill SPD infoframe\n");
484 return;
485 }
c0864cb3 486
5adaea79 487 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 488
9198ee5b 489 intel_write_infoframe(encoder, &frame);
c0864cb3
JB
490}
491
c8bb75af
LD
492static void
493intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
7c5f93b0 494 const struct drm_display_mode *adjusted_mode)
c8bb75af
LD
495{
496 union hdmi_infoframe frame;
497 int ret;
498
499 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
500 adjusted_mode);
501 if (ret < 0)
502 return;
503
504 intel_write_infoframe(encoder, &frame);
505}
506
687f4d06 507static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 508 bool enable,
7c5f93b0 509 const struct drm_display_mode *adjusted_mode)
687f4d06 510{
0c14c7f9 511 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
512 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
513 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 514 i915_reg_t reg = VIDEO_DIP_CTL;
0c14c7f9 515 u32 val = I915_READ(reg);
822cdc52 516 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 517
afba0188
DV
518 assert_hdmi_port_disabled(intel_hdmi);
519
0c14c7f9
PZ
520 /* If the registers were not initialized yet, they might be zeroes,
521 * which means we're selecting the AVI DIP and we're setting its
522 * frequency to once. This seems to really confuse the HW and make
523 * things stop working (the register spec says the AVI always needs to
524 * be sent every VSync). So here we avoid writing to the register more
525 * than we need and also explicitly select the AVI DIP and explicitly
526 * set its frequency to every VSync. Avoiding to write it twice seems to
527 * be enough to solve the problem, but being defensive shouldn't hurt us
528 * either. */
529 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
530
6897b4b5 531 if (!enable) {
0c14c7f9
PZ
532 if (!(val & VIDEO_DIP_ENABLE))
533 return;
0be6f0c8
VS
534 if (port != (val & VIDEO_DIP_PORT_MASK)) {
535 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
536 (val & VIDEO_DIP_PORT_MASK) >> 29);
537 return;
538 }
539 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
540 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
0c14c7f9 541 I915_WRITE(reg, val);
9d9740f0 542 POSTING_READ(reg);
0c14c7f9
PZ
543 return;
544 }
545
72b78c9d
PZ
546 if (port != (val & VIDEO_DIP_PORT_MASK)) {
547 if (val & VIDEO_DIP_ENABLE) {
0be6f0c8
VS
548 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
549 (val & VIDEO_DIP_PORT_MASK) >> 29);
550 return;
72b78c9d
PZ
551 }
552 val &= ~VIDEO_DIP_PORT_MASK;
553 val |= port;
554 }
555
822974ae 556 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
557 val &= ~(VIDEO_DIP_ENABLE_AVI |
558 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
822974ae 559
f278d972 560 I915_WRITE(reg, val);
9d9740f0 561 POSTING_READ(reg);
f278d972 562
687f4d06
PZ
563 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
564 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 565 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
566}
567
6d67415f
VS
568static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
569{
570 struct drm_device *dev = encoder->dev;
571 struct drm_connector *connector;
572
573 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
574
575 /*
576 * HDMI cloning is only supported on g4x which doesn't
577 * support deep color or GCP infoframes anyway so no
578 * need to worry about multiple HDMI sinks here.
579 */
580 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
581 if (connector->encoder == encoder)
582 return connector->display_info.bpc > 8;
583
584 return false;
585}
586
12aa3290
VS
587/*
588 * Determine if default_phase=1 can be indicated in the GCP infoframe.
589 *
590 * From HDMI specification 1.4a:
591 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
592 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
593 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
594 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
595 * phase of 0
596 */
597static bool gcp_default_phase_possible(int pipe_bpp,
598 const struct drm_display_mode *mode)
599{
600 unsigned int pixels_per_group;
601
602 switch (pipe_bpp) {
603 case 30:
604 /* 4 pixels in 5 clocks */
605 pixels_per_group = 4;
606 break;
607 case 36:
608 /* 2 pixels in 3 clocks */
609 pixels_per_group = 2;
610 break;
611 case 48:
612 /* 1 pixel in 2 clocks */
613 pixels_per_group = 1;
614 break;
615 default:
616 /* phase information not relevant for 8bpc */
617 return false;
618 }
619
620 return mode->crtc_hdisplay % pixels_per_group == 0 &&
621 mode->crtc_htotal % pixels_per_group == 0 &&
622 mode->crtc_hblank_start % pixels_per_group == 0 &&
623 mode->crtc_hblank_end % pixels_per_group == 0 &&
624 mode->crtc_hsync_start % pixels_per_group == 0 &&
625 mode->crtc_hsync_end % pixels_per_group == 0 &&
626 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
627 mode->crtc_htotal/2 % pixels_per_group == 0);
628}
629
6d67415f
VS
630static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
631{
632 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
633 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
f0f59a00
VS
634 i915_reg_t reg;
635 u32 val = 0;
6d67415f
VS
636
637 if (HAS_DDI(dev_priv))
638 reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
666a4537 639 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6d67415f 640 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
2d1fe073 641 else if (HAS_PCH_SPLIT(dev_priv))
6d67415f
VS
642 reg = TVIDEO_DIP_GCP(crtc->pipe);
643 else
644 return false;
645
646 /* Indicate color depth whenever the sink supports deep color */
647 if (hdmi_sink_is_deep_color(encoder))
648 val |= GCP_COLOR_INDICATION;
649
12aa3290
VS
650 /* Enable default_phase whenever the display mode is suitably aligned */
651 if (gcp_default_phase_possible(crtc->config->pipe_bpp,
652 &crtc->config->base.adjusted_mode))
653 val |= GCP_DEFAULT_PHASE_ENABLE;
654
6d67415f
VS
655 I915_WRITE(reg, val);
656
657 return val != 0;
658}
659
687f4d06 660static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 661 bool enable,
7c5f93b0 662 const struct drm_display_mode *adjusted_mode)
687f4d06 663{
0c14c7f9
PZ
664 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
665 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
666 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
667 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 668 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 669 u32 val = I915_READ(reg);
822cdc52 670 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 671
afba0188
DV
672 assert_hdmi_port_disabled(intel_hdmi);
673
0c14c7f9
PZ
674 /* See the big comment in g4x_set_infoframes() */
675 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
676
6897b4b5 677 if (!enable) {
0c14c7f9
PZ
678 if (!(val & VIDEO_DIP_ENABLE))
679 return;
0be6f0c8
VS
680 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
681 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
682 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 683 I915_WRITE(reg, val);
9d9740f0 684 POSTING_READ(reg);
0c14c7f9
PZ
685 return;
686 }
687
72b78c9d 688 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
689 WARN(val & VIDEO_DIP_ENABLE,
690 "DIP already enabled on port %c\n",
691 (val & VIDEO_DIP_PORT_MASK) >> 29);
72b78c9d
PZ
692 val &= ~VIDEO_DIP_PORT_MASK;
693 val |= port;
694 }
695
822974ae 696 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
697 val &= ~(VIDEO_DIP_ENABLE_AVI |
698 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
699 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 700
6d67415f
VS
701 if (intel_hdmi_set_gcp_infoframe(encoder))
702 val |= VIDEO_DIP_ENABLE_GCP;
703
f278d972 704 I915_WRITE(reg, val);
9d9740f0 705 POSTING_READ(reg);
f278d972 706
687f4d06
PZ
707 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
708 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 709 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
710}
711
712static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 713 bool enable,
7c5f93b0 714 const struct drm_display_mode *adjusted_mode)
687f4d06 715{
0c14c7f9
PZ
716 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
717 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
718 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 719 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9
PZ
720 u32 val = I915_READ(reg);
721
afba0188
DV
722 assert_hdmi_port_disabled(intel_hdmi);
723
0c14c7f9
PZ
724 /* See the big comment in g4x_set_infoframes() */
725 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
726
6897b4b5 727 if (!enable) {
0c14c7f9
PZ
728 if (!(val & VIDEO_DIP_ENABLE))
729 return;
0be6f0c8
VS
730 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
731 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
732 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 733 I915_WRITE(reg, val);
9d9740f0 734 POSTING_READ(reg);
0c14c7f9
PZ
735 return;
736 }
737
822974ae
PZ
738 /* Set both together, unset both together: see the spec. */
739 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20 740 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
0be6f0c8 741 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 742
6d67415f
VS
743 if (intel_hdmi_set_gcp_infoframe(encoder))
744 val |= VIDEO_DIP_ENABLE_GCP;
745
822974ae 746 I915_WRITE(reg, val);
9d9740f0 747 POSTING_READ(reg);
822974ae 748
687f4d06
PZ
749 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
750 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 751 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
752}
753
754static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 755 bool enable,
7c5f93b0 756 const struct drm_display_mode *adjusted_mode)
687f4d06 757{
0c14c7f9 758 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6a2b8021 759 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
0c14c7f9
PZ
760 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
761 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 762 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 763 u32 val = I915_READ(reg);
6a2b8021 764 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 765
afba0188
DV
766 assert_hdmi_port_disabled(intel_hdmi);
767
0c14c7f9
PZ
768 /* See the big comment in g4x_set_infoframes() */
769 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
770
6897b4b5 771 if (!enable) {
0c14c7f9
PZ
772 if (!(val & VIDEO_DIP_ENABLE))
773 return;
0be6f0c8
VS
774 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
775 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
776 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 777 I915_WRITE(reg, val);
9d9740f0 778 POSTING_READ(reg);
0c14c7f9
PZ
779 return;
780 }
781
6a2b8021 782 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
783 WARN(val & VIDEO_DIP_ENABLE,
784 "DIP already enabled on port %c\n",
785 (val & VIDEO_DIP_PORT_MASK) >> 29);
6a2b8021
JB
786 val &= ~VIDEO_DIP_PORT_MASK;
787 val |= port;
788 }
789
822974ae 790 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
791 val &= ~(VIDEO_DIP_ENABLE_AVI |
792 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
793 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 794
6d67415f
VS
795 if (intel_hdmi_set_gcp_infoframe(encoder))
796 val |= VIDEO_DIP_ENABLE_GCP;
797
822974ae 798 I915_WRITE(reg, val);
9d9740f0 799 POSTING_READ(reg);
822974ae 800
687f4d06
PZ
801 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
802 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 803 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
804}
805
806static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 807 bool enable,
7c5f93b0 808 const struct drm_display_mode *adjusted_mode)
687f4d06 809{
0c14c7f9
PZ
810 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
811 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
812 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 813 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
0dd87d20 814 u32 val = I915_READ(reg);
0c14c7f9 815
afba0188
DV
816 assert_hdmi_port_disabled(intel_hdmi);
817
0be6f0c8
VS
818 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
819 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
820 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
821
6897b4b5 822 if (!enable) {
0be6f0c8 823 I915_WRITE(reg, val);
9d9740f0 824 POSTING_READ(reg);
0c14c7f9
PZ
825 return;
826 }
827
6d67415f
VS
828 if (intel_hdmi_set_gcp_infoframe(encoder))
829 val |= VIDEO_DIP_ENABLE_GCP_HSW;
830
0dd87d20 831 I915_WRITE(reg, val);
9d9740f0 832 POSTING_READ(reg);
0dd87d20 833
687f4d06
PZ
834 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
835 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 836 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
837}
838
4cde8a21 839static void intel_hdmi_prepare(struct intel_encoder *encoder)
7d57382e 840{
c59423a3 841 struct drm_device *dev = encoder->base.dev;
7d57382e 842 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
843 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
844 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7c5f93b0 845 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
b242b7f7 846 u32 hdmi_val;
7d57382e 847
b242b7f7 848 hdmi_val = SDVO_ENCODING_HDMI;
0f2a2a75
VS
849 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
850 hdmi_val |= HDMI_COLOR_RANGE_16_235;
b599c0bc 851 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 852 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 853 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 854 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 855
6e3c9717 856 if (crtc->config->pipe_bpp > 24)
4f3a8bc7 857 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 858 else
4f3a8bc7 859 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 860
6e3c9717 861 if (crtc->config->has_hdmi_sink)
dc0fa718 862 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 863
75770564 864 if (HAS_PCH_CPT(dev))
c59423a3 865 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
44f37d1f
CML
866 else if (IS_CHERRYVIEW(dev))
867 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 868 else
c59423a3 869 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 870
b242b7f7
PZ
871 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
872 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
873}
874
85234cdc
DV
875static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
876 enum pipe *pipe)
7d57382e 877{
85234cdc 878 struct drm_device *dev = encoder->base.dev;
7d57382e 879 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc 880 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6d129bea 881 enum intel_display_power_domain power_domain;
85234cdc 882 u32 tmp;
5b092174 883 bool ret;
85234cdc 884
6d129bea 885 power_domain = intel_display_port_power_domain(encoder);
5b092174 886 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
6d129bea
ID
887 return false;
888
5b092174
ID
889 ret = false;
890
b242b7f7 891 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
892
893 if (!(tmp & SDVO_ENABLE))
5b092174 894 goto out;
85234cdc
DV
895
896 if (HAS_PCH_CPT(dev))
897 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
898 else if (IS_CHERRYVIEW(dev))
899 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
85234cdc
DV
900 else
901 *pipe = PORT_TO_PIPE(tmp);
902
5b092174
ID
903 ret = true;
904
905out:
906 intel_display_power_put(dev_priv, power_domain);
907
908 return ret;
85234cdc
DV
909}
910
045ac3b5 911static void intel_hdmi_get_config(struct intel_encoder *encoder,
5cec258b 912 struct intel_crtc_state *pipe_config)
045ac3b5
JB
913{
914 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
8c875fca
VS
915 struct drm_device *dev = encoder->base.dev;
916 struct drm_i915_private *dev_priv = dev->dev_private;
045ac3b5 917 u32 tmp, flags = 0;
18442d08 918 int dotclock;
045ac3b5
JB
919
920 tmp = I915_READ(intel_hdmi->hdmi_reg);
921
922 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
923 flags |= DRM_MODE_FLAG_PHSYNC;
924 else
925 flags |= DRM_MODE_FLAG_NHSYNC;
926
927 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
928 flags |= DRM_MODE_FLAG_PVSYNC;
929 else
930 flags |= DRM_MODE_FLAG_NVSYNC;
931
6897b4b5
DV
932 if (tmp & HDMI_MODE_SELECT_HDMI)
933 pipe_config->has_hdmi_sink = true;
934
cda0aaaf 935 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
e43823ec
JB
936 pipe_config->has_infoframe = true;
937
c84db770 938 if (tmp & SDVO_AUDIO_ENABLE)
9ed109a7
DV
939 pipe_config->has_audio = true;
940
8c875fca
VS
941 if (!HAS_PCH_SPLIT(dev) &&
942 tmp & HDMI_COLOR_RANGE_16_235)
943 pipe_config->limited_color_range = true;
944
2d112de7 945 pipe_config->base.adjusted_mode.flags |= flags;
18442d08
VS
946
947 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
948 dotclock = pipe_config->port_clock * 2 / 3;
949 else
950 dotclock = pipe_config->port_clock;
951
be69a133
VS
952 if (pipe_config->pixel_multiplier)
953 dotclock /= pipe_config->pixel_multiplier;
954
2d112de7 955 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
d4d6279a
ACO
956
957 pipe_config->lane_count = 4;
045ac3b5
JB
958}
959
d1b1589c
VS
960static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
961{
962 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
963
964 WARN_ON(!crtc->config->has_hdmi_sink);
965 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
966 pipe_name(crtc->pipe));
967 intel_audio_codec_enable(encoder);
968}
969
bf868c7d 970static void g4x_enable_hdmi(struct intel_encoder *encoder)
7d57382e 971{
5ab432ef 972 struct drm_device *dev = encoder->base.dev;
7d57382e 973 struct drm_i915_private *dev_priv = dev->dev_private;
bf868c7d 974 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 975 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e
EA
976 u32 temp;
977
b242b7f7 978 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 979
bf868c7d
VS
980 temp |= SDVO_ENABLE;
981 if (crtc->config->has_audio)
982 temp |= SDVO_AUDIO_ENABLE;
7a87c289 983
bf868c7d
VS
984 I915_WRITE(intel_hdmi->hdmi_reg, temp);
985 POSTING_READ(intel_hdmi->hdmi_reg);
986
987 if (crtc->config->has_audio)
988 intel_enable_hdmi_audio(encoder);
989}
990
991static void ibx_enable_hdmi(struct intel_encoder *encoder)
992{
993 struct drm_device *dev = encoder->base.dev;
994 struct drm_i915_private *dev_priv = dev->dev_private;
995 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
996 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
997 u32 temp;
998
999 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 1000
bf868c7d
VS
1001 temp |= SDVO_ENABLE;
1002 if (crtc->config->has_audio)
1003 temp |= SDVO_AUDIO_ENABLE;
5ab432ef 1004
bf868c7d
VS
1005 /*
1006 * HW workaround, need to write this twice for issue
1007 * that may result in first write getting masked.
1008 */
1009 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1010 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1011 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1012 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef 1013
bf868c7d
VS
1014 /*
1015 * HW workaround, need to toggle enable bit off and on
1016 * for 12bpc with pixel repeat.
1017 *
1018 * FIXME: BSpec says this should be done at the end of
1019 * of the modeset sequence, so not sure if this isn't too soon.
5ab432ef 1020 */
bf868c7d
VS
1021 if (crtc->config->pipe_bpp > 24 &&
1022 crtc->config->pixel_multiplier > 1) {
1023 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1024 POSTING_READ(intel_hdmi->hdmi_reg);
1025
1026 /*
1027 * HW workaround, need to write this twice for issue
1028 * that may result in first write getting masked.
1029 */
1030 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1031 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1032 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1033 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 1034 }
c1dec79a 1035
bf868c7d 1036 if (crtc->config->has_audio)
d1b1589c
VS
1037 intel_enable_hdmi_audio(encoder);
1038}
1039
1040static void cpt_enable_hdmi(struct intel_encoder *encoder)
1041{
1042 struct drm_device *dev = encoder->base.dev;
1043 struct drm_i915_private *dev_priv = dev->dev_private;
1044 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1045 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1046 enum pipe pipe = crtc->pipe;
1047 u32 temp;
1048
1049 temp = I915_READ(intel_hdmi->hdmi_reg);
1050
1051 temp |= SDVO_ENABLE;
1052 if (crtc->config->has_audio)
1053 temp |= SDVO_AUDIO_ENABLE;
1054
1055 /*
1056 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1057 *
1058 * The procedure for 12bpc is as follows:
1059 * 1. disable HDMI clock gating
1060 * 2. enable HDMI with 8bpc
1061 * 3. enable HDMI with 12bpc
1062 * 4. enable HDMI clock gating
1063 */
1064
1065 if (crtc->config->pipe_bpp > 24) {
1066 I915_WRITE(TRANS_CHICKEN1(pipe),
1067 I915_READ(TRANS_CHICKEN1(pipe)) |
1068 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1069
1070 temp &= ~SDVO_COLOR_FORMAT_MASK;
1071 temp |= SDVO_COLOR_FORMAT_8bpc;
c1dec79a 1072 }
d1b1589c
VS
1073
1074 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1075 POSTING_READ(intel_hdmi->hdmi_reg);
1076
1077 if (crtc->config->pipe_bpp > 24) {
1078 temp &= ~SDVO_COLOR_FORMAT_MASK;
1079 temp |= HDMI_COLOR_FORMAT_12bpc;
1080
1081 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1082 POSTING_READ(intel_hdmi->hdmi_reg);
1083
1084 I915_WRITE(TRANS_CHICKEN1(pipe),
1085 I915_READ(TRANS_CHICKEN1(pipe)) &
1086 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1087 }
1088
1089 if (crtc->config->has_audio)
1090 intel_enable_hdmi_audio(encoder);
b76cf76b 1091}
89b667f8 1092
b76cf76b
JN
1093static void vlv_enable_hdmi(struct intel_encoder *encoder)
1094{
5ab432ef
DV
1095}
1096
1097static void intel_disable_hdmi(struct intel_encoder *encoder)
1098{
1099 struct drm_device *dev = encoder->base.dev;
1100 struct drm_i915_private *dev_priv = dev->dev_private;
1101 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
495a5bb8 1102 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 1103 u32 temp;
5ab432ef 1104
b242b7f7 1105 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef 1106
1612c8bd 1107 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
b242b7f7
PZ
1108 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1109 POSTING_READ(intel_hdmi->hdmi_reg);
1612c8bd
VS
1110
1111 /*
1112 * HW workaround for IBX, we need to move the port
1113 * to transcoder A after disabling it to allow the
1114 * matching DP port to be enabled on transcoder A.
1115 */
1116 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
0c241d5b
VS
1117 /*
1118 * We get CPU/PCH FIFO underruns on the other pipe when
1119 * doing the workaround. Sweep them under the rug.
1120 */
1121 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1122 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1123
1612c8bd
VS
1124 temp &= ~SDVO_PIPE_B_SELECT;
1125 temp |= SDVO_ENABLE;
1126 /*
1127 * HW workaround, need to write this twice for issue
1128 * that may result in first write getting masked.
1129 */
1130 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1131 POSTING_READ(intel_hdmi->hdmi_reg);
1132 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1133 POSTING_READ(intel_hdmi->hdmi_reg);
1134
1135 temp &= ~SDVO_ENABLE;
1136 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1137 POSTING_READ(intel_hdmi->hdmi_reg);
0c241d5b
VS
1138
1139 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
1140 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1141 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1612c8bd 1142 }
6d67415f 1143
0be6f0c8 1144 intel_hdmi->set_infoframes(&encoder->base, false, NULL);
7d57382e
EA
1145}
1146
a4790cec
VS
1147static void g4x_disable_hdmi(struct intel_encoder *encoder)
1148{
1149 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1150
1151 if (crtc->config->has_audio)
1152 intel_audio_codec_disable(encoder);
1153
1154 intel_disable_hdmi(encoder);
1155}
1156
1157static void pch_disable_hdmi(struct intel_encoder *encoder)
1158{
1159 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1160
1161 if (crtc->config->has_audio)
1162 intel_audio_codec_disable(encoder);
1163}
1164
1165static void pch_post_disable_hdmi(struct intel_encoder *encoder)
1166{
1167 intel_disable_hdmi(encoder);
1168}
1169
e64e739e 1170static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
7d148ef5
DV
1171{
1172 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1173
40478455 1174 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
7d148ef5 1175 return 165000;
e3c33578 1176 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
7d148ef5
DV
1177 return 300000;
1178 else
1179 return 225000;
1180}
1181
e64e739e
VS
1182static enum drm_mode_status
1183hdmi_port_clock_valid(struct intel_hdmi *hdmi,
1184 int clock, bool respect_dvi_limit)
1185{
1186 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1187
1188 if (clock < 25000)
1189 return MODE_CLOCK_LOW;
1190 if (clock > hdmi_port_clock_limit(hdmi, respect_dvi_limit))
1191 return MODE_CLOCK_HIGH;
1192
5e6ccc0b
VS
1193 /* BXT DPLL can't generate 223-240 MHz */
1194 if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
1195 return MODE_CLOCK_RANGE;
1196
1197 /* CHV DPLL can't generate 216-240 MHz */
1198 if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
e64e739e
VS
1199 return MODE_CLOCK_RANGE;
1200
1201 return MODE_OK;
1202}
1203
c19de8eb
DL
1204static enum drm_mode_status
1205intel_hdmi_mode_valid(struct drm_connector *connector,
1206 struct drm_display_mode *mode)
7d57382e 1207{
e64e739e
VS
1208 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1209 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1210 enum drm_mode_status status;
1211 int clock;
587bf496 1212 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
e64e739e
VS
1213
1214 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1215 return MODE_NO_DBLESCAN;
697c4078 1216
e64e739e 1217 clock = mode->clock;
587bf496
MK
1218
1219 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1220 clock *= 2;
1221
1222 if (clock > max_dotclk)
1223 return MODE_CLOCK_HIGH;
1224
697c4078
CT
1225 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1226 clock *= 2;
1227
e64e739e
VS
1228 /* check if we can do 8bpc */
1229 status = hdmi_port_clock_valid(hdmi, clock, true);
7d57382e 1230
e64e739e
VS
1231 /* if we can't do 8bpc we may still be able to do 12bpc */
1232 if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
1233 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
7d57382e 1234
e64e739e 1235 return status;
7d57382e
EA
1236}
1237
77f06c86 1238static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
71800632 1239{
77f06c86
ACO
1240 struct drm_device *dev = crtc_state->base.crtc->dev;
1241 struct drm_atomic_state *state;
71800632 1242 struct intel_encoder *encoder;
da3ced29 1243 struct drm_connector *connector;
77f06c86 1244 struct drm_connector_state *connector_state;
71800632 1245 int count = 0, count_hdmi = 0;
77f06c86 1246 int i;
71800632 1247
f227ae9e 1248 if (HAS_GMCH_DISPLAY(dev))
71800632
VS
1249 return false;
1250
77f06c86
ACO
1251 state = crtc_state->base.state;
1252
da3ced29 1253 for_each_connector_in_state(state, connector, connector_state, i) {
77f06c86
ACO
1254 if (connector_state->crtc != crtc_state->base.crtc)
1255 continue;
1256
1257 encoder = to_intel_encoder(connector_state->best_encoder);
1258
71800632
VS
1259 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
1260 count++;
1261 }
1262
1263 /*
1264 * HDMI 12bpc affects the clocks, so it's only possible
1265 * when not cloning with other encoder types.
1266 */
1267 return count_hdmi > 0 && count_hdmi == count;
1268}
1269
5bfe2ac0 1270bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1271 struct intel_crtc_state *pipe_config)
7d57382e 1272{
5bfe2ac0
DV
1273 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1274 struct drm_device *dev = encoder->base.dev;
2d112de7 1275 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
e64e739e
VS
1276 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1277 int clock_12bpc = clock_8bpc * 3 / 2;
e29c22c0 1278 int desired_bpp;
3685a8f3 1279
6897b4b5
DV
1280 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1281
e43823ec
JB
1282 if (pipe_config->has_hdmi_sink)
1283 pipe_config->has_infoframe = true;
1284
55bc60db
VS
1285 if (intel_hdmi->color_range_auto) {
1286 /* See CEA-861-E - 5.1 Default Encoding Parameters */
0f2a2a75
VS
1287 pipe_config->limited_color_range =
1288 pipe_config->has_hdmi_sink &&
1289 drm_match_cea_mode(adjusted_mode) > 1;
1290 } else {
1291 pipe_config->limited_color_range =
1292 intel_hdmi->limited_color_range;
55bc60db
VS
1293 }
1294
697c4078
CT
1295 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1296 pipe_config->pixel_multiplier = 2;
e64e739e 1297 clock_8bpc *= 2;
3320e37f 1298 clock_12bpc *= 2;
697c4078
CT
1299 }
1300
5bfe2ac0
DV
1301 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1302 pipe_config->has_pch_encoder = true;
1303
9ed109a7
DV
1304 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1305 pipe_config->has_audio = true;
1306
4e53c2e0
DV
1307 /*
1308 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1309 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
1310 * outputs. We also need to check that the higher clock still fits
1311 * within limits.
4e53c2e0 1312 */
6897b4b5 1313 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
e64e739e 1314 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, false) == MODE_OK &&
7a0baa62 1315 hdmi_12bpc_possible(pipe_config)) {
e29c22c0
DV
1316 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1317 desired_bpp = 12*3;
325b9d04
DV
1318
1319 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 1320 pipe_config->port_clock = clock_12bpc;
4e53c2e0 1321 } else {
e29c22c0
DV
1322 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1323 desired_bpp = 8*3;
e64e739e
VS
1324
1325 pipe_config->port_clock = clock_8bpc;
e29c22c0
DV
1326 }
1327
1328 if (!pipe_config->bw_constrained) {
1329 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1330 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
1331 }
1332
e64e739e
VS
1333 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
1334 false) != MODE_OK) {
1335 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
325b9d04
DV
1336 return false;
1337 }
1338
28b468a0
VS
1339 /* Set user selected PAR to incoming mode's member */
1340 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
1341
d4d6279a
ACO
1342 pipe_config->lane_count = 4;
1343
7d57382e
EA
1344 return true;
1345}
1346
953ece69
CW
1347static void
1348intel_hdmi_unset_edid(struct drm_connector *connector)
9dff6af8 1349{
df0e9248 1350 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
9dff6af8 1351
953ece69
CW
1352 intel_hdmi->has_hdmi_sink = false;
1353 intel_hdmi->has_audio = false;
1354 intel_hdmi->rgb_quant_range_selectable = false;
1355
1356 kfree(to_intel_connector(connector)->detect_edid);
1357 to_intel_connector(connector)->detect_edid = NULL;
1358}
1359
1360static bool
237ed86c 1361intel_hdmi_set_edid(struct drm_connector *connector, bool force)
953ece69
CW
1362{
1363 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1364 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
237ed86c 1365 struct edid *edid = NULL;
953ece69 1366 bool connected = false;
164c8598 1367
69172f21
ID
1368 if (force) {
1369 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
671dedd2 1370
237ed86c
SJ
1371 edid = drm_get_edid(connector,
1372 intel_gmbus_get_adapter(dev_priv,
1373 intel_hdmi->ddc_bus));
2ded9e27 1374
69172f21
ID
1375 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1376 }
30ad48b7 1377
953ece69
CW
1378 to_intel_connector(connector)->detect_edid = edid;
1379 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1380 intel_hdmi->rgb_quant_range_selectable =
1381 drm_rgb_quant_range_selectable(edid);
1382
1383 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
b1d7e4b4
WF
1384 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1385 intel_hdmi->has_audio =
953ece69
CW
1386 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1387
1388 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1389 intel_hdmi->has_hdmi_sink =
1390 drm_detect_hdmi_monitor(edid);
1391
1392 connected = true;
55b7d6e8
CW
1393 }
1394
953ece69
CW
1395 return connected;
1396}
1397
8166fcea
DV
1398static enum drm_connector_status
1399intel_hdmi_detect(struct drm_connector *connector, bool force)
953ece69 1400{
8166fcea
DV
1401 enum drm_connector_status status;
1402 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1403 struct drm_i915_private *dev_priv = to_i915(connector->dev);
237ed86c 1404 bool live_status = false;
61fb3980 1405 unsigned int try;
953ece69 1406
8166fcea
DV
1407 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1408 connector->base.id, connector->name);
1409
29bb94bb
ID
1410 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1411
f8d03ea0 1412 for (try = 0; !live_status && try < 9; try++) {
61fb3980
GW
1413 if (try)
1414 msleep(10);
237ed86c
SJ
1415 live_status = intel_digital_port_connected(dev_priv,
1416 hdmi_to_dig_port(intel_hdmi));
237ed86c
SJ
1417 }
1418
4f4a8185
SS
1419 if (!live_status) {
1420 DRM_DEBUG_KMS("HDMI live status down\n");
1421 /*
1422 * Live status register is not reliable on all intel platforms.
1423 * So consider live_status only for certain platforms, for
1424 * others, read EDID to determine presence of sink.
1425 */
1426 if (INTEL_INFO(dev_priv)->gen < 7 || IS_IVYBRIDGE(dev_priv))
1427 live_status = true;
1428 }
237ed86c 1429
8166fcea 1430 intel_hdmi_unset_edid(connector);
0b5e88dc 1431
8166fcea 1432 if (intel_hdmi_set_edid(connector, live_status)) {
953ece69
CW
1433 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1434
1435 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1436 status = connector_status_connected;
8166fcea 1437 } else
953ece69 1438 status = connector_status_disconnected;
671dedd2 1439
29bb94bb
ID
1440 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1441
2ded9e27 1442 return status;
7d57382e
EA
1443}
1444
953ece69
CW
1445static void
1446intel_hdmi_force(struct drm_connector *connector)
7d57382e 1447{
953ece69 1448 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
7d57382e 1449
953ece69
CW
1450 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1451 connector->base.id, connector->name);
7d57382e 1452
953ece69 1453 intel_hdmi_unset_edid(connector);
671dedd2 1454
953ece69
CW
1455 if (connector->status != connector_status_connected)
1456 return;
671dedd2 1457
237ed86c 1458 intel_hdmi_set_edid(connector, true);
953ece69
CW
1459 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1460}
671dedd2 1461
953ece69
CW
1462static int intel_hdmi_get_modes(struct drm_connector *connector)
1463{
1464 struct edid *edid;
1465
1466 edid = to_intel_connector(connector)->detect_edid;
1467 if (edid == NULL)
1468 return 0;
671dedd2 1469
953ece69 1470 return intel_connector_update_modes(connector, edid);
7d57382e
EA
1471}
1472
1aad7ac0
CW
1473static bool
1474intel_hdmi_detect_audio(struct drm_connector *connector)
1475{
1aad7ac0 1476 bool has_audio = false;
953ece69 1477 struct edid *edid;
1aad7ac0 1478
953ece69
CW
1479 edid = to_intel_connector(connector)->detect_edid;
1480 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1481 has_audio = drm_detect_monitor_audio(edid);
671dedd2 1482
1aad7ac0
CW
1483 return has_audio;
1484}
1485
55b7d6e8
CW
1486static int
1487intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
1488 struct drm_property *property,
1489 uint64_t val)
55b7d6e8
CW
1490{
1491 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
1492 struct intel_digital_port *intel_dig_port =
1493 hdmi_to_dig_port(intel_hdmi);
e953fd7b 1494 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
1495 int ret;
1496
662595df 1497 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
1498 if (ret)
1499 return ret;
1500
3f43c48d 1501 if (property == dev_priv->force_audio_property) {
b1d7e4b4 1502 enum hdmi_force_audio i = val;
1aad7ac0
CW
1503 bool has_audio;
1504
1505 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
1506 return 0;
1507
1aad7ac0 1508 intel_hdmi->force_audio = i;
55b7d6e8 1509
b1d7e4b4 1510 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
1511 has_audio = intel_hdmi_detect_audio(connector);
1512 else
b1d7e4b4 1513 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 1514
b1d7e4b4
WF
1515 if (i == HDMI_AUDIO_OFF_DVI)
1516 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 1517
1aad7ac0 1518 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
1519 goto done;
1520 }
1521
e953fd7b 1522 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 1523 bool old_auto = intel_hdmi->color_range_auto;
0f2a2a75 1524 bool old_range = intel_hdmi->limited_color_range;
ae4edb80 1525
55bc60db
VS
1526 switch (val) {
1527 case INTEL_BROADCAST_RGB_AUTO:
1528 intel_hdmi->color_range_auto = true;
1529 break;
1530 case INTEL_BROADCAST_RGB_FULL:
1531 intel_hdmi->color_range_auto = false;
0f2a2a75 1532 intel_hdmi->limited_color_range = false;
55bc60db
VS
1533 break;
1534 case INTEL_BROADCAST_RGB_LIMITED:
1535 intel_hdmi->color_range_auto = false;
0f2a2a75 1536 intel_hdmi->limited_color_range = true;
55bc60db
VS
1537 break;
1538 default:
1539 return -EINVAL;
1540 }
ae4edb80
DV
1541
1542 if (old_auto == intel_hdmi->color_range_auto &&
0f2a2a75 1543 old_range == intel_hdmi->limited_color_range)
ae4edb80
DV
1544 return 0;
1545
e953fd7b
CW
1546 goto done;
1547 }
1548
94a11ddc
VK
1549 if (property == connector->dev->mode_config.aspect_ratio_property) {
1550 switch (val) {
1551 case DRM_MODE_PICTURE_ASPECT_NONE:
1552 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1553 break;
1554 case DRM_MODE_PICTURE_ASPECT_4_3:
1555 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1556 break;
1557 case DRM_MODE_PICTURE_ASPECT_16_9:
1558 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1559 break;
1560 default:
1561 return -EINVAL;
1562 }
1563 goto done;
1564 }
1565
55b7d6e8
CW
1566 return -EINVAL;
1567
1568done:
c0c36b94
CW
1569 if (intel_dig_port->base.base.crtc)
1570 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1571
1572 return 0;
1573}
1574
13732ba7
JB
1575static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1576{
1577 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1578 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 1579 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
13732ba7 1580
4cde8a21
DV
1581 intel_hdmi_prepare(encoder);
1582
6897b4b5 1583 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1584 intel_crtc->config->has_hdmi_sink,
6897b4b5 1585 adjusted_mode);
13732ba7
JB
1586}
1587
9514ac6e 1588static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
89b667f8
JB
1589{
1590 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
13732ba7 1591 struct intel_hdmi *intel_hdmi = &dport->hdmi;
89b667f8
JB
1592 struct drm_device *dev = encoder->base.dev;
1593 struct drm_i915_private *dev_priv = dev->dev_private;
1594 struct intel_crtc *intel_crtc =
1595 to_intel_crtc(encoder->base.crtc);
7c5f93b0 1596 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
e4607fcf 1597 enum dpio_channel port = vlv_dport_to_channel(dport);
89b667f8
JB
1598 int pipe = intel_crtc->pipe;
1599 u32 val;
1600
89b667f8 1601 /* Enable clock channels for this port */
a580516d 1602 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1603 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
89b667f8
JB
1604 val = 0;
1605 if (pipe)
1606 val |= (1<<21);
1607 else
1608 val &= ~(1<<21);
1609 val |= 0x001000c4;
ab3c759a 1610 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
89b667f8 1611
89b667f8 1612 /* Program lane clock */
ab3c759a
CML
1613 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1614 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
a580516d 1615 mutex_unlock(&dev_priv->sb_lock);
b76cf76b 1616
53d98725
ACO
1617 /* HDMI 1.0V-2dB */
1618 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1619 0x2b247878);
1620
6897b4b5 1621 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1622 intel_crtc->config->has_hdmi_sink,
6897b4b5 1623 adjusted_mode);
13732ba7 1624
bf868c7d 1625 g4x_enable_hdmi(encoder);
b76cf76b 1626
9b6de0a1 1627 vlv_wait_port_ready(dev_priv, dport, 0x0);
89b667f8
JB
1628}
1629
9514ac6e 1630static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
1631{
1632 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1633 struct drm_device *dev = encoder->base.dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
1635 struct intel_crtc *intel_crtc =
1636 to_intel_crtc(encoder->base.crtc);
e4607fcf 1637 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1638 int pipe = intel_crtc->pipe;
89b667f8 1639
4cde8a21
DV
1640 intel_hdmi_prepare(encoder);
1641
89b667f8 1642 /* Program Tx lane resets to default */
a580516d 1643 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1644 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
1645 DPIO_PCS_TX_LANE2_RESET |
1646 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 1647 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
1648 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1649 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1650 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1651 DPIO_PCS_CLK_SOFT_RESET);
1652
1653 /* Fix up inter-pair skew failure */
ab3c759a
CML
1654 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1655 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1656 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1657
1658 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1659 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
a580516d 1660 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1661}
1662
9197c88b
VS
1663static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1664{
625695f8
VS
1665 intel_hdmi_prepare(encoder);
1666
419b1b7a 1667 chv_phy_pre_pll_enable(encoder);
9197c88b
VS
1668}
1669
d6db995f
VS
1670static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
1671{
204970b5 1672 chv_phy_post_pll_disable(encoder);
d6db995f
VS
1673}
1674
9514ac6e 1675static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
89b667f8
JB
1676{
1677 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1678 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
5e69f97f
CML
1679 struct intel_crtc *intel_crtc =
1680 to_intel_crtc(encoder->base.crtc);
e4607fcf 1681 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1682 int pipe = intel_crtc->pipe;
89b667f8
JB
1683
1684 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
a580516d 1685 mutex_lock(&dev_priv->sb_lock);
ab3c759a
CML
1686 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1687 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
a580516d 1688 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1689}
1690
580d3811
VS
1691static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1692{
580d3811
VS
1693 struct drm_device *dev = encoder->base.dev;
1694 struct drm_i915_private *dev_priv = dev->dev_private;
580d3811 1695
a580516d 1696 mutex_lock(&dev_priv->sb_lock);
580d3811 1697
a8f327fb
VS
1698 /* Assert data lane reset */
1699 chv_data_lane_soft_reset(encoder, true);
580d3811 1700
a580516d 1701 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
1702}
1703
e4a1d846
CML
1704static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1705{
1706 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
b4eb1564 1707 struct intel_hdmi *intel_hdmi = &dport->hdmi;
e4a1d846
CML
1708 struct drm_device *dev = encoder->base.dev;
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 struct intel_crtc *intel_crtc =
1711 to_intel_crtc(encoder->base.crtc);
7c5f93b0 1712 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
2e523e98 1713
e7d2a717 1714 chv_phy_pre_encoder_enable(encoder);
a02ef3c7 1715
e4a1d846
CML
1716 /* FIXME: Program the support xxx V-dB */
1717 /* Use 800mV-0dB */
b7fa22d8 1718 chv_set_phy_signal_level(encoder, 128, 102, false);
e4a1d846 1719
b4eb1564 1720 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1721 intel_crtc->config->has_hdmi_sink,
b4eb1564
CT
1722 adjusted_mode);
1723
bf868c7d 1724 g4x_enable_hdmi(encoder);
e4a1d846 1725
9b6de0a1 1726 vlv_wait_port_ready(dev_priv, dport, 0x0);
b0b33846
VS
1727
1728 /* Second common lane will stay alive on its own now */
e7d2a717 1729 chv_phy_release_cl2_override(encoder);
e4a1d846
CML
1730}
1731
7d57382e
EA
1732static void intel_hdmi_destroy(struct drm_connector *connector)
1733{
10e972d3 1734 kfree(to_intel_connector(connector)->detect_edid);
7d57382e 1735 drm_connector_cleanup(connector);
674e2d08 1736 kfree(connector);
7d57382e
EA
1737}
1738
7d57382e 1739static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
4d688a2a 1740 .dpms = drm_atomic_helper_connector_dpms,
7d57382e 1741 .detect = intel_hdmi_detect,
953ece69 1742 .force = intel_hdmi_force,
7d57382e 1743 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 1744 .set_property = intel_hdmi_set_property,
2545e4a6 1745 .atomic_get_property = intel_connector_atomic_get_property,
7d57382e 1746 .destroy = intel_hdmi_destroy,
c6f95f27 1747 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 1748 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
7d57382e
EA
1749};
1750
1751static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1752 .get_modes = intel_hdmi_get_modes,
1753 .mode_valid = intel_hdmi_mode_valid,
df0e9248 1754 .best_encoder = intel_best_encoder,
7d57382e
EA
1755};
1756
7d57382e 1757static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 1758 .destroy = intel_encoder_destroy,
7d57382e
EA
1759};
1760
55b7d6e8
CW
1761static void
1762intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1763{
3f43c48d 1764 intel_attach_force_audio_property(connector);
e953fd7b 1765 intel_attach_broadcast_rgb_property(connector);
55bc60db 1766 intel_hdmi->color_range_auto = true;
94a11ddc
VK
1767 intel_attach_aspect_ratio_property(connector);
1768 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
55b7d6e8
CW
1769}
1770
00c09d70
PZ
1771void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1772 struct intel_connector *intel_connector)
7d57382e 1773{
b9cb234c
PZ
1774 struct drm_connector *connector = &intel_connector->base;
1775 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1776 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1777 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 1778 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 1779 enum port port = intel_dig_port->port;
11c1b657 1780 uint8_t alternate_ddc_pin;
373a3cf7 1781
ccb1a831
VS
1782 if (WARN(intel_dig_port->max_lanes < 4,
1783 "Not enough lanes (%d) for HDMI on port %c\n",
1784 intel_dig_port->max_lanes, port_name(port)))
1785 return;
1786
7d57382e 1787 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 1788 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
1789 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1790
c3febcc4 1791 connector->interlace_allowed = 1;
7d57382e 1792 connector->doublescan_allowed = 0;
573e74ad 1793 connector->stereo_allowed = 1;
66a9278e 1794
08d644ad
DV
1795 switch (port) {
1796 case PORT_B:
4c272834
JN
1797 if (IS_BROXTON(dev_priv))
1798 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
1799 else
1800 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
cf1d5883
SJ
1801 /*
1802 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
1803 * interrupts to check the external panel connection.
1804 */
e87a005d 1805 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
cf1d5883
SJ
1806 intel_encoder->hpd_pin = HPD_PORT_A;
1807 else
1808 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
1809 break;
1810 case PORT_C:
4c272834
JN
1811 if (IS_BROXTON(dev_priv))
1812 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
1813 else
1814 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1d843f9d 1815 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
1816 break;
1817 case PORT_D:
4c272834
JN
1818 if (WARN_ON(IS_BROXTON(dev_priv)))
1819 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
1820 else if (IS_CHERRYVIEW(dev_priv))
988c7015 1821 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
c0c35329 1822 else
988c7015 1823 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1d843f9d 1824 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad 1825 break;
11c1b657
XZ
1826 case PORT_E:
1827 /* On SKL PORT E doesn't have seperate GMBUS pin
1828 * We rely on VBT to set a proper alternate GMBUS pin. */
1829 alternate_ddc_pin =
1830 dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
1831 switch (alternate_ddc_pin) {
1832 case DDC_PIN_B:
1833 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
1834 break;
1835 case DDC_PIN_C:
1836 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1837 break;
1838 case DDC_PIN_D:
1839 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1840 break;
1841 default:
1842 MISSING_CASE(alternate_ddc_pin);
1843 }
1844 intel_encoder->hpd_pin = HPD_PORT_E;
1845 break;
08d644ad 1846 case PORT_A:
1d843f9d 1847 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
1848 /* Internal port only for eDP. */
1849 default:
6e4c1677 1850 BUG();
f8aed700 1851 }
7d57382e 1852
666a4537 1853 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
90b107c8 1854 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 1855 intel_hdmi->set_infoframes = vlv_set_infoframes;
e43823ec 1856 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
b98856a8 1857 } else if (IS_G4X(dev)) {
7637bfdb
JB
1858 intel_hdmi->write_infoframe = g4x_write_infoframe;
1859 intel_hdmi->set_infoframes = g4x_set_infoframes;
e43823ec 1860 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
22b8bf17 1861 } else if (HAS_DDI(dev)) {
8c5f5f7c 1862 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 1863 intel_hdmi->set_infoframes = hsw_set_infoframes;
e43823ec 1864 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
fdf1250a
PZ
1865 } else if (HAS_PCH_IBX(dev)) {
1866 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 1867 intel_hdmi->set_infoframes = ibx_set_infoframes;
e43823ec 1868 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
fdf1250a
PZ
1869 } else {
1870 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 1871 intel_hdmi->set_infoframes = cpt_set_infoframes;
e43823ec 1872 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
64a8fc01 1873 }
45187ace 1874
affa9354 1875 if (HAS_DDI(dev))
bcbc889b
PZ
1876 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1877 else
1878 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 1879 intel_connector->unregister = intel_connector_unregister;
b9cb234c
PZ
1880
1881 intel_hdmi_add_properties(intel_hdmi, connector);
1882
1883 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 1884 drm_connector_register(connector);
d8b4c43a 1885 intel_hdmi->attached_connector = intel_connector;
b9cb234c
PZ
1886
1887 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1888 * 0xd. Failure to do so will result in spurious interrupts being
1889 * generated on the port when a cable is not attached.
1890 */
1891 if (IS_G4X(dev) && !IS_GM45(dev)) {
1892 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1893 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1894 }
1895}
1896
f0f59a00
VS
1897void intel_hdmi_init(struct drm_device *dev,
1898 i915_reg_t hdmi_reg, enum port port)
b9cb234c
PZ
1899{
1900 struct intel_digital_port *intel_dig_port;
1901 struct intel_encoder *intel_encoder;
b9cb234c
PZ
1902 struct intel_connector *intel_connector;
1903
b14c5679 1904 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
1905 if (!intel_dig_port)
1906 return;
1907
08d9bc92 1908 intel_connector = intel_connector_alloc();
b9cb234c
PZ
1909 if (!intel_connector) {
1910 kfree(intel_dig_port);
1911 return;
1912 }
1913
1914 intel_encoder = &intel_dig_port->base;
b9cb234c
PZ
1915
1916 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
13a3d91f 1917 DRM_MODE_ENCODER_TMDS, NULL);
00c09d70 1918
5bfe2ac0 1919 intel_encoder->compute_config = intel_hdmi_compute_config;
a4790cec
VS
1920 if (HAS_PCH_SPLIT(dev)) {
1921 intel_encoder->disable = pch_disable_hdmi;
1922 intel_encoder->post_disable = pch_post_disable_hdmi;
1923 } else {
1924 intel_encoder->disable = g4x_disable_hdmi;
1925 }
00c09d70 1926 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 1927 intel_encoder->get_config = intel_hdmi_get_config;
e4a1d846 1928 if (IS_CHERRYVIEW(dev)) {
9197c88b 1929 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
e4a1d846
CML
1930 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1931 intel_encoder->enable = vlv_enable_hdmi;
580d3811 1932 intel_encoder->post_disable = chv_hdmi_post_disable;
d6db995f 1933 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
e4a1d846 1934 } else if (IS_VALLEYVIEW(dev)) {
9514ac6e
CML
1935 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1936 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 1937 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 1938 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 1939 } else {
13732ba7 1940 intel_encoder->pre_enable = intel_hdmi_pre_enable;
d1b1589c
VS
1941 if (HAS_PCH_CPT(dev))
1942 intel_encoder->enable = cpt_enable_hdmi;
bf868c7d
VS
1943 else if (HAS_PCH_IBX(dev))
1944 intel_encoder->enable = ibx_enable_hdmi;
d1b1589c 1945 else
bf868c7d 1946 intel_encoder->enable = g4x_enable_hdmi;
89b667f8 1947 }
5ab432ef 1948
b9cb234c 1949 intel_encoder->type = INTEL_OUTPUT_HDMI;
882ec384
VS
1950 if (IS_CHERRYVIEW(dev)) {
1951 if (port == PORT_D)
1952 intel_encoder->crtc_mask = 1 << 2;
1953 else
1954 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1955 } else {
1956 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1957 }
301ea74a 1958 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
1959 /*
1960 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1961 * to work on real hardware. And since g4x can send infoframes to
1962 * only one port anyway, nothing is lost by allowing it.
1963 */
1964 if (IS_G4X(dev))
1965 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 1966
174edf1f 1967 intel_dig_port->port = port;
b242b7f7 1968 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
f0f59a00 1969 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
ccb1a831 1970 intel_dig_port->max_lanes = 4;
55b7d6e8 1971
b9cb234c 1972 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 1973}
This page took 1.069525 seconds and 5 git commands to generate.