drm/i915/kbl: Enable PW1 and Misc I/O power wells
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_lrc.h
CommitLineData
b20385f1
OM
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef _INTEL_LRC_H_
25#define _INTEL_LRC_H_
26
dcb4c12a 27#define GEN8_LR_CONTEXT_ALIGN 4096
dfc53c5e
MT
28#define GEN8_CSB_ENTRIES 6
29#define GEN8_CSB_PTR_MASK 0x07
dcb4c12a 30
4ba70e44 31/* Execlists regs */
f0f59a00
VS
32#define RING_ELSP(ring) _MMIO((ring)->mmio_base + 0x230)
33#define RING_EXECLIST_STATUS_LO(ring) _MMIO((ring)->mmio_base + 0x234)
34#define RING_EXECLIST_STATUS_HI(ring) _MMIO((ring)->mmio_base + 0x234 + 4)
35#define RING_CONTEXT_CONTROL(ring) _MMIO((ring)->mmio_base + 0x244)
5baa22c5
ZW
36#define CTX_CTRL_INHIBIT_SYN_CTX_SWITCH (1 << 3)
37#define CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT (1 << 0)
6922528a 38#define CTX_CTRL_RS_CTX_ENABLE (1 << 1)
f0f59a00
VS
39#define RING_CONTEXT_STATUS_BUF_LO(ring, i) _MMIO((ring)->mmio_base + 0x370 + (i) * 8)
40#define RING_CONTEXT_STATUS_BUF_HI(ring, i) _MMIO((ring)->mmio_base + 0x370 + (i) * 8 + 4)
41#define RING_CONTEXT_STATUS_PTR(ring) _MMIO((ring)->mmio_base + 0x3a0)
4ba70e44 42
454afebd 43/* Logical Rings */
40e895ce 44int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request);
ccd98fe4 45int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request);
454afebd
OM
46void intel_logical_ring_stop(struct intel_engine_cs *ring);
47void intel_logical_ring_cleanup(struct intel_engine_cs *ring);
48int intel_logical_rings_init(struct drm_device *dev);
3bbaba0c 49int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords);
454afebd 50
4866d729 51int logical_ring_flush_all_caches(struct drm_i915_gem_request *req);
73e4d07f
OM
52/**
53 * intel_logical_ring_advance() - advance the ringbuffer tail
54 * @ringbuf: Ringbuffer to advance.
55 *
56 * The tail is only updated in our logical ringbuffer struct.
57 */
82e104cc
OM
58static inline void intel_logical_ring_advance(struct intel_ringbuffer *ringbuf)
59{
60 ringbuf->tail &= ringbuf->size - 1;
61}
73e4d07f
OM
62/**
63 * intel_logical_ring_emit() - write a DWORD to the ringbuffer.
64 * @ringbuf: Ringbuffer to write to.
65 * @data: DWORD to write.
66 */
82e104cc
OM
67static inline void intel_logical_ring_emit(struct intel_ringbuffer *ringbuf,
68 u32 data)
69{
70 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
71 ringbuf->tail += 4;
72}
f92a9162 73static inline void intel_logical_ring_emit_reg(struct intel_ringbuffer *ringbuf,
f0f59a00 74 i915_reg_t reg)
f92a9162 75{
f0f59a00 76 intel_logical_ring_emit(ringbuf, i915_mmio_reg_offset(reg));
f92a9162 77}
82e104cc 78
ede7d42b 79/* Logical Ring Contexts */
d1675198
AD
80
81/* One extra page is added before LRC for GuC as shared data */
82#define LRC_GUCSHR_PN (0)
83#define LRC_PPHWSP_PN (LRC_GUCSHR_PN + 1)
84#define LRC_STATE_PN (LRC_PPHWSP_PN + 1)
85
ede7d42b 86void intel_lr_context_free(struct intel_context *ctx);
95a66f7e 87uint32_t intel_lr_context_size(struct intel_engine_cs *ring);
e84fe803
NH
88int intel_lr_context_deferred_alloc(struct intel_context *ctx,
89 struct intel_engine_cs *ring);
8ba319da 90void intel_lr_context_unpin(struct drm_i915_gem_request *req);
3e5b6f05
TD
91void intel_lr_context_reset(struct drm_device *dev,
92 struct intel_context *ctx);
919f1f55
DG
93uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
94 struct intel_engine_cs *ring);
ede7d42b 95
127f1003
OM
96/* Execlists */
97int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists);
5f19e2bf
JH
98struct i915_execbuffer_params;
99int intel_execlists_submission(struct i915_execbuffer_params *params,
454afebd 100 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 101 struct list_head *vmas);
84b790f8 102u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj);
127f1003 103
3f7531c3 104void intel_lrc_irq_handler(struct intel_engine_cs *ring);
c86ee3a9 105void intel_execlists_retire_requests(struct intel_engine_cs *ring);
e981e7b1 106
b20385f1 107#endif /* _INTEL_LRC_H_ */
This page took 0.11263 seconds and 5 git commands to generate.