drm/i915: Don't pass sdvo_reg to intel_sdvo_select_{ddc, i2c}_bus()
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_lrc.h
CommitLineData
b20385f1
OM
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef _INTEL_LRC_H_
25#define _INTEL_LRC_H_
26
dcb4c12a
OM
27#define GEN8_LR_CONTEXT_ALIGN 4096
28
4ba70e44
OM
29/* Execlists regs */
30#define RING_ELSP(ring) ((ring)->mmio_base+0x230)
31#define RING_EXECLIST_STATUS(ring) ((ring)->mmio_base+0x234)
32#define RING_CONTEXT_CONTROL(ring) ((ring)->mmio_base+0x244)
5baa22c5
ZW
33#define CTX_CTRL_INHIBIT_SYN_CTX_SWITCH (1 << 3)
34#define CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT (1 << 0)
6922528a 35#define CTX_CTRL_RS_CTX_ENABLE (1 << 1)
4ba70e44
OM
36#define RING_CONTEXT_STATUS_BUF(ring) ((ring)->mmio_base+0x370)
37#define RING_CONTEXT_STATUS_PTR(ring) ((ring)->mmio_base+0x3a0)
38
454afebd 39/* Logical Rings */
40e895ce 40int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request);
ccd98fe4 41int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request);
454afebd
OM
42void intel_logical_ring_stop(struct intel_engine_cs *ring);
43void intel_logical_ring_cleanup(struct intel_engine_cs *ring);
44int intel_logical_rings_init(struct drm_device *dev);
3bbaba0c 45int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords);
454afebd 46
4866d729 47int logical_ring_flush_all_caches(struct drm_i915_gem_request *req);
73e4d07f
OM
48/**
49 * intel_logical_ring_advance() - advance the ringbuffer tail
50 * @ringbuf: Ringbuffer to advance.
51 *
52 * The tail is only updated in our logical ringbuffer struct.
53 */
82e104cc
OM
54static inline void intel_logical_ring_advance(struct intel_ringbuffer *ringbuf)
55{
56 ringbuf->tail &= ringbuf->size - 1;
57}
73e4d07f
OM
58/**
59 * intel_logical_ring_emit() - write a DWORD to the ringbuffer.
60 * @ringbuf: Ringbuffer to write to.
61 * @data: DWORD to write.
62 */
82e104cc
OM
63static inline void intel_logical_ring_emit(struct intel_ringbuffer *ringbuf,
64 u32 data)
65{
66 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
67 ringbuf->tail += 4;
68}
82e104cc 69
ede7d42b 70/* Logical Ring Contexts */
d1675198
AD
71
72/* One extra page is added before LRC for GuC as shared data */
73#define LRC_GUCSHR_PN (0)
74#define LRC_PPHWSP_PN (LRC_GUCSHR_PN + 1)
75#define LRC_STATE_PN (LRC_PPHWSP_PN + 1)
76
ede7d42b 77void intel_lr_context_free(struct intel_context *ctx);
e84fe803
NH
78int intel_lr_context_deferred_alloc(struct intel_context *ctx,
79 struct intel_engine_cs *ring);
8ba319da 80void intel_lr_context_unpin(struct drm_i915_gem_request *req);
3e5b6f05
TD
81void intel_lr_context_reset(struct drm_device *dev,
82 struct intel_context *ctx);
919f1f55
DG
83uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
84 struct intel_engine_cs *ring);
ede7d42b 85
127f1003
OM
86/* Execlists */
87int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists);
5f19e2bf
JH
88struct i915_execbuffer_params;
89int intel_execlists_submission(struct i915_execbuffer_params *params,
454afebd 90 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 91 struct list_head *vmas);
84b790f8 92u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj);
127f1003 93
3f7531c3 94void intel_lrc_irq_handler(struct intel_engine_cs *ring);
c86ee3a9 95void intel_execlists_retire_requests(struct intel_engine_cs *ring);
e981e7b1 96
b20385f1 97#endif /* _INTEL_LRC_H_ */
This page took 0.129227 seconds and 5 git commands to generate.