drm/i915/dp/mst: Add source port info to debugfs output
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_lvds.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 */
29
c1c7af60 30#include <acpi/button.h>
565dcd46 31#include <linux/dmi.h>
79e53945 32#include <linux/i2c.h>
5a0e3ad6 33#include <linux/slab.h>
4eddaeec 34#include <linux/vga_switcheroo.h>
760285e7 35#include <drm/drmP.h>
c6f95f27 36#include <drm/drm_atomic_helper.h>
760285e7
DH
37#include <drm/drm_crtc.h>
38#include <drm/drm_edid.h>
79e53945 39#include "intel_drv.h"
760285e7 40#include <drm/i915_drm.h>
79e53945 41#include "i915_drv.h"
e99da35f 42#include <linux/acpi.h>
79e53945 43
3fbe18d6 44/* Private structure for the integrated LVDS support */
c7362c4d
JN
45struct intel_lvds_connector {
46 struct intel_connector base;
788319d4 47
db1740a0 48 struct notifier_block lid_notifier;
c7362c4d
JN
49};
50
29b99b48 51struct intel_lvds_encoder {
ea5b213a 52 struct intel_encoder base;
788319d4 53
13c7d870 54 bool is_dual_link;
f0f59a00 55 i915_reg_t reg;
1f835a77 56 u32 a3_power;
788319d4 57
62165e0d 58 struct intel_lvds_connector *attached_connector;
3fbe18d6
ZY
59};
60
29b99b48 61static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder)
ea5b213a 62{
29b99b48 63 return container_of(encoder, struct intel_lvds_encoder, base.base);
ea5b213a
CW
64}
65
c7362c4d 66static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector)
788319d4 67{
c7362c4d 68 return container_of(connector, struct intel_lvds_connector, base.base);
788319d4
CW
69}
70
b1dc332c
DV
71static bool intel_lvds_get_hw_state(struct intel_encoder *encoder,
72 enum pipe *pipe)
73{
74 struct drm_device *dev = encoder->base.dev;
75 struct drm_i915_private *dev_priv = dev->dev_private;
7dec0606 76 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
34a6c70f 77 enum intel_display_power_domain power_domain;
7dec0606 78 u32 tmp;
ecb24482 79 bool ret;
b1dc332c 80
34a6c70f 81 power_domain = intel_display_port_power_domain(encoder);
ecb24482 82 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
34a6c70f
PZ
83 return false;
84
ecb24482
ID
85 ret = false;
86
7dec0606 87 tmp = I915_READ(lvds_encoder->reg);
b1dc332c
DV
88
89 if (!(tmp & LVDS_PORT_EN))
ecb24482 90 goto out;
b1dc332c
DV
91
92 if (HAS_PCH_CPT(dev))
93 *pipe = PORT_TO_PIPE_CPT(tmp);
94 else
95 *pipe = PORT_TO_PIPE(tmp);
96
ecb24482
ID
97 ret = true;
98
99out:
100 intel_display_power_put(dev_priv, power_domain);
101
102 return ret;
b1dc332c
DV
103}
104
045ac3b5 105static void intel_lvds_get_config(struct intel_encoder *encoder,
5cec258b 106 struct intel_crtc_state *pipe_config)
045ac3b5
JB
107{
108 struct drm_device *dev = encoder->base.dev;
109 struct drm_i915_private *dev_priv = dev->dev_private;
d0669d00
VS
110 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
111 u32 tmp, flags = 0;
045ac3b5 112
d0669d00 113 tmp = I915_READ(lvds_encoder->reg);
045ac3b5
JB
114 if (tmp & LVDS_HSYNC_POLARITY)
115 flags |= DRM_MODE_FLAG_NHSYNC;
116 else
117 flags |= DRM_MODE_FLAG_PHSYNC;
118 if (tmp & LVDS_VSYNC_POLARITY)
119 flags |= DRM_MODE_FLAG_NVSYNC;
120 else
121 flags |= DRM_MODE_FLAG_PVSYNC;
122
2d112de7 123 pipe_config->base.adjusted_mode.flags |= flags;
06922821 124
6b89cdde
DV
125 /* gen2/3 store dither state in pfit control, needs to match */
126 if (INTEL_INFO(dev)->gen < 4) {
127 tmp = I915_READ(PFIT_CONTROL);
128
129 pipe_config->gmch_pfit.control |= tmp & PANEL_8TO6_DITHER_ENABLE;
130 }
131
e3b247da 132 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
045ac3b5
JB
133}
134
f6736a1a 135static void intel_pre_enable_lvds(struct intel_encoder *encoder)
fc683091
DV
136{
137 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
138 struct drm_device *dev = encoder->base.dev;
139 struct drm_i915_private *dev_priv = dev->dev_private;
55607e8a 140 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
124abe07 141 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
55607e8a 142 int pipe = crtc->pipe;
fc683091
DV
143 u32 temp;
144
55607e8a
DV
145 if (HAS_PCH_SPLIT(dev)) {
146 assert_fdi_rx_pll_disabled(dev_priv, pipe);
147 assert_shared_dpll_disabled(dev_priv,
8106ddbd 148 crtc->config->shared_dpll);
55607e8a
DV
149 } else {
150 assert_pll_disabled(dev_priv, pipe);
151 }
152
fc683091
DV
153 temp = I915_READ(lvds_encoder->reg);
154 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
62810e5a
DV
155
156 if (HAS_PCH_CPT(dev)) {
157 temp &= ~PORT_TRANS_SEL_MASK;
158 temp |= PORT_TRANS_SEL_CPT(pipe);
fc683091 159 } else {
62810e5a
DV
160 if (pipe == 1) {
161 temp |= LVDS_PIPEB_SELECT;
162 } else {
163 temp &= ~LVDS_PIPEB_SELECT;
164 }
fc683091 165 }
62810e5a 166
fc683091 167 /* set the corresponsding LVDS_BORDER bit */
2fa2fe9a 168 temp &= ~LVDS_BORDER_ENABLE;
6e3c9717 169 temp |= crtc->config->gmch_pfit.lvds_border_bits;
fc683091
DV
170 /* Set the B0-B3 data pairs corresponding to whether we're going to
171 * set the DPLLs for dual-channel mode or not.
172 */
173 if (lvds_encoder->is_dual_link)
174 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
175 else
176 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
177
178 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
179 * appropriately here, but we need to look more thoroughly into how
1f835a77
PZ
180 * panels behave in the two modes. For now, let's just maintain the
181 * value we got from the BIOS.
fc683091 182 */
1f835a77
PZ
183 temp &= ~LVDS_A3_POWER_MASK;
184 temp |= lvds_encoder->a3_power;
62810e5a
DV
185
186 /* Set the dithering flag on LVDS as needed, note that there is no
187 * special lvds dither control bit on pch-split platforms, dithering is
188 * only controlled through the PIPECONF reg. */
189 if (INTEL_INFO(dev)->gen == 4) {
d8b32247
DV
190 /* Bspec wording suggests that LVDS port dithering only exists
191 * for 18bpp panels. */
6e3c9717 192 if (crtc->config->dither && crtc->config->pipe_bpp == 18)
fc683091
DV
193 temp |= LVDS_ENABLE_DITHER;
194 else
195 temp &= ~LVDS_ENABLE_DITHER;
196 }
197 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4c6df4b4 198 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
fc683091 199 temp |= LVDS_HSYNC_POLARITY;
4c6df4b4 200 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
fc683091
DV
201 temp |= LVDS_VSYNC_POLARITY;
202
203 I915_WRITE(lvds_encoder->reg, temp);
204}
205
79e53945
JB
206/**
207 * Sets the power state for the panel.
208 */
c22834ec 209static void intel_enable_lvds(struct intel_encoder *encoder)
79e53945 210{
c22834ec 211 struct drm_device *dev = encoder->base.dev;
29b99b48 212 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
752aa88a
JB
213 struct intel_connector *intel_connector =
214 &lvds_encoder->attached_connector->base;
79e53945 215 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 216 i915_reg_t ctl_reg, stat_reg;
541998a1 217
c619eed4 218 if (HAS_PCH_SPLIT(dev)) {
541998a1 219 ctl_reg = PCH_PP_CONTROL;
de842eff 220 stat_reg = PCH_PP_STATUS;
541998a1
ZW
221 } else {
222 ctl_reg = PP_CONTROL;
de842eff 223 stat_reg = PP_STATUS;
541998a1 224 }
79e53945 225
7dec0606 226 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN);
e9e331a8 227
2a1292fd 228 I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
7dec0606 229 POSTING_READ(lvds_encoder->reg);
de842eff
KP
230 if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
231 DRM_ERROR("timed out waiting for panel to power on\n");
2a1292fd 232
752aa88a 233 intel_panel_enable_backlight(intel_connector);
2a1292fd
CW
234}
235
c22834ec 236static void intel_disable_lvds(struct intel_encoder *encoder)
2a1292fd 237{
c22834ec 238 struct drm_device *dev = encoder->base.dev;
29b99b48 239 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
2a1292fd 240 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 241 i915_reg_t ctl_reg, stat_reg;
2a1292fd
CW
242
243 if (HAS_PCH_SPLIT(dev)) {
244 ctl_reg = PCH_PP_CONTROL;
de842eff 245 stat_reg = PCH_PP_STATUS;
2a1292fd
CW
246 } else {
247 ctl_reg = PP_CONTROL;
de842eff 248 stat_reg = PP_STATUS;
2a1292fd
CW
249 }
250
2a1292fd 251 I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
de842eff
KP
252 if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
253 DRM_ERROR("timed out waiting for panel to power off\n");
2a1292fd 254
7dec0606
DV
255 I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN);
256 POSTING_READ(lvds_encoder->reg);
79e53945
JB
257}
258
d26a5b6e
VS
259static void gmch_disable_lvds(struct intel_encoder *encoder)
260{
261 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
262 struct intel_connector *intel_connector =
263 &lvds_encoder->attached_connector->base;
264
265 intel_panel_disable_backlight(intel_connector);
266
267 intel_disable_lvds(encoder);
268}
269
270static void pch_disable_lvds(struct intel_encoder *encoder)
271{
272 struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base);
273 struct intel_connector *intel_connector =
274 &lvds_encoder->attached_connector->base;
275
276 intel_panel_disable_backlight(intel_connector);
277}
278
279static void pch_post_disable_lvds(struct intel_encoder *encoder)
280{
281 intel_disable_lvds(encoder);
282}
283
c19de8eb
DL
284static enum drm_mode_status
285intel_lvds_mode_valid(struct drm_connector *connector,
286 struct drm_display_mode *mode)
79e53945 287{
dd06f90e
JN
288 struct intel_connector *intel_connector = to_intel_connector(connector);
289 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
7f7b58cc 290 int max_pixclk = to_i915(connector->dev)->max_dotclk_freq;
79e53945 291
788319d4
CW
292 if (mode->hdisplay > fixed_mode->hdisplay)
293 return MODE_PANEL;
294 if (mode->vdisplay > fixed_mode->vdisplay)
295 return MODE_PANEL;
7f7b58cc
MK
296 if (fixed_mode->clock > max_pixclk)
297 return MODE_CLOCK_HIGH;
79e53945
JB
298
299 return MODE_OK;
300}
301
7ae89233 302static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder,
5cec258b 303 struct intel_crtc_state *pipe_config)
79e53945 304{
7ae89233 305 struct drm_device *dev = intel_encoder->base.dev;
7ae89233
DV
306 struct intel_lvds_encoder *lvds_encoder =
307 to_lvds_encoder(&intel_encoder->base);
4d891523
JN
308 struct intel_connector *intel_connector =
309 &lvds_encoder->attached_connector->base;
2d112de7 310 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
d21bd67b 311 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
4e53c2e0 312 unsigned int lvds_bpp;
79e53945
JB
313
314 /* Should never happen!! */
a6c45cf0 315 if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
1ae8c0a5 316 DRM_ERROR("Can't support LVDS on pipe A\n");
79e53945
JB
317 return false;
318 }
319
1f835a77 320 if (lvds_encoder->a3_power == LVDS_A3_POWER_UP)
4e53c2e0
DV
321 lvds_bpp = 8*3;
322 else
323 lvds_bpp = 6*3;
324
e29c22c0 325 if (lvds_bpp != pipe_config->pipe_bpp && !pipe_config->bw_constrained) {
4e53c2e0
DV
326 DRM_DEBUG_KMS("forcing display bpp (was %d) to LVDS (%d)\n",
327 pipe_config->pipe_bpp, lvds_bpp);
328 pipe_config->pipe_bpp = lvds_bpp;
329 }
d8b32247 330
79e53945 331 /*
71677043 332 * We have timings from the BIOS for the panel, put them in
79e53945
JB
333 * to the adjusted mode. The CRTC will be set up for this mode,
334 * with the panel scaling set up to source from the H/VDisplay
335 * of the original mode.
336 */
4d891523 337 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
dd06f90e 338 adjusted_mode);
1d8e1c75
CW
339
340 if (HAS_PCH_SPLIT(dev)) {
5bfe2ac0
DV
341 pipe_config->has_pch_encoder = true;
342
b074cec8
JB
343 intel_pch_panel_fitting(intel_crtc, pipe_config,
344 intel_connector->panel.fitting_mode);
2dd24552
JB
345 } else {
346 intel_gmch_panel_fitting(intel_crtc, pipe_config,
347 intel_connector->panel.fitting_mode);
79e53945 348
21d8a475 349 }
f9bef081 350
79e53945
JB
351 /*
352 * XXX: It would be nice to support lower refresh rates on the
353 * panels to reduce power consumption, and perhaps match the
354 * user's requested refresh rate.
355 */
356
357 return true;
358}
359
79e53945
JB
360/**
361 * Detect the LVDS connection.
362 *
b42d4c5c
JB
363 * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
364 * connected and closed means disconnected. We also send hotplug events as
365 * needed, using lid status notification from the input layer.
79e53945 366 */
7b334fcb 367static enum drm_connector_status
930a9e28 368intel_lvds_detect(struct drm_connector *connector, bool force)
79e53945 369{
7b9c5abe 370 struct drm_device *dev = connector->dev;
6ee3b5a1 371 enum drm_connector_status status;
b42d4c5c 372
164c8598 373 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 374 connector->base.id, connector->name);
164c8598 375
fe16d949
CW
376 status = intel_panel_detect(dev);
377 if (status != connector_status_unknown)
378 return status;
01fe9dbd 379
6ee3b5a1 380 return connector_status_connected;
79e53945
JB
381}
382
383/**
384 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
385 */
386static int intel_lvds_get_modes(struct drm_connector *connector)
387{
62165e0d 388 struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector);
79e53945 389 struct drm_device *dev = connector->dev;
788319d4 390 struct drm_display_mode *mode;
79e53945 391
9cd300e0 392 /* use cached edid if we have one */
2aa4f099 393 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
9cd300e0 394 return drm_add_edid_modes(connector, lvds_connector->base.edid);
79e53945 395
dd06f90e 396 mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode);
311bd68e 397 if (mode == NULL)
788319d4 398 return 0;
79e53945 399
788319d4
CW
400 drm_mode_probed_add(connector, mode);
401 return 1;
79e53945
JB
402}
403
0544edfd
TB
404static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
405{
bc0daf48 406 DRM_INFO("Skipping forced modeset for %s\n", id->ident);
0544edfd
TB
407 return 1;
408}
409
410/* The GPU hangs up on these systems if modeset is performed on LID open */
411static const struct dmi_system_id intel_no_modeset_on_lid[] = {
412 {
413 .callback = intel_no_modeset_on_lid_dmi_callback,
414 .ident = "Toshiba Tecra A11",
415 .matches = {
416 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
417 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
418 },
419 },
420
421 { } /* terminating entry */
422};
423
c9354c85 424/*
b8efb17b
ZR
425 * Lid events. Note the use of 'modeset':
426 * - we set it to MODESET_ON_LID_OPEN on lid close,
427 * and set it to MODESET_DONE on open
c9354c85 428 * - we use it as a "only once" bit (ie we ignore
b8efb17b
ZR
429 * duplicate events where it was already properly set)
430 * - the suspend/resume paths will set it to
431 * MODESET_SUSPENDED and ignore the lid open event,
432 * because they restore the mode ("lid open").
c9354c85 433 */
c1c7af60
JB
434static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
435 void *unused)
436{
db1740a0
JN
437 struct intel_lvds_connector *lvds_connector =
438 container_of(nb, struct intel_lvds_connector, lid_notifier);
439 struct drm_connector *connector = &lvds_connector->base.base;
440 struct drm_device *dev = connector->dev;
441 struct drm_i915_private *dev_priv = dev->dev_private;
c1c7af60 442
2fb4e61d
AW
443 if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
444 return NOTIFY_OK;
445
b8efb17b
ZR
446 mutex_lock(&dev_priv->modeset_restore_lock);
447 if (dev_priv->modeset_restore == MODESET_SUSPENDED)
448 goto exit;
a2565377
ZY
449 /*
450 * check and update the status of LVDS connector after receiving
451 * the LID nofication event.
452 */
db1740a0 453 connector->status = connector->funcs->detect(connector, false);
7b334fcb 454
0544edfd
TB
455 /* Don't force modeset on machines where it causes a GPU lockup */
456 if (dmi_check_system(intel_no_modeset_on_lid))
b8efb17b 457 goto exit;
c9354c85 458 if (!acpi_lid_open()) {
b8efb17b
ZR
459 /* do modeset on next lid open event */
460 dev_priv->modeset_restore = MODESET_ON_LID_OPEN;
461 goto exit;
06891e27 462 }
c1c7af60 463
b8efb17b
ZR
464 if (dev_priv->modeset_restore == MODESET_DONE)
465 goto exit;
c9354c85 466
5be19d91
DV
467 /*
468 * Some old platform's BIOS love to wreak havoc while the lid is closed.
469 * We try to detect this here and undo any damage. The split for PCH
470 * platforms is rather conservative and a bit arbitrary expect that on
471 * those platforms VGA disabling requires actual legacy VGA I/O access,
472 * and as part of the cleanup in the hw state restore we also redisable
473 * the vga plane.
474 */
475 if (!HAS_PCH_SPLIT(dev)) {
476 drm_modeset_lock_all(dev);
043e9bda 477 intel_display_resume(dev);
5be19d91
DV
478 drm_modeset_unlock_all(dev);
479 }
06324194 480
b8efb17b
ZR
481 dev_priv->modeset_restore = MODESET_DONE;
482
483exit:
484 mutex_unlock(&dev_priv->modeset_restore_lock);
c1c7af60
JB
485 return NOTIFY_OK;
486}
487
79e53945
JB
488/**
489 * intel_lvds_destroy - unregister and free LVDS structures
490 * @connector: connector to free
491 *
492 * Unregister the DDC bus for this connector then free the driver private
493 * structure.
494 */
495static void intel_lvds_destroy(struct drm_connector *connector)
496{
db1740a0
JN
497 struct intel_lvds_connector *lvds_connector =
498 to_lvds_connector(connector);
79e53945 499
db1740a0
JN
500 if (lvds_connector->lid_notifier.notifier_call)
501 acpi_lid_notifier_unregister(&lvds_connector->lid_notifier);
79e53945 502
9cd300e0
JN
503 if (!IS_ERR_OR_NULL(lvds_connector->base.edid))
504 kfree(lvds_connector->base.edid);
505
1d508706 506 intel_panel_fini(&lvds_connector->base.panel);
aaa6fd2a 507
79e53945
JB
508 drm_connector_cleanup(connector);
509 kfree(connector);
510}
511
335041ed
JB
512static int intel_lvds_set_property(struct drm_connector *connector,
513 struct drm_property *property,
514 uint64_t value)
515{
4d891523 516 struct intel_connector *intel_connector = to_intel_connector(connector);
3fbe18d6 517 struct drm_device *dev = connector->dev;
3fbe18d6 518
788319d4 519 if (property == dev->mode_config.scaling_mode_property) {
62165e0d 520 struct drm_crtc *crtc;
bb8a3560 521
53bd8389
JB
522 if (value == DRM_MODE_SCALE_NONE) {
523 DRM_DEBUG_KMS("no scaling not supported\n");
788319d4 524 return -EINVAL;
3fbe18d6 525 }
788319d4 526
4d891523 527 if (intel_connector->panel.fitting_mode == value) {
3fbe18d6
ZY
528 /* the LVDS scaling property is not changed */
529 return 0;
530 }
4d891523 531 intel_connector->panel.fitting_mode = value;
62165e0d
JN
532
533 crtc = intel_attached_encoder(connector)->base.crtc;
83d65738 534 if (crtc && crtc->state->enable) {
3fbe18d6
ZY
535 /*
536 * If the CRTC is enabled, the display will be changed
537 * according to the new panel fitting mode.
538 */
c0c36b94 539 intel_crtc_restore_mode(crtc);
3fbe18d6
ZY
540 }
541 }
542
335041ed
JB
543 return 0;
544}
545
79e53945
JB
546static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
547 .get_modes = intel_lvds_get_modes,
548 .mode_valid = intel_lvds_mode_valid,
df0e9248 549 .best_encoder = intel_best_encoder,
79e53945
JB
550};
551
552static const struct drm_connector_funcs intel_lvds_connector_funcs = {
4d688a2a 553 .dpms = drm_atomic_helper_connector_dpms,
79e53945
JB
554 .detect = intel_lvds_detect,
555 .fill_modes = drm_helper_probe_single_connector_modes,
335041ed 556 .set_property = intel_lvds_set_property,
2545e4a6 557 .atomic_get_property = intel_connector_atomic_get_property,
79e53945 558 .destroy = intel_lvds_destroy,
c6f95f27 559 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 560 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
79e53945
JB
561};
562
79e53945 563static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
ea5b213a 564 .destroy = intel_encoder_destroy,
79e53945
JB
565};
566
bbe1c274 567static int intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
425d244c 568{
bc0daf48 569 DRM_INFO("Skipping LVDS initialization for %s\n", id->ident);
425d244c
JW
570 return 1;
571}
79e53945 572
425d244c 573/* These systems claim to have LVDS, but really don't */
93c05f22 574static const struct dmi_system_id intel_no_lvds[] = {
425d244c
JW
575 {
576 .callback = intel_no_lvds_dmi_callback,
577 .ident = "Apple Mac Mini (Core series)",
578 .matches = {
98acd46f 579 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
425d244c
JW
580 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
581 },
582 },
583 {
584 .callback = intel_no_lvds_dmi_callback,
585 .ident = "Apple Mac Mini (Core 2 series)",
586 .matches = {
98acd46f 587 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
425d244c
JW
588 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
589 },
590 },
591 {
592 .callback = intel_no_lvds_dmi_callback,
593 .ident = "MSI IM-945GSE-A",
594 .matches = {
595 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
596 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
597 },
598 },
599 {
600 .callback = intel_no_lvds_dmi_callback,
601 .ident = "Dell Studio Hybrid",
602 .matches = {
603 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
604 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
605 },
606 },
70aa96ca
JW
607 {
608 .callback = intel_no_lvds_dmi_callback,
b066254f
PC
609 .ident = "Dell OptiPlex FX170",
610 .matches = {
611 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
612 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
613 },
614 },
615 {
616 .callback = intel_no_lvds_dmi_callback,
70aa96ca
JW
617 .ident = "AOpen Mini PC",
618 .matches = {
619 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
620 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
621 },
622 },
ed8c754b
TV
623 {
624 .callback = intel_no_lvds_dmi_callback,
625 .ident = "AOpen Mini PC MP915",
626 .matches = {
627 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
628 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
629 },
630 },
22ab70d3
KP
631 {
632 .callback = intel_no_lvds_dmi_callback,
633 .ident = "AOpen i915GMm-HFS",
634 .matches = {
635 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
636 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
637 },
638 },
e57b6886
DV
639 {
640 .callback = intel_no_lvds_dmi_callback,
641 .ident = "AOpen i45GMx-I",
642 .matches = {
643 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
644 DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
645 },
646 },
fa0864b2
MC
647 {
648 .callback = intel_no_lvds_dmi_callback,
649 .ident = "Aopen i945GTt-VFA",
650 .matches = {
651 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
652 },
653 },
9875557e
SB
654 {
655 .callback = intel_no_lvds_dmi_callback,
656 .ident = "Clientron U800",
657 .matches = {
658 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
659 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
660 },
661 },
6a574b5b 662 {
44306ab3
JS
663 .callback = intel_no_lvds_dmi_callback,
664 .ident = "Clientron E830",
665 .matches = {
666 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
667 DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
668 },
669 },
670 {
6a574b5b
HG
671 .callback = intel_no_lvds_dmi_callback,
672 .ident = "Asus EeeBox PC EB1007",
673 .matches = {
674 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
675 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
676 },
677 },
0999bbe0
AJ
678 {
679 .callback = intel_no_lvds_dmi_callback,
680 .ident = "Asus AT5NM10T-I",
681 .matches = {
682 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
683 DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
684 },
685 },
33471119
JBG
686 {
687 .callback = intel_no_lvds_dmi_callback,
45a211d7 688 .ident = "Hewlett-Packard HP t5740",
33471119
JBG
689 .matches = {
690 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
45a211d7 691 DMI_MATCH(DMI_PRODUCT_NAME, " t5740"),
33471119
JBG
692 },
693 },
f5b8a7ed
MG
694 {
695 .callback = intel_no_lvds_dmi_callback,
696 .ident = "Hewlett-Packard t5745",
697 .matches = {
698 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
62004978 699 DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"),
f5b8a7ed
MG
700 },
701 },
702 {
703 .callback = intel_no_lvds_dmi_callback,
704 .ident = "Hewlett-Packard st5747",
705 .matches = {
706 DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
62004978 707 DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"),
f5b8a7ed
MG
708 },
709 },
97effadb
AA
710 {
711 .callback = intel_no_lvds_dmi_callback,
712 .ident = "MSI Wind Box DC500",
713 .matches = {
714 DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
715 DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
716 },
717 },
a51d4ed0
CW
718 {
719 .callback = intel_no_lvds_dmi_callback,
720 .ident = "Gigabyte GA-D525TUD",
721 .matches = {
722 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
723 DMI_MATCH(DMI_BOARD_NAME, "D525TUD"),
724 },
725 },
c31407a3
CW
726 {
727 .callback = intel_no_lvds_dmi_callback,
728 .ident = "Supermicro X7SPA-H",
729 .matches = {
730 DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"),
731 DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"),
732 },
733 },
9e9dd0e8
CL
734 {
735 .callback = intel_no_lvds_dmi_callback,
736 .ident = "Fujitsu Esprimo Q900",
737 .matches = {
738 DMI_MATCH(DMI_SYS_VENDOR, "FUJITSU"),
739 DMI_MATCH(DMI_PRODUCT_NAME, "ESPRIMO Q900"),
740 },
741 },
645378d8
RP
742 {
743 .callback = intel_no_lvds_dmi_callback,
744 .ident = "Intel D410PT",
745 .matches = {
746 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
747 DMI_MATCH(DMI_BOARD_NAME, "D410PT"),
748 },
749 },
750 {
751 .callback = intel_no_lvds_dmi_callback,
752 .ident = "Intel D425KT",
753 .matches = {
754 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
755 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D425KT"),
756 },
757 },
e5614f0c
CW
758 {
759 .callback = intel_no_lvds_dmi_callback,
760 .ident = "Intel D510MO",
761 .matches = {
762 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
763 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D510MO"),
764 },
765 },
dcf6d294
JN
766 {
767 .callback = intel_no_lvds_dmi_callback,
768 .ident = "Intel D525MW",
769 .matches = {
770 DMI_MATCH(DMI_BOARD_VENDOR, "Intel"),
771 DMI_EXACT_MATCH(DMI_BOARD_NAME, "D525MW"),
772 },
773 },
425d244c
JW
774
775 { } /* terminating entry */
776};
79e53945 777
1974cad0
DV
778static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
779{
780 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
781 return 1;
782}
783
784static const struct dmi_system_id intel_dual_link_lvds[] = {
785 {
786 .callback = intel_dual_link_lvds_callback,
3916e3fd
LW
787 .ident = "Apple MacBook Pro 15\" (2010)",
788 .matches = {
789 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
790 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro6,2"),
791 },
792 },
793 {
794 .callback = intel_dual_link_lvds_callback,
795 .ident = "Apple MacBook Pro 15\" (2011)",
1974cad0
DV
796 .matches = {
797 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
798 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
799 },
800 },
3916e3fd
LW
801 {
802 .callback = intel_dual_link_lvds_callback,
803 .ident = "Apple MacBook Pro 15\" (2012)",
804 .matches = {
805 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
806 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro9,1"),
807 },
808 },
1974cad0
DV
809 { } /* terminating entry */
810};
811
812bool intel_is_dual_link_lvds(struct drm_device *dev)
13c7d870
DV
813{
814 struct intel_encoder *encoder;
815 struct intel_lvds_encoder *lvds_encoder;
816
b2784e15 817 for_each_intel_encoder(dev, encoder) {
13c7d870
DV
818 if (encoder->type == INTEL_OUTPUT_LVDS) {
819 lvds_encoder = to_lvds_encoder(&encoder->base);
820
821 return lvds_encoder->is_dual_link;
822 }
823 }
824
825 return false;
826}
827
7dec0606 828static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder)
1974cad0 829{
7dec0606 830 struct drm_device *dev = lvds_encoder->base.base.dev;
1974cad0
DV
831 unsigned int val;
832 struct drm_i915_private *dev_priv = dev->dev_private;
1974cad0
DV
833
834 /* use the module option value if specified */
d330a953
JN
835 if (i915.lvds_channel_mode > 0)
836 return i915.lvds_channel_mode == 2;
1974cad0 837
6f317cfe
LW
838 /* single channel LVDS is limited to 112 MHz */
839 if (lvds_encoder->attached_connector->base.panel.fixed_mode->clock
840 > 112999)
841 return true;
842
1974cad0
DV
843 if (dmi_check_system(intel_dual_link_lvds))
844 return true;
845
13c7d870
DV
846 /* BIOS should set the proper LVDS register value at boot, but
847 * in reality, it doesn't set the value when the lid is closed;
848 * we need to check "the value to be set" in VBT when LVDS
849 * register is uninitialized.
850 */
7dec0606 851 val = I915_READ(lvds_encoder->reg);
13c7d870 852 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
41aa3448 853 val = dev_priv->vbt.bios_lvds_val;
13c7d870 854
1974cad0
DV
855 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
856}
857
f3cfcba6
CW
858static bool intel_lvds_supported(struct drm_device *dev)
859{
860 /* With the introduction of the PCH we gained a dedicated
861 * LVDS presence pin, use it. */
311e359c 862 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
f3cfcba6
CW
863 return true;
864
865 /* Otherwise LVDS was only attached to mobile products,
866 * except for the inglorious 830gm */
311e359c
PZ
867 if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev))
868 return true;
869
870 return false;
f3cfcba6
CW
871}
872
79e53945
JB
873/**
874 * intel_lvds_init - setup LVDS connectors on this device
875 * @dev: drm device
876 *
877 * Create the connector, register the LVDS DDC bus, and try to figure out what
878 * modes we can display on the LVDS panel (if present).
879 */
c9093354 880void intel_lvds_init(struct drm_device *dev)
79e53945
JB
881{
882 struct drm_i915_private *dev_priv = dev->dev_private;
29b99b48 883 struct intel_lvds_encoder *lvds_encoder;
21d40d37 884 struct intel_encoder *intel_encoder;
c7362c4d 885 struct intel_lvds_connector *lvds_connector;
bb8a3560 886 struct intel_connector *intel_connector;
79e53945
JB
887 struct drm_connector *connector;
888 struct drm_encoder *encoder;
889 struct drm_display_mode *scan; /* *modes, *bios_mode; */
dd06f90e 890 struct drm_display_mode *fixed_mode = NULL;
4b6ed685 891 struct drm_display_mode *downclock_mode = NULL;
9cd300e0 892 struct edid *edid;
79e53945 893 struct drm_crtc *crtc;
f0f59a00 894 i915_reg_t lvds_reg;
79e53945 895 u32 lvds;
270eea0f
CW
896 int pipe;
897 u8 pin;
79e53945 898
b0616c53
DV
899 /*
900 * Unlock registers and just leave them unlocked. Do this before
901 * checking quirk lists to avoid bogus WARNINGs.
902 */
903 if (HAS_PCH_SPLIT(dev)) {
904 I915_WRITE(PCH_PP_CONTROL,
905 I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
c5796b71 906 } else if (INTEL_INFO(dev_priv)->gen < 5) {
b0616c53
DV
907 I915_WRITE(PP_CONTROL,
908 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
909 }
f3cfcba6 910 if (!intel_lvds_supported(dev))
c9093354 911 return;
f3cfcba6 912
425d244c
JW
913 /* Skip init on machines we know falsely report LVDS */
914 if (dmi_check_system(intel_no_lvds))
c9093354 915 return;
565dcd46 916
d0669d00
VS
917 if (HAS_PCH_SPLIT(dev))
918 lvds_reg = PCH_LVDS;
919 else
920 lvds_reg = LVDS;
921
922 lvds = I915_READ(lvds_reg);
923
c619eed4 924 if (HAS_PCH_SPLIT(dev)) {
d0669d00 925 if ((lvds & LVDS_DETECTED) == 0)
c9093354 926 return;
6aa23e65 927 if (dev_priv->vbt.edp.support) {
28c97730 928 DRM_DEBUG_KMS("disable LVDS for eDP support\n");
c9093354 929 return;
32f9d658 930 }
541998a1
ZW
931 }
932
eebaed64 933 pin = GMBUS_PIN_PANEL;
5a69d13d 934 if (!intel_bios_is_lvds_present(dev_priv, &pin)) {
d0669d00 935 if ((lvds & LVDS_PORT_EN) == 0) {
eebaed64
CW
936 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
937 return;
938 }
939 DRM_DEBUG_KMS("LVDS is not present in VBT, but enabled anyway\n");
940 }
941
96d12cbd
ID
942 /* Set the Panel Power On/Off timings if uninitialized. */
943 if (INTEL_INFO(dev_priv)->gen < 5 &&
944 I915_READ(PP_ON_DELAYS) == 0 && I915_READ(PP_OFF_DELAYS) == 0) {
945 /* Set T2 to 40ms and T5 to 200ms */
946 I915_WRITE(PP_ON_DELAYS, 0x019007d0);
947
948 /* Set T3 to 35ms and Tx to 200ms */
949 I915_WRITE(PP_OFF_DELAYS, 0x015e07d0);
950
951 DRM_DEBUG_KMS("Panel power timings uninitialized, setting defaults\n");
952 }
953
b14c5679 954 lvds_encoder = kzalloc(sizeof(*lvds_encoder), GFP_KERNEL);
29b99b48 955 if (!lvds_encoder)
c9093354 956 return;
79e53945 957
b14c5679 958 lvds_connector = kzalloc(sizeof(*lvds_connector), GFP_KERNEL);
c7362c4d 959 if (!lvds_connector) {
29b99b48 960 kfree(lvds_encoder);
c9093354 961 return;
bb8a3560
ZW
962 }
963
9bdbd0b9
ACO
964 if (intel_connector_init(&lvds_connector->base) < 0) {
965 kfree(lvds_connector);
966 kfree(lvds_encoder);
967 return;
968 }
969
62165e0d
JN
970 lvds_encoder->attached_connector = lvds_connector;
971
29b99b48 972 intel_encoder = &lvds_encoder->base;
4ef69c7a 973 encoder = &intel_encoder->base;
c7362c4d 974 intel_connector = &lvds_connector->base;
ea5b213a 975 connector = &intel_connector->base;
bb8a3560 976 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
79e53945
JB
977 DRM_MODE_CONNECTOR_LVDS);
978
4ef69c7a 979 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
13a3d91f 980 DRM_MODE_ENCODER_LVDS, NULL);
79e53945 981
c22834ec 982 intel_encoder->enable = intel_enable_lvds;
f6736a1a 983 intel_encoder->pre_enable = intel_pre_enable_lvds;
7ae89233 984 intel_encoder->compute_config = intel_lvds_compute_config;
d26a5b6e
VS
985 if (HAS_PCH_SPLIT(dev_priv)) {
986 intel_encoder->disable = pch_disable_lvds;
987 intel_encoder->post_disable = pch_post_disable_lvds;
988 } else {
989 intel_encoder->disable = gmch_disable_lvds;
990 }
b1dc332c 991 intel_encoder->get_hw_state = intel_lvds_get_hw_state;
045ac3b5 992 intel_encoder->get_config = intel_lvds_get_config;
b1dc332c 993 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 994 intel_connector->unregister = intel_connector_unregister;
c22834ec 995
df0e9248 996 intel_connector_attach_encoder(intel_connector, intel_encoder);
21d40d37 997 intel_encoder->type = INTEL_OUTPUT_LVDS;
79e53945 998
bc079e8b 999 intel_encoder->cloneable = 0;
27f8227b
JB
1000 if (HAS_PCH_SPLIT(dev))
1001 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
0b9f43a0
DV
1002 else if (IS_GEN4(dev))
1003 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
27f8227b
JB
1004 else
1005 intel_encoder->crtc_mask = (1 << 1);
1006
79e53945
JB
1007 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
1008 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
1009 connector->interlace_allowed = false;
1010 connector->doublescan_allowed = false;
1011
d0669d00 1012 lvds_encoder->reg = lvds_reg;
7dec0606 1013
3fbe18d6
ZY
1014 /* create the scaling mode property */
1015 drm_mode_create_scaling_mode_property(dev);
662595df 1016 drm_object_attach_property(&connector->base,
3fbe18d6 1017 dev->mode_config.scaling_mode_property,
dd1ea37d 1018 DRM_MODE_SCALE_ASPECT);
4d891523 1019 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
79e53945
JB
1020 /*
1021 * LVDS discovery:
1022 * 1) check for EDID on DDC
1023 * 2) check for VBT data
1024 * 3) check to see if LVDS is already on
1025 * if none of the above, no panel
1026 * 4) make sure lid is open
1027 * if closed, act like it's not there for now
1028 */
1029
79e53945
JB
1030 /*
1031 * Attempt to get the fixed panel mode from DDC. Assume that the
1032 * preferred mode is the right one.
1033 */
4da98541 1034 mutex_lock(&dev->mode_config.mutex);
4eddaeec
LW
1035 if (vga_switcheroo_handler_flags() & VGA_SWITCHEROO_CAN_SWITCH_DDC)
1036 edid = drm_get_edid_switcheroo(connector,
1037 intel_gmbus_get_adapter(dev_priv, pin));
1038 else
1039 edid = drm_get_edid(connector,
1040 intel_gmbus_get_adapter(dev_priv, pin));
9cd300e0
JN
1041 if (edid) {
1042 if (drm_add_edid_modes(connector, edid)) {
3f8ff0e7 1043 drm_mode_connector_update_edid_property(connector,
9cd300e0 1044 edid);
3f8ff0e7 1045 } else {
9cd300e0
JN
1046 kfree(edid);
1047 edid = ERR_PTR(-EINVAL);
3f8ff0e7 1048 }
9cd300e0
JN
1049 } else {
1050 edid = ERR_PTR(-ENOENT);
3f8ff0e7 1051 }
9cd300e0
JN
1052 lvds_connector->base.edid = edid;
1053
1054 if (IS_ERR_OR_NULL(edid)) {
788319d4
CW
1055 /* Didn't get an EDID, so
1056 * Set wide sync ranges so we get all modes
1057 * handed to valid_mode for checking
1058 */
1059 connector->display_info.min_vfreq = 0;
1060 connector->display_info.max_vfreq = 200;
1061 connector->display_info.min_hfreq = 0;
1062 connector->display_info.max_hfreq = 200;
1063 }
79e53945
JB
1064
1065 list_for_each_entry(scan, &connector->probed_modes, head) {
79e53945 1066 if (scan->type & DRM_MODE_TYPE_PREFERRED) {
6a9d51b7
CW
1067 DRM_DEBUG_KMS("using preferred mode from EDID: ");
1068 drm_mode_debug_printmodeline(scan);
1069
dd06f90e 1070 fixed_mode = drm_mode_duplicate(dev, scan);
c329a4ec 1071 if (fixed_mode)
6a9d51b7 1072 goto out;
79e53945 1073 }
79e53945
JB
1074 }
1075
1076 /* Failed to get EDID, what about VBT? */
41aa3448 1077 if (dev_priv->vbt.lfp_lvds_vbt_mode) {
6a9d51b7 1078 DRM_DEBUG_KMS("using mode from VBT: ");
41aa3448 1079 drm_mode_debug_printmodeline(dev_priv->vbt.lfp_lvds_vbt_mode);
6a9d51b7 1080
41aa3448 1081 fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
dd06f90e
JN
1082 if (fixed_mode) {
1083 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
e285f3cd
JB
1084 goto out;
1085 }
79e53945
JB
1086 }
1087
1088 /*
1089 * If we didn't get EDID, try checking if the panel is already turned
1090 * on. If so, assume that whatever is currently programmed is the
1091 * correct mode.
1092 */
541998a1 1093
f2b115e6 1094 /* Ironlake: FIXME if still fail, not try pipe mode now */
c619eed4 1095 if (HAS_PCH_SPLIT(dev))
541998a1
ZW
1096 goto failed;
1097
79e53945 1098 pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
f875c15a 1099 crtc = intel_get_crtc_for_pipe(dev, pipe);
79e53945
JB
1100
1101 if (crtc && (lvds & LVDS_PORT_EN)) {
dd06f90e
JN
1102 fixed_mode = intel_crtc_mode_get(dev, crtc);
1103 if (fixed_mode) {
6a9d51b7
CW
1104 DRM_DEBUG_KMS("using current (BIOS) mode: ");
1105 drm_mode_debug_printmodeline(fixed_mode);
dd06f90e 1106 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
565dcd46 1107 goto out;
79e53945
JB
1108 }
1109 }
1110
1111 /* If we still don't have a mode after all that, give up. */
dd06f90e 1112 if (!fixed_mode)
79e53945
JB
1113 goto failed;
1114
79e53945 1115out:
4da98541
DV
1116 mutex_unlock(&dev->mode_config.mutex);
1117
6f317cfe
LW
1118 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
1119
7dec0606 1120 lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder);
13c7d870
DV
1121 DRM_DEBUG_KMS("detected %s-link lvds configuration\n",
1122 lvds_encoder->is_dual_link ? "dual" : "single");
1123
af9b9c19 1124 lvds_encoder->a3_power = lvds & LVDS_A3_POWER_MASK;
1f835a77 1125
db1740a0
JN
1126 lvds_connector->lid_notifier.notifier_call = intel_lid_notify;
1127 if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) {
28c97730 1128 DRM_DEBUG_KMS("lid notifier registration failed\n");
db1740a0 1129 lvds_connector->lid_notifier.notifier_call = NULL;
c1c7af60 1130 }
34ea3d38 1131 drm_connector_register(connector);
aaa6fd2a 1132
6517d273 1133 intel_panel_setup_backlight(connector, INVALID_PIPE);
aaa6fd2a 1134
c9093354 1135 return;
79e53945
JB
1136
1137failed:
4da98541
DV
1138 mutex_unlock(&dev->mode_config.mutex);
1139
8a4c47f3 1140 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
79e53945 1141 drm_connector_cleanup(connector);
1991bdfa 1142 drm_encoder_cleanup(encoder);
29b99b48 1143 kfree(lvds_encoder);
c7362c4d 1144 kfree(lvds_connector);
c9093354 1145 return;
79e53945 1146}
This page took 0.56226 seconds and 5 git commands to generate.