drm/i915/bdw: Enable execlists by default where supported
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_pm.c
CommitLineData
85208be0
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
2b4e57bd 28#include <linux/cpufreq.h>
85208be0
ED
29#include "i915_drv.h"
30#include "intel_drv.h"
eb48eb00
DV
31#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
85208be0 33
dc39fff7
BW
34/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
da2078cd
DL
55static void gen9_init_clock_gating(struct drm_device *dev)
56{
acd5c346
DL
57 struct drm_i915_private *dev_priv = dev->dev_private;
58
59 /*
60 * WaDisableSDEUnitClockGating:skl
61 * This seems to be a pre-production w/a.
62 */
63 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
64 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
91e41d16 65
3ca5da43
DL
66 /*
67 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
68 * This is a pre-production w/a.
69 */
70 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
71 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
72 ~GEN9_DG_MIRROR_FIX_ENABLE);
73
91e41d16
DL
74 /* Wa4x4STCOptimizationDisable:skl */
75 I915_WRITE(CACHE_MODE_1,
76 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
da2078cd
DL
77}
78
85208be0 79
c921aba8
DV
80static void i915_pineview_get_mem_freq(struct drm_device *dev)
81{
50227e1c 82 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
83 u32 tmp;
84
85 tmp = I915_READ(CLKCFG);
86
87 switch (tmp & CLKCFG_FSB_MASK) {
88 case CLKCFG_FSB_533:
89 dev_priv->fsb_freq = 533; /* 133*4 */
90 break;
91 case CLKCFG_FSB_800:
92 dev_priv->fsb_freq = 800; /* 200*4 */
93 break;
94 case CLKCFG_FSB_667:
95 dev_priv->fsb_freq = 667; /* 167*4 */
96 break;
97 case CLKCFG_FSB_400:
98 dev_priv->fsb_freq = 400; /* 100*4 */
99 break;
100 }
101
102 switch (tmp & CLKCFG_MEM_MASK) {
103 case CLKCFG_MEM_533:
104 dev_priv->mem_freq = 533;
105 break;
106 case CLKCFG_MEM_667:
107 dev_priv->mem_freq = 667;
108 break;
109 case CLKCFG_MEM_800:
110 dev_priv->mem_freq = 800;
111 break;
112 }
113
114 /* detect pineview DDR3 setting */
115 tmp = I915_READ(CSHRDDR3CTL);
116 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
117}
118
119static void i915_ironlake_get_mem_freq(struct drm_device *dev)
120{
50227e1c 121 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
122 u16 ddrpll, csipll;
123
124 ddrpll = I915_READ16(DDRMPLL1);
125 csipll = I915_READ16(CSIPLL0);
126
127 switch (ddrpll & 0xff) {
128 case 0xc:
129 dev_priv->mem_freq = 800;
130 break;
131 case 0x10:
132 dev_priv->mem_freq = 1066;
133 break;
134 case 0x14:
135 dev_priv->mem_freq = 1333;
136 break;
137 case 0x18:
138 dev_priv->mem_freq = 1600;
139 break;
140 default:
141 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
142 ddrpll & 0xff);
143 dev_priv->mem_freq = 0;
144 break;
145 }
146
20e4d407 147 dev_priv->ips.r_t = dev_priv->mem_freq;
c921aba8
DV
148
149 switch (csipll & 0x3ff) {
150 case 0x00c:
151 dev_priv->fsb_freq = 3200;
152 break;
153 case 0x00e:
154 dev_priv->fsb_freq = 3733;
155 break;
156 case 0x010:
157 dev_priv->fsb_freq = 4266;
158 break;
159 case 0x012:
160 dev_priv->fsb_freq = 4800;
161 break;
162 case 0x014:
163 dev_priv->fsb_freq = 5333;
164 break;
165 case 0x016:
166 dev_priv->fsb_freq = 5866;
167 break;
168 case 0x018:
169 dev_priv->fsb_freq = 6400;
170 break;
171 default:
172 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
173 csipll & 0x3ff);
174 dev_priv->fsb_freq = 0;
175 break;
176 }
177
178 if (dev_priv->fsb_freq == 3200) {
20e4d407 179 dev_priv->ips.c_m = 0;
c921aba8 180 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
20e4d407 181 dev_priv->ips.c_m = 1;
c921aba8 182 } else {
20e4d407 183 dev_priv->ips.c_m = 2;
c921aba8
DV
184 }
185}
186
b445e3b0
ED
187static const struct cxsr_latency cxsr_latency_table[] = {
188 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
189 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
190 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
191 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
192 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
193
194 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
195 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
196 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
197 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
198 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
199
200 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
201 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
202 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
203 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
204 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
205
206 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
207 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
208 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
209 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
210 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
211
212 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
213 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
214 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
215 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
216 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
217
218 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
219 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
220 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
221 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
222 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
223};
224
63c62275 225static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
b445e3b0
ED
226 int is_ddr3,
227 int fsb,
228 int mem)
229{
230 const struct cxsr_latency *latency;
231 int i;
232
233 if (fsb == 0 || mem == 0)
234 return NULL;
235
236 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
237 latency = &cxsr_latency_table[i];
238 if (is_desktop == latency->is_desktop &&
239 is_ddr3 == latency->is_ddr3 &&
240 fsb == latency->fsb_freq && mem == latency->mem_freq)
241 return latency;
242 }
243
244 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
245
246 return NULL;
247}
248
5209b1f4 249void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
b445e3b0 250{
5209b1f4
ID
251 struct drm_device *dev = dev_priv->dev;
252 u32 val;
b445e3b0 253
5209b1f4
ID
254 if (IS_VALLEYVIEW(dev)) {
255 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
256 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
257 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
258 } else if (IS_PINEVIEW(dev)) {
259 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
260 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
261 I915_WRITE(DSPFW3, val);
262 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
263 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
264 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
265 I915_WRITE(FW_BLC_SELF, val);
266 } else if (IS_I915GM(dev)) {
267 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
268 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
269 I915_WRITE(INSTPM, val);
270 } else {
271 return;
272 }
b445e3b0 273
5209b1f4
ID
274 DRM_DEBUG_KMS("memory self-refresh is %s\n",
275 enable ? "enabled" : "disabled");
b445e3b0
ED
276}
277
278/*
279 * Latency for FIFO fetches is dependent on several factors:
280 * - memory configuration (speed, channels)
281 * - chipset
282 * - current MCH state
283 * It can be fairly high in some situations, so here we assume a fairly
284 * pessimal value. It's a tradeoff between extra memory fetches (if we
285 * set this value too high, the FIFO will fetch frequently to stay full)
286 * and power consumption (set it too low to save power and we might see
287 * FIFO underruns and display "flicker").
288 *
289 * A value of 5us seems to be a good balance; safe for very low end
290 * platforms but not overly aggressive on lower latency configs.
291 */
5aef6003 292static const int pessimal_latency_ns = 5000;
b445e3b0 293
1fa61106 294static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
295{
296 struct drm_i915_private *dev_priv = dev->dev_private;
297 uint32_t dsparb = I915_READ(DSPARB);
298 int size;
299
300 size = dsparb & 0x7f;
301 if (plane)
302 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
303
304 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
305 plane ? "B" : "A", size);
306
307 return size;
308}
309
feb56b93 310static int i830_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
311{
312 struct drm_i915_private *dev_priv = dev->dev_private;
313 uint32_t dsparb = I915_READ(DSPARB);
314 int size;
315
316 size = dsparb & 0x1ff;
317 if (plane)
318 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
319 size >>= 1; /* Convert to cachelines */
320
321 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
322 plane ? "B" : "A", size);
323
324 return size;
325}
326
1fa61106 327static int i845_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
328{
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 uint32_t dsparb = I915_READ(DSPARB);
331 int size;
332
333 size = dsparb & 0x7f;
334 size >>= 2; /* Convert to cachelines */
335
336 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
337 plane ? "B" : "A",
338 size);
339
340 return size;
341}
342
b445e3b0
ED
343/* Pineview has different values for various configs */
344static const struct intel_watermark_params pineview_display_wm = {
e0f0273e
VS
345 .fifo_size = PINEVIEW_DISPLAY_FIFO,
346 .max_wm = PINEVIEW_MAX_WM,
347 .default_wm = PINEVIEW_DFT_WM,
348 .guard_size = PINEVIEW_GUARD_WM,
349 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
350};
351static const struct intel_watermark_params pineview_display_hplloff_wm = {
e0f0273e
VS
352 .fifo_size = PINEVIEW_DISPLAY_FIFO,
353 .max_wm = PINEVIEW_MAX_WM,
354 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
355 .guard_size = PINEVIEW_GUARD_WM,
356 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
357};
358static const struct intel_watermark_params pineview_cursor_wm = {
e0f0273e
VS
359 .fifo_size = PINEVIEW_CURSOR_FIFO,
360 .max_wm = PINEVIEW_CURSOR_MAX_WM,
361 .default_wm = PINEVIEW_CURSOR_DFT_WM,
362 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
363 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
364};
365static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
e0f0273e
VS
366 .fifo_size = PINEVIEW_CURSOR_FIFO,
367 .max_wm = PINEVIEW_CURSOR_MAX_WM,
368 .default_wm = PINEVIEW_CURSOR_DFT_WM,
369 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
370 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
371};
372static const struct intel_watermark_params g4x_wm_info = {
e0f0273e
VS
373 .fifo_size = G4X_FIFO_SIZE,
374 .max_wm = G4X_MAX_WM,
375 .default_wm = G4X_MAX_WM,
376 .guard_size = 2,
377 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
378};
379static const struct intel_watermark_params g4x_cursor_wm_info = {
e0f0273e
VS
380 .fifo_size = I965_CURSOR_FIFO,
381 .max_wm = I965_CURSOR_MAX_WM,
382 .default_wm = I965_CURSOR_DFT_WM,
383 .guard_size = 2,
384 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
385};
386static const struct intel_watermark_params valleyview_wm_info = {
e0f0273e
VS
387 .fifo_size = VALLEYVIEW_FIFO_SIZE,
388 .max_wm = VALLEYVIEW_MAX_WM,
389 .default_wm = VALLEYVIEW_MAX_WM,
390 .guard_size = 2,
391 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
392};
393static const struct intel_watermark_params valleyview_cursor_wm_info = {
e0f0273e
VS
394 .fifo_size = I965_CURSOR_FIFO,
395 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
396 .default_wm = I965_CURSOR_DFT_WM,
397 .guard_size = 2,
398 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
399};
400static const struct intel_watermark_params i965_cursor_wm_info = {
e0f0273e
VS
401 .fifo_size = I965_CURSOR_FIFO,
402 .max_wm = I965_CURSOR_MAX_WM,
403 .default_wm = I965_CURSOR_DFT_WM,
404 .guard_size = 2,
405 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
406};
407static const struct intel_watermark_params i945_wm_info = {
e0f0273e
VS
408 .fifo_size = I945_FIFO_SIZE,
409 .max_wm = I915_MAX_WM,
410 .default_wm = 1,
411 .guard_size = 2,
412 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
413};
414static const struct intel_watermark_params i915_wm_info = {
e0f0273e
VS
415 .fifo_size = I915_FIFO_SIZE,
416 .max_wm = I915_MAX_WM,
417 .default_wm = 1,
418 .guard_size = 2,
419 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0 420};
9d539105 421static const struct intel_watermark_params i830_a_wm_info = {
e0f0273e
VS
422 .fifo_size = I855GM_FIFO_SIZE,
423 .max_wm = I915_MAX_WM,
424 .default_wm = 1,
425 .guard_size = 2,
426 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0 427};
9d539105
VS
428static const struct intel_watermark_params i830_bc_wm_info = {
429 .fifo_size = I855GM_FIFO_SIZE,
430 .max_wm = I915_MAX_WM/2,
431 .default_wm = 1,
432 .guard_size = 2,
433 .cacheline_size = I830_FIFO_LINE_SIZE,
434};
feb56b93 435static const struct intel_watermark_params i845_wm_info = {
e0f0273e
VS
436 .fifo_size = I830_FIFO_SIZE,
437 .max_wm = I915_MAX_WM,
438 .default_wm = 1,
439 .guard_size = 2,
440 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0
ED
441};
442
b445e3b0
ED
443/**
444 * intel_calculate_wm - calculate watermark level
445 * @clock_in_khz: pixel clock
446 * @wm: chip FIFO params
447 * @pixel_size: display pixel size
448 * @latency_ns: memory latency for the platform
449 *
450 * Calculate the watermark level (the level at which the display plane will
451 * start fetching from memory again). Each chip has a different display
452 * FIFO size and allocation, so the caller needs to figure that out and pass
453 * in the correct intel_watermark_params structure.
454 *
455 * As the pixel clock runs, the FIFO will be drained at a rate that depends
456 * on the pixel size. When it reaches the watermark level, it'll start
457 * fetching FIFO line sized based chunks from memory until the FIFO fills
458 * past the watermark point. If the FIFO drains completely, a FIFO underrun
459 * will occur, and a display engine hang could result.
460 */
461static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
462 const struct intel_watermark_params *wm,
463 int fifo_size,
464 int pixel_size,
465 unsigned long latency_ns)
466{
467 long entries_required, wm_size;
468
469 /*
470 * Note: we need to make sure we don't overflow for various clock &
471 * latency values.
472 * clocks go from a few thousand to several hundred thousand.
473 * latency is usually a few thousand
474 */
475 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
476 1000;
477 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
478
479 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
480
481 wm_size = fifo_size - (entries_required + wm->guard_size);
482
483 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
484
485 /* Don't promote wm_size to unsigned... */
486 if (wm_size > (long)wm->max_wm)
487 wm_size = wm->max_wm;
488 if (wm_size <= 0)
489 wm_size = wm->default_wm;
d6feb196
VS
490
491 /*
492 * Bspec seems to indicate that the value shouldn't be lower than
493 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
494 * Lets go for 8 which is the burst size since certain platforms
495 * already use a hardcoded 8 (which is what the spec says should be
496 * done).
497 */
498 if (wm_size <= 8)
499 wm_size = 8;
500
b445e3b0
ED
501 return wm_size;
502}
503
504static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
505{
506 struct drm_crtc *crtc, *enabled = NULL;
507
70e1e0ec 508 for_each_crtc(dev, crtc) {
3490ea5d 509 if (intel_crtc_active(crtc)) {
b445e3b0
ED
510 if (enabled)
511 return NULL;
512 enabled = crtc;
513 }
514 }
515
516 return enabled;
517}
518
46ba614c 519static void pineview_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 520{
46ba614c 521 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
522 struct drm_i915_private *dev_priv = dev->dev_private;
523 struct drm_crtc *crtc;
524 const struct cxsr_latency *latency;
525 u32 reg;
526 unsigned long wm;
527
528 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
529 dev_priv->fsb_freq, dev_priv->mem_freq);
530 if (!latency) {
531 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
5209b1f4 532 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
533 return;
534 }
535
536 crtc = single_enabled_crtc(dev);
537 if (crtc) {
241bfc38 538 const struct drm_display_mode *adjusted_mode;
f4510a27 539 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
241bfc38
DL
540 int clock;
541
542 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
543 clock = adjusted_mode->crtc_clock;
b445e3b0
ED
544
545 /* Display SR */
546 wm = intel_calculate_wm(clock, &pineview_display_wm,
547 pineview_display_wm.fifo_size,
548 pixel_size, latency->display_sr);
549 reg = I915_READ(DSPFW1);
550 reg &= ~DSPFW_SR_MASK;
551 reg |= wm << DSPFW_SR_SHIFT;
552 I915_WRITE(DSPFW1, reg);
553 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
554
555 /* cursor SR */
556 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
557 pineview_display_wm.fifo_size,
558 pixel_size, latency->cursor_sr);
559 reg = I915_READ(DSPFW3);
560 reg &= ~DSPFW_CURSOR_SR_MASK;
561 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
562 I915_WRITE(DSPFW3, reg);
563
564 /* Display HPLL off SR */
565 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
566 pineview_display_hplloff_wm.fifo_size,
567 pixel_size, latency->display_hpll_disable);
568 reg = I915_READ(DSPFW3);
569 reg &= ~DSPFW_HPLL_SR_MASK;
570 reg |= wm & DSPFW_HPLL_SR_MASK;
571 I915_WRITE(DSPFW3, reg);
572
573 /* cursor HPLL off SR */
574 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
575 pineview_display_hplloff_wm.fifo_size,
576 pixel_size, latency->cursor_hpll_disable);
577 reg = I915_READ(DSPFW3);
578 reg &= ~DSPFW_HPLL_CURSOR_MASK;
579 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
580 I915_WRITE(DSPFW3, reg);
581 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
582
5209b1f4 583 intel_set_memory_cxsr(dev_priv, true);
b445e3b0 584 } else {
5209b1f4 585 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
586 }
587}
588
589static bool g4x_compute_wm0(struct drm_device *dev,
590 int plane,
591 const struct intel_watermark_params *display,
592 int display_latency_ns,
593 const struct intel_watermark_params *cursor,
594 int cursor_latency_ns,
595 int *plane_wm,
596 int *cursor_wm)
597{
598 struct drm_crtc *crtc;
4fe8590a 599 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
600 int htotal, hdisplay, clock, pixel_size;
601 int line_time_us, line_count;
602 int entries, tlb_miss;
603
604 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 605 if (!intel_crtc_active(crtc)) {
b445e3b0
ED
606 *cursor_wm = cursor->guard_size;
607 *plane_wm = display->guard_size;
608 return false;
609 }
610
4fe8590a 611 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 612 clock = adjusted_mode->crtc_clock;
fec8cba3 613 htotal = adjusted_mode->crtc_htotal;
37327abd 614 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 615 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
616
617 /* Use the small buffer method to calculate plane watermark */
618 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
619 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
620 if (tlb_miss > 0)
621 entries += tlb_miss;
622 entries = DIV_ROUND_UP(entries, display->cacheline_size);
623 *plane_wm = entries + display->guard_size;
624 if (*plane_wm > (int)display->max_wm)
625 *plane_wm = display->max_wm;
626
627 /* Use the large buffer method to calculate cursor watermark */
922044c9 628 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0 629 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
7bb836dd 630 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
b445e3b0
ED
631 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
632 if (tlb_miss > 0)
633 entries += tlb_miss;
634 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
635 *cursor_wm = entries + cursor->guard_size;
636 if (*cursor_wm > (int)cursor->max_wm)
637 *cursor_wm = (int)cursor->max_wm;
638
639 return true;
640}
641
642/*
643 * Check the wm result.
644 *
645 * If any calculated watermark values is larger than the maximum value that
646 * can be programmed into the associated watermark register, that watermark
647 * must be disabled.
648 */
649static bool g4x_check_srwm(struct drm_device *dev,
650 int display_wm, int cursor_wm,
651 const struct intel_watermark_params *display,
652 const struct intel_watermark_params *cursor)
653{
654 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
655 display_wm, cursor_wm);
656
657 if (display_wm > display->max_wm) {
658 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
659 display_wm, display->max_wm);
660 return false;
661 }
662
663 if (cursor_wm > cursor->max_wm) {
664 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
665 cursor_wm, cursor->max_wm);
666 return false;
667 }
668
669 if (!(display_wm || cursor_wm)) {
670 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
671 return false;
672 }
673
674 return true;
675}
676
677static bool g4x_compute_srwm(struct drm_device *dev,
678 int plane,
679 int latency_ns,
680 const struct intel_watermark_params *display,
681 const struct intel_watermark_params *cursor,
682 int *display_wm, int *cursor_wm)
683{
684 struct drm_crtc *crtc;
4fe8590a 685 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
686 int hdisplay, htotal, pixel_size, clock;
687 unsigned long line_time_us;
688 int line_count, line_size;
689 int small, large;
690 int entries;
691
692 if (!latency_ns) {
693 *display_wm = *cursor_wm = 0;
694 return false;
695 }
696
697 crtc = intel_get_crtc_for_plane(dev, plane);
4fe8590a 698 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 699 clock = adjusted_mode->crtc_clock;
fec8cba3 700 htotal = adjusted_mode->crtc_htotal;
37327abd 701 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 702 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0 703
922044c9 704 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
705 line_count = (latency_ns / line_time_us + 1000) / 1000;
706 line_size = hdisplay * pixel_size;
707
708 /* Use the minimum of the small and large buffer method for primary */
709 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
710 large = line_count * line_size;
711
712 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
713 *display_wm = entries + display->guard_size;
714
715 /* calculate the self-refresh watermark for display cursor */
7bb836dd 716 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
717 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
718 *cursor_wm = entries + cursor->guard_size;
719
720 return g4x_check_srwm(dev,
721 *display_wm, *cursor_wm,
722 display, cursor);
723}
724
0948c265
GB
725static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
726 int pixel_size,
727 int *prec_mult,
728 int *drain_latency)
b445e3b0 729{
5e56ba45 730 struct drm_device *dev = crtc->dev;
b445e3b0 731 int entries;
0948c265 732 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
b445e3b0 733
0948c265 734 if (WARN(clock == 0, "Pixel clock is zero!\n"))
b445e3b0
ED
735 return false;
736
0948c265
GB
737 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
738 return false;
b445e3b0 739
a398e9c7 740 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
5e56ba45
RV
741 if (IS_CHERRYVIEW(dev))
742 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_32 :
743 DRAIN_LATENCY_PRECISION_16;
744 else
745 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
746 DRAIN_LATENCY_PRECISION_32;
0948c265 747 *drain_latency = (64 * (*prec_mult) * 4) / entries;
b445e3b0 748
a398e9c7
GB
749 if (*drain_latency > DRAIN_LATENCY_MASK)
750 *drain_latency = DRAIN_LATENCY_MASK;
b445e3b0
ED
751
752 return true;
753}
754
755/*
756 * Update drain latency registers of memory arbiter
757 *
758 * Valleyview SoC has a new memory arbiter and needs drain latency registers
759 * to be programmed. Each plane has a drain latency multiplier and a drain
760 * latency value.
761 */
762
41aad816 763static void vlv_update_drain_latency(struct drm_crtc *crtc)
b445e3b0 764{
5e56ba45
RV
765 struct drm_device *dev = crtc->dev;
766 struct drm_i915_private *dev_priv = dev->dev_private;
0948c265
GB
767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
768 int pixel_size;
769 int drain_latency;
770 enum pipe pipe = intel_crtc->pipe;
771 int plane_prec, prec_mult, plane_dl;
5e56ba45
RV
772 const int high_precision = IS_CHERRYVIEW(dev) ?
773 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
b445e3b0 774
5e56ba45
RV
775 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_HIGH |
776 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_HIGH |
0948c265
GB
777 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
778
779 if (!intel_crtc_active(crtc)) {
780 I915_WRITE(VLV_DDL(pipe), plane_dl);
781 return;
782 }
b445e3b0 783
0948c265
GB
784 /* Primary plane Drain Latency */
785 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
786 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
5e56ba45
RV
787 plane_prec = (prec_mult == high_precision) ?
788 DDL_PLANE_PRECISION_HIGH :
789 DDL_PLANE_PRECISION_LOW;
0948c265 790 plane_dl |= plane_prec | drain_latency;
b445e3b0
ED
791 }
792
0948c265
GB
793 /* Cursor Drain Latency
794 * BPP is always 4 for cursor
795 */
796 pixel_size = 4;
b445e3b0 797
0948c265
GB
798 /* Program cursor DL only if it is enabled */
799 if (intel_crtc->cursor_base &&
800 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
5e56ba45
RV
801 plane_prec = (prec_mult == high_precision) ?
802 DDL_CURSOR_PRECISION_HIGH :
803 DDL_CURSOR_PRECISION_LOW;
0948c265 804 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
b445e3b0 805 }
0948c265
GB
806
807 I915_WRITE(VLV_DDL(pipe), plane_dl);
b445e3b0
ED
808}
809
810#define single_plane_enabled(mask) is_power_of_2(mask)
811
46ba614c 812static void valleyview_update_wm(struct drm_crtc *crtc)
b445e3b0 813{
46ba614c 814 struct drm_device *dev = crtc->dev;
b445e3b0
ED
815 static const int sr_latency_ns = 12000;
816 struct drm_i915_private *dev_priv = dev->dev_private;
817 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
818 int plane_sr, cursor_sr;
af6c4575 819 int ignore_plane_sr, ignore_cursor_sr;
b445e3b0 820 unsigned int enabled = 0;
9858425c 821 bool cxsr_enabled;
b445e3b0 822
41aad816 823 vlv_update_drain_latency(crtc);
b445e3b0 824
51cea1f4 825 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
826 &valleyview_wm_info, pessimal_latency_ns,
827 &valleyview_cursor_wm_info, pessimal_latency_ns,
b445e3b0 828 &planea_wm, &cursora_wm))
51cea1f4 829 enabled |= 1 << PIPE_A;
b445e3b0 830
51cea1f4 831 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
832 &valleyview_wm_info, pessimal_latency_ns,
833 &valleyview_cursor_wm_info, pessimal_latency_ns,
b445e3b0 834 &planeb_wm, &cursorb_wm))
51cea1f4 835 enabled |= 1 << PIPE_B;
b445e3b0 836
b445e3b0
ED
837 if (single_plane_enabled(enabled) &&
838 g4x_compute_srwm(dev, ffs(enabled) - 1,
839 sr_latency_ns,
840 &valleyview_wm_info,
841 &valleyview_cursor_wm_info,
af6c4575
CW
842 &plane_sr, &ignore_cursor_sr) &&
843 g4x_compute_srwm(dev, ffs(enabled) - 1,
844 2*sr_latency_ns,
845 &valleyview_wm_info,
846 &valleyview_cursor_wm_info,
52bd02d8 847 &ignore_plane_sr, &cursor_sr)) {
9858425c 848 cxsr_enabled = true;
52bd02d8 849 } else {
9858425c 850 cxsr_enabled = false;
5209b1f4 851 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
852 plane_sr = cursor_sr = 0;
853 }
b445e3b0 854
a5043453
VS
855 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
856 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
b445e3b0
ED
857 planea_wm, cursora_wm,
858 planeb_wm, cursorb_wm,
859 plane_sr, cursor_sr);
860
861 I915_WRITE(DSPFW1,
862 (plane_sr << DSPFW_SR_SHIFT) |
863 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
864 (planeb_wm << DSPFW_PLANEB_SHIFT) |
0a560674 865 (planea_wm << DSPFW_PLANEA_SHIFT));
b445e3b0 866 I915_WRITE(DSPFW2,
8c919b28 867 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
868 (cursora_wm << DSPFW_CURSORA_SHIFT));
869 I915_WRITE(DSPFW3,
8c919b28
CW
870 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
871 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
872
873 if (cxsr_enabled)
874 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
875}
876
3c2777fd
VS
877static void cherryview_update_wm(struct drm_crtc *crtc)
878{
879 struct drm_device *dev = crtc->dev;
880 static const int sr_latency_ns = 12000;
881 struct drm_i915_private *dev_priv = dev->dev_private;
882 int planea_wm, planeb_wm, planec_wm;
883 int cursora_wm, cursorb_wm, cursorc_wm;
884 int plane_sr, cursor_sr;
885 int ignore_plane_sr, ignore_cursor_sr;
886 unsigned int enabled = 0;
887 bool cxsr_enabled;
888
889 vlv_update_drain_latency(crtc);
890
891 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
892 &valleyview_wm_info, pessimal_latency_ns,
893 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
894 &planea_wm, &cursora_wm))
895 enabled |= 1 << PIPE_A;
896
897 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
898 &valleyview_wm_info, pessimal_latency_ns,
899 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
900 &planeb_wm, &cursorb_wm))
901 enabled |= 1 << PIPE_B;
902
903 if (g4x_compute_wm0(dev, PIPE_C,
5aef6003
CW
904 &valleyview_wm_info, pessimal_latency_ns,
905 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
906 &planec_wm, &cursorc_wm))
907 enabled |= 1 << PIPE_C;
908
909 if (single_plane_enabled(enabled) &&
910 g4x_compute_srwm(dev, ffs(enabled) - 1,
911 sr_latency_ns,
912 &valleyview_wm_info,
913 &valleyview_cursor_wm_info,
914 &plane_sr, &ignore_cursor_sr) &&
915 g4x_compute_srwm(dev, ffs(enabled) - 1,
916 2*sr_latency_ns,
917 &valleyview_wm_info,
918 &valleyview_cursor_wm_info,
919 &ignore_plane_sr, &cursor_sr)) {
920 cxsr_enabled = true;
921 } else {
922 cxsr_enabled = false;
923 intel_set_memory_cxsr(dev_priv, false);
924 plane_sr = cursor_sr = 0;
925 }
926
927 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
928 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
929 "SR: plane=%d, cursor=%d\n",
930 planea_wm, cursora_wm,
931 planeb_wm, cursorb_wm,
932 planec_wm, cursorc_wm,
933 plane_sr, cursor_sr);
934
935 I915_WRITE(DSPFW1,
936 (plane_sr << DSPFW_SR_SHIFT) |
937 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
938 (planeb_wm << DSPFW_PLANEB_SHIFT) |
939 (planea_wm << DSPFW_PLANEA_SHIFT));
940 I915_WRITE(DSPFW2,
941 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
942 (cursora_wm << DSPFW_CURSORA_SHIFT));
943 I915_WRITE(DSPFW3,
944 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
945 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
946 I915_WRITE(DSPFW9_CHV,
947 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
948 DSPFW_CURSORC_MASK)) |
949 (planec_wm << DSPFW_PLANEC_SHIFT) |
950 (cursorc_wm << DSPFW_CURSORC_SHIFT));
951
952 if (cxsr_enabled)
953 intel_set_memory_cxsr(dev_priv, true);
954}
955
01e184cc
GB
956static void valleyview_update_sprite_wm(struct drm_plane *plane,
957 struct drm_crtc *crtc,
958 uint32_t sprite_width,
959 uint32_t sprite_height,
960 int pixel_size,
961 bool enabled, bool scaled)
962{
963 struct drm_device *dev = crtc->dev;
964 struct drm_i915_private *dev_priv = dev->dev_private;
965 int pipe = to_intel_plane(plane)->pipe;
966 int sprite = to_intel_plane(plane)->plane;
967 int drain_latency;
968 int plane_prec;
969 int sprite_dl;
970 int prec_mult;
5e56ba45
RV
971 const int high_precision = IS_CHERRYVIEW(dev) ?
972 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
01e184cc 973
5e56ba45 974 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_HIGH(sprite) |
01e184cc
GB
975 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
976
977 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
978 &drain_latency)) {
5e56ba45
RV
979 plane_prec = (prec_mult == high_precision) ?
980 DDL_SPRITE_PRECISION_HIGH(sprite) :
981 DDL_SPRITE_PRECISION_LOW(sprite);
01e184cc
GB
982 sprite_dl |= plane_prec |
983 (drain_latency << DDL_SPRITE_SHIFT(sprite));
984 }
985
986 I915_WRITE(VLV_DDL(pipe), sprite_dl);
987}
988
46ba614c 989static void g4x_update_wm(struct drm_crtc *crtc)
b445e3b0 990{
46ba614c 991 struct drm_device *dev = crtc->dev;
b445e3b0
ED
992 static const int sr_latency_ns = 12000;
993 struct drm_i915_private *dev_priv = dev->dev_private;
994 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
995 int plane_sr, cursor_sr;
996 unsigned int enabled = 0;
9858425c 997 bool cxsr_enabled;
b445e3b0 998
51cea1f4 999 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
1000 &g4x_wm_info, pessimal_latency_ns,
1001 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1002 &planea_wm, &cursora_wm))
51cea1f4 1003 enabled |= 1 << PIPE_A;
b445e3b0 1004
51cea1f4 1005 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
1006 &g4x_wm_info, pessimal_latency_ns,
1007 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1008 &planeb_wm, &cursorb_wm))
51cea1f4 1009 enabled |= 1 << PIPE_B;
b445e3b0 1010
b445e3b0
ED
1011 if (single_plane_enabled(enabled) &&
1012 g4x_compute_srwm(dev, ffs(enabled) - 1,
1013 sr_latency_ns,
1014 &g4x_wm_info,
1015 &g4x_cursor_wm_info,
52bd02d8 1016 &plane_sr, &cursor_sr)) {
9858425c 1017 cxsr_enabled = true;
52bd02d8 1018 } else {
9858425c 1019 cxsr_enabled = false;
5209b1f4 1020 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1021 plane_sr = cursor_sr = 0;
1022 }
b445e3b0 1023
a5043453
VS
1024 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1025 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
b445e3b0
ED
1026 planea_wm, cursora_wm,
1027 planeb_wm, cursorb_wm,
1028 plane_sr, cursor_sr);
1029
1030 I915_WRITE(DSPFW1,
1031 (plane_sr << DSPFW_SR_SHIFT) |
1032 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1033 (planeb_wm << DSPFW_PLANEB_SHIFT) |
0a560674 1034 (planea_wm << DSPFW_PLANEA_SHIFT));
b445e3b0 1035 I915_WRITE(DSPFW2,
8c919b28 1036 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1037 (cursora_wm << DSPFW_CURSORA_SHIFT));
1038 /* HPLL off in SR has some issues on G4x... disable it */
1039 I915_WRITE(DSPFW3,
8c919b28 1040 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
b445e3b0 1041 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1042
1043 if (cxsr_enabled)
1044 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1045}
1046
46ba614c 1047static void i965_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1048{
46ba614c 1049 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 struct drm_crtc *crtc;
1052 int srwm = 1;
1053 int cursor_sr = 16;
9858425c 1054 bool cxsr_enabled;
b445e3b0
ED
1055
1056 /* Calc sr entries for one plane configs */
1057 crtc = single_enabled_crtc(dev);
1058 if (crtc) {
1059 /* self-refresh has much higher latency */
1060 static const int sr_latency_ns = 12000;
4fe8590a
VS
1061 const struct drm_display_mode *adjusted_mode =
1062 &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1063 int clock = adjusted_mode->crtc_clock;
fec8cba3 1064 int htotal = adjusted_mode->crtc_htotal;
37327abd 1065 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1066 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1067 unsigned long line_time_us;
1068 int entries;
1069
922044c9 1070 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1071
1072 /* Use ns/us then divide to preserve precision */
1073 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1074 pixel_size * hdisplay;
1075 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1076 srwm = I965_FIFO_SIZE - entries;
1077 if (srwm < 0)
1078 srwm = 1;
1079 srwm &= 0x1ff;
1080 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1081 entries, srwm);
1082
1083 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
7bb836dd 1084 pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
1085 entries = DIV_ROUND_UP(entries,
1086 i965_cursor_wm_info.cacheline_size);
1087 cursor_sr = i965_cursor_wm_info.fifo_size -
1088 (entries + i965_cursor_wm_info.guard_size);
1089
1090 if (cursor_sr > i965_cursor_wm_info.max_wm)
1091 cursor_sr = i965_cursor_wm_info.max_wm;
1092
1093 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1094 "cursor %d\n", srwm, cursor_sr);
1095
9858425c 1096 cxsr_enabled = true;
b445e3b0 1097 } else {
9858425c 1098 cxsr_enabled = false;
b445e3b0 1099 /* Turn off self refresh if both pipes are enabled */
5209b1f4 1100 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1101 }
1102
1103 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1104 srwm);
1105
1106 /* 965 has limitations... */
1107 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
0a560674
VS
1108 (8 << DSPFW_CURSORB_SHIFT) |
1109 (8 << DSPFW_PLANEB_SHIFT) |
1110 (8 << DSPFW_PLANEA_SHIFT));
1111 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1112 (8 << DSPFW_PLANEC_SHIFT_OLD));
b445e3b0
ED
1113 /* update cursor SR watermark */
1114 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1115
1116 if (cxsr_enabled)
1117 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1118}
1119
46ba614c 1120static void i9xx_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1121{
46ba614c 1122 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1123 struct drm_i915_private *dev_priv = dev->dev_private;
1124 const struct intel_watermark_params *wm_info;
1125 uint32_t fwater_lo;
1126 uint32_t fwater_hi;
1127 int cwm, srwm = 1;
1128 int fifo_size;
1129 int planea_wm, planeb_wm;
1130 struct drm_crtc *crtc, *enabled = NULL;
1131
1132 if (IS_I945GM(dev))
1133 wm_info = &i945_wm_info;
1134 else if (!IS_GEN2(dev))
1135 wm_info = &i915_wm_info;
1136 else
9d539105 1137 wm_info = &i830_a_wm_info;
b445e3b0
ED
1138
1139 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1140 crtc = intel_get_crtc_for_plane(dev, 0);
3490ea5d 1141 if (intel_crtc_active(crtc)) {
241bfc38 1142 const struct drm_display_mode *adjusted_mode;
f4510a27 1143 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1144 if (IS_GEN2(dev))
1145 cpp = 4;
1146
241bfc38
DL
1147 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1148 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1149 wm_info, fifo_size, cpp,
5aef6003 1150 pessimal_latency_ns);
b445e3b0 1151 enabled = crtc;
9d539105 1152 } else {
b445e3b0 1153 planea_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1154 if (planea_wm > (long)wm_info->max_wm)
1155 planea_wm = wm_info->max_wm;
1156 }
1157
1158 if (IS_GEN2(dev))
1159 wm_info = &i830_bc_wm_info;
b445e3b0
ED
1160
1161 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1162 crtc = intel_get_crtc_for_plane(dev, 1);
3490ea5d 1163 if (intel_crtc_active(crtc)) {
241bfc38 1164 const struct drm_display_mode *adjusted_mode;
f4510a27 1165 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1166 if (IS_GEN2(dev))
1167 cpp = 4;
1168
241bfc38
DL
1169 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1170 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1171 wm_info, fifo_size, cpp,
5aef6003 1172 pessimal_latency_ns);
b445e3b0
ED
1173 if (enabled == NULL)
1174 enabled = crtc;
1175 else
1176 enabled = NULL;
9d539105 1177 } else {
b445e3b0 1178 planeb_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1179 if (planeb_wm > (long)wm_info->max_wm)
1180 planeb_wm = wm_info->max_wm;
1181 }
b445e3b0
ED
1182
1183 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1184
2ab1bc9d 1185 if (IS_I915GM(dev) && enabled) {
2ff8fde1 1186 struct drm_i915_gem_object *obj;
2ab1bc9d 1187
2ff8fde1 1188 obj = intel_fb_obj(enabled->primary->fb);
2ab1bc9d
DV
1189
1190 /* self-refresh seems busted with untiled */
2ff8fde1 1191 if (obj->tiling_mode == I915_TILING_NONE)
2ab1bc9d
DV
1192 enabled = NULL;
1193 }
1194
b445e3b0
ED
1195 /*
1196 * Overlay gets an aggressive default since video jitter is bad.
1197 */
1198 cwm = 2;
1199
1200 /* Play safe and disable self-refresh before adjusting watermarks. */
5209b1f4 1201 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1202
1203 /* Calc sr entries for one plane configs */
1204 if (HAS_FW_BLC(dev) && enabled) {
1205 /* self-refresh has much higher latency */
1206 static const int sr_latency_ns = 6000;
4fe8590a
VS
1207 const struct drm_display_mode *adjusted_mode =
1208 &to_intel_crtc(enabled)->config.adjusted_mode;
241bfc38 1209 int clock = adjusted_mode->crtc_clock;
fec8cba3 1210 int htotal = adjusted_mode->crtc_htotal;
f727b490 1211 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
f4510a27 1212 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1213 unsigned long line_time_us;
1214 int entries;
1215
922044c9 1216 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1217
1218 /* Use ns/us then divide to preserve precision */
1219 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1220 pixel_size * hdisplay;
1221 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1222 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1223 srwm = wm_info->fifo_size - entries;
1224 if (srwm < 0)
1225 srwm = 1;
1226
1227 if (IS_I945G(dev) || IS_I945GM(dev))
1228 I915_WRITE(FW_BLC_SELF,
1229 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1230 else if (IS_I915GM(dev))
1231 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1232 }
1233
1234 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1235 planea_wm, planeb_wm, cwm, srwm);
1236
1237 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1238 fwater_hi = (cwm & 0x1f);
1239
1240 /* Set request length to 8 cachelines per fetch */
1241 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1242 fwater_hi = fwater_hi | (1 << 8);
1243
1244 I915_WRITE(FW_BLC, fwater_lo);
1245 I915_WRITE(FW_BLC2, fwater_hi);
1246
5209b1f4
ID
1247 if (enabled)
1248 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1249}
1250
feb56b93 1251static void i845_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1252{
46ba614c 1253 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1254 struct drm_i915_private *dev_priv = dev->dev_private;
1255 struct drm_crtc *crtc;
241bfc38 1256 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1257 uint32_t fwater_lo;
1258 int planea_wm;
1259
1260 crtc = single_enabled_crtc(dev);
1261 if (crtc == NULL)
1262 return;
1263
241bfc38
DL
1264 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1265 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
feb56b93 1266 &i845_wm_info,
b445e3b0 1267 dev_priv->display.get_fifo_size(dev, 0),
5aef6003 1268 4, pessimal_latency_ns);
b445e3b0
ED
1269 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1270 fwater_lo |= (3<<8) | planea_wm;
1271
1272 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1273
1274 I915_WRITE(FW_BLC, fwater_lo);
1275}
1276
3658729a
VS
1277static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1278 struct drm_crtc *crtc)
801bcfff
PZ
1279{
1280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
fd4daa9c 1281 uint32_t pixel_rate;
801bcfff 1282
241bfc38 1283 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
801bcfff
PZ
1284
1285 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1286 * adjust the pixel_rate here. */
1287
fd4daa9c 1288 if (intel_crtc->config.pch_pfit.enabled) {
801bcfff 1289 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
fd4daa9c 1290 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
801bcfff 1291
37327abd
VS
1292 pipe_w = intel_crtc->config.pipe_src_w;
1293 pipe_h = intel_crtc->config.pipe_src_h;
801bcfff
PZ
1294 pfit_w = (pfit_size >> 16) & 0xFFFF;
1295 pfit_h = pfit_size & 0xFFFF;
1296 if (pipe_w < pfit_w)
1297 pipe_w = pfit_w;
1298 if (pipe_h < pfit_h)
1299 pipe_h = pfit_h;
1300
1301 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1302 pfit_w * pfit_h);
1303 }
1304
1305 return pixel_rate;
1306}
1307
37126462 1308/* latency must be in 0.1us units. */
23297044 1309static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
801bcfff
PZ
1310 uint32_t latency)
1311{
1312 uint64_t ret;
1313
3312ba65
VS
1314 if (WARN(latency == 0, "Latency value missing\n"))
1315 return UINT_MAX;
1316
801bcfff
PZ
1317 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1318 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1319
1320 return ret;
1321}
1322
37126462 1323/* latency must be in 0.1us units. */
23297044 1324static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
801bcfff
PZ
1325 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1326 uint32_t latency)
1327{
1328 uint32_t ret;
1329
3312ba65
VS
1330 if (WARN(latency == 0, "Latency value missing\n"))
1331 return UINT_MAX;
1332
801bcfff
PZ
1333 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1334 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1335 ret = DIV_ROUND_UP(ret, 64) + 2;
1336 return ret;
1337}
1338
23297044 1339static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
cca32e9a
PZ
1340 uint8_t bytes_per_pixel)
1341{
1342 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1343}
1344
2ac96d2a
PB
1345struct skl_pipe_wm_parameters {
1346 bool active;
1347 uint32_t pipe_htotal;
1348 uint32_t pixel_rate; /* in KHz */
1349 struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
1350 struct intel_plane_wm_parameters cursor;
1351};
1352
820c1980 1353struct ilk_pipe_wm_parameters {
801bcfff 1354 bool active;
801bcfff
PZ
1355 uint32_t pipe_htotal;
1356 uint32_t pixel_rate;
c35426d2
VS
1357 struct intel_plane_wm_parameters pri;
1358 struct intel_plane_wm_parameters spr;
1359 struct intel_plane_wm_parameters cur;
801bcfff
PZ
1360};
1361
820c1980 1362struct ilk_wm_maximums {
cca32e9a
PZ
1363 uint16_t pri;
1364 uint16_t spr;
1365 uint16_t cur;
1366 uint16_t fbc;
1367};
1368
240264f4
VS
1369/* used in computing the new watermarks state */
1370struct intel_wm_config {
1371 unsigned int num_pipes_active;
1372 bool sprites_enabled;
1373 bool sprites_scaled;
240264f4
VS
1374};
1375
37126462
VS
1376/*
1377 * For both WM_PIPE and WM_LP.
1378 * mem_value must be in 0.1us units.
1379 */
820c1980 1380static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
cca32e9a
PZ
1381 uint32_t mem_value,
1382 bool is_lp)
801bcfff 1383{
cca32e9a
PZ
1384 uint32_t method1, method2;
1385
c35426d2 1386 if (!params->active || !params->pri.enabled)
801bcfff
PZ
1387 return 0;
1388
23297044 1389 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 1390 params->pri.bytes_per_pixel,
cca32e9a
PZ
1391 mem_value);
1392
1393 if (!is_lp)
1394 return method1;
1395
23297044 1396 method2 = ilk_wm_method2(params->pixel_rate,
cca32e9a 1397 params->pipe_htotal,
c35426d2
VS
1398 params->pri.horiz_pixels,
1399 params->pri.bytes_per_pixel,
cca32e9a
PZ
1400 mem_value);
1401
1402 return min(method1, method2);
801bcfff
PZ
1403}
1404
37126462
VS
1405/*
1406 * For both WM_PIPE and WM_LP.
1407 * mem_value must be in 0.1us units.
1408 */
820c1980 1409static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
1410 uint32_t mem_value)
1411{
1412 uint32_t method1, method2;
1413
c35426d2 1414 if (!params->active || !params->spr.enabled)
801bcfff
PZ
1415 return 0;
1416
23297044 1417 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 1418 params->spr.bytes_per_pixel,
801bcfff 1419 mem_value);
23297044 1420 method2 = ilk_wm_method2(params->pixel_rate,
801bcfff 1421 params->pipe_htotal,
c35426d2
VS
1422 params->spr.horiz_pixels,
1423 params->spr.bytes_per_pixel,
801bcfff
PZ
1424 mem_value);
1425 return min(method1, method2);
1426}
1427
37126462
VS
1428/*
1429 * For both WM_PIPE and WM_LP.
1430 * mem_value must be in 0.1us units.
1431 */
820c1980 1432static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
1433 uint32_t mem_value)
1434{
c35426d2 1435 if (!params->active || !params->cur.enabled)
801bcfff
PZ
1436 return 0;
1437
23297044 1438 return ilk_wm_method2(params->pixel_rate,
801bcfff 1439 params->pipe_htotal,
c35426d2
VS
1440 params->cur.horiz_pixels,
1441 params->cur.bytes_per_pixel,
801bcfff
PZ
1442 mem_value);
1443}
1444
cca32e9a 1445/* Only for WM_LP. */
820c1980 1446static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
1fda9882 1447 uint32_t pri_val)
cca32e9a 1448{
c35426d2 1449 if (!params->active || !params->pri.enabled)
cca32e9a
PZ
1450 return 0;
1451
23297044 1452 return ilk_wm_fbc(pri_val,
c35426d2
VS
1453 params->pri.horiz_pixels,
1454 params->pri.bytes_per_pixel);
cca32e9a
PZ
1455}
1456
158ae64f
VS
1457static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1458{
416f4727
VS
1459 if (INTEL_INFO(dev)->gen >= 8)
1460 return 3072;
1461 else if (INTEL_INFO(dev)->gen >= 7)
158ae64f
VS
1462 return 768;
1463 else
1464 return 512;
1465}
1466
4e975081
VS
1467static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1468 int level, bool is_sprite)
1469{
1470 if (INTEL_INFO(dev)->gen >= 8)
1471 /* BDW primary/sprite plane watermarks */
1472 return level == 0 ? 255 : 2047;
1473 else if (INTEL_INFO(dev)->gen >= 7)
1474 /* IVB/HSW primary/sprite plane watermarks */
1475 return level == 0 ? 127 : 1023;
1476 else if (!is_sprite)
1477 /* ILK/SNB primary plane watermarks */
1478 return level == 0 ? 127 : 511;
1479 else
1480 /* ILK/SNB sprite plane watermarks */
1481 return level == 0 ? 63 : 255;
1482}
1483
1484static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1485 int level)
1486{
1487 if (INTEL_INFO(dev)->gen >= 7)
1488 return level == 0 ? 63 : 255;
1489 else
1490 return level == 0 ? 31 : 63;
1491}
1492
1493static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1494{
1495 if (INTEL_INFO(dev)->gen >= 8)
1496 return 31;
1497 else
1498 return 15;
1499}
1500
158ae64f
VS
1501/* Calculate the maximum primary/sprite plane watermark */
1502static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1503 int level,
240264f4 1504 const struct intel_wm_config *config,
158ae64f
VS
1505 enum intel_ddb_partitioning ddb_partitioning,
1506 bool is_sprite)
1507{
1508 unsigned int fifo_size = ilk_display_fifo_size(dev);
158ae64f
VS
1509
1510 /* if sprites aren't enabled, sprites get nothing */
240264f4 1511 if (is_sprite && !config->sprites_enabled)
158ae64f
VS
1512 return 0;
1513
1514 /* HSW allows LP1+ watermarks even with multiple pipes */
240264f4 1515 if (level == 0 || config->num_pipes_active > 1) {
158ae64f
VS
1516 fifo_size /= INTEL_INFO(dev)->num_pipes;
1517
1518 /*
1519 * For some reason the non self refresh
1520 * FIFO size is only half of the self
1521 * refresh FIFO size on ILK/SNB.
1522 */
1523 if (INTEL_INFO(dev)->gen <= 6)
1524 fifo_size /= 2;
1525 }
1526
240264f4 1527 if (config->sprites_enabled) {
158ae64f
VS
1528 /* level 0 is always calculated with 1:1 split */
1529 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1530 if (is_sprite)
1531 fifo_size *= 5;
1532 fifo_size /= 6;
1533 } else {
1534 fifo_size /= 2;
1535 }
1536 }
1537
1538 /* clamp to max that the registers can hold */
4e975081 1539 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
158ae64f
VS
1540}
1541
1542/* Calculate the maximum cursor plane watermark */
1543static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
240264f4
VS
1544 int level,
1545 const struct intel_wm_config *config)
158ae64f
VS
1546{
1547 /* HSW LP1+ watermarks w/ multiple pipes */
240264f4 1548 if (level > 0 && config->num_pipes_active > 1)
158ae64f
VS
1549 return 64;
1550
1551 /* otherwise just report max that registers can hold */
4e975081 1552 return ilk_cursor_wm_reg_max(dev, level);
158ae64f
VS
1553}
1554
d34ff9c6 1555static void ilk_compute_wm_maximums(const struct drm_device *dev,
34982fe1
VS
1556 int level,
1557 const struct intel_wm_config *config,
1558 enum intel_ddb_partitioning ddb_partitioning,
820c1980 1559 struct ilk_wm_maximums *max)
158ae64f 1560{
240264f4
VS
1561 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1562 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1563 max->cur = ilk_cursor_wm_max(dev, level, config);
4e975081 1564 max->fbc = ilk_fbc_wm_reg_max(dev);
158ae64f
VS
1565}
1566
a3cb4048
VS
1567static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1568 int level,
1569 struct ilk_wm_maximums *max)
1570{
1571 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1572 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1573 max->cur = ilk_cursor_wm_reg_max(dev, level);
1574 max->fbc = ilk_fbc_wm_reg_max(dev);
1575}
1576
d9395655 1577static bool ilk_validate_wm_level(int level,
820c1980 1578 const struct ilk_wm_maximums *max,
d9395655 1579 struct intel_wm_level *result)
a9786a11
VS
1580{
1581 bool ret;
1582
1583 /* already determined to be invalid? */
1584 if (!result->enable)
1585 return false;
1586
1587 result->enable = result->pri_val <= max->pri &&
1588 result->spr_val <= max->spr &&
1589 result->cur_val <= max->cur;
1590
1591 ret = result->enable;
1592
1593 /*
1594 * HACK until we can pre-compute everything,
1595 * and thus fail gracefully if LP0 watermarks
1596 * are exceeded...
1597 */
1598 if (level == 0 && !result->enable) {
1599 if (result->pri_val > max->pri)
1600 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
1601 level, result->pri_val, max->pri);
1602 if (result->spr_val > max->spr)
1603 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
1604 level, result->spr_val, max->spr);
1605 if (result->cur_val > max->cur)
1606 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
1607 level, result->cur_val, max->cur);
1608
1609 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
1610 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
1611 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
1612 result->enable = true;
1613 }
1614
a9786a11
VS
1615 return ret;
1616}
1617
d34ff9c6 1618static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
6f5ddd17 1619 int level,
820c1980 1620 const struct ilk_pipe_wm_parameters *p,
1fd527cc 1621 struct intel_wm_level *result)
6f5ddd17
VS
1622{
1623 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
1624 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
1625 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
1626
1627 /* WM1+ latency values stored in 0.5us units */
1628 if (level > 0) {
1629 pri_latency *= 5;
1630 spr_latency *= 5;
1631 cur_latency *= 5;
1632 }
1633
1634 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
1635 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
1636 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
1637 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
1638 result->enable = true;
1639}
1640
801bcfff
PZ
1641static uint32_t
1642hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
1f8eeabf
ED
1643{
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1011d8c4 1645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011d8c4 1646 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
85a02deb 1647 u32 linetime, ips_linetime;
1f8eeabf 1648
801bcfff
PZ
1649 if (!intel_crtc_active(crtc))
1650 return 0;
1011d8c4 1651
1f8eeabf
ED
1652 /* The WM are computed with base on how long it takes to fill a single
1653 * row at the given clock rate, multiplied by 8.
1654 * */
fec8cba3
JB
1655 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
1656 mode->crtc_clock);
1657 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
85a02deb 1658 intel_ddi_get_cdclk_freq(dev_priv));
1f8eeabf 1659
801bcfff
PZ
1660 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
1661 PIPE_WM_LINETIME_TIME(linetime);
1f8eeabf
ED
1662}
1663
2af30a5c 1664static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
12b134df
VS
1665{
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667
2af30a5c
PB
1668 if (IS_GEN9(dev)) {
1669 uint32_t val;
4f947386 1670 int ret, i;
367294be 1671 int level, max_level = ilk_wm_max_level(dev);
2af30a5c
PB
1672
1673 /* read the first set of memory latencies[0:3] */
1674 val = 0; /* data0 to be programmed to 0 for first set */
1675 mutex_lock(&dev_priv->rps.hw_lock);
1676 ret = sandybridge_pcode_read(dev_priv,
1677 GEN9_PCODE_READ_MEM_LATENCY,
1678 &val);
1679 mutex_unlock(&dev_priv->rps.hw_lock);
1680
1681 if (ret) {
1682 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
1683 return;
1684 }
1685
1686 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
1687 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
1688 GEN9_MEM_LATENCY_LEVEL_MASK;
1689 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
1690 GEN9_MEM_LATENCY_LEVEL_MASK;
1691 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
1692 GEN9_MEM_LATENCY_LEVEL_MASK;
1693
1694 /* read the second set of memory latencies[4:7] */
1695 val = 1; /* data0 to be programmed to 1 for second set */
1696 mutex_lock(&dev_priv->rps.hw_lock);
1697 ret = sandybridge_pcode_read(dev_priv,
1698 GEN9_PCODE_READ_MEM_LATENCY,
1699 &val);
1700 mutex_unlock(&dev_priv->rps.hw_lock);
1701 if (ret) {
1702 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
1703 return;
1704 }
1705
1706 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
1707 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
1708 GEN9_MEM_LATENCY_LEVEL_MASK;
1709 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
1710 GEN9_MEM_LATENCY_LEVEL_MASK;
1711 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
1712 GEN9_MEM_LATENCY_LEVEL_MASK;
1713
367294be
VK
1714 /*
1715 * punit doesn't take into account the read latency so we need
1716 * to add 2us to the various latency levels we retrieve from
1717 * the punit.
1718 * - W0 is a bit special in that it's the only level that
1719 * can't be disabled if we want to have display working, so
1720 * we always add 2us there.
1721 * - For levels >=1, punit returns 0us latency when they are
1722 * disabled, so we respect that and don't add 2us then
4f947386
VK
1723 *
1724 * Additionally, if a level n (n > 1) has a 0us latency, all
1725 * levels m (m >= n) need to be disabled. We make sure to
1726 * sanitize the values out of the punit to satisfy this
1727 * requirement.
367294be
VK
1728 */
1729 wm[0] += 2;
1730 for (level = 1; level <= max_level; level++)
1731 if (wm[level] != 0)
1732 wm[level] += 2;
4f947386
VK
1733 else {
1734 for (i = level + 1; i <= max_level; i++)
1735 wm[i] = 0;
367294be 1736
4f947386
VK
1737 break;
1738 }
2af30a5c 1739 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
12b134df
VS
1740 uint64_t sskpd = I915_READ64(MCH_SSKPD);
1741
1742 wm[0] = (sskpd >> 56) & 0xFF;
1743 if (wm[0] == 0)
1744 wm[0] = sskpd & 0xF;
e5d5019e
VS
1745 wm[1] = (sskpd >> 4) & 0xFF;
1746 wm[2] = (sskpd >> 12) & 0xFF;
1747 wm[3] = (sskpd >> 20) & 0x1FF;
1748 wm[4] = (sskpd >> 32) & 0x1FF;
63cf9a13
VS
1749 } else if (INTEL_INFO(dev)->gen >= 6) {
1750 uint32_t sskpd = I915_READ(MCH_SSKPD);
1751
1752 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
1753 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
1754 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
1755 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
3a88d0ac
VS
1756 } else if (INTEL_INFO(dev)->gen >= 5) {
1757 uint32_t mltr = I915_READ(MLTR_ILK);
1758
1759 /* ILK primary LP0 latency is 700 ns */
1760 wm[0] = 7;
1761 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
1762 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
12b134df
VS
1763 }
1764}
1765
53615a5e
VS
1766static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
1767{
1768 /* ILK sprite LP0 latency is 1300 ns */
1769 if (INTEL_INFO(dev)->gen == 5)
1770 wm[0] = 13;
1771}
1772
1773static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
1774{
1775 /* ILK cursor LP0 latency is 1300 ns */
1776 if (INTEL_INFO(dev)->gen == 5)
1777 wm[0] = 13;
1778
1779 /* WaDoubleCursorLP3Latency:ivb */
1780 if (IS_IVYBRIDGE(dev))
1781 wm[3] *= 2;
1782}
1783
546c81fd 1784int ilk_wm_max_level(const struct drm_device *dev)
26ec971e 1785{
26ec971e 1786 /* how many WM levels are we expecting */
2af30a5c
PB
1787 if (IS_GEN9(dev))
1788 return 7;
1789 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ad0d6dc4 1790 return 4;
26ec971e 1791 else if (INTEL_INFO(dev)->gen >= 6)
ad0d6dc4 1792 return 3;
26ec971e 1793 else
ad0d6dc4
VS
1794 return 2;
1795}
7526ed79 1796
ad0d6dc4
VS
1797static void intel_print_wm_latency(struct drm_device *dev,
1798 const char *name,
2af30a5c 1799 const uint16_t wm[8])
ad0d6dc4
VS
1800{
1801 int level, max_level = ilk_wm_max_level(dev);
26ec971e
VS
1802
1803 for (level = 0; level <= max_level; level++) {
1804 unsigned int latency = wm[level];
1805
1806 if (latency == 0) {
1807 DRM_ERROR("%s WM%d latency not provided\n",
1808 name, level);
1809 continue;
1810 }
1811
2af30a5c
PB
1812 /*
1813 * - latencies are in us on gen9.
1814 * - before then, WM1+ latency values are in 0.5us units
1815 */
1816 if (IS_GEN9(dev))
1817 latency *= 10;
1818 else if (level > 0)
26ec971e
VS
1819 latency *= 5;
1820
1821 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
1822 name, level, wm[level],
1823 latency / 10, latency % 10);
1824 }
1825}
1826
e95a2f75
VS
1827static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
1828 uint16_t wm[5], uint16_t min)
1829{
1830 int level, max_level = ilk_wm_max_level(dev_priv->dev);
1831
1832 if (wm[0] >= min)
1833 return false;
1834
1835 wm[0] = max(wm[0], min);
1836 for (level = 1; level <= max_level; level++)
1837 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
1838
1839 return true;
1840}
1841
1842static void snb_wm_latency_quirk(struct drm_device *dev)
1843{
1844 struct drm_i915_private *dev_priv = dev->dev_private;
1845 bool changed;
1846
1847 /*
1848 * The BIOS provided WM memory latency values are often
1849 * inadequate for high resolution displays. Adjust them.
1850 */
1851 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
1852 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
1853 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
1854
1855 if (!changed)
1856 return;
1857
1858 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
1859 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
1860 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
1861 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
1862}
1863
fa50ad61 1864static void ilk_setup_wm_latency(struct drm_device *dev)
53615a5e
VS
1865{
1866 struct drm_i915_private *dev_priv = dev->dev_private;
1867
1868 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
1869
1870 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
1871 sizeof(dev_priv->wm.pri_latency));
1872 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
1873 sizeof(dev_priv->wm.pri_latency));
1874
1875 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
1876 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
26ec971e
VS
1877
1878 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
1879 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
1880 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
e95a2f75
VS
1881
1882 if (IS_GEN6(dev))
1883 snb_wm_latency_quirk(dev);
53615a5e
VS
1884}
1885
2af30a5c
PB
1886static void skl_setup_wm_latency(struct drm_device *dev)
1887{
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889
1890 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
1891 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
1892}
1893
820c1980 1894static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
2a44b76b 1895 struct ilk_pipe_wm_parameters *p)
1011d8c4 1896{
7c4a395f
VS
1897 struct drm_device *dev = crtc->dev;
1898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1899 enum pipe pipe = intel_crtc->pipe;
7c4a395f 1900 struct drm_plane *plane;
1011d8c4 1901
2a44b76b
VS
1902 if (!intel_crtc_active(crtc))
1903 return;
801bcfff 1904
2a44b76b
VS
1905 p->active = true;
1906 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
1907 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
1908 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
1909 p->cur.bytes_per_pixel = 4;
1910 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
1911 p->cur.horiz_pixels = intel_crtc->cursor_width;
1912 /* TODO: for now, assume primary and cursor planes are always enabled. */
1913 p->pri.enabled = true;
1914 p->cur.enabled = true;
7c4a395f 1915
af2b653b 1916 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
801bcfff 1917 struct intel_plane *intel_plane = to_intel_plane(plane);
801bcfff 1918
2a44b76b 1919 if (intel_plane->pipe == pipe) {
7c4a395f 1920 p->spr = intel_plane->wm;
2a44b76b
VS
1921 break;
1922 }
1923 }
1924}
1925
1926static void ilk_compute_wm_config(struct drm_device *dev,
1927 struct intel_wm_config *config)
1928{
1929 struct intel_crtc *intel_crtc;
1930
1931 /* Compute the currently _active_ config */
d3fcc808 1932 for_each_intel_crtc(dev, intel_crtc) {
2a44b76b 1933 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
cca32e9a 1934
2a44b76b
VS
1935 if (!wm->pipe_enabled)
1936 continue;
cca32e9a 1937
2a44b76b
VS
1938 config->sprites_enabled |= wm->sprites_enabled;
1939 config->sprites_scaled |= wm->sprites_scaled;
1940 config->num_pipes_active++;
cca32e9a 1941 }
801bcfff
PZ
1942}
1943
0b2ae6d7
VS
1944/* Compute new watermarks for the pipe */
1945static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
820c1980 1946 const struct ilk_pipe_wm_parameters *params,
0b2ae6d7
VS
1947 struct intel_pipe_wm *pipe_wm)
1948{
1949 struct drm_device *dev = crtc->dev;
d34ff9c6 1950 const struct drm_i915_private *dev_priv = dev->dev_private;
0b2ae6d7
VS
1951 int level, max_level = ilk_wm_max_level(dev);
1952 /* LP0 watermark maximums depend on this pipe alone */
1953 struct intel_wm_config config = {
1954 .num_pipes_active = 1,
1955 .sprites_enabled = params->spr.enabled,
1956 .sprites_scaled = params->spr.scaled,
1957 };
820c1980 1958 struct ilk_wm_maximums max;
0b2ae6d7 1959
2a44b76b
VS
1960 pipe_wm->pipe_enabled = params->active;
1961 pipe_wm->sprites_enabled = params->spr.enabled;
1962 pipe_wm->sprites_scaled = params->spr.scaled;
1963
7b39a0b7
VS
1964 /* ILK/SNB: LP2+ watermarks only w/o sprites */
1965 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
1966 max_level = 1;
1967
1968 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
1969 if (params->spr.scaled)
1970 max_level = 0;
1971
a3cb4048 1972 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
0b2ae6d7 1973
a42a5719 1974 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 1975 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
0b2ae6d7 1976
a3cb4048
VS
1977 /* LP0 watermarks always use 1/2 DDB partitioning */
1978 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
1979
0b2ae6d7 1980 /* At least LP0 must be valid */
a3cb4048
VS
1981 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
1982 return false;
1983
1984 ilk_compute_wm_reg_maximums(dev, 1, &max);
1985
1986 for (level = 1; level <= max_level; level++) {
1987 struct intel_wm_level wm = {};
1988
1989 ilk_compute_wm_level(dev_priv, level, params, &wm);
1990
1991 /*
1992 * Disable any watermark level that exceeds the
1993 * register maximums since such watermarks are
1994 * always invalid.
1995 */
1996 if (!ilk_validate_wm_level(level, &max, &wm))
1997 break;
1998
1999 pipe_wm->wm[level] = wm;
2000 }
2001
2002 return true;
0b2ae6d7
VS
2003}
2004
2005/*
2006 * Merge the watermarks from all active pipes for a specific level.
2007 */
2008static void ilk_merge_wm_level(struct drm_device *dev,
2009 int level,
2010 struct intel_wm_level *ret_wm)
2011{
2012 const struct intel_crtc *intel_crtc;
2013
d52fea5b
VS
2014 ret_wm->enable = true;
2015
d3fcc808 2016 for_each_intel_crtc(dev, intel_crtc) {
fe392efd
VS
2017 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2018 const struct intel_wm_level *wm = &active->wm[level];
2019
2020 if (!active->pipe_enabled)
2021 continue;
0b2ae6d7 2022
d52fea5b
VS
2023 /*
2024 * The watermark values may have been used in the past,
2025 * so we must maintain them in the registers for some
2026 * time even if the level is now disabled.
2027 */
0b2ae6d7 2028 if (!wm->enable)
d52fea5b 2029 ret_wm->enable = false;
0b2ae6d7
VS
2030
2031 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2032 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2033 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2034 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2035 }
0b2ae6d7
VS
2036}
2037
2038/*
2039 * Merge all low power watermarks for all active pipes.
2040 */
2041static void ilk_wm_merge(struct drm_device *dev,
0ba22e26 2042 const struct intel_wm_config *config,
820c1980 2043 const struct ilk_wm_maximums *max,
0b2ae6d7
VS
2044 struct intel_pipe_wm *merged)
2045{
2046 int level, max_level = ilk_wm_max_level(dev);
d52fea5b 2047 int last_enabled_level = max_level;
0b2ae6d7 2048
0ba22e26
VS
2049 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2050 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2051 config->num_pipes_active > 1)
2052 return;
2053
6c8b6c28
VS
2054 /* ILK: FBC WM must be disabled always */
2055 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
0b2ae6d7
VS
2056
2057 /* merge each WM1+ level */
2058 for (level = 1; level <= max_level; level++) {
2059 struct intel_wm_level *wm = &merged->wm[level];
2060
2061 ilk_merge_wm_level(dev, level, wm);
2062
d52fea5b
VS
2063 if (level > last_enabled_level)
2064 wm->enable = false;
2065 else if (!ilk_validate_wm_level(level, max, wm))
2066 /* make sure all following levels get disabled */
2067 last_enabled_level = level - 1;
0b2ae6d7
VS
2068
2069 /*
2070 * The spec says it is preferred to disable
2071 * FBC WMs instead of disabling a WM level.
2072 */
2073 if (wm->fbc_val > max->fbc) {
d52fea5b
VS
2074 if (wm->enable)
2075 merged->fbc_wm_enabled = false;
0b2ae6d7
VS
2076 wm->fbc_val = 0;
2077 }
2078 }
6c8b6c28
VS
2079
2080 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2081 /*
2082 * FIXME this is racy. FBC might get enabled later.
2083 * What we should check here is whether FBC can be
2084 * enabled sometime later.
2085 */
2086 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2087 for (level = 2; level <= max_level; level++) {
2088 struct intel_wm_level *wm = &merged->wm[level];
2089
2090 wm->enable = false;
2091 }
2092 }
0b2ae6d7
VS
2093}
2094
b380ca3c
VS
2095static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2096{
2097 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2098 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2099}
2100
a68d68ee
VS
2101/* The value we need to program into the WM_LPx latency field */
2102static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2103{
2104 struct drm_i915_private *dev_priv = dev->dev_private;
2105
a42a5719 2106 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
a68d68ee
VS
2107 return 2 * level;
2108 else
2109 return dev_priv->wm.pri_latency[level];
2110}
2111
820c1980 2112static void ilk_compute_wm_results(struct drm_device *dev,
0362c781 2113 const struct intel_pipe_wm *merged,
609cedef 2114 enum intel_ddb_partitioning partitioning,
820c1980 2115 struct ilk_wm_values *results)
801bcfff 2116{
0b2ae6d7
VS
2117 struct intel_crtc *intel_crtc;
2118 int level, wm_lp;
cca32e9a 2119
0362c781 2120 results->enable_fbc_wm = merged->fbc_wm_enabled;
609cedef 2121 results->partitioning = partitioning;
cca32e9a 2122
0b2ae6d7 2123 /* LP1+ register values */
cca32e9a 2124 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
1fd527cc 2125 const struct intel_wm_level *r;
801bcfff 2126
b380ca3c 2127 level = ilk_wm_lp_to_level(wm_lp, merged);
0b2ae6d7 2128
0362c781 2129 r = &merged->wm[level];
cca32e9a 2130
d52fea5b
VS
2131 /*
2132 * Maintain the watermark values even if the level is
2133 * disabled. Doing otherwise could cause underruns.
2134 */
2135 results->wm_lp[wm_lp - 1] =
a68d68ee 2136 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
416f4727
VS
2137 (r->pri_val << WM1_LP_SR_SHIFT) |
2138 r->cur_val;
2139
d52fea5b
VS
2140 if (r->enable)
2141 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2142
416f4727
VS
2143 if (INTEL_INFO(dev)->gen >= 8)
2144 results->wm_lp[wm_lp - 1] |=
2145 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2146 else
2147 results->wm_lp[wm_lp - 1] |=
2148 r->fbc_val << WM1_LP_FBC_SHIFT;
2149
d52fea5b
VS
2150 /*
2151 * Always set WM1S_LP_EN when spr_val != 0, even if the
2152 * level is disabled. Doing otherwise could cause underruns.
2153 */
6cef2b8a
VS
2154 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2155 WARN_ON(wm_lp != 1);
2156 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2157 } else
2158 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
cca32e9a 2159 }
801bcfff 2160
0b2ae6d7 2161 /* LP0 register values */
d3fcc808 2162 for_each_intel_crtc(dev, intel_crtc) {
0b2ae6d7
VS
2163 enum pipe pipe = intel_crtc->pipe;
2164 const struct intel_wm_level *r =
2165 &intel_crtc->wm.active.wm[0];
2166
2167 if (WARN_ON(!r->enable))
2168 continue;
2169
2170 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
1011d8c4 2171
0b2ae6d7
VS
2172 results->wm_pipe[pipe] =
2173 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2174 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2175 r->cur_val;
801bcfff
PZ
2176 }
2177}
2178
861f3389
PZ
2179/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2180 * case both are at the same level. Prefer r1 in case they're the same. */
820c1980 2181static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
198a1e9b
VS
2182 struct intel_pipe_wm *r1,
2183 struct intel_pipe_wm *r2)
861f3389 2184{
198a1e9b
VS
2185 int level, max_level = ilk_wm_max_level(dev);
2186 int level1 = 0, level2 = 0;
861f3389 2187
198a1e9b
VS
2188 for (level = 1; level <= max_level; level++) {
2189 if (r1->wm[level].enable)
2190 level1 = level;
2191 if (r2->wm[level].enable)
2192 level2 = level;
861f3389
PZ
2193 }
2194
198a1e9b
VS
2195 if (level1 == level2) {
2196 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
861f3389
PZ
2197 return r2;
2198 else
2199 return r1;
198a1e9b 2200 } else if (level1 > level2) {
861f3389
PZ
2201 return r1;
2202 } else {
2203 return r2;
2204 }
2205}
2206
49a687c4
VS
2207/* dirty bits used to track which watermarks need changes */
2208#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2209#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2210#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2211#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2212#define WM_DIRTY_FBC (1 << 24)
2213#define WM_DIRTY_DDB (1 << 25)
2214
055e393f 2215static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
820c1980
ID
2216 const struct ilk_wm_values *old,
2217 const struct ilk_wm_values *new)
49a687c4
VS
2218{
2219 unsigned int dirty = 0;
2220 enum pipe pipe;
2221 int wm_lp;
2222
055e393f 2223 for_each_pipe(dev_priv, pipe) {
49a687c4
VS
2224 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2225 dirty |= WM_DIRTY_LINETIME(pipe);
2226 /* Must disable LP1+ watermarks too */
2227 dirty |= WM_DIRTY_LP_ALL;
2228 }
2229
2230 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2231 dirty |= WM_DIRTY_PIPE(pipe);
2232 /* Must disable LP1+ watermarks too */
2233 dirty |= WM_DIRTY_LP_ALL;
2234 }
2235 }
2236
2237 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2238 dirty |= WM_DIRTY_FBC;
2239 /* Must disable LP1+ watermarks too */
2240 dirty |= WM_DIRTY_LP_ALL;
2241 }
2242
2243 if (old->partitioning != new->partitioning) {
2244 dirty |= WM_DIRTY_DDB;
2245 /* Must disable LP1+ watermarks too */
2246 dirty |= WM_DIRTY_LP_ALL;
2247 }
2248
2249 /* LP1+ watermarks already deemed dirty, no need to continue */
2250 if (dirty & WM_DIRTY_LP_ALL)
2251 return dirty;
2252
2253 /* Find the lowest numbered LP1+ watermark in need of an update... */
2254 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2255 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2256 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2257 break;
2258 }
2259
2260 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2261 for (; wm_lp <= 3; wm_lp++)
2262 dirty |= WM_DIRTY_LP(wm_lp);
2263
2264 return dirty;
2265}
2266
8553c18e
VS
2267static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2268 unsigned int dirty)
801bcfff 2269{
820c1980 2270 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e 2271 bool changed = false;
801bcfff 2272
facd619b
VS
2273 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2274 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2275 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
8553c18e 2276 changed = true;
facd619b
VS
2277 }
2278 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2279 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2280 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
8553c18e 2281 changed = true;
facd619b
VS
2282 }
2283 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2284 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2285 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
8553c18e 2286 changed = true;
facd619b 2287 }
801bcfff 2288
facd619b
VS
2289 /*
2290 * Don't touch WM1S_LP_EN here.
2291 * Doing so could cause underruns.
2292 */
6cef2b8a 2293
8553c18e
VS
2294 return changed;
2295}
2296
2297/*
2298 * The spec says we shouldn't write when we don't need, because every write
2299 * causes WMs to be re-evaluated, expending some power.
2300 */
820c1980
ID
2301static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2302 struct ilk_wm_values *results)
8553c18e
VS
2303{
2304 struct drm_device *dev = dev_priv->dev;
820c1980 2305 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e
VS
2306 unsigned int dirty;
2307 uint32_t val;
2308
055e393f 2309 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
8553c18e
VS
2310 if (!dirty)
2311 return;
2312
2313 _ilk_disable_lp_wm(dev_priv, dirty);
2314
49a687c4 2315 if (dirty & WM_DIRTY_PIPE(PIPE_A))
801bcfff 2316 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
49a687c4 2317 if (dirty & WM_DIRTY_PIPE(PIPE_B))
801bcfff 2318 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
49a687c4 2319 if (dirty & WM_DIRTY_PIPE(PIPE_C))
801bcfff
PZ
2320 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2321
49a687c4 2322 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
801bcfff 2323 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
49a687c4 2324 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
801bcfff 2325 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
49a687c4 2326 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
801bcfff
PZ
2327 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2328
49a687c4 2329 if (dirty & WM_DIRTY_DDB) {
a42a5719 2330 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
ac9545fd
VS
2331 val = I915_READ(WM_MISC);
2332 if (results->partitioning == INTEL_DDB_PART_1_2)
2333 val &= ~WM_MISC_DATA_PARTITION_5_6;
2334 else
2335 val |= WM_MISC_DATA_PARTITION_5_6;
2336 I915_WRITE(WM_MISC, val);
2337 } else {
2338 val = I915_READ(DISP_ARB_CTL2);
2339 if (results->partitioning == INTEL_DDB_PART_1_2)
2340 val &= ~DISP_DATA_PARTITION_5_6;
2341 else
2342 val |= DISP_DATA_PARTITION_5_6;
2343 I915_WRITE(DISP_ARB_CTL2, val);
2344 }
1011d8c4
PZ
2345 }
2346
49a687c4 2347 if (dirty & WM_DIRTY_FBC) {
cca32e9a
PZ
2348 val = I915_READ(DISP_ARB_CTL);
2349 if (results->enable_fbc_wm)
2350 val &= ~DISP_FBC_WM_DIS;
2351 else
2352 val |= DISP_FBC_WM_DIS;
2353 I915_WRITE(DISP_ARB_CTL, val);
2354 }
2355
954911eb
ID
2356 if (dirty & WM_DIRTY_LP(1) &&
2357 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2358 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2359
2360 if (INTEL_INFO(dev)->gen >= 7) {
6cef2b8a
VS
2361 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2362 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2363 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2364 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2365 }
801bcfff 2366
facd619b 2367 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
801bcfff 2368 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
facd619b 2369 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
801bcfff 2370 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
facd619b 2371 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
801bcfff 2372 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
609cedef
VS
2373
2374 dev_priv->wm.hw = *results;
801bcfff
PZ
2375}
2376
8553c18e
VS
2377static bool ilk_disable_lp_wm(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380
2381 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2382}
2383
b9cec075
DL
2384/*
2385 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2386 * different active planes.
2387 */
2388
2389#define SKL_DDB_SIZE 896 /* in blocks */
2390
2391static void
2392skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
2393 struct drm_crtc *for_crtc,
2394 const struct intel_wm_config *config,
2395 const struct skl_pipe_wm_parameters *params,
2396 struct skl_ddb_entry *alloc /* out */)
2397{
2398 struct drm_crtc *crtc;
2399 unsigned int pipe_size, ddb_size;
2400 int nth_active_pipe;
2401
2402 if (!params->active) {
2403 alloc->start = 0;
2404 alloc->end = 0;
2405 return;
2406 }
2407
2408 ddb_size = SKL_DDB_SIZE;
2409
2410 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2411
2412 nth_active_pipe = 0;
2413 for_each_crtc(dev, crtc) {
2414 if (!intel_crtc_active(crtc))
2415 continue;
2416
2417 if (crtc == for_crtc)
2418 break;
2419
2420 nth_active_pipe++;
2421 }
2422
2423 pipe_size = ddb_size / config->num_pipes_active;
2424 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
16160e3d 2425 alloc->end = alloc->start + pipe_size;
b9cec075
DL
2426}
2427
2428static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2429{
2430 if (config->num_pipes_active == 1)
2431 return 32;
2432
2433 return 8;
2434}
2435
a269c583
DL
2436static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2437{
2438 entry->start = reg & 0x3ff;
2439 entry->end = (reg >> 16) & 0x3ff;
16160e3d
DL
2440 if (entry->end)
2441 entry->end += 1;
a269c583
DL
2442}
2443
08db6652
DL
2444void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2445 struct skl_ddb_allocation *ddb /* out */)
a269c583
DL
2446{
2447 struct drm_device *dev = dev_priv->dev;
2448 enum pipe pipe;
2449 int plane;
2450 u32 val;
2451
2452 for_each_pipe(dev_priv, pipe) {
2453 for_each_plane(pipe, plane) {
2454 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2455 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2456 val);
2457 }
2458
2459 val = I915_READ(CUR_BUF_CFG(pipe));
2460 skl_ddb_entry_init_from_hw(&ddb->cursor[pipe], val);
2461 }
2462}
2463
b9cec075
DL
2464static unsigned int
2465skl_plane_relative_data_rate(const struct intel_plane_wm_parameters *p)
2466{
2467 return p->horiz_pixels * p->vert_pixels * p->bytes_per_pixel;
2468}
2469
2470/*
2471 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2472 * a 8192x4096@32bpp framebuffer:
2473 * 3 * 4096 * 8192 * 4 < 2^32
2474 */
2475static unsigned int
2476skl_get_total_relative_data_rate(struct intel_crtc *intel_crtc,
2477 const struct skl_pipe_wm_parameters *params)
2478{
2479 unsigned int total_data_rate = 0;
2480 int plane;
2481
2482 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2483 const struct intel_plane_wm_parameters *p;
2484
2485 p = &params->plane[plane];
2486 if (!p->enabled)
2487 continue;
2488
2489 total_data_rate += skl_plane_relative_data_rate(p);
2490 }
2491
2492 return total_data_rate;
2493}
2494
2495static void
2496skl_allocate_pipe_ddb(struct drm_crtc *crtc,
2497 const struct intel_wm_config *config,
2498 const struct skl_pipe_wm_parameters *params,
2499 struct skl_ddb_allocation *ddb /* out */)
2500{
2501 struct drm_device *dev = crtc->dev;
2502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2503 enum pipe pipe = intel_crtc->pipe;
34bb56af 2504 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
b9cec075
DL
2505 uint16_t alloc_size, start, cursor_blocks;
2506 unsigned int total_data_rate;
2507 int plane;
2508
34bb56af
DL
2509 skl_ddb_get_pipe_allocation_limits(dev, crtc, config, params, alloc);
2510 alloc_size = skl_ddb_entry_size(alloc);
b9cec075
DL
2511 if (alloc_size == 0) {
2512 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
2513 memset(&ddb->cursor[pipe], 0, sizeof(ddb->cursor[pipe]));
2514 return;
2515 }
2516
2517 cursor_blocks = skl_cursor_allocation(config);
34bb56af
DL
2518 ddb->cursor[pipe].start = alloc->end - cursor_blocks;
2519 ddb->cursor[pipe].end = alloc->end;
b9cec075
DL
2520
2521 alloc_size -= cursor_blocks;
34bb56af 2522 alloc->end -= cursor_blocks;
b9cec075
DL
2523
2524 /*
2525 * Each active plane get a portion of the remaining space, in
2526 * proportion to the amount of data they need to fetch from memory.
2527 *
2528 * FIXME: we may not allocate every single block here.
2529 */
2530 total_data_rate = skl_get_total_relative_data_rate(intel_crtc, params);
2531
34bb56af 2532 start = alloc->start;
b9cec075
DL
2533 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2534 const struct intel_plane_wm_parameters *p;
2535 unsigned int data_rate;
2536 uint16_t plane_blocks;
2537
2538 p = &params->plane[plane];
2539 if (!p->enabled)
2540 continue;
2541
2542 data_rate = skl_plane_relative_data_rate(p);
2543
2544 /*
2545 * promote the expression to 64 bits to avoid overflowing, the
2546 * result is < available as data_rate / total_data_rate < 1
2547 */
2548 plane_blocks = div_u64((uint64_t)alloc_size * data_rate,
2549 total_data_rate);
2550
2551 ddb->plane[pipe][plane].start = start;
16160e3d 2552 ddb->plane[pipe][plane].end = start + plane_blocks;
b9cec075
DL
2553
2554 start += plane_blocks;
2555 }
2556
2557}
2558
2d41c0b5
PB
2559static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_config *config)
2560{
2561 /* TODO: Take into account the scalers once we support them */
2562 return config->adjusted_mode.crtc_clock;
2563}
2564
2565/*
2566 * The max latency should be 257 (max the punit can code is 255 and we add 2us
2567 * for the read latency) and bytes_per_pixel should always be <= 8, so that
2568 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
2569 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
2570*/
2571static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
2572 uint32_t latency)
2573{
2574 uint32_t wm_intermediate_val, ret;
2575
2576 if (latency == 0)
2577 return UINT_MAX;
2578
2579 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel;
2580 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
2581
2582 return ret;
2583}
2584
2585static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
2586 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
2587 uint32_t latency)
2588{
2589 uint32_t ret, plane_bytes_per_line, wm_intermediate_val;
2590
2591 if (latency == 0)
2592 return UINT_MAX;
2593
2594 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
2595 wm_intermediate_val = latency * pixel_rate;
2596 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
2597 plane_bytes_per_line;
2598
2599 return ret;
2600}
2601
2d41c0b5
PB
2602static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
2603 const struct intel_crtc *intel_crtc)
2604{
2605 struct drm_device *dev = intel_crtc->base.dev;
2606 struct drm_i915_private *dev_priv = dev->dev_private;
2607 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
2608 enum pipe pipe = intel_crtc->pipe;
2609
2610 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
2611 sizeof(new_ddb->plane[pipe])))
2612 return true;
2613
2614 if (memcmp(&new_ddb->cursor[pipe], &cur_ddb->cursor[pipe],
2615 sizeof(new_ddb->cursor[pipe])))
2616 return true;
2617
2618 return false;
2619}
2620
2621static void skl_compute_wm_global_parameters(struct drm_device *dev,
2622 struct intel_wm_config *config)
2623{
2624 struct drm_crtc *crtc;
2625 struct drm_plane *plane;
2626
2627 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
2628 config->num_pipes_active += intel_crtc_active(crtc);
2629
2630 /* FIXME: I don't think we need those two global parameters on SKL */
2631 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2632 struct intel_plane *intel_plane = to_intel_plane(plane);
2633
2634 config->sprites_enabled |= intel_plane->wm.enabled;
2635 config->sprites_scaled |= intel_plane->wm.scaled;
2636 }
2637}
2638
2639static void skl_compute_wm_pipe_parameters(struct drm_crtc *crtc,
2640 struct skl_pipe_wm_parameters *p)
2641{
2642 struct drm_device *dev = crtc->dev;
2643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2644 enum pipe pipe = intel_crtc->pipe;
2645 struct drm_plane *plane;
2646 int i = 1; /* Index for sprite planes start */
2647
2648 p->active = intel_crtc_active(crtc);
2649 if (p->active) {
2650 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2651 p->pixel_rate = skl_pipe_pixel_rate(&intel_crtc->config);
2652
2653 /*
2654 * For now, assume primary and cursor planes are always enabled.
2655 */
2656 p->plane[0].enabled = true;
2657 p->plane[0].bytes_per_pixel =
2658 crtc->primary->fb->bits_per_pixel / 8;
2659 p->plane[0].horiz_pixels = intel_crtc->config.pipe_src_w;
2660 p->plane[0].vert_pixels = intel_crtc->config.pipe_src_h;
2661
2662 p->cursor.enabled = true;
2663 p->cursor.bytes_per_pixel = 4;
2664 p->cursor.horiz_pixels = intel_crtc->cursor_width ?
2665 intel_crtc->cursor_width : 64;
2666 }
2667
2668 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
2669 struct intel_plane *intel_plane = to_intel_plane(plane);
2670
a712f8eb
SJ
2671 if (intel_plane->pipe == pipe &&
2672 plane->type == DRM_PLANE_TYPE_OVERLAY)
2d41c0b5
PB
2673 p->plane[i++] = intel_plane->wm;
2674 }
2675}
2676
2677static bool skl_compute_plane_wm(struct skl_pipe_wm_parameters *p,
afb024aa
DL
2678 struct intel_plane_wm_parameters *p_params,
2679 uint16_t ddb_allocation,
2680 uint32_t mem_value,
2681 uint16_t *out_blocks, /* out */
2682 uint8_t *out_lines /* out */)
2d41c0b5 2683{
e6d66171 2684 uint32_t method1, method2, plane_bytes_per_line, res_blocks, res_lines;
2d41c0b5
PB
2685 uint32_t result_bytes;
2686
4f947386 2687 if (mem_value == 0 || !p->active || !p_params->enabled)
2d41c0b5
PB
2688 return false;
2689
2690 method1 = skl_wm_method1(p->pixel_rate,
2691 p_params->bytes_per_pixel,
2692 mem_value);
2693 method2 = skl_wm_method2(p->pixel_rate,
2694 p->pipe_htotal,
2695 p_params->horiz_pixels,
2696 p_params->bytes_per_pixel,
2697 mem_value);
2698
2699 plane_bytes_per_line = p_params->horiz_pixels *
2700 p_params->bytes_per_pixel;
2701
2702 /* For now xtile and linear */
21fca258 2703 if (((ddb_allocation * 512) / plane_bytes_per_line) >= 1)
2d41c0b5
PB
2704 result_bytes = min(method1, method2);
2705 else
2706 result_bytes = method1;
2707
e6d66171
DL
2708 res_blocks = DIV_ROUND_UP(result_bytes, 512) + 1;
2709 res_lines = DIV_ROUND_UP(result_bytes, plane_bytes_per_line);
2710
2711 if (res_blocks > ddb_allocation || res_lines > 31)
2712 return false;
2713
2714 *out_blocks = res_blocks;
2715 *out_lines = res_lines;
2d41c0b5
PB
2716
2717 return true;
2718}
2719
2720static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
2721 struct skl_ddb_allocation *ddb,
2722 struct skl_pipe_wm_parameters *p,
2723 enum pipe pipe,
2724 int level,
2725 int num_planes,
2726 struct skl_wm_level *result)
2727{
2728 uint16_t latency = dev_priv->wm.skl_latency[level];
2729 uint16_t ddb_blocks;
2730 int i;
2731
2732 for (i = 0; i < num_planes; i++) {
2733 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
2734
2735 result->plane_en[i] = skl_compute_plane_wm(p, &p->plane[i],
2736 ddb_blocks,
2737 latency,
2738 &result->plane_res_b[i],
2739 &result->plane_res_l[i]);
2740 }
2741
2742 ddb_blocks = skl_ddb_entry_size(&ddb->cursor[pipe]);
2743 result->cursor_en = skl_compute_plane_wm(p, &p->cursor, ddb_blocks,
2744 latency, &result->cursor_res_b,
2745 &result->cursor_res_l);
2746}
2747
407b50f3
DL
2748static uint32_t
2749skl_compute_linetime_wm(struct drm_crtc *crtc, struct skl_pipe_wm_parameters *p)
2750{
2751 if (!intel_crtc_active(crtc))
2752 return 0;
2753
2754 return DIV_ROUND_UP(8 * p->pipe_htotal * 1000, p->pixel_rate);
2755
2756}
2757
2758static void skl_compute_transition_wm(struct drm_crtc *crtc,
2759 struct skl_pipe_wm_parameters *params,
9414f563 2760 struct skl_wm_level *trans_wm /* out */)
407b50f3 2761{
9414f563
DL
2762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2763 int i;
2764
407b50f3
DL
2765 if (!params->active)
2766 return;
9414f563
DL
2767
2768 /* Until we know more, just disable transition WMs */
2769 for (i = 0; i < intel_num_planes(intel_crtc); i++)
2770 trans_wm->plane_en[i] = false;
2771 trans_wm->cursor_en = false;
407b50f3
DL
2772}
2773
2d41c0b5
PB
2774static void skl_compute_pipe_wm(struct drm_crtc *crtc,
2775 struct skl_ddb_allocation *ddb,
2776 struct skl_pipe_wm_parameters *params,
2777 struct skl_pipe_wm *pipe_wm)
2778{
2779 struct drm_device *dev = crtc->dev;
2780 const struct drm_i915_private *dev_priv = dev->dev_private;
2781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2782 int level, max_level = ilk_wm_max_level(dev);
2783
2784 for (level = 0; level <= max_level; level++) {
2785 skl_compute_wm_level(dev_priv, ddb, params, intel_crtc->pipe,
2786 level, intel_num_planes(intel_crtc),
2787 &pipe_wm->wm[level]);
2788 }
2789 pipe_wm->linetime = skl_compute_linetime_wm(crtc, params);
2790
9414f563 2791 skl_compute_transition_wm(crtc, params, &pipe_wm->trans_wm);
2d41c0b5
PB
2792}
2793
2794static void skl_compute_wm_results(struct drm_device *dev,
2795 struct skl_pipe_wm_parameters *p,
2796 struct skl_pipe_wm *p_wm,
2797 struct skl_wm_values *r,
2798 struct intel_crtc *intel_crtc)
2799{
2800 int level, max_level = ilk_wm_max_level(dev);
2801 enum pipe pipe = intel_crtc->pipe;
9414f563
DL
2802 uint32_t temp;
2803 int i;
2d41c0b5
PB
2804
2805 for (level = 0; level <= max_level; level++) {
2d41c0b5
PB
2806 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
2807 temp = 0;
2d41c0b5
PB
2808
2809 temp |= p_wm->wm[level].plane_res_l[i] <<
2810 PLANE_WM_LINES_SHIFT;
2811 temp |= p_wm->wm[level].plane_res_b[i];
2812 if (p_wm->wm[level].plane_en[i])
2813 temp |= PLANE_WM_EN;
2814
2815 r->plane[pipe][i][level] = temp;
2d41c0b5
PB
2816 }
2817
2818 temp = 0;
2d41c0b5
PB
2819
2820 temp |= p_wm->wm[level].cursor_res_l << PLANE_WM_LINES_SHIFT;
2821 temp |= p_wm->wm[level].cursor_res_b;
2822
2823 if (p_wm->wm[level].cursor_en)
2824 temp |= PLANE_WM_EN;
2825
2826 r->cursor[pipe][level] = temp;
2d41c0b5
PB
2827
2828 }
2829
9414f563
DL
2830 /* transition WMs */
2831 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
2832 temp = 0;
2833 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
2834 temp |= p_wm->trans_wm.plane_res_b[i];
2835 if (p_wm->trans_wm.plane_en[i])
2836 temp |= PLANE_WM_EN;
2837
2838 r->plane_trans[pipe][i] = temp;
2839 }
2840
2841 temp = 0;
2842 temp |= p_wm->trans_wm.cursor_res_l << PLANE_WM_LINES_SHIFT;
2843 temp |= p_wm->trans_wm.cursor_res_b;
2844 if (p_wm->trans_wm.cursor_en)
2845 temp |= PLANE_WM_EN;
2846
2847 r->cursor_trans[pipe] = temp;
2848
2d41c0b5
PB
2849 r->wm_linetime[pipe] = p_wm->linetime;
2850}
2851
16160e3d
DL
2852static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
2853 const struct skl_ddb_entry *entry)
2854{
2855 if (entry->end)
2856 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
2857 else
2858 I915_WRITE(reg, 0);
2859}
2860
2d41c0b5
PB
2861static void skl_write_wm_values(struct drm_i915_private *dev_priv,
2862 const struct skl_wm_values *new)
2863{
2864 struct drm_device *dev = dev_priv->dev;
2865 struct intel_crtc *crtc;
2866
2867 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2868 int i, level, max_level = ilk_wm_max_level(dev);
2869 enum pipe pipe = crtc->pipe;
2870
5d374d96
DL
2871 if (!new->dirty[pipe])
2872 continue;
8211bd5b 2873
5d374d96 2874 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
8211bd5b 2875
5d374d96
DL
2876 for (level = 0; level <= max_level; level++) {
2877 for (i = 0; i < intel_num_planes(crtc); i++)
2878 I915_WRITE(PLANE_WM(pipe, i, level),
2879 new->plane[pipe][i][level]);
2880 I915_WRITE(CUR_WM(pipe, level),
2881 new->cursor[pipe][level]);
2d41c0b5 2882 }
5d374d96
DL
2883 for (i = 0; i < intel_num_planes(crtc); i++)
2884 I915_WRITE(PLANE_WM_TRANS(pipe, i),
2885 new->plane_trans[pipe][i]);
2886 I915_WRITE(CUR_WM_TRANS(pipe), new->cursor_trans[pipe]);
2887
2888 for (i = 0; i < intel_num_planes(crtc); i++)
2889 skl_ddb_entry_write(dev_priv,
2890 PLANE_BUF_CFG(pipe, i),
2891 &new->ddb.plane[pipe][i]);
2892
2893 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
2894 &new->ddb.cursor[pipe]);
2d41c0b5 2895 }
2d41c0b5
PB
2896}
2897
0e8fb7ba
DL
2898/*
2899 * When setting up a new DDB allocation arrangement, we need to correctly
2900 * sequence the times at which the new allocations for the pipes are taken into
2901 * account or we'll have pipes fetching from space previously allocated to
2902 * another pipe.
2903 *
2904 * Roughly the sequence looks like:
2905 * 1. re-allocate the pipe(s) with the allocation being reduced and not
2906 * overlapping with a previous light-up pipe (another way to put it is:
2907 * pipes with their new allocation strickly included into their old ones).
2908 * 2. re-allocate the other pipes that get their allocation reduced
2909 * 3. allocate the pipes having their allocation increased
2910 *
2911 * Steps 1. and 2. are here to take care of the following case:
2912 * - Initially DDB looks like this:
2913 * | B | C |
2914 * - enable pipe A.
2915 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
2916 * allocation
2917 * | A | B | C |
2918 *
2919 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
2920 */
2921
d21b795c
DL
2922static void
2923skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
0e8fb7ba
DL
2924{
2925 struct drm_device *dev = dev_priv->dev;
2926 int plane;
2927
d21b795c
DL
2928 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
2929
0e8fb7ba
DL
2930 for_each_plane(pipe, plane) {
2931 I915_WRITE(PLANE_SURF(pipe, plane),
2932 I915_READ(PLANE_SURF(pipe, plane)));
2933 }
2934 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
2935}
2936
2937static bool
2938skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
2939 const struct skl_ddb_allocation *new,
2940 enum pipe pipe)
2941{
2942 uint16_t old_size, new_size;
2943
2944 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
2945 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
2946
2947 return old_size != new_size &&
2948 new->pipe[pipe].start >= old->pipe[pipe].start &&
2949 new->pipe[pipe].end <= old->pipe[pipe].end;
2950}
2951
2952static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
2953 struct skl_wm_values *new_values)
2954{
2955 struct drm_device *dev = dev_priv->dev;
2956 struct skl_ddb_allocation *cur_ddb, *new_ddb;
2957 bool reallocated[I915_MAX_PIPES] = {false, false, false};
2958 struct intel_crtc *crtc;
2959 enum pipe pipe;
2960
2961 new_ddb = &new_values->ddb;
2962 cur_ddb = &dev_priv->wm.skl_hw.ddb;
2963
2964 /*
2965 * First pass: flush the pipes with the new allocation contained into
2966 * the old space.
2967 *
2968 * We'll wait for the vblank on those pipes to ensure we can safely
2969 * re-allocate the freed space without this pipe fetching from it.
2970 */
2971 for_each_intel_crtc(dev, crtc) {
2972 if (!crtc->active)
2973 continue;
2974
2975 pipe = crtc->pipe;
2976
2977 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
2978 continue;
2979
d21b795c 2980 skl_wm_flush_pipe(dev_priv, pipe, 1);
0e8fb7ba
DL
2981 intel_wait_for_vblank(dev, pipe);
2982
2983 reallocated[pipe] = true;
2984 }
2985
2986
2987 /*
2988 * Second pass: flush the pipes that are having their allocation
2989 * reduced, but overlapping with a previous allocation.
2990 *
2991 * Here as well we need to wait for the vblank to make sure the freed
2992 * space is not used anymore.
2993 */
2994 for_each_intel_crtc(dev, crtc) {
2995 if (!crtc->active)
2996 continue;
2997
2998 pipe = crtc->pipe;
2999
3000 if (reallocated[pipe])
3001 continue;
3002
3003 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3004 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
d21b795c 3005 skl_wm_flush_pipe(dev_priv, pipe, 2);
0e8fb7ba
DL
3006 intel_wait_for_vblank(dev, pipe);
3007 }
3008
3009 reallocated[pipe] = true;
3010 }
3011
3012 /*
3013 * Third pass: flush the pipes that got more space allocated.
3014 *
3015 * We don't need to actively wait for the update here, next vblank
3016 * will just get more DDB space with the correct WM values.
3017 */
3018 for_each_intel_crtc(dev, crtc) {
3019 if (!crtc->active)
3020 continue;
3021
3022 pipe = crtc->pipe;
3023
3024 /*
3025 * At this point, only the pipes more space than before are
3026 * left to re-allocate.
3027 */
3028 if (reallocated[pipe])
3029 continue;
3030
d21b795c 3031 skl_wm_flush_pipe(dev_priv, pipe, 3);
0e8fb7ba
DL
3032 }
3033}
3034
2d41c0b5
PB
3035static bool skl_update_pipe_wm(struct drm_crtc *crtc,
3036 struct skl_pipe_wm_parameters *params,
3037 struct intel_wm_config *config,
3038 struct skl_ddb_allocation *ddb, /* out */
3039 struct skl_pipe_wm *pipe_wm /* out */)
3040{
3041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3042
3043 skl_compute_wm_pipe_parameters(crtc, params);
b9cec075 3044 skl_allocate_pipe_ddb(crtc, config, params, ddb);
2d41c0b5
PB
3045 skl_compute_pipe_wm(crtc, ddb, params, pipe_wm);
3046
3047 if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
3048 return false;
3049
3050 intel_crtc->wm.skl_active = *pipe_wm;
3051 return true;
3052}
3053
3054static void skl_update_other_pipe_wm(struct drm_device *dev,
3055 struct drm_crtc *crtc,
3056 struct intel_wm_config *config,
3057 struct skl_wm_values *r)
3058{
3059 struct intel_crtc *intel_crtc;
3060 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3061
3062 /*
3063 * If the WM update hasn't changed the allocation for this_crtc (the
3064 * crtc we are currently computing the new WM values for), other
3065 * enabled crtcs will keep the same allocation and we don't need to
3066 * recompute anything for them.
3067 */
3068 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3069 return;
3070
3071 /*
3072 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3073 * other active pipes need new DDB allocation and WM values.
3074 */
3075 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3076 base.head) {
3077 struct skl_pipe_wm_parameters params = {};
3078 struct skl_pipe_wm pipe_wm = {};
3079 bool wm_changed;
3080
3081 if (this_crtc->pipe == intel_crtc->pipe)
3082 continue;
3083
3084 if (!intel_crtc->active)
3085 continue;
3086
3087 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
3088 &params, config,
3089 &r->ddb, &pipe_wm);
3090
3091 /*
3092 * If we end up re-computing the other pipe WM values, it's
3093 * because it was really needed, so we expect the WM values to
3094 * be different.
3095 */
3096 WARN_ON(!wm_changed);
3097
3098 skl_compute_wm_results(dev, &params, &pipe_wm, r, intel_crtc);
3099 r->dirty[intel_crtc->pipe] = true;
3100 }
3101}
3102
3103static void skl_update_wm(struct drm_crtc *crtc)
3104{
3105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3106 struct drm_device *dev = crtc->dev;
3107 struct drm_i915_private *dev_priv = dev->dev_private;
3108 struct skl_pipe_wm_parameters params = {};
3109 struct skl_wm_values *results = &dev_priv->wm.skl_results;
3110 struct skl_pipe_wm pipe_wm = {};
3111 struct intel_wm_config config = {};
3112
3113 memset(results, 0, sizeof(*results));
3114
3115 skl_compute_wm_global_parameters(dev, &config);
3116
3117 if (!skl_update_pipe_wm(crtc, &params, &config,
3118 &results->ddb, &pipe_wm))
3119 return;
3120
3121 skl_compute_wm_results(dev, &params, &pipe_wm, results, intel_crtc);
3122 results->dirty[intel_crtc->pipe] = true;
3123
3124 skl_update_other_pipe_wm(dev, crtc, &config, results);
3125 skl_write_wm_values(dev_priv, results);
0e8fb7ba 3126 skl_flush_wm_values(dev_priv, results);
53b0deb4
DL
3127
3128 /* store the new configuration */
3129 dev_priv->wm.skl_hw = *results;
2d41c0b5
PB
3130}
3131
3132static void
3133skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
3134 uint32_t sprite_width, uint32_t sprite_height,
3135 int pixel_size, bool enabled, bool scaled)
3136{
3137 struct intel_plane *intel_plane = to_intel_plane(plane);
3138
3139 intel_plane->wm.enabled = enabled;
3140 intel_plane->wm.scaled = scaled;
3141 intel_plane->wm.horiz_pixels = sprite_width;
3142 intel_plane->wm.vert_pixels = sprite_height;
3143 intel_plane->wm.bytes_per_pixel = pixel_size;
3144
3145 skl_update_wm(crtc);
3146}
3147
820c1980 3148static void ilk_update_wm(struct drm_crtc *crtc)
801bcfff 3149{
7c4a395f 3150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
46ba614c 3151 struct drm_device *dev = crtc->dev;
801bcfff 3152 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980
ID
3153 struct ilk_wm_maximums max;
3154 struct ilk_pipe_wm_parameters params = {};
3155 struct ilk_wm_values results = {};
77c122bc 3156 enum intel_ddb_partitioning partitioning;
7c4a395f 3157 struct intel_pipe_wm pipe_wm = {};
198a1e9b 3158 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
a485bfb8 3159 struct intel_wm_config config = {};
7c4a395f 3160
2a44b76b 3161 ilk_compute_wm_parameters(crtc, &params);
7c4a395f
VS
3162
3163 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
3164
3165 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
3166 return;
861f3389 3167
7c4a395f 3168 intel_crtc->wm.active = pipe_wm;
861f3389 3169
2a44b76b
VS
3170 ilk_compute_wm_config(dev, &config);
3171
34982fe1 3172 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
0ba22e26 3173 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
a485bfb8
VS
3174
3175 /* 5/6 split only in single pipe config on IVB+ */
ec98c8d1
VS
3176 if (INTEL_INFO(dev)->gen >= 7 &&
3177 config.num_pipes_active == 1 && config.sprites_enabled) {
34982fe1 3178 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
0ba22e26 3179 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
0362c781 3180
820c1980 3181 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
861f3389 3182 } else {
198a1e9b 3183 best_lp_wm = &lp_wm_1_2;
861f3389
PZ
3184 }
3185
198a1e9b 3186 partitioning = (best_lp_wm == &lp_wm_1_2) ?
77c122bc 3187 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
801bcfff 3188
820c1980 3189 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
609cedef 3190
820c1980 3191 ilk_write_wm_values(dev_priv, &results);
1011d8c4
PZ
3192}
3193
ed57cb8a
DL
3194static void
3195ilk_update_sprite_wm(struct drm_plane *plane,
3196 struct drm_crtc *crtc,
3197 uint32_t sprite_width, uint32_t sprite_height,
3198 int pixel_size, bool enabled, bool scaled)
526682e9 3199{
8553c18e 3200 struct drm_device *dev = plane->dev;
adf3d35e 3201 struct intel_plane *intel_plane = to_intel_plane(plane);
526682e9 3202
adf3d35e
VS
3203 intel_plane->wm.enabled = enabled;
3204 intel_plane->wm.scaled = scaled;
3205 intel_plane->wm.horiz_pixels = sprite_width;
ed57cb8a 3206 intel_plane->wm.vert_pixels = sprite_width;
adf3d35e 3207 intel_plane->wm.bytes_per_pixel = pixel_size;
526682e9 3208
8553c18e
VS
3209 /*
3210 * IVB workaround: must disable low power watermarks for at least
3211 * one frame before enabling scaling. LP watermarks can be re-enabled
3212 * when scaling is disabled.
3213 *
3214 * WaCxSRDisabledForSpriteScaling:ivb
3215 */
3216 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3217 intel_wait_for_vblank(dev, intel_plane->pipe);
3218
820c1980 3219 ilk_update_wm(crtc);
526682e9
PZ
3220}
3221
3078999f
PB
3222static void skl_pipe_wm_active_state(uint32_t val,
3223 struct skl_pipe_wm *active,
3224 bool is_transwm,
3225 bool is_cursor,
3226 int i,
3227 int level)
3228{
3229 bool is_enabled = (val & PLANE_WM_EN) != 0;
3230
3231 if (!is_transwm) {
3232 if (!is_cursor) {
3233 active->wm[level].plane_en[i] = is_enabled;
3234 active->wm[level].plane_res_b[i] =
3235 val & PLANE_WM_BLOCKS_MASK;
3236 active->wm[level].plane_res_l[i] =
3237 (val >> PLANE_WM_LINES_SHIFT) &
3238 PLANE_WM_LINES_MASK;
3239 } else {
3240 active->wm[level].cursor_en = is_enabled;
3241 active->wm[level].cursor_res_b =
3242 val & PLANE_WM_BLOCKS_MASK;
3243 active->wm[level].cursor_res_l =
3244 (val >> PLANE_WM_LINES_SHIFT) &
3245 PLANE_WM_LINES_MASK;
3246 }
3247 } else {
3248 if (!is_cursor) {
3249 active->trans_wm.plane_en[i] = is_enabled;
3250 active->trans_wm.plane_res_b[i] =
3251 val & PLANE_WM_BLOCKS_MASK;
3252 active->trans_wm.plane_res_l[i] =
3253 (val >> PLANE_WM_LINES_SHIFT) &
3254 PLANE_WM_LINES_MASK;
3255 } else {
3256 active->trans_wm.cursor_en = is_enabled;
3257 active->trans_wm.cursor_res_b =
3258 val & PLANE_WM_BLOCKS_MASK;
3259 active->trans_wm.cursor_res_l =
3260 (val >> PLANE_WM_LINES_SHIFT) &
3261 PLANE_WM_LINES_MASK;
3262 }
3263 }
3264}
3265
3266static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3267{
3268 struct drm_device *dev = crtc->dev;
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3272 struct skl_pipe_wm *active = &intel_crtc->wm.skl_active;
3273 enum pipe pipe = intel_crtc->pipe;
3274 int level, i, max_level;
3275 uint32_t temp;
3276
3277 max_level = ilk_wm_max_level(dev);
3278
3279 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3280
3281 for (level = 0; level <= max_level; level++) {
3282 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3283 hw->plane[pipe][i][level] =
3284 I915_READ(PLANE_WM(pipe, i, level));
3285 hw->cursor[pipe][level] = I915_READ(CUR_WM(pipe, level));
3286 }
3287
3288 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3289 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
3290 hw->cursor_trans[pipe] = I915_READ(CUR_WM_TRANS(pipe));
3291
3292 if (!intel_crtc_active(crtc))
3293 return;
3294
3295 hw->dirty[pipe] = true;
3296
3297 active->linetime = hw->wm_linetime[pipe];
3298
3299 for (level = 0; level <= max_level; level++) {
3300 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3301 temp = hw->plane[pipe][i][level];
3302 skl_pipe_wm_active_state(temp, active, false,
3303 false, i, level);
3304 }
3305 temp = hw->cursor[pipe][level];
3306 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3307 }
3308
3309 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3310 temp = hw->plane_trans[pipe][i];
3311 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3312 }
3313
3314 temp = hw->cursor_trans[pipe];
3315 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
3316}
3317
3318void skl_wm_get_hw_state(struct drm_device *dev)
3319{
a269c583
DL
3320 struct drm_i915_private *dev_priv = dev->dev_private;
3321 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
3078999f
PB
3322 struct drm_crtc *crtc;
3323
a269c583 3324 skl_ddb_get_hw_state(dev_priv, ddb);
3078999f
PB
3325 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3326 skl_pipe_wm_get_hw_state(crtc);
3327}
3328
243e6a44
VS
3329static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3330{
3331 struct drm_device *dev = crtc->dev;
3332 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 3333 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
3334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3335 struct intel_pipe_wm *active = &intel_crtc->wm.active;
3336 enum pipe pipe = intel_crtc->pipe;
3337 static const unsigned int wm0_pipe_reg[] = {
3338 [PIPE_A] = WM0_PIPEA_ILK,
3339 [PIPE_B] = WM0_PIPEB_ILK,
3340 [PIPE_C] = WM0_PIPEC_IVB,
3341 };
3342
3343 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
a42a5719 3344 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 3345 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
243e6a44 3346
2a44b76b
VS
3347 active->pipe_enabled = intel_crtc_active(crtc);
3348
3349 if (active->pipe_enabled) {
243e6a44
VS
3350 u32 tmp = hw->wm_pipe[pipe];
3351
3352 /*
3353 * For active pipes LP0 watermark is marked as
3354 * enabled, and LP1+ watermaks as disabled since
3355 * we can't really reverse compute them in case
3356 * multiple pipes are active.
3357 */
3358 active->wm[0].enable = true;
3359 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3360 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3361 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3362 active->linetime = hw->wm_linetime[pipe];
3363 } else {
3364 int level, max_level = ilk_wm_max_level(dev);
3365
3366 /*
3367 * For inactive pipes, all watermark levels
3368 * should be marked as enabled but zeroed,
3369 * which is what we'd compute them to.
3370 */
3371 for (level = 0; level <= max_level; level++)
3372 active->wm[level].enable = true;
3373 }
3374}
3375
3376void ilk_wm_get_hw_state(struct drm_device *dev)
3377{
3378 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 3379 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
3380 struct drm_crtc *crtc;
3381
70e1e0ec 3382 for_each_crtc(dev, crtc)
243e6a44
VS
3383 ilk_pipe_wm_get_hw_state(crtc);
3384
3385 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
3386 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
3387 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
3388
3389 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
cfa7698b
VS
3390 if (INTEL_INFO(dev)->gen >= 7) {
3391 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3392 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3393 }
243e6a44 3394
a42a5719 3395 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ac9545fd
VS
3396 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3397 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3398 else if (IS_IVYBRIDGE(dev))
3399 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3400 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
243e6a44
VS
3401
3402 hw->enable_fbc_wm =
3403 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3404}
3405
b445e3b0
ED
3406/**
3407 * intel_update_watermarks - update FIFO watermark values based on current modes
3408 *
3409 * Calculate watermark values for the various WM regs based on current mode
3410 * and plane configuration.
3411 *
3412 * There are several cases to deal with here:
3413 * - normal (i.e. non-self-refresh)
3414 * - self-refresh (SR) mode
3415 * - lines are large relative to FIFO size (buffer can hold up to 2)
3416 * - lines are small relative to FIFO size (buffer can hold more than 2
3417 * lines), so need to account for TLB latency
3418 *
3419 * The normal calculation is:
3420 * watermark = dotclock * bytes per pixel * latency
3421 * where latency is platform & configuration dependent (we assume pessimal
3422 * values here).
3423 *
3424 * The SR calculation is:
3425 * watermark = (trunc(latency/line time)+1) * surface width *
3426 * bytes per pixel
3427 * where
3428 * line time = htotal / dotclock
3429 * surface width = hdisplay for normal plane and 64 for cursor
3430 * and latency is assumed to be high, as above.
3431 *
3432 * The final value programmed to the register should always be rounded up,
3433 * and include an extra 2 entries to account for clock crossings.
3434 *
3435 * We don't use the sprite, so we can ignore that. And on Crestline we have
3436 * to set the non-SR watermarks to 8.
3437 */
46ba614c 3438void intel_update_watermarks(struct drm_crtc *crtc)
b445e3b0 3439{
46ba614c 3440 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
b445e3b0
ED
3441
3442 if (dev_priv->display.update_wm)
46ba614c 3443 dev_priv->display.update_wm(crtc);
b445e3b0
ED
3444}
3445
adf3d35e
VS
3446void intel_update_sprite_watermarks(struct drm_plane *plane,
3447 struct drm_crtc *crtc,
ed57cb8a
DL
3448 uint32_t sprite_width,
3449 uint32_t sprite_height,
3450 int pixel_size,
39db4a4d 3451 bool enabled, bool scaled)
b445e3b0 3452{
adf3d35e 3453 struct drm_i915_private *dev_priv = plane->dev->dev_private;
b445e3b0
ED
3454
3455 if (dev_priv->display.update_sprite_wm)
ed57cb8a
DL
3456 dev_priv->display.update_sprite_wm(plane, crtc,
3457 sprite_width, sprite_height,
39db4a4d 3458 pixel_size, enabled, scaled);
b445e3b0
ED
3459}
3460
2b4e57bd
ED
3461static struct drm_i915_gem_object *
3462intel_alloc_context_page(struct drm_device *dev)
3463{
3464 struct drm_i915_gem_object *ctx;
3465 int ret;
3466
3467 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3468
3469 ctx = i915_gem_alloc_object(dev, 4096);
3470 if (!ctx) {
3471 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3472 return NULL;
3473 }
3474
c69766f2 3475 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
2b4e57bd
ED
3476 if (ret) {
3477 DRM_ERROR("failed to pin power context: %d\n", ret);
3478 goto err_unref;
3479 }
3480
3481 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3482 if (ret) {
3483 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3484 goto err_unpin;
3485 }
3486
3487 return ctx;
3488
3489err_unpin:
d7f46fc4 3490 i915_gem_object_ggtt_unpin(ctx);
2b4e57bd
ED
3491err_unref:
3492 drm_gem_object_unreference(&ctx->base);
2b4e57bd
ED
3493 return NULL;
3494}
3495
9270388e
DV
3496/**
3497 * Lock protecting IPS related data structures
9270388e
DV
3498 */
3499DEFINE_SPINLOCK(mchdev_lock);
3500
3501/* Global for IPS driver to get at the current i915 device. Protected by
3502 * mchdev_lock. */
3503static struct drm_i915_private *i915_mch_dev;
3504
2b4e57bd
ED
3505bool ironlake_set_drps(struct drm_device *dev, u8 val)
3506{
3507 struct drm_i915_private *dev_priv = dev->dev_private;
3508 u16 rgvswctl;
3509
9270388e
DV
3510 assert_spin_locked(&mchdev_lock);
3511
2b4e57bd
ED
3512 rgvswctl = I915_READ16(MEMSWCTL);
3513 if (rgvswctl & MEMCTL_CMD_STS) {
3514 DRM_DEBUG("gpu busy, RCS change rejected\n");
3515 return false; /* still busy with another command */
3516 }
3517
3518 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3519 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3520 I915_WRITE16(MEMSWCTL, rgvswctl);
3521 POSTING_READ16(MEMSWCTL);
3522
3523 rgvswctl |= MEMCTL_CMD_STS;
3524 I915_WRITE16(MEMSWCTL, rgvswctl);
3525
3526 return true;
3527}
3528
8090c6b9 3529static void ironlake_enable_drps(struct drm_device *dev)
2b4e57bd
ED
3530{
3531 struct drm_i915_private *dev_priv = dev->dev_private;
3532 u32 rgvmodectl = I915_READ(MEMMODECTL);
3533 u8 fmax, fmin, fstart, vstart;
3534
9270388e
DV
3535 spin_lock_irq(&mchdev_lock);
3536
2b4e57bd
ED
3537 /* Enable temp reporting */
3538 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3539 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3540
3541 /* 100ms RC evaluation intervals */
3542 I915_WRITE(RCUPEI, 100000);
3543 I915_WRITE(RCDNEI, 100000);
3544
3545 /* Set max/min thresholds to 90ms and 80ms respectively */
3546 I915_WRITE(RCBMAXAVG, 90000);
3547 I915_WRITE(RCBMINAVG, 80000);
3548
3549 I915_WRITE(MEMIHYST, 1);
3550
3551 /* Set up min, max, and cur for interrupt handling */
3552 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3553 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3554 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3555 MEMMODE_FSTART_SHIFT;
3556
3557 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3558 PXVFREQ_PX_SHIFT;
3559
20e4d407
DV
3560 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3561 dev_priv->ips.fstart = fstart;
2b4e57bd 3562
20e4d407
DV
3563 dev_priv->ips.max_delay = fstart;
3564 dev_priv->ips.min_delay = fmin;
3565 dev_priv->ips.cur_delay = fstart;
2b4e57bd
ED
3566
3567 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3568 fmax, fmin, fstart);
3569
3570 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3571
3572 /*
3573 * Interrupts will be enabled in ironlake_irq_postinstall
3574 */
3575
3576 I915_WRITE(VIDSTART, vstart);
3577 POSTING_READ(VIDSTART);
3578
3579 rgvmodectl |= MEMMODE_SWMODE_EN;
3580 I915_WRITE(MEMMODECTL, rgvmodectl);
3581
9270388e 3582 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
2b4e57bd 3583 DRM_ERROR("stuck trying to change perf mode\n");
9270388e 3584 mdelay(1);
2b4e57bd
ED
3585
3586 ironlake_set_drps(dev, fstart);
3587
20e4d407 3588 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
2b4e57bd 3589 I915_READ(0x112e0);
20e4d407
DV
3590 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3591 dev_priv->ips.last_count2 = I915_READ(0x112f4);
5ed0bdf2 3592 dev_priv->ips.last_time2 = ktime_get_raw_ns();
9270388e
DV
3593
3594 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3595}
3596
8090c6b9 3597static void ironlake_disable_drps(struct drm_device *dev)
2b4e57bd
ED
3598{
3599 struct drm_i915_private *dev_priv = dev->dev_private;
9270388e
DV
3600 u16 rgvswctl;
3601
3602 spin_lock_irq(&mchdev_lock);
3603
3604 rgvswctl = I915_READ16(MEMSWCTL);
2b4e57bd
ED
3605
3606 /* Ack interrupts, disable EFC interrupt */
3607 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3608 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3609 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3610 I915_WRITE(DEIIR, DE_PCU_EVENT);
3611 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3612
3613 /* Go back to the starting frequency */
20e4d407 3614 ironlake_set_drps(dev, dev_priv->ips.fstart);
9270388e 3615 mdelay(1);
2b4e57bd
ED
3616 rgvswctl |= MEMCTL_CMD_STS;
3617 I915_WRITE(MEMSWCTL, rgvswctl);
9270388e 3618 mdelay(1);
2b4e57bd 3619
9270388e 3620 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3621}
3622
acbe9475
DV
3623/* There's a funny hw issue where the hw returns all 0 when reading from
3624 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3625 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3626 * all limits and the gpu stuck at whatever frequency it is at atm).
3627 */
6917c7b9 3628static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 3629{
7b9e0ae6 3630 u32 limits;
2b4e57bd 3631
20b46e59
DV
3632 /* Only set the down limit when we've reached the lowest level to avoid
3633 * getting more interrupts, otherwise leave this clear. This prevents a
3634 * race in the hw when coming out of rc6: There's a tiny window where
3635 * the hw runs at the minimal clock before selecting the desired
3636 * frequency, if the down threshold expires in that window we will not
3637 * receive a down interrupt. */
b39fb297
BW
3638 limits = dev_priv->rps.max_freq_softlimit << 24;
3639 if (val <= dev_priv->rps.min_freq_softlimit)
3640 limits |= dev_priv->rps.min_freq_softlimit << 16;
20b46e59
DV
3641
3642 return limits;
3643}
3644
dd75fdc8
CW
3645static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3646{
3647 int new_power;
3648
3649 new_power = dev_priv->rps.power;
3650 switch (dev_priv->rps.power) {
3651 case LOW_POWER:
b39fb297 3652 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3653 new_power = BETWEEN;
3654 break;
3655
3656 case BETWEEN:
b39fb297 3657 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
dd75fdc8 3658 new_power = LOW_POWER;
b39fb297 3659 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3660 new_power = HIGH_POWER;
3661 break;
3662
3663 case HIGH_POWER:
b39fb297 3664 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
dd75fdc8
CW
3665 new_power = BETWEEN;
3666 break;
3667 }
3668 /* Max/min bins are special */
b39fb297 3669 if (val == dev_priv->rps.min_freq_softlimit)
dd75fdc8 3670 new_power = LOW_POWER;
b39fb297 3671 if (val == dev_priv->rps.max_freq_softlimit)
dd75fdc8
CW
3672 new_power = HIGH_POWER;
3673 if (new_power == dev_priv->rps.power)
3674 return;
3675
3676 /* Note the units here are not exactly 1us, but 1280ns. */
3677 switch (new_power) {
3678 case LOW_POWER:
3679 /* Upclock if more than 95% busy over 16ms */
3680 I915_WRITE(GEN6_RP_UP_EI, 12500);
3681 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3682
3683 /* Downclock if less than 85% busy over 32ms */
3684 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3685 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3686
3687 I915_WRITE(GEN6_RP_CONTROL,
3688 GEN6_RP_MEDIA_TURBO |
3689 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3690 GEN6_RP_MEDIA_IS_GFX |
3691 GEN6_RP_ENABLE |
3692 GEN6_RP_UP_BUSY_AVG |
3693 GEN6_RP_DOWN_IDLE_AVG);
3694 break;
3695
3696 case BETWEEN:
3697 /* Upclock if more than 90% busy over 13ms */
3698 I915_WRITE(GEN6_RP_UP_EI, 10250);
3699 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3700
3701 /* Downclock if less than 75% busy over 32ms */
3702 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3703 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3704
3705 I915_WRITE(GEN6_RP_CONTROL,
3706 GEN6_RP_MEDIA_TURBO |
3707 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3708 GEN6_RP_MEDIA_IS_GFX |
3709 GEN6_RP_ENABLE |
3710 GEN6_RP_UP_BUSY_AVG |
3711 GEN6_RP_DOWN_IDLE_AVG);
3712 break;
3713
3714 case HIGH_POWER:
3715 /* Upclock if more than 85% busy over 10ms */
3716 I915_WRITE(GEN6_RP_UP_EI, 8000);
3717 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3718
3719 /* Downclock if less than 60% busy over 32ms */
3720 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3721 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3722
3723 I915_WRITE(GEN6_RP_CONTROL,
3724 GEN6_RP_MEDIA_TURBO |
3725 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3726 GEN6_RP_MEDIA_IS_GFX |
3727 GEN6_RP_ENABLE |
3728 GEN6_RP_UP_BUSY_AVG |
3729 GEN6_RP_DOWN_IDLE_AVG);
3730 break;
3731 }
3732
3733 dev_priv->rps.power = new_power;
3734 dev_priv->rps.last_adj = 0;
3735}
3736
2876ce73
CW
3737static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3738{
3739 u32 mask = 0;
3740
3741 if (val > dev_priv->rps.min_freq_softlimit)
3742 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3743 if (val < dev_priv->rps.max_freq_softlimit)
3744 mask |= GEN6_PM_RP_UP_THRESHOLD;
3745
7b3c29f6
CW
3746 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3747 mask &= dev_priv->pm_rps_events;
3748
2876ce73
CW
3749 /* IVB and SNB hard hangs on looping batchbuffer
3750 * if GEN6_PM_UP_EI_EXPIRED is masked.
3751 */
3752 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3753 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3754
baccd458
D
3755 if (IS_GEN8(dev_priv->dev))
3756 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3757
2876ce73
CW
3758 return ~mask;
3759}
3760
b8a5ff8d
JM
3761/* gen6_set_rps is called to update the frequency request, but should also be
3762 * called when the range (min_delay and max_delay) is modified so that we can
3763 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
20b46e59
DV
3764void gen6_set_rps(struct drm_device *dev, u8 val)
3765{
3766 struct drm_i915_private *dev_priv = dev->dev_private;
7b9e0ae6 3767
4fc688ce 3768 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
3769 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3770 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
004777cb 3771
eb64cad1
CW
3772 /* min/max delay may still have been modified so be sure to
3773 * write the limits value.
3774 */
3775 if (val != dev_priv->rps.cur_freq) {
3776 gen6_set_rps_thresholds(dev_priv, val);
b8a5ff8d 3777
50e6a2a7 3778 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
eb64cad1
CW
3779 I915_WRITE(GEN6_RPNSWREQ,
3780 HSW_FREQUENCY(val));
3781 else
3782 I915_WRITE(GEN6_RPNSWREQ,
3783 GEN6_FREQUENCY(val) |
3784 GEN6_OFFSET(0) |
3785 GEN6_AGGRESSIVE_TURBO);
b8a5ff8d 3786 }
7b9e0ae6 3787
7b9e0ae6
CW
3788 /* Make sure we continue to get interrupts
3789 * until we hit the minimum or maximum frequencies.
3790 */
eb64cad1 3791 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
2876ce73 3792 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
7b9e0ae6 3793
d5570a72
BW
3794 POSTING_READ(GEN6_RPNSWREQ);
3795
b39fb297 3796 dev_priv->rps.cur_freq = val;
be2cde9a 3797 trace_intel_gpu_freq_change(val * 50);
2b4e57bd
ED
3798}
3799
76c3552f
D
3800/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3801 *
3802 * * If Gfx is Idle, then
3803 * 1. Mask Turbo interrupts
3804 * 2. Bring up Gfx clock
3805 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3806 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3807 * 5. Unmask Turbo interrupts
3808*/
3809static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3810{
5549d25f
D
3811 struct drm_device *dev = dev_priv->dev;
3812
3813 /* Latest VLV doesn't need to force the gfx clock */
3814 if (dev->pdev->revision >= 0xd) {
3815 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3816 return;
3817 }
3818
76c3552f
D
3819 /*
3820 * When we are idle. Drop to min voltage state.
3821 */
3822
b39fb297 3823 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
76c3552f
D
3824 return;
3825
3826 /* Mask turbo interrupt so that they will not come in between */
3827 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3828
650ad970 3829 vlv_force_gfx_clock(dev_priv, true);
76c3552f 3830
b39fb297 3831 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
76c3552f
D
3832
3833 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
b39fb297 3834 dev_priv->rps.min_freq_softlimit);
76c3552f
D
3835
3836 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
2837ac40 3837 & GENFREQSTATUS) == 0, 100))
76c3552f
D
3838 DRM_ERROR("timed out waiting for Punit\n");
3839
650ad970 3840 vlv_force_gfx_clock(dev_priv, false);
76c3552f 3841
2876ce73
CW
3842 I915_WRITE(GEN6_PMINTRMSK,
3843 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
76c3552f
D
3844}
3845
b29c19b6
CW
3846void gen6_rps_idle(struct drm_i915_private *dev_priv)
3847{
691bb717
DL
3848 struct drm_device *dev = dev_priv->dev;
3849
b29c19b6 3850 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 3851 if (dev_priv->rps.enabled) {
34638118
D
3852 if (IS_CHERRYVIEW(dev))
3853 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3854 else if (IS_VALLEYVIEW(dev))
76c3552f 3855 vlv_set_rps_idle(dev_priv);
7526ed79 3856 else
b39fb297 3857 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
c0951f0c
CW
3858 dev_priv->rps.last_adj = 0;
3859 }
b29c19b6
CW
3860 mutex_unlock(&dev_priv->rps.hw_lock);
3861}
3862
3863void gen6_rps_boost(struct drm_i915_private *dev_priv)
3864{
691bb717
DL
3865 struct drm_device *dev = dev_priv->dev;
3866
b29c19b6 3867 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 3868 if (dev_priv->rps.enabled) {
691bb717 3869 if (IS_VALLEYVIEW(dev))
b39fb297 3870 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
7526ed79 3871 else
b39fb297 3872 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
c0951f0c
CW
3873 dev_priv->rps.last_adj = 0;
3874 }
b29c19b6
CW
3875 mutex_unlock(&dev_priv->rps.hw_lock);
3876}
3877
0a073b84
JB
3878void valleyview_set_rps(struct drm_device *dev, u8 val)
3879{
3880 struct drm_i915_private *dev_priv = dev->dev_private;
7a67092a 3881
0a073b84 3882 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
3883 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3884 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
0a073b84 3885
1c14762d
VS
3886 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3887 "Odd GPU freq value\n"))
3888 val &= ~1;
3889
9a3b9c7a 3890 if (val != dev_priv->rps.cur_freq)
2876ce73 3891 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
0a073b84 3892
09c87db8 3893 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
0a073b84 3894
b39fb297 3895 dev_priv->rps.cur_freq = val;
2ec3815f 3896 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
0a073b84
JB
3897}
3898
20e49366
ZW
3899static void gen9_disable_rps(struct drm_device *dev)
3900{
3901 struct drm_i915_private *dev_priv = dev->dev_private;
3902
3903 I915_WRITE(GEN6_RC_CONTROL, 0);
3904}
3905
44fc7d5c 3906static void gen6_disable_rps(struct drm_device *dev)
d20d4f0c
JB
3907{
3908 struct drm_i915_private *dev_priv = dev->dev_private;
3909
3910 I915_WRITE(GEN6_RC_CONTROL, 0);
44fc7d5c 3911 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
44fc7d5c
DV
3912}
3913
38807746
D
3914static void cherryview_disable_rps(struct drm_device *dev)
3915{
3916 struct drm_i915_private *dev_priv = dev->dev_private;
3917
3918 I915_WRITE(GEN6_RC_CONTROL, 0);
3919}
3920
44fc7d5c
DV
3921static void valleyview_disable_rps(struct drm_device *dev)
3922{
3923 struct drm_i915_private *dev_priv = dev->dev_private;
3924
98a2e5f9
D
3925 /* we're doing forcewake before Disabling RC6,
3926 * This what the BIOS expects when going into suspend */
3927 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3928
44fc7d5c 3929 I915_WRITE(GEN6_RC_CONTROL, 0);
d20d4f0c 3930
98a2e5f9 3931 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d20d4f0c
JB
3932}
3933
dc39fff7
BW
3934static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3935{
91ca689a
ID
3936 if (IS_VALLEYVIEW(dev)) {
3937 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3938 mode = GEN6_RC_CTL_RC6_ENABLE;
3939 else
3940 mode = 0;
3941 }
58abf1da
RV
3942 if (HAS_RC6p(dev))
3943 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
3944 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3945 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3946 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
3947
3948 else
3949 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
3950 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
dc39fff7
BW
3951}
3952
e6069ca8 3953static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
2b4e57bd 3954{
eb4926e4
DL
3955 /* No RC6 before Ironlake */
3956 if (INTEL_INFO(dev)->gen < 5)
3957 return 0;
3958
e6069ca8
ID
3959 /* RC6 is only on Ironlake mobile not on desktop */
3960 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3961 return 0;
3962
456470eb 3963 /* Respect the kernel parameter if it is set */
e6069ca8
ID
3964 if (enable_rc6 >= 0) {
3965 int mask;
3966
58abf1da 3967 if (HAS_RC6p(dev))
e6069ca8
ID
3968 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3969 INTEL_RC6pp_ENABLE;
3970 else
3971 mask = INTEL_RC6_ENABLE;
3972
3973 if ((enable_rc6 & mask) != enable_rc6)
8dfd1f04
DV
3974 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3975 enable_rc6 & mask, enable_rc6, mask);
e6069ca8
ID
3976
3977 return enable_rc6 & mask;
3978 }
2b4e57bd 3979
6567d748
CW
3980 /* Disable RC6 on Ironlake */
3981 if (INTEL_INFO(dev)->gen == 5)
3982 return 0;
2b4e57bd 3983
8bade1ad 3984 if (IS_IVYBRIDGE(dev))
cca84a1f 3985 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
8bade1ad
BW
3986
3987 return INTEL_RC6_ENABLE;
2b4e57bd
ED
3988}
3989
e6069ca8
ID
3990int intel_enable_rc6(const struct drm_device *dev)
3991{
3992 return i915.enable_rc6;
3993}
3994
93ee2920 3995static void gen6_init_rps_frequencies(struct drm_device *dev)
3280e8b0 3996{
93ee2920
TR
3997 struct drm_i915_private *dev_priv = dev->dev_private;
3998 uint32_t rp_state_cap;
3999 u32 ddcc_status = 0;
4000 int ret;
4001
4002 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3280e8b0
BW
4003 /* All of these values are in units of 50MHz */
4004 dev_priv->rps.cur_freq = 0;
93ee2920 4005 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
3280e8b0 4006 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
93ee2920 4007 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3280e8b0 4008 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3280e8b0
BW
4009 /* hw_max = RP0 until we check for overclocking */
4010 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4011
93ee2920
TR
4012 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
4013 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4014 ret = sandybridge_pcode_read(dev_priv,
4015 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4016 &ddcc_status);
4017 if (0 == ret)
4018 dev_priv->rps.efficient_freq =
4019 (ddcc_status >> 8) & 0xff;
4020 }
4021
3280e8b0
BW
4022 /* Preserve min/max settings in case of re-init */
4023 if (dev_priv->rps.max_freq_softlimit == 0)
4024 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4025
93ee2920
TR
4026 if (dev_priv->rps.min_freq_softlimit == 0) {
4027 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4028 dev_priv->rps.min_freq_softlimit =
f4ab408c
TR
4029 /* max(RPe, 450 MHz) */
4030 max(dev_priv->rps.efficient_freq, (u8) 9);
93ee2920
TR
4031 else
4032 dev_priv->rps.min_freq_softlimit =
4033 dev_priv->rps.min_freq;
4034 }
3280e8b0
BW
4035}
4036
20e49366
ZW
4037static void gen9_enable_rps(struct drm_device *dev)
4038{
4039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 struct intel_engine_cs *ring;
4041 uint32_t rc6_mask = 0;
4042 int unused;
4043
4044 /* 1a: Software RC state - RC0 */
4045 I915_WRITE(GEN6_RC_STATE, 0);
4046
4047 /* 1b: Get forcewake during program sequence. Although the driver
4048 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4049 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4050
4051 /* 2a: Disable RC states. */
4052 I915_WRITE(GEN6_RC_CONTROL, 0);
4053
4054 /* 2b: Program RC6 thresholds.*/
4055 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
4056 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4057 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4058 for_each_ring(ring, dev_priv, unused)
4059 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4060 I915_WRITE(GEN6_RC_SLEEP, 0);
4061 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
4062
4063 /* 3a: Enable RC6 */
4064 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4065 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4066 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4067 "on" : "off");
4068 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4069 GEN6_RC_CTL_EI_MODE(1) |
4070 rc6_mask);
4071
4072 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4073
4074}
4075
6edee7f3
BW
4076static void gen8_enable_rps(struct drm_device *dev)
4077{
4078 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4079 struct intel_engine_cs *ring;
93ee2920 4080 uint32_t rc6_mask = 0;
6edee7f3
BW
4081 int unused;
4082
4083 /* 1a: Software RC state - RC0 */
4084 I915_WRITE(GEN6_RC_STATE, 0);
4085
4086 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4087 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
c8d9a590 4088 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
4089
4090 /* 2a: Disable RC states. */
4091 I915_WRITE(GEN6_RC_CONTROL, 0);
4092
93ee2920
TR
4093 /* Initialize rps frequencies */
4094 gen6_init_rps_frequencies(dev);
6edee7f3
BW
4095
4096 /* 2b: Program RC6 thresholds.*/
4097 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4098 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4099 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4100 for_each_ring(ring, dev_priv, unused)
4101 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4102 I915_WRITE(GEN6_RC_SLEEP, 0);
0d68b25e
TR
4103 if (IS_BROADWELL(dev))
4104 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4105 else
4106 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
6edee7f3
BW
4107
4108 /* 3: Enable RC6 */
4109 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4110 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
abbf9d2c 4111 intel_print_rc6_info(dev, rc6_mask);
0d68b25e
TR
4112 if (IS_BROADWELL(dev))
4113 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4114 GEN7_RC_CTL_TO_MODE |
4115 rc6_mask);
4116 else
4117 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4118 GEN6_RC_CTL_EI_MODE(1) |
4119 rc6_mask);
6edee7f3
BW
4120
4121 /* 4 Program defaults and thresholds for RPS*/
f9bdc585
BW
4122 I915_WRITE(GEN6_RPNSWREQ,
4123 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4124 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4125 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
7526ed79
DV
4126 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4127 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
4128
4129 /* Docs recommend 900MHz, and 300 MHz respectively */
4130 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4131 dev_priv->rps.max_freq_softlimit << 24 |
4132 dev_priv->rps.min_freq_softlimit << 16);
4133
4134 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4135 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4136 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4137 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
4138
4139 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6edee7f3
BW
4140
4141 /* 5: Enable RPS */
7526ed79
DV
4142 I915_WRITE(GEN6_RP_CONTROL,
4143 GEN6_RP_MEDIA_TURBO |
4144 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4145 GEN6_RP_MEDIA_IS_GFX |
4146 GEN6_RP_ENABLE |
4147 GEN6_RP_UP_BUSY_AVG |
4148 GEN6_RP_DOWN_IDLE_AVG);
4149
4150 /* 6: Ring frequency + overclocking (our driver does this later */
4151
c7f3153a
TR
4152 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4153 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
7526ed79 4154
c8d9a590 4155 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
4156}
4157
79f5b2c7 4158static void gen6_enable_rps(struct drm_device *dev)
2b4e57bd 4159{
79f5b2c7 4160 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4161 struct intel_engine_cs *ring;
d060c169 4162 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
2b4e57bd 4163 u32 gtfifodbg;
2b4e57bd 4164 int rc6_mode;
42c0526c 4165 int i, ret;
2b4e57bd 4166
4fc688ce 4167 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 4168
2b4e57bd
ED
4169 /* Here begins a magic sequence of register writes to enable
4170 * auto-downclocking.
4171 *
4172 * Perhaps there might be some value in exposing these to
4173 * userspace...
4174 */
4175 I915_WRITE(GEN6_RC_STATE, 0);
2b4e57bd
ED
4176
4177 /* Clear the DBG now so we don't confuse earlier errors */
4178 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4179 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4180 I915_WRITE(GTFIFODBG, gtfifodbg);
4181 }
4182
c8d9a590 4183 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
2b4e57bd 4184
93ee2920
TR
4185 /* Initialize rps frequencies */
4186 gen6_init_rps_frequencies(dev);
dd0a1aa1 4187
2b4e57bd
ED
4188 /* disable the counters and set deterministic thresholds */
4189 I915_WRITE(GEN6_RC_CONTROL, 0);
4190
4191 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4192 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4193 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
4194 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4195 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4196
b4519513
CW
4197 for_each_ring(ring, dev_priv, i)
4198 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
2b4e57bd
ED
4199
4200 I915_WRITE(GEN6_RC_SLEEP, 0);
4201 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
29c78f60 4202 if (IS_IVYBRIDGE(dev))
351aa566
SM
4203 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
4204 else
4205 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
0920a487 4206 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
2b4e57bd
ED
4207 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
4208
5a7dc92a 4209 /* Check if we are enabling RC6 */
2b4e57bd
ED
4210 rc6_mode = intel_enable_rc6(dev_priv->dev);
4211 if (rc6_mode & INTEL_RC6_ENABLE)
4212 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
4213
5a7dc92a
ED
4214 /* We don't use those on Haswell */
4215 if (!IS_HASWELL(dev)) {
4216 if (rc6_mode & INTEL_RC6p_ENABLE)
4217 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
2b4e57bd 4218
5a7dc92a
ED
4219 if (rc6_mode & INTEL_RC6pp_ENABLE)
4220 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
4221 }
2b4e57bd 4222
dc39fff7 4223 intel_print_rc6_info(dev, rc6_mask);
2b4e57bd
ED
4224
4225 I915_WRITE(GEN6_RC_CONTROL,
4226 rc6_mask |
4227 GEN6_RC_CTL_EI_MODE(1) |
4228 GEN6_RC_CTL_HW_ENABLE);
4229
dd75fdc8
CW
4230 /* Power down if completely idle for over 50ms */
4231 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
2b4e57bd 4232 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
2b4e57bd 4233
42c0526c 4234 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
d060c169 4235 if (ret)
42c0526c 4236 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
d060c169
BW
4237
4238 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4239 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4240 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
b39fb297 4241 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
d060c169 4242 (pcu_mbox & 0xff) * 50);
b39fb297 4243 dev_priv->rps.max_freq = pcu_mbox & 0xff;
2b4e57bd
ED
4244 }
4245
dd75fdc8 4246 dev_priv->rps.power = HIGH_POWER; /* force a reset */
b39fb297 4247 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
2b4e57bd 4248
31643d54
BW
4249 rc6vids = 0;
4250 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4251 if (IS_GEN6(dev) && ret) {
4252 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4253 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4254 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4255 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4256 rc6vids &= 0xffff00;
4257 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4258 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4259 if (ret)
4260 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4261 }
4262
c8d9a590 4263 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
4264}
4265
c2bc2fc5 4266static void __gen6_update_ring_freq(struct drm_device *dev)
2b4e57bd 4267{
79f5b2c7 4268 struct drm_i915_private *dev_priv = dev->dev_private;
2b4e57bd 4269 int min_freq = 15;
3ebecd07
CW
4270 unsigned int gpu_freq;
4271 unsigned int max_ia_freq, min_ring_freq;
2b4e57bd 4272 int scaling_factor = 180;
eda79642 4273 struct cpufreq_policy *policy;
2b4e57bd 4274
4fc688ce 4275 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 4276
eda79642
BW
4277 policy = cpufreq_cpu_get(0);
4278 if (policy) {
4279 max_ia_freq = policy->cpuinfo.max_freq;
4280 cpufreq_cpu_put(policy);
4281 } else {
4282 /*
4283 * Default to measured freq if none found, PCU will ensure we
4284 * don't go over
4285 */
2b4e57bd 4286 max_ia_freq = tsc_khz;
eda79642 4287 }
2b4e57bd
ED
4288
4289 /* Convert from kHz to MHz */
4290 max_ia_freq /= 1000;
4291
153b4b95 4292 min_ring_freq = I915_READ(DCLK) & 0xf;
f6aca45c
BW
4293 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4294 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
3ebecd07 4295
2b4e57bd
ED
4296 /*
4297 * For each potential GPU frequency, load a ring frequency we'd like
4298 * to use for memory access. We do this by specifying the IA frequency
4299 * the PCU should use as a reference to determine the ring frequency.
4300 */
6985b352 4301 for (gpu_freq = dev_priv->rps.max_freq; gpu_freq >= dev_priv->rps.min_freq;
2b4e57bd 4302 gpu_freq--) {
6985b352 4303 int diff = dev_priv->rps.max_freq - gpu_freq;
3ebecd07
CW
4304 unsigned int ia_freq = 0, ring_freq = 0;
4305
46c764d4
BW
4306 if (INTEL_INFO(dev)->gen >= 8) {
4307 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4308 ring_freq = max(min_ring_freq, gpu_freq);
4309 } else if (IS_HASWELL(dev)) {
f6aca45c 4310 ring_freq = mult_frac(gpu_freq, 5, 4);
3ebecd07
CW
4311 ring_freq = max(min_ring_freq, ring_freq);
4312 /* leave ia_freq as the default, chosen by cpufreq */
4313 } else {
4314 /* On older processors, there is no separate ring
4315 * clock domain, so in order to boost the bandwidth
4316 * of the ring, we need to upclock the CPU (ia_freq).
4317 *
4318 * For GPU frequencies less than 750MHz,
4319 * just use the lowest ring freq.
4320 */
4321 if (gpu_freq < min_freq)
4322 ia_freq = 800;
4323 else
4324 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4325 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4326 }
2b4e57bd 4327
42c0526c
BW
4328 sandybridge_pcode_write(dev_priv,
4329 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
3ebecd07
CW
4330 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4331 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4332 gpu_freq);
2b4e57bd 4333 }
2b4e57bd
ED
4334}
4335
c2bc2fc5
ID
4336void gen6_update_ring_freq(struct drm_device *dev)
4337{
4338 struct drm_i915_private *dev_priv = dev->dev_private;
4339
4340 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4341 return;
4342
4343 mutex_lock(&dev_priv->rps.hw_lock);
4344 __gen6_update_ring_freq(dev);
4345 mutex_unlock(&dev_priv->rps.hw_lock);
4346}
4347
03af2045 4348static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
4349{
4350 u32 val, rp0;
4351
4352 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4353 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4354
4355 return rp0;
4356}
4357
4358static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4359{
4360 u32 val, rpe;
4361
4362 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4363 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4364
4365 return rpe;
4366}
4367
7707df4a
D
4368static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4369{
4370 u32 val, rp1;
4371
4372 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4373 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4374
4375 return rp1;
4376}
4377
03af2045 4378static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
4379{
4380 u32 val, rpn;
4381
4382 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4383 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4384 return rpn;
4385}
4386
f8f2b001
D
4387static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4388{
4389 u32 val, rp1;
4390
4391 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4392
4393 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4394
4395 return rp1;
4396}
4397
03af2045 4398static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
0a073b84
JB
4399{
4400 u32 val, rp0;
4401
64936258 4402 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
0a073b84
JB
4403
4404 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4405 /* Clamp to max */
4406 rp0 = min_t(u32, rp0, 0xea);
4407
4408 return rp0;
4409}
4410
4411static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4412{
4413 u32 val, rpe;
4414
64936258 4415 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
0a073b84 4416 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
64936258 4417 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
0a073b84
JB
4418 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4419
4420 return rpe;
4421}
4422
03af2045 4423static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
0a073b84 4424{
64936258 4425 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
0a073b84
JB
4426}
4427
ae48434c
ID
4428/* Check that the pctx buffer wasn't move under us. */
4429static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4430{
4431 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4432
4433 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4434 dev_priv->vlv_pctx->stolen->start);
4435}
4436
38807746
D
4437
4438/* Check that the pcbr address is not empty. */
4439static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4440{
4441 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4442
4443 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4444}
4445
4446static void cherryview_setup_pctx(struct drm_device *dev)
4447{
4448 struct drm_i915_private *dev_priv = dev->dev_private;
4449 unsigned long pctx_paddr, paddr;
4450 struct i915_gtt *gtt = &dev_priv->gtt;
4451 u32 pcbr;
4452 int pctx_size = 32*1024;
4453
4454 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4455
4456 pcbr = I915_READ(VLV_PCBR);
4457 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
ce611ef8 4458 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
38807746
D
4459 paddr = (dev_priv->mm.stolen_base +
4460 (gtt->stolen_size - pctx_size));
4461
4462 pctx_paddr = (paddr & (~4095));
4463 I915_WRITE(VLV_PCBR, pctx_paddr);
4464 }
ce611ef8
VS
4465
4466 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
38807746
D
4467}
4468
c9cddffc
JB
4469static void valleyview_setup_pctx(struct drm_device *dev)
4470{
4471 struct drm_i915_private *dev_priv = dev->dev_private;
4472 struct drm_i915_gem_object *pctx;
4473 unsigned long pctx_paddr;
4474 u32 pcbr;
4475 int pctx_size = 24*1024;
4476
17b0c1f7
ID
4477 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4478
c9cddffc
JB
4479 pcbr = I915_READ(VLV_PCBR);
4480 if (pcbr) {
4481 /* BIOS set it up already, grab the pre-alloc'd space */
4482 int pcbr_offset;
4483
4484 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4485 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4486 pcbr_offset,
190d6cd5 4487 I915_GTT_OFFSET_NONE,
c9cddffc
JB
4488 pctx_size);
4489 goto out;
4490 }
4491
ce611ef8
VS
4492 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
4493
c9cddffc
JB
4494 /*
4495 * From the Gunit register HAS:
4496 * The Gfx driver is expected to program this register and ensure
4497 * proper allocation within Gfx stolen memory. For example, this
4498 * register should be programmed such than the PCBR range does not
4499 * overlap with other ranges, such as the frame buffer, protected
4500 * memory, or any other relevant ranges.
4501 */
4502 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4503 if (!pctx) {
4504 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4505 return;
4506 }
4507
4508 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4509 I915_WRITE(VLV_PCBR, pctx_paddr);
4510
4511out:
ce611ef8 4512 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
c9cddffc
JB
4513 dev_priv->vlv_pctx = pctx;
4514}
4515
ae48434c
ID
4516static void valleyview_cleanup_pctx(struct drm_device *dev)
4517{
4518 struct drm_i915_private *dev_priv = dev->dev_private;
4519
4520 if (WARN_ON(!dev_priv->vlv_pctx))
4521 return;
4522
4523 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4524 dev_priv->vlv_pctx = NULL;
4525}
4526
4e80519e
ID
4527static void valleyview_init_gt_powersave(struct drm_device *dev)
4528{
4529 struct drm_i915_private *dev_priv = dev->dev_private;
2bb25c17 4530 u32 val;
4e80519e
ID
4531
4532 valleyview_setup_pctx(dev);
4533
4534 mutex_lock(&dev_priv->rps.hw_lock);
4535
2bb25c17
VS
4536 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4537 switch ((val >> 6) & 3) {
4538 case 0:
4539 case 1:
4540 dev_priv->mem_freq = 800;
4541 break;
4542 case 2:
4543 dev_priv->mem_freq = 1066;
4544 break;
4545 case 3:
4546 dev_priv->mem_freq = 1333;
4547 break;
4548 }
80b83b62 4549 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
2bb25c17 4550
4e80519e
ID
4551 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4552 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4553 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4554 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4555 dev_priv->rps.max_freq);
4556
4557 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4558 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4559 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4560 dev_priv->rps.efficient_freq);
4561
f8f2b001
D
4562 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4563 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4564 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4565 dev_priv->rps.rp1_freq);
4566
4e80519e
ID
4567 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4568 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4569 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4570 dev_priv->rps.min_freq);
4571
4572 /* Preserve min/max settings in case of re-init */
4573 if (dev_priv->rps.max_freq_softlimit == 0)
4574 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4575
4576 if (dev_priv->rps.min_freq_softlimit == 0)
4577 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4578
4579 mutex_unlock(&dev_priv->rps.hw_lock);
4580}
4581
38807746
D
4582static void cherryview_init_gt_powersave(struct drm_device *dev)
4583{
2b6b3a09 4584 struct drm_i915_private *dev_priv = dev->dev_private;
2bb25c17 4585 u32 val;
2b6b3a09 4586
38807746 4587 cherryview_setup_pctx(dev);
2b6b3a09
D
4588
4589 mutex_lock(&dev_priv->rps.hw_lock);
4590
c6e8f39d
VS
4591 mutex_lock(&dev_priv->dpio_lock);
4592 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
4593 mutex_unlock(&dev_priv->dpio_lock);
4594
2bb25c17
VS
4595 switch ((val >> 2) & 0x7) {
4596 case 0:
4597 case 1:
4598 dev_priv->rps.cz_freq = 200;
4599 dev_priv->mem_freq = 1600;
4600 break;
4601 case 2:
4602 dev_priv->rps.cz_freq = 267;
4603 dev_priv->mem_freq = 1600;
4604 break;
4605 case 3:
4606 dev_priv->rps.cz_freq = 333;
4607 dev_priv->mem_freq = 2000;
4608 break;
4609 case 4:
4610 dev_priv->rps.cz_freq = 320;
4611 dev_priv->mem_freq = 1600;
4612 break;
4613 case 5:
4614 dev_priv->rps.cz_freq = 400;
4615 dev_priv->mem_freq = 1600;
4616 break;
4617 }
80b83b62 4618 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
2bb25c17 4619
2b6b3a09
D
4620 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4621 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4622 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4623 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4624 dev_priv->rps.max_freq);
4625
4626 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4627 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4628 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4629 dev_priv->rps.efficient_freq);
4630
7707df4a
D
4631 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4632 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4633 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4634 dev_priv->rps.rp1_freq);
4635
2b6b3a09
D
4636 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4637 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4638 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4639 dev_priv->rps.min_freq);
4640
1c14762d
VS
4641 WARN_ONCE((dev_priv->rps.max_freq |
4642 dev_priv->rps.efficient_freq |
4643 dev_priv->rps.rp1_freq |
4644 dev_priv->rps.min_freq) & 1,
4645 "Odd GPU freq values\n");
4646
2b6b3a09
D
4647 /* Preserve min/max settings in case of re-init */
4648 if (dev_priv->rps.max_freq_softlimit == 0)
4649 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4650
4651 if (dev_priv->rps.min_freq_softlimit == 0)
4652 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4653
4654 mutex_unlock(&dev_priv->rps.hw_lock);
38807746
D
4655}
4656
4e80519e
ID
4657static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4658{
4659 valleyview_cleanup_pctx(dev);
4660}
4661
38807746
D
4662static void cherryview_enable_rps(struct drm_device *dev)
4663{
4664 struct drm_i915_private *dev_priv = dev->dev_private;
4665 struct intel_engine_cs *ring;
2b6b3a09 4666 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
38807746
D
4667 int i;
4668
4669 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4670
4671 gtfifodbg = I915_READ(GTFIFODBG);
4672 if (gtfifodbg) {
4673 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4674 gtfifodbg);
4675 I915_WRITE(GTFIFODBG, gtfifodbg);
4676 }
4677
4678 cherryview_check_pctx(dev_priv);
4679
4680 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4681 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4682 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4683
4684 /* 2a: Program RC6 thresholds.*/
4685 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4686 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4687 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4688
4689 for_each_ring(ring, dev_priv, i)
4690 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4691 I915_WRITE(GEN6_RC_SLEEP, 0);
4692
4693 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4694
4695 /* allows RC6 residency counter to work */
4696 I915_WRITE(VLV_COUNTER_CONTROL,
4697 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4698 VLV_MEDIA_RC6_COUNT_EN |
4699 VLV_RENDER_RC6_COUNT_EN));
4700
4701 /* For now we assume BIOS is allocating and populating the PCBR */
4702 pcbr = I915_READ(VLV_PCBR);
4703
38807746
D
4704 /* 3: Enable RC6 */
4705 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4706 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4707 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4708
4709 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4710
2b6b3a09
D
4711 /* 4 Program defaults and thresholds for RPS*/
4712 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4713 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4714 I915_WRITE(GEN6_RP_UP_EI, 66000);
4715 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4716
4717 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4718
7405f42c
TR
4719 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4720 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4721 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4722
2b6b3a09
D
4723 /* 5: Enable RPS */
4724 I915_WRITE(GEN6_RP_CONTROL,
4725 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7405f42c 4726 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
2b6b3a09
D
4727 GEN6_RP_ENABLE |
4728 GEN6_RP_UP_BUSY_AVG |
4729 GEN6_RP_DOWN_IDLE_AVG);
4730
4731 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4732
8d40c3ae
VS
4733 /* RPS code assumes GPLL is used */
4734 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
4735
c8e9627d 4736 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & GPLLENABLE ? "yes" : "no");
2b6b3a09
D
4737 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4738
4739 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4740 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4741 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4742 dev_priv->rps.cur_freq);
4743
4744 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4745 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4746 dev_priv->rps.efficient_freq);
4747
4748 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4749
38807746
D
4750 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4751}
4752
0a073b84
JB
4753static void valleyview_enable_rps(struct drm_device *dev)
4754{
4755 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4756 struct intel_engine_cs *ring;
2a5913a8 4757 u32 gtfifodbg, val, rc6_mode = 0;
0a073b84
JB
4758 int i;
4759
4760 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4761
ae48434c
ID
4762 valleyview_check_pctx(dev_priv);
4763
0a073b84 4764 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
f7d85c1e
JB
4765 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4766 gtfifodbg);
0a073b84
JB
4767 I915_WRITE(GTFIFODBG, gtfifodbg);
4768 }
4769
c8d9a590
D
4770 /* If VLV, Forcewake all wells, else re-direct to regular path */
4771 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4772
4773 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4774 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4775 I915_WRITE(GEN6_RP_UP_EI, 66000);
4776 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4777
4778 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
31685c25 4779 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
0a073b84
JB
4780
4781 I915_WRITE(GEN6_RP_CONTROL,
4782 GEN6_RP_MEDIA_TURBO |
4783 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4784 GEN6_RP_MEDIA_IS_GFX |
4785 GEN6_RP_ENABLE |
4786 GEN6_RP_UP_BUSY_AVG |
4787 GEN6_RP_DOWN_IDLE_CONT);
4788
4789 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4790 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4791 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4792
4793 for_each_ring(ring, dev_priv, i)
4794 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4795
2f0aa304 4796 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
0a073b84
JB
4797
4798 /* allows RC6 residency counter to work */
49798eb2 4799 I915_WRITE(VLV_COUNTER_CONTROL,
31685c25
D
4800 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4801 VLV_RENDER_RC0_COUNT_EN |
49798eb2
JB
4802 VLV_MEDIA_RC6_COUNT_EN |
4803 VLV_RENDER_RC6_COUNT_EN));
31685c25 4804
a2b23fe0 4805 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
6b88f295 4806 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
dc39fff7
BW
4807
4808 intel_print_rc6_info(dev, rc6_mode);
4809
a2b23fe0 4810 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
0a073b84 4811
64936258 4812 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84 4813
8d40c3ae
VS
4814 /* RPS code assumes GPLL is used */
4815 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
4816
c8e9627d 4817 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & GPLLENABLE ? "yes" : "no");
0a073b84
JB
4818 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4819
b39fb297 4820 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
73008b98 4821 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
b39fb297
BW
4822 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4823 dev_priv->rps.cur_freq);
0a073b84 4824
73008b98 4825 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
b39fb297
BW
4826 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4827 dev_priv->rps.efficient_freq);
0a073b84 4828
b39fb297 4829 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
0a073b84 4830
c8d9a590 4831 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4832}
4833
930ebb46 4834void ironlake_teardown_rc6(struct drm_device *dev)
2b4e57bd
ED
4835{
4836 struct drm_i915_private *dev_priv = dev->dev_private;
4837
3e373948 4838 if (dev_priv->ips.renderctx) {
d7f46fc4 4839 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
3e373948
DV
4840 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4841 dev_priv->ips.renderctx = NULL;
2b4e57bd
ED
4842 }
4843
3e373948 4844 if (dev_priv->ips.pwrctx) {
d7f46fc4 4845 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
3e373948
DV
4846 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4847 dev_priv->ips.pwrctx = NULL;
2b4e57bd
ED
4848 }
4849}
4850
930ebb46 4851static void ironlake_disable_rc6(struct drm_device *dev)
2b4e57bd
ED
4852{
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854
4855 if (I915_READ(PWRCTXA)) {
4856 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4857 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4858 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4859 50);
4860
4861 I915_WRITE(PWRCTXA, 0);
4862 POSTING_READ(PWRCTXA);
4863
4864 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4865 POSTING_READ(RSTDBYCTL);
4866 }
2b4e57bd
ED
4867}
4868
4869static int ironlake_setup_rc6(struct drm_device *dev)
4870{
4871 struct drm_i915_private *dev_priv = dev->dev_private;
4872
3e373948
DV
4873 if (dev_priv->ips.renderctx == NULL)
4874 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4875 if (!dev_priv->ips.renderctx)
2b4e57bd
ED
4876 return -ENOMEM;
4877
3e373948
DV
4878 if (dev_priv->ips.pwrctx == NULL)
4879 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4880 if (!dev_priv->ips.pwrctx) {
2b4e57bd
ED
4881 ironlake_teardown_rc6(dev);
4882 return -ENOMEM;
4883 }
4884
4885 return 0;
4886}
4887
930ebb46 4888static void ironlake_enable_rc6(struct drm_device *dev)
2b4e57bd
ED
4889{
4890 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4891 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
3e960501 4892 bool was_interruptible;
2b4e57bd
ED
4893 int ret;
4894
4895 /* rc6 disabled by default due to repeated reports of hanging during
4896 * boot and resume.
4897 */
4898 if (!intel_enable_rc6(dev))
4899 return;
4900
79f5b2c7
DV
4901 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4902
2b4e57bd 4903 ret = ironlake_setup_rc6(dev);
79f5b2c7 4904 if (ret)
2b4e57bd 4905 return;
2b4e57bd 4906
3e960501
CW
4907 was_interruptible = dev_priv->mm.interruptible;
4908 dev_priv->mm.interruptible = false;
4909
2b4e57bd
ED
4910 /*
4911 * GPU can automatically power down the render unit if given a page
4912 * to save state.
4913 */
6d90c952 4914 ret = intel_ring_begin(ring, 6);
2b4e57bd
ED
4915 if (ret) {
4916 ironlake_teardown_rc6(dev);
3e960501 4917 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd
ED
4918 return;
4919 }
4920
6d90c952
DV
4921 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4922 intel_ring_emit(ring, MI_SET_CONTEXT);
f343c5f6 4923 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
6d90c952
DV
4924 MI_MM_SPACE_GTT |
4925 MI_SAVE_EXT_STATE_EN |
4926 MI_RESTORE_EXT_STATE_EN |
4927 MI_RESTORE_INHIBIT);
4928 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4929 intel_ring_emit(ring, MI_NOOP);
4930 intel_ring_emit(ring, MI_FLUSH);
4931 intel_ring_advance(ring);
2b4e57bd
ED
4932
4933 /*
4934 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4935 * does an implicit flush, combined with MI_FLUSH above, it should be
4936 * safe to assume that renderctx is valid
4937 */
3e960501
CW
4938 ret = intel_ring_idle(ring);
4939 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd 4940 if (ret) {
def27a58 4941 DRM_ERROR("failed to enable ironlake power savings\n");
2b4e57bd 4942 ironlake_teardown_rc6(dev);
2b4e57bd
ED
4943 return;
4944 }
4945
f343c5f6 4946 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
2b4e57bd 4947 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
dc39fff7 4948
91ca689a 4949 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
2b4e57bd
ED
4950}
4951
dde18883
ED
4952static unsigned long intel_pxfreq(u32 vidfreq)
4953{
4954 unsigned long freq;
4955 int div = (vidfreq & 0x3f0000) >> 16;
4956 int post = (vidfreq & 0x3000) >> 12;
4957 int pre = (vidfreq & 0x7);
4958
4959 if (!pre)
4960 return 0;
4961
4962 freq = ((div * 133333) / ((1<<post) * pre));
4963
4964 return freq;
4965}
4966
eb48eb00
DV
4967static const struct cparams {
4968 u16 i;
4969 u16 t;
4970 u16 m;
4971 u16 c;
4972} cparams[] = {
4973 { 1, 1333, 301, 28664 },
4974 { 1, 1066, 294, 24460 },
4975 { 1, 800, 294, 25192 },
4976 { 0, 1333, 276, 27605 },
4977 { 0, 1066, 276, 27605 },
4978 { 0, 800, 231, 23784 },
4979};
4980
f531dcb2 4981static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4982{
4983 u64 total_count, diff, ret;
4984 u32 count1, count2, count3, m = 0, c = 0;
4985 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4986 int i;
4987
02d71956
DV
4988 assert_spin_locked(&mchdev_lock);
4989
20e4d407 4990 diff1 = now - dev_priv->ips.last_time1;
eb48eb00
DV
4991
4992 /* Prevent division-by-zero if we are asking too fast.
4993 * Also, we don't get interesting results if we are polling
4994 * faster than once in 10ms, so just return the saved value
4995 * in such cases.
4996 */
4997 if (diff1 <= 10)
20e4d407 4998 return dev_priv->ips.chipset_power;
eb48eb00
DV
4999
5000 count1 = I915_READ(DMIEC);
5001 count2 = I915_READ(DDREC);
5002 count3 = I915_READ(CSIEC);
5003
5004 total_count = count1 + count2 + count3;
5005
5006 /* FIXME: handle per-counter overflow */
20e4d407
DV
5007 if (total_count < dev_priv->ips.last_count1) {
5008 diff = ~0UL - dev_priv->ips.last_count1;
eb48eb00
DV
5009 diff += total_count;
5010 } else {
20e4d407 5011 diff = total_count - dev_priv->ips.last_count1;
eb48eb00
DV
5012 }
5013
5014 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
20e4d407
DV
5015 if (cparams[i].i == dev_priv->ips.c_m &&
5016 cparams[i].t == dev_priv->ips.r_t) {
eb48eb00
DV
5017 m = cparams[i].m;
5018 c = cparams[i].c;
5019 break;
5020 }
5021 }
5022
5023 diff = div_u64(diff, diff1);
5024 ret = ((m * diff) + c);
5025 ret = div_u64(ret, 10);
5026
20e4d407
DV
5027 dev_priv->ips.last_count1 = total_count;
5028 dev_priv->ips.last_time1 = now;
eb48eb00 5029
20e4d407 5030 dev_priv->ips.chipset_power = ret;
eb48eb00
DV
5031
5032 return ret;
5033}
5034
f531dcb2
CW
5035unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5036{
3d13ef2e 5037 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
5038 unsigned long val;
5039
3d13ef2e 5040 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
5041 return 0;
5042
5043 spin_lock_irq(&mchdev_lock);
5044
5045 val = __i915_chipset_val(dev_priv);
5046
5047 spin_unlock_irq(&mchdev_lock);
5048
5049 return val;
5050}
5051
eb48eb00
DV
5052unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5053{
5054 unsigned long m, x, b;
5055 u32 tsfs;
5056
5057 tsfs = I915_READ(TSFS);
5058
5059 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5060 x = I915_READ8(TR1);
5061
5062 b = tsfs & TSFS_INTR_MASK;
5063
5064 return ((m * x) / 127) - b;
5065}
5066
d972d6ee
MK
5067static int _pxvid_to_vd(u8 pxvid)
5068{
5069 if (pxvid == 0)
5070 return 0;
5071
5072 if (pxvid >= 8 && pxvid < 31)
5073 pxvid = 31;
5074
5075 return (pxvid + 2) * 125;
5076}
5077
5078static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
eb48eb00 5079{
3d13ef2e 5080 struct drm_device *dev = dev_priv->dev;
d972d6ee
MK
5081 const int vd = _pxvid_to_vd(pxvid);
5082 const int vm = vd - 1125;
5083
3d13ef2e 5084 if (INTEL_INFO(dev)->is_mobile)
d972d6ee
MK
5085 return vm > 0 ? vm : 0;
5086
5087 return vd;
eb48eb00
DV
5088}
5089
02d71956 5090static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00 5091{
5ed0bdf2 5092 u64 now, diff, diffms;
eb48eb00
DV
5093 u32 count;
5094
02d71956 5095 assert_spin_locked(&mchdev_lock);
eb48eb00 5096
5ed0bdf2
TG
5097 now = ktime_get_raw_ns();
5098 diffms = now - dev_priv->ips.last_time2;
5099 do_div(diffms, NSEC_PER_MSEC);
eb48eb00
DV
5100
5101 /* Don't divide by 0 */
eb48eb00
DV
5102 if (!diffms)
5103 return;
5104
5105 count = I915_READ(GFXEC);
5106
20e4d407
DV
5107 if (count < dev_priv->ips.last_count2) {
5108 diff = ~0UL - dev_priv->ips.last_count2;
eb48eb00
DV
5109 diff += count;
5110 } else {
20e4d407 5111 diff = count - dev_priv->ips.last_count2;
eb48eb00
DV
5112 }
5113
20e4d407
DV
5114 dev_priv->ips.last_count2 = count;
5115 dev_priv->ips.last_time2 = now;
eb48eb00
DV
5116
5117 /* More magic constants... */
5118 diff = diff * 1181;
5119 diff = div_u64(diff, diffms * 10);
20e4d407 5120 dev_priv->ips.gfx_power = diff;
eb48eb00
DV
5121}
5122
02d71956
DV
5123void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5124{
3d13ef2e
DL
5125 struct drm_device *dev = dev_priv->dev;
5126
5127 if (INTEL_INFO(dev)->gen != 5)
02d71956
DV
5128 return;
5129
9270388e 5130 spin_lock_irq(&mchdev_lock);
02d71956
DV
5131
5132 __i915_update_gfx_val(dev_priv);
5133
9270388e 5134 spin_unlock_irq(&mchdev_lock);
02d71956
DV
5135}
5136
f531dcb2 5137static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
5138{
5139 unsigned long t, corr, state1, corr2, state2;
5140 u32 pxvid, ext_v;
5141
02d71956
DV
5142 assert_spin_locked(&mchdev_lock);
5143
b39fb297 5144 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
eb48eb00
DV
5145 pxvid = (pxvid >> 24) & 0x7f;
5146 ext_v = pvid_to_extvid(dev_priv, pxvid);
5147
5148 state1 = ext_v;
5149
5150 t = i915_mch_val(dev_priv);
5151
5152 /* Revel in the empirically derived constants */
5153
5154 /* Correction factor in 1/100000 units */
5155 if (t > 80)
5156 corr = ((t * 2349) + 135940);
5157 else if (t >= 50)
5158 corr = ((t * 964) + 29317);
5159 else /* < 50 */
5160 corr = ((t * 301) + 1004);
5161
5162 corr = corr * ((150142 * state1) / 10000 - 78642);
5163 corr /= 100000;
20e4d407 5164 corr2 = (corr * dev_priv->ips.corr);
eb48eb00
DV
5165
5166 state2 = (corr2 * state1) / 10000;
5167 state2 /= 100; /* convert to mW */
5168
02d71956 5169 __i915_update_gfx_val(dev_priv);
eb48eb00 5170
20e4d407 5171 return dev_priv->ips.gfx_power + state2;
eb48eb00
DV
5172}
5173
f531dcb2
CW
5174unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5175{
3d13ef2e 5176 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
5177 unsigned long val;
5178
3d13ef2e 5179 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
5180 return 0;
5181
5182 spin_lock_irq(&mchdev_lock);
5183
5184 val = __i915_gfx_val(dev_priv);
5185
5186 spin_unlock_irq(&mchdev_lock);
5187
5188 return val;
5189}
5190
eb48eb00
DV
5191/**
5192 * i915_read_mch_val - return value for IPS use
5193 *
5194 * Calculate and return a value for the IPS driver to use when deciding whether
5195 * we have thermal and power headroom to increase CPU or GPU power budget.
5196 */
5197unsigned long i915_read_mch_val(void)
5198{
5199 struct drm_i915_private *dev_priv;
5200 unsigned long chipset_val, graphics_val, ret = 0;
5201
9270388e 5202 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5203 if (!i915_mch_dev)
5204 goto out_unlock;
5205 dev_priv = i915_mch_dev;
5206
f531dcb2
CW
5207 chipset_val = __i915_chipset_val(dev_priv);
5208 graphics_val = __i915_gfx_val(dev_priv);
eb48eb00
DV
5209
5210 ret = chipset_val + graphics_val;
5211
5212out_unlock:
9270388e 5213 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5214
5215 return ret;
5216}
5217EXPORT_SYMBOL_GPL(i915_read_mch_val);
5218
5219/**
5220 * i915_gpu_raise - raise GPU frequency limit
5221 *
5222 * Raise the limit; IPS indicates we have thermal headroom.
5223 */
5224bool i915_gpu_raise(void)
5225{
5226 struct drm_i915_private *dev_priv;
5227 bool ret = true;
5228
9270388e 5229 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5230 if (!i915_mch_dev) {
5231 ret = false;
5232 goto out_unlock;
5233 }
5234 dev_priv = i915_mch_dev;
5235
20e4d407
DV
5236 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5237 dev_priv->ips.max_delay--;
eb48eb00
DV
5238
5239out_unlock:
9270388e 5240 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5241
5242 return ret;
5243}
5244EXPORT_SYMBOL_GPL(i915_gpu_raise);
5245
5246/**
5247 * i915_gpu_lower - lower GPU frequency limit
5248 *
5249 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5250 * frequency maximum.
5251 */
5252bool i915_gpu_lower(void)
5253{
5254 struct drm_i915_private *dev_priv;
5255 bool ret = true;
5256
9270388e 5257 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5258 if (!i915_mch_dev) {
5259 ret = false;
5260 goto out_unlock;
5261 }
5262 dev_priv = i915_mch_dev;
5263
20e4d407
DV
5264 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5265 dev_priv->ips.max_delay++;
eb48eb00
DV
5266
5267out_unlock:
9270388e 5268 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5269
5270 return ret;
5271}
5272EXPORT_SYMBOL_GPL(i915_gpu_lower);
5273
5274/**
5275 * i915_gpu_busy - indicate GPU business to IPS
5276 *
5277 * Tell the IPS driver whether or not the GPU is busy.
5278 */
5279bool i915_gpu_busy(void)
5280{
5281 struct drm_i915_private *dev_priv;
a4872ba6 5282 struct intel_engine_cs *ring;
eb48eb00 5283 bool ret = false;
f047e395 5284 int i;
eb48eb00 5285
9270388e 5286 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5287 if (!i915_mch_dev)
5288 goto out_unlock;
5289 dev_priv = i915_mch_dev;
5290
f047e395
CW
5291 for_each_ring(ring, dev_priv, i)
5292 ret |= !list_empty(&ring->request_list);
eb48eb00
DV
5293
5294out_unlock:
9270388e 5295 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5296
5297 return ret;
5298}
5299EXPORT_SYMBOL_GPL(i915_gpu_busy);
5300
5301/**
5302 * i915_gpu_turbo_disable - disable graphics turbo
5303 *
5304 * Disable graphics turbo by resetting the max frequency and setting the
5305 * current frequency to the default.
5306 */
5307bool i915_gpu_turbo_disable(void)
5308{
5309 struct drm_i915_private *dev_priv;
5310 bool ret = true;
5311
9270388e 5312 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5313 if (!i915_mch_dev) {
5314 ret = false;
5315 goto out_unlock;
5316 }
5317 dev_priv = i915_mch_dev;
5318
20e4d407 5319 dev_priv->ips.max_delay = dev_priv->ips.fstart;
eb48eb00 5320
20e4d407 5321 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
eb48eb00
DV
5322 ret = false;
5323
5324out_unlock:
9270388e 5325 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5326
5327 return ret;
5328}
5329EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5330
5331/**
5332 * Tells the intel_ips driver that the i915 driver is now loaded, if
5333 * IPS got loaded first.
5334 *
5335 * This awkward dance is so that neither module has to depend on the
5336 * other in order for IPS to do the appropriate communication of
5337 * GPU turbo limits to i915.
5338 */
5339static void
5340ips_ping_for_i915_load(void)
5341{
5342 void (*link)(void);
5343
5344 link = symbol_get(ips_link_to_i915_driver);
5345 if (link) {
5346 link();
5347 symbol_put(ips_link_to_i915_driver);
5348 }
5349}
5350
5351void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5352{
02d71956
DV
5353 /* We only register the i915 ips part with intel-ips once everything is
5354 * set up, to avoid intel-ips sneaking in and reading bogus values. */
9270388e 5355 spin_lock_irq(&mchdev_lock);
eb48eb00 5356 i915_mch_dev = dev_priv;
9270388e 5357 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5358
5359 ips_ping_for_i915_load();
5360}
5361
5362void intel_gpu_ips_teardown(void)
5363{
9270388e 5364 spin_lock_irq(&mchdev_lock);
eb48eb00 5365 i915_mch_dev = NULL;
9270388e 5366 spin_unlock_irq(&mchdev_lock);
eb48eb00 5367}
76c3552f 5368
8090c6b9 5369static void intel_init_emon(struct drm_device *dev)
dde18883
ED
5370{
5371 struct drm_i915_private *dev_priv = dev->dev_private;
5372 u32 lcfuse;
5373 u8 pxw[16];
5374 int i;
5375
5376 /* Disable to program */
5377 I915_WRITE(ECR, 0);
5378 POSTING_READ(ECR);
5379
5380 /* Program energy weights for various events */
5381 I915_WRITE(SDEW, 0x15040d00);
5382 I915_WRITE(CSIEW0, 0x007f0000);
5383 I915_WRITE(CSIEW1, 0x1e220004);
5384 I915_WRITE(CSIEW2, 0x04000004);
5385
5386 for (i = 0; i < 5; i++)
5387 I915_WRITE(PEW + (i * 4), 0);
5388 for (i = 0; i < 3; i++)
5389 I915_WRITE(DEW + (i * 4), 0);
5390
5391 /* Program P-state weights to account for frequency power adjustment */
5392 for (i = 0; i < 16; i++) {
5393 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5394 unsigned long freq = intel_pxfreq(pxvidfreq);
5395 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5396 PXVFREQ_PX_SHIFT;
5397 unsigned long val;
5398
5399 val = vid * vid;
5400 val *= (freq / 1000);
5401 val *= 255;
5402 val /= (127*127*900);
5403 if (val > 0xff)
5404 DRM_ERROR("bad pxval: %ld\n", val);
5405 pxw[i] = val;
5406 }
5407 /* Render standby states get 0 weight */
5408 pxw[14] = 0;
5409 pxw[15] = 0;
5410
5411 for (i = 0; i < 4; i++) {
5412 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5413 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5414 I915_WRITE(PXW + (i * 4), val);
5415 }
5416
5417 /* Adjust magic regs to magic values (more experimental results) */
5418 I915_WRITE(OGW0, 0);
5419 I915_WRITE(OGW1, 0);
5420 I915_WRITE(EG0, 0x00007f00);
5421 I915_WRITE(EG1, 0x0000000e);
5422 I915_WRITE(EG2, 0x000e0000);
5423 I915_WRITE(EG3, 0x68000300);
5424 I915_WRITE(EG4, 0x42000000);
5425 I915_WRITE(EG5, 0x00140031);
5426 I915_WRITE(EG6, 0);
5427 I915_WRITE(EG7, 0);
5428
5429 for (i = 0; i < 8; i++)
5430 I915_WRITE(PXWL + (i * 4), 0);
5431
5432 /* Enable PMON + select events */
5433 I915_WRITE(ECR, 0x80000019);
5434
5435 lcfuse = I915_READ(LCFUSE02);
5436
20e4d407 5437 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
dde18883
ED
5438}
5439
ae48434c
ID
5440void intel_init_gt_powersave(struct drm_device *dev)
5441{
e6069ca8
ID
5442 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5443
38807746
D
5444 if (IS_CHERRYVIEW(dev))
5445 cherryview_init_gt_powersave(dev);
5446 else if (IS_VALLEYVIEW(dev))
4e80519e 5447 valleyview_init_gt_powersave(dev);
ae48434c
ID
5448}
5449
5450void intel_cleanup_gt_powersave(struct drm_device *dev)
5451{
38807746
D
5452 if (IS_CHERRYVIEW(dev))
5453 return;
5454 else if (IS_VALLEYVIEW(dev))
4e80519e 5455 valleyview_cleanup_gt_powersave(dev);
ae48434c
ID
5456}
5457
156c7ca0
JB
5458/**
5459 * intel_suspend_gt_powersave - suspend PM work and helper threads
5460 * @dev: drm device
5461 *
5462 * We don't want to disable RC6 or other features here, we just want
5463 * to make sure any work we've queued has finished and won't bother
5464 * us while we're suspended.
5465 */
5466void intel_suspend_gt_powersave(struct drm_device *dev)
5467{
5468 struct drm_i915_private *dev_priv = dev->dev_private;
5469
d4d70aa5
ID
5470 if (INTEL_INFO(dev)->gen < 6)
5471 return;
5472
156c7ca0
JB
5473 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5474
d4d70aa5
ID
5475 /*
5476 * TODO: disable RPS interrupts on GEN9+ too once RPS support
5477 * is added for it.
5478 */
5479 if (INTEL_INFO(dev)->gen < 9)
5480 gen6_disable_rps_interrupts(dev);
b47adc17
D
5481
5482 /* Force GPU to min freq during suspend */
5483 gen6_rps_idle(dev_priv);
156c7ca0
JB
5484}
5485
8090c6b9
DV
5486void intel_disable_gt_powersave(struct drm_device *dev)
5487{
1a01ab3b
JB
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489
930ebb46 5490 if (IS_IRONLAKE_M(dev)) {
8090c6b9 5491 ironlake_disable_drps(dev);
930ebb46 5492 ironlake_disable_rc6(dev);
38807746 5493 } else if (INTEL_INFO(dev)->gen >= 6) {
10d8d366 5494 intel_suspend_gt_powersave(dev);
e494837a 5495
4fc688ce 5496 mutex_lock(&dev_priv->rps.hw_lock);
20e49366
ZW
5497 if (INTEL_INFO(dev)->gen >= 9)
5498 gen9_disable_rps(dev);
5499 else if (IS_CHERRYVIEW(dev))
38807746
D
5500 cherryview_disable_rps(dev);
5501 else if (IS_VALLEYVIEW(dev))
d20d4f0c
JB
5502 valleyview_disable_rps(dev);
5503 else
5504 gen6_disable_rps(dev);
e534770a 5505
c0951f0c 5506 dev_priv->rps.enabled = false;
4fc688ce 5507 mutex_unlock(&dev_priv->rps.hw_lock);
930ebb46 5508 }
8090c6b9
DV
5509}
5510
1a01ab3b
JB
5511static void intel_gen6_powersave_work(struct work_struct *work)
5512{
5513 struct drm_i915_private *dev_priv =
5514 container_of(work, struct drm_i915_private,
5515 rps.delayed_resume_work.work);
5516 struct drm_device *dev = dev_priv->dev;
5517
4fc688ce 5518 mutex_lock(&dev_priv->rps.hw_lock);
0a073b84 5519
3cc134e3
ID
5520 /*
5521 * TODO: reset/enable RPS interrupts on GEN9+ too, once RPS support is
5522 * added for it.
5523 */
5524 if (INTEL_INFO(dev)->gen < 9)
5525 gen6_reset_rps_interrupts(dev);
5526
38807746
D
5527 if (IS_CHERRYVIEW(dev)) {
5528 cherryview_enable_rps(dev);
5529 } else if (IS_VALLEYVIEW(dev)) {
0a073b84 5530 valleyview_enable_rps(dev);
20e49366
ZW
5531 } else if (INTEL_INFO(dev)->gen >= 9) {
5532 gen9_enable_rps(dev);
6edee7f3
BW
5533 } else if (IS_BROADWELL(dev)) {
5534 gen8_enable_rps(dev);
c2bc2fc5 5535 __gen6_update_ring_freq(dev);
0a073b84
JB
5536 } else {
5537 gen6_enable_rps(dev);
c2bc2fc5 5538 __gen6_update_ring_freq(dev);
0a073b84 5539 }
c0951f0c 5540 dev_priv->rps.enabled = true;
3cc134e3
ID
5541
5542 if (INTEL_INFO(dev)->gen < 9)
5543 gen6_enable_rps_interrupts(dev);
5544
4fc688ce 5545 mutex_unlock(&dev_priv->rps.hw_lock);
c6df39b5
ID
5546
5547 intel_runtime_pm_put(dev_priv);
1a01ab3b
JB
5548}
5549
8090c6b9
DV
5550void intel_enable_gt_powersave(struct drm_device *dev)
5551{
1a01ab3b
JB
5552 struct drm_i915_private *dev_priv = dev->dev_private;
5553
8090c6b9 5554 if (IS_IRONLAKE_M(dev)) {
dc1d0136 5555 mutex_lock(&dev->struct_mutex);
8090c6b9
DV
5556 ironlake_enable_drps(dev);
5557 ironlake_enable_rc6(dev);
5558 intel_init_emon(dev);
dc1d0136 5559 mutex_unlock(&dev->struct_mutex);
38807746 5560 } else if (INTEL_INFO(dev)->gen >= 6) {
1a01ab3b
JB
5561 /*
5562 * PCU communication is slow and this doesn't need to be
5563 * done at any specific time, so do this out of our fast path
5564 * to make resume and init faster.
c6df39b5
ID
5565 *
5566 * We depend on the HW RC6 power context save/restore
5567 * mechanism when entering D3 through runtime PM suspend. So
5568 * disable RPM until RPS/RC6 is properly setup. We can only
5569 * get here via the driver load/system resume/runtime resume
5570 * paths, so the _noresume version is enough (and in case of
5571 * runtime resume it's necessary).
1a01ab3b 5572 */
c6df39b5
ID
5573 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5574 round_jiffies_up_relative(HZ)))
5575 intel_runtime_pm_get_noresume(dev_priv);
8090c6b9
DV
5576 }
5577}
5578
c6df39b5
ID
5579void intel_reset_gt_powersave(struct drm_device *dev)
5580{
5581 struct drm_i915_private *dev_priv = dev->dev_private;
5582
5583 dev_priv->rps.enabled = false;
5584 intel_enable_gt_powersave(dev);
5585}
5586
3107bd48
DV
5587static void ibx_init_clock_gating(struct drm_device *dev)
5588{
5589 struct drm_i915_private *dev_priv = dev->dev_private;
5590
5591 /*
5592 * On Ibex Peak and Cougar Point, we need to disable clock
5593 * gating for the panel power sequencer or it will fail to
5594 * start up when no ports are active.
5595 */
5596 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5597}
5598
0e088b8f
VS
5599static void g4x_disable_trickle_feed(struct drm_device *dev)
5600{
5601 struct drm_i915_private *dev_priv = dev->dev_private;
5602 int pipe;
5603
055e393f 5604 for_each_pipe(dev_priv, pipe) {
0e088b8f
VS
5605 I915_WRITE(DSPCNTR(pipe),
5606 I915_READ(DSPCNTR(pipe)) |
5607 DISPPLANE_TRICKLE_FEED_DISABLE);
1dba99f4 5608 intel_flush_primary_plane(dev_priv, pipe);
0e088b8f
VS
5609 }
5610}
5611
017636cc
VS
5612static void ilk_init_lp_watermarks(struct drm_device *dev)
5613{
5614 struct drm_i915_private *dev_priv = dev->dev_private;
5615
5616 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5617 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5618 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5619
5620 /*
5621 * Don't touch WM1S_LP_EN here.
5622 * Doing so could cause underruns.
5623 */
5624}
5625
1fa61106 5626static void ironlake_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5627{
5628 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5629 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5630
f1e8fa56
DL
5631 /*
5632 * Required for FBC
5633 * WaFbcDisableDpfcClockGating:ilk
5634 */
4d47e4f5
DL
5635 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5636 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5637 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5638
5639 I915_WRITE(PCH_3DCGDIS0,
5640 MARIUNIT_CLOCK_GATE_DISABLE |
5641 SVSMUNIT_CLOCK_GATE_DISABLE);
5642 I915_WRITE(PCH_3DCGDIS1,
5643 VFMUNIT_CLOCK_GATE_DISABLE);
5644
6f1d69b0
ED
5645 /*
5646 * According to the spec the following bits should be set in
5647 * order to enable memory self-refresh
5648 * The bit 22/21 of 0x42004
5649 * The bit 5 of 0x42020
5650 * The bit 15 of 0x45000
5651 */
5652 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5653 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5654 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
4d47e4f5 5655 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5656 I915_WRITE(DISP_ARB_CTL,
5657 (I915_READ(DISP_ARB_CTL) |
5658 DISP_FBC_WM_DIS));
017636cc
VS
5659
5660 ilk_init_lp_watermarks(dev);
6f1d69b0
ED
5661
5662 /*
5663 * Based on the document from hardware guys the following bits
5664 * should be set unconditionally in order to enable FBC.
5665 * The bit 22 of 0x42000
5666 * The bit 22 of 0x42004
5667 * The bit 7,8,9 of 0x42020.
5668 */
5669 if (IS_IRONLAKE_M(dev)) {
4bb35334 5670 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
6f1d69b0
ED
5671 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5672 I915_READ(ILK_DISPLAY_CHICKEN1) |
5673 ILK_FBCQ_DIS);
5674 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5675 I915_READ(ILK_DISPLAY_CHICKEN2) |
5676 ILK_DPARB_GATE);
6f1d69b0
ED
5677 }
5678
4d47e4f5
DL
5679 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5680
6f1d69b0
ED
5681 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5682 I915_READ(ILK_DISPLAY_CHICKEN2) |
5683 ILK_ELPIN_409_SELECT);
5684 I915_WRITE(_3D_CHICKEN2,
5685 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5686 _3D_CHICKEN2_WM_READ_PIPELINED);
4358a374 5687
ecdb4eb7 5688 /* WaDisableRenderCachePipelinedFlush:ilk */
4358a374
DV
5689 I915_WRITE(CACHE_MODE_0,
5690 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
3107bd48 5691
4e04632e
AG
5692 /* WaDisable_RenderCache_OperationalFlush:ilk */
5693 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5694
0e088b8f 5695 g4x_disable_trickle_feed(dev);
bdad2b2f 5696
3107bd48
DV
5697 ibx_init_clock_gating(dev);
5698}
5699
5700static void cpt_init_clock_gating(struct drm_device *dev)
5701{
5702 struct drm_i915_private *dev_priv = dev->dev_private;
5703 int pipe;
3f704fa2 5704 uint32_t val;
3107bd48
DV
5705
5706 /*
5707 * On Ibex Peak and Cougar Point, we need to disable clock
5708 * gating for the panel power sequencer or it will fail to
5709 * start up when no ports are active.
5710 */
cd664078
JB
5711 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5712 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5713 PCH_CPUNIT_CLOCK_GATE_DISABLE);
3107bd48
DV
5714 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5715 DPLS_EDP_PPS_FIX_DIS);
335c07b7
TI
5716 /* The below fixes the weird display corruption, a few pixels shifted
5717 * downward, on (only) LVDS of some HP laptops with IVY.
5718 */
055e393f 5719 for_each_pipe(dev_priv, pipe) {
dc4bd2d1
PZ
5720 val = I915_READ(TRANS_CHICKEN2(pipe));
5721 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5722 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
41aa3448 5723 if (dev_priv->vbt.fdi_rx_polarity_inverted)
3f704fa2 5724 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
dc4bd2d1
PZ
5725 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5726 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5727 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
3f704fa2
PZ
5728 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5729 }
3107bd48 5730 /* WADP0ClockGatingDisable */
055e393f 5731 for_each_pipe(dev_priv, pipe) {
3107bd48
DV
5732 I915_WRITE(TRANS_CHICKEN1(pipe),
5733 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5734 }
6f1d69b0
ED
5735}
5736
1d7aaa0c
DV
5737static void gen6_check_mch_setup(struct drm_device *dev)
5738{
5739 struct drm_i915_private *dev_priv = dev->dev_private;
5740 uint32_t tmp;
5741
5742 tmp = I915_READ(MCH_SSKPD);
df662a28
DV
5743 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5744 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5745 tmp);
1d7aaa0c
DV
5746}
5747
1fa61106 5748static void gen6_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5749{
5750 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5751 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5752
231e54f6 5753 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6f1d69b0
ED
5754
5755 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5756 I915_READ(ILK_DISPLAY_CHICKEN2) |
5757 ILK_ELPIN_409_SELECT);
5758
ecdb4eb7 5759 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
4283908e
DV
5760 I915_WRITE(_3D_CHICKEN,
5761 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5762
4e04632e
AG
5763 /* WaDisable_RenderCache_OperationalFlush:snb */
5764 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5765
8d85d272
VS
5766 /*
5767 * BSpec recoomends 8x4 when MSAA is used,
5768 * however in practice 16x4 seems fastest.
c5c98a58
VS
5769 *
5770 * Note that PS/WM thread counts depend on the WIZ hashing
5771 * disable bit, which we don't touch here, but it's good
5772 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8d85d272
VS
5773 */
5774 I915_WRITE(GEN6_GT_MODE,
5775 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5776
017636cc 5777 ilk_init_lp_watermarks(dev);
6f1d69b0 5778
6f1d69b0 5779 I915_WRITE(CACHE_MODE_0,
50743298 5780 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
6f1d69b0
ED
5781
5782 I915_WRITE(GEN6_UCGCTL1,
5783 I915_READ(GEN6_UCGCTL1) |
5784 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5785 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5786
5787 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5788 * gating disable must be set. Failure to set it results in
5789 * flickering pixels due to Z write ordering failures after
5790 * some amount of runtime in the Mesa "fire" demo, and Unigine
5791 * Sanctuary and Tropics, and apparently anything else with
5792 * alpha test or pixel discard.
5793 *
5794 * According to the spec, bit 11 (RCCUNIT) must also be set,
5795 * but we didn't debug actual testcases to find it out.
0f846f81 5796 *
ef59318c
VS
5797 * WaDisableRCCUnitClockGating:snb
5798 * WaDisableRCPBUnitClockGating:snb
6f1d69b0
ED
5799 */
5800 I915_WRITE(GEN6_UCGCTL2,
5801 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5802 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5803
5eb146dd 5804 /* WaStripsFansDisableFastClipPerformanceFix:snb */
743b57d8
VS
5805 I915_WRITE(_3D_CHICKEN3,
5806 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
6f1d69b0 5807
e927ecde
VS
5808 /*
5809 * Bspec says:
5810 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5811 * 3DSTATE_SF number of SF output attributes is more than 16."
5812 */
5813 I915_WRITE(_3D_CHICKEN3,
5814 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5815
6f1d69b0
ED
5816 /*
5817 * According to the spec the following bits should be
5818 * set in order to enable memory self-refresh and fbc:
5819 * The bit21 and bit22 of 0x42000
5820 * The bit21 and bit22 of 0x42004
5821 * The bit5 and bit7 of 0x42020
5822 * The bit14 of 0x70180
5823 * The bit14 of 0x71180
4bb35334
DL
5824 *
5825 * WaFbcAsynchFlipDisableFbcQueue:snb
6f1d69b0
ED
5826 */
5827 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5828 I915_READ(ILK_DISPLAY_CHICKEN1) |
5829 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5830 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5831 I915_READ(ILK_DISPLAY_CHICKEN2) |
5832 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
231e54f6
DL
5833 I915_WRITE(ILK_DSPCLK_GATE_D,
5834 I915_READ(ILK_DSPCLK_GATE_D) |
5835 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5836 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
6f1d69b0 5837
0e088b8f 5838 g4x_disable_trickle_feed(dev);
f8f2ac9a 5839
3107bd48 5840 cpt_init_clock_gating(dev);
1d7aaa0c
DV
5841
5842 gen6_check_mch_setup(dev);
6f1d69b0
ED
5843}
5844
5845static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5846{
5847 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5848
3aad9059 5849 /*
46680e0a 5850 * WaVSThreadDispatchOverride:ivb,vlv
3aad9059
VS
5851 *
5852 * This actually overrides the dispatch
5853 * mode for all thread types.
5854 */
6f1d69b0
ED
5855 reg &= ~GEN7_FF_SCHED_MASK;
5856 reg |= GEN7_FF_TS_SCHED_HW;
5857 reg |= GEN7_FF_VS_SCHED_HW;
5858 reg |= GEN7_FF_DS_SCHED_HW;
5859
5860 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5861}
5862
17a303ec
PZ
5863static void lpt_init_clock_gating(struct drm_device *dev)
5864{
5865 struct drm_i915_private *dev_priv = dev->dev_private;
5866
5867 /*
5868 * TODO: this bit should only be enabled when really needed, then
5869 * disabled when not needed anymore in order to save power.
5870 */
5871 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5872 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5873 I915_READ(SOUTH_DSPCLK_GATE_D) |
5874 PCH_LP_PARTITION_LEVEL_DISABLE);
0a790cdb
PZ
5875
5876 /* WADPOClockGatingDisable:hsw */
5877 I915_WRITE(_TRANSA_CHICKEN1,
5878 I915_READ(_TRANSA_CHICKEN1) |
5879 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
17a303ec
PZ
5880}
5881
7d708ee4
ID
5882static void lpt_suspend_hw(struct drm_device *dev)
5883{
5884 struct drm_i915_private *dev_priv = dev->dev_private;
5885
5886 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5887 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5888
5889 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5890 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5891 }
5892}
5893
47c2bd97 5894static void broadwell_init_clock_gating(struct drm_device *dev)
1020a5c2
BW
5895{
5896 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 5897 enum pipe pipe;
1020a5c2
BW
5898
5899 I915_WRITE(WM3_LP_ILK, 0);
5900 I915_WRITE(WM2_LP_ILK, 0);
5901 I915_WRITE(WM1_LP_ILK, 0);
50ed5fbd 5902
ab57fff1 5903 /* WaSwitchSolVfFArbitrationPriority:bdw */
50ed5fbd 5904 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
fe4ab3ce 5905
ab57fff1 5906 /* WaPsrDPAMaskVBlankInSRD:bdw */
fe4ab3ce
BW
5907 I915_WRITE(CHICKEN_PAR1_1,
5908 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5909
ab57fff1 5910 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
055e393f 5911 for_each_pipe(dev_priv, pipe) {
07d27e20 5912 I915_WRITE(CHICKEN_PIPESL_1(pipe),
c7c65622 5913 I915_READ(CHICKEN_PIPESL_1(pipe)) |
8f670bb1 5914 BDW_DPRS_MASK_VBLANK_SRD);
fe4ab3ce 5915 }
63801f21 5916
ab57fff1
BW
5917 /* WaVSRefCountFullforceMissDisable:bdw */
5918 /* WaDSRefCountFullforceMissDisable:bdw */
5919 I915_WRITE(GEN7_FF_THREAD_MODE,
5920 I915_READ(GEN7_FF_THREAD_MODE) &
5921 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
36075a4c 5922
295e8bb7
VS
5923 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5924 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
4f1ca9e9
VS
5925
5926 /* WaDisableSDEUnitClockGating:bdw */
5927 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5928 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
5d708680 5929
89d6b2b8 5930 lpt_init_clock_gating(dev);
1020a5c2
BW
5931}
5932
cad2a2d7
ED
5933static void haswell_init_clock_gating(struct drm_device *dev)
5934{
5935 struct drm_i915_private *dev_priv = dev->dev_private;
cad2a2d7 5936
017636cc 5937 ilk_init_lp_watermarks(dev);
cad2a2d7 5938
f3fc4884
FJ
5939 /* L3 caching of data atomics doesn't work -- disable it. */
5940 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5941 I915_WRITE(HSW_ROW_CHICKEN3,
5942 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5943
ecdb4eb7 5944 /* This is required by WaCatErrorRejectionIssue:hsw */
cad2a2d7
ED
5945 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5946 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5947 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5948
e36ea7ff
VS
5949 /* WaVSRefCountFullforceMissDisable:hsw */
5950 I915_WRITE(GEN7_FF_THREAD_MODE,
5951 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
cad2a2d7 5952
4e04632e
AG
5953 /* WaDisable_RenderCache_OperationalFlush:hsw */
5954 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5955
fe27c606
CW
5956 /* enable HiZ Raw Stall Optimization */
5957 I915_WRITE(CACHE_MODE_0_GEN7,
5958 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5959
ecdb4eb7 5960 /* WaDisable4x2SubspanOptimization:hsw */
cad2a2d7
ED
5961 I915_WRITE(CACHE_MODE_1,
5962 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
1544d9d5 5963
a12c4967
VS
5964 /*
5965 * BSpec recommends 8x4 when MSAA is used,
5966 * however in practice 16x4 seems fastest.
c5c98a58
VS
5967 *
5968 * Note that PS/WM thread counts depend on the WIZ hashing
5969 * disable bit, which we don't touch here, but it's good
5970 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a12c4967
VS
5971 */
5972 I915_WRITE(GEN7_GT_MODE,
5973 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5974
ecdb4eb7 5975 /* WaSwitchSolVfFArbitrationPriority:hsw */
e3dff585
BW
5976 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5977
90a88643
PZ
5978 /* WaRsPkgCStateDisplayPMReq:hsw */
5979 I915_WRITE(CHICKEN_PAR1_1,
5980 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
1544d9d5 5981
17a303ec 5982 lpt_init_clock_gating(dev);
cad2a2d7
ED
5983}
5984
1fa61106 5985static void ivybridge_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5986{
5987 struct drm_i915_private *dev_priv = dev->dev_private;
20848223 5988 uint32_t snpcr;
6f1d69b0 5989
017636cc 5990 ilk_init_lp_watermarks(dev);
6f1d69b0 5991
231e54f6 5992 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 5993
ecdb4eb7 5994 /* WaDisableEarlyCull:ivb */
87f8020e
JB
5995 I915_WRITE(_3D_CHICKEN3,
5996 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5997
ecdb4eb7 5998 /* WaDisableBackToBackFlipFix:ivb */
6f1d69b0
ED
5999 I915_WRITE(IVB_CHICKEN3,
6000 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6001 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6002
ecdb4eb7 6003 /* WaDisablePSDDualDispatchEnable:ivb */
12f3382b
JB
6004 if (IS_IVB_GT1(dev))
6005 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6006 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 6007
4e04632e
AG
6008 /* WaDisable_RenderCache_OperationalFlush:ivb */
6009 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6010
ecdb4eb7 6011 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
6f1d69b0
ED
6012 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6013 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6014
ecdb4eb7 6015 /* WaApplyL3ControlAndL3ChickenMode:ivb */
6f1d69b0
ED
6016 I915_WRITE(GEN7_L3CNTLREG1,
6017 GEN7_WA_FOR_GEN7_L3_CONTROL);
6018 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8ab43976
JB
6019 GEN7_WA_L3_CHICKEN_MODE);
6020 if (IS_IVB_GT1(dev))
6021 I915_WRITE(GEN7_ROW_CHICKEN2,
6022 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2
VS
6023 else {
6024 /* must write both registers */
6025 I915_WRITE(GEN7_ROW_CHICKEN2,
6026 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8ab43976
JB
6027 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6028 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2 6029 }
6f1d69b0 6030
ecdb4eb7 6031 /* WaForceL3Serialization:ivb */
61939d97
JB
6032 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6033 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6034
1b80a19a 6035 /*
0f846f81 6036 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 6037 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
0f846f81
JB
6038 */
6039 I915_WRITE(GEN6_UCGCTL2,
28acf3b2 6040 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 6041
ecdb4eb7 6042 /* This is required by WaCatErrorRejectionIssue:ivb */
6f1d69b0
ED
6043 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6044 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6045 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6046
0e088b8f 6047 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
6048
6049 gen7_setup_fixed_func_scheduler(dev_priv);
97e1930f 6050
22721343
CW
6051 if (0) { /* causes HiZ corruption on ivb:gt1 */
6052 /* enable HiZ Raw Stall Optimization */
6053 I915_WRITE(CACHE_MODE_0_GEN7,
6054 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6055 }
116f2b6d 6056
ecdb4eb7 6057 /* WaDisable4x2SubspanOptimization:ivb */
97e1930f
DV
6058 I915_WRITE(CACHE_MODE_1,
6059 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
20848223 6060
a607c1a4
VS
6061 /*
6062 * BSpec recommends 8x4 when MSAA is used,
6063 * however in practice 16x4 seems fastest.
c5c98a58
VS
6064 *
6065 * Note that PS/WM thread counts depend on the WIZ hashing
6066 * disable bit, which we don't touch here, but it's good
6067 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a607c1a4
VS
6068 */
6069 I915_WRITE(GEN7_GT_MODE,
6070 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
6071
20848223
BW
6072 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6073 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6074 snpcr |= GEN6_MBC_SNPCR_MED;
6075 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3107bd48 6076
ab5c608b
BW
6077 if (!HAS_PCH_NOP(dev))
6078 cpt_init_clock_gating(dev);
1d7aaa0c
DV
6079
6080 gen6_check_mch_setup(dev);
6f1d69b0
ED
6081}
6082
1fa61106 6083static void valleyview_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6084{
6085 struct drm_i915_private *dev_priv = dev->dev_private;
6f1d69b0 6086
d7fe0cc0 6087 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 6088
ecdb4eb7 6089 /* WaDisableEarlyCull:vlv */
87f8020e
JB
6090 I915_WRITE(_3D_CHICKEN3,
6091 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6092
ecdb4eb7 6093 /* WaDisableBackToBackFlipFix:vlv */
6f1d69b0
ED
6094 I915_WRITE(IVB_CHICKEN3,
6095 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6096 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6097
fad7d36e 6098 /* WaPsdDispatchEnable:vlv */
ecdb4eb7 6099 /* WaDisablePSDDualDispatchEnable:vlv */
12f3382b 6100 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
d3bc0303
JB
6101 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6102 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 6103
4e04632e
AG
6104 /* WaDisable_RenderCache_OperationalFlush:vlv */
6105 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6106
ecdb4eb7 6107 /* WaForceL3Serialization:vlv */
61939d97
JB
6108 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6109 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6110
ecdb4eb7 6111 /* WaDisableDopClockGating:vlv */
8ab43976
JB
6112 I915_WRITE(GEN7_ROW_CHICKEN2,
6113 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6114
ecdb4eb7 6115 /* This is required by WaCatErrorRejectionIssue:vlv */
6f1d69b0
ED
6116 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6117 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6118 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6119
46680e0a
VS
6120 gen7_setup_fixed_func_scheduler(dev_priv);
6121
3c0edaeb 6122 /*
0f846f81 6123 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 6124 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
0f846f81
JB
6125 */
6126 I915_WRITE(GEN6_UCGCTL2,
3c0edaeb 6127 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 6128
c98f5062
AG
6129 /* WaDisableL3Bank2xClockGate:vlv
6130 * Disabling L3 clock gating- MMIO 940c[25] = 1
6131 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6132 I915_WRITE(GEN7_UCGCTL4,
6133 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
e3f33d46 6134
e0d8d59b 6135 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6f1d69b0 6136
afd58e79
VS
6137 /*
6138 * BSpec says this must be set, even though
6139 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6140 */
6b26c86d
DV
6141 I915_WRITE(CACHE_MODE_1,
6142 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7983117f 6143
031994ee
VS
6144 /*
6145 * WaIncreaseL3CreditsForVLVB0:vlv
6146 * This is the hardware default actually.
6147 */
6148 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6149
2d809570 6150 /*
ecdb4eb7 6151 * WaDisableVLVClockGating_VBIIssue:vlv
2d809570
JB
6152 * Disable clock gating on th GCFG unit to prevent a delay
6153 * in the reporting of vblank events.
6154 */
7a0d1eed 6155 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
6f1d69b0
ED
6156}
6157
a4565da8
VS
6158static void cherryview_init_clock_gating(struct drm_device *dev)
6159{
6160 struct drm_i915_private *dev_priv = dev->dev_private;
6161
6162 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6163
6164 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
dd811e70 6165
232ce337
VS
6166 /* WaVSRefCountFullforceMissDisable:chv */
6167 /* WaDSRefCountFullforceMissDisable:chv */
6168 I915_WRITE(GEN7_FF_THREAD_MODE,
6169 I915_READ(GEN7_FF_THREAD_MODE) &
6170 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
acea6f95
VS
6171
6172 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6173 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6174 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
0846697c
VS
6175
6176 /* WaDisableCSUnitClockGating:chv */
6177 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6178 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
c631780f
VS
6179
6180 /* WaDisableSDEUnitClockGating:chv */
6181 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6182 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
a4565da8
VS
6183}
6184
1fa61106 6185static void g4x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6186{
6187 struct drm_i915_private *dev_priv = dev->dev_private;
6188 uint32_t dspclk_gate;
6189
6190 I915_WRITE(RENCLK_GATE_D1, 0);
6191 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6192 GS_UNIT_CLOCK_GATE_DISABLE |
6193 CL_UNIT_CLOCK_GATE_DISABLE);
6194 I915_WRITE(RAMCLK_GATE_D, 0);
6195 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6196 OVRUNIT_CLOCK_GATE_DISABLE |
6197 OVCUNIT_CLOCK_GATE_DISABLE;
6198 if (IS_GM45(dev))
6199 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6200 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4358a374
DV
6201
6202 /* WaDisableRenderCachePipelinedFlush */
6203 I915_WRITE(CACHE_MODE_0,
6204 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
de1aa629 6205
4e04632e
AG
6206 /* WaDisable_RenderCache_OperationalFlush:g4x */
6207 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6208
0e088b8f 6209 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
6210}
6211
1fa61106 6212static void crestline_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6213{
6214 struct drm_i915_private *dev_priv = dev->dev_private;
6215
6216 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6217 I915_WRITE(RENCLK_GATE_D2, 0);
6218 I915_WRITE(DSPCLK_GATE_D, 0);
6219 I915_WRITE(RAMCLK_GATE_D, 0);
6220 I915_WRITE16(DEUC, 0);
20f94967
VS
6221 I915_WRITE(MI_ARB_STATE,
6222 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
6223
6224 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6225 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
6226}
6227
1fa61106 6228static void broadwater_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6229{
6230 struct drm_i915_private *dev_priv = dev->dev_private;
6231
6232 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6233 I965_RCC_CLOCK_GATE_DISABLE |
6234 I965_RCPB_CLOCK_GATE_DISABLE |
6235 I965_ISC_CLOCK_GATE_DISABLE |
6236 I965_FBC_CLOCK_GATE_DISABLE);
6237 I915_WRITE(RENCLK_GATE_D2, 0);
20f94967
VS
6238 I915_WRITE(MI_ARB_STATE,
6239 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
6240
6241 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6242 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
6243}
6244
1fa61106 6245static void gen3_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6246{
6247 struct drm_i915_private *dev_priv = dev->dev_private;
6248 u32 dstate = I915_READ(D_STATE);
6249
6250 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6251 DSTATE_DOT_CLOCK_GATING;
6252 I915_WRITE(D_STATE, dstate);
13a86b85
CW
6253
6254 if (IS_PINEVIEW(dev))
6255 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
974a3b0f
DV
6256
6257 /* IIR "flip pending" means done if this bit is set */
6258 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
12fabbcb
VS
6259
6260 /* interrupts should cause a wake up from C3 */
3299254f 6261 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
dbb42748
VS
6262
6263 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6264 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
1038392b
VS
6265
6266 I915_WRITE(MI_ARB_STATE,
6267 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6268}
6269
1fa61106 6270static void i85x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6271{
6272 struct drm_i915_private *dev_priv = dev->dev_private;
6273
6274 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
54e472ae
VS
6275
6276 /* interrupts should cause a wake up from C3 */
6277 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6278 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
1038392b
VS
6279
6280 I915_WRITE(MEM_MODE,
6281 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6282}
6283
1fa61106 6284static void i830_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6285{
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287
6288 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
1038392b
VS
6289
6290 I915_WRITE(MEM_MODE,
6291 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6292 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6293}
6294
6f1d69b0
ED
6295void intel_init_clock_gating(struct drm_device *dev)
6296{
6297 struct drm_i915_private *dev_priv = dev->dev_private;
6298
6299 dev_priv->display.init_clock_gating(dev);
6f1d69b0
ED
6300}
6301
7d708ee4
ID
6302void intel_suspend_hw(struct drm_device *dev)
6303{
6304 if (HAS_PCH_LPT(dev))
6305 lpt_suspend_hw(dev);
6306}
6307
1fa61106
ED
6308/* Set up chip specific power management-related functions */
6309void intel_init_pm(struct drm_device *dev)
6310{
6311 struct drm_i915_private *dev_priv = dev->dev_private;
6312
7ff0ebcc 6313 intel_fbc_init(dev_priv);
1fa61106 6314
c921aba8
DV
6315 /* For cxsr */
6316 if (IS_PINEVIEW(dev))
6317 i915_pineview_get_mem_freq(dev);
6318 else if (IS_GEN5(dev))
6319 i915_ironlake_get_mem_freq(dev);
6320
1fa61106 6321 /* For FIFO watermark updates */
f5ed50cb 6322 if (INTEL_INFO(dev)->gen >= 9) {
2af30a5c
PB
6323 skl_setup_wm_latency(dev);
6324
c83155a6 6325 dev_priv->display.init_clock_gating = gen9_init_clock_gating;
2d41c0b5
PB
6326 dev_priv->display.update_wm = skl_update_wm;
6327 dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
c83155a6 6328 } else if (HAS_PCH_SPLIT(dev)) {
fa50ad61 6329 ilk_setup_wm_latency(dev);
53615a5e 6330
bd602544
VS
6331 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6332 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6333 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6334 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6335 dev_priv->display.update_wm = ilk_update_wm;
6336 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
6337 } else {
6338 DRM_DEBUG_KMS("Failed to read display plane latency. "
6339 "Disable CxSR\n");
6340 }
6341
6342 if (IS_GEN5(dev))
1fa61106 6343 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
bd602544 6344 else if (IS_GEN6(dev))
1fa61106 6345 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
bd602544 6346 else if (IS_IVYBRIDGE(dev))
1fa61106 6347 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
bd602544 6348 else if (IS_HASWELL(dev))
cad2a2d7 6349 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
bd602544 6350 else if (INTEL_INFO(dev)->gen == 8)
47c2bd97 6351 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
a4565da8 6352 } else if (IS_CHERRYVIEW(dev)) {
3c2777fd 6353 dev_priv->display.update_wm = cherryview_update_wm;
01e184cc 6354 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
a4565da8
VS
6355 dev_priv->display.init_clock_gating =
6356 cherryview_init_clock_gating;
1fa61106
ED
6357 } else if (IS_VALLEYVIEW(dev)) {
6358 dev_priv->display.update_wm = valleyview_update_wm;
01e184cc 6359 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
1fa61106
ED
6360 dev_priv->display.init_clock_gating =
6361 valleyview_init_clock_gating;
1fa61106
ED
6362 } else if (IS_PINEVIEW(dev)) {
6363 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6364 dev_priv->is_ddr3,
6365 dev_priv->fsb_freq,
6366 dev_priv->mem_freq)) {
6367 DRM_INFO("failed to find known CxSR latency "
6368 "(found ddr%s fsb freq %d, mem freq %d), "
6369 "disabling CxSR\n",
6370 (dev_priv->is_ddr3 == 1) ? "3" : "2",
6371 dev_priv->fsb_freq, dev_priv->mem_freq);
6372 /* Disable CxSR and never update its watermark again */
5209b1f4 6373 intel_set_memory_cxsr(dev_priv, false);
1fa61106
ED
6374 dev_priv->display.update_wm = NULL;
6375 } else
6376 dev_priv->display.update_wm = pineview_update_wm;
6377 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
6378 } else if (IS_G4X(dev)) {
6379 dev_priv->display.update_wm = g4x_update_wm;
6380 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
6381 } else if (IS_GEN4(dev)) {
6382 dev_priv->display.update_wm = i965_update_wm;
6383 if (IS_CRESTLINE(dev))
6384 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
6385 else if (IS_BROADWATER(dev))
6386 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
6387 } else if (IS_GEN3(dev)) {
6388 dev_priv->display.update_wm = i9xx_update_wm;
6389 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6390 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
feb56b93
DV
6391 } else if (IS_GEN2(dev)) {
6392 if (INTEL_INFO(dev)->num_pipes == 1) {
6393 dev_priv->display.update_wm = i845_update_wm;
1fa61106 6394 dev_priv->display.get_fifo_size = i845_get_fifo_size;
feb56b93
DV
6395 } else {
6396 dev_priv->display.update_wm = i9xx_update_wm;
1fa61106 6397 dev_priv->display.get_fifo_size = i830_get_fifo_size;
feb56b93
DV
6398 }
6399
6400 if (IS_I85X(dev) || IS_I865G(dev))
6401 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
6402 else
6403 dev_priv->display.init_clock_gating = i830_init_clock_gating;
6404 } else {
6405 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
1fa61106
ED
6406 }
6407}
6408
151a49d0 6409int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
42c0526c 6410{
4fc688ce 6411 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6412
6413 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6414 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
6415 return -EAGAIN;
6416 }
6417
6418 I915_WRITE(GEN6_PCODE_DATA, *val);
dddab346 6419 I915_WRITE(GEN6_PCODE_DATA1, 0);
42c0526c
BW
6420 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6421
6422 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6423 500)) {
6424 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
6425 return -ETIMEDOUT;
6426 }
6427
6428 *val = I915_READ(GEN6_PCODE_DATA);
6429 I915_WRITE(GEN6_PCODE_DATA, 0);
6430
6431 return 0;
6432}
6433
151a49d0 6434int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
42c0526c 6435{
4fc688ce 6436 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6437
6438 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6439 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
6440 return -EAGAIN;
6441 }
6442
6443 I915_WRITE(GEN6_PCODE_DATA, val);
6444 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6445
6446 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6447 500)) {
6448 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
6449 return -ETIMEDOUT;
6450 }
6451
6452 I915_WRITE(GEN6_PCODE_DATA, 0);
6453
6454 return 0;
6455}
a0e4e199 6456
dd06f88c 6457static int vlv_gpu_freq_div(unsigned int czclk_freq)
855ba3be 6458{
dd06f88c
VS
6459 switch (czclk_freq) {
6460 case 200:
6461 return 10;
6462 case 267:
6463 return 12;
6464 case 320:
6465 case 333:
dd06f88c 6466 return 16;
ab3fb157
VS
6467 case 400:
6468 return 20;
855ba3be
JB
6469 default:
6470 return -1;
6471 }
dd06f88c 6472}
855ba3be 6473
dd06f88c
VS
6474static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
6475{
6476 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
6477
6478 div = vlv_gpu_freq_div(czclk_freq);
6479 if (div < 0)
6480 return div;
6481
6482 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
855ba3be
JB
6483}
6484
b55dd647 6485static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
855ba3be 6486{
dd06f88c 6487 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
855ba3be 6488
dd06f88c
VS
6489 mul = vlv_gpu_freq_div(czclk_freq);
6490 if (mul < 0)
6491 return mul;
855ba3be 6492
dd06f88c 6493 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
855ba3be
JB
6494}
6495
b55dd647 6496static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
22b1b2f8 6497{
dd06f88c 6498 int div, czclk_freq = dev_priv->rps.cz_freq;
22b1b2f8 6499
dd06f88c
VS
6500 div = vlv_gpu_freq_div(czclk_freq) / 2;
6501 if (div < 0)
6502 return div;
22b1b2f8 6503
dd06f88c 6504 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
22b1b2f8
D
6505}
6506
b55dd647 6507static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
22b1b2f8 6508{
dd06f88c 6509 int mul, czclk_freq = dev_priv->rps.cz_freq;
22b1b2f8 6510
dd06f88c
VS
6511 mul = vlv_gpu_freq_div(czclk_freq) / 2;
6512 if (mul < 0)
6513 return mul;
22b1b2f8 6514
1c14762d 6515 /* CHV needs even values */
dd06f88c 6516 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
22b1b2f8
D
6517}
6518
6519int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
6520{
6521 int ret = -1;
6522
6523 if (IS_CHERRYVIEW(dev_priv->dev))
6524 ret = chv_gpu_freq(dev_priv, val);
6525 else if (IS_VALLEYVIEW(dev_priv->dev))
6526 ret = byt_gpu_freq(dev_priv, val);
6527
6528 return ret;
6529}
6530
6531int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
6532{
6533 int ret = -1;
6534
6535 if (IS_CHERRYVIEW(dev_priv->dev))
6536 ret = chv_freq_opcode(dev_priv, val);
6537 else if (IS_VALLEYVIEW(dev_priv->dev))
6538 ret = byt_freq_opcode(dev_priv, val);
6539
6540 return ret;
6541}
6542
f742a552 6543void intel_pm_setup(struct drm_device *dev)
907b28c5
CW
6544{
6545 struct drm_i915_private *dev_priv = dev->dev_private;
6546
f742a552
DV
6547 mutex_init(&dev_priv->rps.hw_lock);
6548
907b28c5
CW
6549 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
6550 intel_gen6_powersave_work);
5d584b2e 6551
33688d95 6552 dev_priv->pm.suspended = false;
907b28c5 6553}
This page took 0.883027 seconds and 5 git commands to generate.