drm/i915/chv: Use 16 and 32 for low and high drain latency precision.
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_pm.c
CommitLineData
85208be0
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
2b4e57bd 28#include <linux/cpufreq.h>
85208be0
ED
29#include "i915_drv.h"
30#include "intel_drv.h"
eb48eb00
DV
31#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
85208be0 33
dc39fff7
BW
34/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
f6750b3c
ED
55/* FBC, or Frame Buffer Compression, is a technique employed to compress the
56 * framebuffer contents in-memory, aiming at reducing the required bandwidth
57 * during in-memory transfers and, therefore, reduce the power packet.
85208be0 58 *
f6750b3c
ED
59 * The benefits of FBC are mostly visible with solid backgrounds and
60 * variation-less patterns.
85208be0 61 *
f6750b3c
ED
62 * FBC-related functionality can be enabled by the means of the
63 * i915.i915_enable_fbc parameter
85208be0
ED
64 */
65
da2078cd
DL
66static void gen9_init_clock_gating(struct drm_device *dev)
67{
acd5c346
DL
68 struct drm_i915_private *dev_priv = dev->dev_private;
69
70 /*
71 * WaDisableSDEUnitClockGating:skl
72 * This seems to be a pre-production w/a.
73 */
74 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
75 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
91e41d16 76
3ca5da43
DL
77 /*
78 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
79 * This is a pre-production w/a.
80 */
81 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
82 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
83 ~GEN9_DG_MIRROR_FIX_ENABLE);
84
91e41d16
DL
85 /* Wa4x4STCOptimizationDisable:skl */
86 I915_WRITE(CACHE_MODE_1,
87 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
da2078cd
DL
88}
89
1fa61106 90static void i8xx_disable_fbc(struct drm_device *dev)
85208be0
ED
91{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 u32 fbc_ctl;
94
9adccc60
PZ
95 dev_priv->fbc.enabled = false;
96
85208be0
ED
97 /* Disable compression */
98 fbc_ctl = I915_READ(FBC_CONTROL);
99 if ((fbc_ctl & FBC_CTL_EN) == 0)
100 return;
101
102 fbc_ctl &= ~FBC_CTL_EN;
103 I915_WRITE(FBC_CONTROL, fbc_ctl);
104
105 /* Wait for compressing bit to clear */
106 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
107 DRM_DEBUG_KMS("FBC idle timed out\n");
108 return;
109 }
110
111 DRM_DEBUG_KMS("disabled FBC\n");
112}
113
993495ae 114static void i8xx_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
115{
116 struct drm_device *dev = crtc->dev;
117 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 118 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 119 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0
ED
120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
121 int cfb_pitch;
7f2cf220 122 int i;
159f9875 123 u32 fbc_ctl;
85208be0 124
9adccc60
PZ
125 dev_priv->fbc.enabled = true;
126
5c3fe8b0 127 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
85208be0
ED
128 if (fb->pitches[0] < cfb_pitch)
129 cfb_pitch = fb->pitches[0];
130
42a430f5
VS
131 /* FBC_CTL wants 32B or 64B units */
132 if (IS_GEN2(dev))
133 cfb_pitch = (cfb_pitch / 32) - 1;
134 else
135 cfb_pitch = (cfb_pitch / 64) - 1;
85208be0
ED
136
137 /* Clear old tags */
138 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
139 I915_WRITE(FBC_TAG + (i * 4), 0);
140
159f9875
VS
141 if (IS_GEN4(dev)) {
142 u32 fbc_ctl2;
143
144 /* Set it up... */
145 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
7f2cf220 146 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
159f9875
VS
147 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
148 I915_WRITE(FBC_FENCE_OFF, crtc->y);
149 }
85208be0
ED
150
151 /* enable it... */
993495ae
VS
152 fbc_ctl = I915_READ(FBC_CONTROL);
153 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
154 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
85208be0
ED
155 if (IS_I945GM(dev))
156 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
157 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
85208be0
ED
158 fbc_ctl |= obj->fence_reg;
159 I915_WRITE(FBC_CONTROL, fbc_ctl);
160
5cd5410e 161 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
84f44ce7 162 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
85208be0
ED
163}
164
1fa61106 165static bool i8xx_fbc_enabled(struct drm_device *dev)
85208be0
ED
166{
167 struct drm_i915_private *dev_priv = dev->dev_private;
168
169 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
170}
171
993495ae 172static void g4x_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
173{
174 struct drm_device *dev = crtc->dev;
175 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 176 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 177 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0 178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
85208be0
ED
179 u32 dpfc_ctl;
180
9adccc60
PZ
181 dev_priv->fbc.enabled = true;
182
3fa2e0ee
VS
183 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
184 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
185 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
186 else
187 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
85208be0 188 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
85208be0 189
85208be0
ED
190 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
191
192 /* enable it... */
fe74c1a5 193 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
85208be0 194
84f44ce7 195 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
196}
197
1fa61106 198static void g4x_disable_fbc(struct drm_device *dev)
85208be0
ED
199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
201 u32 dpfc_ctl;
202
9adccc60
PZ
203 dev_priv->fbc.enabled = false;
204
85208be0
ED
205 /* Disable compression */
206 dpfc_ctl = I915_READ(DPFC_CONTROL);
207 if (dpfc_ctl & DPFC_CTL_EN) {
208 dpfc_ctl &= ~DPFC_CTL_EN;
209 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
210
211 DRM_DEBUG_KMS("disabled FBC\n");
212 }
213}
214
1fa61106 215static bool g4x_fbc_enabled(struct drm_device *dev)
85208be0
ED
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218
219 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
220}
221
222static void sandybridge_blit_fbc_update(struct drm_device *dev)
223{
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 u32 blt_ecoskpd;
226
227 /* Make sure blitter notifies FBC of writes */
940aece4
D
228
229 /* Blitter is part of Media powerwell on VLV. No impact of
230 * his param in other platforms for now */
231 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
c8d9a590 232
85208be0
ED
233 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
234 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
235 GEN6_BLITTER_LOCK_SHIFT;
236 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
237 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
238 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
239 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
240 GEN6_BLITTER_LOCK_SHIFT);
241 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
242 POSTING_READ(GEN6_BLITTER_ECOSKPD);
c8d9a590 243
940aece4 244 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
85208be0
ED
245}
246
993495ae 247static void ironlake_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
248{
249 struct drm_device *dev = crtc->dev;
250 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 251 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 252 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0 253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
85208be0
ED
254 u32 dpfc_ctl;
255
9adccc60
PZ
256 dev_priv->fbc.enabled = true;
257
46f3dab9 258 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
3fa2e0ee 259 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
5e59f717
BW
260 dev_priv->fbc.threshold++;
261
262 switch (dev_priv->fbc.threshold) {
263 case 4:
264 case 3:
265 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
266 break;
267 case 2:
3fa2e0ee 268 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
5e59f717
BW
269 break;
270 case 1:
3fa2e0ee 271 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
5e59f717
BW
272 break;
273 }
d629336b
VS
274 dpfc_ctl |= DPFC_CTL_FENCE_EN;
275 if (IS_GEN5(dev))
276 dpfc_ctl |= obj->fence_reg;
85208be0 277
85208be0 278 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
f343c5f6 279 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
85208be0
ED
280 /* enable it... */
281 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
282
283 if (IS_GEN6(dev)) {
284 I915_WRITE(SNB_DPFC_CTL_SA,
285 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
286 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
287 sandybridge_blit_fbc_update(dev);
288 }
289
84f44ce7 290 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
291}
292
1fa61106 293static void ironlake_disable_fbc(struct drm_device *dev)
85208be0
ED
294{
295 struct drm_i915_private *dev_priv = dev->dev_private;
296 u32 dpfc_ctl;
297
9adccc60
PZ
298 dev_priv->fbc.enabled = false;
299
85208be0
ED
300 /* Disable compression */
301 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
302 if (dpfc_ctl & DPFC_CTL_EN) {
303 dpfc_ctl &= ~DPFC_CTL_EN;
304 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
305
306 DRM_DEBUG_KMS("disabled FBC\n");
307 }
308}
309
1fa61106 310static bool ironlake_fbc_enabled(struct drm_device *dev)
85208be0
ED
311{
312 struct drm_i915_private *dev_priv = dev->dev_private;
313
314 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
315}
316
993495ae 317static void gen7_enable_fbc(struct drm_crtc *crtc)
abe959c7
RV
318{
319 struct drm_device *dev = crtc->dev;
320 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 321 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 322 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
abe959c7 323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3fa2e0ee 324 u32 dpfc_ctl;
abe959c7 325
9adccc60
PZ
326 dev_priv->fbc.enabled = true;
327
3fa2e0ee
VS
328 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
329 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
5e59f717
BW
330 dev_priv->fbc.threshold++;
331
332 switch (dev_priv->fbc.threshold) {
333 case 4:
334 case 3:
335 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
336 break;
337 case 2:
3fa2e0ee 338 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
5e59f717
BW
339 break;
340 case 1:
3fa2e0ee 341 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
5e59f717
BW
342 break;
343 }
344
3fa2e0ee
VS
345 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
346
da46f936
RV
347 if (dev_priv->fbc.false_color)
348 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
349
3fa2e0ee 350 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
abe959c7 351
891348b2 352 if (IS_IVYBRIDGE(dev)) {
7dd23ba0 353 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
2adb6db8
VS
354 I915_WRITE(ILK_DISPLAY_CHICKEN1,
355 I915_READ(ILK_DISPLAY_CHICKEN1) |
356 ILK_FBCQ_DIS);
28554164 357 } else {
2adb6db8 358 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
8f670bb1
VS
359 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
360 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
361 HSW_FBCQ_DIS);
891348b2 362 }
b74ea102 363
abe959c7
RV
364 I915_WRITE(SNB_DPFC_CTL_SA,
365 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
366 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
367
368 sandybridge_blit_fbc_update(dev);
369
b19870ee 370 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
abe959c7
RV
371}
372
85208be0
ED
373bool intel_fbc_enabled(struct drm_device *dev)
374{
375 struct drm_i915_private *dev_priv = dev->dev_private;
376
9adccc60 377 return dev_priv->fbc.enabled;
85208be0
ED
378}
379
1d73c2a8 380void bdw_fbc_sw_flush(struct drm_device *dev, u32 value)
c5ad011d
RV
381{
382 struct drm_i915_private *dev_priv = dev->dev_private;
383
384 if (!IS_GEN8(dev))
385 return;
386
01d06e9f
RV
387 if (!intel_fbc_enabled(dev))
388 return;
389
c5ad011d
RV
390 I915_WRITE(MSG_FBC_REND_STATE, value);
391}
392
85208be0
ED
393static void intel_fbc_work_fn(struct work_struct *__work)
394{
395 struct intel_fbc_work *work =
396 container_of(to_delayed_work(__work),
397 struct intel_fbc_work, work);
398 struct drm_device *dev = work->crtc->dev;
399 struct drm_i915_private *dev_priv = dev->dev_private;
400
401 mutex_lock(&dev->struct_mutex);
5c3fe8b0 402 if (work == dev_priv->fbc.fbc_work) {
85208be0
ED
403 /* Double check that we haven't switched fb without cancelling
404 * the prior work.
405 */
f4510a27 406 if (work->crtc->primary->fb == work->fb) {
993495ae 407 dev_priv->display.enable_fbc(work->crtc);
85208be0 408
5c3fe8b0 409 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
f4510a27 410 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
5c3fe8b0 411 dev_priv->fbc.y = work->crtc->y;
85208be0
ED
412 }
413
5c3fe8b0 414 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
415 }
416 mutex_unlock(&dev->struct_mutex);
417
418 kfree(work);
419}
420
421static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
422{
5c3fe8b0 423 if (dev_priv->fbc.fbc_work == NULL)
85208be0
ED
424 return;
425
426 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
427
428 /* Synchronisation is provided by struct_mutex and checking of
5c3fe8b0 429 * dev_priv->fbc.fbc_work, so we can perform the cancellation
85208be0
ED
430 * entirely asynchronously.
431 */
5c3fe8b0 432 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
85208be0 433 /* tasklet was killed before being run, clean up */
5c3fe8b0 434 kfree(dev_priv->fbc.fbc_work);
85208be0
ED
435
436 /* Mark the work as no longer wanted so that if it does
437 * wake-up (because the work was already running and waiting
438 * for our mutex), it will discover that is no longer
439 * necessary to run.
440 */
5c3fe8b0 441 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
442}
443
993495ae 444static void intel_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
445{
446 struct intel_fbc_work *work;
447 struct drm_device *dev = crtc->dev;
448 struct drm_i915_private *dev_priv = dev->dev_private;
449
450 if (!dev_priv->display.enable_fbc)
451 return;
452
453 intel_cancel_fbc_work(dev_priv);
454
b14c5679 455 work = kzalloc(sizeof(*work), GFP_KERNEL);
85208be0 456 if (work == NULL) {
6cdcb5e7 457 DRM_ERROR("Failed to allocate FBC work structure\n");
993495ae 458 dev_priv->display.enable_fbc(crtc);
85208be0
ED
459 return;
460 }
461
462 work->crtc = crtc;
f4510a27 463 work->fb = crtc->primary->fb;
85208be0
ED
464 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
465
5c3fe8b0 466 dev_priv->fbc.fbc_work = work;
85208be0 467
85208be0
ED
468 /* Delay the actual enabling to let pageflipping cease and the
469 * display to settle before starting the compression. Note that
470 * this delay also serves a second purpose: it allows for a
471 * vblank to pass after disabling the FBC before we attempt
472 * to modify the control registers.
473 *
474 * A more complicated solution would involve tracking vblanks
475 * following the termination of the page-flipping sequence
476 * and indeed performing the enable as a co-routine and not
477 * waiting synchronously upon the vblank.
7457d617
DL
478 *
479 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
85208be0
ED
480 */
481 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
482}
483
484void intel_disable_fbc(struct drm_device *dev)
485{
486 struct drm_i915_private *dev_priv = dev->dev_private;
487
488 intel_cancel_fbc_work(dev_priv);
489
490 if (!dev_priv->display.disable_fbc)
491 return;
492
493 dev_priv->display.disable_fbc(dev);
5c3fe8b0 494 dev_priv->fbc.plane = -1;
85208be0
ED
495}
496
29ebf90f
CW
497static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
498 enum no_fbc_reason reason)
499{
500 if (dev_priv->fbc.no_fbc_reason == reason)
501 return false;
502
503 dev_priv->fbc.no_fbc_reason = reason;
504 return true;
505}
506
85208be0
ED
507/**
508 * intel_update_fbc - enable/disable FBC as needed
509 * @dev: the drm_device
510 *
511 * Set up the framebuffer compression hardware at mode set time. We
512 * enable it if possible:
513 * - plane A only (on pre-965)
514 * - no pixel mulitply/line duplication
515 * - no alpha buffer discard
516 * - no dual wide
f85da868 517 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
85208be0
ED
518 *
519 * We can't assume that any compression will take place (worst case),
520 * so the compressed buffer has to be the same size as the uncompressed
521 * one. It also must reside (along with the line length buffer) in
522 * stolen memory.
523 *
524 * We need to enable/disable FBC on a global basis.
525 */
526void intel_update_fbc(struct drm_device *dev)
527{
528 struct drm_i915_private *dev_priv = dev->dev_private;
529 struct drm_crtc *crtc = NULL, *tmp_crtc;
530 struct intel_crtc *intel_crtc;
531 struct drm_framebuffer *fb;
85208be0 532 struct drm_i915_gem_object *obj;
ef644fda 533 const struct drm_display_mode *adjusted_mode;
37327abd 534 unsigned int max_width, max_height;
85208be0 535
3a77c4c4 536 if (!HAS_FBC(dev)) {
29ebf90f 537 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
85208be0 538 return;
29ebf90f 539 }
85208be0 540
d330a953 541 if (!i915.powersave) {
29ebf90f
CW
542 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
543 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0 544 return;
29ebf90f 545 }
85208be0
ED
546
547 /*
548 * If FBC is already on, we just have to verify that we can
549 * keep it that way...
550 * Need to disable if:
551 * - more than one pipe is active
552 * - changing FBC params (stride, fence, mode)
553 * - new fb is too large to fit in compressed buffer
554 * - going to an unsupported config (interlace, pixel multiply, etc.)
555 */
70e1e0ec 556 for_each_crtc(dev, tmp_crtc) {
3490ea5d 557 if (intel_crtc_active(tmp_crtc) &&
4c445e0e 558 to_intel_crtc(tmp_crtc)->primary_enabled) {
85208be0 559 if (crtc) {
29ebf90f
CW
560 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
561 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
85208be0
ED
562 goto out_disable;
563 }
564 crtc = tmp_crtc;
565 }
566 }
567
f4510a27 568 if (!crtc || crtc->primary->fb == NULL) {
29ebf90f
CW
569 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
570 DRM_DEBUG_KMS("no output, disabling\n");
85208be0
ED
571 goto out_disable;
572 }
573
574 intel_crtc = to_intel_crtc(crtc);
f4510a27 575 fb = crtc->primary->fb;
2ff8fde1 576 obj = intel_fb_obj(fb);
ef644fda 577 adjusted_mode = &intel_crtc->config.adjusted_mode;
85208be0 578
0368920e 579 if (i915.enable_fbc < 0) {
29ebf90f
CW
580 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
581 DRM_DEBUG_KMS("disabled per chip default\n");
8a5729a3 582 goto out_disable;
85208be0 583 }
d330a953 584 if (!i915.enable_fbc) {
29ebf90f
CW
585 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
586 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0
ED
587 goto out_disable;
588 }
ef644fda
VS
589 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
590 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
29ebf90f
CW
591 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
592 DRM_DEBUG_KMS("mode incompatible with compression, "
593 "disabling\n");
85208be0
ED
594 goto out_disable;
595 }
f85da868 596
032843a5
DS
597 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
598 max_width = 4096;
599 max_height = 4096;
600 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
37327abd
VS
601 max_width = 4096;
602 max_height = 2048;
f85da868 603 } else {
37327abd
VS
604 max_width = 2048;
605 max_height = 1536;
f85da868 606 }
37327abd
VS
607 if (intel_crtc->config.pipe_src_w > max_width ||
608 intel_crtc->config.pipe_src_h > max_height) {
29ebf90f
CW
609 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
610 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
85208be0
ED
611 goto out_disable;
612 }
8f94d24b 613 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
c5a44aa0 614 intel_crtc->plane != PLANE_A) {
29ebf90f 615 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
c5a44aa0 616 DRM_DEBUG_KMS("plane not A, disabling compression\n");
85208be0
ED
617 goto out_disable;
618 }
619
620 /* The use of a CPU fence is mandatory in order to detect writes
621 * by the CPU to the scanout and trigger updates to the FBC.
622 */
623 if (obj->tiling_mode != I915_TILING_X ||
624 obj->fence_reg == I915_FENCE_REG_NONE) {
29ebf90f
CW
625 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
626 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
85208be0
ED
627 goto out_disable;
628 }
48404c1e
SJ
629 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
630 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
631 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
632 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
633 goto out_disable;
634 }
85208be0
ED
635
636 /* If the kernel debugger is active, always disable compression */
637 if (in_dbg_master())
638 goto out_disable;
639
2ff8fde1 640 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
5e59f717 641 drm_format_plane_cpp(fb->pixel_format, 0))) {
29ebf90f
CW
642 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
643 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
11be49eb
CW
644 goto out_disable;
645 }
646
85208be0
ED
647 /* If the scanout has not changed, don't modify the FBC settings.
648 * Note that we make the fundamental assumption that the fb->obj
649 * cannot be unpinned (and have its GTT offset and fence revoked)
650 * without first being decoupled from the scanout and FBC disabled.
651 */
5c3fe8b0
BW
652 if (dev_priv->fbc.plane == intel_crtc->plane &&
653 dev_priv->fbc.fb_id == fb->base.id &&
654 dev_priv->fbc.y == crtc->y)
85208be0
ED
655 return;
656
657 if (intel_fbc_enabled(dev)) {
658 /* We update FBC along two paths, after changing fb/crtc
659 * configuration (modeswitching) and after page-flipping
660 * finishes. For the latter, we know that not only did
661 * we disable the FBC at the start of the page-flip
662 * sequence, but also more than one vblank has passed.
663 *
664 * For the former case of modeswitching, it is possible
665 * to switch between two FBC valid configurations
666 * instantaneously so we do need to disable the FBC
667 * before we can modify its control registers. We also
668 * have to wait for the next vblank for that to take
669 * effect. However, since we delay enabling FBC we can
670 * assume that a vblank has passed since disabling and
671 * that we can safely alter the registers in the deferred
672 * callback.
673 *
674 * In the scenario that we go from a valid to invalid
675 * and then back to valid FBC configuration we have
676 * no strict enforcement that a vblank occurred since
677 * disabling the FBC. However, along all current pipe
678 * disabling paths we do need to wait for a vblank at
679 * some point. And we wait before enabling FBC anyway.
680 */
681 DRM_DEBUG_KMS("disabling active FBC for update\n");
682 intel_disable_fbc(dev);
683 }
684
993495ae 685 intel_enable_fbc(crtc);
29ebf90f 686 dev_priv->fbc.no_fbc_reason = FBC_OK;
85208be0
ED
687 return;
688
689out_disable:
690 /* Multiple disables should be harmless */
691 if (intel_fbc_enabled(dev)) {
692 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
693 intel_disable_fbc(dev);
694 }
11be49eb 695 i915_gem_stolen_cleanup_compression(dev);
85208be0
ED
696}
697
c921aba8
DV
698static void i915_pineview_get_mem_freq(struct drm_device *dev)
699{
50227e1c 700 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
701 u32 tmp;
702
703 tmp = I915_READ(CLKCFG);
704
705 switch (tmp & CLKCFG_FSB_MASK) {
706 case CLKCFG_FSB_533:
707 dev_priv->fsb_freq = 533; /* 133*4 */
708 break;
709 case CLKCFG_FSB_800:
710 dev_priv->fsb_freq = 800; /* 200*4 */
711 break;
712 case CLKCFG_FSB_667:
713 dev_priv->fsb_freq = 667; /* 167*4 */
714 break;
715 case CLKCFG_FSB_400:
716 dev_priv->fsb_freq = 400; /* 100*4 */
717 break;
718 }
719
720 switch (tmp & CLKCFG_MEM_MASK) {
721 case CLKCFG_MEM_533:
722 dev_priv->mem_freq = 533;
723 break;
724 case CLKCFG_MEM_667:
725 dev_priv->mem_freq = 667;
726 break;
727 case CLKCFG_MEM_800:
728 dev_priv->mem_freq = 800;
729 break;
730 }
731
732 /* detect pineview DDR3 setting */
733 tmp = I915_READ(CSHRDDR3CTL);
734 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
735}
736
737static void i915_ironlake_get_mem_freq(struct drm_device *dev)
738{
50227e1c 739 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
740 u16 ddrpll, csipll;
741
742 ddrpll = I915_READ16(DDRMPLL1);
743 csipll = I915_READ16(CSIPLL0);
744
745 switch (ddrpll & 0xff) {
746 case 0xc:
747 dev_priv->mem_freq = 800;
748 break;
749 case 0x10:
750 dev_priv->mem_freq = 1066;
751 break;
752 case 0x14:
753 dev_priv->mem_freq = 1333;
754 break;
755 case 0x18:
756 dev_priv->mem_freq = 1600;
757 break;
758 default:
759 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
760 ddrpll & 0xff);
761 dev_priv->mem_freq = 0;
762 break;
763 }
764
20e4d407 765 dev_priv->ips.r_t = dev_priv->mem_freq;
c921aba8
DV
766
767 switch (csipll & 0x3ff) {
768 case 0x00c:
769 dev_priv->fsb_freq = 3200;
770 break;
771 case 0x00e:
772 dev_priv->fsb_freq = 3733;
773 break;
774 case 0x010:
775 dev_priv->fsb_freq = 4266;
776 break;
777 case 0x012:
778 dev_priv->fsb_freq = 4800;
779 break;
780 case 0x014:
781 dev_priv->fsb_freq = 5333;
782 break;
783 case 0x016:
784 dev_priv->fsb_freq = 5866;
785 break;
786 case 0x018:
787 dev_priv->fsb_freq = 6400;
788 break;
789 default:
790 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
791 csipll & 0x3ff);
792 dev_priv->fsb_freq = 0;
793 break;
794 }
795
796 if (dev_priv->fsb_freq == 3200) {
20e4d407 797 dev_priv->ips.c_m = 0;
c921aba8 798 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
20e4d407 799 dev_priv->ips.c_m = 1;
c921aba8 800 } else {
20e4d407 801 dev_priv->ips.c_m = 2;
c921aba8
DV
802 }
803}
804
b445e3b0
ED
805static const struct cxsr_latency cxsr_latency_table[] = {
806 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
807 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
808 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
809 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
810 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
811
812 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
813 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
814 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
815 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
816 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
817
818 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
819 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
820 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
821 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
822 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
823
824 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
825 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
826 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
827 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
828 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
829
830 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
831 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
832 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
833 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
834 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
835
836 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
837 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
838 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
839 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
840 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
841};
842
63c62275 843static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
b445e3b0
ED
844 int is_ddr3,
845 int fsb,
846 int mem)
847{
848 const struct cxsr_latency *latency;
849 int i;
850
851 if (fsb == 0 || mem == 0)
852 return NULL;
853
854 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
855 latency = &cxsr_latency_table[i];
856 if (is_desktop == latency->is_desktop &&
857 is_ddr3 == latency->is_ddr3 &&
858 fsb == latency->fsb_freq && mem == latency->mem_freq)
859 return latency;
860 }
861
862 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
863
864 return NULL;
865}
866
5209b1f4 867void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
b445e3b0 868{
5209b1f4
ID
869 struct drm_device *dev = dev_priv->dev;
870 u32 val;
b445e3b0 871
5209b1f4
ID
872 if (IS_VALLEYVIEW(dev)) {
873 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
874 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
875 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
876 } else if (IS_PINEVIEW(dev)) {
877 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
878 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
879 I915_WRITE(DSPFW3, val);
880 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
881 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
882 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
883 I915_WRITE(FW_BLC_SELF, val);
884 } else if (IS_I915GM(dev)) {
885 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
886 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
887 I915_WRITE(INSTPM, val);
888 } else {
889 return;
890 }
b445e3b0 891
5209b1f4
ID
892 DRM_DEBUG_KMS("memory self-refresh is %s\n",
893 enable ? "enabled" : "disabled");
b445e3b0
ED
894}
895
896/*
897 * Latency for FIFO fetches is dependent on several factors:
898 * - memory configuration (speed, channels)
899 * - chipset
900 * - current MCH state
901 * It can be fairly high in some situations, so here we assume a fairly
902 * pessimal value. It's a tradeoff between extra memory fetches (if we
903 * set this value too high, the FIFO will fetch frequently to stay full)
904 * and power consumption (set it too low to save power and we might see
905 * FIFO underruns and display "flicker").
906 *
907 * A value of 5us seems to be a good balance; safe for very low end
908 * platforms but not overly aggressive on lower latency configs.
909 */
5aef6003 910static const int pessimal_latency_ns = 5000;
b445e3b0 911
1fa61106 912static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 uint32_t dsparb = I915_READ(DSPARB);
916 int size;
917
918 size = dsparb & 0x7f;
919 if (plane)
920 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
921
922 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
923 plane ? "B" : "A", size);
924
925 return size;
926}
927
feb56b93 928static int i830_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
929{
930 struct drm_i915_private *dev_priv = dev->dev_private;
931 uint32_t dsparb = I915_READ(DSPARB);
932 int size;
933
934 size = dsparb & 0x1ff;
935 if (plane)
936 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
937 size >>= 1; /* Convert to cachelines */
938
939 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
940 plane ? "B" : "A", size);
941
942 return size;
943}
944
1fa61106 945static int i845_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
946{
947 struct drm_i915_private *dev_priv = dev->dev_private;
948 uint32_t dsparb = I915_READ(DSPARB);
949 int size;
950
951 size = dsparb & 0x7f;
952 size >>= 2; /* Convert to cachelines */
953
954 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
955 plane ? "B" : "A",
956 size);
957
958 return size;
959}
960
b445e3b0
ED
961/* Pineview has different values for various configs */
962static const struct intel_watermark_params pineview_display_wm = {
e0f0273e
VS
963 .fifo_size = PINEVIEW_DISPLAY_FIFO,
964 .max_wm = PINEVIEW_MAX_WM,
965 .default_wm = PINEVIEW_DFT_WM,
966 .guard_size = PINEVIEW_GUARD_WM,
967 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
968};
969static const struct intel_watermark_params pineview_display_hplloff_wm = {
e0f0273e
VS
970 .fifo_size = PINEVIEW_DISPLAY_FIFO,
971 .max_wm = PINEVIEW_MAX_WM,
972 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
973 .guard_size = PINEVIEW_GUARD_WM,
974 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
975};
976static const struct intel_watermark_params pineview_cursor_wm = {
e0f0273e
VS
977 .fifo_size = PINEVIEW_CURSOR_FIFO,
978 .max_wm = PINEVIEW_CURSOR_MAX_WM,
979 .default_wm = PINEVIEW_CURSOR_DFT_WM,
980 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
981 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
982};
983static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
e0f0273e
VS
984 .fifo_size = PINEVIEW_CURSOR_FIFO,
985 .max_wm = PINEVIEW_CURSOR_MAX_WM,
986 .default_wm = PINEVIEW_CURSOR_DFT_WM,
987 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
988 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
989};
990static const struct intel_watermark_params g4x_wm_info = {
e0f0273e
VS
991 .fifo_size = G4X_FIFO_SIZE,
992 .max_wm = G4X_MAX_WM,
993 .default_wm = G4X_MAX_WM,
994 .guard_size = 2,
995 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
996};
997static const struct intel_watermark_params g4x_cursor_wm_info = {
e0f0273e
VS
998 .fifo_size = I965_CURSOR_FIFO,
999 .max_wm = I965_CURSOR_MAX_WM,
1000 .default_wm = I965_CURSOR_DFT_WM,
1001 .guard_size = 2,
1002 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
1003};
1004static const struct intel_watermark_params valleyview_wm_info = {
e0f0273e
VS
1005 .fifo_size = VALLEYVIEW_FIFO_SIZE,
1006 .max_wm = VALLEYVIEW_MAX_WM,
1007 .default_wm = VALLEYVIEW_MAX_WM,
1008 .guard_size = 2,
1009 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
1010};
1011static const struct intel_watermark_params valleyview_cursor_wm_info = {
e0f0273e
VS
1012 .fifo_size = I965_CURSOR_FIFO,
1013 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
1014 .default_wm = I965_CURSOR_DFT_WM,
1015 .guard_size = 2,
1016 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
1017};
1018static const struct intel_watermark_params i965_cursor_wm_info = {
e0f0273e
VS
1019 .fifo_size = I965_CURSOR_FIFO,
1020 .max_wm = I965_CURSOR_MAX_WM,
1021 .default_wm = I965_CURSOR_DFT_WM,
1022 .guard_size = 2,
1023 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
1024};
1025static const struct intel_watermark_params i945_wm_info = {
e0f0273e
VS
1026 .fifo_size = I945_FIFO_SIZE,
1027 .max_wm = I915_MAX_WM,
1028 .default_wm = 1,
1029 .guard_size = 2,
1030 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
1031};
1032static const struct intel_watermark_params i915_wm_info = {
e0f0273e
VS
1033 .fifo_size = I915_FIFO_SIZE,
1034 .max_wm = I915_MAX_WM,
1035 .default_wm = 1,
1036 .guard_size = 2,
1037 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0 1038};
9d539105 1039static const struct intel_watermark_params i830_a_wm_info = {
e0f0273e
VS
1040 .fifo_size = I855GM_FIFO_SIZE,
1041 .max_wm = I915_MAX_WM,
1042 .default_wm = 1,
1043 .guard_size = 2,
1044 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0 1045};
9d539105
VS
1046static const struct intel_watermark_params i830_bc_wm_info = {
1047 .fifo_size = I855GM_FIFO_SIZE,
1048 .max_wm = I915_MAX_WM/2,
1049 .default_wm = 1,
1050 .guard_size = 2,
1051 .cacheline_size = I830_FIFO_LINE_SIZE,
1052};
feb56b93 1053static const struct intel_watermark_params i845_wm_info = {
e0f0273e
VS
1054 .fifo_size = I830_FIFO_SIZE,
1055 .max_wm = I915_MAX_WM,
1056 .default_wm = 1,
1057 .guard_size = 2,
1058 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0
ED
1059};
1060
b445e3b0
ED
1061/**
1062 * intel_calculate_wm - calculate watermark level
1063 * @clock_in_khz: pixel clock
1064 * @wm: chip FIFO params
1065 * @pixel_size: display pixel size
1066 * @latency_ns: memory latency for the platform
1067 *
1068 * Calculate the watermark level (the level at which the display plane will
1069 * start fetching from memory again). Each chip has a different display
1070 * FIFO size and allocation, so the caller needs to figure that out and pass
1071 * in the correct intel_watermark_params structure.
1072 *
1073 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1074 * on the pixel size. When it reaches the watermark level, it'll start
1075 * fetching FIFO line sized based chunks from memory until the FIFO fills
1076 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1077 * will occur, and a display engine hang could result.
1078 */
1079static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1080 const struct intel_watermark_params *wm,
1081 int fifo_size,
1082 int pixel_size,
1083 unsigned long latency_ns)
1084{
1085 long entries_required, wm_size;
1086
1087 /*
1088 * Note: we need to make sure we don't overflow for various clock &
1089 * latency values.
1090 * clocks go from a few thousand to several hundred thousand.
1091 * latency is usually a few thousand
1092 */
1093 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1094 1000;
1095 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1096
1097 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1098
1099 wm_size = fifo_size - (entries_required + wm->guard_size);
1100
1101 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1102
1103 /* Don't promote wm_size to unsigned... */
1104 if (wm_size > (long)wm->max_wm)
1105 wm_size = wm->max_wm;
1106 if (wm_size <= 0)
1107 wm_size = wm->default_wm;
d6feb196
VS
1108
1109 /*
1110 * Bspec seems to indicate that the value shouldn't be lower than
1111 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
1112 * Lets go for 8 which is the burst size since certain platforms
1113 * already use a hardcoded 8 (which is what the spec says should be
1114 * done).
1115 */
1116 if (wm_size <= 8)
1117 wm_size = 8;
1118
b445e3b0
ED
1119 return wm_size;
1120}
1121
1122static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1123{
1124 struct drm_crtc *crtc, *enabled = NULL;
1125
70e1e0ec 1126 for_each_crtc(dev, crtc) {
3490ea5d 1127 if (intel_crtc_active(crtc)) {
b445e3b0
ED
1128 if (enabled)
1129 return NULL;
1130 enabled = crtc;
1131 }
1132 }
1133
1134 return enabled;
1135}
1136
46ba614c 1137static void pineview_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1138{
46ba614c 1139 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 struct drm_crtc *crtc;
1142 const struct cxsr_latency *latency;
1143 u32 reg;
1144 unsigned long wm;
1145
1146 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1147 dev_priv->fsb_freq, dev_priv->mem_freq);
1148 if (!latency) {
1149 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
5209b1f4 1150 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1151 return;
1152 }
1153
1154 crtc = single_enabled_crtc(dev);
1155 if (crtc) {
241bfc38 1156 const struct drm_display_mode *adjusted_mode;
f4510a27 1157 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
241bfc38
DL
1158 int clock;
1159
1160 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1161 clock = adjusted_mode->crtc_clock;
b445e3b0
ED
1162
1163 /* Display SR */
1164 wm = intel_calculate_wm(clock, &pineview_display_wm,
1165 pineview_display_wm.fifo_size,
1166 pixel_size, latency->display_sr);
1167 reg = I915_READ(DSPFW1);
1168 reg &= ~DSPFW_SR_MASK;
1169 reg |= wm << DSPFW_SR_SHIFT;
1170 I915_WRITE(DSPFW1, reg);
1171 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1172
1173 /* cursor SR */
1174 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1175 pineview_display_wm.fifo_size,
1176 pixel_size, latency->cursor_sr);
1177 reg = I915_READ(DSPFW3);
1178 reg &= ~DSPFW_CURSOR_SR_MASK;
1179 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1180 I915_WRITE(DSPFW3, reg);
1181
1182 /* Display HPLL off SR */
1183 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1184 pineview_display_hplloff_wm.fifo_size,
1185 pixel_size, latency->display_hpll_disable);
1186 reg = I915_READ(DSPFW3);
1187 reg &= ~DSPFW_HPLL_SR_MASK;
1188 reg |= wm & DSPFW_HPLL_SR_MASK;
1189 I915_WRITE(DSPFW3, reg);
1190
1191 /* cursor HPLL off SR */
1192 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1193 pineview_display_hplloff_wm.fifo_size,
1194 pixel_size, latency->cursor_hpll_disable);
1195 reg = I915_READ(DSPFW3);
1196 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1197 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1198 I915_WRITE(DSPFW3, reg);
1199 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1200
5209b1f4 1201 intel_set_memory_cxsr(dev_priv, true);
b445e3b0 1202 } else {
5209b1f4 1203 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1204 }
1205}
1206
1207static bool g4x_compute_wm0(struct drm_device *dev,
1208 int plane,
1209 const struct intel_watermark_params *display,
1210 int display_latency_ns,
1211 const struct intel_watermark_params *cursor,
1212 int cursor_latency_ns,
1213 int *plane_wm,
1214 int *cursor_wm)
1215{
1216 struct drm_crtc *crtc;
4fe8590a 1217 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1218 int htotal, hdisplay, clock, pixel_size;
1219 int line_time_us, line_count;
1220 int entries, tlb_miss;
1221
1222 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 1223 if (!intel_crtc_active(crtc)) {
b445e3b0
ED
1224 *cursor_wm = cursor->guard_size;
1225 *plane_wm = display->guard_size;
1226 return false;
1227 }
1228
4fe8590a 1229 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1230 clock = adjusted_mode->crtc_clock;
fec8cba3 1231 htotal = adjusted_mode->crtc_htotal;
37327abd 1232 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1233 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1234
1235 /* Use the small buffer method to calculate plane watermark */
1236 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1237 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1238 if (tlb_miss > 0)
1239 entries += tlb_miss;
1240 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1241 *plane_wm = entries + display->guard_size;
1242 if (*plane_wm > (int)display->max_wm)
1243 *plane_wm = display->max_wm;
1244
1245 /* Use the large buffer method to calculate cursor watermark */
922044c9 1246 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0 1247 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
7bb836dd 1248 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
b445e3b0
ED
1249 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1250 if (tlb_miss > 0)
1251 entries += tlb_miss;
1252 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1253 *cursor_wm = entries + cursor->guard_size;
1254 if (*cursor_wm > (int)cursor->max_wm)
1255 *cursor_wm = (int)cursor->max_wm;
1256
1257 return true;
1258}
1259
1260/*
1261 * Check the wm result.
1262 *
1263 * If any calculated watermark values is larger than the maximum value that
1264 * can be programmed into the associated watermark register, that watermark
1265 * must be disabled.
1266 */
1267static bool g4x_check_srwm(struct drm_device *dev,
1268 int display_wm, int cursor_wm,
1269 const struct intel_watermark_params *display,
1270 const struct intel_watermark_params *cursor)
1271{
1272 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1273 display_wm, cursor_wm);
1274
1275 if (display_wm > display->max_wm) {
1276 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1277 display_wm, display->max_wm);
1278 return false;
1279 }
1280
1281 if (cursor_wm > cursor->max_wm) {
1282 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1283 cursor_wm, cursor->max_wm);
1284 return false;
1285 }
1286
1287 if (!(display_wm || cursor_wm)) {
1288 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1289 return false;
1290 }
1291
1292 return true;
1293}
1294
1295static bool g4x_compute_srwm(struct drm_device *dev,
1296 int plane,
1297 int latency_ns,
1298 const struct intel_watermark_params *display,
1299 const struct intel_watermark_params *cursor,
1300 int *display_wm, int *cursor_wm)
1301{
1302 struct drm_crtc *crtc;
4fe8590a 1303 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1304 int hdisplay, htotal, pixel_size, clock;
1305 unsigned long line_time_us;
1306 int line_count, line_size;
1307 int small, large;
1308 int entries;
1309
1310 if (!latency_ns) {
1311 *display_wm = *cursor_wm = 0;
1312 return false;
1313 }
1314
1315 crtc = intel_get_crtc_for_plane(dev, plane);
4fe8590a 1316 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1317 clock = adjusted_mode->crtc_clock;
fec8cba3 1318 htotal = adjusted_mode->crtc_htotal;
37327abd 1319 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1320 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0 1321
922044c9 1322 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1323 line_count = (latency_ns / line_time_us + 1000) / 1000;
1324 line_size = hdisplay * pixel_size;
1325
1326 /* Use the minimum of the small and large buffer method for primary */
1327 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1328 large = line_count * line_size;
1329
1330 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1331 *display_wm = entries + display->guard_size;
1332
1333 /* calculate the self-refresh watermark for display cursor */
7bb836dd 1334 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
1335 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1336 *cursor_wm = entries + cursor->guard_size;
1337
1338 return g4x_check_srwm(dev,
1339 *display_wm, *cursor_wm,
1340 display, cursor);
1341}
1342
0948c265
GB
1343static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1344 int pixel_size,
1345 int *prec_mult,
1346 int *drain_latency)
b445e3b0 1347{
5e56ba45 1348 struct drm_device *dev = crtc->dev;
b445e3b0 1349 int entries;
0948c265 1350 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
b445e3b0 1351
0948c265 1352 if (WARN(clock == 0, "Pixel clock is zero!\n"))
b445e3b0
ED
1353 return false;
1354
0948c265
GB
1355 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1356 return false;
b445e3b0 1357
a398e9c7 1358 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
5e56ba45
RV
1359 if (IS_CHERRYVIEW(dev))
1360 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_32 :
1361 DRAIN_LATENCY_PRECISION_16;
1362 else
1363 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1364 DRAIN_LATENCY_PRECISION_32;
0948c265 1365 *drain_latency = (64 * (*prec_mult) * 4) / entries;
b445e3b0 1366
a398e9c7
GB
1367 if (*drain_latency > DRAIN_LATENCY_MASK)
1368 *drain_latency = DRAIN_LATENCY_MASK;
b445e3b0
ED
1369
1370 return true;
1371}
1372
1373/*
1374 * Update drain latency registers of memory arbiter
1375 *
1376 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1377 * to be programmed. Each plane has a drain latency multiplier and a drain
1378 * latency value.
1379 */
1380
41aad816 1381static void vlv_update_drain_latency(struct drm_crtc *crtc)
b445e3b0 1382{
5e56ba45
RV
1383 struct drm_device *dev = crtc->dev;
1384 struct drm_i915_private *dev_priv = dev->dev_private;
0948c265
GB
1385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1386 int pixel_size;
1387 int drain_latency;
1388 enum pipe pipe = intel_crtc->pipe;
1389 int plane_prec, prec_mult, plane_dl;
5e56ba45
RV
1390 const int high_precision = IS_CHERRYVIEW(dev) ?
1391 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
b445e3b0 1392
5e56ba45
RV
1393 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_HIGH |
1394 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_HIGH |
0948c265
GB
1395 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
1396
1397 if (!intel_crtc_active(crtc)) {
1398 I915_WRITE(VLV_DDL(pipe), plane_dl);
1399 return;
1400 }
b445e3b0 1401
0948c265
GB
1402 /* Primary plane Drain Latency */
1403 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1404 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
5e56ba45
RV
1405 plane_prec = (prec_mult == high_precision) ?
1406 DDL_PLANE_PRECISION_HIGH :
1407 DDL_PLANE_PRECISION_LOW;
0948c265 1408 plane_dl |= plane_prec | drain_latency;
b445e3b0
ED
1409 }
1410
0948c265
GB
1411 /* Cursor Drain Latency
1412 * BPP is always 4 for cursor
1413 */
1414 pixel_size = 4;
b445e3b0 1415
0948c265
GB
1416 /* Program cursor DL only if it is enabled */
1417 if (intel_crtc->cursor_base &&
1418 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
5e56ba45
RV
1419 plane_prec = (prec_mult == high_precision) ?
1420 DDL_CURSOR_PRECISION_HIGH :
1421 DDL_CURSOR_PRECISION_LOW;
0948c265 1422 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
b445e3b0 1423 }
0948c265
GB
1424
1425 I915_WRITE(VLV_DDL(pipe), plane_dl);
b445e3b0
ED
1426}
1427
1428#define single_plane_enabled(mask) is_power_of_2(mask)
1429
46ba614c 1430static void valleyview_update_wm(struct drm_crtc *crtc)
b445e3b0 1431{
46ba614c 1432 struct drm_device *dev = crtc->dev;
b445e3b0
ED
1433 static const int sr_latency_ns = 12000;
1434 struct drm_i915_private *dev_priv = dev->dev_private;
1435 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1436 int plane_sr, cursor_sr;
af6c4575 1437 int ignore_plane_sr, ignore_cursor_sr;
b445e3b0 1438 unsigned int enabled = 0;
9858425c 1439 bool cxsr_enabled;
b445e3b0 1440
41aad816 1441 vlv_update_drain_latency(crtc);
b445e3b0 1442
51cea1f4 1443 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
1444 &valleyview_wm_info, pessimal_latency_ns,
1445 &valleyview_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1446 &planea_wm, &cursora_wm))
51cea1f4 1447 enabled |= 1 << PIPE_A;
b445e3b0 1448
51cea1f4 1449 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
1450 &valleyview_wm_info, pessimal_latency_ns,
1451 &valleyview_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1452 &planeb_wm, &cursorb_wm))
51cea1f4 1453 enabled |= 1 << PIPE_B;
b445e3b0 1454
b445e3b0
ED
1455 if (single_plane_enabled(enabled) &&
1456 g4x_compute_srwm(dev, ffs(enabled) - 1,
1457 sr_latency_ns,
1458 &valleyview_wm_info,
1459 &valleyview_cursor_wm_info,
af6c4575
CW
1460 &plane_sr, &ignore_cursor_sr) &&
1461 g4x_compute_srwm(dev, ffs(enabled) - 1,
1462 2*sr_latency_ns,
1463 &valleyview_wm_info,
1464 &valleyview_cursor_wm_info,
52bd02d8 1465 &ignore_plane_sr, &cursor_sr)) {
9858425c 1466 cxsr_enabled = true;
52bd02d8 1467 } else {
9858425c 1468 cxsr_enabled = false;
5209b1f4 1469 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1470 plane_sr = cursor_sr = 0;
1471 }
b445e3b0 1472
a5043453
VS
1473 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1474 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
b445e3b0
ED
1475 planea_wm, cursora_wm,
1476 planeb_wm, cursorb_wm,
1477 plane_sr, cursor_sr);
1478
1479 I915_WRITE(DSPFW1,
1480 (plane_sr << DSPFW_SR_SHIFT) |
1481 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1482 (planeb_wm << DSPFW_PLANEB_SHIFT) |
0a560674 1483 (planea_wm << DSPFW_PLANEA_SHIFT));
b445e3b0 1484 I915_WRITE(DSPFW2,
8c919b28 1485 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1486 (cursora_wm << DSPFW_CURSORA_SHIFT));
1487 I915_WRITE(DSPFW3,
8c919b28
CW
1488 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1489 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1490
1491 if (cxsr_enabled)
1492 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1493}
1494
3c2777fd
VS
1495static void cherryview_update_wm(struct drm_crtc *crtc)
1496{
1497 struct drm_device *dev = crtc->dev;
1498 static const int sr_latency_ns = 12000;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500 int planea_wm, planeb_wm, planec_wm;
1501 int cursora_wm, cursorb_wm, cursorc_wm;
1502 int plane_sr, cursor_sr;
1503 int ignore_plane_sr, ignore_cursor_sr;
1504 unsigned int enabled = 0;
1505 bool cxsr_enabled;
1506
1507 vlv_update_drain_latency(crtc);
1508
1509 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
1510 &valleyview_wm_info, pessimal_latency_ns,
1511 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
1512 &planea_wm, &cursora_wm))
1513 enabled |= 1 << PIPE_A;
1514
1515 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
1516 &valleyview_wm_info, pessimal_latency_ns,
1517 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
1518 &planeb_wm, &cursorb_wm))
1519 enabled |= 1 << PIPE_B;
1520
1521 if (g4x_compute_wm0(dev, PIPE_C,
5aef6003
CW
1522 &valleyview_wm_info, pessimal_latency_ns,
1523 &valleyview_cursor_wm_info, pessimal_latency_ns,
3c2777fd
VS
1524 &planec_wm, &cursorc_wm))
1525 enabled |= 1 << PIPE_C;
1526
1527 if (single_plane_enabled(enabled) &&
1528 g4x_compute_srwm(dev, ffs(enabled) - 1,
1529 sr_latency_ns,
1530 &valleyview_wm_info,
1531 &valleyview_cursor_wm_info,
1532 &plane_sr, &ignore_cursor_sr) &&
1533 g4x_compute_srwm(dev, ffs(enabled) - 1,
1534 2*sr_latency_ns,
1535 &valleyview_wm_info,
1536 &valleyview_cursor_wm_info,
1537 &ignore_plane_sr, &cursor_sr)) {
1538 cxsr_enabled = true;
1539 } else {
1540 cxsr_enabled = false;
1541 intel_set_memory_cxsr(dev_priv, false);
1542 plane_sr = cursor_sr = 0;
1543 }
1544
1545 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1546 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1547 "SR: plane=%d, cursor=%d\n",
1548 planea_wm, cursora_wm,
1549 planeb_wm, cursorb_wm,
1550 planec_wm, cursorc_wm,
1551 plane_sr, cursor_sr);
1552
1553 I915_WRITE(DSPFW1,
1554 (plane_sr << DSPFW_SR_SHIFT) |
1555 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1556 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1557 (planea_wm << DSPFW_PLANEA_SHIFT));
1558 I915_WRITE(DSPFW2,
1559 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1560 (cursora_wm << DSPFW_CURSORA_SHIFT));
1561 I915_WRITE(DSPFW3,
1562 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1563 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1564 I915_WRITE(DSPFW9_CHV,
1565 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1566 DSPFW_CURSORC_MASK)) |
1567 (planec_wm << DSPFW_PLANEC_SHIFT) |
1568 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1569
1570 if (cxsr_enabled)
1571 intel_set_memory_cxsr(dev_priv, true);
1572}
1573
01e184cc
GB
1574static void valleyview_update_sprite_wm(struct drm_plane *plane,
1575 struct drm_crtc *crtc,
1576 uint32_t sprite_width,
1577 uint32_t sprite_height,
1578 int pixel_size,
1579 bool enabled, bool scaled)
1580{
1581 struct drm_device *dev = crtc->dev;
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 int pipe = to_intel_plane(plane)->pipe;
1584 int sprite = to_intel_plane(plane)->plane;
1585 int drain_latency;
1586 int plane_prec;
1587 int sprite_dl;
1588 int prec_mult;
5e56ba45
RV
1589 const int high_precision = IS_CHERRYVIEW(dev) ?
1590 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
01e184cc 1591
5e56ba45 1592 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_HIGH(sprite) |
01e184cc
GB
1593 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1594
1595 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1596 &drain_latency)) {
5e56ba45
RV
1597 plane_prec = (prec_mult == high_precision) ?
1598 DDL_SPRITE_PRECISION_HIGH(sprite) :
1599 DDL_SPRITE_PRECISION_LOW(sprite);
01e184cc
GB
1600 sprite_dl |= plane_prec |
1601 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1602 }
1603
1604 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1605}
1606
46ba614c 1607static void g4x_update_wm(struct drm_crtc *crtc)
b445e3b0 1608{
46ba614c 1609 struct drm_device *dev = crtc->dev;
b445e3b0
ED
1610 static const int sr_latency_ns = 12000;
1611 struct drm_i915_private *dev_priv = dev->dev_private;
1612 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1613 int plane_sr, cursor_sr;
1614 unsigned int enabled = 0;
9858425c 1615 bool cxsr_enabled;
b445e3b0 1616
51cea1f4 1617 if (g4x_compute_wm0(dev, PIPE_A,
5aef6003
CW
1618 &g4x_wm_info, pessimal_latency_ns,
1619 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1620 &planea_wm, &cursora_wm))
51cea1f4 1621 enabled |= 1 << PIPE_A;
b445e3b0 1622
51cea1f4 1623 if (g4x_compute_wm0(dev, PIPE_B,
5aef6003
CW
1624 &g4x_wm_info, pessimal_latency_ns,
1625 &g4x_cursor_wm_info, pessimal_latency_ns,
b445e3b0 1626 &planeb_wm, &cursorb_wm))
51cea1f4 1627 enabled |= 1 << PIPE_B;
b445e3b0 1628
b445e3b0
ED
1629 if (single_plane_enabled(enabled) &&
1630 g4x_compute_srwm(dev, ffs(enabled) - 1,
1631 sr_latency_ns,
1632 &g4x_wm_info,
1633 &g4x_cursor_wm_info,
52bd02d8 1634 &plane_sr, &cursor_sr)) {
9858425c 1635 cxsr_enabled = true;
52bd02d8 1636 } else {
9858425c 1637 cxsr_enabled = false;
5209b1f4 1638 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1639 plane_sr = cursor_sr = 0;
1640 }
b445e3b0 1641
a5043453
VS
1642 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1643 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
b445e3b0
ED
1644 planea_wm, cursora_wm,
1645 planeb_wm, cursorb_wm,
1646 plane_sr, cursor_sr);
1647
1648 I915_WRITE(DSPFW1,
1649 (plane_sr << DSPFW_SR_SHIFT) |
1650 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1651 (planeb_wm << DSPFW_PLANEB_SHIFT) |
0a560674 1652 (planea_wm << DSPFW_PLANEA_SHIFT));
b445e3b0 1653 I915_WRITE(DSPFW2,
8c919b28 1654 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1655 (cursora_wm << DSPFW_CURSORA_SHIFT));
1656 /* HPLL off in SR has some issues on G4x... disable it */
1657 I915_WRITE(DSPFW3,
8c919b28 1658 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
b445e3b0 1659 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1660
1661 if (cxsr_enabled)
1662 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1663}
1664
46ba614c 1665static void i965_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1666{
46ba614c 1667 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 struct drm_crtc *crtc;
1670 int srwm = 1;
1671 int cursor_sr = 16;
9858425c 1672 bool cxsr_enabled;
b445e3b0
ED
1673
1674 /* Calc sr entries for one plane configs */
1675 crtc = single_enabled_crtc(dev);
1676 if (crtc) {
1677 /* self-refresh has much higher latency */
1678 static const int sr_latency_ns = 12000;
4fe8590a
VS
1679 const struct drm_display_mode *adjusted_mode =
1680 &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1681 int clock = adjusted_mode->crtc_clock;
fec8cba3 1682 int htotal = adjusted_mode->crtc_htotal;
37327abd 1683 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1684 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1685 unsigned long line_time_us;
1686 int entries;
1687
922044c9 1688 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1689
1690 /* Use ns/us then divide to preserve precision */
1691 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1692 pixel_size * hdisplay;
1693 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1694 srwm = I965_FIFO_SIZE - entries;
1695 if (srwm < 0)
1696 srwm = 1;
1697 srwm &= 0x1ff;
1698 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1699 entries, srwm);
1700
1701 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
7bb836dd 1702 pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
1703 entries = DIV_ROUND_UP(entries,
1704 i965_cursor_wm_info.cacheline_size);
1705 cursor_sr = i965_cursor_wm_info.fifo_size -
1706 (entries + i965_cursor_wm_info.guard_size);
1707
1708 if (cursor_sr > i965_cursor_wm_info.max_wm)
1709 cursor_sr = i965_cursor_wm_info.max_wm;
1710
1711 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1712 "cursor %d\n", srwm, cursor_sr);
1713
9858425c 1714 cxsr_enabled = true;
b445e3b0 1715 } else {
9858425c 1716 cxsr_enabled = false;
b445e3b0 1717 /* Turn off self refresh if both pipes are enabled */
5209b1f4 1718 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1719 }
1720
1721 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1722 srwm);
1723
1724 /* 965 has limitations... */
1725 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
0a560674
VS
1726 (8 << DSPFW_CURSORB_SHIFT) |
1727 (8 << DSPFW_PLANEB_SHIFT) |
1728 (8 << DSPFW_PLANEA_SHIFT));
1729 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1730 (8 << DSPFW_PLANEC_SHIFT_OLD));
b445e3b0
ED
1731 /* update cursor SR watermark */
1732 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1733
1734 if (cxsr_enabled)
1735 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1736}
1737
46ba614c 1738static void i9xx_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1739{
46ba614c 1740 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1741 struct drm_i915_private *dev_priv = dev->dev_private;
1742 const struct intel_watermark_params *wm_info;
1743 uint32_t fwater_lo;
1744 uint32_t fwater_hi;
1745 int cwm, srwm = 1;
1746 int fifo_size;
1747 int planea_wm, planeb_wm;
1748 struct drm_crtc *crtc, *enabled = NULL;
1749
1750 if (IS_I945GM(dev))
1751 wm_info = &i945_wm_info;
1752 else if (!IS_GEN2(dev))
1753 wm_info = &i915_wm_info;
1754 else
9d539105 1755 wm_info = &i830_a_wm_info;
b445e3b0
ED
1756
1757 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1758 crtc = intel_get_crtc_for_plane(dev, 0);
3490ea5d 1759 if (intel_crtc_active(crtc)) {
241bfc38 1760 const struct drm_display_mode *adjusted_mode;
f4510a27 1761 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1762 if (IS_GEN2(dev))
1763 cpp = 4;
1764
241bfc38
DL
1765 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1766 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1767 wm_info, fifo_size, cpp,
5aef6003 1768 pessimal_latency_ns);
b445e3b0 1769 enabled = crtc;
9d539105 1770 } else {
b445e3b0 1771 planea_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1772 if (planea_wm > (long)wm_info->max_wm)
1773 planea_wm = wm_info->max_wm;
1774 }
1775
1776 if (IS_GEN2(dev))
1777 wm_info = &i830_bc_wm_info;
b445e3b0
ED
1778
1779 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1780 crtc = intel_get_crtc_for_plane(dev, 1);
3490ea5d 1781 if (intel_crtc_active(crtc)) {
241bfc38 1782 const struct drm_display_mode *adjusted_mode;
f4510a27 1783 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1784 if (IS_GEN2(dev))
1785 cpp = 4;
1786
241bfc38
DL
1787 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1788 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1789 wm_info, fifo_size, cpp,
5aef6003 1790 pessimal_latency_ns);
b445e3b0
ED
1791 if (enabled == NULL)
1792 enabled = crtc;
1793 else
1794 enabled = NULL;
9d539105 1795 } else {
b445e3b0 1796 planeb_wm = fifo_size - wm_info->guard_size;
9d539105
VS
1797 if (planeb_wm > (long)wm_info->max_wm)
1798 planeb_wm = wm_info->max_wm;
1799 }
b445e3b0
ED
1800
1801 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1802
2ab1bc9d 1803 if (IS_I915GM(dev) && enabled) {
2ff8fde1 1804 struct drm_i915_gem_object *obj;
2ab1bc9d 1805
2ff8fde1 1806 obj = intel_fb_obj(enabled->primary->fb);
2ab1bc9d
DV
1807
1808 /* self-refresh seems busted with untiled */
2ff8fde1 1809 if (obj->tiling_mode == I915_TILING_NONE)
2ab1bc9d
DV
1810 enabled = NULL;
1811 }
1812
b445e3b0
ED
1813 /*
1814 * Overlay gets an aggressive default since video jitter is bad.
1815 */
1816 cwm = 2;
1817
1818 /* Play safe and disable self-refresh before adjusting watermarks. */
5209b1f4 1819 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1820
1821 /* Calc sr entries for one plane configs */
1822 if (HAS_FW_BLC(dev) && enabled) {
1823 /* self-refresh has much higher latency */
1824 static const int sr_latency_ns = 6000;
4fe8590a
VS
1825 const struct drm_display_mode *adjusted_mode =
1826 &to_intel_crtc(enabled)->config.adjusted_mode;
241bfc38 1827 int clock = adjusted_mode->crtc_clock;
fec8cba3 1828 int htotal = adjusted_mode->crtc_htotal;
f727b490 1829 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
f4510a27 1830 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1831 unsigned long line_time_us;
1832 int entries;
1833
922044c9 1834 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1835
1836 /* Use ns/us then divide to preserve precision */
1837 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1838 pixel_size * hdisplay;
1839 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1840 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1841 srwm = wm_info->fifo_size - entries;
1842 if (srwm < 0)
1843 srwm = 1;
1844
1845 if (IS_I945G(dev) || IS_I945GM(dev))
1846 I915_WRITE(FW_BLC_SELF,
1847 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1848 else if (IS_I915GM(dev))
1849 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1850 }
1851
1852 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1853 planea_wm, planeb_wm, cwm, srwm);
1854
1855 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1856 fwater_hi = (cwm & 0x1f);
1857
1858 /* Set request length to 8 cachelines per fetch */
1859 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1860 fwater_hi = fwater_hi | (1 << 8);
1861
1862 I915_WRITE(FW_BLC, fwater_lo);
1863 I915_WRITE(FW_BLC2, fwater_hi);
1864
5209b1f4
ID
1865 if (enabled)
1866 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1867}
1868
feb56b93 1869static void i845_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1870{
46ba614c 1871 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1872 struct drm_i915_private *dev_priv = dev->dev_private;
1873 struct drm_crtc *crtc;
241bfc38 1874 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1875 uint32_t fwater_lo;
1876 int planea_wm;
1877
1878 crtc = single_enabled_crtc(dev);
1879 if (crtc == NULL)
1880 return;
1881
241bfc38
DL
1882 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1883 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
feb56b93 1884 &i845_wm_info,
b445e3b0 1885 dev_priv->display.get_fifo_size(dev, 0),
5aef6003 1886 4, pessimal_latency_ns);
b445e3b0
ED
1887 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1888 fwater_lo |= (3<<8) | planea_wm;
1889
1890 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1891
1892 I915_WRITE(FW_BLC, fwater_lo);
1893}
1894
3658729a
VS
1895static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1896 struct drm_crtc *crtc)
801bcfff
PZ
1897{
1898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
fd4daa9c 1899 uint32_t pixel_rate;
801bcfff 1900
241bfc38 1901 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
801bcfff
PZ
1902
1903 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1904 * adjust the pixel_rate here. */
1905
fd4daa9c 1906 if (intel_crtc->config.pch_pfit.enabled) {
801bcfff 1907 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
fd4daa9c 1908 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
801bcfff 1909
37327abd
VS
1910 pipe_w = intel_crtc->config.pipe_src_w;
1911 pipe_h = intel_crtc->config.pipe_src_h;
801bcfff
PZ
1912 pfit_w = (pfit_size >> 16) & 0xFFFF;
1913 pfit_h = pfit_size & 0xFFFF;
1914 if (pipe_w < pfit_w)
1915 pipe_w = pfit_w;
1916 if (pipe_h < pfit_h)
1917 pipe_h = pfit_h;
1918
1919 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1920 pfit_w * pfit_h);
1921 }
1922
1923 return pixel_rate;
1924}
1925
37126462 1926/* latency must be in 0.1us units. */
23297044 1927static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
801bcfff
PZ
1928 uint32_t latency)
1929{
1930 uint64_t ret;
1931
3312ba65
VS
1932 if (WARN(latency == 0, "Latency value missing\n"))
1933 return UINT_MAX;
1934
801bcfff
PZ
1935 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1936 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1937
1938 return ret;
1939}
1940
37126462 1941/* latency must be in 0.1us units. */
23297044 1942static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
801bcfff
PZ
1943 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1944 uint32_t latency)
1945{
1946 uint32_t ret;
1947
3312ba65
VS
1948 if (WARN(latency == 0, "Latency value missing\n"))
1949 return UINT_MAX;
1950
801bcfff
PZ
1951 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1952 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1953 ret = DIV_ROUND_UP(ret, 64) + 2;
1954 return ret;
1955}
1956
23297044 1957static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
cca32e9a
PZ
1958 uint8_t bytes_per_pixel)
1959{
1960 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1961}
1962
820c1980 1963struct ilk_pipe_wm_parameters {
801bcfff 1964 bool active;
801bcfff
PZ
1965 uint32_t pipe_htotal;
1966 uint32_t pixel_rate;
c35426d2
VS
1967 struct intel_plane_wm_parameters pri;
1968 struct intel_plane_wm_parameters spr;
1969 struct intel_plane_wm_parameters cur;
801bcfff
PZ
1970};
1971
820c1980 1972struct ilk_wm_maximums {
cca32e9a
PZ
1973 uint16_t pri;
1974 uint16_t spr;
1975 uint16_t cur;
1976 uint16_t fbc;
1977};
1978
240264f4
VS
1979/* used in computing the new watermarks state */
1980struct intel_wm_config {
1981 unsigned int num_pipes_active;
1982 bool sprites_enabled;
1983 bool sprites_scaled;
240264f4
VS
1984};
1985
37126462
VS
1986/*
1987 * For both WM_PIPE and WM_LP.
1988 * mem_value must be in 0.1us units.
1989 */
820c1980 1990static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
cca32e9a
PZ
1991 uint32_t mem_value,
1992 bool is_lp)
801bcfff 1993{
cca32e9a
PZ
1994 uint32_t method1, method2;
1995
c35426d2 1996 if (!params->active || !params->pri.enabled)
801bcfff
PZ
1997 return 0;
1998
23297044 1999 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 2000 params->pri.bytes_per_pixel,
cca32e9a
PZ
2001 mem_value);
2002
2003 if (!is_lp)
2004 return method1;
2005
23297044 2006 method2 = ilk_wm_method2(params->pixel_rate,
cca32e9a 2007 params->pipe_htotal,
c35426d2
VS
2008 params->pri.horiz_pixels,
2009 params->pri.bytes_per_pixel,
cca32e9a
PZ
2010 mem_value);
2011
2012 return min(method1, method2);
801bcfff
PZ
2013}
2014
37126462
VS
2015/*
2016 * For both WM_PIPE and WM_LP.
2017 * mem_value must be in 0.1us units.
2018 */
820c1980 2019static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
2020 uint32_t mem_value)
2021{
2022 uint32_t method1, method2;
2023
c35426d2 2024 if (!params->active || !params->spr.enabled)
801bcfff
PZ
2025 return 0;
2026
23297044 2027 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 2028 params->spr.bytes_per_pixel,
801bcfff 2029 mem_value);
23297044 2030 method2 = ilk_wm_method2(params->pixel_rate,
801bcfff 2031 params->pipe_htotal,
c35426d2
VS
2032 params->spr.horiz_pixels,
2033 params->spr.bytes_per_pixel,
801bcfff
PZ
2034 mem_value);
2035 return min(method1, method2);
2036}
2037
37126462
VS
2038/*
2039 * For both WM_PIPE and WM_LP.
2040 * mem_value must be in 0.1us units.
2041 */
820c1980 2042static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
2043 uint32_t mem_value)
2044{
c35426d2 2045 if (!params->active || !params->cur.enabled)
801bcfff
PZ
2046 return 0;
2047
23297044 2048 return ilk_wm_method2(params->pixel_rate,
801bcfff 2049 params->pipe_htotal,
c35426d2
VS
2050 params->cur.horiz_pixels,
2051 params->cur.bytes_per_pixel,
801bcfff
PZ
2052 mem_value);
2053}
2054
cca32e9a 2055/* Only for WM_LP. */
820c1980 2056static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
1fda9882 2057 uint32_t pri_val)
cca32e9a 2058{
c35426d2 2059 if (!params->active || !params->pri.enabled)
cca32e9a
PZ
2060 return 0;
2061
23297044 2062 return ilk_wm_fbc(pri_val,
c35426d2
VS
2063 params->pri.horiz_pixels,
2064 params->pri.bytes_per_pixel);
cca32e9a
PZ
2065}
2066
158ae64f
VS
2067static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2068{
416f4727
VS
2069 if (INTEL_INFO(dev)->gen >= 8)
2070 return 3072;
2071 else if (INTEL_INFO(dev)->gen >= 7)
158ae64f
VS
2072 return 768;
2073 else
2074 return 512;
2075}
2076
4e975081
VS
2077static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2078 int level, bool is_sprite)
2079{
2080 if (INTEL_INFO(dev)->gen >= 8)
2081 /* BDW primary/sprite plane watermarks */
2082 return level == 0 ? 255 : 2047;
2083 else if (INTEL_INFO(dev)->gen >= 7)
2084 /* IVB/HSW primary/sprite plane watermarks */
2085 return level == 0 ? 127 : 1023;
2086 else if (!is_sprite)
2087 /* ILK/SNB primary plane watermarks */
2088 return level == 0 ? 127 : 511;
2089 else
2090 /* ILK/SNB sprite plane watermarks */
2091 return level == 0 ? 63 : 255;
2092}
2093
2094static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2095 int level)
2096{
2097 if (INTEL_INFO(dev)->gen >= 7)
2098 return level == 0 ? 63 : 255;
2099 else
2100 return level == 0 ? 31 : 63;
2101}
2102
2103static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2104{
2105 if (INTEL_INFO(dev)->gen >= 8)
2106 return 31;
2107 else
2108 return 15;
2109}
2110
158ae64f
VS
2111/* Calculate the maximum primary/sprite plane watermark */
2112static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2113 int level,
240264f4 2114 const struct intel_wm_config *config,
158ae64f
VS
2115 enum intel_ddb_partitioning ddb_partitioning,
2116 bool is_sprite)
2117{
2118 unsigned int fifo_size = ilk_display_fifo_size(dev);
158ae64f
VS
2119
2120 /* if sprites aren't enabled, sprites get nothing */
240264f4 2121 if (is_sprite && !config->sprites_enabled)
158ae64f
VS
2122 return 0;
2123
2124 /* HSW allows LP1+ watermarks even with multiple pipes */
240264f4 2125 if (level == 0 || config->num_pipes_active > 1) {
158ae64f
VS
2126 fifo_size /= INTEL_INFO(dev)->num_pipes;
2127
2128 /*
2129 * For some reason the non self refresh
2130 * FIFO size is only half of the self
2131 * refresh FIFO size on ILK/SNB.
2132 */
2133 if (INTEL_INFO(dev)->gen <= 6)
2134 fifo_size /= 2;
2135 }
2136
240264f4 2137 if (config->sprites_enabled) {
158ae64f
VS
2138 /* level 0 is always calculated with 1:1 split */
2139 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2140 if (is_sprite)
2141 fifo_size *= 5;
2142 fifo_size /= 6;
2143 } else {
2144 fifo_size /= 2;
2145 }
2146 }
2147
2148 /* clamp to max that the registers can hold */
4e975081 2149 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
158ae64f
VS
2150}
2151
2152/* Calculate the maximum cursor plane watermark */
2153static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
240264f4
VS
2154 int level,
2155 const struct intel_wm_config *config)
158ae64f
VS
2156{
2157 /* HSW LP1+ watermarks w/ multiple pipes */
240264f4 2158 if (level > 0 && config->num_pipes_active > 1)
158ae64f
VS
2159 return 64;
2160
2161 /* otherwise just report max that registers can hold */
4e975081 2162 return ilk_cursor_wm_reg_max(dev, level);
158ae64f
VS
2163}
2164
d34ff9c6 2165static void ilk_compute_wm_maximums(const struct drm_device *dev,
34982fe1
VS
2166 int level,
2167 const struct intel_wm_config *config,
2168 enum intel_ddb_partitioning ddb_partitioning,
820c1980 2169 struct ilk_wm_maximums *max)
158ae64f 2170{
240264f4
VS
2171 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2172 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2173 max->cur = ilk_cursor_wm_max(dev, level, config);
4e975081 2174 max->fbc = ilk_fbc_wm_reg_max(dev);
158ae64f
VS
2175}
2176
a3cb4048
VS
2177static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2178 int level,
2179 struct ilk_wm_maximums *max)
2180{
2181 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2182 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2183 max->cur = ilk_cursor_wm_reg_max(dev, level);
2184 max->fbc = ilk_fbc_wm_reg_max(dev);
2185}
2186
d9395655 2187static bool ilk_validate_wm_level(int level,
820c1980 2188 const struct ilk_wm_maximums *max,
d9395655 2189 struct intel_wm_level *result)
a9786a11
VS
2190{
2191 bool ret;
2192
2193 /* already determined to be invalid? */
2194 if (!result->enable)
2195 return false;
2196
2197 result->enable = result->pri_val <= max->pri &&
2198 result->spr_val <= max->spr &&
2199 result->cur_val <= max->cur;
2200
2201 ret = result->enable;
2202
2203 /*
2204 * HACK until we can pre-compute everything,
2205 * and thus fail gracefully if LP0 watermarks
2206 * are exceeded...
2207 */
2208 if (level == 0 && !result->enable) {
2209 if (result->pri_val > max->pri)
2210 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2211 level, result->pri_val, max->pri);
2212 if (result->spr_val > max->spr)
2213 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2214 level, result->spr_val, max->spr);
2215 if (result->cur_val > max->cur)
2216 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2217 level, result->cur_val, max->cur);
2218
2219 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2220 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2221 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2222 result->enable = true;
2223 }
2224
a9786a11
VS
2225 return ret;
2226}
2227
d34ff9c6 2228static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
6f5ddd17 2229 int level,
820c1980 2230 const struct ilk_pipe_wm_parameters *p,
1fd527cc 2231 struct intel_wm_level *result)
6f5ddd17
VS
2232{
2233 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2234 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2235 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2236
2237 /* WM1+ latency values stored in 0.5us units */
2238 if (level > 0) {
2239 pri_latency *= 5;
2240 spr_latency *= 5;
2241 cur_latency *= 5;
2242 }
2243
2244 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2245 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2246 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2247 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2248 result->enable = true;
2249}
2250
801bcfff
PZ
2251static uint32_t
2252hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
1f8eeabf
ED
2253{
2254 struct drm_i915_private *dev_priv = dev->dev_private;
1011d8c4 2255 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011d8c4 2256 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
85a02deb 2257 u32 linetime, ips_linetime;
1f8eeabf 2258
801bcfff
PZ
2259 if (!intel_crtc_active(crtc))
2260 return 0;
1011d8c4 2261
1f8eeabf
ED
2262 /* The WM are computed with base on how long it takes to fill a single
2263 * row at the given clock rate, multiplied by 8.
2264 * */
fec8cba3
JB
2265 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2266 mode->crtc_clock);
2267 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
85a02deb 2268 intel_ddi_get_cdclk_freq(dev_priv));
1f8eeabf 2269
801bcfff
PZ
2270 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2271 PIPE_WM_LINETIME_TIME(linetime);
1f8eeabf
ED
2272}
2273
12b134df
VS
2274static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2275{
2276 struct drm_i915_private *dev_priv = dev->dev_private;
2277
a42a5719 2278 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
12b134df
VS
2279 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2280
2281 wm[0] = (sskpd >> 56) & 0xFF;
2282 if (wm[0] == 0)
2283 wm[0] = sskpd & 0xF;
e5d5019e
VS
2284 wm[1] = (sskpd >> 4) & 0xFF;
2285 wm[2] = (sskpd >> 12) & 0xFF;
2286 wm[3] = (sskpd >> 20) & 0x1FF;
2287 wm[4] = (sskpd >> 32) & 0x1FF;
63cf9a13
VS
2288 } else if (INTEL_INFO(dev)->gen >= 6) {
2289 uint32_t sskpd = I915_READ(MCH_SSKPD);
2290
2291 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2292 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2293 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2294 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
3a88d0ac
VS
2295 } else if (INTEL_INFO(dev)->gen >= 5) {
2296 uint32_t mltr = I915_READ(MLTR_ILK);
2297
2298 /* ILK primary LP0 latency is 700 ns */
2299 wm[0] = 7;
2300 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2301 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
12b134df
VS
2302 }
2303}
2304
53615a5e
VS
2305static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2306{
2307 /* ILK sprite LP0 latency is 1300 ns */
2308 if (INTEL_INFO(dev)->gen == 5)
2309 wm[0] = 13;
2310}
2311
2312static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2313{
2314 /* ILK cursor LP0 latency is 1300 ns */
2315 if (INTEL_INFO(dev)->gen == 5)
2316 wm[0] = 13;
2317
2318 /* WaDoubleCursorLP3Latency:ivb */
2319 if (IS_IVYBRIDGE(dev))
2320 wm[3] *= 2;
2321}
2322
546c81fd 2323int ilk_wm_max_level(const struct drm_device *dev)
26ec971e 2324{
26ec971e 2325 /* how many WM levels are we expecting */
a42a5719 2326 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ad0d6dc4 2327 return 4;
26ec971e 2328 else if (INTEL_INFO(dev)->gen >= 6)
ad0d6dc4 2329 return 3;
26ec971e 2330 else
ad0d6dc4
VS
2331 return 2;
2332}
7526ed79 2333
ad0d6dc4
VS
2334static void intel_print_wm_latency(struct drm_device *dev,
2335 const char *name,
2336 const uint16_t wm[5])
2337{
2338 int level, max_level = ilk_wm_max_level(dev);
26ec971e
VS
2339
2340 for (level = 0; level <= max_level; level++) {
2341 unsigned int latency = wm[level];
2342
2343 if (latency == 0) {
2344 DRM_ERROR("%s WM%d latency not provided\n",
2345 name, level);
2346 continue;
2347 }
2348
2349 /* WM1+ latency values in 0.5us units */
2350 if (level > 0)
2351 latency *= 5;
2352
2353 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2354 name, level, wm[level],
2355 latency / 10, latency % 10);
2356 }
2357}
2358
e95a2f75
VS
2359static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2360 uint16_t wm[5], uint16_t min)
2361{
2362 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2363
2364 if (wm[0] >= min)
2365 return false;
2366
2367 wm[0] = max(wm[0], min);
2368 for (level = 1; level <= max_level; level++)
2369 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2370
2371 return true;
2372}
2373
2374static void snb_wm_latency_quirk(struct drm_device *dev)
2375{
2376 struct drm_i915_private *dev_priv = dev->dev_private;
2377 bool changed;
2378
2379 /*
2380 * The BIOS provided WM memory latency values are often
2381 * inadequate for high resolution displays. Adjust them.
2382 */
2383 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2384 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2385 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2386
2387 if (!changed)
2388 return;
2389
2390 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2391 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2392 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2393 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2394}
2395
fa50ad61 2396static void ilk_setup_wm_latency(struct drm_device *dev)
53615a5e
VS
2397{
2398 struct drm_i915_private *dev_priv = dev->dev_private;
2399
2400 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2401
2402 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2403 sizeof(dev_priv->wm.pri_latency));
2404 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2405 sizeof(dev_priv->wm.pri_latency));
2406
2407 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2408 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
26ec971e
VS
2409
2410 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2411 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2412 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
e95a2f75
VS
2413
2414 if (IS_GEN6(dev))
2415 snb_wm_latency_quirk(dev);
53615a5e
VS
2416}
2417
820c1980 2418static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
2a44b76b 2419 struct ilk_pipe_wm_parameters *p)
1011d8c4 2420{
7c4a395f
VS
2421 struct drm_device *dev = crtc->dev;
2422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2423 enum pipe pipe = intel_crtc->pipe;
7c4a395f 2424 struct drm_plane *plane;
1011d8c4 2425
2a44b76b
VS
2426 if (!intel_crtc_active(crtc))
2427 return;
801bcfff 2428
2a44b76b
VS
2429 p->active = true;
2430 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2431 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2432 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2433 p->cur.bytes_per_pixel = 4;
2434 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2435 p->cur.horiz_pixels = intel_crtc->cursor_width;
2436 /* TODO: for now, assume primary and cursor planes are always enabled. */
2437 p->pri.enabled = true;
2438 p->cur.enabled = true;
7c4a395f 2439
af2b653b 2440 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
801bcfff 2441 struct intel_plane *intel_plane = to_intel_plane(plane);
801bcfff 2442
2a44b76b 2443 if (intel_plane->pipe == pipe) {
7c4a395f 2444 p->spr = intel_plane->wm;
2a44b76b
VS
2445 break;
2446 }
2447 }
2448}
2449
2450static void ilk_compute_wm_config(struct drm_device *dev,
2451 struct intel_wm_config *config)
2452{
2453 struct intel_crtc *intel_crtc;
2454
2455 /* Compute the currently _active_ config */
d3fcc808 2456 for_each_intel_crtc(dev, intel_crtc) {
2a44b76b 2457 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
cca32e9a 2458
2a44b76b
VS
2459 if (!wm->pipe_enabled)
2460 continue;
cca32e9a 2461
2a44b76b
VS
2462 config->sprites_enabled |= wm->sprites_enabled;
2463 config->sprites_scaled |= wm->sprites_scaled;
2464 config->num_pipes_active++;
cca32e9a 2465 }
801bcfff
PZ
2466}
2467
0b2ae6d7
VS
2468/* Compute new watermarks for the pipe */
2469static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
820c1980 2470 const struct ilk_pipe_wm_parameters *params,
0b2ae6d7
VS
2471 struct intel_pipe_wm *pipe_wm)
2472{
2473 struct drm_device *dev = crtc->dev;
d34ff9c6 2474 const struct drm_i915_private *dev_priv = dev->dev_private;
0b2ae6d7
VS
2475 int level, max_level = ilk_wm_max_level(dev);
2476 /* LP0 watermark maximums depend on this pipe alone */
2477 struct intel_wm_config config = {
2478 .num_pipes_active = 1,
2479 .sprites_enabled = params->spr.enabled,
2480 .sprites_scaled = params->spr.scaled,
2481 };
820c1980 2482 struct ilk_wm_maximums max;
0b2ae6d7 2483
2a44b76b
VS
2484 pipe_wm->pipe_enabled = params->active;
2485 pipe_wm->sprites_enabled = params->spr.enabled;
2486 pipe_wm->sprites_scaled = params->spr.scaled;
2487
7b39a0b7
VS
2488 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2489 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2490 max_level = 1;
2491
2492 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2493 if (params->spr.scaled)
2494 max_level = 0;
2495
a3cb4048 2496 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
0b2ae6d7 2497
a42a5719 2498 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 2499 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
0b2ae6d7 2500
a3cb4048
VS
2501 /* LP0 watermarks always use 1/2 DDB partitioning */
2502 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2503
0b2ae6d7 2504 /* At least LP0 must be valid */
a3cb4048
VS
2505 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2506 return false;
2507
2508 ilk_compute_wm_reg_maximums(dev, 1, &max);
2509
2510 for (level = 1; level <= max_level; level++) {
2511 struct intel_wm_level wm = {};
2512
2513 ilk_compute_wm_level(dev_priv, level, params, &wm);
2514
2515 /*
2516 * Disable any watermark level that exceeds the
2517 * register maximums since such watermarks are
2518 * always invalid.
2519 */
2520 if (!ilk_validate_wm_level(level, &max, &wm))
2521 break;
2522
2523 pipe_wm->wm[level] = wm;
2524 }
2525
2526 return true;
0b2ae6d7
VS
2527}
2528
2529/*
2530 * Merge the watermarks from all active pipes for a specific level.
2531 */
2532static void ilk_merge_wm_level(struct drm_device *dev,
2533 int level,
2534 struct intel_wm_level *ret_wm)
2535{
2536 const struct intel_crtc *intel_crtc;
2537
d52fea5b
VS
2538 ret_wm->enable = true;
2539
d3fcc808 2540 for_each_intel_crtc(dev, intel_crtc) {
fe392efd
VS
2541 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2542 const struct intel_wm_level *wm = &active->wm[level];
2543
2544 if (!active->pipe_enabled)
2545 continue;
0b2ae6d7 2546
d52fea5b
VS
2547 /*
2548 * The watermark values may have been used in the past,
2549 * so we must maintain them in the registers for some
2550 * time even if the level is now disabled.
2551 */
0b2ae6d7 2552 if (!wm->enable)
d52fea5b 2553 ret_wm->enable = false;
0b2ae6d7
VS
2554
2555 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2556 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2557 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2558 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2559 }
0b2ae6d7
VS
2560}
2561
2562/*
2563 * Merge all low power watermarks for all active pipes.
2564 */
2565static void ilk_wm_merge(struct drm_device *dev,
0ba22e26 2566 const struct intel_wm_config *config,
820c1980 2567 const struct ilk_wm_maximums *max,
0b2ae6d7
VS
2568 struct intel_pipe_wm *merged)
2569{
2570 int level, max_level = ilk_wm_max_level(dev);
d52fea5b 2571 int last_enabled_level = max_level;
0b2ae6d7 2572
0ba22e26
VS
2573 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2574 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2575 config->num_pipes_active > 1)
2576 return;
2577
6c8b6c28
VS
2578 /* ILK: FBC WM must be disabled always */
2579 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
0b2ae6d7
VS
2580
2581 /* merge each WM1+ level */
2582 for (level = 1; level <= max_level; level++) {
2583 struct intel_wm_level *wm = &merged->wm[level];
2584
2585 ilk_merge_wm_level(dev, level, wm);
2586
d52fea5b
VS
2587 if (level > last_enabled_level)
2588 wm->enable = false;
2589 else if (!ilk_validate_wm_level(level, max, wm))
2590 /* make sure all following levels get disabled */
2591 last_enabled_level = level - 1;
0b2ae6d7
VS
2592
2593 /*
2594 * The spec says it is preferred to disable
2595 * FBC WMs instead of disabling a WM level.
2596 */
2597 if (wm->fbc_val > max->fbc) {
d52fea5b
VS
2598 if (wm->enable)
2599 merged->fbc_wm_enabled = false;
0b2ae6d7
VS
2600 wm->fbc_val = 0;
2601 }
2602 }
6c8b6c28
VS
2603
2604 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2605 /*
2606 * FIXME this is racy. FBC might get enabled later.
2607 * What we should check here is whether FBC can be
2608 * enabled sometime later.
2609 */
2610 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2611 for (level = 2; level <= max_level; level++) {
2612 struct intel_wm_level *wm = &merged->wm[level];
2613
2614 wm->enable = false;
2615 }
2616 }
0b2ae6d7
VS
2617}
2618
b380ca3c
VS
2619static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2620{
2621 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2622 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2623}
2624
a68d68ee
VS
2625/* The value we need to program into the WM_LPx latency field */
2626static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2627{
2628 struct drm_i915_private *dev_priv = dev->dev_private;
2629
a42a5719 2630 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
a68d68ee
VS
2631 return 2 * level;
2632 else
2633 return dev_priv->wm.pri_latency[level];
2634}
2635
820c1980 2636static void ilk_compute_wm_results(struct drm_device *dev,
0362c781 2637 const struct intel_pipe_wm *merged,
609cedef 2638 enum intel_ddb_partitioning partitioning,
820c1980 2639 struct ilk_wm_values *results)
801bcfff 2640{
0b2ae6d7
VS
2641 struct intel_crtc *intel_crtc;
2642 int level, wm_lp;
cca32e9a 2643
0362c781 2644 results->enable_fbc_wm = merged->fbc_wm_enabled;
609cedef 2645 results->partitioning = partitioning;
cca32e9a 2646
0b2ae6d7 2647 /* LP1+ register values */
cca32e9a 2648 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
1fd527cc 2649 const struct intel_wm_level *r;
801bcfff 2650
b380ca3c 2651 level = ilk_wm_lp_to_level(wm_lp, merged);
0b2ae6d7 2652
0362c781 2653 r = &merged->wm[level];
cca32e9a 2654
d52fea5b
VS
2655 /*
2656 * Maintain the watermark values even if the level is
2657 * disabled. Doing otherwise could cause underruns.
2658 */
2659 results->wm_lp[wm_lp - 1] =
a68d68ee 2660 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
416f4727
VS
2661 (r->pri_val << WM1_LP_SR_SHIFT) |
2662 r->cur_val;
2663
d52fea5b
VS
2664 if (r->enable)
2665 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2666
416f4727
VS
2667 if (INTEL_INFO(dev)->gen >= 8)
2668 results->wm_lp[wm_lp - 1] |=
2669 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2670 else
2671 results->wm_lp[wm_lp - 1] |=
2672 r->fbc_val << WM1_LP_FBC_SHIFT;
2673
d52fea5b
VS
2674 /*
2675 * Always set WM1S_LP_EN when spr_val != 0, even if the
2676 * level is disabled. Doing otherwise could cause underruns.
2677 */
6cef2b8a
VS
2678 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2679 WARN_ON(wm_lp != 1);
2680 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2681 } else
2682 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
cca32e9a 2683 }
801bcfff 2684
0b2ae6d7 2685 /* LP0 register values */
d3fcc808 2686 for_each_intel_crtc(dev, intel_crtc) {
0b2ae6d7
VS
2687 enum pipe pipe = intel_crtc->pipe;
2688 const struct intel_wm_level *r =
2689 &intel_crtc->wm.active.wm[0];
2690
2691 if (WARN_ON(!r->enable))
2692 continue;
2693
2694 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
1011d8c4 2695
0b2ae6d7
VS
2696 results->wm_pipe[pipe] =
2697 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2698 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2699 r->cur_val;
801bcfff
PZ
2700 }
2701}
2702
861f3389
PZ
2703/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2704 * case both are at the same level. Prefer r1 in case they're the same. */
820c1980 2705static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
198a1e9b
VS
2706 struct intel_pipe_wm *r1,
2707 struct intel_pipe_wm *r2)
861f3389 2708{
198a1e9b
VS
2709 int level, max_level = ilk_wm_max_level(dev);
2710 int level1 = 0, level2 = 0;
861f3389 2711
198a1e9b
VS
2712 for (level = 1; level <= max_level; level++) {
2713 if (r1->wm[level].enable)
2714 level1 = level;
2715 if (r2->wm[level].enable)
2716 level2 = level;
861f3389
PZ
2717 }
2718
198a1e9b
VS
2719 if (level1 == level2) {
2720 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
861f3389
PZ
2721 return r2;
2722 else
2723 return r1;
198a1e9b 2724 } else if (level1 > level2) {
861f3389
PZ
2725 return r1;
2726 } else {
2727 return r2;
2728 }
2729}
2730
49a687c4
VS
2731/* dirty bits used to track which watermarks need changes */
2732#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2733#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2734#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2735#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2736#define WM_DIRTY_FBC (1 << 24)
2737#define WM_DIRTY_DDB (1 << 25)
2738
055e393f 2739static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
820c1980
ID
2740 const struct ilk_wm_values *old,
2741 const struct ilk_wm_values *new)
49a687c4
VS
2742{
2743 unsigned int dirty = 0;
2744 enum pipe pipe;
2745 int wm_lp;
2746
055e393f 2747 for_each_pipe(dev_priv, pipe) {
49a687c4
VS
2748 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2749 dirty |= WM_DIRTY_LINETIME(pipe);
2750 /* Must disable LP1+ watermarks too */
2751 dirty |= WM_DIRTY_LP_ALL;
2752 }
2753
2754 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2755 dirty |= WM_DIRTY_PIPE(pipe);
2756 /* Must disable LP1+ watermarks too */
2757 dirty |= WM_DIRTY_LP_ALL;
2758 }
2759 }
2760
2761 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2762 dirty |= WM_DIRTY_FBC;
2763 /* Must disable LP1+ watermarks too */
2764 dirty |= WM_DIRTY_LP_ALL;
2765 }
2766
2767 if (old->partitioning != new->partitioning) {
2768 dirty |= WM_DIRTY_DDB;
2769 /* Must disable LP1+ watermarks too */
2770 dirty |= WM_DIRTY_LP_ALL;
2771 }
2772
2773 /* LP1+ watermarks already deemed dirty, no need to continue */
2774 if (dirty & WM_DIRTY_LP_ALL)
2775 return dirty;
2776
2777 /* Find the lowest numbered LP1+ watermark in need of an update... */
2778 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2779 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2780 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2781 break;
2782 }
2783
2784 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2785 for (; wm_lp <= 3; wm_lp++)
2786 dirty |= WM_DIRTY_LP(wm_lp);
2787
2788 return dirty;
2789}
2790
8553c18e
VS
2791static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2792 unsigned int dirty)
801bcfff 2793{
820c1980 2794 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e 2795 bool changed = false;
801bcfff 2796
facd619b
VS
2797 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2798 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2799 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
8553c18e 2800 changed = true;
facd619b
VS
2801 }
2802 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2803 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2804 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
8553c18e 2805 changed = true;
facd619b
VS
2806 }
2807 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2808 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2809 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
8553c18e 2810 changed = true;
facd619b 2811 }
801bcfff 2812
facd619b
VS
2813 /*
2814 * Don't touch WM1S_LP_EN here.
2815 * Doing so could cause underruns.
2816 */
6cef2b8a 2817
8553c18e
VS
2818 return changed;
2819}
2820
2821/*
2822 * The spec says we shouldn't write when we don't need, because every write
2823 * causes WMs to be re-evaluated, expending some power.
2824 */
820c1980
ID
2825static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2826 struct ilk_wm_values *results)
8553c18e
VS
2827{
2828 struct drm_device *dev = dev_priv->dev;
820c1980 2829 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e
VS
2830 unsigned int dirty;
2831 uint32_t val;
2832
055e393f 2833 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
8553c18e
VS
2834 if (!dirty)
2835 return;
2836
2837 _ilk_disable_lp_wm(dev_priv, dirty);
2838
49a687c4 2839 if (dirty & WM_DIRTY_PIPE(PIPE_A))
801bcfff 2840 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
49a687c4 2841 if (dirty & WM_DIRTY_PIPE(PIPE_B))
801bcfff 2842 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
49a687c4 2843 if (dirty & WM_DIRTY_PIPE(PIPE_C))
801bcfff
PZ
2844 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2845
49a687c4 2846 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
801bcfff 2847 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
49a687c4 2848 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
801bcfff 2849 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
49a687c4 2850 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
801bcfff
PZ
2851 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2852
49a687c4 2853 if (dirty & WM_DIRTY_DDB) {
a42a5719 2854 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
ac9545fd
VS
2855 val = I915_READ(WM_MISC);
2856 if (results->partitioning == INTEL_DDB_PART_1_2)
2857 val &= ~WM_MISC_DATA_PARTITION_5_6;
2858 else
2859 val |= WM_MISC_DATA_PARTITION_5_6;
2860 I915_WRITE(WM_MISC, val);
2861 } else {
2862 val = I915_READ(DISP_ARB_CTL2);
2863 if (results->partitioning == INTEL_DDB_PART_1_2)
2864 val &= ~DISP_DATA_PARTITION_5_6;
2865 else
2866 val |= DISP_DATA_PARTITION_5_6;
2867 I915_WRITE(DISP_ARB_CTL2, val);
2868 }
1011d8c4
PZ
2869 }
2870
49a687c4 2871 if (dirty & WM_DIRTY_FBC) {
cca32e9a
PZ
2872 val = I915_READ(DISP_ARB_CTL);
2873 if (results->enable_fbc_wm)
2874 val &= ~DISP_FBC_WM_DIS;
2875 else
2876 val |= DISP_FBC_WM_DIS;
2877 I915_WRITE(DISP_ARB_CTL, val);
2878 }
2879
954911eb
ID
2880 if (dirty & WM_DIRTY_LP(1) &&
2881 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2882 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2883
2884 if (INTEL_INFO(dev)->gen >= 7) {
6cef2b8a
VS
2885 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2886 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2887 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2888 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2889 }
801bcfff 2890
facd619b 2891 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
801bcfff 2892 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
facd619b 2893 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
801bcfff 2894 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
facd619b 2895 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
801bcfff 2896 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
609cedef
VS
2897
2898 dev_priv->wm.hw = *results;
801bcfff
PZ
2899}
2900
8553c18e
VS
2901static bool ilk_disable_lp_wm(struct drm_device *dev)
2902{
2903 struct drm_i915_private *dev_priv = dev->dev_private;
2904
2905 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2906}
2907
820c1980 2908static void ilk_update_wm(struct drm_crtc *crtc)
801bcfff 2909{
7c4a395f 2910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
46ba614c 2911 struct drm_device *dev = crtc->dev;
801bcfff 2912 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980
ID
2913 struct ilk_wm_maximums max;
2914 struct ilk_pipe_wm_parameters params = {};
2915 struct ilk_wm_values results = {};
77c122bc 2916 enum intel_ddb_partitioning partitioning;
7c4a395f 2917 struct intel_pipe_wm pipe_wm = {};
198a1e9b 2918 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
a485bfb8 2919 struct intel_wm_config config = {};
7c4a395f 2920
2a44b76b 2921 ilk_compute_wm_parameters(crtc, &params);
7c4a395f
VS
2922
2923 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2924
2925 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2926 return;
861f3389 2927
7c4a395f 2928 intel_crtc->wm.active = pipe_wm;
861f3389 2929
2a44b76b
VS
2930 ilk_compute_wm_config(dev, &config);
2931
34982fe1 2932 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
0ba22e26 2933 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
a485bfb8
VS
2934
2935 /* 5/6 split only in single pipe config on IVB+ */
ec98c8d1
VS
2936 if (INTEL_INFO(dev)->gen >= 7 &&
2937 config.num_pipes_active == 1 && config.sprites_enabled) {
34982fe1 2938 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
0ba22e26 2939 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
0362c781 2940
820c1980 2941 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
861f3389 2942 } else {
198a1e9b 2943 best_lp_wm = &lp_wm_1_2;
861f3389
PZ
2944 }
2945
198a1e9b 2946 partitioning = (best_lp_wm == &lp_wm_1_2) ?
77c122bc 2947 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
801bcfff 2948
820c1980 2949 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
609cedef 2950
820c1980 2951 ilk_write_wm_values(dev_priv, &results);
1011d8c4
PZ
2952}
2953
ed57cb8a
DL
2954static void
2955ilk_update_sprite_wm(struct drm_plane *plane,
2956 struct drm_crtc *crtc,
2957 uint32_t sprite_width, uint32_t sprite_height,
2958 int pixel_size, bool enabled, bool scaled)
526682e9 2959{
8553c18e 2960 struct drm_device *dev = plane->dev;
adf3d35e 2961 struct intel_plane *intel_plane = to_intel_plane(plane);
526682e9 2962
adf3d35e
VS
2963 intel_plane->wm.enabled = enabled;
2964 intel_plane->wm.scaled = scaled;
2965 intel_plane->wm.horiz_pixels = sprite_width;
ed57cb8a 2966 intel_plane->wm.vert_pixels = sprite_width;
adf3d35e 2967 intel_plane->wm.bytes_per_pixel = pixel_size;
526682e9 2968
8553c18e
VS
2969 /*
2970 * IVB workaround: must disable low power watermarks for at least
2971 * one frame before enabling scaling. LP watermarks can be re-enabled
2972 * when scaling is disabled.
2973 *
2974 * WaCxSRDisabledForSpriteScaling:ivb
2975 */
2976 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2977 intel_wait_for_vblank(dev, intel_plane->pipe);
2978
820c1980 2979 ilk_update_wm(crtc);
526682e9
PZ
2980}
2981
243e6a44
VS
2982static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2983{
2984 struct drm_device *dev = crtc->dev;
2985 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 2986 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
2987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2988 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2989 enum pipe pipe = intel_crtc->pipe;
2990 static const unsigned int wm0_pipe_reg[] = {
2991 [PIPE_A] = WM0_PIPEA_ILK,
2992 [PIPE_B] = WM0_PIPEB_ILK,
2993 [PIPE_C] = WM0_PIPEC_IVB,
2994 };
2995
2996 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
a42a5719 2997 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 2998 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
243e6a44 2999
2a44b76b
VS
3000 active->pipe_enabled = intel_crtc_active(crtc);
3001
3002 if (active->pipe_enabled) {
243e6a44
VS
3003 u32 tmp = hw->wm_pipe[pipe];
3004
3005 /*
3006 * For active pipes LP0 watermark is marked as
3007 * enabled, and LP1+ watermaks as disabled since
3008 * we can't really reverse compute them in case
3009 * multiple pipes are active.
3010 */
3011 active->wm[0].enable = true;
3012 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3013 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3014 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3015 active->linetime = hw->wm_linetime[pipe];
3016 } else {
3017 int level, max_level = ilk_wm_max_level(dev);
3018
3019 /*
3020 * For inactive pipes, all watermark levels
3021 * should be marked as enabled but zeroed,
3022 * which is what we'd compute them to.
3023 */
3024 for (level = 0; level <= max_level; level++)
3025 active->wm[level].enable = true;
3026 }
3027}
3028
3029void ilk_wm_get_hw_state(struct drm_device *dev)
3030{
3031 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 3032 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
3033 struct drm_crtc *crtc;
3034
70e1e0ec 3035 for_each_crtc(dev, crtc)
243e6a44
VS
3036 ilk_pipe_wm_get_hw_state(crtc);
3037
3038 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
3039 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
3040 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
3041
3042 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
cfa7698b
VS
3043 if (INTEL_INFO(dev)->gen >= 7) {
3044 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3045 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3046 }
243e6a44 3047
a42a5719 3048 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ac9545fd
VS
3049 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3050 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3051 else if (IS_IVYBRIDGE(dev))
3052 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3053 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
243e6a44
VS
3054
3055 hw->enable_fbc_wm =
3056 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3057}
3058
b445e3b0
ED
3059/**
3060 * intel_update_watermarks - update FIFO watermark values based on current modes
3061 *
3062 * Calculate watermark values for the various WM regs based on current mode
3063 * and plane configuration.
3064 *
3065 * There are several cases to deal with here:
3066 * - normal (i.e. non-self-refresh)
3067 * - self-refresh (SR) mode
3068 * - lines are large relative to FIFO size (buffer can hold up to 2)
3069 * - lines are small relative to FIFO size (buffer can hold more than 2
3070 * lines), so need to account for TLB latency
3071 *
3072 * The normal calculation is:
3073 * watermark = dotclock * bytes per pixel * latency
3074 * where latency is platform & configuration dependent (we assume pessimal
3075 * values here).
3076 *
3077 * The SR calculation is:
3078 * watermark = (trunc(latency/line time)+1) * surface width *
3079 * bytes per pixel
3080 * where
3081 * line time = htotal / dotclock
3082 * surface width = hdisplay for normal plane and 64 for cursor
3083 * and latency is assumed to be high, as above.
3084 *
3085 * The final value programmed to the register should always be rounded up,
3086 * and include an extra 2 entries to account for clock crossings.
3087 *
3088 * We don't use the sprite, so we can ignore that. And on Crestline we have
3089 * to set the non-SR watermarks to 8.
3090 */
46ba614c 3091void intel_update_watermarks(struct drm_crtc *crtc)
b445e3b0 3092{
46ba614c 3093 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
b445e3b0
ED
3094
3095 if (dev_priv->display.update_wm)
46ba614c 3096 dev_priv->display.update_wm(crtc);
b445e3b0
ED
3097}
3098
adf3d35e
VS
3099void intel_update_sprite_watermarks(struct drm_plane *plane,
3100 struct drm_crtc *crtc,
ed57cb8a
DL
3101 uint32_t sprite_width,
3102 uint32_t sprite_height,
3103 int pixel_size,
39db4a4d 3104 bool enabled, bool scaled)
b445e3b0 3105{
adf3d35e 3106 struct drm_i915_private *dev_priv = plane->dev->dev_private;
b445e3b0
ED
3107
3108 if (dev_priv->display.update_sprite_wm)
ed57cb8a
DL
3109 dev_priv->display.update_sprite_wm(plane, crtc,
3110 sprite_width, sprite_height,
39db4a4d 3111 pixel_size, enabled, scaled);
b445e3b0
ED
3112}
3113
2b4e57bd
ED
3114static struct drm_i915_gem_object *
3115intel_alloc_context_page(struct drm_device *dev)
3116{
3117 struct drm_i915_gem_object *ctx;
3118 int ret;
3119
3120 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3121
3122 ctx = i915_gem_alloc_object(dev, 4096);
3123 if (!ctx) {
3124 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3125 return NULL;
3126 }
3127
c69766f2 3128 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
2b4e57bd
ED
3129 if (ret) {
3130 DRM_ERROR("failed to pin power context: %d\n", ret);
3131 goto err_unref;
3132 }
3133
3134 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3135 if (ret) {
3136 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3137 goto err_unpin;
3138 }
3139
3140 return ctx;
3141
3142err_unpin:
d7f46fc4 3143 i915_gem_object_ggtt_unpin(ctx);
2b4e57bd
ED
3144err_unref:
3145 drm_gem_object_unreference(&ctx->base);
2b4e57bd
ED
3146 return NULL;
3147}
3148
9270388e
DV
3149/**
3150 * Lock protecting IPS related data structures
9270388e
DV
3151 */
3152DEFINE_SPINLOCK(mchdev_lock);
3153
3154/* Global for IPS driver to get at the current i915 device. Protected by
3155 * mchdev_lock. */
3156static struct drm_i915_private *i915_mch_dev;
3157
2b4e57bd
ED
3158bool ironlake_set_drps(struct drm_device *dev, u8 val)
3159{
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 u16 rgvswctl;
3162
9270388e
DV
3163 assert_spin_locked(&mchdev_lock);
3164
2b4e57bd
ED
3165 rgvswctl = I915_READ16(MEMSWCTL);
3166 if (rgvswctl & MEMCTL_CMD_STS) {
3167 DRM_DEBUG("gpu busy, RCS change rejected\n");
3168 return false; /* still busy with another command */
3169 }
3170
3171 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3172 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3173 I915_WRITE16(MEMSWCTL, rgvswctl);
3174 POSTING_READ16(MEMSWCTL);
3175
3176 rgvswctl |= MEMCTL_CMD_STS;
3177 I915_WRITE16(MEMSWCTL, rgvswctl);
3178
3179 return true;
3180}
3181
8090c6b9 3182static void ironlake_enable_drps(struct drm_device *dev)
2b4e57bd
ED
3183{
3184 struct drm_i915_private *dev_priv = dev->dev_private;
3185 u32 rgvmodectl = I915_READ(MEMMODECTL);
3186 u8 fmax, fmin, fstart, vstart;
3187
9270388e
DV
3188 spin_lock_irq(&mchdev_lock);
3189
2b4e57bd
ED
3190 /* Enable temp reporting */
3191 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3192 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3193
3194 /* 100ms RC evaluation intervals */
3195 I915_WRITE(RCUPEI, 100000);
3196 I915_WRITE(RCDNEI, 100000);
3197
3198 /* Set max/min thresholds to 90ms and 80ms respectively */
3199 I915_WRITE(RCBMAXAVG, 90000);
3200 I915_WRITE(RCBMINAVG, 80000);
3201
3202 I915_WRITE(MEMIHYST, 1);
3203
3204 /* Set up min, max, and cur for interrupt handling */
3205 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3206 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3207 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3208 MEMMODE_FSTART_SHIFT;
3209
3210 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3211 PXVFREQ_PX_SHIFT;
3212
20e4d407
DV
3213 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3214 dev_priv->ips.fstart = fstart;
2b4e57bd 3215
20e4d407
DV
3216 dev_priv->ips.max_delay = fstart;
3217 dev_priv->ips.min_delay = fmin;
3218 dev_priv->ips.cur_delay = fstart;
2b4e57bd
ED
3219
3220 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3221 fmax, fmin, fstart);
3222
3223 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3224
3225 /*
3226 * Interrupts will be enabled in ironlake_irq_postinstall
3227 */
3228
3229 I915_WRITE(VIDSTART, vstart);
3230 POSTING_READ(VIDSTART);
3231
3232 rgvmodectl |= MEMMODE_SWMODE_EN;
3233 I915_WRITE(MEMMODECTL, rgvmodectl);
3234
9270388e 3235 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
2b4e57bd 3236 DRM_ERROR("stuck trying to change perf mode\n");
9270388e 3237 mdelay(1);
2b4e57bd
ED
3238
3239 ironlake_set_drps(dev, fstart);
3240
20e4d407 3241 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
2b4e57bd 3242 I915_READ(0x112e0);
20e4d407
DV
3243 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3244 dev_priv->ips.last_count2 = I915_READ(0x112f4);
5ed0bdf2 3245 dev_priv->ips.last_time2 = ktime_get_raw_ns();
9270388e
DV
3246
3247 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3248}
3249
8090c6b9 3250static void ironlake_disable_drps(struct drm_device *dev)
2b4e57bd
ED
3251{
3252 struct drm_i915_private *dev_priv = dev->dev_private;
9270388e
DV
3253 u16 rgvswctl;
3254
3255 spin_lock_irq(&mchdev_lock);
3256
3257 rgvswctl = I915_READ16(MEMSWCTL);
2b4e57bd
ED
3258
3259 /* Ack interrupts, disable EFC interrupt */
3260 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3261 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3262 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3263 I915_WRITE(DEIIR, DE_PCU_EVENT);
3264 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3265
3266 /* Go back to the starting frequency */
20e4d407 3267 ironlake_set_drps(dev, dev_priv->ips.fstart);
9270388e 3268 mdelay(1);
2b4e57bd
ED
3269 rgvswctl |= MEMCTL_CMD_STS;
3270 I915_WRITE(MEMSWCTL, rgvswctl);
9270388e 3271 mdelay(1);
2b4e57bd 3272
9270388e 3273 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3274}
3275
acbe9475
DV
3276/* There's a funny hw issue where the hw returns all 0 when reading from
3277 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3278 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3279 * all limits and the gpu stuck at whatever frequency it is at atm).
3280 */
6917c7b9 3281static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 3282{
7b9e0ae6 3283 u32 limits;
2b4e57bd 3284
20b46e59
DV
3285 /* Only set the down limit when we've reached the lowest level to avoid
3286 * getting more interrupts, otherwise leave this clear. This prevents a
3287 * race in the hw when coming out of rc6: There's a tiny window where
3288 * the hw runs at the minimal clock before selecting the desired
3289 * frequency, if the down threshold expires in that window we will not
3290 * receive a down interrupt. */
b39fb297
BW
3291 limits = dev_priv->rps.max_freq_softlimit << 24;
3292 if (val <= dev_priv->rps.min_freq_softlimit)
3293 limits |= dev_priv->rps.min_freq_softlimit << 16;
20b46e59
DV
3294
3295 return limits;
3296}
3297
dd75fdc8
CW
3298static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3299{
3300 int new_power;
3301
3302 new_power = dev_priv->rps.power;
3303 switch (dev_priv->rps.power) {
3304 case LOW_POWER:
b39fb297 3305 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3306 new_power = BETWEEN;
3307 break;
3308
3309 case BETWEEN:
b39fb297 3310 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
dd75fdc8 3311 new_power = LOW_POWER;
b39fb297 3312 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3313 new_power = HIGH_POWER;
3314 break;
3315
3316 case HIGH_POWER:
b39fb297 3317 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
dd75fdc8
CW
3318 new_power = BETWEEN;
3319 break;
3320 }
3321 /* Max/min bins are special */
b39fb297 3322 if (val == dev_priv->rps.min_freq_softlimit)
dd75fdc8 3323 new_power = LOW_POWER;
b39fb297 3324 if (val == dev_priv->rps.max_freq_softlimit)
dd75fdc8
CW
3325 new_power = HIGH_POWER;
3326 if (new_power == dev_priv->rps.power)
3327 return;
3328
3329 /* Note the units here are not exactly 1us, but 1280ns. */
3330 switch (new_power) {
3331 case LOW_POWER:
3332 /* Upclock if more than 95% busy over 16ms */
3333 I915_WRITE(GEN6_RP_UP_EI, 12500);
3334 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3335
3336 /* Downclock if less than 85% busy over 32ms */
3337 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3338 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3339
3340 I915_WRITE(GEN6_RP_CONTROL,
3341 GEN6_RP_MEDIA_TURBO |
3342 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3343 GEN6_RP_MEDIA_IS_GFX |
3344 GEN6_RP_ENABLE |
3345 GEN6_RP_UP_BUSY_AVG |
3346 GEN6_RP_DOWN_IDLE_AVG);
3347 break;
3348
3349 case BETWEEN:
3350 /* Upclock if more than 90% busy over 13ms */
3351 I915_WRITE(GEN6_RP_UP_EI, 10250);
3352 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3353
3354 /* Downclock if less than 75% busy over 32ms */
3355 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3356 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3357
3358 I915_WRITE(GEN6_RP_CONTROL,
3359 GEN6_RP_MEDIA_TURBO |
3360 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3361 GEN6_RP_MEDIA_IS_GFX |
3362 GEN6_RP_ENABLE |
3363 GEN6_RP_UP_BUSY_AVG |
3364 GEN6_RP_DOWN_IDLE_AVG);
3365 break;
3366
3367 case HIGH_POWER:
3368 /* Upclock if more than 85% busy over 10ms */
3369 I915_WRITE(GEN6_RP_UP_EI, 8000);
3370 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3371
3372 /* Downclock if less than 60% busy over 32ms */
3373 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3374 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3375
3376 I915_WRITE(GEN6_RP_CONTROL,
3377 GEN6_RP_MEDIA_TURBO |
3378 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3379 GEN6_RP_MEDIA_IS_GFX |
3380 GEN6_RP_ENABLE |
3381 GEN6_RP_UP_BUSY_AVG |
3382 GEN6_RP_DOWN_IDLE_AVG);
3383 break;
3384 }
3385
3386 dev_priv->rps.power = new_power;
3387 dev_priv->rps.last_adj = 0;
3388}
3389
2876ce73
CW
3390static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3391{
3392 u32 mask = 0;
3393
3394 if (val > dev_priv->rps.min_freq_softlimit)
3395 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3396 if (val < dev_priv->rps.max_freq_softlimit)
3397 mask |= GEN6_PM_RP_UP_THRESHOLD;
3398
7b3c29f6
CW
3399 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3400 mask &= dev_priv->pm_rps_events;
3401
2876ce73
CW
3402 /* IVB and SNB hard hangs on looping batchbuffer
3403 * if GEN6_PM_UP_EI_EXPIRED is masked.
3404 */
3405 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3406 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3407
baccd458
D
3408 if (IS_GEN8(dev_priv->dev))
3409 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3410
2876ce73
CW
3411 return ~mask;
3412}
3413
b8a5ff8d
JM
3414/* gen6_set_rps is called to update the frequency request, but should also be
3415 * called when the range (min_delay and max_delay) is modified so that we can
3416 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
20b46e59
DV
3417void gen6_set_rps(struct drm_device *dev, u8 val)
3418{
3419 struct drm_i915_private *dev_priv = dev->dev_private;
7b9e0ae6 3420
4fc688ce 3421 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
3422 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3423 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
004777cb 3424
eb64cad1
CW
3425 /* min/max delay may still have been modified so be sure to
3426 * write the limits value.
3427 */
3428 if (val != dev_priv->rps.cur_freq) {
3429 gen6_set_rps_thresholds(dev_priv, val);
b8a5ff8d 3430
50e6a2a7 3431 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
eb64cad1
CW
3432 I915_WRITE(GEN6_RPNSWREQ,
3433 HSW_FREQUENCY(val));
3434 else
3435 I915_WRITE(GEN6_RPNSWREQ,
3436 GEN6_FREQUENCY(val) |
3437 GEN6_OFFSET(0) |
3438 GEN6_AGGRESSIVE_TURBO);
b8a5ff8d 3439 }
7b9e0ae6 3440
7b9e0ae6
CW
3441 /* Make sure we continue to get interrupts
3442 * until we hit the minimum or maximum frequencies.
3443 */
eb64cad1 3444 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
2876ce73 3445 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
7b9e0ae6 3446
d5570a72
BW
3447 POSTING_READ(GEN6_RPNSWREQ);
3448
b39fb297 3449 dev_priv->rps.cur_freq = val;
be2cde9a 3450 trace_intel_gpu_freq_change(val * 50);
2b4e57bd
ED
3451}
3452
76c3552f
D
3453/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3454 *
3455 * * If Gfx is Idle, then
3456 * 1. Mask Turbo interrupts
3457 * 2. Bring up Gfx clock
3458 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3459 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3460 * 5. Unmask Turbo interrupts
3461*/
3462static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3463{
5549d25f
D
3464 struct drm_device *dev = dev_priv->dev;
3465
3466 /* Latest VLV doesn't need to force the gfx clock */
3467 if (dev->pdev->revision >= 0xd) {
3468 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3469 return;
3470 }
3471
76c3552f
D
3472 /*
3473 * When we are idle. Drop to min voltage state.
3474 */
3475
b39fb297 3476 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
76c3552f
D
3477 return;
3478
3479 /* Mask turbo interrupt so that they will not come in between */
3480 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3481
650ad970 3482 vlv_force_gfx_clock(dev_priv, true);
76c3552f 3483
b39fb297 3484 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
76c3552f
D
3485
3486 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
b39fb297 3487 dev_priv->rps.min_freq_softlimit);
76c3552f
D
3488
3489 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3490 & GENFREQSTATUS) == 0, 5))
3491 DRM_ERROR("timed out waiting for Punit\n");
3492
650ad970 3493 vlv_force_gfx_clock(dev_priv, false);
76c3552f 3494
2876ce73
CW
3495 I915_WRITE(GEN6_PMINTRMSK,
3496 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
76c3552f
D
3497}
3498
b29c19b6
CW
3499void gen6_rps_idle(struct drm_i915_private *dev_priv)
3500{
691bb717
DL
3501 struct drm_device *dev = dev_priv->dev;
3502
b29c19b6 3503 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 3504 if (dev_priv->rps.enabled) {
34638118
D
3505 if (IS_CHERRYVIEW(dev))
3506 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3507 else if (IS_VALLEYVIEW(dev))
76c3552f 3508 vlv_set_rps_idle(dev_priv);
7526ed79 3509 else
b39fb297 3510 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
c0951f0c
CW
3511 dev_priv->rps.last_adj = 0;
3512 }
b29c19b6
CW
3513 mutex_unlock(&dev_priv->rps.hw_lock);
3514}
3515
3516void gen6_rps_boost(struct drm_i915_private *dev_priv)
3517{
691bb717
DL
3518 struct drm_device *dev = dev_priv->dev;
3519
b29c19b6 3520 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 3521 if (dev_priv->rps.enabled) {
691bb717 3522 if (IS_VALLEYVIEW(dev))
b39fb297 3523 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
7526ed79 3524 else
b39fb297 3525 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
c0951f0c
CW
3526 dev_priv->rps.last_adj = 0;
3527 }
b29c19b6
CW
3528 mutex_unlock(&dev_priv->rps.hw_lock);
3529}
3530
0a073b84
JB
3531void valleyview_set_rps(struct drm_device *dev, u8 val)
3532{
3533 struct drm_i915_private *dev_priv = dev->dev_private;
7a67092a 3534
0a073b84 3535 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
3536 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3537 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
0a073b84 3538
1c14762d
VS
3539 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3540 "Odd GPU freq value\n"))
3541 val &= ~1;
3542
67956867
VS
3543 if (val != dev_priv->rps.cur_freq) {
3544 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
3545 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3546 dev_priv->rps.cur_freq,
3547 vlv_gpu_freq(dev_priv, val), val);
3548
2876ce73 3549 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
67956867 3550 }
0a073b84 3551
09c87db8 3552 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
0a073b84 3553
b39fb297 3554 dev_priv->rps.cur_freq = val;
2ec3815f 3555 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
0a073b84
JB
3556}
3557
0961021a
BW
3558static void gen8_disable_rps_interrupts(struct drm_device *dev)
3559{
3560 struct drm_i915_private *dev_priv = dev->dev_private;
7526ed79
DV
3561
3562 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
3563 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3564 ~dev_priv->pm_rps_events);
3565 /* Complete PM interrupt masking here doesn't race with the rps work
3566 * item again unmasking PM interrupts because that is using a different
3567 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3568 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3569 * gen8_enable_rps will clean up. */
3570
3571 spin_lock_irq(&dev_priv->irq_lock);
3572 dev_priv->rps.pm_iir = 0;
3573 spin_unlock_irq(&dev_priv->irq_lock);
3574
3575 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
0961021a
BW
3576}
3577
44fc7d5c 3578static void gen6_disable_rps_interrupts(struct drm_device *dev)
2b4e57bd
ED
3579{
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581
2b4e57bd 3582 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
a6706b45
D
3583 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3584 ~dev_priv->pm_rps_events);
2b4e57bd
ED
3585 /* Complete PM interrupt masking here doesn't race with the rps work
3586 * item again unmasking PM interrupts because that is using a different
3587 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3588 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3589
59cdb63d 3590 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3 3591 dev_priv->rps.pm_iir = 0;
59cdb63d 3592 spin_unlock_irq(&dev_priv->irq_lock);
2b4e57bd 3593
a6706b45 3594 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
2b4e57bd
ED
3595}
3596
44fc7d5c 3597static void gen6_disable_rps(struct drm_device *dev)
d20d4f0c
JB
3598{
3599 struct drm_i915_private *dev_priv = dev->dev_private;
3600
3601 I915_WRITE(GEN6_RC_CONTROL, 0);
44fc7d5c 3602 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
d20d4f0c 3603
0961021a
BW
3604 if (IS_BROADWELL(dev))
3605 gen8_disable_rps_interrupts(dev);
3606 else
3607 gen6_disable_rps_interrupts(dev);
44fc7d5c
DV
3608}
3609
38807746
D
3610static void cherryview_disable_rps(struct drm_device *dev)
3611{
3612 struct drm_i915_private *dev_priv = dev->dev_private;
3613
3614 I915_WRITE(GEN6_RC_CONTROL, 0);
3497a562
D
3615
3616 gen8_disable_rps_interrupts(dev);
38807746
D
3617}
3618
44fc7d5c
DV
3619static void valleyview_disable_rps(struct drm_device *dev)
3620{
3621 struct drm_i915_private *dev_priv = dev->dev_private;
3622
98a2e5f9
D
3623 /* we're doing forcewake before Disabling RC6,
3624 * This what the BIOS expects when going into suspend */
3625 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3626
44fc7d5c 3627 I915_WRITE(GEN6_RC_CONTROL, 0);
d20d4f0c 3628
98a2e5f9
D
3629 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3630
44fc7d5c 3631 gen6_disable_rps_interrupts(dev);
d20d4f0c
JB
3632}
3633
dc39fff7
BW
3634static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3635{
91ca689a
ID
3636 if (IS_VALLEYVIEW(dev)) {
3637 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3638 mode = GEN6_RC_CTL_RC6_ENABLE;
3639 else
3640 mode = 0;
3641 }
58abf1da
RV
3642 if (HAS_RC6p(dev))
3643 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
3644 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3645 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3646 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
3647
3648 else
3649 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
3650 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
dc39fff7
BW
3651}
3652
e6069ca8 3653static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
2b4e57bd 3654{
eb4926e4
DL
3655 /* No RC6 before Ironlake */
3656 if (INTEL_INFO(dev)->gen < 5)
3657 return 0;
3658
e6069ca8
ID
3659 /* RC6 is only on Ironlake mobile not on desktop */
3660 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3661 return 0;
3662
456470eb 3663 /* Respect the kernel parameter if it is set */
e6069ca8
ID
3664 if (enable_rc6 >= 0) {
3665 int mask;
3666
58abf1da 3667 if (HAS_RC6p(dev))
e6069ca8
ID
3668 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3669 INTEL_RC6pp_ENABLE;
3670 else
3671 mask = INTEL_RC6_ENABLE;
3672
3673 if ((enable_rc6 & mask) != enable_rc6)
8dfd1f04
DV
3674 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3675 enable_rc6 & mask, enable_rc6, mask);
e6069ca8
ID
3676
3677 return enable_rc6 & mask;
3678 }
2b4e57bd 3679
6567d748
CW
3680 /* Disable RC6 on Ironlake */
3681 if (INTEL_INFO(dev)->gen == 5)
3682 return 0;
2b4e57bd 3683
8bade1ad 3684 if (IS_IVYBRIDGE(dev))
cca84a1f 3685 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
8bade1ad
BW
3686
3687 return INTEL_RC6_ENABLE;
2b4e57bd
ED
3688}
3689
e6069ca8
ID
3690int intel_enable_rc6(const struct drm_device *dev)
3691{
3692 return i915.enable_rc6;
3693}
3694
0961021a
BW
3695static void gen8_enable_rps_interrupts(struct drm_device *dev)
3696{
3697 struct drm_i915_private *dev_priv = dev->dev_private;
3698
3699 spin_lock_irq(&dev_priv->irq_lock);
3700 WARN_ON(dev_priv->rps.pm_iir);
480c8033 3701 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
0961021a
BW
3702 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3703 spin_unlock_irq(&dev_priv->irq_lock);
3704}
3705
44fc7d5c
DV
3706static void gen6_enable_rps_interrupts(struct drm_device *dev)
3707{
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709
3710 spin_lock_irq(&dev_priv->irq_lock);
a0b3335a 3711 WARN_ON(dev_priv->rps.pm_iir);
480c8033 3712 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
a6706b45 3713 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
44fc7d5c 3714 spin_unlock_irq(&dev_priv->irq_lock);
44fc7d5c
DV
3715}
3716
3280e8b0
BW
3717static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3718{
3719 /* All of these values are in units of 50MHz */
3720 dev_priv->rps.cur_freq = 0;
3721 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3722 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3723 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3724 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3725 /* XXX: only BYT has a special efficient freq */
3726 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3727 /* hw_max = RP0 until we check for overclocking */
3728 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3729
3730 /* Preserve min/max settings in case of re-init */
3731 if (dev_priv->rps.max_freq_softlimit == 0)
3732 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3733
3734 if (dev_priv->rps.min_freq_softlimit == 0)
3735 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3736}
3737
6edee7f3
BW
3738static void gen8_enable_rps(struct drm_device *dev)
3739{
3740 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 3741 struct intel_engine_cs *ring;
6edee7f3
BW
3742 uint32_t rc6_mask = 0, rp_state_cap;
3743 int unused;
3744
3745 /* 1a: Software RC state - RC0 */
3746 I915_WRITE(GEN6_RC_STATE, 0);
3747
3748 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3749 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
c8d9a590 3750 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
3751
3752 /* 2a: Disable RC states. */
3753 I915_WRITE(GEN6_RC_CONTROL, 0);
3754
3755 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3280e8b0 3756 parse_rp_state_cap(dev_priv, rp_state_cap);
6edee7f3
BW
3757
3758 /* 2b: Program RC6 thresholds.*/
3759 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3760 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3761 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3762 for_each_ring(ring, dev_priv, unused)
3763 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3764 I915_WRITE(GEN6_RC_SLEEP, 0);
0d68b25e
TR
3765 if (IS_BROADWELL(dev))
3766 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3767 else
3768 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
6edee7f3
BW
3769
3770 /* 3: Enable RC6 */
3771 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3772 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
abbf9d2c 3773 intel_print_rc6_info(dev, rc6_mask);
0d68b25e
TR
3774 if (IS_BROADWELL(dev))
3775 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3776 GEN7_RC_CTL_TO_MODE |
3777 rc6_mask);
3778 else
3779 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3780 GEN6_RC_CTL_EI_MODE(1) |
3781 rc6_mask);
6edee7f3
BW
3782
3783 /* 4 Program defaults and thresholds for RPS*/
f9bdc585
BW
3784 I915_WRITE(GEN6_RPNSWREQ,
3785 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3786 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3787 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
7526ed79
DV
3788 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3789 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
3790
3791 /* Docs recommend 900MHz, and 300 MHz respectively */
3792 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3793 dev_priv->rps.max_freq_softlimit << 24 |
3794 dev_priv->rps.min_freq_softlimit << 16);
3795
3796 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3797 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3798 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3799 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
3800
3801 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6edee7f3
BW
3802
3803 /* 5: Enable RPS */
7526ed79
DV
3804 I915_WRITE(GEN6_RP_CONTROL,
3805 GEN6_RP_MEDIA_TURBO |
3806 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3807 GEN6_RP_MEDIA_IS_GFX |
3808 GEN6_RP_ENABLE |
3809 GEN6_RP_UP_BUSY_AVG |
3810 GEN6_RP_DOWN_IDLE_AVG);
3811
3812 /* 6: Ring frequency + overclocking (our driver does this later */
3813
6edee7f3 3814 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
7526ed79
DV
3815
3816 gen8_enable_rps_interrupts(dev);
6edee7f3 3817
c8d9a590 3818 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
3819}
3820
79f5b2c7 3821static void gen6_enable_rps(struct drm_device *dev)
2b4e57bd 3822{
79f5b2c7 3823 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 3824 struct intel_engine_cs *ring;
2a5913a8 3825 u32 rp_state_cap;
d060c169 3826 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
2b4e57bd 3827 u32 gtfifodbg;
2b4e57bd 3828 int rc6_mode;
42c0526c 3829 int i, ret;
2b4e57bd 3830
4fc688ce 3831 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 3832
2b4e57bd
ED
3833 /* Here begins a magic sequence of register writes to enable
3834 * auto-downclocking.
3835 *
3836 * Perhaps there might be some value in exposing these to
3837 * userspace...
3838 */
3839 I915_WRITE(GEN6_RC_STATE, 0);
2b4e57bd
ED
3840
3841 /* Clear the DBG now so we don't confuse earlier errors */
3842 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3843 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3844 I915_WRITE(GTFIFODBG, gtfifodbg);
3845 }
3846
c8d9a590 3847 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
2b4e57bd 3848
7b9e0ae6 3849 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7b9e0ae6 3850
3280e8b0 3851 parse_rp_state_cap(dev_priv, rp_state_cap);
dd0a1aa1 3852
2b4e57bd
ED
3853 /* disable the counters and set deterministic thresholds */
3854 I915_WRITE(GEN6_RC_CONTROL, 0);
3855
3856 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3857 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3858 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3859 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3860 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3861
b4519513
CW
3862 for_each_ring(ring, dev_priv, i)
3863 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
2b4e57bd
ED
3864
3865 I915_WRITE(GEN6_RC_SLEEP, 0);
3866 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
29c78f60 3867 if (IS_IVYBRIDGE(dev))
351aa566
SM
3868 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3869 else
3870 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
0920a487 3871 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
2b4e57bd
ED
3872 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3873
5a7dc92a 3874 /* Check if we are enabling RC6 */
2b4e57bd
ED
3875 rc6_mode = intel_enable_rc6(dev_priv->dev);
3876 if (rc6_mode & INTEL_RC6_ENABLE)
3877 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3878
5a7dc92a
ED
3879 /* We don't use those on Haswell */
3880 if (!IS_HASWELL(dev)) {
3881 if (rc6_mode & INTEL_RC6p_ENABLE)
3882 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
2b4e57bd 3883
5a7dc92a
ED
3884 if (rc6_mode & INTEL_RC6pp_ENABLE)
3885 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3886 }
2b4e57bd 3887
dc39fff7 3888 intel_print_rc6_info(dev, rc6_mask);
2b4e57bd
ED
3889
3890 I915_WRITE(GEN6_RC_CONTROL,
3891 rc6_mask |
3892 GEN6_RC_CTL_EI_MODE(1) |
3893 GEN6_RC_CTL_HW_ENABLE);
3894
dd75fdc8
CW
3895 /* Power down if completely idle for over 50ms */
3896 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
2b4e57bd 3897 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
2b4e57bd 3898
42c0526c 3899 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
d060c169 3900 if (ret)
42c0526c 3901 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
d060c169
BW
3902
3903 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3904 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3905 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
b39fb297 3906 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
d060c169 3907 (pcu_mbox & 0xff) * 50);
b39fb297 3908 dev_priv->rps.max_freq = pcu_mbox & 0xff;
2b4e57bd
ED
3909 }
3910
dd75fdc8 3911 dev_priv->rps.power = HIGH_POWER; /* force a reset */
b39fb297 3912 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
2b4e57bd 3913
44fc7d5c 3914 gen6_enable_rps_interrupts(dev);
2b4e57bd 3915
31643d54
BW
3916 rc6vids = 0;
3917 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3918 if (IS_GEN6(dev) && ret) {
3919 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3920 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3921 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3922 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3923 rc6vids &= 0xffff00;
3924 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3925 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3926 if (ret)
3927 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3928 }
3929
c8d9a590 3930 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
3931}
3932
c2bc2fc5 3933static void __gen6_update_ring_freq(struct drm_device *dev)
2b4e57bd 3934{
79f5b2c7 3935 struct drm_i915_private *dev_priv = dev->dev_private;
2b4e57bd 3936 int min_freq = 15;
3ebecd07
CW
3937 unsigned int gpu_freq;
3938 unsigned int max_ia_freq, min_ring_freq;
2b4e57bd 3939 int scaling_factor = 180;
eda79642 3940 struct cpufreq_policy *policy;
2b4e57bd 3941
4fc688ce 3942 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 3943
eda79642
BW
3944 policy = cpufreq_cpu_get(0);
3945 if (policy) {
3946 max_ia_freq = policy->cpuinfo.max_freq;
3947 cpufreq_cpu_put(policy);
3948 } else {
3949 /*
3950 * Default to measured freq if none found, PCU will ensure we
3951 * don't go over
3952 */
2b4e57bd 3953 max_ia_freq = tsc_khz;
eda79642 3954 }
2b4e57bd
ED
3955
3956 /* Convert from kHz to MHz */
3957 max_ia_freq /= 1000;
3958
153b4b95 3959 min_ring_freq = I915_READ(DCLK) & 0xf;
f6aca45c
BW
3960 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3961 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
3ebecd07 3962
2b4e57bd
ED
3963 /*
3964 * For each potential GPU frequency, load a ring frequency we'd like
3965 * to use for memory access. We do this by specifying the IA frequency
3966 * the PCU should use as a reference to determine the ring frequency.
3967 */
b39fb297 3968 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
2b4e57bd 3969 gpu_freq--) {
b39fb297 3970 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
3ebecd07
CW
3971 unsigned int ia_freq = 0, ring_freq = 0;
3972
46c764d4
BW
3973 if (INTEL_INFO(dev)->gen >= 8) {
3974 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3975 ring_freq = max(min_ring_freq, gpu_freq);
3976 } else if (IS_HASWELL(dev)) {
f6aca45c 3977 ring_freq = mult_frac(gpu_freq, 5, 4);
3ebecd07
CW
3978 ring_freq = max(min_ring_freq, ring_freq);
3979 /* leave ia_freq as the default, chosen by cpufreq */
3980 } else {
3981 /* On older processors, there is no separate ring
3982 * clock domain, so in order to boost the bandwidth
3983 * of the ring, we need to upclock the CPU (ia_freq).
3984 *
3985 * For GPU frequencies less than 750MHz,
3986 * just use the lowest ring freq.
3987 */
3988 if (gpu_freq < min_freq)
3989 ia_freq = 800;
3990 else
3991 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3992 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3993 }
2b4e57bd 3994
42c0526c
BW
3995 sandybridge_pcode_write(dev_priv,
3996 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
3ebecd07
CW
3997 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3998 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3999 gpu_freq);
2b4e57bd 4000 }
2b4e57bd
ED
4001}
4002
c2bc2fc5
ID
4003void gen6_update_ring_freq(struct drm_device *dev)
4004{
4005 struct drm_i915_private *dev_priv = dev->dev_private;
4006
4007 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4008 return;
4009
4010 mutex_lock(&dev_priv->rps.hw_lock);
4011 __gen6_update_ring_freq(dev);
4012 mutex_unlock(&dev_priv->rps.hw_lock);
4013}
4014
03af2045 4015static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
4016{
4017 u32 val, rp0;
4018
4019 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4020 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4021
4022 return rp0;
4023}
4024
4025static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4026{
4027 u32 val, rpe;
4028
4029 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4030 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4031
4032 return rpe;
4033}
4034
7707df4a
D
4035static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4036{
4037 u32 val, rp1;
4038
4039 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4040 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4041
4042 return rp1;
4043}
4044
03af2045 4045static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
4046{
4047 u32 val, rpn;
4048
4049 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4050 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4051 return rpn;
4052}
4053
f8f2b001
D
4054static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4055{
4056 u32 val, rp1;
4057
4058 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4059
4060 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4061
4062 return rp1;
4063}
4064
03af2045 4065static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
0a073b84
JB
4066{
4067 u32 val, rp0;
4068
64936258 4069 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
0a073b84
JB
4070
4071 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4072 /* Clamp to max */
4073 rp0 = min_t(u32, rp0, 0xea);
4074
4075 return rp0;
4076}
4077
4078static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4079{
4080 u32 val, rpe;
4081
64936258 4082 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
0a073b84 4083 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
64936258 4084 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
0a073b84
JB
4085 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4086
4087 return rpe;
4088}
4089
03af2045 4090static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
0a073b84 4091{
64936258 4092 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
0a073b84
JB
4093}
4094
ae48434c
ID
4095/* Check that the pctx buffer wasn't move under us. */
4096static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4097{
4098 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4099
4100 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4101 dev_priv->vlv_pctx->stolen->start);
4102}
4103
38807746
D
4104
4105/* Check that the pcbr address is not empty. */
4106static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4107{
4108 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4109
4110 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4111}
4112
4113static void cherryview_setup_pctx(struct drm_device *dev)
4114{
4115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 unsigned long pctx_paddr, paddr;
4117 struct i915_gtt *gtt = &dev_priv->gtt;
4118 u32 pcbr;
4119 int pctx_size = 32*1024;
4120
4121 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4122
4123 pcbr = I915_READ(VLV_PCBR);
4124 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4125 paddr = (dev_priv->mm.stolen_base +
4126 (gtt->stolen_size - pctx_size));
4127
4128 pctx_paddr = (paddr & (~4095));
4129 I915_WRITE(VLV_PCBR, pctx_paddr);
4130 }
4131}
4132
c9cddffc
JB
4133static void valleyview_setup_pctx(struct drm_device *dev)
4134{
4135 struct drm_i915_private *dev_priv = dev->dev_private;
4136 struct drm_i915_gem_object *pctx;
4137 unsigned long pctx_paddr;
4138 u32 pcbr;
4139 int pctx_size = 24*1024;
4140
17b0c1f7
ID
4141 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4142
c9cddffc
JB
4143 pcbr = I915_READ(VLV_PCBR);
4144 if (pcbr) {
4145 /* BIOS set it up already, grab the pre-alloc'd space */
4146 int pcbr_offset;
4147
4148 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4149 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4150 pcbr_offset,
190d6cd5 4151 I915_GTT_OFFSET_NONE,
c9cddffc
JB
4152 pctx_size);
4153 goto out;
4154 }
4155
4156 /*
4157 * From the Gunit register HAS:
4158 * The Gfx driver is expected to program this register and ensure
4159 * proper allocation within Gfx stolen memory. For example, this
4160 * register should be programmed such than the PCBR range does not
4161 * overlap with other ranges, such as the frame buffer, protected
4162 * memory, or any other relevant ranges.
4163 */
4164 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4165 if (!pctx) {
4166 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4167 return;
4168 }
4169
4170 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4171 I915_WRITE(VLV_PCBR, pctx_paddr);
4172
4173out:
4174 dev_priv->vlv_pctx = pctx;
4175}
4176
ae48434c
ID
4177static void valleyview_cleanup_pctx(struct drm_device *dev)
4178{
4179 struct drm_i915_private *dev_priv = dev->dev_private;
4180
4181 if (WARN_ON(!dev_priv->vlv_pctx))
4182 return;
4183
4184 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4185 dev_priv->vlv_pctx = NULL;
4186}
4187
4e80519e
ID
4188static void valleyview_init_gt_powersave(struct drm_device *dev)
4189{
4190 struct drm_i915_private *dev_priv = dev->dev_private;
2bb25c17 4191 u32 val;
4e80519e
ID
4192
4193 valleyview_setup_pctx(dev);
4194
4195 mutex_lock(&dev_priv->rps.hw_lock);
4196
2bb25c17
VS
4197 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4198 switch ((val >> 6) & 3) {
4199 case 0:
4200 case 1:
4201 dev_priv->mem_freq = 800;
4202 break;
4203 case 2:
4204 dev_priv->mem_freq = 1066;
4205 break;
4206 case 3:
4207 dev_priv->mem_freq = 1333;
4208 break;
4209 }
4210 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4211
4e80519e
ID
4212 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4213 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4214 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4215 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4216 dev_priv->rps.max_freq);
4217
4218 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4219 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4220 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4221 dev_priv->rps.efficient_freq);
4222
f8f2b001
D
4223 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4224 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4225 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4226 dev_priv->rps.rp1_freq);
4227
4e80519e
ID
4228 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4229 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4230 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4231 dev_priv->rps.min_freq);
4232
4233 /* Preserve min/max settings in case of re-init */
4234 if (dev_priv->rps.max_freq_softlimit == 0)
4235 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4236
4237 if (dev_priv->rps.min_freq_softlimit == 0)
4238 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4239
4240 mutex_unlock(&dev_priv->rps.hw_lock);
4241}
4242
38807746
D
4243static void cherryview_init_gt_powersave(struct drm_device *dev)
4244{
2b6b3a09 4245 struct drm_i915_private *dev_priv = dev->dev_private;
2bb25c17 4246 u32 val;
2b6b3a09 4247
38807746 4248 cherryview_setup_pctx(dev);
2b6b3a09
D
4249
4250 mutex_lock(&dev_priv->rps.hw_lock);
4251
2bb25c17
VS
4252 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4253 switch ((val >> 2) & 0x7) {
4254 case 0:
4255 case 1:
4256 dev_priv->rps.cz_freq = 200;
4257 dev_priv->mem_freq = 1600;
4258 break;
4259 case 2:
4260 dev_priv->rps.cz_freq = 267;
4261 dev_priv->mem_freq = 1600;
4262 break;
4263 case 3:
4264 dev_priv->rps.cz_freq = 333;
4265 dev_priv->mem_freq = 2000;
4266 break;
4267 case 4:
4268 dev_priv->rps.cz_freq = 320;
4269 dev_priv->mem_freq = 1600;
4270 break;
4271 case 5:
4272 dev_priv->rps.cz_freq = 400;
4273 dev_priv->mem_freq = 1600;
4274 break;
4275 }
4276 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4277
2b6b3a09
D
4278 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4279 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4280 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4281 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4282 dev_priv->rps.max_freq);
4283
4284 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4285 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4286 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4287 dev_priv->rps.efficient_freq);
4288
7707df4a
D
4289 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4290 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4291 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4292 dev_priv->rps.rp1_freq);
4293
2b6b3a09
D
4294 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4295 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4296 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4297 dev_priv->rps.min_freq);
4298
1c14762d
VS
4299 WARN_ONCE((dev_priv->rps.max_freq |
4300 dev_priv->rps.efficient_freq |
4301 dev_priv->rps.rp1_freq |
4302 dev_priv->rps.min_freq) & 1,
4303 "Odd GPU freq values\n");
4304
2b6b3a09
D
4305 /* Preserve min/max settings in case of re-init */
4306 if (dev_priv->rps.max_freq_softlimit == 0)
4307 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4308
4309 if (dev_priv->rps.min_freq_softlimit == 0)
4310 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4311
4312 mutex_unlock(&dev_priv->rps.hw_lock);
38807746
D
4313}
4314
4e80519e
ID
4315static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4316{
4317 valleyview_cleanup_pctx(dev);
4318}
4319
38807746
D
4320static void cherryview_enable_rps(struct drm_device *dev)
4321{
4322 struct drm_i915_private *dev_priv = dev->dev_private;
4323 struct intel_engine_cs *ring;
2b6b3a09 4324 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
38807746
D
4325 int i;
4326
4327 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4328
4329 gtfifodbg = I915_READ(GTFIFODBG);
4330 if (gtfifodbg) {
4331 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4332 gtfifodbg);
4333 I915_WRITE(GTFIFODBG, gtfifodbg);
4334 }
4335
4336 cherryview_check_pctx(dev_priv);
4337
4338 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4339 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4340 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4341
4342 /* 2a: Program RC6 thresholds.*/
4343 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4344 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4345 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4346
4347 for_each_ring(ring, dev_priv, i)
4348 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4349 I915_WRITE(GEN6_RC_SLEEP, 0);
4350
4351 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4352
4353 /* allows RC6 residency counter to work */
4354 I915_WRITE(VLV_COUNTER_CONTROL,
4355 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4356 VLV_MEDIA_RC6_COUNT_EN |
4357 VLV_RENDER_RC6_COUNT_EN));
4358
4359 /* For now we assume BIOS is allocating and populating the PCBR */
4360 pcbr = I915_READ(VLV_PCBR);
4361
4362 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4363
4364 /* 3: Enable RC6 */
4365 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4366 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4367 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4368
4369 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4370
2b6b3a09
D
4371 /* 4 Program defaults and thresholds for RPS*/
4372 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4373 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4374 I915_WRITE(GEN6_RP_UP_EI, 66000);
4375 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4376
4377 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4378
7405f42c
TR
4379 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4380 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4381 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4382
2b6b3a09
D
4383 /* 5: Enable RPS */
4384 I915_WRITE(GEN6_RP_CONTROL,
4385 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7405f42c 4386 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
2b6b3a09
D
4387 GEN6_RP_ENABLE |
4388 GEN6_RP_UP_BUSY_AVG |
4389 GEN6_RP_DOWN_IDLE_AVG);
4390
4391 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4392
4393 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4394 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4395
4396 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4397 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4398 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4399 dev_priv->rps.cur_freq);
4400
4401 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4402 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4403 dev_priv->rps.efficient_freq);
4404
4405 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4406
3497a562
D
4407 gen8_enable_rps_interrupts(dev);
4408
38807746
D
4409 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4410}
4411
0a073b84
JB
4412static void valleyview_enable_rps(struct drm_device *dev)
4413{
4414 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4415 struct intel_engine_cs *ring;
2a5913a8 4416 u32 gtfifodbg, val, rc6_mode = 0;
0a073b84
JB
4417 int i;
4418
4419 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4420
ae48434c
ID
4421 valleyview_check_pctx(dev_priv);
4422
0a073b84 4423 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
f7d85c1e
JB
4424 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4425 gtfifodbg);
0a073b84
JB
4426 I915_WRITE(GTFIFODBG, gtfifodbg);
4427 }
4428
c8d9a590
D
4429 /* If VLV, Forcewake all wells, else re-direct to regular path */
4430 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4431
4432 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4433 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4434 I915_WRITE(GEN6_RP_UP_EI, 66000);
4435 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4436
4437 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
31685c25 4438 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
0a073b84
JB
4439
4440 I915_WRITE(GEN6_RP_CONTROL,
4441 GEN6_RP_MEDIA_TURBO |
4442 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4443 GEN6_RP_MEDIA_IS_GFX |
4444 GEN6_RP_ENABLE |
4445 GEN6_RP_UP_BUSY_AVG |
4446 GEN6_RP_DOWN_IDLE_CONT);
4447
4448 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4449 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4450 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4451
4452 for_each_ring(ring, dev_priv, i)
4453 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4454
2f0aa304 4455 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
0a073b84
JB
4456
4457 /* allows RC6 residency counter to work */
49798eb2 4458 I915_WRITE(VLV_COUNTER_CONTROL,
31685c25
D
4459 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4460 VLV_RENDER_RC0_COUNT_EN |
49798eb2
JB
4461 VLV_MEDIA_RC6_COUNT_EN |
4462 VLV_RENDER_RC6_COUNT_EN));
31685c25 4463
a2b23fe0 4464 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
6b88f295 4465 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
dc39fff7
BW
4466
4467 intel_print_rc6_info(dev, rc6_mode);
4468
a2b23fe0 4469 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
0a073b84 4470
64936258 4471 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
4472
4473 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4474 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4475
b39fb297 4476 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
73008b98 4477 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
b39fb297
BW
4478 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4479 dev_priv->rps.cur_freq);
0a073b84 4480
73008b98 4481 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
b39fb297
BW
4482 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4483 dev_priv->rps.efficient_freq);
0a073b84 4484
b39fb297 4485 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
0a073b84 4486
44fc7d5c 4487 gen6_enable_rps_interrupts(dev);
0a073b84 4488
c8d9a590 4489 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4490}
4491
930ebb46 4492void ironlake_teardown_rc6(struct drm_device *dev)
2b4e57bd
ED
4493{
4494 struct drm_i915_private *dev_priv = dev->dev_private;
4495
3e373948 4496 if (dev_priv->ips.renderctx) {
d7f46fc4 4497 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
3e373948
DV
4498 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4499 dev_priv->ips.renderctx = NULL;
2b4e57bd
ED
4500 }
4501
3e373948 4502 if (dev_priv->ips.pwrctx) {
d7f46fc4 4503 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
3e373948
DV
4504 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4505 dev_priv->ips.pwrctx = NULL;
2b4e57bd
ED
4506 }
4507}
4508
930ebb46 4509static void ironlake_disable_rc6(struct drm_device *dev)
2b4e57bd
ED
4510{
4511 struct drm_i915_private *dev_priv = dev->dev_private;
4512
4513 if (I915_READ(PWRCTXA)) {
4514 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4515 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4516 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4517 50);
4518
4519 I915_WRITE(PWRCTXA, 0);
4520 POSTING_READ(PWRCTXA);
4521
4522 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4523 POSTING_READ(RSTDBYCTL);
4524 }
2b4e57bd
ED
4525}
4526
4527static int ironlake_setup_rc6(struct drm_device *dev)
4528{
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530
3e373948
DV
4531 if (dev_priv->ips.renderctx == NULL)
4532 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4533 if (!dev_priv->ips.renderctx)
2b4e57bd
ED
4534 return -ENOMEM;
4535
3e373948
DV
4536 if (dev_priv->ips.pwrctx == NULL)
4537 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4538 if (!dev_priv->ips.pwrctx) {
2b4e57bd
ED
4539 ironlake_teardown_rc6(dev);
4540 return -ENOMEM;
4541 }
4542
4543 return 0;
4544}
4545
930ebb46 4546static void ironlake_enable_rc6(struct drm_device *dev)
2b4e57bd
ED
4547{
4548 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4549 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
3e960501 4550 bool was_interruptible;
2b4e57bd
ED
4551 int ret;
4552
4553 /* rc6 disabled by default due to repeated reports of hanging during
4554 * boot and resume.
4555 */
4556 if (!intel_enable_rc6(dev))
4557 return;
4558
79f5b2c7
DV
4559 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4560
2b4e57bd 4561 ret = ironlake_setup_rc6(dev);
79f5b2c7 4562 if (ret)
2b4e57bd 4563 return;
2b4e57bd 4564
3e960501
CW
4565 was_interruptible = dev_priv->mm.interruptible;
4566 dev_priv->mm.interruptible = false;
4567
2b4e57bd
ED
4568 /*
4569 * GPU can automatically power down the render unit if given a page
4570 * to save state.
4571 */
6d90c952 4572 ret = intel_ring_begin(ring, 6);
2b4e57bd
ED
4573 if (ret) {
4574 ironlake_teardown_rc6(dev);
3e960501 4575 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd
ED
4576 return;
4577 }
4578
6d90c952
DV
4579 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4580 intel_ring_emit(ring, MI_SET_CONTEXT);
f343c5f6 4581 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
6d90c952
DV
4582 MI_MM_SPACE_GTT |
4583 MI_SAVE_EXT_STATE_EN |
4584 MI_RESTORE_EXT_STATE_EN |
4585 MI_RESTORE_INHIBIT);
4586 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4587 intel_ring_emit(ring, MI_NOOP);
4588 intel_ring_emit(ring, MI_FLUSH);
4589 intel_ring_advance(ring);
2b4e57bd
ED
4590
4591 /*
4592 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4593 * does an implicit flush, combined with MI_FLUSH above, it should be
4594 * safe to assume that renderctx is valid
4595 */
3e960501
CW
4596 ret = intel_ring_idle(ring);
4597 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd 4598 if (ret) {
def27a58 4599 DRM_ERROR("failed to enable ironlake power savings\n");
2b4e57bd 4600 ironlake_teardown_rc6(dev);
2b4e57bd
ED
4601 return;
4602 }
4603
f343c5f6 4604 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
2b4e57bd 4605 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
dc39fff7 4606
91ca689a 4607 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
2b4e57bd
ED
4608}
4609
dde18883
ED
4610static unsigned long intel_pxfreq(u32 vidfreq)
4611{
4612 unsigned long freq;
4613 int div = (vidfreq & 0x3f0000) >> 16;
4614 int post = (vidfreq & 0x3000) >> 12;
4615 int pre = (vidfreq & 0x7);
4616
4617 if (!pre)
4618 return 0;
4619
4620 freq = ((div * 133333) / ((1<<post) * pre));
4621
4622 return freq;
4623}
4624
eb48eb00
DV
4625static const struct cparams {
4626 u16 i;
4627 u16 t;
4628 u16 m;
4629 u16 c;
4630} cparams[] = {
4631 { 1, 1333, 301, 28664 },
4632 { 1, 1066, 294, 24460 },
4633 { 1, 800, 294, 25192 },
4634 { 0, 1333, 276, 27605 },
4635 { 0, 1066, 276, 27605 },
4636 { 0, 800, 231, 23784 },
4637};
4638
f531dcb2 4639static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4640{
4641 u64 total_count, diff, ret;
4642 u32 count1, count2, count3, m = 0, c = 0;
4643 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4644 int i;
4645
02d71956
DV
4646 assert_spin_locked(&mchdev_lock);
4647
20e4d407 4648 diff1 = now - dev_priv->ips.last_time1;
eb48eb00
DV
4649
4650 /* Prevent division-by-zero if we are asking too fast.
4651 * Also, we don't get interesting results if we are polling
4652 * faster than once in 10ms, so just return the saved value
4653 * in such cases.
4654 */
4655 if (diff1 <= 10)
20e4d407 4656 return dev_priv->ips.chipset_power;
eb48eb00
DV
4657
4658 count1 = I915_READ(DMIEC);
4659 count2 = I915_READ(DDREC);
4660 count3 = I915_READ(CSIEC);
4661
4662 total_count = count1 + count2 + count3;
4663
4664 /* FIXME: handle per-counter overflow */
20e4d407
DV
4665 if (total_count < dev_priv->ips.last_count1) {
4666 diff = ~0UL - dev_priv->ips.last_count1;
eb48eb00
DV
4667 diff += total_count;
4668 } else {
20e4d407 4669 diff = total_count - dev_priv->ips.last_count1;
eb48eb00
DV
4670 }
4671
4672 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
20e4d407
DV
4673 if (cparams[i].i == dev_priv->ips.c_m &&
4674 cparams[i].t == dev_priv->ips.r_t) {
eb48eb00
DV
4675 m = cparams[i].m;
4676 c = cparams[i].c;
4677 break;
4678 }
4679 }
4680
4681 diff = div_u64(diff, diff1);
4682 ret = ((m * diff) + c);
4683 ret = div_u64(ret, 10);
4684
20e4d407
DV
4685 dev_priv->ips.last_count1 = total_count;
4686 dev_priv->ips.last_time1 = now;
eb48eb00 4687
20e4d407 4688 dev_priv->ips.chipset_power = ret;
eb48eb00
DV
4689
4690 return ret;
4691}
4692
f531dcb2
CW
4693unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4694{
3d13ef2e 4695 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
4696 unsigned long val;
4697
3d13ef2e 4698 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
4699 return 0;
4700
4701 spin_lock_irq(&mchdev_lock);
4702
4703 val = __i915_chipset_val(dev_priv);
4704
4705 spin_unlock_irq(&mchdev_lock);
4706
4707 return val;
4708}
4709
eb48eb00
DV
4710unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4711{
4712 unsigned long m, x, b;
4713 u32 tsfs;
4714
4715 tsfs = I915_READ(TSFS);
4716
4717 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4718 x = I915_READ8(TR1);
4719
4720 b = tsfs & TSFS_INTR_MASK;
4721
4722 return ((m * x) / 127) - b;
4723}
4724
4725static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4726{
3d13ef2e 4727 struct drm_device *dev = dev_priv->dev;
eb48eb00
DV
4728 static const struct v_table {
4729 u16 vd; /* in .1 mil */
4730 u16 vm; /* in .1 mil */
4731 } v_table[] = {
4732 { 0, 0, },
4733 { 375, 0, },
4734 { 500, 0, },
4735 { 625, 0, },
4736 { 750, 0, },
4737 { 875, 0, },
4738 { 1000, 0, },
4739 { 1125, 0, },
4740 { 4125, 3000, },
4741 { 4125, 3000, },
4742 { 4125, 3000, },
4743 { 4125, 3000, },
4744 { 4125, 3000, },
4745 { 4125, 3000, },
4746 { 4125, 3000, },
4747 { 4125, 3000, },
4748 { 4125, 3000, },
4749 { 4125, 3000, },
4750 { 4125, 3000, },
4751 { 4125, 3000, },
4752 { 4125, 3000, },
4753 { 4125, 3000, },
4754 { 4125, 3000, },
4755 { 4125, 3000, },
4756 { 4125, 3000, },
4757 { 4125, 3000, },
4758 { 4125, 3000, },
4759 { 4125, 3000, },
4760 { 4125, 3000, },
4761 { 4125, 3000, },
4762 { 4125, 3000, },
4763 { 4125, 3000, },
4764 { 4250, 3125, },
4765 { 4375, 3250, },
4766 { 4500, 3375, },
4767 { 4625, 3500, },
4768 { 4750, 3625, },
4769 { 4875, 3750, },
4770 { 5000, 3875, },
4771 { 5125, 4000, },
4772 { 5250, 4125, },
4773 { 5375, 4250, },
4774 { 5500, 4375, },
4775 { 5625, 4500, },
4776 { 5750, 4625, },
4777 { 5875, 4750, },
4778 { 6000, 4875, },
4779 { 6125, 5000, },
4780 { 6250, 5125, },
4781 { 6375, 5250, },
4782 { 6500, 5375, },
4783 { 6625, 5500, },
4784 { 6750, 5625, },
4785 { 6875, 5750, },
4786 { 7000, 5875, },
4787 { 7125, 6000, },
4788 { 7250, 6125, },
4789 { 7375, 6250, },
4790 { 7500, 6375, },
4791 { 7625, 6500, },
4792 { 7750, 6625, },
4793 { 7875, 6750, },
4794 { 8000, 6875, },
4795 { 8125, 7000, },
4796 { 8250, 7125, },
4797 { 8375, 7250, },
4798 { 8500, 7375, },
4799 { 8625, 7500, },
4800 { 8750, 7625, },
4801 { 8875, 7750, },
4802 { 9000, 7875, },
4803 { 9125, 8000, },
4804 { 9250, 8125, },
4805 { 9375, 8250, },
4806 { 9500, 8375, },
4807 { 9625, 8500, },
4808 { 9750, 8625, },
4809 { 9875, 8750, },
4810 { 10000, 8875, },
4811 { 10125, 9000, },
4812 { 10250, 9125, },
4813 { 10375, 9250, },
4814 { 10500, 9375, },
4815 { 10625, 9500, },
4816 { 10750, 9625, },
4817 { 10875, 9750, },
4818 { 11000, 9875, },
4819 { 11125, 10000, },
4820 { 11250, 10125, },
4821 { 11375, 10250, },
4822 { 11500, 10375, },
4823 { 11625, 10500, },
4824 { 11750, 10625, },
4825 { 11875, 10750, },
4826 { 12000, 10875, },
4827 { 12125, 11000, },
4828 { 12250, 11125, },
4829 { 12375, 11250, },
4830 { 12500, 11375, },
4831 { 12625, 11500, },
4832 { 12750, 11625, },
4833 { 12875, 11750, },
4834 { 13000, 11875, },
4835 { 13125, 12000, },
4836 { 13250, 12125, },
4837 { 13375, 12250, },
4838 { 13500, 12375, },
4839 { 13625, 12500, },
4840 { 13750, 12625, },
4841 { 13875, 12750, },
4842 { 14000, 12875, },
4843 { 14125, 13000, },
4844 { 14250, 13125, },
4845 { 14375, 13250, },
4846 { 14500, 13375, },
4847 { 14625, 13500, },
4848 { 14750, 13625, },
4849 { 14875, 13750, },
4850 { 15000, 13875, },
4851 { 15125, 14000, },
4852 { 15250, 14125, },
4853 { 15375, 14250, },
4854 { 15500, 14375, },
4855 { 15625, 14500, },
4856 { 15750, 14625, },
4857 { 15875, 14750, },
4858 { 16000, 14875, },
4859 { 16125, 15000, },
4860 };
3d13ef2e 4861 if (INTEL_INFO(dev)->is_mobile)
eb48eb00
DV
4862 return v_table[pxvid].vm;
4863 else
4864 return v_table[pxvid].vd;
4865}
4866
02d71956 4867static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00 4868{
5ed0bdf2 4869 u64 now, diff, diffms;
eb48eb00
DV
4870 u32 count;
4871
02d71956 4872 assert_spin_locked(&mchdev_lock);
eb48eb00 4873
5ed0bdf2
TG
4874 now = ktime_get_raw_ns();
4875 diffms = now - dev_priv->ips.last_time2;
4876 do_div(diffms, NSEC_PER_MSEC);
eb48eb00
DV
4877
4878 /* Don't divide by 0 */
eb48eb00
DV
4879 if (!diffms)
4880 return;
4881
4882 count = I915_READ(GFXEC);
4883
20e4d407
DV
4884 if (count < dev_priv->ips.last_count2) {
4885 diff = ~0UL - dev_priv->ips.last_count2;
eb48eb00
DV
4886 diff += count;
4887 } else {
20e4d407 4888 diff = count - dev_priv->ips.last_count2;
eb48eb00
DV
4889 }
4890
20e4d407
DV
4891 dev_priv->ips.last_count2 = count;
4892 dev_priv->ips.last_time2 = now;
eb48eb00
DV
4893
4894 /* More magic constants... */
4895 diff = diff * 1181;
4896 diff = div_u64(diff, diffms * 10);
20e4d407 4897 dev_priv->ips.gfx_power = diff;
eb48eb00
DV
4898}
4899
02d71956
DV
4900void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4901{
3d13ef2e
DL
4902 struct drm_device *dev = dev_priv->dev;
4903
4904 if (INTEL_INFO(dev)->gen != 5)
02d71956
DV
4905 return;
4906
9270388e 4907 spin_lock_irq(&mchdev_lock);
02d71956
DV
4908
4909 __i915_update_gfx_val(dev_priv);
4910
9270388e 4911 spin_unlock_irq(&mchdev_lock);
02d71956
DV
4912}
4913
f531dcb2 4914static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4915{
4916 unsigned long t, corr, state1, corr2, state2;
4917 u32 pxvid, ext_v;
4918
02d71956
DV
4919 assert_spin_locked(&mchdev_lock);
4920
b39fb297 4921 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
eb48eb00
DV
4922 pxvid = (pxvid >> 24) & 0x7f;
4923 ext_v = pvid_to_extvid(dev_priv, pxvid);
4924
4925 state1 = ext_v;
4926
4927 t = i915_mch_val(dev_priv);
4928
4929 /* Revel in the empirically derived constants */
4930
4931 /* Correction factor in 1/100000 units */
4932 if (t > 80)
4933 corr = ((t * 2349) + 135940);
4934 else if (t >= 50)
4935 corr = ((t * 964) + 29317);
4936 else /* < 50 */
4937 corr = ((t * 301) + 1004);
4938
4939 corr = corr * ((150142 * state1) / 10000 - 78642);
4940 corr /= 100000;
20e4d407 4941 corr2 = (corr * dev_priv->ips.corr);
eb48eb00
DV
4942
4943 state2 = (corr2 * state1) / 10000;
4944 state2 /= 100; /* convert to mW */
4945
02d71956 4946 __i915_update_gfx_val(dev_priv);
eb48eb00 4947
20e4d407 4948 return dev_priv->ips.gfx_power + state2;
eb48eb00
DV
4949}
4950
f531dcb2
CW
4951unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4952{
3d13ef2e 4953 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
4954 unsigned long val;
4955
3d13ef2e 4956 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
4957 return 0;
4958
4959 spin_lock_irq(&mchdev_lock);
4960
4961 val = __i915_gfx_val(dev_priv);
4962
4963 spin_unlock_irq(&mchdev_lock);
4964
4965 return val;
4966}
4967
eb48eb00
DV
4968/**
4969 * i915_read_mch_val - return value for IPS use
4970 *
4971 * Calculate and return a value for the IPS driver to use when deciding whether
4972 * we have thermal and power headroom to increase CPU or GPU power budget.
4973 */
4974unsigned long i915_read_mch_val(void)
4975{
4976 struct drm_i915_private *dev_priv;
4977 unsigned long chipset_val, graphics_val, ret = 0;
4978
9270388e 4979 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4980 if (!i915_mch_dev)
4981 goto out_unlock;
4982 dev_priv = i915_mch_dev;
4983
f531dcb2
CW
4984 chipset_val = __i915_chipset_val(dev_priv);
4985 graphics_val = __i915_gfx_val(dev_priv);
eb48eb00
DV
4986
4987 ret = chipset_val + graphics_val;
4988
4989out_unlock:
9270388e 4990 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4991
4992 return ret;
4993}
4994EXPORT_SYMBOL_GPL(i915_read_mch_val);
4995
4996/**
4997 * i915_gpu_raise - raise GPU frequency limit
4998 *
4999 * Raise the limit; IPS indicates we have thermal headroom.
5000 */
5001bool i915_gpu_raise(void)
5002{
5003 struct drm_i915_private *dev_priv;
5004 bool ret = true;
5005
9270388e 5006 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5007 if (!i915_mch_dev) {
5008 ret = false;
5009 goto out_unlock;
5010 }
5011 dev_priv = i915_mch_dev;
5012
20e4d407
DV
5013 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5014 dev_priv->ips.max_delay--;
eb48eb00
DV
5015
5016out_unlock:
9270388e 5017 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5018
5019 return ret;
5020}
5021EXPORT_SYMBOL_GPL(i915_gpu_raise);
5022
5023/**
5024 * i915_gpu_lower - lower GPU frequency limit
5025 *
5026 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5027 * frequency maximum.
5028 */
5029bool i915_gpu_lower(void)
5030{
5031 struct drm_i915_private *dev_priv;
5032 bool ret = true;
5033
9270388e 5034 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5035 if (!i915_mch_dev) {
5036 ret = false;
5037 goto out_unlock;
5038 }
5039 dev_priv = i915_mch_dev;
5040
20e4d407
DV
5041 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5042 dev_priv->ips.max_delay++;
eb48eb00
DV
5043
5044out_unlock:
9270388e 5045 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5046
5047 return ret;
5048}
5049EXPORT_SYMBOL_GPL(i915_gpu_lower);
5050
5051/**
5052 * i915_gpu_busy - indicate GPU business to IPS
5053 *
5054 * Tell the IPS driver whether or not the GPU is busy.
5055 */
5056bool i915_gpu_busy(void)
5057{
5058 struct drm_i915_private *dev_priv;
a4872ba6 5059 struct intel_engine_cs *ring;
eb48eb00 5060 bool ret = false;
f047e395 5061 int i;
eb48eb00 5062
9270388e 5063 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5064 if (!i915_mch_dev)
5065 goto out_unlock;
5066 dev_priv = i915_mch_dev;
5067
f047e395
CW
5068 for_each_ring(ring, dev_priv, i)
5069 ret |= !list_empty(&ring->request_list);
eb48eb00
DV
5070
5071out_unlock:
9270388e 5072 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5073
5074 return ret;
5075}
5076EXPORT_SYMBOL_GPL(i915_gpu_busy);
5077
5078/**
5079 * i915_gpu_turbo_disable - disable graphics turbo
5080 *
5081 * Disable graphics turbo by resetting the max frequency and setting the
5082 * current frequency to the default.
5083 */
5084bool i915_gpu_turbo_disable(void)
5085{
5086 struct drm_i915_private *dev_priv;
5087 bool ret = true;
5088
9270388e 5089 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
5090 if (!i915_mch_dev) {
5091 ret = false;
5092 goto out_unlock;
5093 }
5094 dev_priv = i915_mch_dev;
5095
20e4d407 5096 dev_priv->ips.max_delay = dev_priv->ips.fstart;
eb48eb00 5097
20e4d407 5098 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
eb48eb00
DV
5099 ret = false;
5100
5101out_unlock:
9270388e 5102 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5103
5104 return ret;
5105}
5106EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5107
5108/**
5109 * Tells the intel_ips driver that the i915 driver is now loaded, if
5110 * IPS got loaded first.
5111 *
5112 * This awkward dance is so that neither module has to depend on the
5113 * other in order for IPS to do the appropriate communication of
5114 * GPU turbo limits to i915.
5115 */
5116static void
5117ips_ping_for_i915_load(void)
5118{
5119 void (*link)(void);
5120
5121 link = symbol_get(ips_link_to_i915_driver);
5122 if (link) {
5123 link();
5124 symbol_put(ips_link_to_i915_driver);
5125 }
5126}
5127
5128void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5129{
02d71956
DV
5130 /* We only register the i915 ips part with intel-ips once everything is
5131 * set up, to avoid intel-ips sneaking in and reading bogus values. */
9270388e 5132 spin_lock_irq(&mchdev_lock);
eb48eb00 5133 i915_mch_dev = dev_priv;
9270388e 5134 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
5135
5136 ips_ping_for_i915_load();
5137}
5138
5139void intel_gpu_ips_teardown(void)
5140{
9270388e 5141 spin_lock_irq(&mchdev_lock);
eb48eb00 5142 i915_mch_dev = NULL;
9270388e 5143 spin_unlock_irq(&mchdev_lock);
eb48eb00 5144}
76c3552f 5145
8090c6b9 5146static void intel_init_emon(struct drm_device *dev)
dde18883
ED
5147{
5148 struct drm_i915_private *dev_priv = dev->dev_private;
5149 u32 lcfuse;
5150 u8 pxw[16];
5151 int i;
5152
5153 /* Disable to program */
5154 I915_WRITE(ECR, 0);
5155 POSTING_READ(ECR);
5156
5157 /* Program energy weights for various events */
5158 I915_WRITE(SDEW, 0x15040d00);
5159 I915_WRITE(CSIEW0, 0x007f0000);
5160 I915_WRITE(CSIEW1, 0x1e220004);
5161 I915_WRITE(CSIEW2, 0x04000004);
5162
5163 for (i = 0; i < 5; i++)
5164 I915_WRITE(PEW + (i * 4), 0);
5165 for (i = 0; i < 3; i++)
5166 I915_WRITE(DEW + (i * 4), 0);
5167
5168 /* Program P-state weights to account for frequency power adjustment */
5169 for (i = 0; i < 16; i++) {
5170 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5171 unsigned long freq = intel_pxfreq(pxvidfreq);
5172 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5173 PXVFREQ_PX_SHIFT;
5174 unsigned long val;
5175
5176 val = vid * vid;
5177 val *= (freq / 1000);
5178 val *= 255;
5179 val /= (127*127*900);
5180 if (val > 0xff)
5181 DRM_ERROR("bad pxval: %ld\n", val);
5182 pxw[i] = val;
5183 }
5184 /* Render standby states get 0 weight */
5185 pxw[14] = 0;
5186 pxw[15] = 0;
5187
5188 for (i = 0; i < 4; i++) {
5189 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5190 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5191 I915_WRITE(PXW + (i * 4), val);
5192 }
5193
5194 /* Adjust magic regs to magic values (more experimental results) */
5195 I915_WRITE(OGW0, 0);
5196 I915_WRITE(OGW1, 0);
5197 I915_WRITE(EG0, 0x00007f00);
5198 I915_WRITE(EG1, 0x0000000e);
5199 I915_WRITE(EG2, 0x000e0000);
5200 I915_WRITE(EG3, 0x68000300);
5201 I915_WRITE(EG4, 0x42000000);
5202 I915_WRITE(EG5, 0x00140031);
5203 I915_WRITE(EG6, 0);
5204 I915_WRITE(EG7, 0);
5205
5206 for (i = 0; i < 8; i++)
5207 I915_WRITE(PXWL + (i * 4), 0);
5208
5209 /* Enable PMON + select events */
5210 I915_WRITE(ECR, 0x80000019);
5211
5212 lcfuse = I915_READ(LCFUSE02);
5213
20e4d407 5214 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
dde18883
ED
5215}
5216
ae48434c
ID
5217void intel_init_gt_powersave(struct drm_device *dev)
5218{
e6069ca8
ID
5219 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5220
38807746
D
5221 if (IS_CHERRYVIEW(dev))
5222 cherryview_init_gt_powersave(dev);
5223 else if (IS_VALLEYVIEW(dev))
4e80519e 5224 valleyview_init_gt_powersave(dev);
ae48434c
ID
5225}
5226
5227void intel_cleanup_gt_powersave(struct drm_device *dev)
5228{
38807746
D
5229 if (IS_CHERRYVIEW(dev))
5230 return;
5231 else if (IS_VALLEYVIEW(dev))
4e80519e 5232 valleyview_cleanup_gt_powersave(dev);
ae48434c
ID
5233}
5234
156c7ca0
JB
5235/**
5236 * intel_suspend_gt_powersave - suspend PM work and helper threads
5237 * @dev: drm device
5238 *
5239 * We don't want to disable RC6 or other features here, we just want
5240 * to make sure any work we've queued has finished and won't bother
5241 * us while we're suspended.
5242 */
5243void intel_suspend_gt_powersave(struct drm_device *dev)
5244{
5245 struct drm_i915_private *dev_priv = dev->dev_private;
5246
5247 /* Interrupts should be disabled already to avoid re-arming. */
9df7575f 5248 WARN_ON(intel_irqs_enabled(dev_priv));
156c7ca0
JB
5249
5250 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5251
5252 cancel_work_sync(&dev_priv->rps.work);
b47adc17
D
5253
5254 /* Force GPU to min freq during suspend */
5255 gen6_rps_idle(dev_priv);
156c7ca0
JB
5256}
5257
8090c6b9
DV
5258void intel_disable_gt_powersave(struct drm_device *dev)
5259{
1a01ab3b
JB
5260 struct drm_i915_private *dev_priv = dev->dev_private;
5261
fd0c0642 5262 /* Interrupts should be disabled already to avoid re-arming. */
9df7575f 5263 WARN_ON(intel_irqs_enabled(dev_priv));
fd0c0642 5264
930ebb46 5265 if (IS_IRONLAKE_M(dev)) {
8090c6b9 5266 ironlake_disable_drps(dev);
930ebb46 5267 ironlake_disable_rc6(dev);
38807746 5268 } else if (INTEL_INFO(dev)->gen >= 6) {
10d8d366 5269 intel_suspend_gt_powersave(dev);
e494837a 5270
4fc688ce 5271 mutex_lock(&dev_priv->rps.hw_lock);
38807746
D
5272 if (IS_CHERRYVIEW(dev))
5273 cherryview_disable_rps(dev);
5274 else if (IS_VALLEYVIEW(dev))
d20d4f0c
JB
5275 valleyview_disable_rps(dev);
5276 else
5277 gen6_disable_rps(dev);
c0951f0c 5278 dev_priv->rps.enabled = false;
4fc688ce 5279 mutex_unlock(&dev_priv->rps.hw_lock);
930ebb46 5280 }
8090c6b9
DV
5281}
5282
1a01ab3b
JB
5283static void intel_gen6_powersave_work(struct work_struct *work)
5284{
5285 struct drm_i915_private *dev_priv =
5286 container_of(work, struct drm_i915_private,
5287 rps.delayed_resume_work.work);
5288 struct drm_device *dev = dev_priv->dev;
5289
4fc688ce 5290 mutex_lock(&dev_priv->rps.hw_lock);
0a073b84 5291
38807746
D
5292 if (IS_CHERRYVIEW(dev)) {
5293 cherryview_enable_rps(dev);
5294 } else if (IS_VALLEYVIEW(dev)) {
0a073b84 5295 valleyview_enable_rps(dev);
6edee7f3
BW
5296 } else if (IS_BROADWELL(dev)) {
5297 gen8_enable_rps(dev);
c2bc2fc5 5298 __gen6_update_ring_freq(dev);
0a073b84
JB
5299 } else {
5300 gen6_enable_rps(dev);
c2bc2fc5 5301 __gen6_update_ring_freq(dev);
0a073b84 5302 }
c0951f0c 5303 dev_priv->rps.enabled = true;
4fc688ce 5304 mutex_unlock(&dev_priv->rps.hw_lock);
c6df39b5
ID
5305
5306 intel_runtime_pm_put(dev_priv);
1a01ab3b
JB
5307}
5308
8090c6b9
DV
5309void intel_enable_gt_powersave(struct drm_device *dev)
5310{
1a01ab3b
JB
5311 struct drm_i915_private *dev_priv = dev->dev_private;
5312
8090c6b9 5313 if (IS_IRONLAKE_M(dev)) {
dc1d0136 5314 mutex_lock(&dev->struct_mutex);
8090c6b9
DV
5315 ironlake_enable_drps(dev);
5316 ironlake_enable_rc6(dev);
5317 intel_init_emon(dev);
dc1d0136 5318 mutex_unlock(&dev->struct_mutex);
38807746 5319 } else if (INTEL_INFO(dev)->gen >= 6) {
1a01ab3b
JB
5320 /*
5321 * PCU communication is slow and this doesn't need to be
5322 * done at any specific time, so do this out of our fast path
5323 * to make resume and init faster.
c6df39b5
ID
5324 *
5325 * We depend on the HW RC6 power context save/restore
5326 * mechanism when entering D3 through runtime PM suspend. So
5327 * disable RPM until RPS/RC6 is properly setup. We can only
5328 * get here via the driver load/system resume/runtime resume
5329 * paths, so the _noresume version is enough (and in case of
5330 * runtime resume it's necessary).
1a01ab3b 5331 */
c6df39b5
ID
5332 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5333 round_jiffies_up_relative(HZ)))
5334 intel_runtime_pm_get_noresume(dev_priv);
8090c6b9
DV
5335 }
5336}
5337
c6df39b5
ID
5338void intel_reset_gt_powersave(struct drm_device *dev)
5339{
5340 struct drm_i915_private *dev_priv = dev->dev_private;
5341
5342 dev_priv->rps.enabled = false;
5343 intel_enable_gt_powersave(dev);
5344}
5345
3107bd48
DV
5346static void ibx_init_clock_gating(struct drm_device *dev)
5347{
5348 struct drm_i915_private *dev_priv = dev->dev_private;
5349
5350 /*
5351 * On Ibex Peak and Cougar Point, we need to disable clock
5352 * gating for the panel power sequencer or it will fail to
5353 * start up when no ports are active.
5354 */
5355 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5356}
5357
0e088b8f
VS
5358static void g4x_disable_trickle_feed(struct drm_device *dev)
5359{
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361 int pipe;
5362
055e393f 5363 for_each_pipe(dev_priv, pipe) {
0e088b8f
VS
5364 I915_WRITE(DSPCNTR(pipe),
5365 I915_READ(DSPCNTR(pipe)) |
5366 DISPPLANE_TRICKLE_FEED_DISABLE);
1dba99f4 5367 intel_flush_primary_plane(dev_priv, pipe);
0e088b8f
VS
5368 }
5369}
5370
017636cc
VS
5371static void ilk_init_lp_watermarks(struct drm_device *dev)
5372{
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374
5375 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5376 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5377 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5378
5379 /*
5380 * Don't touch WM1S_LP_EN here.
5381 * Doing so could cause underruns.
5382 */
5383}
5384
1fa61106 5385static void ironlake_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5386{
5387 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5388 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5389
f1e8fa56
DL
5390 /*
5391 * Required for FBC
5392 * WaFbcDisableDpfcClockGating:ilk
5393 */
4d47e4f5
DL
5394 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5395 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5396 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5397
5398 I915_WRITE(PCH_3DCGDIS0,
5399 MARIUNIT_CLOCK_GATE_DISABLE |
5400 SVSMUNIT_CLOCK_GATE_DISABLE);
5401 I915_WRITE(PCH_3DCGDIS1,
5402 VFMUNIT_CLOCK_GATE_DISABLE);
5403
6f1d69b0
ED
5404 /*
5405 * According to the spec the following bits should be set in
5406 * order to enable memory self-refresh
5407 * The bit 22/21 of 0x42004
5408 * The bit 5 of 0x42020
5409 * The bit 15 of 0x45000
5410 */
5411 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5412 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5413 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
4d47e4f5 5414 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5415 I915_WRITE(DISP_ARB_CTL,
5416 (I915_READ(DISP_ARB_CTL) |
5417 DISP_FBC_WM_DIS));
017636cc
VS
5418
5419 ilk_init_lp_watermarks(dev);
6f1d69b0
ED
5420
5421 /*
5422 * Based on the document from hardware guys the following bits
5423 * should be set unconditionally in order to enable FBC.
5424 * The bit 22 of 0x42000
5425 * The bit 22 of 0x42004
5426 * The bit 7,8,9 of 0x42020.
5427 */
5428 if (IS_IRONLAKE_M(dev)) {
4bb35334 5429 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
6f1d69b0
ED
5430 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5431 I915_READ(ILK_DISPLAY_CHICKEN1) |
5432 ILK_FBCQ_DIS);
5433 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5434 I915_READ(ILK_DISPLAY_CHICKEN2) |
5435 ILK_DPARB_GATE);
6f1d69b0
ED
5436 }
5437
4d47e4f5
DL
5438 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5439
6f1d69b0
ED
5440 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5441 I915_READ(ILK_DISPLAY_CHICKEN2) |
5442 ILK_ELPIN_409_SELECT);
5443 I915_WRITE(_3D_CHICKEN2,
5444 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5445 _3D_CHICKEN2_WM_READ_PIPELINED);
4358a374 5446
ecdb4eb7 5447 /* WaDisableRenderCachePipelinedFlush:ilk */
4358a374
DV
5448 I915_WRITE(CACHE_MODE_0,
5449 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
3107bd48 5450
4e04632e
AG
5451 /* WaDisable_RenderCache_OperationalFlush:ilk */
5452 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5453
0e088b8f 5454 g4x_disable_trickle_feed(dev);
bdad2b2f 5455
3107bd48
DV
5456 ibx_init_clock_gating(dev);
5457}
5458
5459static void cpt_init_clock_gating(struct drm_device *dev)
5460{
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 int pipe;
3f704fa2 5463 uint32_t val;
3107bd48
DV
5464
5465 /*
5466 * On Ibex Peak and Cougar Point, we need to disable clock
5467 * gating for the panel power sequencer or it will fail to
5468 * start up when no ports are active.
5469 */
cd664078
JB
5470 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5471 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5472 PCH_CPUNIT_CLOCK_GATE_DISABLE);
3107bd48
DV
5473 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5474 DPLS_EDP_PPS_FIX_DIS);
335c07b7
TI
5475 /* The below fixes the weird display corruption, a few pixels shifted
5476 * downward, on (only) LVDS of some HP laptops with IVY.
5477 */
055e393f 5478 for_each_pipe(dev_priv, pipe) {
dc4bd2d1
PZ
5479 val = I915_READ(TRANS_CHICKEN2(pipe));
5480 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5481 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
41aa3448 5482 if (dev_priv->vbt.fdi_rx_polarity_inverted)
3f704fa2 5483 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
dc4bd2d1
PZ
5484 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5485 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5486 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
3f704fa2
PZ
5487 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5488 }
3107bd48 5489 /* WADP0ClockGatingDisable */
055e393f 5490 for_each_pipe(dev_priv, pipe) {
3107bd48
DV
5491 I915_WRITE(TRANS_CHICKEN1(pipe),
5492 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5493 }
6f1d69b0
ED
5494}
5495
1d7aaa0c
DV
5496static void gen6_check_mch_setup(struct drm_device *dev)
5497{
5498 struct drm_i915_private *dev_priv = dev->dev_private;
5499 uint32_t tmp;
5500
5501 tmp = I915_READ(MCH_SSKPD);
df662a28
DV
5502 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5503 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5504 tmp);
1d7aaa0c
DV
5505}
5506
1fa61106 5507static void gen6_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5508{
5509 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5510 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5511
231e54f6 5512 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6f1d69b0
ED
5513
5514 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5515 I915_READ(ILK_DISPLAY_CHICKEN2) |
5516 ILK_ELPIN_409_SELECT);
5517
ecdb4eb7 5518 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
4283908e
DV
5519 I915_WRITE(_3D_CHICKEN,
5520 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5521
ecdb4eb7 5522 /* WaSetupGtModeTdRowDispatch:snb */
6547fbdb
DV
5523 if (IS_SNB_GT1(dev))
5524 I915_WRITE(GEN6_GT_MODE,
5525 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5526
4e04632e
AG
5527 /* WaDisable_RenderCache_OperationalFlush:snb */
5528 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5529
8d85d272
VS
5530 /*
5531 * BSpec recoomends 8x4 when MSAA is used,
5532 * however in practice 16x4 seems fastest.
c5c98a58
VS
5533 *
5534 * Note that PS/WM thread counts depend on the WIZ hashing
5535 * disable bit, which we don't touch here, but it's good
5536 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8d85d272
VS
5537 */
5538 I915_WRITE(GEN6_GT_MODE,
5539 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5540
017636cc 5541 ilk_init_lp_watermarks(dev);
6f1d69b0 5542
6f1d69b0 5543 I915_WRITE(CACHE_MODE_0,
50743298 5544 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
6f1d69b0
ED
5545
5546 I915_WRITE(GEN6_UCGCTL1,
5547 I915_READ(GEN6_UCGCTL1) |
5548 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5549 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5550
5551 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5552 * gating disable must be set. Failure to set it results in
5553 * flickering pixels due to Z write ordering failures after
5554 * some amount of runtime in the Mesa "fire" demo, and Unigine
5555 * Sanctuary and Tropics, and apparently anything else with
5556 * alpha test or pixel discard.
5557 *
5558 * According to the spec, bit 11 (RCCUNIT) must also be set,
5559 * but we didn't debug actual testcases to find it out.
0f846f81 5560 *
ef59318c
VS
5561 * WaDisableRCCUnitClockGating:snb
5562 * WaDisableRCPBUnitClockGating:snb
6f1d69b0
ED
5563 */
5564 I915_WRITE(GEN6_UCGCTL2,
5565 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5566 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5567
5eb146dd 5568 /* WaStripsFansDisableFastClipPerformanceFix:snb */
743b57d8
VS
5569 I915_WRITE(_3D_CHICKEN3,
5570 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
6f1d69b0 5571
e927ecde
VS
5572 /*
5573 * Bspec says:
5574 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5575 * 3DSTATE_SF number of SF output attributes is more than 16."
5576 */
5577 I915_WRITE(_3D_CHICKEN3,
5578 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5579
6f1d69b0
ED
5580 /*
5581 * According to the spec the following bits should be
5582 * set in order to enable memory self-refresh and fbc:
5583 * The bit21 and bit22 of 0x42000
5584 * The bit21 and bit22 of 0x42004
5585 * The bit5 and bit7 of 0x42020
5586 * The bit14 of 0x70180
5587 * The bit14 of 0x71180
4bb35334
DL
5588 *
5589 * WaFbcAsynchFlipDisableFbcQueue:snb
6f1d69b0
ED
5590 */
5591 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5592 I915_READ(ILK_DISPLAY_CHICKEN1) |
5593 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5594 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5595 I915_READ(ILK_DISPLAY_CHICKEN2) |
5596 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
231e54f6
DL
5597 I915_WRITE(ILK_DSPCLK_GATE_D,
5598 I915_READ(ILK_DSPCLK_GATE_D) |
5599 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5600 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
6f1d69b0 5601
0e088b8f 5602 g4x_disable_trickle_feed(dev);
f8f2ac9a 5603
3107bd48 5604 cpt_init_clock_gating(dev);
1d7aaa0c
DV
5605
5606 gen6_check_mch_setup(dev);
6f1d69b0
ED
5607}
5608
5609static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5610{
5611 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5612
3aad9059 5613 /*
46680e0a 5614 * WaVSThreadDispatchOverride:ivb,vlv
3aad9059
VS
5615 *
5616 * This actually overrides the dispatch
5617 * mode for all thread types.
5618 */
6f1d69b0
ED
5619 reg &= ~GEN7_FF_SCHED_MASK;
5620 reg |= GEN7_FF_TS_SCHED_HW;
5621 reg |= GEN7_FF_VS_SCHED_HW;
5622 reg |= GEN7_FF_DS_SCHED_HW;
5623
5624 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5625}
5626
17a303ec
PZ
5627static void lpt_init_clock_gating(struct drm_device *dev)
5628{
5629 struct drm_i915_private *dev_priv = dev->dev_private;
5630
5631 /*
5632 * TODO: this bit should only be enabled when really needed, then
5633 * disabled when not needed anymore in order to save power.
5634 */
5635 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5636 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5637 I915_READ(SOUTH_DSPCLK_GATE_D) |
5638 PCH_LP_PARTITION_LEVEL_DISABLE);
0a790cdb
PZ
5639
5640 /* WADPOClockGatingDisable:hsw */
5641 I915_WRITE(_TRANSA_CHICKEN1,
5642 I915_READ(_TRANSA_CHICKEN1) |
5643 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
17a303ec
PZ
5644}
5645
7d708ee4
ID
5646static void lpt_suspend_hw(struct drm_device *dev)
5647{
5648 struct drm_i915_private *dev_priv = dev->dev_private;
5649
5650 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5651 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5652
5653 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5654 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5655 }
5656}
5657
47c2bd97 5658static void broadwell_init_clock_gating(struct drm_device *dev)
1020a5c2
BW
5659{
5660 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 5661 enum pipe pipe;
1020a5c2
BW
5662
5663 I915_WRITE(WM3_LP_ILK, 0);
5664 I915_WRITE(WM2_LP_ILK, 0);
5665 I915_WRITE(WM1_LP_ILK, 0);
50ed5fbd 5666
ab57fff1 5667 /* WaSwitchSolVfFArbitrationPriority:bdw */
50ed5fbd 5668 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
fe4ab3ce 5669
ab57fff1 5670 /* WaPsrDPAMaskVBlankInSRD:bdw */
fe4ab3ce
BW
5671 I915_WRITE(CHICKEN_PAR1_1,
5672 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5673
ab57fff1 5674 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
055e393f 5675 for_each_pipe(dev_priv, pipe) {
07d27e20 5676 I915_WRITE(CHICKEN_PIPESL_1(pipe),
c7c65622 5677 I915_READ(CHICKEN_PIPESL_1(pipe)) |
8f670bb1 5678 BDW_DPRS_MASK_VBLANK_SRD);
fe4ab3ce 5679 }
63801f21 5680
ab57fff1
BW
5681 /* WaVSRefCountFullforceMissDisable:bdw */
5682 /* WaDSRefCountFullforceMissDisable:bdw */
5683 I915_WRITE(GEN7_FF_THREAD_MODE,
5684 I915_READ(GEN7_FF_THREAD_MODE) &
5685 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
36075a4c 5686
295e8bb7
VS
5687 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5688 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
4f1ca9e9
VS
5689
5690 /* WaDisableSDEUnitClockGating:bdw */
5691 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5692 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
5d708680 5693
89d6b2b8 5694 lpt_init_clock_gating(dev);
1020a5c2
BW
5695}
5696
cad2a2d7
ED
5697static void haswell_init_clock_gating(struct drm_device *dev)
5698{
5699 struct drm_i915_private *dev_priv = dev->dev_private;
cad2a2d7 5700
017636cc 5701 ilk_init_lp_watermarks(dev);
cad2a2d7 5702
f3fc4884
FJ
5703 /* L3 caching of data atomics doesn't work -- disable it. */
5704 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5705 I915_WRITE(HSW_ROW_CHICKEN3,
5706 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5707
ecdb4eb7 5708 /* This is required by WaCatErrorRejectionIssue:hsw */
cad2a2d7
ED
5709 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5710 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5711 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5712
e36ea7ff
VS
5713 /* WaVSRefCountFullforceMissDisable:hsw */
5714 I915_WRITE(GEN7_FF_THREAD_MODE,
5715 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
cad2a2d7 5716
4e04632e
AG
5717 /* WaDisable_RenderCache_OperationalFlush:hsw */
5718 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5719
fe27c606
CW
5720 /* enable HiZ Raw Stall Optimization */
5721 I915_WRITE(CACHE_MODE_0_GEN7,
5722 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5723
ecdb4eb7 5724 /* WaDisable4x2SubspanOptimization:hsw */
cad2a2d7
ED
5725 I915_WRITE(CACHE_MODE_1,
5726 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
1544d9d5 5727
a12c4967
VS
5728 /*
5729 * BSpec recommends 8x4 when MSAA is used,
5730 * however in practice 16x4 seems fastest.
c5c98a58
VS
5731 *
5732 * Note that PS/WM thread counts depend on the WIZ hashing
5733 * disable bit, which we don't touch here, but it's good
5734 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a12c4967
VS
5735 */
5736 I915_WRITE(GEN7_GT_MODE,
5737 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5738
ecdb4eb7 5739 /* WaSwitchSolVfFArbitrationPriority:hsw */
e3dff585
BW
5740 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5741
90a88643
PZ
5742 /* WaRsPkgCStateDisplayPMReq:hsw */
5743 I915_WRITE(CHICKEN_PAR1_1,
5744 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
1544d9d5 5745
17a303ec 5746 lpt_init_clock_gating(dev);
cad2a2d7
ED
5747}
5748
1fa61106 5749static void ivybridge_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5750{
5751 struct drm_i915_private *dev_priv = dev->dev_private;
20848223 5752 uint32_t snpcr;
6f1d69b0 5753
017636cc 5754 ilk_init_lp_watermarks(dev);
6f1d69b0 5755
231e54f6 5756 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 5757
ecdb4eb7 5758 /* WaDisableEarlyCull:ivb */
87f8020e
JB
5759 I915_WRITE(_3D_CHICKEN3,
5760 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5761
ecdb4eb7 5762 /* WaDisableBackToBackFlipFix:ivb */
6f1d69b0
ED
5763 I915_WRITE(IVB_CHICKEN3,
5764 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5765 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5766
ecdb4eb7 5767 /* WaDisablePSDDualDispatchEnable:ivb */
12f3382b
JB
5768 if (IS_IVB_GT1(dev))
5769 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5770 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 5771
4e04632e
AG
5772 /* WaDisable_RenderCache_OperationalFlush:ivb */
5773 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5774
ecdb4eb7 5775 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
6f1d69b0
ED
5776 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5777 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5778
ecdb4eb7 5779 /* WaApplyL3ControlAndL3ChickenMode:ivb */
6f1d69b0
ED
5780 I915_WRITE(GEN7_L3CNTLREG1,
5781 GEN7_WA_FOR_GEN7_L3_CONTROL);
5782 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8ab43976
JB
5783 GEN7_WA_L3_CHICKEN_MODE);
5784 if (IS_IVB_GT1(dev))
5785 I915_WRITE(GEN7_ROW_CHICKEN2,
5786 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2
VS
5787 else {
5788 /* must write both registers */
5789 I915_WRITE(GEN7_ROW_CHICKEN2,
5790 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8ab43976
JB
5791 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5792 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2 5793 }
6f1d69b0 5794
ecdb4eb7 5795 /* WaForceL3Serialization:ivb */
61939d97
JB
5796 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5797 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5798
1b80a19a 5799 /*
0f846f81 5800 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 5801 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
0f846f81
JB
5802 */
5803 I915_WRITE(GEN6_UCGCTL2,
28acf3b2 5804 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 5805
ecdb4eb7 5806 /* This is required by WaCatErrorRejectionIssue:ivb */
6f1d69b0
ED
5807 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5808 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5809 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5810
0e088b8f 5811 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
5812
5813 gen7_setup_fixed_func_scheduler(dev_priv);
97e1930f 5814
22721343
CW
5815 if (0) { /* causes HiZ corruption on ivb:gt1 */
5816 /* enable HiZ Raw Stall Optimization */
5817 I915_WRITE(CACHE_MODE_0_GEN7,
5818 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5819 }
116f2b6d 5820
ecdb4eb7 5821 /* WaDisable4x2SubspanOptimization:ivb */
97e1930f
DV
5822 I915_WRITE(CACHE_MODE_1,
5823 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
20848223 5824
a607c1a4
VS
5825 /*
5826 * BSpec recommends 8x4 when MSAA is used,
5827 * however in practice 16x4 seems fastest.
c5c98a58
VS
5828 *
5829 * Note that PS/WM thread counts depend on the WIZ hashing
5830 * disable bit, which we don't touch here, but it's good
5831 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a607c1a4
VS
5832 */
5833 I915_WRITE(GEN7_GT_MODE,
5834 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5835
20848223
BW
5836 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5837 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5838 snpcr |= GEN6_MBC_SNPCR_MED;
5839 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3107bd48 5840
ab5c608b
BW
5841 if (!HAS_PCH_NOP(dev))
5842 cpt_init_clock_gating(dev);
1d7aaa0c
DV
5843
5844 gen6_check_mch_setup(dev);
6f1d69b0
ED
5845}
5846
1fa61106 5847static void valleyview_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5848{
5849 struct drm_i915_private *dev_priv = dev->dev_private;
6f1d69b0 5850
d7fe0cc0 5851 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 5852
ecdb4eb7 5853 /* WaDisableEarlyCull:vlv */
87f8020e
JB
5854 I915_WRITE(_3D_CHICKEN3,
5855 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5856
ecdb4eb7 5857 /* WaDisableBackToBackFlipFix:vlv */
6f1d69b0
ED
5858 I915_WRITE(IVB_CHICKEN3,
5859 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5860 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5861
fad7d36e 5862 /* WaPsdDispatchEnable:vlv */
ecdb4eb7 5863 /* WaDisablePSDDualDispatchEnable:vlv */
12f3382b 5864 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
d3bc0303
JB
5865 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5866 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 5867
4e04632e
AG
5868 /* WaDisable_RenderCache_OperationalFlush:vlv */
5869 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5870
ecdb4eb7 5871 /* WaForceL3Serialization:vlv */
61939d97
JB
5872 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5873 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5874
ecdb4eb7 5875 /* WaDisableDopClockGating:vlv */
8ab43976
JB
5876 I915_WRITE(GEN7_ROW_CHICKEN2,
5877 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5878
ecdb4eb7 5879 /* This is required by WaCatErrorRejectionIssue:vlv */
6f1d69b0
ED
5880 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5881 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5882 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5883
46680e0a
VS
5884 gen7_setup_fixed_func_scheduler(dev_priv);
5885
3c0edaeb 5886 /*
0f846f81 5887 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 5888 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
0f846f81
JB
5889 */
5890 I915_WRITE(GEN6_UCGCTL2,
3c0edaeb 5891 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 5892
c98f5062
AG
5893 /* WaDisableL3Bank2xClockGate:vlv
5894 * Disabling L3 clock gating- MMIO 940c[25] = 1
5895 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5896 I915_WRITE(GEN7_UCGCTL4,
5897 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
e3f33d46 5898
e0d8d59b 5899 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6f1d69b0 5900
afd58e79
VS
5901 /*
5902 * BSpec says this must be set, even though
5903 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5904 */
6b26c86d
DV
5905 I915_WRITE(CACHE_MODE_1,
5906 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7983117f 5907
031994ee
VS
5908 /*
5909 * WaIncreaseL3CreditsForVLVB0:vlv
5910 * This is the hardware default actually.
5911 */
5912 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5913
2d809570 5914 /*
ecdb4eb7 5915 * WaDisableVLVClockGating_VBIIssue:vlv
2d809570
JB
5916 * Disable clock gating on th GCFG unit to prevent a delay
5917 * in the reporting of vblank events.
5918 */
7a0d1eed 5919 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
6f1d69b0
ED
5920}
5921
a4565da8
VS
5922static void cherryview_init_clock_gating(struct drm_device *dev)
5923{
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925
5926 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5927
5928 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
dd811e70 5929
232ce337
VS
5930 /* WaVSRefCountFullforceMissDisable:chv */
5931 /* WaDSRefCountFullforceMissDisable:chv */
5932 I915_WRITE(GEN7_FF_THREAD_MODE,
5933 I915_READ(GEN7_FF_THREAD_MODE) &
5934 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
acea6f95
VS
5935
5936 /* WaDisableSemaphoreAndSyncFlipWait:chv */
5937 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5938 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
0846697c
VS
5939
5940 /* WaDisableCSUnitClockGating:chv */
5941 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5942 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
c631780f
VS
5943
5944 /* WaDisableSDEUnitClockGating:chv */
5945 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5946 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
e0d34ce7 5947
e4443e45
VS
5948 /* WaDisableGunitClockGating:chv (pre-production hw) */
5949 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
5950 GINT_DIS);
5951
5952 /* WaDisableFfDopClockGating:chv (pre-production hw) */
5953 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5954 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
5955
5956 /* WaDisableDopClockGating:chv (pre-production hw) */
e4443e45
VS
5957 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5958 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
a4565da8
VS
5959}
5960
1fa61106 5961static void g4x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5962{
5963 struct drm_i915_private *dev_priv = dev->dev_private;
5964 uint32_t dspclk_gate;
5965
5966 I915_WRITE(RENCLK_GATE_D1, 0);
5967 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5968 GS_UNIT_CLOCK_GATE_DISABLE |
5969 CL_UNIT_CLOCK_GATE_DISABLE);
5970 I915_WRITE(RAMCLK_GATE_D, 0);
5971 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5972 OVRUNIT_CLOCK_GATE_DISABLE |
5973 OVCUNIT_CLOCK_GATE_DISABLE;
5974 if (IS_GM45(dev))
5975 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5976 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4358a374
DV
5977
5978 /* WaDisableRenderCachePipelinedFlush */
5979 I915_WRITE(CACHE_MODE_0,
5980 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
de1aa629 5981
4e04632e
AG
5982 /* WaDisable_RenderCache_OperationalFlush:g4x */
5983 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5984
0e088b8f 5985 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
5986}
5987
1fa61106 5988static void crestline_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5989{
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991
5992 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5993 I915_WRITE(RENCLK_GATE_D2, 0);
5994 I915_WRITE(DSPCLK_GATE_D, 0);
5995 I915_WRITE(RAMCLK_GATE_D, 0);
5996 I915_WRITE16(DEUC, 0);
20f94967
VS
5997 I915_WRITE(MI_ARB_STATE,
5998 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
5999
6000 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6001 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
6002}
6003
1fa61106 6004static void broadwater_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6005{
6006 struct drm_i915_private *dev_priv = dev->dev_private;
6007
6008 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6009 I965_RCC_CLOCK_GATE_DISABLE |
6010 I965_RCPB_CLOCK_GATE_DISABLE |
6011 I965_ISC_CLOCK_GATE_DISABLE |
6012 I965_FBC_CLOCK_GATE_DISABLE);
6013 I915_WRITE(RENCLK_GATE_D2, 0);
20f94967
VS
6014 I915_WRITE(MI_ARB_STATE,
6015 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
6016
6017 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6018 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
6019}
6020
1fa61106 6021static void gen3_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6022{
6023 struct drm_i915_private *dev_priv = dev->dev_private;
6024 u32 dstate = I915_READ(D_STATE);
6025
6026 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6027 DSTATE_DOT_CLOCK_GATING;
6028 I915_WRITE(D_STATE, dstate);
13a86b85
CW
6029
6030 if (IS_PINEVIEW(dev))
6031 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
974a3b0f
DV
6032
6033 /* IIR "flip pending" means done if this bit is set */
6034 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
12fabbcb
VS
6035
6036 /* interrupts should cause a wake up from C3 */
3299254f 6037 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
dbb42748
VS
6038
6039 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6040 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
1038392b
VS
6041
6042 I915_WRITE(MI_ARB_STATE,
6043 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6044}
6045
1fa61106 6046static void i85x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6047{
6048 struct drm_i915_private *dev_priv = dev->dev_private;
6049
6050 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
54e472ae
VS
6051
6052 /* interrupts should cause a wake up from C3 */
6053 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6054 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
1038392b
VS
6055
6056 I915_WRITE(MEM_MODE,
6057 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6058}
6059
1fa61106 6060static void i830_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
6061{
6062 struct drm_i915_private *dev_priv = dev->dev_private;
6063
6064 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
1038392b
VS
6065
6066 I915_WRITE(MEM_MODE,
6067 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6068 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
6f1d69b0
ED
6069}
6070
6f1d69b0
ED
6071void intel_init_clock_gating(struct drm_device *dev)
6072{
6073 struct drm_i915_private *dev_priv = dev->dev_private;
6074
6075 dev_priv->display.init_clock_gating(dev);
6f1d69b0
ED
6076}
6077
7d708ee4
ID
6078void intel_suspend_hw(struct drm_device *dev)
6079{
6080 if (HAS_PCH_LPT(dev))
6081 lpt_suspend_hw(dev);
6082}
6083
d2dee86c
PZ
6084static void intel_init_fbc(struct drm_i915_private *dev_priv)
6085{
9adccc60
PZ
6086 if (!HAS_FBC(dev_priv)) {
6087 dev_priv->fbc.enabled = false;
d2dee86c 6088 return;
9adccc60 6089 }
d2dee86c
PZ
6090
6091 if (INTEL_INFO(dev_priv)->gen >= 7) {
6092 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6093 dev_priv->display.enable_fbc = gen7_enable_fbc;
6094 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6095 } else if (INTEL_INFO(dev_priv)->gen >= 5) {
6096 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6097 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6098 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6099 } else if (IS_GM45(dev_priv)) {
6100 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6101 dev_priv->display.enable_fbc = g4x_enable_fbc;
6102 dev_priv->display.disable_fbc = g4x_disable_fbc;
6103 } else {
6104 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6105 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6106 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6107
6108 /* This value was pulled out of someone's hat */
6109 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
6110 }
9adccc60
PZ
6111
6112 dev_priv->fbc.enabled = dev_priv->display.fbc_enabled(dev_priv->dev);
d2dee86c
PZ
6113}
6114
1fa61106
ED
6115/* Set up chip specific power management-related functions */
6116void intel_init_pm(struct drm_device *dev)
6117{
6118 struct drm_i915_private *dev_priv = dev->dev_private;
6119
d2dee86c 6120 intel_init_fbc(dev_priv);
1fa61106 6121
c921aba8
DV
6122 /* For cxsr */
6123 if (IS_PINEVIEW(dev))
6124 i915_pineview_get_mem_freq(dev);
6125 else if (IS_GEN5(dev))
6126 i915_ironlake_get_mem_freq(dev);
6127
1fa61106 6128 /* For FIFO watermark updates */
c83155a6
DL
6129 if (IS_GEN9(dev)) {
6130 dev_priv->display.init_clock_gating = gen9_init_clock_gating;
6131 } else if (HAS_PCH_SPLIT(dev)) {
fa50ad61 6132 ilk_setup_wm_latency(dev);
53615a5e 6133
bd602544
VS
6134 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6135 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6136 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6137 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6138 dev_priv->display.update_wm = ilk_update_wm;
6139 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
6140 } else {
6141 DRM_DEBUG_KMS("Failed to read display plane latency. "
6142 "Disable CxSR\n");
6143 }
6144
6145 if (IS_GEN5(dev))
1fa61106 6146 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
bd602544 6147 else if (IS_GEN6(dev))
1fa61106 6148 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
bd602544 6149 else if (IS_IVYBRIDGE(dev))
1fa61106 6150 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
bd602544 6151 else if (IS_HASWELL(dev))
cad2a2d7 6152 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
bd602544 6153 else if (INTEL_INFO(dev)->gen == 8)
47c2bd97 6154 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
a4565da8 6155 } else if (IS_CHERRYVIEW(dev)) {
3c2777fd 6156 dev_priv->display.update_wm = cherryview_update_wm;
01e184cc 6157 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
a4565da8
VS
6158 dev_priv->display.init_clock_gating =
6159 cherryview_init_clock_gating;
1fa61106
ED
6160 } else if (IS_VALLEYVIEW(dev)) {
6161 dev_priv->display.update_wm = valleyview_update_wm;
01e184cc 6162 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
1fa61106
ED
6163 dev_priv->display.init_clock_gating =
6164 valleyview_init_clock_gating;
1fa61106
ED
6165 } else if (IS_PINEVIEW(dev)) {
6166 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6167 dev_priv->is_ddr3,
6168 dev_priv->fsb_freq,
6169 dev_priv->mem_freq)) {
6170 DRM_INFO("failed to find known CxSR latency "
6171 "(found ddr%s fsb freq %d, mem freq %d), "
6172 "disabling CxSR\n",
6173 (dev_priv->is_ddr3 == 1) ? "3" : "2",
6174 dev_priv->fsb_freq, dev_priv->mem_freq);
6175 /* Disable CxSR and never update its watermark again */
5209b1f4 6176 intel_set_memory_cxsr(dev_priv, false);
1fa61106
ED
6177 dev_priv->display.update_wm = NULL;
6178 } else
6179 dev_priv->display.update_wm = pineview_update_wm;
6180 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
6181 } else if (IS_G4X(dev)) {
6182 dev_priv->display.update_wm = g4x_update_wm;
6183 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
6184 } else if (IS_GEN4(dev)) {
6185 dev_priv->display.update_wm = i965_update_wm;
6186 if (IS_CRESTLINE(dev))
6187 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
6188 else if (IS_BROADWATER(dev))
6189 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
6190 } else if (IS_GEN3(dev)) {
6191 dev_priv->display.update_wm = i9xx_update_wm;
6192 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6193 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
feb56b93
DV
6194 } else if (IS_GEN2(dev)) {
6195 if (INTEL_INFO(dev)->num_pipes == 1) {
6196 dev_priv->display.update_wm = i845_update_wm;
1fa61106 6197 dev_priv->display.get_fifo_size = i845_get_fifo_size;
feb56b93
DV
6198 } else {
6199 dev_priv->display.update_wm = i9xx_update_wm;
1fa61106 6200 dev_priv->display.get_fifo_size = i830_get_fifo_size;
feb56b93
DV
6201 }
6202
6203 if (IS_I85X(dev) || IS_I865G(dev))
6204 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
6205 else
6206 dev_priv->display.init_clock_gating = i830_init_clock_gating;
6207 } else {
6208 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
1fa61106
ED
6209 }
6210}
6211
42c0526c
BW
6212int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
6213{
4fc688ce 6214 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6215
6216 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6217 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
6218 return -EAGAIN;
6219 }
6220
6221 I915_WRITE(GEN6_PCODE_DATA, *val);
6222 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6223
6224 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6225 500)) {
6226 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
6227 return -ETIMEDOUT;
6228 }
6229
6230 *val = I915_READ(GEN6_PCODE_DATA);
6231 I915_WRITE(GEN6_PCODE_DATA, 0);
6232
6233 return 0;
6234}
6235
6236int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
6237{
4fc688ce 6238 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6239
6240 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6241 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
6242 return -EAGAIN;
6243 }
6244
6245 I915_WRITE(GEN6_PCODE_DATA, val);
6246 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6247
6248 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6249 500)) {
6250 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
6251 return -ETIMEDOUT;
6252 }
6253
6254 I915_WRITE(GEN6_PCODE_DATA, 0);
6255
6256 return 0;
6257}
a0e4e199 6258
b55dd647 6259static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
855ba3be 6260{
07ab118b 6261 int div;
855ba3be 6262
07ab118b 6263 /* 4 x czclk */
2ec3815f 6264 switch (dev_priv->mem_freq) {
855ba3be 6265 case 800:
07ab118b 6266 div = 10;
855ba3be
JB
6267 break;
6268 case 1066:
07ab118b 6269 div = 12;
855ba3be
JB
6270 break;
6271 case 1333:
07ab118b 6272 div = 16;
855ba3be
JB
6273 break;
6274 default:
6275 return -1;
6276 }
6277
2ec3815f 6278 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
855ba3be
JB
6279}
6280
b55dd647 6281static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
855ba3be 6282{
07ab118b 6283 int mul;
855ba3be 6284
07ab118b 6285 /* 4 x czclk */
2ec3815f 6286 switch (dev_priv->mem_freq) {
855ba3be 6287 case 800:
07ab118b 6288 mul = 10;
855ba3be
JB
6289 break;
6290 case 1066:
07ab118b 6291 mul = 12;
855ba3be
JB
6292 break;
6293 case 1333:
07ab118b 6294 mul = 16;
855ba3be
JB
6295 break;
6296 default:
6297 return -1;
6298 }
6299
2ec3815f 6300 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
855ba3be
JB
6301}
6302
b55dd647 6303static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
22b1b2f8
D
6304{
6305 int div, freq;
6306
6307 switch (dev_priv->rps.cz_freq) {
6308 case 200:
6309 div = 5;
6310 break;
6311 case 267:
6312 div = 6;
6313 break;
6314 case 320:
6315 case 333:
6316 case 400:
6317 div = 8;
6318 break;
6319 default:
6320 return -1;
6321 }
6322
6323 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
6324
6325 return freq;
6326}
6327
b55dd647 6328static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
22b1b2f8
D
6329{
6330 int mul, opcode;
6331
6332 switch (dev_priv->rps.cz_freq) {
6333 case 200:
6334 mul = 5;
6335 break;
6336 case 267:
6337 mul = 6;
6338 break;
6339 case 320:
6340 case 333:
6341 case 400:
6342 mul = 8;
6343 break;
6344 default:
6345 return -1;
6346 }
6347
1c14762d 6348 /* CHV needs even values */
22b1b2f8
D
6349 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
6350
6351 return opcode;
6352}
6353
6354int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
6355{
6356 int ret = -1;
6357
6358 if (IS_CHERRYVIEW(dev_priv->dev))
6359 ret = chv_gpu_freq(dev_priv, val);
6360 else if (IS_VALLEYVIEW(dev_priv->dev))
6361 ret = byt_gpu_freq(dev_priv, val);
6362
6363 return ret;
6364}
6365
6366int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
6367{
6368 int ret = -1;
6369
6370 if (IS_CHERRYVIEW(dev_priv->dev))
6371 ret = chv_freq_opcode(dev_priv, val);
6372 else if (IS_VALLEYVIEW(dev_priv->dev))
6373 ret = byt_freq_opcode(dev_priv, val);
6374
6375 return ret;
6376}
6377
f742a552 6378void intel_pm_setup(struct drm_device *dev)
907b28c5
CW
6379{
6380 struct drm_i915_private *dev_priv = dev->dev_private;
6381
f742a552
DV
6382 mutex_init(&dev_priv->rps.hw_lock);
6383
907b28c5
CW
6384 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
6385 intel_gen6_powersave_work);
5d584b2e 6386
33688d95 6387 dev_priv->pm.suspended = false;
907b28c5 6388}
This page took 0.860845 seconds and 5 git commands to generate.