drm/i915: Remove duplicated dpcd write on hsw_psr_enable_sink.
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_psr.c
CommitLineData
0bc12bcb
RV
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
b2b89f55
RV
24/**
25 * DOC: Panel Self Refresh (PSR/SRD)
26 *
27 * Since Haswell Display controller supports Panel Self-Refresh on display
28 * panels witch have a remote frame buffer (RFB) implemented according to PSR
29 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
30 * when system is idle but display is on as it eliminates display refresh
31 * request to DDR memory completely as long as the frame buffer for that
32 * display is unchanged.
33 *
34 * Panel Self Refresh must be supported by both Hardware (source) and
35 * Panel (sink).
36 *
37 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
38 * to power down the link and memory controller. For DSI panels the same idea
39 * is called "manual mode".
40 *
41 * The implementation uses the hardware-based PSR support which automatically
42 * enters/exits self-refresh mode. The hardware takes care of sending the
43 * required DP aux message and could even retrain the link (that part isn't
44 * enabled yet though). The hardware also keeps track of any frontbuffer
45 * changes to know when to exit self-refresh mode again. Unfortunately that
46 * part doesn't work too well, hence why the i915 PSR support uses the
47 * software frontbuffer tracking to make sure it doesn't miss a screen
48 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
49 * get called by the frontbuffer tracking code. Note that because of locking
50 * issues the self-refresh re-enable code is done from a work queue, which
51 * must be correctly synchronized/cancelled when shutting down the pipe."
52 */
53
0bc12bcb
RV
54#include <drm/drmP.h>
55
56#include "intel_drv.h"
57#include "i915_drv.h"
58
59static bool is_edp_psr(struct intel_dp *intel_dp)
60{
61 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
62}
63
e2bbc343
RV
64static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
65{
66 struct drm_i915_private *dev_priv = dev->dev_private;
67 uint32_t val;
68
69 val = I915_READ(VLV_PSRSTAT(pipe)) &
70 VLV_EDP_PSR_CURR_STATE_MASK;
71 return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
72 (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
73}
74
0bc12bcb 75static void intel_psr_write_vsc(struct intel_dp *intel_dp,
436c6d4a 76 const struct edp_vsc_psr *vsc_psr)
0bc12bcb
RV
77{
78 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
79 struct drm_device *dev = dig_port->base.base.dev;
80 struct drm_i915_private *dev_priv = dev->dev_private;
81 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
436c6d4a 82 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
f0f59a00 83 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
0bc12bcb
RV
84 uint32_t *data = (uint32_t *) vsc_psr;
85 unsigned int i;
86
87 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
88 the video DIP being updated before program video DIP data buffer
89 registers for DIP being updated. */
90 I915_WRITE(ctl_reg, 0);
91 POSTING_READ(ctl_reg);
92
436c6d4a
VS
93 for (i = 0; i < sizeof(*vsc_psr); i += 4) {
94 I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
95 i >> 2), *data);
96 data++;
0bc12bcb 97 }
436c6d4a
VS
98 for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
99 I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
100 i >> 2), 0);
0bc12bcb
RV
101
102 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
103 POSTING_READ(ctl_reg);
104}
105
e2bbc343
RV
106static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
107{
108 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
109 struct drm_device *dev = intel_dig_port->base.base.dev;
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
112 enum pipe pipe = to_intel_crtc(crtc)->pipe;
113 uint32_t val;
114
115 /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
116 val = I915_READ(VLV_VSCSDP(pipe));
117 val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
118 val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
119 I915_WRITE(VLV_VSCSDP(pipe), val);
120}
121
474d1ec4
SJ
122static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
123{
124 struct edp_vsc_psr psr_vsc;
125
126 /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
127 memset(&psr_vsc, 0, sizeof(psr_vsc));
128 psr_vsc.sdp_header.HB0 = 0;
129 psr_vsc.sdp_header.HB1 = 0x7;
130 psr_vsc.sdp_header.HB2 = 0x3;
131 psr_vsc.sdp_header.HB3 = 0xb;
132 intel_psr_write_vsc(intel_dp, &psr_vsc);
133}
134
e2bbc343 135static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
0bc12bcb
RV
136{
137 struct edp_vsc_psr psr_vsc;
138
139 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
140 memset(&psr_vsc, 0, sizeof(psr_vsc));
141 psr_vsc.sdp_header.HB0 = 0;
142 psr_vsc.sdp_header.HB1 = 0x7;
143 psr_vsc.sdp_header.HB2 = 0x2;
144 psr_vsc.sdp_header.HB3 = 0x8;
145 intel_psr_write_vsc(intel_dp, &psr_vsc);
146}
147
e2bbc343
RV
148static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
149{
150 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
670b90d2 151 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
e2bbc343
RV
152}
153
f0f59a00
VS
154static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
155 enum port port)
1f38089c
VS
156{
157 if (INTEL_INFO(dev_priv)->gen >= 9)
158 return DP_AUX_CH_CTL(port);
159 else
160 return EDP_PSR_AUX_CTL;
161}
162
f0f59a00
VS
163static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
164 enum port port, int index)
1f38089c
VS
165{
166 if (INTEL_INFO(dev_priv)->gen >= 9)
167 return DP_AUX_CH_DATA(port, index);
168 else
169 return EDP_PSR_AUX_DATA(index);
170}
171
e2bbc343 172static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
0bc12bcb
RV
173{
174 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
175 struct drm_device *dev = dig_port->base.base.dev;
176 struct drm_i915_private *dev_priv = dev->dev_private;
177 uint32_t aux_clock_divider;
f0f59a00 178 i915_reg_t aux_ctl_reg;
0bc12bcb 179 int precharge = 0x3;
0bc12bcb
RV
180 static const uint8_t aux_msg[] = {
181 [0] = DP_AUX_NATIVE_WRITE << 4,
182 [1] = DP_SET_POWER >> 8,
183 [2] = DP_SET_POWER & 0xff,
184 [3] = 1 - 1,
185 [4] = DP_SET_POWER_D0,
186 };
750a951f 187 enum port port = dig_port->port;
0bc12bcb
RV
188 int i;
189
190 BUILD_BUG_ON(sizeof(aux_msg) > 20);
191
192 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
193
474d1ec4
SJ
194 /* Enable AUX frame sync at sink */
195 if (dev_priv->psr.aux_frame_sync)
196 drm_dp_dpcd_writeb(&intel_dp->aux,
197 DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
198 DP_AUX_FRAME_SYNC_ENABLE);
199
1f38089c 200 aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
e3d99845 201
0bc12bcb
RV
202 /* Setup AUX registers */
203 for (i = 0; i < sizeof(aux_msg); i += 4)
1f38089c 204 I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
0bc12bcb
RV
205 intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
206
e3d99845
SJ
207 if (INTEL_INFO(dev)->gen >= 9) {
208 uint32_t val;
209
210 val = I915_READ(aux_ctl_reg);
211 val &= ~DP_AUX_CH_CTL_TIME_OUT_MASK;
212 val |= DP_AUX_CH_CTL_TIME_OUT_1600us;
213 val &= ~DP_AUX_CH_CTL_MESSAGE_SIZE_MASK;
214 val |= (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
474d1ec4 215 /* Use hardcoded data values for PSR, frame sync and GTC */
e3d99845 216 val &= ~DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL;
474d1ec4
SJ
217 val &= ~DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL;
218 val &= ~DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL;
e3d99845
SJ
219 I915_WRITE(aux_ctl_reg, val);
220 } else {
221 I915_WRITE(aux_ctl_reg,
0bc12bcb
RV
222 DP_AUX_CH_CTL_TIME_OUT_400us |
223 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
224 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
225 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
e3d99845 226 }
89251b17
RV
227
228 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, DP_PSR_ENABLE);
0bc12bcb
RV
229}
230
e2bbc343
RV
231static void vlv_psr_enable_source(struct intel_dp *intel_dp)
232{
233 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
234 struct drm_device *dev = dig_port->base.base.dev;
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct drm_crtc *crtc = dig_port->base.base.crtc;
237 enum pipe pipe = to_intel_crtc(crtc)->pipe;
238
239 /* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
240 I915_WRITE(VLV_PSRCTL(pipe),
241 VLV_EDP_PSR_MODE_SW_TIMER |
242 VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
243 VLV_EDP_PSR_ENABLE);
244}
245
995d3047
RV
246static void vlv_psr_activate(struct intel_dp *intel_dp)
247{
248 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
249 struct drm_device *dev = dig_port->base.base.dev;
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 struct drm_crtc *crtc = dig_port->base.base.crtc;
252 enum pipe pipe = to_intel_crtc(crtc)->pipe;
253
254 /* Let's do the transition from PSR_state 1 to PSR_state 2
255 * that is PSR transition to active - static frame transmission.
256 * Then Hardware is responsible for the transition to PSR_state 3
257 * that is PSR active - no Remote Frame Buffer (RFB) update.
258 */
259 I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
260 VLV_EDP_PSR_ACTIVE_ENTRY);
261}
262
e2bbc343 263static void hsw_psr_enable_source(struct intel_dp *intel_dp)
0bc12bcb
RV
264{
265 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
266 struct drm_device *dev = dig_port->base.base.dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
474d1ec4 268
0bc12bcb 269 uint32_t max_sleep_time = 0x1f;
d44b4dcb
RV
270 /* Lately it was identified that depending on panel idle frame count
271 * calculated at HW can be off by 1. So let's use what came
97173eaf
RV
272 * from VBT + 1.
273 * There are also other cases where panel demands at least 4
274 * but VBT is not being set. To cover these 2 cases lets use
275 * at least 5 when VBT isn't set to be on the safest side.
d44b4dcb
RV
276 */
277 uint32_t idle_frames = dev_priv->vbt.psr.idle_frames ?
97173eaf 278 dev_priv->vbt.psr.idle_frames + 1 : 5;
0bc12bcb
RV
279 uint32_t val = 0x0;
280 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
0bc12bcb 281
3301d409 282 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
3301d409
RV
283 /* Sink should be able to train with the 5 or 6 idle patterns */
284 idle_frames += 4;
cff5190c 285 }
0bc12bcb 286
443a389f 287 I915_WRITE(EDP_PSR_CTL, val |
0bc12bcb
RV
288 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
289 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
290 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
291 EDP_PSR_ENABLE);
474d1ec4
SJ
292
293 if (dev_priv->psr.psr2_support)
294 I915_WRITE(EDP_PSR2_CTL, EDP_PSR2_ENABLE |
295 EDP_SU_TRACK_ENABLE | EDP_PSR2_TP2_TIME_100);
0bc12bcb
RV
296}
297
298static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
301 struct drm_device *dev = dig_port->base.base.dev;
302 struct drm_i915_private *dev_priv = dev->dev_private;
303 struct drm_crtc *crtc = dig_port->base.base.crtc;
304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
305
306 lockdep_assert_held(&dev_priv->psr.lock);
307 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
308 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
309
310 dev_priv->psr.source_ok = false;
311
312 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
313 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
314 return false;
315 }
316
317 if (!i915.enable_psr) {
318 DRM_DEBUG_KMS("PSR disable by flag\n");
319 return false;
320 }
321
c8e68b7e 322 if (IS_HASWELL(dev) &&
6e3c9717 323 I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
c8e68b7e 324 S3D_ENABLE) {
0bc12bcb
RV
325 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
326 return false;
327 }
328
c8e68b7e 329 if (IS_HASWELL(dev) &&
6e3c9717 330 intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
0bc12bcb
RV
331 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
332 return false;
333 }
334
89251b17
RV
335 if (!IS_VALLEYVIEW(dev) && ((dev_priv->vbt.psr.full_link) ||
336 (dig_port->port != PORT_A))) {
337 DRM_DEBUG_KMS("PSR condition failed: Link Standby requested/needed but not supported on this platform\n");
338 return false;
339 }
340
0bc12bcb
RV
341 dev_priv->psr.source_ok = true;
342 return true;
343}
344
e2bbc343 345static void intel_psr_activate(struct intel_dp *intel_dp)
0bc12bcb
RV
346{
347 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
348 struct drm_device *dev = intel_dig_port->base.base.dev;
349 struct drm_i915_private *dev_priv = dev->dev_private;
350
443a389f 351 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
0bc12bcb
RV
352 WARN_ON(dev_priv->psr.active);
353 lockdep_assert_held(&dev_priv->psr.lock);
354
995d3047
RV
355 /* Enable/Re-enable PSR on the host */
356 if (HAS_DDI(dev))
357 /* On HSW+ after we enable PSR on source it will activate it
358 * as soon as it match configure idle_frame count. So
359 * we just actually enable it here on activation time.
360 */
361 hsw_psr_enable_source(intel_dp);
362 else
363 vlv_psr_activate(intel_dp);
364
0bc12bcb
RV
365 dev_priv->psr.active = true;
366}
367
b2b89f55
RV
368/**
369 * intel_psr_enable - Enable PSR
370 * @intel_dp: Intel DP
371 *
372 * This function can only be called after the pipe is fully trained and enabled.
373 */
0bc12bcb
RV
374void intel_psr_enable(struct intel_dp *intel_dp)
375{
376 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
377 struct drm_device *dev = intel_dig_port->base.base.dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
474d1ec4 379 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
0bc12bcb
RV
380
381 if (!HAS_PSR(dev)) {
382 DRM_DEBUG_KMS("PSR not supported on this platform\n");
383 return;
384 }
385
386 if (!is_edp_psr(intel_dp)) {
387 DRM_DEBUG_KMS("PSR not supported by this panel\n");
388 return;
389 }
390
391 mutex_lock(&dev_priv->psr.lock);
392 if (dev_priv->psr.enabled) {
393 DRM_DEBUG_KMS("PSR already in use\n");
394 goto unlock;
395 }
396
397 if (!intel_psr_match_conditions(intel_dp))
398 goto unlock;
399
400 dev_priv->psr.busy_frontbuffer_bits = 0;
401
e2bbc343
RV
402 if (HAS_DDI(dev)) {
403 hsw_psr_setup_vsc(intel_dp);
0bc12bcb 404
474d1ec4
SJ
405 if (dev_priv->psr.psr2_support) {
406 /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
407 if (crtc->config->pipe_src_w > 3200 ||
408 crtc->config->pipe_src_h > 2000)
409 dev_priv->psr.psr2_support = false;
410 else
411 skl_psr_setup_su_vsc(intel_dp);
412 }
413
e2bbc343 414 /* Avoid continuous PSR exit by masking memup and hpd */
443a389f 415 I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
09108b90 416 EDP_PSR_DEBUG_MASK_HPD);
0bc12bcb 417
e2bbc343
RV
418 /* Enable PSR on the panel */
419 hsw_psr_enable_sink(intel_dp);
e3d99845
SJ
420
421 if (INTEL_INFO(dev)->gen >= 9)
422 intel_psr_activate(intel_dp);
e2bbc343
RV
423 } else {
424 vlv_psr_setup_vsc(intel_dp);
425
426 /* Enable PSR on the panel */
427 vlv_psr_enable_sink(intel_dp);
428
429 /* On HSW+ enable_source also means go to PSR entry/active
430 * state as soon as idle_frame achieved and here would be
431 * to soon. However on VLV enable_source just enable PSR
432 * but let it on inactive state. So we might do this prior
433 * to active transition, i.e. here.
434 */
435 vlv_psr_enable_source(intel_dp);
436 }
0bc12bcb 437
d0ac896a
RV
438 /*
439 * FIXME: Activation should happen immediately since this function
440 * is just called after pipe is fully trained and enabled.
441 * However on every platform we face issues when first activation
442 * follows a modeset so quickly.
443 * - On VLV/CHV we get bank screen on first activation
444 * - On HSW/BDW we get a recoverable frozen screen until next
445 * exit-activate sequence.
446 */
447 if (INTEL_INFO(dev)->gen < 9)
448 schedule_delayed_work(&dev_priv->psr.work,
449 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
450
0bc12bcb
RV
451 dev_priv->psr.enabled = intel_dp;
452unlock:
453 mutex_unlock(&dev_priv->psr.lock);
454}
455
e2bbc343 456static void vlv_psr_disable(struct intel_dp *intel_dp)
0bc12bcb
RV
457{
458 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
459 struct drm_device *dev = intel_dig_port->base.base.dev;
460 struct drm_i915_private *dev_priv = dev->dev_private;
e2bbc343
RV
461 struct intel_crtc *intel_crtc =
462 to_intel_crtc(intel_dig_port->base.base.crtc);
463 uint32_t val;
0bc12bcb 464
e2bbc343
RV
465 if (dev_priv->psr.active) {
466 /* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
467 if (wait_for((I915_READ(VLV_PSRSTAT(intel_crtc->pipe)) &
468 VLV_EDP_PSR_IN_TRANS) == 0, 1))
469 WARN(1, "PSR transition took longer than expected\n");
470
471 val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
472 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
473 val &= ~VLV_EDP_PSR_ENABLE;
474 val &= ~VLV_EDP_PSR_MODE_MASK;
475 I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);
476
477 dev_priv->psr.active = false;
478 } else {
479 WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
0bc12bcb 480 }
e2bbc343
RV
481}
482
483static void hsw_psr_disable(struct intel_dp *intel_dp)
484{
485 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
486 struct drm_device *dev = intel_dig_port->base.base.dev;
487 struct drm_i915_private *dev_priv = dev->dev_private;
0bc12bcb
RV
488
489 if (dev_priv->psr.active) {
443a389f
VS
490 I915_WRITE(EDP_PSR_CTL,
491 I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
0bc12bcb
RV
492
493 /* Wait till PSR is idle */
443a389f 494 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
0bc12bcb
RV
495 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
496 DRM_ERROR("Timed out waiting for PSR Idle State\n");
497
498 dev_priv->psr.active = false;
499 } else {
443a389f 500 WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
0bc12bcb 501 }
e2bbc343
RV
502}
503
504/**
505 * intel_psr_disable - Disable PSR
506 * @intel_dp: Intel DP
507 *
508 * This function needs to be called before disabling pipe.
509 */
510void intel_psr_disable(struct intel_dp *intel_dp)
511{
512 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
513 struct drm_device *dev = intel_dig_port->base.base.dev;
514 struct drm_i915_private *dev_priv = dev->dev_private;
515
516 mutex_lock(&dev_priv->psr.lock);
517 if (!dev_priv->psr.enabled) {
518 mutex_unlock(&dev_priv->psr.lock);
519 return;
520 }
521
522 if (HAS_DDI(dev))
523 hsw_psr_disable(intel_dp);
524 else
525 vlv_psr_disable(intel_dp);
0bc12bcb
RV
526
527 dev_priv->psr.enabled = NULL;
528 mutex_unlock(&dev_priv->psr.lock);
529
530 cancel_delayed_work_sync(&dev_priv->psr.work);
531}
532
533static void intel_psr_work(struct work_struct *work)
534{
535 struct drm_i915_private *dev_priv =
536 container_of(work, typeof(*dev_priv), psr.work.work);
537 struct intel_dp *intel_dp = dev_priv->psr.enabled;
995d3047
RV
538 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
539 enum pipe pipe = to_intel_crtc(crtc)->pipe;
0bc12bcb
RV
540
541 /* We have to make sure PSR is ready for re-enable
542 * otherwise it keeps disabled until next full enable/disable cycle.
543 * PSR might take some time to get fully disabled
544 * and be ready for re-enable.
545 */
995d3047 546 if (HAS_DDI(dev_priv->dev)) {
443a389f 547 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
995d3047
RV
548 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
549 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
550 return;
551 }
552 } else {
553 if (wait_for((I915_READ(VLV_PSRSTAT(pipe)) &
554 VLV_EDP_PSR_IN_TRANS) == 0, 1)) {
555 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
556 return;
557 }
0bc12bcb 558 }
0bc12bcb
RV
559 mutex_lock(&dev_priv->psr.lock);
560 intel_dp = dev_priv->psr.enabled;
561
562 if (!intel_dp)
563 goto unlock;
564
565 /*
566 * The delayed work can race with an invalidate hence we need to
567 * recheck. Since psr_flush first clears this and then reschedules we
568 * won't ever miss a flush when bailing out here.
569 */
570 if (dev_priv->psr.busy_frontbuffer_bits)
571 goto unlock;
572
e2bbc343 573 intel_psr_activate(intel_dp);
0bc12bcb
RV
574unlock:
575 mutex_unlock(&dev_priv->psr.lock);
576}
577
578static void intel_psr_exit(struct drm_device *dev)
579{
580 struct drm_i915_private *dev_priv = dev->dev_private;
995d3047
RV
581 struct intel_dp *intel_dp = dev_priv->psr.enabled;
582 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
583 enum pipe pipe = to_intel_crtc(crtc)->pipe;
584 u32 val;
0bc12bcb 585
995d3047
RV
586 if (!dev_priv->psr.active)
587 return;
588
589 if (HAS_DDI(dev)) {
443a389f 590 val = I915_READ(EDP_PSR_CTL);
0bc12bcb
RV
591
592 WARN_ON(!(val & EDP_PSR_ENABLE));
593
443a389f 594 I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
995d3047
RV
595 } else {
596 val = I915_READ(VLV_PSRCTL(pipe));
597
598 /* Here we do the transition from PSR_state 3 to PSR_state 5
599 * directly once PSR State 4 that is active with single frame
600 * update can be skipped. PSR_state 5 that is PSR exit then
601 * Hardware is responsible to transition back to PSR_state 1
602 * that is PSR inactive. Same state after
603 * vlv_edp_psr_enable_source.
604 */
605 val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
606 I915_WRITE(VLV_PSRCTL(pipe), val);
607
608 /* Send AUX wake up - Spec says after transitioning to PSR
609 * active we have to send AUX wake up by writing 01h in DPCD
610 * 600h of sink device.
611 * XXX: This might slow down the transition, but without this
612 * HW doesn't complete the transition to PSR_state 1 and we
613 * never get the screen updated.
614 */
615 drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
616 DP_SET_POWER_D0);
0bc12bcb
RV
617 }
618
995d3047 619 dev_priv->psr.active = false;
0bc12bcb
RV
620}
621
c7240c3b
RV
622/**
623 * intel_psr_single_frame_update - Single Frame Update
624 * @dev: DRM device
20c8838b 625 * @frontbuffer_bits: frontbuffer plane tracking bits
c7240c3b
RV
626 *
627 * Some platforms support a single frame update feature that is used to
628 * send and update only one frame on Remote Frame Buffer.
629 * So far it is only implemented for Valleyview and Cherryview because
630 * hardware requires this to be done before a page flip.
631 */
20c8838b
DV
632void intel_psr_single_frame_update(struct drm_device *dev,
633 unsigned frontbuffer_bits)
c7240c3b
RV
634{
635 struct drm_i915_private *dev_priv = dev->dev_private;
636 struct drm_crtc *crtc;
637 enum pipe pipe;
638 u32 val;
639
640 /*
641 * Single frame update is already supported on BDW+ but it requires
642 * many W/A and it isn't really needed.
643 */
644 if (!IS_VALLEYVIEW(dev))
645 return;
646
647 mutex_lock(&dev_priv->psr.lock);
648 if (!dev_priv->psr.enabled) {
649 mutex_unlock(&dev_priv->psr.lock);
650 return;
651 }
652
653 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
654 pipe = to_intel_crtc(crtc)->pipe;
c7240c3b 655
20c8838b
DV
656 if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
657 val = I915_READ(VLV_PSRCTL(pipe));
c7240c3b 658
20c8838b
DV
659 /*
660 * We need to set this bit before writing registers for a flip.
661 * This bit will be self-clear when it gets to the PSR active state.
662 */
663 I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
664 }
c7240c3b
RV
665 mutex_unlock(&dev_priv->psr.lock);
666}
667
b2b89f55
RV
668/**
669 * intel_psr_invalidate - Invalidade PSR
670 * @dev: DRM device
671 * @frontbuffer_bits: frontbuffer plane tracking bits
672 *
673 * Since the hardware frontbuffer tracking has gaps we need to integrate
674 * with the software frontbuffer tracking. This function gets called every
675 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
676 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
677 *
678 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
679 */
0bc12bcb 680void intel_psr_invalidate(struct drm_device *dev,
20c8838b 681 unsigned frontbuffer_bits)
0bc12bcb
RV
682{
683 struct drm_i915_private *dev_priv = dev->dev_private;
684 struct drm_crtc *crtc;
685 enum pipe pipe;
686
687 mutex_lock(&dev_priv->psr.lock);
688 if (!dev_priv->psr.enabled) {
689 mutex_unlock(&dev_priv->psr.lock);
690 return;
691 }
692
693 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
694 pipe = to_intel_crtc(crtc)->pipe;
695
0bc12bcb 696 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
0bc12bcb 697 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
ec76d629
DV
698
699 if (frontbuffer_bits)
700 intel_psr_exit(dev);
701
0bc12bcb
RV
702 mutex_unlock(&dev_priv->psr.lock);
703}
704
b2b89f55
RV
705/**
706 * intel_psr_flush - Flush PSR
707 * @dev: DRM device
708 * @frontbuffer_bits: frontbuffer plane tracking bits
169de131 709 * @origin: which operation caused the flush
b2b89f55
RV
710 *
711 * Since the hardware frontbuffer tracking has gaps we need to integrate
712 * with the software frontbuffer tracking. This function gets called every
713 * time frontbuffer rendering has completed and flushed out to memory. PSR
714 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
715 *
716 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
717 */
0bc12bcb 718void intel_psr_flush(struct drm_device *dev,
169de131 719 unsigned frontbuffer_bits, enum fb_op_origin origin)
0bc12bcb
RV
720{
721 struct drm_i915_private *dev_priv = dev->dev_private;
722 struct drm_crtc *crtc;
723 enum pipe pipe;
724
725 mutex_lock(&dev_priv->psr.lock);
726 if (!dev_priv->psr.enabled) {
727 mutex_unlock(&dev_priv->psr.lock);
728 return;
729 }
730
731 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
732 pipe = to_intel_crtc(crtc)->pipe;
ec76d629
DV
733
734 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
0bc12bcb
RV
735 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
736
169de131
RV
737 if (HAS_DDI(dev)) {
738 /*
739 * By definition every flush should mean invalidate + flush,
740 * however on core platforms let's minimize the
741 * disable/re-enable so we can avoid the invalidate when flip
742 * originated the flush.
743 */
744 if (frontbuffer_bits && origin != ORIGIN_FLIP)
745 intel_psr_exit(dev);
746 } else {
747 /*
748 * On Valleyview and Cherryview we don't use hardware tracking
749 * so any plane updates or cursor moves don't result in a PSR
750 * invalidating. Which means we need to manually fake this in
751 * software for all flushes.
752 */
753 if (frontbuffer_bits)
754 intel_psr_exit(dev);
755 }
995d3047 756
0bc12bcb 757 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
d0ac896a
RV
758 if (!work_busy(&dev_priv->psr.work.work))
759 schedule_delayed_work(&dev_priv->psr.work,
20bb97fe 760 msecs_to_jiffies(100));
0bc12bcb
RV
761 mutex_unlock(&dev_priv->psr.lock);
762}
763
b2b89f55
RV
764/**
765 * intel_psr_init - Init basic PSR work and mutex.
766 * @dev: DRM device
767 *
768 * This function is called only once at driver load to initialize basic
769 * PSR stuff.
770 */
0bc12bcb
RV
771void intel_psr_init(struct drm_device *dev)
772{
773 struct drm_i915_private *dev_priv = dev->dev_private;
774
443a389f
VS
775 dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
776 HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
777
0bc12bcb
RV
778 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
779 mutex_init(&dev_priv->psr.lock);
780}
This page took 0.127883 seconds and 5 git commands to generate.