drm/i915/skl: Skylake shares the interrupt logic with Broadwell
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
760285e7 30#include <drm/drmP.h>
62fdfeaf 31#include "i915_drv.h"
760285e7 32#include <drm/i915_drm.h>
62fdfeaf 33#include "i915_trace.h"
881f47b6 34#include "intel_drv.h"
62fdfeaf 35
48d82387
OM
36bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
40
41 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
82e104cc 53int __intel_ring_space(int head, int tail, int size)
c7dca47b 54{
1cf0ba14 55 int space = head - (tail + I915_RING_FREE_SPACE);
c7dca47b 56 if (space < 0)
1cf0ba14 57 space += size;
c7dca47b
CW
58 return space;
59}
60
82e104cc 61int intel_ring_space(struct intel_ringbuffer *ringbuf)
1cf0ba14 62{
82e104cc
OM
63 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
1cf0ba14
CW
65}
66
82e104cc 67bool intel_ring_stopped(struct intel_engine_cs *ring)
09246732
CW
68{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88b4aa87
MK
70 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
09246732 72
a4872ba6 73void __intel_ring_advance(struct intel_engine_cs *ring)
88b4aa87 74{
93b0a4e0
OM
75 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
88b4aa87 77 if (intel_ring_stopped(ring))
09246732 78 return;
93b0a4e0 79 ring->write_tail(ring, ringbuf->tail);
09246732
CW
80}
81
b72f3acb 82static int
a4872ba6 83gen2_render_ring_flush(struct intel_engine_cs *ring,
46f0f8d1
CW
84 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
31b14c9f 91 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
46f0f8d1
CW
92 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
a4872ba6 109gen4_render_ring_flush(struct intel_engine_cs *ring,
46f0f8d1
CW
110 u32 invalidate_domains,
111 u32 flush_domains)
62fdfeaf 112{
78501eac 113 struct drm_device *dev = ring->dev;
6f392d54 114 u32 cmd;
b72f3acb 115 int ret;
6f392d54 116
36d527de
CW
117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
46f0f8d1 146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
36d527de 147 cmd &= ~MI_NO_WRITE_FLUSH;
36d527de
CW
148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
62fdfeaf 150
36d527de
CW
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
70eac33e 154
36d527de
CW
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
b72f3acb 158
36d527de
CW
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
b72f3acb
CW
162
163 return 0;
8187a2b7
ZN
164}
165
8d315287
JB
166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
a4872ba6 204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
8d315287 205{
18393f63 206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
a4872ba6 239gen6_render_ring_flush(struct intel_engine_cs *ring,
8d315287
JB
240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
18393f63 243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
8d315287
JB
244 int ret;
245
b3111509
PZ
246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
8d315287
JB
251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
7d54a904
CW
255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
97f209bc 262 flags |= PIPE_CONTROL_CS_STALL;
7d54a904
CW
263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
3ac78313 274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
7d54a904 275 }
8d315287 276
6c6cf5aa 277 ret = intel_ring_begin(ring, 4);
8d315287
JB
278 if (ret)
279 return ret;
280
6c6cf5aa 281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
8d315287
JB
282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
6c6cf5aa 284 intel_ring_emit(ring, 0);
8d315287
JB
285 intel_ring_advance(ring);
286
287 return 0;
288}
289
f3987631 290static int
a4872ba6 291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
f3987631
PZ
292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
a4872ba6 309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
fd3da6c9
RV
310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
37c1d94f 316 ret = intel_ring_begin(ring, 6);
fd3da6c9
RV
317 if (ret)
318 return ret;
fd3da6c9
RV
319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
37c1d94f
VS
323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
fd3da6c9
RV
326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
4772eaeb 332static int
a4872ba6 333gen7_render_ring_flush(struct intel_engine_cs *ring,
4772eaeb
PZ
334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
18393f63 337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
4772eaeb
PZ
338 int ret;
339
f3987631
PZ
340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
4772eaeb
PZ
350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
4772eaeb
PZ
357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
b9e1faa7 369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
f3987631
PZ
370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
4772eaeb
PZ
375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
b9e1faa7 383 intel_ring_emit(ring, scratch_addr);
4772eaeb
PZ
384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
9688ecad 387 if (!invalidate_domains && flush_domains)
fd3da6c9
RV
388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
4772eaeb
PZ
390 return 0;
391}
392
884ceace
KG
393static int
394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
a5f3d68e 414static int
a4872ba6 415gen8_render_ring_flush(struct intel_engine_cs *ring,
a5f3d68e
BW
416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
18393f63 419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
02c9f7e3 420 int ret;
a5f3d68e
BW
421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
02c9f7e3
KG
437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
a5f3d68e
BW
445 }
446
c5ad011d
RV
447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
a5f3d68e
BW
455}
456
a4872ba6 457static void ring_write_tail(struct intel_engine_cs *ring,
297b0c5b 458 u32 value)
d46eefa2 459{
4640c4ff 460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
297b0c5b 461 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
462}
463
a4872ba6 464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
8187a2b7 465{
4640c4ff 466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
50877445 467 u64 acthd;
8187a2b7 468
50877445
CW
469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
8187a2b7
ZN
478}
479
a4872ba6 480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
035dc1e0
DV
481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
a4872ba6 491static bool stop_ring(struct intel_engine_cs *ring)
8187a2b7 492{
9991ae78 493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
8187a2b7 494
9991ae78
CW
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
403bdd10
DV
497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
9bec9b13
CW
499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
9991ae78
CW
505 }
506 }
b7884eb4 507
7f2ab699 508 I915_WRITE_CTL(ring, 0);
570ef608 509 I915_WRITE_HEAD(ring, 0);
78501eac 510 ring->write_tail(ring, 0);
8187a2b7 511
9991ae78
CW
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
a51435a3 516
9991ae78
CW
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
8187a2b7 519
a4872ba6 520static int init_ring_common(struct intel_engine_cs *ring)
9991ae78
CW
521{
522 struct drm_device *dev = ring->dev;
523 struct drm_i915_private *dev_priv = dev->dev_private;
93b0a4e0
OM
524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
9991ae78
CW
526 int ret = 0;
527
528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
529
530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
6fd0d56e
CW
532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
8187a2b7 539
9991ae78 540 if (!stop_ring(ring)) {
6fd0d56e
CW
541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
9991ae78
CW
548 ret = -EIO;
549 goto out;
6fd0d56e 550 }
8187a2b7
ZN
551 }
552
9991ae78
CW
553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
ece4a17d
JK
558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
0d8957c8
DV
561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
f343c5f6 565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
95468892
CW
566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
7f2ab699 574 I915_WRITE_CTL(ring,
93b0a4e0 575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
5d031e5b 576 | RING_VALID);
8187a2b7 577
8187a2b7 578 /* If the head is still not zero, the ring is dead */
f01db988 579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
f343c5f6 580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
f01db988 581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
e74cfed5 582 DRM_ERROR("%s initialization failed "
48e48a0b
CW
583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
b7884eb4
DV
588 ret = -EIO;
589 goto out;
8187a2b7
ZN
590 }
591
78501eac
CW
592 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
593 i915_kernel_lost_context(ring->dev);
8187a2b7 594 else {
93b0a4e0
OM
595 ringbuf->head = I915_READ_HEAD(ring);
596 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
82e104cc 597 ringbuf->space = intel_ring_space(ringbuf);
93b0a4e0 598 ringbuf->last_retired_head = -1;
8187a2b7 599 }
1ec14ad3 600
50f018df
CW
601 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
602
b7884eb4 603out:
c8d9a590 604 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
b7884eb4
DV
605
606 return ret;
8187a2b7
ZN
607}
608
9b1136d5
OM
609void
610intel_fini_pipe_control(struct intel_engine_cs *ring)
611{
612 struct drm_device *dev = ring->dev;
613
614 if (ring->scratch.obj == NULL)
615 return;
616
617 if (INTEL_INFO(dev)->gen >= 5) {
618 kunmap(sg_page(ring->scratch.obj->pages->sgl));
619 i915_gem_object_ggtt_unpin(ring->scratch.obj);
620 }
621
622 drm_gem_object_unreference(&ring->scratch.obj->base);
623 ring->scratch.obj = NULL;
624}
625
626int
627intel_init_pipe_control(struct intel_engine_cs *ring)
c6df541c 628{
c6df541c
CW
629 int ret;
630
0d1aacac 631 if (ring->scratch.obj)
c6df541c
CW
632 return 0;
633
0d1aacac
CW
634 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
635 if (ring->scratch.obj == NULL) {
c6df541c
CW
636 DRM_ERROR("Failed to allocate seqno page\n");
637 ret = -ENOMEM;
638 goto err;
639 }
e4ffd173 640
a9cc726c
DV
641 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
642 if (ret)
643 goto err_unref;
c6df541c 644
1ec9e26d 645 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
c6df541c
CW
646 if (ret)
647 goto err_unref;
648
0d1aacac
CW
649 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
650 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
651 if (ring->scratch.cpu_page == NULL) {
56b085a0 652 ret = -ENOMEM;
c6df541c 653 goto err_unpin;
56b085a0 654 }
c6df541c 655
2b1086cc 656 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
0d1aacac 657 ring->name, ring->scratch.gtt_offset);
c6df541c
CW
658 return 0;
659
660err_unpin:
d7f46fc4 661 i915_gem_object_ggtt_unpin(ring->scratch.obj);
c6df541c 662err_unref:
0d1aacac 663 drm_gem_object_unreference(&ring->scratch.obj->base);
c6df541c 664err:
c6df541c
CW
665 return ret;
666}
667
86d7f238
AS
668static inline void intel_ring_emit_wa(struct intel_engine_cs *ring,
669 u32 addr, u32 value)
670{
888b5995
AS
671 struct drm_device *dev = ring->dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
673
04ad2dc7 674 if (WARN_ON(dev_priv->num_wa_regs >= I915_MAX_WA_REGS))
888b5995
AS
675 return;
676
86d7f238
AS
677 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
678 intel_ring_emit(ring, addr);
679 intel_ring_emit(ring, value);
888b5995
AS
680
681 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].addr = addr;
b07ba1dc 682 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].mask = value & 0xFFFF;
888b5995
AS
683 /* value is updated with the status of remaining bits of this
684 * register when it is read from debugfs file
685 */
686 dev_priv->intel_wa_regs[dev_priv->num_wa_regs].value = value;
687 dev_priv->num_wa_regs++;
688
689 return;
86d7f238
AS
690}
691
00e1e623 692static int bdw_init_workarounds(struct intel_engine_cs *ring)
86d7f238
AS
693{
694 int ret;
888b5995
AS
695 struct drm_device *dev = ring->dev;
696 struct drm_i915_private *dev_priv = dev->dev_private;
86d7f238
AS
697
698 /*
699 * workarounds applied in this fn are part of register state context,
700 * they need to be re-initialized followed by gpu reset, suspend/resume,
701 * module reload.
702 */
888b5995
AS
703 dev_priv->num_wa_regs = 0;
704 memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
86d7f238
AS
705
706 /*
707 * update the number of dwords required based on the
708 * actual number of workarounds applied
709 */
710 ret = intel_ring_begin(ring, 24);
711 if (ret)
712 return ret;
713
714 /* WaDisablePartialInstShootdown:bdw */
715 /* WaDisableThreadStallDopClockGating:bdw */
716 /* FIXME: Unclear whether we really need this on production bdw. */
717 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
718 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE
719 | STALL_DOP_GATING_DISABLE));
720
721 /* WaDisableDopClockGating:bdw May not be needed for production */
722 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
723 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
724
725 /*
726 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
727 * pre-production hardware
728 */
729 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
730 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS
731 | GEN8_SAMPLER_POWER_BYPASS_DIS));
732
733 intel_ring_emit_wa(ring, GEN7_HALF_SLICE_CHICKEN1,
734 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
735
736 intel_ring_emit_wa(ring, COMMON_SLICE_CHICKEN2,
737 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
738
739 /* Use Force Non-Coherent whenever executing a 3D context. This is a
740 * workaround for for a possible hang in the unlikely event a TLB
741 * invalidation occurs during a PSD flush.
742 */
743 intel_ring_emit_wa(ring, HDC_CHICKEN0,
744 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
745
746 /* Wa4x4STCOptimizationDisable:bdw */
747 intel_ring_emit_wa(ring, CACHE_MODE_1,
748 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
749
750 /*
751 * BSpec recommends 8x4 when MSAA is used,
752 * however in practice 16x4 seems fastest.
753 *
754 * Note that PS/WM thread counts depend on the WIZ hashing
755 * disable bit, which we don't touch here, but it's good
756 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
757 */
758 intel_ring_emit_wa(ring, GEN7_GT_MODE,
759 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
760
761 intel_ring_advance(ring);
762
888b5995
AS
763 DRM_DEBUG_DRIVER("Number of Workarounds applied: %d\n",
764 dev_priv->num_wa_regs);
765
86d7f238
AS
766 return 0;
767}
768
00e1e623
VS
769static int chv_init_workarounds(struct intel_engine_cs *ring)
770{
771 int ret;
772 struct drm_device *dev = ring->dev;
773 struct drm_i915_private *dev_priv = dev->dev_private;
774
775 /*
776 * workarounds applied in this fn are part of register state context,
777 * they need to be re-initialized followed by gpu reset, suspend/resume,
778 * module reload.
779 */
780 dev_priv->num_wa_regs = 0;
781 memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
782
783 ret = intel_ring_begin(ring, 12);
784 if (ret)
785 return ret;
786
787 /* WaDisablePartialInstShootdown:chv */
788 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
789 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
790
791 /* WaDisableThreadStallDopClockGating:chv */
792 intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
793 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
794
795 /* WaDisableDopClockGating:chv (pre-production hw) */
796 intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
797 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
798
799 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
800 intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
801 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
802
803 intel_ring_advance(ring);
804
805 return 0;
806}
807
a4872ba6 808static int init_render_ring(struct intel_engine_cs *ring)
8187a2b7 809{
78501eac 810 struct drm_device *dev = ring->dev;
1ec14ad3 811 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 812 int ret = init_ring_common(ring);
9c33baa6
KZ
813 if (ret)
814 return ret;
a69ffdbf 815
61a563a2
AG
816 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
817 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
6b26c86d 818 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1c8c38c5
CW
819
820 /* We need to disable the AsyncFlip performance optimisations in order
821 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
822 * programmed to '1' on all products.
8693a824 823 *
b3f797ac 824 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1c8c38c5
CW
825 */
826 if (INTEL_INFO(dev)->gen >= 6)
827 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
828
f05bb0c7 829 /* Required for the hardware to program scanline values for waiting */
01fa0302 830 /* WaEnableFlushTlbInvalidationMode:snb */
f05bb0c7
CW
831 if (INTEL_INFO(dev)->gen == 6)
832 I915_WRITE(GFX_MODE,
aa83e30d 833 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
f05bb0c7 834
01fa0302 835 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1c8c38c5
CW
836 if (IS_GEN7(dev))
837 I915_WRITE(GFX_MODE_GEN7,
01fa0302 838 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1c8c38c5 839 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
78501eac 840
8d315287 841 if (INTEL_INFO(dev)->gen >= 5) {
9b1136d5 842 ret = intel_init_pipe_control(ring);
c6df541c
CW
843 if (ret)
844 return ret;
845 }
846
5e13a0c5 847 if (IS_GEN6(dev)) {
3a69ddd6
KG
848 /* From the Sandybridge PRM, volume 1 part 3, page 24:
849 * "If this bit is set, STCunit will have LRA as replacement
850 * policy. [...] This bit must be reset. LRA replacement
851 * policy is not supported."
852 */
853 I915_WRITE(CACHE_MODE_0,
5e13a0c5 854 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
84f9f938
BW
855 }
856
6b26c86d
DV
857 if (INTEL_INFO(dev)->gen >= 6)
858 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
84f9f938 859
040d2baa 860 if (HAS_L3_DPF(dev))
35a85ac6 861 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e 862
8187a2b7
ZN
863 return ret;
864}
865
a4872ba6 866static void render_ring_cleanup(struct intel_engine_cs *ring)
c6df541c 867{
b45305fc 868 struct drm_device *dev = ring->dev;
3e78998a
BW
869 struct drm_i915_private *dev_priv = dev->dev_private;
870
871 if (dev_priv->semaphore_obj) {
872 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
873 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
874 dev_priv->semaphore_obj = NULL;
875 }
b45305fc 876
9b1136d5 877 intel_fini_pipe_control(ring);
c6df541c
CW
878}
879
3e78998a
BW
880static int gen8_rcs_signal(struct intel_engine_cs *signaller,
881 unsigned int num_dwords)
882{
883#define MBOX_UPDATE_DWORDS 8
884 struct drm_device *dev = signaller->dev;
885 struct drm_i915_private *dev_priv = dev->dev_private;
886 struct intel_engine_cs *waiter;
887 int i, ret, num_rings;
888
889 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
890 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
891#undef MBOX_UPDATE_DWORDS
892
893 ret = intel_ring_begin(signaller, num_dwords);
894 if (ret)
895 return ret;
896
897 for_each_ring(waiter, dev_priv, i) {
898 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
899 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
900 continue;
901
902 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
903 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
904 PIPE_CONTROL_QW_WRITE |
905 PIPE_CONTROL_FLUSH_ENABLE);
906 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
907 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
908 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
909 intel_ring_emit(signaller, 0);
910 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
911 MI_SEMAPHORE_TARGET(waiter->id));
912 intel_ring_emit(signaller, 0);
913 }
914
915 return 0;
916}
917
918static int gen8_xcs_signal(struct intel_engine_cs *signaller,
919 unsigned int num_dwords)
920{
921#define MBOX_UPDATE_DWORDS 6
922 struct drm_device *dev = signaller->dev;
923 struct drm_i915_private *dev_priv = dev->dev_private;
924 struct intel_engine_cs *waiter;
925 int i, ret, num_rings;
926
927 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
928 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
929#undef MBOX_UPDATE_DWORDS
930
931 ret = intel_ring_begin(signaller, num_dwords);
932 if (ret)
933 return ret;
934
935 for_each_ring(waiter, dev_priv, i) {
936 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
937 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
938 continue;
939
940 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
941 MI_FLUSH_DW_OP_STOREDW);
942 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
943 MI_FLUSH_DW_USE_GTT);
944 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
945 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
946 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
947 MI_SEMAPHORE_TARGET(waiter->id));
948 intel_ring_emit(signaller, 0);
949 }
950
951 return 0;
952}
953
a4872ba6 954static int gen6_signal(struct intel_engine_cs *signaller,
024a43e1 955 unsigned int num_dwords)
1ec14ad3 956{
024a43e1
BW
957 struct drm_device *dev = signaller->dev;
958 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 959 struct intel_engine_cs *useless;
a1444b79 960 int i, ret, num_rings;
78325f2d 961
a1444b79
BW
962#define MBOX_UPDATE_DWORDS 3
963 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
964 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
965#undef MBOX_UPDATE_DWORDS
024a43e1
BW
966
967 ret = intel_ring_begin(signaller, num_dwords);
968 if (ret)
969 return ret;
024a43e1 970
78325f2d
BW
971 for_each_ring(useless, dev_priv, i) {
972 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
973 if (mbox_reg != GEN6_NOSYNC) {
974 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
975 intel_ring_emit(signaller, mbox_reg);
976 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
78325f2d
BW
977 }
978 }
024a43e1 979
a1444b79
BW
980 /* If num_dwords was rounded, make sure the tail pointer is correct */
981 if (num_rings % 2 == 0)
982 intel_ring_emit(signaller, MI_NOOP);
983
024a43e1 984 return 0;
1ec14ad3
CW
985}
986
c8c99b0f
BW
987/**
988 * gen6_add_request - Update the semaphore mailbox registers
989 *
990 * @ring - ring that is adding a request
991 * @seqno - return seqno stuck into the ring
992 *
993 * Update the mailbox registers in the *other* rings with the current seqno.
994 * This acts like a signal in the canonical semaphore.
995 */
1ec14ad3 996static int
a4872ba6 997gen6_add_request(struct intel_engine_cs *ring)
1ec14ad3 998{
024a43e1 999 int ret;
52ed2325 1000
707d9cf9
BW
1001 if (ring->semaphore.signal)
1002 ret = ring->semaphore.signal(ring, 4);
1003 else
1004 ret = intel_ring_begin(ring, 4);
1005
1ec14ad3
CW
1006 if (ret)
1007 return ret;
1008
1ec14ad3
CW
1009 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1010 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1823521d 1011 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1ec14ad3 1012 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 1013 __intel_ring_advance(ring);
1ec14ad3 1014
1ec14ad3
CW
1015 return 0;
1016}
1017
f72b3435
MK
1018static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1019 u32 seqno)
1020{
1021 struct drm_i915_private *dev_priv = dev->dev_private;
1022 return dev_priv->last_seqno < seqno;
1023}
1024
c8c99b0f
BW
1025/**
1026 * intel_ring_sync - sync the waiter to the signaller on seqno
1027 *
1028 * @waiter - ring that is waiting
1029 * @signaller - ring which has, or will signal
1030 * @seqno - seqno which the waiter will block on
1031 */
5ee426ca
BW
1032
1033static int
1034gen8_ring_sync(struct intel_engine_cs *waiter,
1035 struct intel_engine_cs *signaller,
1036 u32 seqno)
1037{
1038 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1039 int ret;
1040
1041 ret = intel_ring_begin(waiter, 4);
1042 if (ret)
1043 return ret;
1044
1045 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1046 MI_SEMAPHORE_GLOBAL_GTT |
bae4fcd2 1047 MI_SEMAPHORE_POLL |
5ee426ca
BW
1048 MI_SEMAPHORE_SAD_GTE_SDD);
1049 intel_ring_emit(waiter, seqno);
1050 intel_ring_emit(waiter,
1051 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1052 intel_ring_emit(waiter,
1053 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1054 intel_ring_advance(waiter);
1055 return 0;
1056}
1057
c8c99b0f 1058static int
a4872ba6
OM
1059gen6_ring_sync(struct intel_engine_cs *waiter,
1060 struct intel_engine_cs *signaller,
686cb5f9 1061 u32 seqno)
1ec14ad3 1062{
c8c99b0f
BW
1063 u32 dw1 = MI_SEMAPHORE_MBOX |
1064 MI_SEMAPHORE_COMPARE |
1065 MI_SEMAPHORE_REGISTER;
ebc348b2
BW
1066 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1067 int ret;
1ec14ad3 1068
1500f7ea
BW
1069 /* Throughout all of the GEM code, seqno passed implies our current
1070 * seqno is >= the last seqno executed. However for hardware the
1071 * comparison is strictly greater than.
1072 */
1073 seqno -= 1;
1074
ebc348b2 1075 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
686cb5f9 1076
c8c99b0f 1077 ret = intel_ring_begin(waiter, 4);
1ec14ad3
CW
1078 if (ret)
1079 return ret;
1080
f72b3435
MK
1081 /* If seqno wrap happened, omit the wait with no-ops */
1082 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
ebc348b2 1083 intel_ring_emit(waiter, dw1 | wait_mbox);
f72b3435
MK
1084 intel_ring_emit(waiter, seqno);
1085 intel_ring_emit(waiter, 0);
1086 intel_ring_emit(waiter, MI_NOOP);
1087 } else {
1088 intel_ring_emit(waiter, MI_NOOP);
1089 intel_ring_emit(waiter, MI_NOOP);
1090 intel_ring_emit(waiter, MI_NOOP);
1091 intel_ring_emit(waiter, MI_NOOP);
1092 }
c8c99b0f 1093 intel_ring_advance(waiter);
1ec14ad3
CW
1094
1095 return 0;
1096}
1097
c6df541c
CW
1098#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1099do { \
fcbc34e4
KG
1100 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1101 PIPE_CONTROL_DEPTH_STALL); \
c6df541c
CW
1102 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1103 intel_ring_emit(ring__, 0); \
1104 intel_ring_emit(ring__, 0); \
1105} while (0)
1106
1107static int
a4872ba6 1108pc_render_add_request(struct intel_engine_cs *ring)
c6df541c 1109{
18393f63 1110 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
c6df541c
CW
1111 int ret;
1112
1113 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1114 * incoherent with writes to memory, i.e. completely fubar,
1115 * so we need to use PIPE_NOTIFY instead.
1116 *
1117 * However, we also need to workaround the qword write
1118 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1119 * memory before requesting an interrupt.
1120 */
1121 ret = intel_ring_begin(ring, 32);
1122 if (ret)
1123 return ret;
1124
fcbc34e4 1125 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
1126 PIPE_CONTROL_WRITE_FLUSH |
1127 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
0d1aacac 1128 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1823521d 1129 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
c6df541c
CW
1130 intel_ring_emit(ring, 0);
1131 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1132 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
c6df541c 1133 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1134 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1135 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1136 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1137 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1138 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1139 PIPE_CONTROL_FLUSH(ring, scratch_addr);
18393f63 1140 scratch_addr += 2 * CACHELINE_BYTES;
c6df541c 1141 PIPE_CONTROL_FLUSH(ring, scratch_addr);
a71d8d94 1142
fcbc34e4 1143 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
9d971b37
KG
1144 PIPE_CONTROL_WRITE_FLUSH |
1145 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
c6df541c 1146 PIPE_CONTROL_NOTIFY);
0d1aacac 1147 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1823521d 1148 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
c6df541c 1149 intel_ring_emit(ring, 0);
09246732 1150 __intel_ring_advance(ring);
c6df541c 1151
c6df541c
CW
1152 return 0;
1153}
1154
4cd53c0c 1155static u32
a4872ba6 1156gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
4cd53c0c 1157{
4cd53c0c
DV
1158 /* Workaround to force correct ordering between irq and seqno writes on
1159 * ivb (and maybe also on snb) by reading from a CS register (like
1160 * ACTHD) before reading the status page. */
50877445
CW
1161 if (!lazy_coherency) {
1162 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1163 POSTING_READ(RING_ACTHD(ring->mmio_base));
1164 }
1165
4cd53c0c
DV
1166 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1167}
1168
8187a2b7 1169static u32
a4872ba6 1170ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
8187a2b7 1171{
1ec14ad3
CW
1172 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1173}
1174
b70ec5bf 1175static void
a4872ba6 1176ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
b70ec5bf
MK
1177{
1178 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1179}
1180
c6df541c 1181static u32
a4872ba6 1182pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
c6df541c 1183{
0d1aacac 1184 return ring->scratch.cpu_page[0];
c6df541c
CW
1185}
1186
b70ec5bf 1187static void
a4872ba6 1188pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
b70ec5bf 1189{
0d1aacac 1190 ring->scratch.cpu_page[0] = seqno;
b70ec5bf
MK
1191}
1192
e48d8634 1193static bool
a4872ba6 1194gen5_ring_get_irq(struct intel_engine_cs *ring)
e48d8634
DV
1195{
1196 struct drm_device *dev = ring->dev;
4640c4ff 1197 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1198 unsigned long flags;
e48d8634
DV
1199
1200 if (!dev->irq_enabled)
1201 return false;
1202
7338aefa 1203 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13 1204 if (ring->irq_refcount++ == 0)
480c8033 1205 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 1206 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
1207
1208 return true;
1209}
1210
1211static void
a4872ba6 1212gen5_ring_put_irq(struct intel_engine_cs *ring)
e48d8634
DV
1213{
1214 struct drm_device *dev = ring->dev;
4640c4ff 1215 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1216 unsigned long flags;
e48d8634 1217
7338aefa 1218 spin_lock_irqsave(&dev_priv->irq_lock, flags);
43eaea13 1219 if (--ring->irq_refcount == 0)
480c8033 1220 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
7338aefa 1221 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
e48d8634
DV
1222}
1223
b13c2b96 1224static bool
a4872ba6 1225i9xx_ring_get_irq(struct intel_engine_cs *ring)
62fdfeaf 1226{
78501eac 1227 struct drm_device *dev = ring->dev;
4640c4ff 1228 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1229 unsigned long flags;
62fdfeaf 1230
b13c2b96
CW
1231 if (!dev->irq_enabled)
1232 return false;
1233
7338aefa 1234 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1235 if (ring->irq_refcount++ == 0) {
f637fde4
DV
1236 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1237 I915_WRITE(IMR, dev_priv->irq_mask);
1238 POSTING_READ(IMR);
1239 }
7338aefa 1240 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
b13c2b96
CW
1241
1242 return true;
62fdfeaf
EA
1243}
1244
8187a2b7 1245static void
a4872ba6 1246i9xx_ring_put_irq(struct intel_engine_cs *ring)
62fdfeaf 1247{
78501eac 1248 struct drm_device *dev = ring->dev;
4640c4ff 1249 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1250 unsigned long flags;
62fdfeaf 1251
7338aefa 1252 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1253 if (--ring->irq_refcount == 0) {
f637fde4
DV
1254 dev_priv->irq_mask |= ring->irq_enable_mask;
1255 I915_WRITE(IMR, dev_priv->irq_mask);
1256 POSTING_READ(IMR);
1257 }
7338aefa 1258 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
62fdfeaf
EA
1259}
1260
c2798b19 1261static bool
a4872ba6 1262i8xx_ring_get_irq(struct intel_engine_cs *ring)
c2798b19
CW
1263{
1264 struct drm_device *dev = ring->dev;
4640c4ff 1265 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1266 unsigned long flags;
c2798b19
CW
1267
1268 if (!dev->irq_enabled)
1269 return false;
1270
7338aefa 1271 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1272 if (ring->irq_refcount++ == 0) {
c2798b19
CW
1273 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1274 I915_WRITE16(IMR, dev_priv->irq_mask);
1275 POSTING_READ16(IMR);
1276 }
7338aefa 1277 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
1278
1279 return true;
1280}
1281
1282static void
a4872ba6 1283i8xx_ring_put_irq(struct intel_engine_cs *ring)
c2798b19
CW
1284{
1285 struct drm_device *dev = ring->dev;
4640c4ff 1286 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1287 unsigned long flags;
c2798b19 1288
7338aefa 1289 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1290 if (--ring->irq_refcount == 0) {
c2798b19
CW
1291 dev_priv->irq_mask |= ring->irq_enable_mask;
1292 I915_WRITE16(IMR, dev_priv->irq_mask);
1293 POSTING_READ16(IMR);
1294 }
7338aefa 1295 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
c2798b19
CW
1296}
1297
a4872ba6 1298void intel_ring_setup_status_page(struct intel_engine_cs *ring)
8187a2b7 1299{
4593010b 1300 struct drm_device *dev = ring->dev;
4640c4ff 1301 struct drm_i915_private *dev_priv = ring->dev->dev_private;
4593010b
EA
1302 u32 mmio = 0;
1303
1304 /* The ring status page addresses are no longer next to the rest of
1305 * the ring registers as of gen7.
1306 */
1307 if (IS_GEN7(dev)) {
1308 switch (ring->id) {
96154f2f 1309 case RCS:
4593010b
EA
1310 mmio = RENDER_HWS_PGA_GEN7;
1311 break;
96154f2f 1312 case BCS:
4593010b
EA
1313 mmio = BLT_HWS_PGA_GEN7;
1314 break;
77fe2ff3
ZY
1315 /*
1316 * VCS2 actually doesn't exist on Gen7. Only shut up
1317 * gcc switch check warning
1318 */
1319 case VCS2:
96154f2f 1320 case VCS:
4593010b
EA
1321 mmio = BSD_HWS_PGA_GEN7;
1322 break;
4a3dd19d 1323 case VECS:
9a8a2213
BW
1324 mmio = VEBOX_HWS_PGA_GEN7;
1325 break;
4593010b
EA
1326 }
1327 } else if (IS_GEN6(ring->dev)) {
1328 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1329 } else {
eb0d4b75 1330 /* XXX: gen8 returns to sanity */
4593010b
EA
1331 mmio = RING_HWS_PGA(ring->mmio_base);
1332 }
1333
78501eac
CW
1334 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1335 POSTING_READ(mmio);
884020bf 1336
dc616b89
DL
1337 /*
1338 * Flush the TLB for this page
1339 *
1340 * FIXME: These two bits have disappeared on gen8, so a question
1341 * arises: do we still need this and if so how should we go about
1342 * invalidating the TLB?
1343 */
1344 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
884020bf 1345 u32 reg = RING_INSTPM(ring->mmio_base);
02f6a1e7
NKK
1346
1347 /* ring should be idle before issuing a sync flush*/
1348 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1349
884020bf
CW
1350 I915_WRITE(reg,
1351 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1352 INSTPM_SYNC_FLUSH));
1353 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1354 1000))
1355 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1356 ring->name);
1357 }
8187a2b7
ZN
1358}
1359
b72f3acb 1360static int
a4872ba6 1361bsd_ring_flush(struct intel_engine_cs *ring,
78501eac
CW
1362 u32 invalidate_domains,
1363 u32 flush_domains)
d1b851fc 1364{
b72f3acb
CW
1365 int ret;
1366
b72f3acb
CW
1367 ret = intel_ring_begin(ring, 2);
1368 if (ret)
1369 return ret;
1370
1371 intel_ring_emit(ring, MI_FLUSH);
1372 intel_ring_emit(ring, MI_NOOP);
1373 intel_ring_advance(ring);
1374 return 0;
d1b851fc
ZN
1375}
1376
3cce469c 1377static int
a4872ba6 1378i9xx_add_request(struct intel_engine_cs *ring)
d1b851fc 1379{
3cce469c
CW
1380 int ret;
1381
1382 ret = intel_ring_begin(ring, 4);
1383 if (ret)
1384 return ret;
6f392d54 1385
3cce469c
CW
1386 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1387 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1823521d 1388 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
3cce469c 1389 intel_ring_emit(ring, MI_USER_INTERRUPT);
09246732 1390 __intel_ring_advance(ring);
d1b851fc 1391
3cce469c 1392 return 0;
d1b851fc
ZN
1393}
1394
0f46832f 1395static bool
a4872ba6 1396gen6_ring_get_irq(struct intel_engine_cs *ring)
0f46832f
CW
1397{
1398 struct drm_device *dev = ring->dev;
4640c4ff 1399 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1400 unsigned long flags;
0f46832f
CW
1401
1402 if (!dev->irq_enabled)
1403 return false;
1404
7338aefa 1405 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1406 if (ring->irq_refcount++ == 0) {
040d2baa 1407 if (HAS_L3_DPF(dev) && ring->id == RCS)
cc609d5d
BW
1408 I915_WRITE_IMR(ring,
1409 ~(ring->irq_enable_mask |
35a85ac6 1410 GT_PARITY_ERROR(dev)));
15b9f80e
BW
1411 else
1412 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
480c8033 1413 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
0f46832f 1414 }
7338aefa 1415 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
0f46832f
CW
1416
1417 return true;
1418}
1419
1420static void
a4872ba6 1421gen6_ring_put_irq(struct intel_engine_cs *ring)
0f46832f
CW
1422{
1423 struct drm_device *dev = ring->dev;
4640c4ff 1424 struct drm_i915_private *dev_priv = dev->dev_private;
7338aefa 1425 unsigned long flags;
0f46832f 1426
7338aefa 1427 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1428 if (--ring->irq_refcount == 0) {
040d2baa 1429 if (HAS_L3_DPF(dev) && ring->id == RCS)
35a85ac6 1430 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
15b9f80e
BW
1431 else
1432 I915_WRITE_IMR(ring, ~0);
480c8033 1433 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1ec14ad3 1434 }
7338aefa 1435 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
d1b851fc
ZN
1436}
1437
a19d2933 1438static bool
a4872ba6 1439hsw_vebox_get_irq(struct intel_engine_cs *ring)
a19d2933
BW
1440{
1441 struct drm_device *dev = ring->dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 unsigned long flags;
1444
1445 if (!dev->irq_enabled)
1446 return false;
1447
59cdb63d 1448 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1449 if (ring->irq_refcount++ == 0) {
a19d2933 1450 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
480c8033 1451 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1452 }
59cdb63d 1453 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1454
1455 return true;
1456}
1457
1458static void
a4872ba6 1459hsw_vebox_put_irq(struct intel_engine_cs *ring)
a19d2933
BW
1460{
1461 struct drm_device *dev = ring->dev;
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463 unsigned long flags;
1464
1465 if (!dev->irq_enabled)
1466 return;
1467
59cdb63d 1468 spin_lock_irqsave(&dev_priv->irq_lock, flags);
c7113cc3 1469 if (--ring->irq_refcount == 0) {
a19d2933 1470 I915_WRITE_IMR(ring, ~0);
480c8033 1471 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
a19d2933 1472 }
59cdb63d 1473 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
a19d2933
BW
1474}
1475
abd58f01 1476static bool
a4872ba6 1477gen8_ring_get_irq(struct intel_engine_cs *ring)
abd58f01
BW
1478{
1479 struct drm_device *dev = ring->dev;
1480 struct drm_i915_private *dev_priv = dev->dev_private;
1481 unsigned long flags;
1482
1483 if (!dev->irq_enabled)
1484 return false;
1485
1486 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1487 if (ring->irq_refcount++ == 0) {
1488 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1489 I915_WRITE_IMR(ring,
1490 ~(ring->irq_enable_mask |
1491 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1492 } else {
1493 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1494 }
1495 POSTING_READ(RING_IMR(ring->mmio_base));
1496 }
1497 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1498
1499 return true;
1500}
1501
1502static void
a4872ba6 1503gen8_ring_put_irq(struct intel_engine_cs *ring)
abd58f01
BW
1504{
1505 struct drm_device *dev = ring->dev;
1506 struct drm_i915_private *dev_priv = dev->dev_private;
1507 unsigned long flags;
1508
1509 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1510 if (--ring->irq_refcount == 0) {
1511 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1512 I915_WRITE_IMR(ring,
1513 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1514 } else {
1515 I915_WRITE_IMR(ring, ~0);
1516 }
1517 POSTING_READ(RING_IMR(ring->mmio_base));
1518 }
1519 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1520}
1521
d1b851fc 1522static int
a4872ba6 1523i965_dispatch_execbuffer(struct intel_engine_cs *ring,
9bcb144c 1524 u64 offset, u32 length,
d7d4eedd 1525 unsigned flags)
d1b851fc 1526{
e1f99ce6 1527 int ret;
78501eac 1528
e1f99ce6
CW
1529 ret = intel_ring_begin(ring, 2);
1530 if (ret)
1531 return ret;
1532
78501eac 1533 intel_ring_emit(ring,
65f56876
CW
1534 MI_BATCH_BUFFER_START |
1535 MI_BATCH_GTT |
d7d4eedd 1536 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
c4e7a414 1537 intel_ring_emit(ring, offset);
78501eac
CW
1538 intel_ring_advance(ring);
1539
d1b851fc
ZN
1540 return 0;
1541}
1542
b45305fc
DV
1543/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1544#define I830_BATCH_LIMIT (256*1024)
c4d69da1
CW
1545#define I830_TLB_ENTRIES (2)
1546#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
8187a2b7 1547static int
a4872ba6 1548i830_dispatch_execbuffer(struct intel_engine_cs *ring,
9bcb144c 1549 u64 offset, u32 len,
d7d4eedd 1550 unsigned flags)
62fdfeaf 1551{
c4d69da1 1552 u32 cs_offset = ring->scratch.gtt_offset;
c4e7a414 1553 int ret;
62fdfeaf 1554
c4d69da1
CW
1555 ret = intel_ring_begin(ring, 6);
1556 if (ret)
1557 return ret;
62fdfeaf 1558
c4d69da1
CW
1559 /* Evict the invalid PTE TLBs */
1560 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1561 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1562 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1563 intel_ring_emit(ring, cs_offset);
1564 intel_ring_emit(ring, 0xdeadbeef);
1565 intel_ring_emit(ring, MI_NOOP);
1566 intel_ring_advance(ring);
b45305fc 1567
c4d69da1 1568 if ((flags & I915_DISPATCH_PINNED) == 0) {
b45305fc
DV
1569 if (len > I830_BATCH_LIMIT)
1570 return -ENOSPC;
1571
c4d69da1 1572 ret = intel_ring_begin(ring, 6 + 2);
b45305fc
DV
1573 if (ret)
1574 return ret;
c4d69da1
CW
1575
1576 /* Blit the batch (which has now all relocs applied) to the
1577 * stable batch scratch bo area (so that the CS never
1578 * stumbles over its tlb invalidation bug) ...
1579 */
1580 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1581 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1582 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 1024);
b45305fc 1583 intel_ring_emit(ring, cs_offset);
b45305fc
DV
1584 intel_ring_emit(ring, 4096);
1585 intel_ring_emit(ring, offset);
c4d69da1 1586
b45305fc 1587 intel_ring_emit(ring, MI_FLUSH);
c4d69da1
CW
1588 intel_ring_emit(ring, MI_NOOP);
1589 intel_ring_advance(ring);
b45305fc
DV
1590
1591 /* ... and execute it. */
c4d69da1 1592 offset = cs_offset;
b45305fc 1593 }
e1f99ce6 1594
c4d69da1
CW
1595 ret = intel_ring_begin(ring, 4);
1596 if (ret)
1597 return ret;
1598
1599 intel_ring_emit(ring, MI_BATCH_BUFFER);
1600 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1601 intel_ring_emit(ring, offset + len - 8);
1602 intel_ring_emit(ring, MI_NOOP);
1603 intel_ring_advance(ring);
1604
fb3256da
DV
1605 return 0;
1606}
1607
1608static int
a4872ba6 1609i915_dispatch_execbuffer(struct intel_engine_cs *ring,
9bcb144c 1610 u64 offset, u32 len,
d7d4eedd 1611 unsigned flags)
fb3256da
DV
1612{
1613 int ret;
1614
1615 ret = intel_ring_begin(ring, 2);
1616 if (ret)
1617 return ret;
1618
65f56876 1619 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
d7d4eedd 1620 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
c4e7a414 1621 intel_ring_advance(ring);
62fdfeaf 1622
62fdfeaf
EA
1623 return 0;
1624}
1625
a4872ba6 1626static void cleanup_status_page(struct intel_engine_cs *ring)
62fdfeaf 1627{
05394f39 1628 struct drm_i915_gem_object *obj;
62fdfeaf 1629
8187a2b7
ZN
1630 obj = ring->status_page.obj;
1631 if (obj == NULL)
62fdfeaf 1632 return;
62fdfeaf 1633
9da3da66 1634 kunmap(sg_page(obj->pages->sgl));
d7f46fc4 1635 i915_gem_object_ggtt_unpin(obj);
05394f39 1636 drm_gem_object_unreference(&obj->base);
8187a2b7 1637 ring->status_page.obj = NULL;
62fdfeaf
EA
1638}
1639
a4872ba6 1640static int init_status_page(struct intel_engine_cs *ring)
62fdfeaf 1641{
05394f39 1642 struct drm_i915_gem_object *obj;
62fdfeaf 1643
e3efda49 1644 if ((obj = ring->status_page.obj) == NULL) {
1f767e02 1645 unsigned flags;
e3efda49 1646 int ret;
e4ffd173 1647
e3efda49
CW
1648 obj = i915_gem_alloc_object(ring->dev, 4096);
1649 if (obj == NULL) {
1650 DRM_ERROR("Failed to allocate status page\n");
1651 return -ENOMEM;
1652 }
62fdfeaf 1653
e3efda49
CW
1654 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1655 if (ret)
1656 goto err_unref;
1657
1f767e02
CW
1658 flags = 0;
1659 if (!HAS_LLC(ring->dev))
1660 /* On g33, we cannot place HWS above 256MiB, so
1661 * restrict its pinning to the low mappable arena.
1662 * Though this restriction is not documented for
1663 * gen4, gen5, or byt, they also behave similarly
1664 * and hang if the HWS is placed at the top of the
1665 * GTT. To generalise, it appears that all !llc
1666 * platforms have issues with us placing the HWS
1667 * above the mappable region (even though we never
1668 * actualy map it).
1669 */
1670 flags |= PIN_MAPPABLE;
1671 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
e3efda49
CW
1672 if (ret) {
1673err_unref:
1674 drm_gem_object_unreference(&obj->base);
1675 return ret;
1676 }
1677
1678 ring->status_page.obj = obj;
1679 }
62fdfeaf 1680
f343c5f6 1681 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
9da3da66 1682 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
8187a2b7 1683 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 1684
8187a2b7
ZN
1685 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1686 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
1687
1688 return 0;
62fdfeaf
EA
1689}
1690
a4872ba6 1691static int init_phys_status_page(struct intel_engine_cs *ring)
6b8294a4
CW
1692{
1693 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6b8294a4
CW
1694
1695 if (!dev_priv->status_page_dmah) {
1696 dev_priv->status_page_dmah =
1697 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1698 if (!dev_priv->status_page_dmah)
1699 return -ENOMEM;
1700 }
1701
6b8294a4
CW
1702 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1703 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1704
1705 return 0;
1706}
1707
84c2377f 1708void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2919d291
OM
1709{
1710 if (!ringbuf->obj)
1711 return;
1712
1713 iounmap(ringbuf->virtual_start);
1714 i915_gem_object_ggtt_unpin(ringbuf->obj);
1715 drm_gem_object_unreference(&ringbuf->obj->base);
1716 ringbuf->obj = NULL;
1717}
1718
84c2377f
OM
1719int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1720 struct intel_ringbuffer *ringbuf)
62fdfeaf 1721{
e3efda49 1722 struct drm_i915_private *dev_priv = to_i915(dev);
05394f39 1723 struct drm_i915_gem_object *obj;
dd785e35
CW
1724 int ret;
1725
2919d291 1726 if (ringbuf->obj)
e3efda49 1727 return 0;
62fdfeaf 1728
ebc052e0
CW
1729 obj = NULL;
1730 if (!HAS_LLC(dev))
93b0a4e0 1731 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
ebc052e0 1732 if (obj == NULL)
93b0a4e0 1733 obj = i915_gem_alloc_object(dev, ringbuf->size);
e3efda49
CW
1734 if (obj == NULL)
1735 return -ENOMEM;
8187a2b7 1736
24f3a8cf
AG
1737 /* mark ring buffers as read-only from GPU side by default */
1738 obj->gt_ro = 1;
1739
1ec9e26d 1740 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
dd785e35
CW
1741 if (ret)
1742 goto err_unref;
62fdfeaf 1743
3eef8918
CW
1744 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1745 if (ret)
1746 goto err_unpin;
1747
93b0a4e0 1748 ringbuf->virtual_start =
f343c5f6 1749 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
93b0a4e0
OM
1750 ringbuf->size);
1751 if (ringbuf->virtual_start == NULL) {
8187a2b7 1752 ret = -EINVAL;
dd785e35 1753 goto err_unpin;
62fdfeaf
EA
1754 }
1755
93b0a4e0 1756 ringbuf->obj = obj;
e3efda49
CW
1757 return 0;
1758
1759err_unpin:
1760 i915_gem_object_ggtt_unpin(obj);
1761err_unref:
1762 drm_gem_object_unreference(&obj->base);
1763 return ret;
1764}
1765
1766static int intel_init_ring_buffer(struct drm_device *dev,
a4872ba6 1767 struct intel_engine_cs *ring)
e3efda49 1768{
8ee14975 1769 struct intel_ringbuffer *ringbuf = ring->buffer;
e3efda49
CW
1770 int ret;
1771
8ee14975
OM
1772 if (ringbuf == NULL) {
1773 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1774 if (!ringbuf)
1775 return -ENOMEM;
1776 ring->buffer = ringbuf;
1777 }
1778
e3efda49
CW
1779 ring->dev = dev;
1780 INIT_LIST_HEAD(&ring->active_list);
1781 INIT_LIST_HEAD(&ring->request_list);
cc9130be 1782 INIT_LIST_HEAD(&ring->execlist_queue);
93b0a4e0 1783 ringbuf->size = 32 * PAGE_SIZE;
0c7dd53b 1784 ringbuf->ring = ring;
ebc348b2 1785 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
e3efda49
CW
1786
1787 init_waitqueue_head(&ring->irq_queue);
1788
1789 if (I915_NEED_GFX_HWS(dev)) {
1790 ret = init_status_page(ring);
1791 if (ret)
8ee14975 1792 goto error;
e3efda49
CW
1793 } else {
1794 BUG_ON(ring->id != RCS);
1795 ret = init_phys_status_page(ring);
1796 if (ret)
8ee14975 1797 goto error;
e3efda49
CW
1798 }
1799
2919d291 1800 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
e3efda49
CW
1801 if (ret) {
1802 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
8ee14975 1803 goto error;
e3efda49 1804 }
62fdfeaf 1805
55249baa
CW
1806 /* Workaround an erratum on the i830 which causes a hang if
1807 * the TAIL pointer points to within the last 2 cachelines
1808 * of the buffer.
1809 */
93b0a4e0 1810 ringbuf->effective_size = ringbuf->size;
e3efda49 1811 if (IS_I830(dev) || IS_845G(dev))
93b0a4e0 1812 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
55249baa 1813
44e895a8
BV
1814 ret = i915_cmd_parser_init_ring(ring);
1815 if (ret)
8ee14975
OM
1816 goto error;
1817
1818 ret = ring->init(ring);
1819 if (ret)
1820 goto error;
1821
1822 return 0;
351e3db2 1823
8ee14975
OM
1824error:
1825 kfree(ringbuf);
1826 ring->buffer = NULL;
1827 return ret;
62fdfeaf
EA
1828}
1829
a4872ba6 1830void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
62fdfeaf 1831{
e3efda49 1832 struct drm_i915_private *dev_priv = to_i915(ring->dev);
93b0a4e0 1833 struct intel_ringbuffer *ringbuf = ring->buffer;
33626e6a 1834
93b0a4e0 1835 if (!intel_ring_initialized(ring))
62fdfeaf
EA
1836 return;
1837
e3efda49 1838 intel_stop_ring_buffer(ring);
de8f0a50 1839 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
33626e6a 1840
2919d291 1841 intel_destroy_ringbuffer_obj(ringbuf);
3d57e5bd
BW
1842 ring->preallocated_lazy_request = NULL;
1843 ring->outstanding_lazy_seqno = 0;
78501eac 1844
8d19215b
ZN
1845 if (ring->cleanup)
1846 ring->cleanup(ring);
1847
78501eac 1848 cleanup_status_page(ring);
44e895a8
BV
1849
1850 i915_cmd_parser_fini_ring(ring);
8ee14975 1851
93b0a4e0 1852 kfree(ringbuf);
8ee14975 1853 ring->buffer = NULL;
62fdfeaf
EA
1854}
1855
a4872ba6 1856static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
a71d8d94 1857{
93b0a4e0 1858 struct intel_ringbuffer *ringbuf = ring->buffer;
a71d8d94 1859 struct drm_i915_gem_request *request;
1cf0ba14 1860 u32 seqno = 0;
a71d8d94
CW
1861 int ret;
1862
93b0a4e0
OM
1863 if (ringbuf->last_retired_head != -1) {
1864 ringbuf->head = ringbuf->last_retired_head;
1865 ringbuf->last_retired_head = -1;
1f70999f 1866
82e104cc 1867 ringbuf->space = intel_ring_space(ringbuf);
93b0a4e0 1868 if (ringbuf->space >= n)
a71d8d94
CW
1869 return 0;
1870 }
1871
1872 list_for_each_entry(request, &ring->request_list, list) {
82e104cc
OM
1873 if (__intel_ring_space(request->tail, ringbuf->tail,
1874 ringbuf->size) >= n) {
a71d8d94
CW
1875 seqno = request->seqno;
1876 break;
1877 }
a71d8d94
CW
1878 }
1879
1880 if (seqno == 0)
1881 return -ENOSPC;
1882
1f70999f 1883 ret = i915_wait_seqno(ring, seqno);
a71d8d94
CW
1884 if (ret)
1885 return ret;
1886
1cf0ba14 1887 i915_gem_retire_requests_ring(ring);
93b0a4e0
OM
1888 ringbuf->head = ringbuf->last_retired_head;
1889 ringbuf->last_retired_head = -1;
a71d8d94 1890
82e104cc 1891 ringbuf->space = intel_ring_space(ringbuf);
a71d8d94
CW
1892 return 0;
1893}
1894
a4872ba6 1895static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
62fdfeaf 1896{
78501eac 1897 struct drm_device *dev = ring->dev;
cae5852d 1898 struct drm_i915_private *dev_priv = dev->dev_private;
93b0a4e0 1899 struct intel_ringbuffer *ringbuf = ring->buffer;
78501eac 1900 unsigned long end;
a71d8d94 1901 int ret;
c7dca47b 1902
a71d8d94
CW
1903 ret = intel_ring_wait_request(ring, n);
1904 if (ret != -ENOSPC)
1905 return ret;
1906
09246732
CW
1907 /* force the tail write in case we have been skipping them */
1908 __intel_ring_advance(ring);
1909
63ed2cb2
DV
1910 /* With GEM the hangcheck timer should kick us out of the loop,
1911 * leaving it early runs the risk of corrupting GEM state (due
1912 * to running on almost untested codepaths). But on resume
1913 * timers don't work yet, so prevent a complete hang in that
1914 * case by choosing an insanely large timeout. */
1915 end = jiffies + 60 * HZ;
e6bfaf85 1916
dcfe0506 1917 trace_i915_ring_wait_begin(ring);
8187a2b7 1918 do {
93b0a4e0 1919 ringbuf->head = I915_READ_HEAD(ring);
82e104cc 1920 ringbuf->space = intel_ring_space(ringbuf);
93b0a4e0 1921 if (ringbuf->space >= n) {
dcfe0506
CW
1922 ret = 0;
1923 break;
62fdfeaf
EA
1924 }
1925
fb19e2ac
DV
1926 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1927 dev->primary->master) {
62fdfeaf
EA
1928 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1929 if (master_priv->sarea_priv)
1930 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1931 }
d1b851fc 1932
e60a0b10 1933 msleep(1);
d6b2c790 1934
dcfe0506
CW
1935 if (dev_priv->mm.interruptible && signal_pending(current)) {
1936 ret = -ERESTARTSYS;
1937 break;
1938 }
1939
33196ded
DV
1940 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1941 dev_priv->mm.interruptible);
d6b2c790 1942 if (ret)
dcfe0506
CW
1943 break;
1944
1945 if (time_after(jiffies, end)) {
1946 ret = -EBUSY;
1947 break;
1948 }
1949 } while (1);
db53a302 1950 trace_i915_ring_wait_end(ring);
dcfe0506 1951 return ret;
8187a2b7 1952}
62fdfeaf 1953
a4872ba6 1954static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
3e960501
CW
1955{
1956 uint32_t __iomem *virt;
93b0a4e0
OM
1957 struct intel_ringbuffer *ringbuf = ring->buffer;
1958 int rem = ringbuf->size - ringbuf->tail;
3e960501 1959
93b0a4e0 1960 if (ringbuf->space < rem) {
3e960501
CW
1961 int ret = ring_wait_for_space(ring, rem);
1962 if (ret)
1963 return ret;
1964 }
1965
93b0a4e0 1966 virt = ringbuf->virtual_start + ringbuf->tail;
3e960501
CW
1967 rem /= 4;
1968 while (rem--)
1969 iowrite32(MI_NOOP, virt++);
1970
93b0a4e0 1971 ringbuf->tail = 0;
82e104cc 1972 ringbuf->space = intel_ring_space(ringbuf);
3e960501
CW
1973
1974 return 0;
1975}
1976
a4872ba6 1977int intel_ring_idle(struct intel_engine_cs *ring)
3e960501
CW
1978{
1979 u32 seqno;
1980 int ret;
1981
1982 /* We need to add any requests required to flush the objects and ring */
1823521d 1983 if (ring->outstanding_lazy_seqno) {
0025c077 1984 ret = i915_add_request(ring, NULL);
3e960501
CW
1985 if (ret)
1986 return ret;
1987 }
1988
1989 /* Wait upon the last request to be completed */
1990 if (list_empty(&ring->request_list))
1991 return 0;
1992
1993 seqno = list_entry(ring->request_list.prev,
1994 struct drm_i915_gem_request,
1995 list)->seqno;
1996
1997 return i915_wait_seqno(ring, seqno);
1998}
1999
9d773091 2000static int
a4872ba6 2001intel_ring_alloc_seqno(struct intel_engine_cs *ring)
9d773091 2002{
1823521d 2003 if (ring->outstanding_lazy_seqno)
9d773091
CW
2004 return 0;
2005
3c0e234c
CW
2006 if (ring->preallocated_lazy_request == NULL) {
2007 struct drm_i915_gem_request *request;
2008
2009 request = kmalloc(sizeof(*request), GFP_KERNEL);
2010 if (request == NULL)
2011 return -ENOMEM;
2012
2013 ring->preallocated_lazy_request = request;
2014 }
2015
1823521d 2016 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
9d773091
CW
2017}
2018
a4872ba6 2019static int __intel_ring_prepare(struct intel_engine_cs *ring,
304d695c 2020 int bytes)
cbcc80df 2021{
93b0a4e0 2022 struct intel_ringbuffer *ringbuf = ring->buffer;
cbcc80df
MK
2023 int ret;
2024
93b0a4e0 2025 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
cbcc80df
MK
2026 ret = intel_wrap_ring_buffer(ring);
2027 if (unlikely(ret))
2028 return ret;
2029 }
2030
93b0a4e0 2031 if (unlikely(ringbuf->space < bytes)) {
cbcc80df
MK
2032 ret = ring_wait_for_space(ring, bytes);
2033 if (unlikely(ret))
2034 return ret;
2035 }
2036
cbcc80df
MK
2037 return 0;
2038}
2039
a4872ba6 2040int intel_ring_begin(struct intel_engine_cs *ring,
e1f99ce6 2041 int num_dwords)
8187a2b7 2042{
4640c4ff 2043 struct drm_i915_private *dev_priv = ring->dev->dev_private;
e1f99ce6 2044 int ret;
78501eac 2045
33196ded
DV
2046 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2047 dev_priv->mm.interruptible);
de2b9985
DV
2048 if (ret)
2049 return ret;
21dd3734 2050
304d695c
CW
2051 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2052 if (ret)
2053 return ret;
2054
9d773091
CW
2055 /* Preallocate the olr before touching the ring */
2056 ret = intel_ring_alloc_seqno(ring);
2057 if (ret)
2058 return ret;
2059
ee1b1e5e 2060 ring->buffer->space -= num_dwords * sizeof(uint32_t);
304d695c 2061 return 0;
8187a2b7 2062}
78501eac 2063
753b1ad4 2064/* Align the ring tail to a cacheline boundary */
a4872ba6 2065int intel_ring_cacheline_align(struct intel_engine_cs *ring)
753b1ad4 2066{
ee1b1e5e 2067 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
753b1ad4
VS
2068 int ret;
2069
2070 if (num_dwords == 0)
2071 return 0;
2072
18393f63 2073 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
753b1ad4
VS
2074 ret = intel_ring_begin(ring, num_dwords);
2075 if (ret)
2076 return ret;
2077
2078 while (num_dwords--)
2079 intel_ring_emit(ring, MI_NOOP);
2080
2081 intel_ring_advance(ring);
2082
2083 return 0;
2084}
2085
a4872ba6 2086void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
498d2ac1 2087{
3b2cc8ab
OM
2088 struct drm_device *dev = ring->dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
498d2ac1 2090
1823521d 2091 BUG_ON(ring->outstanding_lazy_seqno);
498d2ac1 2092
3b2cc8ab 2093 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
f7e98ad4
MK
2094 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2095 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
3b2cc8ab 2096 if (HAS_VEBOX(dev))
5020150b 2097 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
e1f99ce6 2098 }
d97ed339 2099
f7e98ad4 2100 ring->set_seqno(ring, seqno);
92cab734 2101 ring->hangcheck.seqno = seqno;
8187a2b7 2102}
62fdfeaf 2103
a4872ba6 2104static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
297b0c5b 2105 u32 value)
881f47b6 2106{
4640c4ff 2107 struct drm_i915_private *dev_priv = ring->dev->dev_private;
881f47b6
XH
2108
2109 /* Every tail move must follow the sequence below */
12f55818
CW
2110
2111 /* Disable notification that the ring is IDLE. The GT
2112 * will then assume that it is busy and bring it out of rc6.
2113 */
0206e353 2114 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818
CW
2115 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2116
2117 /* Clear the context id. Here be magic! */
2118 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
0206e353 2119
12f55818 2120 /* Wait for the ring not to be idle, i.e. for it to wake up. */
0206e353 2121 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
12f55818
CW
2122 GEN6_BSD_SLEEP_INDICATOR) == 0,
2123 50))
2124 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
0206e353 2125
12f55818 2126 /* Now that the ring is fully powered up, update the tail */
0206e353 2127 I915_WRITE_TAIL(ring, value);
12f55818
CW
2128 POSTING_READ(RING_TAIL(ring->mmio_base));
2129
2130 /* Let the ring send IDLE messages to the GT again,
2131 * and so let it sleep to conserve power when idle.
2132 */
0206e353 2133 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
12f55818 2134 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
881f47b6
XH
2135}
2136
a4872ba6 2137static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
ea251324 2138 u32 invalidate, u32 flush)
881f47b6 2139{
71a77e07 2140 uint32_t cmd;
b72f3acb
CW
2141 int ret;
2142
b72f3acb
CW
2143 ret = intel_ring_begin(ring, 4);
2144 if (ret)
2145 return ret;
2146
71a77e07 2147 cmd = MI_FLUSH_DW;
075b3bba
BW
2148 if (INTEL_INFO(ring->dev)->gen >= 8)
2149 cmd += 1;
9a289771
JB
2150 /*
2151 * Bspec vol 1c.5 - video engine command streamer:
2152 * "If ENABLED, all TLBs will be invalidated once the flush
2153 * operation is complete. This bit is only valid when the
2154 * Post-Sync Operation field is a value of 1h or 3h."
2155 */
71a77e07 2156 if (invalidate & I915_GEM_GPU_DOMAINS)
9a289771
JB
2157 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2158 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
71a77e07 2159 intel_ring_emit(ring, cmd);
9a289771 2160 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
075b3bba
BW
2161 if (INTEL_INFO(ring->dev)->gen >= 8) {
2162 intel_ring_emit(ring, 0); /* upper addr */
2163 intel_ring_emit(ring, 0); /* value */
2164 } else {
2165 intel_ring_emit(ring, 0);
2166 intel_ring_emit(ring, MI_NOOP);
2167 }
b72f3acb
CW
2168 intel_ring_advance(ring);
2169 return 0;
881f47b6
XH
2170}
2171
1c7a0623 2172static int
a4872ba6 2173gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
9bcb144c 2174 u64 offset, u32 len,
1c7a0623
BW
2175 unsigned flags)
2176{
896ab1a5 2177 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
1c7a0623
BW
2178 int ret;
2179
2180 ret = intel_ring_begin(ring, 4);
2181 if (ret)
2182 return ret;
2183
2184 /* FIXME(BDW): Address space and security selectors. */
28cf5415 2185 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
9bcb144c
BW
2186 intel_ring_emit(ring, lower_32_bits(offset));
2187 intel_ring_emit(ring, upper_32_bits(offset));
1c7a0623
BW
2188 intel_ring_emit(ring, MI_NOOP);
2189 intel_ring_advance(ring);
2190
2191 return 0;
2192}
2193
d7d4eedd 2194static int
a4872ba6 2195hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
9bcb144c 2196 u64 offset, u32 len,
d7d4eedd
CW
2197 unsigned flags)
2198{
2199 int ret;
2200
2201 ret = intel_ring_begin(ring, 2);
2202 if (ret)
2203 return ret;
2204
2205 intel_ring_emit(ring,
2206 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
2207 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
2208 /* bit0-7 is the length on GEN6+ */
2209 intel_ring_emit(ring, offset);
2210 intel_ring_advance(ring);
2211
2212 return 0;
2213}
2214
881f47b6 2215static int
a4872ba6 2216gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
9bcb144c 2217 u64 offset, u32 len,
d7d4eedd 2218 unsigned flags)
881f47b6 2219{
0206e353 2220 int ret;
ab6f8e32 2221
0206e353
AJ
2222 ret = intel_ring_begin(ring, 2);
2223 if (ret)
2224 return ret;
e1f99ce6 2225
d7d4eedd
CW
2226 intel_ring_emit(ring,
2227 MI_BATCH_BUFFER_START |
2228 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
0206e353
AJ
2229 /* bit0-7 is the length on GEN6+ */
2230 intel_ring_emit(ring, offset);
2231 intel_ring_advance(ring);
ab6f8e32 2232
0206e353 2233 return 0;
881f47b6
XH
2234}
2235
549f7365
CW
2236/* Blitter support (SandyBridge+) */
2237
a4872ba6 2238static int gen6_ring_flush(struct intel_engine_cs *ring,
ea251324 2239 u32 invalidate, u32 flush)
8d19215b 2240{
fd3da6c9 2241 struct drm_device *dev = ring->dev;
71a77e07 2242 uint32_t cmd;
b72f3acb
CW
2243 int ret;
2244
6a233c78 2245 ret = intel_ring_begin(ring, 4);
b72f3acb
CW
2246 if (ret)
2247 return ret;
2248
71a77e07 2249 cmd = MI_FLUSH_DW;
075b3bba
BW
2250 if (INTEL_INFO(ring->dev)->gen >= 8)
2251 cmd += 1;
9a289771
JB
2252 /*
2253 * Bspec vol 1c.3 - blitter engine command streamer:
2254 * "If ENABLED, all TLBs will be invalidated once the flush
2255 * operation is complete. This bit is only valid when the
2256 * Post-Sync Operation field is a value of 1h or 3h."
2257 */
71a77e07 2258 if (invalidate & I915_GEM_DOMAIN_RENDER)
9a289771 2259 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
b3fcabb1 2260 MI_FLUSH_DW_OP_STOREDW;
71a77e07 2261 intel_ring_emit(ring, cmd);
9a289771 2262 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
075b3bba
BW
2263 if (INTEL_INFO(ring->dev)->gen >= 8) {
2264 intel_ring_emit(ring, 0); /* upper addr */
2265 intel_ring_emit(ring, 0); /* value */
2266 } else {
2267 intel_ring_emit(ring, 0);
2268 intel_ring_emit(ring, MI_NOOP);
2269 }
b72f3acb 2270 intel_ring_advance(ring);
fd3da6c9 2271
9688ecad 2272 if (IS_GEN7(dev) && !invalidate && flush)
fd3da6c9
RV
2273 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2274
b72f3acb 2275 return 0;
8d19215b
ZN
2276}
2277
5c1143bb
XH
2278int intel_init_render_ring_buffer(struct drm_device *dev)
2279{
4640c4ff 2280 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2281 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
3e78998a
BW
2282 struct drm_i915_gem_object *obj;
2283 int ret;
5c1143bb 2284
59465b5f
DV
2285 ring->name = "render ring";
2286 ring->id = RCS;
2287 ring->mmio_base = RENDER_RING_BASE;
2288
707d9cf9 2289 if (INTEL_INFO(dev)->gen >= 8) {
3e78998a
BW
2290 if (i915_semaphore_is_enabled(dev)) {
2291 obj = i915_gem_alloc_object(dev, 4096);
2292 if (obj == NULL) {
2293 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2294 i915.semaphores = 0;
2295 } else {
2296 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2297 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2298 if (ret != 0) {
2299 drm_gem_object_unreference(&obj->base);
2300 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2301 i915.semaphores = 0;
2302 } else
2303 dev_priv->semaphore_obj = obj;
2304 }
2305 }
00e1e623
VS
2306 if (IS_CHERRYVIEW(dev))
2307 ring->init_context = chv_init_workarounds;
2308 else
2309 ring->init_context = bdw_init_workarounds;
707d9cf9
BW
2310 ring->add_request = gen6_add_request;
2311 ring->flush = gen8_render_ring_flush;
2312 ring->irq_get = gen8_ring_get_irq;
2313 ring->irq_put = gen8_ring_put_irq;
2314 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2315 ring->get_seqno = gen6_ring_get_seqno;
2316 ring->set_seqno = ring_set_seqno;
2317 if (i915_semaphore_is_enabled(dev)) {
3e78998a 2318 WARN_ON(!dev_priv->semaphore_obj);
5ee426ca 2319 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2320 ring->semaphore.signal = gen8_rcs_signal;
2321 GEN8_RING_SEMAPHORE_INIT;
707d9cf9
BW
2322 }
2323 } else if (INTEL_INFO(dev)->gen >= 6) {
1ec14ad3 2324 ring->add_request = gen6_add_request;
4772eaeb 2325 ring->flush = gen7_render_ring_flush;
6c6cf5aa 2326 if (INTEL_INFO(dev)->gen == 6)
b3111509 2327 ring->flush = gen6_render_ring_flush;
707d9cf9
BW
2328 ring->irq_get = gen6_ring_get_irq;
2329 ring->irq_put = gen6_ring_put_irq;
cc609d5d 2330 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
4cd53c0c 2331 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2332 ring->set_seqno = ring_set_seqno;
707d9cf9
BW
2333 if (i915_semaphore_is_enabled(dev)) {
2334 ring->semaphore.sync_to = gen6_ring_sync;
2335 ring->semaphore.signal = gen6_signal;
2336 /*
2337 * The current semaphore is only applied on pre-gen8
2338 * platform. And there is no VCS2 ring on the pre-gen8
2339 * platform. So the semaphore between RCS and VCS2 is
2340 * initialized as INVALID. Gen8 will initialize the
2341 * sema between VCS2 and RCS later.
2342 */
2343 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2344 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2345 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2346 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2347 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2348 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2349 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2350 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2351 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2352 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2353 }
c6df541c
CW
2354 } else if (IS_GEN5(dev)) {
2355 ring->add_request = pc_render_add_request;
46f0f8d1 2356 ring->flush = gen4_render_ring_flush;
c6df541c 2357 ring->get_seqno = pc_render_get_seqno;
b70ec5bf 2358 ring->set_seqno = pc_render_set_seqno;
e48d8634
DV
2359 ring->irq_get = gen5_ring_get_irq;
2360 ring->irq_put = gen5_ring_put_irq;
cc609d5d
BW
2361 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2362 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
59465b5f 2363 } else {
8620a3a9 2364 ring->add_request = i9xx_add_request;
46f0f8d1
CW
2365 if (INTEL_INFO(dev)->gen < 4)
2366 ring->flush = gen2_render_ring_flush;
2367 else
2368 ring->flush = gen4_render_ring_flush;
59465b5f 2369 ring->get_seqno = ring_get_seqno;
b70ec5bf 2370 ring->set_seqno = ring_set_seqno;
c2798b19
CW
2371 if (IS_GEN2(dev)) {
2372 ring->irq_get = i8xx_ring_get_irq;
2373 ring->irq_put = i8xx_ring_put_irq;
2374 } else {
2375 ring->irq_get = i9xx_ring_get_irq;
2376 ring->irq_put = i9xx_ring_put_irq;
2377 }
e3670319 2378 ring->irq_enable_mask = I915_USER_INTERRUPT;
1ec14ad3 2379 }
59465b5f 2380 ring->write_tail = ring_write_tail;
707d9cf9 2381
d7d4eedd
CW
2382 if (IS_HASWELL(dev))
2383 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1c7a0623
BW
2384 else if (IS_GEN8(dev))
2385 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
d7d4eedd 2386 else if (INTEL_INFO(dev)->gen >= 6)
fb3256da
DV
2387 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2388 else if (INTEL_INFO(dev)->gen >= 4)
2389 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2390 else if (IS_I830(dev) || IS_845G(dev))
2391 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2392 else
2393 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
2394 ring->init = init_render_ring;
2395 ring->cleanup = render_ring_cleanup;
2396
b45305fc
DV
2397 /* Workaround batchbuffer to combat CS tlb bug. */
2398 if (HAS_BROKEN_CS_TLB(dev)) {
c4d69da1 2399 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
b45305fc
DV
2400 if (obj == NULL) {
2401 DRM_ERROR("Failed to allocate batch bo\n");
2402 return -ENOMEM;
2403 }
2404
be1fa129 2405 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
b45305fc
DV
2406 if (ret != 0) {
2407 drm_gem_object_unreference(&obj->base);
2408 DRM_ERROR("Failed to ping batch bo\n");
2409 return ret;
2410 }
2411
0d1aacac
CW
2412 ring->scratch.obj = obj;
2413 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
b45305fc
DV
2414 }
2415
1ec14ad3 2416 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
2417}
2418
e8616b6c
CW
2419int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2420{
4640c4ff 2421 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2422 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
8ee14975 2423 struct intel_ringbuffer *ringbuf = ring->buffer;
6b8294a4 2424 int ret;
e8616b6c 2425
8ee14975
OM
2426 if (ringbuf == NULL) {
2427 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2428 if (!ringbuf)
2429 return -ENOMEM;
2430 ring->buffer = ringbuf;
2431 }
2432
59465b5f
DV
2433 ring->name = "render ring";
2434 ring->id = RCS;
2435 ring->mmio_base = RENDER_RING_BASE;
2436
e8616b6c 2437 if (INTEL_INFO(dev)->gen >= 6) {
b4178f8a 2438 /* non-kms not supported on gen6+ */
8ee14975
OM
2439 ret = -ENODEV;
2440 goto err_ringbuf;
e8616b6c 2441 }
28f0cbf7
DV
2442
2443 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2444 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2445 * the special gen5 functions. */
2446 ring->add_request = i9xx_add_request;
46f0f8d1
CW
2447 if (INTEL_INFO(dev)->gen < 4)
2448 ring->flush = gen2_render_ring_flush;
2449 else
2450 ring->flush = gen4_render_ring_flush;
28f0cbf7 2451 ring->get_seqno = ring_get_seqno;
b70ec5bf 2452 ring->set_seqno = ring_set_seqno;
c2798b19
CW
2453 if (IS_GEN2(dev)) {
2454 ring->irq_get = i8xx_ring_get_irq;
2455 ring->irq_put = i8xx_ring_put_irq;
2456 } else {
2457 ring->irq_get = i9xx_ring_get_irq;
2458 ring->irq_put = i9xx_ring_put_irq;
2459 }
28f0cbf7 2460 ring->irq_enable_mask = I915_USER_INTERRUPT;
59465b5f 2461 ring->write_tail = ring_write_tail;
fb3256da
DV
2462 if (INTEL_INFO(dev)->gen >= 4)
2463 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2464 else if (IS_I830(dev) || IS_845G(dev))
2465 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2466 else
2467 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
59465b5f
DV
2468 ring->init = init_render_ring;
2469 ring->cleanup = render_ring_cleanup;
e8616b6c
CW
2470
2471 ring->dev = dev;
2472 INIT_LIST_HEAD(&ring->active_list);
2473 INIT_LIST_HEAD(&ring->request_list);
e8616b6c 2474
93b0a4e0
OM
2475 ringbuf->size = size;
2476 ringbuf->effective_size = ringbuf->size;
17f10fdc 2477 if (IS_I830(ring->dev) || IS_845G(ring->dev))
93b0a4e0 2478 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
e8616b6c 2479
93b0a4e0
OM
2480 ringbuf->virtual_start = ioremap_wc(start, size);
2481 if (ringbuf->virtual_start == NULL) {
e8616b6c
CW
2482 DRM_ERROR("can not ioremap virtual address for"
2483 " ring buffer\n");
8ee14975
OM
2484 ret = -ENOMEM;
2485 goto err_ringbuf;
e8616b6c
CW
2486 }
2487
6b8294a4 2488 if (!I915_NEED_GFX_HWS(dev)) {
035dc1e0 2489 ret = init_phys_status_page(ring);
6b8294a4 2490 if (ret)
8ee14975 2491 goto err_vstart;
6b8294a4
CW
2492 }
2493
e8616b6c 2494 return 0;
8ee14975
OM
2495
2496err_vstart:
93b0a4e0 2497 iounmap(ringbuf->virtual_start);
8ee14975
OM
2498err_ringbuf:
2499 kfree(ringbuf);
2500 ring->buffer = NULL;
2501 return ret;
e8616b6c
CW
2502}
2503
5c1143bb
XH
2504int intel_init_bsd_ring_buffer(struct drm_device *dev)
2505{
4640c4ff 2506 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2507 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
5c1143bb 2508
58fa3835
DV
2509 ring->name = "bsd ring";
2510 ring->id = VCS;
2511
0fd2c201 2512 ring->write_tail = ring_write_tail;
780f18c8 2513 if (INTEL_INFO(dev)->gen >= 6) {
58fa3835 2514 ring->mmio_base = GEN6_BSD_RING_BASE;
0fd2c201
DV
2515 /* gen6 bsd needs a special wa for tail updates */
2516 if (IS_GEN6(dev))
2517 ring->write_tail = gen6_bsd_ring_write_tail;
ea251324 2518 ring->flush = gen6_bsd_ring_flush;
58fa3835
DV
2519 ring->add_request = gen6_add_request;
2520 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2521 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2522 if (INTEL_INFO(dev)->gen >= 8) {
2523 ring->irq_enable_mask =
2524 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2525 ring->irq_get = gen8_ring_get_irq;
2526 ring->irq_put = gen8_ring_put_irq;
1c7a0623
BW
2527 ring->dispatch_execbuffer =
2528 gen8_ring_dispatch_execbuffer;
707d9cf9 2529 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2530 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2531 ring->semaphore.signal = gen8_xcs_signal;
2532 GEN8_RING_SEMAPHORE_INIT;
707d9cf9 2533 }
abd58f01
BW
2534 } else {
2535 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2536 ring->irq_get = gen6_ring_get_irq;
2537 ring->irq_put = gen6_ring_put_irq;
1c7a0623
BW
2538 ring->dispatch_execbuffer =
2539 gen6_ring_dispatch_execbuffer;
707d9cf9
BW
2540 if (i915_semaphore_is_enabled(dev)) {
2541 ring->semaphore.sync_to = gen6_ring_sync;
2542 ring->semaphore.signal = gen6_signal;
2543 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2544 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2545 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2546 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2547 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2548 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2549 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2550 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2551 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2552 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2553 }
abd58f01 2554 }
58fa3835
DV
2555 } else {
2556 ring->mmio_base = BSD_RING_BASE;
58fa3835 2557 ring->flush = bsd_ring_flush;
8620a3a9 2558 ring->add_request = i9xx_add_request;
58fa3835 2559 ring->get_seqno = ring_get_seqno;
b70ec5bf 2560 ring->set_seqno = ring_set_seqno;
e48d8634 2561 if (IS_GEN5(dev)) {
cc609d5d 2562 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
e48d8634
DV
2563 ring->irq_get = gen5_ring_get_irq;
2564 ring->irq_put = gen5_ring_put_irq;
2565 } else {
e3670319 2566 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
e48d8634
DV
2567 ring->irq_get = i9xx_ring_get_irq;
2568 ring->irq_put = i9xx_ring_put_irq;
2569 }
fb3256da 2570 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
58fa3835
DV
2571 }
2572 ring->init = init_ring_common;
2573
1ec14ad3 2574 return intel_init_ring_buffer(dev, ring);
5c1143bb 2575}
549f7365 2576
845f74a7
ZY
2577/**
2578 * Initialize the second BSD ring for Broadwell GT3.
2579 * It is noted that this only exists on Broadwell GT3.
2580 */
2581int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2584 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
845f74a7
ZY
2585
2586 if ((INTEL_INFO(dev)->gen != 8)) {
2587 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2588 return -EINVAL;
2589 }
2590
f7b64236 2591 ring->name = "bsd2 ring";
845f74a7
ZY
2592 ring->id = VCS2;
2593
2594 ring->write_tail = ring_write_tail;
2595 ring->mmio_base = GEN8_BSD2_RING_BASE;
2596 ring->flush = gen6_bsd_ring_flush;
2597 ring->add_request = gen6_add_request;
2598 ring->get_seqno = gen6_ring_get_seqno;
2599 ring->set_seqno = ring_set_seqno;
2600 ring->irq_enable_mask =
2601 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2602 ring->irq_get = gen8_ring_get_irq;
2603 ring->irq_put = gen8_ring_put_irq;
2604 ring->dispatch_execbuffer =
2605 gen8_ring_dispatch_execbuffer;
3e78998a 2606 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2607 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2608 ring->semaphore.signal = gen8_xcs_signal;
2609 GEN8_RING_SEMAPHORE_INIT;
2610 }
845f74a7
ZY
2611 ring->init = init_ring_common;
2612
2613 return intel_init_ring_buffer(dev, ring);
2614}
2615
549f7365
CW
2616int intel_init_blt_ring_buffer(struct drm_device *dev)
2617{
4640c4ff 2618 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2619 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
549f7365 2620
3535d9dd
DV
2621 ring->name = "blitter ring";
2622 ring->id = BCS;
2623
2624 ring->mmio_base = BLT_RING_BASE;
2625 ring->write_tail = ring_write_tail;
ea251324 2626 ring->flush = gen6_ring_flush;
3535d9dd
DV
2627 ring->add_request = gen6_add_request;
2628 ring->get_seqno = gen6_ring_get_seqno;
b70ec5bf 2629 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2630 if (INTEL_INFO(dev)->gen >= 8) {
2631 ring->irq_enable_mask =
2632 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2633 ring->irq_get = gen8_ring_get_irq;
2634 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2635 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
707d9cf9 2636 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2637 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2638 ring->semaphore.signal = gen8_xcs_signal;
2639 GEN8_RING_SEMAPHORE_INIT;
707d9cf9 2640 }
abd58f01
BW
2641 } else {
2642 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2643 ring->irq_get = gen6_ring_get_irq;
2644 ring->irq_put = gen6_ring_put_irq;
1c7a0623 2645 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
707d9cf9
BW
2646 if (i915_semaphore_is_enabled(dev)) {
2647 ring->semaphore.signal = gen6_signal;
2648 ring->semaphore.sync_to = gen6_ring_sync;
2649 /*
2650 * The current semaphore is only applied on pre-gen8
2651 * platform. And there is no VCS2 ring on the pre-gen8
2652 * platform. So the semaphore between BCS and VCS2 is
2653 * initialized as INVALID. Gen8 will initialize the
2654 * sema between BCS and VCS2 later.
2655 */
2656 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2657 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2658 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2659 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2660 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2661 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2662 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2663 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2664 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2665 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2666 }
abd58f01 2667 }
3535d9dd 2668 ring->init = init_ring_common;
549f7365 2669
1ec14ad3 2670 return intel_init_ring_buffer(dev, ring);
549f7365 2671}
a7b9761d 2672
9a8a2213
BW
2673int intel_init_vebox_ring_buffer(struct drm_device *dev)
2674{
4640c4ff 2675 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2676 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
9a8a2213
BW
2677
2678 ring->name = "video enhancement ring";
2679 ring->id = VECS;
2680
2681 ring->mmio_base = VEBOX_RING_BASE;
2682 ring->write_tail = ring_write_tail;
2683 ring->flush = gen6_ring_flush;
2684 ring->add_request = gen6_add_request;
2685 ring->get_seqno = gen6_ring_get_seqno;
2686 ring->set_seqno = ring_set_seqno;
abd58f01
BW
2687
2688 if (INTEL_INFO(dev)->gen >= 8) {
2689 ring->irq_enable_mask =
40c499f9 2690 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
abd58f01
BW
2691 ring->irq_get = gen8_ring_get_irq;
2692 ring->irq_put = gen8_ring_put_irq;
1c7a0623 2693 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
707d9cf9 2694 if (i915_semaphore_is_enabled(dev)) {
5ee426ca 2695 ring->semaphore.sync_to = gen8_ring_sync;
3e78998a
BW
2696 ring->semaphore.signal = gen8_xcs_signal;
2697 GEN8_RING_SEMAPHORE_INIT;
707d9cf9 2698 }
abd58f01
BW
2699 } else {
2700 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2701 ring->irq_get = hsw_vebox_get_irq;
2702 ring->irq_put = hsw_vebox_put_irq;
1c7a0623 2703 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
707d9cf9
BW
2704 if (i915_semaphore_is_enabled(dev)) {
2705 ring->semaphore.sync_to = gen6_ring_sync;
2706 ring->semaphore.signal = gen6_signal;
2707 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2708 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2709 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2710 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2711 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2712 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2713 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2714 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2715 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2716 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2717 }
abd58f01 2718 }
9a8a2213
BW
2719 ring->init = init_ring_common;
2720
2721 return intel_init_ring_buffer(dev, ring);
2722}
2723
a7b9761d 2724int
a4872ba6 2725intel_ring_flush_all_caches(struct intel_engine_cs *ring)
a7b9761d
CW
2726{
2727 int ret;
2728
2729 if (!ring->gpu_caches_dirty)
2730 return 0;
2731
2732 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2733 if (ret)
2734 return ret;
2735
2736 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2737
2738 ring->gpu_caches_dirty = false;
2739 return 0;
2740}
2741
2742int
a4872ba6 2743intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
a7b9761d
CW
2744{
2745 uint32_t flush_domains;
2746 int ret;
2747
2748 flush_domains = 0;
2749 if (ring->gpu_caches_dirty)
2750 flush_domains = I915_GEM_GPU_DOMAINS;
2751
2752 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2753 if (ret)
2754 return ret;
2755
2756 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2757
2758 ring->gpu_caches_dirty = false;
2759 return 0;
2760}
e3efda49
CW
2761
2762void
a4872ba6 2763intel_stop_ring_buffer(struct intel_engine_cs *ring)
e3efda49
CW
2764{
2765 int ret;
2766
2767 if (!intel_ring_initialized(ring))
2768 return;
2769
2770 ret = intel_ring_idle(ring);
2771 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2772 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2773 ring->name, ret);
2774
2775 stop_ring(ring);
2776}
This page took 0.50343 seconds and 5 git commands to generate.