drm/i915: Initialize RCS ring status page address in intel_render_ring_init_dri
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
62fdfeaf 32#include "i915_drv.h"
8187a2b7 33#include "i915_drm.h"
62fdfeaf 34#include "i915_trace.h"
881f47b6 35#include "intel_drv.h"
62fdfeaf 36
c7dca47b
CW
37static inline int ring_space(struct intel_ring_buffer *ring)
38{
39 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
40 if (space < 0)
41 space += ring->size;
42 return space;
43}
44
6f392d54
CW
45static u32 i915_gem_get_seqno(struct drm_device *dev)
46{
47 drm_i915_private_t *dev_priv = dev->dev_private;
48 u32 seqno;
49
50 seqno = dev_priv->next_seqno;
51
52 /* reserve 0 for non-seqno */
53 if (++dev_priv->next_seqno == 0)
54 dev_priv->next_seqno = 1;
55
56 return seqno;
57}
58
b72f3acb 59static int
78501eac 60render_ring_flush(struct intel_ring_buffer *ring,
ab6f8e32
CW
61 u32 invalidate_domains,
62 u32 flush_domains)
62fdfeaf 63{
78501eac 64 struct drm_device *dev = ring->dev;
6f392d54 65 u32 cmd;
b72f3acb 66 int ret;
6f392d54 67
36d527de
CW
68 /*
69 * read/write caches:
70 *
71 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
72 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
73 * also flushed at 2d versus 3d pipeline switches.
74 *
75 * read-only caches:
76 *
77 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
78 * MI_READ_FLUSH is set, and is always flushed on 965.
79 *
80 * I915_GEM_DOMAIN_COMMAND may not exist?
81 *
82 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
83 * invalidated when MI_EXE_FLUSH is set.
84 *
85 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
86 * invalidated with every MI_FLUSH.
87 *
88 * TLBs:
89 *
90 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
91 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
92 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
93 * are flushed at any MI_FLUSH.
94 */
95
96 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
97 if ((invalidate_domains|flush_domains) &
98 I915_GEM_DOMAIN_RENDER)
99 cmd &= ~MI_NO_WRITE_FLUSH;
100 if (INTEL_INFO(dev)->gen < 4) {
62fdfeaf 101 /*
36d527de
CW
102 * On the 965, the sampler cache always gets flushed
103 * and this bit is reserved.
62fdfeaf 104 */
36d527de
CW
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107 }
108 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
109 cmd |= MI_EXE_FLUSH;
62fdfeaf 110
36d527de
CW
111 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
112 (IS_G4X(dev) || IS_GEN5(dev)))
113 cmd |= MI_INVALIDATE_ISP;
70eac33e 114
36d527de
CW
115 ret = intel_ring_begin(ring, 2);
116 if (ret)
117 return ret;
b72f3acb 118
36d527de
CW
119 intel_ring_emit(ring, cmd);
120 intel_ring_emit(ring, MI_NOOP);
121 intel_ring_advance(ring);
b72f3acb
CW
122
123 return 0;
8187a2b7
ZN
124}
125
78501eac 126static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 127 u32 value)
d46eefa2 128{
78501eac 129 drm_i915_private_t *dev_priv = ring->dev->dev_private;
297b0c5b 130 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
131}
132
78501eac 133u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 134{
78501eac
CW
135 drm_i915_private_t *dev_priv = ring->dev->dev_private;
136 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
3d281d8c 137 RING_ACTHD(ring->mmio_base) : ACTHD;
8187a2b7
ZN
138
139 return I915_READ(acthd_reg);
140}
141
78501eac 142static int init_ring_common(struct intel_ring_buffer *ring)
8187a2b7 143{
78501eac 144 drm_i915_private_t *dev_priv = ring->dev->dev_private;
05394f39 145 struct drm_i915_gem_object *obj = ring->obj;
8187a2b7 146 u32 head;
8187a2b7
ZN
147
148 /* Stop the ring if it's running. */
7f2ab699 149 I915_WRITE_CTL(ring, 0);
570ef608 150 I915_WRITE_HEAD(ring, 0);
78501eac 151 ring->write_tail(ring, 0);
8187a2b7
ZN
152
153 /* Initialize the ring. */
05394f39 154 I915_WRITE_START(ring, obj->gtt_offset);
570ef608 155 head = I915_READ_HEAD(ring) & HEAD_ADDR;
8187a2b7
ZN
156
157 /* G45 ring initialization fails to reset head to zero */
158 if (head != 0) {
6fd0d56e
CW
159 DRM_DEBUG_KMS("%s head not reset to zero "
160 "ctl %08x head %08x tail %08x start %08x\n",
161 ring->name,
162 I915_READ_CTL(ring),
163 I915_READ_HEAD(ring),
164 I915_READ_TAIL(ring),
165 I915_READ_START(ring));
8187a2b7 166
570ef608 167 I915_WRITE_HEAD(ring, 0);
8187a2b7 168
6fd0d56e
CW
169 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
170 DRM_ERROR("failed to set %s head to zero "
171 "ctl %08x head %08x tail %08x start %08x\n",
172 ring->name,
173 I915_READ_CTL(ring),
174 I915_READ_HEAD(ring),
175 I915_READ_TAIL(ring),
176 I915_READ_START(ring));
177 }
8187a2b7
ZN
178 }
179
7f2ab699 180 I915_WRITE_CTL(ring,
ae69b42a 181 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
6aa56062 182 | RING_REPORT_64K | RING_VALID);
8187a2b7 183
8187a2b7 184 /* If the head is still not zero, the ring is dead */
176f28eb 185 if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
05394f39 186 I915_READ_START(ring) != obj->gtt_offset ||
176f28eb 187 (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
e74cfed5
CW
188 DRM_ERROR("%s initialization failed "
189 "ctl %08x head %08x tail %08x start %08x\n",
190 ring->name,
191 I915_READ_CTL(ring),
192 I915_READ_HEAD(ring),
193 I915_READ_TAIL(ring),
194 I915_READ_START(ring));
195 return -EIO;
8187a2b7
ZN
196 }
197
78501eac
CW
198 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
199 i915_kernel_lost_context(ring->dev);
8187a2b7 200 else {
c7dca47b 201 ring->head = I915_READ_HEAD(ring);
870e86dd 202 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
c7dca47b 203 ring->space = ring_space(ring);
8187a2b7 204 }
1ec14ad3 205
8187a2b7
ZN
206 return 0;
207}
208
c6df541c
CW
209/*
210 * 965+ support PIPE_CONTROL commands, which provide finer grained control
211 * over cache flushing.
212 */
213struct pipe_control {
214 struct drm_i915_gem_object *obj;
215 volatile u32 *cpu_page;
216 u32 gtt_offset;
217};
218
219static int
220init_pipe_control(struct intel_ring_buffer *ring)
221{
222 struct pipe_control *pc;
223 struct drm_i915_gem_object *obj;
224 int ret;
225
226 if (ring->private)
227 return 0;
228
229 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
230 if (!pc)
231 return -ENOMEM;
232
233 obj = i915_gem_alloc_object(ring->dev, 4096);
234 if (obj == NULL) {
235 DRM_ERROR("Failed to allocate seqno page\n");
236 ret = -ENOMEM;
237 goto err;
238 }
93dfb40c 239 obj->cache_level = I915_CACHE_LLC;
c6df541c
CW
240
241 ret = i915_gem_object_pin(obj, 4096, true);
242 if (ret)
243 goto err_unref;
244
245 pc->gtt_offset = obj->gtt_offset;
246 pc->cpu_page = kmap(obj->pages[0]);
247 if (pc->cpu_page == NULL)
248 goto err_unpin;
249
250 pc->obj = obj;
251 ring->private = pc;
252 return 0;
253
254err_unpin:
255 i915_gem_object_unpin(obj);
256err_unref:
257 drm_gem_object_unreference(&obj->base);
258err:
259 kfree(pc);
260 return ret;
261}
262
263static void
264cleanup_pipe_control(struct intel_ring_buffer *ring)
265{
266 struct pipe_control *pc = ring->private;
267 struct drm_i915_gem_object *obj;
268
269 if (!ring->private)
270 return;
271
272 obj = pc->obj;
273 kunmap(obj->pages[0]);
274 i915_gem_object_unpin(obj);
275 drm_gem_object_unreference(&obj->base);
276
277 kfree(pc);
278 ring->private = NULL;
279}
280
78501eac 281static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 282{
78501eac 283 struct drm_device *dev = ring->dev;
1ec14ad3 284 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 285 int ret = init_ring_common(ring);
a69ffdbf 286
a6c45cf0 287 if (INTEL_INFO(dev)->gen > 3) {
78501eac 288 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
65d3eb1e 289 if (IS_GEN6(dev) || IS_GEN7(dev))
a69ffdbf
ZW
290 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
291 I915_WRITE(MI_MODE, mode);
8187a2b7 292 }
78501eac 293
c6df541c
CW
294 if (INTEL_INFO(dev)->gen >= 6) {
295 } else if (IS_GEN5(dev)) {
296 ret = init_pipe_control(ring);
297 if (ret)
298 return ret;
299 }
300
8187a2b7
ZN
301 return ret;
302}
303
c6df541c
CW
304static void render_ring_cleanup(struct intel_ring_buffer *ring)
305{
306 if (!ring->private)
307 return;
308
309 cleanup_pipe_control(ring);
310}
311
1ec14ad3
CW
312static void
313update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
314{
315 struct drm_device *dev = ring->dev;
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 int id;
318
319 /*
320 * cs -> 1 = vcs, 0 = bcs
321 * vcs -> 1 = bcs, 0 = cs,
322 * bcs -> 1 = cs, 0 = vcs.
323 */
324 id = ring - dev_priv->ring;
325 id += 2 - i;
326 id %= 3;
327
328 intel_ring_emit(ring,
329 MI_SEMAPHORE_MBOX |
330 MI_SEMAPHORE_REGISTER |
331 MI_SEMAPHORE_UPDATE);
332 intel_ring_emit(ring, seqno);
333 intel_ring_emit(ring,
334 RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
335}
336
337static int
338gen6_add_request(struct intel_ring_buffer *ring,
339 u32 *result)
340{
341 u32 seqno;
342 int ret;
343
344 ret = intel_ring_begin(ring, 10);
345 if (ret)
346 return ret;
347
348 seqno = i915_gem_get_seqno(ring->dev);
349 update_semaphore(ring, 0, seqno);
350 update_semaphore(ring, 1, seqno);
351
352 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
353 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
354 intel_ring_emit(ring, seqno);
355 intel_ring_emit(ring, MI_USER_INTERRUPT);
356 intel_ring_advance(ring);
357
358 *result = seqno;
359 return 0;
360}
361
362int
363intel_ring_sync(struct intel_ring_buffer *ring,
364 struct intel_ring_buffer *to,
365 u32 seqno)
366{
367 int ret;
368
369 ret = intel_ring_begin(ring, 4);
370 if (ret)
371 return ret;
372
373 intel_ring_emit(ring,
374 MI_SEMAPHORE_MBOX |
375 MI_SEMAPHORE_REGISTER |
376 intel_ring_sync_index(ring, to) << 17 |
377 MI_SEMAPHORE_COMPARE);
378 intel_ring_emit(ring, seqno);
379 intel_ring_emit(ring, 0);
380 intel_ring_emit(ring, MI_NOOP);
381 intel_ring_advance(ring);
382
383 return 0;
384}
385
c6df541c
CW
386#define PIPE_CONTROL_FLUSH(ring__, addr__) \
387do { \
388 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
389 PIPE_CONTROL_DEPTH_STALL | 2); \
390 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
391 intel_ring_emit(ring__, 0); \
392 intel_ring_emit(ring__, 0); \
393} while (0)
394
395static int
396pc_render_add_request(struct intel_ring_buffer *ring,
397 u32 *result)
398{
399 struct drm_device *dev = ring->dev;
400 u32 seqno = i915_gem_get_seqno(dev);
401 struct pipe_control *pc = ring->private;
402 u32 scratch_addr = pc->gtt_offset + 128;
403 int ret;
404
405 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
406 * incoherent with writes to memory, i.e. completely fubar,
407 * so we need to use PIPE_NOTIFY instead.
408 *
409 * However, we also need to workaround the qword write
410 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
411 * memory before requesting an interrupt.
412 */
413 ret = intel_ring_begin(ring, 32);
414 if (ret)
415 return ret;
416
417 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
418 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
419 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
420 intel_ring_emit(ring, seqno);
421 intel_ring_emit(ring, 0);
422 PIPE_CONTROL_FLUSH(ring, scratch_addr);
423 scratch_addr += 128; /* write to separate cachelines */
424 PIPE_CONTROL_FLUSH(ring, scratch_addr);
425 scratch_addr += 128;
426 PIPE_CONTROL_FLUSH(ring, scratch_addr);
427 scratch_addr += 128;
428 PIPE_CONTROL_FLUSH(ring, scratch_addr);
429 scratch_addr += 128;
430 PIPE_CONTROL_FLUSH(ring, scratch_addr);
431 scratch_addr += 128;
432 PIPE_CONTROL_FLUSH(ring, scratch_addr);
433 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
434 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
435 PIPE_CONTROL_NOTIFY);
436 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
437 intel_ring_emit(ring, seqno);
438 intel_ring_emit(ring, 0);
439 intel_ring_advance(ring);
440
441 *result = seqno;
442 return 0;
443}
444
1ec14ad3
CW
445static int
446render_ring_add_request(struct intel_ring_buffer *ring,
447 u32 *result)
448{
449 struct drm_device *dev = ring->dev;
450 u32 seqno = i915_gem_get_seqno(dev);
451 int ret;
3cce469c 452
1ec14ad3
CW
453 ret = intel_ring_begin(ring, 4);
454 if (ret)
455 return ret;
3cce469c 456
1ec14ad3
CW
457 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
458 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
459 intel_ring_emit(ring, seqno);
460 intel_ring_emit(ring, MI_USER_INTERRUPT);
3cce469c 461 intel_ring_advance(ring);
1ec14ad3 462
3cce469c
CW
463 *result = seqno;
464 return 0;
62fdfeaf
EA
465}
466
8187a2b7 467static u32
1ec14ad3 468ring_get_seqno(struct intel_ring_buffer *ring)
8187a2b7 469{
1ec14ad3
CW
470 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
471}
472
c6df541c
CW
473static u32
474pc_render_get_seqno(struct intel_ring_buffer *ring)
475{
476 struct pipe_control *pc = ring->private;
477 return pc->cpu_page[0];
478}
479
0f46832f
CW
480static void
481ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
482{
483 dev_priv->gt_irq_mask &= ~mask;
484 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
485 POSTING_READ(GTIMR);
486}
487
488static void
489ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
490{
491 dev_priv->gt_irq_mask |= mask;
492 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
493 POSTING_READ(GTIMR);
494}
495
496static void
497i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
498{
499 dev_priv->irq_mask &= ~mask;
500 I915_WRITE(IMR, dev_priv->irq_mask);
501 POSTING_READ(IMR);
502}
503
504static void
505i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
506{
507 dev_priv->irq_mask |= mask;
508 I915_WRITE(IMR, dev_priv->irq_mask);
509 POSTING_READ(IMR);
510}
511
b13c2b96 512static bool
1ec14ad3 513render_ring_get_irq(struct intel_ring_buffer *ring)
62fdfeaf 514{
78501eac 515 struct drm_device *dev = ring->dev;
01a03331 516 drm_i915_private_t *dev_priv = dev->dev_private;
62fdfeaf 517
b13c2b96
CW
518 if (!dev->irq_enabled)
519 return false;
520
0dc79fb2 521 spin_lock(&ring->irq_lock);
01a03331 522 if (ring->irq_refcount++ == 0) {
62fdfeaf 523 if (HAS_PCH_SPLIT(dev))
0f46832f
CW
524 ironlake_enable_irq(dev_priv,
525 GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
62fdfeaf
EA
526 else
527 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
528 }
0dc79fb2 529 spin_unlock(&ring->irq_lock);
b13c2b96
CW
530
531 return true;
62fdfeaf
EA
532}
533
8187a2b7 534static void
1ec14ad3 535render_ring_put_irq(struct intel_ring_buffer *ring)
62fdfeaf 536{
78501eac 537 struct drm_device *dev = ring->dev;
01a03331 538 drm_i915_private_t *dev_priv = dev->dev_private;
62fdfeaf 539
0dc79fb2 540 spin_lock(&ring->irq_lock);
01a03331 541 if (--ring->irq_refcount == 0) {
62fdfeaf 542 if (HAS_PCH_SPLIT(dev))
0f46832f
CW
543 ironlake_disable_irq(dev_priv,
544 GT_USER_INTERRUPT |
545 GT_PIPE_NOTIFY);
62fdfeaf
EA
546 else
547 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
548 }
0dc79fb2 549 spin_unlock(&ring->irq_lock);
62fdfeaf
EA
550}
551
78501eac 552void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 553{
4593010b 554 struct drm_device *dev = ring->dev;
78501eac 555 drm_i915_private_t *dev_priv = ring->dev->dev_private;
4593010b
EA
556 u32 mmio = 0;
557
558 /* The ring status page addresses are no longer next to the rest of
559 * the ring registers as of gen7.
560 */
561 if (IS_GEN7(dev)) {
562 switch (ring->id) {
563 case RING_RENDER:
564 mmio = RENDER_HWS_PGA_GEN7;
565 break;
566 case RING_BLT:
567 mmio = BLT_HWS_PGA_GEN7;
568 break;
569 case RING_BSD:
570 mmio = BSD_HWS_PGA_GEN7;
571 break;
572 }
573 } else if (IS_GEN6(ring->dev)) {
574 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
575 } else {
576 mmio = RING_HWS_PGA(ring->mmio_base);
577 }
578
78501eac
CW
579 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
580 POSTING_READ(mmio);
8187a2b7
ZN
581}
582
b72f3acb 583static int
78501eac
CW
584bsd_ring_flush(struct intel_ring_buffer *ring,
585 u32 invalidate_domains,
586 u32 flush_domains)
d1b851fc 587{
b72f3acb
CW
588 int ret;
589
b72f3acb
CW
590 ret = intel_ring_begin(ring, 2);
591 if (ret)
592 return ret;
593
594 intel_ring_emit(ring, MI_FLUSH);
595 intel_ring_emit(ring, MI_NOOP);
596 intel_ring_advance(ring);
597 return 0;
d1b851fc
ZN
598}
599
3cce469c 600static int
78501eac 601ring_add_request(struct intel_ring_buffer *ring,
3cce469c 602 u32 *result)
d1b851fc
ZN
603{
604 u32 seqno;
3cce469c
CW
605 int ret;
606
607 ret = intel_ring_begin(ring, 4);
608 if (ret)
609 return ret;
6f392d54 610
78501eac 611 seqno = i915_gem_get_seqno(ring->dev);
6f392d54 612
3cce469c
CW
613 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
614 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
615 intel_ring_emit(ring, seqno);
616 intel_ring_emit(ring, MI_USER_INTERRUPT);
617 intel_ring_advance(ring);
d1b851fc 618
3cce469c
CW
619 *result = seqno;
620 return 0;
d1b851fc
ZN
621}
622
0f46832f
CW
623static bool
624gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
625{
626 struct drm_device *dev = ring->dev;
01a03331 627 drm_i915_private_t *dev_priv = dev->dev_private;
0f46832f
CW
628
629 if (!dev->irq_enabled)
630 return false;
631
0dc79fb2 632 spin_lock(&ring->irq_lock);
01a03331 633 if (ring->irq_refcount++ == 0) {
0f46832f
CW
634 ring->irq_mask &= ~rflag;
635 I915_WRITE_IMR(ring, ring->irq_mask);
636 ironlake_enable_irq(dev_priv, gflag);
0f46832f 637 }
0dc79fb2 638 spin_unlock(&ring->irq_lock);
0f46832f
CW
639
640 return true;
641}
642
643static void
644gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
645{
646 struct drm_device *dev = ring->dev;
01a03331 647 drm_i915_private_t *dev_priv = dev->dev_private;
0f46832f 648
0dc79fb2 649 spin_lock(&ring->irq_lock);
01a03331 650 if (--ring->irq_refcount == 0) {
0f46832f
CW
651 ring->irq_mask |= rflag;
652 I915_WRITE_IMR(ring, ring->irq_mask);
653 ironlake_disable_irq(dev_priv, gflag);
1ec14ad3 654 }
0dc79fb2 655 spin_unlock(&ring->irq_lock);
d1b851fc
ZN
656}
657
b13c2b96 658static bool
1ec14ad3 659bsd_ring_get_irq(struct intel_ring_buffer *ring)
d1b851fc 660{
5bfa1063
FB
661 struct drm_device *dev = ring->dev;
662 drm_i915_private_t *dev_priv = dev->dev_private;
663
664 if (!dev->irq_enabled)
665 return false;
666
667 spin_lock(&ring->irq_lock);
668 if (ring->irq_refcount++ == 0) {
669 if (IS_G4X(dev))
670 i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
671 else
672 ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
673 }
674 spin_unlock(&ring->irq_lock);
675
676 return true;
1ec14ad3
CW
677}
678static void
679bsd_ring_put_irq(struct intel_ring_buffer *ring)
680{
5bfa1063
FB
681 struct drm_device *dev = ring->dev;
682 drm_i915_private_t *dev_priv = dev->dev_private;
683
684 spin_lock(&ring->irq_lock);
685 if (--ring->irq_refcount == 0) {
686 if (IS_G4X(dev))
687 i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
688 else
689 ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
690 }
691 spin_unlock(&ring->irq_lock);
d1b851fc
ZN
692}
693
694static int
c4e7a414 695ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
d1b851fc 696{
e1f99ce6 697 int ret;
78501eac 698
e1f99ce6
CW
699 ret = intel_ring_begin(ring, 2);
700 if (ret)
701 return ret;
702
78501eac 703 intel_ring_emit(ring,
c4e7a414 704 MI_BATCH_BUFFER_START | (2 << 6) |
78501eac 705 MI_BATCH_NON_SECURE_I965);
c4e7a414 706 intel_ring_emit(ring, offset);
78501eac
CW
707 intel_ring_advance(ring);
708
d1b851fc
ZN
709 return 0;
710}
711
8187a2b7 712static int
78501eac 713render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
c4e7a414 714 u32 offset, u32 len)
62fdfeaf 715{
78501eac 716 struct drm_device *dev = ring->dev;
c4e7a414 717 int ret;
62fdfeaf 718
c4e7a414
CW
719 if (IS_I830(dev) || IS_845G(dev)) {
720 ret = intel_ring_begin(ring, 4);
721 if (ret)
722 return ret;
62fdfeaf 723
c4e7a414
CW
724 intel_ring_emit(ring, MI_BATCH_BUFFER);
725 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
726 intel_ring_emit(ring, offset + len - 8);
727 intel_ring_emit(ring, 0);
728 } else {
729 ret = intel_ring_begin(ring, 2);
730 if (ret)
731 return ret;
e1f99ce6 732
c4e7a414
CW
733 if (INTEL_INFO(dev)->gen >= 4) {
734 intel_ring_emit(ring,
735 MI_BATCH_BUFFER_START | (2 << 6) |
736 MI_BATCH_NON_SECURE_I965);
737 intel_ring_emit(ring, offset);
62fdfeaf 738 } else {
c4e7a414
CW
739 intel_ring_emit(ring,
740 MI_BATCH_BUFFER_START | (2 << 6));
741 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
62fdfeaf
EA
742 }
743 }
c4e7a414 744 intel_ring_advance(ring);
62fdfeaf 745
62fdfeaf
EA
746 return 0;
747}
748
78501eac 749static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 750{
78501eac 751 drm_i915_private_t *dev_priv = ring->dev->dev_private;
05394f39 752 struct drm_i915_gem_object *obj;
62fdfeaf 753
8187a2b7
ZN
754 obj = ring->status_page.obj;
755 if (obj == NULL)
62fdfeaf 756 return;
62fdfeaf 757
05394f39 758 kunmap(obj->pages[0]);
62fdfeaf 759 i915_gem_object_unpin(obj);
05394f39 760 drm_gem_object_unreference(&obj->base);
8187a2b7 761 ring->status_page.obj = NULL;
62fdfeaf
EA
762
763 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
62fdfeaf
EA
764}
765
78501eac 766static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 767{
78501eac 768 struct drm_device *dev = ring->dev;
62fdfeaf 769 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 770 struct drm_i915_gem_object *obj;
62fdfeaf
EA
771 int ret;
772
62fdfeaf
EA
773 obj = i915_gem_alloc_object(dev, 4096);
774 if (obj == NULL) {
775 DRM_ERROR("Failed to allocate status page\n");
776 ret = -ENOMEM;
777 goto err;
778 }
93dfb40c 779 obj->cache_level = I915_CACHE_LLC;
62fdfeaf 780
75e9e915 781 ret = i915_gem_object_pin(obj, 4096, true);
62fdfeaf 782 if (ret != 0) {
62fdfeaf
EA
783 goto err_unref;
784 }
785
05394f39
CW
786 ring->status_page.gfx_addr = obj->gtt_offset;
787 ring->status_page.page_addr = kmap(obj->pages[0]);
8187a2b7 788 if (ring->status_page.page_addr == NULL) {
62fdfeaf 789 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
62fdfeaf
EA
790 goto err_unpin;
791 }
8187a2b7
ZN
792 ring->status_page.obj = obj;
793 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 794
78501eac 795 intel_ring_setup_status_page(ring);
8187a2b7
ZN
796 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
797 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
798
799 return 0;
800
801err_unpin:
802 i915_gem_object_unpin(obj);
803err_unref:
05394f39 804 drm_gem_object_unreference(&obj->base);
62fdfeaf 805err:
8187a2b7 806 return ret;
62fdfeaf
EA
807}
808
8187a2b7 809int intel_init_ring_buffer(struct drm_device *dev,
ab6f8e32 810 struct intel_ring_buffer *ring)
62fdfeaf 811{
05394f39 812 struct drm_i915_gem_object *obj;
dd785e35
CW
813 int ret;
814
8187a2b7 815 ring->dev = dev;
23bc5982
CW
816 INIT_LIST_HEAD(&ring->active_list);
817 INIT_LIST_HEAD(&ring->request_list);
64193406 818 INIT_LIST_HEAD(&ring->gpu_write_list);
0dc79fb2 819
b259f673 820 init_waitqueue_head(&ring->irq_queue);
0dc79fb2 821 spin_lock_init(&ring->irq_lock);
0f46832f 822 ring->irq_mask = ~0;
62fdfeaf 823
8187a2b7 824 if (I915_NEED_GFX_HWS(dev)) {
78501eac 825 ret = init_status_page(ring);
8187a2b7
ZN
826 if (ret)
827 return ret;
828 }
62fdfeaf 829
8187a2b7 830 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
831 if (obj == NULL) {
832 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 833 ret = -ENOMEM;
dd785e35 834 goto err_hws;
62fdfeaf 835 }
62fdfeaf 836
05394f39 837 ring->obj = obj;
8187a2b7 838
75e9e915 839 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
dd785e35
CW
840 if (ret)
841 goto err_unref;
62fdfeaf 842
8187a2b7 843 ring->map.size = ring->size;
05394f39 844 ring->map.offset = dev->agp->base + obj->gtt_offset;
62fdfeaf
EA
845 ring->map.type = 0;
846 ring->map.flags = 0;
847 ring->map.mtrr = 0;
848
849 drm_core_ioremap_wc(&ring->map, dev);
850 if (ring->map.handle == NULL) {
851 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 852 ret = -EINVAL;
dd785e35 853 goto err_unpin;
62fdfeaf
EA
854 }
855
8187a2b7 856 ring->virtual_start = ring->map.handle;
78501eac 857 ret = ring->init(ring);
dd785e35
CW
858 if (ret)
859 goto err_unmap;
62fdfeaf 860
55249baa
CW
861 /* Workaround an erratum on the i830 which causes a hang if
862 * the TAIL pointer points to within the last 2 cachelines
863 * of the buffer.
864 */
865 ring->effective_size = ring->size;
866 if (IS_I830(ring->dev))
867 ring->effective_size -= 128;
868
c584fe47 869 return 0;
dd785e35
CW
870
871err_unmap:
872 drm_core_ioremapfree(&ring->map, dev);
873err_unpin:
874 i915_gem_object_unpin(obj);
875err_unref:
05394f39
CW
876 drm_gem_object_unreference(&obj->base);
877 ring->obj = NULL;
dd785e35 878err_hws:
78501eac 879 cleanup_status_page(ring);
8187a2b7 880 return ret;
62fdfeaf
EA
881}
882
78501eac 883void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 884{
33626e6a
CW
885 struct drm_i915_private *dev_priv;
886 int ret;
887
05394f39 888 if (ring->obj == NULL)
62fdfeaf
EA
889 return;
890
33626e6a
CW
891 /* Disable the ring buffer. The ring must be idle at this point */
892 dev_priv = ring->dev->dev_private;
96f298aa 893 ret = intel_wait_ring_idle(ring);
29ee3991
CW
894 if (ret)
895 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
896 ring->name, ret);
897
33626e6a
CW
898 I915_WRITE_CTL(ring, 0);
899
78501eac 900 drm_core_ioremapfree(&ring->map, ring->dev);
62fdfeaf 901
05394f39
CW
902 i915_gem_object_unpin(ring->obj);
903 drm_gem_object_unreference(&ring->obj->base);
904 ring->obj = NULL;
78501eac 905
8d19215b
ZN
906 if (ring->cleanup)
907 ring->cleanup(ring);
908
78501eac 909 cleanup_status_page(ring);
62fdfeaf
EA
910}
911
78501eac 912static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 913{
8187a2b7 914 unsigned int *virt;
55249baa 915 int rem = ring->size - ring->tail;
62fdfeaf 916
8187a2b7 917 if (ring->space < rem) {
78501eac 918 int ret = intel_wait_ring_buffer(ring, rem);
62fdfeaf
EA
919 if (ret)
920 return ret;
921 }
62fdfeaf 922
8187a2b7 923 virt = (unsigned int *)(ring->virtual_start + ring->tail);
1741dd4a
CW
924 rem /= 8;
925 while (rem--) {
62fdfeaf 926 *virt++ = MI_NOOP;
1741dd4a
CW
927 *virt++ = MI_NOOP;
928 }
62fdfeaf 929
8187a2b7 930 ring->tail = 0;
c7dca47b 931 ring->space = ring_space(ring);
62fdfeaf
EA
932
933 return 0;
934}
935
78501eac 936int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
62fdfeaf 937{
78501eac 938 struct drm_device *dev = ring->dev;
cae5852d 939 struct drm_i915_private *dev_priv = dev->dev_private;
78501eac 940 unsigned long end;
6aa56062
CW
941 u32 head;
942
c7dca47b
CW
943 /* If the reported head position has wrapped or hasn't advanced,
944 * fallback to the slow and accurate path.
945 */
946 head = intel_read_status_page(ring, 4);
947 if (head > ring->head) {
948 ring->head = head;
949 ring->space = ring_space(ring);
950 if (ring->space >= n)
951 return 0;
952 }
953
db53a302 954 trace_i915_ring_wait_begin(ring);
8187a2b7
ZN
955 end = jiffies + 3 * HZ;
956 do {
c7dca47b
CW
957 ring->head = I915_READ_HEAD(ring);
958 ring->space = ring_space(ring);
62fdfeaf 959 if (ring->space >= n) {
db53a302 960 trace_i915_ring_wait_end(ring);
62fdfeaf
EA
961 return 0;
962 }
963
964 if (dev->primary->master) {
965 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
966 if (master_priv->sarea_priv)
967 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
968 }
d1b851fc 969
e60a0b10 970 msleep(1);
f4e0b29b
CW
971 if (atomic_read(&dev_priv->mm.wedged))
972 return -EAGAIN;
8187a2b7 973 } while (!time_after(jiffies, end));
db53a302 974 trace_i915_ring_wait_end(ring);
8187a2b7
ZN
975 return -EBUSY;
976}
62fdfeaf 977
e1f99ce6
CW
978int intel_ring_begin(struct intel_ring_buffer *ring,
979 int num_dwords)
8187a2b7 980{
21dd3734 981 struct drm_i915_private *dev_priv = ring->dev->dev_private;
be26a10b 982 int n = 4*num_dwords;
e1f99ce6 983 int ret;
78501eac 984
21dd3734
CW
985 if (unlikely(atomic_read(&dev_priv->mm.wedged)))
986 return -EIO;
987
55249baa 988 if (unlikely(ring->tail + n > ring->effective_size)) {
e1f99ce6
CW
989 ret = intel_wrap_ring_buffer(ring);
990 if (unlikely(ret))
991 return ret;
992 }
78501eac 993
e1f99ce6
CW
994 if (unlikely(ring->space < n)) {
995 ret = intel_wait_ring_buffer(ring, n);
996 if (unlikely(ret))
997 return ret;
998 }
d97ed339
CW
999
1000 ring->space -= n;
e1f99ce6 1001 return 0;
8187a2b7 1002}
62fdfeaf 1003
78501eac 1004void intel_ring_advance(struct intel_ring_buffer *ring)
8187a2b7 1005{
d97ed339 1006 ring->tail &= ring->size - 1;
78501eac 1007 ring->write_tail(ring, ring->tail);
8187a2b7 1008}
62fdfeaf 1009
e070868e 1010static const struct intel_ring_buffer render_ring = {
8187a2b7 1011 .name = "render ring",
9220434a 1012 .id = RING_RENDER,
333e9fe9 1013 .mmio_base = RENDER_RING_BASE,
8187a2b7 1014 .size = 32 * PAGE_SIZE,
8187a2b7 1015 .init = init_render_ring,
297b0c5b 1016 .write_tail = ring_write_tail,
8187a2b7
ZN
1017 .flush = render_ring_flush,
1018 .add_request = render_ring_add_request,
1ec14ad3
CW
1019 .get_seqno = ring_get_seqno,
1020 .irq_get = render_ring_get_irq,
1021 .irq_put = render_ring_put_irq,
78501eac 1022 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
c6df541c 1023 .cleanup = render_ring_cleanup,
8187a2b7 1024};
d1b851fc
ZN
1025
1026/* ring buffer for bit-stream decoder */
1027
e070868e 1028static const struct intel_ring_buffer bsd_ring = {
d1b851fc 1029 .name = "bsd ring",
9220434a 1030 .id = RING_BSD,
333e9fe9 1031 .mmio_base = BSD_RING_BASE,
d1b851fc 1032 .size = 32 * PAGE_SIZE,
78501eac 1033 .init = init_ring_common,
297b0c5b 1034 .write_tail = ring_write_tail,
d1b851fc 1035 .flush = bsd_ring_flush,
549f7365 1036 .add_request = ring_add_request,
1ec14ad3
CW
1037 .get_seqno = ring_get_seqno,
1038 .irq_get = bsd_ring_get_irq,
1039 .irq_put = bsd_ring_put_irq,
78501eac 1040 .dispatch_execbuffer = ring_dispatch_execbuffer,
d1b851fc 1041};
5c1143bb 1042
881f47b6 1043
78501eac 1044static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 1045 u32 value)
881f47b6 1046{
78501eac 1047 drm_i915_private_t *dev_priv = ring->dev->dev_private;
881f47b6
XH
1048
1049 /* Every tail move must follow the sequence below */
1050 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1051 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1052 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1053 I915_WRITE(GEN6_BSD_RNCID, 0x0);
1054
1055 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1056 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1057 50))
1058 DRM_ERROR("timed out waiting for IDLE Indicator\n");
1059
870e86dd 1060 I915_WRITE_TAIL(ring, value);
881f47b6
XH
1061 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1062 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1063 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
1064}
1065
b72f3acb 1066static int gen6_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1067 u32 invalidate, u32 flush)
881f47b6 1068{
71a77e07 1069 uint32_t cmd;
b72f3acb
CW
1070 int ret;
1071
b72f3acb
CW
1072 ret = intel_ring_begin(ring, 4);
1073 if (ret)
1074 return ret;
1075
71a77e07
CW
1076 cmd = MI_FLUSH_DW;
1077 if (invalidate & I915_GEM_GPU_DOMAINS)
1078 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
1079 intel_ring_emit(ring, cmd);
b72f3acb
CW
1080 intel_ring_emit(ring, 0);
1081 intel_ring_emit(ring, 0);
71a77e07 1082 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1083 intel_ring_advance(ring);
1084 return 0;
881f47b6
XH
1085}
1086
1087static int
78501eac 1088gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
c4e7a414 1089 u32 offset, u32 len)
881f47b6 1090{
e1f99ce6 1091 int ret;
ab6f8e32 1092
e1f99ce6
CW
1093 ret = intel_ring_begin(ring, 2);
1094 if (ret)
1095 return ret;
1096
78501eac 1097 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
ab6f8e32 1098 /* bit0-7 is the length on GEN6+ */
c4e7a414 1099 intel_ring_emit(ring, offset);
78501eac 1100 intel_ring_advance(ring);
ab6f8e32 1101
881f47b6
XH
1102 return 0;
1103}
1104
0f46832f
CW
1105static bool
1106gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
1107{
1108 return gen6_ring_get_irq(ring,
1109 GT_USER_INTERRUPT,
1110 GEN6_RENDER_USER_INTERRUPT);
1111}
1112
1113static void
1114gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
1115{
1116 return gen6_ring_put_irq(ring,
1117 GT_USER_INTERRUPT,
1118 GEN6_RENDER_USER_INTERRUPT);
1119}
1120
b13c2b96 1121static bool
1ec14ad3
CW
1122gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
1123{
0f46832f
CW
1124 return gen6_ring_get_irq(ring,
1125 GT_GEN6_BSD_USER_INTERRUPT,
1126 GEN6_BSD_USER_INTERRUPT);
1ec14ad3
CW
1127}
1128
1129static void
1130gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
1131{
0f46832f
CW
1132 return gen6_ring_put_irq(ring,
1133 GT_GEN6_BSD_USER_INTERRUPT,
1134 GEN6_BSD_USER_INTERRUPT);
1ec14ad3
CW
1135}
1136
881f47b6 1137/* ring buffer for Video Codec for Gen6+ */
e070868e 1138static const struct intel_ring_buffer gen6_bsd_ring = {
1ec14ad3
CW
1139 .name = "gen6 bsd ring",
1140 .id = RING_BSD,
1141 .mmio_base = GEN6_BSD_RING_BASE,
1142 .size = 32 * PAGE_SIZE,
1143 .init = init_ring_common,
1144 .write_tail = gen6_bsd_ring_write_tail,
1145 .flush = gen6_ring_flush,
1146 .add_request = gen6_add_request,
1147 .get_seqno = ring_get_seqno,
1148 .irq_get = gen6_bsd_ring_get_irq,
1149 .irq_put = gen6_bsd_ring_put_irq,
1150 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
549f7365
CW
1151};
1152
1153/* Blitter support (SandyBridge+) */
1154
b13c2b96 1155static bool
1ec14ad3 1156blt_ring_get_irq(struct intel_ring_buffer *ring)
549f7365 1157{
0f46832f
CW
1158 return gen6_ring_get_irq(ring,
1159 GT_BLT_USER_INTERRUPT,
1160 GEN6_BLITTER_USER_INTERRUPT);
549f7365 1161}
1ec14ad3 1162
549f7365 1163static void
1ec14ad3 1164blt_ring_put_irq(struct intel_ring_buffer *ring)
549f7365 1165{
0f46832f
CW
1166 gen6_ring_put_irq(ring,
1167 GT_BLT_USER_INTERRUPT,
1168 GEN6_BLITTER_USER_INTERRUPT);
549f7365
CW
1169}
1170
8d19215b
ZN
1171
1172/* Workaround for some stepping of SNB,
1173 * each time when BLT engine ring tail moved,
1174 * the first command in the ring to be parsed
1175 * should be MI_BATCH_BUFFER_START
1176 */
1177#define NEED_BLT_WORKAROUND(dev) \
1178 (IS_GEN6(dev) && (dev->pdev->revision < 8))
1179
1180static inline struct drm_i915_gem_object *
1181to_blt_workaround(struct intel_ring_buffer *ring)
1182{
1183 return ring->private;
1184}
1185
1186static int blt_ring_init(struct intel_ring_buffer *ring)
1187{
1188 if (NEED_BLT_WORKAROUND(ring->dev)) {
1189 struct drm_i915_gem_object *obj;
27153f72 1190 u32 *ptr;
8d19215b
ZN
1191 int ret;
1192
05394f39 1193 obj = i915_gem_alloc_object(ring->dev, 4096);
8d19215b
ZN
1194 if (obj == NULL)
1195 return -ENOMEM;
1196
05394f39 1197 ret = i915_gem_object_pin(obj, 4096, true);
8d19215b
ZN
1198 if (ret) {
1199 drm_gem_object_unreference(&obj->base);
1200 return ret;
1201 }
1202
1203 ptr = kmap(obj->pages[0]);
27153f72
CW
1204 *ptr++ = MI_BATCH_BUFFER_END;
1205 *ptr++ = MI_NOOP;
8d19215b
ZN
1206 kunmap(obj->pages[0]);
1207
05394f39 1208 ret = i915_gem_object_set_to_gtt_domain(obj, false);
8d19215b 1209 if (ret) {
05394f39 1210 i915_gem_object_unpin(obj);
8d19215b
ZN
1211 drm_gem_object_unreference(&obj->base);
1212 return ret;
1213 }
1214
1215 ring->private = obj;
1216 }
1217
1218 return init_ring_common(ring);
1219}
1220
1221static int blt_ring_begin(struct intel_ring_buffer *ring,
1222 int num_dwords)
1223{
1224 if (ring->private) {
1225 int ret = intel_ring_begin(ring, num_dwords+2);
1226 if (ret)
1227 return ret;
1228
1229 intel_ring_emit(ring, MI_BATCH_BUFFER_START);
1230 intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
1231
1232 return 0;
1233 } else
1234 return intel_ring_begin(ring, 4);
1235}
1236
b72f3acb 1237static int blt_ring_flush(struct intel_ring_buffer *ring,
71a77e07 1238 u32 invalidate, u32 flush)
8d19215b 1239{
71a77e07 1240 uint32_t cmd;
b72f3acb
CW
1241 int ret;
1242
b72f3acb
CW
1243 ret = blt_ring_begin(ring, 4);
1244 if (ret)
1245 return ret;
1246
71a77e07
CW
1247 cmd = MI_FLUSH_DW;
1248 if (invalidate & I915_GEM_DOMAIN_RENDER)
1249 cmd |= MI_INVALIDATE_TLB;
1250 intel_ring_emit(ring, cmd);
b72f3acb
CW
1251 intel_ring_emit(ring, 0);
1252 intel_ring_emit(ring, 0);
71a77e07 1253 intel_ring_emit(ring, MI_NOOP);
b72f3acb
CW
1254 intel_ring_advance(ring);
1255 return 0;
8d19215b
ZN
1256}
1257
8d19215b
ZN
1258static void blt_ring_cleanup(struct intel_ring_buffer *ring)
1259{
1260 if (!ring->private)
1261 return;
1262
1263 i915_gem_object_unpin(ring->private);
1264 drm_gem_object_unreference(ring->private);
1265 ring->private = NULL;
1266}
1267
549f7365
CW
1268static const struct intel_ring_buffer gen6_blt_ring = {
1269 .name = "blt ring",
1270 .id = RING_BLT,
1271 .mmio_base = BLT_RING_BASE,
1272 .size = 32 * PAGE_SIZE,
8d19215b 1273 .init = blt_ring_init,
297b0c5b 1274 .write_tail = ring_write_tail,
8d19215b 1275 .flush = blt_ring_flush,
1ec14ad3
CW
1276 .add_request = gen6_add_request,
1277 .get_seqno = ring_get_seqno,
1278 .irq_get = blt_ring_get_irq,
1279 .irq_put = blt_ring_put_irq,
78501eac 1280 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
8d19215b 1281 .cleanup = blt_ring_cleanup,
881f47b6
XH
1282};
1283
5c1143bb
XH
1284int intel_init_render_ring_buffer(struct drm_device *dev)
1285{
1286 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1287 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5c1143bb 1288
1ec14ad3
CW
1289 *ring = render_ring;
1290 if (INTEL_INFO(dev)->gen >= 6) {
1291 ring->add_request = gen6_add_request;
0f46832f
CW
1292 ring->irq_get = gen6_render_ring_get_irq;
1293 ring->irq_put = gen6_render_ring_put_irq;
c6df541c
CW
1294 } else if (IS_GEN5(dev)) {
1295 ring->add_request = pc_render_add_request;
1296 ring->get_seqno = pc_render_get_seqno;
1ec14ad3 1297 }
5c1143bb
XH
1298
1299 if (!I915_NEED_GFX_HWS(dev)) {
1ec14ad3
CW
1300 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1301 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
5c1143bb
XH
1302 }
1303
1ec14ad3 1304 return intel_init_ring_buffer(dev, ring);
5c1143bb
XH
1305}
1306
e8616b6c
CW
1307int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1308{
1309 drm_i915_private_t *dev_priv = dev->dev_private;
1310 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1311
1312 *ring = render_ring;
1313 if (INTEL_INFO(dev)->gen >= 6) {
1314 ring->add_request = gen6_add_request;
1315 ring->irq_get = gen6_render_ring_get_irq;
1316 ring->irq_put = gen6_render_ring_put_irq;
1317 } else if (IS_GEN5(dev)) {
1318 ring->add_request = pc_render_add_request;
1319 ring->get_seqno = pc_render_get_seqno;
1320 }
1321
f3234706
KP
1322 if (!I915_NEED_GFX_HWS(dev))
1323 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1324
e8616b6c
CW
1325 ring->dev = dev;
1326 INIT_LIST_HEAD(&ring->active_list);
1327 INIT_LIST_HEAD(&ring->request_list);
1328 INIT_LIST_HEAD(&ring->gpu_write_list);
1329
1330 ring->size = size;
1331 ring->effective_size = ring->size;
1332 if (IS_I830(ring->dev))
1333 ring->effective_size -= 128;
1334
1335 ring->map.offset = start;
1336 ring->map.size = size;
1337 ring->map.type = 0;
1338 ring->map.flags = 0;
1339 ring->map.mtrr = 0;
1340
1341 drm_core_ioremap_wc(&ring->map, dev);
1342 if (ring->map.handle == NULL) {
1343 DRM_ERROR("can not ioremap virtual address for"
1344 " ring buffer\n");
1345 return -ENOMEM;
1346 }
1347
1348 ring->virtual_start = (void __force __iomem *)ring->map.handle;
1349 return 0;
1350}
1351
5c1143bb
XH
1352int intel_init_bsd_ring_buffer(struct drm_device *dev)
1353{
1354 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1355 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
5c1143bb 1356
65d3eb1e 1357 if (IS_GEN6(dev) || IS_GEN7(dev))
1ec14ad3 1358 *ring = gen6_bsd_ring;
881f47b6 1359 else
1ec14ad3 1360 *ring = bsd_ring;
5c1143bb 1361
1ec14ad3 1362 return intel_init_ring_buffer(dev, ring);
5c1143bb 1363}
549f7365
CW
1364
1365int intel_init_blt_ring_buffer(struct drm_device *dev)
1366{
1367 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 1368 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
549f7365 1369
1ec14ad3 1370 *ring = gen6_blt_ring;
549f7365 1371
1ec14ad3 1372 return intel_init_ring_buffer(dev, ring);
549f7365 1373}
This page took 0.161831 seconds and 5 git commands to generate.