drm/i915: Write RING_TAIL once per-request
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.h
CommitLineData
8187a2b7
ZN
1#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
633cf8f5
VS
4/*
5 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
6 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
7 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
8 *
9 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
10 * cacheline, the Head Pointer must not be greater than the Tail
11 * Pointer."
12 */
13#define I915_RING_FREE_SPACE 64
14
8187a2b7 15struct intel_hw_status_page {
4225d0f2 16 u32 *page_addr;
8187a2b7 17 unsigned int gfx_addr;
05394f39 18 struct drm_i915_gem_object *obj;
8187a2b7
ZN
19};
20
b7287d80
BW
21#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
22#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
cae5852d 23
b7287d80
BW
24#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
25#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
cae5852d 26
b7287d80
BW
27#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
28#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
cae5852d 29
b7287d80
BW
30#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
31#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
cae5852d 32
b7287d80
BW
33#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
34#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
870e86dd 35
f2f4d82f 36enum intel_ring_hangcheck_action {
da661464 37 HANGCHECK_IDLE = 0,
f2f4d82f
JN
38 HANGCHECK_WAIT,
39 HANGCHECK_ACTIVE,
40 HANGCHECK_KICK,
41 HANGCHECK_HUNG,
42};
ad8beaea 43
92cab734 44struct intel_ring_hangcheck {
6274f212 45 bool deadlock;
92cab734 46 u32 seqno;
05407ff8
MK
47 u32 acthd;
48 int score;
ad8beaea 49 enum intel_ring_hangcheck_action action;
92cab734
MK
50};
51
8187a2b7
ZN
52struct intel_ring_buffer {
53 const char *name;
9220434a 54 enum intel_ring_id {
96154f2f
DV
55 RCS = 0x0,
56 VCS,
57 BCS,
4a3dd19d 58 VECS,
9220434a 59 } id;
4a3dd19d 60#define I915_NUM_RINGS 4
333e9fe9 61 u32 mmio_base;
311bd68e 62 void __iomem *virtual_start;
8187a2b7 63 struct drm_device *dev;
05394f39 64 struct drm_i915_gem_object *obj;
8187a2b7 65
8c0a6bfe
CW
66 u32 head;
67 u32 tail;
780f0ca3 68 int space;
c2c347a9 69 int size;
55249baa 70 int effective_size;
8187a2b7
ZN
71 struct intel_hw_status_page status_page;
72
a71d8d94
CW
73 /** We track the position of the requests in the ring buffer, and
74 * when each is retired we increment last_retired_head as the GPU
75 * must have finished processing the request and so we know we
76 * can advance the ringbuffer up to that position.
77 *
78 * last_retired_head is set to -1 after the value is consumed so
79 * we can detect new retirements.
80 */
81 u32 last_retired_head;
82
c7113cc3 83 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
6a848ccb 84 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
db53a302 85 u32 trace_irq_seqno;
1ec14ad3 86 u32 sync_seqno[I915_NUM_RINGS-1];
b13c2b96 87 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
1ec14ad3 88 void (*irq_put)(struct intel_ring_buffer *ring);
8187a2b7 89
78501eac 90 int (*init)(struct intel_ring_buffer *ring);
8187a2b7 91
78501eac 92 void (*write_tail)(struct intel_ring_buffer *ring,
297b0c5b 93 u32 value);
b72f3acb
CW
94 int __must_check (*flush)(struct intel_ring_buffer *ring,
95 u32 invalidate_domains,
96 u32 flush_domains);
9d773091 97 int (*add_request)(struct intel_ring_buffer *ring);
b2eadbc8
CW
98 /* Some chipsets are not quite as coherent as advertised and need
99 * an expensive kick to force a true read of the up-to-date seqno.
100 * However, the up-to-date seqno is not always required and the last
101 * seen value is good enough. Note that the seqno will always be
102 * monotonic, even if not coherent.
103 */
104 u32 (*get_seqno)(struct intel_ring_buffer *ring,
105 bool lazy_coherency);
b70ec5bf
MK
106 void (*set_seqno)(struct intel_ring_buffer *ring,
107 u32 seqno);
78501eac 108 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
d7d4eedd
CW
109 u32 offset, u32 length,
110 unsigned flags);
111#define I915_DISPATCH_SECURE 0x1
b45305fc 112#define I915_DISPATCH_PINNED 0x2
8d19215b 113 void (*cleanup)(struct intel_ring_buffer *ring);
c8c99b0f
BW
114 int (*sync_to)(struct intel_ring_buffer *ring,
115 struct intel_ring_buffer *to,
116 u32 seqno);
ad776f8b 117
5586181f
BW
118 /* our mbox written by others */
119 u32 semaphore_register[I915_NUM_RINGS];
ad776f8b
BW
120 /* mboxes this ring signals to */
121 u32 signal_mbox[I915_NUM_RINGS];
122
8187a2b7
ZN
123 /**
124 * List of objects currently involved in rendering from the
125 * ringbuffer.
126 *
127 * Includes buffers having the contents of their GPU caches
128 * flushed, not necessarily primitives. last_rendering_seqno
129 * represents when the rendering involved will be completed.
130 *
131 * A reference is held on the buffer while on this list.
132 */
133 struct list_head active_list;
134
135 /**
136 * List of breadcrumbs associated with GPU requests currently
137 * outstanding.
138 */
139 struct list_head request_list;
140
a56ba56c
CW
141 /**
142 * Do we have some not yet emitted requests outstanding?
143 */
3c0e234c 144 struct drm_i915_gem_request *preallocated_lazy_request;
1823521d 145 u32 outstanding_lazy_seqno;
cc889e0f 146 bool gpu_caches_dirty;
c65355bb 147 bool fbc_dirty;
a56ba56c 148
8187a2b7 149 wait_queue_head_t irq_queue;
8d19215b 150
12b0286f
BW
151 /**
152 * Do an explicit TLB flush before MI_SET_CONTEXT
153 */
154 bool itlb_before_ctx_switch;
40521054 155 struct i915_hw_context *default_context;
112522f6 156 struct i915_hw_context *last_context;
40521054 157
92cab734
MK
158 struct intel_ring_hangcheck hangcheck;
159
0d1aacac
CW
160 struct {
161 struct drm_i915_gem_object *obj;
162 u32 gtt_offset;
163 volatile u32 *cpu_page;
164 } scratch;
8187a2b7
ZN
165};
166
b4519513
CW
167static inline bool
168intel_ring_initialized(struct intel_ring_buffer *ring)
169{
170 return ring->obj != NULL;
171}
172
96154f2f
DV
173static inline unsigned
174intel_ring_flag(struct intel_ring_buffer *ring)
175{
176 return 1 << ring->id;
177}
178
1ec14ad3
CW
179static inline u32
180intel_ring_sync_index(struct intel_ring_buffer *ring,
181 struct intel_ring_buffer *other)
182{
183 int idx;
184
185 /*
186 * cs -> 0 = vcs, 1 = bcs
187 * vcs -> 0 = bcs, 1 = cs,
188 * bcs -> 0 = cs, 1 = vcs.
189 */
190
191 idx = (other - ring) - 1;
192 if (idx < 0)
193 idx += I915_NUM_RINGS;
194
195 return idx;
196}
197
8187a2b7
ZN
198static inline u32
199intel_read_status_page(struct intel_ring_buffer *ring,
78501eac 200 int reg)
8187a2b7 201{
4225d0f2
DV
202 /* Ensure that the compiler doesn't optimize away the load. */
203 barrier();
204 return ring->status_page.page_addr[reg];
8187a2b7
ZN
205}
206
b70ec5bf
MK
207static inline void
208intel_write_status_page(struct intel_ring_buffer *ring,
209 int reg, u32 value)
210{
211 ring->status_page.page_addr[reg] = value;
212}
213
311bd68e
CW
214/**
215 * Reads a dword out of the status page, which is written to from the command
216 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
217 * MI_STORE_DATA_IMM.
218 *
219 * The following dwords have a reserved meaning:
220 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
221 * 0x04: ring 0 head pointer
222 * 0x05: ring 1 head pointer (915-class)
223 * 0x06: ring 2 head pointer (915-class)
224 * 0x10-0x1b: Context status DWords (GM45)
225 * 0x1f: Last written status offset. (GM45)
226 *
227 * The area from dword 0x20 to 0x3ff is available for driver usage.
228 */
311bd68e 229#define I915_GEM_HWS_INDEX 0x20
9a289771
JB
230#define I915_GEM_HWS_SCRATCH_INDEX 0x30
231#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
311bd68e 232
78501eac 233void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
96f298aa 234
e1f99ce6 235int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
78501eac
CW
236static inline void intel_ring_emit(struct intel_ring_buffer *ring,
237 u32 data)
e898cd22 238{
78501eac 239 iowrite32(data, ring->virtual_start + ring->tail);
e898cd22
CW
240 ring->tail += 4;
241}
09246732
CW
242static inline void intel_ring_advance(struct intel_ring_buffer *ring)
243{
244 ring->tail &= ring->size - 1;
245}
246void __intel_ring_advance(struct intel_ring_buffer *ring);
247
3e960501 248int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
f7e98ad4 249void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
a7b9761d
CW
250int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
251int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
8187a2b7 252
5c1143bb
XH
253int intel_init_render_ring_buffer(struct drm_device *dev);
254int intel_init_bsd_ring_buffer(struct drm_device *dev);
549f7365 255int intel_init_blt_ring_buffer(struct drm_device *dev);
9a8a2213 256int intel_init_vebox_ring_buffer(struct drm_device *dev);
8187a2b7 257
78501eac
CW
258u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
259void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
79f321b7 260
a71d8d94
CW
261static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
262{
263 return ring->tail;
264}
265
9d773091
CW
266static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
267{
1823521d
CW
268 BUG_ON(ring->outstanding_lazy_seqno == 0);
269 return ring->outstanding_lazy_seqno;
9d773091
CW
270}
271
db53a302
CW
272static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
273{
274 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
275 ring->trace_irq_seqno = seqno;
276}
277
e8616b6c
CW
278/* DRI warts */
279int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
280
8187a2b7 281#endif /* _INTEL_RINGBUFFER_H_ */
This page took 0.205766 seconds and 5 git commands to generate.