drm/i915: Rename the gtt_list to global_list
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.h
CommitLineData
8187a2b7
ZN
1#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
633cf8f5
VS
4/*
5 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
6 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
7 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
8 *
9 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
10 * cacheline, the Head Pointer must not be greater than the Tail
11 * Pointer."
12 */
13#define I915_RING_FREE_SPACE 64
14
8187a2b7 15struct intel_hw_status_page {
4225d0f2 16 u32 *page_addr;
8187a2b7 17 unsigned int gfx_addr;
05394f39 18 struct drm_i915_gem_object *obj;
8187a2b7
ZN
19};
20
b7287d80
BW
21#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
22#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
cae5852d 23
b7287d80
BW
24#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
25#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
cae5852d 26
b7287d80
BW
27#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
28#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
cae5852d 29
b7287d80
BW
30#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
31#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
cae5852d 32
b7287d80
BW
33#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
34#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
870e86dd 35
b7287d80
BW
36#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
37#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
38#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
1ec14ad3 39
92cab734
MK
40struct intel_ring_hangcheck {
41 u32 seqno;
42};
43
8187a2b7
ZN
44struct intel_ring_buffer {
45 const char *name;
9220434a 46 enum intel_ring_id {
96154f2f
DV
47 RCS = 0x0,
48 VCS,
49 BCS,
4a3dd19d 50 VECS,
9220434a 51 } id;
4a3dd19d 52#define I915_NUM_RINGS 4
333e9fe9 53 u32 mmio_base;
311bd68e 54 void __iomem *virtual_start;
8187a2b7 55 struct drm_device *dev;
05394f39 56 struct drm_i915_gem_object *obj;
8187a2b7 57
8c0a6bfe
CW
58 u32 head;
59 u32 tail;
780f0ca3 60 int space;
c2c347a9 61 int size;
55249baa 62 int effective_size;
8187a2b7
ZN
63 struct intel_hw_status_page status_page;
64
a71d8d94
CW
65 /** We track the position of the requests in the ring buffer, and
66 * when each is retired we increment last_retired_head as the GPU
67 * must have finished processing the request and so we know we
68 * can advance the ringbuffer up to that position.
69 *
70 * last_retired_head is set to -1 after the value is consumed so
71 * we can detect new retirements.
72 */
73 u32 last_retired_head;
74
aeb06593 75 struct {
a19d2933
BW
76 u32 gt; /* protected by dev_priv->irq_lock */
77 u32 pm; /* protected by dev_priv->rps.lock (sucks) */
78 } irq_refcount;
6a848ccb 79 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
db53a302 80 u32 trace_irq_seqno;
1ec14ad3 81 u32 sync_seqno[I915_NUM_RINGS-1];
b13c2b96 82 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
1ec14ad3 83 void (*irq_put)(struct intel_ring_buffer *ring);
8187a2b7 84
78501eac 85 int (*init)(struct intel_ring_buffer *ring);
8187a2b7 86
78501eac 87 void (*write_tail)(struct intel_ring_buffer *ring,
297b0c5b 88 u32 value);
b72f3acb
CW
89 int __must_check (*flush)(struct intel_ring_buffer *ring,
90 u32 invalidate_domains,
91 u32 flush_domains);
9d773091 92 int (*add_request)(struct intel_ring_buffer *ring);
b2eadbc8
CW
93 /* Some chipsets are not quite as coherent as advertised and need
94 * an expensive kick to force a true read of the up-to-date seqno.
95 * However, the up-to-date seqno is not always required and the last
96 * seen value is good enough. Note that the seqno will always be
97 * monotonic, even if not coherent.
98 */
99 u32 (*get_seqno)(struct intel_ring_buffer *ring,
100 bool lazy_coherency);
b70ec5bf
MK
101 void (*set_seqno)(struct intel_ring_buffer *ring,
102 u32 seqno);
78501eac 103 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
d7d4eedd
CW
104 u32 offset, u32 length,
105 unsigned flags);
106#define I915_DISPATCH_SECURE 0x1
b45305fc 107#define I915_DISPATCH_PINNED 0x2
8d19215b 108 void (*cleanup)(struct intel_ring_buffer *ring);
c8c99b0f
BW
109 int (*sync_to)(struct intel_ring_buffer *ring,
110 struct intel_ring_buffer *to,
111 u32 seqno);
ad776f8b 112
5586181f
BW
113 /* our mbox written by others */
114 u32 semaphore_register[I915_NUM_RINGS];
ad776f8b
BW
115 /* mboxes this ring signals to */
116 u32 signal_mbox[I915_NUM_RINGS];
117
8187a2b7
ZN
118 /**
119 * List of objects currently involved in rendering from the
120 * ringbuffer.
121 *
122 * Includes buffers having the contents of their GPU caches
123 * flushed, not necessarily primitives. last_rendering_seqno
124 * represents when the rendering involved will be completed.
125 *
126 * A reference is held on the buffer while on this list.
127 */
128 struct list_head active_list;
129
130 /**
131 * List of breadcrumbs associated with GPU requests currently
132 * outstanding.
133 */
134 struct list_head request_list;
135
a56ba56c
CW
136 /**
137 * Do we have some not yet emitted requests outstanding?
138 */
5d97eb69 139 u32 outstanding_lazy_request;
cc889e0f 140 bool gpu_caches_dirty;
a56ba56c 141
8187a2b7 142 wait_queue_head_t irq_queue;
8d19215b 143
12b0286f
BW
144 /**
145 * Do an explicit TLB flush before MI_SET_CONTEXT
146 */
147 bool itlb_before_ctx_switch;
40521054 148 struct i915_hw_context *default_context;
112522f6 149 struct i915_hw_context *last_context;
40521054 150
92cab734
MK
151 struct intel_ring_hangcheck hangcheck;
152
8d19215b 153 void *private;
8187a2b7
ZN
154};
155
b4519513
CW
156static inline bool
157intel_ring_initialized(struct intel_ring_buffer *ring)
158{
159 return ring->obj != NULL;
160}
161
96154f2f
DV
162static inline unsigned
163intel_ring_flag(struct intel_ring_buffer *ring)
164{
165 return 1 << ring->id;
166}
167
1ec14ad3
CW
168static inline u32
169intel_ring_sync_index(struct intel_ring_buffer *ring,
170 struct intel_ring_buffer *other)
171{
172 int idx;
173
174 /*
175 * cs -> 0 = vcs, 1 = bcs
176 * vcs -> 0 = bcs, 1 = cs,
177 * bcs -> 0 = cs, 1 = vcs.
178 */
179
180 idx = (other - ring) - 1;
181 if (idx < 0)
182 idx += I915_NUM_RINGS;
183
184 return idx;
185}
186
8187a2b7
ZN
187static inline u32
188intel_read_status_page(struct intel_ring_buffer *ring,
78501eac 189 int reg)
8187a2b7 190{
4225d0f2
DV
191 /* Ensure that the compiler doesn't optimize away the load. */
192 barrier();
193 return ring->status_page.page_addr[reg];
8187a2b7
ZN
194}
195
b70ec5bf
MK
196static inline void
197intel_write_status_page(struct intel_ring_buffer *ring,
198 int reg, u32 value)
199{
200 ring->status_page.page_addr[reg] = value;
201}
202
311bd68e
CW
203/**
204 * Reads a dword out of the status page, which is written to from the command
205 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
206 * MI_STORE_DATA_IMM.
207 *
208 * The following dwords have a reserved meaning:
209 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
210 * 0x04: ring 0 head pointer
211 * 0x05: ring 1 head pointer (915-class)
212 * 0x06: ring 2 head pointer (915-class)
213 * 0x10-0x1b: Context status DWords (GM45)
214 * 0x1f: Last written status offset. (GM45)
215 *
216 * The area from dword 0x20 to 0x3ff is available for driver usage.
217 */
311bd68e 218#define I915_GEM_HWS_INDEX 0x20
9a289771
JB
219#define I915_GEM_HWS_SCRATCH_INDEX 0x30
220#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
311bd68e 221
78501eac 222void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
96f298aa 223
e1f99ce6 224int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
78501eac
CW
225static inline void intel_ring_emit(struct intel_ring_buffer *ring,
226 u32 data)
e898cd22 227{
78501eac 228 iowrite32(data, ring->virtual_start + ring->tail);
e898cd22
CW
229 ring->tail += 4;
230}
78501eac 231void intel_ring_advance(struct intel_ring_buffer *ring);
3e960501 232int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
f7e98ad4 233void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
a7b9761d
CW
234int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
235int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
8187a2b7 236
5c1143bb
XH
237int intel_init_render_ring_buffer(struct drm_device *dev);
238int intel_init_bsd_ring_buffer(struct drm_device *dev);
549f7365 239int intel_init_blt_ring_buffer(struct drm_device *dev);
9a8a2213 240int intel_init_vebox_ring_buffer(struct drm_device *dev);
8187a2b7 241
78501eac
CW
242u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
243void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
79f321b7 244
a71d8d94
CW
245static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
246{
247 return ring->tail;
248}
249
9d773091
CW
250static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
251{
252 BUG_ON(ring->outstanding_lazy_request == 0);
253 return ring->outstanding_lazy_request;
254}
255
db53a302
CW
256static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
257{
258 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
259 ring->trace_irq_seqno = seqno;
260}
261
e8616b6c
CW
262/* DRI warts */
263int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
264
8187a2b7 265#endif /* _INTEL_RINGBUFFER_H_ */
This page took 0.198727 seconds and 5 git commands to generate.