drm/i915: Shift driver's HWSP usage out of reserved range
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.h
CommitLineData
8187a2b7
ZN
1#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
44e895a8
BV
4#include <linux/hashtable.h>
5
6#define I915_CMD_HASH_ORDER 9
7
4712274c
OM
8/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
9 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
10 * to give some inclination as to some of the magic values used in the various
11 * workarounds!
12 */
13#define CACHELINE_BYTES 64
14
633cf8f5
VS
15/*
16 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
17 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
18 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
19 *
20 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
21 * cacheline, the Head Pointer must not be greater than the Tail
22 * Pointer."
23 */
24#define I915_RING_FREE_SPACE 64
25
8187a2b7 26struct intel_hw_status_page {
4225d0f2 27 u32 *page_addr;
8187a2b7 28 unsigned int gfx_addr;
05394f39 29 struct drm_i915_gem_object *obj;
8187a2b7
ZN
30};
31
b7287d80
BW
32#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
33#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
cae5852d 34
b7287d80
BW
35#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
36#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
cae5852d 37
b7287d80
BW
38#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
39#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
cae5852d 40
b7287d80
BW
41#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
42#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
cae5852d 43
b7287d80
BW
44#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
45#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
870e86dd 46
e9fea574 47#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
9991ae78 48#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
e9fea574 49
3e78998a
BW
50/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
51 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
52 */
53#define i915_semaphore_seqno_size sizeof(uint64_t)
54#define GEN8_SIGNAL_OFFSET(__ring, to) \
55 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
56 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
57 (i915_semaphore_seqno_size * (to)))
58
59#define GEN8_WAIT_OFFSET(__ring, from) \
60 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
61 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
62 (i915_semaphore_seqno_size * (__ring)->id))
63
64#define GEN8_RING_SEMAPHORE_INIT do { \
65 if (!dev_priv->semaphore_obj) { \
66 break; \
67 } \
68 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
69 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
70 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
71 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
72 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
73 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
74 } while(0)
75
f2f4d82f 76enum intel_ring_hangcheck_action {
da661464 77 HANGCHECK_IDLE = 0,
f2f4d82f
JN
78 HANGCHECK_WAIT,
79 HANGCHECK_ACTIVE,
f260fe7b 80 HANGCHECK_ACTIVE_LOOP,
f2f4d82f
JN
81 HANGCHECK_KICK,
82 HANGCHECK_HUNG,
83};
ad8beaea 84
b6b0fac0
MK
85#define HANGCHECK_SCORE_RING_HUNG 31
86
92cab734 87struct intel_ring_hangcheck {
50877445 88 u64 acthd;
f260fe7b 89 u64 max_acthd;
92cab734 90 u32 seqno;
05407ff8 91 int score;
ad8beaea 92 enum intel_ring_hangcheck_action action;
4be17381 93 int deadlock;
92cab734
MK
94};
95
8ee14975
OM
96struct intel_ringbuffer {
97 struct drm_i915_gem_object *obj;
98 void __iomem *virtual_start;
99
0c7dd53b
DV
100 struct intel_engine_cs *ring;
101
8ee14975
OM
102 u32 head;
103 u32 tail;
104 int space;
105 int size;
106 int effective_size;
107
108 /** We track the position of the requests in the ring buffer, and
109 * when each is retired we increment last_retired_head as the GPU
110 * must have finished processing the request and so we know we
111 * can advance the ringbuffer up to that position.
112 *
113 * last_retired_head is set to -1 after the value is consumed so
114 * we can detect new retirements.
115 */
116 u32 last_retired_head;
117};
118
21076372
NH
119struct intel_context;
120
a4872ba6 121struct intel_engine_cs {
8187a2b7 122 const char *name;
9220434a 123 enum intel_ring_id {
96154f2f
DV
124 RCS = 0x0,
125 VCS,
126 BCS,
4a3dd19d 127 VECS,
845f74a7 128 VCS2
9220434a 129 } id;
845f74a7 130#define I915_NUM_RINGS 5
b1a93306 131#define LAST_USER_RING (VECS + 1)
333e9fe9 132 u32 mmio_base;
8187a2b7 133 struct drm_device *dev;
8ee14975 134 struct intel_ringbuffer *buffer;
8187a2b7 135
8187a2b7
ZN
136 struct intel_hw_status_page status_page;
137
c7113cc3 138 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
6a848ccb 139 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
581c26e8 140 struct drm_i915_gem_request *trace_irq_req;
a4872ba6
OM
141 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
142 void (*irq_put)(struct intel_engine_cs *ring);
8187a2b7 143
ecfe00d8 144 int (*init_hw)(struct intel_engine_cs *ring);
8187a2b7 145
771b9a53
MT
146 int (*init_context)(struct intel_engine_cs *ring,
147 struct intel_context *ctx);
86d7f238 148
a4872ba6 149 void (*write_tail)(struct intel_engine_cs *ring,
297b0c5b 150 u32 value);
a4872ba6 151 int __must_check (*flush)(struct intel_engine_cs *ring,
b72f3acb
CW
152 u32 invalidate_domains,
153 u32 flush_domains);
a4872ba6 154 int (*add_request)(struct intel_engine_cs *ring);
b2eadbc8
CW
155 /* Some chipsets are not quite as coherent as advertised and need
156 * an expensive kick to force a true read of the up-to-date seqno.
157 * However, the up-to-date seqno is not always required and the last
158 * seen value is good enough. Note that the seqno will always be
159 * monotonic, even if not coherent.
160 */
a4872ba6 161 u32 (*get_seqno)(struct intel_engine_cs *ring,
b2eadbc8 162 bool lazy_coherency);
a4872ba6 163 void (*set_seqno)(struct intel_engine_cs *ring,
b70ec5bf 164 u32 seqno);
a4872ba6 165 int (*dispatch_execbuffer)(struct intel_engine_cs *ring,
9bcb144c 166 u64 offset, u32 length,
d7d4eedd
CW
167 unsigned flags);
168#define I915_DISPATCH_SECURE 0x1
b45305fc 169#define I915_DISPATCH_PINNED 0x2
a4872ba6 170 void (*cleanup)(struct intel_engine_cs *ring);
ebc348b2 171
3e78998a
BW
172 /* GEN8 signal/wait table - never trust comments!
173 * signal to signal to signal to signal to signal to
174 * RCS VCS BCS VECS VCS2
175 * --------------------------------------------------------------------
176 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
177 * |-------------------------------------------------------------------
178 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
179 * |-------------------------------------------------------------------
180 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
181 * |-------------------------------------------------------------------
182 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
183 * |-------------------------------------------------------------------
184 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
185 * |-------------------------------------------------------------------
186 *
187 * Generalization:
188 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
189 * ie. transpose of g(x, y)
190 *
191 * sync from sync from sync from sync from sync from
192 * RCS VCS BCS VECS VCS2
193 * --------------------------------------------------------------------
194 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
195 * |-------------------------------------------------------------------
196 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
197 * |-------------------------------------------------------------------
198 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
199 * |-------------------------------------------------------------------
200 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
201 * |-------------------------------------------------------------------
202 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
203 * |-------------------------------------------------------------------
204 *
205 * Generalization:
206 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
207 * ie. transpose of f(x, y)
208 */
ebc348b2
BW
209 struct {
210 u32 sync_seqno[I915_NUM_RINGS-1];
78325f2d 211
3e78998a
BW
212 union {
213 struct {
214 /* our mbox written by others */
215 u32 wait[I915_NUM_RINGS];
216 /* mboxes this ring signals to */
217 u32 signal[I915_NUM_RINGS];
218 } mbox;
219 u64 signal_ggtt[I915_NUM_RINGS];
220 };
78325f2d
BW
221
222 /* AKA wait() */
a4872ba6
OM
223 int (*sync_to)(struct intel_engine_cs *ring,
224 struct intel_engine_cs *to,
78325f2d 225 u32 seqno);
a4872ba6 226 int (*signal)(struct intel_engine_cs *signaller,
024a43e1
BW
227 /* num_dwords needed by caller */
228 unsigned int num_dwords);
ebc348b2 229 } semaphore;
ad776f8b 230
4da46e1e 231 /* Execlists */
acdd884a
MT
232 spinlock_t execlist_lock;
233 struct list_head execlist_queue;
c86ee3a9 234 struct list_head execlist_retired_req_list;
e981e7b1 235 u8 next_context_status_buffer;
73d477f6 236 u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
72f95afa
NH
237 int (*emit_request)(struct intel_ringbuffer *ringbuf,
238 struct drm_i915_gem_request *request);
4712274c 239 int (*emit_flush)(struct intel_ringbuffer *ringbuf,
21076372 240 struct intel_context *ctx,
4712274c
OM
241 u32 invalidate_domains,
242 u32 flush_domains);
15648585 243 int (*emit_bb_start)(struct intel_ringbuffer *ringbuf,
21076372 244 struct intel_context *ctx,
15648585 245 u64 offset, unsigned flags);
4da46e1e 246
8187a2b7
ZN
247 /**
248 * List of objects currently involved in rendering from the
249 * ringbuffer.
250 *
251 * Includes buffers having the contents of their GPU caches
97b2a6a1 252 * flushed, not necessarily primitives. last_read_req
8187a2b7
ZN
253 * represents when the rendering involved will be completed.
254 *
255 * A reference is held on the buffer while on this list.
256 */
257 struct list_head active_list;
258
259 /**
260 * List of breadcrumbs associated with GPU requests currently
261 * outstanding.
262 */
263 struct list_head request_list;
264
a56ba56c
CW
265 /**
266 * Do we have some not yet emitted requests outstanding?
267 */
6259cead 268 struct drm_i915_gem_request *outstanding_lazy_request;
cc889e0f 269 bool gpu_caches_dirty;
c65355bb 270 bool fbc_dirty;
a56ba56c 271
8187a2b7 272 wait_queue_head_t irq_queue;
8d19215b 273
273497e5
OM
274 struct intel_context *default_context;
275 struct intel_context *last_context;
40521054 276
92cab734
MK
277 struct intel_ring_hangcheck hangcheck;
278
0d1aacac
CW
279 struct {
280 struct drm_i915_gem_object *obj;
281 u32 gtt_offset;
282 volatile u32 *cpu_page;
283 } scratch;
351e3db2 284
44e895a8
BV
285 bool needs_cmd_parser;
286
351e3db2 287 /*
44e895a8 288 * Table of commands the command parser needs to know about
351e3db2
BV
289 * for this ring.
290 */
44e895a8 291 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
351e3db2
BV
292
293 /*
294 * Table of registers allowed in commands that read/write registers.
295 */
296 const u32 *reg_table;
297 int reg_count;
298
299 /*
300 * Table of registers allowed in commands that read/write registers, but
301 * only from the DRM master.
302 */
303 const u32 *master_reg_table;
304 int master_reg_count;
305
306 /*
307 * Returns the bitmask for the length field of the specified command.
308 * Return 0 for an unrecognized/invalid command.
309 *
310 * If the command parser finds an entry for a command in the ring's
311 * cmd_tables, it gets the command's length based on the table entry.
312 * If not, it calls this function to determine the per-ring length field
313 * encoding for the command (i.e. certain opcode ranges use certain bits
314 * to encode the command length in the header).
315 */
316 u32 (*get_cmd_length_mask)(u32 cmd_header);
8187a2b7
ZN
317};
318
48d82387 319bool intel_ring_initialized(struct intel_engine_cs *ring);
b4519513 320
96154f2f 321static inline unsigned
a4872ba6 322intel_ring_flag(struct intel_engine_cs *ring)
96154f2f
DV
323{
324 return 1 << ring->id;
325}
326
1ec14ad3 327static inline u32
a4872ba6
OM
328intel_ring_sync_index(struct intel_engine_cs *ring,
329 struct intel_engine_cs *other)
1ec14ad3
CW
330{
331 int idx;
332
333 /*
ddd4dbc6
RV
334 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
335 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
336 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
337 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
338 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
1ec14ad3
CW
339 */
340
341 idx = (other - ring) - 1;
342 if (idx < 0)
343 idx += I915_NUM_RINGS;
344
345 return idx;
346}
347
8187a2b7 348static inline u32
a4872ba6 349intel_read_status_page(struct intel_engine_cs *ring,
78501eac 350 int reg)
8187a2b7 351{
4225d0f2
DV
352 /* Ensure that the compiler doesn't optimize away the load. */
353 barrier();
354 return ring->status_page.page_addr[reg];
8187a2b7
ZN
355}
356
b70ec5bf 357static inline void
a4872ba6 358intel_write_status_page(struct intel_engine_cs *ring,
b70ec5bf
MK
359 int reg, u32 value)
360{
361 ring->status_page.page_addr[reg] = value;
362}
363
311bd68e
CW
364/**
365 * Reads a dword out of the status page, which is written to from the command
366 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
367 * MI_STORE_DATA_IMM.
368 *
369 * The following dwords have a reserved meaning:
370 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
371 * 0x04: ring 0 head pointer
372 * 0x05: ring 1 head pointer (915-class)
373 * 0x06: ring 2 head pointer (915-class)
374 * 0x10-0x1b: Context status DWords (GM45)
375 * 0x1f: Last written status offset. (GM45)
b07da53c 376 * 0x20-0x2f: Reserved (Gen6+)
311bd68e 377 *
b07da53c 378 * The area from dword 0x30 to 0x3ff is available for driver usage.
311bd68e 379 */
b07da53c
TD
380#define I915_GEM_HWS_INDEX 0x30
381#define I915_GEM_HWS_SCRATCH_INDEX 0x40
9a289771 382#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
311bd68e 383
7ba717cf
TD
384void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
385int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
386 struct intel_ringbuffer *ringbuf);
84c2377f
OM
387void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
388int intel_alloc_ringbuffer_obj(struct drm_device *dev,
389 struct intel_ringbuffer *ringbuf);
390
a4872ba6
OM
391void intel_stop_ring_buffer(struct intel_engine_cs *ring);
392void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
96f298aa 393
a4872ba6
OM
394int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
395int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
396static inline void intel_ring_emit(struct intel_engine_cs *ring,
78501eac 397 u32 data)
e898cd22 398{
93b0a4e0
OM
399 struct intel_ringbuffer *ringbuf = ring->buffer;
400 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
401 ringbuf->tail += 4;
e898cd22 402}
a4872ba6 403static inline void intel_ring_advance(struct intel_engine_cs *ring)
09246732 404{
93b0a4e0
OM
405 struct intel_ringbuffer *ringbuf = ring->buffer;
406 ringbuf->tail &= ringbuf->size - 1;
09246732 407}
82e104cc 408int __intel_ring_space(int head, int tail, int size);
ebd0fd4b 409void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
82e104cc
OM
410int intel_ring_space(struct intel_ringbuffer *ringbuf);
411bool intel_ring_stopped(struct intel_engine_cs *ring);
a4872ba6 412void __intel_ring_advance(struct intel_engine_cs *ring);
09246732 413
a4872ba6
OM
414int __must_check intel_ring_idle(struct intel_engine_cs *ring);
415void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
416int intel_ring_flush_all_caches(struct intel_engine_cs *ring);
417int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring);
8187a2b7 418
9b1136d5
OM
419void intel_fini_pipe_control(struct intel_engine_cs *ring);
420int intel_init_pipe_control(struct intel_engine_cs *ring);
421
5c1143bb
XH
422int intel_init_render_ring_buffer(struct drm_device *dev);
423int intel_init_bsd_ring_buffer(struct drm_device *dev);
845f74a7 424int intel_init_bsd2_ring_buffer(struct drm_device *dev);
549f7365 425int intel_init_blt_ring_buffer(struct drm_device *dev);
9a8a2213 426int intel_init_vebox_ring_buffer(struct drm_device *dev);
8187a2b7 427
a4872ba6 428u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
79f321b7 429
771b9a53
MT
430int init_workarounds_ring(struct intel_engine_cs *ring);
431
1b5d063f 432static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
a71d8d94 433{
1b5d063f 434 return ringbuf->tail;
a71d8d94
CW
435}
436
b793a00a
JH
437static inline struct drm_i915_gem_request *
438intel_ring_get_request(struct intel_engine_cs *ring)
439{
6259cead
JH
440 BUG_ON(ring->outstanding_lazy_request == NULL);
441 return ring->outstanding_lazy_request;
b793a00a
JH
442}
443
8187a2b7 444#endif /* _INTEL_RINGBUFFER_H_ */
This page took 0.51311 seconds and 5 git commands to generate.