drm/i915/bdw: Handle context switch events
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ringbuffer.h
CommitLineData
8187a2b7
ZN
1#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
44e895a8
BV
4#include <linux/hashtable.h>
5
6#define I915_CMD_HASH_ORDER 9
7
4712274c
OM
8/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
9 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
10 * to give some inclination as to some of the magic values used in the various
11 * workarounds!
12 */
13#define CACHELINE_BYTES 64
14
633cf8f5
VS
15/*
16 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
17 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
18 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
19 *
20 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
21 * cacheline, the Head Pointer must not be greater than the Tail
22 * Pointer."
23 */
24#define I915_RING_FREE_SPACE 64
25
8187a2b7 26struct intel_hw_status_page {
4225d0f2 27 u32 *page_addr;
8187a2b7 28 unsigned int gfx_addr;
05394f39 29 struct drm_i915_gem_object *obj;
8187a2b7
ZN
30};
31
b7287d80
BW
32#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
33#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
cae5852d 34
b7287d80
BW
35#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
36#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
cae5852d 37
b7287d80
BW
38#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
39#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
cae5852d 40
b7287d80
BW
41#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
42#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
cae5852d 43
b7287d80
BW
44#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
45#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
870e86dd 46
e9fea574 47#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
9991ae78 48#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
e9fea574 49
3e78998a
BW
50/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
51 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
52 */
53#define i915_semaphore_seqno_size sizeof(uint64_t)
54#define GEN8_SIGNAL_OFFSET(__ring, to) \
55 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
56 ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
57 (i915_semaphore_seqno_size * (to)))
58
59#define GEN8_WAIT_OFFSET(__ring, from) \
60 (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
61 ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
62 (i915_semaphore_seqno_size * (__ring)->id))
63
64#define GEN8_RING_SEMAPHORE_INIT do { \
65 if (!dev_priv->semaphore_obj) { \
66 break; \
67 } \
68 ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
69 ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
70 ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
71 ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
72 ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
73 ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
74 } while(0)
75
f2f4d82f 76enum intel_ring_hangcheck_action {
da661464 77 HANGCHECK_IDLE = 0,
f2f4d82f
JN
78 HANGCHECK_WAIT,
79 HANGCHECK_ACTIVE,
f260fe7b 80 HANGCHECK_ACTIVE_LOOP,
f2f4d82f
JN
81 HANGCHECK_KICK,
82 HANGCHECK_HUNG,
83};
ad8beaea 84
b6b0fac0
MK
85#define HANGCHECK_SCORE_RING_HUNG 31
86
92cab734 87struct intel_ring_hangcheck {
50877445 88 u64 acthd;
f260fe7b 89 u64 max_acthd;
92cab734 90 u32 seqno;
05407ff8 91 int score;
ad8beaea 92 enum intel_ring_hangcheck_action action;
4be17381 93 int deadlock;
92cab734
MK
94};
95
8ee14975
OM
96struct intel_ringbuffer {
97 struct drm_i915_gem_object *obj;
98 void __iomem *virtual_start;
99
0c7dd53b
DV
100 struct intel_engine_cs *ring;
101
582d67f0
OM
102 /*
103 * FIXME: This backpointer is an artifact of the history of how the
104 * execlist patches came into being. It will get removed once the basic
105 * code has landed.
106 */
107 struct intel_context *FIXME_lrc_ctx;
108
8ee14975
OM
109 u32 head;
110 u32 tail;
111 int space;
112 int size;
113 int effective_size;
114
115 /** We track the position of the requests in the ring buffer, and
116 * when each is retired we increment last_retired_head as the GPU
117 * must have finished processing the request and so we know we
118 * can advance the ringbuffer up to that position.
119 *
120 * last_retired_head is set to -1 after the value is consumed so
121 * we can detect new retirements.
122 */
123 u32 last_retired_head;
124};
125
a4872ba6 126struct intel_engine_cs {
8187a2b7 127 const char *name;
9220434a 128 enum intel_ring_id {
96154f2f
DV
129 RCS = 0x0,
130 VCS,
131 BCS,
4a3dd19d 132 VECS,
845f74a7 133 VCS2
9220434a 134 } id;
845f74a7 135#define I915_NUM_RINGS 5
b1a93306 136#define LAST_USER_RING (VECS + 1)
333e9fe9 137 u32 mmio_base;
8187a2b7 138 struct drm_device *dev;
8ee14975 139 struct intel_ringbuffer *buffer;
8187a2b7 140
8187a2b7
ZN
141 struct intel_hw_status_page status_page;
142
c7113cc3 143 unsigned irq_refcount; /* protected by dev_priv->irq_lock */
6a848ccb 144 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
db53a302 145 u32 trace_irq_seqno;
a4872ba6
OM
146 bool __must_check (*irq_get)(struct intel_engine_cs *ring);
147 void (*irq_put)(struct intel_engine_cs *ring);
8187a2b7 148
a4872ba6 149 int (*init)(struct intel_engine_cs *ring);
8187a2b7 150
a4872ba6 151 void (*write_tail)(struct intel_engine_cs *ring,
297b0c5b 152 u32 value);
a4872ba6 153 int __must_check (*flush)(struct intel_engine_cs *ring,
b72f3acb
CW
154 u32 invalidate_domains,
155 u32 flush_domains);
a4872ba6 156 int (*add_request)(struct intel_engine_cs *ring);
b2eadbc8
CW
157 /* Some chipsets are not quite as coherent as advertised and need
158 * an expensive kick to force a true read of the up-to-date seqno.
159 * However, the up-to-date seqno is not always required and the last
160 * seen value is good enough. Note that the seqno will always be
161 * monotonic, even if not coherent.
162 */
a4872ba6 163 u32 (*get_seqno)(struct intel_engine_cs *ring,
b2eadbc8 164 bool lazy_coherency);
a4872ba6 165 void (*set_seqno)(struct intel_engine_cs *ring,
b70ec5bf 166 u32 seqno);
a4872ba6 167 int (*dispatch_execbuffer)(struct intel_engine_cs *ring,
9bcb144c 168 u64 offset, u32 length,
d7d4eedd
CW
169 unsigned flags);
170#define I915_DISPATCH_SECURE 0x1
b45305fc 171#define I915_DISPATCH_PINNED 0x2
a4872ba6 172 void (*cleanup)(struct intel_engine_cs *ring);
ebc348b2 173
3e78998a
BW
174 /* GEN8 signal/wait table - never trust comments!
175 * signal to signal to signal to signal to signal to
176 * RCS VCS BCS VECS VCS2
177 * --------------------------------------------------------------------
178 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
179 * |-------------------------------------------------------------------
180 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
181 * |-------------------------------------------------------------------
182 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
183 * |-------------------------------------------------------------------
184 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
185 * |-------------------------------------------------------------------
186 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
187 * |-------------------------------------------------------------------
188 *
189 * Generalization:
190 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
191 * ie. transpose of g(x, y)
192 *
193 * sync from sync from sync from sync from sync from
194 * RCS VCS BCS VECS VCS2
195 * --------------------------------------------------------------------
196 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
197 * |-------------------------------------------------------------------
198 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
199 * |-------------------------------------------------------------------
200 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
201 * |-------------------------------------------------------------------
202 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
203 * |-------------------------------------------------------------------
204 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
205 * |-------------------------------------------------------------------
206 *
207 * Generalization:
208 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
209 * ie. transpose of f(x, y)
210 */
ebc348b2
BW
211 struct {
212 u32 sync_seqno[I915_NUM_RINGS-1];
78325f2d 213
3e78998a
BW
214 union {
215 struct {
216 /* our mbox written by others */
217 u32 wait[I915_NUM_RINGS];
218 /* mboxes this ring signals to */
219 u32 signal[I915_NUM_RINGS];
220 } mbox;
221 u64 signal_ggtt[I915_NUM_RINGS];
222 };
78325f2d
BW
223
224 /* AKA wait() */
a4872ba6
OM
225 int (*sync_to)(struct intel_engine_cs *ring,
226 struct intel_engine_cs *to,
78325f2d 227 u32 seqno);
a4872ba6 228 int (*signal)(struct intel_engine_cs *signaller,
024a43e1
BW
229 /* num_dwords needed by caller */
230 unsigned int num_dwords);
ebc348b2 231 } semaphore;
ad776f8b 232
4da46e1e 233 /* Execlists */
acdd884a
MT
234 spinlock_t execlist_lock;
235 struct list_head execlist_queue;
e981e7b1 236 u8 next_context_status_buffer;
73d477f6 237 u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
4da46e1e 238 int (*emit_request)(struct intel_ringbuffer *ringbuf);
4712274c
OM
239 int (*emit_flush)(struct intel_ringbuffer *ringbuf,
240 u32 invalidate_domains,
241 u32 flush_domains);
15648585
OM
242 int (*emit_bb_start)(struct intel_ringbuffer *ringbuf,
243 u64 offset, unsigned flags);
4da46e1e 244
8187a2b7
ZN
245 /**
246 * List of objects currently involved in rendering from the
247 * ringbuffer.
248 *
249 * Includes buffers having the contents of their GPU caches
250 * flushed, not necessarily primitives. last_rendering_seqno
251 * represents when the rendering involved will be completed.
252 *
253 * A reference is held on the buffer while on this list.
254 */
255 struct list_head active_list;
256
257 /**
258 * List of breadcrumbs associated with GPU requests currently
259 * outstanding.
260 */
261 struct list_head request_list;
262
a56ba56c
CW
263 /**
264 * Do we have some not yet emitted requests outstanding?
265 */
3c0e234c 266 struct drm_i915_gem_request *preallocated_lazy_request;
1823521d 267 u32 outstanding_lazy_seqno;
cc889e0f 268 bool gpu_caches_dirty;
c65355bb 269 bool fbc_dirty;
a56ba56c 270
8187a2b7 271 wait_queue_head_t irq_queue;
8d19215b 272
273497e5
OM
273 struct intel_context *default_context;
274 struct intel_context *last_context;
40521054 275
92cab734
MK
276 struct intel_ring_hangcheck hangcheck;
277
0d1aacac
CW
278 struct {
279 struct drm_i915_gem_object *obj;
280 u32 gtt_offset;
281 volatile u32 *cpu_page;
282 } scratch;
351e3db2 283
44e895a8
BV
284 bool needs_cmd_parser;
285
351e3db2 286 /*
44e895a8 287 * Table of commands the command parser needs to know about
351e3db2
BV
288 * for this ring.
289 */
44e895a8 290 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
351e3db2
BV
291
292 /*
293 * Table of registers allowed in commands that read/write registers.
294 */
295 const u32 *reg_table;
296 int reg_count;
297
298 /*
299 * Table of registers allowed in commands that read/write registers, but
300 * only from the DRM master.
301 */
302 const u32 *master_reg_table;
303 int master_reg_count;
304
305 /*
306 * Returns the bitmask for the length field of the specified command.
307 * Return 0 for an unrecognized/invalid command.
308 *
309 * If the command parser finds an entry for a command in the ring's
310 * cmd_tables, it gets the command's length based on the table entry.
311 * If not, it calls this function to determine the per-ring length field
312 * encoding for the command (i.e. certain opcode ranges use certain bits
313 * to encode the command length in the header).
314 */
315 u32 (*get_cmd_length_mask)(u32 cmd_header);
8187a2b7
ZN
316};
317
48d82387 318bool intel_ring_initialized(struct intel_engine_cs *ring);
b4519513 319
96154f2f 320static inline unsigned
a4872ba6 321intel_ring_flag(struct intel_engine_cs *ring)
96154f2f
DV
322{
323 return 1 << ring->id;
324}
325
1ec14ad3 326static inline u32
a4872ba6
OM
327intel_ring_sync_index(struct intel_engine_cs *ring,
328 struct intel_engine_cs *other)
1ec14ad3
CW
329{
330 int idx;
331
332 /*
ddd4dbc6
RV
333 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
334 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
335 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
336 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
337 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
1ec14ad3
CW
338 */
339
340 idx = (other - ring) - 1;
341 if (idx < 0)
342 idx += I915_NUM_RINGS;
343
344 return idx;
345}
346
8187a2b7 347static inline u32
a4872ba6 348intel_read_status_page(struct intel_engine_cs *ring,
78501eac 349 int reg)
8187a2b7 350{
4225d0f2
DV
351 /* Ensure that the compiler doesn't optimize away the load. */
352 barrier();
353 return ring->status_page.page_addr[reg];
8187a2b7
ZN
354}
355
b70ec5bf 356static inline void
a4872ba6 357intel_write_status_page(struct intel_engine_cs *ring,
b70ec5bf
MK
358 int reg, u32 value)
359{
360 ring->status_page.page_addr[reg] = value;
361}
362
311bd68e
CW
363/**
364 * Reads a dword out of the status page, which is written to from the command
365 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
366 * MI_STORE_DATA_IMM.
367 *
368 * The following dwords have a reserved meaning:
369 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
370 * 0x04: ring 0 head pointer
371 * 0x05: ring 1 head pointer (915-class)
372 * 0x06: ring 2 head pointer (915-class)
373 * 0x10-0x1b: Context status DWords (GM45)
374 * 0x1f: Last written status offset. (GM45)
375 *
376 * The area from dword 0x20 to 0x3ff is available for driver usage.
377 */
311bd68e 378#define I915_GEM_HWS_INDEX 0x20
9a289771
JB
379#define I915_GEM_HWS_SCRATCH_INDEX 0x30
380#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
311bd68e 381
84c2377f
OM
382void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
383int intel_alloc_ringbuffer_obj(struct drm_device *dev,
384 struct intel_ringbuffer *ringbuf);
385
a4872ba6
OM
386void intel_stop_ring_buffer(struct intel_engine_cs *ring);
387void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
96f298aa 388
a4872ba6
OM
389int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
390int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
391static inline void intel_ring_emit(struct intel_engine_cs *ring,
78501eac 392 u32 data)
e898cd22 393{
93b0a4e0
OM
394 struct intel_ringbuffer *ringbuf = ring->buffer;
395 iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
396 ringbuf->tail += 4;
e898cd22 397}
a4872ba6 398static inline void intel_ring_advance(struct intel_engine_cs *ring)
09246732 399{
93b0a4e0
OM
400 struct intel_ringbuffer *ringbuf = ring->buffer;
401 ringbuf->tail &= ringbuf->size - 1;
09246732 402}
82e104cc
OM
403int __intel_ring_space(int head, int tail, int size);
404int intel_ring_space(struct intel_ringbuffer *ringbuf);
405bool intel_ring_stopped(struct intel_engine_cs *ring);
a4872ba6 406void __intel_ring_advance(struct intel_engine_cs *ring);
09246732 407
a4872ba6
OM
408int __must_check intel_ring_idle(struct intel_engine_cs *ring);
409void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
410int intel_ring_flush_all_caches(struct intel_engine_cs *ring);
411int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring);
8187a2b7 412
9b1136d5
OM
413void intel_fini_pipe_control(struct intel_engine_cs *ring);
414int intel_init_pipe_control(struct intel_engine_cs *ring);
415
5c1143bb
XH
416int intel_init_render_ring_buffer(struct drm_device *dev);
417int intel_init_bsd_ring_buffer(struct drm_device *dev);
845f74a7 418int intel_init_bsd2_ring_buffer(struct drm_device *dev);
549f7365 419int intel_init_blt_ring_buffer(struct drm_device *dev);
9a8a2213 420int intel_init_vebox_ring_buffer(struct drm_device *dev);
8187a2b7 421
a4872ba6
OM
422u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
423void intel_ring_setup_status_page(struct intel_engine_cs *ring);
79f321b7 424
1b5d063f 425static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
a71d8d94 426{
1b5d063f 427 return ringbuf->tail;
a71d8d94
CW
428}
429
a4872ba6 430static inline u32 intel_ring_get_seqno(struct intel_engine_cs *ring)
9d773091 431{
1823521d
CW
432 BUG_ON(ring->outstanding_lazy_seqno == 0);
433 return ring->outstanding_lazy_seqno;
9d773091
CW
434}
435
a4872ba6 436static inline void i915_trace_irq_get(struct intel_engine_cs *ring, u32 seqno)
db53a302
CW
437{
438 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
439 ring->trace_irq_seqno = seqno;
440}
441
e8616b6c
CW
442/* DRI warts */
443int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
444
8187a2b7 445#endif /* _INTEL_RINGBUFFER_H_ */
This page took 0.281422 seconds and 5 git commands to generate.