Merge branch 'perf-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_sdvo.c
CommitLineData
79e53945
JB
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
79e53945 30#include <linux/delay.h>
2d1a8a48 31#include <linux/export.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
ea5b213a 35#include "intel_drv.h"
760285e7 36#include <drm/i915_drm.h>
79e53945
JB
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
14571b4c
ZW
40#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
a0b1c7a5 43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
14571b4c
ZW
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
0206e353 46 SDVO_TV_MASK)
14571b4c
ZW
47
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
13946743 49#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
14571b4c 50#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
32aad86f 51#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
52220085 52#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
14571b4c 53
79e53945 54
2e88e40b 55static const char *tv_format_names[] = {
ce6feabd
ZY
56 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
ea5b213a
CW
67struct intel_sdvo {
68 struct intel_encoder base;
69
f899fc64 70 struct i2c_adapter *i2c;
f9c10a9b 71 u8 slave_addr;
e2f0ba97 72
e957d772
CW
73 struct i2c_adapter ddc;
74
e2f0ba97 75 /* Register for the SDVO device: SDVOB or SDVOC */
eef4eacb 76 uint32_t sdvo_reg;
79e53945 77
e2f0ba97
JB
78 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
79e53945 80
e2f0ba97
JB
81 /*
82 * Capabilities of the SDVO device returned by
19d415a2 83 * intel_sdvo_get_capabilities()
e2f0ba97 84 */
79e53945 85 struct intel_sdvo_caps caps;
e2f0ba97
JB
86
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
79e53945
JB
88 int pixel_clock_min, pixel_clock_max;
89
fb7a46f3 90 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
cc68c81a
SF
96 /*
97 * Hotplug activation bits for this device
98 */
5fa7ac9c 99 uint16_t hotplug_active;
cc68c81a 100
e953fd7b
CW
101 /**
102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
55bc60db 106 bool color_range_auto;
e953fd7b 107
e2f0ba97
JB
108 /**
109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
eef4eacb
DV
117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
ce6feabd 120 /* This is for current tv format name */
40039750 121 int tv_format_index;
ce6feabd 122
e2f0ba97
JB
123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
da79de97
CW
127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
abedc077 129 bool rgb_quant_range_selectable;
12682a97 130
7086c87f 131 /**
6c9547ff
CW
132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
7086c87f
ML
134 */
135 bool is_lvds;
e2f0ba97 136
12682a97 137 /**
138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
c751ce4f 142 /* DDC bus used by this SDVO encoder */
e2f0ba97 143 uint8_t ddc_bus;
e751823d
EE
144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
14571b4c
ZW
149};
150
151struct intel_sdvo_connector {
615fb93f
CW
152 struct intel_connector base;
153
14571b4c
ZW
154 /* Mark the type of connector */
155 uint16_t output_flag;
156
c3e5f67b 157 enum hdmi_force_audio force_audio;
7f36e7ed 158
14571b4c 159 /* This contains all current supported TV format */
40039750 160 u8 tv_format_supported[TV_FORMAT_NUM];
14571b4c 161 int format_supported_num;
c5521706 162 struct drm_property *tv_format;
14571b4c 163
b9219c5e 164 /* add the property for the SDVO-TV */
c5521706
CW
165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
e044218a 180 struct drm_property *dot_crawl;
b9219c5e
ZY
181
182 /* add the property for the SDVO-TV/LVDS */
c5521706 183 struct drm_property *brightness;
b9219c5e
ZY
184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
c5521706 187
b9219c5e
ZY
188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
c5521706
CW
196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
e044218a 202 u32 cur_dot_crawl, max_dot_crawl;
79e53945
JB
203};
204
8aca63aa 205static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
ea5b213a 206{
8aca63aa 207 return container_of(encoder, struct intel_sdvo, base);
ea5b213a
CW
208}
209
df0e9248
CW
210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
8aca63aa 212 return to_sdvo(intel_attached_encoder(connector));
df0e9248
CW
213}
214
615fb93f
CW
215static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
216{
217 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
218}
219
fb7a46f3 220static bool
ea5b213a 221intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
32aad86f
CW
222static bool
223intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
224 struct intel_sdvo_connector *intel_sdvo_connector,
225 int type);
226static bool
227intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
228 struct intel_sdvo_connector *intel_sdvo_connector);
fb7a46f3 229
79e53945
JB
230/**
231 * Writes the SDVOB or SDVOC with the given value, but always writes both
232 * SDVOB and SDVOC to work around apparent hardware issues (according to
233 * comments in the BIOS).
234 */
ea5b213a 235static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
79e53945 236{
4ef69c7a 237 struct drm_device *dev = intel_sdvo->base.base.dev;
79e53945 238 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
239 u32 bval = val, cval = val;
240 int i;
241
ea5b213a
CW
242 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
243 I915_WRITE(intel_sdvo->sdvo_reg, val);
244 I915_READ(intel_sdvo->sdvo_reg);
461ed3ca
ZY
245 return;
246 }
247
e2debe91
PZ
248 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
249 cval = I915_READ(GEN3_SDVOC);
250 else
251 bval = I915_READ(GEN3_SDVOB);
252
79e53945
JB
253 /*
254 * Write the registers twice for luck. Sometimes,
255 * writing them only once doesn't appear to 'stick'.
256 * The BIOS does this too. Yay, magic
257 */
258 for (i = 0; i < 2; i++)
259 {
e2debe91
PZ
260 I915_WRITE(GEN3_SDVOB, bval);
261 I915_READ(GEN3_SDVOB);
262 I915_WRITE(GEN3_SDVOC, cval);
263 I915_READ(GEN3_SDVOC);
79e53945
JB
264 }
265}
266
32aad86f 267static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
79e53945 268{
79e53945
JB
269 struct i2c_msg msgs[] = {
270 {
e957d772 271 .addr = intel_sdvo->slave_addr,
79e53945
JB
272 .flags = 0,
273 .len = 1,
e957d772 274 .buf = &addr,
79e53945
JB
275 },
276 {
e957d772 277 .addr = intel_sdvo->slave_addr,
79e53945
JB
278 .flags = I2C_M_RD,
279 .len = 1,
e957d772 280 .buf = ch,
79e53945
JB
281 }
282 };
32aad86f 283 int ret;
79e53945 284
f899fc64 285 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
79e53945 286 return true;
79e53945 287
8a4c47f3 288 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
79e53945
JB
289 return false;
290}
291
79e53945
JB
292#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
293/** Mapping of command numbers to names, for debug output */
005568be 294static const struct _sdvo_cmd_name {
e2f0ba97 295 u8 cmd;
2e88e40b 296 const char *name;
79e53945 297} sdvo_cmd_names[] = {
0206e353
AJ
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
341
342 /* Add the op code for SDVO enhancements */
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
387
388 /* HDMI op code */
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
79e53945
JB
409};
410
eef4eacb 411#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
79e53945 412
ea5b213a 413static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
32aad86f 414 const void *args, int args_len)
79e53945 415{
79e53945
JB
416 int i;
417
8a4c47f3 418 DRM_DEBUG_KMS("%s: W: %02X ",
ea5b213a 419 SDVO_NAME(intel_sdvo), cmd);
79e53945 420 for (i = 0; i < args_len; i++)
342dc382 421 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
79e53945 422 for (; i < 8; i++)
342dc382 423 DRM_LOG_KMS(" ");
04ad327f 424 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
79e53945 425 if (cmd == sdvo_cmd_names[i].cmd) {
342dc382 426 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
79e53945
JB
427 break;
428 }
429 }
04ad327f 430 if (i == ARRAY_SIZE(sdvo_cmd_names))
342dc382 431 DRM_LOG_KMS("(%02X)", cmd);
432 DRM_LOG_KMS("\n");
79e53945 433}
79e53945 434
e957d772
CW
435static const char *cmd_status_names[] = {
436 "Power on",
437 "Success",
438 "Not supported",
439 "Invalid arg",
440 "Pending",
441 "Target not specified",
442 "Scaling not supported"
443};
444
32aad86f
CW
445static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
446 const void *args, int args_len)
79e53945 447{
3bf3f452
BW
448 u8 *buf, status;
449 struct i2c_msg *msgs;
450 int i, ret = true;
451
0274df3e 452 /* Would be simpler to allocate both in one go ? */
5c67eeb6 453 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
3bf3f452
BW
454 if (!buf)
455 return false;
456
457 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
0274df3e
AC
458 if (!msgs) {
459 kfree(buf);
3bf3f452 460 return false;
0274df3e 461 }
79e53945 462
ea5b213a 463 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
79e53945
JB
464
465 for (i = 0; i < args_len; i++) {
e957d772
CW
466 msgs[i].addr = intel_sdvo->slave_addr;
467 msgs[i].flags = 0;
468 msgs[i].len = 2;
469 msgs[i].buf = buf + 2 *i;
470 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
471 buf[2*i + 1] = ((u8*)args)[i];
472 }
473 msgs[i].addr = intel_sdvo->slave_addr;
474 msgs[i].flags = 0;
475 msgs[i].len = 2;
476 msgs[i].buf = buf + 2*i;
477 buf[2*i + 0] = SDVO_I2C_OPCODE;
478 buf[2*i + 1] = cmd;
479
480 /* the following two are to read the response */
481 status = SDVO_I2C_CMD_STATUS;
482 msgs[i+1].addr = intel_sdvo->slave_addr;
483 msgs[i+1].flags = 0;
484 msgs[i+1].len = 1;
485 msgs[i+1].buf = &status;
486
487 msgs[i+2].addr = intel_sdvo->slave_addr;
488 msgs[i+2].flags = I2C_M_RD;
489 msgs[i+2].len = 1;
490 msgs[i+2].buf = &status;
491
492 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
493 if (ret < 0) {
494 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
3bf3f452
BW
495 ret = false;
496 goto out;
e957d772
CW
497 }
498 if (ret != i+3) {
499 /* failure in I2C transfer */
500 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
3bf3f452 501 ret = false;
e957d772
CW
502 }
503
3bf3f452
BW
504out:
505 kfree(msgs);
506 kfree(buf);
507 return ret;
79e53945
JB
508}
509
b5c616a7
CW
510static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
511 void *response, int response_len)
79e53945 512{
fc37381c 513 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
b5c616a7 514 u8 status;
33b52961 515 int i;
79e53945 516
d121a5d2
CW
517 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
518
b5c616a7
CW
519 /*
520 * The documentation states that all commands will be
521 * processed within 15µs, and that we need only poll
522 * the status byte a maximum of 3 times in order for the
523 * command to be complete.
524 *
525 * Check 5 times in case the hardware failed to read the docs.
fc37381c
CW
526 *
527 * Also beware that the first response by many devices is to
528 * reply PENDING and stall for time. TVs are notorious for
529 * requiring longer than specified to complete their replies.
530 * Originally (in the DDX long ago), the delay was only ever 15ms
531 * with an additional delay of 30ms applied for TVs added later after
532 * many experiments. To accommodate both sets of delays, we do a
533 * sequence of slow checks if the device is falling behind and fails
534 * to reply within 5*15µs.
b5c616a7 535 */
d121a5d2
CW
536 if (!intel_sdvo_read_byte(intel_sdvo,
537 SDVO_I2C_CMD_STATUS,
538 &status))
539 goto log_fail;
540
1ad87e72
GC
541 while ((status == SDVO_CMD_STATUS_PENDING ||
542 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
fc37381c
CW
543 if (retry < 10)
544 msleep(15);
545 else
546 udelay(15);
547
b5c616a7
CW
548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
d121a5d2
CW
551 goto log_fail;
552 }
b5c616a7 553
79e53945 554 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
342dc382 555 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
79e53945 556 else
342dc382 557 DRM_LOG_KMS("(??? %d)", status);
79e53945 558
b5c616a7
CW
559 if (status != SDVO_CMD_STATUS_SUCCESS)
560 goto log_fail;
79e53945 561
b5c616a7
CW
562 /* Read the command response */
563 for (i = 0; i < response_len; i++) {
564 if (!intel_sdvo_read_byte(intel_sdvo,
565 SDVO_I2C_RETURN_0 + i,
566 &((u8 *)response)[i]))
567 goto log_fail;
e957d772 568 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
b5c616a7 569 }
b5c616a7 570 DRM_LOG_KMS("\n");
b5c616a7 571 return true;
79e53945 572
b5c616a7 573log_fail:
d121a5d2 574 DRM_LOG_KMS("... failed\n");
b5c616a7 575 return false;
79e53945
JB
576}
577
b358d0a6 578static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
79e53945
JB
579{
580 if (mode->clock >= 100000)
581 return 1;
582 else if (mode->clock >= 50000)
583 return 2;
584 else
585 return 4;
586}
587
e957d772
CW
588static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
589 u8 ddc_bus)
79e53945 590{
d121a5d2 591 /* This must be the immediately preceding write before the i2c xfer */
e957d772
CW
592 return intel_sdvo_write_cmd(intel_sdvo,
593 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
594 &ddc_bus, 1);
79e53945
JB
595}
596
32aad86f 597static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
79e53945 598{
d121a5d2
CW
599 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
600 return false;
601
602 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
32aad86f 603}
79e53945 604
32aad86f
CW
605static bool
606intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
607{
608 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
609 return false;
79e53945 610
32aad86f
CW
611 return intel_sdvo_read_response(intel_sdvo, value, len);
612}
79e53945 613
32aad86f
CW
614static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
615{
616 struct intel_sdvo_set_target_input_args targets = {0};
617 return intel_sdvo_set_value(intel_sdvo,
618 SDVO_CMD_SET_TARGET_INPUT,
619 &targets, sizeof(targets));
79e53945
JB
620}
621
622/**
623 * Return whether each input is trained.
624 *
625 * This function is making an assumption about the layout of the response,
626 * which should be checked against the docs.
627 */
ea5b213a 628static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
79e53945
JB
629{
630 struct intel_sdvo_get_trained_inputs_response response;
79e53945 631
1a3665c8 632 BUILD_BUG_ON(sizeof(response) != 1);
32aad86f
CW
633 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
634 &response, sizeof(response)))
79e53945
JB
635 return false;
636
637 *input_1 = response.input0_trained;
638 *input_2 = response.input1_trained;
639 return true;
640}
641
ea5b213a 642static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
79e53945
JB
643 u16 outputs)
644{
32aad86f
CW
645 return intel_sdvo_set_value(intel_sdvo,
646 SDVO_CMD_SET_ACTIVE_OUTPUTS,
647 &outputs, sizeof(outputs));
79e53945
JB
648}
649
4ac41f47
DV
650static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
651 u16 *outputs)
652{
653 return intel_sdvo_get_value(intel_sdvo,
654 SDVO_CMD_GET_ACTIVE_OUTPUTS,
655 outputs, sizeof(*outputs));
656}
657
ea5b213a 658static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
79e53945
JB
659 int mode)
660{
32aad86f 661 u8 state = SDVO_ENCODER_STATE_ON;
79e53945
JB
662
663 switch (mode) {
664 case DRM_MODE_DPMS_ON:
665 state = SDVO_ENCODER_STATE_ON;
666 break;
667 case DRM_MODE_DPMS_STANDBY:
668 state = SDVO_ENCODER_STATE_STANDBY;
669 break;
670 case DRM_MODE_DPMS_SUSPEND:
671 state = SDVO_ENCODER_STATE_SUSPEND;
672 break;
673 case DRM_MODE_DPMS_OFF:
674 state = SDVO_ENCODER_STATE_OFF;
675 break;
676 }
677
32aad86f
CW
678 return intel_sdvo_set_value(intel_sdvo,
679 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
79e53945
JB
680}
681
ea5b213a 682static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
79e53945
JB
683 int *clock_min,
684 int *clock_max)
685{
686 struct intel_sdvo_pixel_clock_range clocks;
79e53945 687
1a3665c8 688 BUILD_BUG_ON(sizeof(clocks) != 4);
32aad86f
CW
689 if (!intel_sdvo_get_value(intel_sdvo,
690 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
691 &clocks, sizeof(clocks)))
79e53945
JB
692 return false;
693
694 /* Convert the values from units of 10 kHz to kHz. */
695 *clock_min = clocks.min * 10;
696 *clock_max = clocks.max * 10;
79e53945
JB
697 return true;
698}
699
ea5b213a 700static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
79e53945
JB
701 u16 outputs)
702{
32aad86f
CW
703 return intel_sdvo_set_value(intel_sdvo,
704 SDVO_CMD_SET_TARGET_OUTPUT,
705 &outputs, sizeof(outputs));
79e53945
JB
706}
707
ea5b213a 708static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
79e53945
JB
709 struct intel_sdvo_dtd *dtd)
710{
32aad86f
CW
711 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
712 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
79e53945
JB
713}
714
045ac3b5
JB
715static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
716 struct intel_sdvo_dtd *dtd)
717{
718 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
719 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
720}
721
ea5b213a 722static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
79e53945
JB
723 struct intel_sdvo_dtd *dtd)
724{
ea5b213a 725 return intel_sdvo_set_timing(intel_sdvo,
79e53945
JB
726 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
727}
728
ea5b213a 729static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
79e53945
JB
730 struct intel_sdvo_dtd *dtd)
731{
ea5b213a 732 return intel_sdvo_set_timing(intel_sdvo,
79e53945
JB
733 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
734}
735
045ac3b5
JB
736static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
737 struct intel_sdvo_dtd *dtd)
738{
739 return intel_sdvo_get_timing(intel_sdvo,
740 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
741}
742
e2f0ba97 743static bool
ea5b213a 744intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
e2f0ba97
JB
745 uint16_t clock,
746 uint16_t width,
747 uint16_t height)
748{
749 struct intel_sdvo_preferred_input_timing_args args;
e2f0ba97 750
e642c6f1 751 memset(&args, 0, sizeof(args));
e2f0ba97
JB
752 args.clock = clock;
753 args.width = width;
754 args.height = height;
e642c6f1 755 args.interlace = 0;
12682a97 756
ea5b213a
CW
757 if (intel_sdvo->is_lvds &&
758 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
759 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
12682a97 760 args.scaled = 1;
761
32aad86f
CW
762 return intel_sdvo_set_value(intel_sdvo,
763 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
764 &args, sizeof(args));
e2f0ba97
JB
765}
766
ea5b213a 767static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
e2f0ba97
JB
768 struct intel_sdvo_dtd *dtd)
769{
1a3665c8
CW
770 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
771 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
32aad86f
CW
772 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
773 &dtd->part1, sizeof(dtd->part1)) &&
774 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
775 &dtd->part2, sizeof(dtd->part2));
e2f0ba97 776}
79e53945 777
ea5b213a 778static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
79e53945 779{
32aad86f 780 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
79e53945
JB
781}
782
e2f0ba97 783static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
32aad86f 784 const struct drm_display_mode *mode)
79e53945 785{
e2f0ba97
JB
786 uint16_t width, height;
787 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
788 uint16_t h_sync_offset, v_sync_offset;
6651819b 789 int mode_clock;
79e53945 790
c6ebd4c0
DV
791 width = mode->hdisplay;
792 height = mode->vdisplay;
79e53945
JB
793
794 /* do some mode translations */
c6ebd4c0
DV
795 h_blank_len = mode->htotal - mode->hdisplay;
796 h_sync_len = mode->hsync_end - mode->hsync_start;
79e53945 797
c6ebd4c0
DV
798 v_blank_len = mode->vtotal - mode->vdisplay;
799 v_sync_len = mode->vsync_end - mode->vsync_start;
79e53945 800
c6ebd4c0
DV
801 h_sync_offset = mode->hsync_start - mode->hdisplay;
802 v_sync_offset = mode->vsync_start - mode->vdisplay;
79e53945 803
6651819b 804 mode_clock = mode->clock;
6651819b
DV
805 mode_clock /= 10;
806 dtd->part1.clock = mode_clock;
807
e2f0ba97
JB
808 dtd->part1.h_active = width & 0xff;
809 dtd->part1.h_blank = h_blank_len & 0xff;
810 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
79e53945 811 ((h_blank_len >> 8) & 0xf);
e2f0ba97
JB
812 dtd->part1.v_active = height & 0xff;
813 dtd->part1.v_blank = v_blank_len & 0xff;
814 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
79e53945
JB
815 ((v_blank_len >> 8) & 0xf);
816
171a9e96 817 dtd->part2.h_sync_off = h_sync_offset & 0xff;
e2f0ba97
JB
818 dtd->part2.h_sync_width = h_sync_len & 0xff;
819 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
79e53945 820 (v_sync_len & 0xf);
e2f0ba97 821 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
79e53945
JB
822 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
823 ((v_sync_len & 0x30) >> 4);
824
e2f0ba97 825 dtd->part2.dtd_flags = 0x18;
59d92bfa
DV
826 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
827 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
79e53945 828 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
59d92bfa 829 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
79e53945 830 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
59d92bfa 831 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
e2f0ba97
JB
832
833 dtd->part2.sdvo_flags = 0;
834 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
835 dtd->part2.reserved = 0;
836}
837
838static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
32aad86f 839 const struct intel_sdvo_dtd *dtd)
e2f0ba97 840{
e2f0ba97
JB
841 mode->hdisplay = dtd->part1.h_active;
842 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
843 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
171a9e96 844 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
e2f0ba97
JB
845 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
846 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
847 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
848 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
849
850 mode->vdisplay = dtd->part1.v_active;
851 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
852 mode->vsync_start = mode->vdisplay;
853 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
171a9e96 854 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
e2f0ba97
JB
855 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
856 mode->vsync_end = mode->vsync_start +
857 (dtd->part2.v_sync_off_width & 0xf);
858 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
859 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
860 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
861
862 mode->clock = dtd->part1.clock * 10;
863
171a9e96 864 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
59d92bfa
DV
865 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
866 mode->flags |= DRM_MODE_FLAG_INTERLACE;
867 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
e2f0ba97 868 mode->flags |= DRM_MODE_FLAG_PHSYNC;
59d92bfa 869 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
e2f0ba97
JB
870 mode->flags |= DRM_MODE_FLAG_PVSYNC;
871}
872
e27d8538 873static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
e2f0ba97 874{
e27d8538 875 struct intel_sdvo_encode encode;
e2f0ba97 876
1a3665c8 877 BUILD_BUG_ON(sizeof(encode) != 2);
e27d8538
CW
878 return intel_sdvo_get_value(intel_sdvo,
879 SDVO_CMD_GET_SUPP_ENCODE,
880 &encode, sizeof(encode));
e2f0ba97
JB
881}
882
ea5b213a 883static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
c751ce4f 884 uint8_t mode)
e2f0ba97 885{
32aad86f 886 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
e2f0ba97
JB
887}
888
ea5b213a 889static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
e2f0ba97
JB
890 uint8_t mode)
891{
32aad86f 892 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
e2f0ba97
JB
893}
894
895#if 0
ea5b213a 896static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
e2f0ba97
JB
897{
898 int i, j;
899 uint8_t set_buf_index[2];
900 uint8_t av_split;
901 uint8_t buf_size;
902 uint8_t buf[48];
903 uint8_t *pos;
904
32aad86f 905 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
e2f0ba97
JB
906
907 for (i = 0; i <= av_split; i++) {
908 set_buf_index[0] = i; set_buf_index[1] = 0;
c751ce4f 909 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
e2f0ba97 910 set_buf_index, 2);
c751ce4f
EA
911 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
912 intel_sdvo_read_response(encoder, &buf_size, 1);
e2f0ba97
JB
913
914 pos = buf;
915 for (j = 0; j <= buf_size; j += 8) {
c751ce4f 916 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
e2f0ba97 917 NULL, 0);
c751ce4f 918 intel_sdvo_read_response(encoder, pos, 8);
e2f0ba97
JB
919 pos += 8;
920 }
921 }
922}
923#endif
924
b6e0e543
DV
925static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
926 unsigned if_index, uint8_t tx_rate,
927 uint8_t *data, unsigned length)
928{
929 uint8_t set_buf_index[2] = { if_index, 0 };
930 uint8_t hbuf_size, tmp[8];
931 int i;
932
933 if (!intel_sdvo_set_value(intel_sdvo,
934 SDVO_CMD_SET_HBUF_INDEX,
935 set_buf_index, 2))
936 return false;
937
938 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
939 &hbuf_size, 1))
940 return false;
941
942 /* Buffer size is 0 based, hooray! */
943 hbuf_size++;
944
945 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
946 if_index, length, hbuf_size);
947
948 for (i = 0; i < hbuf_size; i += 8) {
949 memset(tmp, 0, 8);
950 if (i < length)
951 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
952
953 if (!intel_sdvo_set_value(intel_sdvo,
954 SDVO_CMD_SET_HBUF_DATA,
955 tmp, 8))
956 return false;
957 }
958
959 return intel_sdvo_set_value(intel_sdvo,
960 SDVO_CMD_SET_HBUF_TXRATE,
961 &tx_rate, 1);
962}
963
abedc077
VS
964static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
965 const struct drm_display_mode *adjusted_mode)
e2f0ba97 966{
15dcd350
DL
967 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
968 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
970 union hdmi_infoframe frame;
971 int ret;
972 ssize_t len;
973
974 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
975 adjusted_mode);
976 if (ret < 0) {
977 DRM_ERROR("couldn't fill AVI infoframe\n");
978 return false;
979 }
3c17fe4b 980
abedc077 981 if (intel_sdvo->rgb_quant_range_selectable) {
50f3b016 982 if (intel_crtc->config.limited_color_range)
15dcd350
DL
983 frame.avi.quantization_range =
984 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 985 else
15dcd350
DL
986 frame.avi.quantization_range =
987 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
988 }
989
15dcd350
DL
990 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
991 if (len < 0)
992 return false;
81014b9d 993
b6e0e543
DV
994 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
995 SDVO_HBUF_TX_VSYNC,
996 sdvo_data, sizeof(sdvo_data));
e2f0ba97
JB
997}
998
32aad86f 999static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
7026d4ac 1000{
ce6feabd 1001 struct intel_sdvo_tv_format format;
40039750 1002 uint32_t format_map;
ce6feabd 1003
40039750 1004 format_map = 1 << intel_sdvo->tv_format_index;
ce6feabd 1005 memset(&format, 0, sizeof(format));
32aad86f 1006 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
ce6feabd 1007
32aad86f
CW
1008 BUILD_BUG_ON(sizeof(format) != 6);
1009 return intel_sdvo_set_value(intel_sdvo,
1010 SDVO_CMD_SET_TV_FORMAT,
1011 &format, sizeof(format));
7026d4ac
ZW
1012}
1013
32aad86f
CW
1014static bool
1015intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
e811f5ae 1016 const struct drm_display_mode *mode)
e2f0ba97 1017{
32aad86f 1018 struct intel_sdvo_dtd output_dtd;
79e53945 1019
32aad86f
CW
1020 if (!intel_sdvo_set_target_output(intel_sdvo,
1021 intel_sdvo->attached_output))
1022 return false;
e2f0ba97 1023
32aad86f
CW
1024 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1025 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1026 return false;
e2f0ba97 1027
32aad86f
CW
1028 return true;
1029}
1030
c9a29698
DV
1031/* Asks the sdvo controller for the preferred input mode given the output mode.
1032 * Unfortunately we have to set up the full output mode to do that. */
32aad86f 1033static bool
c9a29698 1034intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
e811f5ae 1035 const struct drm_display_mode *mode,
c9a29698 1036 struct drm_display_mode *adjusted_mode)
32aad86f 1037{
c9a29698
DV
1038 struct intel_sdvo_dtd input_dtd;
1039
32aad86f
CW
1040 /* Reset the input timing to the screen. Assume always input 0. */
1041 if (!intel_sdvo_set_target_input(intel_sdvo))
1042 return false;
e2f0ba97 1043
32aad86f
CW
1044 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1045 mode->clock / 10,
1046 mode->hdisplay,
1047 mode->vdisplay))
1048 return false;
e2f0ba97 1049
32aad86f 1050 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
c9a29698 1051 &input_dtd))
32aad86f 1052 return false;
e2f0ba97 1053
c9a29698 1054 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
e751823d 1055 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
79e53945 1056
32aad86f
CW
1057 return true;
1058}
12682a97 1059
70484559
DV
1060static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1061{
1062 unsigned dotclock = pipe_config->adjusted_mode.clock;
1063 struct dpll *clock = &pipe_config->dpll;
1064
1065 /* SDVO TV has fixed PLL values depend on its clock range,
1066 this mirrors vbios setting. */
1067 if (dotclock >= 100000 && dotclock < 140500) {
1068 clock->p1 = 2;
1069 clock->p2 = 10;
1070 clock->n = 3;
1071 clock->m1 = 16;
1072 clock->m2 = 8;
1073 } else if (dotclock >= 140500 && dotclock <= 200000) {
1074 clock->p1 = 1;
1075 clock->p2 = 10;
1076 clock->n = 6;
1077 clock->m1 = 12;
1078 clock->m2 = 8;
1079 } else {
1080 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1081 }
1082
1083 pipe_config->clock_set = true;
1084}
1085
6cc5f341
DV
1086static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1087 struct intel_crtc_config *pipe_config)
32aad86f 1088{
8aca63aa 1089 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
6cc5f341
DV
1090 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1091 struct drm_display_mode *mode = &pipe_config->requested_mode;
12682a97 1092
5d2d38dd
DV
1093 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1094 pipe_config->pipe_bpp = 8*3;
1095
5bfe2ac0
DV
1096 if (HAS_PCH_SPLIT(encoder->base.dev))
1097 pipe_config->has_pch_encoder = true;
1098
32aad86f
CW
1099 /* We need to construct preferred input timings based on our
1100 * output timings. To do that, we have to set the output
1101 * timings, even though this isn't really the right place in
1102 * the sequence to do it. Oh well.
1103 */
1104 if (intel_sdvo->is_tv) {
1105 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
1106 return false;
12682a97 1107
c9a29698
DV
1108 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1109 mode,
1110 adjusted_mode);
09ede541 1111 pipe_config->sdvo_tv_clock = true;
ea5b213a 1112 } else if (intel_sdvo->is_lvds) {
32aad86f 1113 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
6c9547ff 1114 intel_sdvo->sdvo_lvds_fixed_mode))
e2f0ba97 1115 return false;
12682a97 1116
c9a29698
DV
1117 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1118 mode,
1119 adjusted_mode);
e2f0ba97 1120 }
32aad86f
CW
1121
1122 /* Make the CRTC code factor in the SDVO pixel multiplier. The
6c9547ff 1123 * SDVO device will factor out the multiplier during mode_set.
32aad86f 1124 */
6cc5f341
DV
1125 pipe_config->pixel_multiplier =
1126 intel_sdvo_get_pixel_multiplier(adjusted_mode);
1127 adjusted_mode->clock *= pipe_config->pixel_multiplier;
32aad86f 1128
55bc60db
VS
1129 if (intel_sdvo->color_range_auto) {
1130 /* See CEA-861-E - 5.1 Default Encoding Parameters */
4f3a8bc7
PZ
1131 /* FIXME: This bit is only valid when using TMDS encoding and 8
1132 * bit per color mode. */
55bc60db 1133 if (intel_sdvo->has_hdmi_monitor &&
18316c8c 1134 drm_match_cea_mode(adjusted_mode) > 1)
4f3a8bc7 1135 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
1136 else
1137 intel_sdvo->color_range = 0;
1138 }
1139
3685a8f3 1140 if (intel_sdvo->color_range)
50f3b016 1141 pipe_config->limited_color_range = true;
3685a8f3 1142
70484559
DV
1143 /* Clock computation needs to happen after pixel multiplier. */
1144 if (intel_sdvo->is_tv)
1145 i9xx_adjust_sdvo_tv_clock(pipe_config);
1146
e2f0ba97
JB
1147 return true;
1148}
1149
6cc5f341 1150static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder)
e2f0ba97 1151{
6cc5f341 1152 struct drm_device *dev = intel_encoder->base.dev;
e2f0ba97 1153 struct drm_i915_private *dev_priv = dev->dev_private;
eeb47937 1154 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
6cc5f341 1155 struct drm_display_mode *adjusted_mode =
eeb47937
DV
1156 &crtc->config.adjusted_mode;
1157 struct drm_display_mode *mode = &crtc->config.requested_mode;
8aca63aa 1158 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
6c9547ff 1159 u32 sdvox;
e2f0ba97 1160 struct intel_sdvo_in_out_map in_out;
6651819b 1161 struct intel_sdvo_dtd input_dtd, output_dtd;
6c9547ff 1162 int rate;
e2f0ba97
JB
1163
1164 if (!mode)
1165 return;
1166
1167 /* First, set the input mapping for the first input to our controlled
1168 * output. This is only correct if we're a single-input device, in
1169 * which case the first input is the output from the appropriate SDVO
1170 * channel on the motherboard. In a two-input device, the first input
1171 * will be SDVOB and the second SDVOC.
1172 */
ea5b213a 1173 in_out.in0 = intel_sdvo->attached_output;
e2f0ba97
JB
1174 in_out.in1 = 0;
1175
c74696b9
PR
1176 intel_sdvo_set_value(intel_sdvo,
1177 SDVO_CMD_SET_IN_OUT_MAP,
1178 &in_out, sizeof(in_out));
e2f0ba97 1179
6c9547ff
CW
1180 /* Set the output timings to the screen */
1181 if (!intel_sdvo_set_target_output(intel_sdvo,
1182 intel_sdvo->attached_output))
1183 return;
e2f0ba97 1184
6651819b
DV
1185 /* lvds has a special fixed output timing. */
1186 if (intel_sdvo->is_lvds)
1187 intel_sdvo_get_dtd_from_mode(&output_dtd,
1188 intel_sdvo->sdvo_lvds_fixed_mode);
1189 else
1190 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
c8d4bb54
DV
1191 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1192 DRM_INFO("Setting output timings on %s failed\n",
1193 SDVO_NAME(intel_sdvo));
79e53945
JB
1194
1195 /* Set the input timing to the screen. Assume always input 0. */
32aad86f
CW
1196 if (!intel_sdvo_set_target_input(intel_sdvo))
1197 return;
79e53945 1198
97aaf910
CW
1199 if (intel_sdvo->has_hdmi_monitor) {
1200 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1201 intel_sdvo_set_colorimetry(intel_sdvo,
1202 SDVO_COLORIMETRY_RGB256);
abedc077 1203 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
97aaf910
CW
1204 } else
1205 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
7026d4ac 1206
6c9547ff
CW
1207 if (intel_sdvo->is_tv &&
1208 !intel_sdvo_set_tv_format(intel_sdvo))
1209 return;
e2f0ba97 1210
6651819b
DV
1211 /* We have tried to get input timing in mode_fixup, and filled into
1212 * adjusted_mode.
1213 */
1214 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
eeb47937
DV
1215 input_dtd.part1.clock /= crtc->config.pixel_multiplier;
1216
e751823d
EE
1217 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1218 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
c8d4bb54
DV
1219 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1220 DRM_INFO("Setting input timings on %s failed\n",
1221 SDVO_NAME(intel_sdvo));
79e53945 1222
eeb47937 1223 switch (crtc->config.pixel_multiplier) {
6c9547ff 1224 default:
ef1b460d 1225 WARN(1, "unknown pixel mutlipler specified\n");
32aad86f
CW
1226 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1227 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1228 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
79e53945 1229 }
32aad86f
CW
1230 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1231 return;
79e53945
JB
1232
1233 /* Set the SDVO control regs. */
a6c45cf0 1234 if (INTEL_INFO(dev)->gen >= 4) {
ba68e086
PZ
1235 /* The real mode polarity is set by the SDVO commands, using
1236 * struct intel_sdvo_dtd. */
1237 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
3685a8f3 1238 if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi)
e953fd7b 1239 sdvox |= intel_sdvo->color_range;
6714afb1
CW
1240 if (INTEL_INFO(dev)->gen < 5)
1241 sdvox |= SDVO_BORDER_ENABLE;
e2f0ba97 1242 } else {
6c9547ff 1243 sdvox = I915_READ(intel_sdvo->sdvo_reg);
ea5b213a 1244 switch (intel_sdvo->sdvo_reg) {
e2debe91 1245 case GEN3_SDVOB:
e2f0ba97
JB
1246 sdvox &= SDVOB_PRESERVE_MASK;
1247 break;
e2debe91 1248 case GEN3_SDVOC:
e2f0ba97
JB
1249 sdvox &= SDVOC_PRESERVE_MASK;
1250 break;
1251 }
1252 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1253 }
3573c410
PZ
1254
1255 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
eeb47937 1256 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
3573c410 1257 else
eeb47937 1258 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
3573c410 1259
da79de97 1260 if (intel_sdvo->has_hdmi_audio)
6c9547ff 1261 sdvox |= SDVO_AUDIO_ENABLE;
79e53945 1262
a6c45cf0 1263 if (INTEL_INFO(dev)->gen >= 4) {
e2f0ba97
JB
1264 /* done in crtc_mode_set as the dpll_md reg must be written early */
1265 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1266 /* done in crtc_mode_set as it lives inside the dpll register */
79e53945 1267 } else {
eeb47937 1268 sdvox |= (crtc->config.pixel_multiplier - 1)
6cc5f341 1269 << SDVO_PORT_MULTIPLY_SHIFT;
79e53945
JB
1270 }
1271
6714afb1
CW
1272 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1273 INTEL_INFO(dev)->gen < 5)
12682a97 1274 sdvox |= SDVO_STALL_SELECT;
ea5b213a 1275 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
79e53945
JB
1276}
1277
4ac41f47 1278static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
79e53945 1279{
4ac41f47
DV
1280 struct intel_sdvo_connector *intel_sdvo_connector =
1281 to_intel_sdvo_connector(&connector->base);
1282 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
2f28c50b 1283 u16 active_outputs = 0;
4ac41f47
DV
1284
1285 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1286
1287 if (active_outputs & intel_sdvo_connector->output_flag)
1288 return true;
1289 else
1290 return false;
1291}
1292
1293static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1294 enum pipe *pipe)
1295{
1296 struct drm_device *dev = encoder->base.dev;
79e53945 1297 struct drm_i915_private *dev_priv = dev->dev_private;
8aca63aa 1298 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
2f28c50b 1299 u16 active_outputs = 0;
4ac41f47
DV
1300 u32 tmp;
1301
1302 tmp = I915_READ(intel_sdvo->sdvo_reg);
7a7d1fb7 1303 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
4ac41f47 1304
7a7d1fb7 1305 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
4ac41f47
DV
1306 return false;
1307
1308 if (HAS_PCH_CPT(dev))
1309 *pipe = PORT_TO_PIPE_CPT(tmp);
1310 else
1311 *pipe = PORT_TO_PIPE(tmp);
1312
1313 return true;
1314}
1315
045ac3b5
JB
1316static void intel_sdvo_get_config(struct intel_encoder *encoder,
1317 struct intel_crtc_config *pipe_config)
1318{
6c49f241
DV
1319 struct drm_device *dev = encoder->base.dev;
1320 struct drm_i915_private *dev_priv = dev->dev_private;
8aca63aa 1321 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
045ac3b5 1322 struct intel_sdvo_dtd dtd;
6c49f241
DV
1323 int encoder_pixel_multiplier = 0;
1324 u32 flags = 0, sdvox;
1325 u8 val;
045ac3b5
JB
1326 bool ret;
1327
1328 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1329 if (!ret) {
bb760063
DV
1330 /* Some sdvo encoders are not spec compliant and don't
1331 * implement the mandatory get_timings function. */
045ac3b5 1332 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
bb760063
DV
1333 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1334 } else {
1335 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1336 flags |= DRM_MODE_FLAG_PHSYNC;
1337 else
1338 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 1339
bb760063
DV
1340 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1341 flags |= DRM_MODE_FLAG_PVSYNC;
1342 else
1343 flags |= DRM_MODE_FLAG_NVSYNC;
045ac3b5
JB
1344 }
1345
045ac3b5 1346 pipe_config->adjusted_mode.flags |= flags;
045ac3b5 1347
fdafa9e2
DV
1348 /*
1349 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1350 * the sdvo port register, on all other platforms it is part of the dpll
1351 * state. Since the general pipe state readout happens before the
1352 * encoder->get_config we so already have a valid pixel multplier on all
1353 * other platfroms.
1354 */
6c49f241
DV
1355 if (IS_I915G(dev) || IS_I915GM(dev)) {
1356 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1357 pipe_config->pixel_multiplier =
1358 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1359 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1360 }
045ac3b5 1361
6c49f241 1362 /* Cross check the port pixel multiplier with the sdvo encoder state. */
53b91408
DL
1363 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1364 &val, 1)) {
1365 switch (val) {
1366 case SDVO_CLOCK_RATE_MULT_1X:
1367 encoder_pixel_multiplier = 1;
1368 break;
1369 case SDVO_CLOCK_RATE_MULT_2X:
1370 encoder_pixel_multiplier = 2;
1371 break;
1372 case SDVO_CLOCK_RATE_MULT_4X:
1373 encoder_pixel_multiplier = 4;
1374 break;
1375 }
6c49f241 1376 }
fdafa9e2 1377
6c49f241
DV
1378 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1379 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1380 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
045ac3b5
JB
1381}
1382
ce22c320
DV
1383static void intel_disable_sdvo(struct intel_encoder *encoder)
1384{
1385 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
8aca63aa 1386 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
ce22c320
DV
1387 u32 temp;
1388
1389 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1390 if (0)
1391 intel_sdvo_set_encoder_power_state(intel_sdvo,
1392 DRM_MODE_DPMS_OFF);
1393
1394 temp = I915_READ(intel_sdvo->sdvo_reg);
1395 if ((temp & SDVO_ENABLE) != 0) {
776ca7cf
CW
1396 /* HW workaround for IBX, we need to move the port to
1397 * transcoder A before disabling it. */
1398 if (HAS_PCH_IBX(encoder->base.dev)) {
1399 struct drm_crtc *crtc = encoder->base.crtc;
1400 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1401
1402 if (temp & SDVO_PIPE_B_SELECT) {
1403 temp &= ~SDVO_PIPE_B_SELECT;
1404 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1405 POSTING_READ(intel_sdvo->sdvo_reg);
1406
1407 /* Again we need to write this twice. */
1408 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1409 POSTING_READ(intel_sdvo->sdvo_reg);
1410
1411 /* Transcoder selection bits only update
1412 * effectively on vblank. */
1413 if (crtc)
1414 intel_wait_for_vblank(encoder->base.dev, pipe);
1415 else
1416 msleep(50);
1417 }
1418 }
1419
ce22c320
DV
1420 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1421 }
1422}
1423
1424static void intel_enable_sdvo(struct intel_encoder *encoder)
1425{
1426 struct drm_device *dev = encoder->base.dev;
1427 struct drm_i915_private *dev_priv = dev->dev_private;
8aca63aa 1428 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
ce22c320 1429 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
79e53945 1430 u32 temp;
ce22c320
DV
1431 bool input1, input2;
1432 int i;
1433 u8 status;
1434
1435 temp = I915_READ(intel_sdvo->sdvo_reg);
776ca7cf
CW
1436 if ((temp & SDVO_ENABLE) == 0) {
1437 /* HW workaround for IBX, we need to move the port
dc0fa718
PZ
1438 * to transcoder A before disabling it, so restore it here. */
1439 if (HAS_PCH_IBX(dev))
1440 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
776ca7cf 1441
ce22c320 1442 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
776ca7cf 1443 }
ce22c320
DV
1444 for (i = 0; i < 2; i++)
1445 intel_wait_for_vblank(dev, intel_crtc->pipe);
1446
1447 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1448 /* Warn if the device reported failure to sync.
1449 * A lot of SDVO devices fail to notify of sync, but it's
1450 * a given it the status is a success, we succeeded.
1451 */
1452 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1453 DRM_DEBUG_KMS("First %s output reported failure to "
1454 "sync\n", SDVO_NAME(intel_sdvo));
1455 }
1456
1457 if (0)
1458 intel_sdvo_set_encoder_power_state(intel_sdvo,
1459 DRM_MODE_DPMS_ON);
1460 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1461}
1462
6b1c087b 1463/* Special dpms function to support cloning between dvo/sdvo/crt. */
b2cabb0e 1464static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
79e53945 1465{
b2cabb0e
DV
1466 struct drm_crtc *crtc;
1467 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1468
1469 /* dvo supports only 2 dpms states. */
1470 if (mode != DRM_MODE_DPMS_ON)
1471 mode = DRM_MODE_DPMS_OFF;
1472
1473 if (mode == connector->dpms)
1474 return;
1475
1476 connector->dpms = mode;
1477
1478 /* Only need to change hw state when actually enabled */
1479 crtc = intel_sdvo->base.base.crtc;
1480 if (!crtc) {
1481 intel_sdvo->base.connectors_active = false;
1482 return;
1483 }
79e53945 1484
6b1c087b
JN
1485 /* We set active outputs manually below in case pipe dpms doesn't change
1486 * due to cloning. */
79e53945 1487 if (mode != DRM_MODE_DPMS_ON) {
ea5b213a 1488 intel_sdvo_set_active_outputs(intel_sdvo, 0);
79e53945 1489 if (0)
ea5b213a 1490 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
79e53945 1491
b2cabb0e
DV
1492 intel_sdvo->base.connectors_active = false;
1493
1494 intel_crtc_update_dpms(crtc);
79e53945 1495 } else {
b2cabb0e
DV
1496 intel_sdvo->base.connectors_active = true;
1497
1498 intel_crtc_update_dpms(crtc);
79e53945
JB
1499
1500 if (0)
ea5b213a
CW
1501 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1502 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
79e53945 1503 }
0a91ca29 1504
b980514c 1505 intel_modeset_check_state(connector->dev);
79e53945
JB
1506}
1507
79e53945
JB
1508static int intel_sdvo_mode_valid(struct drm_connector *connector,
1509 struct drm_display_mode *mode)
1510{
df0e9248 1511 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
79e53945
JB
1512
1513 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1514 return MODE_NO_DBLESCAN;
1515
ea5b213a 1516 if (intel_sdvo->pixel_clock_min > mode->clock)
79e53945
JB
1517 return MODE_CLOCK_LOW;
1518
ea5b213a 1519 if (intel_sdvo->pixel_clock_max < mode->clock)
79e53945
JB
1520 return MODE_CLOCK_HIGH;
1521
8545423a 1522 if (intel_sdvo->is_lvds) {
ea5b213a 1523 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
12682a97 1524 return MODE_PANEL;
1525
ea5b213a 1526 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
12682a97 1527 return MODE_PANEL;
1528 }
1529
79e53945
JB
1530 return MODE_OK;
1531}
1532
ea5b213a 1533static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
79e53945 1534{
1a3665c8 1535 BUILD_BUG_ON(sizeof(*caps) != 8);
e957d772
CW
1536 if (!intel_sdvo_get_value(intel_sdvo,
1537 SDVO_CMD_GET_DEVICE_CAPS,
1538 caps, sizeof(*caps)))
1539 return false;
1540
1541 DRM_DEBUG_KMS("SDVO capabilities:\n"
1542 " vendor_id: %d\n"
1543 " device_id: %d\n"
1544 " device_rev_id: %d\n"
1545 " sdvo_version_major: %d\n"
1546 " sdvo_version_minor: %d\n"
1547 " sdvo_inputs_mask: %d\n"
1548 " smooth_scaling: %d\n"
1549 " sharp_scaling: %d\n"
1550 " up_scaling: %d\n"
1551 " down_scaling: %d\n"
1552 " stall_support: %d\n"
1553 " output_flags: %d\n",
1554 caps->vendor_id,
1555 caps->device_id,
1556 caps->device_rev_id,
1557 caps->sdvo_version_major,
1558 caps->sdvo_version_minor,
1559 caps->sdvo_inputs_mask,
1560 caps->smooth_scaling,
1561 caps->sharp_scaling,
1562 caps->up_scaling,
1563 caps->down_scaling,
1564 caps->stall_support,
1565 caps->output_flags);
1566
1567 return true;
79e53945
JB
1568}
1569
5fa7ac9c 1570static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
79e53945 1571{
768b107e 1572 struct drm_device *dev = intel_sdvo->base.base.dev;
5fa7ac9c 1573 uint16_t hotplug;
79e53945 1574
768b107e
DV
1575 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1576 * on the line. */
1577 if (IS_I945G(dev) || IS_I945GM(dev))
5fa7ac9c 1578 return 0;
768b107e 1579
5fa7ac9c
JN
1580 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1581 &hotplug, sizeof(hotplug)))
1582 return 0;
768b107e 1583
5fa7ac9c 1584 return hotplug;
79e53945
JB
1585}
1586
cc68c81a 1587static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
79e53945 1588{
8aca63aa 1589 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
79e53945 1590
5fa7ac9c
JN
1591 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1592 &intel_sdvo->hotplug_active, 2);
79e53945
JB
1593}
1594
fb7a46f3 1595static bool
ea5b213a 1596intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
fb7a46f3 1597{
bc65212c 1598 /* Is there more than one type of output? */
2294488d 1599 return hweight16(intel_sdvo->caps.output_flags) > 1;
fb7a46f3 1600}
1601
f899fc64 1602static struct edid *
e957d772 1603intel_sdvo_get_edid(struct drm_connector *connector)
f899fc64 1604{
e957d772
CW
1605 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1606 return drm_get_edid(connector, &sdvo->ddc);
f899fc64
CW
1607}
1608
ff482d83
CW
1609/* Mac mini hack -- use the same DDC as the analog connector */
1610static struct edid *
1611intel_sdvo_get_analog_edid(struct drm_connector *connector)
1612{
f899fc64 1613 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ff482d83 1614
0c1dab89 1615 return drm_get_edid(connector,
3bd7d909 1616 intel_gmbus_get_adapter(dev_priv,
41aa3448 1617 dev_priv->vbt.crt_ddc_pin));
ff482d83
CW
1618}
1619
c43b5634 1620static enum drm_connector_status
8bf38485 1621intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
9dff6af8 1622{
df0e9248 1623 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
9d1a903d
CW
1624 enum drm_connector_status status;
1625 struct edid *edid;
9dff6af8 1626
e957d772 1627 edid = intel_sdvo_get_edid(connector);
57cdaf90 1628
ea5b213a 1629 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
e957d772 1630 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
9d1a903d 1631
7c3f0a27
ZY
1632 /*
1633 * Don't use the 1 as the argument of DDC bus switch to get
1634 * the EDID. It is used for SDVO SPD ROM.
1635 */
9d1a903d 1636 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
e957d772
CW
1637 intel_sdvo->ddc_bus = ddc;
1638 edid = intel_sdvo_get_edid(connector);
1639 if (edid)
7c3f0a27 1640 break;
7c3f0a27 1641 }
e957d772
CW
1642 /*
1643 * If we found the EDID on the other bus,
1644 * assume that is the correct DDC bus.
1645 */
1646 if (edid == NULL)
1647 intel_sdvo->ddc_bus = saved_ddc;
7c3f0a27 1648 }
9d1a903d
CW
1649
1650 /*
1651 * When there is no edid and no monitor is connected with VGA
1652 * port, try to use the CRT ddc to read the EDID for DVI-connector.
57cdaf90 1653 */
ff482d83
CW
1654 if (edid == NULL)
1655 edid = intel_sdvo_get_analog_edid(connector);
149c36a3 1656
2f551c84 1657 status = connector_status_unknown;
9dff6af8 1658 if (edid != NULL) {
149c36a3 1659 /* DDC bus is shared, match EDID to connector type */
9d1a903d
CW
1660 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1661 status = connector_status_connected;
da79de97
CW
1662 if (intel_sdvo->is_hdmi) {
1663 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1664 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
abedc077
VS
1665 intel_sdvo->rgb_quant_range_selectable =
1666 drm_rgb_quant_range_selectable(edid);
da79de97 1667 }
13946743
CW
1668 } else
1669 status = connector_status_disconnected;
9d1a903d
CW
1670 kfree(edid);
1671 }
7f36e7ed
CW
1672
1673 if (status == connector_status_connected) {
1674 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
c3e5f67b
DV
1675 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1676 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
7f36e7ed
CW
1677 }
1678
2b8d33f7 1679 return status;
9dff6af8
ML
1680}
1681
52220085
CW
1682static bool
1683intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1684 struct edid *edid)
1685{
1686 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1687 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1688
1689 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1690 connector_is_digital, monitor_is_digital);
1691 return connector_is_digital == monitor_is_digital;
1692}
1693
7b334fcb 1694static enum drm_connector_status
930a9e28 1695intel_sdvo_detect(struct drm_connector *connector, bool force)
79e53945 1696{
fb7a46f3 1697 uint16_t response;
df0e9248 1698 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
615fb93f 1699 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
14571b4c 1700 enum drm_connector_status ret;
79e53945 1701
164c8598
CW
1702 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1703 connector->base.id, drm_get_connector_name(connector));
1704
fc37381c
CW
1705 if (!intel_sdvo_get_value(intel_sdvo,
1706 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1707 &response, 2))
32aad86f 1708 return connector_status_unknown;
79e53945 1709
e957d772
CW
1710 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1711 response & 0xff, response >> 8,
1712 intel_sdvo_connector->output_flag);
e2f0ba97 1713
fb7a46f3 1714 if (response == 0)
79e53945 1715 return connector_status_disconnected;
fb7a46f3 1716
ea5b213a 1717 intel_sdvo->attached_output = response;
14571b4c 1718
97aaf910
CW
1719 intel_sdvo->has_hdmi_monitor = false;
1720 intel_sdvo->has_hdmi_audio = false;
abedc077 1721 intel_sdvo->rgb_quant_range_selectable = false;
97aaf910 1722
615fb93f 1723 if ((intel_sdvo_connector->output_flag & response) == 0)
14571b4c 1724 ret = connector_status_disconnected;
13946743 1725 else if (IS_TMDS(intel_sdvo_connector))
8bf38485 1726 ret = intel_sdvo_tmds_sink_detect(connector);
13946743
CW
1727 else {
1728 struct edid *edid;
1729
1730 /* if we have an edid check it matches the connection */
1731 edid = intel_sdvo_get_edid(connector);
1732 if (edid == NULL)
1733 edid = intel_sdvo_get_analog_edid(connector);
1734 if (edid != NULL) {
52220085
CW
1735 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1736 edid))
13946743 1737 ret = connector_status_connected;
52220085
CW
1738 else
1739 ret = connector_status_disconnected;
1740
13946743
CW
1741 kfree(edid);
1742 } else
1743 ret = connector_status_connected;
1744 }
14571b4c
ZW
1745
1746 /* May update encoder flag for like clock for SDVO TV, etc.*/
1747 if (ret == connector_status_connected) {
ea5b213a
CW
1748 intel_sdvo->is_tv = false;
1749 intel_sdvo->is_lvds = false;
14571b4c 1750
09ede541 1751 if (response & SDVO_TV_MASK)
ea5b213a 1752 intel_sdvo->is_tv = true;
14571b4c 1753 if (response & SDVO_LVDS_MASK)
8545423a 1754 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
fb7a46f3 1755 }
14571b4c
ZW
1756
1757 return ret;
79e53945
JB
1758}
1759
e2f0ba97 1760static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
79e53945 1761{
ff482d83 1762 struct edid *edid;
79e53945
JB
1763
1764 /* set the bus switch and get the modes */
e957d772 1765 edid = intel_sdvo_get_edid(connector);
79e53945 1766
57cdaf90
KP
1767 /*
1768 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1769 * link between analog and digital outputs. So, if the regular SDVO
1770 * DDC fails, check to see if the analog output is disconnected, in
1771 * which case we'll look there for the digital DDC data.
e2f0ba97 1772 */
f899fc64
CW
1773 if (edid == NULL)
1774 edid = intel_sdvo_get_analog_edid(connector);
1775
ff482d83 1776 if (edid != NULL) {
52220085
CW
1777 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1778 edid)) {
0c1dab89
CW
1779 drm_mode_connector_update_edid_property(connector, edid);
1780 drm_add_edid_modes(connector, edid);
1781 }
13946743 1782
ff482d83 1783 kfree(edid);
e2f0ba97 1784 }
e2f0ba97
JB
1785}
1786
1787/*
1788 * Set of SDVO TV modes.
1789 * Note! This is in reply order (see loop in get_tv_modes).
1790 * XXX: all 60Hz refresh?
1791 */
b1f559ec 1792static const struct drm_display_mode sdvo_tv_modes[] = {
7026d4ac
ZW
1793 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1794 416, 0, 200, 201, 232, 233, 0,
e2f0ba97 1795 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1796 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1797 416, 0, 240, 241, 272, 273, 0,
e2f0ba97 1798 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1799 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1800 496, 0, 300, 301, 332, 333, 0,
e2f0ba97 1801 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1802 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1803 736, 0, 350, 351, 382, 383, 0,
e2f0ba97 1804 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1805 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1806 736, 0, 400, 401, 432, 433, 0,
e2f0ba97 1807 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1808 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1809 736, 0, 480, 481, 512, 513, 0,
e2f0ba97 1810 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1811 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1812 800, 0, 480, 481, 512, 513, 0,
e2f0ba97 1813 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1814 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1815 800, 0, 576, 577, 608, 609, 0,
e2f0ba97 1816 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1817 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1818 816, 0, 350, 351, 382, 383, 0,
e2f0ba97 1819 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1820 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1821 816, 0, 400, 401, 432, 433, 0,
e2f0ba97 1822 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1823 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1824 816, 0, 480, 481, 512, 513, 0,
e2f0ba97 1825 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1826 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1827 816, 0, 540, 541, 572, 573, 0,
e2f0ba97 1828 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1829 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1830 816, 0, 576, 577, 608, 609, 0,
e2f0ba97 1831 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1832 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1833 864, 0, 576, 577, 608, 609, 0,
e2f0ba97 1834 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1835 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1836 896, 0, 600, 601, 632, 633, 0,
e2f0ba97 1837 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1838 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1839 928, 0, 624, 625, 656, 657, 0,
e2f0ba97 1840 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1841 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1842 1016, 0, 766, 767, 798, 799, 0,
e2f0ba97 1843 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1844 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1845 1120, 0, 768, 769, 800, 801, 0,
e2f0ba97 1846 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
7026d4ac
ZW
1847 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1848 1376, 0, 1024, 1025, 1056, 1057, 0,
e2f0ba97
JB
1849 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1850};
1851
1852static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1853{
df0e9248 1854 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
7026d4ac 1855 struct intel_sdvo_sdtv_resolution_request tv_res;
ce6feabd
ZY
1856 uint32_t reply = 0, format_map = 0;
1857 int i;
e2f0ba97
JB
1858
1859 /* Read the list of supported input resolutions for the selected TV
1860 * format.
1861 */
40039750 1862 format_map = 1 << intel_sdvo->tv_format_index;
ce6feabd 1863 memcpy(&tv_res, &format_map,
32aad86f 1864 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
ce6feabd 1865
32aad86f
CW
1866 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1867 return;
ce6feabd 1868
32aad86f 1869 BUILD_BUG_ON(sizeof(tv_res) != 3);
e957d772
CW
1870 if (!intel_sdvo_write_cmd(intel_sdvo,
1871 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
32aad86f
CW
1872 &tv_res, sizeof(tv_res)))
1873 return;
1874 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
e2f0ba97
JB
1875 return;
1876
1877 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
7026d4ac
ZW
1878 if (reply & (1 << i)) {
1879 struct drm_display_mode *nmode;
1880 nmode = drm_mode_duplicate(connector->dev,
32aad86f 1881 &sdvo_tv_modes[i]);
7026d4ac
ZW
1882 if (nmode)
1883 drm_mode_probed_add(connector, nmode);
1884 }
e2f0ba97
JB
1885}
1886
7086c87f
ML
1887static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1888{
df0e9248 1889 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
7086c87f 1890 struct drm_i915_private *dev_priv = connector->dev->dev_private;
12682a97 1891 struct drm_display_mode *newmode;
7086c87f
ML
1892
1893 /*
c3456fb3 1894 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
4300a0f8 1895 * SDVO->LVDS transcoders can't cope with the EDID mode.
7086c87f 1896 */
41aa3448 1897 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
7086c87f 1898 newmode = drm_mode_duplicate(connector->dev,
41aa3448 1899 dev_priv->vbt.sdvo_lvds_vbt_mode);
7086c87f
ML
1900 if (newmode != NULL) {
1901 /* Guarantee the mode is preferred */
1902 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1903 DRM_MODE_TYPE_DRIVER);
1904 drm_mode_probed_add(connector, newmode);
1905 }
1906 }
12682a97 1907
4300a0f8
DA
1908 /*
1909 * Attempt to get the mode list from DDC.
1910 * Assume that the preferred modes are
1911 * arranged in priority order.
1912 */
1913 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1914
12682a97 1915 list_for_each_entry(newmode, &connector->probed_modes, head) {
1916 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
ea5b213a 1917 intel_sdvo->sdvo_lvds_fixed_mode =
12682a97 1918 drm_mode_duplicate(connector->dev, newmode);
6c9547ff 1919
8545423a 1920 intel_sdvo->is_lvds = true;
12682a97 1921 break;
1922 }
1923 }
1924
7086c87f
ML
1925}
1926
e2f0ba97
JB
1927static int intel_sdvo_get_modes(struct drm_connector *connector)
1928{
615fb93f 1929 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
e2f0ba97 1930
615fb93f 1931 if (IS_TV(intel_sdvo_connector))
e2f0ba97 1932 intel_sdvo_get_tv_modes(connector);
615fb93f 1933 else if (IS_LVDS(intel_sdvo_connector))
7086c87f 1934 intel_sdvo_get_lvds_modes(connector);
e2f0ba97
JB
1935 else
1936 intel_sdvo_get_ddc_modes(connector);
1937
32aad86f 1938 return !list_empty(&connector->probed_modes);
79e53945
JB
1939}
1940
fcc8d672
CW
1941static void
1942intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
b9219c5e 1943{
615fb93f 1944 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
b9219c5e
ZY
1945 struct drm_device *dev = connector->dev;
1946
c5521706
CW
1947 if (intel_sdvo_connector->left)
1948 drm_property_destroy(dev, intel_sdvo_connector->left);
1949 if (intel_sdvo_connector->right)
1950 drm_property_destroy(dev, intel_sdvo_connector->right);
1951 if (intel_sdvo_connector->top)
1952 drm_property_destroy(dev, intel_sdvo_connector->top);
1953 if (intel_sdvo_connector->bottom)
1954 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1955 if (intel_sdvo_connector->hpos)
1956 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1957 if (intel_sdvo_connector->vpos)
1958 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1959 if (intel_sdvo_connector->saturation)
1960 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1961 if (intel_sdvo_connector->contrast)
1962 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1963 if (intel_sdvo_connector->hue)
1964 drm_property_destroy(dev, intel_sdvo_connector->hue);
1965 if (intel_sdvo_connector->sharpness)
1966 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1967 if (intel_sdvo_connector->flicker_filter)
1968 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1969 if (intel_sdvo_connector->flicker_filter_2d)
1970 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1971 if (intel_sdvo_connector->flicker_filter_adaptive)
1972 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1973 if (intel_sdvo_connector->tv_luma_filter)
1974 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1975 if (intel_sdvo_connector->tv_chroma_filter)
1976 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
e044218a
CW
1977 if (intel_sdvo_connector->dot_crawl)
1978 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
c5521706
CW
1979 if (intel_sdvo_connector->brightness)
1980 drm_property_destroy(dev, intel_sdvo_connector->brightness);
b9219c5e
ZY
1981}
1982
79e53945
JB
1983static void intel_sdvo_destroy(struct drm_connector *connector)
1984{
615fb93f 1985 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
79e53945 1986
c5521706 1987 if (intel_sdvo_connector->tv_format)
ce6feabd 1988 drm_property_destroy(connector->dev,
c5521706 1989 intel_sdvo_connector->tv_format);
b9219c5e 1990
d2a82a6f 1991 intel_sdvo_destroy_enhance_property(connector);
79e53945
JB
1992 drm_sysfs_connector_remove(connector);
1993 drm_connector_cleanup(connector);
4b745b1e 1994 kfree(intel_sdvo_connector);
79e53945
JB
1995}
1996
1aad7ac0
CW
1997static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1998{
1999 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2000 struct edid *edid;
2001 bool has_audio = false;
2002
2003 if (!intel_sdvo->is_hdmi)
2004 return false;
2005
2006 edid = intel_sdvo_get_edid(connector);
2007 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2008 has_audio = drm_detect_monitor_audio(edid);
38ab8a20 2009 kfree(edid);
1aad7ac0
CW
2010
2011 return has_audio;
2012}
2013
ce6feabd
ZY
2014static int
2015intel_sdvo_set_property(struct drm_connector *connector,
2016 struct drm_property *property,
2017 uint64_t val)
2018{
df0e9248 2019 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
615fb93f 2020 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
e953fd7b 2021 struct drm_i915_private *dev_priv = connector->dev->dev_private;
b9219c5e 2022 uint16_t temp_value;
32aad86f
CW
2023 uint8_t cmd;
2024 int ret;
ce6feabd 2025
662595df 2026 ret = drm_object_property_set_value(&connector->base, property, val);
32aad86f
CW
2027 if (ret)
2028 return ret;
ce6feabd 2029
3f43c48d 2030 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
2031 int i = val;
2032 bool has_audio;
2033
2034 if (i == intel_sdvo_connector->force_audio)
7f36e7ed
CW
2035 return 0;
2036
1aad7ac0 2037 intel_sdvo_connector->force_audio = i;
7f36e7ed 2038
c3e5f67b 2039 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
2040 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2041 else
c3e5f67b 2042 has_audio = (i == HDMI_AUDIO_ON);
7f36e7ed 2043
1aad7ac0 2044 if (has_audio == intel_sdvo->has_hdmi_audio)
7f36e7ed 2045 return 0;
7f36e7ed 2046
1aad7ac0 2047 intel_sdvo->has_hdmi_audio = has_audio;
7f36e7ed
CW
2048 goto done;
2049 }
2050
e953fd7b 2051 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
2052 bool old_auto = intel_sdvo->color_range_auto;
2053 uint32_t old_range = intel_sdvo->color_range;
2054
55bc60db
VS
2055 switch (val) {
2056 case INTEL_BROADCAST_RGB_AUTO:
2057 intel_sdvo->color_range_auto = true;
2058 break;
2059 case INTEL_BROADCAST_RGB_FULL:
2060 intel_sdvo->color_range_auto = false;
2061 intel_sdvo->color_range = 0;
2062 break;
2063 case INTEL_BROADCAST_RGB_LIMITED:
2064 intel_sdvo->color_range_auto = false;
4f3a8bc7
PZ
2065 /* FIXME: this bit is only valid when using TMDS
2066 * encoding and 8 bit per color mode. */
2067 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
55bc60db
VS
2068 break;
2069 default:
2070 return -EINVAL;
2071 }
ae4edb80
DV
2072
2073 if (old_auto == intel_sdvo->color_range_auto &&
2074 old_range == intel_sdvo->color_range)
2075 return 0;
2076
7f36e7ed
CW
2077 goto done;
2078 }
2079
c5521706
CW
2080#define CHECK_PROPERTY(name, NAME) \
2081 if (intel_sdvo_connector->name == property) { \
2082 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2083 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2084 cmd = SDVO_CMD_SET_##NAME; \
2085 intel_sdvo_connector->cur_##name = temp_value; \
2086 goto set_value; \
2087 }
2088
2089 if (property == intel_sdvo_connector->tv_format) {
32aad86f
CW
2090 if (val >= TV_FORMAT_NUM)
2091 return -EINVAL;
2092
40039750 2093 if (intel_sdvo->tv_format_index ==
615fb93f 2094 intel_sdvo_connector->tv_format_supported[val])
32aad86f 2095 return 0;
ce6feabd 2096
40039750 2097 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
c5521706 2098 goto done;
32aad86f 2099 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
b9219c5e 2100 temp_value = val;
c5521706 2101 if (intel_sdvo_connector->left == property) {
662595df 2102 drm_object_property_set_value(&connector->base,
c5521706 2103 intel_sdvo_connector->right, val);
615fb93f 2104 if (intel_sdvo_connector->left_margin == temp_value)
32aad86f 2105 return 0;
b9219c5e 2106
615fb93f
CW
2107 intel_sdvo_connector->left_margin = temp_value;
2108 intel_sdvo_connector->right_margin = temp_value;
2109 temp_value = intel_sdvo_connector->max_hscan -
c5521706 2110 intel_sdvo_connector->left_margin;
b9219c5e 2111 cmd = SDVO_CMD_SET_OVERSCAN_H;
c5521706
CW
2112 goto set_value;
2113 } else if (intel_sdvo_connector->right == property) {
662595df 2114 drm_object_property_set_value(&connector->base,
c5521706 2115 intel_sdvo_connector->left, val);
615fb93f 2116 if (intel_sdvo_connector->right_margin == temp_value)
32aad86f 2117 return 0;
b9219c5e 2118
615fb93f
CW
2119 intel_sdvo_connector->left_margin = temp_value;
2120 intel_sdvo_connector->right_margin = temp_value;
2121 temp_value = intel_sdvo_connector->max_hscan -
2122 intel_sdvo_connector->left_margin;
b9219c5e 2123 cmd = SDVO_CMD_SET_OVERSCAN_H;
c5521706
CW
2124 goto set_value;
2125 } else if (intel_sdvo_connector->top == property) {
662595df 2126 drm_object_property_set_value(&connector->base,
c5521706 2127 intel_sdvo_connector->bottom, val);
615fb93f 2128 if (intel_sdvo_connector->top_margin == temp_value)
32aad86f 2129 return 0;
b9219c5e 2130
615fb93f
CW
2131 intel_sdvo_connector->top_margin = temp_value;
2132 intel_sdvo_connector->bottom_margin = temp_value;
2133 temp_value = intel_sdvo_connector->max_vscan -
c5521706 2134 intel_sdvo_connector->top_margin;
b9219c5e 2135 cmd = SDVO_CMD_SET_OVERSCAN_V;
c5521706
CW
2136 goto set_value;
2137 } else if (intel_sdvo_connector->bottom == property) {
662595df 2138 drm_object_property_set_value(&connector->base,
c5521706 2139 intel_sdvo_connector->top, val);
615fb93f 2140 if (intel_sdvo_connector->bottom_margin == temp_value)
32aad86f
CW
2141 return 0;
2142
615fb93f
CW
2143 intel_sdvo_connector->top_margin = temp_value;
2144 intel_sdvo_connector->bottom_margin = temp_value;
2145 temp_value = intel_sdvo_connector->max_vscan -
c5521706 2146 intel_sdvo_connector->top_margin;
b9219c5e 2147 cmd = SDVO_CMD_SET_OVERSCAN_V;
c5521706
CW
2148 goto set_value;
2149 }
2150 CHECK_PROPERTY(hpos, HPOS)
2151 CHECK_PROPERTY(vpos, VPOS)
2152 CHECK_PROPERTY(saturation, SATURATION)
2153 CHECK_PROPERTY(contrast, CONTRAST)
2154 CHECK_PROPERTY(hue, HUE)
2155 CHECK_PROPERTY(brightness, BRIGHTNESS)
2156 CHECK_PROPERTY(sharpness, SHARPNESS)
2157 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2158 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2159 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2160 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2161 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
e044218a 2162 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
c5521706 2163 }
b9219c5e 2164
c5521706 2165 return -EINVAL; /* unknown property */
b9219c5e 2166
c5521706
CW
2167set_value:
2168 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2169 return -EIO;
b9219c5e 2170
b9219c5e 2171
c5521706 2172done:
c0c36b94
CW
2173 if (intel_sdvo->base.base.crtc)
2174 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
c5521706 2175
32aad86f 2176 return 0;
c5521706 2177#undef CHECK_PROPERTY
ce6feabd
ZY
2178}
2179
79e53945 2180static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
b2cabb0e 2181 .dpms = intel_sdvo_dpms,
79e53945
JB
2182 .detect = intel_sdvo_detect,
2183 .fill_modes = drm_helper_probe_single_connector_modes,
ce6feabd 2184 .set_property = intel_sdvo_set_property,
79e53945
JB
2185 .destroy = intel_sdvo_destroy,
2186};
2187
2188static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2189 .get_modes = intel_sdvo_get_modes,
2190 .mode_valid = intel_sdvo_mode_valid,
df0e9248 2191 .best_encoder = intel_best_encoder,
79e53945
JB
2192};
2193
b358d0a6 2194static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
79e53945 2195{
8aca63aa 2196 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
d2a82a6f 2197
ea5b213a 2198 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
d2a82a6f 2199 drm_mode_destroy(encoder->dev,
ea5b213a 2200 intel_sdvo->sdvo_lvds_fixed_mode);
d2a82a6f 2201
e957d772 2202 i2c_del_adapter(&intel_sdvo->ddc);
ea5b213a 2203 intel_encoder_destroy(encoder);
79e53945
JB
2204}
2205
2206static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2207 .destroy = intel_sdvo_enc_destroy,
2208};
2209
b66d8424
CW
2210static void
2211intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2212{
2213 uint16_t mask = 0;
2214 unsigned int num_bits;
2215
2216 /* Make a mask of outputs less than or equal to our own priority in the
2217 * list.
2218 */
2219 switch (sdvo->controlled_output) {
2220 case SDVO_OUTPUT_LVDS1:
2221 mask |= SDVO_OUTPUT_LVDS1;
2222 case SDVO_OUTPUT_LVDS0:
2223 mask |= SDVO_OUTPUT_LVDS0;
2224 case SDVO_OUTPUT_TMDS1:
2225 mask |= SDVO_OUTPUT_TMDS1;
2226 case SDVO_OUTPUT_TMDS0:
2227 mask |= SDVO_OUTPUT_TMDS0;
2228 case SDVO_OUTPUT_RGB1:
2229 mask |= SDVO_OUTPUT_RGB1;
2230 case SDVO_OUTPUT_RGB0:
2231 mask |= SDVO_OUTPUT_RGB0;
2232 break;
2233 }
2234
2235 /* Count bits to find what number we are in the priority list. */
2236 mask &= sdvo->caps.output_flags;
2237 num_bits = hweight16(mask);
2238 /* If more than 3 outputs, default to DDC bus 3 for now. */
2239 if (num_bits > 3)
2240 num_bits = 3;
2241
2242 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2243 sdvo->ddc_bus = 1 << num_bits;
2244}
79e53945 2245
e2f0ba97
JB
2246/**
2247 * Choose the appropriate DDC bus for control bus switch command for this
2248 * SDVO output based on the controlled output.
2249 *
2250 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2251 * outputs, then LVDS outputs.
2252 */
2253static void
b1083333 2254intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
ea5b213a 2255 struct intel_sdvo *sdvo, u32 reg)
e2f0ba97 2256{
b1083333 2257 struct sdvo_device_mapping *mapping;
e2f0ba97 2258
eef4eacb 2259 if (sdvo->is_sdvob)
b1083333
AJ
2260 mapping = &(dev_priv->sdvo_mappings[0]);
2261 else
2262 mapping = &(dev_priv->sdvo_mappings[1]);
e2f0ba97 2263
b66d8424
CW
2264 if (mapping->initialized)
2265 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2266 else
2267 intel_sdvo_guess_ddc_bus(sdvo);
e2f0ba97
JB
2268}
2269
e957d772
CW
2270static void
2271intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2272 struct intel_sdvo *sdvo, u32 reg)
2273{
2274 struct sdvo_device_mapping *mapping;
46eb3036 2275 u8 pin;
e957d772 2276
eef4eacb 2277 if (sdvo->is_sdvob)
e957d772
CW
2278 mapping = &dev_priv->sdvo_mappings[0];
2279 else
2280 mapping = &dev_priv->sdvo_mappings[1];
2281
6cb1612a 2282 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
e957d772 2283 pin = mapping->i2c_pin;
6cb1612a
JN
2284 else
2285 pin = GMBUS_PORT_DPB;
e957d772 2286
6cb1612a
JN
2287 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2288
2289 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2290 * our code totally fails once we start using gmbus. Hence fall back to
2291 * bit banging for now. */
2292 intel_gmbus_force_bit(sdvo->i2c, true);
e957d772
CW
2293}
2294
fbfcc4f3
JN
2295/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2296static void
2297intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2298{
2299 intel_gmbus_force_bit(sdvo->i2c, false);
e957d772
CW
2300}
2301
e2f0ba97 2302static bool
e27d8538 2303intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
e2f0ba97 2304{
97aaf910 2305 return intel_sdvo_check_supp_encode(intel_sdvo);
e2f0ba97
JB
2306}
2307
714605e4 2308static u8
eef4eacb 2309intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
714605e4 2310{
2311 struct drm_i915_private *dev_priv = dev->dev_private;
2312 struct sdvo_device_mapping *my_mapping, *other_mapping;
2313
eef4eacb 2314 if (sdvo->is_sdvob) {
714605e4 2315 my_mapping = &dev_priv->sdvo_mappings[0];
2316 other_mapping = &dev_priv->sdvo_mappings[1];
2317 } else {
2318 my_mapping = &dev_priv->sdvo_mappings[1];
2319 other_mapping = &dev_priv->sdvo_mappings[0];
2320 }
2321
2322 /* If the BIOS described our SDVO device, take advantage of it. */
2323 if (my_mapping->slave_addr)
2324 return my_mapping->slave_addr;
2325
2326 /* If the BIOS only described a different SDVO device, use the
2327 * address that it isn't using.
2328 */
2329 if (other_mapping->slave_addr) {
2330 if (other_mapping->slave_addr == 0x70)
2331 return 0x72;
2332 else
2333 return 0x70;
2334 }
2335
2336 /* No SDVO device info is found for another DVO port,
2337 * so use mapping assumption we had before BIOS parsing.
2338 */
eef4eacb 2339 if (sdvo->is_sdvob)
714605e4 2340 return 0x70;
2341 else
2342 return 0x72;
2343}
2344
14571b4c 2345static void
df0e9248
CW
2346intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2347 struct intel_sdvo *encoder)
14571b4c 2348{
df0e9248
CW
2349 drm_connector_init(encoder->base.base.dev,
2350 &connector->base.base,
2351 &intel_sdvo_connector_funcs,
2352 connector->base.base.connector_type);
6070a4a9 2353
df0e9248
CW
2354 drm_connector_helper_add(&connector->base.base,
2355 &intel_sdvo_connector_helper_funcs);
14571b4c 2356
8f4839e2 2357 connector->base.base.interlace_allowed = 1;
df0e9248
CW
2358 connector->base.base.doublescan_allowed = 0;
2359 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
4ac41f47 2360 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
14571b4c 2361
df0e9248
CW
2362 intel_connector_attach_encoder(&connector->base, &encoder->base);
2363 drm_sysfs_connector_add(&connector->base.base);
14571b4c 2364}
6070a4a9 2365
7f36e7ed 2366static void
55bc60db
VS
2367intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2368 struct intel_sdvo_connector *connector)
7f36e7ed
CW
2369{
2370 struct drm_device *dev = connector->base.base.dev;
2371
3f43c48d 2372 intel_attach_force_audio_property(&connector->base.base);
55bc60db 2373 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
e953fd7b 2374 intel_attach_broadcast_rgb_property(&connector->base.base);
55bc60db
VS
2375 intel_sdvo->color_range_auto = true;
2376 }
7f36e7ed
CW
2377}
2378
fb7a46f3 2379static bool
ea5b213a 2380intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
fb7a46f3 2381{
4ef69c7a 2382 struct drm_encoder *encoder = &intel_sdvo->base.base;
14571b4c 2383 struct drm_connector *connector;
cc68c81a 2384 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
14571b4c 2385 struct intel_connector *intel_connector;
615fb93f 2386 struct intel_sdvo_connector *intel_sdvo_connector;
14571b4c 2387
615fb93f
CW
2388 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2389 if (!intel_sdvo_connector)
14571b4c
ZW
2390 return false;
2391
14571b4c 2392 if (device == 0) {
ea5b213a 2393 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
615fb93f 2394 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
14571b4c 2395 } else if (device == 1) {
ea5b213a 2396 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
615fb93f 2397 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
14571b4c
ZW
2398 }
2399
615fb93f 2400 intel_connector = &intel_sdvo_connector->base;
14571b4c 2401 connector = &intel_connector->base;
5fa7ac9c
JN
2402 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2403 intel_sdvo_connector->output_flag) {
5fa7ac9c 2404 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
cc68c81a
SF
2405 /* Some SDVO devices have one-shot hotplug interrupts.
2406 * Ensure that they get re-enabled when an interrupt happens.
2407 */
2408 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2409 intel_sdvo_enable_hotplug(intel_encoder);
5fa7ac9c 2410 } else {
821450c6 2411 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
5fa7ac9c 2412 }
14571b4c
ZW
2413 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2414 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2415
e27d8538 2416 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
14571b4c 2417 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
e27d8538 2418 intel_sdvo->is_hdmi = true;
14571b4c 2419 }
14571b4c 2420
df0e9248 2421 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
f797d221 2422 if (intel_sdvo->is_hdmi)
55bc60db 2423 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
14571b4c
ZW
2424
2425 return true;
2426}
2427
2428static bool
ea5b213a 2429intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
14571b4c 2430{
4ef69c7a
CW
2431 struct drm_encoder *encoder = &intel_sdvo->base.base;
2432 struct drm_connector *connector;
2433 struct intel_connector *intel_connector;
2434 struct intel_sdvo_connector *intel_sdvo_connector;
14571b4c 2435
615fb93f
CW
2436 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2437 if (!intel_sdvo_connector)
2438 return false;
14571b4c 2439
615fb93f 2440 intel_connector = &intel_sdvo_connector->base;
4ef69c7a
CW
2441 connector = &intel_connector->base;
2442 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2443 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
14571b4c 2444
4ef69c7a
CW
2445 intel_sdvo->controlled_output |= type;
2446 intel_sdvo_connector->output_flag = type;
14571b4c 2447
4ef69c7a 2448 intel_sdvo->is_tv = true;
14571b4c 2449
df0e9248 2450 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
14571b4c 2451
4ef69c7a 2452 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
32aad86f 2453 goto err;
14571b4c 2454
4ef69c7a 2455 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
32aad86f 2456 goto err;
14571b4c 2457
4ef69c7a 2458 return true;
32aad86f
CW
2459
2460err:
123d5c01 2461 intel_sdvo_destroy(connector);
32aad86f 2462 return false;
14571b4c
ZW
2463}
2464
2465static bool
ea5b213a 2466intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
14571b4c 2467{
4ef69c7a
CW
2468 struct drm_encoder *encoder = &intel_sdvo->base.base;
2469 struct drm_connector *connector;
2470 struct intel_connector *intel_connector;
2471 struct intel_sdvo_connector *intel_sdvo_connector;
14571b4c 2472
615fb93f
CW
2473 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2474 if (!intel_sdvo_connector)
2475 return false;
14571b4c 2476
615fb93f 2477 intel_connector = &intel_sdvo_connector->base;
4ef69c7a 2478 connector = &intel_connector->base;
821450c6 2479 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
4ef69c7a
CW
2480 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2481 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
2482
2483 if (device == 0) {
2484 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2485 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2486 } else if (device == 1) {
2487 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2488 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2489 }
2490
df0e9248
CW
2491 intel_sdvo_connector_init(intel_sdvo_connector,
2492 intel_sdvo);
4ef69c7a 2493 return true;
14571b4c
ZW
2494}
2495
2496static bool
ea5b213a 2497intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
14571b4c 2498{
4ef69c7a
CW
2499 struct drm_encoder *encoder = &intel_sdvo->base.base;
2500 struct drm_connector *connector;
2501 struct intel_connector *intel_connector;
2502 struct intel_sdvo_connector *intel_sdvo_connector;
14571b4c 2503
615fb93f
CW
2504 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2505 if (!intel_sdvo_connector)
2506 return false;
14571b4c 2507
615fb93f
CW
2508 intel_connector = &intel_sdvo_connector->base;
2509 connector = &intel_connector->base;
4ef69c7a
CW
2510 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2511 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2512
2513 if (device == 0) {
2514 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2515 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2516 } else if (device == 1) {
2517 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2518 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2519 }
2520
df0e9248 2521 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
4ef69c7a 2522 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
32aad86f
CW
2523 goto err;
2524
2525 return true;
2526
2527err:
123d5c01 2528 intel_sdvo_destroy(connector);
32aad86f 2529 return false;
14571b4c
ZW
2530}
2531
2532static bool
ea5b213a 2533intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
14571b4c 2534{
ea5b213a 2535 intel_sdvo->is_tv = false;
ea5b213a 2536 intel_sdvo->is_lvds = false;
fb7a46f3 2537
14571b4c 2538 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
fb7a46f3 2539
14571b4c 2540 if (flags & SDVO_OUTPUT_TMDS0)
ea5b213a 2541 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
14571b4c
ZW
2542 return false;
2543
2544 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
ea5b213a 2545 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
14571b4c
ZW
2546 return false;
2547
2548 /* TV has no XXX1 function block */
a1f4b7ff 2549 if (flags & SDVO_OUTPUT_SVID0)
ea5b213a 2550 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
14571b4c
ZW
2551 return false;
2552
2553 if (flags & SDVO_OUTPUT_CVBS0)
ea5b213a 2554 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
14571b4c 2555 return false;
fb7a46f3 2556
a0b1c7a5
CW
2557 if (flags & SDVO_OUTPUT_YPRPB0)
2558 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2559 return false;
2560
14571b4c 2561 if (flags & SDVO_OUTPUT_RGB0)
ea5b213a 2562 if (!intel_sdvo_analog_init(intel_sdvo, 0))
14571b4c
ZW
2563 return false;
2564
2565 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
ea5b213a 2566 if (!intel_sdvo_analog_init(intel_sdvo, 1))
14571b4c
ZW
2567 return false;
2568
2569 if (flags & SDVO_OUTPUT_LVDS0)
ea5b213a 2570 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
14571b4c
ZW
2571 return false;
2572
2573 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
ea5b213a 2574 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
14571b4c 2575 return false;
fb7a46f3 2576
14571b4c 2577 if ((flags & SDVO_OUTPUT_MASK) == 0) {
fb7a46f3 2578 unsigned char bytes[2];
2579
ea5b213a
CW
2580 intel_sdvo->controlled_output = 0;
2581 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
51c8b407 2582 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
ea5b213a 2583 SDVO_NAME(intel_sdvo),
51c8b407 2584 bytes[0], bytes[1]);
14571b4c 2585 return false;
fb7a46f3 2586 }
27f8227b 2587 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
fb7a46f3 2588
14571b4c 2589 return true;
fb7a46f3 2590}
2591
d0ddfbd3
JN
2592static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2593{
2594 struct drm_device *dev = intel_sdvo->base.base.dev;
2595 struct drm_connector *connector, *tmp;
2596
2597 list_for_each_entry_safe(connector, tmp,
2598 &dev->mode_config.connector_list, head) {
2599 if (intel_attached_encoder(connector) == &intel_sdvo->base)
2600 intel_sdvo_destroy(connector);
2601 }
2602}
2603
32aad86f
CW
2604static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2605 struct intel_sdvo_connector *intel_sdvo_connector,
2606 int type)
ce6feabd 2607{
4ef69c7a 2608 struct drm_device *dev = intel_sdvo->base.base.dev;
ce6feabd
ZY
2609 struct intel_sdvo_tv_format format;
2610 uint32_t format_map, i;
ce6feabd 2611
32aad86f
CW
2612 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2613 return false;
ce6feabd 2614
1a3665c8 2615 BUILD_BUG_ON(sizeof(format) != 6);
32aad86f
CW
2616 if (!intel_sdvo_get_value(intel_sdvo,
2617 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2618 &format, sizeof(format)))
2619 return false;
ce6feabd 2620
32aad86f 2621 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
ce6feabd
ZY
2622
2623 if (format_map == 0)
32aad86f 2624 return false;
ce6feabd 2625
615fb93f 2626 intel_sdvo_connector->format_supported_num = 0;
ce6feabd 2627 for (i = 0 ; i < TV_FORMAT_NUM; i++)
40039750
CW
2628 if (format_map & (1 << i))
2629 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
ce6feabd
ZY
2630
2631
c5521706 2632 intel_sdvo_connector->tv_format =
32aad86f
CW
2633 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2634 "mode", intel_sdvo_connector->format_supported_num);
c5521706 2635 if (!intel_sdvo_connector->tv_format)
fcc8d672 2636 return false;
ce6feabd 2637
615fb93f 2638 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
ce6feabd 2639 drm_property_add_enum(
c5521706 2640 intel_sdvo_connector->tv_format, i,
40039750 2641 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
ce6feabd 2642
40039750 2643 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
662595df 2644 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
c5521706 2645 intel_sdvo_connector->tv_format, 0);
32aad86f 2646 return true;
ce6feabd
ZY
2647
2648}
2649
c5521706
CW
2650#define ENHANCEMENT(name, NAME) do { \
2651 if (enhancements.name) { \
2652 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2653 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2654 return false; \
2655 intel_sdvo_connector->max_##name = data_value[0]; \
2656 intel_sdvo_connector->cur_##name = response; \
2657 intel_sdvo_connector->name = \
d9bc3c02 2658 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
c5521706 2659 if (!intel_sdvo_connector->name) return false; \
662595df 2660 drm_object_attach_property(&connector->base, \
c5521706
CW
2661 intel_sdvo_connector->name, \
2662 intel_sdvo_connector->cur_##name); \
2663 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2664 data_value[0], data_value[1], response); \
2665 } \
0206e353 2666} while (0)
c5521706
CW
2667
2668static bool
2669intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2670 struct intel_sdvo_connector *intel_sdvo_connector,
2671 struct intel_sdvo_enhancements_reply enhancements)
b9219c5e 2672{
4ef69c7a 2673 struct drm_device *dev = intel_sdvo->base.base.dev;
32aad86f 2674 struct drm_connector *connector = &intel_sdvo_connector->base.base;
b9219c5e
ZY
2675 uint16_t response, data_value[2];
2676
c5521706
CW
2677 /* when horizontal overscan is supported, Add the left/right property */
2678 if (enhancements.overscan_h) {
2679 if (!intel_sdvo_get_value(intel_sdvo,
2680 SDVO_CMD_GET_MAX_OVERSCAN_H,
2681 &data_value, 4))
2682 return false;
32aad86f 2683
c5521706
CW
2684 if (!intel_sdvo_get_value(intel_sdvo,
2685 SDVO_CMD_GET_OVERSCAN_H,
2686 &response, 2))
2687 return false;
fcc8d672 2688
c5521706
CW
2689 intel_sdvo_connector->max_hscan = data_value[0];
2690 intel_sdvo_connector->left_margin = data_value[0] - response;
2691 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2692 intel_sdvo_connector->left =
d9bc3c02 2693 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
c5521706
CW
2694 if (!intel_sdvo_connector->left)
2695 return false;
fcc8d672 2696
662595df 2697 drm_object_attach_property(&connector->base,
c5521706
CW
2698 intel_sdvo_connector->left,
2699 intel_sdvo_connector->left_margin);
fcc8d672 2700
c5521706 2701 intel_sdvo_connector->right =
d9bc3c02 2702 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
c5521706
CW
2703 if (!intel_sdvo_connector->right)
2704 return false;
32aad86f 2705
662595df 2706 drm_object_attach_property(&connector->base,
c5521706
CW
2707 intel_sdvo_connector->right,
2708 intel_sdvo_connector->right_margin);
2709 DRM_DEBUG_KMS("h_overscan: max %d, "
2710 "default %d, current %d\n",
2711 data_value[0], data_value[1], response);
2712 }
32aad86f 2713
c5521706
CW
2714 if (enhancements.overscan_v) {
2715 if (!intel_sdvo_get_value(intel_sdvo,
2716 SDVO_CMD_GET_MAX_OVERSCAN_V,
2717 &data_value, 4))
2718 return false;
fcc8d672 2719
c5521706
CW
2720 if (!intel_sdvo_get_value(intel_sdvo,
2721 SDVO_CMD_GET_OVERSCAN_V,
2722 &response, 2))
2723 return false;
32aad86f 2724
c5521706
CW
2725 intel_sdvo_connector->max_vscan = data_value[0];
2726 intel_sdvo_connector->top_margin = data_value[0] - response;
2727 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2728 intel_sdvo_connector->top =
d9bc3c02
SH
2729 drm_property_create_range(dev, 0,
2730 "top_margin", 0, data_value[0]);
c5521706
CW
2731 if (!intel_sdvo_connector->top)
2732 return false;
32aad86f 2733
662595df 2734 drm_object_attach_property(&connector->base,
c5521706
CW
2735 intel_sdvo_connector->top,
2736 intel_sdvo_connector->top_margin);
fcc8d672 2737
c5521706 2738 intel_sdvo_connector->bottom =
d9bc3c02
SH
2739 drm_property_create_range(dev, 0,
2740 "bottom_margin", 0, data_value[0]);
c5521706
CW
2741 if (!intel_sdvo_connector->bottom)
2742 return false;
32aad86f 2743
662595df 2744 drm_object_attach_property(&connector->base,
c5521706
CW
2745 intel_sdvo_connector->bottom,
2746 intel_sdvo_connector->bottom_margin);
2747 DRM_DEBUG_KMS("v_overscan: max %d, "
2748 "default %d, current %d\n",
2749 data_value[0], data_value[1], response);
2750 }
32aad86f 2751
c5521706
CW
2752 ENHANCEMENT(hpos, HPOS);
2753 ENHANCEMENT(vpos, VPOS);
2754 ENHANCEMENT(saturation, SATURATION);
2755 ENHANCEMENT(contrast, CONTRAST);
2756 ENHANCEMENT(hue, HUE);
2757 ENHANCEMENT(sharpness, SHARPNESS);
2758 ENHANCEMENT(brightness, BRIGHTNESS);
2759 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2760 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2761 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2762 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2763 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
fcc8d672 2764
e044218a
CW
2765 if (enhancements.dot_crawl) {
2766 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2767 return false;
2768
2769 intel_sdvo_connector->max_dot_crawl = 1;
2770 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2771 intel_sdvo_connector->dot_crawl =
d9bc3c02 2772 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
e044218a
CW
2773 if (!intel_sdvo_connector->dot_crawl)
2774 return false;
2775
662595df 2776 drm_object_attach_property(&connector->base,
e044218a
CW
2777 intel_sdvo_connector->dot_crawl,
2778 intel_sdvo_connector->cur_dot_crawl);
2779 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2780 }
2781
c5521706
CW
2782 return true;
2783}
32aad86f 2784
c5521706
CW
2785static bool
2786intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2787 struct intel_sdvo_connector *intel_sdvo_connector,
2788 struct intel_sdvo_enhancements_reply enhancements)
2789{
4ef69c7a 2790 struct drm_device *dev = intel_sdvo->base.base.dev;
c5521706
CW
2791 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2792 uint16_t response, data_value[2];
32aad86f 2793
c5521706 2794 ENHANCEMENT(brightness, BRIGHTNESS);
fcc8d672 2795
c5521706
CW
2796 return true;
2797}
2798#undef ENHANCEMENT
32aad86f 2799
c5521706
CW
2800static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2801 struct intel_sdvo_connector *intel_sdvo_connector)
2802{
2803 union {
2804 struct intel_sdvo_enhancements_reply reply;
2805 uint16_t response;
2806 } enhancements;
32aad86f 2807
1a3665c8
CW
2808 BUILD_BUG_ON(sizeof(enhancements) != 2);
2809
cf9a2f3a
CW
2810 enhancements.response = 0;
2811 intel_sdvo_get_value(intel_sdvo,
2812 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2813 &enhancements, sizeof(enhancements));
c5521706
CW
2814 if (enhancements.response == 0) {
2815 DRM_DEBUG_KMS("No enhancement is supported\n");
2816 return true;
b9219c5e 2817 }
32aad86f 2818
c5521706
CW
2819 if (IS_TV(intel_sdvo_connector))
2820 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
0206e353 2821 else if (IS_LVDS(intel_sdvo_connector))
c5521706
CW
2822 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2823 else
2824 return true;
e957d772
CW
2825}
2826
2827static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2828 struct i2c_msg *msgs,
2829 int num)
2830{
2831 struct intel_sdvo *sdvo = adapter->algo_data;
fcc8d672 2832
e957d772
CW
2833 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2834 return -EIO;
2835
2836 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2837}
2838
2839static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2840{
2841 struct intel_sdvo *sdvo = adapter->algo_data;
2842 return sdvo->i2c->algo->functionality(sdvo->i2c);
2843}
2844
2845static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2846 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2847 .functionality = intel_sdvo_ddc_proxy_func
2848};
2849
2850static bool
2851intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2852 struct drm_device *dev)
2853{
2854 sdvo->ddc.owner = THIS_MODULE;
2855 sdvo->ddc.class = I2C_CLASS_DDC;
2856 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2857 sdvo->ddc.dev.parent = &dev->pdev->dev;
2858 sdvo->ddc.algo_data = sdvo;
2859 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2860
2861 return i2c_add_adapter(&sdvo->ddc) == 0;
b9219c5e
ZY
2862}
2863
eef4eacb 2864bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
79e53945 2865{
b01f2c3a 2866 struct drm_i915_private *dev_priv = dev->dev_private;
21d40d37 2867 struct intel_encoder *intel_encoder;
ea5b213a 2868 struct intel_sdvo *intel_sdvo;
79e53945 2869 int i;
ea5b213a
CW
2870 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2871 if (!intel_sdvo)
7d57382e 2872 return false;
79e53945 2873
56184e3d 2874 intel_sdvo->sdvo_reg = sdvo_reg;
eef4eacb
DV
2875 intel_sdvo->is_sdvob = is_sdvob;
2876 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
56184e3d 2877 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
fbfcc4f3
JN
2878 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2879 goto err_i2c_bus;
e957d772 2880
56184e3d 2881 /* encoder type will be decided later */
ea5b213a 2882 intel_encoder = &intel_sdvo->base;
21d40d37 2883 intel_encoder->type = INTEL_OUTPUT_SDVO;
373a3cf7 2884 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
79e53945 2885
79e53945
JB
2886 /* Read the regs to test if we can talk to the device */
2887 for (i = 0; i < 0x40; i++) {
f899fc64
CW
2888 u8 byte;
2889
2890 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
eef4eacb
DV
2891 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2892 SDVO_NAME(intel_sdvo));
f899fc64 2893 goto err;
79e53945
JB
2894 }
2895 }
2896
6cc5f341 2897 intel_encoder->compute_config = intel_sdvo_compute_config;
ce22c320 2898 intel_encoder->disable = intel_disable_sdvo;
6cc5f341 2899 intel_encoder->mode_set = intel_sdvo_mode_set;
ce22c320 2900 intel_encoder->enable = intel_enable_sdvo;
4ac41f47 2901 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
045ac3b5 2902 intel_encoder->get_config = intel_sdvo_get_config;
ce22c320 2903
af901ca1 2904 /* In default case sdvo lvds is false */
32aad86f 2905 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
f899fc64 2906 goto err;
79e53945 2907
ea5b213a
CW
2908 if (intel_sdvo_output_setup(intel_sdvo,
2909 intel_sdvo->caps.output_flags) != true) {
eef4eacb
DV
2910 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2911 SDVO_NAME(intel_sdvo));
d0ddfbd3
JN
2912 /* Output_setup can leave behind connectors! */
2913 goto err_output;
79e53945
JB
2914 }
2915
7ba220ce
CW
2916 /* Only enable the hotplug irq if we need it, to work around noisy
2917 * hotplug lines.
2918 */
2919 if (intel_sdvo->hotplug_active) {
2920 intel_encoder->hpd_pin =
2921 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
2922 }
2923
e506d6fd
DV
2924 /*
2925 * Cloning SDVO with anything is often impossible, since the SDVO
2926 * encoder can request a special input timing mode. And even if that's
2927 * not the case we have evidence that cloning a plain unscaled mode with
2928 * VGA doesn't really work. Furthermore the cloning flags are way too
2929 * simplistic anyway to express such constraints, so just give up on
2930 * cloning for SDVO encoders.
2931 */
2932 intel_sdvo->base.cloneable = false;
2933
ea5b213a 2934 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
e2f0ba97 2935
79e53945 2936 /* Set the input timing to the screen. Assume always input 0. */
32aad86f 2937 if (!intel_sdvo_set_target_input(intel_sdvo))
d0ddfbd3 2938 goto err_output;
79e53945 2939
32aad86f
CW
2940 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2941 &intel_sdvo->pixel_clock_min,
2942 &intel_sdvo->pixel_clock_max))
d0ddfbd3 2943 goto err_output;
79e53945 2944
8a4c47f3 2945 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
342dc382 2946 "clock range %dMHz - %dMHz, "
2947 "input 1: %c, input 2: %c, "
2948 "output 1: %c, output 2: %c\n",
ea5b213a
CW
2949 SDVO_NAME(intel_sdvo),
2950 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2951 intel_sdvo->caps.device_rev_id,
2952 intel_sdvo->pixel_clock_min / 1000,
2953 intel_sdvo->pixel_clock_max / 1000,
2954 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2955 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
342dc382 2956 /* check currently supported outputs */
ea5b213a 2957 intel_sdvo->caps.output_flags &
79e53945 2958 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
ea5b213a 2959 intel_sdvo->caps.output_flags &
79e53945 2960 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
7d57382e 2961 return true;
79e53945 2962
d0ddfbd3
JN
2963err_output:
2964 intel_sdvo_output_cleanup(intel_sdvo);
2965
f899fc64 2966err:
373a3cf7 2967 drm_encoder_cleanup(&intel_encoder->base);
e957d772 2968 i2c_del_adapter(&intel_sdvo->ddc);
fbfcc4f3
JN
2969err_i2c_bus:
2970 intel_sdvo_unselect_i2c_bus(intel_sdvo);
ea5b213a 2971 kfree(intel_sdvo);
79e53945 2972
7d57382e 2973 return false;
79e53945 2974}
This page took 0.552847 seconds and 5 git commands to generate.