drm/i915: Fix mmio vs. CS flip race on ILK+
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_sprite.c
CommitLineData
b840d907
JB
1/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
1731693a 35#include <drm/drm_rect.h>
b840d907 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
b840d907
JB
38#include "i915_drv.h"
39
8d7849db
VS
40static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
41{
42 /* paranoia */
43 if (!mode->crtc_htotal)
44 return 1;
45
46 return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
47}
48
49static bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
50{
51 struct drm_device *dev = crtc->base.dev;
52 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
53 enum pipe pipe = crtc->pipe;
54 long timeout = msecs_to_jiffies_timeout(1);
55 int scanline, min, max, vblank_start;
56 DEFINE_WAIT(wait);
57
58 WARN_ON(!mutex_is_locked(&crtc->base.mutex));
59
60 vblank_start = mode->crtc_vblank_start;
61 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
62 vblank_start = DIV_ROUND_UP(vblank_start, 2);
63
64 /* FIXME needs to be calibrated sensibly */
65 min = vblank_start - usecs_to_scanlines(mode, 100);
66 max = vblank_start - 1;
67
68 if (min <= 0 || max <= 0)
69 return false;
70
71 if (WARN_ON(drm_vblank_get(dev, pipe)))
72 return false;
73
74 local_irq_disable();
75
25ef284a
VS
76 trace_i915_pipe_update_start(crtc, min, max);
77
8d7849db
VS
78 for (;;) {
79 /*
80 * prepare_to_wait() has a memory barrier, which guarantees
81 * other CPUs can see the task state update by the time we
82 * read the scanline.
83 */
84 prepare_to_wait(&crtc->vbl_wait, &wait, TASK_UNINTERRUPTIBLE);
85
86 scanline = intel_get_crtc_scanline(crtc);
87 if (scanline < min || scanline > max)
88 break;
89
90 if (timeout <= 0) {
91 DRM_ERROR("Potential atomic update failure on pipe %c\n",
92 pipe_name(crtc->pipe));
93 break;
94 }
95
96 local_irq_enable();
97
98 timeout = schedule_timeout(timeout);
99
100 local_irq_disable();
101 }
102
103 finish_wait(&crtc->vbl_wait, &wait);
104
105 drm_vblank_put(dev, pipe);
106
107 *start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
108
25ef284a
VS
109 trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);
110
8d7849db
VS
111 return true;
112}
113
114static void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
115{
116 struct drm_device *dev = crtc->base.dev;
117 enum pipe pipe = crtc->pipe;
118 u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
119
25ef284a
VS
120 trace_i915_pipe_update_end(crtc, end_vbl_count);
121
8d7849db
VS
122 local_irq_enable();
123
124 if (start_vbl_count != end_vbl_count)
125 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
126 pipe_name(pipe), start_vbl_count, end_vbl_count);
127}
128
5b633d6b
VS
129static void intel_update_primary_plane(struct intel_crtc *crtc)
130{
131 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
132 int reg = DSPCNTR(crtc->plane);
133
134 if (crtc->primary_enabled)
135 I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
136 else
137 I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
138}
139
7f1f3851 140static void
b39d53f6
VS
141vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
142 struct drm_framebuffer *fb,
7f1f3851
JB
143 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
144 unsigned int crtc_w, unsigned int crtc_h,
145 uint32_t x, uint32_t y,
146 uint32_t src_w, uint32_t src_h)
147{
148 struct drm_device *dev = dplane->dev;
149 struct drm_i915_private *dev_priv = dev->dev_private;
150 struct intel_plane *intel_plane = to_intel_plane(dplane);
8d7849db 151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7f1f3851
JB
152 int pipe = intel_plane->pipe;
153 int plane = intel_plane->plane;
154 u32 sprctl;
155 unsigned long sprsurf_offset, linear_offset;
156 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
8d7849db
VS
157 u32 start_vbl_count;
158 bool atomic_update;
7f1f3851
JB
159
160 sprctl = I915_READ(SPCNTR(pipe, plane));
161
162 /* Mask out pixel format bits in case we change it */
163 sprctl &= ~SP_PIXFORMAT_MASK;
164 sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
165 sprctl &= ~SP_TILED;
166
167 switch (fb->pixel_format) {
168 case DRM_FORMAT_YUYV:
169 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
170 break;
171 case DRM_FORMAT_YVYU:
172 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
173 break;
174 case DRM_FORMAT_UYVY:
175 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
176 break;
177 case DRM_FORMAT_VYUY:
178 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
179 break;
180 case DRM_FORMAT_RGB565:
181 sprctl |= SP_FORMAT_BGR565;
182 break;
183 case DRM_FORMAT_XRGB8888:
184 sprctl |= SP_FORMAT_BGRX8888;
185 break;
186 case DRM_FORMAT_ARGB8888:
187 sprctl |= SP_FORMAT_BGRA8888;
188 break;
189 case DRM_FORMAT_XBGR2101010:
190 sprctl |= SP_FORMAT_RGBX1010102;
191 break;
192 case DRM_FORMAT_ABGR2101010:
193 sprctl |= SP_FORMAT_RGBA1010102;
194 break;
195 case DRM_FORMAT_XBGR8888:
196 sprctl |= SP_FORMAT_RGBX8888;
197 break;
198 case DRM_FORMAT_ABGR8888:
199 sprctl |= SP_FORMAT_RGBA8888;
200 break;
201 default:
202 /*
203 * If we get here one of the upper layers failed to filter
204 * out the unsupported plane formats
205 */
206 BUG();
207 break;
208 }
209
4ea67bc7
VS
210 /*
211 * Enable gamma to match primary/cursor plane behaviour.
212 * FIXME should be user controllable via propertiesa.
213 */
214 sprctl |= SP_GAMMA_ENABLE;
215
7f1f3851
JB
216 if (obj->tiling_mode != I915_TILING_NONE)
217 sprctl |= SP_TILED;
218
219 sprctl |= SP_ENABLE;
220
adf3d35e 221 intel_update_sprite_watermarks(dplane, crtc, src_w, pixel_size, true,
67ca28f3
VS
222 src_w != crtc_w || src_h != crtc_h);
223
7f1f3851
JB
224 /* Sizes are 0 based */
225 src_w--;
226 src_h--;
227 crtc_w--;
228 crtc_h--;
229
7f1f3851
JB
230 linear_offset = y * fb->pitches[0] + x * pixel_size;
231 sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
232 obj->tiling_mode,
233 pixel_size,
234 fb->pitches[0]);
235 linear_offset -= sprsurf_offset;
236
8d7849db
VS
237 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
238
5b633d6b
VS
239 intel_update_primary_plane(intel_crtc);
240
ca6ad025
VS
241 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
242 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
243
7f1f3851
JB
244 if (obj->tiling_mode != I915_TILING_NONE)
245 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
246 else
247 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
248
249 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
250 I915_WRITE(SPCNTR(pipe, plane), sprctl);
85ba7b7d
DV
251 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
252 sprsurf_offset);
5b633d6b
VS
253
254 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
8d7849db
VS
255
256 if (atomic_update)
257 intel_pipe_update_end(intel_crtc, start_vbl_count);
7f1f3851
JB
258}
259
260static void
b39d53f6 261vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
7f1f3851
JB
262{
263 struct drm_device *dev = dplane->dev;
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 struct intel_plane *intel_plane = to_intel_plane(dplane);
8d7849db 266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7f1f3851
JB
267 int pipe = intel_plane->pipe;
268 int plane = intel_plane->plane;
8d7849db
VS
269 u32 start_vbl_count;
270 bool atomic_update;
271
272 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
7f1f3851 273
5b633d6b
VS
274 intel_update_primary_plane(intel_crtc);
275
7f1f3851
JB
276 I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
277 ~SP_ENABLE);
278 /* Activate double buffered register update */
85ba7b7d 279 I915_WRITE(SPSURF(pipe, plane), 0);
5b633d6b
VS
280
281 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
a95fd8ca 282
8d7849db
VS
283 if (atomic_update)
284 intel_pipe_update_end(intel_crtc, start_vbl_count);
285
a95fd8ca 286 intel_update_sprite_watermarks(dplane, crtc, 0, 0, false, false);
7f1f3851
JB
287}
288
289static int
290vlv_update_colorkey(struct drm_plane *dplane,
291 struct drm_intel_sprite_colorkey *key)
292{
293 struct drm_device *dev = dplane->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
295 struct intel_plane *intel_plane = to_intel_plane(dplane);
296 int pipe = intel_plane->pipe;
297 int plane = intel_plane->plane;
298 u32 sprctl;
299
300 if (key->flags & I915_SET_COLORKEY_DESTINATION)
301 return -EINVAL;
302
303 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
304 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
305 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
306
307 sprctl = I915_READ(SPCNTR(pipe, plane));
308 sprctl &= ~SP_SOURCE_KEY;
309 if (key->flags & I915_SET_COLORKEY_SOURCE)
310 sprctl |= SP_SOURCE_KEY;
311 I915_WRITE(SPCNTR(pipe, plane), sprctl);
312
313 POSTING_READ(SPKEYMSK(pipe, plane));
314
315 return 0;
316}
317
318static void
319vlv_get_colorkey(struct drm_plane *dplane,
320 struct drm_intel_sprite_colorkey *key)
321{
322 struct drm_device *dev = dplane->dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 struct intel_plane *intel_plane = to_intel_plane(dplane);
325 int pipe = intel_plane->pipe;
326 int plane = intel_plane->plane;
327 u32 sprctl;
328
329 key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
330 key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
331 key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
332
333 sprctl = I915_READ(SPCNTR(pipe, plane));
334 if (sprctl & SP_SOURCE_KEY)
335 key->flags = I915_SET_COLORKEY_SOURCE;
336 else
337 key->flags = I915_SET_COLORKEY_NONE;
338}
339
b840d907 340static void
b39d53f6
VS
341ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
342 struct drm_framebuffer *fb,
b840d907
JB
343 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
344 unsigned int crtc_w, unsigned int crtc_h,
345 uint32_t x, uint32_t y,
346 uint32_t src_w, uint32_t src_h)
347{
348 struct drm_device *dev = plane->dev;
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 struct intel_plane *intel_plane = to_intel_plane(plane);
8d7849db 351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b840d907
JB
352 int pipe = intel_plane->pipe;
353 u32 sprctl, sprscale = 0;
5a35e99e 354 unsigned long sprsurf_offset, linear_offset;
2bd3c3cb 355 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
8d7849db
VS
356 u32 start_vbl_count;
357 bool atomic_update;
b840d907
JB
358
359 sprctl = I915_READ(SPRCTL(pipe));
360
361 /* Mask out pixel format bits in case we change it */
362 sprctl &= ~SPRITE_PIXFORMAT_MASK;
363 sprctl &= ~SPRITE_RGB_ORDER_RGBX;
364 sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
e86fe0d3 365 sprctl &= ~SPRITE_TILED;
b840d907
JB
366
367 switch (fb->pixel_format) {
368 case DRM_FORMAT_XBGR8888:
5ee36913 369 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
b840d907
JB
370 break;
371 case DRM_FORMAT_XRGB8888:
5ee36913 372 sprctl |= SPRITE_FORMAT_RGBX888;
b840d907
JB
373 break;
374 case DRM_FORMAT_YUYV:
375 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
b840d907
JB
376 break;
377 case DRM_FORMAT_YVYU:
378 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
b840d907
JB
379 break;
380 case DRM_FORMAT_UYVY:
381 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
b840d907
JB
382 break;
383 case DRM_FORMAT_VYUY:
384 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
b840d907
JB
385 break;
386 default:
28d491df 387 BUG();
b840d907
JB
388 }
389
4ea67bc7
VS
390 /*
391 * Enable gamma to match primary/cursor plane behaviour.
392 * FIXME should be user controllable via propertiesa.
393 */
394 sprctl |= SPRITE_GAMMA_ENABLE;
395
b840d907
JB
396 if (obj->tiling_mode != I915_TILING_NONE)
397 sprctl |= SPRITE_TILED;
398
b42c6009 399 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
400 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
401 else
402 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
403
b840d907
JB
404 sprctl |= SPRITE_ENABLE;
405
6bbfa1c5 406 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
86d3efce
VS
407 sprctl |= SPRITE_PIPE_CSC_ENABLE;
408
adf3d35e 409 intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
67ca28f3
VS
410 src_w != crtc_w || src_h != crtc_h);
411
b840d907
JB
412 /* Sizes are 0 based */
413 src_w--;
414 src_h--;
415 crtc_w--;
416 crtc_h--;
417
8553c18e 418 if (crtc_w != src_w || crtc_h != src_h)
b840d907 419 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
b840d907 420
ca320ac4 421 linear_offset = y * fb->pitches[0] + x * pixel_size;
5a35e99e 422 sprsurf_offset =
bc752862
CW
423 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
424 pixel_size, fb->pitches[0]);
5a35e99e
DL
425 linear_offset -= sprsurf_offset;
426
8d7849db
VS
427 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
428
5b633d6b
VS
429 intel_update_primary_plane(intel_crtc);
430
ca6ad025
VS
431 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
432 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
433
5a35e99e
DL
434 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
435 * register */
b3dc685e 436 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
c54173a8 437 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
5a35e99e 438 else if (obj->tiling_mode != I915_TILING_NONE)
b840d907 439 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
5a35e99e
DL
440 else
441 I915_WRITE(SPRLINOFF(pipe), linear_offset);
c54173a8 442
b840d907 443 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
2d354c34
DL
444 if (intel_plane->can_scale)
445 I915_WRITE(SPRSCALE(pipe), sprscale);
b840d907 446 I915_WRITE(SPRCTL(pipe), sprctl);
85ba7b7d
DV
447 I915_WRITE(SPRSURF(pipe),
448 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
5b633d6b
VS
449
450 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
8d7849db
VS
451
452 if (atomic_update)
453 intel_pipe_update_end(intel_crtc, start_vbl_count);
b840d907
JB
454}
455
456static void
b39d53f6 457ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
b840d907
JB
458{
459 struct drm_device *dev = plane->dev;
460 struct drm_i915_private *dev_priv = dev->dev_private;
461 struct intel_plane *intel_plane = to_intel_plane(plane);
8d7849db 462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b840d907 463 int pipe = intel_plane->pipe;
8d7849db
VS
464 u32 start_vbl_count;
465 bool atomic_update;
466
467 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
b840d907 468
5b633d6b
VS
469 intel_update_primary_plane(intel_crtc);
470
b840d907
JB
471 I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
472 /* Can't leave the scaler enabled... */
2d354c34
DL
473 if (intel_plane->can_scale)
474 I915_WRITE(SPRSCALE(pipe), 0);
b840d907 475 /* Activate double buffered register update */
85ba7b7d 476 I915_WRITE(SPRSURF(pipe), 0);
5b633d6b
VS
477
478 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
828ed3e1 479
8d7849db
VS
480 if (atomic_update)
481 intel_pipe_update_end(intel_crtc, start_vbl_count);
482
1bd09ec7
VS
483 /*
484 * Avoid underruns when disabling the sprite.
485 * FIXME remove once watermark updates are done properly.
486 */
487 intel_wait_for_vblank(dev, pipe);
488
adf3d35e 489 intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
b840d907
JB
490}
491
8ea30864
JB
492static int
493ivb_update_colorkey(struct drm_plane *plane,
494 struct drm_intel_sprite_colorkey *key)
495{
496 struct drm_device *dev = plane->dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
498 struct intel_plane *intel_plane;
499 u32 sprctl;
500 int ret = 0;
501
502 intel_plane = to_intel_plane(plane);
503
504 I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
505 I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
506 I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
507
508 sprctl = I915_READ(SPRCTL(intel_plane->pipe));
509 sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
510 if (key->flags & I915_SET_COLORKEY_DESTINATION)
511 sprctl |= SPRITE_DEST_KEY;
512 else if (key->flags & I915_SET_COLORKEY_SOURCE)
513 sprctl |= SPRITE_SOURCE_KEY;
514 I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
515
516 POSTING_READ(SPRKEYMSK(intel_plane->pipe));
517
518 return ret;
519}
520
521static void
522ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
523{
524 struct drm_device *dev = plane->dev;
525 struct drm_i915_private *dev_priv = dev->dev_private;
526 struct intel_plane *intel_plane;
527 u32 sprctl;
528
529 intel_plane = to_intel_plane(plane);
530
531 key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
532 key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
533 key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
534 key->flags = 0;
535
536 sprctl = I915_READ(SPRCTL(intel_plane->pipe));
537
538 if (sprctl & SPRITE_DEST_KEY)
539 key->flags = I915_SET_COLORKEY_DESTINATION;
540 else if (sprctl & SPRITE_SOURCE_KEY)
541 key->flags = I915_SET_COLORKEY_SOURCE;
542 else
543 key->flags = I915_SET_COLORKEY_NONE;
544}
545
b840d907 546static void
b39d53f6
VS
547ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
548 struct drm_framebuffer *fb,
b840d907
JB
549 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
550 unsigned int crtc_w, unsigned int crtc_h,
551 uint32_t x, uint32_t y,
552 uint32_t src_w, uint32_t src_h)
553{
554 struct drm_device *dev = plane->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 struct intel_plane *intel_plane = to_intel_plane(plane);
8d7849db 557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2bd3c3cb 558 int pipe = intel_plane->pipe;
5a35e99e 559 unsigned long dvssurf_offset, linear_offset;
8aaa81a1 560 u32 dvscntr, dvsscale;
2bd3c3cb 561 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
8d7849db
VS
562 u32 start_vbl_count;
563 bool atomic_update;
b840d907
JB
564
565 dvscntr = I915_READ(DVSCNTR(pipe));
566
567 /* Mask out pixel format bits in case we change it */
568 dvscntr &= ~DVS_PIXFORMAT_MASK;
ab2f9df1 569 dvscntr &= ~DVS_RGB_ORDER_XBGR;
b840d907 570 dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
79626523 571 dvscntr &= ~DVS_TILED;
b840d907
JB
572
573 switch (fb->pixel_format) {
574 case DRM_FORMAT_XBGR8888:
ab2f9df1 575 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
b840d907
JB
576 break;
577 case DRM_FORMAT_XRGB8888:
ab2f9df1 578 dvscntr |= DVS_FORMAT_RGBX888;
b840d907
JB
579 break;
580 case DRM_FORMAT_YUYV:
581 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
b840d907
JB
582 break;
583 case DRM_FORMAT_YVYU:
584 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
b840d907
JB
585 break;
586 case DRM_FORMAT_UYVY:
587 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
b840d907
JB
588 break;
589 case DRM_FORMAT_VYUY:
590 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
b840d907
JB
591 break;
592 default:
28d491df 593 BUG();
b840d907
JB
594 }
595
4ea67bc7
VS
596 /*
597 * Enable gamma to match primary/cursor plane behaviour.
598 * FIXME should be user controllable via propertiesa.
599 */
600 dvscntr |= DVS_GAMMA_ENABLE;
601
b840d907
JB
602 if (obj->tiling_mode != I915_TILING_NONE)
603 dvscntr |= DVS_TILED;
604
d1686ae3
CW
605 if (IS_GEN6(dev))
606 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
b840d907
JB
607 dvscntr |= DVS_ENABLE;
608
adf3d35e 609 intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
67ca28f3
VS
610 src_w != crtc_w || src_h != crtc_h);
611
b840d907
JB
612 /* Sizes are 0 based */
613 src_w--;
614 src_h--;
615 crtc_w--;
616 crtc_h--;
617
8aaa81a1 618 dvsscale = 0;
8368f014 619 if (crtc_w != src_w || crtc_h != src_h)
b840d907
JB
620 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
621
ca320ac4 622 linear_offset = y * fb->pitches[0] + x * pixel_size;
5a35e99e 623 dvssurf_offset =
bc752862
CW
624 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
625 pixel_size, fb->pitches[0]);
5a35e99e
DL
626 linear_offset -= dvssurf_offset;
627
8d7849db
VS
628 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
629
5b633d6b
VS
630 intel_update_primary_plane(intel_crtc);
631
ca6ad025
VS
632 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
633 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
634
5a35e99e 635 if (obj->tiling_mode != I915_TILING_NONE)
b840d907 636 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
5a35e99e
DL
637 else
638 I915_WRITE(DVSLINOFF(pipe), linear_offset);
b840d907 639
b840d907
JB
640 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
641 I915_WRITE(DVSSCALE(pipe), dvsscale);
642 I915_WRITE(DVSCNTR(pipe), dvscntr);
85ba7b7d
DV
643 I915_WRITE(DVSSURF(pipe),
644 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
5b633d6b
VS
645
646 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
8d7849db
VS
647
648 if (atomic_update)
649 intel_pipe_update_end(intel_crtc, start_vbl_count);
b840d907
JB
650}
651
652static void
b39d53f6 653ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
b840d907
JB
654{
655 struct drm_device *dev = plane->dev;
656 struct drm_i915_private *dev_priv = dev->dev_private;
657 struct intel_plane *intel_plane = to_intel_plane(plane);
8d7849db 658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b840d907 659 int pipe = intel_plane->pipe;
8d7849db
VS
660 u32 start_vbl_count;
661 bool atomic_update;
662
663 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
b840d907 664
5b633d6b
VS
665 intel_update_primary_plane(intel_crtc);
666
b840d907
JB
667 I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
668 /* Disable the scaler */
669 I915_WRITE(DVSSCALE(pipe), 0);
670 /* Flush double buffered register updates */
85ba7b7d 671 I915_WRITE(DVSSURF(pipe), 0);
5b633d6b
VS
672
673 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
a95fd8ca 674
8d7849db
VS
675 if (atomic_update)
676 intel_pipe_update_end(intel_crtc, start_vbl_count);
677
1bd09ec7
VS
678 /*
679 * Avoid underruns when disabling the sprite.
680 * FIXME remove once watermark updates are done properly.
681 */
682 intel_wait_for_vblank(dev, pipe);
683
a95fd8ca 684 intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
b840d907
JB
685}
686
175bd420 687static void
5b633d6b 688intel_post_enable_primary(struct drm_crtc *crtc)
175bd420
JB
689{
690 struct drm_device *dev = crtc->dev;
175bd420 691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
abae50ed 692
20bc8673
VS
693 /*
694 * FIXME IPS should be fine as long as one plane is
695 * enabled, but in practice it seems to have problems
696 * when going from primary only to sprite only and vice
697 * versa.
698 */
699 if (intel_crtc->config.ips_enabled) {
700 intel_wait_for_vblank(dev, intel_crtc->pipe);
701 hsw_enable_ips(intel_crtc);
702 }
703
82284b6b 704 mutex_lock(&dev->struct_mutex);
93314b5b 705 intel_update_fbc(dev);
82284b6b 706 mutex_unlock(&dev->struct_mutex);
175bd420
JB
707}
708
709static void
5b633d6b 710intel_pre_disable_primary(struct drm_crtc *crtc)
175bd420
JB
711{
712 struct drm_device *dev = crtc->dev;
713 struct drm_i915_private *dev_priv = dev->dev_private;
714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
82284b6b
VS
715
716 mutex_lock(&dev->struct_mutex);
abae50ed
VS
717 if (dev_priv->fbc.plane == intel_crtc->plane)
718 intel_disable_fbc(dev);
82284b6b 719 mutex_unlock(&dev->struct_mutex);
abae50ed 720
20bc8673
VS
721 /*
722 * FIXME IPS should be fine as long as one plane is
723 * enabled, but in practice it seems to have problems
724 * when going from primary only to sprite only and vice
725 * versa.
726 */
727 hsw_disable_ips(intel_crtc);
175bd420
JB
728}
729
8ea30864 730static int
d1686ae3 731ilk_update_colorkey(struct drm_plane *plane,
8ea30864
JB
732 struct drm_intel_sprite_colorkey *key)
733{
734 struct drm_device *dev = plane->dev;
735 struct drm_i915_private *dev_priv = dev->dev_private;
736 struct intel_plane *intel_plane;
737 u32 dvscntr;
738 int ret = 0;
739
740 intel_plane = to_intel_plane(plane);
741
742 I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
743 I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
744 I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
745
746 dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
747 dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
748 if (key->flags & I915_SET_COLORKEY_DESTINATION)
749 dvscntr |= DVS_DEST_KEY;
750 else if (key->flags & I915_SET_COLORKEY_SOURCE)
751 dvscntr |= DVS_SOURCE_KEY;
752 I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
753
754 POSTING_READ(DVSKEYMSK(intel_plane->pipe));
755
756 return ret;
757}
758
759static void
d1686ae3 760ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
8ea30864
JB
761{
762 struct drm_device *dev = plane->dev;
763 struct drm_i915_private *dev_priv = dev->dev_private;
764 struct intel_plane *intel_plane;
765 u32 dvscntr;
766
767 intel_plane = to_intel_plane(plane);
768
769 key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
770 key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
771 key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
772 key->flags = 0;
773
774 dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
775
776 if (dvscntr & DVS_DEST_KEY)
777 key->flags = I915_SET_COLORKEY_DESTINATION;
778 else if (dvscntr & DVS_SOURCE_KEY)
779 key->flags = I915_SET_COLORKEY_SOURCE;
780 else
781 key->flags = I915_SET_COLORKEY_NONE;
782}
783
1731693a
VS
784static bool
785format_is_yuv(uint32_t format)
786{
787 switch (format) {
788 case DRM_FORMAT_YUYV:
789 case DRM_FORMAT_UYVY:
790 case DRM_FORMAT_VYUY:
791 case DRM_FORMAT_YVYU:
792 return true;
793 default:
794 return false;
795 }
796}
797
efb31d15
VS
798static bool colorkey_enabled(struct intel_plane *intel_plane)
799{
800 struct drm_intel_sprite_colorkey key;
801
802 intel_plane->get_colorkey(&intel_plane->base, &key);
803
804 return key.flags != I915_SET_COLORKEY_NONE;
805}
806
b840d907
JB
807static int
808intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
809 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
810 unsigned int crtc_w, unsigned int crtc_h,
811 uint32_t src_x, uint32_t src_y,
812 uint32_t src_w, uint32_t src_h)
813{
814 struct drm_device *dev = plane->dev;
b840d907
JB
815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
816 struct intel_plane *intel_plane = to_intel_plane(plane);
2afd9efd
VS
817 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
818 struct drm_i915_gem_object *obj = intel_fb->obj;
819 struct drm_i915_gem_object *old_obj = intel_plane->obj;
820 int ret;
5b633d6b 821 bool primary_enabled;
1731693a
VS
822 bool visible;
823 int hscale, vscale;
824 int max_scale, min_scale;
825 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
826 struct drm_rect src = {
827 /* sample coordinates in 16.16 fixed point */
828 .x1 = src_x,
829 .x2 = src_x + src_w,
830 .y1 = src_y,
831 .y2 = src_y + src_h,
832 };
833 struct drm_rect dst = {
834 /* integer pixels */
835 .x1 = crtc_x,
836 .x2 = crtc_x + crtc_w,
837 .y1 = crtc_y,
838 .y2 = crtc_y + crtc_h,
839 };
840 const struct drm_rect clip = {
03c5b25f
VS
841 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
842 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
1731693a 843 };
098ebd6b
VS
844 const struct {
845 int crtc_x, crtc_y;
846 unsigned int crtc_w, crtc_h;
847 uint32_t src_x, src_y, src_w, src_h;
848 } orig = {
849 .crtc_x = crtc_x,
850 .crtc_y = crtc_y,
851 .crtc_w = crtc_w,
852 .crtc_h = crtc_h,
853 .src_x = src_x,
854 .src_y = src_y,
855 .src_w = src_w,
856 .src_h = src_h,
857 };
5e1bac2f 858
1731693a
VS
859 /* Don't modify another pipe's plane */
860 if (intel_plane->pipe != intel_crtc->pipe) {
861 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
b840d907 862 return -EINVAL;
1731693a 863 }
b840d907 864
1731693a
VS
865 /* FIXME check all gen limits */
866 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
867 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
b840d907 868 return -EINVAL;
1731693a 869 }
b840d907 870
94c6419e
DL
871 /* Sprite planes can be linear or x-tiled surfaces */
872 switch (obj->tiling_mode) {
873 case I915_TILING_NONE:
874 case I915_TILING_X:
875 break;
876 default:
1731693a 877 DRM_DEBUG_KMS("Unsupported tiling mode\n");
94c6419e
DL
878 return -EINVAL;
879 }
880
3c3686cd
VS
881 /*
882 * FIXME the following code does a bunch of fuzzy adjustments to the
883 * coordinates and sizes. We probably need some way to decide whether
884 * more strict checking should be done instead.
885 */
1731693a
VS
886 max_scale = intel_plane->max_downscale << 16;
887 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
888
3c3686cd
VS
889 hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
890 BUG_ON(hscale < 0);
1731693a 891
3c3686cd
VS
892 vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
893 BUG_ON(vscale < 0);
b840d907 894
1731693a 895 visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
b840d907 896
1731693a
VS
897 crtc_x = dst.x1;
898 crtc_y = dst.y1;
899 crtc_w = drm_rect_width(&dst);
900 crtc_h = drm_rect_height(&dst);
2d354c34 901
1731693a 902 if (visible) {
3c3686cd
VS
903 /* check again in case clipping clamped the results */
904 hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
905 if (hscale < 0) {
906 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
907 drm_rect_debug_print(&src, true);
908 drm_rect_debug_print(&dst, false);
909
910 return hscale;
911 }
912
913 vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
914 if (vscale < 0) {
915 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
916 drm_rect_debug_print(&src, true);
917 drm_rect_debug_print(&dst, false);
918
919 return vscale;
920 }
921
1731693a
VS
922 /* Make the source viewport size an exact multiple of the scaling factors. */
923 drm_rect_adjust_size(&src,
924 drm_rect_width(&dst) * hscale - drm_rect_width(&src),
925 drm_rect_height(&dst) * vscale - drm_rect_height(&src));
926
927 /* sanity check to make sure the src viewport wasn't enlarged */
928 WARN_ON(src.x1 < (int) src_x ||
929 src.y1 < (int) src_y ||
930 src.x2 > (int) (src_x + src_w) ||
931 src.y2 > (int) (src_y + src_h));
932
933 /*
934 * Hardware doesn't handle subpixel coordinates.
935 * Adjust to (macro)pixel boundary, but be careful not to
936 * increase the source viewport size, because that could
937 * push the downscaling factor out of bounds.
1731693a
VS
938 */
939 src_x = src.x1 >> 16;
940 src_w = drm_rect_width(&src) >> 16;
941 src_y = src.y1 >> 16;
942 src_h = drm_rect_height(&src) >> 16;
943
944 if (format_is_yuv(fb->pixel_format)) {
945 src_x &= ~1;
946 src_w &= ~1;
947
948 /*
949 * Must keep src and dst the
950 * same if we can't scale.
951 */
952 if (!intel_plane->can_scale)
953 crtc_w &= ~1;
954
955 if (crtc_w == 0)
956 visible = false;
957 }
958 }
959
960 /* Check size restrictions when scaling */
961 if (visible && (src_w != crtc_w || src_h != crtc_h)) {
962 unsigned int width_bytes;
963
964 WARN_ON(!intel_plane->can_scale);
965
966 /* FIXME interlacing min height is 6 */
967
968 if (crtc_w < 3 || crtc_h < 3)
969 visible = false;
970
971 if (src_w < 3 || src_h < 3)
972 visible = false;
973
974 width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
975
976 if (src_w > 2048 || src_h > 2048 ||
977 width_bytes > 4096 || fb->pitches[0] > 4096) {
978 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
979 return -EINVAL;
980 }
981 }
982
983 dst.x1 = crtc_x;
984 dst.x2 = crtc_x + crtc_w;
985 dst.y1 = crtc_y;
986 dst.y2 = crtc_y + crtc_h;
b840d907
JB
987
988 /*
989 * If the sprite is completely covering the primary plane,
990 * we can disable the primary and save power.
991 */
5b633d6b
VS
992 primary_enabled = !drm_rect_equals(&dst, &clip) || colorkey_enabled(intel_plane);
993 WARN_ON(!primary_enabled && !visible && intel_crtc->active);
b840d907
JB
994
995 mutex_lock(&dev->struct_mutex);
996
693db184
CW
997 /* Note that this will apply the VT-d workaround for scanouts,
998 * which is more restrictive than required for sprites. (The
999 * primary plane requires 256KiB alignment with 64 PTE padding,
1000 * the sprite planes only require 128KiB alignment and 32 PTE padding.
1001 */
b840d907 1002 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
82284b6b
VS
1003
1004 mutex_unlock(&dev->struct_mutex);
1005
00c2064b 1006 if (ret)
82284b6b 1007 return ret;
b840d907 1008
098ebd6b
VS
1009 intel_plane->crtc_x = orig.crtc_x;
1010 intel_plane->crtc_y = orig.crtc_y;
1011 intel_plane->crtc_w = orig.crtc_w;
1012 intel_plane->crtc_h = orig.crtc_h;
1013 intel_plane->src_x = orig.src_x;
1014 intel_plane->src_y = orig.src_y;
1015 intel_plane->src_w = orig.src_w;
1016 intel_plane->src_h = orig.src_h;
b840d907
JB
1017 intel_plane->obj = obj;
1018
03c5b25f 1019 if (intel_crtc->active) {
5b633d6b
VS
1020 bool primary_was_enabled = intel_crtc->primary_enabled;
1021
1022 intel_crtc->primary_enabled = primary_enabled;
1023
1024 if (primary_was_enabled && !primary_enabled)
1025 intel_pre_disable_primary(crtc);
03c5b25f
VS
1026
1027 if (visible)
1028 intel_plane->update_plane(plane, crtc, fb, obj,
1029 crtc_x, crtc_y, crtc_w, crtc_h,
1030 src_x, src_y, src_w, src_h);
1031 else
1032 intel_plane->disable_plane(plane, crtc);
1033
5b633d6b
VS
1034 if (!primary_was_enabled && primary_enabled)
1035 intel_post_enable_primary(crtc);
03c5b25f 1036 }
175bd420 1037
b840d907
JB
1038 /* Unpin old obj after new one is active to avoid ugliness */
1039 if (old_obj) {
1040 /*
1041 * It's fairly common to simply update the position of
1042 * an existing object. In that case, we don't need to
1043 * wait for vblank to avoid ugliness, we only need to
1044 * do the pin & ref bookkeeping.
1045 */
82284b6b 1046 if (old_obj != obj && intel_crtc->active)
2afd9efd 1047 intel_wait_for_vblank(dev, intel_crtc->pipe);
82284b6b
VS
1048
1049 mutex_lock(&dev->struct_mutex);
1690e1eb 1050 intel_unpin_fb_obj(old_obj);
82284b6b 1051 mutex_unlock(&dev->struct_mutex);
b840d907
JB
1052 }
1053
82284b6b 1054 return 0;
b840d907
JB
1055}
1056
1057static int
1058intel_disable_plane(struct drm_plane *plane)
1059{
1060 struct drm_device *dev = plane->dev;
1061 struct intel_plane *intel_plane = to_intel_plane(plane);
03c5b25f 1062 struct intel_crtc *intel_crtc;
b840d907 1063
88a94a58
VS
1064 if (!plane->fb)
1065 return 0;
1066
1067 if (WARN_ON(!plane->crtc))
1068 return -EINVAL;
1069
03c5b25f
VS
1070 intel_crtc = to_intel_crtc(plane->crtc);
1071
1072 if (intel_crtc->active) {
5b633d6b
VS
1073 bool primary_was_enabled = intel_crtc->primary_enabled;
1074
1075 intel_crtc->primary_enabled = true;
1076
03c5b25f 1077 intel_plane->disable_plane(plane, plane->crtc);
5b633d6b
VS
1078
1079 if (!primary_was_enabled && intel_crtc->primary_enabled)
1080 intel_post_enable_primary(plane->crtc);
03c5b25f 1081 }
b840d907 1082
5f3fb46b
VS
1083 if (intel_plane->obj) {
1084 if (intel_crtc->active)
1085 intel_wait_for_vblank(dev, intel_plane->pipe);
c626d317 1086
5f3fb46b
VS
1087 mutex_lock(&dev->struct_mutex);
1088 intel_unpin_fb_obj(intel_plane->obj);
1089 mutex_unlock(&dev->struct_mutex);
82284b6b 1090
5f3fb46b
VS
1091 intel_plane->obj = NULL;
1092 }
b840d907 1093
5f3fb46b 1094 return 0;
b840d907
JB
1095}
1096
1097static void intel_destroy_plane(struct drm_plane *plane)
1098{
1099 struct intel_plane *intel_plane = to_intel_plane(plane);
1100 intel_disable_plane(plane);
1101 drm_plane_cleanup(plane);
1102 kfree(intel_plane);
1103}
1104
8ea30864
JB
1105int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv)
1107{
1108 struct drm_intel_sprite_colorkey *set = data;
8ea30864
JB
1109 struct drm_mode_object *obj;
1110 struct drm_plane *plane;
1111 struct intel_plane *intel_plane;
1112 int ret = 0;
1113
1cff8f6b
DV
1114 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1115 return -ENODEV;
8ea30864
JB
1116
1117 /* Make sure we don't try to enable both src & dest simultaneously */
1118 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1119 return -EINVAL;
1120
a0e99e68 1121 drm_modeset_lock_all(dev);
8ea30864
JB
1122
1123 obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
1124 if (!obj) {
3f2c2057 1125 ret = -ENOENT;
8ea30864
JB
1126 goto out_unlock;
1127 }
1128
1129 plane = obj_to_plane(obj);
1130 intel_plane = to_intel_plane(plane);
1131 ret = intel_plane->update_colorkey(plane, set);
1132
1133out_unlock:
a0e99e68 1134 drm_modeset_unlock_all(dev);
8ea30864
JB
1135 return ret;
1136}
1137
1138int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1139 struct drm_file *file_priv)
1140{
1141 struct drm_intel_sprite_colorkey *get = data;
8ea30864
JB
1142 struct drm_mode_object *obj;
1143 struct drm_plane *plane;
1144 struct intel_plane *intel_plane;
1145 int ret = 0;
1146
1cff8f6b
DV
1147 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1148 return -ENODEV;
8ea30864 1149
a0e99e68 1150 drm_modeset_lock_all(dev);
8ea30864
JB
1151
1152 obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
1153 if (!obj) {
3f2c2057 1154 ret = -ENOENT;
8ea30864
JB
1155 goto out_unlock;
1156 }
1157
1158 plane = obj_to_plane(obj);
1159 intel_plane = to_intel_plane(plane);
1160 intel_plane->get_colorkey(plane, get);
1161
1162out_unlock:
a0e99e68 1163 drm_modeset_unlock_all(dev);
8ea30864
JB
1164 return ret;
1165}
1166
5e1bac2f
JB
1167void intel_plane_restore(struct drm_plane *plane)
1168{
1169 struct intel_plane *intel_plane = to_intel_plane(plane);
1170
1171 if (!plane->crtc || !plane->fb)
1172 return;
1173
1174 intel_update_plane(plane, plane->crtc, plane->fb,
1175 intel_plane->crtc_x, intel_plane->crtc_y,
1176 intel_plane->crtc_w, intel_plane->crtc_h,
1177 intel_plane->src_x, intel_plane->src_y,
1178 intel_plane->src_w, intel_plane->src_h);
1179}
1180
bb53d4ae
VS
1181void intel_plane_disable(struct drm_plane *plane)
1182{
1183 if (!plane->crtc || !plane->fb)
1184 return;
1185
1186 intel_disable_plane(plane);
1187}
1188
b840d907
JB
1189static const struct drm_plane_funcs intel_plane_funcs = {
1190 .update_plane = intel_update_plane,
1191 .disable_plane = intel_disable_plane,
1192 .destroy = intel_destroy_plane,
1193};
1194
d1686ae3
CW
1195static uint32_t ilk_plane_formats[] = {
1196 DRM_FORMAT_XRGB8888,
1197 DRM_FORMAT_YUYV,
1198 DRM_FORMAT_YVYU,
1199 DRM_FORMAT_UYVY,
1200 DRM_FORMAT_VYUY,
1201};
1202
b840d907
JB
1203static uint32_t snb_plane_formats[] = {
1204 DRM_FORMAT_XBGR8888,
1205 DRM_FORMAT_XRGB8888,
1206 DRM_FORMAT_YUYV,
1207 DRM_FORMAT_YVYU,
1208 DRM_FORMAT_UYVY,
1209 DRM_FORMAT_VYUY,
1210};
1211
7f1f3851
JB
1212static uint32_t vlv_plane_formats[] = {
1213 DRM_FORMAT_RGB565,
1214 DRM_FORMAT_ABGR8888,
1215 DRM_FORMAT_ARGB8888,
1216 DRM_FORMAT_XBGR8888,
1217 DRM_FORMAT_XRGB8888,
1218 DRM_FORMAT_XBGR2101010,
1219 DRM_FORMAT_ABGR2101010,
1220 DRM_FORMAT_YUYV,
1221 DRM_FORMAT_YVYU,
1222 DRM_FORMAT_UYVY,
1223 DRM_FORMAT_VYUY,
1224};
1225
b840d907 1226int
7f1f3851 1227intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
b840d907
JB
1228{
1229 struct intel_plane *intel_plane;
1230 unsigned long possible_crtcs;
d1686ae3
CW
1231 const uint32_t *plane_formats;
1232 int num_plane_formats;
b840d907
JB
1233 int ret;
1234
d1686ae3 1235 if (INTEL_INFO(dev)->gen < 5)
b840d907 1236 return -ENODEV;
b840d907 1237
b14c5679 1238 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
b840d907
JB
1239 if (!intel_plane)
1240 return -ENOMEM;
1241
d1686ae3
CW
1242 switch (INTEL_INFO(dev)->gen) {
1243 case 5:
1244 case 6:
2d354c34 1245 intel_plane->can_scale = true;
b840d907 1246 intel_plane->max_downscale = 16;
d1686ae3
CW
1247 intel_plane->update_plane = ilk_update_plane;
1248 intel_plane->disable_plane = ilk_disable_plane;
1249 intel_plane->update_colorkey = ilk_update_colorkey;
1250 intel_plane->get_colorkey = ilk_get_colorkey;
1251
1252 if (IS_GEN6(dev)) {
1253 plane_formats = snb_plane_formats;
1254 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1255 } else {
1256 plane_formats = ilk_plane_formats;
1257 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1258 }
1259 break;
1260
1261 case 7:
4e0bbc31 1262 case 8:
d49f7091 1263 if (IS_IVYBRIDGE(dev)) {
2d354c34 1264 intel_plane->can_scale = true;
d49f7091
DL
1265 intel_plane->max_downscale = 2;
1266 } else {
1267 intel_plane->can_scale = false;
1268 intel_plane->max_downscale = 1;
1269 }
7f1f3851
JB
1270
1271 if (IS_VALLEYVIEW(dev)) {
7f1f3851
JB
1272 intel_plane->update_plane = vlv_update_plane;
1273 intel_plane->disable_plane = vlv_disable_plane;
1274 intel_plane->update_colorkey = vlv_update_colorkey;
1275 intel_plane->get_colorkey = vlv_get_colorkey;
1276
1277 plane_formats = vlv_plane_formats;
1278 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1279 } else {
7f1f3851
JB
1280 intel_plane->update_plane = ivb_update_plane;
1281 intel_plane->disable_plane = ivb_disable_plane;
1282 intel_plane->update_colorkey = ivb_update_colorkey;
1283 intel_plane->get_colorkey = ivb_get_colorkey;
1284
1285 plane_formats = snb_plane_formats;
1286 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1287 }
d1686ae3
CW
1288 break;
1289
1290 default:
a8b0bbab 1291 kfree(intel_plane);
d1686ae3 1292 return -ENODEV;
b840d907
JB
1293 }
1294
1295 intel_plane->pipe = pipe;
7f1f3851 1296 intel_plane->plane = plane;
b840d907
JB
1297 possible_crtcs = (1 << pipe);
1298 ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
d1686ae3
CW
1299 &intel_plane_funcs,
1300 plane_formats, num_plane_formats,
1301 false);
b840d907
JB
1302 if (ret)
1303 kfree(intel_plane);
1304
1305 return ret;
1306}
This page took 0.230516 seconds and 5 git commands to generate.