drm/i915: Detect and clear unclaimed access on resume
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
cf9d2890 26#include "i915_vgpu.h"
907b28c5 27
6daccb0b
CW
28#include <linux/pm_runtime.h>
29
83e33372 30#define FORCEWAKE_ACK_TIMEOUT_MS 50
907b28c5 31
75aa3f63 32#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
6af5d92f 33
05a2fb15
MK
34static const char * const forcewake_domain_names[] = {
35 "render",
36 "blitter",
37 "media",
38};
39
40const char *
48c1026a 41intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
05a2fb15 42{
53abb679 43 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
05a2fb15
MK
44
45 if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
46 return forcewake_domain_names[id];
47
48 WARN_ON(id);
49
50 return "unknown";
51}
52
05a2fb15
MK
53static inline void
54fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
907b28c5 55{
f0f59a00 56 WARN_ON(!i915_mmio_reg_valid(d->reg_set));
05a2fb15 57 __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
907b28c5
CW
58}
59
05a2fb15
MK
60static inline void
61fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
907b28c5 62{
05a2fb15 63 mod_timer_pinned(&d->timer, jiffies + 1);
907b28c5
CW
64}
65
05a2fb15
MK
66static inline void
67fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
907b28c5 68{
05a2fb15
MK
69 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
70 FORCEWAKE_KERNEL) == 0,
907b28c5 71 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
72 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
73 intel_uncore_forcewake_domain_to_str(d->id));
74}
907b28c5 75
05a2fb15
MK
76static inline void
77fw_domain_get(const struct intel_uncore_forcewake_domain *d)
78{
79 __raw_i915_write32(d->i915, d->reg_set, d->val_set);
80}
907b28c5 81
05a2fb15
MK
82static inline void
83fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
84{
85 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
86 FORCEWAKE_KERNEL),
907b28c5 87 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
88 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
89 intel_uncore_forcewake_domain_to_str(d->id));
90}
907b28c5 91
05a2fb15
MK
92static inline void
93fw_domain_put(const struct intel_uncore_forcewake_domain *d)
94{
95 __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
907b28c5
CW
96}
97
05a2fb15
MK
98static inline void
99fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
907b28c5 100{
05a2fb15 101 /* something from same cacheline, but not from the set register */
f0f59a00 102 if (i915_mmio_reg_valid(d->reg_post))
05a2fb15 103 __raw_posting_read(d->i915, d->reg_post);
907b28c5
CW
104}
105
05a2fb15 106static void
48c1026a 107fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
907b28c5 108{
05a2fb15 109 struct intel_uncore_forcewake_domain *d;
48c1026a 110 enum forcewake_domain_id id;
907b28c5 111
05a2fb15
MK
112 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
113 fw_domain_wait_ack_clear(d);
114 fw_domain_get(d);
05a2fb15
MK
115 fw_domain_wait_ack(d);
116 }
117}
907b28c5 118
05a2fb15 119static void
48c1026a 120fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
121{
122 struct intel_uncore_forcewake_domain *d;
48c1026a 123 enum forcewake_domain_id id;
907b28c5 124
05a2fb15
MK
125 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
126 fw_domain_put(d);
127 fw_domain_posting_read(d);
128 }
129}
907b28c5 130
05a2fb15
MK
131static void
132fw_domains_posting_read(struct drm_i915_private *dev_priv)
133{
134 struct intel_uncore_forcewake_domain *d;
48c1026a 135 enum forcewake_domain_id id;
05a2fb15
MK
136
137 /* No need to do for all, just do for first found */
138 for_each_fw_domain(d, dev_priv, id) {
139 fw_domain_posting_read(d);
140 break;
141 }
142}
143
144static void
48c1026a 145fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
146{
147 struct intel_uncore_forcewake_domain *d;
48c1026a 148 enum forcewake_domain_id id;
05a2fb15 149
3225b2f9
MK
150 if (dev_priv->uncore.fw_domains == 0)
151 return;
f9b3927a 152
05a2fb15
MK
153 for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
154 fw_domain_reset(d);
155
156 fw_domains_posting_read(dev_priv);
157}
158
159static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
160{
161 /* w/a for a sporadic read returning 0 by waiting for the GT
162 * thread to wake up.
163 */
164 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
165 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
166 DRM_ERROR("GT thread status wait timed out\n");
167}
168
169static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
48c1026a 170 enum forcewake_domains fw_domains)
05a2fb15
MK
171{
172 fw_domains_get(dev_priv, fw_domains);
907b28c5 173
05a2fb15 174 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
c549f738 175 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
176}
177
178static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
179{
180 u32 gtfifodbg;
6af5d92f
CW
181
182 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
183 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
184 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
185}
186
05a2fb15 187static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
48c1026a 188 enum forcewake_domains fw_domains)
907b28c5 189{
05a2fb15 190 fw_domains_put(dev_priv, fw_domains);
907b28c5
CW
191 gen6_gt_check_fifodbg(dev_priv);
192}
193
c32e3788
DG
194static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
195{
196 u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
197
198 return count & GT_FIFO_FREE_ENTRIES_MASK;
199}
200
907b28c5
CW
201static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
202{
203 int ret = 0;
204
5135d64b
D
205 /* On VLV, FIFO will be shared by both SW and HW.
206 * So, we need to read the FREE_ENTRIES everytime */
207 if (IS_VALLEYVIEW(dev_priv->dev))
c32e3788 208 dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
5135d64b 209
907b28c5
CW
210 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
211 int loop = 500;
c32e3788
DG
212 u32 fifo = fifo_free_entries(dev_priv);
213
907b28c5
CW
214 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
215 udelay(10);
c32e3788 216 fifo = fifo_free_entries(dev_priv);
907b28c5
CW
217 }
218 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
219 ++ret;
220 dev_priv->uncore.fifo_count = fifo;
221 }
222 dev_priv->uncore.fifo_count--;
223
224 return ret;
225}
226
59bad947 227static void intel_uncore_fw_release_timer(unsigned long arg)
38cff0b1 228{
b2cff0db
CW
229 struct intel_uncore_forcewake_domain *domain = (void *)arg;
230 unsigned long irqflags;
38cff0b1 231
da5827c3 232 assert_rpm_device_not_suspended(domain->i915);
38cff0b1 233
b2cff0db
CW
234 spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
235 if (WARN_ON(domain->wake_count == 0))
236 domain->wake_count++;
237
238 if (--domain->wake_count == 0)
239 domain->i915->uncore.funcs.force_wake_put(domain->i915,
240 1 << domain->id);
241
242 spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
38cff0b1
ZW
243}
244
b2cff0db 245void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
38cff0b1 246{
b2cff0db 247 struct drm_i915_private *dev_priv = dev->dev_private;
48c1026a 248 unsigned long irqflags;
b2cff0db 249 struct intel_uncore_forcewake_domain *domain;
48c1026a
MK
250 int retry_count = 100;
251 enum forcewake_domain_id id;
252 enum forcewake_domains fw = 0, active_domains;
38cff0b1 253
b2cff0db
CW
254 /* Hold uncore.lock across reset to prevent any register access
255 * with forcewake not set correctly. Wait until all pending
256 * timers are run before holding.
257 */
258 while (1) {
259 active_domains = 0;
38cff0b1 260
b2cff0db
CW
261 for_each_fw_domain(domain, dev_priv, id) {
262 if (del_timer_sync(&domain->timer) == 0)
263 continue;
38cff0b1 264
59bad947 265 intel_uncore_fw_release_timer((unsigned long)domain);
b2cff0db 266 }
aec347ab 267
b2cff0db 268 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
b2ec142c 269
b2cff0db
CW
270 for_each_fw_domain(domain, dev_priv, id) {
271 if (timer_pending(&domain->timer))
272 active_domains |= (1 << id);
273 }
3123fcaf 274
b2cff0db
CW
275 if (active_domains == 0)
276 break;
aec347ab 277
b2cff0db
CW
278 if (--retry_count == 0) {
279 DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
280 break;
281 }
0294ae7b 282
b2cff0db
CW
283 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
284 cond_resched();
285 }
0294ae7b 286
b2cff0db
CW
287 WARN_ON(active_domains);
288
289 for_each_fw_domain(domain, dev_priv, id)
290 if (domain->wake_count)
291 fw |= 1 << id;
292
293 if (fw)
294 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
ef46e0d2 295
05a2fb15 296 fw_domains_reset(dev_priv, FORCEWAKE_ALL);
38cff0b1 297
0294ae7b 298 if (restore) { /* If reset with a user forcewake, try to restore */
0294ae7b
CW
299 if (fw)
300 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
301
302 if (IS_GEN6(dev) || IS_GEN7(dev))
303 dev_priv->uncore.fifo_count =
c32e3788 304 fifo_free_entries(dev_priv);
0294ae7b
CW
305 }
306
b2cff0db 307 if (!restore)
59bad947 308 assert_forcewakes_inactive(dev_priv);
b2cff0db 309
0294ae7b 310 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
ef46e0d2
DV
311}
312
f9b3927a 313static void intel_uncore_ellc_detect(struct drm_device *dev)
907b28c5
CW
314{
315 struct drm_i915_private *dev_priv = dev->dev_private;
316
e25dca86
DL
317 if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
318 INTEL_INFO(dev)->gen >= 9) &&
2db59d53 319 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
18ce3994
BW
320 /* The docs do not explain exactly how the calculation can be
321 * made. It is somewhat guessable, but for now, it's always
322 * 128MB.
323 * NB: We can't write IDICR yet because we do not have gt funcs
324 * set up */
325 dev_priv->ellc_size = 128;
326 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
327 }
f9b3927a
MK
328}
329
8a47eb19
MK
330static bool
331check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
332{
333 u32 dbg;
334
335 if (!HAS_FPGA_DBG_UNCLAIMED(dev_priv))
336 return false;
337
338 dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
339 if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
340 return false;
341
342 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
343
344 return true;
345}
346
f9b3927a
MK
347static void __intel_uncore_early_sanitize(struct drm_device *dev,
348 bool restore_forcewake)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
351
8a47eb19
MK
352 /* clear out unclaimed reg detection bit */
353 if (check_for_unclaimed_mmio(dev_priv))
354 DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
907b28c5 355
97058870
VS
356 /* clear out old GT FIFO errors */
357 if (IS_GEN6(dev) || IS_GEN7(dev))
358 __raw_i915_write32(dev_priv, GTFIFODBG,
359 __raw_i915_read32(dev_priv, GTFIFODBG));
360
a04f90a3
D
361 /* WaDisableShadowRegForCpd:chv */
362 if (IS_CHERRYVIEW(dev)) {
363 __raw_i915_write32(dev_priv, GTFIFOCTL,
364 __raw_i915_read32(dev_priv, GTFIFOCTL) |
365 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
366 GT_FIFO_CTL_RC6_POLICY_STALL);
367 }
368
10018603 369 intel_uncore_forcewake_reset(dev, restore_forcewake);
521198a2
MK
370}
371
ed493883
ID
372void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
373{
374 __intel_uncore_early_sanitize(dev, restore_forcewake);
375 i915_check_and_clear_faults(dev);
376}
377
521198a2
MK
378void intel_uncore_sanitize(struct drm_device *dev)
379{
907b28c5
CW
380 /* BIOS often leaves RC6 enabled, but disable it for hw init */
381 intel_disable_gt_powersave(dev);
382}
383
a6111f7b
CW
384static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
385 enum forcewake_domains fw_domains)
386{
387 struct intel_uncore_forcewake_domain *domain;
388 enum forcewake_domain_id id;
389
390 if (!dev_priv->uncore.funcs.force_wake_get)
391 return;
392
393 fw_domains &= dev_priv->uncore.fw_domains;
394
395 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
396 if (domain->wake_count++)
397 fw_domains &= ~(1 << id);
398 }
399
400 if (fw_domains)
401 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
402}
403
59bad947
MK
404/**
405 * intel_uncore_forcewake_get - grab forcewake domain references
406 * @dev_priv: i915 device instance
407 * @fw_domains: forcewake domains to get reference on
408 *
409 * This function can be used get GT's forcewake domain references.
410 * Normal register access will handle the forcewake domains automatically.
411 * However if some sequence requires the GT to not power down a particular
412 * forcewake domains this function should be called at the beginning of the
413 * sequence. And subsequently the reference should be dropped by symmetric
414 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
415 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
907b28c5 416 */
59bad947 417void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 418 enum forcewake_domains fw_domains)
907b28c5
CW
419{
420 unsigned long irqflags;
421
ab484f8f
BW
422 if (!dev_priv->uncore.funcs.force_wake_get)
423 return;
424
c9b8846a 425 assert_rpm_wakelock_held(dev_priv);
c8c8fb33 426
6daccb0b 427 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
a6111f7b 428 __intel_uncore_forcewake_get(dev_priv, fw_domains);
907b28c5
CW
429 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
430}
431
59bad947 432/**
a6111f7b 433 * intel_uncore_forcewake_get__locked - grab forcewake domain references
59bad947 434 * @dev_priv: i915 device instance
a6111f7b 435 * @fw_domains: forcewake domains to get reference on
59bad947 436 *
a6111f7b
CW
437 * See intel_uncore_forcewake_get(). This variant places the onus
438 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
907b28c5 439 */
a6111f7b
CW
440void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
441 enum forcewake_domains fw_domains)
442{
443 assert_spin_locked(&dev_priv->uncore.lock);
444
445 if (!dev_priv->uncore.funcs.force_wake_get)
446 return;
447
448 __intel_uncore_forcewake_get(dev_priv, fw_domains);
449}
450
451static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
452 enum forcewake_domains fw_domains)
907b28c5 453{
b2cff0db 454 struct intel_uncore_forcewake_domain *domain;
48c1026a 455 enum forcewake_domain_id id;
907b28c5 456
ab484f8f
BW
457 if (!dev_priv->uncore.funcs.force_wake_put)
458 return;
459
b2cff0db
CW
460 fw_domains &= dev_priv->uncore.fw_domains;
461
b2cff0db
CW
462 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
463 if (WARN_ON(domain->wake_count == 0))
464 continue;
465
466 if (--domain->wake_count)
467 continue;
468
469 domain->wake_count++;
05a2fb15 470 fw_domain_arm_timer(domain);
aec347ab 471 }
a6111f7b 472}
dc9fb09c 473
a6111f7b
CW
474/**
475 * intel_uncore_forcewake_put - release a forcewake domain reference
476 * @dev_priv: i915 device instance
477 * @fw_domains: forcewake domains to put references
478 *
479 * This function drops the device-level forcewakes for specified
480 * domains obtained by intel_uncore_forcewake_get().
481 */
482void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
483 enum forcewake_domains fw_domains)
484{
485 unsigned long irqflags;
486
487 if (!dev_priv->uncore.funcs.force_wake_put)
488 return;
489
490 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
491 __intel_uncore_forcewake_put(dev_priv, fw_domains);
907b28c5
CW
492 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
493}
494
a6111f7b
CW
495/**
496 * intel_uncore_forcewake_put__locked - grab forcewake domain references
497 * @dev_priv: i915 device instance
498 * @fw_domains: forcewake domains to get reference on
499 *
500 * See intel_uncore_forcewake_put(). This variant places the onus
501 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
502 */
503void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
504 enum forcewake_domains fw_domains)
505{
506 assert_spin_locked(&dev_priv->uncore.lock);
507
508 if (!dev_priv->uncore.funcs.force_wake_put)
509 return;
510
511 __intel_uncore_forcewake_put(dev_priv, fw_domains);
512}
513
59bad947 514void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
e998c40f 515{
b2cff0db 516 struct intel_uncore_forcewake_domain *domain;
48c1026a 517 enum forcewake_domain_id id;
b2cff0db 518
e998c40f
PZ
519 if (!dev_priv->uncore.funcs.force_wake_get)
520 return;
521
05a2fb15 522 for_each_fw_domain(domain, dev_priv, id)
b2cff0db 523 WARN_ON(domain->wake_count);
e998c40f
PZ
524}
525
907b28c5 526/* We give fast paths for the really cool registers */
40181697 527#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
907b28c5 528
1938e59a 529#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
38fb6a40 530
1938e59a
D
531#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
532 (REG_RANGE((reg), 0x2000, 0x4000) || \
533 REG_RANGE((reg), 0x5000, 0x8000) || \
534 REG_RANGE((reg), 0xB000, 0x12000) || \
535 REG_RANGE((reg), 0x2E000, 0x30000))
536
537#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
538 (REG_RANGE((reg), 0x12000, 0x14000) || \
539 REG_RANGE((reg), 0x22000, 0x24000) || \
540 REG_RANGE((reg), 0x30000, 0x40000))
541
542#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
543 (REG_RANGE((reg), 0x2000, 0x4000) || \
db5ff4ac 544 REG_RANGE((reg), 0x5200, 0x8000) || \
1938e59a 545 REG_RANGE((reg), 0x8300, 0x8500) || \
db5ff4ac 546 REG_RANGE((reg), 0xB000, 0xB480) || \
1938e59a
D
547 REG_RANGE((reg), 0xE000, 0xE800))
548
549#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
550 (REG_RANGE((reg), 0x8800, 0x8900) || \
551 REG_RANGE((reg), 0xD000, 0xD800) || \
552 REG_RANGE((reg), 0x12000, 0x14000) || \
553 REG_RANGE((reg), 0x1A000, 0x1C000) || \
554 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
db5ff4ac 555 REG_RANGE((reg), 0x30000, 0x38000))
1938e59a
D
556
557#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
558 (REG_RANGE((reg), 0x4000, 0x5000) || \
559 REG_RANGE((reg), 0x8000, 0x8300) || \
560 REG_RANGE((reg), 0x8500, 0x8600) || \
561 REG_RANGE((reg), 0x9000, 0xB000) || \
db5ff4ac 562 REG_RANGE((reg), 0xF000, 0x10000))
38fb6a40 563
4597a88a 564#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
8ee558d8 565 REG_RANGE((reg), 0xB00, 0x2000)
4597a88a
ZW
566
567#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
8ee558d8
AG
568 (REG_RANGE((reg), 0x2000, 0x2700) || \
569 REG_RANGE((reg), 0x3000, 0x4000) || \
4597a88a 570 REG_RANGE((reg), 0x5200, 0x8000) || \
8ee558d8 571 REG_RANGE((reg), 0x8140, 0x8160) || \
4597a88a
ZW
572 REG_RANGE((reg), 0x8300, 0x8500) || \
573 REG_RANGE((reg), 0x8C00, 0x8D00) || \
574 REG_RANGE((reg), 0xB000, 0xB480) || \
8ee558d8
AG
575 REG_RANGE((reg), 0xE000, 0xE900) || \
576 REG_RANGE((reg), 0x24400, 0x24800))
4597a88a
ZW
577
578#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
8ee558d8
AG
579 (REG_RANGE((reg), 0x8130, 0x8140) || \
580 REG_RANGE((reg), 0x8800, 0x8A00) || \
4597a88a
ZW
581 REG_RANGE((reg), 0xD000, 0xD800) || \
582 REG_RANGE((reg), 0x12000, 0x14000) || \
583 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
584 REG_RANGE((reg), 0x30000, 0x40000))
585
586#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
587 REG_RANGE((reg), 0x9400, 0x9800)
588
589#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
0c8bfe52 590 ((reg) < 0x40000 && \
4597a88a
ZW
591 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
592 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
593 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
594 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
595
907b28c5
CW
596static void
597ilk_dummy_write(struct drm_i915_private *dev_priv)
598{
599 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
600 * the chip from rc6 before touching it for real. MI_MODE is masked,
601 * hence harmless to write 0 into. */
6af5d92f 602 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
603}
604
605static void
f0f59a00
VS
606hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv,
607 i915_reg_t reg, bool read, bool before)
907b28c5 608{
5978118c
PZ
609 const char *op = read ? "reading" : "writing to";
610 const char *when = before ? "before" : "after";
611
612 if (!i915.mmio_debug)
613 return;
614
8a47eb19 615 if (check_for_unclaimed_mmio(dev_priv)) {
5978118c 616 WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
f0f59a00 617 when, op, i915_mmio_reg_offset(reg));
48572edd 618 i915.mmio_debug--; /* Only report the first N failures */
907b28c5
CW
619 }
620}
621
622static void
5978118c 623hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
907b28c5 624{
48572edd
CW
625 static bool mmio_debug_once = true;
626
627 if (i915.mmio_debug || !mmio_debug_once)
5978118c
PZ
628 return;
629
8a47eb19 630 if (check_for_unclaimed_mmio(dev_priv)) {
48572edd
CW
631 DRM_DEBUG("Unclaimed register detected, "
632 "enabling oneshot unclaimed register reporting. "
633 "Please use i915.mmio_debug=N for more information.\n");
48572edd 634 i915.mmio_debug = mmio_debug_once--;
907b28c5
CW
635 }
636}
637
51f67885 638#define GEN2_READ_HEADER(x) \
5d738795 639 u##x val = 0; \
da5827c3 640 assert_rpm_wakelock_held(dev_priv);
5d738795 641
51f67885 642#define GEN2_READ_FOOTER \
5d738795
BW
643 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
644 return val
645
51f67885 646#define __gen2_read(x) \
0b274481 647static u##x \
f0f59a00 648gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 649 GEN2_READ_HEADER(x); \
3967018e 650 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 651 GEN2_READ_FOOTER; \
3967018e
BW
652}
653
654#define __gen5_read(x) \
655static u##x \
f0f59a00 656gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 657 GEN2_READ_HEADER(x); \
3967018e
BW
658 ilk_dummy_write(dev_priv); \
659 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 660 GEN2_READ_FOOTER; \
3967018e
BW
661}
662
51f67885
CW
663__gen5_read(8)
664__gen5_read(16)
665__gen5_read(32)
666__gen5_read(64)
667__gen2_read(8)
668__gen2_read(16)
669__gen2_read(32)
670__gen2_read(64)
671
672#undef __gen5_read
673#undef __gen2_read
674
675#undef GEN2_READ_FOOTER
676#undef GEN2_READ_HEADER
677
678#define GEN6_READ_HEADER(x) \
f0f59a00 679 u32 offset = i915_mmio_reg_offset(reg); \
51f67885
CW
680 unsigned long irqflags; \
681 u##x val = 0; \
da5827c3 682 assert_rpm_wakelock_held(dev_priv); \
51f67885
CW
683 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
684
685#define GEN6_READ_FOOTER \
686 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
687 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
688 return val
689
b2cff0db 690static inline void __force_wake_get(struct drm_i915_private *dev_priv,
48c1026a 691 enum forcewake_domains fw_domains)
b2cff0db
CW
692{
693 struct intel_uncore_forcewake_domain *domain;
48c1026a 694 enum forcewake_domain_id id;
b2cff0db
CW
695
696 if (WARN_ON(!fw_domains))
697 return;
698
699 /* Ideally GCC would be constant-fold and eliminate this loop */
05a2fb15 700 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
b2cff0db 701 if (domain->wake_count) {
05a2fb15 702 fw_domains &= ~(1 << id);
b2cff0db
CW
703 continue;
704 }
705
706 domain->wake_count++;
05a2fb15 707 fw_domain_arm_timer(domain);
b2cff0db
CW
708 }
709
710 if (fw_domains)
711 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
712}
713
3967018e
BW
714#define __gen6_read(x) \
715static u##x \
f0f59a00 716gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 717 GEN6_READ_HEADER(x); \
5978118c 718 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
0670c5a6 719 if (NEEDS_FORCE_WAKE(offset)) \
b2cff0db 720 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
dc9fb09c 721 val = __raw_i915_read##x(dev_priv, reg); \
5978118c 722 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 723 GEN6_READ_FOOTER; \
907b28c5
CW
724}
725
940aece4
D
726#define __vlv_read(x) \
727static u##x \
f0f59a00 728vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
6a42d0f4 729 enum forcewake_domains fw_engine = 0; \
51f67885 730 GEN6_READ_HEADER(x); \
0670c5a6 731 if (!NEEDS_FORCE_WAKE(offset)) \
e97d8fbe 732 fw_engine = 0; \
0670c5a6 733 else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 734 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 735 else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4
VS
736 fw_engine = FORCEWAKE_MEDIA; \
737 if (fw_engine) \
738 __force_wake_get(dev_priv, fw_engine); \
6fe72865 739 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 740 GEN6_READ_FOOTER; \
940aece4
D
741}
742
1938e59a
D
743#define __chv_read(x) \
744static u##x \
f0f59a00 745chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
6a42d0f4 746 enum forcewake_domains fw_engine = 0; \
51f67885 747 GEN6_READ_HEADER(x); \
0670c5a6 748 if (!NEEDS_FORCE_WAKE(offset)) \
e97d8fbe 749 fw_engine = 0; \
0670c5a6 750 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 751 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 752 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4 753 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 754 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
6a42d0f4
VS
755 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
756 if (fw_engine) \
757 __force_wake_get(dev_priv, fw_engine); \
1938e59a 758 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 759 GEN6_READ_FOOTER; \
1938e59a 760}
940aece4 761
ded17493 762#define SKL_NEEDS_FORCE_WAKE(reg) \
0c8bfe52 763 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
4597a88a
ZW
764
765#define __gen9_read(x) \
766static u##x \
f0f59a00 767gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
48c1026a 768 enum forcewake_domains fw_engine; \
51f67885 769 GEN6_READ_HEADER(x); \
6c908bf4 770 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
0670c5a6 771 if (!SKL_NEEDS_FORCE_WAKE(offset)) \
b2cff0db 772 fw_engine = 0; \
0670c5a6 773 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
b2cff0db 774 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 775 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
b2cff0db 776 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 777 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
b2cff0db
CW
778 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
779 else \
780 fw_engine = FORCEWAKE_BLITTER; \
781 if (fw_engine) \
782 __force_wake_get(dev_priv, fw_engine); \
783 val = __raw_i915_read##x(dev_priv, reg); \
6c908bf4 784 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 785 GEN6_READ_FOOTER; \
4597a88a
ZW
786}
787
788__gen9_read(8)
789__gen9_read(16)
790__gen9_read(32)
791__gen9_read(64)
1938e59a
D
792__chv_read(8)
793__chv_read(16)
794__chv_read(32)
795__chv_read(64)
940aece4
D
796__vlv_read(8)
797__vlv_read(16)
798__vlv_read(32)
799__vlv_read(64)
3967018e
BW
800__gen6_read(8)
801__gen6_read(16)
802__gen6_read(32)
803__gen6_read(64)
3967018e 804
4597a88a 805#undef __gen9_read
1938e59a 806#undef __chv_read
940aece4 807#undef __vlv_read
3967018e 808#undef __gen6_read
51f67885
CW
809#undef GEN6_READ_FOOTER
810#undef GEN6_READ_HEADER
5d738795 811
8a74db7a
VS
812#define VGPU_READ_HEADER(x) \
813 unsigned long irqflags; \
814 u##x val = 0; \
da5827c3 815 assert_rpm_device_not_suspended(dev_priv); \
8a74db7a
VS
816 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
817
818#define VGPU_READ_FOOTER \
819 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
820 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
821 return val
822
823#define __vgpu_read(x) \
824static u##x \
f0f59a00 825vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
8a74db7a
VS
826 VGPU_READ_HEADER(x); \
827 val = __raw_i915_read##x(dev_priv, reg); \
828 VGPU_READ_FOOTER; \
829}
830
831__vgpu_read(8)
832__vgpu_read(16)
833__vgpu_read(32)
834__vgpu_read(64)
835
836#undef __vgpu_read
837#undef VGPU_READ_FOOTER
838#undef VGPU_READ_HEADER
839
51f67885 840#define GEN2_WRITE_HEADER \
5d738795 841 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 842 assert_rpm_wakelock_held(dev_priv); \
907b28c5 843
51f67885 844#define GEN2_WRITE_FOOTER
0d965301 845
51f67885 846#define __gen2_write(x) \
0b274481 847static void \
f0f59a00 848gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 849 GEN2_WRITE_HEADER; \
4032ef43 850 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 851 GEN2_WRITE_FOOTER; \
4032ef43
BW
852}
853
854#define __gen5_write(x) \
855static void \
f0f59a00 856gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 857 GEN2_WRITE_HEADER; \
4032ef43
BW
858 ilk_dummy_write(dev_priv); \
859 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 860 GEN2_WRITE_FOOTER; \
4032ef43
BW
861}
862
51f67885
CW
863__gen5_write(8)
864__gen5_write(16)
865__gen5_write(32)
866__gen5_write(64)
867__gen2_write(8)
868__gen2_write(16)
869__gen2_write(32)
870__gen2_write(64)
871
872#undef __gen5_write
873#undef __gen2_write
874
875#undef GEN2_WRITE_FOOTER
876#undef GEN2_WRITE_HEADER
877
878#define GEN6_WRITE_HEADER \
f0f59a00 879 u32 offset = i915_mmio_reg_offset(reg); \
51f67885
CW
880 unsigned long irqflags; \
881 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 882 assert_rpm_wakelock_held(dev_priv); \
51f67885
CW
883 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
884
885#define GEN6_WRITE_FOOTER \
886 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
887
4032ef43
BW
888#define __gen6_write(x) \
889static void \
f0f59a00 890gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
4032ef43 891 u32 __fifo_ret = 0; \
51f67885 892 GEN6_WRITE_HEADER; \
0670c5a6 893 if (NEEDS_FORCE_WAKE(offset)) { \
4032ef43
BW
894 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
895 } \
896 __raw_i915_write##x(dev_priv, reg, val); \
897 if (unlikely(__fifo_ret)) { \
898 gen6_gt_check_fifodbg(dev_priv); \
899 } \
51f67885 900 GEN6_WRITE_FOOTER; \
4032ef43
BW
901}
902
903#define __hsw_write(x) \
904static void \
f0f59a00 905hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
907b28c5 906 u32 __fifo_ret = 0; \
51f67885 907 GEN6_WRITE_HEADER; \
0670c5a6 908 if (NEEDS_FORCE_WAKE(offset)) { \
907b28c5
CW
909 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
910 } \
5978118c 911 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
6af5d92f 912 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
913 if (unlikely(__fifo_ret)) { \
914 gen6_gt_check_fifodbg(dev_priv); \
915 } \
5978118c
PZ
916 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
917 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 918 GEN6_WRITE_FOOTER; \
907b28c5 919}
3967018e 920
f0f59a00 921static const i915_reg_t gen8_shadowed_regs[] = {
ab2aa47e
BW
922 FORCEWAKE_MT,
923 GEN6_RPNSWREQ,
924 GEN6_RC_VIDEO_FREQ,
925 RING_TAIL(RENDER_RING_BASE),
926 RING_TAIL(GEN6_BSD_RING_BASE),
927 RING_TAIL(VEBOX_RING_BASE),
928 RING_TAIL(BLT_RING_BASE),
929 /* TODO: Other registers are not yet used */
930};
931
f0f59a00
VS
932static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
933 i915_reg_t reg)
ab2aa47e
BW
934{
935 int i;
936 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
f0f59a00 937 if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
ab2aa47e
BW
938 return true;
939
940 return false;
941}
942
943#define __gen8_write(x) \
944static void \
f0f59a00 945gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 946 GEN6_WRITE_HEADER; \
66bc2cab 947 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
0670c5a6 948 if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
b2cff0db
CW
949 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
950 __raw_i915_write##x(dev_priv, reg, val); \
66bc2cab
PZ
951 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
952 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 953 GEN6_WRITE_FOOTER; \
ab2aa47e
BW
954}
955
1938e59a
D
956#define __chv_write(x) \
957static void \
f0f59a00 958chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
6a42d0f4 959 enum forcewake_domains fw_engine = 0; \
51f67885 960 GEN6_WRITE_HEADER; \
0670c5a6 961 if (!NEEDS_FORCE_WAKE(offset) || \
e97d8fbe 962 is_gen8_shadowed(dev_priv, reg)) \
6a42d0f4 963 fw_engine = 0; \
0670c5a6 964 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 965 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 966 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4 967 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 968 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
6a42d0f4
VS
969 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
970 if (fw_engine) \
971 __force_wake_get(dev_priv, fw_engine); \
1938e59a 972 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 973 GEN6_WRITE_FOOTER; \
1938e59a
D
974}
975
f0f59a00 976static const i915_reg_t gen9_shadowed_regs[] = {
7c859007
ZW
977 RING_TAIL(RENDER_RING_BASE),
978 RING_TAIL(GEN6_BSD_RING_BASE),
979 RING_TAIL(VEBOX_RING_BASE),
980 RING_TAIL(BLT_RING_BASE),
981 FORCEWAKE_BLITTER_GEN9,
982 FORCEWAKE_RENDER_GEN9,
983 FORCEWAKE_MEDIA_GEN9,
984 GEN6_RPNSWREQ,
985 GEN6_RC_VIDEO_FREQ,
986 /* TODO: Other registers are not yet used */
987};
988
f0f59a00
VS
989static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
990 i915_reg_t reg)
7c859007
ZW
991{
992 int i;
993 for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
f0f59a00 994 if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
7c859007
ZW
995 return true;
996
997 return false;
998}
999
4597a88a
ZW
1000#define __gen9_write(x) \
1001static void \
f0f59a00 1002gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
4597a88a 1003 bool trace) { \
48c1026a 1004 enum forcewake_domains fw_engine; \
51f67885 1005 GEN6_WRITE_HEADER; \
6c908bf4 1006 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
0670c5a6 1007 if (!SKL_NEEDS_FORCE_WAKE(offset) || \
b2cff0db
CW
1008 is_gen9_shadowed(dev_priv, reg)) \
1009 fw_engine = 0; \
0670c5a6 1010 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
b2cff0db 1011 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 1012 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
b2cff0db 1013 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 1014 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
b2cff0db
CW
1015 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
1016 else \
1017 fw_engine = FORCEWAKE_BLITTER; \
1018 if (fw_engine) \
1019 __force_wake_get(dev_priv, fw_engine); \
1020 __raw_i915_write##x(dev_priv, reg, val); \
6c908bf4
PZ
1021 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
1022 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 1023 GEN6_WRITE_FOOTER; \
4597a88a
ZW
1024}
1025
1026__gen9_write(8)
1027__gen9_write(16)
1028__gen9_write(32)
1029__gen9_write(64)
1938e59a
D
1030__chv_write(8)
1031__chv_write(16)
1032__chv_write(32)
1033__chv_write(64)
ab2aa47e
BW
1034__gen8_write(8)
1035__gen8_write(16)
1036__gen8_write(32)
1037__gen8_write(64)
4032ef43
BW
1038__hsw_write(8)
1039__hsw_write(16)
1040__hsw_write(32)
1041__hsw_write(64)
1042__gen6_write(8)
1043__gen6_write(16)
1044__gen6_write(32)
1045__gen6_write(64)
4032ef43 1046
4597a88a 1047#undef __gen9_write
1938e59a 1048#undef __chv_write
ab2aa47e 1049#undef __gen8_write
4032ef43
BW
1050#undef __hsw_write
1051#undef __gen6_write
51f67885
CW
1052#undef GEN6_WRITE_FOOTER
1053#undef GEN6_WRITE_HEADER
907b28c5 1054
8a74db7a
VS
1055#define VGPU_WRITE_HEADER \
1056 unsigned long irqflags; \
1057 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 1058 assert_rpm_device_not_suspended(dev_priv); \
8a74db7a
VS
1059 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
1060
1061#define VGPU_WRITE_FOOTER \
1062 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
1063
1064#define __vgpu_write(x) \
1065static void vgpu_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 1066 i915_reg_t reg, u##x val, bool trace) { \
8a74db7a
VS
1067 VGPU_WRITE_HEADER; \
1068 __raw_i915_write##x(dev_priv, reg, val); \
1069 VGPU_WRITE_FOOTER; \
1070}
1071
1072__vgpu_write(8)
1073__vgpu_write(16)
1074__vgpu_write(32)
1075__vgpu_write(64)
1076
1077#undef __vgpu_write
1078#undef VGPU_WRITE_FOOTER
1079#undef VGPU_WRITE_HEADER
1080
43d942a7
YZ
1081#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
1082do { \
1083 dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
1084 dev_priv->uncore.funcs.mmio_writew = x##_write16; \
1085 dev_priv->uncore.funcs.mmio_writel = x##_write32; \
1086 dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
1087} while (0)
1088
1089#define ASSIGN_READ_MMIO_VFUNCS(x) \
1090do { \
1091 dev_priv->uncore.funcs.mmio_readb = x##_read8; \
1092 dev_priv->uncore.funcs.mmio_readw = x##_read16; \
1093 dev_priv->uncore.funcs.mmio_readl = x##_read32; \
1094 dev_priv->uncore.funcs.mmio_readq = x##_read64; \
1095} while (0)
1096
05a2fb15
MK
1097
1098static void fw_domain_init(struct drm_i915_private *dev_priv,
48c1026a 1099 enum forcewake_domain_id domain_id,
f0f59a00
VS
1100 i915_reg_t reg_set,
1101 i915_reg_t reg_ack)
05a2fb15
MK
1102{
1103 struct intel_uncore_forcewake_domain *d;
1104
1105 if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
1106 return;
1107
1108 d = &dev_priv->uncore.fw_domain[domain_id];
1109
1110 WARN_ON(d->wake_count);
1111
1112 d->wake_count = 0;
1113 d->reg_set = reg_set;
1114 d->reg_ack = reg_ack;
1115
1116 if (IS_GEN6(dev_priv)) {
1117 d->val_reset = 0;
1118 d->val_set = FORCEWAKE_KERNEL;
1119 d->val_clear = 0;
1120 } else {
8543747c 1121 /* WaRsClearFWBitsAtReset:bdw,skl */
05a2fb15
MK
1122 d->val_reset = _MASKED_BIT_DISABLE(0xffff);
1123 d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
1124 d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
1125 }
1126
666a4537 1127 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
05a2fb15
MK
1128 d->reg_post = FORCEWAKE_ACK_VLV;
1129 else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
1130 d->reg_post = ECOBUS;
05a2fb15
MK
1131
1132 d->i915 = dev_priv;
1133 d->id = domain_id;
1134
59bad947 1135 setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
05a2fb15
MK
1136
1137 dev_priv->uncore.fw_domains |= (1 << domain_id);
f9b3927a
MK
1138
1139 fw_domain_reset(d);
05a2fb15
MK
1140}
1141
f9b3927a 1142static void intel_uncore_fw_domains_init(struct drm_device *dev)
0b274481
BW
1143{
1144 struct drm_i915_private *dev_priv = dev->dev_private;
0b274481 1145
3225b2f9
MK
1146 if (INTEL_INFO(dev_priv->dev)->gen <= 5)
1147 return;
1148
38cff0b1 1149 if (IS_GEN9(dev)) {
05a2fb15
MK
1150 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1151 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1152 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1153 FORCEWAKE_RENDER_GEN9,
1154 FORCEWAKE_ACK_RENDER_GEN9);
1155 fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
1156 FORCEWAKE_BLITTER_GEN9,
1157 FORCEWAKE_ACK_BLITTER_GEN9);
1158 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1159 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
666a4537 1160 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
05a2fb15 1161 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
756c349d
MK
1162 if (!IS_CHERRYVIEW(dev))
1163 dev_priv->uncore.funcs.force_wake_put =
1164 fw_domains_put_with_fifo;
1165 else
1166 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
05a2fb15
MK
1167 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1168 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1169 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1170 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
f98cd096 1171 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
05a2fb15
MK
1172 dev_priv->uncore.funcs.force_wake_get =
1173 fw_domains_get_with_thread_status;
1174 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1175 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1176 FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
0b274481
BW
1177 } else if (IS_IVYBRIDGE(dev)) {
1178 u32 ecobus;
1179
1180 /* IVB configs may use multi-threaded forcewake */
1181
1182 /* A small trick here - if the bios hasn't configured
1183 * MT forcewake, and if the device is in RC6, then
1184 * force_wake_mt_get will not wake the device and the
1185 * ECOBUS read will return zero. Which will be
1186 * (correctly) interpreted by the test below as MT
1187 * forcewake being disabled.
1188 */
05a2fb15
MK
1189 dev_priv->uncore.funcs.force_wake_get =
1190 fw_domains_get_with_thread_status;
1191 dev_priv->uncore.funcs.force_wake_put =
1192 fw_domains_put_with_fifo;
1193
f9b3927a
MK
1194 /* We need to init first for ECOBUS access and then
1195 * determine later if we want to reinit, in case of MT access is
6ea2556f
MK
1196 * not working. In this stage we don't know which flavour this
1197 * ivb is, so it is better to reset also the gen6 fw registers
1198 * before the ecobus check.
f9b3927a 1199 */
6ea2556f
MK
1200
1201 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
1202 __raw_posting_read(dev_priv, ECOBUS);
1203
05a2fb15
MK
1204 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1205 FORCEWAKE_MT, FORCEWAKE_MT_ACK);
f9b3927a 1206
0b274481 1207 mutex_lock(&dev->struct_mutex);
05a2fb15 1208 fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
0b274481 1209 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
05a2fb15 1210 fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
0b274481
BW
1211 mutex_unlock(&dev->struct_mutex);
1212
05a2fb15 1213 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
0b274481
BW
1214 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
1215 DRM_INFO("when using vblank-synced partial screen updates.\n");
05a2fb15
MK
1216 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1217 FORCEWAKE, FORCEWAKE_ACK);
0b274481
BW
1218 }
1219 } else if (IS_GEN6(dev)) {
1220 dev_priv->uncore.funcs.force_wake_get =
05a2fb15 1221 fw_domains_get_with_thread_status;
0b274481 1222 dev_priv->uncore.funcs.force_wake_put =
05a2fb15
MK
1223 fw_domains_put_with_fifo;
1224 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1225 FORCEWAKE, FORCEWAKE_ACK);
0b274481 1226 }
3225b2f9
MK
1227
1228 /* All future platforms are expected to require complex power gating */
1229 WARN_ON(dev_priv->uncore.fw_domains == 0);
f9b3927a
MK
1230}
1231
1232void intel_uncore_init(struct drm_device *dev)
1233{
1234 struct drm_i915_private *dev_priv = dev->dev_private;
1235
cf9d2890
YZ
1236 i915_check_vgpu(dev);
1237
f9b3927a
MK
1238 intel_uncore_ellc_detect(dev);
1239 intel_uncore_fw_domains_init(dev);
1240 __intel_uncore_early_sanitize(dev, false);
0b274481 1241
3967018e 1242 switch (INTEL_INFO(dev)->gen) {
ab2aa47e 1243 default:
4597a88a
ZW
1244 case 9:
1245 ASSIGN_WRITE_MMIO_VFUNCS(gen9);
1246 ASSIGN_READ_MMIO_VFUNCS(gen9);
1247 break;
1248 case 8:
1938e59a 1249 if (IS_CHERRYVIEW(dev)) {
43d942a7
YZ
1250 ASSIGN_WRITE_MMIO_VFUNCS(chv);
1251 ASSIGN_READ_MMIO_VFUNCS(chv);
1938e59a
D
1252
1253 } else {
43d942a7
YZ
1254 ASSIGN_WRITE_MMIO_VFUNCS(gen8);
1255 ASSIGN_READ_MMIO_VFUNCS(gen6);
1938e59a 1256 }
ab2aa47e 1257 break;
3967018e
BW
1258 case 7:
1259 case 6:
4032ef43 1260 if (IS_HASWELL(dev)) {
43d942a7 1261 ASSIGN_WRITE_MMIO_VFUNCS(hsw);
4032ef43 1262 } else {
43d942a7 1263 ASSIGN_WRITE_MMIO_VFUNCS(gen6);
4032ef43 1264 }
940aece4
D
1265
1266 if (IS_VALLEYVIEW(dev)) {
43d942a7 1267 ASSIGN_READ_MMIO_VFUNCS(vlv);
940aece4 1268 } else {
43d942a7 1269 ASSIGN_READ_MMIO_VFUNCS(gen6);
940aece4 1270 }
3967018e
BW
1271 break;
1272 case 5:
43d942a7
YZ
1273 ASSIGN_WRITE_MMIO_VFUNCS(gen5);
1274 ASSIGN_READ_MMIO_VFUNCS(gen5);
3967018e
BW
1275 break;
1276 case 4:
1277 case 3:
1278 case 2:
51f67885
CW
1279 ASSIGN_WRITE_MMIO_VFUNCS(gen2);
1280 ASSIGN_READ_MMIO_VFUNCS(gen2);
3967018e
BW
1281 break;
1282 }
ed493883 1283
3be0bf5a
YZ
1284 if (intel_vgpu_active(dev)) {
1285 ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
1286 ASSIGN_READ_MMIO_VFUNCS(vgpu);
1287 }
1288
ed493883 1289 i915_check_and_clear_faults(dev);
0b274481 1290}
43d942a7
YZ
1291#undef ASSIGN_WRITE_MMIO_VFUNCS
1292#undef ASSIGN_READ_MMIO_VFUNCS
0b274481
BW
1293
1294void intel_uncore_fini(struct drm_device *dev)
1295{
0b274481
BW
1296 /* Paranoia: make sure we have disabled everything before we exit. */
1297 intel_uncore_sanitize(dev);
0294ae7b 1298 intel_uncore_forcewake_reset(dev, false);
0b274481
BW
1299}
1300
af76ae44
DL
1301#define GEN_RANGE(l, h) GENMASK(h, l)
1302
907b28c5 1303static const struct register_whitelist {
f0f59a00 1304 i915_reg_t offset_ldw, offset_udw;
907b28c5 1305 uint32_t size;
af76ae44
DL
1306 /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1307 uint32_t gen_bitmask;
907b28c5 1308} whitelist[] = {
8697600b
VS
1309 { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
1310 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1311 .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
907b28c5
CW
1312};
1313
1314int i915_reg_read_ioctl(struct drm_device *dev,
1315 void *data, struct drm_file *file)
1316{
1317 struct drm_i915_private *dev_priv = dev->dev_private;
1318 struct drm_i915_reg_read *reg = data;
1319 struct register_whitelist const *entry = whitelist;
648a9bc5 1320 unsigned size;
f0f59a00 1321 i915_reg_t offset_ldw, offset_udw;
cf67c70f 1322 int i, ret = 0;
907b28c5
CW
1323
1324 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
f0f59a00 1325 if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
907b28c5
CW
1326 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1327 break;
1328 }
1329
1330 if (i == ARRAY_SIZE(whitelist))
1331 return -EINVAL;
1332
648a9bc5
CW
1333 /* We use the low bits to encode extra flags as the register should
1334 * be naturally aligned (and those that are not so aligned merely
1335 * limit the available flags for that register).
1336 */
8697600b
VS
1337 offset_ldw = entry->offset_ldw;
1338 offset_udw = entry->offset_udw;
648a9bc5 1339 size = entry->size;
f0f59a00 1340 size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
648a9bc5 1341
cf67c70f
PZ
1342 intel_runtime_pm_get(dev_priv);
1343
648a9bc5
CW
1344 switch (size) {
1345 case 8 | 1:
8697600b 1346 reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
648a9bc5 1347 break;
907b28c5 1348 case 8:
8697600b 1349 reg->val = I915_READ64(offset_ldw);
907b28c5
CW
1350 break;
1351 case 4:
8697600b 1352 reg->val = I915_READ(offset_ldw);
907b28c5
CW
1353 break;
1354 case 2:
8697600b 1355 reg->val = I915_READ16(offset_ldw);
907b28c5
CW
1356 break;
1357 case 1:
8697600b 1358 reg->val = I915_READ8(offset_ldw);
907b28c5
CW
1359 break;
1360 default:
cf67c70f
PZ
1361 ret = -EINVAL;
1362 goto out;
907b28c5
CW
1363 }
1364
cf67c70f
PZ
1365out:
1366 intel_runtime_pm_put(dev_priv);
1367 return ret;
907b28c5
CW
1368}
1369
b6359918
MK
1370int i915_get_reset_stats_ioctl(struct drm_device *dev,
1371 void *data, struct drm_file *file)
1372{
1373 struct drm_i915_private *dev_priv = dev->dev_private;
1374 struct drm_i915_reset_stats *args = data;
1375 struct i915_ctx_hang_stats *hs;
273497e5 1376 struct intel_context *ctx;
b6359918
MK
1377 int ret;
1378
661df041
MK
1379 if (args->flags || args->pad)
1380 return -EINVAL;
1381
821d66dd 1382 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
b6359918
MK
1383 return -EPERM;
1384
1385 ret = mutex_lock_interruptible(&dev->struct_mutex);
1386 if (ret)
1387 return ret;
1388
41bde553
BW
1389 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
1390 if (IS_ERR(ctx)) {
b6359918 1391 mutex_unlock(&dev->struct_mutex);
41bde553 1392 return PTR_ERR(ctx);
b6359918 1393 }
41bde553 1394 hs = &ctx->hang_stats;
b6359918
MK
1395
1396 if (capable(CAP_SYS_ADMIN))
1397 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1398 else
1399 args->reset_count = 0;
1400
1401 args->batch_active = hs->batch_active;
1402 args->batch_pending = hs->batch_pending;
1403
1404 mutex_unlock(&dev->struct_mutex);
1405
1406 return 0;
1407}
1408
59ea9054 1409static int i915_reset_complete(struct drm_device *dev)
907b28c5
CW
1410{
1411 u8 gdrst;
59ea9054 1412 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1413 return (gdrst & GRDOM_RESET_STATUS) == 0;
907b28c5
CW
1414}
1415
59ea9054 1416static int i915_do_reset(struct drm_device *dev)
907b28c5 1417{
73bbf6bd 1418 /* assert reset for at least 20 usec */
59ea9054 1419 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
73bbf6bd 1420 udelay(20);
59ea9054 1421 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
907b28c5 1422
59ea9054 1423 return wait_for(i915_reset_complete(dev), 500);
73bbf6bd
VS
1424}
1425
1426static int g4x_reset_complete(struct drm_device *dev)
1427{
1428 u8 gdrst;
59ea9054 1429 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1430 return (gdrst & GRDOM_RESET_ENABLE) == 0;
907b28c5
CW
1431}
1432
408d4b9e
VS
1433static int g33_do_reset(struct drm_device *dev)
1434{
408d4b9e
VS
1435 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1436 return wait_for(g4x_reset_complete(dev), 500);
1437}
1438
fa4f53c4
VS
1439static int g4x_do_reset(struct drm_device *dev)
1440{
1441 struct drm_i915_private *dev_priv = dev->dev_private;
1442 int ret;
1443
59ea9054 1444 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1445 GRDOM_RENDER | GRDOM_RESET_ENABLE);
73bbf6bd 1446 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1447 if (ret)
1448 return ret;
1449
1450 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1451 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1452 POSTING_READ(VDECCLK_GATE_D);
1453
59ea9054 1454 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1455 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
73bbf6bd 1456 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1457 if (ret)
1458 return ret;
1459
1460 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1461 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
1462 POSTING_READ(VDECCLK_GATE_D);
1463
59ea9054 1464 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
fa4f53c4
VS
1465
1466 return 0;
1467}
1468
907b28c5
CW
1469static int ironlake_do_reset(struct drm_device *dev)
1470{
1471 struct drm_i915_private *dev_priv = dev->dev_private;
907b28c5
CW
1472 int ret;
1473
c039b7f2 1474 I915_WRITE(ILK_GDSR,
0f08ffd6 1475 ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1476 ret = wait_for((I915_READ(ILK_GDSR) &
b3a3f03d 1477 ILK_GRDOM_RESET_ENABLE) == 0, 500);
907b28c5
CW
1478 if (ret)
1479 return ret;
1480
c039b7f2 1481 I915_WRITE(ILK_GDSR,
0f08ffd6 1482 ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1483 ret = wait_for((I915_READ(ILK_GDSR) &
9aa7250f
VS
1484 ILK_GRDOM_RESET_ENABLE) == 0, 500);
1485 if (ret)
1486 return ret;
1487
c039b7f2 1488 I915_WRITE(ILK_GDSR, 0);
9aa7250f
VS
1489
1490 return 0;
907b28c5
CW
1491}
1492
1493static int gen6_do_reset(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496 int ret;
907b28c5
CW
1497
1498 /* Reset the chip */
1499
1500 /* GEN6_GDRST is not in the gt power well, no need to check
1501 * for fifo space for the write or forcewake the chip for
1502 * the read
1503 */
6af5d92f 1504 __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
907b28c5
CW
1505
1506 /* Spin waiting for the device to ack the reset request */
6af5d92f 1507 ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
907b28c5 1508
0294ae7b 1509 intel_uncore_forcewake_reset(dev, true);
5babf0fc 1510
907b28c5
CW
1511 return ret;
1512}
1513
7fd2d269 1514static int wait_for_register(struct drm_i915_private *dev_priv,
f0f59a00 1515 i915_reg_t reg,
7fd2d269
MK
1516 const u32 mask,
1517 const u32 value,
1518 const unsigned long timeout_ms)
1519{
1520 return wait_for((I915_READ(reg) & mask) == value, timeout_ms);
1521}
1522
1523static int gen8_do_reset(struct drm_device *dev)
1524{
1525 struct drm_i915_private *dev_priv = dev->dev_private;
1526 struct intel_engine_cs *engine;
1527 int i;
1528
1529 for_each_ring(engine, dev_priv, i) {
1530 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1531 _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
1532
1533 if (wait_for_register(dev_priv,
1534 RING_RESET_CTL(engine->mmio_base),
1535 RESET_CTL_READY_TO_RESET,
1536 RESET_CTL_READY_TO_RESET,
1537 700)) {
1538 DRM_ERROR("%s: reset request timeout\n", engine->name);
1539 goto not_ready;
1540 }
1541 }
1542
1543 return gen6_do_reset(dev);
1544
1545not_ready:
1546 for_each_ring(engine, dev_priv, i)
1547 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1548 _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1549
1550 return -EIO;
1551}
1552
49e4d842 1553static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *)
907b28c5 1554{
b1330fbb
CW
1555 if (!i915.reset)
1556 return NULL;
1557
7fd2d269
MK
1558 if (INTEL_INFO(dev)->gen >= 8)
1559 return gen8_do_reset;
1560 else if (INTEL_INFO(dev)->gen >= 6)
49e4d842 1561 return gen6_do_reset;
542c184f 1562 else if (IS_GEN5(dev))
49e4d842 1563 return ironlake_do_reset;
542c184f 1564 else if (IS_G4X(dev))
49e4d842 1565 return g4x_do_reset;
408d4b9e 1566 else if (IS_G33(dev))
49e4d842 1567 return g33_do_reset;
408d4b9e 1568 else if (INTEL_INFO(dev)->gen >= 3)
49e4d842 1569 return i915_do_reset;
542c184f 1570 else
49e4d842
CW
1571 return NULL;
1572}
1573
1574int intel_gpu_reset(struct drm_device *dev)
1575{
99106bc1 1576 struct drm_i915_private *dev_priv = to_i915(dev);
49e4d842 1577 int (*reset)(struct drm_device *);
99106bc1 1578 int ret;
49e4d842
CW
1579
1580 reset = intel_get_gpu_reset(dev);
1581 if (reset == NULL)
542c184f 1582 return -ENODEV;
49e4d842 1583
99106bc1
MK
1584 /* If the power well sleeps during the reset, the reset
1585 * request may be dropped and never completes (causing -EIO).
1586 */
1587 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1588 ret = reset(dev);
1589 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1590
1591 return ret;
49e4d842
CW
1592}
1593
1594bool intel_has_gpu_reset(struct drm_device *dev)
1595{
1596 return intel_get_gpu_reset(dev) != NULL;
907b28c5
CW
1597}
1598
fc97618b 1599bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
907b28c5 1600{
fc97618b 1601 return check_for_unclaimed_mmio(dev_priv);
907b28c5 1602}
This page took 0.469923 seconds and 5 git commands to generate.