Merge remote-tracking branch 'asoc/fix/dapm' into asoc-linus
[deliverable/linux.git] / drivers / gpu / drm / imx / imx-ldb.c
CommitLineData
ac4c1a9b
SH
1/*
2 * i.MX drm driver - LVDS display bridge
3 *
4 * Copyright (C) 2012 Sascha Hauer, Pengutronix
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
ac4c1a9b
SH
14 */
15
16#include <linux/module.h>
17#include <linux/clk.h>
17b5001b 18#include <linux/component.h>
ac4c1a9b 19#include <drm/drmP.h>
49f98bc4 20#include <drm/drm_atomic.h>
255c35f8 21#include <drm/drm_atomic_helper.h>
ac4c1a9b
SH
22#include <drm/drm_fb_helper.h>
23#include <drm/drm_crtc_helper.h>
53141e42 24#include <drm/drm_of.h>
751e2676 25#include <drm/drm_panel.h>
ac4c1a9b
SH
26#include <linux/mfd/syscon.h>
27#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
ac4c1a9b 28#include <linux/of_device.h>
751e2676 29#include <linux/of_graph.h>
c82b4d73 30#include <video/of_display_timing.h>
ac4c1a9b
SH
31#include <video/of_videomode.h>
32#include <linux/regmap.h>
33#include <linux/videodev2.h>
34
35#include "imx-drm.h"
36
37#define DRIVER_NAME "imx-ldb"
38
39#define LDB_CH0_MODE_EN_TO_DI0 (1 << 0)
40#define LDB_CH0_MODE_EN_TO_DI1 (3 << 0)
41#define LDB_CH0_MODE_EN_MASK (3 << 0)
42#define LDB_CH1_MODE_EN_TO_DI0 (1 << 2)
43#define LDB_CH1_MODE_EN_TO_DI1 (3 << 2)
44#define LDB_CH1_MODE_EN_MASK (3 << 2)
45#define LDB_SPLIT_MODE_EN (1 << 4)
46#define LDB_DATA_WIDTH_CH0_24 (1 << 5)
47#define LDB_BIT_MAP_CH0_JEIDA (1 << 6)
48#define LDB_DATA_WIDTH_CH1_24 (1 << 7)
49#define LDB_BIT_MAP_CH1_JEIDA (1 << 8)
50#define LDB_DI0_VS_POL_ACT_LOW (1 << 9)
51#define LDB_DI1_VS_POL_ACT_LOW (1 << 10)
52#define LDB_BGREF_RMODE_INT (1 << 15)
53
ac4c1a9b
SH
54struct imx_ldb;
55
56struct imx_ldb_channel {
57 struct imx_ldb *ldb;
58 struct drm_connector connector;
49f98bc4 59 struct drm_encoder encoder;
751e2676 60 struct drm_panel *panel;
1b3f7675 61 struct device_node *child;
a6d206e2 62 struct i2c_adapter *ddc;
ac4c1a9b
SH
63 int chno;
64 void *edid;
65 int edid_len;
66 struct drm_display_mode mode;
67 int mode_valid;
49f98bc4 68 u32 bus_format;
ac4c1a9b
SH
69};
70
3df07390
PZ
71static inline struct imx_ldb_channel *con_to_imx_ldb_ch(struct drm_connector *c)
72{
73 return container_of(c, struct imx_ldb_channel, connector);
74}
75
49f98bc4
PZ
76static inline struct imx_ldb_channel *enc_to_imx_ldb_ch(struct drm_encoder *e)
77{
78 return container_of(e, struct imx_ldb_channel, encoder);
79}
80
ac4c1a9b
SH
81struct bus_mux {
82 int reg;
83 int shift;
84 int mask;
85};
86
87struct imx_ldb {
88 struct regmap *regmap;
89 struct device *dev;
90 struct imx_ldb_channel channel[2];
91 struct clk *clk[2]; /* our own clock */
92 struct clk *clk_sel[4]; /* parent of display clock */
3973aff0 93 struct clk *clk_parent[4]; /* original parent of clk_sel */
ac4c1a9b
SH
94 struct clk *clk_pll[2]; /* upstream clock we can adjust */
95 u32 ldb_ctrl;
96 const struct bus_mux *lvds_mux;
97};
98
99static enum drm_connector_status imx_ldb_connector_detect(
100 struct drm_connector *connector, bool force)
101{
102 return connector_status_connected;
103}
104
49f98bc4
PZ
105static void imx_ldb_ch_set_bus_format(struct imx_ldb_channel *imx_ldb_ch,
106 u32 bus_format)
032003c5
LY
107{
108 struct imx_ldb *ldb = imx_ldb_ch->ldb;
109 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
110
111 switch (bus_format) {
112 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
032003c5
LY
113 break;
114 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
032003c5
LY
115 if (imx_ldb_ch->chno == 0 || dual)
116 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24;
117 if (imx_ldb_ch->chno == 1 || dual)
118 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24;
119 break;
120 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
032003c5
LY
121 if (imx_ldb_ch->chno == 0 || dual)
122 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24 |
123 LDB_BIT_MAP_CH0_JEIDA;
124 if (imx_ldb_ch->chno == 1 || dual)
125 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24 |
126 LDB_BIT_MAP_CH1_JEIDA;
127 break;
128 }
129}
130
ac4c1a9b
SH
131static int imx_ldb_connector_get_modes(struct drm_connector *connector)
132{
133 struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
134 int num_modes = 0;
135
751e2676
PZ
136 if (imx_ldb_ch->panel && imx_ldb_ch->panel->funcs &&
137 imx_ldb_ch->panel->funcs->get_modes) {
138 num_modes = imx_ldb_ch->panel->funcs->get_modes(imx_ldb_ch->panel);
139 if (num_modes > 0)
140 return num_modes;
141 }
142
a6d206e2
SL
143 if (!imx_ldb_ch->edid && imx_ldb_ch->ddc)
144 imx_ldb_ch->edid = drm_get_edid(connector, imx_ldb_ch->ddc);
145
ac4c1a9b
SH
146 if (imx_ldb_ch->edid) {
147 drm_mode_connector_update_edid_property(connector,
148 imx_ldb_ch->edid);
149 num_modes = drm_add_edid_modes(connector, imx_ldb_ch->edid);
150 }
151
152 if (imx_ldb_ch->mode_valid) {
153 struct drm_display_mode *mode;
154
155 mode = drm_mode_create(connector->dev);
9f9b036f
FE
156 if (!mode)
157 return -EINVAL;
ac4c1a9b
SH
158 drm_mode_copy(mode, &imx_ldb_ch->mode);
159 mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
160 drm_mode_probed_add(connector, mode);
161 num_modes++;
162 }
163
164 return num_modes;
165}
166
ac4c1a9b
SH
167static struct drm_encoder *imx_ldb_connector_best_encoder(
168 struct drm_connector *connector)
169{
170 struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
171
49f98bc4 172 return &imx_ldb_ch->encoder;
ac4c1a9b
SH
173}
174
ac4c1a9b
SH
175static void imx_ldb_set_clock(struct imx_ldb *ldb, int mux, int chno,
176 unsigned long serial_clk, unsigned long di_clk)
177{
178 int ret;
179
180 dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
181 clk_get_rate(ldb->clk_pll[chno]), serial_clk);
182 clk_set_rate(ldb->clk_pll[chno], serial_clk);
183
184 dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
185 clk_get_rate(ldb->clk_pll[chno]));
186
187 dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
188 clk_get_rate(ldb->clk[chno]),
189 (long int)di_clk);
190 clk_set_rate(ldb->clk[chno], di_clk);
191
192 dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
193 clk_get_rate(ldb->clk[chno]));
194
195 /* set display clock mux to LDB input clock */
196 ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk[chno]);
49f4a9c8 197 if (ret)
e5e1b166
AO
198 dev_err(ldb->dev,
199 "unable to set di%d parent clock to ldb_di%d\n", mux,
200 chno);
ac4c1a9b
SH
201}
202
f6e396e5 203static void imx_ldb_encoder_enable(struct drm_encoder *encoder)
ac4c1a9b 204{
49f98bc4 205 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
ac4c1a9b
SH
206 struct imx_ldb *ldb = imx_ldb_ch->ldb;
207 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
53141e42 208 int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
ac4c1a9b 209
751e2676
PZ
210 drm_panel_prepare(imx_ldb_ch->panel);
211
ac4c1a9b 212 if (dual) {
f6e396e5
LY
213 clk_set_parent(ldb->clk_sel[mux], ldb->clk[0]);
214 clk_set_parent(ldb->clk_sel[mux], ldb->clk[1]);
215
ac4c1a9b
SH
216 clk_prepare_enable(ldb->clk[0]);
217 clk_prepare_enable(ldb->clk[1]);
f6e396e5
LY
218 } else {
219 clk_set_parent(ldb->clk_sel[mux], ldb->clk[imx_ldb_ch->chno]);
ac4c1a9b
SH
220 }
221
222 if (imx_ldb_ch == &ldb->channel[0] || dual) {
223 ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
224 if (mux == 0 || ldb->lvds_mux)
225 ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI0;
226 else if (mux == 1)
227 ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI1;
228 }
229 if (imx_ldb_ch == &ldb->channel[1] || dual) {
230 ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
231 if (mux == 1 || ldb->lvds_mux)
232 ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI1;
233 else if (mux == 0)
234 ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI0;
235 }
236
237 if (ldb->lvds_mux) {
238 const struct bus_mux *lvds_mux = NULL;
239
240 if (imx_ldb_ch == &ldb->channel[0])
241 lvds_mux = &ldb->lvds_mux[0];
242 else if (imx_ldb_ch == &ldb->channel[1])
243 lvds_mux = &ldb->lvds_mux[1];
244
245 regmap_update_bits(ldb->regmap, lvds_mux->reg, lvds_mux->mask,
246 mux << lvds_mux->shift);
247 }
248
249 regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
751e2676
PZ
250
251 drm_panel_enable(imx_ldb_ch->panel);
ac4c1a9b
SH
252}
253
254static void imx_ldb_encoder_mode_set(struct drm_encoder *encoder,
eb10d635
SL
255 struct drm_display_mode *orig_mode,
256 struct drm_display_mode *mode)
ac4c1a9b 257{
49f98bc4 258 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
ac4c1a9b
SH
259 struct imx_ldb *ldb = imx_ldb_ch->ldb;
260 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
51dac94e
PZ
261 unsigned long serial_clk;
262 unsigned long di_clk = mode->clock * 1000;
53141e42 263 int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
49f98bc4 264 u32 bus_format = imx_ldb_ch->bus_format;
ac4c1a9b
SH
265
266 if (mode->clock > 170000) {
267 dev_warn(ldb->dev,
268 "%s: mode exceeds 170 MHz pixel clock\n", __func__);
269 }
270 if (mode->clock > 85000 && !dual) {
271 dev_warn(ldb->dev,
272 "%s: mode exceeds 85 MHz pixel clock\n", __func__);
273 }
274
51dac94e
PZ
275 if (dual) {
276 serial_clk = 3500UL * mode->clock;
277 imx_ldb_set_clock(ldb, mux, 0, serial_clk, di_clk);
278 imx_ldb_set_clock(ldb, mux, 1, serial_clk, di_clk);
279 } else {
280 serial_clk = 7000UL * mode->clock;
281 imx_ldb_set_clock(ldb, mux, imx_ldb_ch->chno, serial_clk,
282 di_clk);
283 }
284
ac4c1a9b 285 /* FIXME - assumes straight connections DI0 --> CH0, DI1 --> CH1 */
49f98bc4 286 if (imx_ldb_ch == &ldb->channel[0] || dual) {
ac4c1a9b
SH
287 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
288 ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
289 else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
290 ldb->ldb_ctrl &= ~LDB_DI0_VS_POL_ACT_LOW;
291 }
49f98bc4 292 if (imx_ldb_ch == &ldb->channel[1] || dual) {
ac4c1a9b
SH
293 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
294 ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
295 else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
296 ldb->ldb_ctrl &= ~LDB_DI1_VS_POL_ACT_LOW;
297 }
49f98bc4
PZ
298
299 if (!bus_format) {
49f98bc4 300 struct drm_connector *connector;
49f98bc4 301
ff615eed 302 drm_for_each_connector(connector, encoder->dev) {
49f98bc4
PZ
303 struct drm_display_info *di = &connector->display_info;
304
ff615eed 305 if (connector->encoder == encoder &&
49f98bc4
PZ
306 di->num_bus_formats) {
307 bus_format = di->bus_formats[0];
308 break;
309 }
310 }
311 }
312 imx_ldb_ch_set_bus_format(imx_ldb_ch, bus_format);
ac4c1a9b
SH
313}
314
315static void imx_ldb_encoder_disable(struct drm_encoder *encoder)
316{
49f98bc4 317 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
ac4c1a9b 318 struct imx_ldb *ldb = imx_ldb_ch->ldb;
3973aff0 319 int mux, ret;
ac4c1a9b
SH
320
321 /*
322 * imx_ldb_encoder_disable is called by
323 * drm_helper_disable_unused_functions without
324 * the encoder being enabled before.
325 */
326 if (imx_ldb_ch == &ldb->channel[0] &&
327 (ldb->ldb_ctrl & LDB_CH0_MODE_EN_MASK) == 0)
328 return;
329 else if (imx_ldb_ch == &ldb->channel[1] &&
330 (ldb->ldb_ctrl & LDB_CH1_MODE_EN_MASK) == 0)
331 return;
332
751e2676
PZ
333 drm_panel_disable(imx_ldb_ch->panel);
334
ac4c1a9b
SH
335 if (imx_ldb_ch == &ldb->channel[0])
336 ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
337 else if (imx_ldb_ch == &ldb->channel[1])
338 ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
339
340 regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
341
342 if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
343 clk_disable_unprepare(ldb->clk[0]);
344 clk_disable_unprepare(ldb->clk[1]);
345 }
751e2676 346
3973aff0
PZ
347 if (ldb->lvds_mux) {
348 const struct bus_mux *lvds_mux = NULL;
349
350 if (imx_ldb_ch == &ldb->channel[0])
351 lvds_mux = &ldb->lvds_mux[0];
352 else if (imx_ldb_ch == &ldb->channel[1])
353 lvds_mux = &ldb->lvds_mux[1];
354
355 regmap_read(ldb->regmap, lvds_mux->reg, &mux);
356 mux &= lvds_mux->mask;
357 mux >>= lvds_mux->shift;
358 } else {
359 mux = (imx_ldb_ch == &ldb->channel[0]) ? 0 : 1;
360 }
361
362 /* set display clock mux back to original input clock */
363 ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk_parent[mux]);
364 if (ret)
365 dev_err(ldb->dev,
366 "unable to set di%d parent clock to original parent\n",
367 mux);
368
751e2676 369 drm_panel_unprepare(imx_ldb_ch->panel);
ac4c1a9b
SH
370}
371
49f98bc4
PZ
372static int imx_ldb_encoder_atomic_check(struct drm_encoder *encoder,
373 struct drm_crtc_state *crtc_state,
374 struct drm_connector_state *conn_state)
375{
376 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
377 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
378 struct drm_display_info *di = &conn_state->connector->display_info;
379 u32 bus_format = imx_ldb_ch->bus_format;
380
381 /* Bus format description in DT overrides connector display info. */
382 if (!bus_format && di->num_bus_formats)
383 bus_format = di->bus_formats[0];
384 switch (bus_format) {
385 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
386 imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB666_1X18;
387 break;
388 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
389 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
390 imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
391 break;
392 default:
393 return -EINVAL;
394 }
395
396 imx_crtc_state->di_hsync_pin = 2;
397 imx_crtc_state->di_vsync_pin = 3;
398
399 return 0;
400}
401
402
7ae847dd 403static const struct drm_connector_funcs imx_ldb_connector_funcs = {
f6e396e5 404 .dpms = drm_atomic_helper_connector_dpms,
ac4c1a9b
SH
405 .fill_modes = drm_helper_probe_single_connector_modes,
406 .detect = imx_ldb_connector_detect,
1b3f7675 407 .destroy = imx_drm_connector_destroy,
255c35f8
LY
408 .reset = drm_atomic_helper_connector_reset,
409 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
410 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
ac4c1a9b
SH
411};
412
7ae847dd 413static const struct drm_connector_helper_funcs imx_ldb_connector_helper_funcs = {
ac4c1a9b
SH
414 .get_modes = imx_ldb_connector_get_modes,
415 .best_encoder = imx_ldb_connector_best_encoder,
ac4c1a9b
SH
416};
417
7ae847dd 418static const struct drm_encoder_funcs imx_ldb_encoder_funcs = {
1b3f7675 419 .destroy = imx_drm_encoder_destroy,
ac4c1a9b
SH
420};
421
7ae847dd 422static const struct drm_encoder_helper_funcs imx_ldb_encoder_helper_funcs = {
ac4c1a9b 423 .mode_set = imx_ldb_encoder_mode_set,
f6e396e5 424 .enable = imx_ldb_encoder_enable,
ac4c1a9b 425 .disable = imx_ldb_encoder_disable,
49f98bc4 426 .atomic_check = imx_ldb_encoder_atomic_check,
ac4c1a9b
SH
427};
428
429static int imx_ldb_get_clk(struct imx_ldb *ldb, int chno)
430{
431 char clkname[16];
432
98dd3b2a 433 snprintf(clkname, sizeof(clkname), "di%d", chno);
ac4c1a9b
SH
434 ldb->clk[chno] = devm_clk_get(ldb->dev, clkname);
435 if (IS_ERR(ldb->clk[chno]))
436 return PTR_ERR(ldb->clk[chno]);
437
98dd3b2a 438 snprintf(clkname, sizeof(clkname), "di%d_pll", chno);
ac4c1a9b 439 ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname);
ac4c1a9b 440
1f933fa8 441 return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]);
ac4c1a9b
SH
442}
443
1b3f7675
RK
444static int imx_ldb_register(struct drm_device *drm,
445 struct imx_ldb_channel *imx_ldb_ch)
ac4c1a9b 446{
ac4c1a9b 447 struct imx_ldb *ldb = imx_ldb_ch->ldb;
49f98bc4 448 struct drm_encoder *encoder = &imx_ldb_ch->encoder;
1b3f7675
RK
449 int ret;
450
49f98bc4 451 ret = imx_drm_encoder_parse_of(drm, encoder, imx_ldb_ch->child);
1b3f7675
RK
452 if (ret)
453 return ret;
ac4c1a9b
SH
454
455 ret = imx_ldb_get_clk(ldb, imx_ldb_ch->chno);
456 if (ret)
457 return ret;
1b3f7675 458
ac4c1a9b 459 if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
1b3f7675 460 ret = imx_ldb_get_clk(ldb, 1);
ac4c1a9b
SH
461 if (ret)
462 return ret;
463 }
464
49f98bc4
PZ
465 drm_encoder_helper_add(encoder, &imx_ldb_encoder_helper_funcs);
466 drm_encoder_init(drm, encoder, &imx_ldb_encoder_funcs,
467 DRM_MODE_ENCODER_LVDS, NULL);
ac4c1a9b
SH
468
469 drm_connector_helper_add(&imx_ldb_ch->connector,
470 &imx_ldb_connector_helper_funcs);
1b3f7675
RK
471 drm_connector_init(drm, &imx_ldb_ch->connector,
472 &imx_ldb_connector_funcs, DRM_MODE_CONNECTOR_LVDS);
ac4c1a9b 473
7075ba79
LS
474 if (imx_ldb_ch->panel) {
475 ret = drm_panel_attach(imx_ldb_ch->panel,
476 &imx_ldb_ch->connector);
477 if (ret)
478 return ret;
479 }
751e2676 480
49f98bc4 481 drm_mode_connector_attach_encoder(&imx_ldb_ch->connector, encoder);
ac4c1a9b
SH
482
483 return 0;
484}
485
486enum {
487 LVDS_BIT_MAP_SPWG,
488 LVDS_BIT_MAP_JEIDA
489};
490
5e501ed7
PZ
491struct imx_ldb_bit_mapping {
492 u32 bus_format;
493 u32 datawidth;
494 const char * const mapping;
ac4c1a9b
SH
495};
496
5e501ed7
PZ
497static const struct imx_ldb_bit_mapping imx_ldb_bit_mappings[] = {
498 { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, "spwg" },
499 { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, "spwg" },
500 { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, "jeida" },
501};
502
503static u32 of_get_bus_format(struct device *dev, struct device_node *np)
ac4c1a9b
SH
504{
505 const char *bm;
5e501ed7 506 u32 datawidth = 0;
ac4c1a9b
SH
507 int ret, i;
508
509 ret = of_property_read_string(np, "fsl,data-mapping", &bm);
510 if (ret < 0)
511 return ret;
512
5e501ed7
PZ
513 of_property_read_u32(np, "fsl,data-width", &datawidth);
514
515 for (i = 0; i < ARRAY_SIZE(imx_ldb_bit_mappings); i++) {
516 if (!strcasecmp(bm, imx_ldb_bit_mappings[i].mapping) &&
517 datawidth == imx_ldb_bit_mappings[i].datawidth)
518 return imx_ldb_bit_mappings[i].bus_format;
519 }
520
521 dev_err(dev, "invalid data mapping: %d-bit \"%s\"\n", datawidth, bm);
ac4c1a9b 522
5e501ed7 523 return -ENOENT;
ac4c1a9b
SH
524}
525
526static struct bus_mux imx6q_lvds_mux[2] = {
527 {
528 .reg = IOMUXC_GPR3,
529 .shift = 6,
530 .mask = IMX6Q_GPR3_LVDS0_MUX_CTL_MASK,
531 }, {
532 .reg = IOMUXC_GPR3,
533 .shift = 8,
534 .mask = IMX6Q_GPR3_LVDS1_MUX_CTL_MASK,
535 }
536};
537
538/*
539 * For a device declaring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb",
540 * of_match_device will walk through this list and take the first entry
541 * matching any of its compatible values. Therefore, the more generic
542 * entries (in this case fsl,imx53-ldb) need to be ordered last.
543 */
544static const struct of_device_id imx_ldb_dt_ids[] = {
545 { .compatible = "fsl,imx6q-ldb", .data = imx6q_lvds_mux, },
546 { .compatible = "fsl,imx53-ldb", .data = NULL, },
547 { }
548};
549MODULE_DEVICE_TABLE(of, imx_ldb_dt_ids);
550
17b5001b 551static int imx_ldb_bind(struct device *dev, struct device *master, void *data)
ac4c1a9b 552{
1b3f7675 553 struct drm_device *drm = data;
17b5001b 554 struct device_node *np = dev->of_node;
ac4c1a9b 555 const struct of_device_id *of_id =
17b5001b 556 of_match_device(imx_ldb_dt_ids, dev);
ac4c1a9b
SH
557 struct device_node *child;
558 const u8 *edidp;
559 struct imx_ldb *imx_ldb;
ac4c1a9b
SH
560 int dual;
561 int ret;
562 int i;
563
17b5001b 564 imx_ldb = devm_kzalloc(dev, sizeof(*imx_ldb), GFP_KERNEL);
ac4c1a9b
SH
565 if (!imx_ldb)
566 return -ENOMEM;
567
568 imx_ldb->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
569 if (IS_ERR(imx_ldb->regmap)) {
17b5001b 570 dev_err(dev, "failed to get parent regmap\n");
ac4c1a9b
SH
571 return PTR_ERR(imx_ldb->regmap);
572 }
573
17b5001b 574 imx_ldb->dev = dev;
ac4c1a9b
SH
575
576 if (of_id)
577 imx_ldb->lvds_mux = of_id->data;
578
579 dual = of_property_read_bool(np, "fsl,dual-channel");
580 if (dual)
581 imx_ldb->ldb_ctrl |= LDB_SPLIT_MODE_EN;
582
583 /*
4599934d 584 * There are three different possible clock mux configurations:
ac4c1a9b
SH
585 * i.MX53: ipu1_di0_sel, ipu1_di1_sel
586 * i.MX6q: ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, ipu2_di1_sel
587 * i.MX6dl: ipu1_di0_sel, ipu1_di1_sel, lcdif_sel
588 * Map them all to di0_sel...di3_sel.
589 */
590 for (i = 0; i < 4; i++) {
591 char clkname[16];
592
593 sprintf(clkname, "di%d_sel", i);
594 imx_ldb->clk_sel[i] = devm_clk_get(imx_ldb->dev, clkname);
595 if (IS_ERR(imx_ldb->clk_sel[i])) {
596 ret = PTR_ERR(imx_ldb->clk_sel[i]);
597 imx_ldb->clk_sel[i] = NULL;
598 break;
599 }
3973aff0
PZ
600
601 imx_ldb->clk_parent[i] = clk_get_parent(imx_ldb->clk_sel[i]);
ac4c1a9b
SH
602 }
603 if (i == 0)
604 return ret;
605
606 for_each_child_of_node(np, child) {
607 struct imx_ldb_channel *channel;
a6d206e2 608 struct device_node *ddc_node;
620011e0 609 struct device_node *ep;
032003c5 610 int bus_format;
ac4c1a9b
SH
611
612 ret = of_property_read_u32(child, "reg", &i);
613 if (ret || i < 0 || i > 1)
614 return -EINVAL;
615
616 if (dual && i > 0) {
17b5001b 617 dev_warn(dev, "dual-channel mode, ignoring second output\n");
ac4c1a9b
SH
618 continue;
619 }
620
621 if (!of_device_is_available(child))
622 continue;
623
624 channel = &imx_ldb->channel[i];
625 channel->ldb = imx_ldb;
626 channel->chno = i;
1b3f7675 627 channel->child = child;
ac4c1a9b 628
751e2676
PZ
629 /*
630 * The output port is port@4 with an external 4-port mux or
631 * port@2 with the internal 2-port mux.
632 */
620011e0
PZ
633 ep = of_graph_get_endpoint_by_regs(child,
634 imx_ldb->lvds_mux ? 4 : 2,
635 -1);
636 if (ep) {
637 struct device_node *remote;
638
639 remote = of_graph_get_remote_port_parent(ep);
640 of_node_put(ep);
641 if (remote)
642 channel->panel = of_drm_find_panel(remote);
643 else
644 return -EPROBE_DEFER;
645 of_node_put(remote);
646 if (!channel->panel) {
647 dev_err(dev, "panel not found: %s\n",
648 remote->full_name);
649 return -EPROBE_DEFER;
751e2676
PZ
650 }
651 }
652
a6d206e2
SL
653 ddc_node = of_parse_phandle(child, "ddc-i2c-bus", 0);
654 if (ddc_node) {
655 channel->ddc = of_find_i2c_adapter_by_node(ddc_node);
656 of_node_put(ddc_node);
657 if (!channel->ddc) {
658 dev_warn(dev, "failed to get ddc i2c adapter\n");
659 return -EPROBE_DEFER;
660 }
661 }
662
663 if (!channel->ddc) {
664 /* if no DDC available, fallback to hardcoded EDID */
665 dev_dbg(dev, "no ddc available\n");
666
667 edidp = of_get_property(child, "edid",
668 &channel->edid_len);
669 if (edidp) {
670 channel->edid = kmemdup(edidp,
671 channel->edid_len,
672 GFP_KERNEL);
673 } else if (!channel->panel) {
674 /* fallback to display-timings node */
675 ret = of_get_drm_display_mode(child,
676 &channel->mode,
c82b4d73 677 OF_USE_NATIVE_MODE);
a6d206e2
SL
678 if (!ret)
679 channel->mode_valid = 1;
680 }
ac4c1a9b
SH
681 }
682
032003c5
LY
683 bus_format = of_get_bus_format(dev, child);
684 if (bus_format == -EINVAL) {
5e501ed7
PZ
685 /*
686 * If no bus format was specified in the device tree,
687 * we can still get it from the connected panel later.
688 */
689 if (channel->panel && channel->panel->funcs &&
690 channel->panel->funcs->get_modes)
032003c5 691 bus_format = 0;
5e501ed7 692 }
032003c5 693 if (bus_format < 0) {
5e501ed7 694 dev_err(dev, "could not determine data mapping: %d\n",
032003c5
LY
695 bus_format);
696 return bus_format;
ac4c1a9b 697 }
49f98bc4 698 channel->bus_format = bus_format;
ac4c1a9b 699
1b3f7675 700 ret = imx_ldb_register(drm, channel);
ac4c1a9b
SH
701 if (ret)
702 return ret;
ac4c1a9b
SH
703 }
704
17b5001b 705 dev_set_drvdata(dev, imx_ldb);
ac4c1a9b
SH
706
707 return 0;
708}
709
17b5001b
RK
710static void imx_ldb_unbind(struct device *dev, struct device *master,
711 void *data)
ac4c1a9b 712{
17b5001b 713 struct imx_ldb *imx_ldb = dev_get_drvdata(dev);
ac4c1a9b
SH
714 int i;
715
716 for (i = 0; i < 2; i++) {
717 struct imx_ldb_channel *channel = &imx_ldb->channel[i];
ac4c1a9b 718
d9fdb9fb
RK
719 if (!channel->connector.funcs)
720 continue;
721
1b3f7675 722 channel->connector.funcs->destroy(&channel->connector);
49f98bc4 723 channel->encoder.funcs->destroy(&channel->encoder);
f4876ffe
PS
724
725 kfree(channel->edid);
a6d206e2 726 i2c_put_adapter(channel->ddc);
ac4c1a9b 727 }
17b5001b 728}
ac4c1a9b 729
17b5001b
RK
730static const struct component_ops imx_ldb_ops = {
731 .bind = imx_ldb_bind,
732 .unbind = imx_ldb_unbind,
733};
734
735static int imx_ldb_probe(struct platform_device *pdev)
736{
737 return component_add(&pdev->dev, &imx_ldb_ops);
738}
739
740static int imx_ldb_remove(struct platform_device *pdev)
741{
742 component_del(&pdev->dev, &imx_ldb_ops);
ac4c1a9b
SH
743 return 0;
744}
745
746static struct platform_driver imx_ldb_driver = {
747 .probe = imx_ldb_probe,
748 .remove = imx_ldb_remove,
749 .driver = {
750 .of_match_table = imx_ldb_dt_ids,
751 .name = DRIVER_NAME,
ac4c1a9b
SH
752 },
753};
754
755module_platform_driver(imx_ldb_driver);
756
757MODULE_DESCRIPTION("i.MX LVDS driver");
758MODULE_AUTHOR("Sascha Hauer, Pengutronix");
759MODULE_LICENSE("GPL");
bc627387 760MODULE_ALIAS("platform:" DRIVER_NAME);
This page took 0.282243 seconds and 5 git commands to generate.