drm/imx: store internal bus configuration in crtc state
[deliverable/linux.git] / drivers / gpu / drm / imx / imx-ldb.c
CommitLineData
ac4c1a9b
SH
1/*
2 * i.MX drm driver - LVDS display bridge
3 *
4 * Copyright (C) 2012 Sascha Hauer, Pengutronix
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
ac4c1a9b
SH
14 */
15
16#include <linux/module.h>
17#include <linux/clk.h>
17b5001b 18#include <linux/component.h>
ac4c1a9b 19#include <drm/drmP.h>
49f98bc4 20#include <drm/drm_atomic.h>
255c35f8 21#include <drm/drm_atomic_helper.h>
ac4c1a9b
SH
22#include <drm/drm_fb_helper.h>
23#include <drm/drm_crtc_helper.h>
53141e42 24#include <drm/drm_of.h>
751e2676 25#include <drm/drm_panel.h>
ac4c1a9b
SH
26#include <linux/mfd/syscon.h>
27#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
ac4c1a9b 28#include <linux/of_device.h>
751e2676 29#include <linux/of_graph.h>
c82b4d73 30#include <video/of_display_timing.h>
ac4c1a9b
SH
31#include <video/of_videomode.h>
32#include <linux/regmap.h>
33#include <linux/videodev2.h>
34
35#include "imx-drm.h"
36
37#define DRIVER_NAME "imx-ldb"
38
39#define LDB_CH0_MODE_EN_TO_DI0 (1 << 0)
40#define LDB_CH0_MODE_EN_TO_DI1 (3 << 0)
41#define LDB_CH0_MODE_EN_MASK (3 << 0)
42#define LDB_CH1_MODE_EN_TO_DI0 (1 << 2)
43#define LDB_CH1_MODE_EN_TO_DI1 (3 << 2)
44#define LDB_CH1_MODE_EN_MASK (3 << 2)
45#define LDB_SPLIT_MODE_EN (1 << 4)
46#define LDB_DATA_WIDTH_CH0_24 (1 << 5)
47#define LDB_BIT_MAP_CH0_JEIDA (1 << 6)
48#define LDB_DATA_WIDTH_CH1_24 (1 << 7)
49#define LDB_BIT_MAP_CH1_JEIDA (1 << 8)
50#define LDB_DI0_VS_POL_ACT_LOW (1 << 9)
51#define LDB_DI1_VS_POL_ACT_LOW (1 << 10)
52#define LDB_BGREF_RMODE_INT (1 << 15)
53
54#define con_to_imx_ldb_ch(x) container_of(x, struct imx_ldb_channel, connector)
ac4c1a9b
SH
55
56struct imx_ldb;
57
58struct imx_ldb_channel {
59 struct imx_ldb *ldb;
60 struct drm_connector connector;
49f98bc4 61 struct drm_encoder encoder;
751e2676 62 struct drm_panel *panel;
1b3f7675 63 struct device_node *child;
a6d206e2 64 struct i2c_adapter *ddc;
ac4c1a9b
SH
65 int chno;
66 void *edid;
67 int edid_len;
68 struct drm_display_mode mode;
69 int mode_valid;
49f98bc4 70 u32 bus_format;
ac4c1a9b
SH
71};
72
49f98bc4
PZ
73static inline struct imx_ldb_channel *enc_to_imx_ldb_ch(struct drm_encoder *e)
74{
75 return container_of(e, struct imx_ldb_channel, encoder);
76}
77
ac4c1a9b
SH
78struct bus_mux {
79 int reg;
80 int shift;
81 int mask;
82};
83
84struct imx_ldb {
85 struct regmap *regmap;
86 struct device *dev;
87 struct imx_ldb_channel channel[2];
88 struct clk *clk[2]; /* our own clock */
89 struct clk *clk_sel[4]; /* parent of display clock */
3973aff0 90 struct clk *clk_parent[4]; /* original parent of clk_sel */
ac4c1a9b
SH
91 struct clk *clk_pll[2]; /* upstream clock we can adjust */
92 u32 ldb_ctrl;
93 const struct bus_mux *lvds_mux;
94};
95
96static enum drm_connector_status imx_ldb_connector_detect(
97 struct drm_connector *connector, bool force)
98{
99 return connector_status_connected;
100}
101
49f98bc4
PZ
102static void imx_ldb_ch_set_bus_format(struct imx_ldb_channel *imx_ldb_ch,
103 u32 bus_format)
032003c5
LY
104{
105 struct imx_ldb *ldb = imx_ldb_ch->ldb;
106 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
107
108 switch (bus_format) {
109 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
032003c5
LY
110 break;
111 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
032003c5
LY
112 if (imx_ldb_ch->chno == 0 || dual)
113 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24;
114 if (imx_ldb_ch->chno == 1 || dual)
115 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24;
116 break;
117 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
032003c5
LY
118 if (imx_ldb_ch->chno == 0 || dual)
119 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24 |
120 LDB_BIT_MAP_CH0_JEIDA;
121 if (imx_ldb_ch->chno == 1 || dual)
122 ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24 |
123 LDB_BIT_MAP_CH1_JEIDA;
124 break;
125 }
126}
127
ac4c1a9b
SH
128static int imx_ldb_connector_get_modes(struct drm_connector *connector)
129{
130 struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
131 int num_modes = 0;
132
751e2676
PZ
133 if (imx_ldb_ch->panel && imx_ldb_ch->panel->funcs &&
134 imx_ldb_ch->panel->funcs->get_modes) {
135 num_modes = imx_ldb_ch->panel->funcs->get_modes(imx_ldb_ch->panel);
136 if (num_modes > 0)
137 return num_modes;
138 }
139
a6d206e2
SL
140 if (!imx_ldb_ch->edid && imx_ldb_ch->ddc)
141 imx_ldb_ch->edid = drm_get_edid(connector, imx_ldb_ch->ddc);
142
ac4c1a9b
SH
143 if (imx_ldb_ch->edid) {
144 drm_mode_connector_update_edid_property(connector,
145 imx_ldb_ch->edid);
146 num_modes = drm_add_edid_modes(connector, imx_ldb_ch->edid);
147 }
148
149 if (imx_ldb_ch->mode_valid) {
150 struct drm_display_mode *mode;
151
152 mode = drm_mode_create(connector->dev);
9f9b036f
FE
153 if (!mode)
154 return -EINVAL;
ac4c1a9b
SH
155 drm_mode_copy(mode, &imx_ldb_ch->mode);
156 mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
157 drm_mode_probed_add(connector, mode);
158 num_modes++;
159 }
160
161 return num_modes;
162}
163
ac4c1a9b
SH
164static struct drm_encoder *imx_ldb_connector_best_encoder(
165 struct drm_connector *connector)
166{
167 struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
168
49f98bc4 169 return &imx_ldb_ch->encoder;
ac4c1a9b
SH
170}
171
ac4c1a9b
SH
172static void imx_ldb_set_clock(struct imx_ldb *ldb, int mux, int chno,
173 unsigned long serial_clk, unsigned long di_clk)
174{
175 int ret;
176
177 dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
178 clk_get_rate(ldb->clk_pll[chno]), serial_clk);
179 clk_set_rate(ldb->clk_pll[chno], serial_clk);
180
181 dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
182 clk_get_rate(ldb->clk_pll[chno]));
183
184 dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
185 clk_get_rate(ldb->clk[chno]),
186 (long int)di_clk);
187 clk_set_rate(ldb->clk[chno], di_clk);
188
189 dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
190 clk_get_rate(ldb->clk[chno]));
191
192 /* set display clock mux to LDB input clock */
193 ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk[chno]);
49f4a9c8 194 if (ret)
e5e1b166
AO
195 dev_err(ldb->dev,
196 "unable to set di%d parent clock to ldb_di%d\n", mux,
197 chno);
ac4c1a9b
SH
198}
199
f6e396e5 200static void imx_ldb_encoder_enable(struct drm_encoder *encoder)
ac4c1a9b 201{
49f98bc4 202 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
ac4c1a9b
SH
203 struct imx_ldb *ldb = imx_ldb_ch->ldb;
204 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
53141e42 205 int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
ac4c1a9b 206
751e2676
PZ
207 drm_panel_prepare(imx_ldb_ch->panel);
208
ac4c1a9b 209 if (dual) {
f6e396e5
LY
210 clk_set_parent(ldb->clk_sel[mux], ldb->clk[0]);
211 clk_set_parent(ldb->clk_sel[mux], ldb->clk[1]);
212
ac4c1a9b
SH
213 clk_prepare_enable(ldb->clk[0]);
214 clk_prepare_enable(ldb->clk[1]);
f6e396e5
LY
215 } else {
216 clk_set_parent(ldb->clk_sel[mux], ldb->clk[imx_ldb_ch->chno]);
ac4c1a9b
SH
217 }
218
219 if (imx_ldb_ch == &ldb->channel[0] || dual) {
220 ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
221 if (mux == 0 || ldb->lvds_mux)
222 ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI0;
223 else if (mux == 1)
224 ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI1;
225 }
226 if (imx_ldb_ch == &ldb->channel[1] || dual) {
227 ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
228 if (mux == 1 || ldb->lvds_mux)
229 ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI1;
230 else if (mux == 0)
231 ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI0;
232 }
233
234 if (ldb->lvds_mux) {
235 const struct bus_mux *lvds_mux = NULL;
236
237 if (imx_ldb_ch == &ldb->channel[0])
238 lvds_mux = &ldb->lvds_mux[0];
239 else if (imx_ldb_ch == &ldb->channel[1])
240 lvds_mux = &ldb->lvds_mux[1];
241
242 regmap_update_bits(ldb->regmap, lvds_mux->reg, lvds_mux->mask,
243 mux << lvds_mux->shift);
244 }
245
246 regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
751e2676
PZ
247
248 drm_panel_enable(imx_ldb_ch->panel);
ac4c1a9b
SH
249}
250
251static void imx_ldb_encoder_mode_set(struct drm_encoder *encoder,
eb10d635
SL
252 struct drm_display_mode *orig_mode,
253 struct drm_display_mode *mode)
ac4c1a9b 254{
49f98bc4 255 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
ac4c1a9b
SH
256 struct imx_ldb *ldb = imx_ldb_ch->ldb;
257 int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
51dac94e
PZ
258 unsigned long serial_clk;
259 unsigned long di_clk = mode->clock * 1000;
53141e42 260 int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
49f98bc4 261 u32 bus_format = imx_ldb_ch->bus_format;
ac4c1a9b
SH
262
263 if (mode->clock > 170000) {
264 dev_warn(ldb->dev,
265 "%s: mode exceeds 170 MHz pixel clock\n", __func__);
266 }
267 if (mode->clock > 85000 && !dual) {
268 dev_warn(ldb->dev,
269 "%s: mode exceeds 85 MHz pixel clock\n", __func__);
270 }
271
51dac94e
PZ
272 if (dual) {
273 serial_clk = 3500UL * mode->clock;
274 imx_ldb_set_clock(ldb, mux, 0, serial_clk, di_clk);
275 imx_ldb_set_clock(ldb, mux, 1, serial_clk, di_clk);
276 } else {
277 serial_clk = 7000UL * mode->clock;
278 imx_ldb_set_clock(ldb, mux, imx_ldb_ch->chno, serial_clk,
279 di_clk);
280 }
281
ac4c1a9b 282 /* FIXME - assumes straight connections DI0 --> CH0, DI1 --> CH1 */
49f98bc4 283 if (imx_ldb_ch == &ldb->channel[0] || dual) {
ac4c1a9b
SH
284 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
285 ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
286 else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
287 ldb->ldb_ctrl &= ~LDB_DI0_VS_POL_ACT_LOW;
288 }
49f98bc4 289 if (imx_ldb_ch == &ldb->channel[1] || dual) {
ac4c1a9b
SH
290 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
291 ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
292 else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
293 ldb->ldb_ctrl &= ~LDB_DI1_VS_POL_ACT_LOW;
294 }
49f98bc4
PZ
295
296 if (!bus_format) {
297 struct drm_connector_state *conn_state;
298 struct drm_connector *connector;
299 int i;
300
301 for_each_connector_in_state(encoder->crtc->state->state,
302 connector, conn_state, i) {
303 struct drm_display_info *di = &connector->display_info;
304
305 if (conn_state->crtc == encoder->crtc &&
306 di->num_bus_formats) {
307 bus_format = di->bus_formats[0];
308 break;
309 }
310 }
311 }
312 imx_ldb_ch_set_bus_format(imx_ldb_ch, bus_format);
ac4c1a9b
SH
313}
314
315static void imx_ldb_encoder_disable(struct drm_encoder *encoder)
316{
49f98bc4 317 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
ac4c1a9b 318 struct imx_ldb *ldb = imx_ldb_ch->ldb;
3973aff0 319 int mux, ret;
ac4c1a9b
SH
320
321 /*
322 * imx_ldb_encoder_disable is called by
323 * drm_helper_disable_unused_functions without
324 * the encoder being enabled before.
325 */
326 if (imx_ldb_ch == &ldb->channel[0] &&
327 (ldb->ldb_ctrl & LDB_CH0_MODE_EN_MASK) == 0)
328 return;
329 else if (imx_ldb_ch == &ldb->channel[1] &&
330 (ldb->ldb_ctrl & LDB_CH1_MODE_EN_MASK) == 0)
331 return;
332
751e2676
PZ
333 drm_panel_disable(imx_ldb_ch->panel);
334
ac4c1a9b
SH
335 if (imx_ldb_ch == &ldb->channel[0])
336 ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
337 else if (imx_ldb_ch == &ldb->channel[1])
338 ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
339
340 regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
341
342 if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
343 clk_disable_unprepare(ldb->clk[0]);
344 clk_disable_unprepare(ldb->clk[1]);
345 }
751e2676 346
3973aff0
PZ
347 if (ldb->lvds_mux) {
348 const struct bus_mux *lvds_mux = NULL;
349
350 if (imx_ldb_ch == &ldb->channel[0])
351 lvds_mux = &ldb->lvds_mux[0];
352 else if (imx_ldb_ch == &ldb->channel[1])
353 lvds_mux = &ldb->lvds_mux[1];
354
355 regmap_read(ldb->regmap, lvds_mux->reg, &mux);
356 mux &= lvds_mux->mask;
357 mux >>= lvds_mux->shift;
358 } else {
359 mux = (imx_ldb_ch == &ldb->channel[0]) ? 0 : 1;
360 }
361
362 /* set display clock mux back to original input clock */
363 ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk_parent[mux]);
364 if (ret)
365 dev_err(ldb->dev,
366 "unable to set di%d parent clock to original parent\n",
367 mux);
368
751e2676 369 drm_panel_unprepare(imx_ldb_ch->panel);
ac4c1a9b
SH
370}
371
49f98bc4
PZ
372static int imx_ldb_encoder_atomic_check(struct drm_encoder *encoder,
373 struct drm_crtc_state *crtc_state,
374 struct drm_connector_state *conn_state)
375{
376 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
377 struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
378 struct drm_display_info *di = &conn_state->connector->display_info;
379 u32 bus_format = imx_ldb_ch->bus_format;
380
381 /* Bus format description in DT overrides connector display info. */
382 if (!bus_format && di->num_bus_formats)
383 bus_format = di->bus_formats[0];
384 switch (bus_format) {
385 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
386 imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB666_1X18;
387 break;
388 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
389 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
390 imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
391 break;
392 default:
393 return -EINVAL;
394 }
395
396 imx_crtc_state->di_hsync_pin = 2;
397 imx_crtc_state->di_vsync_pin = 3;
398
399 return 0;
400}
401
402
7ae847dd 403static const struct drm_connector_funcs imx_ldb_connector_funcs = {
f6e396e5 404 .dpms = drm_atomic_helper_connector_dpms,
ac4c1a9b
SH
405 .fill_modes = drm_helper_probe_single_connector_modes,
406 .detect = imx_ldb_connector_detect,
1b3f7675 407 .destroy = imx_drm_connector_destroy,
255c35f8
LY
408 .reset = drm_atomic_helper_connector_reset,
409 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
410 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
ac4c1a9b
SH
411};
412
7ae847dd 413static const struct drm_connector_helper_funcs imx_ldb_connector_helper_funcs = {
ac4c1a9b
SH
414 .get_modes = imx_ldb_connector_get_modes,
415 .best_encoder = imx_ldb_connector_best_encoder,
ac4c1a9b
SH
416};
417
7ae847dd 418static const struct drm_encoder_funcs imx_ldb_encoder_funcs = {
1b3f7675 419 .destroy = imx_drm_encoder_destroy,
ac4c1a9b
SH
420};
421
7ae847dd 422static const struct drm_encoder_helper_funcs imx_ldb_encoder_helper_funcs = {
ac4c1a9b 423 .mode_set = imx_ldb_encoder_mode_set,
f6e396e5 424 .enable = imx_ldb_encoder_enable,
ac4c1a9b 425 .disable = imx_ldb_encoder_disable,
49f98bc4 426 .atomic_check = imx_ldb_encoder_atomic_check,
ac4c1a9b
SH
427};
428
429static int imx_ldb_get_clk(struct imx_ldb *ldb, int chno)
430{
431 char clkname[16];
432
98dd3b2a 433 snprintf(clkname, sizeof(clkname), "di%d", chno);
ac4c1a9b
SH
434 ldb->clk[chno] = devm_clk_get(ldb->dev, clkname);
435 if (IS_ERR(ldb->clk[chno]))
436 return PTR_ERR(ldb->clk[chno]);
437
98dd3b2a 438 snprintf(clkname, sizeof(clkname), "di%d_pll", chno);
ac4c1a9b 439 ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname);
ac4c1a9b 440
1f933fa8 441 return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]);
ac4c1a9b
SH
442}
443
1b3f7675
RK
444static int imx_ldb_register(struct drm_device *drm,
445 struct imx_ldb_channel *imx_ldb_ch)
ac4c1a9b 446{
ac4c1a9b 447 struct imx_ldb *ldb = imx_ldb_ch->ldb;
49f98bc4 448 struct drm_encoder *encoder = &imx_ldb_ch->encoder;
1b3f7675
RK
449 int ret;
450
49f98bc4 451 ret = imx_drm_encoder_parse_of(drm, encoder, imx_ldb_ch->child);
1b3f7675
RK
452 if (ret)
453 return ret;
ac4c1a9b
SH
454
455 ret = imx_ldb_get_clk(ldb, imx_ldb_ch->chno);
456 if (ret)
457 return ret;
1b3f7675 458
ac4c1a9b 459 if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
1b3f7675 460 ret = imx_ldb_get_clk(ldb, 1);
ac4c1a9b
SH
461 if (ret)
462 return ret;
463 }
464
49f98bc4
PZ
465 drm_encoder_helper_add(encoder, &imx_ldb_encoder_helper_funcs);
466 drm_encoder_init(drm, encoder, &imx_ldb_encoder_funcs,
467 DRM_MODE_ENCODER_LVDS, NULL);
ac4c1a9b
SH
468
469 drm_connector_helper_add(&imx_ldb_ch->connector,
470 &imx_ldb_connector_helper_funcs);
1b3f7675
RK
471 drm_connector_init(drm, &imx_ldb_ch->connector,
472 &imx_ldb_connector_funcs, DRM_MODE_CONNECTOR_LVDS);
ac4c1a9b 473
751e2676
PZ
474 if (imx_ldb_ch->panel)
475 drm_panel_attach(imx_ldb_ch->panel, &imx_ldb_ch->connector);
476
49f98bc4 477 drm_mode_connector_attach_encoder(&imx_ldb_ch->connector, encoder);
ac4c1a9b
SH
478
479 return 0;
480}
481
482enum {
483 LVDS_BIT_MAP_SPWG,
484 LVDS_BIT_MAP_JEIDA
485};
486
5e501ed7
PZ
487struct imx_ldb_bit_mapping {
488 u32 bus_format;
489 u32 datawidth;
490 const char * const mapping;
ac4c1a9b
SH
491};
492
5e501ed7
PZ
493static const struct imx_ldb_bit_mapping imx_ldb_bit_mappings[] = {
494 { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, "spwg" },
495 { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, "spwg" },
496 { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, "jeida" },
497};
498
499static u32 of_get_bus_format(struct device *dev, struct device_node *np)
ac4c1a9b
SH
500{
501 const char *bm;
5e501ed7 502 u32 datawidth = 0;
ac4c1a9b
SH
503 int ret, i;
504
505 ret = of_property_read_string(np, "fsl,data-mapping", &bm);
506 if (ret < 0)
507 return ret;
508
5e501ed7
PZ
509 of_property_read_u32(np, "fsl,data-width", &datawidth);
510
511 for (i = 0; i < ARRAY_SIZE(imx_ldb_bit_mappings); i++) {
512 if (!strcasecmp(bm, imx_ldb_bit_mappings[i].mapping) &&
513 datawidth == imx_ldb_bit_mappings[i].datawidth)
514 return imx_ldb_bit_mappings[i].bus_format;
515 }
516
517 dev_err(dev, "invalid data mapping: %d-bit \"%s\"\n", datawidth, bm);
ac4c1a9b 518
5e501ed7 519 return -ENOENT;
ac4c1a9b
SH
520}
521
522static struct bus_mux imx6q_lvds_mux[2] = {
523 {
524 .reg = IOMUXC_GPR3,
525 .shift = 6,
526 .mask = IMX6Q_GPR3_LVDS0_MUX_CTL_MASK,
527 }, {
528 .reg = IOMUXC_GPR3,
529 .shift = 8,
530 .mask = IMX6Q_GPR3_LVDS1_MUX_CTL_MASK,
531 }
532};
533
534/*
535 * For a device declaring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb",
536 * of_match_device will walk through this list and take the first entry
537 * matching any of its compatible values. Therefore, the more generic
538 * entries (in this case fsl,imx53-ldb) need to be ordered last.
539 */
540static const struct of_device_id imx_ldb_dt_ids[] = {
541 { .compatible = "fsl,imx6q-ldb", .data = imx6q_lvds_mux, },
542 { .compatible = "fsl,imx53-ldb", .data = NULL, },
543 { }
544};
545MODULE_DEVICE_TABLE(of, imx_ldb_dt_ids);
546
17b5001b 547static int imx_ldb_bind(struct device *dev, struct device *master, void *data)
ac4c1a9b 548{
1b3f7675 549 struct drm_device *drm = data;
17b5001b 550 struct device_node *np = dev->of_node;
ac4c1a9b 551 const struct of_device_id *of_id =
17b5001b 552 of_match_device(imx_ldb_dt_ids, dev);
ac4c1a9b
SH
553 struct device_node *child;
554 const u8 *edidp;
555 struct imx_ldb *imx_ldb;
ac4c1a9b
SH
556 int dual;
557 int ret;
558 int i;
559
17b5001b 560 imx_ldb = devm_kzalloc(dev, sizeof(*imx_ldb), GFP_KERNEL);
ac4c1a9b
SH
561 if (!imx_ldb)
562 return -ENOMEM;
563
564 imx_ldb->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
565 if (IS_ERR(imx_ldb->regmap)) {
17b5001b 566 dev_err(dev, "failed to get parent regmap\n");
ac4c1a9b
SH
567 return PTR_ERR(imx_ldb->regmap);
568 }
569
17b5001b 570 imx_ldb->dev = dev;
ac4c1a9b
SH
571
572 if (of_id)
573 imx_ldb->lvds_mux = of_id->data;
574
575 dual = of_property_read_bool(np, "fsl,dual-channel");
576 if (dual)
577 imx_ldb->ldb_ctrl |= LDB_SPLIT_MODE_EN;
578
579 /*
4599934d 580 * There are three different possible clock mux configurations:
ac4c1a9b
SH
581 * i.MX53: ipu1_di0_sel, ipu1_di1_sel
582 * i.MX6q: ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, ipu2_di1_sel
583 * i.MX6dl: ipu1_di0_sel, ipu1_di1_sel, lcdif_sel
584 * Map them all to di0_sel...di3_sel.
585 */
586 for (i = 0; i < 4; i++) {
587 char clkname[16];
588
589 sprintf(clkname, "di%d_sel", i);
590 imx_ldb->clk_sel[i] = devm_clk_get(imx_ldb->dev, clkname);
591 if (IS_ERR(imx_ldb->clk_sel[i])) {
592 ret = PTR_ERR(imx_ldb->clk_sel[i]);
593 imx_ldb->clk_sel[i] = NULL;
594 break;
595 }
3973aff0
PZ
596
597 imx_ldb->clk_parent[i] = clk_get_parent(imx_ldb->clk_sel[i]);
ac4c1a9b
SH
598 }
599 if (i == 0)
600 return ret;
601
602 for_each_child_of_node(np, child) {
603 struct imx_ldb_channel *channel;
a6d206e2 604 struct device_node *ddc_node;
620011e0 605 struct device_node *ep;
032003c5 606 int bus_format;
ac4c1a9b
SH
607
608 ret = of_property_read_u32(child, "reg", &i);
609 if (ret || i < 0 || i > 1)
610 return -EINVAL;
611
612 if (dual && i > 0) {
17b5001b 613 dev_warn(dev, "dual-channel mode, ignoring second output\n");
ac4c1a9b
SH
614 continue;
615 }
616
617 if (!of_device_is_available(child))
618 continue;
619
620 channel = &imx_ldb->channel[i];
621 channel->ldb = imx_ldb;
622 channel->chno = i;
1b3f7675 623 channel->child = child;
ac4c1a9b 624
751e2676
PZ
625 /*
626 * The output port is port@4 with an external 4-port mux or
627 * port@2 with the internal 2-port mux.
628 */
620011e0
PZ
629 ep = of_graph_get_endpoint_by_regs(child,
630 imx_ldb->lvds_mux ? 4 : 2,
631 -1);
632 if (ep) {
633 struct device_node *remote;
634
635 remote = of_graph_get_remote_port_parent(ep);
636 of_node_put(ep);
637 if (remote)
638 channel->panel = of_drm_find_panel(remote);
639 else
640 return -EPROBE_DEFER;
641 of_node_put(remote);
642 if (!channel->panel) {
643 dev_err(dev, "panel not found: %s\n",
644 remote->full_name);
645 return -EPROBE_DEFER;
751e2676
PZ
646 }
647 }
648
a6d206e2
SL
649 ddc_node = of_parse_phandle(child, "ddc-i2c-bus", 0);
650 if (ddc_node) {
651 channel->ddc = of_find_i2c_adapter_by_node(ddc_node);
652 of_node_put(ddc_node);
653 if (!channel->ddc) {
654 dev_warn(dev, "failed to get ddc i2c adapter\n");
655 return -EPROBE_DEFER;
656 }
657 }
658
659 if (!channel->ddc) {
660 /* if no DDC available, fallback to hardcoded EDID */
661 dev_dbg(dev, "no ddc available\n");
662
663 edidp = of_get_property(child, "edid",
664 &channel->edid_len);
665 if (edidp) {
666 channel->edid = kmemdup(edidp,
667 channel->edid_len,
668 GFP_KERNEL);
669 } else if (!channel->panel) {
670 /* fallback to display-timings node */
671 ret = of_get_drm_display_mode(child,
672 &channel->mode,
c82b4d73 673 OF_USE_NATIVE_MODE);
a6d206e2
SL
674 if (!ret)
675 channel->mode_valid = 1;
676 }
ac4c1a9b
SH
677 }
678
032003c5
LY
679 bus_format = of_get_bus_format(dev, child);
680 if (bus_format == -EINVAL) {
5e501ed7
PZ
681 /*
682 * If no bus format was specified in the device tree,
683 * we can still get it from the connected panel later.
684 */
685 if (channel->panel && channel->panel->funcs &&
686 channel->panel->funcs->get_modes)
032003c5 687 bus_format = 0;
5e501ed7 688 }
032003c5 689 if (bus_format < 0) {
5e501ed7 690 dev_err(dev, "could not determine data mapping: %d\n",
032003c5
LY
691 bus_format);
692 return bus_format;
ac4c1a9b 693 }
49f98bc4 694 channel->bus_format = bus_format;
ac4c1a9b 695
1b3f7675 696 ret = imx_ldb_register(drm, channel);
ac4c1a9b
SH
697 if (ret)
698 return ret;
ac4c1a9b
SH
699 }
700
17b5001b 701 dev_set_drvdata(dev, imx_ldb);
ac4c1a9b
SH
702
703 return 0;
704}
705
17b5001b
RK
706static void imx_ldb_unbind(struct device *dev, struct device *master,
707 void *data)
ac4c1a9b 708{
17b5001b 709 struct imx_ldb *imx_ldb = dev_get_drvdata(dev);
ac4c1a9b
SH
710 int i;
711
712 for (i = 0; i < 2; i++) {
713 struct imx_ldb_channel *channel = &imx_ldb->channel[i];
ac4c1a9b 714
d9fdb9fb
RK
715 if (!channel->connector.funcs)
716 continue;
717
1b3f7675 718 channel->connector.funcs->destroy(&channel->connector);
49f98bc4 719 channel->encoder.funcs->destroy(&channel->encoder);
f4876ffe
PS
720
721 kfree(channel->edid);
a6d206e2 722 i2c_put_adapter(channel->ddc);
ac4c1a9b 723 }
17b5001b 724}
ac4c1a9b 725
17b5001b
RK
726static const struct component_ops imx_ldb_ops = {
727 .bind = imx_ldb_bind,
728 .unbind = imx_ldb_unbind,
729};
730
731static int imx_ldb_probe(struct platform_device *pdev)
732{
733 return component_add(&pdev->dev, &imx_ldb_ops);
734}
735
736static int imx_ldb_remove(struct platform_device *pdev)
737{
738 component_del(&pdev->dev, &imx_ldb_ops);
ac4c1a9b
SH
739 return 0;
740}
741
742static struct platform_driver imx_ldb_driver = {
743 .probe = imx_ldb_probe,
744 .remove = imx_ldb_remove,
745 .driver = {
746 .of_match_table = imx_ldb_dt_ids,
747 .name = DRIVER_NAME,
ac4c1a9b
SH
748 },
749};
750
751module_platform_driver(imx_ldb_driver);
752
753MODULE_DESCRIPTION("i.MX LVDS driver");
754MODULE_AUTHOR("Sascha Hauer, Pengutronix");
755MODULE_LICENSE("GPL");
bc627387 756MODULE_ALIAS("platform:" DRIVER_NAME);
This page took 0.301824 seconds and 5 git commands to generate.