drm: mark drm_buf and drm_map as legacy
[deliverable/linux.git] / drivers / gpu / drm / mga / mga_dma.c
CommitLineData
1da177e4
LT
1/* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
2 * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
3 *
4 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
6795c985
DA
26 */
27
28/**
29 * \file mga_dma.c
30 * DMA support for MGA G200 / G400.
b5e89ed5 31 *
6795c985
DA
32 * \author Rickard E. (Rik) Faith <faith@valinux.com>
33 * \author Jeff Hartmann <jhartmann@valinux.com>
34 * \author Keith Whitwell <keith@tungstengraphics.com>
35 * \author Gareth Hughes <gareth@valinux.com>
1da177e4
LT
36 */
37
760285e7
DH
38#include <drm/drmP.h>
39#include <drm/mga_drm.h>
1da177e4
LT
40#include "mga_drv.h"
41
42#define MGA_DEFAULT_USEC_TIMEOUT 10000
43#define MGA_FREELIST_DEBUG 0
44
7ccf800e
DA
45#define MINIMAL_CLEANUP 0
46#define FULL_CLEANUP 1
eddca551 47static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
1da177e4
LT
48
49/* ================================================================
50 * Engine control
51 */
52
f2b2cb79 53int mga_do_wait_for_idle(drm_mga_private_t *dev_priv)
1da177e4
LT
54{
55 u32 status = 0;
56 int i;
b5e89ed5 57 DRM_DEBUG("\n");
1da177e4 58
b5e89ed5
DA
59 for (i = 0; i < dev_priv->usec_timeout; i++) {
60 status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
61 if (status == MGA_ENDPRDMASTS) {
62 MGA_WRITE8(MGA_CRTC_INDEX, 0);
1da177e4
LT
63 return 0;
64 }
b5e89ed5 65 DRM_UDELAY(1);
1da177e4
LT
66 }
67
68#if MGA_DMA_DEBUG
b5e89ed5
DA
69 DRM_ERROR("failed!\n");
70 DRM_INFO(" status=0x%08x\n", status);
1da177e4 71#endif
20caafa6 72 return -EBUSY;
1da177e4
LT
73}
74
f2b2cb79 75static int mga_do_dma_reset(drm_mga_private_t *dev_priv)
1da177e4
LT
76{
77 drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
78 drm_mga_primary_buffer_t *primary = &dev_priv->prim;
79
b5e89ed5 80 DRM_DEBUG("\n");
1da177e4
LT
81
82 /* The primary DMA stream should look like new right about now.
83 */
84 primary->tail = 0;
85 primary->space = primary->size;
86 primary->last_flush = 0;
87
88 sarea_priv->last_wrap = 0;
89
90 /* FIXME: Reset counters, buffer ages etc...
91 */
92
93 /* FIXME: What else do we need to reinitialize? WARP stuff?
94 */
95
96 return 0;
97}
98
99/* ================================================================
100 * Primary DMA stream
101 */
102
f2b2cb79 103void mga_do_dma_flush(drm_mga_private_t *dev_priv)
1da177e4
LT
104{
105 drm_mga_primary_buffer_t *primary = &dev_priv->prim;
106 u32 head, tail;
107 u32 status = 0;
108 int i;
b5e89ed5
DA
109 DMA_LOCALS;
110 DRM_DEBUG("\n");
111
112 /* We need to wait so that we can do an safe flush */
113 for (i = 0; i < dev_priv->usec_timeout; i++) {
114 status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
115 if (status == MGA_ENDPRDMASTS)
116 break;
117 DRM_UDELAY(1);
1da177e4
LT
118 }
119
b5e89ed5
DA
120 if (primary->tail == primary->last_flush) {
121 DRM_DEBUG(" bailing out...\n");
1da177e4
LT
122 return;
123 }
124
125 tail = primary->tail + dev_priv->primary->offset;
126
127 /* We need to pad the stream between flushes, as the card
128 * actually (partially?) reads the first of these commands.
129 * See page 4-16 in the G400 manual, middle of the page or so.
130 */
b5e89ed5 131 BEGIN_DMA(1);
1da177e4 132
b5e89ed5
DA
133 DMA_BLOCK(MGA_DMAPAD, 0x00000000,
134 MGA_DMAPAD, 0x00000000,
135 MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
1da177e4
LT
136
137 ADVANCE_DMA();
138
139 primary->last_flush = primary->tail;
140
b5e89ed5 141 head = MGA_READ(MGA_PRIMADDRESS);
1da177e4 142
f2b2cb79 143 if (head <= tail)
1da177e4 144 primary->space = primary->size - primary->tail;
f2b2cb79 145 else
1da177e4 146 primary->space = head - tail;
1da177e4 147
41c2e75e
BH
148 DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
149 DRM_DEBUG(" tail = 0x%06lx\n", (unsigned long)(tail - dev_priv->primary->offset));
b5e89ed5 150 DRM_DEBUG(" space = 0x%06x\n", primary->space);
1da177e4
LT
151
152 mga_flush_write_combine();
6795c985 153 MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
1da177e4 154
b5e89ed5 155 DRM_DEBUG("done.\n");
1da177e4
LT
156}
157
f2b2cb79 158void mga_do_dma_wrap_start(drm_mga_private_t *dev_priv)
1da177e4
LT
159{
160 drm_mga_primary_buffer_t *primary = &dev_priv->prim;
161 u32 head, tail;
162 DMA_LOCALS;
b5e89ed5 163 DRM_DEBUG("\n");
1da177e4
LT
164
165 BEGIN_DMA_WRAP();
166
b5e89ed5
DA
167 DMA_BLOCK(MGA_DMAPAD, 0x00000000,
168 MGA_DMAPAD, 0x00000000,
169 MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
1da177e4
LT
170
171 ADVANCE_DMA();
172
173 tail = primary->tail + dev_priv->primary->offset;
174
175 primary->tail = 0;
176 primary->last_flush = 0;
177 primary->last_wrap++;
178
b5e89ed5 179 head = MGA_READ(MGA_PRIMADDRESS);
1da177e4 180
f2b2cb79 181 if (head == dev_priv->primary->offset)
1da177e4 182 primary->space = primary->size;
f2b2cb79 183 else
1da177e4 184 primary->space = head - dev_priv->primary->offset;
1da177e4 185
41c2e75e 186 DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
b5e89ed5
DA
187 DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
188 DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
189 DRM_DEBUG(" space = 0x%06x\n", primary->space);
1da177e4
LT
190
191 mga_flush_write_combine();
6795c985 192 MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
1da177e4 193
b5e89ed5
DA
194 set_bit(0, &primary->wrapped);
195 DRM_DEBUG("done.\n");
1da177e4
LT
196}
197
f2b2cb79 198void mga_do_dma_wrap_end(drm_mga_private_t *dev_priv)
1da177e4
LT
199{
200 drm_mga_primary_buffer_t *primary = &dev_priv->prim;
201 drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
202 u32 head = dev_priv->primary->offset;
b5e89ed5 203 DRM_DEBUG("\n");
1da177e4
LT
204
205 sarea_priv->last_wrap++;
b5e89ed5 206 DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
1da177e4
LT
207
208 mga_flush_write_combine();
b5e89ed5 209 MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
1da177e4 210
b5e89ed5
DA
211 clear_bit(0, &primary->wrapped);
212 DRM_DEBUG("done.\n");
1da177e4
LT
213}
214
1da177e4
LT
215/* ================================================================
216 * Freelist management
217 */
218
f2b2cb79 219#define MGA_BUFFER_USED (~0)
1da177e4
LT
220#define MGA_BUFFER_FREE 0
221
222#if MGA_FREELIST_DEBUG
f2b2cb79 223static void mga_freelist_print(struct drm_device *dev)
1da177e4
LT
224{
225 drm_mga_private_t *dev_priv = dev->dev_private;
226 drm_mga_freelist_t *entry;
227
b5e89ed5
DA
228 DRM_INFO("\n");
229 DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
230 dev_priv->sarea_priv->last_dispatch,
231 (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
232 dev_priv->primary->offset));
233 DRM_INFO("current freelist:\n");
234
235 for (entry = dev_priv->head->next; entry; entry = entry->next) {
236 DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
237 entry, entry->buf->idx, entry->age.head,
41c2e75e 238 (unsigned long)(entry->age.head - dev_priv->primary->offset));
1da177e4 239 }
b5e89ed5 240 DRM_INFO("\n");
1da177e4
LT
241}
242#endif
243
f2b2cb79 244static int mga_freelist_init(struct drm_device *dev, drm_mga_private_t *dev_priv)
1da177e4 245{
cdd55a29 246 struct drm_device_dma *dma = dev->dma;
056219e2 247 struct drm_buf *buf;
1da177e4
LT
248 drm_mga_buf_priv_t *buf_priv;
249 drm_mga_freelist_t *entry;
250 int i;
b5e89ed5 251 DRM_DEBUG("count=%d\n", dma->buf_count);
1da177e4 252
9a298b2a 253 dev_priv->head = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
b5e89ed5 254 if (dev_priv->head == NULL)
20caafa6 255 return -ENOMEM;
1da177e4 256
b5e89ed5 257 SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
1da177e4 258
b5e89ed5 259 for (i = 0; i < dma->buf_count; i++) {
1da177e4 260 buf = dma->buflist[i];
b5e89ed5 261 buf_priv = buf->dev_private;
1da177e4 262
9a298b2a 263 entry = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
b5e89ed5 264 if (entry == NULL)
20caafa6 265 return -ENOMEM;
1da177e4 266
1da177e4
LT
267 entry->next = dev_priv->head->next;
268 entry->prev = dev_priv->head;
b5e89ed5 269 SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
1da177e4
LT
270 entry->buf = buf;
271
b5e89ed5 272 if (dev_priv->head->next != NULL)
1da177e4 273 dev_priv->head->next->prev = entry;
b5e89ed5 274 if (entry->next == NULL)
1da177e4
LT
275 dev_priv->tail = entry;
276
277 buf_priv->list_entry = entry;
278 buf_priv->discard = 0;
279 buf_priv->dispatched = 0;
280
281 dev_priv->head->next = entry;
282 }
283
284 return 0;
285}
286
f2b2cb79 287static void mga_freelist_cleanup(struct drm_device *dev)
1da177e4
LT
288{
289 drm_mga_private_t *dev_priv = dev->dev_private;
290 drm_mga_freelist_t *entry;
291 drm_mga_freelist_t *next;
b5e89ed5 292 DRM_DEBUG("\n");
1da177e4
LT
293
294 entry = dev_priv->head;
b5e89ed5 295 while (entry) {
1da177e4 296 next = entry->next;
9a298b2a 297 kfree(entry);
1da177e4
LT
298 entry = next;
299 }
300
301 dev_priv->head = dev_priv->tail = NULL;
302}
303
304#if 0
305/* FIXME: Still needed?
306 */
f2b2cb79 307static void mga_freelist_reset(struct drm_device *dev)
1da177e4 308{
cdd55a29 309 struct drm_device_dma *dma = dev->dma;
056219e2 310 struct drm_buf *buf;
1da177e4
LT
311 drm_mga_buf_priv_t *buf_priv;
312 int i;
313
b5e89ed5 314 for (i = 0; i < dma->buf_count; i++) {
1da177e4 315 buf = dma->buflist[i];
b5e89ed5
DA
316 buf_priv = buf->dev_private;
317 SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
1da177e4
LT
318 }
319}
320#endif
321
056219e2 322static struct drm_buf *mga_freelist_get(struct drm_device * dev)
1da177e4
LT
323{
324 drm_mga_private_t *dev_priv = dev->dev_private;
325 drm_mga_freelist_t *next;
326 drm_mga_freelist_t *prev;
327 drm_mga_freelist_t *tail = dev_priv->tail;
328 u32 head, wrap;
b5e89ed5 329 DRM_DEBUG("\n");
1da177e4 330
b5e89ed5 331 head = MGA_READ(MGA_PRIMADDRESS);
1da177e4
LT
332 wrap = dev_priv->sarea_priv->last_wrap;
333
b5e89ed5
DA
334 DRM_DEBUG(" tail=0x%06lx %d\n",
335 tail->age.head ?
41c2e75e 336 (unsigned long)(tail->age.head - dev_priv->primary->offset) : 0,
b5e89ed5
DA
337 tail->age.wrap);
338 DRM_DEBUG(" head=0x%06lx %d\n",
41c2e75e 339 (unsigned long)(head - dev_priv->primary->offset), wrap);
1da177e4 340
b5e89ed5 341 if (TEST_AGE(&tail->age, head, wrap)) {
1da177e4
LT
342 prev = dev_priv->tail->prev;
343 next = dev_priv->tail;
344 prev->next = NULL;
345 next->prev = next->next = NULL;
346 dev_priv->tail = prev;
b5e89ed5 347 SET_AGE(&next->age, MGA_BUFFER_USED, 0);
1da177e4
LT
348 return next->buf;
349 }
350
b5e89ed5 351 DRM_DEBUG("returning NULL!\n");
1da177e4
LT
352 return NULL;
353}
354
f2b2cb79 355int mga_freelist_put(struct drm_device *dev, struct drm_buf *buf)
1da177e4
LT
356{
357 drm_mga_private_t *dev_priv = dev->dev_private;
358 drm_mga_buf_priv_t *buf_priv = buf->dev_private;
359 drm_mga_freelist_t *head, *entry, *prev;
360
b5e89ed5 361 DRM_DEBUG("age=0x%06lx wrap=%d\n",
41c2e75e
BH
362 (unsigned long)(buf_priv->list_entry->age.head -
363 dev_priv->primary->offset),
364 buf_priv->list_entry->age.wrap);
1da177e4
LT
365
366 entry = buf_priv->list_entry;
367 head = dev_priv->head;
368
b5e89ed5
DA
369 if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
370 SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
1da177e4
LT
371 prev = dev_priv->tail;
372 prev->next = entry;
373 entry->prev = prev;
374 entry->next = NULL;
375 } else {
376 prev = head->next;
377 head->next = entry;
378 prev->prev = entry;
379 entry->prev = head;
380 entry->next = prev;
381 }
382
383 return 0;
384}
385
1da177e4
LT
386/* ================================================================
387 * DMA initialization, cleanup
388 */
389
f2b2cb79 390int mga_driver_load(struct drm_device *dev, unsigned long flags)
6795c985 391{
b5e89ed5 392 drm_mga_private_t *dev_priv;
52440211 393 int ret;
6795c985 394
9a298b2a 395 dev_priv = kzalloc(sizeof(drm_mga_private_t), GFP_KERNEL);
6795c985 396 if (!dev_priv)
20caafa6 397 return -ENOMEM;
6795c985
DA
398
399 dev->dev_private = (void *)dev_priv;
6795c985
DA
400
401 dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
402 dev_priv->chipset = flags;
403
466e69b8
DA
404 pci_set_master(dev->pdev);
405
01d73a69
JC
406 dev_priv->mmio_base = pci_resource_start(dev->pdev, 1);
407 dev_priv->mmio_size = pci_resource_len(dev->pdev, 1);
22eae947 408
52440211
KP
409 ret = drm_vblank_init(dev, 1);
410
411 if (ret) {
412 (void) mga_driver_unload(dev);
413 return ret;
414 }
415
6795c985
DA
416 return 0;
417}
418
908f9c48 419#if __OS_HAS_AGP
6795c985
DA
420/**
421 * Bootstrap the driver for AGP DMA.
b5e89ed5 422 *
6795c985 423 * \todo
25985edc 424 * Investigate whether there is any benefit to storing the WARP microcode in
6795c985
DA
425 * AGP memory. If not, the microcode may as well always be put in PCI
426 * memory.
427 *
428 * \todo
429 * This routine needs to set dma_bs->agp_mode to the mode actually configured
430 * in the hardware. Looking just at the Linux AGP driver code, I don't see
431 * an easy way to determine this.
432 *
433 * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
434 */
f2b2cb79
NK
435static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
436 drm_mga_dma_bootstrap_t *dma_bs)
6795c985 437{
b5e89ed5
DA
438 drm_mga_private_t *const dev_priv =
439 (drm_mga_private_t *) dev->dev_private;
ece2be79 440 unsigned int warp_size = MGA_WARP_UCODE_SIZE;
6795c985 441 int err;
b5e89ed5 442 unsigned offset;
6795c985 443 const unsigned secondary_size = dma_bs->secondary_bin_count
b5e89ed5 444 * dma_bs->secondary_bin_size;
6795c985 445 const unsigned agp_size = (dma_bs->agp_size << 20);
eddca551
DA
446 struct drm_buf_desc req;
447 struct drm_agp_mode mode;
448 struct drm_agp_info info;
449 struct drm_agp_buffer agp_req;
450 struct drm_agp_binding bind_req;
6795c985 451
6795c985
DA
452 /* Acquire AGP. */
453 err = drm_agp_acquire(dev);
454 if (err) {
7ccf800e 455 DRM_ERROR("Unable to acquire AGP: %d\n", err);
6795c985
DA
456 return err;
457 }
458
459 err = drm_agp_info(dev, &info);
460 if (err) {
7ccf800e 461 DRM_ERROR("Unable to get AGP info: %d\n", err);
6795c985
DA
462 return err;
463 }
464
465 mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
466 err = drm_agp_enable(dev, mode);
467 if (err) {
468 DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
469 return err;
470 }
471
6795c985
DA
472 /* In addition to the usual AGP mode configuration, the G200 AGP cards
473 * need to have the AGP mode "manually" set.
474 */
475
476 if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
f2b2cb79 477 if (mode.mode & 0x02)
6795c985 478 MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
f2b2cb79 479 else
6795c985 480 MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
6795c985
DA
481 }
482
6795c985 483 /* Allocate and bind AGP memory. */
7ccf800e
DA
484 agp_req.size = agp_size;
485 agp_req.type = 0;
486 err = drm_agp_alloc(dev, &agp_req);
487 if (err) {
488 dev_priv->agp_size = 0;
6795c985
DA
489 DRM_ERROR("Unable to allocate %uMB AGP memory\n",
490 dma_bs->agp_size);
7ccf800e 491 return err;
6795c985 492 }
bc5f4523 493
7ccf800e
DA
494 dev_priv->agp_size = agp_size;
495 dev_priv->agp_handle = agp_req.handle;
b5e89ed5 496
7ccf800e
DA
497 bind_req.handle = agp_req.handle;
498 bind_req.offset = 0;
499 err = drm_agp_bind(dev, &bind_req);
6795c985 500 if (err) {
7ccf800e 501 DRM_ERROR("Unable to bind AGP memory: %d\n", err);
6795c985
DA
502 return err;
503 }
504
9fc5cde7
DH
505 /* Make drm_legacy_addbufs happy by not trying to create a mapping for
506 * less than a page.
11909d64
DA
507 */
508 if (warp_size < PAGE_SIZE)
509 warp_size = PAGE_SIZE;
510
6795c985 511 offset = 0;
9fc5cde7
DH
512 err = drm_legacy_addmap(dev, offset, warp_size,
513 _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
6795c985 514 if (err) {
7ccf800e 515 DRM_ERROR("Unable to map WARP microcode: %d\n", err);
6795c985
DA
516 return err;
517 }
518
519 offset += warp_size;
9fc5cde7
DH
520 err = drm_legacy_addmap(dev, offset, dma_bs->primary_size,
521 _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
6795c985 522 if (err) {
7ccf800e 523 DRM_ERROR("Unable to map primary DMA region: %d\n", err);
6795c985
DA
524 return err;
525 }
526
527 offset += dma_bs->primary_size;
9fc5cde7
DH
528 err = drm_legacy_addmap(dev, offset, secondary_size,
529 _DRM_AGP, 0, &dev->agp_buffer_map);
6795c985 530 if (err) {
7ccf800e 531 DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
6795c985
DA
532 return err;
533 }
534
b5e89ed5 535 (void)memset(&req, 0, sizeof(req));
6795c985
DA
536 req.count = dma_bs->secondary_bin_count;
537 req.size = dma_bs->secondary_bin_size;
538 req.flags = _DRM_AGP_BUFFER;
539 req.agp_start = offset;
540
9fc5cde7 541 err = drm_legacy_addbufs_agp(dev, &req);
6795c985 542 if (err) {
7ccf800e 543 DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
6795c985
DA
544 return err;
545 }
546
7ccf800e 547 {
55910517 548 struct drm_map_list *_entry;
7ccf800e 549 unsigned long agp_token = 0;
bc5f4523 550
bd1b331f 551 list_for_each_entry(_entry, &dev->maplist, head) {
7ccf800e
DA
552 if (_entry->map == dev->agp_buffer_map)
553 agp_token = _entry->user_token;
554 }
555 if (!agp_token)
556 return -EFAULT;
557
558 dev->agp_buffer_token = agp_token;
559 }
560
6795c985 561 offset += secondary_size;
9fc5cde7
DH
562 err = drm_legacy_addmap(dev, offset, agp_size - offset,
563 _DRM_AGP, 0, &dev_priv->agp_textures);
6795c985 564 if (err) {
7ccf800e 565 DRM_ERROR("Unable to map AGP texture region %d\n", err);
6795c985
DA
566 return err;
567 }
568
569 drm_core_ioremap(dev_priv->warp, dev);
570 drm_core_ioremap(dev_priv->primary, dev);
571 drm_core_ioremap(dev->agp_buffer_map, dev);
572
573 if (!dev_priv->warp->handle ||
574 !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
575 DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
576 dev_priv->warp->handle, dev_priv->primary->handle,
577 dev->agp_buffer_map->handle);
20caafa6 578 return -ENOMEM;
6795c985
DA
579 }
580
581 dev_priv->dma_access = MGA_PAGPXFER;
582 dev_priv->wagp_enable = MGA_WAGP_ENABLE;
583
584 DRM_INFO("Initialized card for AGP DMA.\n");
585 return 0;
586}
908f9c48 587#else
f2b2cb79
NK
588static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
589 drm_mga_dma_bootstrap_t *dma_bs)
908f9c48
DA
590{
591 return -EINVAL;
592}
593#endif
6795c985
DA
594
595/**
596 * Bootstrap the driver for PCI DMA.
b5e89ed5 597 *
6795c985
DA
598 * \todo
599 * The algorithm for decreasing the size of the primary DMA buffer could be
600 * better. The size should be rounded up to the nearest page size, then
601 * decrease the request size by a single page each pass through the loop.
602 *
603 * \todo
604 * Determine whether the maximum address passed to drm_pci_alloc is correct.
9fc5cde7 605 * The same goes for drm_legacy_addbufs_pci.
b5e89ed5 606 *
6795c985
DA
607 * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
608 */
f2b2cb79
NK
609static int mga_do_pci_dma_bootstrap(struct drm_device *dev,
610 drm_mga_dma_bootstrap_t *dma_bs)
6795c985 611{
b5e89ed5
DA
612 drm_mga_private_t *const dev_priv =
613 (drm_mga_private_t *) dev->dev_private;
ece2be79 614 unsigned int warp_size = MGA_WARP_UCODE_SIZE;
6795c985
DA
615 unsigned int primary_size;
616 unsigned int bin_count;
617 int err;
eddca551 618 struct drm_buf_desc req;
6795c985 619
6795c985
DA
620 if (dev->dma == NULL) {
621 DRM_ERROR("dev->dma is NULL\n");
20caafa6 622 return -EFAULT;
6795c985
DA
623 }
624
9fc5cde7
DH
625 /* Make drm_legacy_addbufs happy by not trying to create a mapping for
626 * less than a page.
11909d64
DA
627 */
628 if (warp_size < PAGE_SIZE)
629 warp_size = PAGE_SIZE;
630
6795c985 631 /* The proper alignment is 0x100 for this mapping */
9fc5cde7
DH
632 err = drm_legacy_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
633 _DRM_READ_ONLY, &dev_priv->warp);
6795c985 634 if (err != 0) {
7ccf800e
DA
635 DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
636 err);
6795c985
DA
637 return err;
638 }
639
640 /* Other than the bottom two bits being used to encode other
641 * information, there don't appear to be any restrictions on the
642 * alignment of the primary or secondary DMA buffers.
643 */
644
b5e89ed5
DA
645 for (primary_size = dma_bs->primary_size; primary_size != 0;
646 primary_size >>= 1) {
6795c985 647 /* The proper alignment for this mapping is 0x04 */
9fc5cde7
DH
648 err = drm_legacy_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
649 _DRM_READ_ONLY, &dev_priv->primary);
6795c985
DA
650 if (!err)
651 break;
652 }
653
654 if (err != 0) {
7ccf800e 655 DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
20caafa6 656 return -ENOMEM;
6795c985
DA
657 }
658
659 if (dev_priv->primary->size != dma_bs->primary_size) {
660 DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
b5e89ed5
DA
661 dma_bs->primary_size,
662 (unsigned)dev_priv->primary->size);
6795c985
DA
663 dma_bs->primary_size = dev_priv->primary->size;
664 }
665
b5e89ed5
DA
666 for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
667 bin_count--) {
668 (void)memset(&req, 0, sizeof(req));
6795c985
DA
669 req.count = bin_count;
670 req.size = dma_bs->secondary_bin_size;
671
9fc5cde7 672 err = drm_legacy_addbufs_pci(dev, &req);
f2b2cb79 673 if (!err)
6795c985 674 break;
6795c985 675 }
b5e89ed5 676
6795c985 677 if (bin_count == 0) {
7ccf800e 678 DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
6795c985
DA
679 return err;
680 }
681
682 if (bin_count != dma_bs->secondary_bin_count) {
683 DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
684 "to %u.\n", dma_bs->secondary_bin_count, bin_count);
685
686 dma_bs->secondary_bin_count = bin_count;
687 }
688
689 dev_priv->dma_access = 0;
690 dev_priv->wagp_enable = 0;
691
692 dma_bs->agp_mode = 0;
693
694 DRM_INFO("Initialized card for PCI DMA.\n");
695 return 0;
696}
697
f2b2cb79
NK
698static int mga_do_dma_bootstrap(struct drm_device *dev,
699 drm_mga_dma_bootstrap_t *dma_bs)
6795c985 700{
8410ea3b 701 const int is_agp = (dma_bs->agp_mode != 0) && drm_pci_device_is_agp(dev);
6795c985 702 int err;
b5e89ed5
DA
703 drm_mga_private_t *const dev_priv =
704 (drm_mga_private_t *) dev->dev_private;
6795c985
DA
705
706 dev_priv->used_new_dma_init = 1;
707
708 /* The first steps are the same for both PCI and AGP based DMA. Map
709 * the cards MMIO registers and map a status page.
710 */
9fc5cde7
DH
711 err = drm_legacy_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
712 _DRM_REGISTERS, _DRM_READ_ONLY,
713 &dev_priv->mmio);
6795c985 714 if (err) {
7ccf800e 715 DRM_ERROR("Unable to map MMIO region: %d\n", err);
6795c985
DA
716 return err;
717 }
718
9fc5cde7
DH
719 err = drm_legacy_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
720 _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
b5e89ed5 721 &dev_priv->status);
6795c985 722 if (err) {
7ccf800e 723 DRM_ERROR("Unable to map status region: %d\n", err);
6795c985
DA
724 return err;
725 }
726
6795c985
DA
727 /* The DMA initialization procedure is slightly different for PCI and
728 * AGP cards. AGP cards just allocate a large block of AGP memory and
729 * carve off portions of it for internal uses. The remaining memory
730 * is returned to user-mode to be used for AGP textures.
731 */
f2b2cb79 732 if (is_agp)
6795c985 733 err = mga_do_agp_dma_bootstrap(dev, dma_bs);
b5e89ed5 734
6795c985
DA
735 /* If we attempted to initialize the card for AGP DMA but failed,
736 * clean-up any mess that may have been created.
737 */
738
f2b2cb79 739 if (err)
7ccf800e 740 mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
6795c985 741
6795c985
DA
742 /* Not only do we want to try and initialized PCI cards for PCI DMA,
743 * but we also try to initialized AGP cards that could not be
744 * initialized for AGP DMA. This covers the case where we have an AGP
745 * card in a system with an unsupported AGP chipset. In that case the
746 * card will be detected as AGP, but we won't be able to allocate any
747 * AGP memory, etc.
748 */
749
f2b2cb79 750 if (!is_agp || err)
6795c985 751 err = mga_do_pci_dma_bootstrap(dev, dma_bs);
6795c985 752
6795c985
DA
753 return err;
754}
755
c153f45f
EA
756int mga_dma_bootstrap(struct drm_device *dev, void *data,
757 struct drm_file *file_priv)
6795c985 758{
c153f45f 759 drm_mga_dma_bootstrap_t *bootstrap = data;
6795c985 760 int err;
7ccf800e
DA
761 static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
762 const drm_mga_private_t *const dev_priv =
763 (drm_mga_private_t *) dev->dev_private;
6795c985 764
c153f45f 765 err = mga_do_dma_bootstrap(dev, bootstrap);
7ccf800e
DA
766 if (err) {
767 mga_do_cleanup_dma(dev, FULL_CLEANUP);
768 return err;
769 }
6795c985 770
7ccf800e 771 if (dev_priv->agp_textures != NULL) {
c153f45f
EA
772 bootstrap->texture_handle = dev_priv->agp_textures->offset;
773 bootstrap->texture_size = dev_priv->agp_textures->size;
b5e89ed5 774 } else {
c153f45f
EA
775 bootstrap->texture_handle = 0;
776 bootstrap->texture_size = 0;
6795c985
DA
777 }
778
c153f45f 779 bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07];
7ccf800e 780
6795c985
DA
781 return err;
782}
783
f2b2cb79 784static int mga_do_init_dma(struct drm_device *dev, drm_mga_init_t *init)
1da177e4
LT
785{
786 drm_mga_private_t *dev_priv;
787 int ret;
b5e89ed5 788 DRM_DEBUG("\n");
1da177e4 789
6795c985 790 dev_priv = dev->dev_private;
1da177e4 791
f2b2cb79 792 if (init->sgram)
1da177e4 793 dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
f2b2cb79 794 else
1da177e4 795 dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
b5e89ed5 796 dev_priv->maccess = init->maccess;
1da177e4 797
b5e89ed5
DA
798 dev_priv->fb_cpp = init->fb_cpp;
799 dev_priv->front_offset = init->front_offset;
800 dev_priv->front_pitch = init->front_pitch;
801 dev_priv->back_offset = init->back_offset;
802 dev_priv->back_pitch = init->back_pitch;
1da177e4 803
b5e89ed5
DA
804 dev_priv->depth_cpp = init->depth_cpp;
805 dev_priv->depth_offset = init->depth_offset;
806 dev_priv->depth_pitch = init->depth_pitch;
1da177e4
LT
807
808 /* FIXME: Need to support AGP textures...
809 */
810 dev_priv->texture_offset = init->texture_offset[0];
811 dev_priv->texture_size = init->texture_size[0];
812
9fc5cde7 813 dev_priv->sarea = drm_legacy_getsarea(dev);
6795c985
DA
814 if (!dev_priv->sarea) {
815 DRM_ERROR("failed to find sarea!\n");
20caafa6 816 return -EINVAL;
1da177e4
LT
817 }
818
b5e89ed5 819 if (!dev_priv->used_new_dma_init) {
11909d64
DA
820
821 dev_priv->dma_access = MGA_PAGPXFER;
822 dev_priv->wagp_enable = MGA_WAGP_ENABLE;
823
6795c985
DA
824 dev_priv->status = drm_core_findmap(dev, init->status_offset);
825 if (!dev_priv->status) {
826 DRM_ERROR("failed to find status page!\n");
20caafa6 827 return -EINVAL;
6795c985
DA
828 }
829 dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
830 if (!dev_priv->mmio) {
831 DRM_ERROR("failed to find mmio region!\n");
20caafa6 832 return -EINVAL;
6795c985
DA
833 }
834 dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
835 if (!dev_priv->warp) {
836 DRM_ERROR("failed to find warp microcode region!\n");
20caafa6 837 return -EINVAL;
6795c985
DA
838 }
839 dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
840 if (!dev_priv->primary) {
841 DRM_ERROR("failed to find primary dma region!\n");
20caafa6 842 return -EINVAL;
6795c985 843 }
d1f2b55a 844 dev->agp_buffer_token = init->buffers_offset;
b5e89ed5
DA
845 dev->agp_buffer_map =
846 drm_core_findmap(dev, init->buffers_offset);
6795c985
DA
847 if (!dev->agp_buffer_map) {
848 DRM_ERROR("failed to find dma buffer region!\n");
20caafa6 849 return -EINVAL;
6795c985
DA
850 }
851
852 drm_core_ioremap(dev_priv->warp, dev);
853 drm_core_ioremap(dev_priv->primary, dev);
854 drm_core_ioremap(dev->agp_buffer_map, dev);
1da177e4
LT
855 }
856
857 dev_priv->sarea_priv =
b5e89ed5
DA
858 (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
859 init->sarea_priv_offset);
1da177e4 860
6795c985
DA
861 if (!dev_priv->warp->handle ||
862 !dev_priv->primary->handle ||
863 ((dev_priv->dma_access != 0) &&
864 ((dev->agp_buffer_map == NULL) ||
865 (dev->agp_buffer_map->handle == NULL)))) {
866 DRM_ERROR("failed to ioremap agp regions!\n");
20caafa6 867 return -ENOMEM;
1da177e4
LT
868 }
869
6795c985
DA
870 ret = mga_warp_install_microcode(dev_priv);
871 if (ret < 0) {
7ccf800e 872 DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
1da177e4
LT
873 return ret;
874 }
875
6795c985
DA
876 ret = mga_warp_init(dev_priv);
877 if (ret < 0) {
7ccf800e 878 DRM_ERROR("failed to init WARP engine!: %d\n", ret);
1da177e4
LT
879 return ret;
880 }
881
b5e89ed5 882 dev_priv->prim.status = (u32 *) dev_priv->status->handle;
1da177e4 883
b5e89ed5 884 mga_do_wait_for_idle(dev_priv);
1da177e4
LT
885
886 /* Init the primary DMA registers.
887 */
b5e89ed5 888 MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
1da177e4 889#if 0
b5e89ed5
DA
890 MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
891 MGA_PRIMPTREN1); /* DWGSYNC */
1da177e4
LT
892#endif
893
b5e89ed5
DA
894 dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
895 dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
1da177e4
LT
896 + dev_priv->primary->size);
897 dev_priv->prim.size = dev_priv->primary->size;
898
899 dev_priv->prim.tail = 0;
900 dev_priv->prim.space = dev_priv->prim.size;
901 dev_priv->prim.wrapped = 0;
902
903 dev_priv->prim.last_flush = 0;
904 dev_priv->prim.last_wrap = 0;
905
906 dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
907
908 dev_priv->prim.status[0] = dev_priv->primary->offset;
909 dev_priv->prim.status[1] = 0;
910
911 dev_priv->sarea_priv->last_wrap = 0;
912 dev_priv->sarea_priv->last_frame.head = 0;
913 dev_priv->sarea_priv->last_frame.wrap = 0;
914
6795c985
DA
915 if (mga_freelist_init(dev, dev_priv) < 0) {
916 DRM_ERROR("could not initialize freelist\n");
20caafa6 917 return -ENOMEM;
1da177e4
LT
918 }
919
1da177e4
LT
920 return 0;
921}
922
eddca551 923static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
1da177e4 924{
6795c985
DA
925 int err = 0;
926 DRM_DEBUG("\n");
1da177e4
LT
927
928 /* Make sure interrupts are disabled here because the uninstall ioctl
929 * may not have been called from userspace and after dev_private
930 * is freed, it's too late.
931 */
b5e89ed5
DA
932 if (dev->irq_enabled)
933 drm_irq_uninstall(dev);
1da177e4 934
b5e89ed5 935 if (dev->dev_private) {
1da177e4
LT
936 drm_mga_private_t *dev_priv = dev->dev_private;
937
b5e89ed5 938 if ((dev_priv->warp != NULL)
11909d64 939 && (dev_priv->warp->type != _DRM_CONSISTENT))
6795c985
DA
940 drm_core_ioremapfree(dev_priv->warp, dev);
941
b5e89ed5 942 if ((dev_priv->primary != NULL)
6795c985
DA
943 && (dev_priv->primary->type != _DRM_CONSISTENT))
944 drm_core_ioremapfree(dev_priv->primary, dev);
1da177e4 945
6795c985
DA
946 if (dev->agp_buffer_map != NULL)
947 drm_core_ioremapfree(dev->agp_buffer_map, dev);
948
949 if (dev_priv->used_new_dma_init) {
908f9c48 950#if __OS_HAS_AGP
7ccf800e 951 if (dev_priv->agp_handle != 0) {
eddca551
DA
952 struct drm_agp_binding unbind_req;
953 struct drm_agp_buffer free_req;
6795c985 954
7ccf800e
DA
955 unbind_req.handle = dev_priv->agp_handle;
956 drm_agp_unbind(dev, &unbind_req);
957
958 free_req.handle = dev_priv->agp_handle;
959 drm_agp_free(dev, &free_req);
bc5f4523 960
7ccf800e
DA
961 dev_priv->agp_textures = NULL;
962 dev_priv->agp_size = 0;
963 dev_priv->agp_handle = 0;
6795c985
DA
964 }
965
f2b2cb79 966 if ((dev->agp != NULL) && dev->agp->acquired)
6795c985 967 err = drm_agp_release(dev);
908f9c48 968#endif
1da177e4
LT
969 }
970
6795c985
DA
971 dev_priv->warp = NULL;
972 dev_priv->primary = NULL;
6795c985
DA
973 dev_priv->sarea = NULL;
974 dev_priv->sarea_priv = NULL;
975 dev->agp_buffer_map = NULL;
976
7ccf800e
DA
977 if (full_cleanup) {
978 dev_priv->mmio = NULL;
979 dev_priv->status = NULL;
980 dev_priv->used_new_dma_init = 0;
981 }
982
6795c985
DA
983 memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
984 dev_priv->warp_pipe = 0;
b5e89ed5
DA
985 memset(dev_priv->warp_pipe_phys, 0,
986 sizeof(dev_priv->warp_pipe_phys));
6795c985 987
f2b2cb79 988 if (dev_priv->head != NULL)
6795c985 989 mga_freelist_cleanup(dev);
1da177e4
LT
990 }
991
a96ca105 992 return err;
1da177e4
LT
993}
994
c153f45f
EA
995int mga_dma_init(struct drm_device *dev, void *data,
996 struct drm_file *file_priv)
1da177e4 997{
c153f45f 998 drm_mga_init_t *init = data;
6795c985 999 int err;
1da177e4 1000
6c340eac 1001 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 1002
c153f45f 1003 switch (init->func) {
1da177e4 1004 case MGA_INIT_DMA:
c153f45f 1005 err = mga_do_init_dma(dev, init);
f2b2cb79 1006 if (err)
7ccf800e 1007 (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
6795c985 1008 return err;
1da177e4 1009 case MGA_CLEANUP_DMA:
7ccf800e 1010 return mga_do_cleanup_dma(dev, FULL_CLEANUP);
1da177e4
LT
1011 }
1012
20caafa6 1013 return -EINVAL;
1da177e4
LT
1014}
1015
1da177e4
LT
1016/* ================================================================
1017 * Primary DMA stream management
1018 */
1019
c153f45f
EA
1020int mga_dma_flush(struct drm_device *dev, void *data,
1021 struct drm_file *file_priv)
1da177e4 1022{
b5e89ed5 1023 drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
c153f45f 1024 struct drm_lock *lock = data;
1da177e4 1025
6c340eac 1026 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 1027
b5e89ed5 1028 DRM_DEBUG("%s%s%s\n",
c153f45f
EA
1029 (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
1030 (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
1031 (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
1da177e4 1032
b5e89ed5 1033 WRAP_WAIT_WITH_RETURN(dev_priv);
1da177e4 1034
f2b2cb79 1035 if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL))
b5e89ed5 1036 mga_do_dma_flush(dev_priv);
1da177e4 1037
c153f45f 1038 if (lock->flags & _DRM_LOCK_QUIESCENT) {
1da177e4 1039#if MGA_DMA_DEBUG
b5e89ed5
DA
1040 int ret = mga_do_wait_for_idle(dev_priv);
1041 if (ret < 0)
3e684eae 1042 DRM_INFO("-EBUSY\n");
1da177e4
LT
1043 return ret;
1044#else
b5e89ed5 1045 return mga_do_wait_for_idle(dev_priv);
1da177e4
LT
1046#endif
1047 } else {
1048 return 0;
1049 }
1050}
1051
c153f45f
EA
1052int mga_dma_reset(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv)
1da177e4 1054{
b5e89ed5 1055 drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
1da177e4 1056
6c340eac 1057 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 1058
b5e89ed5 1059 return mga_do_dma_reset(dev_priv);
1da177e4
LT
1060}
1061
1da177e4
LT
1062/* ================================================================
1063 * DMA buffer management
1064 */
1065
f2b2cb79
NK
1066static int mga_dma_get_buffers(struct drm_device *dev,
1067 struct drm_file *file_priv, struct drm_dma *d)
1da177e4 1068{
056219e2 1069 struct drm_buf *buf;
1da177e4
LT
1070 int i;
1071
b5e89ed5
DA
1072 for (i = d->granted_count; i < d->request_count; i++) {
1073 buf = mga_freelist_get(dev);
1074 if (!buf)
20caafa6 1075 return -EAGAIN;
1da177e4 1076
6c340eac 1077 buf->file_priv = file_priv;
1da177e4 1078
1d6ac185 1079 if (copy_to_user(&d->request_indices[i],
b5e89ed5 1080 &buf->idx, sizeof(buf->idx)))
20caafa6 1081 return -EFAULT;
1d6ac185 1082 if (copy_to_user(&d->request_sizes[i],
b5e89ed5 1083 &buf->total, sizeof(buf->total)))
20caafa6 1084 return -EFAULT;
1da177e4
LT
1085
1086 d->granted_count++;
1087 }
1088 return 0;
1089}
1090
c153f45f
EA
1091int mga_dma_buffers(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv)
1da177e4 1093{
cdd55a29 1094 struct drm_device_dma *dma = dev->dma;
b5e89ed5 1095 drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
c153f45f 1096 struct drm_dma *d = data;
1da177e4
LT
1097 int ret = 0;
1098
6c340eac 1099 LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 1100
1da177e4
LT
1101 /* Please don't send us buffers.
1102 */
c153f45f 1103 if (d->send_count != 0) {
b5e89ed5 1104 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
c153f45f 1105 DRM_CURRENTPID, d->send_count);
20caafa6 1106 return -EINVAL;
1da177e4
LT
1107 }
1108
1109 /* We'll send you buffers.
1110 */
c153f45f 1111 if (d->request_count < 0 || d->request_count > dma->buf_count) {
b5e89ed5 1112 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
c153f45f 1113 DRM_CURRENTPID, d->request_count, dma->buf_count);
20caafa6 1114 return -EINVAL;
1da177e4
LT
1115 }
1116
b5e89ed5 1117 WRAP_TEST_WITH_RETURN(dev_priv);
1da177e4 1118
c153f45f 1119 d->granted_count = 0;
1da177e4 1120
f2b2cb79 1121 if (d->request_count)
c153f45f 1122 ret = mga_dma_get_buffers(dev, file_priv, d);
1da177e4 1123
1da177e4
LT
1124 return ret;
1125}
1126
6795c985
DA
1127/**
1128 * Called just before the module is unloaded.
1129 */
f2b2cb79 1130int mga_driver_unload(struct drm_device *dev)
6795c985 1131{
9a298b2a 1132 kfree(dev->dev_private);
6795c985
DA
1133 dev->dev_private = NULL;
1134
1135 return 0;
1136}
1137
1138/**
1139 * Called when the last opener of the device is closed.
1140 */
f2b2cb79 1141void mga_driver_lastclose(struct drm_device *dev)
1da177e4 1142{
7ccf800e 1143 mga_do_cleanup_dma(dev, FULL_CLEANUP);
1da177e4
LT
1144}
1145
f2b2cb79 1146int mga_driver_dma_quiescent(struct drm_device *dev)
1da177e4
LT
1147{
1148 drm_mga_private_t *dev_priv = dev->dev_private;
b5e89ed5 1149 return mga_do_wait_for_idle(dev_priv);
1da177e4 1150}
This page took 1.25484 seconds and 5 git commands to generate.