Merge branch 's5p-fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nouveau_drv.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
a1606a95 37#define DRIVER_PATCHLEVEL 16
6ee73861
BS
38
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
49 struct ttm_object_file *tfile;
50};
51
52#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
53
54#include "nouveau_drm.h"
55#include "nouveau_reg.h"
56#include "nouveau_bios.h"
274fec93 57#include "nouveau_util.h"
f869ef88 58
054b93e4 59struct nouveau_grctx;
f869ef88
BS
60struct nouveau_vram;
61#include "nouveau_vm.h"
6ee73861
BS
62
63#define MAX_NUM_DCB_ENTRIES 16
64
65#define NOUVEAU_MAX_CHANNEL_NR 128
a0af9add 66#define NOUVEAU_MAX_TILE_NR 15
6ee73861 67
573a2a37
BS
68struct nouveau_vram {
69 struct drm_device *dev;
70
f869ef88 71 struct nouveau_vma bar_vma;
4c74eb7f 72 u8 page_shift;
f869ef88 73
573a2a37
BS
74 struct list_head regions;
75 u32 memtype;
76 u64 offset;
77 u64 size;
78};
79
a0af9add 80struct nouveau_tile_reg {
a0af9add 81 bool used;
a5cf68b0
FJ
82 uint32_t addr;
83 uint32_t limit;
84 uint32_t pitch;
87a326a3
FJ
85 uint32_t zcomp;
86 struct drm_mm_node *tag_mem;
a5cf68b0 87 struct nouveau_fence *fence;
a0af9add
FJ
88};
89
6ee73861
BS
90struct nouveau_bo {
91 struct ttm_buffer_object bo;
92 struct ttm_placement placement;
93 u32 placements[3];
78ad0f7b 94 u32 busy_placements[3];
6ee73861
BS
95 struct ttm_bo_kmap_obj kmap;
96 struct list_head head;
97
98 /* protected by ttm_bo_reserve() */
99 struct drm_file *reserved_by;
100 struct list_head entry;
101 int pbbo_index;
a1606a95 102 bool validate_mapped;
6ee73861
BS
103
104 struct nouveau_channel *channel;
105
4c136142 106 struct nouveau_vma vma;
6ee73861
BS
107 bool mappable;
108 bool no_vm;
109
110 uint32_t tile_mode;
111 uint32_t tile_flags;
a0af9add 112 struct nouveau_tile_reg *tile;
6ee73861
BS
113
114 struct drm_gem_object *gem;
6ee73861
BS
115 int pin_refcnt;
116};
117
f13b3263
FJ
118#define nouveau_bo_tile_layout(nvbo) \
119 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
120
6ee73861
BS
121static inline struct nouveau_bo *
122nouveau_bo(struct ttm_buffer_object *bo)
123{
124 return container_of(bo, struct nouveau_bo, bo);
125}
126
127static inline struct nouveau_bo *
128nouveau_gem_object(struct drm_gem_object *gem)
129{
130 return gem ? gem->driver_private : NULL;
131}
132
133/* TODO: submit equivalent to TTM generic API upstream? */
134static inline void __iomem *
135nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
136{
137 bool is_iomem;
138 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
139 &nvbo->kmap, &is_iomem);
140 WARN_ON_ONCE(ioptr && !is_iomem);
141 return ioptr;
142}
143
6ee73861
BS
144enum nouveau_flags {
145 NV_NFORCE = 0x10000000,
146 NV_NFORCE2 = 0x20000000
147};
148
149#define NVOBJ_ENGINE_SW 0
150#define NVOBJ_ENGINE_GR 1
bd2e597d
BS
151#define NVOBJ_ENGINE_PPP 2
152#define NVOBJ_ENGINE_COPY 3
153#define NVOBJ_ENGINE_VP 4
154#define NVOBJ_ENGINE_CRYPT 5
155#define NVOBJ_ENGINE_BSP 6
50536946 156#define NVOBJ_ENGINE_DISPLAY 0xcafe0001
6ee73861
BS
157#define NVOBJ_ENGINE_INT 0xdeadbeef
158
a11c3198 159#define NVOBJ_FLAG_DONT_MAP (1 << 0)
6ee73861
BS
160#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
161#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
34cf01bc 162#define NVOBJ_FLAG_VM (1 << 3)
c906ca0f 163#define NVOBJ_FLAG_VM_USER (1 << 4)
e41115d0
BS
164
165#define NVOBJ_CINST_GLOBAL 0xdeadbeef
166
6ee73861 167struct nouveau_gpuobj {
b3beb167 168 struct drm_device *dev;
eb9bcbdc 169 struct kref refcount;
6ee73861
BS
170 struct list_head list;
171
e41115d0 172 void *node;
dc1e5c0d 173 u32 *suspend;
6ee73861
BS
174
175 uint32_t flags;
6ee73861 176
43efc9ce 177 u32 size;
de3a6c0a
BS
178 u32 pinst;
179 u32 cinst;
180 u64 vinst;
181
6ee73861
BS
182 uint32_t engine;
183 uint32_t class;
184
185 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
186 void *priv;
187};
188
332b242f
FJ
189struct nouveau_page_flip_state {
190 struct list_head head;
191 struct drm_pending_vblank_event *event;
192 int crtc, bpp, pitch, x, y;
193 uint64_t offset;
194};
195
e419cf09
FJ
196enum nouveau_channel_mutex_class {
197 NOUVEAU_UCHANNEL_MUTEX,
198 NOUVEAU_KCHANNEL_MUTEX
199};
200
6ee73861
BS
201struct nouveau_channel {
202 struct drm_device *dev;
203 int id;
204
f091a3d4
FJ
205 /* references to the channel data structure */
206 struct kref ref;
207 /* users of the hardware channel resources, the hardware
208 * context will be kicked off when it reaches zero. */
209 atomic_t users;
6a6b73f2
BS
210 struct mutex mutex;
211
6ee73861
BS
212 /* owner of this fifo */
213 struct drm_file *file_priv;
214 /* mapping of the fifo itself */
215 struct drm_local_map *map;
216
217 /* mapping of the regs controling the fifo */
218 void __iomem *user;
219 uint32_t user_get;
220 uint32_t user_put;
221
222 /* Fencing */
223 struct {
224 /* lock protects the pending list only */
225 spinlock_t lock;
226 struct list_head pending;
227 uint32_t sequence;
228 uint32_t sequence_ack;
047d1d3c 229 atomic_t last_sequence_irq;
6ee73861
BS
230 } fence;
231
232 /* DMA push buffer */
a8eaebc6
BS
233 struct nouveau_gpuobj *pushbuf;
234 struct nouveau_bo *pushbuf_bo;
235 uint32_t pushbuf_base;
6ee73861
BS
236
237 /* Notifier memory */
238 struct nouveau_bo *notifier_bo;
b833ac26 239 struct drm_mm notifier_heap;
6ee73861
BS
240
241 /* PFIFO context */
a8eaebc6
BS
242 struct nouveau_gpuobj *ramfc;
243 struct nouveau_gpuobj *cache;
b2b09938 244 void *fifo_priv;
6ee73861
BS
245
246 /* PGRAPH context */
247 /* XXX may be merge 2 pointers as private data ??? */
a8eaebc6 248 struct nouveau_gpuobj *ramin_grctx;
bd2e597d 249 struct nouveau_gpuobj *crypt_ctx;
6ee73861
BS
250 void *pgraph_ctx;
251
252 /* NV50 VM */
f869ef88 253 struct nouveau_vm *vm;
a8eaebc6 254 struct nouveau_gpuobj *vm_pd;
6ee73861
BS
255
256 /* Objects */
a8eaebc6
BS
257 struct nouveau_gpuobj *ramin; /* Private instmem */
258 struct drm_mm ramin_heap; /* Private PRAMIN heap */
259 struct nouveau_ramht *ramht; /* Hash table */
6ee73861
BS
260
261 /* GPU object info for stuff used in-kernel (mm_enabled) */
262 uint32_t m2mf_ntfy;
263 uint32_t vram_handle;
264 uint32_t gart_handle;
265 bool accel_done;
266
267 /* Push buffer state (only for drm's channel on !mm_enabled) */
268 struct {
269 int max;
270 int free;
271 int cur;
272 int put;
273 /* access via pushbuf_bo */
9a391ad8
BS
274
275 int ib_base;
276 int ib_max;
277 int ib_free;
278 int ib_put;
6ee73861
BS
279 } dma;
280
281 uint32_t sw_subchannel[8];
282
283 struct {
284 struct nouveau_gpuobj *vblsem;
1f6d2de2 285 uint32_t vblsem_head;
6ee73861
BS
286 uint32_t vblsem_offset;
287 uint32_t vblsem_rval;
288 struct list_head vbl_wait;
332b242f 289 struct list_head flip;
6ee73861
BS
290 } nvsw;
291
292 struct {
293 bool active;
294 char name[32];
295 struct drm_info_list info;
296 } debugfs;
297};
298
299struct nouveau_instmem_engine {
300 void *priv;
301
302 int (*init)(struct drm_device *dev);
303 void (*takedown)(struct drm_device *dev);
304 int (*suspend)(struct drm_device *dev);
305 void (*resume)(struct drm_device *dev);
306
e41115d0
BS
307 int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
308 void (*put)(struct nouveau_gpuobj *);
309 int (*map)(struct nouveau_gpuobj *);
310 void (*unmap)(struct nouveau_gpuobj *);
311
f56cb86f 312 void (*flush)(struct drm_device *);
6ee73861
BS
313};
314
315struct nouveau_mc_engine {
316 int (*init)(struct drm_device *dev);
317 void (*takedown)(struct drm_device *dev);
318};
319
320struct nouveau_timer_engine {
321 int (*init)(struct drm_device *dev);
322 void (*takedown)(struct drm_device *dev);
323 uint64_t (*read)(struct drm_device *dev);
324};
325
326struct nouveau_fb_engine {
cb00f7c1 327 int num_tiles;
87a326a3 328 struct drm_mm tag_heap;
20f63afe 329 void *priv;
cb00f7c1 330
6ee73861
BS
331 int (*init)(struct drm_device *dev);
332 void (*takedown)(struct drm_device *dev);
cb00f7c1 333
a5cf68b0
FJ
334 void (*init_tile_region)(struct drm_device *dev, int i,
335 uint32_t addr, uint32_t size,
336 uint32_t pitch, uint32_t flags);
337 void (*set_tile_region)(struct drm_device *dev, int i);
338 void (*free_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
339};
340
341struct nouveau_fifo_engine {
b2b09938 342 void *priv;
6ee73861
BS
343 int channels;
344
a8eaebc6 345 struct nouveau_gpuobj *playlist[2];
ac94a343
BS
346 int cur_playlist;
347
6ee73861
BS
348 int (*init)(struct drm_device *);
349 void (*takedown)(struct drm_device *);
350
351 void (*disable)(struct drm_device *);
352 void (*enable)(struct drm_device *);
353 bool (*reassign)(struct drm_device *, bool enable);
588d7d12 354 bool (*cache_pull)(struct drm_device *dev, bool enable);
6ee73861
BS
355
356 int (*channel_id)(struct drm_device *);
357
358 int (*create_context)(struct nouveau_channel *);
359 void (*destroy_context)(struct nouveau_channel *);
360 int (*load_context)(struct nouveau_channel *);
361 int (*unload_context)(struct drm_device *);
56ac7475 362 void (*tlb_flush)(struct drm_device *dev);
6ee73861
BS
363};
364
6ee73861 365struct nouveau_pgraph_engine {
6ee73861 366 bool accel_blocked;
b8c157d3 367 bool registered;
054b93e4 368 int grctx_size;
966a5b7d 369 void *priv;
6ee73861 370
c50a5681 371 /* NV2x/NV3x context table (0x400780) */
a8eaebc6 372 struct nouveau_gpuobj *ctx_table;
c50a5681 373
6ee73861
BS
374 int (*init)(struct drm_device *);
375 void (*takedown)(struct drm_device *);
376
377 void (*fifo_access)(struct drm_device *, bool);
378
379 struct nouveau_channel *(*channel)(struct drm_device *);
380 int (*create_context)(struct nouveau_channel *);
381 void (*destroy_context)(struct nouveau_channel *);
382 int (*load_context)(struct nouveau_channel *);
383 int (*unload_context)(struct drm_device *);
56ac7475 384 void (*tlb_flush)(struct drm_device *dev);
cb00f7c1 385
a5cf68b0 386 void (*set_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
387};
388
c88c2e06
FJ
389struct nouveau_display_engine {
390 int (*early_init)(struct drm_device *);
391 void (*late_takedown)(struct drm_device *);
392 int (*create)(struct drm_device *);
393 int (*init)(struct drm_device *);
394 void (*destroy)(struct drm_device *);
395};
396
ee2e0131 397struct nouveau_gpio_engine {
fce2bad0
BS
398 void *priv;
399
ee2e0131
BS
400 int (*init)(struct drm_device *);
401 void (*takedown)(struct drm_device *);
402
403 int (*get)(struct drm_device *, enum dcb_gpio_tag);
404 int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
405
fce2bad0
BS
406 int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
407 void (*)(void *, int), void *);
408 void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
409 void (*)(void *, int), void *);
410 bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
ee2e0131
BS
411};
412
330c5988
BS
413struct nouveau_pm_voltage_level {
414 u8 voltage;
415 u8 vid;
416};
417
418struct nouveau_pm_voltage {
419 bool supported;
420 u8 vid_mask;
421
422 struct nouveau_pm_voltage_level *level;
423 int nr_level;
424};
425
426#define NOUVEAU_PM_MAX_LEVEL 8
427struct nouveau_pm_level {
428 struct device_attribute dev_attr;
429 char name[32];
430 int id;
431
432 u32 core;
433 u32 memory;
434 u32 shader;
435 u32 unk05;
436
437 u8 voltage;
438 u8 fanspeed;
aee582de
BS
439
440 u16 memscript;
330c5988
BS
441};
442
34e9d85a
MP
443struct nouveau_pm_temp_sensor_constants {
444 u16 offset_constant;
445 s16 offset_mult;
446 u16 offset_div;
447 u16 slope_mult;
448 u16 slope_div;
449};
450
451struct nouveau_pm_threshold_temp {
452 s16 critical;
453 s16 down_clock;
454 s16 fan_boost;
455};
456
7760fcb0
RS
457struct nouveau_pm_memtiming {
458 u32 reg_100220;
459 u32 reg_100224;
460 u32 reg_100228;
461 u32 reg_10022c;
462 u32 reg_100230;
463 u32 reg_100234;
464 u32 reg_100238;
465 u32 reg_10023c;
466};
467
468struct nouveau_pm_memtimings {
469 bool supported;
470 struct nouveau_pm_memtiming *timing;
471 int nr_timing;
472};
473
330c5988
BS
474struct nouveau_pm_engine {
475 struct nouveau_pm_voltage voltage;
476 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
477 int nr_perflvl;
7760fcb0 478 struct nouveau_pm_memtimings memtimings;
34e9d85a
MP
479 struct nouveau_pm_temp_sensor_constants sensor_constants;
480 struct nouveau_pm_threshold_temp threshold_temp;
330c5988
BS
481
482 struct nouveau_pm_level boot;
483 struct nouveau_pm_level *cur;
484
8155cac4 485 struct device *hwmon;
6032649d 486 struct notifier_block acpi_nb;
8155cac4 487
330c5988 488 int (*clock_get)(struct drm_device *, u32 id);
5c6dc657
BS
489 void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
490 u32 id, int khz);
330c5988
BS
491 void (*clock_set)(struct drm_device *, void *);
492 int (*voltage_get)(struct drm_device *);
493 int (*voltage_set)(struct drm_device *, int voltage);
494 int (*fanspeed_get)(struct drm_device *);
495 int (*fanspeed_set)(struct drm_device *, int fanspeed);
8155cac4 496 int (*temp_get)(struct drm_device *);
330c5988
BS
497};
498
bd2e597d
BS
499struct nouveau_crypt_engine {
500 bool registered;
501
502 int (*init)(struct drm_device *);
503 void (*takedown)(struct drm_device *);
504 int (*create_context)(struct nouveau_channel *);
505 void (*destroy_context)(struct nouveau_channel *);
506 void (*tlb_flush)(struct drm_device *dev);
507};
508
60d2a88a
BS
509struct nouveau_vram_engine {
510 int (*init)(struct drm_device *);
511 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
512 u32 type, struct nouveau_vram **);
513 void (*put)(struct drm_device *, struct nouveau_vram **);
514
515 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
516};
517
6ee73861
BS
518struct nouveau_engine {
519 struct nouveau_instmem_engine instmem;
520 struct nouveau_mc_engine mc;
521 struct nouveau_timer_engine timer;
522 struct nouveau_fb_engine fb;
523 struct nouveau_pgraph_engine graph;
524 struct nouveau_fifo_engine fifo;
c88c2e06 525 struct nouveau_display_engine display;
ee2e0131 526 struct nouveau_gpio_engine gpio;
330c5988 527 struct nouveau_pm_engine pm;
bd2e597d 528 struct nouveau_crypt_engine crypt;
60d2a88a 529 struct nouveau_vram_engine vram;
6ee73861
BS
530};
531
532struct nouveau_pll_vals {
533 union {
534 struct {
535#ifdef __BIG_ENDIAN
536 uint8_t N1, M1, N2, M2;
537#else
538 uint8_t M1, N1, M2, N2;
539#endif
540 };
541 struct {
542 uint16_t NM1, NM2;
543 } __attribute__((packed));
544 };
545 int log2P;
546
547 int refclk;
548};
549
550enum nv04_fp_display_regs {
551 FP_DISPLAY_END,
552 FP_TOTAL,
553 FP_CRTC,
554 FP_SYNC_START,
555 FP_SYNC_END,
556 FP_VALID_START,
557 FP_VALID_END
558};
559
560struct nv04_crtc_reg {
cbab95db 561 unsigned char MiscOutReg;
4a9f822f 562 uint8_t CRTC[0xa0];
6ee73861
BS
563 uint8_t CR58[0x10];
564 uint8_t Sequencer[5];
565 uint8_t Graphics[9];
566 uint8_t Attribute[21];
cbab95db 567 unsigned char DAC[768];
6ee73861
BS
568
569 /* PCRTC regs */
570 uint32_t fb_start;
571 uint32_t crtc_cfg;
572 uint32_t cursor_cfg;
573 uint32_t gpio_ext;
574 uint32_t crtc_830;
575 uint32_t crtc_834;
576 uint32_t crtc_850;
577 uint32_t crtc_eng_ctrl;
578
579 /* PRAMDAC regs */
580 uint32_t nv10_cursync;
581 struct nouveau_pll_vals pllvals;
582 uint32_t ramdac_gen_ctrl;
583 uint32_t ramdac_630;
584 uint32_t ramdac_634;
585 uint32_t tv_setup;
586 uint32_t tv_vtotal;
587 uint32_t tv_vskew;
588 uint32_t tv_vsync_delay;
589 uint32_t tv_htotal;
590 uint32_t tv_hskew;
591 uint32_t tv_hsync_delay;
592 uint32_t tv_hsync_delay2;
593 uint32_t fp_horiz_regs[7];
594 uint32_t fp_vert_regs[7];
595 uint32_t dither;
596 uint32_t fp_control;
597 uint32_t dither_regs[6];
598 uint32_t fp_debug_0;
599 uint32_t fp_debug_1;
600 uint32_t fp_debug_2;
601 uint32_t fp_margin_color;
602 uint32_t ramdac_8c0;
603 uint32_t ramdac_a20;
604 uint32_t ramdac_a24;
605 uint32_t ramdac_a34;
606 uint32_t ctv_regs[38];
607};
608
609struct nv04_output_reg {
610 uint32_t output;
611 int head;
612};
613
614struct nv04_mode_state {
cbab95db 615 struct nv04_crtc_reg crtc_reg[2];
6ee73861
BS
616 uint32_t pllsel;
617 uint32_t sel_clk;
6ee73861
BS
618};
619
620enum nouveau_card_type {
621 NV_04 = 0x00,
622 NV_10 = 0x10,
623 NV_20 = 0x20,
624 NV_30 = 0x30,
625 NV_40 = 0x40,
626 NV_50 = 0x50,
4b223eef 627 NV_C0 = 0xc0,
6ee73861
BS
628};
629
630struct drm_nouveau_private {
631 struct drm_device *dev;
6ee73861
BS
632
633 /* the card type, takes NV_* as values */
634 enum nouveau_card_type card_type;
635 /* exact chipset, derived from NV_PMC_BOOT_0 */
636 int chipset;
637 int flags;
638
639 void __iomem *mmio;
5125bfd8 640
e05d7eae 641 spinlock_t ramin_lock;
6ee73861 642 void __iomem *ramin;
5125bfd8
BS
643 u32 ramin_size;
644 u32 ramin_base;
645 bool ramin_available;
e05d7eae
BS
646 struct drm_mm ramin_heap;
647 struct list_head gpuobj_list;
b8c157d3 648 struct list_head classes;
6ee73861 649
ac8fb975
BS
650 struct nouveau_bo *vga_ram;
651
35fa2f2a 652 /* interrupt handling */
8f8a5448 653 void (*irq_handler[32])(struct drm_device *);
35fa2f2a 654 bool msi_enabled;
6ee73861
BS
655 struct workqueue_struct *wq;
656 struct work_struct irq_work;
ab838338 657
6ee73861
BS
658 struct list_head vbl_waiting;
659
660 struct {
ba4420c2 661 struct drm_global_reference mem_global_ref;
6ee73861
BS
662 struct ttm_bo_global_ref bo_global_ref;
663 struct ttm_bo_device bdev;
6ee73861
BS
664 atomic_t validate_sequence;
665 } ttm;
666
0c6c1c2f
FJ
667 struct {
668 spinlock_t lock;
669 struct drm_mm heap;
670 struct nouveau_bo *bo;
671 } fence;
672
cff5c133
BS
673 struct {
674 spinlock_t lock;
675 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
676 } channels;
6ee73861
BS
677
678 struct nouveau_engine engine;
679 struct nouveau_channel *channel;
680
ff9e5279
MM
681 /* For PFIFO and PGRAPH. */
682 spinlock_t context_switch_lock;
683
6ee73861 684 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
e05c5a31
BS
685 struct nouveau_ramht *ramht;
686 struct nouveau_gpuobj *ramfc;
687 struct nouveau_gpuobj *ramro;
688
6ee73861 689 uint32_t ramin_rsvd_vram;
6ee73861 690
6ee73861
BS
691 struct {
692 enum {
693 NOUVEAU_GART_NONE = 0,
694 NOUVEAU_GART_AGP,
695 NOUVEAU_GART_SGDMA
696 } type;
697 uint64_t aper_base;
698 uint64_t aper_size;
699 uint64_t aper_free;
700
701 struct nouveau_gpuobj *sg_ctxdma;
b571fe21 702 struct nouveau_vma vma;
6ee73861
BS
703 } gart_info;
704
a0af9add 705 /* nv10-nv40 tiling regions */
a5cf68b0
FJ
706 struct {
707 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
708 spinlock_t lock;
709 } tile;
a0af9add 710
a76fb4e8
BS
711 /* VRAM/fb configuration */
712 uint64_t vram_size;
713 uint64_t vram_sys_base;
6c3d7ef2 714 u32 vram_rblock_size;
a76fb4e8
BS
715
716 uint64_t fb_phys;
717 uint64_t fb_available_size;
718 uint64_t fb_mappable_pages;
719 uint64_t fb_aper_free;
720 int fb_mtrr;
721
f869ef88
BS
722 /* BAR control (NV50-) */
723 struct nouveau_vm *bar1_vm;
724 struct nouveau_vm *bar3_vm;
725
6ee73861 726 /* G8x/G9x virtual address space */
4c136142 727 struct nouveau_vm *chan_vm;
6ee73861 728
04a39c57 729 struct nvbios vbios;
6ee73861
BS
730
731 struct nv04_mode_state mode_reg;
732 struct nv04_mode_state saved_reg;
733 uint32_t saved_vga_font[4][16384];
734 uint32_t crtc_owner;
735 uint32_t dac_users[4];
736
737 struct nouveau_suspend_resume {
6ee73861 738 uint32_t *ramin_copy;
6ee73861
BS
739 } susres;
740
741 struct backlight_device *backlight;
6ee73861
BS
742
743 struct nouveau_channel *evo;
1e96268a 744 u32 evo_alloc;
87c0e0e5
BS
745 struct {
746 struct dcb_entry *dcb;
747 u16 script;
748 u32 pclk;
749 } evo_irq;
6ee73861
BS
750
751 struct {
752 struct dentry *channel_root;
753 } debugfs;
38651674 754
8be48d92 755 struct nouveau_fbdev *nfbdev;
06415c56 756 struct apertures_struct *apertures;
5bcf719b
DA
757
758 bool powered_down;
6ee73861
BS
759};
760
2730723b
FJ
761static inline struct drm_nouveau_private *
762nouveau_private(struct drm_device *dev)
763{
764 return dev->dev_private;
765}
766
6ee73861
BS
767static inline struct drm_nouveau_private *
768nouveau_bdev(struct ttm_bo_device *bd)
769{
770 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
771}
772
773static inline int
774nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
775{
776 struct nouveau_bo *prev;
777
778 if (!pnvbo)
779 return -EINVAL;
780 prev = *pnvbo;
781
782 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
783 if (prev) {
784 struct ttm_buffer_object *bo = &prev->bo;
785
786 ttm_bo_unref(&bo);
787 }
788
789 return 0;
790}
791
6ee73861 792/* nouveau_drv.c */
de5899bd 793extern int nouveau_agpmode;
6ee73861
BS
794extern int nouveau_duallink;
795extern int nouveau_uscript_lvds;
796extern int nouveau_uscript_tmds;
797extern int nouveau_vram_pushbuf;
798extern int nouveau_vram_notify;
799extern int nouveau_fbpercrtc;
f4053509 800extern int nouveau_tv_disable;
6ee73861
BS
801extern char *nouveau_tv_norm;
802extern int nouveau_reg_debug;
803extern char *nouveau_vbios;
a1470890 804extern int nouveau_ignorelid;
a32ed69d
MK
805extern int nouveau_nofbaccel;
806extern int nouveau_noaccel;
0cba1b76 807extern int nouveau_force_post;
da647d5b 808extern int nouveau_override_conntype;
6f876986
BS
809extern char *nouveau_perflvl;
810extern int nouveau_perflvl_wr;
35fa2f2a 811extern int nouveau_msi;
6ee73861 812
6a9ee8af
DA
813extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
814extern int nouveau_pci_resume(struct pci_dev *pdev);
815
6ee73861
BS
816/* nouveau_state.c */
817extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
818extern int nouveau_load(struct drm_device *, unsigned long flags);
819extern int nouveau_firstopen(struct drm_device *);
820extern void nouveau_lastclose(struct drm_device *);
821extern int nouveau_unload(struct drm_device *);
822extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
823 struct drm_file *);
824extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
825 struct drm_file *);
12fb9525
BS
826extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
827 uint32_t reg, uint32_t mask, uint32_t val);
828extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
829 uint32_t reg, uint32_t mask, uint32_t val);
6ee73861
BS
830extern bool nouveau_wait_for_idle(struct drm_device *);
831extern int nouveau_card_init(struct drm_device *);
6ee73861
BS
832
833/* nouveau_mem.c */
fbd2895e
BS
834extern int nouveau_mem_vram_init(struct drm_device *);
835extern void nouveau_mem_vram_fini(struct drm_device *);
836extern int nouveau_mem_gart_init(struct drm_device *);
837extern void nouveau_mem_gart_fini(struct drm_device *);
6ee73861 838extern int nouveau_mem_init_agp(struct drm_device *);
e04d8e82 839extern int nouveau_mem_reset_agp(struct drm_device *);
6ee73861 840extern void nouveau_mem_close(struct drm_device *);
60d2a88a
BS
841extern int nouveau_mem_detect(struct drm_device *);
842extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
a5cf68b0
FJ
843extern struct nouveau_tile_reg *nv10_mem_set_tiling(
844 struct drm_device *dev, uint32_t addr, uint32_t size,
845 uint32_t pitch, uint32_t flags);
846extern void nv10_mem_put_tile_region(struct drm_device *dev,
847 struct nouveau_tile_reg *tile,
848 struct nouveau_fence *fence);
573a2a37 849extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
6ee73861
BS
850
851/* nouveau_notifier.c */
852extern int nouveau_notifier_init_channel(struct nouveau_channel *);
853extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
854extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
73412c38
BS
855 int cout, uint32_t start, uint32_t end,
856 uint32_t *offset);
6ee73861
BS
857extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
858extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
859 struct drm_file *);
860extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
861 struct drm_file *);
862
863/* nouveau_channel.c */
864extern struct drm_ioctl_desc nouveau_ioctls[];
865extern int nouveau_max_ioctl;
866extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
6ee73861
BS
867extern int nouveau_channel_alloc(struct drm_device *dev,
868 struct nouveau_channel **chan,
869 struct drm_file *file_priv,
870 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
cff5c133 871extern struct nouveau_channel *
feeb0aec
FJ
872nouveau_channel_get_unlocked(struct nouveau_channel *);
873extern struct nouveau_channel *
cff5c133 874nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
feeb0aec 875extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
cff5c133 876extern void nouveau_channel_put(struct nouveau_channel **);
f091a3d4
FJ
877extern void nouveau_channel_ref(struct nouveau_channel *chan,
878 struct nouveau_channel **pchan);
6dccd311 879extern void nouveau_channel_idle(struct nouveau_channel *chan);
6ee73861
BS
880
881/* nouveau_object.c */
b8c157d3
BS
882#define NVOBJ_CLASS(d,c,e) do { \
883 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
884 if (ret) \
885 return ret; \
886} while(0)
887
888#define NVOBJ_MTHD(d,c,m,e) do { \
889 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
890 if (ret) \
891 return ret; \
892} while(0)
893
6ee73861
BS
894extern int nouveau_gpuobj_early_init(struct drm_device *);
895extern int nouveau_gpuobj_init(struct drm_device *);
896extern void nouveau_gpuobj_takedown(struct drm_device *);
6ee73861 897extern int nouveau_gpuobj_suspend(struct drm_device *dev);
6ee73861 898extern void nouveau_gpuobj_resume(struct drm_device *dev);
b8c157d3
BS
899extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
900extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
901 int (*exec)(struct nouveau_channel *,
902 u32 class, u32 mthd, u32 data));
903extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
274fec93 904extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
6ee73861
BS
905extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
906 uint32_t vram_h, uint32_t tt_h);
907extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
908extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
909 uint32_t size, int align, uint32_t flags,
910 struct nouveau_gpuobj **);
a8eaebc6
BS
911extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
912 struct nouveau_gpuobj **);
43efc9ce
BS
913extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
914 u32 size, u32 flags,
a8eaebc6 915 struct nouveau_gpuobj **);
6ee73861
BS
916extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
917 uint64_t offset, uint64_t size, int access,
918 int target, struct nouveau_gpuobj **);
ceac3099 919extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
7f4a195f
BS
920extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
921 u64 size, int target, int access, u32 type,
922 u32 comp, struct nouveau_gpuobj **pobj);
923extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
924 int class, u64 base, u64 size, int target,
925 int access, u32 type, u32 comp);
6ee73861
BS
926extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
927 struct drm_file *);
928extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
929 struct drm_file *);
930
931/* nouveau_irq.c */
35fa2f2a
BS
932extern int nouveau_irq_init(struct drm_device *);
933extern void nouveau_irq_fini(struct drm_device *);
6ee73861 934extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
8f8a5448
BS
935extern void nouveau_irq_register(struct drm_device *, int status_bit,
936 void (*)(struct drm_device *));
937extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
6ee73861
BS
938extern void nouveau_irq_preinstall(struct drm_device *);
939extern int nouveau_irq_postinstall(struct drm_device *);
940extern void nouveau_irq_uninstall(struct drm_device *);
941
942/* nouveau_sgdma.c */
943extern int nouveau_sgdma_init(struct drm_device *);
944extern void nouveau_sgdma_takedown(struct drm_device *);
fd70b6cd
FJ
945extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
946 uint32_t offset);
6ee73861
BS
947extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
948
949/* nouveau_debugfs.c */
950#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
951extern int nouveau_debugfs_init(struct drm_minor *);
952extern void nouveau_debugfs_takedown(struct drm_minor *);
953extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
954extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
955#else
956static inline int
957nouveau_debugfs_init(struct drm_minor *minor)
958{
959 return 0;
960}
961
962static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
963{
964}
965
966static inline int
967nouveau_debugfs_channel_init(struct nouveau_channel *chan)
968{
969 return 0;
970}
971
972static inline void
973nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
974{
975}
976#endif
977
978/* nouveau_dma.c */
75c99da6 979extern void nouveau_dma_pre_init(struct nouveau_channel *);
6ee73861 980extern int nouveau_dma_init(struct nouveau_channel *);
9a391ad8 981extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
6ee73861
BS
982
983/* nouveau_acpi.c */
afeb3e11 984#define ROM_BIOS_PAGE 4096
2f41a7f1 985#if defined(CONFIG_ACPI)
6a9ee8af
DA
986void nouveau_register_dsm_handler(void);
987void nouveau_unregister_dsm_handler(void);
afeb3e11
DA
988int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
989bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
a6ed76d7 990int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
8edb381d
DA
991#else
992static inline void nouveau_register_dsm_handler(void) {}
993static inline void nouveau_unregister_dsm_handler(void) {}
afeb3e11
DA
994static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
995static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
5620ba46 996static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
8edb381d 997#endif
6ee73861
BS
998
999/* nouveau_backlight.c */
1000#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
1001extern int nouveau_backlight_init(struct drm_device *);
1002extern void nouveau_backlight_exit(struct drm_device *);
1003#else
1004static inline int nouveau_backlight_init(struct drm_device *dev)
1005{
1006 return 0;
1007}
1008
1009static inline void nouveau_backlight_exit(struct drm_device *dev) { }
1010#endif
1011
1012/* nouveau_bios.c */
1013extern int nouveau_bios_init(struct drm_device *);
1014extern void nouveau_bios_takedown(struct drm_device *dev);
1015extern int nouveau_run_vbios_init(struct drm_device *);
1016extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
1017 struct dcb_entry *);
1018extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
1019 enum dcb_gpio_tag);
1020extern struct dcb_connector_table_entry *
1021nouveau_bios_connector_entry(struct drm_device *, int index);
855a95e4 1022extern u32 get_pll_register(struct drm_device *, enum pll_types);
6ee73861
BS
1023extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1024 struct pll_lims *);
1025extern int nouveau_bios_run_display_table(struct drm_device *,
1026 struct dcb_entry *,
1027 uint32_t script, int pxclk);
1028extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
1029 int *length);
1030extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1031extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1032extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1033 bool *dl, bool *if_is_24bit);
1034extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1035 int head, int pxclk);
1036extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1037 enum LVDS_script, int pxclk);
1038
1039/* nouveau_ttm.c */
1040int nouveau_ttm_global_init(struct drm_nouveau_private *);
1041void nouveau_ttm_global_release(struct drm_nouveau_private *);
1042int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1043
1044/* nouveau_dp.c */
1045int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1046 uint8_t *data, int data_nr);
1047bool nouveau_dp_detect(struct drm_encoder *);
1048bool nouveau_dp_link_train(struct drm_encoder *);
1049
1050/* nv04_fb.c */
1051extern int nv04_fb_init(struct drm_device *);
1052extern void nv04_fb_takedown(struct drm_device *);
1053
1054/* nv10_fb.c */
1055extern int nv10_fb_init(struct drm_device *);
1056extern void nv10_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1057extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1058 uint32_t addr, uint32_t size,
1059 uint32_t pitch, uint32_t flags);
1060extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1061extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
6ee73861 1062
8bded189
FJ
1063/* nv30_fb.c */
1064extern int nv30_fb_init(struct drm_device *);
1065extern void nv30_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1066extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1067 uint32_t addr, uint32_t size,
1068 uint32_t pitch, uint32_t flags);
1069extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
8bded189 1070
6ee73861
BS
1071/* nv40_fb.c */
1072extern int nv40_fb_init(struct drm_device *);
1073extern void nv40_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1074extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1075
304424e1
MK
1076/* nv50_fb.c */
1077extern int nv50_fb_init(struct drm_device *);
1078extern void nv50_fb_takedown(struct drm_device *);
d96773e7 1079extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
304424e1 1080
4b223eef
BS
1081/* nvc0_fb.c */
1082extern int nvc0_fb_init(struct drm_device *);
1083extern void nvc0_fb_takedown(struct drm_device *);
1084
6ee73861
BS
1085/* nv04_fifo.c */
1086extern int nv04_fifo_init(struct drm_device *);
5178d40d 1087extern void nv04_fifo_fini(struct drm_device *);
6ee73861
BS
1088extern void nv04_fifo_disable(struct drm_device *);
1089extern void nv04_fifo_enable(struct drm_device *);
1090extern bool nv04_fifo_reassign(struct drm_device *, bool);
588d7d12 1091extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
6ee73861
BS
1092extern int nv04_fifo_channel_id(struct drm_device *);
1093extern int nv04_fifo_create_context(struct nouveau_channel *);
1094extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1095extern int nv04_fifo_load_context(struct nouveau_channel *);
1096extern int nv04_fifo_unload_context(struct drm_device *);
5178d40d 1097extern void nv04_fifo_isr(struct drm_device *);
6ee73861
BS
1098
1099/* nv10_fifo.c */
1100extern int nv10_fifo_init(struct drm_device *);
1101extern int nv10_fifo_channel_id(struct drm_device *);
1102extern int nv10_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1103extern int nv10_fifo_load_context(struct nouveau_channel *);
1104extern int nv10_fifo_unload_context(struct drm_device *);
1105
1106/* nv40_fifo.c */
1107extern int nv40_fifo_init(struct drm_device *);
1108extern int nv40_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1109extern int nv40_fifo_load_context(struct nouveau_channel *);
1110extern int nv40_fifo_unload_context(struct drm_device *);
1111
1112/* nv50_fifo.c */
1113extern int nv50_fifo_init(struct drm_device *);
1114extern void nv50_fifo_takedown(struct drm_device *);
1115extern int nv50_fifo_channel_id(struct drm_device *);
1116extern int nv50_fifo_create_context(struct nouveau_channel *);
1117extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1118extern int nv50_fifo_load_context(struct nouveau_channel *);
1119extern int nv50_fifo_unload_context(struct drm_device *);
56ac7475 1120extern void nv50_fifo_tlb_flush(struct drm_device *dev);
6ee73861 1121
4b223eef
BS
1122/* nvc0_fifo.c */
1123extern int nvc0_fifo_init(struct drm_device *);
1124extern void nvc0_fifo_takedown(struct drm_device *);
1125extern void nvc0_fifo_disable(struct drm_device *);
1126extern void nvc0_fifo_enable(struct drm_device *);
1127extern bool nvc0_fifo_reassign(struct drm_device *, bool);
4b223eef
BS
1128extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1129extern int nvc0_fifo_channel_id(struct drm_device *);
1130extern int nvc0_fifo_create_context(struct nouveau_channel *);
1131extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1132extern int nvc0_fifo_load_context(struct nouveau_channel *);
1133extern int nvc0_fifo_unload_context(struct drm_device *);
1134
6ee73861 1135/* nv04_graph.c */
6ee73861
BS
1136extern int nv04_graph_init(struct drm_device *);
1137extern void nv04_graph_takedown(struct drm_device *);
1138extern void nv04_graph_fifo_access(struct drm_device *, bool);
1139extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
1140extern int nv04_graph_create_context(struct nouveau_channel *);
1141extern void nv04_graph_destroy_context(struct nouveau_channel *);
1142extern int nv04_graph_load_context(struct nouveau_channel *);
1143extern int nv04_graph_unload_context(struct drm_device *);
332b242f
FJ
1144extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1145 u32 class, u32 mthd, u32 data);
274fec93 1146extern struct nouveau_bitfield nv04_graph_nsource[];
6ee73861
BS
1147
1148/* nv10_graph.c */
6ee73861
BS
1149extern int nv10_graph_init(struct drm_device *);
1150extern void nv10_graph_takedown(struct drm_device *);
1151extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
1152extern int nv10_graph_create_context(struct nouveau_channel *);
1153extern void nv10_graph_destroy_context(struct nouveau_channel *);
1154extern int nv10_graph_load_context(struct nouveau_channel *);
1155extern int nv10_graph_unload_context(struct drm_device *);
a5cf68b0 1156extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
274fec93
BS
1157extern struct nouveau_bitfield nv10_graph_intr[];
1158extern struct nouveau_bitfield nv10_graph_nstatus[];
6ee73861
BS
1159
1160/* nv20_graph.c */
6ee73861
BS
1161extern int nv20_graph_create_context(struct nouveau_channel *);
1162extern void nv20_graph_destroy_context(struct nouveau_channel *);
1163extern int nv20_graph_load_context(struct nouveau_channel *);
1164extern int nv20_graph_unload_context(struct drm_device *);
1165extern int nv20_graph_init(struct drm_device *);
1166extern void nv20_graph_takedown(struct drm_device *);
1167extern int nv30_graph_init(struct drm_device *);
a5cf68b0 1168extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
6ee73861
BS
1169
1170/* nv40_graph.c */
6ee73861
BS
1171extern int nv40_graph_init(struct drm_device *);
1172extern void nv40_graph_takedown(struct drm_device *);
1173extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
1174extern int nv40_graph_create_context(struct nouveau_channel *);
1175extern void nv40_graph_destroy_context(struct nouveau_channel *);
1176extern int nv40_graph_load_context(struct nouveau_channel *);
1177extern int nv40_graph_unload_context(struct drm_device *);
054b93e4 1178extern void nv40_grctx_init(struct nouveau_grctx *);
a5cf68b0 1179extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
6ee73861
BS
1180
1181/* nv50_graph.c */
6ee73861
BS
1182extern int nv50_graph_init(struct drm_device *);
1183extern void nv50_graph_takedown(struct drm_device *);
1184extern void nv50_graph_fifo_access(struct drm_device *, bool);
1185extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
1186extern int nv50_graph_create_context(struct nouveau_channel *);
1187extern void nv50_graph_destroy_context(struct nouveau_channel *);
1188extern int nv50_graph_load_context(struct nouveau_channel *);
1189extern int nv50_graph_unload_context(struct drm_device *);
d5f3c90d 1190extern int nv50_grctx_init(struct nouveau_grctx *);
56ac7475
BS
1191extern void nv50_graph_tlb_flush(struct drm_device *dev);
1192extern void nv86_graph_tlb_flush(struct drm_device *dev);
6effe393 1193extern struct nouveau_enum nv50_data_error_names[];
6ee73861 1194
4b223eef
BS
1195/* nvc0_graph.c */
1196extern int nvc0_graph_init(struct drm_device *);
1197extern void nvc0_graph_takedown(struct drm_device *);
1198extern void nvc0_graph_fifo_access(struct drm_device *, bool);
1199extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
1200extern int nvc0_graph_create_context(struct nouveau_channel *);
1201extern void nvc0_graph_destroy_context(struct nouveau_channel *);
1202extern int nvc0_graph_load_context(struct nouveau_channel *);
1203extern int nvc0_graph_unload_context(struct drm_device *);
1204
bd2e597d
BS
1205/* nv84_crypt.c */
1206extern int nv84_crypt_init(struct drm_device *dev);
1207extern void nv84_crypt_fini(struct drm_device *dev);
1208extern int nv84_crypt_create_context(struct nouveau_channel *);
1209extern void nv84_crypt_destroy_context(struct nouveau_channel *);
1210extern void nv84_crypt_tlb_flush(struct drm_device *dev);
1211
6ee73861
BS
1212/* nv04_instmem.c */
1213extern int nv04_instmem_init(struct drm_device *);
1214extern void nv04_instmem_takedown(struct drm_device *);
1215extern int nv04_instmem_suspend(struct drm_device *);
1216extern void nv04_instmem_resume(struct drm_device *);
e41115d0
BS
1217extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
1218extern void nv04_instmem_put(struct nouveau_gpuobj *);
1219extern int nv04_instmem_map(struct nouveau_gpuobj *);
1220extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1221extern void nv04_instmem_flush(struct drm_device *);
6ee73861
BS
1222
1223/* nv50_instmem.c */
1224extern int nv50_instmem_init(struct drm_device *);
1225extern void nv50_instmem_takedown(struct drm_device *);
1226extern int nv50_instmem_suspend(struct drm_device *);
1227extern void nv50_instmem_resume(struct drm_device *);
e41115d0
BS
1228extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
1229extern void nv50_instmem_put(struct nouveau_gpuobj *);
1230extern int nv50_instmem_map(struct nouveau_gpuobj *);
1231extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1232extern void nv50_instmem_flush(struct drm_device *);
734ee835 1233extern void nv84_instmem_flush(struct drm_device *);
6ee73861 1234
4b223eef
BS
1235/* nvc0_instmem.c */
1236extern int nvc0_instmem_init(struct drm_device *);
1237extern void nvc0_instmem_takedown(struct drm_device *);
1238extern int nvc0_instmem_suspend(struct drm_device *);
1239extern void nvc0_instmem_resume(struct drm_device *);
4b223eef 1240
6ee73861
BS
1241/* nv04_mc.c */
1242extern int nv04_mc_init(struct drm_device *);
1243extern void nv04_mc_takedown(struct drm_device *);
1244
1245/* nv40_mc.c */
1246extern int nv40_mc_init(struct drm_device *);
1247extern void nv40_mc_takedown(struct drm_device *);
1248
1249/* nv50_mc.c */
1250extern int nv50_mc_init(struct drm_device *);
1251extern void nv50_mc_takedown(struct drm_device *);
1252
1253/* nv04_timer.c */
1254extern int nv04_timer_init(struct drm_device *);
1255extern uint64_t nv04_timer_read(struct drm_device *);
1256extern void nv04_timer_takedown(struct drm_device *);
1257
1258extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1259 unsigned long arg);
1260
1261/* nv04_dac.c */
8f1a6086 1262extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
11d6eb2a 1263extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
6ee73861
BS
1264extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1265extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
8ccfe9e0 1266extern bool nv04_dac_in_use(struct drm_encoder *encoder);
6ee73861
BS
1267
1268/* nv04_dfp.c */
8f1a6086 1269extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1270extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1271extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1272 int head, bool dl);
1273extern void nv04_dfp_disable(struct drm_device *dev, int head);
1274extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1275
1276/* nv04_tv.c */
1277extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
8f1a6086 1278extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1279
1280/* nv17_tv.c */
8f1a6086 1281extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1282
1283/* nv04_display.c */
c88c2e06
FJ
1284extern int nv04_display_early_init(struct drm_device *);
1285extern void nv04_display_late_takedown(struct drm_device *);
6ee73861 1286extern int nv04_display_create(struct drm_device *);
c88c2e06 1287extern int nv04_display_init(struct drm_device *);
6ee73861 1288extern void nv04_display_destroy(struct drm_device *);
6ee73861
BS
1289
1290/* nv04_crtc.c */
1291extern int nv04_crtc_create(struct drm_device *, int index);
1292
1293/* nouveau_bo.c */
1294extern struct ttm_bo_driver nouveau_bo_driver;
1295extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
1296 int size, int align, uint32_t flags,
1297 uint32_t tile_mode, uint32_t tile_flags,
1298 bool no_vm, bool mappable, struct nouveau_bo **);
1299extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1300extern int nouveau_bo_unpin(struct nouveau_bo *);
1301extern int nouveau_bo_map(struct nouveau_bo *);
1302extern void nouveau_bo_unmap(struct nouveau_bo *);
78ad0f7b
FJ
1303extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1304 uint32_t busy);
6ee73861
BS
1305extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1306extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1307extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1308extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
332b242f 1309extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
7a45d764
BS
1310extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1311 bool no_wait_reserve, bool no_wait_gpu);
6ee73861
BS
1312
1313/* nouveau_fence.c */
1314struct nouveau_fence;
0c6c1c2f
FJ
1315extern int nouveau_fence_init(struct drm_device *);
1316extern void nouveau_fence_fini(struct drm_device *);
2730723b
FJ
1317extern int nouveau_fence_channel_init(struct nouveau_channel *);
1318extern void nouveau_fence_channel_fini(struct nouveau_channel *);
6ee73861
BS
1319extern void nouveau_fence_update(struct nouveau_channel *);
1320extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1321 bool emit);
1322extern int nouveau_fence_emit(struct nouveau_fence *);
8ac3891b
FJ
1323extern void nouveau_fence_work(struct nouveau_fence *fence,
1324 void (*work)(void *priv, bool signalled),
1325 void *priv);
6ee73861 1326struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
382d62e5
MS
1327
1328extern bool __nouveau_fence_signalled(void *obj, void *arg);
1329extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1330extern int __nouveau_fence_flush(void *obj, void *arg);
1331extern void __nouveau_fence_unref(void **obj);
1332extern void *__nouveau_fence_ref(void *obj);
1333
1334static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1335{
1336 return __nouveau_fence_signalled(obj, NULL);
1337}
1338static inline int
1339nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1340{
1341 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1342}
2730723b 1343extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
382d62e5
MS
1344static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1345{
1346 return __nouveau_fence_flush(obj, NULL);
1347}
1348static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1349{
1350 __nouveau_fence_unref((void **)obj);
1351}
1352static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1353{
1354 return __nouveau_fence_ref(obj);
1355}
6ee73861
BS
1356
1357/* nouveau_gem.c */
1358extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
1359 int size, int align, uint32_t flags,
1360 uint32_t tile_mode, uint32_t tile_flags,
1361 bool no_vm, bool mappable, struct nouveau_bo **);
1362extern int nouveau_gem_object_new(struct drm_gem_object *);
1363extern void nouveau_gem_object_del(struct drm_gem_object *);
1364extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1365 struct drm_file *);
1366extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1367 struct drm_file *);
6ee73861
BS
1368extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1369 struct drm_file *);
1370extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1371 struct drm_file *);
1372extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1373 struct drm_file *);
1374
042206c0
FJ
1375/* nouveau_display.c */
1376int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1377void nouveau_vblank_disable(struct drm_device *dev, int crtc);
332b242f
FJ
1378int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1379 struct drm_pending_vblank_event *event);
1380int nouveau_finish_page_flip(struct nouveau_channel *,
1381 struct nouveau_page_flip_state *);
042206c0 1382
ee2e0131
BS
1383/* nv10_gpio.c */
1384int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1385int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
6ee73861 1386
45284162 1387/* nv50_gpio.c */
ee2e0131 1388int nv50_gpio_init(struct drm_device *dev);
2cbd4c81 1389void nv50_gpio_fini(struct drm_device *dev);
45284162
BS
1390int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
1391int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
fce2bad0
BS
1392int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
1393 void (*)(void *, int), void *);
1394void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
1395 void (*)(void *, int), void *);
1396bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
45284162 1397
e9ebb68b
BS
1398/* nv50_calc. */
1399int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1400 int *N1, int *M1, int *N2, int *M2, int *P);
1401int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
1402 int clk, int *N, int *fN, int *M, int *P);
1403
6ee73861
BS
1404#ifndef ioread32_native
1405#ifdef __BIG_ENDIAN
1406#define ioread16_native ioread16be
1407#define iowrite16_native iowrite16be
1408#define ioread32_native ioread32be
1409#define iowrite32_native iowrite32be
1410#else /* def __BIG_ENDIAN */
1411#define ioread16_native ioread16
1412#define iowrite16_native iowrite16
1413#define ioread32_native ioread32
1414#define iowrite32_native iowrite32
1415#endif /* def __BIG_ENDIAN else */
1416#endif /* !ioread32_native */
1417
1418/* channel control reg access */
1419static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1420{
1421 return ioread32_native(chan->user + reg);
1422}
1423
1424static inline void nvchan_wr32(struct nouveau_channel *chan,
1425 unsigned reg, u32 val)
1426{
1427 iowrite32_native(val, chan->user + reg);
1428}
1429
1430/* register access */
1431static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1432{
1433 struct drm_nouveau_private *dev_priv = dev->dev_private;
1434 return ioread32_native(dev_priv->mmio + reg);
1435}
1436
1437static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1438{
1439 struct drm_nouveau_private *dev_priv = dev->dev_private;
1440 iowrite32_native(val, dev_priv->mmio + reg);
1441}
1442
2a7fdb2b 1443static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
49eed80a
BS
1444{
1445 u32 tmp = nv_rd32(dev, reg);
2a7fdb2b
BS
1446 nv_wr32(dev, reg, (tmp & ~mask) | val);
1447 return tmp;
49eed80a
BS
1448}
1449
6ee73861
BS
1450static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1451{
1452 struct drm_nouveau_private *dev_priv = dev->dev_private;
1453 return ioread8(dev_priv->mmio + reg);
1454}
1455
1456static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1457{
1458 struct drm_nouveau_private *dev_priv = dev->dev_private;
1459 iowrite8(val, dev_priv->mmio + reg);
1460}
1461
4b5c152a 1462#define nv_wait(dev, reg, mask, val) \
12fb9525
BS
1463 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1464#define nv_wait_ne(dev, reg, mask, val) \
1465 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
6ee73861
BS
1466
1467/* PRAMIN access */
1468static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1469{
1470 struct drm_nouveau_private *dev_priv = dev->dev_private;
1471 return ioread32_native(dev_priv->ramin + offset);
1472}
1473
1474static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1475{
1476 struct drm_nouveau_private *dev_priv = dev->dev_private;
1477 iowrite32_native(val, dev_priv->ramin + offset);
1478}
1479
1480/* object access */
b3beb167
BS
1481extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1482extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
6ee73861
BS
1483
1484/*
1485 * Logging
1486 * Argument d is (struct drm_device *).
1487 */
1488#define NV_PRINTK(level, d, fmt, arg...) \
1489 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1490 pci_name(d->pdev), ##arg)
1491#ifndef NV_DEBUG_NOTRACE
1492#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1493 if (drm_debug & DRM_UT_DRIVER) { \
1494 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1495 __LINE__, ##arg); \
1496 } \
1497} while (0)
1498#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1499 if (drm_debug & DRM_UT_KMS) { \
6ee73861
BS
1500 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1501 __LINE__, ##arg); \
1502 } \
1503} while (0)
1504#else
1505#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1506 if (drm_debug & DRM_UT_DRIVER) \
1507 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1508} while (0)
1509#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1510 if (drm_debug & DRM_UT_KMS) \
6ee73861
BS
1511 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1512} while (0)
1513#endif
1514#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1515#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1516#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1517#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1518#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
1519
1520/* nouveau_reg_debug bitmask */
1521enum {
1522 NOUVEAU_REG_DEBUG_MC = 0x1,
1523 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1524 NOUVEAU_REG_DEBUG_FB = 0x4,
1525 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1526 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1527 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1528 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1529 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1530 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1531 NOUVEAU_REG_DEBUG_EVO = 0x200,
1532};
1533
1534#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1535 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1536 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1537} while (0)
1538
1539static inline bool
1540nv_two_heads(struct drm_device *dev)
1541{
1542 struct drm_nouveau_private *dev_priv = dev->dev_private;
1543 const int impl = dev->pci_device & 0x0ff0;
1544
1545 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1546 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1547 return true;
1548
1549 return false;
1550}
1551
1552static inline bool
1553nv_gf4_disp_arch(struct drm_device *dev)
1554{
1555 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1556}
1557
1558static inline bool
1559nv_two_reg_pll(struct drm_device *dev)
1560{
1561 struct drm_nouveau_private *dev_priv = dev->dev_private;
1562 const int impl = dev->pci_device & 0x0ff0;
1563
1564 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1565 return true;
1566 return false;
1567}
1568
acae116c
FJ
1569static inline bool
1570nv_match_device(struct drm_device *dev, unsigned device,
1571 unsigned sub_vendor, unsigned sub_device)
1572{
1573 return dev->pdev->device == device &&
1574 dev->pdev->subsystem_vendor == sub_vendor &&
1575 dev->pdev->subsystem_device == sub_device;
1576}
1577
c693931d
BS
1578/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1579 * helpful to determine a number of other hardware features
1580 */
1581static inline int
1582nv44_graph_class(struct drm_device *dev)
1583{
1584 struct drm_nouveau_private *dev_priv = dev->dev_private;
1585
1586 if ((dev_priv->chipset & 0xf0) == 0x60)
1587 return 1;
1588
1589 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1590}
1591
7f4a195f 1592/* memory type/access flags, do not match hardware values */
a11c3198
BS
1593#define NV_MEM_ACCESS_RO 1
1594#define NV_MEM_ACCESS_WO 2
7f4a195f 1595#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
a11c3198
BS
1596#define NV_MEM_ACCESS_SYS 4
1597#define NV_MEM_ACCESS_VM 8
7f4a195f
BS
1598
1599#define NV_MEM_TARGET_VRAM 0
1600#define NV_MEM_TARGET_PCI 1
1601#define NV_MEM_TARGET_PCI_NOSNOOP 2
1602#define NV_MEM_TARGET_VM 3
1603#define NV_MEM_TARGET_GART 4
1604
1605#define NV_MEM_TYPE_VM 0x7f
1606#define NV_MEM_COMP_VM 0x03
1607
1608/* NV_SW object class */
f03a314b
FJ
1609#define NV_SW 0x0000506e
1610#define NV_SW_DMA_SEMAPHORE 0x00000060
1611#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1612#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1613#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
8af29ccd 1614#define NV_SW_YIELD 0x00000080
f03a314b
FJ
1615#define NV_SW_DMA_VBLSEM 0x0000018c
1616#define NV_SW_VBLSEM_OFFSET 0x00000400
1617#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1618#define NV_SW_VBLSEM_RELEASE 0x00000408
332b242f 1619#define NV_SW_PAGE_FLIP 0x00000500
6ee73861
BS
1620
1621#endif /* __NOUVEAU_DRV_H__ */
This page took 0.1713 seconds and 5 git commands to generate.