drm/nv50: hopefully handle the DDR2/DDR3 memtype detection somewhat better
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nouveau_drv.h
CommitLineData
6ee73861
BS
1/*
2 * Copyright 2005 Stephane Marchesin.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef __NOUVEAU_DRV_H__
26#define __NOUVEAU_DRV_H__
27
28#define DRIVER_AUTHOR "Stephane Marchesin"
29#define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
30
31#define DRIVER_NAME "nouveau"
32#define DRIVER_DESC "nVidia Riva/TNT/GeForce"
33#define DRIVER_DATE "20090420"
34
35#define DRIVER_MAJOR 0
36#define DRIVER_MINOR 0
a1606a95 37#define DRIVER_PATCHLEVEL 16
6ee73861
BS
38
39#define NOUVEAU_FAMILY 0x0000FFFF
40#define NOUVEAU_FLAGS 0xFFFF0000
41
42#include "ttm/ttm_bo_api.h"
43#include "ttm/ttm_bo_driver.h"
44#include "ttm/ttm_placement.h"
45#include "ttm/ttm_memory.h"
46#include "ttm/ttm_module.h"
47
48struct nouveau_fpriv {
3f0a68d8 49 spinlock_t lock;
e8a863c1 50 struct list_head channels;
fe32b16e 51 struct nouveau_vm *vm;
6ee73861
BS
52};
53
3f0a68d8
BS
54static inline struct nouveau_fpriv *
55nouveau_fpriv(struct drm_file *file_priv)
56{
57 return file_priv ? file_priv->driver_priv : NULL;
58}
59
6ee73861
BS
60#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
61
62#include "nouveau_drm.h"
63#include "nouveau_reg.h"
64#include "nouveau_bios.h"
274fec93 65#include "nouveau_util.h"
f869ef88 66
054b93e4 67struct nouveau_grctx;
d5f42394 68struct nouveau_mem;
f869ef88 69#include "nouveau_vm.h"
6ee73861
BS
70
71#define MAX_NUM_DCB_ENTRIES 16
72
73#define NOUVEAU_MAX_CHANNEL_NR 128
a0af9add 74#define NOUVEAU_MAX_TILE_NR 15
6ee73861 75
d5f42394 76struct nouveau_mem {
573a2a37
BS
77 struct drm_device *dev;
78
f869ef88 79 struct nouveau_vma bar_vma;
d2f96666 80 struct nouveau_vma vma[2];
4c74eb7f 81 u8 page_shift;
f869ef88 82
8f7286f8 83 struct drm_mm_node *tag;
573a2a37 84 struct list_head regions;
26c0c9e3 85 dma_addr_t *pages;
573a2a37
BS
86 u32 memtype;
87 u64 offset;
88 u64 size;
89};
90
a0af9add 91struct nouveau_tile_reg {
a0af9add 92 bool used;
a5cf68b0
FJ
93 uint32_t addr;
94 uint32_t limit;
95 uint32_t pitch;
87a326a3
FJ
96 uint32_t zcomp;
97 struct drm_mm_node *tag_mem;
a5cf68b0 98 struct nouveau_fence *fence;
a0af9add
FJ
99};
100
6ee73861
BS
101struct nouveau_bo {
102 struct ttm_buffer_object bo;
103 struct ttm_placement placement;
db5c8e29 104 u32 valid_domains;
6ee73861 105 u32 placements[3];
78ad0f7b 106 u32 busy_placements[3];
6ee73861
BS
107 struct ttm_bo_kmap_obj kmap;
108 struct list_head head;
109
110 /* protected by ttm_bo_reserve() */
111 struct drm_file *reserved_by;
112 struct list_head entry;
113 int pbbo_index;
a1606a95 114 bool validate_mapped;
6ee73861
BS
115
116 struct nouveau_channel *channel;
117
fd2871af 118 struct list_head vma_list;
f91bac5b 119 unsigned page_shift;
6ee73861
BS
120
121 uint32_t tile_mode;
122 uint32_t tile_flags;
a0af9add 123 struct nouveau_tile_reg *tile;
6ee73861
BS
124
125 struct drm_gem_object *gem;
6ee73861
BS
126 int pin_refcnt;
127};
128
f13b3263
FJ
129#define nouveau_bo_tile_layout(nvbo) \
130 ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
131
6ee73861
BS
132static inline struct nouveau_bo *
133nouveau_bo(struct ttm_buffer_object *bo)
134{
135 return container_of(bo, struct nouveau_bo, bo);
136}
137
138static inline struct nouveau_bo *
139nouveau_gem_object(struct drm_gem_object *gem)
140{
141 return gem ? gem->driver_private : NULL;
142}
143
144/* TODO: submit equivalent to TTM generic API upstream? */
145static inline void __iomem *
146nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
147{
148 bool is_iomem;
149 void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
150 &nvbo->kmap, &is_iomem);
151 WARN_ON_ONCE(ioptr && !is_iomem);
152 return ioptr;
153}
154
6ee73861
BS
155enum nouveau_flags {
156 NV_NFORCE = 0x10000000,
157 NV_NFORCE2 = 0x20000000
158};
159
160#define NVOBJ_ENGINE_SW 0
161#define NVOBJ_ENGINE_GR 1
6dfdd7a6 162#define NVOBJ_ENGINE_CRYPT 2
7ff5441e
BS
163#define NVOBJ_ENGINE_COPY0 3
164#define NVOBJ_ENGINE_COPY1 4
a02ccc7f 165#define NVOBJ_ENGINE_MPEG 5
8f27c543
BS
166#define NVOBJ_ENGINE_PPP NVOBJ_ENGINE_MPEG
167#define NVOBJ_ENGINE_BSP 6
168#define NVOBJ_ENGINE_VP 7
6dfdd7a6
BS
169#define NVOBJ_ENGINE_DISPLAY 15
170#define NVOBJ_ENGINE_NR 16
6ee73861 171
a11c3198 172#define NVOBJ_FLAG_DONT_MAP (1 << 0)
6ee73861
BS
173#define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
174#define NVOBJ_FLAG_ZERO_FREE (1 << 2)
34cf01bc 175#define NVOBJ_FLAG_VM (1 << 3)
c906ca0f 176#define NVOBJ_FLAG_VM_USER (1 << 4)
e41115d0
BS
177
178#define NVOBJ_CINST_GLOBAL 0xdeadbeef
179
6ee73861 180struct nouveau_gpuobj {
b3beb167 181 struct drm_device *dev;
eb9bcbdc 182 struct kref refcount;
6ee73861
BS
183 struct list_head list;
184
e41115d0 185 void *node;
dc1e5c0d 186 u32 *suspend;
6ee73861
BS
187
188 uint32_t flags;
6ee73861 189
43efc9ce 190 u32 size;
f8522fc8
BS
191 u32 pinst; /* PRAMIN BAR offset */
192 u32 cinst; /* Channel offset */
193 u64 vinst; /* VRAM address */
194 u64 linst; /* VM address */
de3a6c0a 195
6ee73861
BS
196 uint32_t engine;
197 uint32_t class;
198
199 void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
200 void *priv;
201};
202
332b242f
FJ
203struct nouveau_page_flip_state {
204 struct list_head head;
205 struct drm_pending_vblank_event *event;
206 int crtc, bpp, pitch, x, y;
207 uint64_t offset;
208};
209
e419cf09
FJ
210enum nouveau_channel_mutex_class {
211 NOUVEAU_UCHANNEL_MUTEX,
212 NOUVEAU_KCHANNEL_MUTEX
213};
214
6ee73861
BS
215struct nouveau_channel {
216 struct drm_device *dev;
e8a863c1 217 struct list_head list;
6ee73861
BS
218 int id;
219
f091a3d4
FJ
220 /* references to the channel data structure */
221 struct kref ref;
222 /* users of the hardware channel resources, the hardware
223 * context will be kicked off when it reaches zero. */
224 atomic_t users;
6a6b73f2
BS
225 struct mutex mutex;
226
6ee73861
BS
227 /* owner of this fifo */
228 struct drm_file *file_priv;
229 /* mapping of the fifo itself */
230 struct drm_local_map *map;
231
25985edc 232 /* mapping of the regs controlling the fifo */
6ee73861
BS
233 void __iomem *user;
234 uint32_t user_get;
4e03b4af 235 uint32_t user_get_hi;
6ee73861
BS
236 uint32_t user_put;
237
238 /* Fencing */
239 struct {
240 /* lock protects the pending list only */
241 spinlock_t lock;
242 struct list_head pending;
243 uint32_t sequence;
244 uint32_t sequence_ack;
047d1d3c 245 atomic_t last_sequence_irq;
d02836b4 246 struct nouveau_vma vma;
6ee73861
BS
247 } fence;
248
249 /* DMA push buffer */
a8eaebc6
BS
250 struct nouveau_gpuobj *pushbuf;
251 struct nouveau_bo *pushbuf_bo;
ce163f69 252 struct nouveau_vma pushbuf_vma;
4e03b4af 253 uint64_t pushbuf_base;
6ee73861
BS
254
255 /* Notifier memory */
256 struct nouveau_bo *notifier_bo;
0b718733 257 struct nouveau_vma notifier_vma;
b833ac26 258 struct drm_mm notifier_heap;
6ee73861
BS
259
260 /* PFIFO context */
a8eaebc6
BS
261 struct nouveau_gpuobj *ramfc;
262 struct nouveau_gpuobj *cache;
b2b09938 263 void *fifo_priv;
6ee73861 264
a82dd49f 265 /* Execution engine contexts */
6dfdd7a6 266 void *engctx[NVOBJ_ENGINE_NR];
6ee73861
BS
267
268 /* NV50 VM */
f869ef88 269 struct nouveau_vm *vm;
a8eaebc6 270 struct nouveau_gpuobj *vm_pd;
6ee73861
BS
271
272 /* Objects */
a8eaebc6
BS
273 struct nouveau_gpuobj *ramin; /* Private instmem */
274 struct drm_mm ramin_heap; /* Private PRAMIN heap */
275 struct nouveau_ramht *ramht; /* Hash table */
6ee73861
BS
276
277 /* GPU object info for stuff used in-kernel (mm_enabled) */
278 uint32_t m2mf_ntfy;
279 uint32_t vram_handle;
280 uint32_t gart_handle;
281 bool accel_done;
282
283 /* Push buffer state (only for drm's channel on !mm_enabled) */
284 struct {
285 int max;
286 int free;
287 int cur;
288 int put;
289 /* access via pushbuf_bo */
9a391ad8
BS
290
291 int ib_base;
292 int ib_max;
293 int ib_free;
294 int ib_put;
6ee73861
BS
295 } dma;
296
297 uint32_t sw_subchannel[8];
298
3d483d57 299 struct nouveau_vma dispc_vma[2];
6ee73861
BS
300 struct {
301 struct nouveau_gpuobj *vblsem;
1f6d2de2 302 uint32_t vblsem_head;
6ee73861
BS
303 uint32_t vblsem_offset;
304 uint32_t vblsem_rval;
305 struct list_head vbl_wait;
332b242f 306 struct list_head flip;
6ee73861
BS
307 } nvsw;
308
309 struct {
310 bool active;
311 char name[32];
312 struct drm_info_list info;
313 } debugfs;
314};
315
6dfdd7a6
BS
316struct nouveau_exec_engine {
317 void (*destroy)(struct drm_device *, int engine);
318 int (*init)(struct drm_device *, int engine);
6c320fef 319 int (*fini)(struct drm_device *, int engine, bool suspend);
6dfdd7a6
BS
320 int (*context_new)(struct nouveau_channel *, int engine);
321 void (*context_del)(struct nouveau_channel *, int engine);
322 int (*object_new)(struct nouveau_channel *, int engine,
323 u32 handle, u16 class);
96c50082 324 void (*set_tile_region)(struct drm_device *dev, int i);
6dfdd7a6
BS
325 void (*tlb_flush)(struct drm_device *, int engine);
326};
327
6ee73861
BS
328struct nouveau_instmem_engine {
329 void *priv;
330
331 int (*init)(struct drm_device *dev);
332 void (*takedown)(struct drm_device *dev);
333 int (*suspend)(struct drm_device *dev);
334 void (*resume)(struct drm_device *dev);
335
6e32fedc
BS
336 int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
337 u32 size, u32 align);
e41115d0
BS
338 void (*put)(struct nouveau_gpuobj *);
339 int (*map)(struct nouveau_gpuobj *);
340 void (*unmap)(struct nouveau_gpuobj *);
341
f56cb86f 342 void (*flush)(struct drm_device *);
6ee73861
BS
343};
344
345struct nouveau_mc_engine {
346 int (*init)(struct drm_device *dev);
347 void (*takedown)(struct drm_device *dev);
348};
349
350struct nouveau_timer_engine {
351 int (*init)(struct drm_device *dev);
352 void (*takedown)(struct drm_device *dev);
353 uint64_t (*read)(struct drm_device *dev);
354};
355
356struct nouveau_fb_engine {
cb00f7c1 357 int num_tiles;
87a326a3 358 struct drm_mm tag_heap;
20f63afe 359 void *priv;
cb00f7c1 360
6ee73861
BS
361 int (*init)(struct drm_device *dev);
362 void (*takedown)(struct drm_device *dev);
cb00f7c1 363
a5cf68b0
FJ
364 void (*init_tile_region)(struct drm_device *dev, int i,
365 uint32_t addr, uint32_t size,
366 uint32_t pitch, uint32_t flags);
367 void (*set_tile_region)(struct drm_device *dev, int i);
368 void (*free_tile_region)(struct drm_device *dev, int i);
6ee73861
BS
369};
370
371struct nouveau_fifo_engine {
b2b09938 372 void *priv;
6ee73861
BS
373 int channels;
374
a8eaebc6 375 struct nouveau_gpuobj *playlist[2];
ac94a343
BS
376 int cur_playlist;
377
6ee73861
BS
378 int (*init)(struct drm_device *);
379 void (*takedown)(struct drm_device *);
380
381 void (*disable)(struct drm_device *);
382 void (*enable)(struct drm_device *);
383 bool (*reassign)(struct drm_device *, bool enable);
588d7d12 384 bool (*cache_pull)(struct drm_device *dev, bool enable);
6ee73861
BS
385
386 int (*channel_id)(struct drm_device *);
387
388 int (*create_context)(struct nouveau_channel *);
389 void (*destroy_context)(struct nouveau_channel *);
390 int (*load_context)(struct nouveau_channel *);
391 int (*unload_context)(struct drm_device *);
56ac7475 392 void (*tlb_flush)(struct drm_device *dev);
6ee73861
BS
393};
394
c88c2e06 395struct nouveau_display_engine {
ef8389a8 396 void *priv;
c88c2e06
FJ
397 int (*early_init)(struct drm_device *);
398 void (*late_takedown)(struct drm_device *);
399 int (*create)(struct drm_device *);
c88c2e06 400 void (*destroy)(struct drm_device *);
2a44e499
BS
401 int (*init)(struct drm_device *);
402 void (*fini)(struct drm_device *);
b29caa58 403
de691855
BS
404 struct drm_property *dithering_mode;
405 struct drm_property *dithering_depth;
b29caa58
BS
406 struct drm_property *underscan_property;
407 struct drm_property *underscan_hborder_property;
408 struct drm_property *underscan_vborder_property;
c88c2e06
FJ
409};
410
ee2e0131 411struct nouveau_gpio_engine {
a0b25635
BS
412 spinlock_t lock;
413 struct list_head isr;
414 int (*init)(struct drm_device *);
415 void (*fini)(struct drm_device *);
416 int (*drive)(struct drm_device *, int line, int dir, int out);
417 int (*sense)(struct drm_device *, int line);
418 void (*irq_enable)(struct drm_device *, int line, bool);
ee2e0131
BS
419};
420
330c5988 421struct nouveau_pm_voltage_level {
c3450239
BS
422 u32 voltage; /* microvolts */
423 u8 vid;
330c5988
BS
424};
425
426struct nouveau_pm_voltage {
427 bool supported;
03ce8d9e 428 u8 version;
330c5988
BS
429 u8 vid_mask;
430
431 struct nouveau_pm_voltage_level *level;
432 int nr_level;
433};
434
e614b2e7
MP
435struct nouveau_pm_memtiming {
436 int id;
9a782488
RS
437 u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
438 u32 reg_1;
439 u32 reg_2;
440 u32 reg_3;
441 u32 reg_4;
442 u32 reg_5;
443 u32 reg_6;
444 u32 reg_7;
445 u32 reg_8;
2228c6fe
RS
446 /* To be written to 0x1002c0 */
447 u8 CL;
448 u8 WR;
9a782488
RS
449};
450
451struct nouveau_pm_tbl_header{
452 u8 version;
453 u8 header_len;
454 u8 entry_cnt;
455 u8 entry_len;
456};
457
458struct nouveau_pm_tbl_entry{
2228c6fe
RS
459 u8 tWR;
460 u8 tUNK_1;
461 u8 tCL;
9a782488
RS
462 u8 tRP; /* Byte 3 */
463 u8 empty_4;
464 u8 tRAS; /* Byte 5 */
465 u8 empty_6;
466 u8 tRFC; /* Byte 7 */
467 u8 empty_8;
468 u8 tRC; /* Byte 9 */
469 u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
470 u8 empty_15,empty_16,empty_17;
471 u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
472};
473
474/* nouveau_mem.c */
475void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
476 struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
477 struct nouveau_pm_memtiming *timing);
e614b2e7 478
330c5988
BS
479#define NOUVEAU_PM_MAX_LEVEL 8
480struct nouveau_pm_level {
481 struct device_attribute dev_attr;
482 char name[32];
483 int id;
484
485 u32 core;
486 u32 memory;
487 u32 shader;
9698b9a6
BS
488 u32 rop;
489 u32 copy;
490 u32 daemon;
4fd2847e 491 u32 vdec;
f3fbaf34 492 u32 dom6;
9698b9a6
BS
493 u32 unka0; /* nva3:nvc0 */
494 u32 hub01; /* nvc0- */
495 u32 hub06; /* nvc0- */
496 u32 hub07; /* nvc0- */
330c5988 497
3b5565dd
BS
498 u32 volt_min; /* microvolts */
499 u32 volt_max;
c3450239 500 u8 fanspeed;
aee582de
BS
501
502 u16 memscript;
e614b2e7 503 struct nouveau_pm_memtiming *timing;
330c5988
BS
504};
505
34e9d85a
MP
506struct nouveau_pm_temp_sensor_constants {
507 u16 offset_constant;
508 s16 offset_mult;
40ce4279
EV
509 s16 offset_div;
510 s16 slope_mult;
511 s16 slope_div;
34e9d85a
MP
512};
513
514struct nouveau_pm_threshold_temp {
515 s16 critical;
516 s16 down_clock;
517 s16 fan_boost;
518};
519
7760fcb0
RS
520struct nouveau_pm_memtimings {
521 bool supported;
522 struct nouveau_pm_memtiming *timing;
523 int nr_timing;
524};
525
11b7d895
MP
526struct nouveau_pm_fan {
527 u32 min_duty;
528 u32 max_duty;
3f8e11e4 529 u32 pwm_freq;
11b7d895
MP
530};
531
330c5988
BS
532struct nouveau_pm_engine {
533 struct nouveau_pm_voltage voltage;
534 struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
535 int nr_perflvl;
7760fcb0 536 struct nouveau_pm_memtimings memtimings;
34e9d85a
MP
537 struct nouveau_pm_temp_sensor_constants sensor_constants;
538 struct nouveau_pm_threshold_temp threshold_temp;
11b7d895 539 struct nouveau_pm_fan fan;
0c101461 540 u32 pwm_divisor;
330c5988
BS
541
542 struct nouveau_pm_level boot;
543 struct nouveau_pm_level *cur;
544
8155cac4 545 struct device *hwmon;
6032649d 546 struct notifier_block acpi_nb;
8155cac4 547
77e7da68
BS
548 int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
549 void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
dd1da8de 550 int (*clocks_set)(struct drm_device *, void *);
77e7da68 551
330c5988
BS
552 int (*voltage_get)(struct drm_device *);
553 int (*voltage_set)(struct drm_device *, int voltage);
675aac03
BS
554 int (*pwm_get)(struct drm_device *, int line, u32*, u32*);
555 int (*pwm_set)(struct drm_device *, int line, u32, u32);
8155cac4 556 int (*temp_get)(struct drm_device *);
330c5988
BS
557};
558
60d2a88a 559struct nouveau_vram_engine {
987eec10 560 struct nouveau_mm mm;
24f246ac 561
60d2a88a 562 int (*init)(struct drm_device *);
24f246ac 563 void (*takedown)(struct drm_device *dev);
60d2a88a 564 int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
d5f42394
BS
565 u32 type, struct nouveau_mem **);
566 void (*put)(struct drm_device *, struct nouveau_mem **);
60d2a88a
BS
567
568 bool (*flags_valid)(struct drm_device *, u32 tile_flags);
569};
570
6ee73861
BS
571struct nouveau_engine {
572 struct nouveau_instmem_engine instmem;
573 struct nouveau_mc_engine mc;
574 struct nouveau_timer_engine timer;
575 struct nouveau_fb_engine fb;
6ee73861 576 struct nouveau_fifo_engine fifo;
c88c2e06 577 struct nouveau_display_engine display;
ee2e0131 578 struct nouveau_gpio_engine gpio;
330c5988 579 struct nouveau_pm_engine pm;
60d2a88a 580 struct nouveau_vram_engine vram;
6ee73861
BS
581};
582
583struct nouveau_pll_vals {
584 union {
585 struct {
586#ifdef __BIG_ENDIAN
587 uint8_t N1, M1, N2, M2;
588#else
589 uint8_t M1, N1, M2, N2;
590#endif
591 };
592 struct {
593 uint16_t NM1, NM2;
594 } __attribute__((packed));
595 };
596 int log2P;
597
598 int refclk;
599};
600
601enum nv04_fp_display_regs {
602 FP_DISPLAY_END,
603 FP_TOTAL,
604 FP_CRTC,
605 FP_SYNC_START,
606 FP_SYNC_END,
607 FP_VALID_START,
608 FP_VALID_END
609};
610
611struct nv04_crtc_reg {
cbab95db 612 unsigned char MiscOutReg;
4a9f822f 613 uint8_t CRTC[0xa0];
6ee73861
BS
614 uint8_t CR58[0x10];
615 uint8_t Sequencer[5];
616 uint8_t Graphics[9];
617 uint8_t Attribute[21];
cbab95db 618 unsigned char DAC[768];
6ee73861
BS
619
620 /* PCRTC regs */
621 uint32_t fb_start;
622 uint32_t crtc_cfg;
623 uint32_t cursor_cfg;
624 uint32_t gpio_ext;
625 uint32_t crtc_830;
626 uint32_t crtc_834;
627 uint32_t crtc_850;
628 uint32_t crtc_eng_ctrl;
629
630 /* PRAMDAC regs */
631 uint32_t nv10_cursync;
632 struct nouveau_pll_vals pllvals;
633 uint32_t ramdac_gen_ctrl;
634 uint32_t ramdac_630;
635 uint32_t ramdac_634;
636 uint32_t tv_setup;
637 uint32_t tv_vtotal;
638 uint32_t tv_vskew;
639 uint32_t tv_vsync_delay;
640 uint32_t tv_htotal;
641 uint32_t tv_hskew;
642 uint32_t tv_hsync_delay;
643 uint32_t tv_hsync_delay2;
644 uint32_t fp_horiz_regs[7];
645 uint32_t fp_vert_regs[7];
646 uint32_t dither;
647 uint32_t fp_control;
648 uint32_t dither_regs[6];
649 uint32_t fp_debug_0;
650 uint32_t fp_debug_1;
651 uint32_t fp_debug_2;
652 uint32_t fp_margin_color;
653 uint32_t ramdac_8c0;
654 uint32_t ramdac_a20;
655 uint32_t ramdac_a24;
656 uint32_t ramdac_a34;
657 uint32_t ctv_regs[38];
658};
659
660struct nv04_output_reg {
661 uint32_t output;
662 int head;
663};
664
665struct nv04_mode_state {
cbab95db 666 struct nv04_crtc_reg crtc_reg[2];
6ee73861
BS
667 uint32_t pllsel;
668 uint32_t sel_clk;
6ee73861
BS
669};
670
671enum nouveau_card_type {
672 NV_04 = 0x00,
673 NV_10 = 0x10,
674 NV_20 = 0x20,
675 NV_30 = 0x30,
676 NV_40 = 0x40,
677 NV_50 = 0x50,
4b223eef 678 NV_C0 = 0xc0,
2e9733ff 679 NV_D0 = 0xd0
6ee73861
BS
680};
681
682struct drm_nouveau_private {
683 struct drm_device *dev;
aba99a84 684 bool noaccel;
6ee73861
BS
685
686 /* the card type, takes NV_* as values */
687 enum nouveau_card_type card_type;
688 /* exact chipset, derived from NV_PMC_BOOT_0 */
689 int chipset;
690 int flags;
f2cbe46f 691 u32 crystal;
6ee73861
BS
692
693 void __iomem *mmio;
5125bfd8 694
e05d7eae 695 spinlock_t ramin_lock;
6ee73861 696 void __iomem *ramin;
5125bfd8
BS
697 u32 ramin_size;
698 u32 ramin_base;
699 bool ramin_available;
e05d7eae 700 struct drm_mm ramin_heap;
6dfdd7a6 701 struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
e05d7eae 702 struct list_head gpuobj_list;
b8c157d3 703 struct list_head classes;
6ee73861 704
ac8fb975
BS
705 struct nouveau_bo *vga_ram;
706
35fa2f2a 707 /* interrupt handling */
8f8a5448 708 void (*irq_handler[32])(struct drm_device *);
35fa2f2a 709 bool msi_enabled;
ab838338 710
6ee73861
BS
711 struct list_head vbl_waiting;
712
713 struct {
ba4420c2 714 struct drm_global_reference mem_global_ref;
6ee73861
BS
715 struct ttm_bo_global_ref bo_global_ref;
716 struct ttm_bo_device bdev;
6ee73861
BS
717 atomic_t validate_sequence;
718 } ttm;
719
0c6c1c2f
FJ
720 struct {
721 spinlock_t lock;
722 struct drm_mm heap;
723 struct nouveau_bo *bo;
724 } fence;
725
cff5c133
BS
726 struct {
727 spinlock_t lock;
728 struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
729 } channels;
6ee73861
BS
730
731 struct nouveau_engine engine;
732 struct nouveau_channel *channel;
733
ff9e5279
MM
734 /* For PFIFO and PGRAPH. */
735 spinlock_t context_switch_lock;
736
04eb34a4
BS
737 /* VM/PRAMIN flush, legacy PRAMIN aperture */
738 spinlock_t vm_lock;
739
6ee73861 740 /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
e05c5a31
BS
741 struct nouveau_ramht *ramht;
742 struct nouveau_gpuobj *ramfc;
743 struct nouveau_gpuobj *ramro;
744
6ee73861 745 uint32_t ramin_rsvd_vram;
6ee73861 746
6ee73861
BS
747 struct {
748 enum {
749 NOUVEAU_GART_NONE = 0,
58e6c7a9
BS
750 NOUVEAU_GART_AGP, /* AGP */
751 NOUVEAU_GART_PDMA, /* paged dma object */
752 NOUVEAU_GART_HW /* on-chip gart/vm */
6ee73861
BS
753 } type;
754 uint64_t aper_base;
755 uint64_t aper_size;
756 uint64_t aper_free;
757
7948758d
BS
758 struct ttm_backend_func *func;
759
760 struct {
761 struct page *page;
762 dma_addr_t addr;
763 } dummy;
764
6ee73861 765 struct nouveau_gpuobj *sg_ctxdma;
6ee73861
BS
766 } gart_info;
767
a0af9add 768 /* nv10-nv40 tiling regions */
a5cf68b0
FJ
769 struct {
770 struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
771 spinlock_t lock;
772 } tile;
a0af9add 773
a76fb4e8 774 /* VRAM/fb configuration */
7ad2d31c
BS
775 enum {
776 NV_MEM_TYPE_UNKNOWN = 0,
777 NV_MEM_TYPE_STOLEN,
778 NV_MEM_TYPE_SGRAM,
779 NV_MEM_TYPE_SDRAM,
780 NV_MEM_TYPE_DDR1,
781 NV_MEM_TYPE_DDR2,
782 NV_MEM_TYPE_DDR3,
783 NV_MEM_TYPE_GDDR2,
784 NV_MEM_TYPE_GDDR3,
785 NV_MEM_TYPE_GDDR4,
786 NV_MEM_TYPE_GDDR5
787 } vram_type;
a76fb4e8
BS
788 uint64_t vram_size;
789 uint64_t vram_sys_base;
790
a76fb4e8
BS
791 uint64_t fb_available_size;
792 uint64_t fb_mappable_pages;
793 uint64_t fb_aper_free;
794 int fb_mtrr;
795
f869ef88
BS
796 /* BAR control (NV50-) */
797 struct nouveau_vm *bar1_vm;
798 struct nouveau_vm *bar3_vm;
799
6ee73861 800 /* G8x/G9x virtual address space */
4c136142 801 struct nouveau_vm *chan_vm;
6ee73861 802
04a39c57 803 struct nvbios vbios;
b4c26818 804 u8 *mxms;
486a45c2 805 struct list_head i2c_ports;
6ee73861
BS
806
807 struct nv04_mode_state mode_reg;
808 struct nv04_mode_state saved_reg;
809 uint32_t saved_vga_font[4][16384];
810 uint32_t crtc_owner;
811 uint32_t dac_users[4];
812
6ee73861 813 struct backlight_device *backlight;
6ee73861 814
6ee73861
BS
815 struct {
816 struct dentry *channel_root;
817 } debugfs;
38651674 818
8be48d92 819 struct nouveau_fbdev *nfbdev;
06415c56 820 struct apertures_struct *apertures;
6ee73861
BS
821};
822
2730723b
FJ
823static inline struct drm_nouveau_private *
824nouveau_private(struct drm_device *dev)
825{
826 return dev->dev_private;
827}
828
6ee73861
BS
829static inline struct drm_nouveau_private *
830nouveau_bdev(struct ttm_bo_device *bd)
831{
832 return container_of(bd, struct drm_nouveau_private, ttm.bdev);
833}
834
835static inline int
836nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
837{
838 struct nouveau_bo *prev;
839
840 if (!pnvbo)
841 return -EINVAL;
842 prev = *pnvbo;
843
844 *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
845 if (prev) {
846 struct ttm_buffer_object *bo = &prev->bo;
847
848 ttm_bo_unref(&bo);
849 }
850
851 return 0;
852}
853
6ee73861 854/* nouveau_drv.c */
03bc9675 855extern int nouveau_modeset;
de5899bd 856extern int nouveau_agpmode;
6ee73861
BS
857extern int nouveau_duallink;
858extern int nouveau_uscript_lvds;
859extern int nouveau_uscript_tmds;
860extern int nouveau_vram_pushbuf;
861extern int nouveau_vram_notify;
7ad2d31c 862extern char *nouveau_vram_type;
6ee73861 863extern int nouveau_fbpercrtc;
f4053509 864extern int nouveau_tv_disable;
6ee73861
BS
865extern char *nouveau_tv_norm;
866extern int nouveau_reg_debug;
867extern char *nouveau_vbios;
a1470890 868extern int nouveau_ignorelid;
a32ed69d
MK
869extern int nouveau_nofbaccel;
870extern int nouveau_noaccel;
0cba1b76 871extern int nouveau_force_post;
da647d5b 872extern int nouveau_override_conntype;
6f876986
BS
873extern char *nouveau_perflvl;
874extern int nouveau_perflvl_wr;
35fa2f2a 875extern int nouveau_msi;
0411de85 876extern int nouveau_ctxfw;
b4c26818 877extern int nouveau_mxmdcb;
6ee73861 878
6a9ee8af
DA
879extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
880extern int nouveau_pci_resume(struct pci_dev *pdev);
881
6ee73861 882/* nouveau_state.c */
3f0a68d8 883extern int nouveau_open(struct drm_device *, struct drm_file *);
6ee73861 884extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
3f0a68d8 885extern void nouveau_postclose(struct drm_device *, struct drm_file *);
6ee73861
BS
886extern int nouveau_load(struct drm_device *, unsigned long flags);
887extern int nouveau_firstopen(struct drm_device *);
888extern void nouveau_lastclose(struct drm_device *);
889extern int nouveau_unload(struct drm_device *);
890extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
891 struct drm_file *);
892extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
893 struct drm_file *);
12fb9525
BS
894extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
895 uint32_t reg, uint32_t mask, uint32_t val);
896extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
897 uint32_t reg, uint32_t mask, uint32_t val);
78e2933d
BS
898extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
899 bool (*cond)(void *), void *);
6ee73861
BS
900extern bool nouveau_wait_for_idle(struct drm_device *);
901extern int nouveau_card_init(struct drm_device *);
6ee73861
BS
902
903/* nouveau_mem.c */
fbd2895e
BS
904extern int nouveau_mem_vram_init(struct drm_device *);
905extern void nouveau_mem_vram_fini(struct drm_device *);
906extern int nouveau_mem_gart_init(struct drm_device *);
907extern void nouveau_mem_gart_fini(struct drm_device *);
6ee73861 908extern int nouveau_mem_init_agp(struct drm_device *);
e04d8e82 909extern int nouveau_mem_reset_agp(struct drm_device *);
6ee73861 910extern void nouveau_mem_close(struct drm_device *);
60d2a88a 911extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
c70c41e8 912extern int nouveau_mem_vbios_type(struct drm_device *);
a5cf68b0
FJ
913extern struct nouveau_tile_reg *nv10_mem_set_tiling(
914 struct drm_device *dev, uint32_t addr, uint32_t size,
915 uint32_t pitch, uint32_t flags);
916extern void nv10_mem_put_tile_region(struct drm_device *dev,
917 struct nouveau_tile_reg *tile,
918 struct nouveau_fence *fence);
573a2a37 919extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
26c0c9e3 920extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
6ee73861
BS
921
922/* nouveau_notifier.c */
923extern int nouveau_notifier_init_channel(struct nouveau_channel *);
924extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
925extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
73412c38
BS
926 int cout, uint32_t start, uint32_t end,
927 uint32_t *offset);
6ee73861
BS
928extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
929extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
930 struct drm_file *);
931extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
932 struct drm_file *);
933
934/* nouveau_channel.c */
935extern struct drm_ioctl_desc nouveau_ioctls[];
936extern int nouveau_max_ioctl;
937extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
6ee73861
BS
938extern int nouveau_channel_alloc(struct drm_device *dev,
939 struct nouveau_channel **chan,
940 struct drm_file *file_priv,
941 uint32_t fb_ctxdma, uint32_t tt_ctxdma);
cff5c133 942extern struct nouveau_channel *
feeb0aec
FJ
943nouveau_channel_get_unlocked(struct nouveau_channel *);
944extern struct nouveau_channel *
e8a863c1 945nouveau_channel_get(struct drm_file *, int id);
feeb0aec 946extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
cff5c133 947extern void nouveau_channel_put(struct nouveau_channel **);
f091a3d4
FJ
948extern void nouveau_channel_ref(struct nouveau_channel *chan,
949 struct nouveau_channel **pchan);
6dccd311 950extern void nouveau_channel_idle(struct nouveau_channel *chan);
6ee73861
BS
951
952/* nouveau_object.c */
6dfdd7a6
BS
953#define NVOBJ_ENGINE_ADD(d, e, p) do { \
954 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
955 dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
956} while (0)
957
958#define NVOBJ_ENGINE_DEL(d, e) do { \
959 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
960 dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
961} while (0)
962
0b89a072 963#define NVOBJ_CLASS(d, c, e) do { \
b8c157d3
BS
964 int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
965 if (ret) \
966 return ret; \
71298e2f 967} while (0)
b8c157d3 968
0b89a072 969#define NVOBJ_MTHD(d, c, m, e) do { \
b8c157d3
BS
970 int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
971 if (ret) \
972 return ret; \
71298e2f 973} while (0)
b8c157d3 974
6ee73861
BS
975extern int nouveau_gpuobj_early_init(struct drm_device *);
976extern int nouveau_gpuobj_init(struct drm_device *);
977extern void nouveau_gpuobj_takedown(struct drm_device *);
6ee73861 978extern int nouveau_gpuobj_suspend(struct drm_device *dev);
6ee73861 979extern void nouveau_gpuobj_resume(struct drm_device *dev);
b8c157d3
BS
980extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
981extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
982 int (*exec)(struct nouveau_channel *,
71298e2f 983 u32 class, u32 mthd, u32 data));
b8c157d3 984extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
274fec93 985extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
6ee73861
BS
986extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
987 uint32_t vram_h, uint32_t tt_h);
988extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
989extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
990 uint32_t size, int align, uint32_t flags,
991 struct nouveau_gpuobj **);
a8eaebc6
BS
992extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
993 struct nouveau_gpuobj **);
43efc9ce
BS
994extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
995 u32 size, u32 flags,
a8eaebc6 996 struct nouveau_gpuobj **);
6ee73861
BS
997extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
998 uint64_t offset, uint64_t size, int access,
999 int target, struct nouveau_gpuobj **);
ceac3099 1000extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
7f4a195f
BS
1001extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
1002 u64 size, int target, int access, u32 type,
1003 u32 comp, struct nouveau_gpuobj **pobj);
1004extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
1005 int class, u64 base, u64 size, int target,
1006 int access, u32 type, u32 comp);
6ee73861
BS
1007extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
1008 struct drm_file *);
1009extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
1010 struct drm_file *);
1011
1012/* nouveau_irq.c */
35fa2f2a
BS
1013extern int nouveau_irq_init(struct drm_device *);
1014extern void nouveau_irq_fini(struct drm_device *);
6ee73861 1015extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
8f8a5448
BS
1016extern void nouveau_irq_register(struct drm_device *, int status_bit,
1017 void (*)(struct drm_device *));
1018extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
6ee73861
BS
1019extern void nouveau_irq_preinstall(struct drm_device *);
1020extern int nouveau_irq_postinstall(struct drm_device *);
1021extern void nouveau_irq_uninstall(struct drm_device *);
1022
1023/* nouveau_sgdma.c */
1024extern int nouveau_sgdma_init(struct drm_device *);
1025extern void nouveau_sgdma_takedown(struct drm_device *);
fd70b6cd
FJ
1026extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
1027 uint32_t offset);
649bf3ca
JG
1028extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
1029 unsigned long size,
1030 uint32_t page_flags,
1031 struct page *dummy_read_page);
6ee73861
BS
1032
1033/* nouveau_debugfs.c */
1034#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
1035extern int nouveau_debugfs_init(struct drm_minor *);
1036extern void nouveau_debugfs_takedown(struct drm_minor *);
1037extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
1038extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
1039#else
1040static inline int
1041nouveau_debugfs_init(struct drm_minor *minor)
1042{
1043 return 0;
1044}
1045
1046static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
1047{
1048}
1049
1050static inline int
1051nouveau_debugfs_channel_init(struct nouveau_channel *chan)
1052{
1053 return 0;
1054}
1055
1056static inline void
1057nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
1058{
1059}
1060#endif
1061
1062/* nouveau_dma.c */
75c99da6 1063extern void nouveau_dma_pre_init(struct nouveau_channel *);
6ee73861 1064extern int nouveau_dma_init(struct nouveau_channel *);
9a391ad8 1065extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
6ee73861
BS
1066
1067/* nouveau_acpi.c */
afeb3e11 1068#define ROM_BIOS_PAGE 4096
2f41a7f1 1069#if defined(CONFIG_ACPI)
6a9ee8af
DA
1070void nouveau_register_dsm_handler(void);
1071void nouveau_unregister_dsm_handler(void);
d099230c 1072void nouveau_switcheroo_optimus_dsm(void);
afeb3e11
DA
1073int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
1074bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
a6ed76d7 1075int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
8edb381d
DA
1076#else
1077static inline void nouveau_register_dsm_handler(void) {}
1078static inline void nouveau_unregister_dsm_handler(void) {}
d099230c 1079static inline void nouveau_switcheroo_optimus_dsm(void) {}
afeb3e11
DA
1080static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
1081static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
5620ba46 1082static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
8edb381d 1083#endif
6ee73861
BS
1084
1085/* nouveau_backlight.c */
1086#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
10b461e4
BS
1087extern int nouveau_backlight_init(struct drm_device *);
1088extern void nouveau_backlight_exit(struct drm_device *);
6ee73861 1089#else
10b461e4 1090static inline int nouveau_backlight_init(struct drm_device *dev)
6ee73861
BS
1091{
1092 return 0;
1093}
1094
10b461e4 1095static inline void nouveau_backlight_exit(struct drm_device *dev) { }
6ee73861
BS
1096#endif
1097
1098/* nouveau_bios.c */
1099extern int nouveau_bios_init(struct drm_device *);
1100extern void nouveau_bios_takedown(struct drm_device *dev);
1101extern int nouveau_run_vbios_init(struct drm_device *);
1102extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
02e4f587 1103 struct dcb_entry *, int crtc);
59ef9742 1104extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
6ee73861
BS
1105extern struct dcb_connector_table_entry *
1106nouveau_bios_connector_entry(struct drm_device *, int index);
855a95e4 1107extern u32 get_pll_register(struct drm_device *, enum pll_types);
6ee73861
BS
1108extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
1109 struct pll_lims *);
02e4f587
BS
1110extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
1111 struct dcb_entry *, int crtc);
6ee73861
BS
1112extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
1113extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
1114extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
1115 bool *dl, bool *if_is_24bit);
1116extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
1117 int head, int pxclk);
1118extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
1119 enum LVDS_script, int pxclk);
721b0821 1120bool bios_encoder_match(struct dcb_entry *, u32 hash);
6ee73861 1121
b4c26818
BS
1122/* nouveau_mxm.c */
1123int nouveau_mxm_init(struct drm_device *dev);
1124void nouveau_mxm_fini(struct drm_device *dev);
1125
6ee73861
BS
1126/* nouveau_ttm.c */
1127int nouveau_ttm_global_init(struct drm_nouveau_private *);
1128void nouveau_ttm_global_release(struct drm_nouveau_private *);
1129int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
1130
25575b41
BS
1131/* nouveau_hdmi.c */
1132void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);
1133
6ee73861
BS
1134/* nouveau_dp.c */
1135int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
1136 uint8_t *data, int data_nr);
1137bool nouveau_dp_detect(struct drm_encoder *);
a002fece 1138bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
46959b77 1139void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
5f1800bd 1140u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
6ee73861
BS
1141
1142/* nv04_fb.c */
7ad2d31c 1143extern int nv04_fb_vram_init(struct drm_device *);
6ee73861
BS
1144extern int nv04_fb_init(struct drm_device *);
1145extern void nv04_fb_takedown(struct drm_device *);
1146
1147/* nv10_fb.c */
7ad2d31c
BS
1148extern int nv10_fb_vram_init(struct drm_device *dev);
1149extern int nv1a_fb_vram_init(struct drm_device *dev);
6ee73861
BS
1150extern int nv10_fb_init(struct drm_device *);
1151extern void nv10_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1152extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
1153 uint32_t addr, uint32_t size,
1154 uint32_t pitch, uint32_t flags);
1155extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
1156extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
6ee73861 1157
d81c19e3
BS
1158/* nv20_fb.c */
1159extern int nv20_fb_vram_init(struct drm_device *dev);
1160extern int nv20_fb_init(struct drm_device *);
1161extern void nv20_fb_takedown(struct drm_device *);
1162extern void nv20_fb_init_tile_region(struct drm_device *dev, int i,
1163 uint32_t addr, uint32_t size,
1164 uint32_t pitch, uint32_t flags);
1165extern void nv20_fb_set_tile_region(struct drm_device *dev, int i);
1166extern void nv20_fb_free_tile_region(struct drm_device *dev, int i);
1167
8bded189
FJ
1168/* nv30_fb.c */
1169extern int nv30_fb_init(struct drm_device *);
1170extern void nv30_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1171extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
1172 uint32_t addr, uint32_t size,
1173 uint32_t pitch, uint32_t flags);
1174extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
8bded189 1175
6ee73861 1176/* nv40_fb.c */
ff92a6cd 1177extern int nv40_fb_vram_init(struct drm_device *dev);
6ee73861
BS
1178extern int nv40_fb_init(struct drm_device *);
1179extern void nv40_fb_takedown(struct drm_device *);
a5cf68b0
FJ
1180extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
1181
304424e1
MK
1182/* nv50_fb.c */
1183extern int nv50_fb_init(struct drm_device *);
1184extern void nv50_fb_takedown(struct drm_device *);
6fdb383e 1185extern void nv50_fb_vm_trap(struct drm_device *, int display);
304424e1 1186
4b223eef
BS
1187/* nvc0_fb.c */
1188extern int nvc0_fb_init(struct drm_device *);
1189extern void nvc0_fb_takedown(struct drm_device *);
1190
6ee73861
BS
1191/* nv04_fifo.c */
1192extern int nv04_fifo_init(struct drm_device *);
5178d40d 1193extern void nv04_fifo_fini(struct drm_device *);
6ee73861
BS
1194extern void nv04_fifo_disable(struct drm_device *);
1195extern void nv04_fifo_enable(struct drm_device *);
1196extern bool nv04_fifo_reassign(struct drm_device *, bool);
588d7d12 1197extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
6ee73861
BS
1198extern int nv04_fifo_channel_id(struct drm_device *);
1199extern int nv04_fifo_create_context(struct nouveau_channel *);
1200extern void nv04_fifo_destroy_context(struct nouveau_channel *);
1201extern int nv04_fifo_load_context(struct nouveau_channel *);
1202extern int nv04_fifo_unload_context(struct drm_device *);
5178d40d 1203extern void nv04_fifo_isr(struct drm_device *);
6ee73861
BS
1204
1205/* nv10_fifo.c */
1206extern int nv10_fifo_init(struct drm_device *);
1207extern int nv10_fifo_channel_id(struct drm_device *);
1208extern int nv10_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1209extern int nv10_fifo_load_context(struct nouveau_channel *);
1210extern int nv10_fifo_unload_context(struct drm_device *);
1211
1212/* nv40_fifo.c */
1213extern int nv40_fifo_init(struct drm_device *);
1214extern int nv40_fifo_create_context(struct nouveau_channel *);
6ee73861
BS
1215extern int nv40_fifo_load_context(struct nouveau_channel *);
1216extern int nv40_fifo_unload_context(struct drm_device *);
1217
1218/* nv50_fifo.c */
1219extern int nv50_fifo_init(struct drm_device *);
1220extern void nv50_fifo_takedown(struct drm_device *);
1221extern int nv50_fifo_channel_id(struct drm_device *);
1222extern int nv50_fifo_create_context(struct nouveau_channel *);
1223extern void nv50_fifo_destroy_context(struct nouveau_channel *);
1224extern int nv50_fifo_load_context(struct nouveau_channel *);
1225extern int nv50_fifo_unload_context(struct drm_device *);
56ac7475 1226extern void nv50_fifo_tlb_flush(struct drm_device *dev);
6ee73861 1227
4b223eef
BS
1228/* nvc0_fifo.c */
1229extern int nvc0_fifo_init(struct drm_device *);
1230extern void nvc0_fifo_takedown(struct drm_device *);
1231extern void nvc0_fifo_disable(struct drm_device *);
1232extern void nvc0_fifo_enable(struct drm_device *);
1233extern bool nvc0_fifo_reassign(struct drm_device *, bool);
4b223eef
BS
1234extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
1235extern int nvc0_fifo_channel_id(struct drm_device *);
1236extern int nvc0_fifo_create_context(struct nouveau_channel *);
1237extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
1238extern int nvc0_fifo_load_context(struct nouveau_channel *);
1239extern int nvc0_fifo_unload_context(struct drm_device *);
1240
6ee73861 1241/* nv04_graph.c */
4976986b 1242extern int nv04_graph_create(struct drm_device *);
4976986b 1243extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
332b242f
FJ
1244extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
1245 u32 class, u32 mthd, u32 data);
274fec93 1246extern struct nouveau_bitfield nv04_graph_nsource[];
6ee73861
BS
1247
1248/* nv10_graph.c */
d11db279 1249extern int nv10_graph_create(struct drm_device *);
6ee73861 1250extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
274fec93
BS
1251extern struct nouveau_bitfield nv10_graph_intr[];
1252extern struct nouveau_bitfield nv10_graph_nstatus[];
6ee73861
BS
1253
1254/* nv20_graph.c */
a0b1de84 1255extern int nv20_graph_create(struct drm_device *);
6ee73861
BS
1256
1257/* nv40_graph.c */
39c8d368 1258extern int nv40_graph_create(struct drm_device *);
054b93e4 1259extern void nv40_grctx_init(struct nouveau_grctx *);
6ee73861
BS
1260
1261/* nv50_graph.c */
2703c21a 1262extern int nv50_graph_create(struct drm_device *);
d5f3c90d 1263extern int nv50_grctx_init(struct nouveau_grctx *);
6effe393 1264extern struct nouveau_enum nv50_data_error_names[];
7ff5441e 1265extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
6ee73861 1266
4b223eef 1267/* nvc0_graph.c */
7a45cd19 1268extern int nvc0_graph_create(struct drm_device *);
d5a27370 1269extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
4b223eef 1270
bd2e597d 1271/* nv84_crypt.c */
6dfdd7a6 1272extern int nv84_crypt_create(struct drm_device *);
bd2e597d 1273
8f27c543
BS
1274/* nv98_crypt.c */
1275extern int nv98_crypt_create(struct drm_device *dev);
1276
7ff5441e
BS
1277/* nva3_copy.c */
1278extern int nva3_copy_create(struct drm_device *dev);
1279
1280/* nvc0_copy.c */
1281extern int nvc0_copy_create(struct drm_device *dev, int engine);
1282
323dcac5
BS
1283/* nv31_mpeg.c */
1284extern int nv31_mpeg_create(struct drm_device *dev);
a02ccc7f 1285
93187450
BS
1286/* nv50_mpeg.c */
1287extern int nv50_mpeg_create(struct drm_device *dev);
c0924326 1288
8f27c543
BS
1289/* nv84_bsp.c */
1290/* nv98_bsp.c */
1291extern int nv84_bsp_create(struct drm_device *dev);
1292
1293/* nv84_vp.c */
1294/* nv98_vp.c */
1295extern int nv84_vp_create(struct drm_device *dev);
1296
1297/* nv98_ppp.c */
1298extern int nv98_ppp_create(struct drm_device *dev);
1299
6ee73861
BS
1300/* nv04_instmem.c */
1301extern int nv04_instmem_init(struct drm_device *);
1302extern void nv04_instmem_takedown(struct drm_device *);
1303extern int nv04_instmem_suspend(struct drm_device *);
1304extern void nv04_instmem_resume(struct drm_device *);
6e32fedc
BS
1305extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1306 u32 size, u32 align);
e41115d0
BS
1307extern void nv04_instmem_put(struct nouveau_gpuobj *);
1308extern int nv04_instmem_map(struct nouveau_gpuobj *);
1309extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1310extern void nv04_instmem_flush(struct drm_device *);
6ee73861
BS
1311
1312/* nv50_instmem.c */
1313extern int nv50_instmem_init(struct drm_device *);
1314extern void nv50_instmem_takedown(struct drm_device *);
1315extern int nv50_instmem_suspend(struct drm_device *);
1316extern void nv50_instmem_resume(struct drm_device *);
6e32fedc
BS
1317extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
1318 u32 size, u32 align);
e41115d0
BS
1319extern void nv50_instmem_put(struct nouveau_gpuobj *);
1320extern int nv50_instmem_map(struct nouveau_gpuobj *);
1321extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
f56cb86f 1322extern void nv50_instmem_flush(struct drm_device *);
734ee835 1323extern void nv84_instmem_flush(struct drm_device *);
6ee73861 1324
4b223eef
BS
1325/* nvc0_instmem.c */
1326extern int nvc0_instmem_init(struct drm_device *);
1327extern void nvc0_instmem_takedown(struct drm_device *);
1328extern int nvc0_instmem_suspend(struct drm_device *);
1329extern void nvc0_instmem_resume(struct drm_device *);
4b223eef 1330
6ee73861
BS
1331/* nv04_mc.c */
1332extern int nv04_mc_init(struct drm_device *);
1333extern void nv04_mc_takedown(struct drm_device *);
1334
1335/* nv40_mc.c */
1336extern int nv40_mc_init(struct drm_device *);
1337extern void nv40_mc_takedown(struct drm_device *);
1338
1339/* nv50_mc.c */
1340extern int nv50_mc_init(struct drm_device *);
1341extern void nv50_mc_takedown(struct drm_device *);
1342
1343/* nv04_timer.c */
1344extern int nv04_timer_init(struct drm_device *);
1345extern uint64_t nv04_timer_read(struct drm_device *);
1346extern void nv04_timer_takedown(struct drm_device *);
1347
1348extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
1349 unsigned long arg);
1350
1351/* nv04_dac.c */
8f1a6086 1352extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
11d6eb2a 1353extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
6ee73861
BS
1354extern int nv04_dac_output_offset(struct drm_encoder *encoder);
1355extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
8ccfe9e0 1356extern bool nv04_dac_in_use(struct drm_encoder *encoder);
6ee73861
BS
1357
1358/* nv04_dfp.c */
8f1a6086 1359extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1360extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
1361extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
1362 int head, bool dl);
1363extern void nv04_dfp_disable(struct drm_device *dev, int head);
1364extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
1365
1366/* nv04_tv.c */
1367extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
8f1a6086 1368extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1369
1370/* nv17_tv.c */
8f1a6086 1371extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
6ee73861
BS
1372
1373/* nv04_display.c */
c88c2e06
FJ
1374extern int nv04_display_early_init(struct drm_device *);
1375extern void nv04_display_late_takedown(struct drm_device *);
6ee73861
BS
1376extern int nv04_display_create(struct drm_device *);
1377extern void nv04_display_destroy(struct drm_device *);
2a44e499
BS
1378extern int nv04_display_init(struct drm_device *);
1379extern void nv04_display_fini(struct drm_device *);
6ee73861 1380
26f6d88b
BS
1381/* nvd0_display.c */
1382extern int nvd0_display_create(struct drm_device *);
26f6d88b 1383extern void nvd0_display_destroy(struct drm_device *);
2a44e499
BS
1384extern int nvd0_display_init(struct drm_device *);
1385extern void nvd0_display_fini(struct drm_device *);
3376ee37
BS
1386struct nouveau_bo *nvd0_display_crtc_sema(struct drm_device *, int crtc);
1387void nvd0_display_flip_stop(struct drm_crtc *);
1388int nvd0_display_flip_next(struct drm_crtc *, struct drm_framebuffer *,
1389 struct nouveau_channel *, u32 swap_interval);
26f6d88b 1390
6ee73861
BS
1391/* nv04_crtc.c */
1392extern int nv04_crtc_create(struct drm_device *, int index);
1393
1394/* nouveau_bo.c */
1395extern struct ttm_bo_driver nouveau_bo_driver;
7375c95b
BS
1396extern int nouveau_bo_new(struct drm_device *, int size, int align,
1397 uint32_t flags, uint32_t tile_mode,
1398 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1399extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
1400extern int nouveau_bo_unpin(struct nouveau_bo *);
1401extern int nouveau_bo_map(struct nouveau_bo *);
1402extern void nouveau_bo_unmap(struct nouveau_bo *);
78ad0f7b
FJ
1403extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
1404 uint32_t busy);
6ee73861
BS
1405extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
1406extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
1407extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
1408extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
332b242f 1409extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
7a45d764
BS
1410extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
1411 bool no_wait_reserve, bool no_wait_gpu);
6ee73861 1412
fd2871af
BS
1413extern struct nouveau_vma *
1414nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
1415extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
1416 struct nouveau_vma *);
1417extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
1418
6ee73861
BS
1419/* nouveau_fence.c */
1420struct nouveau_fence;
0c6c1c2f
FJ
1421extern int nouveau_fence_init(struct drm_device *);
1422extern void nouveau_fence_fini(struct drm_device *);
2730723b
FJ
1423extern int nouveau_fence_channel_init(struct nouveau_channel *);
1424extern void nouveau_fence_channel_fini(struct nouveau_channel *);
6ee73861
BS
1425extern void nouveau_fence_update(struct nouveau_channel *);
1426extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
1427 bool emit);
1428extern int nouveau_fence_emit(struct nouveau_fence *);
8ac3891b
FJ
1429extern void nouveau_fence_work(struct nouveau_fence *fence,
1430 void (*work)(void *priv, bool signalled),
1431 void *priv);
6ee73861 1432struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
382d62e5
MS
1433
1434extern bool __nouveau_fence_signalled(void *obj, void *arg);
1435extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
1436extern int __nouveau_fence_flush(void *obj, void *arg);
1437extern void __nouveau_fence_unref(void **obj);
1438extern void *__nouveau_fence_ref(void *obj);
1439
1440static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
1441{
1442 return __nouveau_fence_signalled(obj, NULL);
1443}
1444static inline int
1445nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
1446{
1447 return __nouveau_fence_wait(obj, NULL, lazy, intr);
1448}
2730723b 1449extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
382d62e5
MS
1450static inline int nouveau_fence_flush(struct nouveau_fence *obj)
1451{
1452 return __nouveau_fence_flush(obj, NULL);
1453}
1454static inline void nouveau_fence_unref(struct nouveau_fence **obj)
1455{
1456 __nouveau_fence_unref((void **)obj);
1457}
1458static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
1459{
1460 return __nouveau_fence_ref(obj);
1461}
6ee73861
BS
1462
1463/* nouveau_gem.c */
f6d4e621
BS
1464extern int nouveau_gem_new(struct drm_device *, int size, int align,
1465 uint32_t domain, uint32_t tile_mode,
1466 uint32_t tile_flags, struct nouveau_bo **);
6ee73861
BS
1467extern int nouveau_gem_object_new(struct drm_gem_object *);
1468extern void nouveau_gem_object_del(struct drm_gem_object *);
639212d0
BS
1469extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
1470extern void nouveau_gem_object_close(struct drm_gem_object *,
1471 struct drm_file *);
6ee73861
BS
1472extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
1473 struct drm_file *);
1474extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
1475 struct drm_file *);
6ee73861
BS
1476extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
1477 struct drm_file *);
1478extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
1479 struct drm_file *);
1480extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
1481 struct drm_file *);
1482
042206c0 1483/* nouveau_display.c */
27d5030a
BS
1484int nouveau_display_create(struct drm_device *dev);
1485void nouveau_display_destroy(struct drm_device *dev);
f62b27db
BS
1486int nouveau_display_init(struct drm_device *dev);
1487void nouveau_display_fini(struct drm_device *dev);
042206c0
FJ
1488int nouveau_vblank_enable(struct drm_device *dev, int crtc);
1489void nouveau_vblank_disable(struct drm_device *dev, int crtc);
332b242f
FJ
1490int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1491 struct drm_pending_vblank_event *event);
1492int nouveau_finish_page_flip(struct nouveau_channel *,
1493 struct nouveau_page_flip_state *);
33dbc27f
BS
1494int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
1495 struct drm_mode_create_dumb *args);
1496int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
1497 uint32_t handle, uint64_t *offset);
1498int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
1499 uint32_t handle);
042206c0 1500
ee2e0131 1501/* nv10_gpio.c */
a0b25635
BS
1502int nv10_gpio_init(struct drm_device *dev);
1503void nv10_gpio_fini(struct drm_device *dev);
1504int nv10_gpio_drive(struct drm_device *dev, int line, int dir, int out);
1505int nv10_gpio_sense(struct drm_device *dev, int line);
1506void nv10_gpio_irq_enable(struct drm_device *, int line, bool on);
6ee73861 1507
45284162 1508/* nv50_gpio.c */
ee2e0131 1509int nv50_gpio_init(struct drm_device *dev);
2cbd4c81 1510void nv50_gpio_fini(struct drm_device *dev);
a0b25635
BS
1511int nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out);
1512int nv50_gpio_sense(struct drm_device *dev, int line);
1513void nv50_gpio_irq_enable(struct drm_device *, int line, bool on);
1514int nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out);
1515int nvd0_gpio_sense(struct drm_device *dev, int line);
1516
1517/* nv50_calc.c */
e9ebb68b
BS
1518int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
1519 int *N1, int *M1, int *N2, int *M2, int *P);
52eba8dd
BS
1520int nva3_calc_pll(struct drm_device *, struct pll_lims *,
1521 int clk, int *N, int *fN, int *M, int *P);
e9ebb68b 1522
6ee73861
BS
1523#ifndef ioread32_native
1524#ifdef __BIG_ENDIAN
1525#define ioread16_native ioread16be
1526#define iowrite16_native iowrite16be
1527#define ioread32_native ioread32be
1528#define iowrite32_native iowrite32be
1529#else /* def __BIG_ENDIAN */
1530#define ioread16_native ioread16
1531#define iowrite16_native iowrite16
1532#define ioread32_native ioread32
1533#define iowrite32_native iowrite32
1534#endif /* def __BIG_ENDIAN else */
1535#endif /* !ioread32_native */
1536
1537/* channel control reg access */
1538static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
1539{
1540 return ioread32_native(chan->user + reg);
1541}
1542
1543static inline void nvchan_wr32(struct nouveau_channel *chan,
1544 unsigned reg, u32 val)
1545{
1546 iowrite32_native(val, chan->user + reg);
1547}
1548
1549/* register access */
1550static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
1551{
1552 struct drm_nouveau_private *dev_priv = dev->dev_private;
1553 return ioread32_native(dev_priv->mmio + reg);
1554}
1555
1556static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
1557{
1558 struct drm_nouveau_private *dev_priv = dev->dev_private;
1559 iowrite32_native(val, dev_priv->mmio + reg);
1560}
1561
2a7fdb2b 1562static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
49eed80a
BS
1563{
1564 u32 tmp = nv_rd32(dev, reg);
2a7fdb2b
BS
1565 nv_wr32(dev, reg, (tmp & ~mask) | val);
1566 return tmp;
49eed80a
BS
1567}
1568
6ee73861
BS
1569static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
1570{
1571 struct drm_nouveau_private *dev_priv = dev->dev_private;
1572 return ioread8(dev_priv->mmio + reg);
1573}
1574
1575static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
1576{
1577 struct drm_nouveau_private *dev_priv = dev->dev_private;
1578 iowrite8(val, dev_priv->mmio + reg);
1579}
1580
4b5c152a 1581#define nv_wait(dev, reg, mask, val) \
12fb9525
BS
1582 nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
1583#define nv_wait_ne(dev, reg, mask, val) \
1584 nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
78e2933d
BS
1585#define nv_wait_cb(dev, func, data) \
1586 nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
6ee73861
BS
1587
1588/* PRAMIN access */
1589static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
1590{
1591 struct drm_nouveau_private *dev_priv = dev->dev_private;
1592 return ioread32_native(dev_priv->ramin + offset);
1593}
1594
1595static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
1596{
1597 struct drm_nouveau_private *dev_priv = dev->dev_private;
1598 iowrite32_native(val, dev_priv->ramin + offset);
1599}
1600
1601/* object access */
b3beb167
BS
1602extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
1603extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
6ee73861
BS
1604
1605/*
1606 * Logging
1607 * Argument d is (struct drm_device *).
1608 */
1609#define NV_PRINTK(level, d, fmt, arg...) \
1610 printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
1611 pci_name(d->pdev), ##arg)
1612#ifndef NV_DEBUG_NOTRACE
1613#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1614 if (drm_debug & DRM_UT_DRIVER) { \
1615 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1616 __LINE__, ##arg); \
1617 } \
1618} while (0)
1619#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1620 if (drm_debug & DRM_UT_KMS) { \
6ee73861
BS
1621 NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
1622 __LINE__, ##arg); \
1623 } \
1624} while (0)
1625#else
1626#define NV_DEBUG(d, fmt, arg...) do { \
ef2bb506
MM
1627 if (drm_debug & DRM_UT_DRIVER) \
1628 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1629} while (0)
1630#define NV_DEBUG_KMS(d, fmt, arg...) do { \
1631 if (drm_debug & DRM_UT_KMS) \
6ee73861
BS
1632 NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
1633} while (0)
1634#endif
1635#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
1636#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1637#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
1638#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
1639#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
6b5a81a2
BS
1640#define NV_WARNONCE(d, fmt, arg...) do { \
1641 static int _warned = 0; \
1642 if (!_warned) { \
1643 NV_WARN(d, fmt, ##arg); \
1644 _warned = 1; \
1645 } \
1646} while(0)
6ee73861
BS
1647
1648/* nouveau_reg_debug bitmask */
1649enum {
1650 NOUVEAU_REG_DEBUG_MC = 0x1,
1651 NOUVEAU_REG_DEBUG_VIDEO = 0x2,
1652 NOUVEAU_REG_DEBUG_FB = 0x4,
1653 NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
1654 NOUVEAU_REG_DEBUG_CRTC = 0x10,
1655 NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
1656 NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
1657 NOUVEAU_REG_DEBUG_RMVIO = 0x80,
1658 NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
1659 NOUVEAU_REG_DEBUG_EVO = 0x200,
43720133 1660 NOUVEAU_REG_DEBUG_AUXCH = 0x400
6ee73861
BS
1661};
1662
1663#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
1664 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
1665 NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
1666} while (0)
1667
1668static inline bool
1669nv_two_heads(struct drm_device *dev)
1670{
1671 struct drm_nouveau_private *dev_priv = dev->dev_private;
1672 const int impl = dev->pci_device & 0x0ff0;
1673
1674 if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
1675 impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
1676 return true;
1677
1678 return false;
1679}
1680
1681static inline bool
1682nv_gf4_disp_arch(struct drm_device *dev)
1683{
1684 return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
1685}
1686
1687static inline bool
1688nv_two_reg_pll(struct drm_device *dev)
1689{
1690 struct drm_nouveau_private *dev_priv = dev->dev_private;
1691 const int impl = dev->pci_device & 0x0ff0;
1692
1693 if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
1694 return true;
1695 return false;
1696}
1697
acae116c
FJ
1698static inline bool
1699nv_match_device(struct drm_device *dev, unsigned device,
1700 unsigned sub_vendor, unsigned sub_device)
1701{
1702 return dev->pdev->device == device &&
1703 dev->pdev->subsystem_vendor == sub_vendor &&
1704 dev->pdev->subsystem_device == sub_device;
1705}
1706
6dfdd7a6
BS
1707static inline void *
1708nv_engine(struct drm_device *dev, int engine)
1709{
1710 struct drm_nouveau_private *dev_priv = dev->dev_private;
1711 return (void *)dev_priv->eng[engine];
1712}
1713
c693931d
BS
1714/* returns 1 if device is one of the nv4x using the 0x4497 object class,
1715 * helpful to determine a number of other hardware features
1716 */
1717static inline int
1718nv44_graph_class(struct drm_device *dev)
1719{
1720 struct drm_nouveau_private *dev_priv = dev->dev_private;
1721
1722 if ((dev_priv->chipset & 0xf0) == 0x60)
1723 return 1;
1724
1725 return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
1726}
1727
7f4a195f 1728/* memory type/access flags, do not match hardware values */
a11c3198
BS
1729#define NV_MEM_ACCESS_RO 1
1730#define NV_MEM_ACCESS_WO 2
7f4a195f 1731#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
a11c3198
BS
1732#define NV_MEM_ACCESS_SYS 4
1733#define NV_MEM_ACCESS_VM 8
7f4a195f
BS
1734
1735#define NV_MEM_TARGET_VRAM 0
1736#define NV_MEM_TARGET_PCI 1
1737#define NV_MEM_TARGET_PCI_NOSNOOP 2
1738#define NV_MEM_TARGET_VM 3
1739#define NV_MEM_TARGET_GART 4
1740
1741#define NV_MEM_TYPE_VM 0x7f
1742#define NV_MEM_COMP_VM 0x03
1743
1744/* NV_SW object class */
f03a314b
FJ
1745#define NV_SW 0x0000506e
1746#define NV_SW_DMA_SEMAPHORE 0x00000060
1747#define NV_SW_SEMAPHORE_OFFSET 0x00000064
1748#define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
1749#define NV_SW_SEMAPHORE_RELEASE 0x0000006c
8af29ccd 1750#define NV_SW_YIELD 0x00000080
f03a314b
FJ
1751#define NV_SW_DMA_VBLSEM 0x0000018c
1752#define NV_SW_VBLSEM_OFFSET 0x00000400
1753#define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
1754#define NV_SW_VBLSEM_RELEASE 0x00000408
332b242f 1755#define NV_SW_PAGE_FLIP 0x00000500
6ee73861
BS
1756
1757#endif /* __NOUVEAU_DRV_H__ */
This page took 0.254067 seconds and 5 git commands to generate.