drm/nouveau/cipher: convert to new-style nvkm_engine
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / base.c
CommitLineData
9274f4a9
BS
1/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
9719047b
BS
24#include "priv.h"
25#include "acpi.h"
9274f4a9 26
9719047b 27#include <core/notify.h>
a1bfb29a 28#include <core/option.h>
d01c3092 29
a1bfb29a 30#include <subdev/bios.h>
9274f4a9
BS
31
32static DEFINE_MUTEX(nv_devices_mutex);
33static LIST_HEAD(nv_devices);
34
7974dd1b
BS
35static struct nvkm_device *
36nvkm_device_find_locked(u64 handle)
9274f4a9 37{
7974dd1b 38 struct nvkm_device *device;
9274f4a9 39 list_for_each_entry(device, &nv_devices, head) {
7974dd1b
BS
40 if (device->handle == handle)
41 return device;
9274f4a9 42 }
7974dd1b
BS
43 return NULL;
44}
45
46struct nvkm_device *
47nvkm_device_find(u64 handle)
48{
49 struct nvkm_device *device;
50 mutex_lock(&nv_devices_mutex);
51 device = nvkm_device_find_locked(handle);
9274f4a9 52 mutex_unlock(&nv_devices_mutex);
7974dd1b 53 return device;
9274f4a9
BS
54}
55
803c1787 56int
9719047b 57nvkm_device_list(u64 *name, int size)
803c1787 58{
9719047b 59 struct nvkm_device *device;
803c1787
BS
60 int nr = 0;
61 mutex_lock(&nv_devices_mutex);
62 list_for_each_entry(device, &nv_devices, head) {
63 if (nr++ < size)
64 name[nr - 1] = device->handle;
65 }
66 mutex_unlock(&nv_devices_mutex);
67 return nr;
68}
69
6cf813fb
BS
70static const struct nvkm_device_chip
71null_chipset = {
72 .name = "NULL",
46484438 73 .bios = nvkm_bios_new,
6cf813fb
BS
74};
75
76static const struct nvkm_device_chip
77nv4_chipset = {
78 .name = "NV04",
46484438 79 .bios = nvkm_bios_new,
bb23f9d7 80 .bus = nv04_bus_new,
6625f55c 81 .clk = nv04_clk_new,
151abd44 82 .devinit = nv04_devinit_new,
03c8952f 83 .fb = nv04_fb_new,
49bd8da5 84 .i2c = nv04_i2c_new,
b7a2bc18 85 .imem = nv04_instmem_new,
54dcadd5 86 .mc = nv04_mc_new,
c9582455 87 .mmu = nv04_mmu_new,
31649ecf 88 .timer = nv04_timer_new,
6cf813fb
BS
89// .disp = nv04_disp_new,
90// .dma = nv04_dma_new,
91// .fifo = nv04_fifo_new,
92// .gr = nv04_gr_new,
93// .sw = nv04_sw_new,
94};
95
96static const struct nvkm_device_chip
97nv5_chipset = {
98 .name = "NV05",
46484438 99 .bios = nvkm_bios_new,
bb23f9d7 100 .bus = nv04_bus_new,
6625f55c 101 .clk = nv04_clk_new,
151abd44 102 .devinit = nv05_devinit_new,
03c8952f 103 .fb = nv04_fb_new,
49bd8da5 104 .i2c = nv04_i2c_new,
b7a2bc18 105 .imem = nv04_instmem_new,
54dcadd5 106 .mc = nv04_mc_new,
c9582455 107 .mmu = nv04_mmu_new,
31649ecf 108 .timer = nv04_timer_new,
6cf813fb
BS
109// .disp = nv04_disp_new,
110// .dma = nv04_dma_new,
111// .fifo = nv04_fifo_new,
112// .gr = nv04_gr_new,
113// .sw = nv04_sw_new,
114};
115
116static const struct nvkm_device_chip
117nv10_chipset = {
118 .name = "NV10",
46484438 119 .bios = nvkm_bios_new,
bb23f9d7 120 .bus = nv04_bus_new,
6625f55c 121 .clk = nv04_clk_new,
151abd44 122 .devinit = nv10_devinit_new,
03c8952f 123 .fb = nv10_fb_new,
2ea7249f 124 .gpio = nv10_gpio_new,
49bd8da5 125 .i2c = nv04_i2c_new,
b7a2bc18 126 .imem = nv04_instmem_new,
54dcadd5 127 .mc = nv04_mc_new,
c9582455 128 .mmu = nv04_mmu_new,
31649ecf 129 .timer = nv04_timer_new,
6cf813fb
BS
130// .disp = nv04_disp_new,
131// .dma = nv04_dma_new,
132// .gr = nv10_gr_new,
133};
134
135static const struct nvkm_device_chip
136nv11_chipset = {
137 .name = "NV11",
46484438 138 .bios = nvkm_bios_new,
bb23f9d7 139 .bus = nv04_bus_new,
6625f55c 140 .clk = nv04_clk_new,
151abd44 141 .devinit = nv10_devinit_new,
03c8952f 142 .fb = nv10_fb_new,
2ea7249f 143 .gpio = nv10_gpio_new,
49bd8da5 144 .i2c = nv04_i2c_new,
b7a2bc18 145 .imem = nv04_instmem_new,
54dcadd5 146 .mc = nv04_mc_new,
c9582455 147 .mmu = nv04_mmu_new,
31649ecf 148 .timer = nv04_timer_new,
6cf813fb
BS
149// .disp = nv04_disp_new,
150// .dma = nv04_dma_new,
151// .fifo = nv10_fifo_new,
152// .gr = nv10_gr_new,
153// .sw = nv10_sw_new,
154};
155
156static const struct nvkm_device_chip
157nv15_chipset = {
158 .name = "NV15",
46484438 159 .bios = nvkm_bios_new,
bb23f9d7 160 .bus = nv04_bus_new,
6625f55c 161 .clk = nv04_clk_new,
151abd44 162 .devinit = nv10_devinit_new,
03c8952f 163 .fb = nv10_fb_new,
2ea7249f 164 .gpio = nv10_gpio_new,
49bd8da5 165 .i2c = nv04_i2c_new,
b7a2bc18 166 .imem = nv04_instmem_new,
54dcadd5 167 .mc = nv04_mc_new,
c9582455 168 .mmu = nv04_mmu_new,
31649ecf 169 .timer = nv04_timer_new,
6cf813fb
BS
170// .disp = nv04_disp_new,
171// .dma = nv04_dma_new,
172// .fifo = nv10_fifo_new,
173// .gr = nv10_gr_new,
174// .sw = nv10_sw_new,
175};
176
177static const struct nvkm_device_chip
178nv17_chipset = {
179 .name = "NV17",
46484438 180 .bios = nvkm_bios_new,
bb23f9d7 181 .bus = nv04_bus_new,
6625f55c 182 .clk = nv04_clk_new,
151abd44 183 .devinit = nv10_devinit_new,
03c8952f 184 .fb = nv10_fb_new,
2ea7249f 185 .gpio = nv10_gpio_new,
49bd8da5 186 .i2c = nv04_i2c_new,
b7a2bc18 187 .imem = nv04_instmem_new,
54dcadd5 188 .mc = nv04_mc_new,
c9582455 189 .mmu = nv04_mmu_new,
31649ecf 190 .timer = nv04_timer_new,
6cf813fb
BS
191// .disp = nv04_disp_new,
192// .dma = nv04_dma_new,
193// .fifo = nv17_fifo_new,
194// .gr = nv10_gr_new,
195// .sw = nv10_sw_new,
196};
197
198static const struct nvkm_device_chip
199nv18_chipset = {
200 .name = "NV18",
46484438 201 .bios = nvkm_bios_new,
bb23f9d7 202 .bus = nv04_bus_new,
6625f55c 203 .clk = nv04_clk_new,
151abd44 204 .devinit = nv10_devinit_new,
03c8952f 205 .fb = nv10_fb_new,
2ea7249f 206 .gpio = nv10_gpio_new,
49bd8da5 207 .i2c = nv04_i2c_new,
b7a2bc18 208 .imem = nv04_instmem_new,
54dcadd5 209 .mc = nv04_mc_new,
c9582455 210 .mmu = nv04_mmu_new,
31649ecf 211 .timer = nv04_timer_new,
6cf813fb
BS
212// .disp = nv04_disp_new,
213// .dma = nv04_dma_new,
214// .fifo = nv17_fifo_new,
215// .gr = nv10_gr_new,
216// .sw = nv10_sw_new,
217};
218
219static const struct nvkm_device_chip
220nv1a_chipset = {
221 .name = "nForce",
46484438 222 .bios = nvkm_bios_new,
bb23f9d7 223 .bus = nv04_bus_new,
6625f55c 224 .clk = nv04_clk_new,
151abd44 225 .devinit = nv1a_devinit_new,
03c8952f 226 .fb = nv1a_fb_new,
2ea7249f 227 .gpio = nv10_gpio_new,
49bd8da5 228 .i2c = nv04_i2c_new,
b7a2bc18 229 .imem = nv04_instmem_new,
54dcadd5 230 .mc = nv04_mc_new,
c9582455 231 .mmu = nv04_mmu_new,
31649ecf 232 .timer = nv04_timer_new,
6cf813fb
BS
233// .disp = nv04_disp_new,
234// .dma = nv04_dma_new,
235// .fifo = nv10_fifo_new,
236// .gr = nv10_gr_new,
237// .sw = nv10_sw_new,
238};
239
240static const struct nvkm_device_chip
241nv1f_chipset = {
242 .name = "nForce2",
46484438 243 .bios = nvkm_bios_new,
bb23f9d7 244 .bus = nv04_bus_new,
6625f55c 245 .clk = nv04_clk_new,
151abd44 246 .devinit = nv1a_devinit_new,
03c8952f 247 .fb = nv1a_fb_new,
2ea7249f 248 .gpio = nv10_gpio_new,
49bd8da5 249 .i2c = nv04_i2c_new,
b7a2bc18 250 .imem = nv04_instmem_new,
54dcadd5 251 .mc = nv04_mc_new,
c9582455 252 .mmu = nv04_mmu_new,
31649ecf 253 .timer = nv04_timer_new,
6cf813fb
BS
254// .disp = nv04_disp_new,
255// .dma = nv04_dma_new,
256// .fifo = nv17_fifo_new,
257// .gr = nv10_gr_new,
258// .sw = nv10_sw_new,
259};
260
261static const struct nvkm_device_chip
262nv20_chipset = {
263 .name = "NV20",
46484438 264 .bios = nvkm_bios_new,
bb23f9d7 265 .bus = nv04_bus_new,
6625f55c 266 .clk = nv04_clk_new,
151abd44 267 .devinit = nv20_devinit_new,
03c8952f 268 .fb = nv20_fb_new,
2ea7249f 269 .gpio = nv10_gpio_new,
49bd8da5 270 .i2c = nv04_i2c_new,
b7a2bc18 271 .imem = nv04_instmem_new,
54dcadd5 272 .mc = nv04_mc_new,
c9582455 273 .mmu = nv04_mmu_new,
31649ecf 274 .timer = nv04_timer_new,
6cf813fb
BS
275// .disp = nv04_disp_new,
276// .dma = nv04_dma_new,
277// .fifo = nv17_fifo_new,
278// .gr = nv20_gr_new,
279// .sw = nv10_sw_new,
280};
281
282static const struct nvkm_device_chip
283nv25_chipset = {
284 .name = "NV25",
46484438 285 .bios = nvkm_bios_new,
bb23f9d7 286 .bus = nv04_bus_new,
6625f55c 287 .clk = nv04_clk_new,
151abd44 288 .devinit = nv20_devinit_new,
03c8952f 289 .fb = nv25_fb_new,
2ea7249f 290 .gpio = nv10_gpio_new,
49bd8da5 291 .i2c = nv04_i2c_new,
b7a2bc18 292 .imem = nv04_instmem_new,
54dcadd5 293 .mc = nv04_mc_new,
c9582455 294 .mmu = nv04_mmu_new,
31649ecf 295 .timer = nv04_timer_new,
6cf813fb
BS
296// .disp = nv04_disp_new,
297// .dma = nv04_dma_new,
298// .fifo = nv17_fifo_new,
299// .gr = nv25_gr_new,
300// .sw = nv10_sw_new,
301};
302
303static const struct nvkm_device_chip
304nv28_chipset = {
305 .name = "NV28",
46484438 306 .bios = nvkm_bios_new,
bb23f9d7 307 .bus = nv04_bus_new,
6625f55c 308 .clk = nv04_clk_new,
151abd44 309 .devinit = nv20_devinit_new,
03c8952f 310 .fb = nv25_fb_new,
2ea7249f 311 .gpio = nv10_gpio_new,
49bd8da5 312 .i2c = nv04_i2c_new,
b7a2bc18 313 .imem = nv04_instmem_new,
54dcadd5 314 .mc = nv04_mc_new,
c9582455 315 .mmu = nv04_mmu_new,
31649ecf 316 .timer = nv04_timer_new,
6cf813fb
BS
317// .disp = nv04_disp_new,
318// .dma = nv04_dma_new,
319// .fifo = nv17_fifo_new,
320// .gr = nv25_gr_new,
321// .sw = nv10_sw_new,
322};
323
324static const struct nvkm_device_chip
325nv2a_chipset = {
326 .name = "NV2A",
46484438 327 .bios = nvkm_bios_new,
bb23f9d7 328 .bus = nv04_bus_new,
6625f55c 329 .clk = nv04_clk_new,
151abd44 330 .devinit = nv20_devinit_new,
03c8952f 331 .fb = nv25_fb_new,
2ea7249f 332 .gpio = nv10_gpio_new,
49bd8da5 333 .i2c = nv04_i2c_new,
b7a2bc18 334 .imem = nv04_instmem_new,
54dcadd5 335 .mc = nv04_mc_new,
c9582455 336 .mmu = nv04_mmu_new,
31649ecf 337 .timer = nv04_timer_new,
6cf813fb
BS
338// .disp = nv04_disp_new,
339// .dma = nv04_dma_new,
340// .fifo = nv17_fifo_new,
341// .gr = nv2a_gr_new,
342// .sw = nv10_sw_new,
343};
344
345static const struct nvkm_device_chip
346nv30_chipset = {
347 .name = "NV30",
46484438 348 .bios = nvkm_bios_new,
bb23f9d7 349 .bus = nv04_bus_new,
6625f55c 350 .clk = nv04_clk_new,
151abd44 351 .devinit = nv20_devinit_new,
03c8952f 352 .fb = nv30_fb_new,
2ea7249f 353 .gpio = nv10_gpio_new,
49bd8da5 354 .i2c = nv04_i2c_new,
b7a2bc18 355 .imem = nv04_instmem_new,
54dcadd5 356 .mc = nv04_mc_new,
c9582455 357 .mmu = nv04_mmu_new,
31649ecf 358 .timer = nv04_timer_new,
6cf813fb
BS
359// .disp = nv04_disp_new,
360// .dma = nv04_dma_new,
361// .fifo = nv17_fifo_new,
362// .gr = nv30_gr_new,
363// .sw = nv10_sw_new,
364};
365
366static const struct nvkm_device_chip
367nv31_chipset = {
368 .name = "NV31",
46484438 369 .bios = nvkm_bios_new,
bb23f9d7 370 .bus = nv31_bus_new,
6625f55c 371 .clk = nv04_clk_new,
151abd44 372 .devinit = nv20_devinit_new,
03c8952f 373 .fb = nv30_fb_new,
2ea7249f 374 .gpio = nv10_gpio_new,
49bd8da5 375 .i2c = nv04_i2c_new,
b7a2bc18 376 .imem = nv04_instmem_new,
54dcadd5 377 .mc = nv04_mc_new,
c9582455 378 .mmu = nv04_mmu_new,
31649ecf 379 .timer = nv04_timer_new,
6cf813fb
BS
380// .disp = nv04_disp_new,
381// .dma = nv04_dma_new,
382// .fifo = nv17_fifo_new,
383// .gr = nv30_gr_new,
384// .mpeg = nv31_mpeg_new,
385// .sw = nv10_sw_new,
386};
387
388static const struct nvkm_device_chip
389nv34_chipset = {
390 .name = "NV34",
46484438 391 .bios = nvkm_bios_new,
bb23f9d7 392 .bus = nv31_bus_new,
6625f55c 393 .clk = nv04_clk_new,
151abd44 394 .devinit = nv10_devinit_new,
03c8952f 395 .fb = nv10_fb_new,
2ea7249f 396 .gpio = nv10_gpio_new,
49bd8da5 397 .i2c = nv04_i2c_new,
b7a2bc18 398 .imem = nv04_instmem_new,
54dcadd5 399 .mc = nv04_mc_new,
c9582455 400 .mmu = nv04_mmu_new,
31649ecf 401 .timer = nv04_timer_new,
6cf813fb
BS
402// .disp = nv04_disp_new,
403// .dma = nv04_dma_new,
404// .fifo = nv17_fifo_new,
405// .gr = nv34_gr_new,
406// .mpeg = nv31_mpeg_new,
407// .sw = nv10_sw_new,
408};
409
410static const struct nvkm_device_chip
411nv35_chipset = {
412 .name = "NV35",
46484438 413 .bios = nvkm_bios_new,
bb23f9d7 414 .bus = nv04_bus_new,
6625f55c 415 .clk = nv04_clk_new,
151abd44 416 .devinit = nv20_devinit_new,
03c8952f 417 .fb = nv35_fb_new,
2ea7249f 418 .gpio = nv10_gpio_new,
49bd8da5 419 .i2c = nv04_i2c_new,
b7a2bc18 420 .imem = nv04_instmem_new,
54dcadd5 421 .mc = nv04_mc_new,
c9582455 422 .mmu = nv04_mmu_new,
31649ecf 423 .timer = nv04_timer_new,
6cf813fb
BS
424// .disp = nv04_disp_new,
425// .dma = nv04_dma_new,
426// .fifo = nv17_fifo_new,
427// .gr = nv35_gr_new,
428// .sw = nv10_sw_new,
429};
430
431static const struct nvkm_device_chip
432nv36_chipset = {
433 .name = "NV36",
46484438 434 .bios = nvkm_bios_new,
bb23f9d7 435 .bus = nv31_bus_new,
6625f55c 436 .clk = nv04_clk_new,
151abd44 437 .devinit = nv20_devinit_new,
03c8952f 438 .fb = nv36_fb_new,
2ea7249f 439 .gpio = nv10_gpio_new,
49bd8da5 440 .i2c = nv04_i2c_new,
b7a2bc18 441 .imem = nv04_instmem_new,
54dcadd5 442 .mc = nv04_mc_new,
c9582455 443 .mmu = nv04_mmu_new,
31649ecf 444 .timer = nv04_timer_new,
6cf813fb
BS
445// .disp = nv04_disp_new,
446// .dma = nv04_dma_new,
447// .fifo = nv17_fifo_new,
448// .gr = nv35_gr_new,
449// .mpeg = nv31_mpeg_new,
450// .sw = nv10_sw_new,
451};
452
453static const struct nvkm_device_chip
454nv40_chipset = {
455 .name = "NV40",
46484438 456 .bios = nvkm_bios_new,
bb23f9d7 457 .bus = nv31_bus_new,
6625f55c 458 .clk = nv40_clk_new,
151abd44 459 .devinit = nv1a_devinit_new,
03c8952f 460 .fb = nv40_fb_new,
2ea7249f 461 .gpio = nv10_gpio_new,
49bd8da5 462 .i2c = nv04_i2c_new,
b7a2bc18 463 .imem = nv40_instmem_new,
54dcadd5 464 .mc = nv40_mc_new,
c9582455 465 .mmu = nv04_mmu_new,
57113c01 466 .therm = nv40_therm_new,
31649ecf 467 .timer = nv40_timer_new,
437b2296 468 .volt = nv40_volt_new,
6cf813fb
BS
469// .disp = nv04_disp_new,
470// .dma = nv04_dma_new,
471// .fifo = nv40_fifo_new,
472// .gr = nv40_gr_new,
473// .mpeg = nv40_mpeg_new,
474// .pm = nv40_pm_new,
475// .sw = nv10_sw_new,
476};
477
478static const struct nvkm_device_chip
479nv41_chipset = {
480 .name = "NV41",
46484438 481 .bios = nvkm_bios_new,
bb23f9d7 482 .bus = nv31_bus_new,
6625f55c 483 .clk = nv40_clk_new,
151abd44 484 .devinit = nv1a_devinit_new,
03c8952f 485 .fb = nv41_fb_new,
2ea7249f 486 .gpio = nv10_gpio_new,
49bd8da5 487 .i2c = nv04_i2c_new,
b7a2bc18 488 .imem = nv40_instmem_new,
54dcadd5 489 .mc = nv40_mc_new,
c9582455 490 .mmu = nv41_mmu_new,
57113c01 491 .therm = nv40_therm_new,
31649ecf 492 .timer = nv41_timer_new,
437b2296 493 .volt = nv40_volt_new,
6cf813fb
BS
494// .disp = nv04_disp_new,
495// .dma = nv04_dma_new,
496// .fifo = nv40_fifo_new,
497// .gr = nv40_gr_new,
498// .mpeg = nv40_mpeg_new,
499// .pm = nv40_pm_new,
500// .sw = nv10_sw_new,
501};
502
503static const struct nvkm_device_chip
504nv42_chipset = {
505 .name = "NV42",
46484438 506 .bios = nvkm_bios_new,
bb23f9d7 507 .bus = nv31_bus_new,
6625f55c 508 .clk = nv40_clk_new,
151abd44 509 .devinit = nv1a_devinit_new,
03c8952f 510 .fb = nv41_fb_new,
2ea7249f 511 .gpio = nv10_gpio_new,
49bd8da5 512 .i2c = nv04_i2c_new,
b7a2bc18 513 .imem = nv40_instmem_new,
54dcadd5 514 .mc = nv40_mc_new,
c9582455 515 .mmu = nv41_mmu_new,
57113c01 516 .therm = nv40_therm_new,
31649ecf 517 .timer = nv41_timer_new,
437b2296 518 .volt = nv40_volt_new,
6cf813fb
BS
519// .disp = nv04_disp_new,
520// .dma = nv04_dma_new,
521// .fifo = nv40_fifo_new,
522// .gr = nv40_gr_new,
523// .mpeg = nv40_mpeg_new,
524// .pm = nv40_pm_new,
525// .sw = nv10_sw_new,
526};
527
528static const struct nvkm_device_chip
529nv43_chipset = {
530 .name = "NV43",
46484438 531 .bios = nvkm_bios_new,
bb23f9d7 532 .bus = nv31_bus_new,
6625f55c 533 .clk = nv40_clk_new,
151abd44 534 .devinit = nv1a_devinit_new,
03c8952f 535 .fb = nv41_fb_new,
2ea7249f 536 .gpio = nv10_gpio_new,
49bd8da5 537 .i2c = nv04_i2c_new,
b7a2bc18 538 .imem = nv40_instmem_new,
54dcadd5 539 .mc = nv40_mc_new,
c9582455 540 .mmu = nv41_mmu_new,
57113c01 541 .therm = nv40_therm_new,
31649ecf 542 .timer = nv41_timer_new,
437b2296 543 .volt = nv40_volt_new,
6cf813fb
BS
544// .disp = nv04_disp_new,
545// .dma = nv04_dma_new,
546// .fifo = nv40_fifo_new,
547// .gr = nv40_gr_new,
548// .mpeg = nv40_mpeg_new,
549// .pm = nv40_pm_new,
550// .sw = nv10_sw_new,
551};
552
553static const struct nvkm_device_chip
554nv44_chipset = {
555 .name = "NV44",
46484438 556 .bios = nvkm_bios_new,
bb23f9d7 557 .bus = nv31_bus_new,
6625f55c 558 .clk = nv40_clk_new,
151abd44 559 .devinit = nv1a_devinit_new,
03c8952f 560 .fb = nv44_fb_new,
2ea7249f 561 .gpio = nv10_gpio_new,
49bd8da5 562 .i2c = nv04_i2c_new,
b7a2bc18 563 .imem = nv40_instmem_new,
54dcadd5 564 .mc = nv44_mc_new,
c9582455 565 .mmu = nv44_mmu_new,
57113c01 566 .therm = nv40_therm_new,
31649ecf 567 .timer = nv41_timer_new,
437b2296 568 .volt = nv40_volt_new,
6cf813fb
BS
569// .disp = nv04_disp_new,
570// .dma = nv04_dma_new,
571// .fifo = nv40_fifo_new,
572// .gr = nv40_gr_new,
573// .mpeg = nv44_mpeg_new,
574// .pm = nv40_pm_new,
575// .sw = nv10_sw_new,
576};
577
578static const struct nvkm_device_chip
579nv45_chipset = {
580 .name = "NV45",
46484438 581 .bios = nvkm_bios_new,
bb23f9d7 582 .bus = nv31_bus_new,
6625f55c 583 .clk = nv40_clk_new,
151abd44 584 .devinit = nv1a_devinit_new,
03c8952f 585 .fb = nv40_fb_new,
2ea7249f 586 .gpio = nv10_gpio_new,
49bd8da5 587 .i2c = nv04_i2c_new,
b7a2bc18 588 .imem = nv40_instmem_new,
54dcadd5 589 .mc = nv40_mc_new,
c9582455 590 .mmu = nv04_mmu_new,
57113c01 591 .therm = nv40_therm_new,
31649ecf 592 .timer = nv41_timer_new,
437b2296 593 .volt = nv40_volt_new,
6cf813fb
BS
594// .disp = nv04_disp_new,
595// .dma = nv04_dma_new,
596// .fifo = nv40_fifo_new,
597// .gr = nv40_gr_new,
598// .mpeg = nv44_mpeg_new,
599// .pm = nv40_pm_new,
600// .sw = nv10_sw_new,
601};
602
603static const struct nvkm_device_chip
604nv46_chipset = {
605 .name = "G72",
46484438 606 .bios = nvkm_bios_new,
bb23f9d7 607 .bus = nv31_bus_new,
6625f55c 608 .clk = nv40_clk_new,
151abd44 609 .devinit = nv1a_devinit_new,
03c8952f 610 .fb = nv46_fb_new,
2ea7249f 611 .gpio = nv10_gpio_new,
49bd8da5 612 .i2c = nv04_i2c_new,
b7a2bc18 613 .imem = nv40_instmem_new,
54dcadd5 614 .mc = nv44_mc_new,
c9582455 615 .mmu = nv44_mmu_new,
57113c01 616 .therm = nv40_therm_new,
31649ecf 617 .timer = nv41_timer_new,
437b2296 618 .volt = nv40_volt_new,
6cf813fb
BS
619// .disp = nv04_disp_new,
620// .dma = nv04_dma_new,
621// .fifo = nv40_fifo_new,
622// .gr = nv40_gr_new,
623// .mpeg = nv44_mpeg_new,
624// .pm = nv40_pm_new,
625// .sw = nv10_sw_new,
626};
627
628static const struct nvkm_device_chip
629nv47_chipset = {
630 .name = "G70",
46484438 631 .bios = nvkm_bios_new,
bb23f9d7 632 .bus = nv31_bus_new,
6625f55c 633 .clk = nv40_clk_new,
151abd44 634 .devinit = nv1a_devinit_new,
03c8952f 635 .fb = nv47_fb_new,
2ea7249f 636 .gpio = nv10_gpio_new,
49bd8da5 637 .i2c = nv04_i2c_new,
b7a2bc18 638 .imem = nv40_instmem_new,
54dcadd5 639 .mc = nv40_mc_new,
c9582455 640 .mmu = nv41_mmu_new,
57113c01 641 .therm = nv40_therm_new,
31649ecf 642 .timer = nv41_timer_new,
437b2296 643 .volt = nv40_volt_new,
6cf813fb
BS
644// .disp = nv04_disp_new,
645// .dma = nv04_dma_new,
646// .fifo = nv40_fifo_new,
647// .gr = nv40_gr_new,
648// .mpeg = nv44_mpeg_new,
649// .pm = nv40_pm_new,
650// .sw = nv10_sw_new,
651};
652
653static const struct nvkm_device_chip
654nv49_chipset = {
655 .name = "G71",
46484438 656 .bios = nvkm_bios_new,
bb23f9d7 657 .bus = nv31_bus_new,
6625f55c 658 .clk = nv40_clk_new,
151abd44 659 .devinit = nv1a_devinit_new,
03c8952f 660 .fb = nv49_fb_new,
2ea7249f 661 .gpio = nv10_gpio_new,
49bd8da5 662 .i2c = nv04_i2c_new,
b7a2bc18 663 .imem = nv40_instmem_new,
54dcadd5 664 .mc = nv40_mc_new,
c9582455 665 .mmu = nv41_mmu_new,
57113c01 666 .therm = nv40_therm_new,
31649ecf 667 .timer = nv41_timer_new,
437b2296 668 .volt = nv40_volt_new,
6cf813fb
BS
669// .disp = nv04_disp_new,
670// .dma = nv04_dma_new,
671// .fifo = nv40_fifo_new,
672// .gr = nv40_gr_new,
673// .mpeg = nv44_mpeg_new,
674// .pm = nv40_pm_new,
675// .sw = nv10_sw_new,
676};
677
678static const struct nvkm_device_chip
679nv4a_chipset = {
680 .name = "NV44A",
46484438 681 .bios = nvkm_bios_new,
bb23f9d7 682 .bus = nv31_bus_new,
6625f55c 683 .clk = nv40_clk_new,
151abd44 684 .devinit = nv1a_devinit_new,
03c8952f 685 .fb = nv44_fb_new,
2ea7249f 686 .gpio = nv10_gpio_new,
49bd8da5 687 .i2c = nv04_i2c_new,
b7a2bc18 688 .imem = nv40_instmem_new,
54dcadd5 689 .mc = nv44_mc_new,
c9582455 690 .mmu = nv44_mmu_new,
57113c01 691 .therm = nv40_therm_new,
31649ecf 692 .timer = nv41_timer_new,
437b2296 693 .volt = nv40_volt_new,
6cf813fb
BS
694// .disp = nv04_disp_new,
695// .dma = nv04_dma_new,
696// .fifo = nv40_fifo_new,
697// .gr = nv40_gr_new,
698// .mpeg = nv44_mpeg_new,
699// .pm = nv40_pm_new,
700// .sw = nv10_sw_new,
701};
702
703static const struct nvkm_device_chip
704nv4b_chipset = {
705 .name = "G73",
46484438 706 .bios = nvkm_bios_new,
bb23f9d7 707 .bus = nv31_bus_new,
6625f55c 708 .clk = nv40_clk_new,
151abd44 709 .devinit = nv1a_devinit_new,
03c8952f 710 .fb = nv49_fb_new,
2ea7249f 711 .gpio = nv10_gpio_new,
49bd8da5 712 .i2c = nv04_i2c_new,
b7a2bc18 713 .imem = nv40_instmem_new,
54dcadd5 714 .mc = nv40_mc_new,
c9582455 715 .mmu = nv41_mmu_new,
57113c01 716 .therm = nv40_therm_new,
31649ecf 717 .timer = nv41_timer_new,
437b2296 718 .volt = nv40_volt_new,
6cf813fb
BS
719// .disp = nv04_disp_new,
720// .dma = nv04_dma_new,
721// .fifo = nv40_fifo_new,
722// .gr = nv40_gr_new,
723// .mpeg = nv44_mpeg_new,
724// .pm = nv40_pm_new,
725// .sw = nv10_sw_new,
726};
727
728static const struct nvkm_device_chip
729nv4c_chipset = {
730 .name = "C61",
46484438 731 .bios = nvkm_bios_new,
bb23f9d7 732 .bus = nv31_bus_new,
6625f55c 733 .clk = nv40_clk_new,
151abd44 734 .devinit = nv1a_devinit_new,
03c8952f 735 .fb = nv46_fb_new,
2ea7249f 736 .gpio = nv10_gpio_new,
49bd8da5 737 .i2c = nv04_i2c_new,
b7a2bc18 738 .imem = nv40_instmem_new,
54dcadd5 739 .mc = nv4c_mc_new,
c9582455 740 .mmu = nv44_mmu_new,
57113c01 741 .therm = nv40_therm_new,
31649ecf 742 .timer = nv41_timer_new,
437b2296 743 .volt = nv40_volt_new,
6cf813fb
BS
744// .disp = nv04_disp_new,
745// .dma = nv04_dma_new,
746// .fifo = nv40_fifo_new,
747// .gr = nv40_gr_new,
748// .mpeg = nv44_mpeg_new,
749// .pm = nv40_pm_new,
750// .sw = nv10_sw_new,
751};
752
753static const struct nvkm_device_chip
754nv4e_chipset = {
755 .name = "C51",
46484438 756 .bios = nvkm_bios_new,
bb23f9d7 757 .bus = nv31_bus_new,
6625f55c 758 .clk = nv40_clk_new,
151abd44 759 .devinit = nv1a_devinit_new,
03c8952f 760 .fb = nv4e_fb_new,
2ea7249f 761 .gpio = nv10_gpio_new,
49bd8da5 762 .i2c = nv4e_i2c_new,
b7a2bc18 763 .imem = nv40_instmem_new,
54dcadd5 764 .mc = nv4c_mc_new,
c9582455 765 .mmu = nv44_mmu_new,
57113c01 766 .therm = nv40_therm_new,
31649ecf 767 .timer = nv41_timer_new,
437b2296 768 .volt = nv40_volt_new,
6cf813fb
BS
769// .disp = nv04_disp_new,
770// .dma = nv04_dma_new,
771// .fifo = nv40_fifo_new,
772// .gr = nv40_gr_new,
773// .mpeg = nv44_mpeg_new,
774// .pm = nv40_pm_new,
775// .sw = nv10_sw_new,
776};
777
778static const struct nvkm_device_chip
779nv50_chipset = {
780 .name = "G80",
32932281 781 .bar = nv50_bar_new,
46484438 782 .bios = nvkm_bios_new,
bb23f9d7 783 .bus = nv50_bus_new,
6625f55c 784 .clk = nv50_clk_new,
151abd44 785 .devinit = nv50_devinit_new,
03c8952f 786 .fb = nv50_fb_new,
c5fcafa5 787 .fuse = nv50_fuse_new,
2ea7249f 788 .gpio = nv50_gpio_new,
49bd8da5 789 .i2c = nv50_i2c_new,
b7a2bc18 790 .imem = nv50_instmem_new,
54dcadd5 791 .mc = nv50_mc_new,
c9582455 792 .mmu = nv50_mmu_new,
a4f7bd36 793 .mxm = nv50_mxm_new,
57113c01 794 .therm = nv50_therm_new,
31649ecf 795 .timer = nv41_timer_new,
437b2296 796 .volt = nv40_volt_new,
6cf813fb
BS
797// .disp = nv50_disp_new,
798// .dma = nv50_dma_new,
799// .fifo = nv50_fifo_new,
800// .gr = nv50_gr_new,
801// .mpeg = nv50_mpeg_new,
802// .pm = nv50_pm_new,
803// .sw = nv50_sw_new,
804};
805
806static const struct nvkm_device_chip
807nv63_chipset = {
808 .name = "C73",
46484438 809 .bios = nvkm_bios_new,
bb23f9d7 810 .bus = nv31_bus_new,
6625f55c 811 .clk = nv40_clk_new,
151abd44 812 .devinit = nv1a_devinit_new,
03c8952f 813 .fb = nv46_fb_new,
2ea7249f 814 .gpio = nv10_gpio_new,
49bd8da5 815 .i2c = nv04_i2c_new,
b7a2bc18 816 .imem = nv40_instmem_new,
54dcadd5 817 .mc = nv4c_mc_new,
c9582455 818 .mmu = nv44_mmu_new,
57113c01 819 .therm = nv40_therm_new,
31649ecf 820 .timer = nv41_timer_new,
437b2296 821 .volt = nv40_volt_new,
6cf813fb
BS
822// .disp = nv04_disp_new,
823// .dma = nv04_dma_new,
824// .fifo = nv40_fifo_new,
825// .gr = nv40_gr_new,
826// .mpeg = nv44_mpeg_new,
827// .pm = nv40_pm_new,
828// .sw = nv10_sw_new,
829};
830
831static const struct nvkm_device_chip
832nv67_chipset = {
833 .name = "C67",
46484438 834 .bios = nvkm_bios_new,
bb23f9d7 835 .bus = nv31_bus_new,
6625f55c 836 .clk = nv40_clk_new,
151abd44 837 .devinit = nv1a_devinit_new,
03c8952f 838 .fb = nv46_fb_new,
2ea7249f 839 .gpio = nv10_gpio_new,
49bd8da5 840 .i2c = nv04_i2c_new,
b7a2bc18 841 .imem = nv40_instmem_new,
54dcadd5 842 .mc = nv4c_mc_new,
c9582455 843 .mmu = nv44_mmu_new,
57113c01 844 .therm = nv40_therm_new,
31649ecf 845 .timer = nv41_timer_new,
437b2296 846 .volt = nv40_volt_new,
6cf813fb
BS
847// .disp = nv04_disp_new,
848// .dma = nv04_dma_new,
849// .fifo = nv40_fifo_new,
850// .gr = nv40_gr_new,
851// .mpeg = nv44_mpeg_new,
852// .pm = nv40_pm_new,
853// .sw = nv10_sw_new,
854};
855
856static const struct nvkm_device_chip
857nv68_chipset = {
858 .name = "C68",
46484438 859 .bios = nvkm_bios_new,
bb23f9d7 860 .bus = nv31_bus_new,
6625f55c 861 .clk = nv40_clk_new,
151abd44 862 .devinit = nv1a_devinit_new,
03c8952f 863 .fb = nv46_fb_new,
2ea7249f 864 .gpio = nv10_gpio_new,
49bd8da5 865 .i2c = nv04_i2c_new,
b7a2bc18 866 .imem = nv40_instmem_new,
54dcadd5 867 .mc = nv4c_mc_new,
c9582455 868 .mmu = nv44_mmu_new,
57113c01 869 .therm = nv40_therm_new,
31649ecf 870 .timer = nv41_timer_new,
437b2296 871 .volt = nv40_volt_new,
6cf813fb
BS
872// .disp = nv04_disp_new,
873// .dma = nv04_dma_new,
874// .fifo = nv40_fifo_new,
875// .gr = nv40_gr_new,
876// .mpeg = nv44_mpeg_new,
877// .pm = nv40_pm_new,
878// .sw = nv10_sw_new,
879};
880
881static const struct nvkm_device_chip
882nv84_chipset = {
883 .name = "G84",
32932281 884 .bar = g84_bar_new,
46484438 885 .bios = nvkm_bios_new,
bb23f9d7 886 .bus = nv50_bus_new,
6625f55c 887 .clk = g84_clk_new,
151abd44 888 .devinit = g84_devinit_new,
03c8952f 889 .fb = g84_fb_new,
c5fcafa5 890 .fuse = nv50_fuse_new,
2ea7249f 891 .gpio = nv50_gpio_new,
49bd8da5 892 .i2c = nv50_i2c_new,
b7a2bc18 893 .imem = nv50_instmem_new,
54dcadd5 894 .mc = nv50_mc_new,
c9582455 895 .mmu = nv50_mmu_new,
a4f7bd36 896 .mxm = nv50_mxm_new,
57113c01 897 .therm = g84_therm_new,
31649ecf 898 .timer = nv41_timer_new,
437b2296 899 .volt = nv40_volt_new,
98b20c9a 900 .bsp = g84_bsp_new,
14d74aca 901 .cipher = g84_cipher_new,
6cf813fb
BS
902// .disp = g84_disp_new,
903// .dma = nv50_dma_new,
904// .fifo = g84_fifo_new,
905// .gr = nv50_gr_new,
906// .mpeg = g84_mpeg_new,
907// .pm = g84_pm_new,
908// .sw = nv50_sw_new,
98b20c9a 909 .vp = g84_vp_new,
6cf813fb
BS
910};
911
912static const struct nvkm_device_chip
913nv86_chipset = {
914 .name = "G86",
32932281 915 .bar = g84_bar_new,
46484438 916 .bios = nvkm_bios_new,
bb23f9d7 917 .bus = nv50_bus_new,
6625f55c 918 .clk = g84_clk_new,
151abd44 919 .devinit = g84_devinit_new,
03c8952f 920 .fb = g84_fb_new,
c5fcafa5 921 .fuse = nv50_fuse_new,
2ea7249f 922 .gpio = nv50_gpio_new,
49bd8da5 923 .i2c = nv50_i2c_new,
b7a2bc18 924 .imem = nv50_instmem_new,
54dcadd5 925 .mc = nv50_mc_new,
c9582455 926 .mmu = nv50_mmu_new,
a4f7bd36 927 .mxm = nv50_mxm_new,
57113c01 928 .therm = g84_therm_new,
31649ecf 929 .timer = nv41_timer_new,
437b2296 930 .volt = nv40_volt_new,
98b20c9a 931 .bsp = g84_bsp_new,
14d74aca 932 .cipher = g84_cipher_new,
6cf813fb
BS
933// .disp = g84_disp_new,
934// .dma = nv50_dma_new,
935// .fifo = g84_fifo_new,
936// .gr = nv50_gr_new,
937// .mpeg = g84_mpeg_new,
938// .pm = g84_pm_new,
939// .sw = nv50_sw_new,
98b20c9a 940 .vp = g84_vp_new,
6cf813fb
BS
941};
942
943static const struct nvkm_device_chip
944nv92_chipset = {
945 .name = "G92",
32932281 946 .bar = g84_bar_new,
46484438 947 .bios = nvkm_bios_new,
bb23f9d7 948 .bus = nv50_bus_new,
6625f55c 949 .clk = g84_clk_new,
151abd44 950 .devinit = g84_devinit_new,
03c8952f 951 .fb = g84_fb_new,
c5fcafa5 952 .fuse = nv50_fuse_new,
2ea7249f 953 .gpio = nv50_gpio_new,
49bd8da5 954 .i2c = nv50_i2c_new,
b7a2bc18 955 .imem = nv50_instmem_new,
54dcadd5 956 .mc = nv50_mc_new,
c9582455 957 .mmu = nv50_mmu_new,
a4f7bd36 958 .mxm = nv50_mxm_new,
57113c01 959 .therm = g84_therm_new,
31649ecf 960 .timer = nv41_timer_new,
437b2296 961 .volt = nv40_volt_new,
98b20c9a 962 .bsp = g84_bsp_new,
14d74aca 963 .cipher = g84_cipher_new,
6cf813fb
BS
964// .disp = g84_disp_new,
965// .dma = nv50_dma_new,
966// .fifo = g84_fifo_new,
967// .gr = nv50_gr_new,
968// .mpeg = g84_mpeg_new,
969// .pm = g84_pm_new,
970// .sw = nv50_sw_new,
98b20c9a 971 .vp = g84_vp_new,
6cf813fb
BS
972};
973
974static const struct nvkm_device_chip
975nv94_chipset = {
976 .name = "G94",
32932281 977 .bar = g84_bar_new,
46484438 978 .bios = nvkm_bios_new,
bb23f9d7 979 .bus = g94_bus_new,
6625f55c 980 .clk = g84_clk_new,
151abd44 981 .devinit = g84_devinit_new,
03c8952f 982 .fb = g84_fb_new,
c5fcafa5 983 .fuse = nv50_fuse_new,
2ea7249f 984 .gpio = g94_gpio_new,
49bd8da5 985 .i2c = g94_i2c_new,
b7a2bc18 986 .imem = nv50_instmem_new,
54dcadd5 987 .mc = g94_mc_new,
c9582455 988 .mmu = nv50_mmu_new,
a4f7bd36 989 .mxm = nv50_mxm_new,
57113c01 990 .therm = g84_therm_new,
31649ecf 991 .timer = nv41_timer_new,
437b2296 992 .volt = nv40_volt_new,
98b20c9a 993 .bsp = g84_bsp_new,
14d74aca 994 .cipher = g84_cipher_new,
6cf813fb
BS
995// .disp = g94_disp_new,
996// .dma = nv50_dma_new,
997// .fifo = g84_fifo_new,
998// .gr = nv50_gr_new,
999// .mpeg = g84_mpeg_new,
1000// .pm = g84_pm_new,
1001// .sw = nv50_sw_new,
98b20c9a 1002 .vp = g84_vp_new,
6cf813fb
BS
1003};
1004
1005static const struct nvkm_device_chip
1006nv96_chipset = {
1007 .name = "G96",
46484438 1008 .bios = nvkm_bios_new,
2ea7249f 1009 .gpio = g94_gpio_new,
49bd8da5 1010 .i2c = g94_i2c_new,
c5fcafa5 1011 .fuse = nv50_fuse_new,
6625f55c 1012 .clk = g84_clk_new,
57113c01 1013 .therm = g84_therm_new,
a4f7bd36 1014 .mxm = nv50_mxm_new,
151abd44 1015 .devinit = g84_devinit_new,
54dcadd5 1016 .mc = g94_mc_new,
bb23f9d7 1017 .bus = g94_bus_new,
31649ecf 1018 .timer = nv41_timer_new,
03c8952f 1019 .fb = g84_fb_new,
b7a2bc18 1020 .imem = nv50_instmem_new,
c9582455 1021 .mmu = nv50_mmu_new,
32932281 1022 .bar = g84_bar_new,
437b2296 1023 .volt = nv40_volt_new,
6cf813fb
BS
1024// .dma = nv50_dma_new,
1025// .fifo = g84_fifo_new,
1026// .sw = nv50_sw_new,
1027// .gr = nv50_gr_new,
1028// .mpeg = g84_mpeg_new,
98b20c9a 1029 .vp = g84_vp_new,
14d74aca 1030 .cipher = g84_cipher_new,
98b20c9a 1031 .bsp = g84_bsp_new,
6cf813fb
BS
1032// .disp = g94_disp_new,
1033// .pm = g84_pm_new,
1034};
1035
1036static const struct nvkm_device_chip
1037nv98_chipset = {
1038 .name = "G98",
46484438 1039 .bios = nvkm_bios_new,
2ea7249f 1040 .gpio = g94_gpio_new,
49bd8da5 1041 .i2c = g94_i2c_new,
c5fcafa5 1042 .fuse = nv50_fuse_new,
6625f55c 1043 .clk = g84_clk_new,
57113c01 1044 .therm = g84_therm_new,
a4f7bd36 1045 .mxm = nv50_mxm_new,
151abd44 1046 .devinit = g98_devinit_new,
54dcadd5 1047 .mc = g98_mc_new,
bb23f9d7 1048 .bus = g94_bus_new,
31649ecf 1049 .timer = nv41_timer_new,
03c8952f 1050 .fb = g84_fb_new,
b7a2bc18 1051 .imem = nv50_instmem_new,
c9582455 1052 .mmu = nv50_mmu_new,
32932281 1053 .bar = g84_bar_new,
437b2296 1054 .volt = nv40_volt_new,
6cf813fb
BS
1055// .dma = nv50_dma_new,
1056// .fifo = g84_fifo_new,
1057// .sw = nv50_sw_new,
1058// .gr = nv50_gr_new,
53e60da4
BS
1059 .mspdec = g98_mspdec_new,
1060 .sec = g98_sec_new,
1061 .msvld = g98_msvld_new,
1062 .msppp = g98_msppp_new,
6cf813fb
BS
1063// .disp = g94_disp_new,
1064// .pm = g84_pm_new,
1065};
1066
1067static const struct nvkm_device_chip
1068nva0_chipset = {
1069 .name = "GT200",
32932281 1070 .bar = g84_bar_new,
46484438 1071 .bios = nvkm_bios_new,
bb23f9d7 1072 .bus = g94_bus_new,
6625f55c 1073 .clk = g84_clk_new,
151abd44 1074 .devinit = g84_devinit_new,
03c8952f 1075 .fb = g84_fb_new,
c5fcafa5 1076 .fuse = nv50_fuse_new,
2ea7249f 1077 .gpio = g94_gpio_new,
49bd8da5 1078 .i2c = nv50_i2c_new,
b7a2bc18 1079 .imem = nv50_instmem_new,
54dcadd5 1080 .mc = g98_mc_new,
c9582455 1081 .mmu = nv50_mmu_new,
a4f7bd36 1082 .mxm = nv50_mxm_new,
57113c01 1083 .therm = g84_therm_new,
31649ecf 1084 .timer = nv41_timer_new,
437b2296 1085 .volt = nv40_volt_new,
98b20c9a 1086 .bsp = g84_bsp_new,
14d74aca 1087 .cipher = g84_cipher_new,
6cf813fb
BS
1088// .disp = gt200_disp_new,
1089// .dma = nv50_dma_new,
1090// .fifo = g84_fifo_new,
1091// .gr = nv50_gr_new,
1092// .mpeg = g84_mpeg_new,
1093// .pm = gt200_pm_new,
1094// .sw = nv50_sw_new,
98b20c9a 1095 .vp = g84_vp_new,
6cf813fb
BS
1096};
1097
1098static const struct nvkm_device_chip
1099nva3_chipset = {
1100 .name = "GT215",
32932281 1101 .bar = g84_bar_new,
46484438 1102 .bios = nvkm_bios_new,
bb23f9d7 1103 .bus = g94_bus_new,
6625f55c 1104 .clk = gt215_clk_new,
151abd44 1105 .devinit = gt215_devinit_new,
03c8952f 1106 .fb = gt215_fb_new,
c5fcafa5 1107 .fuse = nv50_fuse_new,
2ea7249f 1108 .gpio = g94_gpio_new,
49bd8da5 1109 .i2c = g94_i2c_new,
b7a2bc18 1110 .imem = nv50_instmem_new,
54dcadd5 1111 .mc = g98_mc_new,
c9582455 1112 .mmu = nv50_mmu_new,
a4f7bd36 1113 .mxm = nv50_mxm_new,
e2ca4e7d 1114 .pmu = gt215_pmu_new,
57113c01 1115 .therm = gt215_therm_new,
31649ecf 1116 .timer = nv41_timer_new,
437b2296 1117 .volt = nv40_volt_new,
53e60da4 1118 .ce[0] = gt215_ce_new,
6cf813fb
BS
1119// .disp = gt215_disp_new,
1120// .dma = nv50_dma_new,
1121// .fifo = g84_fifo_new,
1122// .gr = nv50_gr_new,
1123// .mpeg = g84_mpeg_new,
53e60da4
BS
1124 .mspdec = gt215_mspdec_new,
1125 .msppp = gt215_msppp_new,
1126 .msvld = gt215_msvld_new,
6cf813fb
BS
1127// .pm = gt215_pm_new,
1128// .sw = nv50_sw_new,
1129};
1130
1131static const struct nvkm_device_chip
1132nva5_chipset = {
1133 .name = "GT216",
32932281 1134 .bar = g84_bar_new,
46484438 1135 .bios = nvkm_bios_new,
bb23f9d7 1136 .bus = g94_bus_new,
6625f55c 1137 .clk = gt215_clk_new,
151abd44 1138 .devinit = gt215_devinit_new,
03c8952f 1139 .fb = gt215_fb_new,
c5fcafa5 1140 .fuse = nv50_fuse_new,
2ea7249f 1141 .gpio = g94_gpio_new,
49bd8da5 1142 .i2c = g94_i2c_new,
b7a2bc18 1143 .imem = nv50_instmem_new,
54dcadd5 1144 .mc = g98_mc_new,
c9582455 1145 .mmu = nv50_mmu_new,
a4f7bd36 1146 .mxm = nv50_mxm_new,
e2ca4e7d 1147 .pmu = gt215_pmu_new,
57113c01 1148 .therm = gt215_therm_new,
31649ecf 1149 .timer = nv41_timer_new,
437b2296 1150 .volt = nv40_volt_new,
53e60da4 1151 .ce[0] = gt215_ce_new,
6cf813fb
BS
1152// .disp = gt215_disp_new,
1153// .dma = nv50_dma_new,
1154// .fifo = g84_fifo_new,
1155// .gr = nv50_gr_new,
53e60da4
BS
1156 .mspdec = gt215_mspdec_new,
1157 .msppp = gt215_msppp_new,
1158 .msvld = gt215_msvld_new,
6cf813fb
BS
1159// .pm = gt215_pm_new,
1160// .sw = nv50_sw_new,
1161};
1162
1163static const struct nvkm_device_chip
1164nva8_chipset = {
1165 .name = "GT218",
32932281 1166 .bar = g84_bar_new,
46484438 1167 .bios = nvkm_bios_new,
bb23f9d7 1168 .bus = g94_bus_new,
6625f55c 1169 .clk = gt215_clk_new,
151abd44 1170 .devinit = gt215_devinit_new,
03c8952f 1171 .fb = gt215_fb_new,
c5fcafa5 1172 .fuse = nv50_fuse_new,
2ea7249f 1173 .gpio = g94_gpio_new,
49bd8da5 1174 .i2c = g94_i2c_new,
b7a2bc18 1175 .imem = nv50_instmem_new,
54dcadd5 1176 .mc = g98_mc_new,
c9582455 1177 .mmu = nv50_mmu_new,
a4f7bd36 1178 .mxm = nv50_mxm_new,
e2ca4e7d 1179 .pmu = gt215_pmu_new,
57113c01 1180 .therm = gt215_therm_new,
31649ecf 1181 .timer = nv41_timer_new,
437b2296 1182 .volt = nv40_volt_new,
53e60da4 1183 .ce[0] = gt215_ce_new,
6cf813fb
BS
1184// .disp = gt215_disp_new,
1185// .dma = nv50_dma_new,
1186// .fifo = g84_fifo_new,
1187// .gr = nv50_gr_new,
53e60da4
BS
1188 .mspdec = gt215_mspdec_new,
1189 .msppp = gt215_msppp_new,
1190 .msvld = gt215_msvld_new,
6cf813fb
BS
1191// .pm = gt215_pm_new,
1192// .sw = nv50_sw_new,
1193};
1194
1195static const struct nvkm_device_chip
1196nvaa_chipset = {
1197 .name = "MCP77/MCP78",
32932281 1198 .bar = g84_bar_new,
46484438 1199 .bios = nvkm_bios_new,
bb23f9d7 1200 .bus = g94_bus_new,
6625f55c 1201 .clk = mcp77_clk_new,
151abd44 1202 .devinit = g98_devinit_new,
03c8952f 1203 .fb = mcp77_fb_new,
c5fcafa5 1204 .fuse = nv50_fuse_new,
2ea7249f 1205 .gpio = g94_gpio_new,
49bd8da5 1206 .i2c = g94_i2c_new,
b7a2bc18 1207 .imem = nv50_instmem_new,
54dcadd5 1208 .mc = g98_mc_new,
c9582455 1209 .mmu = nv50_mmu_new,
a4f7bd36 1210 .mxm = nv50_mxm_new,
57113c01 1211 .therm = g84_therm_new,
31649ecf 1212 .timer = nv41_timer_new,
437b2296 1213 .volt = nv40_volt_new,
6cf813fb
BS
1214// .disp = g94_disp_new,
1215// .dma = nv50_dma_new,
1216// .fifo = g84_fifo_new,
1217// .gr = nv50_gr_new,
53e60da4
BS
1218 .mspdec = g98_mspdec_new,
1219 .msppp = g98_msppp_new,
1220 .msvld = g98_msvld_new,
6cf813fb 1221// .pm = g84_pm_new,
53e60da4 1222 .sec = g98_sec_new,
6cf813fb
BS
1223// .sw = nv50_sw_new,
1224};
1225
1226static const struct nvkm_device_chip
1227nvac_chipset = {
1228 .name = "MCP79/MCP7A",
32932281 1229 .bar = g84_bar_new,
46484438 1230 .bios = nvkm_bios_new,
bb23f9d7 1231 .bus = g94_bus_new,
6625f55c 1232 .clk = mcp77_clk_new,
151abd44 1233 .devinit = g98_devinit_new,
03c8952f 1234 .fb = mcp77_fb_new,
c5fcafa5 1235 .fuse = nv50_fuse_new,
2ea7249f 1236 .gpio = g94_gpio_new,
49bd8da5 1237 .i2c = g94_i2c_new,
b7a2bc18 1238 .imem = nv50_instmem_new,
54dcadd5 1239 .mc = g98_mc_new,
c9582455 1240 .mmu = nv50_mmu_new,
a4f7bd36 1241 .mxm = nv50_mxm_new,
57113c01 1242 .therm = g84_therm_new,
31649ecf 1243 .timer = nv41_timer_new,
437b2296 1244 .volt = nv40_volt_new,
6cf813fb
BS
1245// .disp = g94_disp_new,
1246// .dma = nv50_dma_new,
1247// .fifo = g84_fifo_new,
1248// .gr = nv50_gr_new,
53e60da4
BS
1249 .mspdec = g98_mspdec_new,
1250 .msppp = g98_msppp_new,
1251 .msvld = g98_msvld_new,
6cf813fb 1252// .pm = g84_pm_new,
53e60da4 1253 .sec = g98_sec_new,
6cf813fb
BS
1254// .sw = nv50_sw_new,
1255};
1256
1257static const struct nvkm_device_chip
1258nvaf_chipset = {
1259 .name = "MCP89",
32932281 1260 .bar = g84_bar_new,
46484438 1261 .bios = nvkm_bios_new,
bb23f9d7 1262 .bus = g94_bus_new,
6625f55c 1263 .clk = gt215_clk_new,
151abd44 1264 .devinit = mcp89_devinit_new,
03c8952f 1265 .fb = mcp89_fb_new,
c5fcafa5 1266 .fuse = nv50_fuse_new,
2ea7249f 1267 .gpio = g94_gpio_new,
49bd8da5 1268 .i2c = g94_i2c_new,
b7a2bc18 1269 .imem = nv50_instmem_new,
54dcadd5 1270 .mc = g98_mc_new,
c9582455 1271 .mmu = nv50_mmu_new,
a4f7bd36 1272 .mxm = nv50_mxm_new,
e2ca4e7d 1273 .pmu = gt215_pmu_new,
57113c01 1274 .therm = gt215_therm_new,
31649ecf 1275 .timer = nv41_timer_new,
437b2296 1276 .volt = nv40_volt_new,
53e60da4 1277 .ce[0] = gt215_ce_new,
6cf813fb
BS
1278// .disp = gt215_disp_new,
1279// .dma = nv50_dma_new,
1280// .fifo = g84_fifo_new,
1281// .gr = nv50_gr_new,
53e60da4
BS
1282 .mspdec = gt215_mspdec_new,
1283 .msppp = gt215_msppp_new,
1284 .msvld = mcp89_msvld_new,
6cf813fb
BS
1285// .pm = gt215_pm_new,
1286// .sw = nv50_sw_new,
1287};
1288
1289static const struct nvkm_device_chip
1290nvc0_chipset = {
1291 .name = "GF100",
32932281 1292 .bar = gf100_bar_new,
46484438 1293 .bios = nvkm_bios_new,
bb23f9d7 1294 .bus = gf100_bus_new,
6625f55c 1295 .clk = gf100_clk_new,
151abd44 1296 .devinit = gf100_devinit_new,
03c8952f 1297 .fb = gf100_fb_new,
c5fcafa5 1298 .fuse = gf100_fuse_new,
2ea7249f 1299 .gpio = g94_gpio_new,
49bd8da5 1300 .i2c = g94_i2c_new,
551d3417 1301 .ibus = gf100_ibus_new,
b7a2bc18 1302 .imem = nv50_instmem_new,
70bc7182 1303 .ltc = gf100_ltc_new,
54dcadd5 1304 .mc = gf100_mc_new,
c9582455 1305 .mmu = gf100_mmu_new,
a4f7bd36 1306 .mxm = nv50_mxm_new,
e2ca4e7d 1307 .pmu = gf100_pmu_new,
57113c01 1308 .therm = gt215_therm_new,
31649ecf 1309 .timer = nv41_timer_new,
437b2296 1310 .volt = nv40_volt_new,
53e60da4
BS
1311 .ce[0] = gf100_ce_new,
1312 .ce[1] = gf100_ce_new,
6cf813fb
BS
1313// .disp = gt215_disp_new,
1314// .dma = gf100_dma_new,
1315// .fifo = gf100_fifo_new,
1316// .gr = gf100_gr_new,
53e60da4
BS
1317 .mspdec = gf100_mspdec_new,
1318 .msppp = gf100_msppp_new,
1319 .msvld = gf100_msvld_new,
6cf813fb
BS
1320// .pm = gf100_pm_new,
1321// .sw = gf100_sw_new,
1322};
1323
1324static const struct nvkm_device_chip
1325nvc1_chipset = {
1326 .name = "GF108",
32932281 1327 .bar = gf100_bar_new,
46484438 1328 .bios = nvkm_bios_new,
bb23f9d7 1329 .bus = gf100_bus_new,
6625f55c 1330 .clk = gf100_clk_new,
151abd44 1331 .devinit = gf100_devinit_new,
03c8952f 1332 .fb = gf100_fb_new,
c5fcafa5 1333 .fuse = gf100_fuse_new,
2ea7249f 1334 .gpio = g94_gpio_new,
49bd8da5 1335 .i2c = g94_i2c_new,
551d3417 1336 .ibus = gf100_ibus_new,
b7a2bc18 1337 .imem = nv50_instmem_new,
70bc7182 1338 .ltc = gf100_ltc_new,
54dcadd5 1339 .mc = gf106_mc_new,
c9582455 1340 .mmu = gf100_mmu_new,
a4f7bd36 1341 .mxm = nv50_mxm_new,
e2ca4e7d 1342 .pmu = gf100_pmu_new,
57113c01 1343 .therm = gt215_therm_new,
31649ecf 1344 .timer = nv41_timer_new,
437b2296 1345 .volt = nv40_volt_new,
53e60da4 1346 .ce[0] = gf100_ce_new,
6cf813fb
BS
1347// .disp = gt215_disp_new,
1348// .dma = gf100_dma_new,
1349// .fifo = gf100_fifo_new,
1350// .gr = gf108_gr_new,
53e60da4
BS
1351 .mspdec = gf100_mspdec_new,
1352 .msppp = gf100_msppp_new,
1353 .msvld = gf100_msvld_new,
6cf813fb
BS
1354// .pm = gf108_pm_new,
1355// .sw = gf100_sw_new,
1356};
1357
1358static const struct nvkm_device_chip
1359nvc3_chipset = {
1360 .name = "GF106",
32932281 1361 .bar = gf100_bar_new,
46484438 1362 .bios = nvkm_bios_new,
bb23f9d7 1363 .bus = gf100_bus_new,
6625f55c 1364 .clk = gf100_clk_new,
151abd44 1365 .devinit = gf100_devinit_new,
03c8952f 1366 .fb = gf100_fb_new,
c5fcafa5 1367 .fuse = gf100_fuse_new,
2ea7249f 1368 .gpio = g94_gpio_new,
49bd8da5 1369 .i2c = g94_i2c_new,
551d3417 1370 .ibus = gf100_ibus_new,
b7a2bc18 1371 .imem = nv50_instmem_new,
70bc7182 1372 .ltc = gf100_ltc_new,
54dcadd5 1373 .mc = gf106_mc_new,
c9582455 1374 .mmu = gf100_mmu_new,
a4f7bd36 1375 .mxm = nv50_mxm_new,
e2ca4e7d 1376 .pmu = gf100_pmu_new,
57113c01 1377 .therm = gt215_therm_new,
31649ecf 1378 .timer = nv41_timer_new,
437b2296 1379 .volt = nv40_volt_new,
53e60da4 1380 .ce[0] = gf100_ce_new,
6cf813fb
BS
1381// .disp = gt215_disp_new,
1382// .dma = gf100_dma_new,
1383// .fifo = gf100_fifo_new,
1384// .gr = gf104_gr_new,
53e60da4
BS
1385 .mspdec = gf100_mspdec_new,
1386 .msppp = gf100_msppp_new,
1387 .msvld = gf100_msvld_new,
6cf813fb
BS
1388// .pm = gf100_pm_new,
1389// .sw = gf100_sw_new,
1390};
1391
1392static const struct nvkm_device_chip
1393nvc4_chipset = {
1394 .name = "GF104",
32932281 1395 .bar = gf100_bar_new,
46484438 1396 .bios = nvkm_bios_new,
bb23f9d7 1397 .bus = gf100_bus_new,
6625f55c 1398 .clk = gf100_clk_new,
151abd44 1399 .devinit = gf100_devinit_new,
03c8952f 1400 .fb = gf100_fb_new,
c5fcafa5 1401 .fuse = gf100_fuse_new,
2ea7249f 1402 .gpio = g94_gpio_new,
49bd8da5 1403 .i2c = g94_i2c_new,
551d3417 1404 .ibus = gf100_ibus_new,
b7a2bc18 1405 .imem = nv50_instmem_new,
70bc7182 1406 .ltc = gf100_ltc_new,
54dcadd5 1407 .mc = gf100_mc_new,
c9582455 1408 .mmu = gf100_mmu_new,
a4f7bd36 1409 .mxm = nv50_mxm_new,
e2ca4e7d 1410 .pmu = gf100_pmu_new,
57113c01 1411 .therm = gt215_therm_new,
31649ecf 1412 .timer = nv41_timer_new,
437b2296 1413 .volt = nv40_volt_new,
53e60da4
BS
1414 .ce[0] = gf100_ce_new,
1415 .ce[1] = gf100_ce_new,
6cf813fb
BS
1416// .disp = gt215_disp_new,
1417// .dma = gf100_dma_new,
1418// .fifo = gf100_fifo_new,
1419// .gr = gf104_gr_new,
53e60da4
BS
1420 .mspdec = gf100_mspdec_new,
1421 .msppp = gf100_msppp_new,
1422 .msvld = gf100_msvld_new,
6cf813fb
BS
1423// .pm = gf100_pm_new,
1424// .sw = gf100_sw_new,
1425};
1426
1427static const struct nvkm_device_chip
1428nvc8_chipset = {
1429 .name = "GF110",
32932281 1430 .bar = gf100_bar_new,
46484438 1431 .bios = nvkm_bios_new,
bb23f9d7 1432 .bus = gf100_bus_new,
6625f55c 1433 .clk = gf100_clk_new,
151abd44 1434 .devinit = gf100_devinit_new,
03c8952f 1435 .fb = gf100_fb_new,
c5fcafa5 1436 .fuse = gf100_fuse_new,
2ea7249f 1437 .gpio = g94_gpio_new,
49bd8da5 1438 .i2c = g94_i2c_new,
551d3417 1439 .ibus = gf100_ibus_new,
b7a2bc18 1440 .imem = nv50_instmem_new,
70bc7182 1441 .ltc = gf100_ltc_new,
54dcadd5 1442 .mc = gf100_mc_new,
c9582455 1443 .mmu = gf100_mmu_new,
a4f7bd36 1444 .mxm = nv50_mxm_new,
e2ca4e7d 1445 .pmu = gf100_pmu_new,
57113c01 1446 .therm = gt215_therm_new,
31649ecf 1447 .timer = nv41_timer_new,
437b2296 1448 .volt = nv40_volt_new,
53e60da4
BS
1449 .ce[0] = gf100_ce_new,
1450 .ce[1] = gf100_ce_new,
6cf813fb
BS
1451// .disp = gt215_disp_new,
1452// .dma = gf100_dma_new,
1453// .fifo = gf100_fifo_new,
1454// .gr = gf110_gr_new,
53e60da4
BS
1455 .mspdec = gf100_mspdec_new,
1456 .msppp = gf100_msppp_new,
1457 .msvld = gf100_msvld_new,
6cf813fb
BS
1458// .pm = gf100_pm_new,
1459// .sw = gf100_sw_new,
1460};
1461
1462static const struct nvkm_device_chip
1463nvce_chipset = {
1464 .name = "GF114",
32932281 1465 .bar = gf100_bar_new,
46484438 1466 .bios = nvkm_bios_new,
bb23f9d7 1467 .bus = gf100_bus_new,
6625f55c 1468 .clk = gf100_clk_new,
151abd44 1469 .devinit = gf100_devinit_new,
03c8952f 1470 .fb = gf100_fb_new,
c5fcafa5 1471 .fuse = gf100_fuse_new,
2ea7249f 1472 .gpio = g94_gpio_new,
49bd8da5 1473 .i2c = g94_i2c_new,
551d3417 1474 .ibus = gf100_ibus_new,
b7a2bc18 1475 .imem = nv50_instmem_new,
70bc7182 1476 .ltc = gf100_ltc_new,
54dcadd5 1477 .mc = gf100_mc_new,
c9582455 1478 .mmu = gf100_mmu_new,
a4f7bd36 1479 .mxm = nv50_mxm_new,
e2ca4e7d 1480 .pmu = gf100_pmu_new,
57113c01 1481 .therm = gt215_therm_new,
31649ecf 1482 .timer = nv41_timer_new,
437b2296 1483 .volt = nv40_volt_new,
53e60da4
BS
1484 .ce[0] = gf100_ce_new,
1485 .ce[1] = gf100_ce_new,
6cf813fb
BS
1486// .disp = gt215_disp_new,
1487// .dma = gf100_dma_new,
1488// .fifo = gf100_fifo_new,
1489// .gr = gf104_gr_new,
53e60da4
BS
1490 .mspdec = gf100_mspdec_new,
1491 .msppp = gf100_msppp_new,
1492 .msvld = gf100_msvld_new,
6cf813fb
BS
1493// .pm = gf100_pm_new,
1494// .sw = gf100_sw_new,
1495};
1496
1497static const struct nvkm_device_chip
1498nvcf_chipset = {
1499 .name = "GF116",
32932281 1500 .bar = gf100_bar_new,
46484438 1501 .bios = nvkm_bios_new,
bb23f9d7 1502 .bus = gf100_bus_new,
6625f55c 1503 .clk = gf100_clk_new,
151abd44 1504 .devinit = gf100_devinit_new,
03c8952f 1505 .fb = gf100_fb_new,
c5fcafa5 1506 .fuse = gf100_fuse_new,
2ea7249f 1507 .gpio = g94_gpio_new,
49bd8da5 1508 .i2c = g94_i2c_new,
551d3417 1509 .ibus = gf100_ibus_new,
b7a2bc18 1510 .imem = nv50_instmem_new,
70bc7182 1511 .ltc = gf100_ltc_new,
54dcadd5 1512 .mc = gf106_mc_new,
c9582455 1513 .mmu = gf100_mmu_new,
a4f7bd36 1514 .mxm = nv50_mxm_new,
e2ca4e7d 1515 .pmu = gf100_pmu_new,
57113c01 1516 .therm = gt215_therm_new,
31649ecf 1517 .timer = nv41_timer_new,
437b2296 1518 .volt = nv40_volt_new,
53e60da4 1519 .ce[0] = gf100_ce_new,
6cf813fb
BS
1520// .disp = gt215_disp_new,
1521// .dma = gf100_dma_new,
1522// .fifo = gf100_fifo_new,
1523// .gr = gf104_gr_new,
53e60da4
BS
1524 .mspdec = gf100_mspdec_new,
1525 .msppp = gf100_msppp_new,
1526 .msvld = gf100_msvld_new,
6cf813fb
BS
1527// .pm = gf100_pm_new,
1528// .sw = gf100_sw_new,
1529};
1530
1531static const struct nvkm_device_chip
1532nvd7_chipset = {
1533 .name = "GF117",
32932281 1534 .bar = gf100_bar_new,
46484438 1535 .bios = nvkm_bios_new,
bb23f9d7 1536 .bus = gf100_bus_new,
6625f55c 1537 .clk = gf100_clk_new,
151abd44 1538 .devinit = gf100_devinit_new,
03c8952f 1539 .fb = gf100_fb_new,
c5fcafa5 1540 .fuse = gf100_fuse_new,
2ea7249f 1541 .gpio = gf119_gpio_new,
49bd8da5 1542 .i2c = gf117_i2c_new,
551d3417 1543 .ibus = gf100_ibus_new,
b7a2bc18 1544 .imem = nv50_instmem_new,
70bc7182 1545 .ltc = gf100_ltc_new,
54dcadd5 1546 .mc = gf106_mc_new,
c9582455 1547 .mmu = gf100_mmu_new,
a4f7bd36 1548 .mxm = nv50_mxm_new,
57113c01 1549 .therm = gf119_therm_new,
31649ecf 1550 .timer = nv41_timer_new,
53e60da4 1551 .ce[0] = gf100_ce_new,
6cf813fb
BS
1552// .disp = gf119_disp_new,
1553// .dma = gf119_dma_new,
1554// .fifo = gf100_fifo_new,
1555// .gr = gf117_gr_new,
53e60da4
BS
1556 .mspdec = gf100_mspdec_new,
1557 .msppp = gf100_msppp_new,
1558 .msvld = gf100_msvld_new,
6cf813fb
BS
1559// .pm = gf117_pm_new,
1560// .sw = gf100_sw_new,
1561};
1562
1563static const struct nvkm_device_chip
1564nvd9_chipset = {
1565 .name = "GF119",
32932281 1566 .bar = gf100_bar_new,
46484438 1567 .bios = nvkm_bios_new,
bb23f9d7 1568 .bus = gf100_bus_new,
6625f55c 1569 .clk = gf100_clk_new,
151abd44 1570 .devinit = gf100_devinit_new,
03c8952f 1571 .fb = gf100_fb_new,
c5fcafa5 1572 .fuse = gf100_fuse_new,
2ea7249f 1573 .gpio = gf119_gpio_new,
49bd8da5 1574 .i2c = gf119_i2c_new,
551d3417 1575 .ibus = gf100_ibus_new,
b7a2bc18 1576 .imem = nv50_instmem_new,
70bc7182 1577 .ltc = gf100_ltc_new,
54dcadd5 1578 .mc = gf106_mc_new,
c9582455 1579 .mmu = gf100_mmu_new,
a4f7bd36 1580 .mxm = nv50_mxm_new,
e2ca4e7d 1581 .pmu = gf119_pmu_new,
57113c01 1582 .therm = gf119_therm_new,
31649ecf 1583 .timer = nv41_timer_new,
437b2296 1584 .volt = nv40_volt_new,
53e60da4 1585 .ce[0] = gf100_ce_new,
6cf813fb
BS
1586// .disp = gf119_disp_new,
1587// .dma = gf119_dma_new,
1588// .fifo = gf100_fifo_new,
1589// .gr = gf119_gr_new,
53e60da4
BS
1590 .mspdec = gf100_mspdec_new,
1591 .msppp = gf100_msppp_new,
1592 .msvld = gf100_msvld_new,
6cf813fb
BS
1593// .pm = gf117_pm_new,
1594// .sw = gf100_sw_new,
1595};
1596
1597static const struct nvkm_device_chip
1598nve4_chipset = {
1599 .name = "GK104",
32932281 1600 .bar = gf100_bar_new,
46484438 1601 .bios = nvkm_bios_new,
bb23f9d7 1602 .bus = gf100_bus_new,
6625f55c 1603 .clk = gk104_clk_new,
151abd44 1604 .devinit = gf100_devinit_new,
03c8952f 1605 .fb = gk104_fb_new,
c5fcafa5 1606 .fuse = gf100_fuse_new,
2ea7249f 1607 .gpio = gk104_gpio_new,
49bd8da5 1608 .i2c = gk104_i2c_new,
551d3417 1609 .ibus = gk104_ibus_new,
b7a2bc18 1610 .imem = nv50_instmem_new,
70bc7182 1611 .ltc = gk104_ltc_new,
54dcadd5 1612 .mc = gf106_mc_new,
c9582455 1613 .mmu = gf100_mmu_new,
a4f7bd36 1614 .mxm = nv50_mxm_new,
e2ca4e7d 1615 .pmu = gk104_pmu_new,
57113c01 1616 .therm = gf119_therm_new,
31649ecf 1617 .timer = nv41_timer_new,
437b2296 1618 .volt = nv40_volt_new,
e5b31ca6
BS
1619 .ce[0] = gk104_ce_new,
1620 .ce[1] = gk104_ce_new,
1621 .ce[2] = gk104_ce_new,
6cf813fb
BS
1622// .disp = gk104_disp_new,
1623// .dma = gf119_dma_new,
1624// .fifo = gk104_fifo_new,
1625// .gr = gk104_gr_new,
53e60da4
BS
1626 .mspdec = gk104_mspdec_new,
1627 .msppp = gf100_msppp_new,
1628 .msvld = gk104_msvld_new,
6cf813fb
BS
1629// .pm = gk104_pm_new,
1630// .sw = gf100_sw_new,
1631};
1632
1633static const struct nvkm_device_chip
1634nve6_chipset = {
1635 .name = "GK106",
32932281 1636 .bar = gf100_bar_new,
46484438 1637 .bios = nvkm_bios_new,
bb23f9d7 1638 .bus = gf100_bus_new,
6625f55c 1639 .clk = gk104_clk_new,
151abd44 1640 .devinit = gf100_devinit_new,
03c8952f 1641 .fb = gk104_fb_new,
c5fcafa5 1642 .fuse = gf100_fuse_new,
2ea7249f 1643 .gpio = gk104_gpio_new,
49bd8da5 1644 .i2c = gk104_i2c_new,
551d3417 1645 .ibus = gk104_ibus_new,
b7a2bc18 1646 .imem = nv50_instmem_new,
70bc7182 1647 .ltc = gk104_ltc_new,
54dcadd5 1648 .mc = gf106_mc_new,
c9582455 1649 .mmu = gf100_mmu_new,
a4f7bd36 1650 .mxm = nv50_mxm_new,
e2ca4e7d 1651 .pmu = gk104_pmu_new,
57113c01 1652 .therm = gf119_therm_new,
31649ecf 1653 .timer = nv41_timer_new,
437b2296 1654 .volt = nv40_volt_new,
e5b31ca6
BS
1655 .ce[0] = gk104_ce_new,
1656 .ce[1] = gk104_ce_new,
1657 .ce[2] = gk104_ce_new,
6cf813fb
BS
1658// .disp = gk104_disp_new,
1659// .dma = gf119_dma_new,
1660// .fifo = gk104_fifo_new,
1661// .gr = gk104_gr_new,
53e60da4
BS
1662 .mspdec = gk104_mspdec_new,
1663 .msppp = gf100_msppp_new,
1664 .msvld = gk104_msvld_new,
6cf813fb
BS
1665// .pm = gk104_pm_new,
1666// .sw = gf100_sw_new,
1667};
1668
1669static const struct nvkm_device_chip
1670nve7_chipset = {
1671 .name = "GK107",
32932281 1672 .bar = gf100_bar_new,
46484438 1673 .bios = nvkm_bios_new,
bb23f9d7 1674 .bus = gf100_bus_new,
6625f55c 1675 .clk = gk104_clk_new,
151abd44 1676 .devinit = gf100_devinit_new,
03c8952f 1677 .fb = gk104_fb_new,
c5fcafa5 1678 .fuse = gf100_fuse_new,
2ea7249f 1679 .gpio = gk104_gpio_new,
49bd8da5 1680 .i2c = gk104_i2c_new,
551d3417 1681 .ibus = gk104_ibus_new,
b7a2bc18 1682 .imem = nv50_instmem_new,
70bc7182 1683 .ltc = gk104_ltc_new,
54dcadd5 1684 .mc = gf106_mc_new,
c9582455 1685 .mmu = gf100_mmu_new,
a4f7bd36 1686 .mxm = nv50_mxm_new,
e2ca4e7d 1687 .pmu = gf119_pmu_new,
57113c01 1688 .therm = gf119_therm_new,
31649ecf 1689 .timer = nv41_timer_new,
437b2296 1690 .volt = nv40_volt_new,
e5b31ca6
BS
1691 .ce[0] = gk104_ce_new,
1692 .ce[1] = gk104_ce_new,
1693 .ce[2] = gk104_ce_new,
6cf813fb
BS
1694// .disp = gk104_disp_new,
1695// .dma = gf119_dma_new,
1696// .fifo = gk104_fifo_new,
1697// .gr = gk104_gr_new,
53e60da4
BS
1698 .mspdec = gk104_mspdec_new,
1699 .msppp = gf100_msppp_new,
1700 .msvld = gk104_msvld_new,
6cf813fb
BS
1701// .pm = gk104_pm_new,
1702// .sw = gf100_sw_new,
1703};
1704
1705static const struct nvkm_device_chip
1706nvea_chipset = {
1707 .name = "GK20A",
32932281 1708 .bar = gk20a_bar_new,
bb23f9d7 1709 .bus = gf100_bus_new,
6625f55c 1710 .clk = gk20a_clk_new,
03c8952f 1711 .fb = gk20a_fb_new,
c5fcafa5 1712 .fuse = gf100_fuse_new,
551d3417 1713 .ibus = gk20a_ibus_new,
b7a2bc18 1714 .imem = gk20a_instmem_new,
70bc7182 1715 .ltc = gk104_ltc_new,
54dcadd5 1716 .mc = gk20a_mc_new,
c9582455 1717 .mmu = gf100_mmu_new,
e2ca4e7d 1718 .pmu = gk20a_pmu_new,
31649ecf 1719 .timer = gk20a_timer_new,
437b2296 1720 .volt = gk20a_volt_new,
e5b31ca6 1721 .ce[2] = gk104_ce_new,
6cf813fb
BS
1722// .dma = gf119_dma_new,
1723// .fifo = gk20a_fifo_new,
1724// .gr = gk20a_gr_new,
1725// .pm = gk104_pm_new,
1726// .sw = gf100_sw_new,
1727};
1728
1729static const struct nvkm_device_chip
1730nvf0_chipset = {
1731 .name = "GK110",
32932281 1732 .bar = gf100_bar_new,
46484438 1733 .bios = nvkm_bios_new,
bb23f9d7 1734 .bus = gf100_bus_new,
6625f55c 1735 .clk = gk104_clk_new,
151abd44 1736 .devinit = gf100_devinit_new,
03c8952f 1737 .fb = gk104_fb_new,
c5fcafa5 1738 .fuse = gf100_fuse_new,
2ea7249f 1739 .gpio = gk104_gpio_new,
49bd8da5 1740 .i2c = gk104_i2c_new,
551d3417 1741 .ibus = gk104_ibus_new,
b7a2bc18 1742 .imem = nv50_instmem_new,
70bc7182 1743 .ltc = gk104_ltc_new,
54dcadd5 1744 .mc = gf106_mc_new,
c9582455 1745 .mmu = gf100_mmu_new,
a4f7bd36 1746 .mxm = nv50_mxm_new,
e2ca4e7d 1747 .pmu = gk110_pmu_new,
57113c01 1748 .therm = gf119_therm_new,
31649ecf 1749 .timer = nv41_timer_new,
437b2296 1750 .volt = nv40_volt_new,
e5b31ca6
BS
1751 .ce[0] = gk104_ce_new,
1752 .ce[1] = gk104_ce_new,
1753 .ce[2] = gk104_ce_new,
6cf813fb
BS
1754// .disp = gk110_disp_new,
1755// .dma = gf119_dma_new,
1756// .fifo = gk104_fifo_new,
1757// .gr = gk110_gr_new,
53e60da4
BS
1758 .mspdec = gk104_mspdec_new,
1759 .msppp = gf100_msppp_new,
1760 .msvld = gk104_msvld_new,
6cf813fb
BS
1761// .pm = gk110_pm_new,
1762// .sw = gf100_sw_new,
1763};
1764
1765static const struct nvkm_device_chip
1766nvf1_chipset = {
1767 .name = "GK110B",
32932281 1768 .bar = gf100_bar_new,
46484438 1769 .bios = nvkm_bios_new,
bb23f9d7 1770 .bus = gf100_bus_new,
6625f55c 1771 .clk = gk104_clk_new,
151abd44 1772 .devinit = gf100_devinit_new,
03c8952f 1773 .fb = gk104_fb_new,
c5fcafa5 1774 .fuse = gf100_fuse_new,
2ea7249f 1775 .gpio = gk104_gpio_new,
49bd8da5 1776 .i2c = gf119_i2c_new,
551d3417 1777 .ibus = gk104_ibus_new,
b7a2bc18 1778 .imem = nv50_instmem_new,
70bc7182 1779 .ltc = gk104_ltc_new,
54dcadd5 1780 .mc = gf106_mc_new,
c9582455 1781 .mmu = gf100_mmu_new,
a4f7bd36 1782 .mxm = nv50_mxm_new,
e2ca4e7d 1783 .pmu = gk110_pmu_new,
57113c01 1784 .therm = gf119_therm_new,
31649ecf 1785 .timer = nv41_timer_new,
437b2296 1786 .volt = nv40_volt_new,
e5b31ca6
BS
1787 .ce[0] = gk104_ce_new,
1788 .ce[1] = gk104_ce_new,
1789 .ce[2] = gk104_ce_new,
6cf813fb
BS
1790// .disp = gk110_disp_new,
1791// .dma = gf119_dma_new,
1792// .fifo = gk104_fifo_new,
1793// .gr = gk110b_gr_new,
53e60da4
BS
1794 .mspdec = gk104_mspdec_new,
1795 .msppp = gf100_msppp_new,
1796 .msvld = gk104_msvld_new,
6cf813fb
BS
1797// .pm = gk110_pm_new,
1798// .sw = gf100_sw_new,
1799};
1800
1801static const struct nvkm_device_chip
1802nv106_chipset = {
1803 .name = "GK208B",
32932281 1804 .bar = gf100_bar_new,
46484438 1805 .bios = nvkm_bios_new,
bb23f9d7 1806 .bus = gf100_bus_new,
6625f55c 1807 .clk = gk104_clk_new,
151abd44 1808 .devinit = gf100_devinit_new,
03c8952f 1809 .fb = gk104_fb_new,
c5fcafa5 1810 .fuse = gf100_fuse_new,
2ea7249f 1811 .gpio = gk104_gpio_new,
49bd8da5 1812 .i2c = gk104_i2c_new,
551d3417 1813 .ibus = gk104_ibus_new,
b7a2bc18 1814 .imem = nv50_instmem_new,
70bc7182 1815 .ltc = gk104_ltc_new,
54dcadd5 1816 .mc = gk20a_mc_new,
c9582455 1817 .mmu = gf100_mmu_new,
a4f7bd36 1818 .mxm = nv50_mxm_new,
e2ca4e7d 1819 .pmu = gk208_pmu_new,
57113c01 1820 .therm = gf119_therm_new,
31649ecf 1821 .timer = nv41_timer_new,
437b2296 1822 .volt = nv40_volt_new,
e5b31ca6
BS
1823 .ce[0] = gk104_ce_new,
1824 .ce[1] = gk104_ce_new,
1825 .ce[2] = gk104_ce_new,
6cf813fb
BS
1826// .disp = gk110_disp_new,
1827// .dma = gf119_dma_new,
1828// .fifo = gk208_fifo_new,
1829// .gr = gk208_gr_new,
53e60da4
BS
1830 .mspdec = gk104_mspdec_new,
1831 .msppp = gf100_msppp_new,
1832 .msvld = gk104_msvld_new,
6cf813fb
BS
1833// .sw = gf100_sw_new,
1834};
1835
1836static const struct nvkm_device_chip
1837nv108_chipset = {
1838 .name = "GK208",
32932281 1839 .bar = gf100_bar_new,
46484438 1840 .bios = nvkm_bios_new,
bb23f9d7 1841 .bus = gf100_bus_new,
6625f55c 1842 .clk = gk104_clk_new,
151abd44 1843 .devinit = gf100_devinit_new,
03c8952f 1844 .fb = gk104_fb_new,
c5fcafa5 1845 .fuse = gf100_fuse_new,
2ea7249f 1846 .gpio = gk104_gpio_new,
49bd8da5 1847 .i2c = gk104_i2c_new,
551d3417 1848 .ibus = gk104_ibus_new,
b7a2bc18 1849 .imem = nv50_instmem_new,
70bc7182 1850 .ltc = gk104_ltc_new,
54dcadd5 1851 .mc = gk20a_mc_new,
c9582455 1852 .mmu = gf100_mmu_new,
a4f7bd36 1853 .mxm = nv50_mxm_new,
e2ca4e7d 1854 .pmu = gk208_pmu_new,
57113c01 1855 .therm = gf119_therm_new,
31649ecf 1856 .timer = nv41_timer_new,
437b2296 1857 .volt = nv40_volt_new,
e5b31ca6
BS
1858 .ce[0] = gk104_ce_new,
1859 .ce[1] = gk104_ce_new,
1860 .ce[2] = gk104_ce_new,
6cf813fb
BS
1861// .disp = gk110_disp_new,
1862// .dma = gf119_dma_new,
1863// .fifo = gk208_fifo_new,
1864// .gr = gk208_gr_new,
53e60da4
BS
1865 .mspdec = gk104_mspdec_new,
1866 .msppp = gf100_msppp_new,
1867 .msvld = gk104_msvld_new,
6cf813fb
BS
1868// .sw = gf100_sw_new,
1869};
1870
1871static const struct nvkm_device_chip
1872nv117_chipset = {
1873 .name = "GM107",
32932281 1874 .bar = gf100_bar_new,
46484438 1875 .bios = nvkm_bios_new,
bb23f9d7 1876 .bus = gf100_bus_new,
6625f55c 1877 .clk = gk104_clk_new,
151abd44 1878 .devinit = gm107_devinit_new,
03c8952f 1879 .fb = gm107_fb_new,
c5fcafa5 1880 .fuse = gm107_fuse_new,
2ea7249f 1881 .gpio = gk104_gpio_new,
49bd8da5 1882 .i2c = gf119_i2c_new,
551d3417 1883 .ibus = gk104_ibus_new,
b7a2bc18 1884 .imem = nv50_instmem_new,
70bc7182 1885 .ltc = gm107_ltc_new,
54dcadd5 1886 .mc = gk20a_mc_new,
c9582455 1887 .mmu = gf100_mmu_new,
a4f7bd36 1888 .mxm = nv50_mxm_new,
e2ca4e7d 1889 .pmu = gm107_pmu_new,
57113c01 1890 .therm = gm107_therm_new,
31649ecf 1891 .timer = gk20a_timer_new,
e5b31ca6
BS
1892 .ce[0] = gk104_ce_new,
1893 .ce[2] = gk104_ce_new,
6cf813fb
BS
1894// .disp = gm107_disp_new,
1895// .dma = gf119_dma_new,
1896// .fifo = gk208_fifo_new,
1897// .gr = gm107_gr_new,
1898// .sw = gf100_sw_new,
1899};
1900
1901static const struct nvkm_device_chip
1902nv124_chipset = {
1903 .name = "GM204",
32932281 1904 .bar = gf100_bar_new,
46484438 1905 .bios = nvkm_bios_new,
bb23f9d7 1906 .bus = gf100_bus_new,
151abd44 1907 .devinit = gm204_devinit_new,
03c8952f 1908 .fb = gm107_fb_new,
c5fcafa5 1909 .fuse = gm107_fuse_new,
2ea7249f 1910 .gpio = gk104_gpio_new,
49bd8da5 1911 .i2c = gm204_i2c_new,
551d3417 1912 .ibus = gk104_ibus_new,
b7a2bc18 1913 .imem = nv50_instmem_new,
70bc7182 1914 .ltc = gm107_ltc_new,
54dcadd5 1915 .mc = gk20a_mc_new,
c9582455 1916 .mmu = gf100_mmu_new,
a4f7bd36 1917 .mxm = nv50_mxm_new,
e2ca4e7d 1918 .pmu = gm107_pmu_new,
31649ecf 1919 .timer = gk20a_timer_new,
e5b31ca6
BS
1920 .ce[0] = gm204_ce_new,
1921 .ce[1] = gm204_ce_new,
1922 .ce[2] = gm204_ce_new,
6cf813fb
BS
1923// .disp = gm204_disp_new,
1924// .dma = gf119_dma_new,
1925// .fifo = gm204_fifo_new,
1926// .gr = gm204_gr_new,
1927// .sw = gf100_sw_new,
1928};
1929
1930static const struct nvkm_device_chip
1931nv126_chipset = {
1932 .name = "GM206",
32932281 1933 .bar = gf100_bar_new,
46484438 1934 .bios = nvkm_bios_new,
bb23f9d7 1935 .bus = gf100_bus_new,
151abd44 1936 .devinit = gm204_devinit_new,
03c8952f 1937 .fb = gm107_fb_new,
c5fcafa5 1938 .fuse = gm107_fuse_new,
2ea7249f 1939 .gpio = gk104_gpio_new,
49bd8da5 1940 .i2c = gm204_i2c_new,
551d3417 1941 .ibus = gk104_ibus_new,
b7a2bc18 1942 .imem = nv50_instmem_new,
70bc7182 1943 .ltc = gm107_ltc_new,
54dcadd5 1944 .mc = gk20a_mc_new,
c9582455 1945 .mmu = gf100_mmu_new,
a4f7bd36 1946 .mxm = nv50_mxm_new,
e2ca4e7d 1947 .pmu = gm107_pmu_new,
31649ecf 1948 .timer = gk20a_timer_new,
e5b31ca6
BS
1949 .ce[0] = gm204_ce_new,
1950 .ce[1] = gm204_ce_new,
1951 .ce[2] = gm204_ce_new,
6cf813fb
BS
1952// .disp = gm204_disp_new,
1953// .dma = gf119_dma_new,
1954// .fifo = gm204_fifo_new,
1955// .gr = gm206_gr_new,
1956// .sw = gf100_sw_new,
1957};
1958
1959static const struct nvkm_device_chip
1960nv12b_chipset = {
1961 .name = "GM20B",
32932281 1962 .bar = gk20a_bar_new,
bb23f9d7 1963 .bus = gf100_bus_new,
03c8952f 1964 .fb = gk20a_fb_new,
c5fcafa5 1965 .fuse = gm107_fuse_new,
551d3417 1966 .ibus = gk20a_ibus_new,
b7a2bc18 1967 .imem = gk20a_instmem_new,
70bc7182 1968 .ltc = gm107_ltc_new,
54dcadd5 1969 .mc = gk20a_mc_new,
c9582455
BS
1970 .mmu = gf100_mmu_new,
1971 .mmu = gf100_mmu_new,
31649ecf 1972 .timer = gk20a_timer_new,
e5b31ca6 1973 .ce[2] = gm204_ce_new,
6cf813fb
BS
1974// .dma = gf119_dma_new,
1975// .fifo = gm20b_fifo_new,
1976// .gr = gm20b_gr_new,
1977// .sw = gf100_sw_new,
1978};
1979
7974dd1b 1980#include <core/client.h>
a1e88736 1981
9719047b 1982struct nvkm_device *
a38f37a7
BS
1983nv_device(void *obj)
1984{
9719047b 1985 struct nvkm_object *device = nv_object(obj);
a1e88736 1986
8000fb21 1987 if (device->engine == NULL) {
a1e88736 1988 while (device && device->parent) {
7974dd1b 1989 if (!nv_iclass(device, NV_SUBDEV_CLASS) &&
24bd0930 1990 device->parent == &nvkm_client(device)->object) {
a1e88736 1991 struct {
2a9f847f 1992 struct nvkm_object base;
a1e88736
BS
1993 struct nvkm_device *device;
1994 } *udevice = (void *)device;
1995 return udevice->device;
1996 }
8000fb21 1997 device = device->parent;
a1e88736 1998 }
8000fb21 1999 } else {
ec0e5542 2000 device = &nv_object(obj)->engine->subdev.object;
490d595f
BS
2001 if (device && device->parent)
2002 device = device->parent;
a38f37a7 2003 }
490d595f 2004#if CONFIG_NOUVEAU_DEBUG >= NV_DBG_PARANOIA
53003941 2005 BUG_ON(!device);
a38f37a7 2006#endif
a38f37a7
BS
2007 return (void *)device;
2008}
2009
79ca2770 2010static int
9719047b
BS
2011nvkm_device_event_ctor(struct nvkm_object *object, void *data, u32 size,
2012 struct nvkm_notify *notify)
79ca2770
BS
2013{
2014 if (!WARN_ON(size != 0)) {
2015 notify->size = 0;
2016 notify->types = 1;
2017 notify->index = 0;
2018 return 0;
2019 }
2020 return -EINVAL;
2021}
2022
2023static const struct nvkm_event_func
9719047b
BS
2024nvkm_device_event_func = {
2025 .ctor = nvkm_device_event_ctor,
79ca2770
BS
2026};
2027
6cf813fb
BS
2028struct nvkm_subdev *
2029nvkm_device_subdev(struct nvkm_device *device, int index)
2030{
2031 struct nvkm_engine *engine;
2032
2033 if (device->disable_mask & (1ULL << index))
2034 return NULL;
2035
2036 switch (index) {
2037#define _(n,p,m) case NVDEV_SUBDEV_##n: if (p) return (m); break
2038 _(BAR , device->bar , &device->bar->subdev);
2039 _(VBIOS , device->bios , &device->bios->subdev);
2040 _(BUS , device->bus , &device->bus->subdev);
2041 _(CLK , device->clk , &device->clk->subdev);
2042 _(DEVINIT, device->devinit, &device->devinit->subdev);
2043 _(FB , device->fb , &device->fb->subdev);
2044 _(FUSE , device->fuse , &device->fuse->subdev);
2045 _(GPIO , device->gpio , &device->gpio->subdev);
2046 _(I2C , device->i2c , &device->i2c->subdev);
2047 _(IBUS , device->ibus , device->ibus);
2048 _(INSTMEM, device->imem , &device->imem->subdev);
2049 _(LTC , device->ltc , &device->ltc->subdev);
2050 _(MC , device->mc , &device->mc->subdev);
2051 _(MMU , device->mmu , &device->mmu->subdev);
2052 _(MXM , device->mxm , device->mxm);
2053 _(PMU , device->pmu , &device->pmu->subdev);
2054 _(THERM , device->therm , &device->therm->subdev);
2055 _(TIMER , device->timer , &device->timer->subdev);
2056 _(VOLT , device->volt , &device->volt->subdev);
2057#undef _
2058 default:
2059 engine = nvkm_device_engine(device, index);
2060 if (engine)
2061 return &engine->subdev;
2062 break;
2063 }
2064 return NULL;
2065}
2066
2067struct nvkm_engine *
2068nvkm_device_engine(struct nvkm_device *device, int index)
2069{
2070 if (device->disable_mask & (1ULL << index))
2071 return NULL;
2072
2073 switch (index) {
2074#define _(n,p,m) case NVDEV_ENGINE_##n: if (p) return (m); break
2075 _(BSP , device->bsp , device->bsp);
2076 _(CE0 , device->ce[0] , device->ce[0]);
2077 _(CE1 , device->ce[1] , device->ce[1]);
2078 _(CE2 , device->ce[2] , device->ce[2]);
2079 _(CIPHER , device->cipher , device->cipher);
2080 _(DISP , device->disp , &device->disp->engine);
2081 _(DMAOBJ , device->dma , &device->dma->engine);
2082 _(FIFO , device->fifo , &device->fifo->engine);
2083 _(GR , device->gr , &device->gr->engine);
2084 _(IFB , device->ifb , device->ifb);
2085 _(ME , device->me , device->me);
2086 _(MPEG , device->mpeg , device->mpeg);
2087 _(MSENC , device->msenc , device->msenc);
2088 _(MSPDEC , device->mspdec , device->mspdec);
2089 _(MSPPP , device->msppp , device->msppp);
2090 _(MSVLD , device->msvld , device->msvld);
2091 _(PM , device->pm , &device->pm->engine);
2092 _(SEC , device->sec , device->sec);
2093 _(SW , device->sw , &device->sw->engine);
2094 _(VIC , device->vic , device->vic);
2095 _(VP , device->vp , device->vp);
2096#undef _
2097 default:
2098 WARN_ON(1);
2099 break;
2100 }
2101 return NULL;
2102}
2103
a1e88736
BS
2104int
2105nvkm_device_fini(struct nvkm_device *device, bool suspend)
066a5d09 2106{
6cf813fb
BS
2107 const char *action = suspend ? "suspend" : "fini";
2108 struct nvkm_subdev *subdev;
10caad33 2109 int ret, i;
6cf813fb
BS
2110 s64 time;
2111
2112 nvdev_trace(device, "%s running...\n", action);
2113 time = ktime_to_us(ktime_get());
2114
2115 nvkm_acpi_fini(device);
10caad33
BS
2116
2117 for (i = NVDEV_SUBDEV_NR - 1; i >= 0; i--) {
6cf813fb
BS
2118 if ((subdev = nvkm_device_subdev(device, i))) {
2119 ret = nvkm_subdev_fini(subdev, suspend);
2120 if (ret && suspend)
2121 goto fail;
10caad33
BS
2122 }
2123 }
2124
7974dd1b
BS
2125
2126 if (device->func->fini)
2127 device->func->fini(device, suspend);
6cf813fb
BS
2128
2129 time = ktime_to_us(ktime_get()) - time;
2130 nvdev_trace(device, "%s completed in %lldus...\n", action, time);
2131 return 0;
2132
10caad33 2133fail:
6cf813fb
BS
2134 do {
2135 if ((subdev = nvkm_device_subdev(device, i))) {
2136 int rret = nvkm_subdev_init(subdev);
2137 if (rret)
2138 nvkm_fatal(subdev, "failed restart, %d\n", ret);
10caad33 2139 }
6cf813fb 2140 } while (++i < NVDEV_SUBDEV_NR);
10caad33 2141
6cf813fb 2142 nvdev_trace(device, "%s failed with %d\n", action, ret);
10caad33 2143 return ret;
066a5d09
BS
2144}
2145
6cf813fb 2146static int
7974dd1b
BS
2147nvkm_device_preinit(struct nvkm_device *device)
2148{
6cf813fb
BS
2149 struct nvkm_subdev *subdev;
2150 int ret, i;
7974dd1b
BS
2151 s64 time;
2152
2153 nvdev_trace(device, "preinit running...\n");
2154 time = ktime_to_us(ktime_get());
2155
2156 if (device->func->preinit) {
2157 ret = device->func->preinit(device);
2158 if (ret)
2159 goto fail;
2160 }
2161
6cf813fb
BS
2162 for (i = 0; i < NVDEV_SUBDEV_NR; i++) {
2163 if ((subdev = nvkm_device_subdev(device, i))) {
2164 ret = nvkm_subdev_preinit(subdev);
2165 if (ret)
2166 goto fail;
2167 }
2168 }
2169
8de65bd0
BS
2170 ret = nvkm_devinit_post(device->devinit, &device->disable_mask);
2171 if (ret)
2172 goto fail;
6cf813fb 2173
7974dd1b
BS
2174 time = ktime_to_us(ktime_get()) - time;
2175 nvdev_trace(device, "preinit completed in %lldus\n", time);
2176 return 0;
2177
2178fail:
2179 nvdev_error(device, "preinit failed with %d\n", ret);
2180 return ret;
2181}
2182
a1e88736
BS
2183int
2184nvkm_device_init(struct nvkm_device *device)
066a5d09 2185{
6cf813fb 2186 struct nvkm_subdev *subdev;
0ac9d210 2187 int ret, i = 0, c;
6cf813fb 2188 s64 time;
ed76a870 2189
7974dd1b
BS
2190 ret = nvkm_device_preinit(device);
2191 if (ret)
2192 return ret;
2193
6cf813fb
BS
2194 nvkm_device_fini(device, false);
2195
2196 nvdev_trace(device, "init running...\n");
2197 time = ktime_to_us(ktime_get());
10caad33 2198
a1e88736 2199 for (i = 0, c = 0; i < NVDEV_SUBDEV_NR; i++) {
6cf813fb 2200#define _(s,m) case s: if (device->oclass[s] && !device->m) { \
aa35888f 2201 ret = nvkm_object_old(nv_object(device), NULL, \
0ac9d210
BS
2202 device->oclass[s], NULL, (s), \
2203 (struct nvkm_object **)&device->m); \
2204 if (ret == -ENODEV) { \
2205 device->oclass[s] = NULL; \
2206 continue; \
2207 } \
2208 if (ret) \
2209 goto fail; \
0ac9d210
BS
2210} break
2211 switch (i) {
2212 _(NVDEV_SUBDEV_BAR , bar);
2213 _(NVDEV_SUBDEV_VBIOS , bios);
2214 _(NVDEV_SUBDEV_BUS , bus);
2215 _(NVDEV_SUBDEV_CLK , clk);
2216 _(NVDEV_SUBDEV_DEVINIT, devinit);
2217 _(NVDEV_SUBDEV_FB , fb);
2218 _(NVDEV_SUBDEV_FUSE , fuse);
2219 _(NVDEV_SUBDEV_GPIO , gpio);
2220 _(NVDEV_SUBDEV_I2C , i2c);
2221 _(NVDEV_SUBDEV_IBUS , ibus);
2222 _(NVDEV_SUBDEV_INSTMEM, imem);
2223 _(NVDEV_SUBDEV_LTC , ltc);
2224 _(NVDEV_SUBDEV_MC , mc);
2225 _(NVDEV_SUBDEV_MMU , mmu);
2226 _(NVDEV_SUBDEV_MXM , mxm);
2227 _(NVDEV_SUBDEV_PMU , pmu);
2228 _(NVDEV_SUBDEV_THERM , therm);
2229 _(NVDEV_SUBDEV_TIMER , timer);
2230 _(NVDEV_SUBDEV_VOLT , volt);
2231 _(NVDEV_ENGINE_BSP , bsp);
2232 _(NVDEV_ENGINE_CE0 , ce[0]);
2233 _(NVDEV_ENGINE_CE1 , ce[1]);
2234 _(NVDEV_ENGINE_CE2 , ce[2]);
2235 _(NVDEV_ENGINE_CIPHER , cipher);
2236 _(NVDEV_ENGINE_DISP , disp);
2237 _(NVDEV_ENGINE_DMAOBJ , dma);
2238 _(NVDEV_ENGINE_FIFO , fifo);
2239 _(NVDEV_ENGINE_GR , gr);
2240 _(NVDEV_ENGINE_IFB , ifb);
2241 _(NVDEV_ENGINE_ME , me);
2242 _(NVDEV_ENGINE_MPEG , mpeg);
2243 _(NVDEV_ENGINE_MSENC , msenc);
2244 _(NVDEV_ENGINE_MSPDEC , mspdec);
2245 _(NVDEV_ENGINE_MSPPP , msppp);
2246 _(NVDEV_ENGINE_MSVLD , msvld);
2247 _(NVDEV_ENGINE_PM , pm);
2248 _(NVDEV_ENGINE_SEC , sec);
2249 _(NVDEV_ENGINE_SW , sw);
2250 _(NVDEV_ENGINE_VIC , vic);
2251 _(NVDEV_ENGINE_VP , vp);
2252 default:
2253 WARN_ON(1);
2254 continue;
2255 }
2256#undef _
2257
2258 /* note: can't init *any* subdevs until devinit has been run
2259 * due to not knowing exactly what the vbios init tables will
2260 * mess with. devinit also can't be run until all of its
2261 * dependencies have been created.
2262 *
2263 * this code delays init of any subdev until all of devinit's
2264 * dependencies have been created, and then initialises each
2265 * subdev in turn as they're created.
2266 */
2267 while (i >= NVDEV_SUBDEV_DEVINIT_LAST && c <= i) {
6cf813fb
BS
2268 if ((subdev = nvkm_device_subdev(device, c++))) {
2269 ret = nvkm_subdev_init(subdev);
10caad33
BS
2270 if (ret)
2271 goto fail;
10caad33
BS
2272 }
2273 }
2274 }
2275
6cf813fb
BS
2276 nvkm_acpi_init(device);
2277
2278 time = ktime_to_us(ktime_get()) - time;
2279 nvdev_trace(device, "init completed in %lldus\n", time);
2280 return 0;
2281
10caad33 2282fail:
6cf813fb
BS
2283 do {
2284 if ((subdev = nvkm_device_subdev(device, i)))
2285 nvkm_subdev_fini(subdev, false);
2286 } while (--i >= 0);
10caad33 2287
6cf813fb 2288 nvdev_error(device, "init failed with %d\n", ret);
10caad33 2289 return ret;
066a5d09
BS
2290}
2291
420b9469 2292resource_size_t
9719047b 2293nv_device_resource_start(struct nvkm_device *device, unsigned int bar)
420b9469
AC
2294{
2295 if (nv_device_is_pci(device)) {
2296 return pci_resource_start(device->pdev, bar);
2297 } else {
2298 struct resource *res;
2299 res = platform_get_resource(device->platformdev,
2300 IORESOURCE_MEM, bar);
2301 if (!res)
2302 return 0;
2303 return res->start;
2304 }
2305}
2306
2307resource_size_t
9719047b 2308nv_device_resource_len(struct nvkm_device *device, unsigned int bar)
420b9469
AC
2309{
2310 if (nv_device_is_pci(device)) {
2311 return pci_resource_len(device->pdev, bar);
2312 } else {
2313 struct resource *res;
2314 res = platform_get_resource(device->platformdev,
2315 IORESOURCE_MEM, bar);
2316 if (!res)
2317 return 0;
2318 return resource_size(res);
2319 }
2320}
2321
420b9469 2322int
9719047b 2323nv_device_get_irq(struct nvkm_device *device, bool stall)
420b9469
AC
2324{
2325 if (nv_device_is_pci(device)) {
2326 return device->pdev->irq;
2327 } else {
2328 return platform_get_irq_byname(device->platformdev,
2329 stall ? "stall" : "nonstall");
2330 }
2331}
2332
e781dc8f
BS
2333void
2334nvkm_device_del(struct nvkm_device **pdevice)
2335{
2336 struct nvkm_device *device = *pdevice;
0ac9d210 2337 int i;
e781dc8f 2338 if (device) {
e781dc8f 2339 mutex_lock(&nv_devices_mutex);
6cf813fb
BS
2340 device->disable_mask = 0;
2341 for (i = NVDEV_SUBDEV_NR - 1; i >= 0; i--) {
2342 struct nvkm_subdev *subdev =
2343 nvkm_device_subdev(device, i);
2344 nvkm_subdev_del(&subdev);
2345 }
0ac9d210
BS
2346
2347 nvkm_event_fini(&device->event);
e781dc8f
BS
2348
2349 if (device->pri)
2350 iounmap(device->pri);
0ac9d210 2351 list_del(&device->head);
7974dd1b
BS
2352
2353 if (device->func->dtor)
2354 *pdevice = device->func->dtor(device);
0ac9d210 2355 mutex_unlock(&nv_devices_mutex);
e781dc8f 2356
7974dd1b 2357 kfree(*pdevice);
e781dc8f
BS
2358 *pdevice = NULL;
2359 }
2360}
2361
7974dd1b
BS
2362static const struct nvkm_engine_func
2363nvkm_device_func = {
2364};
2365
9274f4a9 2366int
7974dd1b
BS
2367nvkm_device_ctor(const struct nvkm_device_func *func,
2368 const struct nvkm_device_quirk *quirk,
2369 void *dev, enum nv_bus_type type, u64 handle,
2370 const char *name, const char *cfg, const char *dbg,
2371 bool detect, bool mmio, u64 subdev_mask,
2372 struct nvkm_device *device)
9274f4a9 2373{
6cf813fb 2374 struct nvkm_subdev *subdev;
0ac9d210
BS
2375 u64 mmio_base, mmio_size;
2376 u32 boot0, strap;
2377 void __iomem *map;
9274f4a9 2378 int ret = -EEXIST;
0ac9d210 2379 int i;
9274f4a9
BS
2380
2381 mutex_lock(&nv_devices_mutex);
7974dd1b
BS
2382 if (nvkm_device_find_locked(handle))
2383 goto done;
9274f4a9 2384
7974dd1b 2385 device->func = func;
7974dd1b 2386 device->quirk = quirk;
420b9469 2387 switch (type) {
9719047b 2388 case NVKM_BUS_PCI:
420b9469 2389 device->pdev = dev;
6d0d40e7 2390 device->dev = &device->pdev->dev;
420b9469 2391 break;
9719047b 2392 case NVKM_BUS_PLATFORM:
420b9469 2393 device->platformdev = dev;
6d0d40e7 2394 device->dev = &device->platformdev->dev;
420b9469
AC
2395 break;
2396 }
7974dd1b 2397 device->handle = handle;
9274f4a9
BS
2398 device->cfgopt = cfg;
2399 device->dbgopt = dbg;
7974dd1b 2400 device->name = name;
0d5dd3f3 2401 list_add_tail(&device->head, &nv_devices);
ed76a870 2402
6cf813fb
BS
2403 ret = nvkm_engine_ctor(&nvkm_device_func, device, 0, 0,
2404 true, &device->engine);
2405 device->engine.subdev.object.parent = NULL;
2406 if (ret)
2407 goto done;
2408
9719047b 2409 ret = nvkm_event_init(&nvkm_device_event_func, 1, 1, &device->event);
0ac9d210
BS
2410 if (ret)
2411 goto done;
2412
2413 mmio_base = nv_device_resource_start(device, 0);
2414 mmio_size = nv_device_resource_len(device, 0);
2415
2416 /* identify the chipset, and determine classes of subdev/engines */
2417 if (detect) {
2418 map = ioremap(mmio_base, 0x102000);
2419 if (ret = -ENOMEM, map == NULL)
2420 goto done;
2421
2422 /* switch mmio to cpu's native endianness */
2423#ifndef __BIG_ENDIAN
2424 if (ioread32_native(map + 0x000004) != 0x00000000) {
2425#else
2426 if (ioread32_native(map + 0x000004) == 0x00000000) {
2427#endif
2428 iowrite32_native(0x01000001, map + 0x000004);
2429 ioread32_native(map);
2430 }
2431
2432 /* read boot0 and strapping information */
2433 boot0 = ioread32_native(map + 0x000000);
2434 strap = ioread32_native(map + 0x101000);
2435 iounmap(map);
2436
2437 /* determine chipset and derive architecture from it */
2438 if ((boot0 & 0x1f000000) > 0) {
2439 device->chipset = (boot0 & 0x1ff00000) >> 20;
2440 device->chiprev = (boot0 & 0x000000ff);
2441 switch (device->chipset & 0x1f0) {
2442 case 0x010: {
2443 if (0x461 & (1 << (device->chipset & 0xf)))
2444 device->card_type = NV_10;
2445 else
2446 device->card_type = NV_11;
2447 device->chiprev = 0x00;
2448 break;
2449 }
2450 case 0x020: device->card_type = NV_20; break;
2451 case 0x030: device->card_type = NV_30; break;
2452 case 0x040:
2453 case 0x060: device->card_type = NV_40; break;
2454 case 0x050:
2455 case 0x080:
2456 case 0x090:
2457 case 0x0a0: device->card_type = NV_50; break;
2458 case 0x0c0:
2459 case 0x0d0: device->card_type = NV_C0; break;
2460 case 0x0e0:
2461 case 0x0f0:
2462 case 0x100: device->card_type = NV_E0; break;
2463 case 0x110:
2464 case 0x120: device->card_type = GM100; break;
2465 default:
2466 break;
2467 }
2468 } else
2469 if ((boot0 & 0xff00fff0) == 0x20004000) {
2470 if (boot0 & 0x00f00000)
2471 device->chipset = 0x05;
2472 else
2473 device->chipset = 0x04;
2474 device->card_type = NV_04;
2475 }
2476
2477 switch (device->card_type) {
2478 case NV_04: ret = nv04_identify(device); break;
2479 case NV_10:
2480 case NV_11: ret = nv10_identify(device); break;
2481 case NV_20: ret = nv20_identify(device); break;
2482 case NV_30: ret = nv30_identify(device); break;
2483 case NV_40: ret = nv40_identify(device); break;
2484 case NV_50: ret = nv50_identify(device); break;
2485 case NV_C0: ret = gf100_identify(device); break;
2486 case NV_E0: ret = gk104_identify(device); break;
2487 case GM100: ret = gm100_identify(device); break;
2488 default:
2489 ret = -EINVAL;
2490 break;
2491 }
2492
6cf813fb
BS
2493 switch (!ret * device->chipset) {
2494 case 0x004: device->chip = &nv4_chipset; break;
2495 case 0x005: device->chip = &nv5_chipset; break;
2496 case 0x010: device->chip = &nv10_chipset; break;
2497 case 0x011: device->chip = &nv11_chipset; break;
2498 case 0x015: device->chip = &nv15_chipset; break;
2499 case 0x017: device->chip = &nv17_chipset; break;
2500 case 0x018: device->chip = &nv18_chipset; break;
2501 case 0x01a: device->chip = &nv1a_chipset; break;
2502 case 0x01f: device->chip = &nv1f_chipset; break;
2503 case 0x020: device->chip = &nv20_chipset; break;
2504 case 0x025: device->chip = &nv25_chipset; break;
2505 case 0x028: device->chip = &nv28_chipset; break;
2506 case 0x02a: device->chip = &nv2a_chipset; break;
2507 case 0x030: device->chip = &nv30_chipset; break;
2508 case 0x031: device->chip = &nv31_chipset; break;
2509 case 0x034: device->chip = &nv34_chipset; break;
2510 case 0x035: device->chip = &nv35_chipset; break;
2511 case 0x036: device->chip = &nv36_chipset; break;
2512 case 0x040: device->chip = &nv40_chipset; break;
2513 case 0x041: device->chip = &nv41_chipset; break;
2514 case 0x042: device->chip = &nv42_chipset; break;
2515 case 0x043: device->chip = &nv43_chipset; break;
2516 case 0x044: device->chip = &nv44_chipset; break;
2517 case 0x045: device->chip = &nv45_chipset; break;
2518 case 0x046: device->chip = &nv46_chipset; break;
2519 case 0x047: device->chip = &nv47_chipset; break;
2520 case 0x049: device->chip = &nv49_chipset; break;
2521 case 0x04a: device->chip = &nv4a_chipset; break;
2522 case 0x04b: device->chip = &nv4b_chipset; break;
2523 case 0x04c: device->chip = &nv4c_chipset; break;
2524 case 0x04e: device->chip = &nv4e_chipset; break;
2525 case 0x050: device->chip = &nv50_chipset; break;
2526 case 0x063: device->chip = &nv63_chipset; break;
2527 case 0x067: device->chip = &nv67_chipset; break;
2528 case 0x068: device->chip = &nv68_chipset; break;
2529 case 0x084: device->chip = &nv84_chipset; break;
2530 case 0x086: device->chip = &nv86_chipset; break;
2531 case 0x092: device->chip = &nv92_chipset; break;
2532 case 0x094: device->chip = &nv94_chipset; break;
2533 case 0x096: device->chip = &nv96_chipset; break;
2534 case 0x098: device->chip = &nv98_chipset; break;
2535 case 0x0a0: device->chip = &nva0_chipset; break;
2536 case 0x0a3: device->chip = &nva3_chipset; break;
2537 case 0x0a5: device->chip = &nva5_chipset; break;
2538 case 0x0a8: device->chip = &nva8_chipset; break;
2539 case 0x0aa: device->chip = &nvaa_chipset; break;
2540 case 0x0ac: device->chip = &nvac_chipset; break;
2541 case 0x0af: device->chip = &nvaf_chipset; break;
2542 case 0x0c0: device->chip = &nvc0_chipset; break;
2543 case 0x0c1: device->chip = &nvc1_chipset; break;
2544 case 0x0c3: device->chip = &nvc3_chipset; break;
2545 case 0x0c4: device->chip = &nvc4_chipset; break;
2546 case 0x0c8: device->chip = &nvc8_chipset; break;
2547 case 0x0ce: device->chip = &nvce_chipset; break;
2548 case 0x0cf: device->chip = &nvcf_chipset; break;
2549 case 0x0d7: device->chip = &nvd7_chipset; break;
2550 case 0x0d9: device->chip = &nvd9_chipset; break;
2551 case 0x0e4: device->chip = &nve4_chipset; break;
2552 case 0x0e6: device->chip = &nve6_chipset; break;
2553 case 0x0e7: device->chip = &nve7_chipset; break;
2554 case 0x0ea: device->chip = &nvea_chipset; break;
2555 case 0x0f0: device->chip = &nvf0_chipset; break;
2556 case 0x0f1: device->chip = &nvf1_chipset; break;
2557 case 0x106: device->chip = &nv106_chipset; break;
2558 case 0x108: device->chip = &nv108_chipset; break;
2559 case 0x117: device->chip = &nv117_chipset; break;
2560 case 0x124: device->chip = &nv124_chipset; break;
2561 case 0x126: device->chip = &nv126_chipset; break;
2562 case 0x12b: device->chip = &nv12b_chipset; break;
2563 default:
0ac9d210
BS
2564 nvdev_error(device, "unknown chipset (%08x)\n", boot0);
2565 goto done;
2566 }
2567
6cf813fb
BS
2568 nvdev_info(device, "NVIDIA %s (%08x)\n",
2569 device->chip->name, boot0);
0ac9d210
BS
2570
2571 /* determine frequency of timing crystal */
2572 if ( device->card_type <= NV_10 || device->chipset < 0x17 ||
2573 (device->chipset >= 0x20 && device->chipset < 0x25))
2574 strap &= 0x00000040;
2575 else
2576 strap &= 0x00400040;
2577
2578 switch (strap) {
2579 case 0x00000000: device->crystal = 13500; break;
2580 case 0x00000040: device->crystal = 14318; break;
2581 case 0x00400000: device->crystal = 27000; break;
2582 case 0x00400040: device->crystal = 25000; break;
2583 }
2584 } else {
6cf813fb 2585 device->chip = &null_chipset;
0ac9d210
BS
2586 }
2587
6cf813fb
BS
2588 if (!device->name)
2589 device->name = device->chip->name;
2590
0ac9d210
BS
2591 if (mmio) {
2592 device->pri = ioremap(mmio_base, mmio_size);
2593 if (!device->pri) {
2594 nvdev_error(device, "unable to map PRI\n");
2595 return -ENOMEM;
2596 }
2597 }
2598
2599 /* disable subdevs that aren't required (used by tools) */
2600 for (i = 0; i < NVDEV_SUBDEV_NR; i++) {
2601 if (!(subdev_mask & (1ULL << i)))
2602 device->oclass[i] = NULL;
2603 }
2604
a1e88736
BS
2605 atomic_set(&device->engine.subdev.object.usecount, 2);
2606 mutex_init(&device->mutex);
6cf813fb
BS
2607
2608 for (i = 0; i < NVDEV_SUBDEV_NR; i++) {
2609#define _(s,m) case s: \
2610 if (device->chip->m && (subdev_mask & (1ULL << (s)))) { \
2611 ret = device->chip->m(device, (s), &device->m); \
2612 if (ret) { \
2613 subdev = nvkm_device_subdev(device, (s)); \
2614 nvkm_subdev_del(&subdev); \
2615 device->m = NULL; \
2616 if (ret != -ENODEV) { \
2617 nvdev_error(device, "%s ctor failed, %d\n", \
2618 nvkm_subdev_name[s], ret); \
2619 goto done; \
2620 } \
2621 } \
2622 } \
2623 break
2624 switch (i) {
2625 _(NVDEV_SUBDEV_BAR , bar);
2626 _(NVDEV_SUBDEV_VBIOS , bios);
2627 _(NVDEV_SUBDEV_BUS , bus);
2628 _(NVDEV_SUBDEV_CLK , clk);
2629 _(NVDEV_SUBDEV_DEVINIT, devinit);
2630 _(NVDEV_SUBDEV_FB , fb);
2631 _(NVDEV_SUBDEV_FUSE , fuse);
2632 _(NVDEV_SUBDEV_GPIO , gpio);
2633 _(NVDEV_SUBDEV_I2C , i2c);
2634 _(NVDEV_SUBDEV_IBUS , ibus);
2635 _(NVDEV_SUBDEV_INSTMEM, imem);
2636 _(NVDEV_SUBDEV_LTC , ltc);
2637 _(NVDEV_SUBDEV_MC , mc);
2638 _(NVDEV_SUBDEV_MMU , mmu);
2639 _(NVDEV_SUBDEV_MXM , mxm);
2640 _(NVDEV_SUBDEV_PMU , pmu);
2641 _(NVDEV_SUBDEV_THERM , therm);
2642 _(NVDEV_SUBDEV_TIMER , timer);
2643 _(NVDEV_SUBDEV_VOLT , volt);
2644 _(NVDEV_ENGINE_BSP , bsp);
2645 _(NVDEV_ENGINE_CE0 , ce[0]);
2646 _(NVDEV_ENGINE_CE1 , ce[1]);
2647 _(NVDEV_ENGINE_CE2 , ce[2]);
2648 _(NVDEV_ENGINE_CIPHER , cipher);
2649 _(NVDEV_ENGINE_DISP , disp);
2650 _(NVDEV_ENGINE_DMAOBJ , dma);
2651 _(NVDEV_ENGINE_FIFO , fifo);
2652 _(NVDEV_ENGINE_GR , gr);
2653 _(NVDEV_ENGINE_IFB , ifb);
2654 _(NVDEV_ENGINE_ME , me);
2655 _(NVDEV_ENGINE_MPEG , mpeg);
2656 _(NVDEV_ENGINE_MSENC , msenc);
2657 _(NVDEV_ENGINE_MSPDEC , mspdec);
2658 _(NVDEV_ENGINE_MSPPP , msppp);
2659 _(NVDEV_ENGINE_MSVLD , msvld);
2660 _(NVDEV_ENGINE_PM , pm);
2661 _(NVDEV_ENGINE_SEC , sec);
2662 _(NVDEV_ENGINE_SW , sw);
2663 _(NVDEV_ENGINE_VIC , vic);
2664 _(NVDEV_ENGINE_VP , vp);
2665 default:
2666 WARN_ON(1);
2667 continue;
2668 }
2669#undef _
2670 }
2671
2672 ret = 0;
9274f4a9
BS
2673done:
2674 mutex_unlock(&nv_devices_mutex);
2675 return ret;
2676}
This page took 0.37994 seconds and 5 git commands to generate.