drm/nouveau/bios: convert to new-style nvkm_subdev
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nvkm / subdev / bus / hwsq.h
CommitLineData
2984506f
BS
1#ifndef __NVKM_BUS_HWSQ_H__
2#define __NVKM_BUS_HWSQ_H__
2984506f
BS
3#include <subdev/bus.h>
4
5struct hwsq {
5f8824de
BS
6 struct nvkm_subdev *subdev;
7 struct nvkm_hwsq *hwsq;
2984506f
BS
8 int sequence;
9};
10
11struct hwsq_reg {
12 int sequence;
13 bool force;
3834b632
RS
14 u32 addr;
15 u32 stride; /* in bytes */
16 u32 mask;
2984506f
BS
17 u32 data;
18};
19
3834b632
RS
20static inline struct hwsq_reg
21hwsq_stride(u32 addr, u32 stride, u32 mask)
22{
23 return (struct hwsq_reg) {
24 .sequence = 0,
25 .force = 0,
26 .addr = addr,
27 .stride = stride,
28 .mask = mask,
29 .data = 0xdeadbeef,
30 };
31}
32
2984506f
BS
33static inline struct hwsq_reg
34hwsq_reg2(u32 addr1, u32 addr2)
35{
36 return (struct hwsq_reg) {
37 .sequence = 0,
38 .force = 0,
3834b632
RS
39 .addr = addr1,
40 .stride = addr2 - addr1,
41 .mask = 0x3,
2984506f
BS
42 .data = 0xdeadbeef,
43 };
44}
45
46static inline struct hwsq_reg
47hwsq_reg(u32 addr)
48{
3834b632
RS
49 return (struct hwsq_reg) {
50 .sequence = 0,
51 .force = 0,
52 .addr = addr,
53 .stride = 0,
54 .mask = 0x1,
55 .data = 0xdeadbeef,
56 };
2984506f
BS
57}
58
59static inline int
5f8824de 60hwsq_init(struct hwsq *ram, struct nvkm_subdev *subdev)
2984506f 61{
01d6b956 62 struct nvkm_bus *bus = nvkm_bus(subdev);
2984506f
BS
63 int ret;
64
01d6b956 65 ret = nvkm_hwsq_init(bus, &ram->hwsq);
2984506f
BS
66 if (ret)
67 return ret;
68
69 ram->sequence++;
70 ram->subdev = subdev;
71 return 0;
72}
73
74static inline int
75hwsq_exec(struct hwsq *ram, bool exec)
76{
77 int ret = 0;
78 if (ram->subdev) {
5f8824de 79 ret = nvkm_hwsq_fini(&ram->hwsq, exec);
2984506f
BS
80 ram->subdev = NULL;
81 }
82 return ret;
83}
84
85static inline u32
86hwsq_rd32(struct hwsq *ram, struct hwsq_reg *reg)
87{
14caba44 88 struct nvkm_device *device = ram->subdev->device;
2984506f 89 if (reg->sequence != ram->sequence)
14caba44 90 reg->data = nvkm_rd32(device, reg->addr);
2984506f
BS
91 return reg->data;
92}
93
94static inline void
95hwsq_wr32(struct hwsq *ram, struct hwsq_reg *reg, u32 data)
96{
3834b632
RS
97 u32 mask, off = 0;
98
2984506f
BS
99 reg->sequence = ram->sequence;
100 reg->data = data;
3834b632
RS
101
102 for (mask = reg->mask; mask > 0; mask = (mask & ~1) >> 1) {
103 if (mask & 1)
104 nvkm_hwsq_wr32(ram->hwsq, reg->addr+off, reg->data);
105
106 off += reg->stride;
107 }
2984506f
BS
108}
109
110static inline void
111hwsq_nuke(struct hwsq *ram, struct hwsq_reg *reg)
112{
113 reg->force = true;
114}
115
116static inline u32
117hwsq_mask(struct hwsq *ram, struct hwsq_reg *reg, u32 mask, u32 data)
118{
119 u32 temp = hwsq_rd32(ram, reg);
120 if (temp != ((temp & ~mask) | data) || reg->force)
121 hwsq_wr32(ram, reg, (temp & ~mask) | data);
122 return temp;
123}
124
125static inline void
126hwsq_setf(struct hwsq *ram, u8 flag, int data)
127{
5f8824de 128 nvkm_hwsq_setf(ram->hwsq, flag, data);
2984506f
BS
129}
130
131static inline void
132hwsq_wait(struct hwsq *ram, u8 flag, u8 data)
133{
5f8824de 134 nvkm_hwsq_wait(ram->hwsq, flag, data);
2984506f
BS
135}
136
137static inline void
138hwsq_nsec(struct hwsq *ram, u32 nsec)
139{
5f8824de 140 nvkm_hwsq_nsec(ram->hwsq, nsec);
2984506f 141}
2984506f 142#endif
This page took 0.238611 seconds and 5 git commands to generate.