drm/radeon: fix speaker allocation setup
[deliverable/linux.git] / drivers / gpu / drm / radeon / cik_sdma.c
CommitLineData
2483b4ea
CK
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "radeon.h"
f2c6b0f4 27#include "radeon_ucode.h"
2483b4ea 28#include "radeon_asic.h"
74d360f6 29#include "radeon_trace.h"
2483b4ea
CK
30#include "cikd.h"
31
32/* sdma */
33#define CIK_SDMA_UCODE_SIZE 1050
34#define CIK_SDMA_UCODE_VERSION 64
35
36u32 cik_gpu_check_soft_reset(struct radeon_device *rdev);
37
38/*
39 * sDMA - System DMA
40 * Starting with CIK, the GPU has new asynchronous
41 * DMA engines. These engines are used for compute
42 * and gfx. There are two DMA engines (SDMA0, SDMA1)
43 * and each one supports 1 ring buffer used for gfx
44 * and 2 queues used for compute.
45 *
46 * The programming model is very similar to the CP
47 * (ring buffer, IBs, etc.), but sDMA has it's own
48 * packet format that is different from the PM4 format
49 * used by the CP. sDMA supports copying data, writing
50 * embedded data, solid fills, and a number of other
51 * things. It also has support for tiling/detiling of
52 * buffers.
53 */
54
ea31bf69
AD
55/**
56 * cik_sdma_get_rptr - get the current read pointer
57 *
58 * @rdev: radeon_device pointer
59 * @ring: radeon ring pointer
60 *
61 * Get the current rptr from the hardware (CIK+).
62 */
63uint32_t cik_sdma_get_rptr(struct radeon_device *rdev,
64 struct radeon_ring *ring)
65{
66 u32 rptr, reg;
67
68 if (rdev->wb.enabled) {
69 rptr = rdev->wb.wb[ring->rptr_offs/4];
70 } else {
71 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
72 reg = SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET;
73 else
74 reg = SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET;
75
76 rptr = RREG32(reg);
77 }
78
79 return (rptr & 0x3fffc) >> 2;
80}
81
82/**
83 * cik_sdma_get_wptr - get the current write pointer
84 *
85 * @rdev: radeon_device pointer
86 * @ring: radeon ring pointer
87 *
88 * Get the current wptr from the hardware (CIK+).
89 */
90uint32_t cik_sdma_get_wptr(struct radeon_device *rdev,
91 struct radeon_ring *ring)
92{
93 u32 reg;
94
95 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
96 reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
97 else
98 reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
99
100 return (RREG32(reg) & 0x3fffc) >> 2;
101}
102
103/**
104 * cik_sdma_set_wptr - commit the write pointer
105 *
106 * @rdev: radeon_device pointer
107 * @ring: radeon ring pointer
108 *
109 * Write the wptr back to the hardware (CIK+).
110 */
111void cik_sdma_set_wptr(struct radeon_device *rdev,
112 struct radeon_ring *ring)
113{
114 u32 reg;
115
116 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
117 reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
118 else
119 reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
120
121 WREG32(reg, (ring->wptr << 2) & 0x3fffc);
f069dc1d 122 (void)RREG32(reg);
ea31bf69
AD
123}
124
2483b4ea
CK
125/**
126 * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
127 *
128 * @rdev: radeon_device pointer
129 * @ib: IB object to schedule
130 *
131 * Schedule an IB in the DMA ring (CIK).
132 */
133void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
134 struct radeon_ib *ib)
135{
136 struct radeon_ring *ring = &rdev->ring[ib->ring];
137 u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
138
139 if (rdev->wb.enabled) {
140 u32 next_rptr = ring->wptr + 5;
141 while ((next_rptr & 7) != 4)
142 next_rptr++;
143 next_rptr += 4;
144 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
145 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
5e167cdb 146 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
2483b4ea
CK
147 radeon_ring_write(ring, 1); /* number of DWs to follow */
148 radeon_ring_write(ring, next_rptr);
149 }
150
151 /* IB packet must end on a 8 DW boundary */
152 while ((ring->wptr & 7) != 4)
153 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
154 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
155 radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
5e167cdb 156 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr));
2483b4ea
CK
157 radeon_ring_write(ring, ib->length_dw);
158
159}
160
ca113f6b
AD
161/**
162 * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
163 *
164 * @rdev: radeon_device pointer
165 * @ridx: radeon ring index
166 *
167 * Emit an hdp flush packet on the requested DMA ring.
168 */
169static void cik_sdma_hdp_flush_ring_emit(struct radeon_device *rdev,
170 int ridx)
171{
172 struct radeon_ring *ring = &rdev->ring[ridx];
da9e07e6
AD
173 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
174 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
175 u32 ref_and_mask;
ca113f6b 176
da9e07e6
AD
177 if (ridx == R600_RING_TYPE_DMA_INDEX)
178 ref_and_mask = SDMA0;
179 else
180 ref_and_mask = SDMA1;
181
182 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
183 radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
184 radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
185 radeon_ring_write(ring, ref_and_mask); /* reference */
186 radeon_ring_write(ring, ref_and_mask); /* mask */
187 radeon_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
ca113f6b
AD
188}
189
2483b4ea
CK
190/**
191 * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
192 *
193 * @rdev: radeon_device pointer
194 * @fence: radeon fence object
195 *
196 * Add a DMA fence packet to the ring to write
197 * the fence seq number and DMA trap packet to generate
198 * an interrupt if needed (CIK).
199 */
200void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
201 struct radeon_fence *fence)
202{
203 struct radeon_ring *ring = &rdev->ring[fence->ring];
204 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
2483b4ea
CK
205
206 /* write the fence */
207 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
5e167cdb
CK
208 radeon_ring_write(ring, lower_32_bits(addr));
209 radeon_ring_write(ring, upper_32_bits(addr));
2483b4ea
CK
210 radeon_ring_write(ring, fence->seq);
211 /* generate an interrupt */
212 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
213 /* flush HDP */
ca113f6b 214 cik_sdma_hdp_flush_ring_emit(rdev, fence->ring);
2483b4ea
CK
215}
216
217/**
218 * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
219 *
220 * @rdev: radeon_device pointer
221 * @ring: radeon_ring structure holding ring information
222 * @semaphore: radeon semaphore object
223 * @emit_wait: wait or signal semaphore
224 *
225 * Add a DMA semaphore packet to the ring wait on or signal
226 * other rings (CIK).
227 */
1654b817 228bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
2483b4ea
CK
229 struct radeon_ring *ring,
230 struct radeon_semaphore *semaphore,
231 bool emit_wait)
232{
233 u64 addr = semaphore->gpu_addr;
234 u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
235
236 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
237 radeon_ring_write(ring, addr & 0xfffffff8);
5e167cdb 238 radeon_ring_write(ring, upper_32_bits(addr));
1654b817
CK
239
240 return true;
2483b4ea
CK
241}
242
243/**
244 * cik_sdma_gfx_stop - stop the gfx async dma engines
245 *
246 * @rdev: radeon_device pointer
247 *
248 * Stop the gfx async dma ring buffers (CIK).
249 */
250static void cik_sdma_gfx_stop(struct radeon_device *rdev)
251{
252 u32 rb_cntl, reg_offset;
253 int i;
254
50efa51a
AD
255 if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
256 (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
257 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2483b4ea
CK
258
259 for (i = 0; i < 2; i++) {
260 if (i == 0)
261 reg_offset = SDMA0_REGISTER_OFFSET;
262 else
263 reg_offset = SDMA1_REGISTER_OFFSET;
264 rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
265 rb_cntl &= ~SDMA_RB_ENABLE;
266 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
267 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
268 }
7b1bbe88
AD
269 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
270 rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
2483b4ea
CK
271}
272
273/**
274 * cik_sdma_rlc_stop - stop the compute async dma engines
275 *
276 * @rdev: radeon_device pointer
277 *
278 * Stop the compute async dma queues (CIK).
279 */
280static void cik_sdma_rlc_stop(struct radeon_device *rdev)
281{
282 /* XXX todo */
283}
284
285/**
286 * cik_sdma_enable - stop the async dma engines
287 *
288 * @rdev: radeon_device pointer
289 * @enable: enable/disable the DMA MEs.
290 *
291 * Halt or unhalt the async dma engines (CIK).
292 */
293void cik_sdma_enable(struct radeon_device *rdev, bool enable)
294{
295 u32 me_cntl, reg_offset;
296 int i;
297
07ae78c9
AD
298 if (enable == false) {
299 cik_sdma_gfx_stop(rdev);
300 cik_sdma_rlc_stop(rdev);
301 }
302
2483b4ea
CK
303 for (i = 0; i < 2; i++) {
304 if (i == 0)
305 reg_offset = SDMA0_REGISTER_OFFSET;
306 else
307 reg_offset = SDMA1_REGISTER_OFFSET;
308 me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
309 if (enable)
310 me_cntl &= ~SDMA_HALT;
311 else
312 me_cntl |= SDMA_HALT;
313 WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
314 }
315}
316
317/**
318 * cik_sdma_gfx_resume - setup and start the async dma engines
319 *
320 * @rdev: radeon_device pointer
321 *
322 * Set up the gfx DMA ring buffers and enable them (CIK).
323 * Returns 0 for success, error for failure.
324 */
325static int cik_sdma_gfx_resume(struct radeon_device *rdev)
326{
327 struct radeon_ring *ring;
328 u32 rb_cntl, ib_cntl;
329 u32 rb_bufsz;
330 u32 reg_offset, wb_offset;
331 int i, r;
332
333 for (i = 0; i < 2; i++) {
334 if (i == 0) {
335 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
336 reg_offset = SDMA0_REGISTER_OFFSET;
337 wb_offset = R600_WB_DMA_RPTR_OFFSET;
338 } else {
339 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
340 reg_offset = SDMA1_REGISTER_OFFSET;
341 wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
342 }
343
344 WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
345 WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
346
347 /* Set ring buffer size in dwords */
9c725e5b 348 rb_bufsz = order_base_2(ring->ring_size / 4);
2483b4ea
CK
349 rb_cntl = rb_bufsz << 1;
350#ifdef __BIG_ENDIAN
351 rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
352#endif
353 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
354
355 /* Initialize the ring buffer's read and write pointers */
356 WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
357 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
358
359 /* set the wb address whether it's enabled or not */
360 WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
361 upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
362 WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
363 ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
364
365 if (rdev->wb.enabled)
366 rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
367
368 WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
369 WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
370
371 ring->wptr = 0;
372 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
373
2483b4ea
CK
374 /* enable DMA RB */
375 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
376
377 ib_cntl = SDMA_IB_ENABLE;
378#ifdef __BIG_ENDIAN
379 ib_cntl |= SDMA_IB_SWAP_ENABLE;
380#endif
381 /* enable DMA IBs */
382 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
383
384 ring->ready = true;
385
386 r = radeon_ring_test(rdev, ring->idx, ring);
387 if (r) {
388 ring->ready = false;
389 return r;
390 }
391 }
392
50efa51a
AD
393 if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
394 (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
395 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2483b4ea
CK
396
397 return 0;
398}
399
400/**
401 * cik_sdma_rlc_resume - setup and start the async dma engines
402 *
403 * @rdev: radeon_device pointer
404 *
405 * Set up the compute DMA queues and enable them (CIK).
406 * Returns 0 for success, error for failure.
407 */
408static int cik_sdma_rlc_resume(struct radeon_device *rdev)
409{
410 /* XXX todo */
411 return 0;
412}
413
414/**
415 * cik_sdma_load_microcode - load the sDMA ME ucode
416 *
417 * @rdev: radeon_device pointer
418 *
419 * Loads the sDMA0/1 ucode.
420 * Returns 0 for success, -EINVAL if the ucode is not available.
421 */
422static int cik_sdma_load_microcode(struct radeon_device *rdev)
423{
2483b4ea
CK
424 int i;
425
426 if (!rdev->sdma_fw)
427 return -EINVAL;
428
2483b4ea
CK
429 /* halt the MEs */
430 cik_sdma_enable(rdev, false);
431
f2c6b0f4
AD
432 if (rdev->new_fw) {
433 const struct sdma_firmware_header_v1_0 *hdr =
434 (const struct sdma_firmware_header_v1_0 *)rdev->sdma_fw->data;
435 const __le32 *fw_data;
436 u32 fw_size;
437
438 radeon_ucode_print_sdma_hdr(&hdr->header);
439
440 /* sdma0 */
441 fw_data = (const __le32 *)
442 (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
443 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
444 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
445 for (i = 0; i < fw_size; i++)
446 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, le32_to_cpup(fw_data++));
447 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
448
449 /* sdma1 */
450 fw_data = (const __le32 *)
451 (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
452 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
453 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
454 for (i = 0; i < fw_size; i++)
455 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, le32_to_cpup(fw_data++));
456 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
457 } else {
458 const __be32 *fw_data;
459
460 /* sdma0 */
461 fw_data = (const __be32 *)rdev->sdma_fw->data;
462 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
463 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
464 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
465 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
466
467 /* sdma1 */
468 fw_data = (const __be32 *)rdev->sdma_fw->data;
469 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
470 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
471 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
472 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
473 }
2483b4ea
CK
474
475 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
476 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
477 return 0;
478}
479
480/**
481 * cik_sdma_resume - setup and start the async dma engines
482 *
483 * @rdev: radeon_device pointer
484 *
485 * Set up the DMA engines and enable them (CIK).
486 * Returns 0 for success, error for failure.
487 */
488int cik_sdma_resume(struct radeon_device *rdev)
489{
490 int r;
491
492 /* Reset dma */
493 WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
494 RREG32(SRBM_SOFT_RESET);
495 udelay(50);
496 WREG32(SRBM_SOFT_RESET, 0);
497 RREG32(SRBM_SOFT_RESET);
498
499 r = cik_sdma_load_microcode(rdev);
500 if (r)
501 return r;
502
503 /* unhalt the MEs */
504 cik_sdma_enable(rdev, true);
505
506 /* start the gfx rings and rlc compute queues */
507 r = cik_sdma_gfx_resume(rdev);
508 if (r)
509 return r;
510 r = cik_sdma_rlc_resume(rdev);
511 if (r)
512 return r;
513
514 return 0;
515}
516
517/**
518 * cik_sdma_fini - tear down the async dma engines
519 *
520 * @rdev: radeon_device pointer
521 *
522 * Stop the async dma engines and free the rings (CIK).
523 */
524void cik_sdma_fini(struct radeon_device *rdev)
525{
2483b4ea
CK
526 /* halt the MEs */
527 cik_sdma_enable(rdev, false);
528 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
529 radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
530 /* XXX - compute dma queue tear down */
531}
532
533/**
534 * cik_copy_dma - copy pages using the DMA engine
535 *
536 * @rdev: radeon_device pointer
537 * @src_offset: src GPU address
538 * @dst_offset: dst GPU address
539 * @num_gpu_pages: number of GPU pages to xfer
57d20a43 540 * @resv: reservation object to sync to
2483b4ea
CK
541 *
542 * Copy GPU paging using the DMA engine (CIK).
543 * Used by the radeon ttm implementation to move pages if
544 * registered as the asic copy callback.
545 */
57d20a43
CK
546struct radeon_fence *cik_copy_dma(struct radeon_device *rdev,
547 uint64_t src_offset, uint64_t dst_offset,
548 unsigned num_gpu_pages,
549 struct reservation_object *resv)
2483b4ea
CK
550{
551 struct radeon_semaphore *sem = NULL;
57d20a43 552 struct radeon_fence *fence;
2483b4ea
CK
553 int ring_index = rdev->asic->copy.dma_ring_index;
554 struct radeon_ring *ring = &rdev->ring[ring_index];
555 u32 size_in_bytes, cur_size_in_bytes;
556 int i, num_loops;
557 int r = 0;
558
559 r = radeon_semaphore_create(rdev, &sem);
560 if (r) {
561 DRM_ERROR("radeon: moving bo (%d).\n", r);
57d20a43 562 return ERR_PTR(r);
2483b4ea
CK
563 }
564
565 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
566 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
567 r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
568 if (r) {
569 DRM_ERROR("radeon: moving bo (%d).\n", r);
570 radeon_semaphore_free(rdev, &sem, NULL);
57d20a43 571 return ERR_PTR(r);
2483b4ea
CK
572 }
573
392a250b 574 radeon_semaphore_sync_resv(rdev, sem, resv, false);
1654b817 575 radeon_semaphore_sync_rings(rdev, sem, ring->idx);
2483b4ea
CK
576
577 for (i = 0; i < num_loops; i++) {
578 cur_size_in_bytes = size_in_bytes;
579 if (cur_size_in_bytes > 0x1fffff)
580 cur_size_in_bytes = 0x1fffff;
581 size_in_bytes -= cur_size_in_bytes;
582 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
583 radeon_ring_write(ring, cur_size_in_bytes);
584 radeon_ring_write(ring, 0); /* src/dst endian swap */
5e167cdb
CK
585 radeon_ring_write(ring, lower_32_bits(src_offset));
586 radeon_ring_write(ring, upper_32_bits(src_offset));
587 radeon_ring_write(ring, lower_32_bits(dst_offset));
588 radeon_ring_write(ring, upper_32_bits(dst_offset));
2483b4ea
CK
589 src_offset += cur_size_in_bytes;
590 dst_offset += cur_size_in_bytes;
591 }
592
57d20a43 593 r = radeon_fence_emit(rdev, &fence, ring->idx);
2483b4ea
CK
594 if (r) {
595 radeon_ring_unlock_undo(rdev, ring);
aa4c8b36 596 radeon_semaphore_free(rdev, &sem, NULL);
57d20a43 597 return ERR_PTR(r);
2483b4ea
CK
598 }
599
1538a9e0 600 radeon_ring_unlock_commit(rdev, ring, false);
57d20a43 601 radeon_semaphore_free(rdev, &sem, fence);
2483b4ea 602
57d20a43 603 return fence;
2483b4ea
CK
604}
605
606/**
607 * cik_sdma_ring_test - simple async dma engine test
608 *
609 * @rdev: radeon_device pointer
610 * @ring: radeon_ring structure holding ring information
611 *
612 * Test the DMA engine by writing using it to write an
613 * value to memory. (CIK).
614 * Returns 0 for success, error for failure.
615 */
616int cik_sdma_ring_test(struct radeon_device *rdev,
617 struct radeon_ring *ring)
618{
619 unsigned i;
620 int r;
621 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
622 u32 tmp;
623
624 if (!ptr) {
625 DRM_ERROR("invalid vram scratch pointer\n");
626 return -EINVAL;
627 }
628
629 tmp = 0xCAFEDEAD;
630 writel(tmp, ptr);
631
7e95cfb0 632 r = radeon_ring_lock(rdev, ring, 5);
2483b4ea
CK
633 if (r) {
634 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
635 return r;
636 }
637 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
638 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
5e167cdb 639 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr));
2483b4ea
CK
640 radeon_ring_write(ring, 1); /* number of DWs to follow */
641 radeon_ring_write(ring, 0xDEADBEEF);
1538a9e0 642 radeon_ring_unlock_commit(rdev, ring, false);
2483b4ea
CK
643
644 for (i = 0; i < rdev->usec_timeout; i++) {
645 tmp = readl(ptr);
646 if (tmp == 0xDEADBEEF)
647 break;
648 DRM_UDELAY(1);
649 }
650
651 if (i < rdev->usec_timeout) {
652 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
653 } else {
654 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
655 ring->idx, tmp);
656 r = -EINVAL;
657 }
658 return r;
659}
660
661/**
662 * cik_sdma_ib_test - test an IB on the DMA engine
663 *
664 * @rdev: radeon_device pointer
665 * @ring: radeon_ring structure holding ring information
666 *
667 * Test a simple IB in the DMA ring (CIK).
668 * Returns 0 on success, error on failure.
669 */
670int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
671{
672 struct radeon_ib ib;
673 unsigned i;
674 int r;
675 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
676 u32 tmp = 0;
677
678 if (!ptr) {
679 DRM_ERROR("invalid vram scratch pointer\n");
680 return -EINVAL;
681 }
682
683 tmp = 0xCAFEDEAD;
684 writel(tmp, ptr);
685
686 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
687 if (r) {
688 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
689 return r;
690 }
691
692 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
693 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
5e167cdb 694 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr);
2483b4ea
CK
695 ib.ptr[3] = 1;
696 ib.ptr[4] = 0xDEADBEEF;
697 ib.length_dw = 5;
698
1538a9e0 699 r = radeon_ib_schedule(rdev, &ib, NULL, false);
2483b4ea
CK
700 if (r) {
701 radeon_ib_free(rdev, &ib);
702 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
703 return r;
704 }
705 r = radeon_fence_wait(ib.fence, false);
706 if (r) {
707 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
708 return r;
709 }
710 for (i = 0; i < rdev->usec_timeout; i++) {
711 tmp = readl(ptr);
712 if (tmp == 0xDEADBEEF)
713 break;
714 DRM_UDELAY(1);
715 }
716 if (i < rdev->usec_timeout) {
717 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
718 } else {
719 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
720 r = -EINVAL;
721 }
722 radeon_ib_free(rdev, &ib);
723 return r;
724}
725
726/**
727 * cik_sdma_is_lockup - Check if the DMA engine is locked up
728 *
729 * @rdev: radeon_device pointer
730 * @ring: radeon_ring structure holding ring information
731 *
732 * Check if the async DMA engine is locked up (CIK).
733 * Returns true if the engine appears to be locked up, false if not.
734 */
735bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
736{
737 u32 reset_mask = cik_gpu_check_soft_reset(rdev);
738 u32 mask;
739
740 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
741 mask = RADEON_RESET_DMA;
742 else
743 mask = RADEON_RESET_DMA1;
744
745 if (!(reset_mask & mask)) {
ff212f25 746 radeon_ring_lockup_update(rdev, ring);
2483b4ea
CK
747 return false;
748 }
2483b4ea
CK
749 return radeon_ring_test_lockup(rdev, ring);
750}
751
752/**
03f62abd
CK
753 * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
754 *
755 * @rdev: radeon_device pointer
756 * @ib: indirect buffer to fill with commands
757 * @pe: addr of the page entry
758 * @src: src addr to copy from
759 * @count: number of page entries to update
760 *
761 * Update PTEs by copying them from the GART using sDMA (CIK).
762 */
763void cik_sdma_vm_copy_pages(struct radeon_device *rdev,
764 struct radeon_ib *ib,
765 uint64_t pe, uint64_t src,
766 unsigned count)
767{
768 while (count) {
769 unsigned bytes = count * 8;
770 if (bytes > 0x1FFFF8)
771 bytes = 0x1FFFF8;
772
773 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
774 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
775 ib->ptr[ib->length_dw++] = bytes;
776 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
777 ib->ptr[ib->length_dw++] = lower_32_bits(src);
778 ib->ptr[ib->length_dw++] = upper_32_bits(src);
779 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
780 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
781
782 pe += bytes;
783 src += bytes;
784 count -= bytes / 8;
785 }
786}
787
788/**
789 * cik_sdma_vm_write_pages - update PTEs by writing them manually
2483b4ea
CK
790 *
791 * @rdev: radeon_device pointer
792 * @ib: indirect buffer to fill with commands
793 * @pe: addr of the page entry
794 * @addr: dst addr to write into pe
795 * @count: number of page entries to update
796 * @incr: increase next addr by incr bytes
797 * @flags: access flags
798 *
03f62abd 799 * Update PTEs by writing them manually using sDMA (CIK).
2483b4ea 800 */
03f62abd
CK
801void cik_sdma_vm_write_pages(struct radeon_device *rdev,
802 struct radeon_ib *ib,
803 uint64_t pe,
804 uint64_t addr, unsigned count,
805 uint32_t incr, uint32_t flags)
2483b4ea 806{
2483b4ea
CK
807 uint64_t value;
808 unsigned ndw;
809
03f62abd
CK
810 while (count) {
811 ndw = count * 2;
812 if (ndw > 0xFFFFE)
813 ndw = 0xFFFFE;
814
815 /* for non-physically contiguous pages (system) */
816 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
817 SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
818 ib->ptr[ib->length_dw++] = pe;
819 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
820 ib->ptr[ib->length_dw++] = ndw;
821 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
822 if (flags & R600_PTE_SYSTEM) {
24c16439
CK
823 value = radeon_vm_map_gart(rdev, addr);
824 value &= 0xFFFFFFFFFFFFF000ULL;
03f62abd 825 } else if (flags & R600_PTE_VALID) {
2483b4ea 826 value = addr;
03f62abd 827 } else {
2483b4ea 828 value = 0;
03f62abd
CK
829 }
830 addr += incr;
831 value |= flags;
832 ib->ptr[ib->length_dw++] = value;
2483b4ea 833 ib->ptr[ib->length_dw++] = upper_32_bits(value);
2483b4ea
CK
834 }
835 }
03f62abd
CK
836}
837
838/**
839 * cik_sdma_vm_set_pages - update the page tables using sDMA
840 *
841 * @rdev: radeon_device pointer
842 * @ib: indirect buffer to fill with commands
843 * @pe: addr of the page entry
844 * @addr: dst addr to write into pe
845 * @count: number of page entries to update
846 * @incr: increase next addr by incr bytes
847 * @flags: access flags
848 *
849 * Update the page tables using sDMA (CIK).
850 */
851void cik_sdma_vm_set_pages(struct radeon_device *rdev,
852 struct radeon_ib *ib,
853 uint64_t pe,
854 uint64_t addr, unsigned count,
855 uint32_t incr, uint32_t flags)
856{
857 uint64_t value;
858 unsigned ndw;
859
860 while (count) {
861 ndw = count;
862 if (ndw > 0x7FFFF)
863 ndw = 0x7FFFF;
864
865 if (flags & R600_PTE_VALID)
866 value = addr;
867 else
868 value = 0;
869
870 /* for physically contiguous pages (vram) */
871 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
872 ib->ptr[ib->length_dw++] = pe; /* dst addr */
873 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
874 ib->ptr[ib->length_dw++] = flags; /* mask */
875 ib->ptr[ib->length_dw++] = 0;
876 ib->ptr[ib->length_dw++] = value; /* value */
877 ib->ptr[ib->length_dw++] = upper_32_bits(value);
878 ib->ptr[ib->length_dw++] = incr; /* increment size */
879 ib->ptr[ib->length_dw++] = 0;
880 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
881
882 pe += ndw * 8;
883 addr += ndw * incr;
884 count -= ndw;
885 }
886}
887
888/**
889 * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
890 *
891 * @ib: indirect buffer to fill with padding
892 *
893 */
894void cik_sdma_vm_pad_ib(struct radeon_ib *ib)
895{
2483b4ea
CK
896 while (ib->length_dw & 0x7)
897 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
898}
899
900/**
901 * cik_dma_vm_flush - cik vm flush using sDMA
902 *
903 * @rdev: radeon_device pointer
904 *
905 * Update the page table base and flush the VM TLB
906 * using sDMA (CIK).
907 */
908void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
909{
910 struct radeon_ring *ring = &rdev->ring[ridx];
2483b4ea
CK
911
912 if (vm == NULL)
913 return;
914
2483b4ea
CK
915 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
916 if (vm->id < 8) {
917 radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
918 } else {
919 radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
920 }
921 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
922
923 /* update SH_MEM_* regs */
924 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
925 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
926 radeon_ring_write(ring, VMID(vm->id));
927
928 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
929 radeon_ring_write(ring, SH_MEM_BASES >> 2);
930 radeon_ring_write(ring, 0);
931
932 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
933 radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
934 radeon_ring_write(ring, 0);
935
936 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
937 radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
938 radeon_ring_write(ring, 1);
939
940 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
941 radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
942 radeon_ring_write(ring, 0);
943
944 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
945 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
946 radeon_ring_write(ring, VMID(0));
947
948 /* flush HDP */
ca113f6b 949 cik_sdma_hdp_flush_ring_emit(rdev, ridx);
2483b4ea
CK
950
951 /* flush TLB */
952 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
953 radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
954 radeon_ring_write(ring, 1 << vm->id);
955}
956
This page took 0.132954 seconds and 5 git commands to generate.