drm/radeon: consolidate sdma hdp flushing code for CIK
[deliverable/linux.git] / drivers / gpu / drm / radeon / cik_sdma.c
CommitLineData
2483b4ea
CK
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "radeon.h"
27#include "radeon_asic.h"
74d360f6 28#include "radeon_trace.h"
2483b4ea
CK
29#include "cikd.h"
30
31/* sdma */
32#define CIK_SDMA_UCODE_SIZE 1050
33#define CIK_SDMA_UCODE_VERSION 64
34
35u32 cik_gpu_check_soft_reset(struct radeon_device *rdev);
36
37/*
38 * sDMA - System DMA
39 * Starting with CIK, the GPU has new asynchronous
40 * DMA engines. These engines are used for compute
41 * and gfx. There are two DMA engines (SDMA0, SDMA1)
42 * and each one supports 1 ring buffer used for gfx
43 * and 2 queues used for compute.
44 *
45 * The programming model is very similar to the CP
46 * (ring buffer, IBs, etc.), but sDMA has it's own
47 * packet format that is different from the PM4 format
48 * used by the CP. sDMA supports copying data, writing
49 * embedded data, solid fills, and a number of other
50 * things. It also has support for tiling/detiling of
51 * buffers.
52 */
53
ea31bf69
AD
54/**
55 * cik_sdma_get_rptr - get the current read pointer
56 *
57 * @rdev: radeon_device pointer
58 * @ring: radeon ring pointer
59 *
60 * Get the current rptr from the hardware (CIK+).
61 */
62uint32_t cik_sdma_get_rptr(struct radeon_device *rdev,
63 struct radeon_ring *ring)
64{
65 u32 rptr, reg;
66
67 if (rdev->wb.enabled) {
68 rptr = rdev->wb.wb[ring->rptr_offs/4];
69 } else {
70 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
71 reg = SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET;
72 else
73 reg = SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET;
74
75 rptr = RREG32(reg);
76 }
77
78 return (rptr & 0x3fffc) >> 2;
79}
80
81/**
82 * cik_sdma_get_wptr - get the current write pointer
83 *
84 * @rdev: radeon_device pointer
85 * @ring: radeon ring pointer
86 *
87 * Get the current wptr from the hardware (CIK+).
88 */
89uint32_t cik_sdma_get_wptr(struct radeon_device *rdev,
90 struct radeon_ring *ring)
91{
92 u32 reg;
93
94 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
95 reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
96 else
97 reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
98
99 return (RREG32(reg) & 0x3fffc) >> 2;
100}
101
102/**
103 * cik_sdma_set_wptr - commit the write pointer
104 *
105 * @rdev: radeon_device pointer
106 * @ring: radeon ring pointer
107 *
108 * Write the wptr back to the hardware (CIK+).
109 */
110void cik_sdma_set_wptr(struct radeon_device *rdev,
111 struct radeon_ring *ring)
112{
113 u32 reg;
114
115 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
116 reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
117 else
118 reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
119
120 WREG32(reg, (ring->wptr << 2) & 0x3fffc);
121}
122
2483b4ea
CK
123/**
124 * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
125 *
126 * @rdev: radeon_device pointer
127 * @ib: IB object to schedule
128 *
129 * Schedule an IB in the DMA ring (CIK).
130 */
131void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
132 struct radeon_ib *ib)
133{
134 struct radeon_ring *ring = &rdev->ring[ib->ring];
135 u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
136
137 if (rdev->wb.enabled) {
138 u32 next_rptr = ring->wptr + 5;
139 while ((next_rptr & 7) != 4)
140 next_rptr++;
141 next_rptr += 4;
142 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
143 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
144 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
145 radeon_ring_write(ring, 1); /* number of DWs to follow */
146 radeon_ring_write(ring, next_rptr);
147 }
148
149 /* IB packet must end on a 8 DW boundary */
150 while ((ring->wptr & 7) != 4)
151 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
152 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
153 radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
154 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
155 radeon_ring_write(ring, ib->length_dw);
156
157}
158
ca113f6b
AD
159/**
160 * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
161 *
162 * @rdev: radeon_device pointer
163 * @ridx: radeon ring index
164 *
165 * Emit an hdp flush packet on the requested DMA ring.
166 */
167static void cik_sdma_hdp_flush_ring_emit(struct radeon_device *rdev,
168 int ridx)
169{
170 struct radeon_ring *ring = &rdev->ring[ridx];
171
172 /* We should be using the new POLL_REG_MEM special op packet here
173 * but it causes sDMA to hang sometimes
174 */
175 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
176 radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
177 radeon_ring_write(ring, 0);
178}
179
2483b4ea
CK
180/**
181 * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
182 *
183 * @rdev: radeon_device pointer
184 * @fence: radeon fence object
185 *
186 * Add a DMA fence packet to the ring to write
187 * the fence seq number and DMA trap packet to generate
188 * an interrupt if needed (CIK).
189 */
190void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
191 struct radeon_fence *fence)
192{
193 struct radeon_ring *ring = &rdev->ring[fence->ring];
194 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
2483b4ea
CK
195
196 /* write the fence */
197 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
198 radeon_ring_write(ring, addr & 0xffffffff);
199 radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
200 radeon_ring_write(ring, fence->seq);
201 /* generate an interrupt */
202 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
203 /* flush HDP */
ca113f6b 204 cik_sdma_hdp_flush_ring_emit(rdev, fence->ring);
2483b4ea
CK
205}
206
207/**
208 * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
209 *
210 * @rdev: radeon_device pointer
211 * @ring: radeon_ring structure holding ring information
212 * @semaphore: radeon semaphore object
213 * @emit_wait: wait or signal semaphore
214 *
215 * Add a DMA semaphore packet to the ring wait on or signal
216 * other rings (CIK).
217 */
1654b817 218bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
2483b4ea
CK
219 struct radeon_ring *ring,
220 struct radeon_semaphore *semaphore,
221 bool emit_wait)
222{
223 u64 addr = semaphore->gpu_addr;
224 u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
225
226 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
227 radeon_ring_write(ring, addr & 0xfffffff8);
228 radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1654b817
CK
229
230 return true;
2483b4ea
CK
231}
232
233/**
234 * cik_sdma_gfx_stop - stop the gfx async dma engines
235 *
236 * @rdev: radeon_device pointer
237 *
238 * Stop the gfx async dma ring buffers (CIK).
239 */
240static void cik_sdma_gfx_stop(struct radeon_device *rdev)
241{
242 u32 rb_cntl, reg_offset;
243 int i;
244
245 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
246
247 for (i = 0; i < 2; i++) {
248 if (i == 0)
249 reg_offset = SDMA0_REGISTER_OFFSET;
250 else
251 reg_offset = SDMA1_REGISTER_OFFSET;
252 rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
253 rb_cntl &= ~SDMA_RB_ENABLE;
254 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
255 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
256 }
257}
258
259/**
260 * cik_sdma_rlc_stop - stop the compute async dma engines
261 *
262 * @rdev: radeon_device pointer
263 *
264 * Stop the compute async dma queues (CIK).
265 */
266static void cik_sdma_rlc_stop(struct radeon_device *rdev)
267{
268 /* XXX todo */
269}
270
271/**
272 * cik_sdma_enable - stop the async dma engines
273 *
274 * @rdev: radeon_device pointer
275 * @enable: enable/disable the DMA MEs.
276 *
277 * Halt or unhalt the async dma engines (CIK).
278 */
279void cik_sdma_enable(struct radeon_device *rdev, bool enable)
280{
281 u32 me_cntl, reg_offset;
282 int i;
283
284 for (i = 0; i < 2; i++) {
285 if (i == 0)
286 reg_offset = SDMA0_REGISTER_OFFSET;
287 else
288 reg_offset = SDMA1_REGISTER_OFFSET;
289 me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
290 if (enable)
291 me_cntl &= ~SDMA_HALT;
292 else
293 me_cntl |= SDMA_HALT;
294 WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
295 }
296}
297
298/**
299 * cik_sdma_gfx_resume - setup and start the async dma engines
300 *
301 * @rdev: radeon_device pointer
302 *
303 * Set up the gfx DMA ring buffers and enable them (CIK).
304 * Returns 0 for success, error for failure.
305 */
306static int cik_sdma_gfx_resume(struct radeon_device *rdev)
307{
308 struct radeon_ring *ring;
309 u32 rb_cntl, ib_cntl;
310 u32 rb_bufsz;
311 u32 reg_offset, wb_offset;
312 int i, r;
313
314 for (i = 0; i < 2; i++) {
315 if (i == 0) {
316 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
317 reg_offset = SDMA0_REGISTER_OFFSET;
318 wb_offset = R600_WB_DMA_RPTR_OFFSET;
319 } else {
320 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
321 reg_offset = SDMA1_REGISTER_OFFSET;
322 wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
323 }
324
325 WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
326 WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
327
328 /* Set ring buffer size in dwords */
9c725e5b 329 rb_bufsz = order_base_2(ring->ring_size / 4);
2483b4ea
CK
330 rb_cntl = rb_bufsz << 1;
331#ifdef __BIG_ENDIAN
332 rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
333#endif
334 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
335
336 /* Initialize the ring buffer's read and write pointers */
337 WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
338 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
339
340 /* set the wb address whether it's enabled or not */
341 WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
342 upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
343 WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
344 ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
345
346 if (rdev->wb.enabled)
347 rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
348
349 WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
350 WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
351
352 ring->wptr = 0;
353 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
354
355 ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
356
357 /* enable DMA RB */
358 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
359
360 ib_cntl = SDMA_IB_ENABLE;
361#ifdef __BIG_ENDIAN
362 ib_cntl |= SDMA_IB_SWAP_ENABLE;
363#endif
364 /* enable DMA IBs */
365 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
366
367 ring->ready = true;
368
369 r = radeon_ring_test(rdev, ring->idx, ring);
370 if (r) {
371 ring->ready = false;
372 return r;
373 }
374 }
375
376 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
377
378 return 0;
379}
380
381/**
382 * cik_sdma_rlc_resume - setup and start the async dma engines
383 *
384 * @rdev: radeon_device pointer
385 *
386 * Set up the compute DMA queues and enable them (CIK).
387 * Returns 0 for success, error for failure.
388 */
389static int cik_sdma_rlc_resume(struct radeon_device *rdev)
390{
391 /* XXX todo */
392 return 0;
393}
394
395/**
396 * cik_sdma_load_microcode - load the sDMA ME ucode
397 *
398 * @rdev: radeon_device pointer
399 *
400 * Loads the sDMA0/1 ucode.
401 * Returns 0 for success, -EINVAL if the ucode is not available.
402 */
403static int cik_sdma_load_microcode(struct radeon_device *rdev)
404{
405 const __be32 *fw_data;
406 int i;
407
408 if (!rdev->sdma_fw)
409 return -EINVAL;
410
411 /* stop the gfx rings and rlc compute queues */
412 cik_sdma_gfx_stop(rdev);
413 cik_sdma_rlc_stop(rdev);
414
415 /* halt the MEs */
416 cik_sdma_enable(rdev, false);
417
418 /* sdma0 */
419 fw_data = (const __be32 *)rdev->sdma_fw->data;
420 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
421 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
422 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
423 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
424
425 /* sdma1 */
426 fw_data = (const __be32 *)rdev->sdma_fw->data;
427 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
428 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
429 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
430 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
431
432 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
433 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
434 return 0;
435}
436
437/**
438 * cik_sdma_resume - setup and start the async dma engines
439 *
440 * @rdev: radeon_device pointer
441 *
442 * Set up the DMA engines and enable them (CIK).
443 * Returns 0 for success, error for failure.
444 */
445int cik_sdma_resume(struct radeon_device *rdev)
446{
447 int r;
448
449 /* Reset dma */
450 WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
451 RREG32(SRBM_SOFT_RESET);
452 udelay(50);
453 WREG32(SRBM_SOFT_RESET, 0);
454 RREG32(SRBM_SOFT_RESET);
455
456 r = cik_sdma_load_microcode(rdev);
457 if (r)
458 return r;
459
460 /* unhalt the MEs */
461 cik_sdma_enable(rdev, true);
462
463 /* start the gfx rings and rlc compute queues */
464 r = cik_sdma_gfx_resume(rdev);
465 if (r)
466 return r;
467 r = cik_sdma_rlc_resume(rdev);
468 if (r)
469 return r;
470
471 return 0;
472}
473
474/**
475 * cik_sdma_fini - tear down the async dma engines
476 *
477 * @rdev: radeon_device pointer
478 *
479 * Stop the async dma engines and free the rings (CIK).
480 */
481void cik_sdma_fini(struct radeon_device *rdev)
482{
483 /* stop the gfx rings and rlc compute queues */
484 cik_sdma_gfx_stop(rdev);
485 cik_sdma_rlc_stop(rdev);
486 /* halt the MEs */
487 cik_sdma_enable(rdev, false);
488 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
489 radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
490 /* XXX - compute dma queue tear down */
491}
492
493/**
494 * cik_copy_dma - copy pages using the DMA engine
495 *
496 * @rdev: radeon_device pointer
497 * @src_offset: src GPU address
498 * @dst_offset: dst GPU address
499 * @num_gpu_pages: number of GPU pages to xfer
500 * @fence: radeon fence object
501 *
502 * Copy GPU paging using the DMA engine (CIK).
503 * Used by the radeon ttm implementation to move pages if
504 * registered as the asic copy callback.
505 */
506int cik_copy_dma(struct radeon_device *rdev,
507 uint64_t src_offset, uint64_t dst_offset,
508 unsigned num_gpu_pages,
509 struct radeon_fence **fence)
510{
511 struct radeon_semaphore *sem = NULL;
512 int ring_index = rdev->asic->copy.dma_ring_index;
513 struct radeon_ring *ring = &rdev->ring[ring_index];
514 u32 size_in_bytes, cur_size_in_bytes;
515 int i, num_loops;
516 int r = 0;
517
518 r = radeon_semaphore_create(rdev, &sem);
519 if (r) {
520 DRM_ERROR("radeon: moving bo (%d).\n", r);
521 return r;
522 }
523
524 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
525 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
526 r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
527 if (r) {
528 DRM_ERROR("radeon: moving bo (%d).\n", r);
529 radeon_semaphore_free(rdev, &sem, NULL);
530 return r;
531 }
532
1654b817
CK
533 radeon_semaphore_sync_to(sem, *fence);
534 radeon_semaphore_sync_rings(rdev, sem, ring->idx);
2483b4ea
CK
535
536 for (i = 0; i < num_loops; i++) {
537 cur_size_in_bytes = size_in_bytes;
538 if (cur_size_in_bytes > 0x1fffff)
539 cur_size_in_bytes = 0x1fffff;
540 size_in_bytes -= cur_size_in_bytes;
541 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
542 radeon_ring_write(ring, cur_size_in_bytes);
543 radeon_ring_write(ring, 0); /* src/dst endian swap */
544 radeon_ring_write(ring, src_offset & 0xffffffff);
545 radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
1b3abef8 546 radeon_ring_write(ring, dst_offset & 0xffffffff);
2483b4ea
CK
547 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
548 src_offset += cur_size_in_bytes;
549 dst_offset += cur_size_in_bytes;
550 }
551
552 r = radeon_fence_emit(rdev, fence, ring->idx);
553 if (r) {
554 radeon_ring_unlock_undo(rdev, ring);
555 return r;
556 }
557
558 radeon_ring_unlock_commit(rdev, ring);
559 radeon_semaphore_free(rdev, &sem, *fence);
560
561 return r;
562}
563
564/**
565 * cik_sdma_ring_test - simple async dma engine test
566 *
567 * @rdev: radeon_device pointer
568 * @ring: radeon_ring structure holding ring information
569 *
570 * Test the DMA engine by writing using it to write an
571 * value to memory. (CIK).
572 * Returns 0 for success, error for failure.
573 */
574int cik_sdma_ring_test(struct radeon_device *rdev,
575 struct radeon_ring *ring)
576{
577 unsigned i;
578 int r;
579 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
580 u32 tmp;
581
582 if (!ptr) {
583 DRM_ERROR("invalid vram scratch pointer\n");
584 return -EINVAL;
585 }
586
587 tmp = 0xCAFEDEAD;
588 writel(tmp, ptr);
589
590 r = radeon_ring_lock(rdev, ring, 4);
591 if (r) {
592 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
593 return r;
594 }
595 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
596 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
597 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
598 radeon_ring_write(ring, 1); /* number of DWs to follow */
599 radeon_ring_write(ring, 0xDEADBEEF);
600 radeon_ring_unlock_commit(rdev, ring);
601
602 for (i = 0; i < rdev->usec_timeout; i++) {
603 tmp = readl(ptr);
604 if (tmp == 0xDEADBEEF)
605 break;
606 DRM_UDELAY(1);
607 }
608
609 if (i < rdev->usec_timeout) {
610 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
611 } else {
612 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
613 ring->idx, tmp);
614 r = -EINVAL;
615 }
616 return r;
617}
618
619/**
620 * cik_sdma_ib_test - test an IB on the DMA engine
621 *
622 * @rdev: radeon_device pointer
623 * @ring: radeon_ring structure holding ring information
624 *
625 * Test a simple IB in the DMA ring (CIK).
626 * Returns 0 on success, error on failure.
627 */
628int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
629{
630 struct radeon_ib ib;
631 unsigned i;
632 int r;
633 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
634 u32 tmp = 0;
635
636 if (!ptr) {
637 DRM_ERROR("invalid vram scratch pointer\n");
638 return -EINVAL;
639 }
640
641 tmp = 0xCAFEDEAD;
642 writel(tmp, ptr);
643
644 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
645 if (r) {
646 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
647 return r;
648 }
649
650 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
651 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
652 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
653 ib.ptr[3] = 1;
654 ib.ptr[4] = 0xDEADBEEF;
655 ib.length_dw = 5;
656
657 r = radeon_ib_schedule(rdev, &ib, NULL);
658 if (r) {
659 radeon_ib_free(rdev, &ib);
660 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
661 return r;
662 }
663 r = radeon_fence_wait(ib.fence, false);
664 if (r) {
665 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
666 return r;
667 }
668 for (i = 0; i < rdev->usec_timeout; i++) {
669 tmp = readl(ptr);
670 if (tmp == 0xDEADBEEF)
671 break;
672 DRM_UDELAY(1);
673 }
674 if (i < rdev->usec_timeout) {
675 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
676 } else {
677 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
678 r = -EINVAL;
679 }
680 radeon_ib_free(rdev, &ib);
681 return r;
682}
683
684/**
685 * cik_sdma_is_lockup - Check if the DMA engine is locked up
686 *
687 * @rdev: radeon_device pointer
688 * @ring: radeon_ring structure holding ring information
689 *
690 * Check if the async DMA engine is locked up (CIK).
691 * Returns true if the engine appears to be locked up, false if not.
692 */
693bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
694{
695 u32 reset_mask = cik_gpu_check_soft_reset(rdev);
696 u32 mask;
697
698 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
699 mask = RADEON_RESET_DMA;
700 else
701 mask = RADEON_RESET_DMA1;
702
703 if (!(reset_mask & mask)) {
704 radeon_ring_lockup_update(ring);
705 return false;
706 }
707 /* force ring activities */
708 radeon_ring_force_activity(rdev, ring);
709 return radeon_ring_test_lockup(rdev, ring);
710}
711
712/**
713 * cik_sdma_vm_set_page - update the page tables using sDMA
714 *
715 * @rdev: radeon_device pointer
716 * @ib: indirect buffer to fill with commands
717 * @pe: addr of the page entry
718 * @addr: dst addr to write into pe
719 * @count: number of page entries to update
720 * @incr: increase next addr by incr bytes
721 * @flags: access flags
722 *
723 * Update the page tables using sDMA (CIK).
724 */
725void cik_sdma_vm_set_page(struct radeon_device *rdev,
726 struct radeon_ib *ib,
727 uint64_t pe,
728 uint64_t addr, unsigned count,
729 uint32_t incr, uint32_t flags)
730{
2483b4ea
CK
731 uint64_t value;
732 unsigned ndw;
733
24c16439 734 trace_radeon_vm_set_page(pe, addr, count, incr, flags);
74d360f6 735
24c16439 736 if (flags & R600_PTE_SYSTEM) {
2483b4ea
CK
737 while (count) {
738 ndw = count * 2;
739 if (ndw > 0xFFFFE)
740 ndw = 0xFFFFE;
741
742 /* for non-physically contiguous pages (system) */
743 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
744 ib->ptr[ib->length_dw++] = pe;
745 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
746 ib->ptr[ib->length_dw++] = ndw;
747 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
24c16439
CK
748 value = radeon_vm_map_gart(rdev, addr);
749 value &= 0xFFFFFFFFFFFFF000ULL;
2483b4ea 750 addr += incr;
24c16439 751 value |= flags;
2483b4ea
CK
752 ib->ptr[ib->length_dw++] = value;
753 ib->ptr[ib->length_dw++] = upper_32_bits(value);
754 }
755 }
756 } else {
757 while (count) {
758 ndw = count;
759 if (ndw > 0x7FFFF)
760 ndw = 0x7FFFF;
761
24c16439 762 if (flags & R600_PTE_VALID)
2483b4ea
CK
763 value = addr;
764 else
765 value = 0;
766 /* for physically contiguous pages (vram) */
767 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
768 ib->ptr[ib->length_dw++] = pe; /* dst addr */
769 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
24c16439 770 ib->ptr[ib->length_dw++] = flags; /* mask */
2483b4ea
CK
771 ib->ptr[ib->length_dw++] = 0;
772 ib->ptr[ib->length_dw++] = value; /* value */
773 ib->ptr[ib->length_dw++] = upper_32_bits(value);
774 ib->ptr[ib->length_dw++] = incr; /* increment size */
775 ib->ptr[ib->length_dw++] = 0;
776 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
777 pe += ndw * 8;
778 addr += ndw * incr;
779 count -= ndw;
780 }
781 }
782 while (ib->length_dw & 0x7)
783 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
784}
785
786/**
787 * cik_dma_vm_flush - cik vm flush using sDMA
788 *
789 * @rdev: radeon_device pointer
790 *
791 * Update the page table base and flush the VM TLB
792 * using sDMA (CIK).
793 */
794void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
795{
796 struct radeon_ring *ring = &rdev->ring[ridx];
2483b4ea
CK
797
798 if (vm == NULL)
799 return;
800
2483b4ea
CK
801 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
802 if (vm->id < 8) {
803 radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
804 } else {
805 radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
806 }
807 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
808
809 /* update SH_MEM_* regs */
810 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
811 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
812 radeon_ring_write(ring, VMID(vm->id));
813
814 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
815 radeon_ring_write(ring, SH_MEM_BASES >> 2);
816 radeon_ring_write(ring, 0);
817
818 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
819 radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
820 radeon_ring_write(ring, 0);
821
822 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
823 radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
824 radeon_ring_write(ring, 1);
825
826 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
827 radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
828 radeon_ring_write(ring, 0);
829
830 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
831 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
832 radeon_ring_write(ring, VMID(0));
833
834 /* flush HDP */
ca113f6b 835 cik_sdma_hdp_flush_ring_emit(rdev, ridx);
2483b4ea
CK
836
837 /* flush TLB */
838 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
839 radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
840 radeon_ring_write(ring, 1 << vm->id);
841}
842
This page took 0.101326 seconds and 5 git commands to generate.