drm/radeon: adding synchronization for GRBM GFX
[deliverable/linux.git] / drivers / gpu / drm / radeon / cikd.h
CommitLineData
8cc1a532
AD
1/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
b496038b 28#define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003
8cc1a532 29
fc821b70
AD
30#define CIK_RB_BITMAP_WIDTH_PER_SH 2
31#define HAWAII_RB_BITMAP_WIDTH_PER_SH 4
8cc1a532 32
62a7b7fb
OG
33#define RADEON_NUM_OF_VMIDS 8
34
41a524ab
AD
35/* DIDT IND registers */
36#define DIDT_SQ_CTRL0 0x0
37# define DIDT_CTRL_EN (1 << 0)
38#define DIDT_DB_CTRL0 0x20
39#define DIDT_TD_CTRL0 0x40
40#define DIDT_TCP_CTRL0 0x60
41
2c67912c 42/* SMC IND registers */
cc8dbbb4
AD
43#define DPM_TABLE_475 0x3F768
44# define SamuBootLevel(x) ((x) << 0)
45# define SamuBootLevel_MASK 0x000000ff
46# define SamuBootLevel_SHIFT 0
47# define AcpBootLevel(x) ((x) << 8)
48# define AcpBootLevel_MASK 0x0000ff00
49# define AcpBootLevel_SHIFT 8
50# define VceBootLevel(x) ((x) << 16)
51# define VceBootLevel_MASK 0x00ff0000
52# define VceBootLevel_SHIFT 16
53# define UvdBootLevel(x) ((x) << 24)
54# define UvdBootLevel_MASK 0xff000000
55# define UvdBootLevel_SHIFT 24
56
57#define FIRMWARE_FLAGS 0x3F800
58# define INTERRUPTS_ENABLED (1 << 0)
59
41a524ab
AD
60#define NB_DPM_CONFIG_1 0x3F9E8
61# define Dpm0PgNbPsLo(x) ((x) << 0)
62# define Dpm0PgNbPsLo_MASK 0x000000ff
63# define Dpm0PgNbPsLo_SHIFT 0
64# define Dpm0PgNbPsHi(x) ((x) << 8)
65# define Dpm0PgNbPsHi_MASK 0x0000ff00
66# define Dpm0PgNbPsHi_SHIFT 8
67# define DpmXNbPsLo(x) ((x) << 16)
68# define DpmXNbPsLo_MASK 0x00ff0000
69# define DpmXNbPsLo_SHIFT 16
70# define DpmXNbPsHi(x) ((x) << 24)
71# define DpmXNbPsHi_MASK 0xff000000
72# define DpmXNbPsHi_SHIFT 24
73
cc8dbbb4
AD
74#define SMC_SYSCON_RESET_CNTL 0x80000000
75# define RST_REG (1 << 0)
76#define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
77# define CK_DISABLE (1 << 0)
78# define CKEN (1 << 24)
79
80#define SMC_SYSCON_MISC_CNTL 0x80000010
81
41a524ab
AD
82#define SMC_SYSCON_MSG_ARG_0 0x80000068
83
cc8dbbb4
AD
84#define SMC_PC_C 0x80000370
85
86#define SMC_SCRATCH9 0x80000424
87
88#define RCU_UC_EVENTS 0xC0000004
89# define BOOT_SEQ_DONE (1 << 7)
90
2c67912c 91#define GENERAL_PWRMGT 0xC0200000
41a524ab 92# define GLOBAL_PWRMGT_EN (1 << 0)
cc8dbbb4
AD
93# define STATIC_PM_EN (1 << 1)
94# define THERMAL_PROTECTION_DIS (1 << 2)
95# define THERMAL_PROTECTION_TYPE (1 << 3)
96# define SW_SMIO_INDEX(x) ((x) << 6)
97# define SW_SMIO_INDEX_MASK (1 << 6)
98# define SW_SMIO_INDEX_SHIFT 6
99# define VOLT_PWRMGT_EN (1 << 10)
2c67912c 100# define GPU_COUNTER_CLK (1 << 15)
cc8dbbb4
AD
101# define DYN_SPREAD_SPECTRUM_EN (1 << 23)
102
103#define CNB_PWRMGT_CNTL 0xC0200004
104# define GNB_SLOW_MODE(x) ((x) << 0)
105# define GNB_SLOW_MODE_MASK (3 << 0)
106# define GNB_SLOW_MODE_SHIFT 0
107# define GNB_SLOW (1 << 2)
108# define FORCE_NB_PS1 (1 << 3)
109# define DPM_ENABLED (1 << 4)
2c67912c 110
41a524ab 111#define SCLK_PWRMGT_CNTL 0xC0200008
cc8dbbb4 112# define SCLK_PWRMGT_OFF (1 << 0)
41a524ab
AD
113# define RESET_BUSY_CNT (1 << 4)
114# define RESET_SCLK_CNT (1 << 5)
115# define DYNAMIC_PM_EN (1 << 21)
116
94b4adc5
AD
117#define TARGET_AND_CURRENT_PROFILE_INDEX 0xC0200014
118# define CURRENT_STATE_MASK (0xf << 4)
119# define CURRENT_STATE_SHIFT 4
120# define CURR_MCLK_INDEX_MASK (0xf << 8)
121# define CURR_MCLK_INDEX_SHIFT 8
122# define CURR_SCLK_INDEX_MASK (0x1f << 16)
123# define CURR_SCLK_INDEX_SHIFT 16
124
cc8dbbb4
AD
125#define CG_SSP 0xC0200044
126# define SST(x) ((x) << 0)
127# define SST_MASK (0xffff << 0)
128# define SSTU(x) ((x) << 16)
129# define SSTU_MASK (0xf << 16)
130
131#define CG_DISPLAY_GAP_CNTL 0xC0200060
132# define DISP_GAP(x) ((x) << 0)
133# define DISP_GAP_MASK (3 << 0)
134# define VBI_TIMER_COUNT(x) ((x) << 4)
135# define VBI_TIMER_COUNT_MASK (0x3fff << 4)
136# define VBI_TIMER_UNIT(x) ((x) << 20)
137# define VBI_TIMER_UNIT_MASK (7 << 20)
138# define DISP_GAP_MCHG(x) ((x) << 24)
139# define DISP_GAP_MCHG_MASK (3 << 24)
140
ae3e40e8
AD
141#define SMU_VOLTAGE_STATUS 0xC0200094
142# define SMU_VOLTAGE_CURRENT_LEVEL_MASK (0xff << 1)
143# define SMU_VOLTAGE_CURRENT_LEVEL_SHIFT 1
144
94b4adc5
AD
145#define TARGET_AND_CURRENT_PROFILE_INDEX_1 0xC02000F0
146# define CURR_PCIE_INDEX_MASK (0xf << 24)
147# define CURR_PCIE_INDEX_SHIFT 24
148
cc8dbbb4
AD
149#define CG_ULV_PARAMETER 0xC0200158
150
41a524ab 151#define CG_FTV_0 0xC02001A8
cc8dbbb4
AD
152#define CG_FTV_1 0xC02001AC
153#define CG_FTV_2 0xC02001B0
154#define CG_FTV_3 0xC02001B4
155#define CG_FTV_4 0xC02001B8
156#define CG_FTV_5 0xC02001BC
157#define CG_FTV_6 0xC02001C0
158#define CG_FTV_7 0xC02001C4
159
160#define CG_DISPLAY_GAP_CNTL2 0xC0200230
41a524ab
AD
161
162#define LCAC_SX0_OVR_SEL 0xC0400D04
163#define LCAC_SX0_OVR_VAL 0xC0400D08
164
cc8dbbb4 165#define LCAC_MC0_CNTL 0xC0400D30
41a524ab
AD
166#define LCAC_MC0_OVR_SEL 0xC0400D34
167#define LCAC_MC0_OVR_VAL 0xC0400D38
cc8dbbb4 168#define LCAC_MC1_CNTL 0xC0400D3C
41a524ab
AD
169#define LCAC_MC1_OVR_SEL 0xC0400D40
170#define LCAC_MC1_OVR_VAL 0xC0400D44
171
172#define LCAC_MC2_OVR_SEL 0xC0400D4C
173#define LCAC_MC2_OVR_VAL 0xC0400D50
174
175#define LCAC_MC3_OVR_SEL 0xC0400D58
176#define LCAC_MC3_OVR_VAL 0xC0400D5C
177
cc8dbbb4 178#define LCAC_CPL_CNTL 0xC0400D80
41a524ab
AD
179#define LCAC_CPL_OVR_SEL 0xC0400D84
180#define LCAC_CPL_OVR_VAL 0xC0400D88
181
cc8dbbb4
AD
182/* dGPU */
183#define CG_THERMAL_CTRL 0xC0300004
184#define DPM_EVENT_SRC(x) ((x) << 0)
185#define DPM_EVENT_SRC_MASK (7 << 0)
186#define DIG_THERM_DPM(x) ((x) << 14)
187#define DIG_THERM_DPM_MASK 0x003FC000
188#define DIG_THERM_DPM_SHIFT 14
189
190#define CG_THERMAL_INT 0xC030000C
191#define CI_DIG_THERM_INTH(x) ((x) << 8)
192#define CI_DIG_THERM_INTH_MASK 0x0000FF00
193#define CI_DIG_THERM_INTH_SHIFT 8
194#define CI_DIG_THERM_INTL(x) ((x) << 16)
195#define CI_DIG_THERM_INTL_MASK 0x00FF0000
196#define CI_DIG_THERM_INTL_SHIFT 16
197#define THERM_INT_MASK_HIGH (1 << 24)
198#define THERM_INT_MASK_LOW (1 << 25)
199
286d9cc6
AD
200#define CG_MULT_THERMAL_STATUS 0xC0300014
201#define ASIC_MAX_TEMP(x) ((x) << 0)
202#define ASIC_MAX_TEMP_MASK 0x000001ff
203#define ASIC_MAX_TEMP_SHIFT 0
204#define CTF_TEMP(x) ((x) << 9)
205#define CTF_TEMP_MASK 0x0003fe00
206#define CTF_TEMP_SHIFT 9
207
5ad6bf91
AD
208#define CG_ECLK_CNTL 0xC05000AC
209# define ECLK_DIVIDER_MASK 0x7f
210# define ECLK_DIR_CNTL_EN (1 << 8)
211#define CG_ECLK_STATUS 0xC05000B0
212# define ECLK_STATUS (1 << 0)
213
cc8dbbb4
AD
214#define CG_SPLL_FUNC_CNTL 0xC0500140
215#define SPLL_RESET (1 << 0)
216#define SPLL_PWRON (1 << 1)
217#define SPLL_BYPASS_EN (1 << 3)
218#define SPLL_REF_DIV(x) ((x) << 5)
219#define SPLL_REF_DIV_MASK (0x3f << 5)
220#define SPLL_PDIV_A(x) ((x) << 20)
221#define SPLL_PDIV_A_MASK (0x7f << 20)
222#define SPLL_PDIV_A_SHIFT 20
223#define CG_SPLL_FUNC_CNTL_2 0xC0500144
224#define SCLK_MUX_SEL(x) ((x) << 0)
225#define SCLK_MUX_SEL_MASK (0x1ff << 0)
226#define CG_SPLL_FUNC_CNTL_3 0xC0500148
227#define SPLL_FB_DIV(x) ((x) << 0)
228#define SPLL_FB_DIV_MASK (0x3ffffff << 0)
229#define SPLL_FB_DIV_SHIFT 0
230#define SPLL_DITHEN (1 << 28)
231#define CG_SPLL_FUNC_CNTL_4 0xC050014C
232
233#define CG_SPLL_SPREAD_SPECTRUM 0xC0500164
234#define SSEN (1 << 0)
235#define CLK_S(x) ((x) << 4)
236#define CLK_S_MASK (0xfff << 4)
237#define CLK_S_SHIFT 4
238#define CG_SPLL_SPREAD_SPECTRUM_2 0xC0500168
239#define CLK_V(x) ((x) << 0)
240#define CLK_V_MASK (0x3ffffff << 0)
241#define CLK_V_SHIFT 0
242
7235711a
AD
243#define MPLL_BYPASSCLK_SEL 0xC050019C
244# define MPLL_CLKOUT_SEL(x) ((x) << 8)
245# define MPLL_CLKOUT_SEL_MASK 0xFF00
2c67912c
AD
246#define CG_CLKPIN_CNTL 0xC05001A0
247# define XTALIN_DIVIDE (1 << 1)
7235711a
AD
248# define BCLK_AS_XCLK (1 << 2)
249#define CG_CLKPIN_CNTL_2 0xC05001A4
250# define FORCE_BIF_REFCLK_EN (1 << 3)
251# define MUX_TCLK_TO_XCLK (1 << 8)
252#define THM_CLK_CNTL 0xC05001A8
253# define CMON_CLK_SEL(x) ((x) << 0)
254# define CMON_CLK_SEL_MASK 0xFF
255# define TMON_CLK_SEL(x) ((x) << 8)
256# define TMON_CLK_SEL_MASK 0xFF00
257#define MISC_CLK_CTRL 0xC05001AC
258# define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
259# define DEEP_SLEEP_CLK_SEL_MASK 0xFF
260# define ZCLK_SEL(x) ((x) << 8)
261# define ZCLK_SEL_MASK 0xFF00
2c67912c 262
cc8dbbb4 263/* KV/KB */
41a524ab
AD
264#define CG_THERMAL_INT_CTRL 0xC2100028
265#define DIG_THERM_INTH(x) ((x) << 0)
266#define DIG_THERM_INTH_MASK 0x000000FF
267#define DIG_THERM_INTH_SHIFT 0
268#define DIG_THERM_INTL(x) ((x) << 8)
269#define DIG_THERM_INTL_MASK 0x0000FF00
270#define DIG_THERM_INTL_SHIFT 8
271#define THERM_INTH_MASK (1 << 24)
272#define THERM_INTL_MASK (1 << 25)
273
8a7cd276 274/* PCIE registers idx/data 0x38/0x3c */
7235711a
AD
275#define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */
276# define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
277# define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
278# define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
279# define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
280# define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
281# define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
282# define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
283# define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
284# define PLL_RAMP_UP_TIME_0_SHIFT 24
285#define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */
286# define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
287# define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
288# define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
289# define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
290# define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
291# define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
292# define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
293# define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
294# define PLL_RAMP_UP_TIME_1_SHIFT 24
295
296#define PCIE_CNTL2 0x1001001c /* PCIE */
297# define SLV_MEM_LS_EN (1 << 16)
473359bc 298# define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17)
7235711a
AD
299# define MST_MEM_LS_EN (1 << 18)
300# define REPLAY_MEM_LS_EN (1 << 19)
301
8a7cd276
AD
302#define PCIE_LC_STATUS1 0x1400028 /* PCIE */
303# define LC_REVERSE_RCVR (1 << 0)
304# define LC_REVERSE_XMIT (1 << 1)
305# define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
306# define LC_OPERATING_LINK_WIDTH_SHIFT 2
307# define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
308# define LC_DETECTED_LINK_WIDTH_SHIFT 5
309
7235711a
AD
310#define PCIE_P_CNTL 0x1400040 /* PCIE */
311# define P_IGNORE_EDB_ERR (1 << 6)
312
313#define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */
314#define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */
315
316#define PCIE_LC_CNTL 0x100100A0 /* PCIE */
317# define LC_L0S_INACTIVITY(x) ((x) << 8)
318# define LC_L0S_INACTIVITY_MASK (0xf << 8)
319# define LC_L0S_INACTIVITY_SHIFT 8
320# define LC_L1_INACTIVITY(x) ((x) << 12)
321# define LC_L1_INACTIVITY_MASK (0xf << 12)
322# define LC_L1_INACTIVITY_SHIFT 12
323# define LC_PMI_TO_L1_DIS (1 << 16)
324# define LC_ASPM_TO_L1_DIS (1 << 24)
325
8a7cd276
AD
326#define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
327# define LC_LINK_WIDTH_SHIFT 0
328# define LC_LINK_WIDTH_MASK 0x7
329# define LC_LINK_WIDTH_X0 0
330# define LC_LINK_WIDTH_X1 1
331# define LC_LINK_WIDTH_X2 2
332# define LC_LINK_WIDTH_X4 3
333# define LC_LINK_WIDTH_X8 4
334# define LC_LINK_WIDTH_X16 6
335# define LC_LINK_WIDTH_RD_SHIFT 4
336# define LC_LINK_WIDTH_RD_MASK 0x70
337# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
338# define LC_RECONFIG_NOW (1 << 8)
339# define LC_RENEGOTIATION_SUPPORT (1 << 9)
340# define LC_RENEGOTIATE_EN (1 << 10)
341# define LC_SHORT_RECONFIG_EN (1 << 11)
342# define LC_UPCONFIGURE_SUPPORT (1 << 12)
343# define LC_UPCONFIGURE_DIS (1 << 13)
344# define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
345# define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
346# define LC_DYN_LANES_PWR_STATE_SHIFT 21
7235711a
AD
347#define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */
348# define LC_XMIT_N_FTS(x) ((x) << 0)
349# define LC_XMIT_N_FTS_MASK (0xff << 0)
350# define LC_XMIT_N_FTS_SHIFT 0
351# define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
352# define LC_N_FTS_MASK (0xff << 24)
8a7cd276
AD
353#define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
354# define LC_GEN2_EN_STRAP (1 << 0)
355# define LC_GEN3_EN_STRAP (1 << 1)
356# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
357# define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
358# define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
359# define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
360# define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
361# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
362# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
363# define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
364# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
365# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
366# define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
367# define LC_CURRENT_DATA_RATE_SHIFT 13
368# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
369# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
370# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
371# define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
372# define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
373
7235711a
AD
374#define PCIE_LC_CNTL2 0x100100B1 /* PCIE */
375# define LC_ALLOW_PDWN_IN_L1 (1 << 17)
376# define LC_ALLOW_PDWN_IN_L23 (1 << 18)
377
378#define PCIE_LC_CNTL3 0x100100B5 /* PCIE */
379# define LC_GO_TO_RECOVERY (1 << 30)
8a7cd276
AD
380#define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
381# define LC_REDO_EQ (1 << 5)
382# define LC_SET_QUIESCE (1 << 13)
383
384/* direct registers */
6e2c3c0a
AD
385#define PCIE_INDEX 0x38
386#define PCIE_DATA 0x3C
387
41a524ab
AD
388#define SMC_IND_INDEX_0 0x200
389#define SMC_IND_DATA_0 0x204
390
391#define SMC_IND_ACCESS_CNTL 0x240
392#define AUTO_INCREMENT_IND_0 (1 << 0)
393
394#define SMC_MESSAGE_0 0x250
395#define SMC_MSG_MASK 0xffff
396#define SMC_RESP_0 0x254
397#define SMC_RESP_MASK 0xffff
398
399#define SMC_MSG_ARG_0 0x290
400
1c49165d
AD
401#define VGA_HDP_CONTROL 0x328
402#define VGA_MEMORY_DISABLE (1 << 4)
403
8cc1a532
AD
404#define DMIF_ADDR_CALC 0xC00
405
bc01a8c7
AD
406#define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
407# define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
408# define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
409
1c49165d
AD
410#define SRBM_GFX_CNTL 0xE44
411#define PIPEID(x) ((x) << 0)
412#define MEID(x) ((x) << 2)
413#define VMID(x) ((x) << 4)
414#define QUEUEID(x) ((x) << 8)
415
6f2043ce 416#define SRBM_STATUS2 0xE4C
cc066715
AD
417#define SDMA_BUSY (1 << 5)
418#define SDMA1_BUSY (1 << 6)
6f2043ce 419#define SRBM_STATUS 0xE50
cc066715
AD
420#define UVD_RQ_PENDING (1 << 1)
421#define GRBM_RQ_PENDING (1 << 5)
422#define VMC_BUSY (1 << 8)
423#define MCB_BUSY (1 << 9)
424#define MCB_NON_DISPLAY_BUSY (1 << 10)
425#define MCC_BUSY (1 << 11)
426#define MCD_BUSY (1 << 12)
427#define SEM_BUSY (1 << 14)
428#define IH_BUSY (1 << 17)
429#define UVD_BUSY (1 << 19)
6f2043ce 430
21a93e13
AD
431#define SRBM_SOFT_RESET 0xE60
432#define SOFT_RESET_BIF (1 << 1)
433#define SOFT_RESET_R0PLL (1 << 4)
434#define SOFT_RESET_DC (1 << 5)
435#define SOFT_RESET_SDMA1 (1 << 6)
436#define SOFT_RESET_GRBM (1 << 8)
437#define SOFT_RESET_HDP (1 << 9)
438#define SOFT_RESET_IH (1 << 10)
439#define SOFT_RESET_MC (1 << 11)
440#define SOFT_RESET_ROM (1 << 14)
441#define SOFT_RESET_SEM (1 << 15)
442#define SOFT_RESET_VMC (1 << 17)
443#define SOFT_RESET_SDMA (1 << 20)
444#define SOFT_RESET_TST (1 << 21)
445#define SOFT_RESET_REGBB (1 << 22)
446#define SOFT_RESET_ORB (1 << 23)
447#define SOFT_RESET_VCE (1 << 24)
448
1c49165d
AD
449#define VM_L2_CNTL 0x1400
450#define ENABLE_L2_CACHE (1 << 0)
451#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
452#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
453#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
454#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
455#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
456#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
457#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
458#define VM_L2_CNTL2 0x1404
459#define INVALIDATE_ALL_L1_TLBS (1 << 0)
460#define INVALIDATE_L2_CACHE (1 << 1)
461#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
462#define INVALIDATE_PTE_AND_PDE_CACHES 0
463#define INVALIDATE_ONLY_PTE_CACHES 1
464#define INVALIDATE_ONLY_PDE_CACHES 2
465#define VM_L2_CNTL3 0x1408
466#define BANK_SELECT(x) ((x) << 0)
467#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
468#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
469#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
470#define VM_L2_STATUS 0x140C
471#define L2_BUSY (1 << 0)
472#define VM_CONTEXT0_CNTL 0x1410
473#define ENABLE_CONTEXT (1 << 0)
474#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
a00024b0 475#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
1c49165d 476#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
a00024b0
AD
477#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
478#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
479#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
480#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
481#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
482#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
483#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
484#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
485#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
486#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
1c89d27f 487#define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24)
1c49165d
AD
488#define VM_CONTEXT1_CNTL 0x1414
489#define VM_CONTEXT0_CNTL2 0x1430
490#define VM_CONTEXT1_CNTL2 0x1434
491#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
492#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
493#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
494#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
495#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
496#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
497#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
498#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
499
500#define VM_INVALIDATE_REQUEST 0x1478
501#define VM_INVALIDATE_RESPONSE 0x147c
502
9d97c99b 503#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
3ec7d11b
AD
504#define PROTECTIONS_MASK (0xf << 0)
505#define PROTECTIONS_SHIFT 0
506 /* bit 0: range
507 * bit 1: pde0
508 * bit 2: valid
509 * bit 3: read
510 * bit 4: write
511 */
512#define MEMORY_CLIENT_ID_MASK (0xff << 12)
939c0d3c 513#define HAWAII_MEMORY_CLIENT_ID_MASK (0x1ff << 12)
3ec7d11b
AD
514#define MEMORY_CLIENT_ID_SHIFT 12
515#define MEMORY_CLIENT_RW_MASK (1 << 24)
516#define MEMORY_CLIENT_RW_SHIFT 24
517#define FAULT_VMID_MASK (0xf << 25)
518#define FAULT_VMID_SHIFT 25
519
520#define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
9d97c99b
AD
521
522#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
523
1c49165d
AD
524#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
525#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
526
527#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
528#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
529#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
530#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
531#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
532#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
533#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
534#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
535#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
536#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
537
538#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
539#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
540
22c775ce
AD
541#define VM_L2_CG 0x15c0
542#define MC_CG_ENABLE (1 << 18)
543#define MC_LS_ENABLE (1 << 19)
544
8cc1a532
AD
545#define MC_SHARED_CHMAP 0x2004
546#define NOOFCHAN_SHIFT 12
547#define NOOFCHAN_MASK 0x0000f000
548#define MC_SHARED_CHREMAP 0x2008
549
1c49165d
AD
550#define CHUB_CONTROL 0x1864
551#define BYPASS_VM (1 << 0)
552
553#define MC_VM_FB_LOCATION 0x2024
554#define MC_VM_AGP_TOP 0x2028
555#define MC_VM_AGP_BOT 0x202C
556#define MC_VM_AGP_BASE 0x2030
557#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
558#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
559#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
560
561#define MC_VM_MX_L1_TLB_CNTL 0x2064
562#define ENABLE_L1_TLB (1 << 0)
563#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
564#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
565#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
566#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
567#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
568#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
569#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
570#define MC_VM_FB_OFFSET 0x2068
571
bc8273fe
AD
572#define MC_SHARED_BLACKOUT_CNTL 0x20ac
573
22c775ce
AD
574#define MC_HUB_MISC_HUB_CG 0x20b8
575#define MC_HUB_MISC_VM_CG 0x20bc
576
577#define MC_HUB_MISC_SIP_CG 0x20c0
578
579#define MC_XPB_CLK_GAT 0x2478
580
581#define MC_CITF_MISC_RD_CG 0x2648
582#define MC_CITF_MISC_WR_CG 0x264c
583#define MC_CITF_MISC_VM_CG 0x2650
584
8cc1a532
AD
585#define MC_ARB_RAMCFG 0x2760
586#define NOOFBANK_SHIFT 0
587#define NOOFBANK_MASK 0x00000003
588#define NOOFRANK_SHIFT 2
589#define NOOFRANK_MASK 0x00000004
590#define NOOFROWS_SHIFT 3
591#define NOOFROWS_MASK 0x00000038
592#define NOOFCOLS_SHIFT 6
593#define NOOFCOLS_MASK 0x000000C0
594#define CHANSIZE_SHIFT 8
595#define CHANSIZE_MASK 0x00000100
596#define NOOFGROUPS_SHIFT 12
597#define NOOFGROUPS_MASK 0x00001000
598
cc8dbbb4
AD
599#define MC_ARB_DRAM_TIMING 0x2774
600#define MC_ARB_DRAM_TIMING2 0x2778
601
602#define MC_ARB_BURST_TIME 0x2808
603#define STATE0(x) ((x) << 0)
604#define STATE0_MASK (0x1f << 0)
605#define STATE0_SHIFT 0
606#define STATE1(x) ((x) << 5)
607#define STATE1_MASK (0x1f << 5)
608#define STATE1_SHIFT 5
609#define STATE2(x) ((x) << 10)
610#define STATE2_MASK (0x1f << 10)
611#define STATE2_SHIFT 10
612#define STATE3(x) ((x) << 15)
613#define STATE3_MASK (0x1f << 15)
614#define STATE3_SHIFT 15
615
616#define MC_SEQ_RAS_TIMING 0x28a0
617#define MC_SEQ_CAS_TIMING 0x28a4
618#define MC_SEQ_MISC_TIMING 0x28a8
619#define MC_SEQ_MISC_TIMING2 0x28ac
620#define MC_SEQ_PMG_TIMING 0x28b0
621#define MC_SEQ_RD_CTL_D0 0x28b4
622#define MC_SEQ_RD_CTL_D1 0x28b8
623#define MC_SEQ_WR_CTL_D0 0x28bc
624#define MC_SEQ_WR_CTL_D1 0x28c0
625
bc8273fe
AD
626#define MC_SEQ_SUP_CNTL 0x28c8
627#define RUN_MASK (1 << 0)
628#define MC_SEQ_SUP_PGM 0x28cc
cc8dbbb4 629#define MC_PMG_AUTO_CMD 0x28d0
bc8273fe
AD
630
631#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
632#define TRAIN_DONE_D0 (1 << 30)
633#define TRAIN_DONE_D1 (1 << 31)
634
635#define MC_IO_PAD_CNTL_D0 0x29d0
636#define MEM_FALL_OUT_CMD (1 << 8)
637
cc8dbbb4
AD
638#define MC_SEQ_MISC0 0x2a00
639#define MC_SEQ_MISC0_VEN_ID_SHIFT 8
640#define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
641#define MC_SEQ_MISC0_VEN_ID_VALUE 3
642#define MC_SEQ_MISC0_REV_ID_SHIFT 12
643#define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
644#define MC_SEQ_MISC0_REV_ID_VALUE 1
645#define MC_SEQ_MISC0_GDDR5_SHIFT 28
646#define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
647#define MC_SEQ_MISC0_GDDR5_VALUE 5
648#define MC_SEQ_MISC1 0x2a04
649#define MC_SEQ_RESERVE_M 0x2a08
650#define MC_PMG_CMD_EMRS 0x2a0c
651
bc8273fe
AD
652#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
653#define MC_SEQ_IO_DEBUG_DATA 0x2a48
654
cc8dbbb4
AD
655#define MC_SEQ_MISC5 0x2a54
656#define MC_SEQ_MISC6 0x2a58
657
658#define MC_SEQ_MISC7 0x2a64
659
660#define MC_SEQ_RAS_TIMING_LP 0x2a6c
661#define MC_SEQ_CAS_TIMING_LP 0x2a70
662#define MC_SEQ_MISC_TIMING_LP 0x2a74
663#define MC_SEQ_MISC_TIMING2_LP 0x2a78
664#define MC_SEQ_WR_CTL_D0_LP 0x2a7c
665#define MC_SEQ_WR_CTL_D1_LP 0x2a80
666#define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
667#define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
668
669#define MC_PMG_CMD_MRS 0x2aac
670
671#define MC_SEQ_RD_CTL_D0_LP 0x2b1c
672#define MC_SEQ_RD_CTL_D1_LP 0x2b20
673
674#define MC_PMG_CMD_MRS1 0x2b44
675#define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
676#define MC_SEQ_PMG_TIMING_LP 0x2b4c
677
678#define MC_SEQ_WR_CTL_2 0x2b54
679#define MC_SEQ_WR_CTL_2_LP 0x2b58
680#define MC_PMG_CMD_MRS2 0x2b5c
681#define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
682
683#define MCLK_PWRMGT_CNTL 0x2ba0
684# define DLL_SPEED(x) ((x) << 0)
685# define DLL_SPEED_MASK (0x1f << 0)
686# define DLL_READY (1 << 6)
687# define MC_INT_CNTL (1 << 7)
688# define MRDCK0_PDNB (1 << 8)
689# define MRDCK1_PDNB (1 << 9)
690# define MRDCK0_RESET (1 << 16)
691# define MRDCK1_RESET (1 << 17)
692# define DLL_READY_READ (1 << 24)
693#define DLL_CNTL 0x2ba4
694# define MRDCK0_BYPASS (1 << 24)
695# define MRDCK1_BYPASS (1 << 25)
696
697#define MPLL_FUNC_CNTL 0x2bb4
698#define BWCTRL(x) ((x) << 20)
699#define BWCTRL_MASK (0xff << 20)
700#define MPLL_FUNC_CNTL_1 0x2bb8
701#define VCO_MODE(x) ((x) << 0)
702#define VCO_MODE_MASK (3 << 0)
703#define CLKFRAC(x) ((x) << 4)
704#define CLKFRAC_MASK (0xfff << 4)
705#define CLKF(x) ((x) << 16)
706#define CLKF_MASK (0xfff << 16)
707#define MPLL_FUNC_CNTL_2 0x2bbc
708#define MPLL_AD_FUNC_CNTL 0x2bc0
709#define YCLK_POST_DIV(x) ((x) << 0)
710#define YCLK_POST_DIV_MASK (7 << 0)
711#define MPLL_DQ_FUNC_CNTL 0x2bc4
712#define YCLK_SEL(x) ((x) << 4)
713#define YCLK_SEL_MASK (1 << 4)
714
715#define MPLL_SS1 0x2bcc
716#define CLKV(x) ((x) << 0)
717#define CLKV_MASK (0x3ffffff << 0)
718#define MPLL_SS2 0x2bd0
719#define CLKS(x) ((x) << 0)
720#define CLKS_MASK (0xfff << 0)
721
8cc1a532 722#define HDP_HOST_PATH_CNTL 0x2C00
22c775ce 723#define CLOCK_GATING_DIS (1 << 23)
8cc1a532
AD
724#define HDP_NONSURFACE_BASE 0x2C04
725#define HDP_NONSURFACE_INFO 0x2C08
726#define HDP_NONSURFACE_SIZE 0x2C0C
727
728#define HDP_ADDR_CONFIG 0x2F48
729#define HDP_MISC_CNTL 0x2F4C
730#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
22c775ce
AD
731#define HDP_MEM_POWER_LS 0x2F50
732#define HDP_LS_ENABLE (1 << 0)
733
734#define ATC_MISC_CG 0x3350
8cc1a532 735
0279ed19
AD
736#define GMCON_RENG_EXECUTE 0x3508
737#define RENG_EXECUTE_ON_PWR_UP (1 << 0)
738#define GMCON_MISC 0x350c
739#define RENG_EXECUTE_ON_REG_UPDATE (1 << 11)
740#define STCTRL_STUTTER_EN (1 << 16)
741
742#define GMCON_PGFSM_CONFIG 0x3538
743#define GMCON_PGFSM_WRITE 0x353c
744#define GMCON_PGFSM_READ 0x3540
745#define GMCON_MISC3 0x3544
746
cc8dbbb4
AD
747#define MC_SEQ_CNTL_3 0x3600
748# define CAC_EN (1 << 31)
749#define MC_SEQ_G5PDX_CTRL 0x3604
750#define MC_SEQ_G5PDX_CTRL_LP 0x3608
751#define MC_SEQ_G5PDX_CMD0 0x360c
752#define MC_SEQ_G5PDX_CMD0_LP 0x3610
753#define MC_SEQ_G5PDX_CMD1 0x3614
754#define MC_SEQ_G5PDX_CMD1_LP 0x3618
755
756#define MC_SEQ_PMG_DVS_CTL 0x3628
757#define MC_SEQ_PMG_DVS_CTL_LP 0x362c
758#define MC_SEQ_PMG_DVS_CMD 0x3630
759#define MC_SEQ_PMG_DVS_CMD_LP 0x3634
760#define MC_SEQ_DLL_STBY 0x3638
761#define MC_SEQ_DLL_STBY_LP 0x363c
762
a59781bb
AD
763#define IH_RB_CNTL 0x3e00
764# define IH_RB_ENABLE (1 << 0)
765# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
766# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
767# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
768# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
769# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
770# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
771#define IH_RB_BASE 0x3e04
772#define IH_RB_RPTR 0x3e08
773#define IH_RB_WPTR 0x3e0c
774# define RB_OVERFLOW (1 << 0)
775# define WPTR_OFFSET_MASK 0x3fffc
776#define IH_RB_WPTR_ADDR_HI 0x3e10
777#define IH_RB_WPTR_ADDR_LO 0x3e14
778#define IH_CNTL 0x3e18
779# define ENABLE_INTR (1 << 0)
780# define IH_MC_SWAP(x) ((x) << 1)
781# define IH_MC_SWAP_NONE 0
782# define IH_MC_SWAP_16BIT 1
783# define IH_MC_SWAP_32BIT 2
784# define IH_MC_SWAP_64BIT 3
785# define RPTR_REARM (1 << 4)
786# define MC_WRREQ_CREDIT(x) ((x) << 15)
787# define MC_WR_CLEAN_CNT(x) ((x) << 20)
788# define MC_VMID(x) ((x) << 25)
789
cc8dbbb4
AD
790#define BIF_LNCNT_RESET 0x5220
791# define RESET_LNCNT_EN (1 << 0)
792
1c49165d
AD
793#define CONFIG_MEMSIZE 0x5428
794
a59781bb
AD
795#define INTERRUPT_CNTL 0x5468
796# define IH_DUMMY_RD_OVERRIDE (1 << 0)
797# define IH_DUMMY_RD_EN (1 << 1)
798# define IH_REQ_NONSNOOP_EN (1 << 3)
799# define GEN_IH_INT_EN (1 << 8)
800#define INTERRUPT_CNTL2 0x546c
801
1c49165d
AD
802#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
803
8cc1a532
AD
804#define BIF_FB_EN 0x5490
805#define FB_READ_EN (1 << 0)
806#define FB_WRITE_EN (1 << 1)
807
1c49165d
AD
808#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
809
2cae3bc3
AD
810#define GPU_HDP_FLUSH_REQ 0x54DC
811#define GPU_HDP_FLUSH_DONE 0x54E0
812#define CP0 (1 << 0)
813#define CP1 (1 << 1)
814#define CP2 (1 << 2)
815#define CP3 (1 << 3)
816#define CP4 (1 << 4)
817#define CP5 (1 << 5)
818#define CP6 (1 << 6)
819#define CP7 (1 << 7)
820#define CP8 (1 << 8)
821#define CP9 (1 << 9)
822#define SDMA0 (1 << 10)
823#define SDMA1 (1 << 11)
824
cd84a27d
AD
825/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
826#define LB_MEMORY_CTRL 0x6b04
827#define LB_MEMORY_SIZE(x) ((x) << 0)
828#define LB_MEMORY_CONFIG(x) ((x) << 20)
829
830#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
831# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
832#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
833# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
834# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
835
a59781bb
AD
836/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
837#define LB_VLINE_STATUS 0x6b24
838# define VLINE_OCCURRED (1 << 0)
839# define VLINE_ACK (1 << 4)
840# define VLINE_STAT (1 << 12)
841# define VLINE_INTERRUPT (1 << 16)
842# define VLINE_INTERRUPT_TYPE (1 << 17)
843/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
844#define LB_VBLANK_STATUS 0x6b2c
845# define VBLANK_OCCURRED (1 << 0)
846# define VBLANK_ACK (1 << 4)
847# define VBLANK_STAT (1 << 12)
848# define VBLANK_INTERRUPT (1 << 16)
849# define VBLANK_INTERRUPT_TYPE (1 << 17)
850
851/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
852#define LB_INTERRUPT_MASK 0x6b20
853# define VBLANK_INTERRUPT_MASK (1 << 0)
854# define VLINE_INTERRUPT_MASK (1 << 4)
855# define VLINE2_INTERRUPT_MASK (1 << 8)
856
857#define DISP_INTERRUPT_STATUS 0x60f4
858# define LB_D1_VLINE_INTERRUPT (1 << 2)
859# define LB_D1_VBLANK_INTERRUPT (1 << 3)
860# define DC_HPD1_INTERRUPT (1 << 17)
861# define DC_HPD1_RX_INTERRUPT (1 << 18)
862# define DACA_AUTODETECT_INTERRUPT (1 << 22)
863# define DACB_AUTODETECT_INTERRUPT (1 << 23)
864# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
865# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
866#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
867# define LB_D2_VLINE_INTERRUPT (1 << 2)
868# define LB_D2_VBLANK_INTERRUPT (1 << 3)
869# define DC_HPD2_INTERRUPT (1 << 17)
870# define DC_HPD2_RX_INTERRUPT (1 << 18)
871# define DISP_TIMER_INTERRUPT (1 << 24)
872#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
873# define LB_D3_VLINE_INTERRUPT (1 << 2)
874# define LB_D3_VBLANK_INTERRUPT (1 << 3)
875# define DC_HPD3_INTERRUPT (1 << 17)
876# define DC_HPD3_RX_INTERRUPT (1 << 18)
877#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
878# define LB_D4_VLINE_INTERRUPT (1 << 2)
879# define LB_D4_VBLANK_INTERRUPT (1 << 3)
880# define DC_HPD4_INTERRUPT (1 << 17)
881# define DC_HPD4_RX_INTERRUPT (1 << 18)
882#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
883# define LB_D5_VLINE_INTERRUPT (1 << 2)
884# define LB_D5_VBLANK_INTERRUPT (1 << 3)
885# define DC_HPD5_INTERRUPT (1 << 17)
886# define DC_HPD5_RX_INTERRUPT (1 << 18)
887#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
888# define LB_D6_VLINE_INTERRUPT (1 << 2)
889# define LB_D6_VBLANK_INTERRUPT (1 << 3)
890# define DC_HPD6_INTERRUPT (1 << 17)
891# define DC_HPD6_RX_INTERRUPT (1 << 18)
892#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
893
f5d636d2
CK
894/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
895#define GRPH_INT_STATUS 0x6858
896# define GRPH_PFLIP_INT_OCCURRED (1 << 0)
897# define GRPH_PFLIP_INT_CLEAR (1 << 8)
898/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
899#define GRPH_INT_CONTROL 0x685c
900# define GRPH_PFLIP_INT_MASK (1 << 0)
901# define GRPH_PFLIP_INT_TYPE (1 << 8)
902
a59781bb
AD
903#define DAC_AUTODETECT_INT_CONTROL 0x67c8
904
905#define DC_HPD1_INT_STATUS 0x601c
906#define DC_HPD2_INT_STATUS 0x6028
907#define DC_HPD3_INT_STATUS 0x6034
908#define DC_HPD4_INT_STATUS 0x6040
909#define DC_HPD5_INT_STATUS 0x604c
910#define DC_HPD6_INT_STATUS 0x6058
911# define DC_HPDx_INT_STATUS (1 << 0)
912# define DC_HPDx_SENSE (1 << 1)
913# define DC_HPDx_SENSE_DELAYED (1 << 4)
914# define DC_HPDx_RX_INT_STATUS (1 << 8)
915
916#define DC_HPD1_INT_CONTROL 0x6020
917#define DC_HPD2_INT_CONTROL 0x602c
918#define DC_HPD3_INT_CONTROL 0x6038
919#define DC_HPD4_INT_CONTROL 0x6044
920#define DC_HPD5_INT_CONTROL 0x6050
921#define DC_HPD6_INT_CONTROL 0x605c
922# define DC_HPDx_INT_ACK (1 << 0)
923# define DC_HPDx_INT_POLARITY (1 << 8)
924# define DC_HPDx_INT_EN (1 << 16)
925# define DC_HPDx_RX_INT_ACK (1 << 20)
926# define DC_HPDx_RX_INT_EN (1 << 24)
927
928#define DC_HPD1_CONTROL 0x6024
929#define DC_HPD2_CONTROL 0x6030
930#define DC_HPD3_CONTROL 0x603c
931#define DC_HPD4_CONTROL 0x6048
932#define DC_HPD5_CONTROL 0x6054
933#define DC_HPD6_CONTROL 0x6060
934# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
935# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
936# define DC_HPDx_EN (1 << 28)
937
cc8dbbb4
AD
938#define DPG_PIPE_STUTTER_CONTROL 0x6cd4
939# define STUTTER_ENABLE (1 << 0)
940
134b480f
AD
941/* DCE8 FMT blocks */
942#define FMT_DYNAMIC_EXP_CNTL 0x6fb4
943# define FMT_DYNAMIC_EXP_EN (1 << 0)
944# define FMT_DYNAMIC_EXP_MODE (1 << 4)
945 /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */
946#define FMT_CONTROL 0x6fb8
947# define FMT_PIXEL_ENCODING (1 << 16)
948 /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */
949#define FMT_BIT_DEPTH_CONTROL 0x6fc8
950# define FMT_TRUNCATE_EN (1 << 0)
951# define FMT_TRUNCATE_MODE (1 << 1)
952# define FMT_TRUNCATE_DEPTH(x) ((x) << 4) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
953# define FMT_SPATIAL_DITHER_EN (1 << 8)
954# define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9)
955# define FMT_SPATIAL_DITHER_DEPTH(x) ((x) << 11) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
956# define FMT_FRAME_RANDOM_ENABLE (1 << 13)
957# define FMT_RGB_RANDOM_ENABLE (1 << 14)
958# define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15)
959# define FMT_TEMPORAL_DITHER_EN (1 << 16)
960# define FMT_TEMPORAL_DITHER_DEPTH(x) ((x) << 17) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
961# define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21)
962# define FMT_TEMPORAL_LEVEL (1 << 24)
963# define FMT_TEMPORAL_DITHER_RESET (1 << 25)
964# define FMT_25FRC_SEL(x) ((x) << 26)
965# define FMT_50FRC_SEL(x) ((x) << 28)
966# define FMT_75FRC_SEL(x) ((x) << 30)
967#define FMT_CLAMP_CONTROL 0x6fe4
968# define FMT_CLAMP_DATA_EN (1 << 0)
969# define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16)
970# define FMT_CLAMP_6BPC 0
971# define FMT_CLAMP_8BPC 1
972# define FMT_CLAMP_10BPC 2
973
8cc1a532
AD
974#define GRBM_CNTL 0x8000
975#define GRBM_READ_TIMEOUT(x) ((x) << 0)
976
6f2043ce
AD
977#define GRBM_STATUS2 0x8008
978#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
979#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
980#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
981#define ME1PIPE0_RQ_PENDING (1 << 6)
982#define ME1PIPE1_RQ_PENDING (1 << 7)
983#define ME1PIPE2_RQ_PENDING (1 << 8)
984#define ME1PIPE3_RQ_PENDING (1 << 9)
985#define ME2PIPE0_RQ_PENDING (1 << 10)
986#define ME2PIPE1_RQ_PENDING (1 << 11)
987#define ME2PIPE2_RQ_PENDING (1 << 12)
988#define ME2PIPE3_RQ_PENDING (1 << 13)
989#define RLC_RQ_PENDING (1 << 14)
990#define RLC_BUSY (1 << 24)
991#define TC_BUSY (1 << 25)
992#define CPF_BUSY (1 << 28)
993#define CPC_BUSY (1 << 29)
994#define CPG_BUSY (1 << 30)
995
996#define GRBM_STATUS 0x8010
997#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
998#define SRBM_RQ_PENDING (1 << 5)
999#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
1000#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
1001#define GDS_DMA_RQ_PENDING (1 << 9)
1002#define DB_CLEAN (1 << 12)
1003#define CB_CLEAN (1 << 13)
1004#define TA_BUSY (1 << 14)
1005#define GDS_BUSY (1 << 15)
1006#define WD_BUSY_NO_DMA (1 << 16)
1007#define VGT_BUSY (1 << 17)
1008#define IA_BUSY_NO_DMA (1 << 18)
1009#define IA_BUSY (1 << 19)
1010#define SX_BUSY (1 << 20)
1011#define WD_BUSY (1 << 21)
1012#define SPI_BUSY (1 << 22)
1013#define BCI_BUSY (1 << 23)
1014#define SC_BUSY (1 << 24)
1015#define PA_BUSY (1 << 25)
1016#define DB_BUSY (1 << 26)
1017#define CP_COHERENCY_BUSY (1 << 28)
1018#define CP_BUSY (1 << 29)
1019#define CB_BUSY (1 << 30)
1020#define GUI_ACTIVE (1 << 31)
1021#define GRBM_STATUS_SE0 0x8014
1022#define GRBM_STATUS_SE1 0x8018
1023#define GRBM_STATUS_SE2 0x8038
1024#define GRBM_STATUS_SE3 0x803C
1025#define SE_DB_CLEAN (1 << 1)
1026#define SE_CB_CLEAN (1 << 2)
1027#define SE_BCI_BUSY (1 << 22)
1028#define SE_VGT_BUSY (1 << 23)
1029#define SE_PA_BUSY (1 << 24)
1030#define SE_TA_BUSY (1 << 25)
1031#define SE_SX_BUSY (1 << 26)
1032#define SE_SPI_BUSY (1 << 27)
1033#define SE_SC_BUSY (1 << 29)
1034#define SE_DB_BUSY (1 << 30)
1035#define SE_CB_BUSY (1 << 31)
1036
1037#define GRBM_SOFT_RESET 0x8020
1038#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
1039#define SOFT_RESET_RLC (1 << 2) /* RLC */
1040#define SOFT_RESET_GFX (1 << 16) /* GFX */
1041#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
1042#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
1043#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
1044
a59781bb
AD
1045#define GRBM_INT_CNTL 0x8060
1046# define RDERR_INT_ENABLE (1 << 0)
1047# define GUI_IDLE_INT_ENABLE (1 << 19)
1048
963e81f9
AD
1049#define CP_CPC_STATUS 0x8210
1050#define CP_CPC_BUSY_STAT 0x8214
1051#define CP_CPC_STALLED_STAT1 0x8218
1052#define CP_CPF_STATUS 0x821c
1053#define CP_CPF_BUSY_STAT 0x8220
1054#define CP_CPF_STALLED_STAT1 0x8224
1055
6f2043ce
AD
1056#define CP_MEC_CNTL 0x8234
1057#define MEC_ME2_HALT (1 << 28)
1058#define MEC_ME1_HALT (1 << 30)
1059
841cf442
AD
1060#define CP_MEC_CNTL 0x8234
1061#define MEC_ME2_HALT (1 << 28)
1062#define MEC_ME1_HALT (1 << 30)
1063
963e81f9
AD
1064#define CP_STALLED_STAT3 0x8670
1065#define CP_STALLED_STAT1 0x8674
1066#define CP_STALLED_STAT2 0x8678
1067
1068#define CP_STAT 0x8680
1069
6f2043ce
AD
1070#define CP_ME_CNTL 0x86D8
1071#define CP_CE_HALT (1 << 24)
1072#define CP_PFP_HALT (1 << 26)
1073#define CP_ME_HALT (1 << 28)
1074
841cf442
AD
1075#define CP_RB0_RPTR 0x8700
1076#define CP_RB_WPTR_DELAY 0x8704
22c775ce
AD
1077#define CP_RB_WPTR_POLL_CNTL 0x8708
1078#define IDLE_POLL_COUNT(x) ((x) << 16)
1079#define IDLE_POLL_COUNT_MASK (0xffff << 16)
841cf442 1080
8cc1a532
AD
1081#define CP_MEQ_THRESHOLDS 0x8764
1082#define MEQ1_START(x) ((x) << 0)
1083#define MEQ2_START(x) ((x) << 8)
1084
1085#define VGT_VTX_VECT_EJECT_REG 0x88B0
1086
1087#define VGT_CACHE_INVALIDATION 0x88C4
1088#define CACHE_INVALIDATION(x) ((x) << 0)
1089#define VC_ONLY 0
1090#define TC_ONLY 1
1091#define VC_AND_TC 2
1092#define AUTO_INVLD_EN(x) ((x) << 6)
1093#define NO_AUTO 0
1094#define ES_AUTO 1
1095#define GS_AUTO 2
1096#define ES_AND_GS_AUTO 3
1097
1098#define VGT_GS_VERTEX_REUSE 0x88D4
1099
1100#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
1101#define INACTIVE_CUS_MASK 0xFFFF0000
1102#define INACTIVE_CUS_SHIFT 16
1103#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
1104
1105#define PA_CL_ENHANCE 0x8A14
1106#define CLIP_VTX_REORDER_ENA (1 << 0)
1107#define NUM_CLIP_SEQ(x) ((x) << 1)
1108
1109#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
1110#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
1111#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
1112
1113#define PA_SC_FIFO_SIZE 0x8BCC
1114#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
1115#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
1116#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
1117#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
1118
1119#define PA_SC_ENHANCE 0x8BF0
1120#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
1121#define DISABLE_PA_SC_GUIDANCE (1 << 13)
1122
1123#define SQ_CONFIG 0x8C00
1124
1c49165d
AD
1125#define SH_MEM_BASES 0x8C28
1126/* if PTR32, these are the bases for scratch and lds */
1127#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
1128#define SHARED_BASE(x) ((x) << 16) /* LDS */
1129#define SH_MEM_APE1_BASE 0x8C2C
1130/* if PTR32, this is the base location of GPUVM */
1131#define SH_MEM_APE1_LIMIT 0x8C30
1132/* if PTR32, this is the upper limit of GPUVM */
1133#define SH_MEM_CONFIG 0x8C34
1134#define PTR32 (1 << 0)
1135#define ALIGNMENT_MODE(x) ((x) << 2)
1136#define SH_MEM_ALIGNMENT_MODE_DWORD 0
1137#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
1138#define SH_MEM_ALIGNMENT_MODE_STRICT 2
1139#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
1140#define DEFAULT_MTYPE(x) ((x) << 4)
1141#define APE1_MTYPE(x) ((x) << 7)
1142
8cc1a532
AD
1143#define SX_DEBUG_1 0x9060
1144
1145#define SPI_CONFIG_CNTL 0x9100
1146
1147#define SPI_CONFIG_CNTL_1 0x913C
1148#define VTX_DONE_DELAY(x) ((x) << 0)
1149#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
1150
1151#define TA_CNTL_AUX 0x9508
1152
1153#define DB_DEBUG 0x9830
1154#define DB_DEBUG2 0x9834
1155#define DB_DEBUG3 0x9838
1156
1157#define CC_RB_BACKEND_DISABLE 0x98F4
1158#define BACKEND_DISABLE(x) ((x) << 16)
1159#define GB_ADDR_CONFIG 0x98F8
1160#define NUM_PIPES(x) ((x) << 0)
1161#define NUM_PIPES_MASK 0x00000007
1162#define NUM_PIPES_SHIFT 0
1163#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
1164#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
1165#define PIPE_INTERLEAVE_SIZE_SHIFT 4
1166#define NUM_SHADER_ENGINES(x) ((x) << 12)
1167#define NUM_SHADER_ENGINES_MASK 0x00003000
1168#define NUM_SHADER_ENGINES_SHIFT 12
1169#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
1170#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
1171#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
1172#define ROW_SIZE(x) ((x) << 28)
1173#define ROW_SIZE_MASK 0x30000000
1174#define ROW_SIZE_SHIFT 28
1175
1176#define GB_TILE_MODE0 0x9910
1177# define ARRAY_MODE(x) ((x) << 2)
1178# define ARRAY_LINEAR_GENERAL 0
1179# define ARRAY_LINEAR_ALIGNED 1
1180# define ARRAY_1D_TILED_THIN1 2
1181# define ARRAY_2D_TILED_THIN1 4
1182# define ARRAY_PRT_TILED_THIN1 5
1183# define ARRAY_PRT_2D_TILED_THIN1 6
1184# define PIPE_CONFIG(x) ((x) << 6)
1185# define ADDR_SURF_P2 0
1186# define ADDR_SURF_P4_8x16 4
1187# define ADDR_SURF_P4_16x16 5
1188# define ADDR_SURF_P4_16x32 6
1189# define ADDR_SURF_P4_32x32 7
1190# define ADDR_SURF_P8_16x16_8x16 8
1191# define ADDR_SURF_P8_16x32_8x16 9
1192# define ADDR_SURF_P8_32x32_8x16 10
1193# define ADDR_SURF_P8_16x32_16x16 11
1194# define ADDR_SURF_P8_32x32_16x16 12
1195# define ADDR_SURF_P8_32x32_16x32 13
1196# define ADDR_SURF_P8_32x64_32x32 14
21e438af
AD
1197# define ADDR_SURF_P16_32x32_8x16 16
1198# define ADDR_SURF_P16_32x32_16x16 17
8cc1a532
AD
1199# define TILE_SPLIT(x) ((x) << 11)
1200# define ADDR_SURF_TILE_SPLIT_64B 0
1201# define ADDR_SURF_TILE_SPLIT_128B 1
1202# define ADDR_SURF_TILE_SPLIT_256B 2
1203# define ADDR_SURF_TILE_SPLIT_512B 3
1204# define ADDR_SURF_TILE_SPLIT_1KB 4
1205# define ADDR_SURF_TILE_SPLIT_2KB 5
1206# define ADDR_SURF_TILE_SPLIT_4KB 6
1207# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
1208# define ADDR_SURF_DISPLAY_MICRO_TILING 0
1209# define ADDR_SURF_THIN_MICRO_TILING 1
1210# define ADDR_SURF_DEPTH_MICRO_TILING 2
1211# define ADDR_SURF_ROTATED_MICRO_TILING 3
1212# define SAMPLE_SPLIT(x) ((x) << 25)
1213# define ADDR_SURF_SAMPLE_SPLIT_1 0
1214# define ADDR_SURF_SAMPLE_SPLIT_2 1
1215# define ADDR_SURF_SAMPLE_SPLIT_4 2
1216# define ADDR_SURF_SAMPLE_SPLIT_8 3
1217
1218#define GB_MACROTILE_MODE0 0x9990
1219# define BANK_WIDTH(x) ((x) << 0)
1220# define ADDR_SURF_BANK_WIDTH_1 0
1221# define ADDR_SURF_BANK_WIDTH_2 1
1222# define ADDR_SURF_BANK_WIDTH_4 2
1223# define ADDR_SURF_BANK_WIDTH_8 3
1224# define BANK_HEIGHT(x) ((x) << 2)
1225# define ADDR_SURF_BANK_HEIGHT_1 0
1226# define ADDR_SURF_BANK_HEIGHT_2 1
1227# define ADDR_SURF_BANK_HEIGHT_4 2
1228# define ADDR_SURF_BANK_HEIGHT_8 3
1229# define MACRO_TILE_ASPECT(x) ((x) << 4)
1230# define ADDR_SURF_MACRO_ASPECT_1 0
1231# define ADDR_SURF_MACRO_ASPECT_2 1
1232# define ADDR_SURF_MACRO_ASPECT_4 2
1233# define ADDR_SURF_MACRO_ASPECT_8 3
1234# define NUM_BANKS(x) ((x) << 6)
1235# define ADDR_SURF_2_BANK 0
1236# define ADDR_SURF_4_BANK 1
1237# define ADDR_SURF_8_BANK 2
1238# define ADDR_SURF_16_BANK 3
1239
1240#define CB_HW_CONTROL 0x9A10
1241
1242#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
1243#define BACKEND_DISABLE_MASK 0x00FF0000
1244#define BACKEND_DISABLE_SHIFT 16
1245
1246#define TCP_CHAN_STEER_LO 0xac0c
1247#define TCP_CHAN_STEER_HI 0xac10
1248
1c49165d
AD
1249#define TC_CFG_L1_LOAD_POLICY0 0xAC68
1250#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
1251#define TC_CFG_L1_STORE_POLICY 0xAC70
1252#define TC_CFG_L2_LOAD_POLICY0 0xAC74
1253#define TC_CFG_L2_LOAD_POLICY1 0xAC78
1254#define TC_CFG_L2_STORE_POLICY0 0xAC7C
1255#define TC_CFG_L2_STORE_POLICY1 0xAC80
1256#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
1257#define TC_CFG_L1_VOLATILE 0xAC88
1258#define TC_CFG_L2_VOLATILE 0xAC8C
1259
841cf442
AD
1260#define CP_RB0_BASE 0xC100
1261#define CP_RB0_CNTL 0xC104
1262#define RB_BUFSZ(x) ((x) << 0)
1263#define RB_BLKSZ(x) ((x) << 8)
1264#define BUF_SWAP_32BIT (2 << 16)
1265#define RB_NO_UPDATE (1 << 27)
1266#define RB_RPTR_WR_ENA (1 << 31)
1267
1268#define CP_RB0_RPTR_ADDR 0xC10C
1269#define RB_RPTR_SWAP_32BIT (2 << 0)
1270#define CP_RB0_RPTR_ADDR_HI 0xC110
1271#define CP_RB0_WPTR 0xC114
1272
1273#define CP_DEVICE_ID 0xC12C
1274#define CP_ENDIAN_SWAP 0xC140
1275#define CP_RB_VMID 0xC144
1276
1277#define CP_PFP_UCODE_ADDR 0xC150
1278#define CP_PFP_UCODE_DATA 0xC154
1279#define CP_ME_RAM_RADDR 0xC158
1280#define CP_ME_RAM_WADDR 0xC15C
1281#define CP_ME_RAM_DATA 0xC160
1282
1283#define CP_CE_UCODE_ADDR 0xC168
1284#define CP_CE_UCODE_DATA 0xC16C
1285#define CP_MEC_ME1_UCODE_ADDR 0xC170
1286#define CP_MEC_ME1_UCODE_DATA 0xC174
1287#define CP_MEC_ME2_UCODE_ADDR 0xC178
1288#define CP_MEC_ME2_UCODE_DATA 0xC17C
1289
f6796cae
AD
1290#define CP_INT_CNTL_RING0 0xC1A8
1291# define CNTX_BUSY_INT_ENABLE (1 << 19)
1292# define CNTX_EMPTY_INT_ENABLE (1 << 20)
1293# define PRIV_INSTR_INT_ENABLE (1 << 22)
1294# define PRIV_REG_INT_ENABLE (1 << 23)
1295# define TIME_STAMP_INT_ENABLE (1 << 26)
1296# define CP_RINGID2_INT_ENABLE (1 << 29)
1297# define CP_RINGID1_INT_ENABLE (1 << 30)
1298# define CP_RINGID0_INT_ENABLE (1 << 31)
1299
a59781bb
AD
1300#define CP_INT_STATUS_RING0 0xC1B4
1301# define PRIV_INSTR_INT_STAT (1 << 22)
1302# define PRIV_REG_INT_STAT (1 << 23)
1303# define TIME_STAMP_INT_STAT (1 << 26)
1304# define CP_RINGID2_INT_STAT (1 << 29)
1305# define CP_RINGID1_INT_STAT (1 << 30)
1306# define CP_RINGID0_INT_STAT (1 << 31)
1307
22c775ce
AD
1308#define CP_MEM_SLP_CNTL 0xC1E4
1309# define CP_MEM_LS_EN (1 << 0)
1310
963e81f9
AD
1311#define CP_CPF_DEBUG 0xC200
1312
1313#define CP_PQ_WPTR_POLL_CNTL 0xC20C
1314#define WPTR_POLL_EN (1 << 31)
1315
a59781bb
AD
1316#define CP_ME1_PIPE0_INT_CNTL 0xC214
1317#define CP_ME1_PIPE1_INT_CNTL 0xC218
1318#define CP_ME1_PIPE2_INT_CNTL 0xC21C
1319#define CP_ME1_PIPE3_INT_CNTL 0xC220
1320#define CP_ME2_PIPE0_INT_CNTL 0xC224
1321#define CP_ME2_PIPE1_INT_CNTL 0xC228
1322#define CP_ME2_PIPE2_INT_CNTL 0xC22C
1323#define CP_ME2_PIPE3_INT_CNTL 0xC230
1324# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
1325# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
1326# define PRIV_REG_INT_ENABLE (1 << 23)
1327# define TIME_STAMP_INT_ENABLE (1 << 26)
1328# define GENERIC2_INT_ENABLE (1 << 29)
1329# define GENERIC1_INT_ENABLE (1 << 30)
1330# define GENERIC0_INT_ENABLE (1 << 31)
1331#define CP_ME1_PIPE0_INT_STATUS 0xC214
1332#define CP_ME1_PIPE1_INT_STATUS 0xC218
1333#define CP_ME1_PIPE2_INT_STATUS 0xC21C
1334#define CP_ME1_PIPE3_INT_STATUS 0xC220
1335#define CP_ME2_PIPE0_INT_STATUS 0xC224
1336#define CP_ME2_PIPE1_INT_STATUS 0xC228
1337#define CP_ME2_PIPE2_INT_STATUS 0xC22C
1338#define CP_ME2_PIPE3_INT_STATUS 0xC230
1339# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
1340# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
1341# define PRIV_REG_INT_STATUS (1 << 23)
1342# define TIME_STAMP_INT_STATUS (1 << 26)
1343# define GENERIC2_INT_STATUS (1 << 29)
1344# define GENERIC1_INT_STATUS (1 << 30)
1345# define GENERIC0_INT_STATUS (1 << 31)
1346
841cf442
AD
1347#define CP_MAX_CONTEXT 0xC2B8
1348
1349#define CP_RB0_BASE_HI 0xC2C4
1350
f6796cae
AD
1351#define RLC_CNTL 0xC300
1352# define RLC_ENABLE (1 << 0)
1353
1354#define RLC_MC_CNTL 0xC30C
1355
22c775ce
AD
1356#define RLC_MEM_SLP_CNTL 0xC318
1357# define RLC_MEM_LS_EN (1 << 0)
1358
f6796cae
AD
1359#define RLC_LB_CNTR_MAX 0xC348
1360
1361#define RLC_LB_CNTL 0xC364
866d83de 1362# define LOAD_BALANCE_ENABLE (1 << 0)
f6796cae
AD
1363
1364#define RLC_LB_CNTR_INIT 0xC36C
1365
1366#define RLC_SAVE_AND_RESTORE_BASE 0xC374
22c775ce
AD
1367#define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */
1368#define RLC_CP_TABLE_RESTORE 0xC378 /* APU */
1369#define RLC_PG_DELAY_2 0xC37C
f6796cae
AD
1370
1371#define RLC_GPM_UCODE_ADDR 0xC388
1372#define RLC_GPM_UCODE_DATA 0xC38C
44fa346f
AD
1373#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
1374#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
1375#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
f6796cae
AD
1376#define RLC_UCODE_CNTL 0xC39C
1377
22c775ce
AD
1378#define RLC_GPM_STAT 0xC400
1379# define RLC_GPM_BUSY (1 << 0)
a412fce0
AD
1380# define GFX_POWER_STATUS (1 << 1)
1381# define GFX_CLOCK_STATUS (1 << 2)
22c775ce
AD
1382
1383#define RLC_PG_CNTL 0xC40C
1384# define GFX_PG_ENABLE (1 << 0)
1385# define GFX_PG_SRC (1 << 1)
1386# define DYN_PER_CU_PG_ENABLE (1 << 2)
1387# define STATIC_PER_CU_PG_ENABLE (1 << 3)
1388# define DISABLE_GDS_PG (1 << 13)
1389# define DISABLE_CP_PG (1 << 15)
1390# define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17)
1391# define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18)
1392
1393#define RLC_CGTT_MGCG_OVERRIDE 0xC420
f6796cae 1394#define RLC_CGCG_CGLS_CTRL 0xC424
22c775ce
AD
1395# define CGCG_EN (1 << 0)
1396# define CGLS_EN (1 << 1)
1397
1398#define RLC_PG_DELAY 0xC434
f6796cae
AD
1399
1400#define RLC_LB_INIT_CU_MASK 0xC43C
1401
1402#define RLC_LB_PARAMS 0xC444
1403
22c775ce
AD
1404#define RLC_PG_AO_CU_MASK 0xC44C
1405
1406#define RLC_MAX_PG_CU 0xC450
1407# define MAX_PU_CU(x) ((x) << 0)
1408# define MAX_PU_CU_MASK (0xff << 0)
1409#define RLC_AUTO_PG_CTRL 0xC454
1410# define AUTO_PG_EN (1 << 0)
1411# define GRBM_REG_SGIT(x) ((x) << 3)
1412# define GRBM_REG_SGIT_MASK (0xffff << 3)
1413
1414#define RLC_SERDES_WR_CU_MASTER_MASK 0xC474
1415#define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478
1416#define RLC_SERDES_WR_CTRL 0xC47C
1417#define BPM_ADDR(x) ((x) << 0)
1418#define BPM_ADDR_MASK (0xff << 0)
1419#define CGLS_ENABLE (1 << 16)
1420#define CGCG_OVERRIDE_0 (1 << 20)
1421#define MGCG_OVERRIDE_0 (1 << 22)
1422#define MGCG_OVERRIDE_1 (1 << 23)
1423
f6796cae
AD
1424#define RLC_SERDES_CU_MASTER_BUSY 0xC484
1425#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
1426# define SE_MASTER_BUSY_MASK 0x0000ffff
1427# define GC_MASTER_BUSY (1 << 16)
1428# define TC0_MASTER_BUSY (1 << 17)
1429# define TC1_MASTER_BUSY (1 << 18)
1430
1431#define RLC_GPM_SCRATCH_ADDR 0xC4B0
1432#define RLC_GPM_SCRATCH_DATA 0xC4B4
1433
a412fce0
AD
1434#define RLC_GPR_REG2 0xC4E8
1435#define REQ 0x00000001
1436#define MESSAGE(x) ((x) << 1)
1437#define MESSAGE_MASK 0x0000001e
1438#define MSG_ENTER_RLC_SAFE_MODE 1
1439#define MSG_EXIT_RLC_SAFE_MODE 0
1440
963e81f9
AD
1441#define CP_HPD_EOP_BASE_ADDR 0xC904
1442#define CP_HPD_EOP_BASE_ADDR_HI 0xC908
1443#define CP_HPD_EOP_VMID 0xC90C
1444#define CP_HPD_EOP_CONTROL 0xC910
1445#define EOP_SIZE(x) ((x) << 0)
1446#define EOP_SIZE_MASK (0x3f << 0)
1447#define CP_MQD_BASE_ADDR 0xC914
1448#define CP_MQD_BASE_ADDR_HI 0xC918
1449#define CP_HQD_ACTIVE 0xC91C
1450#define CP_HQD_VMID 0xC920
1451
1452#define CP_HQD_PQ_BASE 0xC934
1453#define CP_HQD_PQ_BASE_HI 0xC938
1454#define CP_HQD_PQ_RPTR 0xC93C
1455#define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
1456#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
1457#define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
1458#define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
1459#define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
1460#define DOORBELL_OFFSET(x) ((x) << 2)
1461#define DOORBELL_OFFSET_MASK (0x1fffff << 2)
1462#define DOORBELL_SOURCE (1 << 28)
1463#define DOORBELL_SCHD_HIT (1 << 29)
1464#define DOORBELL_EN (1 << 30)
1465#define DOORBELL_HIT (1 << 31)
1466#define CP_HQD_PQ_WPTR 0xC954
1467#define CP_HQD_PQ_CONTROL 0xC958
1468#define QUEUE_SIZE(x) ((x) << 0)
1469#define QUEUE_SIZE_MASK (0x3f << 0)
1470#define RPTR_BLOCK_SIZE(x) ((x) << 8)
1471#define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
1472#define PQ_VOLATILE (1 << 26)
1473#define NO_UPDATE_RPTR (1 << 27)
1474#define UNORD_DISPATCH (1 << 28)
1475#define ROQ_PQ_IB_FLIP (1 << 29)
1476#define PRIV_STATE (1 << 30)
1477#define KMD_QUEUE (1 << 31)
1478
1479#define CP_HQD_DEQUEUE_REQUEST 0xC974
1480
1481#define CP_MQD_CONTROL 0xC99C
1482#define MQD_VMID(x) ((x) << 0)
1483#define MQD_VMID_MASK (0xf << 0)
1484
22c775ce
AD
1485#define DB_RENDER_CONTROL 0x28000
1486
8cc1a532
AD
1487#define PA_SC_RASTER_CONFIG 0x28350
1488# define RASTER_CONFIG_RB_MAP_0 0
1489# define RASTER_CONFIG_RB_MAP_1 1
1490# define RASTER_CONFIG_RB_MAP_2 2
1491# define RASTER_CONFIG_RB_MAP_3 3
fc821b70 1492#define PKR_MAP(x) ((x) << 8)
8cc1a532 1493
2cae3bc3
AD
1494#define VGT_EVENT_INITIATOR 0x28a90
1495# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
1496# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
1497# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
1498# define CACHE_FLUSH_TS (4 << 0)
1499# define CACHE_FLUSH (6 << 0)
1500# define CS_PARTIAL_FLUSH (7 << 0)
1501# define VGT_STREAMOUT_RESET (10 << 0)
1502# define END_OF_PIPE_INCR_DE (11 << 0)
1503# define END_OF_PIPE_IB_END (12 << 0)
1504# define RST_PIX_CNT (13 << 0)
1505# define VS_PARTIAL_FLUSH (15 << 0)
1506# define PS_PARTIAL_FLUSH (16 << 0)
1507# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
1508# define ZPASS_DONE (21 << 0)
1509# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
1510# define PERFCOUNTER_START (23 << 0)
1511# define PERFCOUNTER_STOP (24 << 0)
1512# define PIPELINESTAT_START (25 << 0)
1513# define PIPELINESTAT_STOP (26 << 0)
1514# define PERFCOUNTER_SAMPLE (27 << 0)
1515# define SAMPLE_PIPELINESTAT (30 << 0)
1516# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
1517# define SAMPLE_STREAMOUTSTATS (32 << 0)
1518# define RESET_VTX_CNT (33 << 0)
1519# define VGT_FLUSH (36 << 0)
1520# define BOTTOM_OF_PIPE_TS (40 << 0)
1521# define DB_CACHE_FLUSH_AND_INV (42 << 0)
1522# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
1523# define FLUSH_AND_INV_DB_META (44 << 0)
1524# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
1525# define FLUSH_AND_INV_CB_META (46 << 0)
1526# define CS_DONE (47 << 0)
1527# define PS_DONE (48 << 0)
1528# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
1529# define THREAD_TRACE_START (51 << 0)
1530# define THREAD_TRACE_STOP (52 << 0)
1531# define THREAD_TRACE_FLUSH (54 << 0)
1532# define THREAD_TRACE_FINISH (55 << 0)
1533# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
1534# define PIXEL_PIPE_STAT_DUMP (57 << 0)
1535# define PIXEL_PIPE_STAT_RESET (58 << 0)
1536
841cf442
AD
1537#define SCRATCH_REG0 0x30100
1538#define SCRATCH_REG1 0x30104
1539#define SCRATCH_REG2 0x30108
1540#define SCRATCH_REG3 0x3010C
1541#define SCRATCH_REG4 0x30110
1542#define SCRATCH_REG5 0x30114
1543#define SCRATCH_REG6 0x30118
1544#define SCRATCH_REG7 0x3011C
1545
1546#define SCRATCH_UMSK 0x30140
1547#define SCRATCH_ADDR 0x30144
1548
1549#define CP_SEM_WAIT_TIMER 0x301BC
1550
1551#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
1552
2cae3bc3
AD
1553#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
1554
8cc1a532
AD
1555#define GRBM_GFX_INDEX 0x30800
1556#define INSTANCE_INDEX(x) ((x) << 0)
1557#define SH_INDEX(x) ((x) << 8)
1558#define SE_INDEX(x) ((x) << 16)
1559#define SH_BROADCAST_WRITES (1 << 29)
1560#define INSTANCE_BROADCAST_WRITES (1 << 30)
1561#define SE_BROADCAST_WRITES (1 << 31)
1562
1563#define VGT_ESGS_RING_SIZE 0x30900
1564#define VGT_GSVS_RING_SIZE 0x30904
1565#define VGT_PRIMITIVE_TYPE 0x30908
1566#define VGT_INDEX_TYPE 0x3090C
1567
1568#define VGT_NUM_INDICES 0x30930
1569#define VGT_NUM_INSTANCES 0x30934
1570#define VGT_TF_RING_SIZE 0x30938
1571#define VGT_HS_OFFCHIP_PARAM 0x3093C
1572#define VGT_TF_MEMORY_BASE 0x30940
1573
1574#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
1575#define PA_SC_LINE_STIPPLE_STATE 0x30a04
1576
1577#define SQC_CACHES 0x30d20
1578
1579#define CP_PERFMON_CNTL 0x36020
1580
22c775ce
AD
1581#define CGTS_SM_CTRL_REG 0x3c000
1582#define SM_MODE(x) ((x) << 17)
1583#define SM_MODE_MASK (0x7 << 17)
1584#define SM_MODE_ENABLE (1 << 20)
1585#define CGTS_OVERRIDE (1 << 21)
1586#define CGTS_LS_OVERRIDE (1 << 22)
1587#define ON_MONITOR_ADD_EN (1 << 23)
1588#define ON_MONITOR_ADD(x) ((x) << 24)
1589#define ON_MONITOR_ADD_MASK (0xff << 24)
1590
8cc1a532
AD
1591#define CGTS_TCC_DISABLE 0x3c00c
1592#define CGTS_USER_TCC_DISABLE 0x3c010
1593#define TCC_DISABLE_MASK 0xFFFF0000
1594#define TCC_DISABLE_SHIFT 16
1595
f6796cae
AD
1596#define CB_CGTT_SCLK_CTRL 0x3c2a0
1597
841cf442
AD
1598/*
1599 * PM4
1600 */
1601#define PACKET_TYPE0 0
1602#define PACKET_TYPE1 1
1603#define PACKET_TYPE2 2
1604#define PACKET_TYPE3 3
1605
1606#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
1607#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
1608#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
1609#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
1610#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
1611 (((reg) >> 2) & 0xFFFF) | \
1612 ((n) & 0x3FFF) << 16)
1613#define CP_PACKET2 0x80000000
1614#define PACKET2_PAD_SHIFT 0
1615#define PACKET2_PAD_MASK (0x3fffffff << 0)
1616
1617#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1618
1619#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
1620 (((op) & 0xFF) << 8) | \
1621 ((n) & 0x3FFF) << 16)
1622
1623#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1624
1625/* Packet 3 types */
1626#define PACKET3_NOP 0x10
1627#define PACKET3_SET_BASE 0x11
1628#define PACKET3_BASE_INDEX(x) ((x) << 0)
1629#define CE_PARTITION_BASE 3
1630#define PACKET3_CLEAR_STATE 0x12
1631#define PACKET3_INDEX_BUFFER_SIZE 0x13
1632#define PACKET3_DISPATCH_DIRECT 0x15
1633#define PACKET3_DISPATCH_INDIRECT 0x16
1634#define PACKET3_ATOMIC_GDS 0x1D
1635#define PACKET3_ATOMIC_MEM 0x1E
1636#define PACKET3_OCCLUSION_QUERY 0x1F
1637#define PACKET3_SET_PREDICATION 0x20
1638#define PACKET3_REG_RMW 0x21
1639#define PACKET3_COND_EXEC 0x22
1640#define PACKET3_PRED_EXEC 0x23
1641#define PACKET3_DRAW_INDIRECT 0x24
1642#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1643#define PACKET3_INDEX_BASE 0x26
1644#define PACKET3_DRAW_INDEX_2 0x27
1645#define PACKET3_CONTEXT_CONTROL 0x28
1646#define PACKET3_INDEX_TYPE 0x2A
1647#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1648#define PACKET3_DRAW_INDEX_AUTO 0x2D
1649#define PACKET3_NUM_INSTANCES 0x2F
1650#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1651#define PACKET3_INDIRECT_BUFFER_CONST 0x33
1652#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1653#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1654#define PACKET3_DRAW_PREAMBLE 0x36
1655#define PACKET3_WRITE_DATA 0x37
2cae3bc3
AD
1656#define WRITE_DATA_DST_SEL(x) ((x) << 8)
1657 /* 0 - register
1658 * 1 - memory (sync - via GRBM)
1659 * 2 - gl2
1660 * 3 - gds
1661 * 4 - reserved
1662 * 5 - memory (async - direct)
1663 */
1664#define WR_ONE_ADDR (1 << 16)
1665#define WR_CONFIRM (1 << 20)
1666#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
1667 /* 0 - LRU
1668 * 1 - Stream
1669 */
1670#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1671 /* 0 - me
1672 * 1 - pfp
1673 * 2 - ce
1674 */
841cf442
AD
1675#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1676#define PACKET3_MEM_SEMAPHORE 0x39
2cae3bc3
AD
1677# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
1678# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
1679# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
1680# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1681# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
841cf442
AD
1682#define PACKET3_COPY_DW 0x3B
1683#define PACKET3_WAIT_REG_MEM 0x3C
2cae3bc3
AD
1684#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
1685 /* 0 - always
1686 * 1 - <
1687 * 2 - <=
1688 * 3 - ==
1689 * 4 - !=
1690 * 5 - >=
1691 * 6 - >
1692 */
1693#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
1694 /* 0 - reg
1695 * 1 - mem
1696 */
1697#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
1698 /* 0 - wait_reg_mem
1699 * 1 - wr_wait_wr_reg
1700 */
1701#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
1702 /* 0 - me
1703 * 1 - pfp
1704 */
841cf442 1705#define PACKET3_INDIRECT_BUFFER 0x3F
2cae3bc3
AD
1706#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
1707#define INDIRECT_BUFFER_VALID (1 << 23)
1708#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
1709 /* 0 - LRU
1710 * 1 - Stream
1711 * 2 - Bypass
1712 */
841cf442
AD
1713#define PACKET3_COPY_DATA 0x40
1714#define PACKET3_PFP_SYNC_ME 0x42
1715#define PACKET3_SURFACE_SYNC 0x43
1716# define PACKET3_DEST_BASE_0_ENA (1 << 0)
1717# define PACKET3_DEST_BASE_1_ENA (1 << 1)
1718# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1719# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1720# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1721# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1722# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1723# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1724# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1725# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1726# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1727# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
1728# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
1729# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
1730# define PACKET3_DEST_BASE_2_ENA (1 << 19)
1731# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1732# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1733# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1734# define PACKET3_CB_ACTION_ENA (1 << 25)
1735# define PACKET3_DB_ACTION_ENA (1 << 26)
1736# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1737# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1738# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1739#define PACKET3_COND_WRITE 0x45
1740#define PACKET3_EVENT_WRITE 0x46
1741#define EVENT_TYPE(x) ((x) << 0)
1742#define EVENT_INDEX(x) ((x) << 8)
1743 /* 0 - any non-TS event
1744 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1745 * 2 - SAMPLE_PIPELINESTAT
1746 * 3 - SAMPLE_STREAMOUTSTAT*
1747 * 4 - *S_PARTIAL_FLUSH
1748 * 5 - EOP events
1749 * 6 - EOS events
1750 */
1751#define PACKET3_EVENT_WRITE_EOP 0x47
1752#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1753#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1754#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1755#define EOP_TCL1_ACTION_EN (1 << 16)
1756#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
b397207b 1757#define EOP_TCL2_VOLATILE (1 << 24)
2cae3bc3 1758#define EOP_CACHE_POLICY(x) ((x) << 25)
841cf442
AD
1759 /* 0 - LRU
1760 * 1 - Stream
1761 * 2 - Bypass
1762 */
841cf442
AD
1763#define DATA_SEL(x) ((x) << 29)
1764 /* 0 - discard
1765 * 1 - send low 32bit data
1766 * 2 - send 64bit data
1767 * 3 - send 64bit GPU counter value
1768 * 4 - send 64bit sys counter value
1769 */
1770#define INT_SEL(x) ((x) << 24)
1771 /* 0 - none
1772 * 1 - interrupt only (DATA_SEL = 0)
1773 * 2 - interrupt when data write is confirmed
1774 */
1775#define DST_SEL(x) ((x) << 16)
1776 /* 0 - MC
1777 * 1 - TC/L2
1778 */
1779#define PACKET3_EVENT_WRITE_EOS 0x48
1780#define PACKET3_RELEASE_MEM 0x49
1781#define PACKET3_PREAMBLE_CNTL 0x4A
1782# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1783# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1784#define PACKET3_DMA_DATA 0x50
c9dbd705
AD
1785/* 1. header
1786 * 2. CONTROL
1787 * 3. SRC_ADDR_LO or DATA [31:0]
1788 * 4. SRC_ADDR_HI [31:0]
1789 * 5. DST_ADDR_LO [31:0]
1790 * 6. DST_ADDR_HI [7:0]
1791 * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
1792 */
1793/* CONTROL */
1794# define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
1795 /* 0 - ME
1796 * 1 - PFP
1797 */
1798# define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
1799 /* 0 - LRU
1800 * 1 - Stream
1801 * 2 - Bypass
1802 */
1803# define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
1804# define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
1805 /* 0 - DST_ADDR using DAS
1806 * 1 - GDS
1807 * 3 - DST_ADDR using L2
1808 */
1809# define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
1810 /* 0 - LRU
1811 * 1 - Stream
1812 * 2 - Bypass
1813 */
1814# define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
1815# define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
1816 /* 0 - SRC_ADDR using SAS
1817 * 1 - GDS
1818 * 2 - DATA
1819 * 3 - SRC_ADDR using L2
1820 */
1821# define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
1822/* COMMAND */
1823# define PACKET3_DMA_DATA_DIS_WC (1 << 21)
1824# define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
1825 /* 0 - none
1826 * 1 - 8 in 16
1827 * 2 - 8 in 32
1828 * 3 - 8 in 64
1829 */
1830# define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
1831 /* 0 - none
1832 * 1 - 8 in 16
1833 * 2 - 8 in 32
1834 * 3 - 8 in 64
1835 */
1836# define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
1837 /* 0 - memory
1838 * 1 - register
1839 */
1840# define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
1841 /* 0 - memory
1842 * 1 - register
1843 */
1844# define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
1845# define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
1846# define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
841cf442
AD
1847#define PACKET3_AQUIRE_MEM 0x58
1848#define PACKET3_REWIND 0x59
1849#define PACKET3_LOAD_UCONFIG_REG 0x5E
1850#define PACKET3_LOAD_SH_REG 0x5F
1851#define PACKET3_LOAD_CONFIG_REG 0x60
1852#define PACKET3_LOAD_CONTEXT_REG 0x61
1853#define PACKET3_SET_CONFIG_REG 0x68
1854#define PACKET3_SET_CONFIG_REG_START 0x00008000
1855#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1856#define PACKET3_SET_CONTEXT_REG 0x69
1857#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1858#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1859#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1860#define PACKET3_SET_SH_REG 0x76
1861#define PACKET3_SET_SH_REG_START 0x0000b000
1862#define PACKET3_SET_SH_REG_END 0x0000c000
1863#define PACKET3_SET_SH_REG_OFFSET 0x77
1864#define PACKET3_SET_QUEUE_REG 0x78
1865#define PACKET3_SET_UCONFIG_REG 0x79
2cae3bc3
AD
1866#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1867#define PACKET3_SET_UCONFIG_REG_END 0x00031000
841cf442
AD
1868#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1869#define PACKET3_SCRATCH_RAM_READ 0x7E
1870#define PACKET3_LOAD_CONST_RAM 0x80
1871#define PACKET3_WRITE_CONST_RAM 0x81
1872#define PACKET3_DUMP_CONST_RAM 0x83
1873#define PACKET3_INCREMENT_CE_COUNTER 0x84
1874#define PACKET3_INCREMENT_DE_COUNTER 0x85
1875#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1876#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
2cae3bc3 1877#define PACKET3_SWITCH_BUFFER 0x8B
841cf442 1878
21a93e13
AD
1879/* SDMA - first instance at 0xd000, second at 0xd800 */
1880#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1881#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1882
1883#define SDMA0_UCODE_ADDR 0xD000
1884#define SDMA0_UCODE_DATA 0xD004
22c775ce
AD
1885#define SDMA0_POWER_CNTL 0xD008
1886#define SDMA0_CLK_CTRL 0xD00C
21a93e13
AD
1887
1888#define SDMA0_CNTL 0xD010
1889# define TRAP_ENABLE (1 << 0)
1890# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1891# define SEM_WAIT_INT_ENABLE (1 << 2)
1892# define DATA_SWAP_ENABLE (1 << 3)
1893# define FENCE_SWAP_ENABLE (1 << 4)
1894# define AUTO_CTXSW_ENABLE (1 << 18)
1895# define CTXEMPTY_INT_ENABLE (1 << 28)
1896
1897#define SDMA0_TILING_CONFIG 0xD018
1898
1899#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1900#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1901
1902#define SDMA0_STATUS_REG 0xd034
1903# define SDMA_IDLE (1 << 0)
1904
1905#define SDMA0_ME_CNTL 0xD048
1906# define SDMA_HALT (1 << 0)
1907
1908#define SDMA0_GFX_RB_CNTL 0xD200
1909# define SDMA_RB_ENABLE (1 << 0)
1910# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1911# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1912# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1913# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1914# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1915#define SDMA0_GFX_RB_BASE 0xD204
1916#define SDMA0_GFX_RB_BASE_HI 0xD208
1917#define SDMA0_GFX_RB_RPTR 0xD20C
1918#define SDMA0_GFX_RB_WPTR 0xD210
1919
1920#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1921#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1922#define SDMA0_GFX_IB_CNTL 0xD228
1923# define SDMA_IB_ENABLE (1 << 0)
1924# define SDMA_IB_SWAP_ENABLE (1 << 4)
1925# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1926# define SDMA_CMD_VMID(x) ((x) << 16)
1927
1928#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1929#define SDMA0_GFX_APE1_CNTL 0xD2A0
1930
1931#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
1932 (((sub_op) & 0xFF) << 8) | \
1933 (((op) & 0xFF) << 0))
1934/* sDMA opcodes */
1935#define SDMA_OPCODE_NOP 0
1936#define SDMA_OPCODE_COPY 1
1937# define SDMA_COPY_SUB_OPCODE_LINEAR 0
1938# define SDMA_COPY_SUB_OPCODE_TILED 1
1939# define SDMA_COPY_SUB_OPCODE_SOA 3
1940# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
1941# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
1942# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
1943#define SDMA_OPCODE_WRITE 2
1944# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
1945# define SDMA_WRTIE_SUB_OPCODE_TILED 1
1946#define SDMA_OPCODE_INDIRECT_BUFFER 4
1947#define SDMA_OPCODE_FENCE 5
1948#define SDMA_OPCODE_TRAP 6
1949#define SDMA_OPCODE_SEMAPHORE 7
1950# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
1951 /* 0 - increment
1952 * 1 - write 1
1953 */
1954# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
1955 /* 0 - wait
1956 * 1 - signal
1957 */
1958# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
1959 /* mailbox */
1960#define SDMA_OPCODE_POLL_REG_MEM 8
1961# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
1962 /* 0 - wait_reg_mem
1963 * 1 - wr_wait_wr_reg
1964 */
1965# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
1966 /* 0 - always
1967 * 1 - <
1968 * 2 - <=
1969 * 3 - ==
1970 * 4 - !=
1971 * 5 - >=
1972 * 6 - >
1973 */
1974# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
1975 /* 0 = register
1976 * 1 = memory
1977 */
1978#define SDMA_OPCODE_COND_EXEC 9
1979#define SDMA_OPCODE_CONSTANT_FILL 11
1980# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
1981 /* 0 = byte fill
1982 * 2 = DW fill
1983 */
1984#define SDMA_OPCODE_GENERATE_PTE_PDE 12
1985#define SDMA_OPCODE_TIMESTAMP 13
1986# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
1987# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
1988# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
1989#define SDMA_OPCODE_SRBM_WRITE 14
1990# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
1991 /* byte mask */
1992
87167bb1
CK
1993/* UVD */
1994
1995#define UVD_UDEC_ADDR_CONFIG 0xef4c
1996#define UVD_UDEC_DB_ADDR_CONFIG 0xef50
1997#define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
1998
1999#define UVD_LMI_EXT40_ADDR 0xf498
2000#define UVD_LMI_ADDR_EXT 0xf594
2001#define UVD_VCPU_CACHE_OFFSET0 0xf608
2002#define UVD_VCPU_CACHE_SIZE0 0xf60c
2003#define UVD_VCPU_CACHE_OFFSET1 0xf610
2004#define UVD_VCPU_CACHE_SIZE1 0xf614
2005#define UVD_VCPU_CACHE_OFFSET2 0xf618
2006#define UVD_VCPU_CACHE_SIZE2 0xf61c
2007
2008#define UVD_RBC_RB_RPTR 0xf690
2009#define UVD_RBC_RB_WPTR 0xf694
2010
22c775ce
AD
2011#define UVD_CGC_CTRL 0xF4B0
2012# define DCM (1 << 0)
2013# define CG_DT(x) ((x) << 2)
2014# define CG_DT_MASK (0xf << 2)
2015# define CLK_OD(x) ((x) << 6)
2016# define CLK_OD_MASK (0x1f << 6)
2017
87167bb1
CK
2018/* UVD clocks */
2019
2020#define CG_DCLK_CNTL 0xC050009C
2021# define DCLK_DIVIDER_MASK 0x7f
2022# define DCLK_DIR_CNTL_EN (1 << 8)
2023#define CG_DCLK_STATUS 0xC05000A0
2024# define DCLK_STATUS (1 << 0)
2025#define CG_VCLK_CNTL 0xC05000A4
2026#define CG_VCLK_STATUS 0xC05000A8
2027
22c775ce
AD
2028/* UVD CTX indirect */
2029#define UVD_CGC_MEM_CTRL 0xC0
2030
d93f7937
CK
2031/* VCE */
2032
2033#define VCE_VCPU_CACHE_OFFSET0 0x20024
2034#define VCE_VCPU_CACHE_SIZE0 0x20028
2035#define VCE_VCPU_CACHE_OFFSET1 0x2002c
2036#define VCE_VCPU_CACHE_SIZE1 0x20030
2037#define VCE_VCPU_CACHE_OFFSET2 0x20034
2038#define VCE_VCPU_CACHE_SIZE2 0x20038
2039#define VCE_RB_RPTR2 0x20178
2040#define VCE_RB_WPTR2 0x2017c
2041#define VCE_RB_RPTR 0x2018c
2042#define VCE_RB_WPTR 0x20190
2043#define VCE_CLOCK_GATING_A 0x202f8
b9fa1883
AD
2044# define CGC_CLK_GATE_DLY_TIMER_MASK (0xf << 0)
2045# define CGC_CLK_GATE_DLY_TIMER(x) ((x) << 0)
2046# define CGC_CLK_GATER_OFF_DLY_TIMER_MASK (0xff << 4)
2047# define CGC_CLK_GATER_OFF_DLY_TIMER(x) ((x) << 4)
2048# define CGC_UENC_WAIT_AWAKE (1 << 18)
d93f7937 2049#define VCE_CLOCK_GATING_B 0x202fc
b9fa1883 2050#define VCE_CGTT_CLK_OVERRIDE 0x207a0
d93f7937 2051#define VCE_UENC_CLOCK_GATING 0x207bc
b9fa1883
AD
2052# define CLOCK_ON_DELAY_MASK (0xf << 0)
2053# define CLOCK_ON_DELAY(x) ((x) << 0)
2054# define CLOCK_OFF_DELAY_MASK (0xff << 4)
2055# define CLOCK_OFF_DELAY(x) ((x) << 4)
d93f7937
CK
2056#define VCE_UENC_REG_CLOCK_GATING 0x207c0
2057#define VCE_SYS_INT_EN 0x21300
2058# define VCE_SYS_INT_TRAP_INTERRUPT_EN (1 << 3)
2059#define VCE_LMI_CTRL2 0x21474
2060#define VCE_LMI_CTRL 0x21498
2061#define VCE_LMI_VM_CTRL 0x214a0
2062#define VCE_LMI_SWAP_CNTL 0x214b4
2063#define VCE_LMI_SWAP_CNTL1 0x214b8
2064#define VCE_LMI_CACHE_CTRL 0x214f4
2065
2066#define VCE_CMD_NO_OP 0x00000000
2067#define VCE_CMD_END 0x00000001
2068#define VCE_CMD_IB 0x00000002
2069#define VCE_CMD_FENCE 0x00000003
2070#define VCE_CMD_TRAP 0x00000004
2071#define VCE_CMD_IB_AUTO 0x00000005
2072#define VCE_CMD_SEMAPHORE 0x00000006
2073
8cc1a532 2074#endif
This page took 0.337925 seconds and 5 git commands to generate.