drm/radeon: do not leave queue acquired if timeout happens in kgd_hqd_destroy()
[deliverable/linux.git] / drivers / gpu / drm / radeon / cikd.h
CommitLineData
8cc1a532
AD
1/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
b496038b 28#define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003
8cc1a532 29
fc821b70
AD
30#define CIK_RB_BITMAP_WIDTH_PER_SH 2
31#define HAWAII_RB_BITMAP_WIDTH_PER_SH 4
8cc1a532 32
62a7b7fb
OG
33#define RADEON_NUM_OF_VMIDS 8
34
41a524ab
AD
35/* DIDT IND registers */
36#define DIDT_SQ_CTRL0 0x0
37# define DIDT_CTRL_EN (1 << 0)
38#define DIDT_DB_CTRL0 0x20
39#define DIDT_TD_CTRL0 0x40
40#define DIDT_TCP_CTRL0 0x60
41
2c67912c 42/* SMC IND registers */
cc8dbbb4
AD
43#define DPM_TABLE_475 0x3F768
44# define SamuBootLevel(x) ((x) << 0)
45# define SamuBootLevel_MASK 0x000000ff
46# define SamuBootLevel_SHIFT 0
47# define AcpBootLevel(x) ((x) << 8)
48# define AcpBootLevel_MASK 0x0000ff00
49# define AcpBootLevel_SHIFT 8
50# define VceBootLevel(x) ((x) << 16)
51# define VceBootLevel_MASK 0x00ff0000
52# define VceBootLevel_SHIFT 16
53# define UvdBootLevel(x) ((x) << 24)
54# define UvdBootLevel_MASK 0xff000000
55# define UvdBootLevel_SHIFT 24
56
57#define FIRMWARE_FLAGS 0x3F800
58# define INTERRUPTS_ENABLED (1 << 0)
59
41a524ab
AD
60#define NB_DPM_CONFIG_1 0x3F9E8
61# define Dpm0PgNbPsLo(x) ((x) << 0)
62# define Dpm0PgNbPsLo_MASK 0x000000ff
63# define Dpm0PgNbPsLo_SHIFT 0
64# define Dpm0PgNbPsHi(x) ((x) << 8)
65# define Dpm0PgNbPsHi_MASK 0x0000ff00
66# define Dpm0PgNbPsHi_SHIFT 8
67# define DpmXNbPsLo(x) ((x) << 16)
68# define DpmXNbPsLo_MASK 0x00ff0000
69# define DpmXNbPsLo_SHIFT 16
70# define DpmXNbPsHi(x) ((x) << 24)
71# define DpmXNbPsHi_MASK 0xff000000
72# define DpmXNbPsHi_SHIFT 24
73
cc8dbbb4
AD
74#define SMC_SYSCON_RESET_CNTL 0x80000000
75# define RST_REG (1 << 0)
76#define SMC_SYSCON_CLOCK_CNTL_0 0x80000004
77# define CK_DISABLE (1 << 0)
78# define CKEN (1 << 24)
79
80#define SMC_SYSCON_MISC_CNTL 0x80000010
81
41a524ab
AD
82#define SMC_SYSCON_MSG_ARG_0 0x80000068
83
cc8dbbb4
AD
84#define SMC_PC_C 0x80000370
85
86#define SMC_SCRATCH9 0x80000424
87
88#define RCU_UC_EVENTS 0xC0000004
89# define BOOT_SEQ_DONE (1 << 7)
90
2c67912c 91#define GENERAL_PWRMGT 0xC0200000
41a524ab 92# define GLOBAL_PWRMGT_EN (1 << 0)
cc8dbbb4
AD
93# define STATIC_PM_EN (1 << 1)
94# define THERMAL_PROTECTION_DIS (1 << 2)
95# define THERMAL_PROTECTION_TYPE (1 << 3)
96# define SW_SMIO_INDEX(x) ((x) << 6)
97# define SW_SMIO_INDEX_MASK (1 << 6)
98# define SW_SMIO_INDEX_SHIFT 6
99# define VOLT_PWRMGT_EN (1 << 10)
2c67912c 100# define GPU_COUNTER_CLK (1 << 15)
cc8dbbb4
AD
101# define DYN_SPREAD_SPECTRUM_EN (1 << 23)
102
103#define CNB_PWRMGT_CNTL 0xC0200004
104# define GNB_SLOW_MODE(x) ((x) << 0)
105# define GNB_SLOW_MODE_MASK (3 << 0)
106# define GNB_SLOW_MODE_SHIFT 0
107# define GNB_SLOW (1 << 2)
108# define FORCE_NB_PS1 (1 << 3)
109# define DPM_ENABLED (1 << 4)
2c67912c 110
41a524ab 111#define SCLK_PWRMGT_CNTL 0xC0200008
cc8dbbb4 112# define SCLK_PWRMGT_OFF (1 << 0)
41a524ab
AD
113# define RESET_BUSY_CNT (1 << 4)
114# define RESET_SCLK_CNT (1 << 5)
115# define DYNAMIC_PM_EN (1 << 21)
116
94b4adc5
AD
117#define TARGET_AND_CURRENT_PROFILE_INDEX 0xC0200014
118# define CURRENT_STATE_MASK (0xf << 4)
119# define CURRENT_STATE_SHIFT 4
120# define CURR_MCLK_INDEX_MASK (0xf << 8)
121# define CURR_MCLK_INDEX_SHIFT 8
122# define CURR_SCLK_INDEX_MASK (0x1f << 16)
123# define CURR_SCLK_INDEX_SHIFT 16
124
cc8dbbb4
AD
125#define CG_SSP 0xC0200044
126# define SST(x) ((x) << 0)
127# define SST_MASK (0xffff << 0)
128# define SSTU(x) ((x) << 16)
129# define SSTU_MASK (0xf << 16)
130
131#define CG_DISPLAY_GAP_CNTL 0xC0200060
132# define DISP_GAP(x) ((x) << 0)
133# define DISP_GAP_MASK (3 << 0)
134# define VBI_TIMER_COUNT(x) ((x) << 4)
135# define VBI_TIMER_COUNT_MASK (0x3fff << 4)
136# define VBI_TIMER_UNIT(x) ((x) << 20)
137# define VBI_TIMER_UNIT_MASK (7 << 20)
138# define DISP_GAP_MCHG(x) ((x) << 24)
139# define DISP_GAP_MCHG_MASK (3 << 24)
140
ae3e40e8
AD
141#define SMU_VOLTAGE_STATUS 0xC0200094
142# define SMU_VOLTAGE_CURRENT_LEVEL_MASK (0xff << 1)
143# define SMU_VOLTAGE_CURRENT_LEVEL_SHIFT 1
144
94b4adc5
AD
145#define TARGET_AND_CURRENT_PROFILE_INDEX_1 0xC02000F0
146# define CURR_PCIE_INDEX_MASK (0xf << 24)
147# define CURR_PCIE_INDEX_SHIFT 24
148
cc8dbbb4
AD
149#define CG_ULV_PARAMETER 0xC0200158
150
41a524ab 151#define CG_FTV_0 0xC02001A8
cc8dbbb4
AD
152#define CG_FTV_1 0xC02001AC
153#define CG_FTV_2 0xC02001B0
154#define CG_FTV_3 0xC02001B4
155#define CG_FTV_4 0xC02001B8
156#define CG_FTV_5 0xC02001BC
157#define CG_FTV_6 0xC02001C0
158#define CG_FTV_7 0xC02001C4
159
160#define CG_DISPLAY_GAP_CNTL2 0xC0200230
41a524ab
AD
161
162#define LCAC_SX0_OVR_SEL 0xC0400D04
163#define LCAC_SX0_OVR_VAL 0xC0400D08
164
cc8dbbb4 165#define LCAC_MC0_CNTL 0xC0400D30
41a524ab
AD
166#define LCAC_MC0_OVR_SEL 0xC0400D34
167#define LCAC_MC0_OVR_VAL 0xC0400D38
cc8dbbb4 168#define LCAC_MC1_CNTL 0xC0400D3C
41a524ab
AD
169#define LCAC_MC1_OVR_SEL 0xC0400D40
170#define LCAC_MC1_OVR_VAL 0xC0400D44
171
172#define LCAC_MC2_OVR_SEL 0xC0400D4C
173#define LCAC_MC2_OVR_VAL 0xC0400D50
174
175#define LCAC_MC3_OVR_SEL 0xC0400D58
176#define LCAC_MC3_OVR_VAL 0xC0400D5C
177
cc8dbbb4 178#define LCAC_CPL_CNTL 0xC0400D80
41a524ab
AD
179#define LCAC_CPL_OVR_SEL 0xC0400D84
180#define LCAC_CPL_OVR_VAL 0xC0400D88
181
cc8dbbb4
AD
182/* dGPU */
183#define CG_THERMAL_CTRL 0xC0300004
184#define DPM_EVENT_SRC(x) ((x) << 0)
185#define DPM_EVENT_SRC_MASK (7 << 0)
186#define DIG_THERM_DPM(x) ((x) << 14)
187#define DIG_THERM_DPM_MASK 0x003FC000
188#define DIG_THERM_DPM_SHIFT 14
e03cea36
AD
189#define CG_THERMAL_STATUS 0xC0300008
190#define FDO_PWM_DUTY(x) ((x) << 9)
191#define FDO_PWM_DUTY_MASK (0xff << 9)
192#define FDO_PWM_DUTY_SHIFT 9
cc8dbbb4
AD
193#define CG_THERMAL_INT 0xC030000C
194#define CI_DIG_THERM_INTH(x) ((x) << 8)
195#define CI_DIG_THERM_INTH_MASK 0x0000FF00
196#define CI_DIG_THERM_INTH_SHIFT 8
197#define CI_DIG_THERM_INTL(x) ((x) << 16)
198#define CI_DIG_THERM_INTL_MASK 0x00FF0000
199#define CI_DIG_THERM_INTL_SHIFT 16
200#define THERM_INT_MASK_HIGH (1 << 24)
201#define THERM_INT_MASK_LOW (1 << 25)
e03cea36
AD
202#define CG_MULT_THERMAL_CTRL 0xC0300010
203#define TEMP_SEL(x) ((x) << 20)
204#define TEMP_SEL_MASK (0xff << 20)
205#define TEMP_SEL_SHIFT 20
286d9cc6
AD
206#define CG_MULT_THERMAL_STATUS 0xC0300014
207#define ASIC_MAX_TEMP(x) ((x) << 0)
208#define ASIC_MAX_TEMP_MASK 0x000001ff
209#define ASIC_MAX_TEMP_SHIFT 0
210#define CTF_TEMP(x) ((x) << 9)
211#define CTF_TEMP_MASK 0x0003fe00
212#define CTF_TEMP_SHIFT 9
213
e03cea36
AD
214#define CG_FDO_CTRL0 0xC0300064
215#define FDO_STATIC_DUTY(x) ((x) << 0)
ff4b4af1 216#define FDO_STATIC_DUTY_MASK 0x000000FF
e03cea36
AD
217#define FDO_STATIC_DUTY_SHIFT 0
218#define CG_FDO_CTRL1 0xC0300068
219#define FMAX_DUTY100(x) ((x) << 0)
ff4b4af1 220#define FMAX_DUTY100_MASK 0x000000FF
e03cea36
AD
221#define FMAX_DUTY100_SHIFT 0
222#define CG_FDO_CTRL2 0xC030006C
223#define TMIN(x) ((x) << 0)
ff4b4af1 224#define TMIN_MASK 0x000000FF
e03cea36
AD
225#define TMIN_SHIFT 0
226#define FDO_PWM_MODE(x) ((x) << 11)
ff4b4af1 227#define FDO_PWM_MODE_MASK (7 << 11)
e03cea36
AD
228#define FDO_PWM_MODE_SHIFT 11
229#define TACH_PWM_RESP_RATE(x) ((x) << 25)
230#define TACH_PWM_RESP_RATE_MASK (0x7f << 25)
231#define TACH_PWM_RESP_RATE_SHIFT 25
232#define CG_TACH_CTRL 0xC0300070
233# define EDGE_PER_REV(x) ((x) << 0)
234# define EDGE_PER_REV_MASK (0x7 << 0)
235# define EDGE_PER_REV_SHIFT 0
236# define TARGET_PERIOD(x) ((x) << 3)
237# define TARGET_PERIOD_MASK 0xfffffff8
238# define TARGET_PERIOD_SHIFT 3
239#define CG_TACH_STATUS 0xC0300074
240# define TACH_PERIOD(x) ((x) << 0)
241# define TACH_PERIOD_MASK 0xffffffff
242# define TACH_PERIOD_SHIFT 0
243
5ad6bf91
AD
244#define CG_ECLK_CNTL 0xC05000AC
245# define ECLK_DIVIDER_MASK 0x7f
246# define ECLK_DIR_CNTL_EN (1 << 8)
247#define CG_ECLK_STATUS 0xC05000B0
248# define ECLK_STATUS (1 << 0)
249
cc8dbbb4
AD
250#define CG_SPLL_FUNC_CNTL 0xC0500140
251#define SPLL_RESET (1 << 0)
252#define SPLL_PWRON (1 << 1)
253#define SPLL_BYPASS_EN (1 << 3)
254#define SPLL_REF_DIV(x) ((x) << 5)
255#define SPLL_REF_DIV_MASK (0x3f << 5)
256#define SPLL_PDIV_A(x) ((x) << 20)
257#define SPLL_PDIV_A_MASK (0x7f << 20)
258#define SPLL_PDIV_A_SHIFT 20
259#define CG_SPLL_FUNC_CNTL_2 0xC0500144
260#define SCLK_MUX_SEL(x) ((x) << 0)
261#define SCLK_MUX_SEL_MASK (0x1ff << 0)
262#define CG_SPLL_FUNC_CNTL_3 0xC0500148
263#define SPLL_FB_DIV(x) ((x) << 0)
264#define SPLL_FB_DIV_MASK (0x3ffffff << 0)
265#define SPLL_FB_DIV_SHIFT 0
266#define SPLL_DITHEN (1 << 28)
267#define CG_SPLL_FUNC_CNTL_4 0xC050014C
268
269#define CG_SPLL_SPREAD_SPECTRUM 0xC0500164
270#define SSEN (1 << 0)
271#define CLK_S(x) ((x) << 4)
272#define CLK_S_MASK (0xfff << 4)
273#define CLK_S_SHIFT 4
274#define CG_SPLL_SPREAD_SPECTRUM_2 0xC0500168
275#define CLK_V(x) ((x) << 0)
276#define CLK_V_MASK (0x3ffffff << 0)
277#define CLK_V_SHIFT 0
278
7235711a
AD
279#define MPLL_BYPASSCLK_SEL 0xC050019C
280# define MPLL_CLKOUT_SEL(x) ((x) << 8)
281# define MPLL_CLKOUT_SEL_MASK 0xFF00
2c67912c
AD
282#define CG_CLKPIN_CNTL 0xC05001A0
283# define XTALIN_DIVIDE (1 << 1)
7235711a
AD
284# define BCLK_AS_XCLK (1 << 2)
285#define CG_CLKPIN_CNTL_2 0xC05001A4
286# define FORCE_BIF_REFCLK_EN (1 << 3)
287# define MUX_TCLK_TO_XCLK (1 << 8)
288#define THM_CLK_CNTL 0xC05001A8
289# define CMON_CLK_SEL(x) ((x) << 0)
290# define CMON_CLK_SEL_MASK 0xFF
291# define TMON_CLK_SEL(x) ((x) << 8)
292# define TMON_CLK_SEL_MASK 0xFF00
293#define MISC_CLK_CTRL 0xC05001AC
294# define DEEP_SLEEP_CLK_SEL(x) ((x) << 0)
295# define DEEP_SLEEP_CLK_SEL_MASK 0xFF
296# define ZCLK_SEL(x) ((x) << 8)
297# define ZCLK_SEL_MASK 0xFF00
2c67912c 298
cc8dbbb4 299/* KV/KB */
41a524ab
AD
300#define CG_THERMAL_INT_CTRL 0xC2100028
301#define DIG_THERM_INTH(x) ((x) << 0)
302#define DIG_THERM_INTH_MASK 0x000000FF
303#define DIG_THERM_INTH_SHIFT 0
304#define DIG_THERM_INTL(x) ((x) << 8)
305#define DIG_THERM_INTL_MASK 0x0000FF00
306#define DIG_THERM_INTL_SHIFT 8
307#define THERM_INTH_MASK (1 << 24)
308#define THERM_INTL_MASK (1 << 25)
309
8a7cd276 310/* PCIE registers idx/data 0x38/0x3c */
7235711a
AD
311#define PB0_PIF_PWRDOWN_0 0x1100012 /* PCIE */
312# define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7)
313# define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7)
314# define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7
315# define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10)
316# define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10)
317# define PLL_POWER_STATE_IN_OFF_0_SHIFT 10
318# define PLL_RAMP_UP_TIME_0(x) ((x) << 24)
319# define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24)
320# define PLL_RAMP_UP_TIME_0_SHIFT 24
321#define PB0_PIF_PWRDOWN_1 0x1100013 /* PCIE */
322# define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7)
323# define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7)
324# define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7
325# define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10)
326# define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10)
327# define PLL_POWER_STATE_IN_OFF_1_SHIFT 10
328# define PLL_RAMP_UP_TIME_1(x) ((x) << 24)
329# define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24)
330# define PLL_RAMP_UP_TIME_1_SHIFT 24
331
332#define PCIE_CNTL2 0x1001001c /* PCIE */
333# define SLV_MEM_LS_EN (1 << 16)
473359bc 334# define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17)
7235711a
AD
335# define MST_MEM_LS_EN (1 << 18)
336# define REPLAY_MEM_LS_EN (1 << 19)
337
8a7cd276
AD
338#define PCIE_LC_STATUS1 0x1400028 /* PCIE */
339# define LC_REVERSE_RCVR (1 << 0)
340# define LC_REVERSE_XMIT (1 << 1)
341# define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2)
342# define LC_OPERATING_LINK_WIDTH_SHIFT 2
343# define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5)
344# define LC_DETECTED_LINK_WIDTH_SHIFT 5
345
7235711a
AD
346#define PCIE_P_CNTL 0x1400040 /* PCIE */
347# define P_IGNORE_EDB_ERR (1 << 6)
348
349#define PB1_PIF_PWRDOWN_0 0x2100012 /* PCIE */
350#define PB1_PIF_PWRDOWN_1 0x2100013 /* PCIE */
351
352#define PCIE_LC_CNTL 0x100100A0 /* PCIE */
353# define LC_L0S_INACTIVITY(x) ((x) << 8)
354# define LC_L0S_INACTIVITY_MASK (0xf << 8)
355# define LC_L0S_INACTIVITY_SHIFT 8
356# define LC_L1_INACTIVITY(x) ((x) << 12)
357# define LC_L1_INACTIVITY_MASK (0xf << 12)
358# define LC_L1_INACTIVITY_SHIFT 12
359# define LC_PMI_TO_L1_DIS (1 << 16)
360# define LC_ASPM_TO_L1_DIS (1 << 24)
361
8a7cd276
AD
362#define PCIE_LC_LINK_WIDTH_CNTL 0x100100A2 /* PCIE */
363# define LC_LINK_WIDTH_SHIFT 0
364# define LC_LINK_WIDTH_MASK 0x7
365# define LC_LINK_WIDTH_X0 0
366# define LC_LINK_WIDTH_X1 1
367# define LC_LINK_WIDTH_X2 2
368# define LC_LINK_WIDTH_X4 3
369# define LC_LINK_WIDTH_X8 4
370# define LC_LINK_WIDTH_X16 6
371# define LC_LINK_WIDTH_RD_SHIFT 4
372# define LC_LINK_WIDTH_RD_MASK 0x70
373# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
374# define LC_RECONFIG_NOW (1 << 8)
375# define LC_RENEGOTIATION_SUPPORT (1 << 9)
376# define LC_RENEGOTIATE_EN (1 << 10)
377# define LC_SHORT_RECONFIG_EN (1 << 11)
378# define LC_UPCONFIGURE_SUPPORT (1 << 12)
379# define LC_UPCONFIGURE_DIS (1 << 13)
380# define LC_DYN_LANES_PWR_STATE(x) ((x) << 21)
381# define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21)
382# define LC_DYN_LANES_PWR_STATE_SHIFT 21
7235711a
AD
383#define PCIE_LC_N_FTS_CNTL 0x100100a3 /* PCIE */
384# define LC_XMIT_N_FTS(x) ((x) << 0)
385# define LC_XMIT_N_FTS_MASK (0xff << 0)
386# define LC_XMIT_N_FTS_SHIFT 0
387# define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8)
388# define LC_N_FTS_MASK (0xff << 24)
8a7cd276
AD
389#define PCIE_LC_SPEED_CNTL 0x100100A4 /* PCIE */
390# define LC_GEN2_EN_STRAP (1 << 0)
391# define LC_GEN3_EN_STRAP (1 << 1)
392# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2)
393# define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3)
394# define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3
395# define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5)
396# define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6)
397# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7)
398# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8)
399# define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9)
400# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10)
401# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10
402# define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */
403# define LC_CURRENT_DATA_RATE_SHIFT 13
404# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16)
405# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18)
406# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19)
407# define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20)
408# define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21)
409
7235711a
AD
410#define PCIE_LC_CNTL2 0x100100B1 /* PCIE */
411# define LC_ALLOW_PDWN_IN_L1 (1 << 17)
412# define LC_ALLOW_PDWN_IN_L23 (1 << 18)
413
414#define PCIE_LC_CNTL3 0x100100B5 /* PCIE */
415# define LC_GO_TO_RECOVERY (1 << 30)
8a7cd276
AD
416#define PCIE_LC_CNTL4 0x100100B6 /* PCIE */
417# define LC_REDO_EQ (1 << 5)
418# define LC_SET_QUIESCE (1 << 13)
419
420/* direct registers */
6e2c3c0a
AD
421#define PCIE_INDEX 0x38
422#define PCIE_DATA 0x3C
423
41a524ab
AD
424#define SMC_IND_INDEX_0 0x200
425#define SMC_IND_DATA_0 0x204
426
427#define SMC_IND_ACCESS_CNTL 0x240
428#define AUTO_INCREMENT_IND_0 (1 << 0)
429
430#define SMC_MESSAGE_0 0x250
431#define SMC_MSG_MASK 0xffff
432#define SMC_RESP_0 0x254
433#define SMC_RESP_MASK 0xffff
434
435#define SMC_MSG_ARG_0 0x290
436
1c49165d
AD
437#define VGA_HDP_CONTROL 0x328
438#define VGA_MEMORY_DISABLE (1 << 4)
439
8cc1a532
AD
440#define DMIF_ADDR_CALC 0xC00
441
bc01a8c7
AD
442#define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0
443# define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0)
444# define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4)
445
1c49165d
AD
446#define SRBM_GFX_CNTL 0xE44
447#define PIPEID(x) ((x) << 0)
448#define MEID(x) ((x) << 2)
449#define VMID(x) ((x) << 4)
450#define QUEUEID(x) ((x) << 8)
451
6f2043ce 452#define SRBM_STATUS2 0xE4C
cc066715
AD
453#define SDMA_BUSY (1 << 5)
454#define SDMA1_BUSY (1 << 6)
6f2043ce 455#define SRBM_STATUS 0xE50
cc066715
AD
456#define UVD_RQ_PENDING (1 << 1)
457#define GRBM_RQ_PENDING (1 << 5)
458#define VMC_BUSY (1 << 8)
459#define MCB_BUSY (1 << 9)
460#define MCB_NON_DISPLAY_BUSY (1 << 10)
461#define MCC_BUSY (1 << 11)
462#define MCD_BUSY (1 << 12)
463#define SEM_BUSY (1 << 14)
464#define IH_BUSY (1 << 17)
465#define UVD_BUSY (1 << 19)
6f2043ce 466
21a93e13
AD
467#define SRBM_SOFT_RESET 0xE60
468#define SOFT_RESET_BIF (1 << 1)
469#define SOFT_RESET_R0PLL (1 << 4)
470#define SOFT_RESET_DC (1 << 5)
471#define SOFT_RESET_SDMA1 (1 << 6)
472#define SOFT_RESET_GRBM (1 << 8)
473#define SOFT_RESET_HDP (1 << 9)
474#define SOFT_RESET_IH (1 << 10)
475#define SOFT_RESET_MC (1 << 11)
476#define SOFT_RESET_ROM (1 << 14)
477#define SOFT_RESET_SEM (1 << 15)
478#define SOFT_RESET_VMC (1 << 17)
479#define SOFT_RESET_SDMA (1 << 20)
480#define SOFT_RESET_TST (1 << 21)
481#define SOFT_RESET_REGBB (1 << 22)
482#define SOFT_RESET_ORB (1 << 23)
483#define SOFT_RESET_VCE (1 << 24)
484
1c49165d
AD
485#define VM_L2_CNTL 0x1400
486#define ENABLE_L2_CACHE (1 << 0)
487#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
488#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
489#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
490#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
491#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
492#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
493#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
494#define VM_L2_CNTL2 0x1404
495#define INVALIDATE_ALL_L1_TLBS (1 << 0)
496#define INVALIDATE_L2_CACHE (1 << 1)
497#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
498#define INVALIDATE_PTE_AND_PDE_CACHES 0
499#define INVALIDATE_ONLY_PTE_CACHES 1
500#define INVALIDATE_ONLY_PDE_CACHES 2
501#define VM_L2_CNTL3 0x1408
502#define BANK_SELECT(x) ((x) << 0)
503#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
504#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
505#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
506#define VM_L2_STATUS 0x140C
507#define L2_BUSY (1 << 0)
508#define VM_CONTEXT0_CNTL 0x1410
509#define ENABLE_CONTEXT (1 << 0)
510#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
a00024b0 511#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
1c49165d 512#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
a00024b0
AD
513#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
514#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
515#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
516#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
517#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
518#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
519#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
520#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
521#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
522#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
1c89d27f 523#define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24)
1c49165d
AD
524#define VM_CONTEXT1_CNTL 0x1414
525#define VM_CONTEXT0_CNTL2 0x1430
526#define VM_CONTEXT1_CNTL2 0x1434
527#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
528#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
529#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
530#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
531#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
532#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
533#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
534#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
535
536#define VM_INVALIDATE_REQUEST 0x1478
537#define VM_INVALIDATE_RESPONSE 0x147c
538
9d97c99b 539#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
3ec7d11b
AD
540#define PROTECTIONS_MASK (0xf << 0)
541#define PROTECTIONS_SHIFT 0
542 /* bit 0: range
543 * bit 1: pde0
544 * bit 2: valid
545 * bit 3: read
546 * bit 4: write
547 */
548#define MEMORY_CLIENT_ID_MASK (0xff << 12)
939c0d3c 549#define HAWAII_MEMORY_CLIENT_ID_MASK (0x1ff << 12)
3ec7d11b
AD
550#define MEMORY_CLIENT_ID_SHIFT 12
551#define MEMORY_CLIENT_RW_MASK (1 << 24)
552#define MEMORY_CLIENT_RW_SHIFT 24
553#define FAULT_VMID_MASK (0xf << 25)
554#define FAULT_VMID_SHIFT 25
555
556#define VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT 0x14E4
9d97c99b
AD
557
558#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
559
1c49165d
AD
560#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
561#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
562
563#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
564#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
565#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
566#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
567#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
568#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
569#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
570#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
571#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
572#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
573
574#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
575#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
576
22c775ce
AD
577#define VM_L2_CG 0x15c0
578#define MC_CG_ENABLE (1 << 18)
579#define MC_LS_ENABLE (1 << 19)
580
8cc1a532
AD
581#define MC_SHARED_CHMAP 0x2004
582#define NOOFCHAN_SHIFT 12
583#define NOOFCHAN_MASK 0x0000f000
584#define MC_SHARED_CHREMAP 0x2008
585
1c49165d
AD
586#define CHUB_CONTROL 0x1864
587#define BYPASS_VM (1 << 0)
588
589#define MC_VM_FB_LOCATION 0x2024
590#define MC_VM_AGP_TOP 0x2028
591#define MC_VM_AGP_BOT 0x202C
592#define MC_VM_AGP_BASE 0x2030
593#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
594#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
595#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
596
597#define MC_VM_MX_L1_TLB_CNTL 0x2064
598#define ENABLE_L1_TLB (1 << 0)
599#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
600#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
601#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
602#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
603#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
604#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
605#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
606#define MC_VM_FB_OFFSET 0x2068
607
bc8273fe
AD
608#define MC_SHARED_BLACKOUT_CNTL 0x20ac
609
22c775ce
AD
610#define MC_HUB_MISC_HUB_CG 0x20b8
611#define MC_HUB_MISC_VM_CG 0x20bc
612
613#define MC_HUB_MISC_SIP_CG 0x20c0
614
615#define MC_XPB_CLK_GAT 0x2478
616
617#define MC_CITF_MISC_RD_CG 0x2648
618#define MC_CITF_MISC_WR_CG 0x264c
619#define MC_CITF_MISC_VM_CG 0x2650
620
8cc1a532
AD
621#define MC_ARB_RAMCFG 0x2760
622#define NOOFBANK_SHIFT 0
623#define NOOFBANK_MASK 0x00000003
624#define NOOFRANK_SHIFT 2
625#define NOOFRANK_MASK 0x00000004
626#define NOOFROWS_SHIFT 3
627#define NOOFROWS_MASK 0x00000038
628#define NOOFCOLS_SHIFT 6
629#define NOOFCOLS_MASK 0x000000C0
630#define CHANSIZE_SHIFT 8
631#define CHANSIZE_MASK 0x00000100
632#define NOOFGROUPS_SHIFT 12
633#define NOOFGROUPS_MASK 0x00001000
634
cc8dbbb4
AD
635#define MC_ARB_DRAM_TIMING 0x2774
636#define MC_ARB_DRAM_TIMING2 0x2778
637
638#define MC_ARB_BURST_TIME 0x2808
639#define STATE0(x) ((x) << 0)
640#define STATE0_MASK (0x1f << 0)
641#define STATE0_SHIFT 0
642#define STATE1(x) ((x) << 5)
643#define STATE1_MASK (0x1f << 5)
644#define STATE1_SHIFT 5
645#define STATE2(x) ((x) << 10)
646#define STATE2_MASK (0x1f << 10)
647#define STATE2_SHIFT 10
648#define STATE3(x) ((x) << 15)
649#define STATE3_MASK (0x1f << 15)
650#define STATE3_SHIFT 15
651
652#define MC_SEQ_RAS_TIMING 0x28a0
653#define MC_SEQ_CAS_TIMING 0x28a4
654#define MC_SEQ_MISC_TIMING 0x28a8
655#define MC_SEQ_MISC_TIMING2 0x28ac
656#define MC_SEQ_PMG_TIMING 0x28b0
657#define MC_SEQ_RD_CTL_D0 0x28b4
658#define MC_SEQ_RD_CTL_D1 0x28b8
659#define MC_SEQ_WR_CTL_D0 0x28bc
660#define MC_SEQ_WR_CTL_D1 0x28c0
661
bc8273fe
AD
662#define MC_SEQ_SUP_CNTL 0x28c8
663#define RUN_MASK (1 << 0)
664#define MC_SEQ_SUP_PGM 0x28cc
cc8dbbb4 665#define MC_PMG_AUTO_CMD 0x28d0
bc8273fe
AD
666
667#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
668#define TRAIN_DONE_D0 (1 << 30)
669#define TRAIN_DONE_D1 (1 << 31)
670
671#define MC_IO_PAD_CNTL_D0 0x29d0
672#define MEM_FALL_OUT_CMD (1 << 8)
673
cc8dbbb4
AD
674#define MC_SEQ_MISC0 0x2a00
675#define MC_SEQ_MISC0_VEN_ID_SHIFT 8
676#define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00
677#define MC_SEQ_MISC0_VEN_ID_VALUE 3
678#define MC_SEQ_MISC0_REV_ID_SHIFT 12
679#define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000
680#define MC_SEQ_MISC0_REV_ID_VALUE 1
681#define MC_SEQ_MISC0_GDDR5_SHIFT 28
682#define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
683#define MC_SEQ_MISC0_GDDR5_VALUE 5
684#define MC_SEQ_MISC1 0x2a04
685#define MC_SEQ_RESERVE_M 0x2a08
686#define MC_PMG_CMD_EMRS 0x2a0c
687
bc8273fe
AD
688#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
689#define MC_SEQ_IO_DEBUG_DATA 0x2a48
690
cc8dbbb4
AD
691#define MC_SEQ_MISC5 0x2a54
692#define MC_SEQ_MISC6 0x2a58
693
694#define MC_SEQ_MISC7 0x2a64
695
696#define MC_SEQ_RAS_TIMING_LP 0x2a6c
697#define MC_SEQ_CAS_TIMING_LP 0x2a70
698#define MC_SEQ_MISC_TIMING_LP 0x2a74
699#define MC_SEQ_MISC_TIMING2_LP 0x2a78
700#define MC_SEQ_WR_CTL_D0_LP 0x2a7c
701#define MC_SEQ_WR_CTL_D1_LP 0x2a80
702#define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
703#define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
704
705#define MC_PMG_CMD_MRS 0x2aac
706
707#define MC_SEQ_RD_CTL_D0_LP 0x2b1c
708#define MC_SEQ_RD_CTL_D1_LP 0x2b20
709
710#define MC_PMG_CMD_MRS1 0x2b44
711#define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
712#define MC_SEQ_PMG_TIMING_LP 0x2b4c
713
714#define MC_SEQ_WR_CTL_2 0x2b54
715#define MC_SEQ_WR_CTL_2_LP 0x2b58
716#define MC_PMG_CMD_MRS2 0x2b5c
717#define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
718
719#define MCLK_PWRMGT_CNTL 0x2ba0
720# define DLL_SPEED(x) ((x) << 0)
721# define DLL_SPEED_MASK (0x1f << 0)
722# define DLL_READY (1 << 6)
723# define MC_INT_CNTL (1 << 7)
724# define MRDCK0_PDNB (1 << 8)
725# define MRDCK1_PDNB (1 << 9)
726# define MRDCK0_RESET (1 << 16)
727# define MRDCK1_RESET (1 << 17)
728# define DLL_READY_READ (1 << 24)
729#define DLL_CNTL 0x2ba4
730# define MRDCK0_BYPASS (1 << 24)
731# define MRDCK1_BYPASS (1 << 25)
732
733#define MPLL_FUNC_CNTL 0x2bb4
734#define BWCTRL(x) ((x) << 20)
735#define BWCTRL_MASK (0xff << 20)
736#define MPLL_FUNC_CNTL_1 0x2bb8
737#define VCO_MODE(x) ((x) << 0)
738#define VCO_MODE_MASK (3 << 0)
739#define CLKFRAC(x) ((x) << 4)
740#define CLKFRAC_MASK (0xfff << 4)
741#define CLKF(x) ((x) << 16)
742#define CLKF_MASK (0xfff << 16)
743#define MPLL_FUNC_CNTL_2 0x2bbc
744#define MPLL_AD_FUNC_CNTL 0x2bc0
745#define YCLK_POST_DIV(x) ((x) << 0)
746#define YCLK_POST_DIV_MASK (7 << 0)
747#define MPLL_DQ_FUNC_CNTL 0x2bc4
748#define YCLK_SEL(x) ((x) << 4)
749#define YCLK_SEL_MASK (1 << 4)
750
751#define MPLL_SS1 0x2bcc
752#define CLKV(x) ((x) << 0)
753#define CLKV_MASK (0x3ffffff << 0)
754#define MPLL_SS2 0x2bd0
755#define CLKS(x) ((x) << 0)
756#define CLKS_MASK (0xfff << 0)
757
8cc1a532 758#define HDP_HOST_PATH_CNTL 0x2C00
22c775ce 759#define CLOCK_GATING_DIS (1 << 23)
8cc1a532
AD
760#define HDP_NONSURFACE_BASE 0x2C04
761#define HDP_NONSURFACE_INFO 0x2C08
762#define HDP_NONSURFACE_SIZE 0x2C0C
763
764#define HDP_ADDR_CONFIG 0x2F48
765#define HDP_MISC_CNTL 0x2F4C
766#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
22c775ce
AD
767#define HDP_MEM_POWER_LS 0x2F50
768#define HDP_LS_ENABLE (1 << 0)
769
770#define ATC_MISC_CG 0x3350
8cc1a532 771
0279ed19
AD
772#define GMCON_RENG_EXECUTE 0x3508
773#define RENG_EXECUTE_ON_PWR_UP (1 << 0)
774#define GMCON_MISC 0x350c
775#define RENG_EXECUTE_ON_REG_UPDATE (1 << 11)
776#define STCTRL_STUTTER_EN (1 << 16)
777
778#define GMCON_PGFSM_CONFIG 0x3538
779#define GMCON_PGFSM_WRITE 0x353c
780#define GMCON_PGFSM_READ 0x3540
781#define GMCON_MISC3 0x3544
782
cc8dbbb4
AD
783#define MC_SEQ_CNTL_3 0x3600
784# define CAC_EN (1 << 31)
785#define MC_SEQ_G5PDX_CTRL 0x3604
786#define MC_SEQ_G5PDX_CTRL_LP 0x3608
787#define MC_SEQ_G5PDX_CMD0 0x360c
788#define MC_SEQ_G5PDX_CMD0_LP 0x3610
789#define MC_SEQ_G5PDX_CMD1 0x3614
790#define MC_SEQ_G5PDX_CMD1_LP 0x3618
791
792#define MC_SEQ_PMG_DVS_CTL 0x3628
793#define MC_SEQ_PMG_DVS_CTL_LP 0x362c
794#define MC_SEQ_PMG_DVS_CMD 0x3630
795#define MC_SEQ_PMG_DVS_CMD_LP 0x3634
796#define MC_SEQ_DLL_STBY 0x3638
797#define MC_SEQ_DLL_STBY_LP 0x363c
798
a59781bb
AD
799#define IH_RB_CNTL 0x3e00
800# define IH_RB_ENABLE (1 << 0)
801# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
802# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
803# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
804# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
805# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
806# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
807#define IH_RB_BASE 0x3e04
808#define IH_RB_RPTR 0x3e08
809#define IH_RB_WPTR 0x3e0c
810# define RB_OVERFLOW (1 << 0)
811# define WPTR_OFFSET_MASK 0x3fffc
812#define IH_RB_WPTR_ADDR_HI 0x3e10
813#define IH_RB_WPTR_ADDR_LO 0x3e14
814#define IH_CNTL 0x3e18
815# define ENABLE_INTR (1 << 0)
816# define IH_MC_SWAP(x) ((x) << 1)
817# define IH_MC_SWAP_NONE 0
818# define IH_MC_SWAP_16BIT 1
819# define IH_MC_SWAP_32BIT 2
820# define IH_MC_SWAP_64BIT 3
821# define RPTR_REARM (1 << 4)
822# define MC_WRREQ_CREDIT(x) ((x) << 15)
823# define MC_WR_CLEAN_CNT(x) ((x) << 20)
824# define MC_VMID(x) ((x) << 25)
825
cc8dbbb4
AD
826#define BIF_LNCNT_RESET 0x5220
827# define RESET_LNCNT_EN (1 << 0)
828
1c49165d
AD
829#define CONFIG_MEMSIZE 0x5428
830
a59781bb
AD
831#define INTERRUPT_CNTL 0x5468
832# define IH_DUMMY_RD_OVERRIDE (1 << 0)
833# define IH_DUMMY_RD_EN (1 << 1)
834# define IH_REQ_NONSNOOP_EN (1 << 3)
835# define GEN_IH_INT_EN (1 << 8)
836#define INTERRUPT_CNTL2 0x546c
837
1c49165d
AD
838#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
839
8cc1a532
AD
840#define BIF_FB_EN 0x5490
841#define FB_READ_EN (1 << 0)
842#define FB_WRITE_EN (1 << 1)
843
1c49165d
AD
844#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
845
2cae3bc3
AD
846#define GPU_HDP_FLUSH_REQ 0x54DC
847#define GPU_HDP_FLUSH_DONE 0x54E0
848#define CP0 (1 << 0)
849#define CP1 (1 << 1)
850#define CP2 (1 << 2)
851#define CP3 (1 << 3)
852#define CP4 (1 << 4)
853#define CP5 (1 << 5)
854#define CP6 (1 << 6)
855#define CP7 (1 << 7)
856#define CP8 (1 << 8)
857#define CP9 (1 << 9)
858#define SDMA0 (1 << 10)
859#define SDMA1 (1 << 11)
860
cd84a27d
AD
861/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
862#define LB_MEMORY_CTRL 0x6b04
863#define LB_MEMORY_SIZE(x) ((x) << 0)
864#define LB_MEMORY_CONFIG(x) ((x) << 20)
865
866#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
867# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
868#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
869# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
870# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
871
a59781bb
AD
872/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
873#define LB_VLINE_STATUS 0x6b24
874# define VLINE_OCCURRED (1 << 0)
875# define VLINE_ACK (1 << 4)
876# define VLINE_STAT (1 << 12)
877# define VLINE_INTERRUPT (1 << 16)
878# define VLINE_INTERRUPT_TYPE (1 << 17)
879/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
880#define LB_VBLANK_STATUS 0x6b2c
881# define VBLANK_OCCURRED (1 << 0)
882# define VBLANK_ACK (1 << 4)
883# define VBLANK_STAT (1 << 12)
884# define VBLANK_INTERRUPT (1 << 16)
885# define VBLANK_INTERRUPT_TYPE (1 << 17)
886
887/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
888#define LB_INTERRUPT_MASK 0x6b20
889# define VBLANK_INTERRUPT_MASK (1 << 0)
890# define VLINE_INTERRUPT_MASK (1 << 4)
891# define VLINE2_INTERRUPT_MASK (1 << 8)
892
893#define DISP_INTERRUPT_STATUS 0x60f4
894# define LB_D1_VLINE_INTERRUPT (1 << 2)
895# define LB_D1_VBLANK_INTERRUPT (1 << 3)
896# define DC_HPD1_INTERRUPT (1 << 17)
897# define DC_HPD1_RX_INTERRUPT (1 << 18)
898# define DACA_AUTODETECT_INTERRUPT (1 << 22)
899# define DACB_AUTODETECT_INTERRUPT (1 << 23)
900# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
901# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
902#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
903# define LB_D2_VLINE_INTERRUPT (1 << 2)
904# define LB_D2_VBLANK_INTERRUPT (1 << 3)
905# define DC_HPD2_INTERRUPT (1 << 17)
906# define DC_HPD2_RX_INTERRUPT (1 << 18)
907# define DISP_TIMER_INTERRUPT (1 << 24)
908#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
909# define LB_D3_VLINE_INTERRUPT (1 << 2)
910# define LB_D3_VBLANK_INTERRUPT (1 << 3)
911# define DC_HPD3_INTERRUPT (1 << 17)
912# define DC_HPD3_RX_INTERRUPT (1 << 18)
913#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
914# define LB_D4_VLINE_INTERRUPT (1 << 2)
915# define LB_D4_VBLANK_INTERRUPT (1 << 3)
916# define DC_HPD4_INTERRUPT (1 << 17)
917# define DC_HPD4_RX_INTERRUPT (1 << 18)
918#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
919# define LB_D5_VLINE_INTERRUPT (1 << 2)
920# define LB_D5_VBLANK_INTERRUPT (1 << 3)
921# define DC_HPD5_INTERRUPT (1 << 17)
922# define DC_HPD5_RX_INTERRUPT (1 << 18)
923#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
924# define LB_D6_VLINE_INTERRUPT (1 << 2)
925# define LB_D6_VBLANK_INTERRUPT (1 << 3)
926# define DC_HPD6_INTERRUPT (1 << 17)
927# define DC_HPD6_RX_INTERRUPT (1 << 18)
928#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
929
f5d636d2
CK
930/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
931#define GRPH_INT_STATUS 0x6858
932# define GRPH_PFLIP_INT_OCCURRED (1 << 0)
933# define GRPH_PFLIP_INT_CLEAR (1 << 8)
934/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
935#define GRPH_INT_CONTROL 0x685c
936# define GRPH_PFLIP_INT_MASK (1 << 0)
937# define GRPH_PFLIP_INT_TYPE (1 << 8)
938
a59781bb
AD
939#define DAC_AUTODETECT_INT_CONTROL 0x67c8
940
941#define DC_HPD1_INT_STATUS 0x601c
942#define DC_HPD2_INT_STATUS 0x6028
943#define DC_HPD3_INT_STATUS 0x6034
944#define DC_HPD4_INT_STATUS 0x6040
945#define DC_HPD5_INT_STATUS 0x604c
946#define DC_HPD6_INT_STATUS 0x6058
947# define DC_HPDx_INT_STATUS (1 << 0)
948# define DC_HPDx_SENSE (1 << 1)
949# define DC_HPDx_SENSE_DELAYED (1 << 4)
950# define DC_HPDx_RX_INT_STATUS (1 << 8)
951
952#define DC_HPD1_INT_CONTROL 0x6020
953#define DC_HPD2_INT_CONTROL 0x602c
954#define DC_HPD3_INT_CONTROL 0x6038
955#define DC_HPD4_INT_CONTROL 0x6044
956#define DC_HPD5_INT_CONTROL 0x6050
957#define DC_HPD6_INT_CONTROL 0x605c
958# define DC_HPDx_INT_ACK (1 << 0)
959# define DC_HPDx_INT_POLARITY (1 << 8)
960# define DC_HPDx_INT_EN (1 << 16)
961# define DC_HPDx_RX_INT_ACK (1 << 20)
962# define DC_HPDx_RX_INT_EN (1 << 24)
963
964#define DC_HPD1_CONTROL 0x6024
965#define DC_HPD2_CONTROL 0x6030
966#define DC_HPD3_CONTROL 0x603c
967#define DC_HPD4_CONTROL 0x6048
968#define DC_HPD5_CONTROL 0x6054
969#define DC_HPD6_CONTROL 0x6060
970# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
971# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
972# define DC_HPDx_EN (1 << 28)
973
cc8dbbb4
AD
974#define DPG_PIPE_STUTTER_CONTROL 0x6cd4
975# define STUTTER_ENABLE (1 << 0)
976
134b480f
AD
977/* DCE8 FMT blocks */
978#define FMT_DYNAMIC_EXP_CNTL 0x6fb4
979# define FMT_DYNAMIC_EXP_EN (1 << 0)
980# define FMT_DYNAMIC_EXP_MODE (1 << 4)
981 /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */
982#define FMT_CONTROL 0x6fb8
983# define FMT_PIXEL_ENCODING (1 << 16)
984 /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */
985#define FMT_BIT_DEPTH_CONTROL 0x6fc8
986# define FMT_TRUNCATE_EN (1 << 0)
987# define FMT_TRUNCATE_MODE (1 << 1)
988# define FMT_TRUNCATE_DEPTH(x) ((x) << 4) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
989# define FMT_SPATIAL_DITHER_EN (1 << 8)
990# define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9)
991# define FMT_SPATIAL_DITHER_DEPTH(x) ((x) << 11) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
992# define FMT_FRAME_RANDOM_ENABLE (1 << 13)
993# define FMT_RGB_RANDOM_ENABLE (1 << 14)
994# define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15)
995# define FMT_TEMPORAL_DITHER_EN (1 << 16)
996# define FMT_TEMPORAL_DITHER_DEPTH(x) ((x) << 17) /* 0 - 18bpp, 1 - 24bpp, 2 - 30bpp */
997# define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21)
998# define FMT_TEMPORAL_LEVEL (1 << 24)
999# define FMT_TEMPORAL_DITHER_RESET (1 << 25)
1000# define FMT_25FRC_SEL(x) ((x) << 26)
1001# define FMT_50FRC_SEL(x) ((x) << 28)
1002# define FMT_75FRC_SEL(x) ((x) << 30)
1003#define FMT_CLAMP_CONTROL 0x6fe4
1004# define FMT_CLAMP_DATA_EN (1 << 0)
1005# define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16)
1006# define FMT_CLAMP_6BPC 0
1007# define FMT_CLAMP_8BPC 1
1008# define FMT_CLAMP_10BPC 2
1009
8cc1a532
AD
1010#define GRBM_CNTL 0x8000
1011#define GRBM_READ_TIMEOUT(x) ((x) << 0)
1012
6f2043ce
AD
1013#define GRBM_STATUS2 0x8008
1014#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
1015#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
1016#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
1017#define ME1PIPE0_RQ_PENDING (1 << 6)
1018#define ME1PIPE1_RQ_PENDING (1 << 7)
1019#define ME1PIPE2_RQ_PENDING (1 << 8)
1020#define ME1PIPE3_RQ_PENDING (1 << 9)
1021#define ME2PIPE0_RQ_PENDING (1 << 10)
1022#define ME2PIPE1_RQ_PENDING (1 << 11)
1023#define ME2PIPE2_RQ_PENDING (1 << 12)
1024#define ME2PIPE3_RQ_PENDING (1 << 13)
1025#define RLC_RQ_PENDING (1 << 14)
1026#define RLC_BUSY (1 << 24)
1027#define TC_BUSY (1 << 25)
1028#define CPF_BUSY (1 << 28)
1029#define CPC_BUSY (1 << 29)
1030#define CPG_BUSY (1 << 30)
1031
1032#define GRBM_STATUS 0x8010
1033#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
1034#define SRBM_RQ_PENDING (1 << 5)
1035#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
1036#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
1037#define GDS_DMA_RQ_PENDING (1 << 9)
1038#define DB_CLEAN (1 << 12)
1039#define CB_CLEAN (1 << 13)
1040#define TA_BUSY (1 << 14)
1041#define GDS_BUSY (1 << 15)
1042#define WD_BUSY_NO_DMA (1 << 16)
1043#define VGT_BUSY (1 << 17)
1044#define IA_BUSY_NO_DMA (1 << 18)
1045#define IA_BUSY (1 << 19)
1046#define SX_BUSY (1 << 20)
1047#define WD_BUSY (1 << 21)
1048#define SPI_BUSY (1 << 22)
1049#define BCI_BUSY (1 << 23)
1050#define SC_BUSY (1 << 24)
1051#define PA_BUSY (1 << 25)
1052#define DB_BUSY (1 << 26)
1053#define CP_COHERENCY_BUSY (1 << 28)
1054#define CP_BUSY (1 << 29)
1055#define CB_BUSY (1 << 30)
1056#define GUI_ACTIVE (1 << 31)
1057#define GRBM_STATUS_SE0 0x8014
1058#define GRBM_STATUS_SE1 0x8018
1059#define GRBM_STATUS_SE2 0x8038
1060#define GRBM_STATUS_SE3 0x803C
1061#define SE_DB_CLEAN (1 << 1)
1062#define SE_CB_CLEAN (1 << 2)
1063#define SE_BCI_BUSY (1 << 22)
1064#define SE_VGT_BUSY (1 << 23)
1065#define SE_PA_BUSY (1 << 24)
1066#define SE_TA_BUSY (1 << 25)
1067#define SE_SX_BUSY (1 << 26)
1068#define SE_SPI_BUSY (1 << 27)
1069#define SE_SC_BUSY (1 << 29)
1070#define SE_DB_BUSY (1 << 30)
1071#define SE_CB_BUSY (1 << 31)
1072
1073#define GRBM_SOFT_RESET 0x8020
1074#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
1075#define SOFT_RESET_RLC (1 << 2) /* RLC */
1076#define SOFT_RESET_GFX (1 << 16) /* GFX */
1077#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
1078#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
1079#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
1080
a59781bb
AD
1081#define GRBM_INT_CNTL 0x8060
1082# define RDERR_INT_ENABLE (1 << 0)
1083# define GUI_IDLE_INT_ENABLE (1 << 19)
1084
963e81f9
AD
1085#define CP_CPC_STATUS 0x8210
1086#define CP_CPC_BUSY_STAT 0x8214
1087#define CP_CPC_STALLED_STAT1 0x8218
1088#define CP_CPF_STATUS 0x821c
1089#define CP_CPF_BUSY_STAT 0x8220
1090#define CP_CPF_STALLED_STAT1 0x8224
1091
6f2043ce
AD
1092#define CP_MEC_CNTL 0x8234
1093#define MEC_ME2_HALT (1 << 28)
1094#define MEC_ME1_HALT (1 << 30)
1095
841cf442
AD
1096#define CP_MEC_CNTL 0x8234
1097#define MEC_ME2_HALT (1 << 28)
1098#define MEC_ME1_HALT (1 << 30)
1099
963e81f9
AD
1100#define CP_STALLED_STAT3 0x8670
1101#define CP_STALLED_STAT1 0x8674
1102#define CP_STALLED_STAT2 0x8678
1103
1104#define CP_STAT 0x8680
1105
6f2043ce
AD
1106#define CP_ME_CNTL 0x86D8
1107#define CP_CE_HALT (1 << 24)
1108#define CP_PFP_HALT (1 << 26)
1109#define CP_ME_HALT (1 << 28)
1110
841cf442
AD
1111#define CP_RB0_RPTR 0x8700
1112#define CP_RB_WPTR_DELAY 0x8704
22c775ce
AD
1113#define CP_RB_WPTR_POLL_CNTL 0x8708
1114#define IDLE_POLL_COUNT(x) ((x) << 16)
1115#define IDLE_POLL_COUNT_MASK (0xffff << 16)
841cf442 1116
8cc1a532
AD
1117#define CP_MEQ_THRESHOLDS 0x8764
1118#define MEQ1_START(x) ((x) << 0)
1119#define MEQ2_START(x) ((x) << 8)
1120
1121#define VGT_VTX_VECT_EJECT_REG 0x88B0
1122
1123#define VGT_CACHE_INVALIDATION 0x88C4
1124#define CACHE_INVALIDATION(x) ((x) << 0)
1125#define VC_ONLY 0
1126#define TC_ONLY 1
1127#define VC_AND_TC 2
1128#define AUTO_INVLD_EN(x) ((x) << 6)
1129#define NO_AUTO 0
1130#define ES_AUTO 1
1131#define GS_AUTO 2
1132#define ES_AND_GS_AUTO 3
1133
1134#define VGT_GS_VERTEX_REUSE 0x88D4
1135
1136#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
1137#define INACTIVE_CUS_MASK 0xFFFF0000
1138#define INACTIVE_CUS_SHIFT 16
1139#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
1140
1141#define PA_CL_ENHANCE 0x8A14
1142#define CLIP_VTX_REORDER_ENA (1 << 0)
1143#define NUM_CLIP_SEQ(x) ((x) << 1)
1144
1145#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
1146#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
1147#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
1148
1149#define PA_SC_FIFO_SIZE 0x8BCC
1150#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
1151#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
1152#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
1153#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
1154
1155#define PA_SC_ENHANCE 0x8BF0
1156#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
1157#define DISABLE_PA_SC_GUIDANCE (1 << 13)
1158
1159#define SQ_CONFIG 0x8C00
1160
1c49165d
AD
1161#define SH_MEM_BASES 0x8C28
1162/* if PTR32, these are the bases for scratch and lds */
1163#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
1164#define SHARED_BASE(x) ((x) << 16) /* LDS */
1165#define SH_MEM_APE1_BASE 0x8C2C
1166/* if PTR32, this is the base location of GPUVM */
1167#define SH_MEM_APE1_LIMIT 0x8C30
1168/* if PTR32, this is the upper limit of GPUVM */
1169#define SH_MEM_CONFIG 0x8C34
1170#define PTR32 (1 << 0)
1171#define ALIGNMENT_MODE(x) ((x) << 2)
1172#define SH_MEM_ALIGNMENT_MODE_DWORD 0
1173#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
1174#define SH_MEM_ALIGNMENT_MODE_STRICT 2
1175#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
1176#define DEFAULT_MTYPE(x) ((x) << 4)
1177#define APE1_MTYPE(x) ((x) << 7)
e28740ec
OG
1178/* valid for both DEFAULT_MTYPE and APE1_MTYPE */
1179#define MTYPE_CACHED 0
1180#define MTYPE_NONCACHED 3
1c49165d 1181
8cc1a532
AD
1182#define SX_DEBUG_1 0x9060
1183
1184#define SPI_CONFIG_CNTL 0x9100
1185
1186#define SPI_CONFIG_CNTL_1 0x913C
1187#define VTX_DONE_DELAY(x) ((x) << 0)
1188#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
1189
1190#define TA_CNTL_AUX 0x9508
1191
1192#define DB_DEBUG 0x9830
1193#define DB_DEBUG2 0x9834
1194#define DB_DEBUG3 0x9838
1195
1196#define CC_RB_BACKEND_DISABLE 0x98F4
1197#define BACKEND_DISABLE(x) ((x) << 16)
1198#define GB_ADDR_CONFIG 0x98F8
1199#define NUM_PIPES(x) ((x) << 0)
1200#define NUM_PIPES_MASK 0x00000007
1201#define NUM_PIPES_SHIFT 0
1202#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
1203#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
1204#define PIPE_INTERLEAVE_SIZE_SHIFT 4
1205#define NUM_SHADER_ENGINES(x) ((x) << 12)
1206#define NUM_SHADER_ENGINES_MASK 0x00003000
1207#define NUM_SHADER_ENGINES_SHIFT 12
1208#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
1209#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
1210#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
1211#define ROW_SIZE(x) ((x) << 28)
1212#define ROW_SIZE_MASK 0x30000000
1213#define ROW_SIZE_SHIFT 28
1214
1215#define GB_TILE_MODE0 0x9910
1216# define ARRAY_MODE(x) ((x) << 2)
1217# define ARRAY_LINEAR_GENERAL 0
1218# define ARRAY_LINEAR_ALIGNED 1
1219# define ARRAY_1D_TILED_THIN1 2
1220# define ARRAY_2D_TILED_THIN1 4
1221# define ARRAY_PRT_TILED_THIN1 5
1222# define ARRAY_PRT_2D_TILED_THIN1 6
1223# define PIPE_CONFIG(x) ((x) << 6)
1224# define ADDR_SURF_P2 0
1225# define ADDR_SURF_P4_8x16 4
1226# define ADDR_SURF_P4_16x16 5
1227# define ADDR_SURF_P4_16x32 6
1228# define ADDR_SURF_P4_32x32 7
1229# define ADDR_SURF_P8_16x16_8x16 8
1230# define ADDR_SURF_P8_16x32_8x16 9
1231# define ADDR_SURF_P8_32x32_8x16 10
1232# define ADDR_SURF_P8_16x32_16x16 11
1233# define ADDR_SURF_P8_32x32_16x16 12
1234# define ADDR_SURF_P8_32x32_16x32 13
1235# define ADDR_SURF_P8_32x64_32x32 14
21e438af
AD
1236# define ADDR_SURF_P16_32x32_8x16 16
1237# define ADDR_SURF_P16_32x32_16x16 17
8cc1a532
AD
1238# define TILE_SPLIT(x) ((x) << 11)
1239# define ADDR_SURF_TILE_SPLIT_64B 0
1240# define ADDR_SURF_TILE_SPLIT_128B 1
1241# define ADDR_SURF_TILE_SPLIT_256B 2
1242# define ADDR_SURF_TILE_SPLIT_512B 3
1243# define ADDR_SURF_TILE_SPLIT_1KB 4
1244# define ADDR_SURF_TILE_SPLIT_2KB 5
1245# define ADDR_SURF_TILE_SPLIT_4KB 6
1246# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
1247# define ADDR_SURF_DISPLAY_MICRO_TILING 0
1248# define ADDR_SURF_THIN_MICRO_TILING 1
1249# define ADDR_SURF_DEPTH_MICRO_TILING 2
1250# define ADDR_SURF_ROTATED_MICRO_TILING 3
1251# define SAMPLE_SPLIT(x) ((x) << 25)
1252# define ADDR_SURF_SAMPLE_SPLIT_1 0
1253# define ADDR_SURF_SAMPLE_SPLIT_2 1
1254# define ADDR_SURF_SAMPLE_SPLIT_4 2
1255# define ADDR_SURF_SAMPLE_SPLIT_8 3
1256
1257#define GB_MACROTILE_MODE0 0x9990
1258# define BANK_WIDTH(x) ((x) << 0)
1259# define ADDR_SURF_BANK_WIDTH_1 0
1260# define ADDR_SURF_BANK_WIDTH_2 1
1261# define ADDR_SURF_BANK_WIDTH_4 2
1262# define ADDR_SURF_BANK_WIDTH_8 3
1263# define BANK_HEIGHT(x) ((x) << 2)
1264# define ADDR_SURF_BANK_HEIGHT_1 0
1265# define ADDR_SURF_BANK_HEIGHT_2 1
1266# define ADDR_SURF_BANK_HEIGHT_4 2
1267# define ADDR_SURF_BANK_HEIGHT_8 3
1268# define MACRO_TILE_ASPECT(x) ((x) << 4)
1269# define ADDR_SURF_MACRO_ASPECT_1 0
1270# define ADDR_SURF_MACRO_ASPECT_2 1
1271# define ADDR_SURF_MACRO_ASPECT_4 2
1272# define ADDR_SURF_MACRO_ASPECT_8 3
1273# define NUM_BANKS(x) ((x) << 6)
1274# define ADDR_SURF_2_BANK 0
1275# define ADDR_SURF_4_BANK 1
1276# define ADDR_SURF_8_BANK 2
1277# define ADDR_SURF_16_BANK 3
1278
1279#define CB_HW_CONTROL 0x9A10
1280
1281#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
1282#define BACKEND_DISABLE_MASK 0x00FF0000
1283#define BACKEND_DISABLE_SHIFT 16
1284
1285#define TCP_CHAN_STEER_LO 0xac0c
1286#define TCP_CHAN_STEER_HI 0xac10
1287
1c49165d
AD
1288#define TC_CFG_L1_LOAD_POLICY0 0xAC68
1289#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
1290#define TC_CFG_L1_STORE_POLICY 0xAC70
1291#define TC_CFG_L2_LOAD_POLICY0 0xAC74
1292#define TC_CFG_L2_LOAD_POLICY1 0xAC78
1293#define TC_CFG_L2_STORE_POLICY0 0xAC7C
1294#define TC_CFG_L2_STORE_POLICY1 0xAC80
1295#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
1296#define TC_CFG_L1_VOLATILE 0xAC88
1297#define TC_CFG_L2_VOLATILE 0xAC8C
1298
841cf442
AD
1299#define CP_RB0_BASE 0xC100
1300#define CP_RB0_CNTL 0xC104
1301#define RB_BUFSZ(x) ((x) << 0)
1302#define RB_BLKSZ(x) ((x) << 8)
1303#define BUF_SWAP_32BIT (2 << 16)
1304#define RB_NO_UPDATE (1 << 27)
1305#define RB_RPTR_WR_ENA (1 << 31)
1306
1307#define CP_RB0_RPTR_ADDR 0xC10C
1308#define RB_RPTR_SWAP_32BIT (2 << 0)
1309#define CP_RB0_RPTR_ADDR_HI 0xC110
1310#define CP_RB0_WPTR 0xC114
1311
1312#define CP_DEVICE_ID 0xC12C
1313#define CP_ENDIAN_SWAP 0xC140
1314#define CP_RB_VMID 0xC144
1315
1316#define CP_PFP_UCODE_ADDR 0xC150
1317#define CP_PFP_UCODE_DATA 0xC154
1318#define CP_ME_RAM_RADDR 0xC158
1319#define CP_ME_RAM_WADDR 0xC15C
1320#define CP_ME_RAM_DATA 0xC160
1321
1322#define CP_CE_UCODE_ADDR 0xC168
1323#define CP_CE_UCODE_DATA 0xC16C
1324#define CP_MEC_ME1_UCODE_ADDR 0xC170
1325#define CP_MEC_ME1_UCODE_DATA 0xC174
1326#define CP_MEC_ME2_UCODE_ADDR 0xC178
1327#define CP_MEC_ME2_UCODE_DATA 0xC17C
1328
f6796cae
AD
1329#define CP_INT_CNTL_RING0 0xC1A8
1330# define CNTX_BUSY_INT_ENABLE (1 << 19)
1331# define CNTX_EMPTY_INT_ENABLE (1 << 20)
1332# define PRIV_INSTR_INT_ENABLE (1 << 22)
1333# define PRIV_REG_INT_ENABLE (1 << 23)
1334# define TIME_STAMP_INT_ENABLE (1 << 26)
1335# define CP_RINGID2_INT_ENABLE (1 << 29)
1336# define CP_RINGID1_INT_ENABLE (1 << 30)
1337# define CP_RINGID0_INT_ENABLE (1 << 31)
1338
a59781bb
AD
1339#define CP_INT_STATUS_RING0 0xC1B4
1340# define PRIV_INSTR_INT_STAT (1 << 22)
1341# define PRIV_REG_INT_STAT (1 << 23)
1342# define TIME_STAMP_INT_STAT (1 << 26)
1343# define CP_RINGID2_INT_STAT (1 << 29)
1344# define CP_RINGID1_INT_STAT (1 << 30)
1345# define CP_RINGID0_INT_STAT (1 << 31)
1346
22c775ce
AD
1347#define CP_MEM_SLP_CNTL 0xC1E4
1348# define CP_MEM_LS_EN (1 << 0)
1349
963e81f9
AD
1350#define CP_CPF_DEBUG 0xC200
1351
1352#define CP_PQ_WPTR_POLL_CNTL 0xC20C
1353#define WPTR_POLL_EN (1 << 31)
1354
a59781bb
AD
1355#define CP_ME1_PIPE0_INT_CNTL 0xC214
1356#define CP_ME1_PIPE1_INT_CNTL 0xC218
1357#define CP_ME1_PIPE2_INT_CNTL 0xC21C
1358#define CP_ME1_PIPE3_INT_CNTL 0xC220
1359#define CP_ME2_PIPE0_INT_CNTL 0xC224
1360#define CP_ME2_PIPE1_INT_CNTL 0xC228
1361#define CP_ME2_PIPE2_INT_CNTL 0xC22C
1362#define CP_ME2_PIPE3_INT_CNTL 0xC230
1363# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
1364# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
1365# define PRIV_REG_INT_ENABLE (1 << 23)
1366# define TIME_STAMP_INT_ENABLE (1 << 26)
1367# define GENERIC2_INT_ENABLE (1 << 29)
1368# define GENERIC1_INT_ENABLE (1 << 30)
1369# define GENERIC0_INT_ENABLE (1 << 31)
1370#define CP_ME1_PIPE0_INT_STATUS 0xC214
1371#define CP_ME1_PIPE1_INT_STATUS 0xC218
1372#define CP_ME1_PIPE2_INT_STATUS 0xC21C
1373#define CP_ME1_PIPE3_INT_STATUS 0xC220
1374#define CP_ME2_PIPE0_INT_STATUS 0xC224
1375#define CP_ME2_PIPE1_INT_STATUS 0xC228
1376#define CP_ME2_PIPE2_INT_STATUS 0xC22C
1377#define CP_ME2_PIPE3_INT_STATUS 0xC230
1378# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
1379# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
1380# define PRIV_REG_INT_STATUS (1 << 23)
1381# define TIME_STAMP_INT_STATUS (1 << 26)
1382# define GENERIC2_INT_STATUS (1 << 29)
1383# define GENERIC1_INT_STATUS (1 << 30)
1384# define GENERIC0_INT_STATUS (1 << 31)
1385
841cf442
AD
1386#define CP_MAX_CONTEXT 0xC2B8
1387
1388#define CP_RB0_BASE_HI 0xC2C4
1389
f6796cae
AD
1390#define RLC_CNTL 0xC300
1391# define RLC_ENABLE (1 << 0)
1392
1393#define RLC_MC_CNTL 0xC30C
1394
22c775ce
AD
1395#define RLC_MEM_SLP_CNTL 0xC318
1396# define RLC_MEM_LS_EN (1 << 0)
1397
f6796cae
AD
1398#define RLC_LB_CNTR_MAX 0xC348
1399
1400#define RLC_LB_CNTL 0xC364
866d83de 1401# define LOAD_BALANCE_ENABLE (1 << 0)
f6796cae
AD
1402
1403#define RLC_LB_CNTR_INIT 0xC36C
1404
1405#define RLC_SAVE_AND_RESTORE_BASE 0xC374
22c775ce
AD
1406#define RLC_DRIVER_DMA_STATUS 0xC378 /* dGPU */
1407#define RLC_CP_TABLE_RESTORE 0xC378 /* APU */
1408#define RLC_PG_DELAY_2 0xC37C
f6796cae
AD
1409
1410#define RLC_GPM_UCODE_ADDR 0xC388
1411#define RLC_GPM_UCODE_DATA 0xC38C
44fa346f
AD
1412#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
1413#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
1414#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
f6796cae
AD
1415#define RLC_UCODE_CNTL 0xC39C
1416
22c775ce
AD
1417#define RLC_GPM_STAT 0xC400
1418# define RLC_GPM_BUSY (1 << 0)
a412fce0
AD
1419# define GFX_POWER_STATUS (1 << 1)
1420# define GFX_CLOCK_STATUS (1 << 2)
22c775ce
AD
1421
1422#define RLC_PG_CNTL 0xC40C
1423# define GFX_PG_ENABLE (1 << 0)
1424# define GFX_PG_SRC (1 << 1)
1425# define DYN_PER_CU_PG_ENABLE (1 << 2)
1426# define STATIC_PER_CU_PG_ENABLE (1 << 3)
1427# define DISABLE_GDS_PG (1 << 13)
1428# define DISABLE_CP_PG (1 << 15)
1429# define SMU_CLK_SLOWDOWN_ON_PU_ENABLE (1 << 17)
1430# define SMU_CLK_SLOWDOWN_ON_PD_ENABLE (1 << 18)
1431
1432#define RLC_CGTT_MGCG_OVERRIDE 0xC420
f6796cae 1433#define RLC_CGCG_CGLS_CTRL 0xC424
22c775ce
AD
1434# define CGCG_EN (1 << 0)
1435# define CGLS_EN (1 << 1)
1436
1437#define RLC_PG_DELAY 0xC434
f6796cae
AD
1438
1439#define RLC_LB_INIT_CU_MASK 0xC43C
1440
1441#define RLC_LB_PARAMS 0xC444
1442
22c775ce
AD
1443#define RLC_PG_AO_CU_MASK 0xC44C
1444
1445#define RLC_MAX_PG_CU 0xC450
1446# define MAX_PU_CU(x) ((x) << 0)
1447# define MAX_PU_CU_MASK (0xff << 0)
1448#define RLC_AUTO_PG_CTRL 0xC454
1449# define AUTO_PG_EN (1 << 0)
1450# define GRBM_REG_SGIT(x) ((x) << 3)
1451# define GRBM_REG_SGIT_MASK (0xffff << 3)
1452
1453#define RLC_SERDES_WR_CU_MASTER_MASK 0xC474
1454#define RLC_SERDES_WR_NONCU_MASTER_MASK 0xC478
1455#define RLC_SERDES_WR_CTRL 0xC47C
1456#define BPM_ADDR(x) ((x) << 0)
1457#define BPM_ADDR_MASK (0xff << 0)
1458#define CGLS_ENABLE (1 << 16)
1459#define CGCG_OVERRIDE_0 (1 << 20)
1460#define MGCG_OVERRIDE_0 (1 << 22)
1461#define MGCG_OVERRIDE_1 (1 << 23)
1462
f6796cae
AD
1463#define RLC_SERDES_CU_MASTER_BUSY 0xC484
1464#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
1465# define SE_MASTER_BUSY_MASK 0x0000ffff
1466# define GC_MASTER_BUSY (1 << 16)
1467# define TC0_MASTER_BUSY (1 << 17)
1468# define TC1_MASTER_BUSY (1 << 18)
1469
1470#define RLC_GPM_SCRATCH_ADDR 0xC4B0
1471#define RLC_GPM_SCRATCH_DATA 0xC4B4
1472
a412fce0
AD
1473#define RLC_GPR_REG2 0xC4E8
1474#define REQ 0x00000001
1475#define MESSAGE(x) ((x) << 1)
1476#define MESSAGE_MASK 0x0000001e
1477#define MSG_ENTER_RLC_SAFE_MODE 1
1478#define MSG_EXIT_RLC_SAFE_MODE 0
1479
963e81f9
AD
1480#define CP_HPD_EOP_BASE_ADDR 0xC904
1481#define CP_HPD_EOP_BASE_ADDR_HI 0xC908
1482#define CP_HPD_EOP_VMID 0xC90C
1483#define CP_HPD_EOP_CONTROL 0xC910
1484#define EOP_SIZE(x) ((x) << 0)
1485#define EOP_SIZE_MASK (0x3f << 0)
1486#define CP_MQD_BASE_ADDR 0xC914
1487#define CP_MQD_BASE_ADDR_HI 0xC918
1488#define CP_HQD_ACTIVE 0xC91C
1489#define CP_HQD_VMID 0xC920
1490
e28740ec
OG
1491#define CP_HQD_PERSISTENT_STATE 0xC924u
1492#define DEFAULT_CP_HQD_PERSISTENT_STATE (0x33U << 8)
1493
1494#define CP_HQD_PIPE_PRIORITY 0xC928u
1495#define CP_HQD_QUEUE_PRIORITY 0xC92Cu
1496#define CP_HQD_QUANTUM 0xC930u
1497#define QUANTUM_EN 1U
1498#define QUANTUM_SCALE_1MS (1U << 4)
1499#define QUANTUM_DURATION(x) ((x) << 8)
1500
963e81f9
AD
1501#define CP_HQD_PQ_BASE 0xC934
1502#define CP_HQD_PQ_BASE_HI 0xC938
1503#define CP_HQD_PQ_RPTR 0xC93C
1504#define CP_HQD_PQ_RPTR_REPORT_ADDR 0xC940
1505#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI 0xC944
1506#define CP_HQD_PQ_WPTR_POLL_ADDR 0xC948
1507#define CP_HQD_PQ_WPTR_POLL_ADDR_HI 0xC94C
1508#define CP_HQD_PQ_DOORBELL_CONTROL 0xC950
1509#define DOORBELL_OFFSET(x) ((x) << 2)
1510#define DOORBELL_OFFSET_MASK (0x1fffff << 2)
1511#define DOORBELL_SOURCE (1 << 28)
1512#define DOORBELL_SCHD_HIT (1 << 29)
1513#define DOORBELL_EN (1 << 30)
1514#define DOORBELL_HIT (1 << 31)
1515#define CP_HQD_PQ_WPTR 0xC954
1516#define CP_HQD_PQ_CONTROL 0xC958
1517#define QUEUE_SIZE(x) ((x) << 0)
1518#define QUEUE_SIZE_MASK (0x3f << 0)
1519#define RPTR_BLOCK_SIZE(x) ((x) << 8)
1520#define RPTR_BLOCK_SIZE_MASK (0x3f << 8)
1521#define PQ_VOLATILE (1 << 26)
1522#define NO_UPDATE_RPTR (1 << 27)
1523#define UNORD_DISPATCH (1 << 28)
1524#define ROQ_PQ_IB_FLIP (1 << 29)
1525#define PRIV_STATE (1 << 30)
1526#define KMD_QUEUE (1 << 31)
1527
e28740ec
OG
1528#define CP_HQD_IB_BASE_ADDR 0xC95Cu
1529#define CP_HQD_IB_BASE_ADDR_HI 0xC960u
1530#define CP_HQD_IB_RPTR 0xC964u
1531#define CP_HQD_IB_CONTROL 0xC968u
1532#define IB_ATC_EN (1U << 23)
1533#define DEFAULT_MIN_IB_AVAIL_SIZE (3U << 20)
1534
1535#define CP_HQD_DEQUEUE_REQUEST 0xC974
1536#define DEQUEUE_REQUEST_DRAIN 1
1537#define DEQUEUE_REQUEST_RESET 2
963e81f9
AD
1538
1539#define CP_MQD_CONTROL 0xC99C
1540#define MQD_VMID(x) ((x) << 0)
1541#define MQD_VMID_MASK (0xf << 0)
1542
e28740ec
OG
1543#define CP_HQD_SEMA_CMD 0xC97Cu
1544#define CP_HQD_MSG_TYPE 0xC980u
1545#define CP_HQD_ATOMIC0_PREOP_LO 0xC984u
1546#define CP_HQD_ATOMIC0_PREOP_HI 0xC988u
1547#define CP_HQD_ATOMIC1_PREOP_LO 0xC98Cu
1548#define CP_HQD_ATOMIC1_PREOP_HI 0xC990u
1549#define CP_HQD_HQ_SCHEDULER0 0xC994u
1550#define CP_HQD_HQ_SCHEDULER1 0xC998u
1551
1552#define SH_STATIC_MEM_CONFIG 0x9604u
1553
22c775ce
AD
1554#define DB_RENDER_CONTROL 0x28000
1555
8cc1a532
AD
1556#define PA_SC_RASTER_CONFIG 0x28350
1557# define RASTER_CONFIG_RB_MAP_0 0
1558# define RASTER_CONFIG_RB_MAP_1 1
1559# define RASTER_CONFIG_RB_MAP_2 2
1560# define RASTER_CONFIG_RB_MAP_3 3
fc821b70 1561#define PKR_MAP(x) ((x) << 8)
8cc1a532 1562
2cae3bc3
AD
1563#define VGT_EVENT_INITIATOR 0x28a90
1564# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
1565# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
1566# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
1567# define CACHE_FLUSH_TS (4 << 0)
1568# define CACHE_FLUSH (6 << 0)
1569# define CS_PARTIAL_FLUSH (7 << 0)
1570# define VGT_STREAMOUT_RESET (10 << 0)
1571# define END_OF_PIPE_INCR_DE (11 << 0)
1572# define END_OF_PIPE_IB_END (12 << 0)
1573# define RST_PIX_CNT (13 << 0)
1574# define VS_PARTIAL_FLUSH (15 << 0)
1575# define PS_PARTIAL_FLUSH (16 << 0)
1576# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
1577# define ZPASS_DONE (21 << 0)
1578# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
1579# define PERFCOUNTER_START (23 << 0)
1580# define PERFCOUNTER_STOP (24 << 0)
1581# define PIPELINESTAT_START (25 << 0)
1582# define PIPELINESTAT_STOP (26 << 0)
1583# define PERFCOUNTER_SAMPLE (27 << 0)
1584# define SAMPLE_PIPELINESTAT (30 << 0)
1585# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
1586# define SAMPLE_STREAMOUTSTATS (32 << 0)
1587# define RESET_VTX_CNT (33 << 0)
1588# define VGT_FLUSH (36 << 0)
1589# define BOTTOM_OF_PIPE_TS (40 << 0)
1590# define DB_CACHE_FLUSH_AND_INV (42 << 0)
1591# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
1592# define FLUSH_AND_INV_DB_META (44 << 0)
1593# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
1594# define FLUSH_AND_INV_CB_META (46 << 0)
1595# define CS_DONE (47 << 0)
1596# define PS_DONE (48 << 0)
1597# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
1598# define THREAD_TRACE_START (51 << 0)
1599# define THREAD_TRACE_STOP (52 << 0)
1600# define THREAD_TRACE_FLUSH (54 << 0)
1601# define THREAD_TRACE_FINISH (55 << 0)
1602# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
1603# define PIXEL_PIPE_STAT_DUMP (57 << 0)
1604# define PIXEL_PIPE_STAT_RESET (58 << 0)
1605
841cf442
AD
1606#define SCRATCH_REG0 0x30100
1607#define SCRATCH_REG1 0x30104
1608#define SCRATCH_REG2 0x30108
1609#define SCRATCH_REG3 0x3010C
1610#define SCRATCH_REG4 0x30110
1611#define SCRATCH_REG5 0x30114
1612#define SCRATCH_REG6 0x30118
1613#define SCRATCH_REG7 0x3011C
1614
1615#define SCRATCH_UMSK 0x30140
1616#define SCRATCH_ADDR 0x30144
1617
1618#define CP_SEM_WAIT_TIMER 0x301BC
1619
1620#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
1621
2cae3bc3
AD
1622#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
1623
8cc1a532
AD
1624#define GRBM_GFX_INDEX 0x30800
1625#define INSTANCE_INDEX(x) ((x) << 0)
1626#define SH_INDEX(x) ((x) << 8)
1627#define SE_INDEX(x) ((x) << 16)
1628#define SH_BROADCAST_WRITES (1 << 29)
1629#define INSTANCE_BROADCAST_WRITES (1 << 30)
1630#define SE_BROADCAST_WRITES (1 << 31)
1631
1632#define VGT_ESGS_RING_SIZE 0x30900
1633#define VGT_GSVS_RING_SIZE 0x30904
1634#define VGT_PRIMITIVE_TYPE 0x30908
1635#define VGT_INDEX_TYPE 0x3090C
1636
1637#define VGT_NUM_INDICES 0x30930
1638#define VGT_NUM_INSTANCES 0x30934
1639#define VGT_TF_RING_SIZE 0x30938
1640#define VGT_HS_OFFCHIP_PARAM 0x3093C
1641#define VGT_TF_MEMORY_BASE 0x30940
1642
1643#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
1644#define PA_SC_LINE_STIPPLE_STATE 0x30a04
1645
1646#define SQC_CACHES 0x30d20
1647
1648#define CP_PERFMON_CNTL 0x36020
1649
22c775ce
AD
1650#define CGTS_SM_CTRL_REG 0x3c000
1651#define SM_MODE(x) ((x) << 17)
1652#define SM_MODE_MASK (0x7 << 17)
1653#define SM_MODE_ENABLE (1 << 20)
1654#define CGTS_OVERRIDE (1 << 21)
1655#define CGTS_LS_OVERRIDE (1 << 22)
1656#define ON_MONITOR_ADD_EN (1 << 23)
1657#define ON_MONITOR_ADD(x) ((x) << 24)
1658#define ON_MONITOR_ADD_MASK (0xff << 24)
1659
8cc1a532
AD
1660#define CGTS_TCC_DISABLE 0x3c00c
1661#define CGTS_USER_TCC_DISABLE 0x3c010
1662#define TCC_DISABLE_MASK 0xFFFF0000
1663#define TCC_DISABLE_SHIFT 16
1664
f6796cae
AD
1665#define CB_CGTT_SCLK_CTRL 0x3c2a0
1666
841cf442
AD
1667/*
1668 * PM4
1669 */
1670#define PACKET_TYPE0 0
1671#define PACKET_TYPE1 1
1672#define PACKET_TYPE2 2
1673#define PACKET_TYPE3 3
1674
1675#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
1676#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
1677#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
1678#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
1679#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
1680 (((reg) >> 2) & 0xFFFF) | \
1681 ((n) & 0x3FFF) << 16)
1682#define CP_PACKET2 0x80000000
1683#define PACKET2_PAD_SHIFT 0
1684#define PACKET2_PAD_MASK (0x3fffffff << 0)
1685
1686#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1687
1688#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
1689 (((op) & 0xFF) << 8) | \
1690 ((n) & 0x3FFF) << 16)
1691
1692#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
1693
1694/* Packet 3 types */
1695#define PACKET3_NOP 0x10
1696#define PACKET3_SET_BASE 0x11
1697#define PACKET3_BASE_INDEX(x) ((x) << 0)
1698#define CE_PARTITION_BASE 3
1699#define PACKET3_CLEAR_STATE 0x12
1700#define PACKET3_INDEX_BUFFER_SIZE 0x13
1701#define PACKET3_DISPATCH_DIRECT 0x15
1702#define PACKET3_DISPATCH_INDIRECT 0x16
1703#define PACKET3_ATOMIC_GDS 0x1D
1704#define PACKET3_ATOMIC_MEM 0x1E
1705#define PACKET3_OCCLUSION_QUERY 0x1F
1706#define PACKET3_SET_PREDICATION 0x20
1707#define PACKET3_REG_RMW 0x21
1708#define PACKET3_COND_EXEC 0x22
1709#define PACKET3_PRED_EXEC 0x23
1710#define PACKET3_DRAW_INDIRECT 0x24
1711#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1712#define PACKET3_INDEX_BASE 0x26
1713#define PACKET3_DRAW_INDEX_2 0x27
1714#define PACKET3_CONTEXT_CONTROL 0x28
1715#define PACKET3_INDEX_TYPE 0x2A
1716#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
1717#define PACKET3_DRAW_INDEX_AUTO 0x2D
1718#define PACKET3_NUM_INSTANCES 0x2F
1719#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1720#define PACKET3_INDIRECT_BUFFER_CONST 0x33
1721#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1722#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1723#define PACKET3_DRAW_PREAMBLE 0x36
1724#define PACKET3_WRITE_DATA 0x37
2cae3bc3
AD
1725#define WRITE_DATA_DST_SEL(x) ((x) << 8)
1726 /* 0 - register
1727 * 1 - memory (sync - via GRBM)
1728 * 2 - gl2
1729 * 3 - gds
1730 * 4 - reserved
1731 * 5 - memory (async - direct)
1732 */
1733#define WR_ONE_ADDR (1 << 16)
1734#define WR_CONFIRM (1 << 20)
1735#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
1736 /* 0 - LRU
1737 * 1 - Stream
1738 */
1739#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
1740 /* 0 - me
1741 * 1 - pfp
1742 * 2 - ce
1743 */
841cf442
AD
1744#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
1745#define PACKET3_MEM_SEMAPHORE 0x39
2cae3bc3
AD
1746# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
1747# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
1748# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
1749# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
1750# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
841cf442
AD
1751#define PACKET3_COPY_DW 0x3B
1752#define PACKET3_WAIT_REG_MEM 0x3C
2cae3bc3
AD
1753#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
1754 /* 0 - always
1755 * 1 - <
1756 * 2 - <=
1757 * 3 - ==
1758 * 4 - !=
1759 * 5 - >=
1760 * 6 - >
1761 */
1762#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
1763 /* 0 - reg
1764 * 1 - mem
1765 */
1766#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
1767 /* 0 - wait_reg_mem
1768 * 1 - wr_wait_wr_reg
1769 */
1770#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
1771 /* 0 - me
1772 * 1 - pfp
1773 */
841cf442 1774#define PACKET3_INDIRECT_BUFFER 0x3F
2cae3bc3
AD
1775#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
1776#define INDIRECT_BUFFER_VALID (1 << 23)
1777#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
1778 /* 0 - LRU
1779 * 1 - Stream
1780 * 2 - Bypass
1781 */
841cf442
AD
1782#define PACKET3_COPY_DATA 0x40
1783#define PACKET3_PFP_SYNC_ME 0x42
1784#define PACKET3_SURFACE_SYNC 0x43
1785# define PACKET3_DEST_BASE_0_ENA (1 << 0)
1786# define PACKET3_DEST_BASE_1_ENA (1 << 1)
1787# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1788# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1789# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1790# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1791# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1792# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1793# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1794# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1795# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1796# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
1797# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
1798# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
1799# define PACKET3_DEST_BASE_2_ENA (1 << 19)
1800# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1801# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1802# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1803# define PACKET3_CB_ACTION_ENA (1 << 25)
1804# define PACKET3_DB_ACTION_ENA (1 << 26)
1805# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1806# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1807# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1808#define PACKET3_COND_WRITE 0x45
1809#define PACKET3_EVENT_WRITE 0x46
1810#define EVENT_TYPE(x) ((x) << 0)
1811#define EVENT_INDEX(x) ((x) << 8)
1812 /* 0 - any non-TS event
1813 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1814 * 2 - SAMPLE_PIPELINESTAT
1815 * 3 - SAMPLE_STREAMOUTSTAT*
1816 * 4 - *S_PARTIAL_FLUSH
1817 * 5 - EOP events
1818 * 6 - EOS events
1819 */
1820#define PACKET3_EVENT_WRITE_EOP 0x47
1821#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1822#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1823#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1824#define EOP_TCL1_ACTION_EN (1 << 16)
1825#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
b397207b 1826#define EOP_TCL2_VOLATILE (1 << 24)
2cae3bc3 1827#define EOP_CACHE_POLICY(x) ((x) << 25)
841cf442
AD
1828 /* 0 - LRU
1829 * 1 - Stream
1830 * 2 - Bypass
1831 */
841cf442
AD
1832#define DATA_SEL(x) ((x) << 29)
1833 /* 0 - discard
1834 * 1 - send low 32bit data
1835 * 2 - send 64bit data
1836 * 3 - send 64bit GPU counter value
1837 * 4 - send 64bit sys counter value
1838 */
1839#define INT_SEL(x) ((x) << 24)
1840 /* 0 - none
1841 * 1 - interrupt only (DATA_SEL = 0)
1842 * 2 - interrupt when data write is confirmed
1843 */
1844#define DST_SEL(x) ((x) << 16)
1845 /* 0 - MC
1846 * 1 - TC/L2
1847 */
1848#define PACKET3_EVENT_WRITE_EOS 0x48
1849#define PACKET3_RELEASE_MEM 0x49
1850#define PACKET3_PREAMBLE_CNTL 0x4A
1851# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1852# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1853#define PACKET3_DMA_DATA 0x50
c9dbd705
AD
1854/* 1. header
1855 * 2. CONTROL
1856 * 3. SRC_ADDR_LO or DATA [31:0]
1857 * 4. SRC_ADDR_HI [31:0]
1858 * 5. DST_ADDR_LO [31:0]
1859 * 6. DST_ADDR_HI [7:0]
1860 * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
1861 */
1862/* CONTROL */
1863# define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
1864 /* 0 - ME
1865 * 1 - PFP
1866 */
1867# define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
1868 /* 0 - LRU
1869 * 1 - Stream
1870 * 2 - Bypass
1871 */
1872# define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
1873# define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
1874 /* 0 - DST_ADDR using DAS
1875 * 1 - GDS
1876 * 3 - DST_ADDR using L2
1877 */
1878# define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
1879 /* 0 - LRU
1880 * 1 - Stream
1881 * 2 - Bypass
1882 */
1883# define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
1884# define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
1885 /* 0 - SRC_ADDR using SAS
1886 * 1 - GDS
1887 * 2 - DATA
1888 * 3 - SRC_ADDR using L2
1889 */
1890# define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
1891/* COMMAND */
1892# define PACKET3_DMA_DATA_DIS_WC (1 << 21)
1893# define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
1894 /* 0 - none
1895 * 1 - 8 in 16
1896 * 2 - 8 in 32
1897 * 3 - 8 in 64
1898 */
1899# define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
1900 /* 0 - none
1901 * 1 - 8 in 16
1902 * 2 - 8 in 32
1903 * 3 - 8 in 64
1904 */
1905# define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
1906 /* 0 - memory
1907 * 1 - register
1908 */
1909# define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
1910 /* 0 - memory
1911 * 1 - register
1912 */
1913# define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
1914# define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
1915# define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
841cf442
AD
1916#define PACKET3_AQUIRE_MEM 0x58
1917#define PACKET3_REWIND 0x59
1918#define PACKET3_LOAD_UCONFIG_REG 0x5E
1919#define PACKET3_LOAD_SH_REG 0x5F
1920#define PACKET3_LOAD_CONFIG_REG 0x60
1921#define PACKET3_LOAD_CONTEXT_REG 0x61
1922#define PACKET3_SET_CONFIG_REG 0x68
1923#define PACKET3_SET_CONFIG_REG_START 0x00008000
1924#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1925#define PACKET3_SET_CONTEXT_REG 0x69
1926#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1927#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1928#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1929#define PACKET3_SET_SH_REG 0x76
1930#define PACKET3_SET_SH_REG_START 0x0000b000
1931#define PACKET3_SET_SH_REG_END 0x0000c000
1932#define PACKET3_SET_SH_REG_OFFSET 0x77
1933#define PACKET3_SET_QUEUE_REG 0x78
1934#define PACKET3_SET_UCONFIG_REG 0x79
2cae3bc3
AD
1935#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1936#define PACKET3_SET_UCONFIG_REG_END 0x00031000
841cf442
AD
1937#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1938#define PACKET3_SCRATCH_RAM_READ 0x7E
1939#define PACKET3_LOAD_CONST_RAM 0x80
1940#define PACKET3_WRITE_CONST_RAM 0x81
1941#define PACKET3_DUMP_CONST_RAM 0x83
1942#define PACKET3_INCREMENT_CE_COUNTER 0x84
1943#define PACKET3_INCREMENT_DE_COUNTER 0x85
1944#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1945#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
2cae3bc3 1946#define PACKET3_SWITCH_BUFFER 0x8B
841cf442 1947
21a93e13
AD
1948/* SDMA - first instance at 0xd000, second at 0xd800 */
1949#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1950#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1951
1952#define SDMA0_UCODE_ADDR 0xD000
1953#define SDMA0_UCODE_DATA 0xD004
22c775ce
AD
1954#define SDMA0_POWER_CNTL 0xD008
1955#define SDMA0_CLK_CTRL 0xD00C
21a93e13
AD
1956
1957#define SDMA0_CNTL 0xD010
1958# define TRAP_ENABLE (1 << 0)
1959# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1960# define SEM_WAIT_INT_ENABLE (1 << 2)
1961# define DATA_SWAP_ENABLE (1 << 3)
1962# define FENCE_SWAP_ENABLE (1 << 4)
1963# define AUTO_CTXSW_ENABLE (1 << 18)
1964# define CTXEMPTY_INT_ENABLE (1 << 28)
1965
1966#define SDMA0_TILING_CONFIG 0xD018
1967
1968#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1969#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1970
1971#define SDMA0_STATUS_REG 0xd034
1972# define SDMA_IDLE (1 << 0)
1973
1974#define SDMA0_ME_CNTL 0xD048
1975# define SDMA_HALT (1 << 0)
1976
1977#define SDMA0_GFX_RB_CNTL 0xD200
1978# define SDMA_RB_ENABLE (1 << 0)
1979# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1980# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1981# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1982# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1983# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1984#define SDMA0_GFX_RB_BASE 0xD204
1985#define SDMA0_GFX_RB_BASE_HI 0xD208
1986#define SDMA0_GFX_RB_RPTR 0xD20C
1987#define SDMA0_GFX_RB_WPTR 0xD210
1988
1989#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1990#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1991#define SDMA0_GFX_IB_CNTL 0xD228
1992# define SDMA_IB_ENABLE (1 << 0)
1993# define SDMA_IB_SWAP_ENABLE (1 << 4)
1994# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1995# define SDMA_CMD_VMID(x) ((x) << 16)
1996
1997#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1998#define SDMA0_GFX_APE1_CNTL 0xD2A0
1999
2000#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
2001 (((sub_op) & 0xFF) << 8) | \
2002 (((op) & 0xFF) << 0))
2003/* sDMA opcodes */
2004#define SDMA_OPCODE_NOP 0
2005#define SDMA_OPCODE_COPY 1
2006# define SDMA_COPY_SUB_OPCODE_LINEAR 0
2007# define SDMA_COPY_SUB_OPCODE_TILED 1
2008# define SDMA_COPY_SUB_OPCODE_SOA 3
2009# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
2010# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
2011# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
2012#define SDMA_OPCODE_WRITE 2
2013# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
2014# define SDMA_WRTIE_SUB_OPCODE_TILED 1
2015#define SDMA_OPCODE_INDIRECT_BUFFER 4
2016#define SDMA_OPCODE_FENCE 5
2017#define SDMA_OPCODE_TRAP 6
2018#define SDMA_OPCODE_SEMAPHORE 7
2019# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
2020 /* 0 - increment
2021 * 1 - write 1
2022 */
2023# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
2024 /* 0 - wait
2025 * 1 - signal
2026 */
2027# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
2028 /* mailbox */
2029#define SDMA_OPCODE_POLL_REG_MEM 8
2030# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
2031 /* 0 - wait_reg_mem
2032 * 1 - wr_wait_wr_reg
2033 */
2034# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
2035 /* 0 - always
2036 * 1 - <
2037 * 2 - <=
2038 * 3 - ==
2039 * 4 - !=
2040 * 5 - >=
2041 * 6 - >
2042 */
2043# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
2044 /* 0 = register
2045 * 1 = memory
2046 */
2047#define SDMA_OPCODE_COND_EXEC 9
2048#define SDMA_OPCODE_CONSTANT_FILL 11
2049# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
2050 /* 0 = byte fill
2051 * 2 = DW fill
2052 */
2053#define SDMA_OPCODE_GENERATE_PTE_PDE 12
2054#define SDMA_OPCODE_TIMESTAMP 13
2055# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
2056# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
2057# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
2058#define SDMA_OPCODE_SRBM_WRITE 14
2059# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
2060 /* byte mask */
2061
87167bb1
CK
2062/* UVD */
2063
2064#define UVD_UDEC_ADDR_CONFIG 0xef4c
2065#define UVD_UDEC_DB_ADDR_CONFIG 0xef50
2066#define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
2067
2068#define UVD_LMI_EXT40_ADDR 0xf498
2069#define UVD_LMI_ADDR_EXT 0xf594
2070#define UVD_VCPU_CACHE_OFFSET0 0xf608
2071#define UVD_VCPU_CACHE_SIZE0 0xf60c
2072#define UVD_VCPU_CACHE_OFFSET1 0xf610
2073#define UVD_VCPU_CACHE_SIZE1 0xf614
2074#define UVD_VCPU_CACHE_OFFSET2 0xf618
2075#define UVD_VCPU_CACHE_SIZE2 0xf61c
2076
2077#define UVD_RBC_RB_RPTR 0xf690
2078#define UVD_RBC_RB_WPTR 0xf694
2079
22c775ce
AD
2080#define UVD_CGC_CTRL 0xF4B0
2081# define DCM (1 << 0)
2082# define CG_DT(x) ((x) << 2)
2083# define CG_DT_MASK (0xf << 2)
2084# define CLK_OD(x) ((x) << 6)
2085# define CLK_OD_MASK (0x1f << 6)
2086
87167bb1
CK
2087/* UVD clocks */
2088
2089#define CG_DCLK_CNTL 0xC050009C
2090# define DCLK_DIVIDER_MASK 0x7f
2091# define DCLK_DIR_CNTL_EN (1 << 8)
2092#define CG_DCLK_STATUS 0xC05000A0
2093# define DCLK_STATUS (1 << 0)
2094#define CG_VCLK_CNTL 0xC05000A4
2095#define CG_VCLK_STATUS 0xC05000A8
2096
22c775ce
AD
2097/* UVD CTX indirect */
2098#define UVD_CGC_MEM_CTRL 0xC0
2099
d93f7937
CK
2100/* VCE */
2101
2102#define VCE_VCPU_CACHE_OFFSET0 0x20024
2103#define VCE_VCPU_CACHE_SIZE0 0x20028
2104#define VCE_VCPU_CACHE_OFFSET1 0x2002c
2105#define VCE_VCPU_CACHE_SIZE1 0x20030
2106#define VCE_VCPU_CACHE_OFFSET2 0x20034
2107#define VCE_VCPU_CACHE_SIZE2 0x20038
2108#define VCE_RB_RPTR2 0x20178
2109#define VCE_RB_WPTR2 0x2017c
2110#define VCE_RB_RPTR 0x2018c
2111#define VCE_RB_WPTR 0x20190
2112#define VCE_CLOCK_GATING_A 0x202f8
b9fa1883
AD
2113# define CGC_CLK_GATE_DLY_TIMER_MASK (0xf << 0)
2114# define CGC_CLK_GATE_DLY_TIMER(x) ((x) << 0)
2115# define CGC_CLK_GATER_OFF_DLY_TIMER_MASK (0xff << 4)
2116# define CGC_CLK_GATER_OFF_DLY_TIMER(x) ((x) << 4)
2117# define CGC_UENC_WAIT_AWAKE (1 << 18)
d93f7937 2118#define VCE_CLOCK_GATING_B 0x202fc
b9fa1883 2119#define VCE_CGTT_CLK_OVERRIDE 0x207a0
d93f7937 2120#define VCE_UENC_CLOCK_GATING 0x207bc
b9fa1883
AD
2121# define CLOCK_ON_DELAY_MASK (0xf << 0)
2122# define CLOCK_ON_DELAY(x) ((x) << 0)
2123# define CLOCK_OFF_DELAY_MASK (0xff << 4)
2124# define CLOCK_OFF_DELAY(x) ((x) << 4)
d93f7937
CK
2125#define VCE_UENC_REG_CLOCK_GATING 0x207c0
2126#define VCE_SYS_INT_EN 0x21300
2127# define VCE_SYS_INT_TRAP_INTERRUPT_EN (1 << 3)
2128#define VCE_LMI_CTRL2 0x21474
2129#define VCE_LMI_CTRL 0x21498
2130#define VCE_LMI_VM_CTRL 0x214a0
2131#define VCE_LMI_SWAP_CNTL 0x214b4
2132#define VCE_LMI_SWAP_CNTL1 0x214b8
2133#define VCE_LMI_CACHE_CTRL 0x214f4
2134
2135#define VCE_CMD_NO_OP 0x00000000
2136#define VCE_CMD_END 0x00000001
2137#define VCE_CMD_IB 0x00000002
2138#define VCE_CMD_FENCE 0x00000003
2139#define VCE_CMD_TRAP 0x00000004
2140#define VCE_CMD_IB_AUTO 0x00000005
2141#define VCE_CMD_SEMAPHORE 0x00000006
2142
e28740ec
OG
2143#define ATC_VMID0_PASID_MAPPING 0x339Cu
2144#define ATC_VMID_PASID_MAPPING_UPDATE_STATUS 0x3398u
2145#define ATC_VMID_PASID_MAPPING_VALID (1U << 31)
2146
2147#define ATC_VM_APERTURE0_CNTL 0x3310u
2148#define ATS_ACCESS_MODE_NEVER 0
2149#define ATS_ACCESS_MODE_ALWAYS 1
2150
2151#define ATC_VM_APERTURE0_CNTL2 0x3318u
2152#define ATC_VM_APERTURE0_HIGH_ADDR 0x3308u
2153#define ATC_VM_APERTURE0_LOW_ADDR 0x3300u
2154#define ATC_VM_APERTURE1_CNTL 0x3314u
2155#define ATC_VM_APERTURE1_CNTL2 0x331Cu
2156#define ATC_VM_APERTURE1_HIGH_ADDR 0x330Cu
2157#define ATC_VM_APERTURE1_LOW_ADDR 0x3304u
2158
8cc1a532 2159#endif
This page took 0.315041 seconds and 5 git commands to generate.