drm: Fix the number of connector and encoder to cleanup functions
[deliverable/linux.git] / drivers / gpu / drm / radeon / evergreen.c
CommitLineData
bcc1c2a1
AD
1/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
5a0e3ad6 26#include <linux/slab.h>
bcc1c2a1
AD
27#include "drmP.h"
28#include "radeon.h"
e6990375 29#include "radeon_asic.h"
bcc1c2a1 30#include "radeon_drm.h"
0fcdb61e 31#include "evergreend.h"
bcc1c2a1
AD
32#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
2281a378 35#include "evergreen_blit_shaders.h"
bcc1c2a1 36
fe251e2f
AD
37#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
bcc1c2a1
AD
40static void evergreen_gpu_init(struct radeon_device *rdev);
41void evergreen_fini(struct radeon_device *rdev);
9e46a48d 42static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
bcc1c2a1 43
6f34be50
AD
44void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
45{
6f34be50
AD
46 /* enable the pflip int */
47 radeon_irq_kms_pflip_irq_get(rdev, crtc);
48}
49
50void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
51{
52 /* disable the pflip int */
53 radeon_irq_kms_pflip_irq_put(rdev, crtc);
54}
55
56u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
57{
58 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
59 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
60
61 /* Lock the graphics update lock */
62 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
63 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
64
65 /* update the scanout addresses */
66 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
67 upper_32_bits(crtc_base));
68 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
69 (u32)crtc_base);
70
71 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
72 upper_32_bits(crtc_base));
73 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
74 (u32)crtc_base);
75
76 /* Wait for update_pending to go high. */
77 while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
78 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
79
80 /* Unlock the lock, so double-buffering can take place inside vblank */
81 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
82 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
83
84 /* Return current update_pending status: */
85 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
86}
87
21a8122a 88/* get temperature in millidegrees */
20d391d7 89int evergreen_get_temp(struct radeon_device *rdev)
21a8122a 90{
1c88d74f
AD
91 u32 temp, toffset;
92 int actual_temp = 0;
67b3f823
AD
93
94 if (rdev->family == CHIP_JUNIPER) {
95 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
96 TOFFSET_SHIFT;
97 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
98 TS0_ADC_DOUT_SHIFT;
99
100 if (toffset & 0x100)
101 actual_temp = temp / 2 - (0x200 - toffset);
102 else
103 actual_temp = temp / 2 + toffset;
104
105 actual_temp = actual_temp * 1000;
106
107 } else {
108 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
109 ASIC_T_SHIFT;
110
111 if (temp & 0x400)
112 actual_temp = -256;
113 else if (temp & 0x200)
114 actual_temp = 255;
115 else if (temp & 0x100) {
116 actual_temp = temp & 0x1ff;
117 actual_temp |= ~0x1ff;
118 } else
119 actual_temp = temp & 0xff;
120
121 actual_temp = (actual_temp * 1000) / 2;
122 }
21a8122a 123
67b3f823 124 return actual_temp;
21a8122a
AD
125}
126
20d391d7 127int sumo_get_temp(struct radeon_device *rdev)
e33df25f
AD
128{
129 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
20d391d7 130 int actual_temp = temp - 49;
e33df25f
AD
131
132 return actual_temp * 1000;
133}
134
49e02b73
AD
135void evergreen_pm_misc(struct radeon_device *rdev)
136{
a081a9d6
RM
137 int req_ps_idx = rdev->pm.requested_power_state_index;
138 int req_cm_idx = rdev->pm.requested_clock_mode_index;
139 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
140 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
49e02b73 141
2feea49a 142 if (voltage->type == VOLTAGE_SW) {
a377e187
AD
143 /* 0xff01 is a flag rather then an actual voltage */
144 if (voltage->voltage == 0xff01)
145 return;
2feea49a 146 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
8a83ec5e 147 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
4d60173f 148 rdev->pm.current_vddc = voltage->voltage;
2feea49a
AD
149 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
150 }
a377e187
AD
151 /* 0xff01 is a flag rather then an actual voltage */
152 if (voltage->vddci == 0xff01)
153 return;
2feea49a
AD
154 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
155 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
156 rdev->pm.current_vddci = voltage->vddci;
157 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
4d60173f
AD
158 }
159 }
49e02b73
AD
160}
161
162void evergreen_pm_prepare(struct radeon_device *rdev)
163{
164 struct drm_device *ddev = rdev->ddev;
165 struct drm_crtc *crtc;
166 struct radeon_crtc *radeon_crtc;
167 u32 tmp;
168
169 /* disable any active CRTCs */
170 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
171 radeon_crtc = to_radeon_crtc(crtc);
172 if (radeon_crtc->enabled) {
173 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
174 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
175 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
176 }
177 }
178}
179
180void evergreen_pm_finish(struct radeon_device *rdev)
181{
182 struct drm_device *ddev = rdev->ddev;
183 struct drm_crtc *crtc;
184 struct radeon_crtc *radeon_crtc;
185 u32 tmp;
186
187 /* enable any active CRTCs */
188 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
189 radeon_crtc = to_radeon_crtc(crtc);
190 if (radeon_crtc->enabled) {
191 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
192 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
193 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
194 }
195 }
196}
197
bcc1c2a1
AD
198bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
199{
200 bool connected = false;
0ca2ab52
AD
201
202 switch (hpd) {
203 case RADEON_HPD_1:
204 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
205 connected = true;
206 break;
207 case RADEON_HPD_2:
208 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
209 connected = true;
210 break;
211 case RADEON_HPD_3:
212 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
213 connected = true;
214 break;
215 case RADEON_HPD_4:
216 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
217 connected = true;
218 break;
219 case RADEON_HPD_5:
220 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
221 connected = true;
222 break;
223 case RADEON_HPD_6:
224 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
225 connected = true;
226 break;
227 default:
228 break;
229 }
230
bcc1c2a1
AD
231 return connected;
232}
233
234void evergreen_hpd_set_polarity(struct radeon_device *rdev,
235 enum radeon_hpd_id hpd)
236{
0ca2ab52
AD
237 u32 tmp;
238 bool connected = evergreen_hpd_sense(rdev, hpd);
239
240 switch (hpd) {
241 case RADEON_HPD_1:
242 tmp = RREG32(DC_HPD1_INT_CONTROL);
243 if (connected)
244 tmp &= ~DC_HPDx_INT_POLARITY;
245 else
246 tmp |= DC_HPDx_INT_POLARITY;
247 WREG32(DC_HPD1_INT_CONTROL, tmp);
248 break;
249 case RADEON_HPD_2:
250 tmp = RREG32(DC_HPD2_INT_CONTROL);
251 if (connected)
252 tmp &= ~DC_HPDx_INT_POLARITY;
253 else
254 tmp |= DC_HPDx_INT_POLARITY;
255 WREG32(DC_HPD2_INT_CONTROL, tmp);
256 break;
257 case RADEON_HPD_3:
258 tmp = RREG32(DC_HPD3_INT_CONTROL);
259 if (connected)
260 tmp &= ~DC_HPDx_INT_POLARITY;
261 else
262 tmp |= DC_HPDx_INT_POLARITY;
263 WREG32(DC_HPD3_INT_CONTROL, tmp);
264 break;
265 case RADEON_HPD_4:
266 tmp = RREG32(DC_HPD4_INT_CONTROL);
267 if (connected)
268 tmp &= ~DC_HPDx_INT_POLARITY;
269 else
270 tmp |= DC_HPDx_INT_POLARITY;
271 WREG32(DC_HPD4_INT_CONTROL, tmp);
272 break;
273 case RADEON_HPD_5:
274 tmp = RREG32(DC_HPD5_INT_CONTROL);
275 if (connected)
276 tmp &= ~DC_HPDx_INT_POLARITY;
277 else
278 tmp |= DC_HPDx_INT_POLARITY;
279 WREG32(DC_HPD5_INT_CONTROL, tmp);
280 break;
281 case RADEON_HPD_6:
282 tmp = RREG32(DC_HPD6_INT_CONTROL);
283 if (connected)
284 tmp &= ~DC_HPDx_INT_POLARITY;
285 else
286 tmp |= DC_HPDx_INT_POLARITY;
287 WREG32(DC_HPD6_INT_CONTROL, tmp);
288 break;
289 default:
290 break;
291 }
bcc1c2a1
AD
292}
293
294void evergreen_hpd_init(struct radeon_device *rdev)
295{
0ca2ab52
AD
296 struct drm_device *dev = rdev->ddev;
297 struct drm_connector *connector;
298 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
299 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
bcc1c2a1 300
0ca2ab52
AD
301 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
302 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
303 switch (radeon_connector->hpd.hpd) {
304 case RADEON_HPD_1:
305 WREG32(DC_HPD1_CONTROL, tmp);
306 rdev->irq.hpd[0] = true;
307 break;
308 case RADEON_HPD_2:
309 WREG32(DC_HPD2_CONTROL, tmp);
310 rdev->irq.hpd[1] = true;
311 break;
312 case RADEON_HPD_3:
313 WREG32(DC_HPD3_CONTROL, tmp);
314 rdev->irq.hpd[2] = true;
315 break;
316 case RADEON_HPD_4:
317 WREG32(DC_HPD4_CONTROL, tmp);
318 rdev->irq.hpd[3] = true;
319 break;
320 case RADEON_HPD_5:
321 WREG32(DC_HPD5_CONTROL, tmp);
322 rdev->irq.hpd[4] = true;
323 break;
324 case RADEON_HPD_6:
325 WREG32(DC_HPD6_CONTROL, tmp);
326 rdev->irq.hpd[5] = true;
327 break;
328 default:
329 break;
330 }
331 }
332 if (rdev->irq.installed)
333 evergreen_irq_set(rdev);
bcc1c2a1
AD
334}
335
0ca2ab52 336void evergreen_hpd_fini(struct radeon_device *rdev)
bcc1c2a1 337{
0ca2ab52
AD
338 struct drm_device *dev = rdev->ddev;
339 struct drm_connector *connector;
340
341 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
342 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
343 switch (radeon_connector->hpd.hpd) {
344 case RADEON_HPD_1:
345 WREG32(DC_HPD1_CONTROL, 0);
346 rdev->irq.hpd[0] = false;
347 break;
348 case RADEON_HPD_2:
349 WREG32(DC_HPD2_CONTROL, 0);
350 rdev->irq.hpd[1] = false;
351 break;
352 case RADEON_HPD_3:
353 WREG32(DC_HPD3_CONTROL, 0);
354 rdev->irq.hpd[2] = false;
355 break;
356 case RADEON_HPD_4:
357 WREG32(DC_HPD4_CONTROL, 0);
358 rdev->irq.hpd[3] = false;
359 break;
360 case RADEON_HPD_5:
361 WREG32(DC_HPD5_CONTROL, 0);
362 rdev->irq.hpd[4] = false;
363 break;
364 case RADEON_HPD_6:
365 WREG32(DC_HPD6_CONTROL, 0);
366 rdev->irq.hpd[5] = false;
367 break;
368 default:
369 break;
370 }
371 }
bcc1c2a1
AD
372}
373
f9d9c362
AD
374/* watermark setup */
375
376static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
377 struct radeon_crtc *radeon_crtc,
378 struct drm_display_mode *mode,
379 struct drm_display_mode *other_mode)
380{
12dfc843 381 u32 tmp;
f9d9c362
AD
382 /*
383 * Line Buffer Setup
384 * There are 3 line buffers, each one shared by 2 display controllers.
385 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
386 * the display controllers. The paritioning is done via one of four
387 * preset allocations specified in bits 2:0:
388 * first display controller
389 * 0 - first half of lb (3840 * 2)
390 * 1 - first 3/4 of lb (5760 * 2)
12dfc843 391 * 2 - whole lb (7680 * 2), other crtc must be disabled
f9d9c362
AD
392 * 3 - first 1/4 of lb (1920 * 2)
393 * second display controller
394 * 4 - second half of lb (3840 * 2)
395 * 5 - second 3/4 of lb (5760 * 2)
12dfc843 396 * 6 - whole lb (7680 * 2), other crtc must be disabled
f9d9c362
AD
397 * 7 - last 1/4 of lb (1920 * 2)
398 */
12dfc843
AD
399 /* this can get tricky if we have two large displays on a paired group
400 * of crtcs. Ideally for multiple large displays we'd assign them to
401 * non-linked crtcs for maximum line buffer allocation.
402 */
403 if (radeon_crtc->base.enabled && mode) {
404 if (other_mode)
f9d9c362 405 tmp = 0; /* 1/2 */
12dfc843
AD
406 else
407 tmp = 2; /* whole */
408 } else
409 tmp = 0;
f9d9c362
AD
410
411 /* second controller of the pair uses second half of the lb */
412 if (radeon_crtc->crtc_id % 2)
413 tmp += 4;
414 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
415
12dfc843
AD
416 if (radeon_crtc->base.enabled && mode) {
417 switch (tmp) {
418 case 0:
419 case 4:
420 default:
421 if (ASIC_IS_DCE5(rdev))
422 return 4096 * 2;
423 else
424 return 3840 * 2;
425 case 1:
426 case 5:
427 if (ASIC_IS_DCE5(rdev))
428 return 6144 * 2;
429 else
430 return 5760 * 2;
431 case 2:
432 case 6:
433 if (ASIC_IS_DCE5(rdev))
434 return 8192 * 2;
435 else
436 return 7680 * 2;
437 case 3:
438 case 7:
439 if (ASIC_IS_DCE5(rdev))
440 return 2048 * 2;
441 else
442 return 1920 * 2;
443 }
f9d9c362 444 }
12dfc843
AD
445
446 /* controller not enabled, so no lb used */
447 return 0;
f9d9c362
AD
448}
449
450static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
451{
452 u32 tmp = RREG32(MC_SHARED_CHMAP);
453
454 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
455 case 0:
456 default:
457 return 1;
458 case 1:
459 return 2;
460 case 2:
461 return 4;
462 case 3:
463 return 8;
464 }
465}
466
467struct evergreen_wm_params {
468 u32 dram_channels; /* number of dram channels */
469 u32 yclk; /* bandwidth per dram data pin in kHz */
470 u32 sclk; /* engine clock in kHz */
471 u32 disp_clk; /* display clock in kHz */
472 u32 src_width; /* viewport width */
473 u32 active_time; /* active display time in ns */
474 u32 blank_time; /* blank time in ns */
475 bool interlaced; /* mode is interlaced */
476 fixed20_12 vsc; /* vertical scale ratio */
477 u32 num_heads; /* number of active crtcs */
478 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
479 u32 lb_size; /* line buffer allocated to pipe */
480 u32 vtaps; /* vertical scaler taps */
481};
482
483static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
484{
485 /* Calculate DRAM Bandwidth and the part allocated to display. */
486 fixed20_12 dram_efficiency; /* 0.7 */
487 fixed20_12 yclk, dram_channels, bandwidth;
488 fixed20_12 a;
489
490 a.full = dfixed_const(1000);
491 yclk.full = dfixed_const(wm->yclk);
492 yclk.full = dfixed_div(yclk, a);
493 dram_channels.full = dfixed_const(wm->dram_channels * 4);
494 a.full = dfixed_const(10);
495 dram_efficiency.full = dfixed_const(7);
496 dram_efficiency.full = dfixed_div(dram_efficiency, a);
497 bandwidth.full = dfixed_mul(dram_channels, yclk);
498 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
499
500 return dfixed_trunc(bandwidth);
501}
502
503static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
504{
505 /* Calculate DRAM Bandwidth and the part allocated to display. */
506 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
507 fixed20_12 yclk, dram_channels, bandwidth;
508 fixed20_12 a;
509
510 a.full = dfixed_const(1000);
511 yclk.full = dfixed_const(wm->yclk);
512 yclk.full = dfixed_div(yclk, a);
513 dram_channels.full = dfixed_const(wm->dram_channels * 4);
514 a.full = dfixed_const(10);
515 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
516 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
517 bandwidth.full = dfixed_mul(dram_channels, yclk);
518 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
519
520 return dfixed_trunc(bandwidth);
521}
522
523static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
524{
525 /* Calculate the display Data return Bandwidth */
526 fixed20_12 return_efficiency; /* 0.8 */
527 fixed20_12 sclk, bandwidth;
528 fixed20_12 a;
529
530 a.full = dfixed_const(1000);
531 sclk.full = dfixed_const(wm->sclk);
532 sclk.full = dfixed_div(sclk, a);
533 a.full = dfixed_const(10);
534 return_efficiency.full = dfixed_const(8);
535 return_efficiency.full = dfixed_div(return_efficiency, a);
536 a.full = dfixed_const(32);
537 bandwidth.full = dfixed_mul(a, sclk);
538 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
539
540 return dfixed_trunc(bandwidth);
541}
542
543static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
544{
545 /* Calculate the DMIF Request Bandwidth */
546 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
547 fixed20_12 disp_clk, bandwidth;
548 fixed20_12 a;
549
550 a.full = dfixed_const(1000);
551 disp_clk.full = dfixed_const(wm->disp_clk);
552 disp_clk.full = dfixed_div(disp_clk, a);
553 a.full = dfixed_const(10);
554 disp_clk_request_efficiency.full = dfixed_const(8);
555 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
556 a.full = dfixed_const(32);
557 bandwidth.full = dfixed_mul(a, disp_clk);
558 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
559
560 return dfixed_trunc(bandwidth);
561}
562
563static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
564{
565 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
566 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
567 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
568 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
569
570 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
571}
572
573static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
574{
575 /* Calculate the display mode Average Bandwidth
576 * DisplayMode should contain the source and destination dimensions,
577 * timing, etc.
578 */
579 fixed20_12 bpp;
580 fixed20_12 line_time;
581 fixed20_12 src_width;
582 fixed20_12 bandwidth;
583 fixed20_12 a;
584
585 a.full = dfixed_const(1000);
586 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
587 line_time.full = dfixed_div(line_time, a);
588 bpp.full = dfixed_const(wm->bytes_per_pixel);
589 src_width.full = dfixed_const(wm->src_width);
590 bandwidth.full = dfixed_mul(src_width, bpp);
591 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
592 bandwidth.full = dfixed_div(bandwidth, line_time);
593
594 return dfixed_trunc(bandwidth);
595}
596
597static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
598{
599 /* First calcualte the latency in ns */
600 u32 mc_latency = 2000; /* 2000 ns. */
601 u32 available_bandwidth = evergreen_available_bandwidth(wm);
602 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
603 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
604 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
605 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
606 (wm->num_heads * cursor_line_pair_return_time);
607 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
608 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
609 fixed20_12 a, b, c;
610
611 if (wm->num_heads == 0)
612 return 0;
613
614 a.full = dfixed_const(2);
615 b.full = dfixed_const(1);
616 if ((wm->vsc.full > a.full) ||
617 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
618 (wm->vtaps >= 5) ||
619 ((wm->vsc.full >= a.full) && wm->interlaced))
620 max_src_lines_per_dst_line = 4;
621 else
622 max_src_lines_per_dst_line = 2;
623
624 a.full = dfixed_const(available_bandwidth);
625 b.full = dfixed_const(wm->num_heads);
626 a.full = dfixed_div(a, b);
627
628 b.full = dfixed_const(1000);
629 c.full = dfixed_const(wm->disp_clk);
630 b.full = dfixed_div(c, b);
631 c.full = dfixed_const(wm->bytes_per_pixel);
632 b.full = dfixed_mul(b, c);
633
634 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
635
636 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
637 b.full = dfixed_const(1000);
638 c.full = dfixed_const(lb_fill_bw);
639 b.full = dfixed_div(c, b);
640 a.full = dfixed_div(a, b);
641 line_fill_time = dfixed_trunc(a);
642
643 if (line_fill_time < wm->active_time)
644 return latency;
645 else
646 return latency + (line_fill_time - wm->active_time);
647
648}
649
650static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
651{
652 if (evergreen_average_bandwidth(wm) <=
653 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
654 return true;
655 else
656 return false;
657};
658
659static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
660{
661 if (evergreen_average_bandwidth(wm) <=
662 (evergreen_available_bandwidth(wm) / wm->num_heads))
663 return true;
664 else
665 return false;
666};
667
668static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
669{
670 u32 lb_partitions = wm->lb_size / wm->src_width;
671 u32 line_time = wm->active_time + wm->blank_time;
672 u32 latency_tolerant_lines;
673 u32 latency_hiding;
674 fixed20_12 a;
675
676 a.full = dfixed_const(1);
677 if (wm->vsc.full > a.full)
678 latency_tolerant_lines = 1;
679 else {
680 if (lb_partitions <= (wm->vtaps + 1))
681 latency_tolerant_lines = 1;
682 else
683 latency_tolerant_lines = 2;
684 }
685
686 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
687
688 if (evergreen_latency_watermark(wm) <= latency_hiding)
689 return true;
690 else
691 return false;
692}
693
694static void evergreen_program_watermarks(struct radeon_device *rdev,
695 struct radeon_crtc *radeon_crtc,
696 u32 lb_size, u32 num_heads)
697{
698 struct drm_display_mode *mode = &radeon_crtc->base.mode;
699 struct evergreen_wm_params wm;
700 u32 pixel_period;
701 u32 line_time = 0;
702 u32 latency_watermark_a = 0, latency_watermark_b = 0;
703 u32 priority_a_mark = 0, priority_b_mark = 0;
704 u32 priority_a_cnt = PRIORITY_OFF;
705 u32 priority_b_cnt = PRIORITY_OFF;
706 u32 pipe_offset = radeon_crtc->crtc_id * 16;
707 u32 tmp, arb_control3;
708 fixed20_12 a, b, c;
709
710 if (radeon_crtc->base.enabled && num_heads && mode) {
711 pixel_period = 1000000 / (u32)mode->clock;
712 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
713 priority_a_cnt = 0;
714 priority_b_cnt = 0;
715
716 wm.yclk = rdev->pm.current_mclk * 10;
717 wm.sclk = rdev->pm.current_sclk * 10;
718 wm.disp_clk = mode->clock;
719 wm.src_width = mode->crtc_hdisplay;
720 wm.active_time = mode->crtc_hdisplay * pixel_period;
721 wm.blank_time = line_time - wm.active_time;
722 wm.interlaced = false;
723 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
724 wm.interlaced = true;
725 wm.vsc = radeon_crtc->vsc;
726 wm.vtaps = 1;
727 if (radeon_crtc->rmx_type != RMX_OFF)
728 wm.vtaps = 2;
729 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
730 wm.lb_size = lb_size;
731 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
732 wm.num_heads = num_heads;
733
734 /* set for high clocks */
735 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
736 /* set for low clocks */
737 /* wm.yclk = low clk; wm.sclk = low clk */
738 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
739
740 /* possibly force display priority to high */
741 /* should really do this at mode validation time... */
742 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
743 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
744 !evergreen_check_latency_hiding(&wm) ||
745 (rdev->disp_priority == 2)) {
92bdfd4a 746 DRM_DEBUG_KMS("force priority to high\n");
f9d9c362
AD
747 priority_a_cnt |= PRIORITY_ALWAYS_ON;
748 priority_b_cnt |= PRIORITY_ALWAYS_ON;
749 }
750
751 a.full = dfixed_const(1000);
752 b.full = dfixed_const(mode->clock);
753 b.full = dfixed_div(b, a);
754 c.full = dfixed_const(latency_watermark_a);
755 c.full = dfixed_mul(c, b);
756 c.full = dfixed_mul(c, radeon_crtc->hsc);
757 c.full = dfixed_div(c, a);
758 a.full = dfixed_const(16);
759 c.full = dfixed_div(c, a);
760 priority_a_mark = dfixed_trunc(c);
761 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
762
763 a.full = dfixed_const(1000);
764 b.full = dfixed_const(mode->clock);
765 b.full = dfixed_div(b, a);
766 c.full = dfixed_const(latency_watermark_b);
767 c.full = dfixed_mul(c, b);
768 c.full = dfixed_mul(c, radeon_crtc->hsc);
769 c.full = dfixed_div(c, a);
770 a.full = dfixed_const(16);
771 c.full = dfixed_div(c, a);
772 priority_b_mark = dfixed_trunc(c);
773 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
774 }
775
776 /* select wm A */
777 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
778 tmp = arb_control3;
779 tmp &= ~LATENCY_WATERMARK_MASK(3);
780 tmp |= LATENCY_WATERMARK_MASK(1);
781 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
782 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
783 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
784 LATENCY_HIGH_WATERMARK(line_time)));
785 /* select wm B */
786 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
787 tmp &= ~LATENCY_WATERMARK_MASK(3);
788 tmp |= LATENCY_WATERMARK_MASK(2);
789 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
790 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
791 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
792 LATENCY_HIGH_WATERMARK(line_time)));
793 /* restore original selection */
794 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
795
796 /* write the priority marks */
797 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
798 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
799
800}
801
0ca2ab52 802void evergreen_bandwidth_update(struct radeon_device *rdev)
bcc1c2a1 803{
f9d9c362
AD
804 struct drm_display_mode *mode0 = NULL;
805 struct drm_display_mode *mode1 = NULL;
806 u32 num_heads = 0, lb_size;
807 int i;
808
809 radeon_update_display_priority(rdev);
810
811 for (i = 0; i < rdev->num_crtc; i++) {
812 if (rdev->mode_info.crtcs[i]->base.enabled)
813 num_heads++;
814 }
815 for (i = 0; i < rdev->num_crtc; i += 2) {
816 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
817 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
818 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
819 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
820 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
821 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
822 }
bcc1c2a1
AD
823}
824
b9952a8a 825int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
bcc1c2a1
AD
826{
827 unsigned i;
828 u32 tmp;
829
830 for (i = 0; i < rdev->usec_timeout; i++) {
831 /* read MC_STATUS */
832 tmp = RREG32(SRBM_STATUS) & 0x1F00;
833 if (!tmp)
834 return 0;
835 udelay(1);
836 }
837 return -1;
838}
839
840/*
841 * GART
842 */
0fcdb61e
AD
843void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
844{
845 unsigned i;
846 u32 tmp;
847
6f2f48a9
AD
848 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
849
0fcdb61e
AD
850 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
851 for (i = 0; i < rdev->usec_timeout; i++) {
852 /* read MC_STATUS */
853 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
854 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
855 if (tmp == 2) {
856 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
857 return;
858 }
859 if (tmp) {
860 return;
861 }
862 udelay(1);
863 }
864}
865
bcc1c2a1
AD
866int evergreen_pcie_gart_enable(struct radeon_device *rdev)
867{
868 u32 tmp;
0fcdb61e 869 int r;
bcc1c2a1
AD
870
871 if (rdev->gart.table.vram.robj == NULL) {
872 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
873 return -EINVAL;
874 }
875 r = radeon_gart_table_vram_pin(rdev);
876 if (r)
877 return r;
82568565 878 radeon_gart_restore(rdev);
bcc1c2a1
AD
879 /* Setup L2 cache */
880 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
881 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
882 EFFECTIVE_L2_QUEUE_SIZE(7));
883 WREG32(VM_L2_CNTL2, 0);
884 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
885 /* Setup TLB control */
886 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
887 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
888 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
889 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
8aeb96f8
AD
890 if (rdev->flags & RADEON_IS_IGP) {
891 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
892 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
893 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
894 } else {
895 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
896 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
897 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
898 }
bcc1c2a1
AD
899 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
900 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
901 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
902 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
903 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
904 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
905 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
906 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
907 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
908 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
909 (u32)(rdev->dummy_page.addr >> 12));
0fcdb61e 910 WREG32(VM_CONTEXT1_CNTL, 0);
bcc1c2a1 911
0fcdb61e 912 evergreen_pcie_gart_tlb_flush(rdev);
bcc1c2a1
AD
913 rdev->gart.ready = true;
914 return 0;
915}
916
917void evergreen_pcie_gart_disable(struct radeon_device *rdev)
918{
919 u32 tmp;
0fcdb61e 920 int r;
bcc1c2a1
AD
921
922 /* Disable all tables */
0fcdb61e
AD
923 WREG32(VM_CONTEXT0_CNTL, 0);
924 WREG32(VM_CONTEXT1_CNTL, 0);
bcc1c2a1
AD
925
926 /* Setup L2 cache */
927 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
928 EFFECTIVE_L2_QUEUE_SIZE(7));
929 WREG32(VM_L2_CNTL2, 0);
930 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
931 /* Setup TLB control */
932 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
933 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
934 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
935 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
936 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
937 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
938 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
939 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
940 if (rdev->gart.table.vram.robj) {
941 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
942 if (likely(r == 0)) {
943 radeon_bo_kunmap(rdev->gart.table.vram.robj);
944 radeon_bo_unpin(rdev->gart.table.vram.robj);
945 radeon_bo_unreserve(rdev->gart.table.vram.robj);
946 }
947 }
948}
949
950void evergreen_pcie_gart_fini(struct radeon_device *rdev)
951{
952 evergreen_pcie_gart_disable(rdev);
953 radeon_gart_table_vram_free(rdev);
954 radeon_gart_fini(rdev);
955}
956
957
958void evergreen_agp_enable(struct radeon_device *rdev)
959{
960 u32 tmp;
bcc1c2a1
AD
961
962 /* Setup L2 cache */
963 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
964 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
965 EFFECTIVE_L2_QUEUE_SIZE(7));
966 WREG32(VM_L2_CNTL2, 0);
967 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
968 /* Setup TLB control */
969 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
970 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
971 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
972 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
973 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
974 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
975 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
976 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
977 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
978 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
979 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
0fcdb61e
AD
980 WREG32(VM_CONTEXT0_CNTL, 0);
981 WREG32(VM_CONTEXT1_CNTL, 0);
bcc1c2a1
AD
982}
983
b9952a8a 984void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
bcc1c2a1
AD
985{
986 save->vga_control[0] = RREG32(D1VGA_CONTROL);
987 save->vga_control[1] = RREG32(D2VGA_CONTROL);
bcc1c2a1
AD
988 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
989 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
990 save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
991 save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
b7eff394
AD
992 if (rdev->num_crtc >= 4) {
993 save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
994 save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
18007401
AD
995 save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
996 save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
b7eff394
AD
997 }
998 if (rdev->num_crtc >= 6) {
999 save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
1000 save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
18007401
AD
1001 save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
1002 save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
1003 }
bcc1c2a1
AD
1004
1005 /* Stop all video */
1006 WREG32(VGA_RENDER_CONTROL, 0);
1007 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1008 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
b7eff394 1009 if (rdev->num_crtc >= 4) {
18007401
AD
1010 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1011 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
b7eff394
AD
1012 }
1013 if (rdev->num_crtc >= 6) {
18007401
AD
1014 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1015 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1016 }
bcc1c2a1
AD
1017 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1018 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
b7eff394 1019 if (rdev->num_crtc >= 4) {
18007401
AD
1020 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1021 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
b7eff394
AD
1022 }
1023 if (rdev->num_crtc >= 6) {
18007401
AD
1024 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1025 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1026 }
bcc1c2a1
AD
1027 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1028 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
b7eff394 1029 if (rdev->num_crtc >= 4) {
18007401
AD
1030 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1031 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
b7eff394
AD
1032 }
1033 if (rdev->num_crtc >= 6) {
18007401
AD
1034 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1035 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1036 }
bcc1c2a1
AD
1037
1038 WREG32(D1VGA_CONTROL, 0);
1039 WREG32(D2VGA_CONTROL, 0);
b7eff394
AD
1040 if (rdev->num_crtc >= 4) {
1041 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1042 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1043 }
1044 if (rdev->num_crtc >= 6) {
1045 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1046 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1047 }
bcc1c2a1
AD
1048}
1049
b9952a8a 1050void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
bcc1c2a1
AD
1051{
1052 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1053 upper_32_bits(rdev->mc.vram_start));
1054 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
1055 upper_32_bits(rdev->mc.vram_start));
1056 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1057 (u32)rdev->mc.vram_start);
1058 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
1059 (u32)rdev->mc.vram_start);
1060
1061 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1062 upper_32_bits(rdev->mc.vram_start));
1063 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
1064 upper_32_bits(rdev->mc.vram_start));
1065 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1066 (u32)rdev->mc.vram_start);
1067 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
1068 (u32)rdev->mc.vram_start);
1069
b7eff394 1070 if (rdev->num_crtc >= 4) {
18007401
AD
1071 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1072 upper_32_bits(rdev->mc.vram_start));
1073 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
1074 upper_32_bits(rdev->mc.vram_start));
1075 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1076 (u32)rdev->mc.vram_start);
1077 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
1078 (u32)rdev->mc.vram_start);
1079
1080 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1081 upper_32_bits(rdev->mc.vram_start));
1082 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
1083 upper_32_bits(rdev->mc.vram_start));
1084 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1085 (u32)rdev->mc.vram_start);
1086 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
1087 (u32)rdev->mc.vram_start);
b7eff394
AD
1088 }
1089 if (rdev->num_crtc >= 6) {
18007401
AD
1090 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1091 upper_32_bits(rdev->mc.vram_start));
1092 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
1093 upper_32_bits(rdev->mc.vram_start));
1094 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1095 (u32)rdev->mc.vram_start);
1096 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
1097 (u32)rdev->mc.vram_start);
1098
1099 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1100 upper_32_bits(rdev->mc.vram_start));
1101 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
1102 upper_32_bits(rdev->mc.vram_start));
1103 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1104 (u32)rdev->mc.vram_start);
1105 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
1106 (u32)rdev->mc.vram_start);
1107 }
bcc1c2a1
AD
1108
1109 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1110 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
1111 /* Unlock host access */
1112 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1113 mdelay(1);
1114 /* Restore video state */
1115 WREG32(D1VGA_CONTROL, save->vga_control[0]);
1116 WREG32(D2VGA_CONTROL, save->vga_control[1]);
b7eff394
AD
1117 if (rdev->num_crtc >= 4) {
1118 WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
1119 WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
1120 }
1121 if (rdev->num_crtc >= 6) {
1122 WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
1123 WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
1124 }
bcc1c2a1
AD
1125 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
1126 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
b7eff394 1127 if (rdev->num_crtc >= 4) {
18007401
AD
1128 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
1129 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
b7eff394
AD
1130 }
1131 if (rdev->num_crtc >= 6) {
18007401
AD
1132 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
1133 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
1134 }
bcc1c2a1
AD
1135 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
1136 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
b7eff394 1137 if (rdev->num_crtc >= 4) {
18007401
AD
1138 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
1139 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
b7eff394
AD
1140 }
1141 if (rdev->num_crtc >= 6) {
18007401
AD
1142 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
1143 WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
1144 }
bcc1c2a1
AD
1145 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
1146 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
b7eff394 1147 if (rdev->num_crtc >= 4) {
18007401
AD
1148 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
1149 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
b7eff394
AD
1150 }
1151 if (rdev->num_crtc >= 6) {
18007401
AD
1152 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
1153 WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
1154 }
bcc1c2a1
AD
1155 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1156}
1157
755d819e 1158void evergreen_mc_program(struct radeon_device *rdev)
bcc1c2a1
AD
1159{
1160 struct evergreen_mc_save save;
1161 u32 tmp;
1162 int i, j;
1163
1164 /* Initialize HDP */
1165 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1166 WREG32((0x2c14 + j), 0x00000000);
1167 WREG32((0x2c18 + j), 0x00000000);
1168 WREG32((0x2c1c + j), 0x00000000);
1169 WREG32((0x2c20 + j), 0x00000000);
1170 WREG32((0x2c24 + j), 0x00000000);
1171 }
1172 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1173
1174 evergreen_mc_stop(rdev, &save);
1175 if (evergreen_mc_wait_for_idle(rdev)) {
1176 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1177 }
1178 /* Lockout access through VGA aperture*/
1179 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1180 /* Update configuration */
1181 if (rdev->flags & RADEON_IS_AGP) {
1182 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1183 /* VRAM before AGP */
1184 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1185 rdev->mc.vram_start >> 12);
1186 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1187 rdev->mc.gtt_end >> 12);
1188 } else {
1189 /* VRAM after AGP */
1190 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1191 rdev->mc.gtt_start >> 12);
1192 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1193 rdev->mc.vram_end >> 12);
1194 }
1195 } else {
1196 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1197 rdev->mc.vram_start >> 12);
1198 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1199 rdev->mc.vram_end >> 12);
1200 }
1201 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
b4183e30
AD
1202 if (rdev->flags & RADEON_IS_IGP) {
1203 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1204 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1205 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1206 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1207 }
bcc1c2a1
AD
1208 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1209 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1210 WREG32(MC_VM_FB_LOCATION, tmp);
1211 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
c46cb4da 1212 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
46fcd2b3 1213 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
bcc1c2a1
AD
1214 if (rdev->flags & RADEON_IS_AGP) {
1215 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1216 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1217 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1218 } else {
1219 WREG32(MC_VM_AGP_BASE, 0);
1220 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1221 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1222 }
1223 if (evergreen_mc_wait_for_idle(rdev)) {
1224 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1225 }
1226 evergreen_mc_resume(rdev, &save);
1227 /* we need to own VRAM, so turn off the VGA renderer here
1228 * to stop it overwriting our objects */
1229 rv515_vga_render_disable(rdev);
1230}
1231
bcc1c2a1
AD
1232/*
1233 * CP.
1234 */
12920591
AD
1235void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1236{
1237 /* set to DX10/11 mode */
1238 radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
1239 radeon_ring_write(rdev, 1);
1240 /* FIXME: implement */
1241 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
0f234f5f
AD
1242 radeon_ring_write(rdev,
1243#ifdef __BIG_ENDIAN
1244 (2 << 0) |
1245#endif
1246 (ib->gpu_addr & 0xFFFFFFFC));
12920591
AD
1247 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
1248 radeon_ring_write(rdev, ib->length_dw);
1249}
1250
bcc1c2a1
AD
1251
1252static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1253{
fe251e2f
AD
1254 const __be32 *fw_data;
1255 int i;
1256
1257 if (!rdev->me_fw || !rdev->pfp_fw)
1258 return -EINVAL;
bcc1c2a1 1259
fe251e2f 1260 r700_cp_stop(rdev);
0f234f5f
AD
1261 WREG32(CP_RB_CNTL,
1262#ifdef __BIG_ENDIAN
1263 BUF_SWAP_32BIT |
1264#endif
1265 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
fe251e2f
AD
1266
1267 fw_data = (const __be32 *)rdev->pfp_fw->data;
1268 WREG32(CP_PFP_UCODE_ADDR, 0);
1269 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1270 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1271 WREG32(CP_PFP_UCODE_ADDR, 0);
1272
1273 fw_data = (const __be32 *)rdev->me_fw->data;
1274 WREG32(CP_ME_RAM_WADDR, 0);
1275 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1276 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1277
1278 WREG32(CP_PFP_UCODE_ADDR, 0);
1279 WREG32(CP_ME_RAM_WADDR, 0);
1280 WREG32(CP_ME_RAM_RADDR, 0);
bcc1c2a1
AD
1281 return 0;
1282}
1283
7e7b41d2
AD
1284static int evergreen_cp_start(struct radeon_device *rdev)
1285{
2281a378 1286 int r, i;
7e7b41d2
AD
1287 uint32_t cp_me;
1288
1289 r = radeon_ring_lock(rdev, 7);
1290 if (r) {
1291 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1292 return r;
1293 }
1294 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
1295 radeon_ring_write(rdev, 0x1);
1296 radeon_ring_write(rdev, 0x0);
1297 radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
1298 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1299 radeon_ring_write(rdev, 0);
1300 radeon_ring_write(rdev, 0);
1301 radeon_ring_unlock_commit(rdev);
1302
1303 cp_me = 0xff;
1304 WREG32(CP_ME_CNTL, cp_me);
1305
18ff84da 1306 r = radeon_ring_lock(rdev, evergreen_default_size + 19);
7e7b41d2
AD
1307 if (r) {
1308 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1309 return r;
1310 }
2281a378
AD
1311
1312 /* setup clear context state */
1313 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1314 radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
1315
1316 for (i = 0; i < evergreen_default_size; i++)
1317 radeon_ring_write(rdev, evergreen_default_state[i]);
1318
1319 radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1320 radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
1321
1322 /* set clear context state */
1323 radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
1324 radeon_ring_write(rdev, 0);
1325
1326 /* SQ_VTX_BASE_VTX_LOC */
1327 radeon_ring_write(rdev, 0xc0026f00);
1328 radeon_ring_write(rdev, 0x00000000);
1329 radeon_ring_write(rdev, 0x00000000);
1330 radeon_ring_write(rdev, 0x00000000);
1331
1332 /* Clear consts */
1333 radeon_ring_write(rdev, 0xc0036f00);
1334 radeon_ring_write(rdev, 0x00000bc4);
1335 radeon_ring_write(rdev, 0xffffffff);
1336 radeon_ring_write(rdev, 0xffffffff);
1337 radeon_ring_write(rdev, 0xffffffff);
1338
18ff84da
AD
1339 radeon_ring_write(rdev, 0xc0026900);
1340 radeon_ring_write(rdev, 0x00000316);
1341 radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1342 radeon_ring_write(rdev, 0x00000010); /* */
1343
7e7b41d2
AD
1344 radeon_ring_unlock_commit(rdev);
1345
1346 return 0;
1347}
1348
fe251e2f
AD
1349int evergreen_cp_resume(struct radeon_device *rdev)
1350{
1351 u32 tmp;
1352 u32 rb_bufsz;
1353 int r;
1354
1355 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1356 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1357 SOFT_RESET_PA |
1358 SOFT_RESET_SH |
1359 SOFT_RESET_VGT |
1360 SOFT_RESET_SX));
1361 RREG32(GRBM_SOFT_RESET);
1362 mdelay(15);
1363 WREG32(GRBM_SOFT_RESET, 0);
1364 RREG32(GRBM_SOFT_RESET);
1365
1366 /* Set ring buffer size */
1367 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
724c80e1 1368 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
fe251e2f
AD
1369#ifdef __BIG_ENDIAN
1370 tmp |= BUF_SWAP_32BIT;
32fcdbf4 1371#endif
fe251e2f
AD
1372 WREG32(CP_RB_CNTL, tmp);
1373 WREG32(CP_SEM_WAIT_TIMER, 0x4);
1374
1375 /* Set the write pointer delay */
1376 WREG32(CP_RB_WPTR_DELAY, 0);
1377
1378 /* Initialize the ring buffer's read and write pointers */
1379 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1380 WREG32(CP_RB_RPTR_WR, 0);
1381 WREG32(CP_RB_WPTR, 0);
724c80e1
AD
1382
1383 /* set the wb address wether it's enabled or not */
0f234f5f 1384 WREG32(CP_RB_RPTR_ADDR,
0f234f5f 1385 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
724c80e1
AD
1386 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1387 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1388
1389 if (rdev->wb.enabled)
1390 WREG32(SCRATCH_UMSK, 0xff);
1391 else {
1392 tmp |= RB_NO_UPDATE;
1393 WREG32(SCRATCH_UMSK, 0);
1394 }
1395
fe251e2f
AD
1396 mdelay(1);
1397 WREG32(CP_RB_CNTL, tmp);
1398
1399 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
1400 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1401
1402 rdev->cp.rptr = RREG32(CP_RB_RPTR);
1403 rdev->cp.wptr = RREG32(CP_RB_WPTR);
1404
7e7b41d2 1405 evergreen_cp_start(rdev);
fe251e2f
AD
1406 rdev->cp.ready = true;
1407 r = radeon_ring_test(rdev);
1408 if (r) {
1409 rdev->cp.ready = false;
1410 return r;
1411 }
1412 return 0;
1413}
bcc1c2a1
AD
1414
1415/*
1416 * Core functions
1417 */
32fcdbf4
AD
1418static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
1419 u32 num_tile_pipes,
bcc1c2a1
AD
1420 u32 num_backends,
1421 u32 backend_disable_mask)
1422{
1423 u32 backend_map = 0;
32fcdbf4
AD
1424 u32 enabled_backends_mask = 0;
1425 u32 enabled_backends_count = 0;
1426 u32 cur_pipe;
1427 u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
1428 u32 cur_backend = 0;
1429 u32 i;
1430 bool force_no_swizzle;
1431
1432 if (num_tile_pipes > EVERGREEN_MAX_PIPES)
1433 num_tile_pipes = EVERGREEN_MAX_PIPES;
1434 if (num_tile_pipes < 1)
1435 num_tile_pipes = 1;
1436 if (num_backends > EVERGREEN_MAX_BACKENDS)
1437 num_backends = EVERGREEN_MAX_BACKENDS;
1438 if (num_backends < 1)
1439 num_backends = 1;
1440
1441 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1442 if (((backend_disable_mask >> i) & 1) == 0) {
1443 enabled_backends_mask |= (1 << i);
1444 ++enabled_backends_count;
1445 }
1446 if (enabled_backends_count == num_backends)
1447 break;
1448 }
1449
1450 if (enabled_backends_count == 0) {
1451 enabled_backends_mask = 1;
1452 enabled_backends_count = 1;
1453 }
1454
1455 if (enabled_backends_count != num_backends)
1456 num_backends = enabled_backends_count;
1457
1458 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
1459 switch (rdev->family) {
1460 case CHIP_CEDAR:
1461 case CHIP_REDWOOD:
d5e455e4 1462 case CHIP_PALM:
d5c5a72f
AD
1463 case CHIP_SUMO:
1464 case CHIP_SUMO2:
adb68fa2
AD
1465 case CHIP_TURKS:
1466 case CHIP_CAICOS:
32fcdbf4
AD
1467 force_no_swizzle = false;
1468 break;
1469 case CHIP_CYPRESS:
1470 case CHIP_HEMLOCK:
1471 case CHIP_JUNIPER:
adb68fa2 1472 case CHIP_BARTS:
32fcdbf4
AD
1473 default:
1474 force_no_swizzle = true;
1475 break;
1476 }
1477 if (force_no_swizzle) {
1478 bool last_backend_enabled = false;
1479
1480 force_no_swizzle = false;
1481 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1482 if (((enabled_backends_mask >> i) & 1) == 1) {
1483 if (last_backend_enabled)
1484 force_no_swizzle = true;
1485 last_backend_enabled = true;
1486 } else
1487 last_backend_enabled = false;
1488 }
1489 }
1490
1491 switch (num_tile_pipes) {
1492 case 1:
1493 case 3:
1494 case 5:
1495 case 7:
1496 DRM_ERROR("odd number of pipes!\n");
1497 break;
1498 case 2:
1499 swizzle_pipe[0] = 0;
1500 swizzle_pipe[1] = 1;
1501 break;
1502 case 4:
1503 if (force_no_swizzle) {
1504 swizzle_pipe[0] = 0;
1505 swizzle_pipe[1] = 1;
1506 swizzle_pipe[2] = 2;
1507 swizzle_pipe[3] = 3;
1508 } else {
1509 swizzle_pipe[0] = 0;
1510 swizzle_pipe[1] = 2;
1511 swizzle_pipe[2] = 1;
1512 swizzle_pipe[3] = 3;
1513 }
1514 break;
1515 case 6:
1516 if (force_no_swizzle) {
1517 swizzle_pipe[0] = 0;
1518 swizzle_pipe[1] = 1;
1519 swizzle_pipe[2] = 2;
1520 swizzle_pipe[3] = 3;
1521 swizzle_pipe[4] = 4;
1522 swizzle_pipe[5] = 5;
1523 } else {
1524 swizzle_pipe[0] = 0;
1525 swizzle_pipe[1] = 2;
1526 swizzle_pipe[2] = 4;
1527 swizzle_pipe[3] = 1;
1528 swizzle_pipe[4] = 3;
1529 swizzle_pipe[5] = 5;
1530 }
1531 break;
1532 case 8:
1533 if (force_no_swizzle) {
1534 swizzle_pipe[0] = 0;
1535 swizzle_pipe[1] = 1;
1536 swizzle_pipe[2] = 2;
1537 swizzle_pipe[3] = 3;
1538 swizzle_pipe[4] = 4;
1539 swizzle_pipe[5] = 5;
1540 swizzle_pipe[6] = 6;
1541 swizzle_pipe[7] = 7;
1542 } else {
1543 swizzle_pipe[0] = 0;
1544 swizzle_pipe[1] = 2;
1545 swizzle_pipe[2] = 4;
1546 swizzle_pipe[3] = 6;
1547 swizzle_pipe[4] = 1;
1548 swizzle_pipe[5] = 3;
1549 swizzle_pipe[6] = 5;
1550 swizzle_pipe[7] = 7;
1551 }
1552 break;
1553 }
1554
1555 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1556 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1557 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1558
1559 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
1560
1561 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1562 }
bcc1c2a1
AD
1563
1564 return backend_map;
1565}
bcc1c2a1 1566
9535ab73
AD
1567static void evergreen_program_channel_remap(struct radeon_device *rdev)
1568{
1569 u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
1570
1571 tmp = RREG32(MC_SHARED_CHMAP);
1572 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1573 case 0:
1574 case 1:
1575 case 2:
1576 case 3:
1577 default:
1578 /* default mapping */
1579 mc_shared_chremap = 0x00fac688;
1580 break;
1581 }
1582
1583 switch (rdev->family) {
1584 case CHIP_HEMLOCK:
1585 case CHIP_CYPRESS:
adb68fa2 1586 case CHIP_BARTS:
9535ab73
AD
1587 tcp_chan_steer_lo = 0x54763210;
1588 tcp_chan_steer_hi = 0x0000ba98;
1589 break;
1590 case CHIP_JUNIPER:
1591 case CHIP_REDWOOD:
1592 case CHIP_CEDAR:
d5e455e4 1593 case CHIP_PALM:
d5c5a72f
AD
1594 case CHIP_SUMO:
1595 case CHIP_SUMO2:
adb68fa2
AD
1596 case CHIP_TURKS:
1597 case CHIP_CAICOS:
9535ab73
AD
1598 default:
1599 tcp_chan_steer_lo = 0x76543210;
1600 tcp_chan_steer_hi = 0x0000ba98;
1601 break;
1602 }
1603
1604 WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
1605 WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
1606 WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
1607}
1608
bcc1c2a1
AD
1609static void evergreen_gpu_init(struct radeon_device *rdev)
1610{
32fcdbf4
AD
1611 u32 cc_rb_backend_disable = 0;
1612 u32 cc_gc_shader_pipe_config;
1613 u32 gb_addr_config = 0;
1614 u32 mc_shared_chmap, mc_arb_ramcfg;
1615 u32 gb_backend_map;
1616 u32 grbm_gfx_index;
1617 u32 sx_debug_1;
1618 u32 smx_dc_ctl0;
1619 u32 sq_config;
1620 u32 sq_lds_resource_mgmt;
1621 u32 sq_gpr_resource_mgmt_1;
1622 u32 sq_gpr_resource_mgmt_2;
1623 u32 sq_gpr_resource_mgmt_3;
1624 u32 sq_thread_resource_mgmt;
1625 u32 sq_thread_resource_mgmt_2;
1626 u32 sq_stack_resource_mgmt_1;
1627 u32 sq_stack_resource_mgmt_2;
1628 u32 sq_stack_resource_mgmt_3;
1629 u32 vgt_cache_invalidation;
f25a5c63 1630 u32 hdp_host_path_cntl, tmp;
32fcdbf4
AD
1631 int i, j, num_shader_engines, ps_thread_count;
1632
1633 switch (rdev->family) {
1634 case CHIP_CYPRESS:
1635 case CHIP_HEMLOCK:
1636 rdev->config.evergreen.num_ses = 2;
1637 rdev->config.evergreen.max_pipes = 4;
1638 rdev->config.evergreen.max_tile_pipes = 8;
1639 rdev->config.evergreen.max_simds = 10;
1640 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1641 rdev->config.evergreen.max_gprs = 256;
1642 rdev->config.evergreen.max_threads = 248;
1643 rdev->config.evergreen.max_gs_threads = 32;
1644 rdev->config.evergreen.max_stack_entries = 512;
1645 rdev->config.evergreen.sx_num_of_sets = 4;
1646 rdev->config.evergreen.sx_max_export_size = 256;
1647 rdev->config.evergreen.sx_max_export_pos_size = 64;
1648 rdev->config.evergreen.sx_max_export_smx_size = 192;
1649 rdev->config.evergreen.max_hw_contexts = 8;
1650 rdev->config.evergreen.sq_num_cf_insts = 2;
1651
1652 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1653 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1654 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1655 break;
1656 case CHIP_JUNIPER:
1657 rdev->config.evergreen.num_ses = 1;
1658 rdev->config.evergreen.max_pipes = 4;
1659 rdev->config.evergreen.max_tile_pipes = 4;
1660 rdev->config.evergreen.max_simds = 10;
1661 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1662 rdev->config.evergreen.max_gprs = 256;
1663 rdev->config.evergreen.max_threads = 248;
1664 rdev->config.evergreen.max_gs_threads = 32;
1665 rdev->config.evergreen.max_stack_entries = 512;
1666 rdev->config.evergreen.sx_num_of_sets = 4;
1667 rdev->config.evergreen.sx_max_export_size = 256;
1668 rdev->config.evergreen.sx_max_export_pos_size = 64;
1669 rdev->config.evergreen.sx_max_export_smx_size = 192;
1670 rdev->config.evergreen.max_hw_contexts = 8;
1671 rdev->config.evergreen.sq_num_cf_insts = 2;
1672
1673 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1674 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1675 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1676 break;
1677 case CHIP_REDWOOD:
1678 rdev->config.evergreen.num_ses = 1;
1679 rdev->config.evergreen.max_pipes = 4;
1680 rdev->config.evergreen.max_tile_pipes = 4;
1681 rdev->config.evergreen.max_simds = 5;
1682 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1683 rdev->config.evergreen.max_gprs = 256;
1684 rdev->config.evergreen.max_threads = 248;
1685 rdev->config.evergreen.max_gs_threads = 32;
1686 rdev->config.evergreen.max_stack_entries = 256;
1687 rdev->config.evergreen.sx_num_of_sets = 4;
1688 rdev->config.evergreen.sx_max_export_size = 256;
1689 rdev->config.evergreen.sx_max_export_pos_size = 64;
1690 rdev->config.evergreen.sx_max_export_smx_size = 192;
1691 rdev->config.evergreen.max_hw_contexts = 8;
1692 rdev->config.evergreen.sq_num_cf_insts = 2;
1693
1694 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1695 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1696 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1697 break;
1698 case CHIP_CEDAR:
1699 default:
1700 rdev->config.evergreen.num_ses = 1;
1701 rdev->config.evergreen.max_pipes = 2;
1702 rdev->config.evergreen.max_tile_pipes = 2;
1703 rdev->config.evergreen.max_simds = 2;
1704 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1705 rdev->config.evergreen.max_gprs = 256;
1706 rdev->config.evergreen.max_threads = 192;
1707 rdev->config.evergreen.max_gs_threads = 16;
1708 rdev->config.evergreen.max_stack_entries = 256;
1709 rdev->config.evergreen.sx_num_of_sets = 4;
1710 rdev->config.evergreen.sx_max_export_size = 128;
1711 rdev->config.evergreen.sx_max_export_pos_size = 32;
1712 rdev->config.evergreen.sx_max_export_smx_size = 96;
1713 rdev->config.evergreen.max_hw_contexts = 4;
1714 rdev->config.evergreen.sq_num_cf_insts = 1;
1715
d5e455e4
AD
1716 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1717 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1718 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1719 break;
1720 case CHIP_PALM:
1721 rdev->config.evergreen.num_ses = 1;
1722 rdev->config.evergreen.max_pipes = 2;
1723 rdev->config.evergreen.max_tile_pipes = 2;
1724 rdev->config.evergreen.max_simds = 2;
1725 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1726 rdev->config.evergreen.max_gprs = 256;
1727 rdev->config.evergreen.max_threads = 192;
1728 rdev->config.evergreen.max_gs_threads = 16;
1729 rdev->config.evergreen.max_stack_entries = 256;
1730 rdev->config.evergreen.sx_num_of_sets = 4;
1731 rdev->config.evergreen.sx_max_export_size = 128;
1732 rdev->config.evergreen.sx_max_export_pos_size = 32;
1733 rdev->config.evergreen.sx_max_export_smx_size = 96;
1734 rdev->config.evergreen.max_hw_contexts = 4;
1735 rdev->config.evergreen.sq_num_cf_insts = 1;
1736
d5c5a72f
AD
1737 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1738 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1739 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1740 break;
1741 case CHIP_SUMO:
1742 rdev->config.evergreen.num_ses = 1;
1743 rdev->config.evergreen.max_pipes = 4;
1744 rdev->config.evergreen.max_tile_pipes = 2;
1745 if (rdev->pdev->device == 0x9648)
1746 rdev->config.evergreen.max_simds = 3;
1747 else if ((rdev->pdev->device == 0x9647) ||
1748 (rdev->pdev->device == 0x964a))
1749 rdev->config.evergreen.max_simds = 4;
1750 else
1751 rdev->config.evergreen.max_simds = 5;
1752 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1753 rdev->config.evergreen.max_gprs = 256;
1754 rdev->config.evergreen.max_threads = 248;
1755 rdev->config.evergreen.max_gs_threads = 32;
1756 rdev->config.evergreen.max_stack_entries = 256;
1757 rdev->config.evergreen.sx_num_of_sets = 4;
1758 rdev->config.evergreen.sx_max_export_size = 256;
1759 rdev->config.evergreen.sx_max_export_pos_size = 64;
1760 rdev->config.evergreen.sx_max_export_smx_size = 192;
1761 rdev->config.evergreen.max_hw_contexts = 8;
1762 rdev->config.evergreen.sq_num_cf_insts = 2;
1763
1764 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1765 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1766 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1767 break;
1768 case CHIP_SUMO2:
1769 rdev->config.evergreen.num_ses = 1;
1770 rdev->config.evergreen.max_pipes = 4;
1771 rdev->config.evergreen.max_tile_pipes = 4;
1772 rdev->config.evergreen.max_simds = 2;
1773 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1774 rdev->config.evergreen.max_gprs = 256;
1775 rdev->config.evergreen.max_threads = 248;
1776 rdev->config.evergreen.max_gs_threads = 32;
1777 rdev->config.evergreen.max_stack_entries = 512;
1778 rdev->config.evergreen.sx_num_of_sets = 4;
1779 rdev->config.evergreen.sx_max_export_size = 256;
1780 rdev->config.evergreen.sx_max_export_pos_size = 64;
1781 rdev->config.evergreen.sx_max_export_smx_size = 192;
1782 rdev->config.evergreen.max_hw_contexts = 8;
1783 rdev->config.evergreen.sq_num_cf_insts = 2;
1784
adb68fa2
AD
1785 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1786 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1787 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1788 break;
1789 case CHIP_BARTS:
1790 rdev->config.evergreen.num_ses = 2;
1791 rdev->config.evergreen.max_pipes = 4;
1792 rdev->config.evergreen.max_tile_pipes = 8;
1793 rdev->config.evergreen.max_simds = 7;
1794 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1795 rdev->config.evergreen.max_gprs = 256;
1796 rdev->config.evergreen.max_threads = 248;
1797 rdev->config.evergreen.max_gs_threads = 32;
1798 rdev->config.evergreen.max_stack_entries = 512;
1799 rdev->config.evergreen.sx_num_of_sets = 4;
1800 rdev->config.evergreen.sx_max_export_size = 256;
1801 rdev->config.evergreen.sx_max_export_pos_size = 64;
1802 rdev->config.evergreen.sx_max_export_smx_size = 192;
1803 rdev->config.evergreen.max_hw_contexts = 8;
1804 rdev->config.evergreen.sq_num_cf_insts = 2;
1805
1806 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1807 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1808 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1809 break;
1810 case CHIP_TURKS:
1811 rdev->config.evergreen.num_ses = 1;
1812 rdev->config.evergreen.max_pipes = 4;
1813 rdev->config.evergreen.max_tile_pipes = 4;
1814 rdev->config.evergreen.max_simds = 6;
1815 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1816 rdev->config.evergreen.max_gprs = 256;
1817 rdev->config.evergreen.max_threads = 248;
1818 rdev->config.evergreen.max_gs_threads = 32;
1819 rdev->config.evergreen.max_stack_entries = 256;
1820 rdev->config.evergreen.sx_num_of_sets = 4;
1821 rdev->config.evergreen.sx_max_export_size = 256;
1822 rdev->config.evergreen.sx_max_export_pos_size = 64;
1823 rdev->config.evergreen.sx_max_export_smx_size = 192;
1824 rdev->config.evergreen.max_hw_contexts = 8;
1825 rdev->config.evergreen.sq_num_cf_insts = 2;
1826
1827 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1828 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1829 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1830 break;
1831 case CHIP_CAICOS:
1832 rdev->config.evergreen.num_ses = 1;
1833 rdev->config.evergreen.max_pipes = 4;
1834 rdev->config.evergreen.max_tile_pipes = 2;
1835 rdev->config.evergreen.max_simds = 2;
1836 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1837 rdev->config.evergreen.max_gprs = 256;
1838 rdev->config.evergreen.max_threads = 192;
1839 rdev->config.evergreen.max_gs_threads = 16;
1840 rdev->config.evergreen.max_stack_entries = 256;
1841 rdev->config.evergreen.sx_num_of_sets = 4;
1842 rdev->config.evergreen.sx_max_export_size = 128;
1843 rdev->config.evergreen.sx_max_export_pos_size = 32;
1844 rdev->config.evergreen.sx_max_export_smx_size = 96;
1845 rdev->config.evergreen.max_hw_contexts = 4;
1846 rdev->config.evergreen.sq_num_cf_insts = 1;
1847
32fcdbf4
AD
1848 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1849 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1850 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1851 break;
1852 }
1853
1854 /* Initialize HDP */
1855 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1856 WREG32((0x2c14 + j), 0x00000000);
1857 WREG32((0x2c18 + j), 0x00000000);
1858 WREG32((0x2c1c + j), 0x00000000);
1859 WREG32((0x2c20 + j), 0x00000000);
1860 WREG32((0x2c24 + j), 0x00000000);
1861 }
1862
1863 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1864
1865 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
1866
1867 cc_gc_shader_pipe_config |=
1868 INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
1869 & EVERGREEN_MAX_PIPES_MASK);
1870 cc_gc_shader_pipe_config |=
1871 INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
1872 & EVERGREEN_MAX_SIMDS_MASK);
1873
1874 cc_rb_backend_disable =
1875 BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
1876 & EVERGREEN_MAX_BACKENDS_MASK);
1877
1878
1879 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
d9282fca
AD
1880 if (rdev->flags & RADEON_IS_IGP)
1881 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1882 else
1883 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
32fcdbf4
AD
1884
1885 switch (rdev->config.evergreen.max_tile_pipes) {
1886 case 1:
1887 default:
1888 gb_addr_config |= NUM_PIPES(0);
1889 break;
1890 case 2:
1891 gb_addr_config |= NUM_PIPES(1);
1892 break;
1893 case 4:
1894 gb_addr_config |= NUM_PIPES(2);
1895 break;
1896 case 8:
1897 gb_addr_config |= NUM_PIPES(3);
1898 break;
1899 }
1900
1901 gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1902 gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
1903 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
1904 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
1905 gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
1906 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
1907
1908 if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
1909 gb_addr_config |= ROW_SIZE(2);
1910 else
1911 gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
1912
1913 if (rdev->ddev->pdev->device == 0x689e) {
1914 u32 efuse_straps_4;
1915 u32 efuse_straps_3;
1916 u8 efuse_box_bit_131_124;
1917
1918 WREG32(RCU_IND_INDEX, 0x204);
1919 efuse_straps_4 = RREG32(RCU_IND_DATA);
1920 WREG32(RCU_IND_INDEX, 0x203);
1921 efuse_straps_3 = RREG32(RCU_IND_DATA);
1922 efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
1923
1924 switch(efuse_box_bit_131_124) {
1925 case 0x00:
1926 gb_backend_map = 0x76543210;
1927 break;
1928 case 0x55:
1929 gb_backend_map = 0x77553311;
1930 break;
1931 case 0x56:
1932 gb_backend_map = 0x77553300;
1933 break;
1934 case 0x59:
1935 gb_backend_map = 0x77552211;
1936 break;
1937 case 0x66:
1938 gb_backend_map = 0x77443300;
1939 break;
1940 case 0x99:
1941 gb_backend_map = 0x66552211;
1942 break;
1943 case 0x5a:
1944 gb_backend_map = 0x77552200;
1945 break;
1946 case 0xaa:
1947 gb_backend_map = 0x66442200;
1948 break;
1949 case 0x95:
1950 gb_backend_map = 0x66553311;
1951 break;
1952 default:
1953 DRM_ERROR("bad backend map, using default\n");
1954 gb_backend_map =
1955 evergreen_get_tile_pipe_to_backend_map(rdev,
1956 rdev->config.evergreen.max_tile_pipes,
1957 rdev->config.evergreen.max_backends,
1958 ((EVERGREEN_MAX_BACKENDS_MASK <<
1959 rdev->config.evergreen.max_backends) &
1960 EVERGREEN_MAX_BACKENDS_MASK));
1961 break;
1962 }
1963 } else if (rdev->ddev->pdev->device == 0x68b9) {
1964 u32 efuse_straps_3;
1965 u8 efuse_box_bit_127_124;
1966
1967 WREG32(RCU_IND_INDEX, 0x203);
1968 efuse_straps_3 = RREG32(RCU_IND_DATA);
d31dba58 1969 efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
32fcdbf4
AD
1970
1971 switch(efuse_box_bit_127_124) {
1972 case 0x0:
1973 gb_backend_map = 0x00003210;
1974 break;
1975 case 0x5:
1976 case 0x6:
1977 case 0x9:
1978 case 0xa:
1979 gb_backend_map = 0x00003311;
1980 break;
1981 default:
1982 DRM_ERROR("bad backend map, using default\n");
1983 gb_backend_map =
1984 evergreen_get_tile_pipe_to_backend_map(rdev,
1985 rdev->config.evergreen.max_tile_pipes,
1986 rdev->config.evergreen.max_backends,
1987 ((EVERGREEN_MAX_BACKENDS_MASK <<
1988 rdev->config.evergreen.max_backends) &
1989 EVERGREEN_MAX_BACKENDS_MASK));
1990 break;
1991 }
b741be82
AD
1992 } else {
1993 switch (rdev->family) {
1994 case CHIP_CYPRESS:
1995 case CHIP_HEMLOCK:
03f40090 1996 case CHIP_BARTS:
b741be82
AD
1997 gb_backend_map = 0x66442200;
1998 break;
1999 case CHIP_JUNIPER:
9a4a0b9c 2000 gb_backend_map = 0x00002200;
b741be82
AD
2001 break;
2002 default:
2003 gb_backend_map =
2004 evergreen_get_tile_pipe_to_backend_map(rdev,
2005 rdev->config.evergreen.max_tile_pipes,
2006 rdev->config.evergreen.max_backends,
2007 ((EVERGREEN_MAX_BACKENDS_MASK <<
2008 rdev->config.evergreen.max_backends) &
2009 EVERGREEN_MAX_BACKENDS_MASK));
2010 }
2011 }
32fcdbf4 2012
1aa52bd3
AD
2013 /* setup tiling info dword. gb_addr_config is not adequate since it does
2014 * not have bank info, so create a custom tiling dword.
2015 * bits 3:0 num_pipes
2016 * bits 7:4 num_banks
2017 * bits 11:8 group_size
2018 * bits 15:12 row_size
2019 */
2020 rdev->config.evergreen.tile_config = 0;
2021 switch (rdev->config.evergreen.max_tile_pipes) {
2022 case 1:
2023 default:
2024 rdev->config.evergreen.tile_config |= (0 << 0);
2025 break;
2026 case 2:
2027 rdev->config.evergreen.tile_config |= (1 << 0);
2028 break;
2029 case 4:
2030 rdev->config.evergreen.tile_config |= (2 << 0);
2031 break;
2032 case 8:
2033 rdev->config.evergreen.tile_config |= (3 << 0);
2034 break;
2035 }
d698a34d 2036 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
5bfa4879 2037 if (rdev->flags & RADEON_IS_IGP)
d698a34d 2038 rdev->config.evergreen.tile_config |= 1 << 4;
5bfa4879
AD
2039 else
2040 rdev->config.evergreen.tile_config |=
2041 ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
1aa52bd3
AD
2042 rdev->config.evergreen.tile_config |=
2043 ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
2044 rdev->config.evergreen.tile_config |=
2045 ((gb_addr_config & 0x30000000) >> 28) << 12;
2046
e55b9422 2047 rdev->config.evergreen.backend_map = gb_backend_map;
32fcdbf4
AD
2048 WREG32(GB_BACKEND_MAP, gb_backend_map);
2049 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2050 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2051 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2052
9535ab73
AD
2053 evergreen_program_channel_remap(rdev);
2054
32fcdbf4
AD
2055 num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
2056 grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
2057
2058 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
2059 u32 rb = cc_rb_backend_disable | (0xf0 << 16);
2060 u32 sp = cc_gc_shader_pipe_config;
2061 u32 gfx = grbm_gfx_index | SE_INDEX(i);
2062
2063 if (i == num_shader_engines) {
2064 rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
2065 sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
2066 }
2067
2068 WREG32(GRBM_GFX_INDEX, gfx);
2069 WREG32(RLC_GFX_INDEX, gfx);
2070
2071 WREG32(CC_RB_BACKEND_DISABLE, rb);
2072 WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
2073 WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
2074 WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
2075 }
2076
2077 grbm_gfx_index |= SE_BROADCAST_WRITES;
2078 WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
2079 WREG32(RLC_GFX_INDEX, grbm_gfx_index);
2080
2081 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2082 WREG32(CGTS_TCC_DISABLE, 0);
2083 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2084 WREG32(CGTS_USER_TCC_DISABLE, 0);
2085
2086 /* set HW defaults for 3D engine */
2087 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2088 ROQ_IB2_START(0x2b)));
2089
2090 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2091
2092 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2093 SYNC_GRADIENT |
2094 SYNC_WALKER |
2095 SYNC_ALIGNER));
2096
2097 sx_debug_1 = RREG32(SX_DEBUG_1);
2098 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2099 WREG32(SX_DEBUG_1, sx_debug_1);
2100
2101
2102 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2103 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2104 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2105 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2106
2107 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2108 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2109 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2110
2111 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2112 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2113 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2114
2115 WREG32(VGT_NUM_INSTANCES, 1);
2116 WREG32(SPI_CONFIG_CNTL, 0);
2117 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2118 WREG32(CP_PERFMON_CNTL, 0);
2119
2120 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2121 FETCH_FIFO_HIWATER(0x4) |
2122 DONE_FIFO_HIWATER(0xe0) |
2123 ALU_UPDATE_FIFO_HIWATER(0x8)));
2124
2125 sq_config = RREG32(SQ_CONFIG);
2126 sq_config &= ~(PS_PRIO(3) |
2127 VS_PRIO(3) |
2128 GS_PRIO(3) |
2129 ES_PRIO(3));
2130 sq_config |= (VC_ENABLE |
2131 EXPORT_SRC_C |
2132 PS_PRIO(0) |
2133 VS_PRIO(1) |
2134 GS_PRIO(2) |
2135 ES_PRIO(3));
2136
d5e455e4
AD
2137 switch (rdev->family) {
2138 case CHIP_CEDAR:
2139 case CHIP_PALM:
d5c5a72f
AD
2140 case CHIP_SUMO:
2141 case CHIP_SUMO2:
adb68fa2 2142 case CHIP_CAICOS:
32fcdbf4
AD
2143 /* no vertex cache */
2144 sq_config &= ~VC_ENABLE;
d5e455e4
AD
2145 break;
2146 default:
2147 break;
2148 }
32fcdbf4
AD
2149
2150 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2151
2152 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2153 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2154 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2155 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2156 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2157 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2158 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2159
d5e455e4
AD
2160 switch (rdev->family) {
2161 case CHIP_CEDAR:
2162 case CHIP_PALM:
d5c5a72f
AD
2163 case CHIP_SUMO:
2164 case CHIP_SUMO2:
32fcdbf4 2165 ps_thread_count = 96;
d5e455e4
AD
2166 break;
2167 default:
32fcdbf4 2168 ps_thread_count = 128;
d5e455e4
AD
2169 break;
2170 }
32fcdbf4
AD
2171
2172 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
f96b35cd
AD
2173 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2174 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2175 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2176 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2177 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
32fcdbf4
AD
2178
2179 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2180 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2181 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2182 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2183 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2184 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2185
2186 WREG32(SQ_CONFIG, sq_config);
2187 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2188 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2189 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2190 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2191 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2192 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2193 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2194 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2195 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2196 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2197
2198 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2199 FORCE_EOV_MAX_REZ_CNT(255)));
2200
d5e455e4
AD
2201 switch (rdev->family) {
2202 case CHIP_CEDAR:
2203 case CHIP_PALM:
d5c5a72f
AD
2204 case CHIP_SUMO:
2205 case CHIP_SUMO2:
adb68fa2 2206 case CHIP_CAICOS:
32fcdbf4 2207 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
d5e455e4
AD
2208 break;
2209 default:
32fcdbf4 2210 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
d5e455e4
AD
2211 break;
2212 }
32fcdbf4
AD
2213 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2214 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2215
2216 WREG32(VGT_GS_VERTEX_REUSE, 16);
12920591 2217 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
32fcdbf4
AD
2218 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2219
60a4a3e0
AD
2220 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2221 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2222
32fcdbf4
AD
2223 WREG32(CB_PERF_CTR0_SEL_0, 0);
2224 WREG32(CB_PERF_CTR0_SEL_1, 0);
2225 WREG32(CB_PERF_CTR1_SEL_0, 0);
2226 WREG32(CB_PERF_CTR1_SEL_1, 0);
2227 WREG32(CB_PERF_CTR2_SEL_0, 0);
2228 WREG32(CB_PERF_CTR2_SEL_1, 0);
2229 WREG32(CB_PERF_CTR3_SEL_0, 0);
2230 WREG32(CB_PERF_CTR3_SEL_1, 0);
2231
60a4a3e0
AD
2232 /* clear render buffer base addresses */
2233 WREG32(CB_COLOR0_BASE, 0);
2234 WREG32(CB_COLOR1_BASE, 0);
2235 WREG32(CB_COLOR2_BASE, 0);
2236 WREG32(CB_COLOR3_BASE, 0);
2237 WREG32(CB_COLOR4_BASE, 0);
2238 WREG32(CB_COLOR5_BASE, 0);
2239 WREG32(CB_COLOR6_BASE, 0);
2240 WREG32(CB_COLOR7_BASE, 0);
2241 WREG32(CB_COLOR8_BASE, 0);
2242 WREG32(CB_COLOR9_BASE, 0);
2243 WREG32(CB_COLOR10_BASE, 0);
2244 WREG32(CB_COLOR11_BASE, 0);
2245
2246 /* set the shader const cache sizes to 0 */
2247 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2248 WREG32(i, 0);
2249 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2250 WREG32(i, 0);
2251
f25a5c63
AD
2252 tmp = RREG32(HDP_MISC_CNTL);
2253 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2254 WREG32(HDP_MISC_CNTL, tmp);
2255
32fcdbf4
AD
2256 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2257 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2258
2259 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2260
2261 udelay(50);
2262
bcc1c2a1
AD
2263}
2264
2265int evergreen_mc_init(struct radeon_device *rdev)
2266{
bcc1c2a1
AD
2267 u32 tmp;
2268 int chansize, numchan;
bcc1c2a1
AD
2269
2270 /* Get VRAM informations */
2271 rdev->mc.vram_is_ddr = true;
8208441b
AD
2272 if (rdev->flags & RADEON_IS_IGP)
2273 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2274 else
2275 tmp = RREG32(MC_ARB_RAMCFG);
bcc1c2a1
AD
2276 if (tmp & CHANSIZE_OVERRIDE) {
2277 chansize = 16;
2278 } else if (tmp & CHANSIZE_MASK) {
2279 chansize = 64;
2280 } else {
2281 chansize = 32;
2282 }
2283 tmp = RREG32(MC_SHARED_CHMAP);
2284 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2285 case 0:
2286 default:
2287 numchan = 1;
2288 break;
2289 case 1:
2290 numchan = 2;
2291 break;
2292 case 2:
2293 numchan = 4;
2294 break;
2295 case 3:
2296 numchan = 8;
2297 break;
2298 }
2299 rdev->mc.vram_width = numchan * chansize;
2300 /* Could aper size report 0 ? */
01d73a69
JC
2301 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2302 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
bcc1c2a1 2303 /* Setup GPU memory space */
6eb18f8b
AD
2304 if (rdev->flags & RADEON_IS_IGP) {
2305 /* size in bytes on fusion */
2306 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2307 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2308 } else {
2309 /* size in MB on evergreen */
2310 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2311 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2312 }
51e5fcd3 2313 rdev->mc.visible_vram_size = rdev->mc.aper_size;
0ef0c1f7 2314 r700_vram_gtt_location(rdev, &rdev->mc);
f47299c5
AD
2315 radeon_update_bandwidth_info(rdev);
2316
bcc1c2a1
AD
2317 return 0;
2318}
d594e46a 2319
225758d8
JG
2320bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
2321{
17db7042
AD
2322 u32 srbm_status;
2323 u32 grbm_status;
2324 u32 grbm_status_se0, grbm_status_se1;
2325 struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
2326 int r;
2327
2328 srbm_status = RREG32(SRBM_STATUS);
2329 grbm_status = RREG32(GRBM_STATUS);
2330 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2331 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2332 if (!(grbm_status & GUI_ACTIVE)) {
2333 r100_gpu_lockup_update(lockup, &rdev->cp);
2334 return false;
2335 }
2336 /* force CP activities */
2337 r = radeon_ring_lock(rdev, 2);
2338 if (!r) {
2339 /* PACKET2 NOP */
2340 radeon_ring_write(rdev, 0x80000000);
2341 radeon_ring_write(rdev, 0x80000000);
2342 radeon_ring_unlock_commit(rdev);
2343 }
2344 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2345 return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
225758d8
JG
2346}
2347
747943ea 2348static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
bcc1c2a1 2349{
747943ea 2350 struct evergreen_mc_save save;
747943ea
AD
2351 u32 grbm_reset = 0;
2352
8d96fe93
AD
2353 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2354 return 0;
2355
747943ea
AD
2356 dev_info(rdev->dev, "GPU softreset \n");
2357 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2358 RREG32(GRBM_STATUS));
2359 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2360 RREG32(GRBM_STATUS_SE0));
2361 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2362 RREG32(GRBM_STATUS_SE1));
2363 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2364 RREG32(SRBM_STATUS));
2365 evergreen_mc_stop(rdev, &save);
2366 if (evergreen_mc_wait_for_idle(rdev)) {
2367 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2368 }
2369 /* Disable CP parsing/prefetching */
2370 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2371
2372 /* reset all the gfx blocks */
2373 grbm_reset = (SOFT_RESET_CP |
2374 SOFT_RESET_CB |
2375 SOFT_RESET_DB |
2376 SOFT_RESET_PA |
2377 SOFT_RESET_SC |
2378 SOFT_RESET_SPI |
2379 SOFT_RESET_SH |
2380 SOFT_RESET_SX |
2381 SOFT_RESET_TC |
2382 SOFT_RESET_TA |
2383 SOFT_RESET_VC |
2384 SOFT_RESET_VGT);
2385
2386 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2387 WREG32(GRBM_SOFT_RESET, grbm_reset);
2388 (void)RREG32(GRBM_SOFT_RESET);
2389 udelay(50);
2390 WREG32(GRBM_SOFT_RESET, 0);
2391 (void)RREG32(GRBM_SOFT_RESET);
747943ea
AD
2392 /* Wait a little for things to settle down */
2393 udelay(50);
2394 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2395 RREG32(GRBM_STATUS));
2396 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2397 RREG32(GRBM_STATUS_SE0));
2398 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2399 RREG32(GRBM_STATUS_SE1));
2400 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2401 RREG32(SRBM_STATUS));
747943ea 2402 evergreen_mc_resume(rdev, &save);
bcc1c2a1
AD
2403 return 0;
2404}
2405
a2d07b74 2406int evergreen_asic_reset(struct radeon_device *rdev)
bcc1c2a1 2407{
747943ea
AD
2408 return evergreen_gpu_soft_reset(rdev);
2409}
2410
45f9a39b
AD
2411/* Interrupts */
2412
2413u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2414{
2415 switch (crtc) {
2416 case 0:
2417 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
2418 case 1:
2419 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
2420 case 2:
2421 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
2422 case 3:
2423 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
2424 case 4:
2425 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
2426 case 5:
2427 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
2428 default:
2429 return 0;
2430 }
2431}
2432
2433void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2434{
2435 u32 tmp;
2436
3555e53b 2437 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
45f9a39b
AD
2438 WREG32(GRBM_INT_CNTL, 0);
2439 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2440 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
b7eff394 2441 if (rdev->num_crtc >= 4) {
18007401
AD
2442 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2443 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
b7eff394
AD
2444 }
2445 if (rdev->num_crtc >= 6) {
18007401
AD
2446 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2447 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2448 }
45f9a39b
AD
2449
2450 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2451 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
b7eff394 2452 if (rdev->num_crtc >= 4) {
18007401
AD
2453 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2454 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
b7eff394
AD
2455 }
2456 if (rdev->num_crtc >= 6) {
18007401
AD
2457 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2458 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2459 }
45f9a39b
AD
2460
2461 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2462 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2463
2464 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2465 WREG32(DC_HPD1_INT_CONTROL, tmp);
2466 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2467 WREG32(DC_HPD2_INT_CONTROL, tmp);
2468 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2469 WREG32(DC_HPD3_INT_CONTROL, tmp);
2470 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2471 WREG32(DC_HPD4_INT_CONTROL, tmp);
2472 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2473 WREG32(DC_HPD5_INT_CONTROL, tmp);
2474 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2475 WREG32(DC_HPD6_INT_CONTROL, tmp);
2476
2477}
2478
2479int evergreen_irq_set(struct radeon_device *rdev)
2480{
2481 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2482 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2483 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
2031f77c 2484 u32 grbm_int_cntl = 0;
6f34be50 2485 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
45f9a39b
AD
2486
2487 if (!rdev->irq.installed) {
fce7d61b 2488 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
45f9a39b
AD
2489 return -EINVAL;
2490 }
2491 /* don't enable anything if the ih is disabled */
2492 if (!rdev->ih.enabled) {
2493 r600_disable_interrupts(rdev);
2494 /* force the active interrupt state to all disabled */
2495 evergreen_disable_interrupt_state(rdev);
2496 return 0;
2497 }
2498
2499 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2500 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2501 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2502 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2503 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2504 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2505
2506 if (rdev->irq.sw_int) {
2507 DRM_DEBUG("evergreen_irq_set: sw int\n");
2508 cp_int_cntl |= RB_INT_ENABLE;
d0f8a854 2509 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
45f9a39b 2510 }
6f34be50
AD
2511 if (rdev->irq.crtc_vblank_int[0] ||
2512 rdev->irq.pflip[0]) {
45f9a39b
AD
2513 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2514 crtc1 |= VBLANK_INT_MASK;
2515 }
6f34be50
AD
2516 if (rdev->irq.crtc_vblank_int[1] ||
2517 rdev->irq.pflip[1]) {
45f9a39b
AD
2518 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2519 crtc2 |= VBLANK_INT_MASK;
2520 }
6f34be50
AD
2521 if (rdev->irq.crtc_vblank_int[2] ||
2522 rdev->irq.pflip[2]) {
45f9a39b
AD
2523 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2524 crtc3 |= VBLANK_INT_MASK;
2525 }
6f34be50
AD
2526 if (rdev->irq.crtc_vblank_int[3] ||
2527 rdev->irq.pflip[3]) {
45f9a39b
AD
2528 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2529 crtc4 |= VBLANK_INT_MASK;
2530 }
6f34be50
AD
2531 if (rdev->irq.crtc_vblank_int[4] ||
2532 rdev->irq.pflip[4]) {
45f9a39b
AD
2533 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2534 crtc5 |= VBLANK_INT_MASK;
2535 }
6f34be50
AD
2536 if (rdev->irq.crtc_vblank_int[5] ||
2537 rdev->irq.pflip[5]) {
45f9a39b
AD
2538 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2539 crtc6 |= VBLANK_INT_MASK;
2540 }
2541 if (rdev->irq.hpd[0]) {
2542 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2543 hpd1 |= DC_HPDx_INT_EN;
2544 }
2545 if (rdev->irq.hpd[1]) {
2546 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2547 hpd2 |= DC_HPDx_INT_EN;
2548 }
2549 if (rdev->irq.hpd[2]) {
2550 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2551 hpd3 |= DC_HPDx_INT_EN;
2552 }
2553 if (rdev->irq.hpd[3]) {
2554 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2555 hpd4 |= DC_HPDx_INT_EN;
2556 }
2557 if (rdev->irq.hpd[4]) {
2558 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2559 hpd5 |= DC_HPDx_INT_EN;
2560 }
2561 if (rdev->irq.hpd[5]) {
2562 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2563 hpd6 |= DC_HPDx_INT_EN;
2564 }
2031f77c
AD
2565 if (rdev->irq.gui_idle) {
2566 DRM_DEBUG("gui idle\n");
2567 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2568 }
45f9a39b
AD
2569
2570 WREG32(CP_INT_CNTL, cp_int_cntl);
2031f77c 2571 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
45f9a39b
AD
2572
2573 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2574 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
b7eff394 2575 if (rdev->num_crtc >= 4) {
18007401
AD
2576 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2577 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
b7eff394
AD
2578 }
2579 if (rdev->num_crtc >= 6) {
18007401
AD
2580 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2581 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2582 }
45f9a39b 2583
6f34be50
AD
2584 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2585 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
b7eff394
AD
2586 if (rdev->num_crtc >= 4) {
2587 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2588 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2589 }
2590 if (rdev->num_crtc >= 6) {
2591 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2592 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2593 }
6f34be50 2594
45f9a39b
AD
2595 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2596 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2597 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2598 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2599 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2600 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2601
bcc1c2a1
AD
2602 return 0;
2603}
2604
6f34be50 2605static inline void evergreen_irq_ack(struct radeon_device *rdev)
45f9a39b
AD
2606{
2607 u32 tmp;
2608
6f34be50
AD
2609 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2610 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2611 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2612 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2613 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2614 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2615 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2616 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
b7eff394
AD
2617 if (rdev->num_crtc >= 4) {
2618 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2619 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2620 }
2621 if (rdev->num_crtc >= 6) {
2622 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2623 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2624 }
6f34be50
AD
2625
2626 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2627 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2628 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2629 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
6f34be50 2630 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
45f9a39b 2631 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
6f34be50 2632 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
45f9a39b 2633 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
6f34be50 2634 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
45f9a39b 2635 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
6f34be50 2636 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
45f9a39b
AD
2637 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2638
b7eff394
AD
2639 if (rdev->num_crtc >= 4) {
2640 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2641 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2642 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2643 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2644 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2645 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2646 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2647 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2648 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2649 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2650 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2651 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2652 }
2653
2654 if (rdev->num_crtc >= 6) {
2655 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2656 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2657 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2658 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2659 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2660 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2661 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2662 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2663 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2664 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2665 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2666 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2667 }
45f9a39b 2668
6f34be50 2669 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
45f9a39b
AD
2670 tmp = RREG32(DC_HPD1_INT_CONTROL);
2671 tmp |= DC_HPDx_INT_ACK;
2672 WREG32(DC_HPD1_INT_CONTROL, tmp);
2673 }
6f34be50 2674 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
45f9a39b
AD
2675 tmp = RREG32(DC_HPD2_INT_CONTROL);
2676 tmp |= DC_HPDx_INT_ACK;
2677 WREG32(DC_HPD2_INT_CONTROL, tmp);
2678 }
6f34be50 2679 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
45f9a39b
AD
2680 tmp = RREG32(DC_HPD3_INT_CONTROL);
2681 tmp |= DC_HPDx_INT_ACK;
2682 WREG32(DC_HPD3_INT_CONTROL, tmp);
2683 }
6f34be50 2684 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
45f9a39b
AD
2685 tmp = RREG32(DC_HPD4_INT_CONTROL);
2686 tmp |= DC_HPDx_INT_ACK;
2687 WREG32(DC_HPD4_INT_CONTROL, tmp);
2688 }
6f34be50 2689 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
45f9a39b
AD
2690 tmp = RREG32(DC_HPD5_INT_CONTROL);
2691 tmp |= DC_HPDx_INT_ACK;
2692 WREG32(DC_HPD5_INT_CONTROL, tmp);
2693 }
6f34be50 2694 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
45f9a39b
AD
2695 tmp = RREG32(DC_HPD5_INT_CONTROL);
2696 tmp |= DC_HPDx_INT_ACK;
2697 WREG32(DC_HPD6_INT_CONTROL, tmp);
2698 }
2699}
2700
2701void evergreen_irq_disable(struct radeon_device *rdev)
2702{
45f9a39b
AD
2703 r600_disable_interrupts(rdev);
2704 /* Wait and acknowledge irq */
2705 mdelay(1);
6f34be50 2706 evergreen_irq_ack(rdev);
45f9a39b
AD
2707 evergreen_disable_interrupt_state(rdev);
2708}
2709
755d819e 2710void evergreen_irq_suspend(struct radeon_device *rdev)
45f9a39b
AD
2711{
2712 evergreen_irq_disable(rdev);
2713 r600_rlc_stop(rdev);
2714}
2715
2716static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
2717{
2718 u32 wptr, tmp;
2719
724c80e1 2720 if (rdev->wb.enabled)
204ae24d 2721 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
724c80e1
AD
2722 else
2723 wptr = RREG32(IH_RB_WPTR);
45f9a39b
AD
2724
2725 if (wptr & RB_OVERFLOW) {
2726 /* When a ring buffer overflow happen start parsing interrupt
2727 * from the last not overwritten vector (wptr + 16). Hopefully
2728 * this should allow us to catchup.
2729 */
2730 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2731 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2732 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2733 tmp = RREG32(IH_RB_CNTL);
2734 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2735 WREG32(IH_RB_CNTL, tmp);
2736 }
2737 return (wptr & rdev->ih.ptr_mask);
2738}
2739
2740int evergreen_irq_process(struct radeon_device *rdev)
2741{
682f1a54
DA
2742 u32 wptr;
2743 u32 rptr;
45f9a39b
AD
2744 u32 src_id, src_data;
2745 u32 ring_index;
45f9a39b
AD
2746 unsigned long flags;
2747 bool queue_hotplug = false;
2748
682f1a54 2749 if (!rdev->ih.enabled || rdev->shutdown)
45f9a39b
AD
2750 return IRQ_NONE;
2751
682f1a54
DA
2752 wptr = evergreen_get_ih_wptr(rdev);
2753 rptr = rdev->ih.rptr;
2754 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
45f9a39b 2755
682f1a54 2756 spin_lock_irqsave(&rdev->ih.lock, flags);
45f9a39b
AD
2757 if (rptr == wptr) {
2758 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2759 return IRQ_NONE;
2760 }
45f9a39b 2761restart_ih:
964f6645
BH
2762 /* Order reading of wptr vs. reading of IH ring data */
2763 rmb();
2764
45f9a39b 2765 /* display interrupts */
6f34be50 2766 evergreen_irq_ack(rdev);
45f9a39b
AD
2767
2768 rdev->ih.wptr = wptr;
2769 while (rptr != wptr) {
2770 /* wptr/rptr are in bytes! */
2771 ring_index = rptr / 4;
0f234f5f
AD
2772 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2773 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
45f9a39b
AD
2774
2775 switch (src_id) {
2776 case 1: /* D1 vblank/vline */
2777 switch (src_data) {
2778 case 0: /* D1 vblank */
6f34be50 2779 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
6f34be50
AD
2780 if (rdev->irq.crtc_vblank_int[0]) {
2781 drm_handle_vblank(rdev->ddev, 0);
2782 rdev->pm.vblank_sync = true;
2783 wake_up(&rdev->irq.vblank_queue);
2784 }
3e4ea742
MK
2785 if (rdev->irq.pflip[0])
2786 radeon_crtc_handle_flip(rdev, 0);
6f34be50 2787 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
45f9a39b
AD
2788 DRM_DEBUG("IH: D1 vblank\n");
2789 }
2790 break;
2791 case 1: /* D1 vline */
6f34be50
AD
2792 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2793 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
45f9a39b
AD
2794 DRM_DEBUG("IH: D1 vline\n");
2795 }
2796 break;
2797 default:
2798 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2799 break;
2800 }
2801 break;
2802 case 2: /* D2 vblank/vline */
2803 switch (src_data) {
2804 case 0: /* D2 vblank */
6f34be50 2805 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
6f34be50
AD
2806 if (rdev->irq.crtc_vblank_int[1]) {
2807 drm_handle_vblank(rdev->ddev, 1);
2808 rdev->pm.vblank_sync = true;
2809 wake_up(&rdev->irq.vblank_queue);
2810 }
3e4ea742
MK
2811 if (rdev->irq.pflip[1])
2812 radeon_crtc_handle_flip(rdev, 1);
6f34be50 2813 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
45f9a39b
AD
2814 DRM_DEBUG("IH: D2 vblank\n");
2815 }
2816 break;
2817 case 1: /* D2 vline */
6f34be50
AD
2818 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2819 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
45f9a39b
AD
2820 DRM_DEBUG("IH: D2 vline\n");
2821 }
2822 break;
2823 default:
2824 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2825 break;
2826 }
2827 break;
2828 case 3: /* D3 vblank/vline */
2829 switch (src_data) {
2830 case 0: /* D3 vblank */
6f34be50
AD
2831 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2832 if (rdev->irq.crtc_vblank_int[2]) {
2833 drm_handle_vblank(rdev->ddev, 2);
2834 rdev->pm.vblank_sync = true;
2835 wake_up(&rdev->irq.vblank_queue);
2836 }
2837 if (rdev->irq.pflip[2])
2838 radeon_crtc_handle_flip(rdev, 2);
2839 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
45f9a39b
AD
2840 DRM_DEBUG("IH: D3 vblank\n");
2841 }
2842 break;
2843 case 1: /* D3 vline */
6f34be50
AD
2844 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2845 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
45f9a39b
AD
2846 DRM_DEBUG("IH: D3 vline\n");
2847 }
2848 break;
2849 default:
2850 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2851 break;
2852 }
2853 break;
2854 case 4: /* D4 vblank/vline */
2855 switch (src_data) {
2856 case 0: /* D4 vblank */
6f34be50
AD
2857 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
2858 if (rdev->irq.crtc_vblank_int[3]) {
2859 drm_handle_vblank(rdev->ddev, 3);
2860 rdev->pm.vblank_sync = true;
2861 wake_up(&rdev->irq.vblank_queue);
2862 }
2863 if (rdev->irq.pflip[3])
2864 radeon_crtc_handle_flip(rdev, 3);
2865 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
45f9a39b
AD
2866 DRM_DEBUG("IH: D4 vblank\n");
2867 }
2868 break;
2869 case 1: /* D4 vline */
6f34be50
AD
2870 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
2871 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
45f9a39b
AD
2872 DRM_DEBUG("IH: D4 vline\n");
2873 }
2874 break;
2875 default:
2876 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2877 break;
2878 }
2879 break;
2880 case 5: /* D5 vblank/vline */
2881 switch (src_data) {
2882 case 0: /* D5 vblank */
6f34be50
AD
2883 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
2884 if (rdev->irq.crtc_vblank_int[4]) {
2885 drm_handle_vblank(rdev->ddev, 4);
2886 rdev->pm.vblank_sync = true;
2887 wake_up(&rdev->irq.vblank_queue);
2888 }
2889 if (rdev->irq.pflip[4])
2890 radeon_crtc_handle_flip(rdev, 4);
2891 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
45f9a39b
AD
2892 DRM_DEBUG("IH: D5 vblank\n");
2893 }
2894 break;
2895 case 1: /* D5 vline */
6f34be50
AD
2896 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
2897 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
45f9a39b
AD
2898 DRM_DEBUG("IH: D5 vline\n");
2899 }
2900 break;
2901 default:
2902 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2903 break;
2904 }
2905 break;
2906 case 6: /* D6 vblank/vline */
2907 switch (src_data) {
2908 case 0: /* D6 vblank */
6f34be50
AD
2909 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
2910 if (rdev->irq.crtc_vblank_int[5]) {
2911 drm_handle_vblank(rdev->ddev, 5);
2912 rdev->pm.vblank_sync = true;
2913 wake_up(&rdev->irq.vblank_queue);
2914 }
2915 if (rdev->irq.pflip[5])
2916 radeon_crtc_handle_flip(rdev, 5);
2917 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
45f9a39b
AD
2918 DRM_DEBUG("IH: D6 vblank\n");
2919 }
2920 break;
2921 case 1: /* D6 vline */
6f34be50
AD
2922 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
2923 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
45f9a39b
AD
2924 DRM_DEBUG("IH: D6 vline\n");
2925 }
2926 break;
2927 default:
2928 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2929 break;
2930 }
2931 break;
2932 case 42: /* HPD hotplug */
2933 switch (src_data) {
2934 case 0:
6f34be50
AD
2935 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
2936 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
45f9a39b
AD
2937 queue_hotplug = true;
2938 DRM_DEBUG("IH: HPD1\n");
2939 }
2940 break;
2941 case 1:
6f34be50
AD
2942 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
2943 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
45f9a39b
AD
2944 queue_hotplug = true;
2945 DRM_DEBUG("IH: HPD2\n");
2946 }
2947 break;
2948 case 2:
6f34be50
AD
2949 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
2950 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
45f9a39b
AD
2951 queue_hotplug = true;
2952 DRM_DEBUG("IH: HPD3\n");
2953 }
2954 break;
2955 case 3:
6f34be50
AD
2956 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
2957 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
45f9a39b
AD
2958 queue_hotplug = true;
2959 DRM_DEBUG("IH: HPD4\n");
2960 }
2961 break;
2962 case 4:
6f34be50
AD
2963 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
2964 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
45f9a39b
AD
2965 queue_hotplug = true;
2966 DRM_DEBUG("IH: HPD5\n");
2967 }
2968 break;
2969 case 5:
6f34be50
AD
2970 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
2971 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
45f9a39b
AD
2972 queue_hotplug = true;
2973 DRM_DEBUG("IH: HPD6\n");
2974 }
2975 break;
2976 default:
2977 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2978 break;
2979 }
2980 break;
2981 case 176: /* CP_INT in ring buffer */
2982 case 177: /* CP_INT in IB1 */
2983 case 178: /* CP_INT in IB2 */
2984 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
2985 radeon_fence_process(rdev);
2986 break;
2987 case 181: /* CP EOP event */
2988 DRM_DEBUG("IH: CP EOP\n");
d0f8a854 2989 radeon_fence_process(rdev);
45f9a39b 2990 break;
2031f77c 2991 case 233: /* GUI IDLE */
303c805c 2992 DRM_DEBUG("IH: GUI idle\n");
2031f77c
AD
2993 rdev->pm.gui_idle = true;
2994 wake_up(&rdev->irq.idle_queue);
2995 break;
45f9a39b
AD
2996 default:
2997 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2998 break;
2999 }
3000
3001 /* wptr/rptr are in bytes! */
3002 rptr += 16;
3003 rptr &= rdev->ih.ptr_mask;
3004 }
3005 /* make sure wptr hasn't changed while processing */
3006 wptr = evergreen_get_ih_wptr(rdev);
3007 if (wptr != rdev->ih.wptr)
3008 goto restart_ih;
3009 if (queue_hotplug)
32c87fca 3010 schedule_work(&rdev->hotplug_work);
45f9a39b
AD
3011 rdev->ih.rptr = rptr;
3012 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3013 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3014 return IRQ_HANDLED;
3015}
3016
bcc1c2a1
AD
3017static int evergreen_startup(struct radeon_device *rdev)
3018{
bcc1c2a1
AD
3019 int r;
3020
9e46a48d 3021 /* enable pcie gen2 link */
0d1014a2
AD
3022 if (!ASIC_IS_DCE5(rdev))
3023 evergreen_pcie_gen2_enable(rdev);
9e46a48d 3024
0af62b01
AD
3025 if (ASIC_IS_DCE5(rdev)) {
3026 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3027 r = ni_init_microcode(rdev);
3028 if (r) {
3029 DRM_ERROR("Failed to load firmware!\n");
3030 return r;
3031 }
3032 }
755d819e 3033 r = ni_mc_load_microcode(rdev);
bcc1c2a1 3034 if (r) {
0af62b01 3035 DRM_ERROR("Failed to load MC firmware!\n");
bcc1c2a1
AD
3036 return r;
3037 }
0af62b01
AD
3038 } else {
3039 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3040 r = r600_init_microcode(rdev);
3041 if (r) {
3042 DRM_ERROR("Failed to load firmware!\n");
3043 return r;
3044 }
3045 }
bcc1c2a1 3046 }
fe251e2f 3047
bcc1c2a1 3048 evergreen_mc_program(rdev);
bcc1c2a1 3049 if (rdev->flags & RADEON_IS_AGP) {
0fcdb61e 3050 evergreen_agp_enable(rdev);
bcc1c2a1
AD
3051 } else {
3052 r = evergreen_pcie_gart_enable(rdev);
3053 if (r)
3054 return r;
3055 }
bcc1c2a1 3056 evergreen_gpu_init(rdev);
bcc1c2a1 3057
d7ccd8fc 3058 r = evergreen_blit_init(rdev);
bcc1c2a1 3059 if (r) {
d7ccd8fc
AD
3060 evergreen_blit_fini(rdev);
3061 rdev->asic->copy = NULL;
3062 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
bcc1c2a1
AD
3063 }
3064
724c80e1
AD
3065 /* allocate wb buffer */
3066 r = radeon_wb_init(rdev);
3067 if (r)
3068 return r;
3069
bcc1c2a1
AD
3070 /* Enable IRQ */
3071 r = r600_irq_init(rdev);
3072 if (r) {
3073 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3074 radeon_irq_kms_fini(rdev);
3075 return r;
3076 }
45f9a39b 3077 evergreen_irq_set(rdev);
bcc1c2a1
AD
3078
3079 r = radeon_ring_init(rdev, rdev->cp.ring_size);
3080 if (r)
3081 return r;
3082 r = evergreen_cp_load_microcode(rdev);
3083 if (r)
3084 return r;
fe251e2f 3085 r = evergreen_cp_resume(rdev);
bcc1c2a1
AD
3086 if (r)
3087 return r;
fe251e2f 3088
bcc1c2a1
AD
3089 return 0;
3090}
3091
3092int evergreen_resume(struct radeon_device *rdev)
3093{
3094 int r;
3095
86f5c9ed
AD
3096 /* reset the asic, the gfx blocks are often in a bad state
3097 * after the driver is unloaded or after a resume
3098 */
3099 if (radeon_asic_reset(rdev))
3100 dev_warn(rdev->dev, "GPU reset failed !\n");
bcc1c2a1
AD
3101 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3102 * posting will perform necessary task to bring back GPU into good
3103 * shape.
3104 */
3105 /* post card */
3106 atom_asic_init(rdev->mode_info.atom_context);
bcc1c2a1
AD
3107
3108 r = evergreen_startup(rdev);
3109 if (r) {
755d819e 3110 DRM_ERROR("evergreen startup failed on resume\n");
bcc1c2a1
AD
3111 return r;
3112 }
fe251e2f 3113
bcc1c2a1
AD
3114 r = r600_ib_test(rdev);
3115 if (r) {
ec4f2ac4 3116 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
bcc1c2a1
AD
3117 return r;
3118 }
fe251e2f 3119
bcc1c2a1
AD
3120 return r;
3121
3122}
3123
3124int evergreen_suspend(struct radeon_device *rdev)
3125{
bcc1c2a1 3126 int r;
d7ccd8fc 3127
bcc1c2a1
AD
3128 /* FIXME: we should wait for ring to be empty */
3129 r700_cp_stop(rdev);
3130 rdev->cp.ready = false;
45f9a39b 3131 evergreen_irq_suspend(rdev);
724c80e1 3132 radeon_wb_disable(rdev);
bcc1c2a1 3133 evergreen_pcie_gart_disable(rdev);
d7ccd8fc 3134
bcc1c2a1
AD
3135 /* unpin shaders bo */
3136 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
3137 if (likely(r == 0)) {
3138 radeon_bo_unpin(rdev->r600_blit.shader_obj);
3139 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
3140 }
d7ccd8fc
AD
3141
3142 return 0;
3143}
3144
3145int evergreen_copy_blit(struct radeon_device *rdev,
3146 uint64_t src_offset, uint64_t dst_offset,
3147 unsigned num_pages, struct radeon_fence *fence)
3148{
3149 int r;
3150
3151 mutex_lock(&rdev->r600_blit.mutex);
3152 rdev->r600_blit.vb_ib = NULL;
3153 r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
3154 if (r) {
3155 if (rdev->r600_blit.vb_ib)
3156 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
3157 mutex_unlock(&rdev->r600_blit.mutex);
3158 return r;
3159 }
3160 evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
3161 evergreen_blit_done_copy(rdev, fence);
3162 mutex_unlock(&rdev->r600_blit.mutex);
bcc1c2a1
AD
3163 return 0;
3164}
3165
bcc1c2a1
AD
3166/* Plan is to move initialization in that function and use
3167 * helper function so that radeon_device_init pretty much
3168 * do nothing more than calling asic specific function. This
3169 * should also allow to remove a bunch of callback function
3170 * like vram_info.
3171 */
3172int evergreen_init(struct radeon_device *rdev)
3173{
3174 int r;
3175
bcc1c2a1
AD
3176 /* This don't do much */
3177 r = radeon_gem_init(rdev);
3178 if (r)
3179 return r;
3180 /* Read BIOS */
3181 if (!radeon_get_bios(rdev)) {
3182 if (ASIC_IS_AVIVO(rdev))
3183 return -EINVAL;
3184 }
3185 /* Must be an ATOMBIOS */
3186 if (!rdev->is_atom_bios) {
755d819e 3187 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
bcc1c2a1
AD
3188 return -EINVAL;
3189 }
3190 r = radeon_atombios_init(rdev);
3191 if (r)
3192 return r;
86f5c9ed
AD
3193 /* reset the asic, the gfx blocks are often in a bad state
3194 * after the driver is unloaded or after a resume
3195 */
3196 if (radeon_asic_reset(rdev))
3197 dev_warn(rdev->dev, "GPU reset failed !\n");
bcc1c2a1 3198 /* Post card if necessary */
fd909c37 3199 if (!radeon_card_posted(rdev)) {
bcc1c2a1
AD
3200 if (!rdev->bios) {
3201 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3202 return -EINVAL;
3203 }
3204 DRM_INFO("GPU not posted. posting now...\n");
3205 atom_asic_init(rdev->mode_info.atom_context);
3206 }
3207 /* Initialize scratch registers */
3208 r600_scratch_init(rdev);
3209 /* Initialize surface registers */
3210 radeon_surface_init(rdev);
3211 /* Initialize clocks */
3212 radeon_get_clock_info(rdev->ddev);
bcc1c2a1
AD
3213 /* Fence driver */
3214 r = radeon_fence_driver_init(rdev);
3215 if (r)
3216 return r;
d594e46a
JG
3217 /* initialize AGP */
3218 if (rdev->flags & RADEON_IS_AGP) {
3219 r = radeon_agp_init(rdev);
3220 if (r)
3221 radeon_agp_disable(rdev);
3222 }
3223 /* initialize memory controller */
bcc1c2a1
AD
3224 r = evergreen_mc_init(rdev);
3225 if (r)
3226 return r;
3227 /* Memory manager */
3228 r = radeon_bo_init(rdev);
3229 if (r)
3230 return r;
45f9a39b 3231
bcc1c2a1
AD
3232 r = radeon_irq_kms_init(rdev);
3233 if (r)
3234 return r;
3235
3236 rdev->cp.ring_obj = NULL;
3237 r600_ring_init(rdev, 1024 * 1024);
3238
3239 rdev->ih.ring_obj = NULL;
3240 r600_ih_ring_init(rdev, 64 * 1024);
3241
3242 r = r600_pcie_gart_init(rdev);
3243 if (r)
3244 return r;
0fcdb61e 3245
148a03bc 3246 rdev->accel_working = true;
bcc1c2a1
AD
3247 r = evergreen_startup(rdev);
3248 if (r) {
fe251e2f
AD
3249 dev_err(rdev->dev, "disabling GPU acceleration\n");
3250 r700_cp_fini(rdev);
fe251e2f 3251 r600_irq_fini(rdev);
724c80e1 3252 radeon_wb_fini(rdev);
fe251e2f 3253 radeon_irq_kms_fini(rdev);
0fcdb61e 3254 evergreen_pcie_gart_fini(rdev);
bcc1c2a1
AD
3255 rdev->accel_working = false;
3256 }
3257 if (rdev->accel_working) {
3258 r = radeon_ib_pool_init(rdev);
3259 if (r) {
3260 DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
3261 rdev->accel_working = false;
3262 }
3263 r = r600_ib_test(rdev);
3264 if (r) {
3265 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
3266 rdev->accel_working = false;
3267 }
3268 }
3269 return 0;
3270}
3271
3272void evergreen_fini(struct radeon_device *rdev)
3273{
d7ccd8fc 3274 evergreen_blit_fini(rdev);
45f9a39b 3275 r700_cp_fini(rdev);
bcc1c2a1 3276 r600_irq_fini(rdev);
724c80e1 3277 radeon_wb_fini(rdev);
ccd6895d 3278 radeon_ib_pool_fini(rdev);
bcc1c2a1 3279 radeon_irq_kms_fini(rdev);
bcc1c2a1 3280 evergreen_pcie_gart_fini(rdev);
bcc1c2a1
AD
3281 radeon_gem_fini(rdev);
3282 radeon_fence_driver_fini(rdev);
bcc1c2a1
AD
3283 radeon_agp_fini(rdev);
3284 radeon_bo_fini(rdev);
3285 radeon_atombios_fini(rdev);
3286 kfree(rdev->bios);
3287 rdev->bios = NULL;
bcc1c2a1 3288}
9e46a48d
AD
3289
3290static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
3291{
3292 u32 link_width_cntl, speed_cntl;
3293
d42dd579
AD
3294 if (radeon_pcie_gen2 == 0)
3295 return;
3296
9e46a48d
AD
3297 if (rdev->flags & RADEON_IS_IGP)
3298 return;
3299
3300 if (!(rdev->flags & RADEON_IS_PCIE))
3301 return;
3302
3303 /* x2 cards have a special sequence */
3304 if (ASIC_IS_X2(rdev))
3305 return;
3306
3307 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3308 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3309 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3310
3311 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3312 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3313 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3314
3315 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3316 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3317 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3318
3319 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3320 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3321 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3322
3323 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3324 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3325 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3326
3327 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3328 speed_cntl |= LC_GEN2_EN_STRAP;
3329 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3330
3331 } else {
3332 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3333 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3334 if (1)
3335 link_width_cntl |= LC_UPCONFIGURE_DIS;
3336 else
3337 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3338 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3339 }
3340}
This page took 0.294299 seconds and 5 git commands to generate.