drm/radeon: fix bank information in tiling config
[deliverable/linux.git] / drivers / gpu / drm / radeon / evergreend.h
CommitLineData
0fcdb61e
AD
1/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef EVERGREEND_H
25#define EVERGREEND_H
26
32fcdbf4
AD
27#define EVERGREEN_MAX_SH_GPRS 256
28#define EVERGREEN_MAX_TEMP_GPRS 16
29#define EVERGREEN_MAX_SH_THREADS 256
30#define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31#define EVERGREEN_MAX_FRC_EOV_CNT 16384
32#define EVERGREEN_MAX_BACKENDS 8
33#define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34#define EVERGREEN_MAX_SIMDS 16
35#define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36#define EVERGREEN_MAX_PIPES 8
37#define EVERGREEN_MAX_PIPES_MASK 0xFF
38#define EVERGREEN_MAX_LDS_NUM 0xFFFF
39
0fcdb61e
AD
40/* Registers */
41
32fcdbf4
AD
42#define RCU_IND_INDEX 0x100
43#define RCU_IND_DATA 0x104
44
45#define GRBM_GFX_INDEX 0x802C
46#define INSTANCE_INDEX(x) ((x) << 0)
47#define SE_INDEX(x) ((x) << 16)
48#define INSTANCE_BROADCAST_WRITES (1 << 30)
49#define SE_BROADCAST_WRITES (1 << 31)
50#define RLC_GFX_INDEX 0x3fC4
51#define CC_GC_SHADER_PIPE_CONFIG 0x8950
52#define WRITE_DIS (1 << 0)
53#define CC_RB_BACKEND_DISABLE 0x98F4
54#define BACKEND_DISABLE(x) ((x) << 16)
55#define GB_ADDR_CONFIG 0x98F8
56#define NUM_PIPES(x) ((x) << 0)
57#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
58#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
59#define NUM_SHADER_ENGINES(x) ((x) << 12)
60#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
61#define NUM_GPUS(x) ((x) << 20)
62#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
63#define ROW_SIZE(x) ((x) << 28)
64#define GB_BACKEND_MAP 0x98FC
65#define DMIF_ADDR_CONFIG 0xBD4
66#define HDP_ADDR_CONFIG 0x2F48
f25a5c63
AD
67#define HDP_MISC_CNTL 0x2F4C
68#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
32fcdbf4 69
0fcdb61e 70#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
32fcdbf4 71#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
0fcdb61e
AD
72
73#define CGTS_SYS_TCC_DISABLE 0x3F90
74#define CGTS_TCC_DISABLE 0x9148
75#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
76#define CGTS_USER_TCC_DISABLE 0x914C
77
78#define CONFIG_MEMSIZE 0x5428
79
dd220a00 80#define CP_COHER_BASE 0x85F8
32fcdbf4
AD
81#define CP_ME_CNTL 0x86D8
82#define CP_ME_HALT (1 << 28)
83#define CP_PFP_HALT (1 << 26)
0fcdb61e
AD
84#define CP_ME_RAM_DATA 0xC160
85#define CP_ME_RAM_RADDR 0xC158
86#define CP_ME_RAM_WADDR 0xC15C
87#define CP_MEQ_THRESHOLDS 0x8764
88#define STQ_SPLIT(x) ((x) << 0)
89#define CP_PERFMON_CNTL 0x87FC
90#define CP_PFP_UCODE_ADDR 0xC150
91#define CP_PFP_UCODE_DATA 0xC154
92#define CP_QUEUE_THRESHOLDS 0x8760
93#define ROQ_IB1_START(x) ((x) << 0)
94#define ROQ_IB2_START(x) ((x) << 8)
fe251e2f 95#define CP_RB_BASE 0xC100
0fcdb61e 96#define CP_RB_CNTL 0xC104
32fcdbf4
AD
97#define RB_BUFSZ(x) ((x) << 0)
98#define RB_BLKSZ(x) ((x) << 8)
99#define RB_NO_UPDATE (1 << 27)
100#define RB_RPTR_WR_ENA (1 << 31)
0fcdb61e
AD
101#define BUF_SWAP_32BIT (2 << 16)
102#define CP_RB_RPTR 0x8700
103#define CP_RB_RPTR_ADDR 0xC10C
0f234f5f 104#define RB_RPTR_SWAP(x) ((x) << 0)
0fcdb61e
AD
105#define CP_RB_RPTR_ADDR_HI 0xC110
106#define CP_RB_RPTR_WR 0xC108
107#define CP_RB_WPTR 0xC114
108#define CP_RB_WPTR_ADDR 0xC118
109#define CP_RB_WPTR_ADDR_HI 0xC11C
110#define CP_RB_WPTR_DELAY 0x8704
111#define CP_SEM_WAIT_TIMER 0x85BC
11ef3f1f 112#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
fe251e2f 113#define CP_DEBUG 0xC1FC
0fcdb61e 114
3a2a67aa
AD
115/* Audio clocks */
116#define DCCG_AUDIO_DTO_SOURCE 0x05ac
117# define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
118# define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
119
120#define DCCG_AUDIO_DTO0_PHASE 0x05b0
121#define DCCG_AUDIO_DTO0_MODULE 0x05b4
122#define DCCG_AUDIO_DTO0_LOAD 0x05b8
123#define DCCG_AUDIO_DTO0_CNTL 0x05bc
124
125#define DCCG_AUDIO_DTO1_PHASE 0x05c0
126#define DCCG_AUDIO_DTO1_MODULE 0x05c4
127#define DCCG_AUDIO_DTO1_LOAD 0x05c8
128#define DCCG_AUDIO_DTO1_CNTL 0x05cc
129
130/* DCE 4.0 AFMT */
131#define HDMI_CONTROL 0x7030
132# define HDMI_KEEPOUT_MODE (1 << 0)
133# define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
134# define HDMI_ERROR_ACK (1 << 8)
135# define HDMI_ERROR_MASK (1 << 9)
136# define HDMI_DEEP_COLOR_ENABLE (1 << 24)
137# define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
138# define HDMI_24BIT_DEEP_COLOR 0
139# define HDMI_30BIT_DEEP_COLOR 1
140# define HDMI_36BIT_DEEP_COLOR 2
141#define HDMI_STATUS 0x7034
142# define HDMI_ACTIVE_AVMUTE (1 << 0)
143# define HDMI_AUDIO_PACKET_ERROR (1 << 16)
144# define HDMI_VBI_PACKET_ERROR (1 << 20)
145#define HDMI_AUDIO_PACKET_CONTROL 0x7038
146# define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
147# define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
148#define HDMI_ACR_PACKET_CONTROL 0x703c
149# define HDMI_ACR_SEND (1 << 0)
150# define HDMI_ACR_CONT (1 << 1)
151# define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
152# define HDMI_ACR_HW 0
153# define HDMI_ACR_32 1
154# define HDMI_ACR_44 2
155# define HDMI_ACR_48 3
156# define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
157# define HDMI_ACR_AUTO_SEND (1 << 12)
158# define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
159# define HDMI_ACR_X1 1
160# define HDMI_ACR_X2 2
161# define HDMI_ACR_X4 4
162# define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
163#define HDMI_VBI_PACKET_CONTROL 0x7040
164# define HDMI_NULL_SEND (1 << 0)
165# define HDMI_GC_SEND (1 << 4)
166# define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
167#define HDMI_INFOFRAME_CONTROL0 0x7044
168# define HDMI_AVI_INFO_SEND (1 << 0)
169# define HDMI_AVI_INFO_CONT (1 << 1)
170# define HDMI_AUDIO_INFO_SEND (1 << 4)
171# define HDMI_AUDIO_INFO_CONT (1 << 5)
172# define HDMI_MPEG_INFO_SEND (1 << 8)
173# define HDMI_MPEG_INFO_CONT (1 << 9)
174#define HDMI_INFOFRAME_CONTROL1 0x7048
175# define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
176# define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
177# define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
178#define HDMI_GENERIC_PACKET_CONTROL 0x704c
179# define HDMI_GENERIC0_SEND (1 << 0)
180# define HDMI_GENERIC0_CONT (1 << 1)
181# define HDMI_GENERIC1_SEND (1 << 4)
182# define HDMI_GENERIC1_CONT (1 << 5)
183# define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
184# define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
185#define HDMI_GC 0x7058
186# define HDMI_GC_AVMUTE (1 << 0)
187# define HDMI_GC_AVMUTE_CONT (1 << 2)
188#define AFMT_AUDIO_PACKET_CONTROL2 0x705c
189# define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
190# define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
191# define AFMT_60958_CS_SOURCE (1 << 4)
192# define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
193# define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
194#define AFMT_AVI_INFO0 0x7084
195# define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
196# define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
197# define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
198# define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
199# define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
200# define AFMT_AVI_INFO_Y_RGB 0
201# define AFMT_AVI_INFO_Y_YCBCR422 1
202# define AFMT_AVI_INFO_Y_YCBCR444 2
203# define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
204# define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
205# define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
206# define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
207# define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
208# define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
209# define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
210# define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
211# define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
212# define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
213#define AFMT_AVI_INFO1 0x7088
214# define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
215# define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
216# define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
217# define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
218# define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
219#define AFMT_AVI_INFO2 0x708c
220# define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
221# define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
222#define AFMT_AVI_INFO3 0x7090
223# define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
224# define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
225#define AFMT_MPEG_INFO0 0x7094
226# define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
227# define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
228# define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
229# define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
230#define AFMT_MPEG_INFO1 0x7098
231# define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
232# define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
233# define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
234#define AFMT_GENERIC0_HDR 0x709c
235#define AFMT_GENERIC0_0 0x70a0
236#define AFMT_GENERIC0_1 0x70a4
237#define AFMT_GENERIC0_2 0x70a8
238#define AFMT_GENERIC0_3 0x70ac
239#define AFMT_GENERIC0_4 0x70b0
240#define AFMT_GENERIC0_5 0x70b4
241#define AFMT_GENERIC0_6 0x70b8
242#define AFMT_GENERIC1_HDR 0x70bc
243#define AFMT_GENERIC1_0 0x70c0
244#define AFMT_GENERIC1_1 0x70c4
245#define AFMT_GENERIC1_2 0x70c8
246#define AFMT_GENERIC1_3 0x70cc
247#define AFMT_GENERIC1_4 0x70d0
248#define AFMT_GENERIC1_5 0x70d4
249#define AFMT_GENERIC1_6 0x70d8
250#define HDMI_ACR_32_0 0x70dc
251# define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
252#define HDMI_ACR_32_1 0x70e0
253# define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
254#define HDMI_ACR_44_0 0x70e4
255# define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
256#define HDMI_ACR_44_1 0x70e8
257# define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
258#define HDMI_ACR_48_0 0x70ec
259# define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
260#define HDMI_ACR_48_1 0x70f0
261# define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
262#define HDMI_ACR_STATUS_0 0x70f4
263#define HDMI_ACR_STATUS_1 0x70f8
264#define AFMT_AUDIO_INFO0 0x70fc
265# define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
266# define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
267# define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
268# define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
269# define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
270#define AFMT_AUDIO_INFO1 0x7100
271# define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
272# define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
273# define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
274# define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
275# define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
276#define AFMT_60958_0 0x7104
277# define AFMT_60958_CS_A(x) (((x) & 1) << 0)
278# define AFMT_60958_CS_B(x) (((x) & 1) << 1)
279# define AFMT_60958_CS_C(x) (((x) & 1) << 2)
280# define AFMT_60958_CS_D(x) (((x) & 3) << 3)
281# define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
282# define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
283# define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
284# define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
285# define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
286# define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
287#define AFMT_60958_1 0x7108
288# define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
289# define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
290# define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
291# define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
292# define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
293#define AFMT_AUDIO_CRC_CONTROL 0x710c
294# define AFMT_AUDIO_CRC_EN (1 << 0)
295#define AFMT_RAMP_CONTROL0 0x7110
296# define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
297# define AFMT_RAMP_DATA_SIGN (1 << 31)
298#define AFMT_RAMP_CONTROL1 0x7114
299# define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
300# define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
301#define AFMT_RAMP_CONTROL2 0x7118
302# define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
303#define AFMT_RAMP_CONTROL3 0x711c
304# define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
305#define AFMT_60958_2 0x7120
306# define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
307# define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
308# define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
309# define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
310# define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
311# define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
312#define AFMT_STATUS 0x7128
313# define AFMT_AUDIO_ENABLE (1 << 4)
314# define AFMT_AUDIO_HBR_ENABLE (1 << 8)
315# define AFMT_AZ_FORMAT_WTRIG (1 << 28)
316# define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
317# define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
318#define AFMT_AUDIO_PACKET_CONTROL 0x712c
319# define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
320# define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
321# define AFMT_AUDIO_TEST_EN (1 << 12)
322# define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
323# define AFMT_60958_CS_UPDATE (1 << 26)
324# define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
325# define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
326# define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
327# define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
328#define AFMT_VBI_PACKET_CONTROL 0x7130
329# define AFMT_GENERIC0_UPDATE (1 << 2)
330#define AFMT_INFOFRAME_CONTROL0 0x7134
331# define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
332# define AFMT_AUDIO_INFO_UPDATE (1 << 7)
333# define AFMT_MPEG_INFO_UPDATE (1 << 10)
334#define AFMT_GENERIC0_7 0x7138
0fcdb61e
AD
335
336#define GC_USER_SHADER_PIPE_CONFIG 0x8954
337#define INACTIVE_QD_PIPES(x) ((x) << 8)
338#define INACTIVE_QD_PIPES_MASK 0x0000FF00
339#define INACTIVE_SIMDS(x) ((x) << 16)
340#define INACTIVE_SIMDS_MASK 0x00FF0000
341
342#define GRBM_CNTL 0x8000
343#define GRBM_READ_TIMEOUT(x) ((x) << 0)
344#define GRBM_SOFT_RESET 0x8020
747943ea
AD
345#define SOFT_RESET_CP (1 << 0)
346#define SOFT_RESET_CB (1 << 1)
347#define SOFT_RESET_DB (1 << 3)
348#define SOFT_RESET_PA (1 << 5)
349#define SOFT_RESET_SC (1 << 6)
350#define SOFT_RESET_SPI (1 << 8)
351#define SOFT_RESET_SH (1 << 9)
352#define SOFT_RESET_SX (1 << 10)
353#define SOFT_RESET_TC (1 << 11)
354#define SOFT_RESET_TA (1 << 12)
355#define SOFT_RESET_VC (1 << 13)
356#define SOFT_RESET_VGT (1 << 14)
357
0fcdb61e
AD
358#define GRBM_STATUS 0x8010
359#define CMDFIFO_AVAIL_MASK 0x0000000F
747943ea
AD
360#define SRBM_RQ_PENDING (1 << 5)
361#define CF_RQ_PENDING (1 << 7)
362#define PF_RQ_PENDING (1 << 8)
363#define GRBM_EE_BUSY (1 << 10)
364#define SX_CLEAN (1 << 11)
365#define DB_CLEAN (1 << 12)
366#define CB_CLEAN (1 << 13)
367#define TA_BUSY (1 << 14)
368#define VGT_BUSY_NO_DMA (1 << 16)
369#define VGT_BUSY (1 << 17)
370#define SX_BUSY (1 << 20)
371#define SH_BUSY (1 << 21)
372#define SPI_BUSY (1 << 22)
373#define SC_BUSY (1 << 24)
374#define PA_BUSY (1 << 25)
375#define DB_BUSY (1 << 26)
376#define CP_COHERENCY_BUSY (1 << 28)
377#define CP_BUSY (1 << 29)
378#define CB_BUSY (1 << 30)
379#define GUI_ACTIVE (1 << 31)
380#define GRBM_STATUS_SE0 0x8014
381#define GRBM_STATUS_SE1 0x8018
382#define SE_SX_CLEAN (1 << 0)
383#define SE_DB_CLEAN (1 << 1)
384#define SE_CB_CLEAN (1 << 2)
385#define SE_TA_BUSY (1 << 25)
386#define SE_SX_BUSY (1 << 26)
387#define SE_SPI_BUSY (1 << 27)
388#define SE_SH_BUSY (1 << 28)
389#define SE_SC_BUSY (1 << 29)
390#define SE_DB_BUSY (1 << 30)
391#define SE_CB_BUSY (1 << 31)
e33df25f 392/* evergreen */
67b3f823
AD
393#define CG_THERMAL_CTRL 0x72c
394#define TOFFSET_MASK 0x00003FE0
395#define TOFFSET_SHIFT 5
21a8122a
AD
396#define CG_MULT_THERMAL_STATUS 0x740
397#define ASIC_T(x) ((x) << 16)
67b3f823 398#define ASIC_T_MASK 0x07FF0000
21a8122a 399#define ASIC_T_SHIFT 16
67b3f823
AD
400#define CG_TS0_STATUS 0x760
401#define TS0_ADC_DOUT_MASK 0x000003FF
402#define TS0_ADC_DOUT_SHIFT 0
e33df25f
AD
403/* APU */
404#define CG_THERMAL_STATUS 0x678
21a8122a 405
0fcdb61e
AD
406#define HDP_HOST_PATH_CNTL 0x2C00
407#define HDP_NONSURFACE_BASE 0x2C04
408#define HDP_NONSURFACE_INFO 0x2C08
409#define HDP_NONSURFACE_SIZE 0x2C0C
6f2f48a9 410#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
0fcdb61e
AD
411#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
412#define HDP_TILING_CONFIG 0x2F3C
413
414#define MC_SHARED_CHMAP 0x2004
415#define NOOFCHAN_SHIFT 12
416#define NOOFCHAN_MASK 0x00003000
9535ab73 417#define MC_SHARED_CHREMAP 0x2008
0fcdb61e
AD
418
419#define MC_ARB_RAMCFG 0x2760
420#define NOOFBANK_SHIFT 0
421#define NOOFBANK_MASK 0x00000003
422#define NOOFRANK_SHIFT 2
423#define NOOFRANK_MASK 0x00000004
424#define NOOFROWS_SHIFT 3
425#define NOOFROWS_MASK 0x00000038
426#define NOOFCOLS_SHIFT 6
427#define NOOFCOLS_MASK 0x000000C0
428#define CHANSIZE_SHIFT 8
429#define CHANSIZE_MASK 0x00000100
430#define BURSTLENGTH_SHIFT 9
431#define BURSTLENGTH_MASK 0x00000200
432#define CHANSIZE_OVERRIDE (1 << 11)
d9282fca 433#define FUS_MC_ARB_RAMCFG 0x2768
0fcdb61e
AD
434#define MC_VM_AGP_TOP 0x2028
435#define MC_VM_AGP_BOT 0x202C
436#define MC_VM_AGP_BASE 0x2030
437#define MC_VM_FB_LOCATION 0x2024
b4183e30 438#define MC_FUS_VM_FB_OFFSET 0x2898
0fcdb61e
AD
439#define MC_VM_MB_L1_TLB0_CNTL 0x2234
440#define MC_VM_MB_L1_TLB1_CNTL 0x2238
441#define MC_VM_MB_L1_TLB2_CNTL 0x223C
442#define MC_VM_MB_L1_TLB3_CNTL 0x2240
443#define ENABLE_L1_TLB (1 << 0)
444#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
445#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
446#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
447#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
448#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
449#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
450#define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
451#define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
452#define MC_VM_MD_L1_TLB0_CNTL 0x2654
453#define MC_VM_MD_L1_TLB1_CNTL 0x2658
454#define MC_VM_MD_L1_TLB2_CNTL 0x265C
8aeb96f8
AD
455
456#define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
457#define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
458#define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
459
0fcdb61e
AD
460#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
461#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
462#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
463
464#define PA_CL_ENHANCE 0x8A14
465#define CLIP_VTX_REORDER_ENA (1 << 0)
466#define NUM_CLIP_SEQ(x) ((x) << 1)
721604a1 467#define PA_SC_ENHANCE 0x8BF0
0fcdb61e 468#define PA_SC_AA_CONFIG 0x28C04
cb5fcbd5
AD
469#define MSAA_NUM_SAMPLES_SHIFT 0
470#define MSAA_NUM_SAMPLES_MASK 0x3
0fcdb61e
AD
471#define PA_SC_CLIPRECT_RULE 0x2820C
472#define PA_SC_EDGERULE 0x28230
473#define PA_SC_FIFO_SIZE 0x8BCC
474#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
475#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
32fcdbf4 476#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
0fcdb61e 477#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
32fcdbf4
AD
478#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
479#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
0fcdb61e 480#define PA_SC_LINE_STIPPLE 0x28A0C
12920591 481#define PA_SU_LINE_STIPPLE_VALUE 0x8A60
0fcdb61e
AD
482#define PA_SC_LINE_STIPPLE_STATE 0x8B10
483
484#define SCRATCH_REG0 0x8500
485#define SCRATCH_REG1 0x8504
486#define SCRATCH_REG2 0x8508
487#define SCRATCH_REG3 0x850C
488#define SCRATCH_REG4 0x8510
489#define SCRATCH_REG5 0x8514
490#define SCRATCH_REG6 0x8518
491#define SCRATCH_REG7 0x851C
492#define SCRATCH_UMSK 0x8540
493#define SCRATCH_ADDR 0x8544
494
495#define SMX_DC_CTL0 0xA020
496#define USE_HASH_FUNCTION (1 << 0)
32fcdbf4 497#define NUMBER_OF_SETS(x) ((x) << 1)
0fcdb61e
AD
498#define FLUSH_ALL_ON_EVENT (1 << 10)
499#define STALL_ON_EVENT (1 << 11)
500#define SMX_EVENT_CTL 0xA02C
501#define ES_FLUSH_CTL(x) ((x) << 0)
502#define GS_FLUSH_CTL(x) ((x) << 3)
503#define ACK_FLUSH_CTL(x) ((x) << 6)
504#define SYNC_FLUSH_CTL (1 << 8)
505
506#define SPI_CONFIG_CNTL 0x9100
507#define GPR_WRITE_PRIORITY(x) ((x) << 0)
508#define SPI_CONFIG_CNTL_1 0x913C
509#define VTX_DONE_DELAY(x) ((x) << 0)
510#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
511#define SPI_INPUT_Z 0x286D8
512#define SPI_PS_IN_CONTROL_0 0x286CC
513#define NUM_INTERP(x) ((x)<<0)
514#define POSITION_ENA (1<<8)
515#define POSITION_CENTROID (1<<9)
516#define POSITION_ADDR(x) ((x)<<10)
517#define PARAM_GEN(x) ((x)<<15)
518#define PARAM_GEN_ADDR(x) ((x)<<19)
519#define BARYC_SAMPLE_CNTL(x) ((x)<<26)
520#define PERSP_GRADIENT_ENA (1<<28)
521#define LINEAR_GRADIENT_ENA (1<<29)
522#define POSITION_SAMPLE (1<<30)
523#define BARYC_AT_SAMPLE_ENA (1<<31)
524
525#define SQ_CONFIG 0x8C00
526#define VC_ENABLE (1 << 0)
527#define EXPORT_SRC_C (1 << 1)
32fcdbf4
AD
528#define CS_PRIO(x) ((x) << 18)
529#define LS_PRIO(x) ((x) << 20)
530#define HS_PRIO(x) ((x) << 22)
531#define PS_PRIO(x) ((x) << 24)
532#define VS_PRIO(x) ((x) << 26)
533#define GS_PRIO(x) ((x) << 28)
534#define ES_PRIO(x) ((x) << 30)
0fcdb61e
AD
535#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
536#define NUM_PS_GPRS(x) ((x) << 0)
537#define NUM_VS_GPRS(x) ((x) << 16)
538#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
539#define SQ_GPR_RESOURCE_MGMT_2 0x8C08
540#define NUM_GS_GPRS(x) ((x) << 0)
541#define NUM_ES_GPRS(x) ((x) << 16)
32fcdbf4
AD
542#define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
543#define NUM_HS_GPRS(x) ((x) << 0)
544#define NUM_LS_GPRS(x) ((x) << 16)
721604a1
JG
545#define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
546#define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
32fcdbf4
AD
547#define SQ_THREAD_RESOURCE_MGMT 0x8C18
548#define NUM_PS_THREADS(x) ((x) << 0)
549#define NUM_VS_THREADS(x) ((x) << 8)
550#define NUM_GS_THREADS(x) ((x) << 16)
551#define NUM_ES_THREADS(x) ((x) << 24)
552#define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
553#define NUM_HS_THREADS(x) ((x) << 0)
554#define NUM_LS_THREADS(x) ((x) << 8)
555#define SQ_STACK_RESOURCE_MGMT_1 0x8C20
556#define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
557#define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
558#define SQ_STACK_RESOURCE_MGMT_2 0x8C24
559#define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
560#define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
561#define SQ_STACK_RESOURCE_MGMT_3 0x8C28
562#define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
563#define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
564#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
721604a1
JG
565#define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
566#define SQ_STATIC_THREAD_MGMT_1 0x8E20
567#define SQ_STATIC_THREAD_MGMT_2 0x8E24
568#define SQ_STATIC_THREAD_MGMT_3 0x8E28
32fcdbf4
AD
569#define SQ_LDS_RESOURCE_MGMT 0x8E2C
570
0fcdb61e
AD
571#define SQ_MS_FIFO_SIZES 0x8CF0
572#define CACHE_FIFO_SIZE(x) ((x) << 0)
573#define FETCH_FIFO_HIWATER(x) ((x) << 8)
574#define DONE_FIFO_HIWATER(x) ((x) << 16)
575#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
576
577#define SX_DEBUG_1 0x9058
578#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
579#define SX_EXPORT_BUFFER_SIZES 0x900C
580#define COLOR_BUFFER_SIZE(x) ((x) << 0)
581#define POSITION_BUFFER_SIZE(x) ((x) << 8)
582#define SMX_BUFFER_SIZE(x) ((x) << 16)
033b5650 583#define SX_MEMORY_EXPORT_BASE 0x9010
0fcdb61e
AD
584#define SX_MISC 0x28350
585
32fcdbf4
AD
586#define CB_PERF_CTR0_SEL_0 0x9A20
587#define CB_PERF_CTR0_SEL_1 0x9A24
588#define CB_PERF_CTR1_SEL_0 0x9A28
589#define CB_PERF_CTR1_SEL_1 0x9A2C
590#define CB_PERF_CTR2_SEL_0 0x9A30
591#define CB_PERF_CTR2_SEL_1 0x9A34
592#define CB_PERF_CTR3_SEL_0 0x9A38
593#define CB_PERF_CTR3_SEL_1 0x9A3C
594
0fcdb61e
AD
595#define TA_CNTL_AUX 0x9508
596#define DISABLE_CUBE_WRAP (1 << 0)
597#define DISABLE_CUBE_ANISO (1 << 1)
598#define SYNC_GRADIENT (1 << 24)
599#define SYNC_WALKER (1 << 25)
600#define SYNC_ALIGNER (1 << 26)
601
9535ab73
AD
602#define TCP_CHAN_STEER_LO 0x960c
603#define TCP_CHAN_STEER_HI 0x9610
604
0fcdb61e 605#define VGT_CACHE_INVALIDATION 0x88C4
32fcdbf4 606#define CACHE_INVALIDATION(x) ((x) << 0)
0fcdb61e
AD
607#define VC_ONLY 0
608#define TC_ONLY 1
609#define VC_AND_TC 2
610#define AUTO_INVLD_EN(x) ((x) << 6)
611#define NO_AUTO 0
612#define ES_AUTO 1
613#define GS_AUTO 2
614#define ES_AND_GS_AUTO 3
615#define VGT_GS_VERTEX_REUSE 0x88D4
616#define VGT_NUM_INSTANCES 0x8974
617#define VGT_OUT_DEALLOC_CNTL 0x28C5C
618#define DEALLOC_DIST_MASK 0x0000007F
619#define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
620#define VTX_REUSE_DEPTH_MASK 0x000000FF
621
622#define VM_CONTEXT0_CNTL 0x1410
623#define ENABLE_CONTEXT (1 << 0)
624#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
625#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
626#define VM_CONTEXT1_CNTL 0x1414
627#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
628#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
629#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
630#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
631#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
632#define REQUEST_TYPE(x) (((x) & 0xf) << 0)
633#define RESPONSE_TYPE_MASK 0x000000F0
634#define RESPONSE_TYPE_SHIFT 4
635#define VM_L2_CNTL 0x1400
636#define ENABLE_L2_CACHE (1 << 0)
637#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
638#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
639#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
640#define VM_L2_CNTL2 0x1404
641#define INVALIDATE_ALL_L1_TLBS (1 << 0)
642#define INVALIDATE_L2_CACHE (1 << 1)
643#define VM_L2_CNTL3 0x1408
644#define BANK_SELECT(x) ((x) << 0)
645#define CACHE_UPDATE_MODE(x) ((x) << 6)
646#define VM_L2_STATUS 0x140C
647#define L2_BUSY (1 << 0)
648
649#define WAIT_UNTIL 0x8040
650
651#define SRBM_STATUS 0x0E50
747943ea
AD
652#define SRBM_SOFT_RESET 0x0E60
653#define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
654#define SOFT_RESET_BIF (1 << 1)
655#define SOFT_RESET_CG (1 << 2)
656#define SOFT_RESET_DC (1 << 5)
657#define SOFT_RESET_GRBM (1 << 8)
658#define SOFT_RESET_HDP (1 << 9)
659#define SOFT_RESET_IH (1 << 10)
660#define SOFT_RESET_MC (1 << 11)
661#define SOFT_RESET_RLC (1 << 13)
662#define SOFT_RESET_ROM (1 << 14)
663#define SOFT_RESET_SEM (1 << 15)
664#define SOFT_RESET_VMC (1 << 17)
665#define SOFT_RESET_TST (1 << 21)
666#define SOFT_RESET_REGBB (1 << 22)
667#define SOFT_RESET_ORB (1 << 23)
0fcdb61e 668
f9d9c362
AD
669/* display watermarks */
670#define DC_LB_MEMORY_SPLIT 0x6b0c
671#define PRIORITY_A_CNT 0x6b18
672#define PRIORITY_MARK_MASK 0x7fff
673#define PRIORITY_OFF (1 << 16)
674#define PRIORITY_ALWAYS_ON (1 << 20)
675#define PRIORITY_B_CNT 0x6b1c
676#define PIPE0_ARBITRATION_CONTROL3 0x0bf0
677# define LATENCY_WATERMARK_MASK(x) ((x) << 16)
678#define PIPE0_LATENCY_CONTROL 0x0bf4
679# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
680# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
681
45f9a39b
AD
682#define IH_RB_CNTL 0x3e00
683# define IH_RB_ENABLE (1 << 0)
684# define IH_IB_SIZE(x) ((x) << 1) /* log2 */
685# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
686# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
687# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
688# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
689# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
690#define IH_RB_BASE 0x3e04
691#define IH_RB_RPTR 0x3e08
692#define IH_RB_WPTR 0x3e0c
693# define RB_OVERFLOW (1 << 0)
694# define WPTR_OFFSET_MASK 0x3fffc
695#define IH_RB_WPTR_ADDR_HI 0x3e10
696#define IH_RB_WPTR_ADDR_LO 0x3e14
697#define IH_CNTL 0x3e18
698# define ENABLE_INTR (1 << 0)
fcb857ab 699# define IH_MC_SWAP(x) ((x) << 1)
45f9a39b
AD
700# define IH_MC_SWAP_NONE 0
701# define IH_MC_SWAP_16BIT 1
702# define IH_MC_SWAP_32BIT 2
703# define IH_MC_SWAP_64BIT 3
704# define RPTR_REARM (1 << 4)
705# define MC_WRREQ_CREDIT(x) ((x) << 15)
706# define MC_WR_CLEAN_CNT(x) ((x) << 20)
707
708#define CP_INT_CNTL 0xc124
709# define CNTX_BUSY_INT_ENABLE (1 << 19)
710# define CNTX_EMPTY_INT_ENABLE (1 << 20)
711# define SCRATCH_INT_ENABLE (1 << 25)
712# define TIME_STAMP_INT_ENABLE (1 << 26)
713# define IB2_INT_ENABLE (1 << 29)
714# define IB1_INT_ENABLE (1 << 30)
715# define RB_INT_ENABLE (1 << 31)
716#define CP_INT_STATUS 0xc128
717# define SCRATCH_INT_STAT (1 << 25)
718# define TIME_STAMP_INT_STAT (1 << 26)
719# define IB2_INT_STAT (1 << 29)
720# define IB1_INT_STAT (1 << 30)
721# define RB_INT_STAT (1 << 31)
722
723#define GRBM_INT_CNTL 0x8060
724# define RDERR_INT_ENABLE (1 << 0)
725# define GUI_IDLE_INT_ENABLE (1 << 19)
726
727/* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
728#define CRTC_STATUS_FRAME_COUNT 0x6e98
729
730/* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
731#define VLINE_STATUS 0x6bb8
732# define VLINE_OCCURRED (1 << 0)
733# define VLINE_ACK (1 << 4)
734# define VLINE_STAT (1 << 12)
735# define VLINE_INTERRUPT (1 << 16)
736# define VLINE_INTERRUPT_TYPE (1 << 17)
737/* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
738#define VBLANK_STATUS 0x6bbc
739# define VBLANK_OCCURRED (1 << 0)
740# define VBLANK_ACK (1 << 4)
741# define VBLANK_STAT (1 << 12)
742# define VBLANK_INTERRUPT (1 << 16)
743# define VBLANK_INTERRUPT_TYPE (1 << 17)
744
745/* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
746#define INT_MASK 0x6b40
747# define VBLANK_INT_MASK (1 << 0)
748# define VLINE_INT_MASK (1 << 4)
749
750#define DISP_INTERRUPT_STATUS 0x60f4
751# define LB_D1_VLINE_INTERRUPT (1 << 2)
752# define LB_D1_VBLANK_INTERRUPT (1 << 3)
753# define DC_HPD1_INTERRUPT (1 << 17)
754# define DC_HPD1_RX_INTERRUPT (1 << 18)
755# define DACA_AUTODETECT_INTERRUPT (1 << 22)
756# define DACB_AUTODETECT_INTERRUPT (1 << 23)
757# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
758# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
759#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
760# define LB_D2_VLINE_INTERRUPT (1 << 2)
761# define LB_D2_VBLANK_INTERRUPT (1 << 3)
762# define DC_HPD2_INTERRUPT (1 << 17)
763# define DC_HPD2_RX_INTERRUPT (1 << 18)
764# define DISP_TIMER_INTERRUPT (1 << 24)
765#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
766# define LB_D3_VLINE_INTERRUPT (1 << 2)
767# define LB_D3_VBLANK_INTERRUPT (1 << 3)
768# define DC_HPD3_INTERRUPT (1 << 17)
769# define DC_HPD3_RX_INTERRUPT (1 << 18)
770#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
771# define LB_D4_VLINE_INTERRUPT (1 << 2)
772# define LB_D4_VBLANK_INTERRUPT (1 << 3)
773# define DC_HPD4_INTERRUPT (1 << 17)
774# define DC_HPD4_RX_INTERRUPT (1 << 18)
775#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
776# define LB_D5_VLINE_INTERRUPT (1 << 2)
777# define LB_D5_VBLANK_INTERRUPT (1 << 3)
778# define DC_HPD5_INTERRUPT (1 << 17)
779# define DC_HPD5_RX_INTERRUPT (1 << 18)
37cba6c6 780#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
45f9a39b
AD
781# define LB_D6_VLINE_INTERRUPT (1 << 2)
782# define LB_D6_VBLANK_INTERRUPT (1 << 3)
783# define DC_HPD6_INTERRUPT (1 << 17)
784# define DC_HPD6_RX_INTERRUPT (1 << 18)
785
786/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
787#define GRPH_INT_STATUS 0x6858
788# define GRPH_PFLIP_INT_OCCURRED (1 << 0)
789# define GRPH_PFLIP_INT_CLEAR (1 << 8)
790/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
791#define GRPH_INT_CONTROL 0x685c
792# define GRPH_PFLIP_INT_MASK (1 << 0)
793# define GRPH_PFLIP_INT_TYPE (1 << 8)
794
795#define DACA_AUTODETECT_INT_CONTROL 0x66c8
796#define DACB_AUTODETECT_INT_CONTROL 0x67c8
797
798#define DC_HPD1_INT_STATUS 0x601c
799#define DC_HPD2_INT_STATUS 0x6028
800#define DC_HPD3_INT_STATUS 0x6034
801#define DC_HPD4_INT_STATUS 0x6040
802#define DC_HPD5_INT_STATUS 0x604c
803#define DC_HPD6_INT_STATUS 0x6058
804# define DC_HPDx_INT_STATUS (1 << 0)
805# define DC_HPDx_SENSE (1 << 1)
806# define DC_HPDx_RX_INT_STATUS (1 << 8)
807
808#define DC_HPD1_INT_CONTROL 0x6020
809#define DC_HPD2_INT_CONTROL 0x602c
810#define DC_HPD3_INT_CONTROL 0x6038
811#define DC_HPD4_INT_CONTROL 0x6044
812#define DC_HPD5_INT_CONTROL 0x6050
813#define DC_HPD6_INT_CONTROL 0x605c
814# define DC_HPDx_INT_ACK (1 << 0)
815# define DC_HPDx_INT_POLARITY (1 << 8)
816# define DC_HPDx_INT_EN (1 << 16)
817# define DC_HPDx_RX_INT_ACK (1 << 20)
818# define DC_HPDx_RX_INT_EN (1 << 24)
819
820#define DC_HPD1_CONTROL 0x6024
821#define DC_HPD2_CONTROL 0x6030
822#define DC_HPD3_CONTROL 0x603c
823#define DC_HPD4_CONTROL 0x6048
824#define DC_HPD5_CONTROL 0x6054
825#define DC_HPD6_CONTROL 0x6060
826# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
827# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
828# define DC_HPDx_EN (1 << 28)
829
9e46a48d
AD
830/* PCIE link stuff */
831#define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
832#define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
833# define LC_LINK_WIDTH_SHIFT 0
834# define LC_LINK_WIDTH_MASK 0x7
835# define LC_LINK_WIDTH_X0 0
836# define LC_LINK_WIDTH_X1 1
837# define LC_LINK_WIDTH_X2 2
838# define LC_LINK_WIDTH_X4 3
839# define LC_LINK_WIDTH_X8 4
840# define LC_LINK_WIDTH_X16 6
841# define LC_LINK_WIDTH_RD_SHIFT 4
842# define LC_LINK_WIDTH_RD_MASK 0x70
843# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
844# define LC_RECONFIG_NOW (1 << 8)
845# define LC_RENEGOTIATION_SUPPORT (1 << 9)
846# define LC_RENEGOTIATE_EN (1 << 10)
847# define LC_SHORT_RECONFIG_EN (1 << 11)
848# define LC_UPCONFIGURE_SUPPORT (1 << 12)
849# define LC_UPCONFIGURE_DIS (1 << 13)
850#define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
851# define LC_GEN2_EN_STRAP (1 << 0)
852# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
853# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
854# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
855# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
856# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
857# define LC_CURRENT_DATA_RATE (1 << 11)
858# define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
859# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
860# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
861# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
862#define MM_CFGREGS_CNTL 0x544c
863# define MM_WR_TO_CFG_EN (1 << 3)
864#define LINK_CNTL2 0x88 /* F0 */
865# define TARGET_LINK_SPEED_MASK (0xf << 0)
866# define SELECTABLE_DEEMPHASIS (1 << 6)
867
cb5fcbd5
AD
868/*
869 * PM4
870 */
871#define PACKET_TYPE0 0
872#define PACKET_TYPE1 1
873#define PACKET_TYPE2 2
874#define PACKET_TYPE3 3
875
876#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
877#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
878#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
879#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
880#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
881 (((reg) >> 2) & 0xFFFF) | \
882 ((n) & 0x3FFF) << 16)
883#define CP_PACKET2 0x80000000
884#define PACKET2_PAD_SHIFT 0
885#define PACKET2_PAD_MASK (0x3fffffff << 0)
886
887#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
888
889#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
890 (((op) & 0xFF) << 8) | \
891 ((n) & 0x3FFF) << 16)
892
893/* Packet 3 types */
894#define PACKET3_NOP 0x10
895#define PACKET3_SET_BASE 0x11
896#define PACKET3_CLEAR_STATE 0x12
32171d22 897#define PACKET3_INDEX_BUFFER_SIZE 0x13
cb5fcbd5
AD
898#define PACKET3_DISPATCH_DIRECT 0x15
899#define PACKET3_DISPATCH_INDIRECT 0x16
900#define PACKET3_INDIRECT_BUFFER_END 0x17
12920591 901#define PACKET3_MODE_CONTROL 0x18
cb5fcbd5
AD
902#define PACKET3_SET_PREDICATION 0x20
903#define PACKET3_REG_RMW 0x21
904#define PACKET3_COND_EXEC 0x22
905#define PACKET3_PRED_EXEC 0x23
906#define PACKET3_DRAW_INDIRECT 0x24
907#define PACKET3_DRAW_INDEX_INDIRECT 0x25
908#define PACKET3_INDEX_BASE 0x26
909#define PACKET3_DRAW_INDEX_2 0x27
910#define PACKET3_CONTEXT_CONTROL 0x28
911#define PACKET3_DRAW_INDEX_OFFSET 0x29
912#define PACKET3_INDEX_TYPE 0x2A
913#define PACKET3_DRAW_INDEX 0x2B
914#define PACKET3_DRAW_INDEX_AUTO 0x2D
915#define PACKET3_DRAW_INDEX_IMMD 0x2E
916#define PACKET3_NUM_INSTANCES 0x2F
917#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
918#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
919#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
920#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
921#define PACKET3_MEM_SEMAPHORE 0x39
922#define PACKET3_MPEG_INDEX 0x3A
721604a1 923#define PACKET3_COPY_DW 0x3B
cb5fcbd5
AD
924#define PACKET3_WAIT_REG_MEM 0x3C
925#define PACKET3_MEM_WRITE 0x3D
926#define PACKET3_INDIRECT_BUFFER 0x32
927#define PACKET3_SURFACE_SYNC 0x43
928# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
929# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
930# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
931# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
932# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
933# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
934# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
935# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
936# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
937# define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
938# define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
939# define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
32171d22 940# define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
cb5fcbd5
AD
941# define PACKET3_FULL_CACHE_ENA (1 << 20)
942# define PACKET3_TC_ACTION_ENA (1 << 23)
943# define PACKET3_VC_ACTION_ENA (1 << 24)
944# define PACKET3_CB_ACTION_ENA (1 << 25)
945# define PACKET3_DB_ACTION_ENA (1 << 26)
946# define PACKET3_SH_ACTION_ENA (1 << 27)
32171d22 947# define PACKET3_SX_ACTION_ENA (1 << 28)
cb5fcbd5
AD
948#define PACKET3_ME_INITIALIZE 0x44
949#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
950#define PACKET3_COND_WRITE 0x45
951#define PACKET3_EVENT_WRITE 0x46
952#define PACKET3_EVENT_WRITE_EOP 0x47
953#define PACKET3_EVENT_WRITE_EOS 0x48
954#define PACKET3_PREAMBLE_CNTL 0x4A
2281a378
AD
955# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
956# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
cb5fcbd5
AD
957#define PACKET3_RB_OFFSET 0x4B
958#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
959#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
960#define PACKET3_ALU_PS_CONST_UPDATE 0x4E
961#define PACKET3_ALU_VS_CONST_UPDATE 0x4F
962#define PACKET3_ONE_REG_WRITE 0x57
963#define PACKET3_SET_CONFIG_REG 0x68
964#define PACKET3_SET_CONFIG_REG_START 0x00008000
965#define PACKET3_SET_CONFIG_REG_END 0x0000ac00
966#define PACKET3_SET_CONTEXT_REG 0x69
967#define PACKET3_SET_CONTEXT_REG_START 0x00028000
968#define PACKET3_SET_CONTEXT_REG_END 0x00029000
969#define PACKET3_SET_ALU_CONST 0x6A
970/* alu const buffers only; no reg file */
971#define PACKET3_SET_BOOL_CONST 0x6B
972#define PACKET3_SET_BOOL_CONST_START 0x0003a500
973#define PACKET3_SET_BOOL_CONST_END 0x0003a518
974#define PACKET3_SET_LOOP_CONST 0x6C
975#define PACKET3_SET_LOOP_CONST_START 0x0003a200
976#define PACKET3_SET_LOOP_CONST_END 0x0003a500
977#define PACKET3_SET_RESOURCE 0x6D
978#define PACKET3_SET_RESOURCE_START 0x00030000
979#define PACKET3_SET_RESOURCE_END 0x00038000
980#define PACKET3_SET_SAMPLER 0x6E
981#define PACKET3_SET_SAMPLER_START 0x0003c000
982#define PACKET3_SET_SAMPLER_END 0x0003c600
983#define PACKET3_SET_CTL_CONST 0x6F
984#define PACKET3_SET_CTL_CONST_START 0x0003cff0
985#define PACKET3_SET_CTL_CONST_END 0x0003ff0c
986#define PACKET3_SET_RESOURCE_OFFSET 0x70
987#define PACKET3_SET_ALU_CONST_VS 0x71
988#define PACKET3_SET_ALU_CONST_DI 0x72
989#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
990#define PACKET3_SET_RESOURCE_INDIRECT 0x74
991#define PACKET3_SET_APPEND_CNT 0x75
992
993#define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
994#define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
995#define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
996#define SQ_TEX_VTX_INVALID_TEXTURE 0x0
997#define SQ_TEX_VTX_INVALID_BUFFER 0x1
998#define SQ_TEX_VTX_VALID_TEXTURE 0x2
999#define SQ_TEX_VTX_VALID_BUFFER 0x3
1000
721604a1
JG
1001#define VGT_VTX_VECT_EJECT_REG 0x88b0
1002
cb5fcbd5
AD
1003#define SQ_CONST_MEM_BASE 0x8df8
1004
8aa75009 1005#define SQ_ESGS_RING_BASE 0x8c40
cb5fcbd5 1006#define SQ_ESGS_RING_SIZE 0x8c44
8aa75009 1007#define SQ_GSVS_RING_BASE 0x8c48
cb5fcbd5 1008#define SQ_GSVS_RING_SIZE 0x8c4c
8aa75009 1009#define SQ_ESTMP_RING_BASE 0x8c50
cb5fcbd5 1010#define SQ_ESTMP_RING_SIZE 0x8c54
8aa75009 1011#define SQ_GSTMP_RING_BASE 0x8c58
cb5fcbd5 1012#define SQ_GSTMP_RING_SIZE 0x8c5c
8aa75009 1013#define SQ_VSTMP_RING_BASE 0x8c60
cb5fcbd5 1014#define SQ_VSTMP_RING_SIZE 0x8c64
8aa75009 1015#define SQ_PSTMP_RING_BASE 0x8c68
cb5fcbd5 1016#define SQ_PSTMP_RING_SIZE 0x8c6c
8aa75009 1017#define SQ_LSTMP_RING_BASE 0x8e10
cb5fcbd5 1018#define SQ_LSTMP_RING_SIZE 0x8e14
8aa75009 1019#define SQ_HSTMP_RING_BASE 0x8e18
cb5fcbd5
AD
1020#define SQ_HSTMP_RING_SIZE 0x8e1c
1021#define VGT_TF_RING_SIZE 0x8988
1022
1023#define SQ_ESGS_RING_ITEMSIZE 0x28900
1024#define SQ_GSVS_RING_ITEMSIZE 0x28904
1025#define SQ_ESTMP_RING_ITEMSIZE 0x28908
1026#define SQ_GSTMP_RING_ITEMSIZE 0x2890c
1027#define SQ_VSTMP_RING_ITEMSIZE 0x28910
1028#define SQ_PSTMP_RING_ITEMSIZE 0x28914
1029#define SQ_LSTMP_RING_ITEMSIZE 0x28830
1030#define SQ_HSTMP_RING_ITEMSIZE 0x28834
1031
1032#define SQ_GS_VERT_ITEMSIZE 0x2891c
1033#define SQ_GS_VERT_ITEMSIZE_1 0x28920
1034#define SQ_GS_VERT_ITEMSIZE_2 0x28924
1035#define SQ_GS_VERT_ITEMSIZE_3 0x28928
1036#define SQ_GSVS_RING_OFFSET_1 0x2892c
1037#define SQ_GSVS_RING_OFFSET_2 0x28930
1038#define SQ_GSVS_RING_OFFSET_3 0x28934
1039
60a4a3e0
AD
1040#define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
1041#define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
1042
cb5fcbd5
AD
1043#define SQ_ALU_CONST_CACHE_PS_0 0x28940
1044#define SQ_ALU_CONST_CACHE_PS_1 0x28944
1045#define SQ_ALU_CONST_CACHE_PS_2 0x28948
1046#define SQ_ALU_CONST_CACHE_PS_3 0x2894c
1047#define SQ_ALU_CONST_CACHE_PS_4 0x28950
1048#define SQ_ALU_CONST_CACHE_PS_5 0x28954
1049#define SQ_ALU_CONST_CACHE_PS_6 0x28958
1050#define SQ_ALU_CONST_CACHE_PS_7 0x2895c
1051#define SQ_ALU_CONST_CACHE_PS_8 0x28960
1052#define SQ_ALU_CONST_CACHE_PS_9 0x28964
1053#define SQ_ALU_CONST_CACHE_PS_10 0x28968
1054#define SQ_ALU_CONST_CACHE_PS_11 0x2896c
1055#define SQ_ALU_CONST_CACHE_PS_12 0x28970
1056#define SQ_ALU_CONST_CACHE_PS_13 0x28974
1057#define SQ_ALU_CONST_CACHE_PS_14 0x28978
1058#define SQ_ALU_CONST_CACHE_PS_15 0x2897c
1059#define SQ_ALU_CONST_CACHE_VS_0 0x28980
1060#define SQ_ALU_CONST_CACHE_VS_1 0x28984
1061#define SQ_ALU_CONST_CACHE_VS_2 0x28988
1062#define SQ_ALU_CONST_CACHE_VS_3 0x2898c
1063#define SQ_ALU_CONST_CACHE_VS_4 0x28990
1064#define SQ_ALU_CONST_CACHE_VS_5 0x28994
1065#define SQ_ALU_CONST_CACHE_VS_6 0x28998
1066#define SQ_ALU_CONST_CACHE_VS_7 0x2899c
1067#define SQ_ALU_CONST_CACHE_VS_8 0x289a0
1068#define SQ_ALU_CONST_CACHE_VS_9 0x289a4
1069#define SQ_ALU_CONST_CACHE_VS_10 0x289a8
1070#define SQ_ALU_CONST_CACHE_VS_11 0x289ac
1071#define SQ_ALU_CONST_CACHE_VS_12 0x289b0
1072#define SQ_ALU_CONST_CACHE_VS_13 0x289b4
1073#define SQ_ALU_CONST_CACHE_VS_14 0x289b8
1074#define SQ_ALU_CONST_CACHE_VS_15 0x289bc
1075#define SQ_ALU_CONST_CACHE_GS_0 0x289c0
1076#define SQ_ALU_CONST_CACHE_GS_1 0x289c4
1077#define SQ_ALU_CONST_CACHE_GS_2 0x289c8
1078#define SQ_ALU_CONST_CACHE_GS_3 0x289cc
1079#define SQ_ALU_CONST_CACHE_GS_4 0x289d0
1080#define SQ_ALU_CONST_CACHE_GS_5 0x289d4
1081#define SQ_ALU_CONST_CACHE_GS_6 0x289d8
1082#define SQ_ALU_CONST_CACHE_GS_7 0x289dc
1083#define SQ_ALU_CONST_CACHE_GS_8 0x289e0
1084#define SQ_ALU_CONST_CACHE_GS_9 0x289e4
1085#define SQ_ALU_CONST_CACHE_GS_10 0x289e8
1086#define SQ_ALU_CONST_CACHE_GS_11 0x289ec
1087#define SQ_ALU_CONST_CACHE_GS_12 0x289f0
1088#define SQ_ALU_CONST_CACHE_GS_13 0x289f4
1089#define SQ_ALU_CONST_CACHE_GS_14 0x289f8
1090#define SQ_ALU_CONST_CACHE_GS_15 0x289fc
1091#define SQ_ALU_CONST_CACHE_HS_0 0x28f00
1092#define SQ_ALU_CONST_CACHE_HS_1 0x28f04
1093#define SQ_ALU_CONST_CACHE_HS_2 0x28f08
1094#define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
1095#define SQ_ALU_CONST_CACHE_HS_4 0x28f10
1096#define SQ_ALU_CONST_CACHE_HS_5 0x28f14
1097#define SQ_ALU_CONST_CACHE_HS_6 0x28f18
1098#define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
1099#define SQ_ALU_CONST_CACHE_HS_8 0x28f20
1100#define SQ_ALU_CONST_CACHE_HS_9 0x28f24
1101#define SQ_ALU_CONST_CACHE_HS_10 0x28f28
1102#define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
1103#define SQ_ALU_CONST_CACHE_HS_12 0x28f30
1104#define SQ_ALU_CONST_CACHE_HS_13 0x28f34
1105#define SQ_ALU_CONST_CACHE_HS_14 0x28f38
1106#define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
1107#define SQ_ALU_CONST_CACHE_LS_0 0x28f40
1108#define SQ_ALU_CONST_CACHE_LS_1 0x28f44
1109#define SQ_ALU_CONST_CACHE_LS_2 0x28f48
1110#define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
1111#define SQ_ALU_CONST_CACHE_LS_4 0x28f50
1112#define SQ_ALU_CONST_CACHE_LS_5 0x28f54
1113#define SQ_ALU_CONST_CACHE_LS_6 0x28f58
1114#define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
1115#define SQ_ALU_CONST_CACHE_LS_8 0x28f60
1116#define SQ_ALU_CONST_CACHE_LS_9 0x28f64
1117#define SQ_ALU_CONST_CACHE_LS_10 0x28f68
1118#define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
1119#define SQ_ALU_CONST_CACHE_LS_12 0x28f70
1120#define SQ_ALU_CONST_CACHE_LS_13 0x28f74
1121#define SQ_ALU_CONST_CACHE_LS_14 0x28f78
1122#define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
1123
d7ccd8fc
AD
1124#define PA_SC_SCREEN_SCISSOR_TL 0x28030
1125#define PA_SC_GENERIC_SCISSOR_TL 0x28240
1126#define PA_SC_WINDOW_SCISSOR_TL 0x28204
d7ccd8fc 1127
721604a1
JG
1128#define VGT_PRIMITIVE_TYPE 0x8958
1129#define VGT_INDEX_TYPE 0x895C
1130
1131#define VGT_NUM_INDICES 0x8970
1132
1133#define VGT_COMPUTE_DIM_X 0x8990
1134#define VGT_COMPUTE_DIM_Y 0x8994
1135#define VGT_COMPUTE_DIM_Z 0x8998
1136#define VGT_COMPUTE_START_X 0x899C
1137#define VGT_COMPUTE_START_Y 0x89A0
1138#define VGT_COMPUTE_START_Z 0x89A4
1139#define VGT_COMPUTE_INDEX 0x89A8
1140#define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
1141#define VGT_HS_OFFCHIP_PARAM 0x89B0
1142
1143#define DB_DEBUG 0x9830
1144#define DB_DEBUG2 0x9834
1145#define DB_DEBUG3 0x9838
1146#define DB_DEBUG4 0x983C
1147#define DB_WATERMARKS 0x9854
cb5fcbd5 1148#define DB_DEPTH_CONTROL 0x28800
285484e2
JG
1149#define R_028800_DB_DEPTH_CONTROL 0x028800
1150#define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
1151#define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
1152#define C_028800_STENCIL_ENABLE 0xFFFFFFFE
1153#define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
1154#define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
1155#define C_028800_Z_ENABLE 0xFFFFFFFD
1156#define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
1157#define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
1158#define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
1159#define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
1160#define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
1161#define C_028800_ZFUNC 0xFFFFFF8F
1162#define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
1163#define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
1164#define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
1165#define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
1166#define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
1167#define C_028800_STENCILFUNC 0xFFFFF8FF
1168#define V_028800_STENCILFUNC_NEVER 0x00000000
1169#define V_028800_STENCILFUNC_LESS 0x00000001
1170#define V_028800_STENCILFUNC_EQUAL 0x00000002
1171#define V_028800_STENCILFUNC_LEQUAL 0x00000003
1172#define V_028800_STENCILFUNC_GREATER 0x00000004
1173#define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
1174#define V_028800_STENCILFUNC_GEQUAL 0x00000006
1175#define V_028800_STENCILFUNC_ALWAYS 0x00000007
1176#define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
1177#define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
1178#define C_028800_STENCILFAIL 0xFFFFC7FF
1179#define V_028800_STENCIL_KEEP 0x00000000
1180#define V_028800_STENCIL_ZERO 0x00000001
1181#define V_028800_STENCIL_REPLACE 0x00000002
1182#define V_028800_STENCIL_INCR 0x00000003
1183#define V_028800_STENCIL_DECR 0x00000004
1184#define V_028800_STENCIL_INVERT 0x00000005
1185#define V_028800_STENCIL_INCR_WRAP 0x00000006
1186#define V_028800_STENCIL_DECR_WRAP 0x00000007
1187#define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
1188#define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
1189#define C_028800_STENCILZPASS 0xFFFE3FFF
1190#define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
1191#define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
1192#define C_028800_STENCILZFAIL 0xFFF1FFFF
1193#define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
1194#define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
1195#define C_028800_STENCILFUNC_BF 0xFF8FFFFF
1196#define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
1197#define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
1198#define C_028800_STENCILFAIL_BF 0xFC7FFFFF
1199#define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
1200#define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
1201#define C_028800_STENCILZPASS_BF 0xE3FFFFFF
1202#define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
1203#define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
1204#define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
cb5fcbd5 1205#define DB_DEPTH_VIEW 0x28008
285484e2
JG
1206#define R_028008_DB_DEPTH_VIEW 0x00028008
1207#define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
1208#define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
1209#define C_028008_SLICE_START 0xFFFFF800
1210#define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1211#define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1212#define C_028008_SLICE_MAX 0xFF001FFF
cb5fcbd5 1213#define DB_HTILE_DATA_BASE 0x28014
88f50c80
JG
1214#define DB_HTILE_SURFACE 0x28abc
1215#define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
1216#define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
1217#define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
1218#define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
1219#define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
1220#define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
1221#define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
cb5fcbd5
AD
1222#define DB_Z_INFO 0x28040
1223# define Z_ARRAY_MODE(x) ((x) << 4)
f3a71df0
AD
1224# define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
1225# define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
1226# define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
1227# define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
285484e2
JG
1228# define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1229#define R_028040_DB_Z_INFO 0x028040
1230#define S_028040_FORMAT(x) (((x) & 0x3) << 0)
1231#define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
1232#define C_028040_FORMAT 0xFFFFFFFC
1233#define V_028040_Z_INVALID 0x00000000
1234#define V_028040_Z_16 0x00000001
1235#define V_028040_Z_24 0x00000002
1236#define V_028040_Z_32_FLOAT 0x00000003
1237#define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
1238#define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
1239#define C_028040_ARRAY_MODE 0xFFFFFF0F
1240#define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
1241#define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
1242#define C_028040_READ_SIZE 0xEFFFFFFF
1243#define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
1244#define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
1245#define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
1246#define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
1247#define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
1248#define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
1249#define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
1250#define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1251#define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
1252#define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
1253#define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
1254#define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
1255#define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1256#define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
1257#define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1258#define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
cb5fcbd5 1259#define DB_STENCIL_INFO 0x28044
285484e2
JG
1260#define R_028044_DB_STENCIL_INFO 0x028044
1261#define S_028044_FORMAT(x) (((x) & 0x1) << 0)
1262#define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
1263#define C_028044_FORMAT 0xFFFFFFFE
1264#define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
cb5fcbd5
AD
1265#define DB_Z_READ_BASE 0x28048
1266#define DB_STENCIL_READ_BASE 0x2804c
1267#define DB_Z_WRITE_BASE 0x28050
1268#define DB_STENCIL_WRITE_BASE 0x28054
1269#define DB_DEPTH_SIZE 0x28058
285484e2
JG
1270#define R_028058_DB_DEPTH_SIZE 0x028058
1271#define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
1272#define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
1273#define C_028058_PITCH_TILE_MAX 0xFFFFF800
1274#define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
1275#define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
1276#define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
1277#define R_02805C_DB_DEPTH_SLICE 0x02805C
1278#define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
1279#define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
1280#define C_02805C_SLICE_TILE_MAX 0xFFC00000
cb5fcbd5
AD
1281
1282#define SQ_PGM_START_PS 0x28840
1283#define SQ_PGM_START_VS 0x2885c
1284#define SQ_PGM_START_GS 0x28874
1285#define SQ_PGM_START_ES 0x2888c
1286#define SQ_PGM_START_FS 0x288a4
1287#define SQ_PGM_START_HS 0x288b8
1288#define SQ_PGM_START_LS 0x288d0
1289
dd220a00
MO
1290#define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
1291#define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
1292#define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
1293#define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
1294#define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
1295#define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
1296#define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
1297#define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
cb5fcbd5
AD
1298#define VGT_STRMOUT_CONFIG 0x28b94
1299#define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
1300
1301#define CB_TARGET_MASK 0x28238
1302#define CB_SHADER_MASK 0x2823c
1303
1304#define GDS_ADDR_BASE 0x28720
1305
1306#define CB_IMMED0_BASE 0x28b9c
1307#define CB_IMMED1_BASE 0x28ba0
1308#define CB_IMMED2_BASE 0x28ba4
1309#define CB_IMMED3_BASE 0x28ba8
1310#define CB_IMMED4_BASE 0x28bac
1311#define CB_IMMED5_BASE 0x28bb0
1312#define CB_IMMED6_BASE 0x28bb4
1313#define CB_IMMED7_BASE 0x28bb8
1314#define CB_IMMED8_BASE 0x28bbc
1315#define CB_IMMED9_BASE 0x28bc0
1316#define CB_IMMED10_BASE 0x28bc4
1317#define CB_IMMED11_BASE 0x28bc8
1318
1319/* all 12 CB blocks have these regs */
1320#define CB_COLOR0_BASE 0x28c60
1321#define CB_COLOR0_PITCH 0x28c64
1322#define CB_COLOR0_SLICE 0x28c68
1323#define CB_COLOR0_VIEW 0x28c6c
285484e2
JG
1324#define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
1325#define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
1326#define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
1327#define C_028C6C_SLICE_START 0xFFFFF800
1328#define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1329#define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1330#define C_028C6C_SLICE_MAX 0xFF001FFF
1331#define R_028C70_CB_COLOR0_INFO 0x028C70
1332#define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
1333#define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
1334#define C_028C70_ENDIAN 0xFFFFFFFC
1335#define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
1336#define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
1337#define C_028C70_FORMAT 0xFFFFFF03
1338#define V_028C70_COLOR_INVALID 0x00000000
1339#define V_028C70_COLOR_8 0x00000001
1340#define V_028C70_COLOR_4_4 0x00000002
1341#define V_028C70_COLOR_3_3_2 0x00000003
1342#define V_028C70_COLOR_16 0x00000005
1343#define V_028C70_COLOR_16_FLOAT 0x00000006
1344#define V_028C70_COLOR_8_8 0x00000007
1345#define V_028C70_COLOR_5_6_5 0x00000008
1346#define V_028C70_COLOR_6_5_5 0x00000009
1347#define V_028C70_COLOR_1_5_5_5 0x0000000A
1348#define V_028C70_COLOR_4_4_4_4 0x0000000B
1349#define V_028C70_COLOR_5_5_5_1 0x0000000C
1350#define V_028C70_COLOR_32 0x0000000D
1351#define V_028C70_COLOR_32_FLOAT 0x0000000E
1352#define V_028C70_COLOR_16_16 0x0000000F
1353#define V_028C70_COLOR_16_16_FLOAT 0x00000010
1354#define V_028C70_COLOR_8_24 0x00000011
1355#define V_028C70_COLOR_8_24_FLOAT 0x00000012
1356#define V_028C70_COLOR_24_8 0x00000013
1357#define V_028C70_COLOR_24_8_FLOAT 0x00000014
1358#define V_028C70_COLOR_10_11_11 0x00000015
1359#define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
1360#define V_028C70_COLOR_11_11_10 0x00000017
1361#define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
1362#define V_028C70_COLOR_2_10_10_10 0x00000019
1363#define V_028C70_COLOR_8_8_8_8 0x0000001A
1364#define V_028C70_COLOR_10_10_10_2 0x0000001B
1365#define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
1366#define V_028C70_COLOR_32_32 0x0000001D
1367#define V_028C70_COLOR_32_32_FLOAT 0x0000001E
1368#define V_028C70_COLOR_16_16_16_16 0x0000001F
1369#define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
1370#define V_028C70_COLOR_32_32_32_32 0x00000022
1371#define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
1372#define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
1373#define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
1374#define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
1375#define C_028C70_ARRAY_MODE 0xFFFFF0FF
1376#define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
1377#define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
1378#define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
1379#define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
1380#define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
1381#define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
1382#define C_028C70_NUMBER_TYPE 0xFFFF8FFF
1383#define V_028C70_NUMBER_UNORM 0x00000000
1384#define V_028C70_NUMBER_SNORM 0x00000001
1385#define V_028C70_NUMBER_USCALED 0x00000002
1386#define V_028C70_NUMBER_SSCALED 0x00000003
1387#define V_028C70_NUMBER_UINT 0x00000004
1388#define V_028C70_NUMBER_SINT 0x00000005
1389#define V_028C70_NUMBER_SRGB 0x00000006
1390#define V_028C70_NUMBER_FLOAT 0x00000007
1391#define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
1392#define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
1393#define C_028C70_COMP_SWAP 0xFFFE7FFF
1394#define V_028C70_SWAP_STD 0x00000000
1395#define V_028C70_SWAP_ALT 0x00000001
1396#define V_028C70_SWAP_STD_REV 0x00000002
1397#define V_028C70_SWAP_ALT_REV 0x00000003
1398#define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
1399#define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
1400#define C_028C70_FAST_CLEAR 0xFFFDFFFF
1401#define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
1402#define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
1403#define C_028C70_COMPRESSION 0xFFF3FFFF
1404#define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
1405#define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
1406#define C_028C70_BLEND_CLAMP 0xFFF7FFFF
1407#define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
1408#define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
1409#define C_028C70_BLEND_BYPASS 0xFFEFFFFF
1410#define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
1411#define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
1412#define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
1413#define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
1414#define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
1415#define C_028C70_ROUND_MODE 0xFFBFFFFF
1416#define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
1417#define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
1418#define C_028C70_TILE_COMPACT 0xFF7FFFFF
1419#define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
1420#define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
1421#define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
1422#define V_028C70_EXPORT_4C_32BPC 0x0
1423#define V_028C70_EXPORT_4C_16BPC 0x1
1424#define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
1425#define S_028C70_RAT(x) (((x) & 0x1) << 26)
1426#define G_028C70_RAT(x) (((x) >> 26) & 0x1)
1427#define C_028C70_RAT 0xFBFFFFFF
1428#define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
1429#define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
1430#define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
1431
cb5fcbd5 1432#define CB_COLOR0_INFO 0x28c70
6018faf5 1433# define CB_FORMAT(x) ((x) << 2)
cb5fcbd5
AD
1434# define CB_ARRAY_MODE(x) ((x) << 8)
1435# define ARRAY_LINEAR_GENERAL 0
1436# define ARRAY_LINEAR_ALIGNED 1
1437# define ARRAY_1D_TILED_THIN1 2
1438# define ARRAY_2D_TILED_THIN1 4
6018faf5
IH
1439# define CB_SOURCE_FORMAT(x) ((x) << 24)
1440# define CB_SF_EXPORT_FULL 0
1441# define CB_SF_EXPORT_NORM 1
285484e2
JG
1442#define R_028C74_CB_COLOR0_ATTRIB 0x028C74
1443#define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
1444#define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
1445#define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
1446#define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
1447#define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
1448#define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
1449#define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
1450#define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
1451#define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
1452#define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1453#define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
1454#define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
1455#define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
cb5fcbd5 1456#define CB_COLOR0_ATTRIB 0x28c74
f3a71df0
AD
1457# define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
1458# define ADDR_SURF_TILE_SPLIT_64B 0
1459# define ADDR_SURF_TILE_SPLIT_128B 1
1460# define ADDR_SURF_TILE_SPLIT_256B 2
1461# define ADDR_SURF_TILE_SPLIT_512B 3
1462# define ADDR_SURF_TILE_SPLIT_1KB 4
1463# define ADDR_SURF_TILE_SPLIT_2KB 5
1464# define ADDR_SURF_TILE_SPLIT_4KB 6
1465# define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
1466# define ADDR_SURF_2_BANK 0
1467# define ADDR_SURF_4_BANK 1
1468# define ADDR_SURF_8_BANK 2
1469# define ADDR_SURF_16_BANK 3
1470# define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
1471# define ADDR_SURF_BANK_WIDTH_1 0
1472# define ADDR_SURF_BANK_WIDTH_2 1
1473# define ADDR_SURF_BANK_WIDTH_4 2
1474# define ADDR_SURF_BANK_WIDTH_8 3
1475# define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1476# define ADDR_SURF_BANK_HEIGHT_1 0
1477# define ADDR_SURF_BANK_HEIGHT_2 1
1478# define ADDR_SURF_BANK_HEIGHT_4 2
1479# define ADDR_SURF_BANK_HEIGHT_8 3
285484e2 1480# define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
cb5fcbd5
AD
1481#define CB_COLOR0_DIM 0x28c78
1482/* only CB0-7 blocks have these regs */
1483#define CB_COLOR0_CMASK 0x28c7c
1484#define CB_COLOR0_CMASK_SLICE 0x28c80
1485#define CB_COLOR0_FMASK 0x28c84
1486#define CB_COLOR0_FMASK_SLICE 0x28c88
1487#define CB_COLOR0_CLEAR_WORD0 0x28c8c
1488#define CB_COLOR0_CLEAR_WORD1 0x28c90
1489#define CB_COLOR0_CLEAR_WORD2 0x28c94
1490#define CB_COLOR0_CLEAR_WORD3 0x28c98
1491
1492#define CB_COLOR1_BASE 0x28c9c
1493#define CB_COLOR2_BASE 0x28cd8
1494#define CB_COLOR3_BASE 0x28d14
1495#define CB_COLOR4_BASE 0x28d50
1496#define CB_COLOR5_BASE 0x28d8c
1497#define CB_COLOR6_BASE 0x28dc8
1498#define CB_COLOR7_BASE 0x28e04
1499#define CB_COLOR8_BASE 0x28e40
1500#define CB_COLOR9_BASE 0x28e5c
1501#define CB_COLOR10_BASE 0x28e78
1502#define CB_COLOR11_BASE 0x28e94
1503
1504#define CB_COLOR1_PITCH 0x28ca0
1505#define CB_COLOR2_PITCH 0x28cdc
1506#define CB_COLOR3_PITCH 0x28d18
1507#define CB_COLOR4_PITCH 0x28d54
1508#define CB_COLOR5_PITCH 0x28d90
1509#define CB_COLOR6_PITCH 0x28dcc
1510#define CB_COLOR7_PITCH 0x28e08
1511#define CB_COLOR8_PITCH 0x28e44
1512#define CB_COLOR9_PITCH 0x28e60
1513#define CB_COLOR10_PITCH 0x28e7c
1514#define CB_COLOR11_PITCH 0x28e98
1515
1516#define CB_COLOR1_SLICE 0x28ca4
1517#define CB_COLOR2_SLICE 0x28ce0
1518#define CB_COLOR3_SLICE 0x28d1c
1519#define CB_COLOR4_SLICE 0x28d58
1520#define CB_COLOR5_SLICE 0x28d94
1521#define CB_COLOR6_SLICE 0x28dd0
1522#define CB_COLOR7_SLICE 0x28e0c
1523#define CB_COLOR8_SLICE 0x28e48
1524#define CB_COLOR9_SLICE 0x28e64
1525#define CB_COLOR10_SLICE 0x28e80
1526#define CB_COLOR11_SLICE 0x28e9c
1527
1528#define CB_COLOR1_VIEW 0x28ca8
1529#define CB_COLOR2_VIEW 0x28ce4
1530#define CB_COLOR3_VIEW 0x28d20
1531#define CB_COLOR4_VIEW 0x28d5c
1532#define CB_COLOR5_VIEW 0x28d98
1533#define CB_COLOR6_VIEW 0x28dd4
1534#define CB_COLOR7_VIEW 0x28e10
1535#define CB_COLOR8_VIEW 0x28e4c
1536#define CB_COLOR9_VIEW 0x28e68
1537#define CB_COLOR10_VIEW 0x28e84
1538#define CB_COLOR11_VIEW 0x28ea0
1539
1540#define CB_COLOR1_INFO 0x28cac
1541#define CB_COLOR2_INFO 0x28ce8
1542#define CB_COLOR3_INFO 0x28d24
1543#define CB_COLOR4_INFO 0x28d60
1544#define CB_COLOR5_INFO 0x28d9c
1545#define CB_COLOR6_INFO 0x28dd8
1546#define CB_COLOR7_INFO 0x28e14
1547#define CB_COLOR8_INFO 0x28e50
1548#define CB_COLOR9_INFO 0x28e6c
1549#define CB_COLOR10_INFO 0x28e88
1550#define CB_COLOR11_INFO 0x28ea4
1551
1552#define CB_COLOR1_ATTRIB 0x28cb0
1553#define CB_COLOR2_ATTRIB 0x28cec
1554#define CB_COLOR3_ATTRIB 0x28d28
1555#define CB_COLOR4_ATTRIB 0x28d64
1556#define CB_COLOR5_ATTRIB 0x28da0
1557#define CB_COLOR6_ATTRIB 0x28ddc
1558#define CB_COLOR7_ATTRIB 0x28e18
1559#define CB_COLOR8_ATTRIB 0x28e54
1560#define CB_COLOR9_ATTRIB 0x28e70
1561#define CB_COLOR10_ATTRIB 0x28e8c
1562#define CB_COLOR11_ATTRIB 0x28ea8
1563
1564#define CB_COLOR1_DIM 0x28cb4
1565#define CB_COLOR2_DIM 0x28cf0
1566#define CB_COLOR3_DIM 0x28d2c
1567#define CB_COLOR4_DIM 0x28d68
1568#define CB_COLOR5_DIM 0x28da4
1569#define CB_COLOR6_DIM 0x28de0
1570#define CB_COLOR7_DIM 0x28e1c
1571#define CB_COLOR8_DIM 0x28e58
1572#define CB_COLOR9_DIM 0x28e74
1573#define CB_COLOR10_DIM 0x28e90
1574#define CB_COLOR11_DIM 0x28eac
1575
1576#define CB_COLOR1_CMASK 0x28cb8
1577#define CB_COLOR2_CMASK 0x28cf4
1578#define CB_COLOR3_CMASK 0x28d30
1579#define CB_COLOR4_CMASK 0x28d6c
1580#define CB_COLOR5_CMASK 0x28da8
1581#define CB_COLOR6_CMASK 0x28de4
1582#define CB_COLOR7_CMASK 0x28e20
1583
1584#define CB_COLOR1_CMASK_SLICE 0x28cbc
1585#define CB_COLOR2_CMASK_SLICE 0x28cf8
1586#define CB_COLOR3_CMASK_SLICE 0x28d34
1587#define CB_COLOR4_CMASK_SLICE 0x28d70
1588#define CB_COLOR5_CMASK_SLICE 0x28dac
1589#define CB_COLOR6_CMASK_SLICE 0x28de8
1590#define CB_COLOR7_CMASK_SLICE 0x28e24
1591
1592#define CB_COLOR1_FMASK 0x28cc0
1593#define CB_COLOR2_FMASK 0x28cfc
1594#define CB_COLOR3_FMASK 0x28d38
1595#define CB_COLOR4_FMASK 0x28d74
1596#define CB_COLOR5_FMASK 0x28db0
1597#define CB_COLOR6_FMASK 0x28dec
1598#define CB_COLOR7_FMASK 0x28e28
1599
1600#define CB_COLOR1_FMASK_SLICE 0x28cc4
1601#define CB_COLOR2_FMASK_SLICE 0x28d00
1602#define CB_COLOR3_FMASK_SLICE 0x28d3c
1603#define CB_COLOR4_FMASK_SLICE 0x28d78
1604#define CB_COLOR5_FMASK_SLICE 0x28db4
1605#define CB_COLOR6_FMASK_SLICE 0x28df0
1606#define CB_COLOR7_FMASK_SLICE 0x28e2c
1607
1608#define CB_COLOR1_CLEAR_WORD0 0x28cc8
1609#define CB_COLOR2_CLEAR_WORD0 0x28d04
1610#define CB_COLOR3_CLEAR_WORD0 0x28d40
1611#define CB_COLOR4_CLEAR_WORD0 0x28d7c
1612#define CB_COLOR5_CLEAR_WORD0 0x28db8
1613#define CB_COLOR6_CLEAR_WORD0 0x28df4
1614#define CB_COLOR7_CLEAR_WORD0 0x28e30
1615
1616#define CB_COLOR1_CLEAR_WORD1 0x28ccc
1617#define CB_COLOR2_CLEAR_WORD1 0x28d08
1618#define CB_COLOR3_CLEAR_WORD1 0x28d44
1619#define CB_COLOR4_CLEAR_WORD1 0x28d80
1620#define CB_COLOR5_CLEAR_WORD1 0x28dbc
1621#define CB_COLOR6_CLEAR_WORD1 0x28df8
1622#define CB_COLOR7_CLEAR_WORD1 0x28e34
1623
1624#define CB_COLOR1_CLEAR_WORD2 0x28cd0
1625#define CB_COLOR2_CLEAR_WORD2 0x28d0c
1626#define CB_COLOR3_CLEAR_WORD2 0x28d48
1627#define CB_COLOR4_CLEAR_WORD2 0x28d84
1628#define CB_COLOR5_CLEAR_WORD2 0x28dc0
1629#define CB_COLOR6_CLEAR_WORD2 0x28dfc
1630#define CB_COLOR7_CLEAR_WORD2 0x28e38
1631
1632#define CB_COLOR1_CLEAR_WORD3 0x28cd4
1633#define CB_COLOR2_CLEAR_WORD3 0x28d10
1634#define CB_COLOR3_CLEAR_WORD3 0x28d4c
1635#define CB_COLOR4_CLEAR_WORD3 0x28d88
1636#define CB_COLOR5_CLEAR_WORD3 0x28dc4
1637#define CB_COLOR6_CLEAR_WORD3 0x28e00
1638#define CB_COLOR7_CLEAR_WORD3 0x28e3c
1639
1640#define SQ_TEX_RESOURCE_WORD0_0 0x30000
6018faf5
IH
1641# define TEX_DIM(x) ((x) << 0)
1642# define SQ_TEX_DIM_1D 0
1643# define SQ_TEX_DIM_2D 1
1644# define SQ_TEX_DIM_3D 2
1645# define SQ_TEX_DIM_CUBEMAP 3
1646# define SQ_TEX_DIM_1D_ARRAY 4
1647# define SQ_TEX_DIM_2D_ARRAY 5
1648# define SQ_TEX_DIM_2D_MSAA 6
1649# define SQ_TEX_DIM_2D_ARRAY_MSAA 7
cb5fcbd5
AD
1650#define SQ_TEX_RESOURCE_WORD1_0 0x30004
1651# define TEX_ARRAY_MODE(x) ((x) << 28)
1652#define SQ_TEX_RESOURCE_WORD2_0 0x30008
1653#define SQ_TEX_RESOURCE_WORD3_0 0x3000C
1654#define SQ_TEX_RESOURCE_WORD4_0 0x30010
6018faf5
IH
1655# define TEX_DST_SEL_X(x) ((x) << 16)
1656# define TEX_DST_SEL_Y(x) ((x) << 19)
1657# define TEX_DST_SEL_Z(x) ((x) << 22)
1658# define TEX_DST_SEL_W(x) ((x) << 25)
1659# define SQ_SEL_X 0
1660# define SQ_SEL_Y 1
1661# define SQ_SEL_Z 2
1662# define SQ_SEL_W 3
1663# define SQ_SEL_0 4
1664# define SQ_SEL_1 5
cb5fcbd5
AD
1665#define SQ_TEX_RESOURCE_WORD5_0 0x30014
1666#define SQ_TEX_RESOURCE_WORD6_0 0x30018
f3a71df0 1667# define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
cb5fcbd5 1668#define SQ_TEX_RESOURCE_WORD7_0 0x3001c
285484e2 1669# define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
f3a71df0
AD
1670# define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
1671# define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1672# define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
285484e2
JG
1673#define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
1674#define S_030000_DIM(x) (((x) & 0x7) << 0)
1675#define G_030000_DIM(x) (((x) >> 0) & 0x7)
1676#define C_030000_DIM 0xFFFFFFF8
1677#define V_030000_SQ_TEX_DIM_1D 0x00000000
1678#define V_030000_SQ_TEX_DIM_2D 0x00000001
1679#define V_030000_SQ_TEX_DIM_3D 0x00000002
1680#define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
1681#define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
1682#define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
1683#define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
1684#define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
1685#define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
1686#define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
1687#define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
1688#define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
1689#define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
1690#define C_030000_PITCH 0xFFFC003F
1691#define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
1692#define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
1693#define C_030000_TEX_WIDTH 0x0003FFFF
1694#define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
1695#define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
1696#define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
1697#define C_030004_TEX_HEIGHT 0xFFFFC000
1698#define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
1699#define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
1700#define C_030004_TEX_DEPTH 0xF8003FFF
1701#define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
1702#define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
1703#define C_030004_ARRAY_MODE 0x0FFFFFFF
1704#define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
1705#define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1706#define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1707#define C_030008_BASE_ADDRESS 0x00000000
1708#define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
1709#define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1710#define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1711#define C_03000C_MIP_ADDRESS 0x00000000
1712#define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
1713#define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
1714#define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
1715#define C_030010_FORMAT_COMP_X 0xFFFFFFFC
1716#define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
1717#define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
1718#define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
1719#define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
1720#define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
1721#define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
1722#define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
1723#define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
1724#define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
1725#define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
1726#define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
1727#define C_030010_FORMAT_COMP_W 0xFFFFFF3F
1728#define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
1729#define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
1730#define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
1731#define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
1732#define V_030010_SQ_NUM_FORMAT_INT 0x00000001
1733#define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
1734#define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
1735#define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
1736#define C_030010_SRF_MODE_ALL 0xFFFFFBFF
1737#define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
1738#define V_030010_SRF_MODE_NO_ZERO 0x00000001
1739#define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
1740#define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
1741#define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
1742#define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
1743#define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
1744#define C_030010_ENDIAN_SWAP 0xFFFFCFFF
1745#define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
1746#define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
1747#define C_030010_DST_SEL_X 0xFFF8FFFF
1748#define V_030010_SQ_SEL_X 0x00000000
1749#define V_030010_SQ_SEL_Y 0x00000001
1750#define V_030010_SQ_SEL_Z 0x00000002
1751#define V_030010_SQ_SEL_W 0x00000003
1752#define V_030010_SQ_SEL_0 0x00000004
1753#define V_030010_SQ_SEL_1 0x00000005
1754#define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
1755#define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
1756#define C_030010_DST_SEL_Y 0xFFC7FFFF
1757#define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
1758#define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
1759#define C_030010_DST_SEL_Z 0xFE3FFFFF
1760#define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
1761#define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
1762#define C_030010_DST_SEL_W 0xF1FFFFFF
1763#define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
1764#define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
1765#define C_030010_BASE_LEVEL 0x0FFFFFFF
1766#define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
1767#define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
1768#define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
1769#define C_030014_LAST_LEVEL 0xFFFFFFF0
1770#define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
1771#define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
1772#define C_030014_BASE_ARRAY 0xFFFE000F
1773#define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
1774#define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
1775#define C_030014_LAST_ARRAY 0xC001FFFF
1776#define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
1777#define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
1778#define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
1779#define C_030018_MAX_ANISO 0xFFFFFFF8
1780#define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
1781#define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
1782#define C_030018_PERF_MODULATION 0xFFFFFFC7
1783#define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
1784#define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
1785#define C_030018_INTERLACED 0xFFFFFFBF
1786#define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
1787#define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
1788#define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
1789#define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
1790#define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
1791#define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
1792#define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
1793#define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1794#define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
1795#define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
1796#define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
1797#define S_03001C_TYPE(x) (((x) & 0x3) << 30)
1798#define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
1799#define C_03001C_TYPE 0x3FFFFFFF
1800#define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
1801#define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
1802#define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
1803#define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
1804#define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
1805#define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
1806#define C_03001C_DATA_FORMAT 0xFFFFFFC0
cb5fcbd5 1807
6018faf5
IH
1808#define SQ_VTX_CONSTANT_WORD0_0 0x30000
1809#define SQ_VTX_CONSTANT_WORD1_0 0x30004
1810#define SQ_VTX_CONSTANT_WORD2_0 0x30008
1811# define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
1812# define SQ_VTXC_STRIDE(x) ((x) << 8)
1813# define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
1814# define SQ_ENDIAN_NONE 0
1815# define SQ_ENDIAN_8IN16 1
1816# define SQ_ENDIAN_8IN32 2
1817#define SQ_VTX_CONSTANT_WORD3_0 0x3000C
1818# define SQ_VTCX_SEL_X(x) ((x) << 3)
1819# define SQ_VTCX_SEL_Y(x) ((x) << 6)
1820# define SQ_VTCX_SEL_Z(x) ((x) << 9)
1821# define SQ_VTCX_SEL_W(x) ((x) << 12)
1822#define SQ_VTX_CONSTANT_WORD4_0 0x30010
1823#define SQ_VTX_CONSTANT_WORD5_0 0x30014
1824#define SQ_VTX_CONSTANT_WORD6_0 0x30018
1825#define SQ_VTX_CONSTANT_WORD7_0 0x3001c
1826
721604a1
JG
1827#define TD_PS_BORDER_COLOR_INDEX 0xA400
1828#define TD_PS_BORDER_COLOR_RED 0xA404
1829#define TD_PS_BORDER_COLOR_GREEN 0xA408
1830#define TD_PS_BORDER_COLOR_BLUE 0xA40C
1831#define TD_PS_BORDER_COLOR_ALPHA 0xA410
1832#define TD_VS_BORDER_COLOR_INDEX 0xA414
1833#define TD_VS_BORDER_COLOR_RED 0xA418
1834#define TD_VS_BORDER_COLOR_GREEN 0xA41C
1835#define TD_VS_BORDER_COLOR_BLUE 0xA420
1836#define TD_VS_BORDER_COLOR_ALPHA 0xA424
1837#define TD_GS_BORDER_COLOR_INDEX 0xA428
1838#define TD_GS_BORDER_COLOR_RED 0xA42C
1839#define TD_GS_BORDER_COLOR_GREEN 0xA430
1840#define TD_GS_BORDER_COLOR_BLUE 0xA434
1841#define TD_GS_BORDER_COLOR_ALPHA 0xA438
1842#define TD_HS_BORDER_COLOR_INDEX 0xA43C
1843#define TD_HS_BORDER_COLOR_RED 0xA440
1844#define TD_HS_BORDER_COLOR_GREEN 0xA444
1845#define TD_HS_BORDER_COLOR_BLUE 0xA448
1846#define TD_HS_BORDER_COLOR_ALPHA 0xA44C
1847#define TD_LS_BORDER_COLOR_INDEX 0xA450
1848#define TD_LS_BORDER_COLOR_RED 0xA454
1849#define TD_LS_BORDER_COLOR_GREEN 0xA458
1850#define TD_LS_BORDER_COLOR_BLUE 0xA45C
1851#define TD_LS_BORDER_COLOR_ALPHA 0xA460
1852#define TD_CS_BORDER_COLOR_INDEX 0xA464
1853#define TD_CS_BORDER_COLOR_RED 0xA468
1854#define TD_CS_BORDER_COLOR_GREEN 0xA46C
1855#define TD_CS_BORDER_COLOR_BLUE 0xA470
1856#define TD_CS_BORDER_COLOR_ALPHA 0xA474
1857
c175ca9a 1858/* cayman 3D regs */
721604a1
JG
1859#define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
1860#define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
c175ca9a
AD
1861#define CAYMAN_DB_EQAA 0x28804
1862#define CAYMAN_DB_DEPTH_INFO 0x2803C
1863#define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
1864#define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
1865#define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
033b5650 1866#define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
c175ca9a
AD
1867/* cayman packet3 addition */
1868#define CAYMAN_PACKET3_DEALLOC_STATE 0x14
cb5fcbd5 1869
0fcdb61e 1870#endif
This page took 0.293735 seconds and 5 git commands to generate.