drm/radeon: do not move bo to different placement at each cs
[deliverable/linux.git] / drivers / gpu / drm / radeon / evergreend.h
CommitLineData
0fcdb61e
AD
1/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef EVERGREEND_H
25#define EVERGREEND_H
26
32fcdbf4
AD
27#define EVERGREEN_MAX_SH_GPRS 256
28#define EVERGREEN_MAX_TEMP_GPRS 16
29#define EVERGREEN_MAX_SH_THREADS 256
30#define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31#define EVERGREEN_MAX_FRC_EOV_CNT 16384
32#define EVERGREEN_MAX_BACKENDS 8
33#define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34#define EVERGREEN_MAX_SIMDS 16
35#define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36#define EVERGREEN_MAX_PIPES 8
37#define EVERGREEN_MAX_PIPES_MASK 0xFF
38#define EVERGREEN_MAX_LDS_NUM 0xFFFF
39
416a2bd2
AD
40#define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
41#define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
42#define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
43#define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
44#define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
45#define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
46#define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
47#define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
48
0fcdb61e
AD
49/* Registers */
50
32fcdbf4
AD
51#define RCU_IND_INDEX 0x100
52#define RCU_IND_DATA 0x104
53
54#define GRBM_GFX_INDEX 0x802C
55#define INSTANCE_INDEX(x) ((x) << 0)
56#define SE_INDEX(x) ((x) << 16)
57#define INSTANCE_BROADCAST_WRITES (1 << 30)
58#define SE_BROADCAST_WRITES (1 << 31)
59#define RLC_GFX_INDEX 0x3fC4
60#define CC_GC_SHADER_PIPE_CONFIG 0x8950
61#define WRITE_DIS (1 << 0)
62#define CC_RB_BACKEND_DISABLE 0x98F4
63#define BACKEND_DISABLE(x) ((x) << 16)
64#define GB_ADDR_CONFIG 0x98F8
65#define NUM_PIPES(x) ((x) << 0)
416a2bd2 66#define NUM_PIPES_MASK 0x0000000f
32fcdbf4
AD
67#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
68#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
69#define NUM_SHADER_ENGINES(x) ((x) << 12)
70#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
71#define NUM_GPUS(x) ((x) << 20)
72#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
73#define ROW_SIZE(x) ((x) << 28)
74#define GB_BACKEND_MAP 0x98FC
75#define DMIF_ADDR_CONFIG 0xBD4
76#define HDP_ADDR_CONFIG 0x2F48
f25a5c63
AD
77#define HDP_MISC_CNTL 0x2F4C
78#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
32fcdbf4 79
0fcdb61e 80#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
32fcdbf4 81#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
0fcdb61e
AD
82
83#define CGTS_SYS_TCC_DISABLE 0x3F90
84#define CGTS_TCC_DISABLE 0x9148
85#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
86#define CGTS_USER_TCC_DISABLE 0x914C
87
88#define CONFIG_MEMSIZE 0x5428
89
62444b74
AD
90#define BIF_FB_EN 0x5490
91#define FB_READ_EN (1 << 0)
92#define FB_WRITE_EN (1 << 1)
93
860fe2f0
AD
94#define CP_STRMOUT_CNTL 0x84FC
95
96#define CP_COHER_CNTL 0x85F0
97#define CP_COHER_SIZE 0x85F4
dd220a00 98#define CP_COHER_BASE 0x85F8
440a7cd8
JG
99#define CP_STALLED_STAT1 0x8674
100#define CP_STALLED_STAT2 0x8678
101#define CP_BUSY_STAT 0x867C
102#define CP_STAT 0x8680
32fcdbf4
AD
103#define CP_ME_CNTL 0x86D8
104#define CP_ME_HALT (1 << 28)
105#define CP_PFP_HALT (1 << 26)
0fcdb61e
AD
106#define CP_ME_RAM_DATA 0xC160
107#define CP_ME_RAM_RADDR 0xC158
108#define CP_ME_RAM_WADDR 0xC15C
109#define CP_MEQ_THRESHOLDS 0x8764
110#define STQ_SPLIT(x) ((x) << 0)
111#define CP_PERFMON_CNTL 0x87FC
112#define CP_PFP_UCODE_ADDR 0xC150
113#define CP_PFP_UCODE_DATA 0xC154
114#define CP_QUEUE_THRESHOLDS 0x8760
115#define ROQ_IB1_START(x) ((x) << 0)
116#define ROQ_IB2_START(x) ((x) << 8)
fe251e2f 117#define CP_RB_BASE 0xC100
0fcdb61e 118#define CP_RB_CNTL 0xC104
32fcdbf4
AD
119#define RB_BUFSZ(x) ((x) << 0)
120#define RB_BLKSZ(x) ((x) << 8)
121#define RB_NO_UPDATE (1 << 27)
122#define RB_RPTR_WR_ENA (1 << 31)
0fcdb61e
AD
123#define BUF_SWAP_32BIT (2 << 16)
124#define CP_RB_RPTR 0x8700
125#define CP_RB_RPTR_ADDR 0xC10C
0f234f5f 126#define RB_RPTR_SWAP(x) ((x) << 0)
0fcdb61e
AD
127#define CP_RB_RPTR_ADDR_HI 0xC110
128#define CP_RB_RPTR_WR 0xC108
129#define CP_RB_WPTR 0xC114
130#define CP_RB_WPTR_ADDR 0xC118
131#define CP_RB_WPTR_ADDR_HI 0xC11C
132#define CP_RB_WPTR_DELAY 0x8704
133#define CP_SEM_WAIT_TIMER 0x85BC
11ef3f1f 134#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
fe251e2f 135#define CP_DEBUG 0xC1FC
0fcdb61e 136
3a2a67aa
AD
137/* Audio clocks */
138#define DCCG_AUDIO_DTO_SOURCE 0x05ac
139# define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
140# define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
141
142#define DCCG_AUDIO_DTO0_PHASE 0x05b0
143#define DCCG_AUDIO_DTO0_MODULE 0x05b4
144#define DCCG_AUDIO_DTO0_LOAD 0x05b8
145#define DCCG_AUDIO_DTO0_CNTL 0x05bc
146
147#define DCCG_AUDIO_DTO1_PHASE 0x05c0
148#define DCCG_AUDIO_DTO1_MODULE 0x05c4
149#define DCCG_AUDIO_DTO1_LOAD 0x05c8
150#define DCCG_AUDIO_DTO1_CNTL 0x05cc
151
152/* DCE 4.0 AFMT */
153#define HDMI_CONTROL 0x7030
154# define HDMI_KEEPOUT_MODE (1 << 0)
155# define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
156# define HDMI_ERROR_ACK (1 << 8)
157# define HDMI_ERROR_MASK (1 << 9)
158# define HDMI_DEEP_COLOR_ENABLE (1 << 24)
159# define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
160# define HDMI_24BIT_DEEP_COLOR 0
161# define HDMI_30BIT_DEEP_COLOR 1
162# define HDMI_36BIT_DEEP_COLOR 2
163#define HDMI_STATUS 0x7034
164# define HDMI_ACTIVE_AVMUTE (1 << 0)
165# define HDMI_AUDIO_PACKET_ERROR (1 << 16)
166# define HDMI_VBI_PACKET_ERROR (1 << 20)
167#define HDMI_AUDIO_PACKET_CONTROL 0x7038
168# define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
169# define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
170#define HDMI_ACR_PACKET_CONTROL 0x703c
171# define HDMI_ACR_SEND (1 << 0)
172# define HDMI_ACR_CONT (1 << 1)
173# define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
174# define HDMI_ACR_HW 0
175# define HDMI_ACR_32 1
176# define HDMI_ACR_44 2
177# define HDMI_ACR_48 3
178# define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
179# define HDMI_ACR_AUTO_SEND (1 << 12)
180# define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
181# define HDMI_ACR_X1 1
182# define HDMI_ACR_X2 2
183# define HDMI_ACR_X4 4
184# define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
185#define HDMI_VBI_PACKET_CONTROL 0x7040
186# define HDMI_NULL_SEND (1 << 0)
187# define HDMI_GC_SEND (1 << 4)
188# define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
189#define HDMI_INFOFRAME_CONTROL0 0x7044
190# define HDMI_AVI_INFO_SEND (1 << 0)
191# define HDMI_AVI_INFO_CONT (1 << 1)
192# define HDMI_AUDIO_INFO_SEND (1 << 4)
193# define HDMI_AUDIO_INFO_CONT (1 << 5)
194# define HDMI_MPEG_INFO_SEND (1 << 8)
195# define HDMI_MPEG_INFO_CONT (1 << 9)
196#define HDMI_INFOFRAME_CONTROL1 0x7048
197# define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
198# define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
199# define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
200#define HDMI_GENERIC_PACKET_CONTROL 0x704c
201# define HDMI_GENERIC0_SEND (1 << 0)
202# define HDMI_GENERIC0_CONT (1 << 1)
203# define HDMI_GENERIC1_SEND (1 << 4)
204# define HDMI_GENERIC1_CONT (1 << 5)
205# define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
206# define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
207#define HDMI_GC 0x7058
208# define HDMI_GC_AVMUTE (1 << 0)
209# define HDMI_GC_AVMUTE_CONT (1 << 2)
210#define AFMT_AUDIO_PACKET_CONTROL2 0x705c
211# define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
212# define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
213# define AFMT_60958_CS_SOURCE (1 << 4)
214# define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
215# define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
216#define AFMT_AVI_INFO0 0x7084
217# define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
218# define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
219# define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
220# define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
221# define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
222# define AFMT_AVI_INFO_Y_RGB 0
223# define AFMT_AVI_INFO_Y_YCBCR422 1
224# define AFMT_AVI_INFO_Y_YCBCR444 2
225# define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
226# define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
227# define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
228# define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
229# define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
230# define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
231# define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
232# define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
233# define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
234# define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
235#define AFMT_AVI_INFO1 0x7088
236# define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
237# define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
238# define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
239# define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
240# define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
241#define AFMT_AVI_INFO2 0x708c
242# define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
243# define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
244#define AFMT_AVI_INFO3 0x7090
245# define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
246# define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
247#define AFMT_MPEG_INFO0 0x7094
248# define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
249# define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
250# define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
251# define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
252#define AFMT_MPEG_INFO1 0x7098
253# define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
254# define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
255# define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
256#define AFMT_GENERIC0_HDR 0x709c
257#define AFMT_GENERIC0_0 0x70a0
258#define AFMT_GENERIC0_1 0x70a4
259#define AFMT_GENERIC0_2 0x70a8
260#define AFMT_GENERIC0_3 0x70ac
261#define AFMT_GENERIC0_4 0x70b0
262#define AFMT_GENERIC0_5 0x70b4
263#define AFMT_GENERIC0_6 0x70b8
264#define AFMT_GENERIC1_HDR 0x70bc
265#define AFMT_GENERIC1_0 0x70c0
266#define AFMT_GENERIC1_1 0x70c4
267#define AFMT_GENERIC1_2 0x70c8
268#define AFMT_GENERIC1_3 0x70cc
269#define AFMT_GENERIC1_4 0x70d0
270#define AFMT_GENERIC1_5 0x70d4
271#define AFMT_GENERIC1_6 0x70d8
272#define HDMI_ACR_32_0 0x70dc
273# define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
274#define HDMI_ACR_32_1 0x70e0
275# define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
276#define HDMI_ACR_44_0 0x70e4
277# define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
278#define HDMI_ACR_44_1 0x70e8
279# define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
280#define HDMI_ACR_48_0 0x70ec
281# define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
282#define HDMI_ACR_48_1 0x70f0
283# define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
284#define HDMI_ACR_STATUS_0 0x70f4
285#define HDMI_ACR_STATUS_1 0x70f8
286#define AFMT_AUDIO_INFO0 0x70fc
287# define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
288# define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
289# define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
290# define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
291# define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
292#define AFMT_AUDIO_INFO1 0x7100
293# define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
294# define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
295# define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
296# define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
297# define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
298#define AFMT_60958_0 0x7104
299# define AFMT_60958_CS_A(x) (((x) & 1) << 0)
300# define AFMT_60958_CS_B(x) (((x) & 1) << 1)
301# define AFMT_60958_CS_C(x) (((x) & 1) << 2)
302# define AFMT_60958_CS_D(x) (((x) & 3) << 3)
303# define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
304# define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
305# define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
306# define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
307# define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
308# define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
309#define AFMT_60958_1 0x7108
310# define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
311# define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
312# define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
313# define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
314# define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
315#define AFMT_AUDIO_CRC_CONTROL 0x710c
316# define AFMT_AUDIO_CRC_EN (1 << 0)
317#define AFMT_RAMP_CONTROL0 0x7110
318# define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
319# define AFMT_RAMP_DATA_SIGN (1 << 31)
320#define AFMT_RAMP_CONTROL1 0x7114
321# define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
322# define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
323#define AFMT_RAMP_CONTROL2 0x7118
324# define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
325#define AFMT_RAMP_CONTROL3 0x711c
326# define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
327#define AFMT_60958_2 0x7120
328# define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
329# define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
330# define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
331# define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
332# define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
333# define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
334#define AFMT_STATUS 0x7128
335# define AFMT_AUDIO_ENABLE (1 << 4)
336# define AFMT_AUDIO_HBR_ENABLE (1 << 8)
337# define AFMT_AZ_FORMAT_WTRIG (1 << 28)
338# define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
339# define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
340#define AFMT_AUDIO_PACKET_CONTROL 0x712c
341# define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
342# define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
343# define AFMT_AUDIO_TEST_EN (1 << 12)
344# define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
345# define AFMT_60958_CS_UPDATE (1 << 26)
346# define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
347# define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
348# define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
349# define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
350#define AFMT_VBI_PACKET_CONTROL 0x7130
351# define AFMT_GENERIC0_UPDATE (1 << 2)
352#define AFMT_INFOFRAME_CONTROL0 0x7134
353# define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
354# define AFMT_AUDIO_INFO_UPDATE (1 << 7)
355# define AFMT_MPEG_INFO_UPDATE (1 << 10)
356#define AFMT_GENERIC0_7 0x7138
0fcdb61e 357
1c4c3a99
AD
358/* DCE4/5 ELD audio interface */
359#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */
360#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */
361#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */
362#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */
363#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */
364#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */
365#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */
366#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */
367#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */
368#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */
369#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */
370#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */
371#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */
372#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */
373# define MAX_CHANNELS(x) (((x) & 0x7) << 0)
374/* max channels minus one. 7 = 8 channels */
375# define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
376# define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
377# define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
378/* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
379 * bit0 = 32 kHz
380 * bit1 = 44.1 kHz
381 * bit2 = 48 kHz
382 * bit3 = 88.2 kHz
383 * bit4 = 96 kHz
384 * bit5 = 176.4 kHz
385 * bit6 = 192 kHz
386 */
387
388#define AZ_HOT_PLUG_CONTROL 0x5e78
389# define AZ_FORCE_CODEC_WAKE (1 << 0)
390# define PIN0_JACK_DETECTION_ENABLE (1 << 4)
391# define PIN1_JACK_DETECTION_ENABLE (1 << 5)
392# define PIN2_JACK_DETECTION_ENABLE (1 << 6)
393# define PIN3_JACK_DETECTION_ENABLE (1 << 7)
394# define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
395# define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
396# define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
397# define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
398# define CODEC_HOT_PLUG_ENABLE (1 << 12)
399# define PIN0_AUDIO_ENABLED (1 << 24)
400# define PIN1_AUDIO_ENABLED (1 << 25)
401# define PIN2_AUDIO_ENABLED (1 << 26)
402# define PIN3_AUDIO_ENABLED (1 << 27)
403# define AUDIO_ENABLED (1 << 31)
404
405
0fcdb61e
AD
406#define GC_USER_SHADER_PIPE_CONFIG 0x8954
407#define INACTIVE_QD_PIPES(x) ((x) << 8)
408#define INACTIVE_QD_PIPES_MASK 0x0000FF00
409#define INACTIVE_SIMDS(x) ((x) << 16)
410#define INACTIVE_SIMDS_MASK 0x00FF0000
411
412#define GRBM_CNTL 0x8000
413#define GRBM_READ_TIMEOUT(x) ((x) << 0)
414#define GRBM_SOFT_RESET 0x8020
747943ea
AD
415#define SOFT_RESET_CP (1 << 0)
416#define SOFT_RESET_CB (1 << 1)
417#define SOFT_RESET_DB (1 << 3)
418#define SOFT_RESET_PA (1 << 5)
419#define SOFT_RESET_SC (1 << 6)
420#define SOFT_RESET_SPI (1 << 8)
421#define SOFT_RESET_SH (1 << 9)
422#define SOFT_RESET_SX (1 << 10)
423#define SOFT_RESET_TC (1 << 11)
424#define SOFT_RESET_TA (1 << 12)
425#define SOFT_RESET_VC (1 << 13)
426#define SOFT_RESET_VGT (1 << 14)
427
0fcdb61e
AD
428#define GRBM_STATUS 0x8010
429#define CMDFIFO_AVAIL_MASK 0x0000000F
747943ea
AD
430#define SRBM_RQ_PENDING (1 << 5)
431#define CF_RQ_PENDING (1 << 7)
432#define PF_RQ_PENDING (1 << 8)
433#define GRBM_EE_BUSY (1 << 10)
434#define SX_CLEAN (1 << 11)
435#define DB_CLEAN (1 << 12)
436#define CB_CLEAN (1 << 13)
437#define TA_BUSY (1 << 14)
438#define VGT_BUSY_NO_DMA (1 << 16)
439#define VGT_BUSY (1 << 17)
440#define SX_BUSY (1 << 20)
441#define SH_BUSY (1 << 21)
442#define SPI_BUSY (1 << 22)
443#define SC_BUSY (1 << 24)
444#define PA_BUSY (1 << 25)
445#define DB_BUSY (1 << 26)
446#define CP_COHERENCY_BUSY (1 << 28)
447#define CP_BUSY (1 << 29)
448#define CB_BUSY (1 << 30)
449#define GUI_ACTIVE (1 << 31)
450#define GRBM_STATUS_SE0 0x8014
451#define GRBM_STATUS_SE1 0x8018
452#define SE_SX_CLEAN (1 << 0)
453#define SE_DB_CLEAN (1 << 1)
454#define SE_CB_CLEAN (1 << 2)
455#define SE_TA_BUSY (1 << 25)
456#define SE_SX_BUSY (1 << 26)
457#define SE_SPI_BUSY (1 << 27)
458#define SE_SH_BUSY (1 << 28)
459#define SE_SC_BUSY (1 << 29)
460#define SE_DB_BUSY (1 << 30)
461#define SE_CB_BUSY (1 << 31)
e33df25f 462/* evergreen */
67b3f823
AD
463#define CG_THERMAL_CTRL 0x72c
464#define TOFFSET_MASK 0x00003FE0
465#define TOFFSET_SHIFT 5
21a8122a
AD
466#define CG_MULT_THERMAL_STATUS 0x740
467#define ASIC_T(x) ((x) << 16)
67b3f823 468#define ASIC_T_MASK 0x07FF0000
21a8122a 469#define ASIC_T_SHIFT 16
67b3f823
AD
470#define CG_TS0_STATUS 0x760
471#define TS0_ADC_DOUT_MASK 0x000003FF
472#define TS0_ADC_DOUT_SHIFT 0
e33df25f
AD
473/* APU */
474#define CG_THERMAL_STATUS 0x678
21a8122a 475
0fcdb61e
AD
476#define HDP_HOST_PATH_CNTL 0x2C00
477#define HDP_NONSURFACE_BASE 0x2C04
478#define HDP_NONSURFACE_INFO 0x2C08
479#define HDP_NONSURFACE_SIZE 0x2C0C
6f2f48a9 480#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
0fcdb61e
AD
481#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
482#define HDP_TILING_CONFIG 0x2F3C
483
484#define MC_SHARED_CHMAP 0x2004
485#define NOOFCHAN_SHIFT 12
486#define NOOFCHAN_MASK 0x00003000
9535ab73 487#define MC_SHARED_CHREMAP 0x2008
0fcdb61e 488
62444b74
AD
489#define MC_SHARED_BLACKOUT_CNTL 0x20ac
490#define BLACKOUT_MODE_MASK 0x00000007
491
0fcdb61e
AD
492#define MC_ARB_RAMCFG 0x2760
493#define NOOFBANK_SHIFT 0
494#define NOOFBANK_MASK 0x00000003
495#define NOOFRANK_SHIFT 2
496#define NOOFRANK_MASK 0x00000004
497#define NOOFROWS_SHIFT 3
498#define NOOFROWS_MASK 0x00000038
499#define NOOFCOLS_SHIFT 6
500#define NOOFCOLS_MASK 0x000000C0
501#define CHANSIZE_SHIFT 8
502#define CHANSIZE_MASK 0x00000100
503#define BURSTLENGTH_SHIFT 9
504#define BURSTLENGTH_MASK 0x00000200
505#define CHANSIZE_OVERRIDE (1 << 11)
d9282fca 506#define FUS_MC_ARB_RAMCFG 0x2768
0fcdb61e
AD
507#define MC_VM_AGP_TOP 0x2028
508#define MC_VM_AGP_BOT 0x202C
509#define MC_VM_AGP_BASE 0x2030
510#define MC_VM_FB_LOCATION 0x2024
b4183e30 511#define MC_FUS_VM_FB_OFFSET 0x2898
0fcdb61e
AD
512#define MC_VM_MB_L1_TLB0_CNTL 0x2234
513#define MC_VM_MB_L1_TLB1_CNTL 0x2238
514#define MC_VM_MB_L1_TLB2_CNTL 0x223C
515#define MC_VM_MB_L1_TLB3_CNTL 0x2240
516#define ENABLE_L1_TLB (1 << 0)
517#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
518#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
519#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
520#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
521#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
522#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
523#define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
524#define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
525#define MC_VM_MD_L1_TLB0_CNTL 0x2654
526#define MC_VM_MD_L1_TLB1_CNTL 0x2658
527#define MC_VM_MD_L1_TLB2_CNTL 0x265C
0b8c30bc 528#define MC_VM_MD_L1_TLB3_CNTL 0x2698
8aeb96f8
AD
529
530#define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
531#define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
532#define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
533
0fcdb61e
AD
534#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
535#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
536#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
537
538#define PA_CL_ENHANCE 0x8A14
539#define CLIP_VTX_REORDER_ENA (1 << 0)
540#define NUM_CLIP_SEQ(x) ((x) << 1)
721604a1 541#define PA_SC_ENHANCE 0x8BF0
0fcdb61e 542#define PA_SC_AA_CONFIG 0x28C04
cb5fcbd5
AD
543#define MSAA_NUM_SAMPLES_SHIFT 0
544#define MSAA_NUM_SAMPLES_MASK 0x3
0fcdb61e
AD
545#define PA_SC_CLIPRECT_RULE 0x2820C
546#define PA_SC_EDGERULE 0x28230
547#define PA_SC_FIFO_SIZE 0x8BCC
548#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
549#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
32fcdbf4 550#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
0fcdb61e 551#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
32fcdbf4
AD
552#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
553#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
0fcdb61e 554#define PA_SC_LINE_STIPPLE 0x28A0C
12920591 555#define PA_SU_LINE_STIPPLE_VALUE 0x8A60
0fcdb61e
AD
556#define PA_SC_LINE_STIPPLE_STATE 0x8B10
557
558#define SCRATCH_REG0 0x8500
559#define SCRATCH_REG1 0x8504
560#define SCRATCH_REG2 0x8508
561#define SCRATCH_REG3 0x850C
562#define SCRATCH_REG4 0x8510
563#define SCRATCH_REG5 0x8514
564#define SCRATCH_REG6 0x8518
565#define SCRATCH_REG7 0x851C
566#define SCRATCH_UMSK 0x8540
567#define SCRATCH_ADDR 0x8544
568
b866d133 569#define SMX_SAR_CTL0 0xA008
0fcdb61e
AD
570#define SMX_DC_CTL0 0xA020
571#define USE_HASH_FUNCTION (1 << 0)
32fcdbf4 572#define NUMBER_OF_SETS(x) ((x) << 1)
0fcdb61e
AD
573#define FLUSH_ALL_ON_EVENT (1 << 10)
574#define STALL_ON_EVENT (1 << 11)
575#define SMX_EVENT_CTL 0xA02C
576#define ES_FLUSH_CTL(x) ((x) << 0)
577#define GS_FLUSH_CTL(x) ((x) << 3)
578#define ACK_FLUSH_CTL(x) ((x) << 6)
579#define SYNC_FLUSH_CTL (1 << 8)
580
581#define SPI_CONFIG_CNTL 0x9100
582#define GPR_WRITE_PRIORITY(x) ((x) << 0)
583#define SPI_CONFIG_CNTL_1 0x913C
584#define VTX_DONE_DELAY(x) ((x) << 0)
585#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
586#define SPI_INPUT_Z 0x286D8
587#define SPI_PS_IN_CONTROL_0 0x286CC
588#define NUM_INTERP(x) ((x)<<0)
589#define POSITION_ENA (1<<8)
590#define POSITION_CENTROID (1<<9)
591#define POSITION_ADDR(x) ((x)<<10)
592#define PARAM_GEN(x) ((x)<<15)
593#define PARAM_GEN_ADDR(x) ((x)<<19)
594#define BARYC_SAMPLE_CNTL(x) ((x)<<26)
595#define PERSP_GRADIENT_ENA (1<<28)
596#define LINEAR_GRADIENT_ENA (1<<29)
597#define POSITION_SAMPLE (1<<30)
598#define BARYC_AT_SAMPLE_ENA (1<<31)
599
600#define SQ_CONFIG 0x8C00
601#define VC_ENABLE (1 << 0)
602#define EXPORT_SRC_C (1 << 1)
32fcdbf4
AD
603#define CS_PRIO(x) ((x) << 18)
604#define LS_PRIO(x) ((x) << 20)
605#define HS_PRIO(x) ((x) << 22)
606#define PS_PRIO(x) ((x) << 24)
607#define VS_PRIO(x) ((x) << 26)
608#define GS_PRIO(x) ((x) << 28)
609#define ES_PRIO(x) ((x) << 30)
0fcdb61e
AD
610#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
611#define NUM_PS_GPRS(x) ((x) << 0)
612#define NUM_VS_GPRS(x) ((x) << 16)
613#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
614#define SQ_GPR_RESOURCE_MGMT_2 0x8C08
615#define NUM_GS_GPRS(x) ((x) << 0)
616#define NUM_ES_GPRS(x) ((x) << 16)
32fcdbf4
AD
617#define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
618#define NUM_HS_GPRS(x) ((x) << 0)
619#define NUM_LS_GPRS(x) ((x) << 16)
721604a1
JG
620#define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
621#define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
32fcdbf4
AD
622#define SQ_THREAD_RESOURCE_MGMT 0x8C18
623#define NUM_PS_THREADS(x) ((x) << 0)
624#define NUM_VS_THREADS(x) ((x) << 8)
625#define NUM_GS_THREADS(x) ((x) << 16)
626#define NUM_ES_THREADS(x) ((x) << 24)
627#define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
628#define NUM_HS_THREADS(x) ((x) << 0)
629#define NUM_LS_THREADS(x) ((x) << 8)
630#define SQ_STACK_RESOURCE_MGMT_1 0x8C20
631#define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
632#define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
633#define SQ_STACK_RESOURCE_MGMT_2 0x8C24
634#define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
635#define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
636#define SQ_STACK_RESOURCE_MGMT_3 0x8C28
637#define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
638#define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
639#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
721604a1
JG
640#define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
641#define SQ_STATIC_THREAD_MGMT_1 0x8E20
642#define SQ_STATIC_THREAD_MGMT_2 0x8E24
643#define SQ_STATIC_THREAD_MGMT_3 0x8E28
32fcdbf4
AD
644#define SQ_LDS_RESOURCE_MGMT 0x8E2C
645
0fcdb61e
AD
646#define SQ_MS_FIFO_SIZES 0x8CF0
647#define CACHE_FIFO_SIZE(x) ((x) << 0)
648#define FETCH_FIFO_HIWATER(x) ((x) << 8)
649#define DONE_FIFO_HIWATER(x) ((x) << 16)
650#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
651
652#define SX_DEBUG_1 0x9058
653#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
654#define SX_EXPORT_BUFFER_SIZES 0x900C
655#define COLOR_BUFFER_SIZE(x) ((x) << 0)
656#define POSITION_BUFFER_SIZE(x) ((x) << 8)
657#define SMX_BUFFER_SIZE(x) ((x) << 16)
033b5650 658#define SX_MEMORY_EXPORT_BASE 0x9010
0fcdb61e
AD
659#define SX_MISC 0x28350
660
32fcdbf4
AD
661#define CB_PERF_CTR0_SEL_0 0x9A20
662#define CB_PERF_CTR0_SEL_1 0x9A24
663#define CB_PERF_CTR1_SEL_0 0x9A28
664#define CB_PERF_CTR1_SEL_1 0x9A2C
665#define CB_PERF_CTR2_SEL_0 0x9A30
666#define CB_PERF_CTR2_SEL_1 0x9A34
667#define CB_PERF_CTR3_SEL_0 0x9A38
668#define CB_PERF_CTR3_SEL_1 0x9A3C
669
0fcdb61e
AD
670#define TA_CNTL_AUX 0x9508
671#define DISABLE_CUBE_WRAP (1 << 0)
672#define DISABLE_CUBE_ANISO (1 << 1)
673#define SYNC_GRADIENT (1 << 24)
674#define SYNC_WALKER (1 << 25)
675#define SYNC_ALIGNER (1 << 26)
676
9535ab73
AD
677#define TCP_CHAN_STEER_LO 0x960c
678#define TCP_CHAN_STEER_HI 0x9610
679
0fcdb61e 680#define VGT_CACHE_INVALIDATION 0x88C4
32fcdbf4 681#define CACHE_INVALIDATION(x) ((x) << 0)
0fcdb61e
AD
682#define VC_ONLY 0
683#define TC_ONLY 1
684#define VC_AND_TC 2
685#define AUTO_INVLD_EN(x) ((x) << 6)
686#define NO_AUTO 0
687#define ES_AUTO 1
688#define GS_AUTO 2
689#define ES_AND_GS_AUTO 3
690#define VGT_GS_VERTEX_REUSE 0x88D4
691#define VGT_NUM_INSTANCES 0x8974
692#define VGT_OUT_DEALLOC_CNTL 0x28C5C
693#define DEALLOC_DIST_MASK 0x0000007F
694#define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
695#define VTX_REUSE_DEPTH_MASK 0x000000FF
696
697#define VM_CONTEXT0_CNTL 0x1410
698#define ENABLE_CONTEXT (1 << 0)
699#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
700#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
701#define VM_CONTEXT1_CNTL 0x1414
ae133a11 702#define VM_CONTEXT1_CNTL2 0x1434
0fcdb61e
AD
703#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
704#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
705#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
706#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
707#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
708#define REQUEST_TYPE(x) (((x) & 0xf) << 0)
709#define RESPONSE_TYPE_MASK 0x000000F0
710#define RESPONSE_TYPE_SHIFT 4
711#define VM_L2_CNTL 0x1400
712#define ENABLE_L2_CACHE (1 << 0)
713#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
714#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
715#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
716#define VM_L2_CNTL2 0x1404
717#define INVALIDATE_ALL_L1_TLBS (1 << 0)
718#define INVALIDATE_L2_CACHE (1 << 1)
719#define VM_L2_CNTL3 0x1408
720#define BANK_SELECT(x) ((x) << 0)
721#define CACHE_UPDATE_MODE(x) ((x) << 6)
722#define VM_L2_STATUS 0x140C
723#define L2_BUSY (1 << 0)
ae133a11
CK
724#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
725#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
0fcdb61e
AD
726
727#define WAIT_UNTIL 0x8040
728
729#define SRBM_STATUS 0x0E50
747943ea
AD
730#define SRBM_SOFT_RESET 0x0E60
731#define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
732#define SOFT_RESET_BIF (1 << 1)
733#define SOFT_RESET_CG (1 << 2)
734#define SOFT_RESET_DC (1 << 5)
735#define SOFT_RESET_GRBM (1 << 8)
736#define SOFT_RESET_HDP (1 << 9)
737#define SOFT_RESET_IH (1 << 10)
738#define SOFT_RESET_MC (1 << 11)
739#define SOFT_RESET_RLC (1 << 13)
740#define SOFT_RESET_ROM (1 << 14)
741#define SOFT_RESET_SEM (1 << 15)
742#define SOFT_RESET_VMC (1 << 17)
743#define SOFT_RESET_TST (1 << 21)
744#define SOFT_RESET_REGBB (1 << 22)
745#define SOFT_RESET_ORB (1 << 23)
0fcdb61e 746
f9d9c362
AD
747/* display watermarks */
748#define DC_LB_MEMORY_SPLIT 0x6b0c
749#define PRIORITY_A_CNT 0x6b18
750#define PRIORITY_MARK_MASK 0x7fff
751#define PRIORITY_OFF (1 << 16)
752#define PRIORITY_ALWAYS_ON (1 << 20)
753#define PRIORITY_B_CNT 0x6b1c
754#define PIPE0_ARBITRATION_CONTROL3 0x0bf0
755# define LATENCY_WATERMARK_MASK(x) ((x) << 16)
756#define PIPE0_LATENCY_CONTROL 0x0bf4
757# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
758# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
759
45f9a39b
AD
760#define IH_RB_CNTL 0x3e00
761# define IH_RB_ENABLE (1 << 0)
762# define IH_IB_SIZE(x) ((x) << 1) /* log2 */
763# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
764# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
765# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
766# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
767# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
768#define IH_RB_BASE 0x3e04
769#define IH_RB_RPTR 0x3e08
770#define IH_RB_WPTR 0x3e0c
771# define RB_OVERFLOW (1 << 0)
772# define WPTR_OFFSET_MASK 0x3fffc
773#define IH_RB_WPTR_ADDR_HI 0x3e10
774#define IH_RB_WPTR_ADDR_LO 0x3e14
775#define IH_CNTL 0x3e18
776# define ENABLE_INTR (1 << 0)
fcb857ab 777# define IH_MC_SWAP(x) ((x) << 1)
45f9a39b
AD
778# define IH_MC_SWAP_NONE 0
779# define IH_MC_SWAP_16BIT 1
780# define IH_MC_SWAP_32BIT 2
781# define IH_MC_SWAP_64BIT 3
782# define RPTR_REARM (1 << 4)
783# define MC_WRREQ_CREDIT(x) ((x) << 15)
784# define MC_WR_CLEAN_CNT(x) ((x) << 20)
785
786#define CP_INT_CNTL 0xc124
787# define CNTX_BUSY_INT_ENABLE (1 << 19)
788# define CNTX_EMPTY_INT_ENABLE (1 << 20)
789# define SCRATCH_INT_ENABLE (1 << 25)
790# define TIME_STAMP_INT_ENABLE (1 << 26)
791# define IB2_INT_ENABLE (1 << 29)
792# define IB1_INT_ENABLE (1 << 30)
793# define RB_INT_ENABLE (1 << 31)
794#define CP_INT_STATUS 0xc128
795# define SCRATCH_INT_STAT (1 << 25)
796# define TIME_STAMP_INT_STAT (1 << 26)
797# define IB2_INT_STAT (1 << 29)
798# define IB1_INT_STAT (1 << 30)
799# define RB_INT_STAT (1 << 31)
800
801#define GRBM_INT_CNTL 0x8060
802# define RDERR_INT_ENABLE (1 << 0)
803# define GUI_IDLE_INT_ENABLE (1 << 19)
804
805/* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
806#define CRTC_STATUS_FRAME_COUNT 0x6e98
807
808/* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
809#define VLINE_STATUS 0x6bb8
810# define VLINE_OCCURRED (1 << 0)
811# define VLINE_ACK (1 << 4)
812# define VLINE_STAT (1 << 12)
813# define VLINE_INTERRUPT (1 << 16)
814# define VLINE_INTERRUPT_TYPE (1 << 17)
815/* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
816#define VBLANK_STATUS 0x6bbc
817# define VBLANK_OCCURRED (1 << 0)
818# define VBLANK_ACK (1 << 4)
819# define VBLANK_STAT (1 << 12)
820# define VBLANK_INTERRUPT (1 << 16)
821# define VBLANK_INTERRUPT_TYPE (1 << 17)
822
823/* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
824#define INT_MASK 0x6b40
825# define VBLANK_INT_MASK (1 << 0)
826# define VLINE_INT_MASK (1 << 4)
827
828#define DISP_INTERRUPT_STATUS 0x60f4
829# define LB_D1_VLINE_INTERRUPT (1 << 2)
830# define LB_D1_VBLANK_INTERRUPT (1 << 3)
831# define DC_HPD1_INTERRUPT (1 << 17)
832# define DC_HPD1_RX_INTERRUPT (1 << 18)
833# define DACA_AUTODETECT_INTERRUPT (1 << 22)
834# define DACB_AUTODETECT_INTERRUPT (1 << 23)
835# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
836# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
837#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
838# define LB_D2_VLINE_INTERRUPT (1 << 2)
839# define LB_D2_VBLANK_INTERRUPT (1 << 3)
840# define DC_HPD2_INTERRUPT (1 << 17)
841# define DC_HPD2_RX_INTERRUPT (1 << 18)
842# define DISP_TIMER_INTERRUPT (1 << 24)
843#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
844# define LB_D3_VLINE_INTERRUPT (1 << 2)
845# define LB_D3_VBLANK_INTERRUPT (1 << 3)
846# define DC_HPD3_INTERRUPT (1 << 17)
847# define DC_HPD3_RX_INTERRUPT (1 << 18)
848#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
849# define LB_D4_VLINE_INTERRUPT (1 << 2)
850# define LB_D4_VBLANK_INTERRUPT (1 << 3)
851# define DC_HPD4_INTERRUPT (1 << 17)
852# define DC_HPD4_RX_INTERRUPT (1 << 18)
853#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
854# define LB_D5_VLINE_INTERRUPT (1 << 2)
855# define LB_D5_VBLANK_INTERRUPT (1 << 3)
856# define DC_HPD5_INTERRUPT (1 << 17)
857# define DC_HPD5_RX_INTERRUPT (1 << 18)
37cba6c6 858#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
45f9a39b
AD
859# define LB_D6_VLINE_INTERRUPT (1 << 2)
860# define LB_D6_VBLANK_INTERRUPT (1 << 3)
861# define DC_HPD6_INTERRUPT (1 << 17)
862# define DC_HPD6_RX_INTERRUPT (1 << 18)
863
864/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
865#define GRPH_INT_STATUS 0x6858
866# define GRPH_PFLIP_INT_OCCURRED (1 << 0)
867# define GRPH_PFLIP_INT_CLEAR (1 << 8)
868/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
869#define GRPH_INT_CONTROL 0x685c
870# define GRPH_PFLIP_INT_MASK (1 << 0)
871# define GRPH_PFLIP_INT_TYPE (1 << 8)
872
873#define DACA_AUTODETECT_INT_CONTROL 0x66c8
874#define DACB_AUTODETECT_INT_CONTROL 0x67c8
875
876#define DC_HPD1_INT_STATUS 0x601c
877#define DC_HPD2_INT_STATUS 0x6028
878#define DC_HPD3_INT_STATUS 0x6034
879#define DC_HPD4_INT_STATUS 0x6040
880#define DC_HPD5_INT_STATUS 0x604c
881#define DC_HPD6_INT_STATUS 0x6058
882# define DC_HPDx_INT_STATUS (1 << 0)
883# define DC_HPDx_SENSE (1 << 1)
884# define DC_HPDx_RX_INT_STATUS (1 << 8)
885
886#define DC_HPD1_INT_CONTROL 0x6020
887#define DC_HPD2_INT_CONTROL 0x602c
888#define DC_HPD3_INT_CONTROL 0x6038
889#define DC_HPD4_INT_CONTROL 0x6044
890#define DC_HPD5_INT_CONTROL 0x6050
891#define DC_HPD6_INT_CONTROL 0x605c
892# define DC_HPDx_INT_ACK (1 << 0)
893# define DC_HPDx_INT_POLARITY (1 << 8)
894# define DC_HPDx_INT_EN (1 << 16)
895# define DC_HPDx_RX_INT_ACK (1 << 20)
896# define DC_HPDx_RX_INT_EN (1 << 24)
897
898#define DC_HPD1_CONTROL 0x6024
899#define DC_HPD2_CONTROL 0x6030
900#define DC_HPD3_CONTROL 0x603c
901#define DC_HPD4_CONTROL 0x6048
902#define DC_HPD5_CONTROL 0x6054
903#define DC_HPD6_CONTROL 0x6060
904# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
905# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
906# define DC_HPDx_EN (1 << 28)
907
233d1ad5
AD
908/* ASYNC DMA */
909#define DMA_RB_RPTR 0xd008
910#define DMA_RB_WPTR 0xd00c
911
912#define DMA_CNTL 0xd02c
913# define TRAP_ENABLE (1 << 0)
914# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
915# define SEM_WAIT_INT_ENABLE (1 << 2)
916# define DATA_SWAP_ENABLE (1 << 3)
917# define FENCE_SWAP_ENABLE (1 << 4)
918# define CTXEMPTY_INT_ENABLE (1 << 28)
919#define DMA_TILING_CONFIG 0xD0B8
920
f60cbd11
AD
921#define CAYMAN_DMA1_CNTL 0xd82c
922
233d1ad5
AD
923/* async DMA packets */
924#define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
925 (((t) & 0x1) << 23) | \
926 (((s) & 0x1) << 22) | \
927 (((n) & 0xFFFFF) << 0))
928/* async DMA Packet types */
929#define DMA_PACKET_WRITE 0x2
930#define DMA_PACKET_COPY 0x3
931#define DMA_PACKET_INDIRECT_BUFFER 0x4
932#define DMA_PACKET_SEMAPHORE 0x5
933#define DMA_PACKET_FENCE 0x6
934#define DMA_PACKET_TRAP 0x7
935#define DMA_PACKET_SRBM_WRITE 0x9
936#define DMA_PACKET_CONSTANT_FILL 0xd
937#define DMA_PACKET_NOP 0xf
938
9e46a48d
AD
939/* PCIE link stuff */
940#define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
941#define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
942# define LC_LINK_WIDTH_SHIFT 0
943# define LC_LINK_WIDTH_MASK 0x7
944# define LC_LINK_WIDTH_X0 0
945# define LC_LINK_WIDTH_X1 1
946# define LC_LINK_WIDTH_X2 2
947# define LC_LINK_WIDTH_X4 3
948# define LC_LINK_WIDTH_X8 4
949# define LC_LINK_WIDTH_X16 6
950# define LC_LINK_WIDTH_RD_SHIFT 4
951# define LC_LINK_WIDTH_RD_MASK 0x70
952# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
953# define LC_RECONFIG_NOW (1 << 8)
954# define LC_RENEGOTIATION_SUPPORT (1 << 9)
955# define LC_RENEGOTIATE_EN (1 << 10)
956# define LC_SHORT_RECONFIG_EN (1 << 11)
957# define LC_UPCONFIGURE_SUPPORT (1 << 12)
958# define LC_UPCONFIGURE_DIS (1 << 13)
959#define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
960# define LC_GEN2_EN_STRAP (1 << 0)
961# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
962# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
963# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
964# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
965# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
966# define LC_CURRENT_DATA_RATE (1 << 11)
967# define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
968# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
969# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
970# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
971#define MM_CFGREGS_CNTL 0x544c
972# define MM_WR_TO_CFG_EN (1 << 3)
973#define LINK_CNTL2 0x88 /* F0 */
974# define TARGET_LINK_SPEED_MASK (0xf << 0)
975# define SELECTABLE_DEEMPHASIS (1 << 6)
976
cb5fcbd5
AD
977/*
978 * PM4
979 */
980#define PACKET_TYPE0 0
981#define PACKET_TYPE1 1
982#define PACKET_TYPE2 2
983#define PACKET_TYPE3 3
984
985#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
986#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
987#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
988#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
989#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
990 (((reg) >> 2) & 0xFFFF) | \
991 ((n) & 0x3FFF) << 16)
992#define CP_PACKET2 0x80000000
993#define PACKET2_PAD_SHIFT 0
994#define PACKET2_PAD_MASK (0x3fffffff << 0)
995
996#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
997
998#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
999 (((op) & 0xFF) << 8) | \
1000 ((n) & 0x3FFF) << 16)
1001
1002/* Packet 3 types */
1003#define PACKET3_NOP 0x10
1004#define PACKET3_SET_BASE 0x11
1005#define PACKET3_CLEAR_STATE 0x12
32171d22 1006#define PACKET3_INDEX_BUFFER_SIZE 0x13
cb5fcbd5
AD
1007#define PACKET3_DISPATCH_DIRECT 0x15
1008#define PACKET3_DISPATCH_INDIRECT 0x16
1009#define PACKET3_INDIRECT_BUFFER_END 0x17
12920591 1010#define PACKET3_MODE_CONTROL 0x18
cb5fcbd5
AD
1011#define PACKET3_SET_PREDICATION 0x20
1012#define PACKET3_REG_RMW 0x21
1013#define PACKET3_COND_EXEC 0x22
1014#define PACKET3_PRED_EXEC 0x23
1015#define PACKET3_DRAW_INDIRECT 0x24
1016#define PACKET3_DRAW_INDEX_INDIRECT 0x25
1017#define PACKET3_INDEX_BASE 0x26
1018#define PACKET3_DRAW_INDEX_2 0x27
1019#define PACKET3_CONTEXT_CONTROL 0x28
1020#define PACKET3_DRAW_INDEX_OFFSET 0x29
1021#define PACKET3_INDEX_TYPE 0x2A
1022#define PACKET3_DRAW_INDEX 0x2B
1023#define PACKET3_DRAW_INDEX_AUTO 0x2D
1024#define PACKET3_DRAW_INDEX_IMMD 0x2E
1025#define PACKET3_NUM_INSTANCES 0x2F
1026#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
1027#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
1028#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
1029#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
1030#define PACKET3_MEM_SEMAPHORE 0x39
1031#define PACKET3_MPEG_INDEX 0x3A
721604a1 1032#define PACKET3_COPY_DW 0x3B
cb5fcbd5
AD
1033#define PACKET3_WAIT_REG_MEM 0x3C
1034#define PACKET3_MEM_WRITE 0x3D
1035#define PACKET3_INDIRECT_BUFFER 0x32
1036#define PACKET3_SURFACE_SYNC 0x43
1037# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
1038# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
1039# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
1040# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1041# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1042# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1043# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1044# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1045# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1046# define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
1047# define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
1048# define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
32171d22 1049# define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
cb5fcbd5
AD
1050# define PACKET3_FULL_CACHE_ENA (1 << 20)
1051# define PACKET3_TC_ACTION_ENA (1 << 23)
1052# define PACKET3_VC_ACTION_ENA (1 << 24)
1053# define PACKET3_CB_ACTION_ENA (1 << 25)
1054# define PACKET3_DB_ACTION_ENA (1 << 26)
1055# define PACKET3_SH_ACTION_ENA (1 << 27)
32171d22 1056# define PACKET3_SX_ACTION_ENA (1 << 28)
cb5fcbd5
AD
1057#define PACKET3_ME_INITIALIZE 0x44
1058#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1059#define PACKET3_COND_WRITE 0x45
1060#define PACKET3_EVENT_WRITE 0x46
1061#define PACKET3_EVENT_WRITE_EOP 0x47
1062#define PACKET3_EVENT_WRITE_EOS 0x48
1063#define PACKET3_PREAMBLE_CNTL 0x4A
2281a378
AD
1064# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1065# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
cb5fcbd5
AD
1066#define PACKET3_RB_OFFSET 0x4B
1067#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
1068#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
1069#define PACKET3_ALU_PS_CONST_UPDATE 0x4E
1070#define PACKET3_ALU_VS_CONST_UPDATE 0x4F
1071#define PACKET3_ONE_REG_WRITE 0x57
1072#define PACKET3_SET_CONFIG_REG 0x68
1073#define PACKET3_SET_CONFIG_REG_START 0x00008000
1074#define PACKET3_SET_CONFIG_REG_END 0x0000ac00
1075#define PACKET3_SET_CONTEXT_REG 0x69
1076#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1077#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1078#define PACKET3_SET_ALU_CONST 0x6A
1079/* alu const buffers only; no reg file */
1080#define PACKET3_SET_BOOL_CONST 0x6B
1081#define PACKET3_SET_BOOL_CONST_START 0x0003a500
1082#define PACKET3_SET_BOOL_CONST_END 0x0003a518
1083#define PACKET3_SET_LOOP_CONST 0x6C
1084#define PACKET3_SET_LOOP_CONST_START 0x0003a200
1085#define PACKET3_SET_LOOP_CONST_END 0x0003a500
1086#define PACKET3_SET_RESOURCE 0x6D
1087#define PACKET3_SET_RESOURCE_START 0x00030000
1088#define PACKET3_SET_RESOURCE_END 0x00038000
1089#define PACKET3_SET_SAMPLER 0x6E
1090#define PACKET3_SET_SAMPLER_START 0x0003c000
1091#define PACKET3_SET_SAMPLER_END 0x0003c600
1092#define PACKET3_SET_CTL_CONST 0x6F
1093#define PACKET3_SET_CTL_CONST_START 0x0003cff0
1094#define PACKET3_SET_CTL_CONST_END 0x0003ff0c
1095#define PACKET3_SET_RESOURCE_OFFSET 0x70
1096#define PACKET3_SET_ALU_CONST_VS 0x71
1097#define PACKET3_SET_ALU_CONST_DI 0x72
1098#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1099#define PACKET3_SET_RESOURCE_INDIRECT 0x74
1100#define PACKET3_SET_APPEND_CNT 0x75
1101
1102#define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
1103#define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
1104#define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
1105#define SQ_TEX_VTX_INVALID_TEXTURE 0x0
1106#define SQ_TEX_VTX_INVALID_BUFFER 0x1
1107#define SQ_TEX_VTX_VALID_TEXTURE 0x2
1108#define SQ_TEX_VTX_VALID_BUFFER 0x3
1109
721604a1
JG
1110#define VGT_VTX_VECT_EJECT_REG 0x88b0
1111
cb5fcbd5
AD
1112#define SQ_CONST_MEM_BASE 0x8df8
1113
8aa75009 1114#define SQ_ESGS_RING_BASE 0x8c40
cb5fcbd5 1115#define SQ_ESGS_RING_SIZE 0x8c44
8aa75009 1116#define SQ_GSVS_RING_BASE 0x8c48
cb5fcbd5 1117#define SQ_GSVS_RING_SIZE 0x8c4c
8aa75009 1118#define SQ_ESTMP_RING_BASE 0x8c50
cb5fcbd5 1119#define SQ_ESTMP_RING_SIZE 0x8c54
8aa75009 1120#define SQ_GSTMP_RING_BASE 0x8c58
cb5fcbd5 1121#define SQ_GSTMP_RING_SIZE 0x8c5c
8aa75009 1122#define SQ_VSTMP_RING_BASE 0x8c60
cb5fcbd5 1123#define SQ_VSTMP_RING_SIZE 0x8c64
8aa75009 1124#define SQ_PSTMP_RING_BASE 0x8c68
cb5fcbd5 1125#define SQ_PSTMP_RING_SIZE 0x8c6c
8aa75009 1126#define SQ_LSTMP_RING_BASE 0x8e10
cb5fcbd5 1127#define SQ_LSTMP_RING_SIZE 0x8e14
8aa75009 1128#define SQ_HSTMP_RING_BASE 0x8e18
cb5fcbd5
AD
1129#define SQ_HSTMP_RING_SIZE 0x8e1c
1130#define VGT_TF_RING_SIZE 0x8988
1131
1132#define SQ_ESGS_RING_ITEMSIZE 0x28900
1133#define SQ_GSVS_RING_ITEMSIZE 0x28904
1134#define SQ_ESTMP_RING_ITEMSIZE 0x28908
1135#define SQ_GSTMP_RING_ITEMSIZE 0x2890c
1136#define SQ_VSTMP_RING_ITEMSIZE 0x28910
1137#define SQ_PSTMP_RING_ITEMSIZE 0x28914
1138#define SQ_LSTMP_RING_ITEMSIZE 0x28830
1139#define SQ_HSTMP_RING_ITEMSIZE 0x28834
1140
1141#define SQ_GS_VERT_ITEMSIZE 0x2891c
1142#define SQ_GS_VERT_ITEMSIZE_1 0x28920
1143#define SQ_GS_VERT_ITEMSIZE_2 0x28924
1144#define SQ_GS_VERT_ITEMSIZE_3 0x28928
1145#define SQ_GSVS_RING_OFFSET_1 0x2892c
1146#define SQ_GSVS_RING_OFFSET_2 0x28930
1147#define SQ_GSVS_RING_OFFSET_3 0x28934
1148
60a4a3e0
AD
1149#define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
1150#define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
1151
cb5fcbd5
AD
1152#define SQ_ALU_CONST_CACHE_PS_0 0x28940
1153#define SQ_ALU_CONST_CACHE_PS_1 0x28944
1154#define SQ_ALU_CONST_CACHE_PS_2 0x28948
1155#define SQ_ALU_CONST_CACHE_PS_3 0x2894c
1156#define SQ_ALU_CONST_CACHE_PS_4 0x28950
1157#define SQ_ALU_CONST_CACHE_PS_5 0x28954
1158#define SQ_ALU_CONST_CACHE_PS_6 0x28958
1159#define SQ_ALU_CONST_CACHE_PS_7 0x2895c
1160#define SQ_ALU_CONST_CACHE_PS_8 0x28960
1161#define SQ_ALU_CONST_CACHE_PS_9 0x28964
1162#define SQ_ALU_CONST_CACHE_PS_10 0x28968
1163#define SQ_ALU_CONST_CACHE_PS_11 0x2896c
1164#define SQ_ALU_CONST_CACHE_PS_12 0x28970
1165#define SQ_ALU_CONST_CACHE_PS_13 0x28974
1166#define SQ_ALU_CONST_CACHE_PS_14 0x28978
1167#define SQ_ALU_CONST_CACHE_PS_15 0x2897c
1168#define SQ_ALU_CONST_CACHE_VS_0 0x28980
1169#define SQ_ALU_CONST_CACHE_VS_1 0x28984
1170#define SQ_ALU_CONST_CACHE_VS_2 0x28988
1171#define SQ_ALU_CONST_CACHE_VS_3 0x2898c
1172#define SQ_ALU_CONST_CACHE_VS_4 0x28990
1173#define SQ_ALU_CONST_CACHE_VS_5 0x28994
1174#define SQ_ALU_CONST_CACHE_VS_6 0x28998
1175#define SQ_ALU_CONST_CACHE_VS_7 0x2899c
1176#define SQ_ALU_CONST_CACHE_VS_8 0x289a0
1177#define SQ_ALU_CONST_CACHE_VS_9 0x289a4
1178#define SQ_ALU_CONST_CACHE_VS_10 0x289a8
1179#define SQ_ALU_CONST_CACHE_VS_11 0x289ac
1180#define SQ_ALU_CONST_CACHE_VS_12 0x289b0
1181#define SQ_ALU_CONST_CACHE_VS_13 0x289b4
1182#define SQ_ALU_CONST_CACHE_VS_14 0x289b8
1183#define SQ_ALU_CONST_CACHE_VS_15 0x289bc
1184#define SQ_ALU_CONST_CACHE_GS_0 0x289c0
1185#define SQ_ALU_CONST_CACHE_GS_1 0x289c4
1186#define SQ_ALU_CONST_CACHE_GS_2 0x289c8
1187#define SQ_ALU_CONST_CACHE_GS_3 0x289cc
1188#define SQ_ALU_CONST_CACHE_GS_4 0x289d0
1189#define SQ_ALU_CONST_CACHE_GS_5 0x289d4
1190#define SQ_ALU_CONST_CACHE_GS_6 0x289d8
1191#define SQ_ALU_CONST_CACHE_GS_7 0x289dc
1192#define SQ_ALU_CONST_CACHE_GS_8 0x289e0
1193#define SQ_ALU_CONST_CACHE_GS_9 0x289e4
1194#define SQ_ALU_CONST_CACHE_GS_10 0x289e8
1195#define SQ_ALU_CONST_CACHE_GS_11 0x289ec
1196#define SQ_ALU_CONST_CACHE_GS_12 0x289f0
1197#define SQ_ALU_CONST_CACHE_GS_13 0x289f4
1198#define SQ_ALU_CONST_CACHE_GS_14 0x289f8
1199#define SQ_ALU_CONST_CACHE_GS_15 0x289fc
1200#define SQ_ALU_CONST_CACHE_HS_0 0x28f00
1201#define SQ_ALU_CONST_CACHE_HS_1 0x28f04
1202#define SQ_ALU_CONST_CACHE_HS_2 0x28f08
1203#define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
1204#define SQ_ALU_CONST_CACHE_HS_4 0x28f10
1205#define SQ_ALU_CONST_CACHE_HS_5 0x28f14
1206#define SQ_ALU_CONST_CACHE_HS_6 0x28f18
1207#define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
1208#define SQ_ALU_CONST_CACHE_HS_8 0x28f20
1209#define SQ_ALU_CONST_CACHE_HS_9 0x28f24
1210#define SQ_ALU_CONST_CACHE_HS_10 0x28f28
1211#define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
1212#define SQ_ALU_CONST_CACHE_HS_12 0x28f30
1213#define SQ_ALU_CONST_CACHE_HS_13 0x28f34
1214#define SQ_ALU_CONST_CACHE_HS_14 0x28f38
1215#define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
1216#define SQ_ALU_CONST_CACHE_LS_0 0x28f40
1217#define SQ_ALU_CONST_CACHE_LS_1 0x28f44
1218#define SQ_ALU_CONST_CACHE_LS_2 0x28f48
1219#define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
1220#define SQ_ALU_CONST_CACHE_LS_4 0x28f50
1221#define SQ_ALU_CONST_CACHE_LS_5 0x28f54
1222#define SQ_ALU_CONST_CACHE_LS_6 0x28f58
1223#define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
1224#define SQ_ALU_CONST_CACHE_LS_8 0x28f60
1225#define SQ_ALU_CONST_CACHE_LS_9 0x28f64
1226#define SQ_ALU_CONST_CACHE_LS_10 0x28f68
1227#define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
1228#define SQ_ALU_CONST_CACHE_LS_12 0x28f70
1229#define SQ_ALU_CONST_CACHE_LS_13 0x28f74
1230#define SQ_ALU_CONST_CACHE_LS_14 0x28f78
1231#define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
1232
d7ccd8fc
AD
1233#define PA_SC_SCREEN_SCISSOR_TL 0x28030
1234#define PA_SC_GENERIC_SCISSOR_TL 0x28240
1235#define PA_SC_WINDOW_SCISSOR_TL 0x28204
d7ccd8fc 1236
721604a1
JG
1237#define VGT_PRIMITIVE_TYPE 0x8958
1238#define VGT_INDEX_TYPE 0x895C
1239
1240#define VGT_NUM_INDICES 0x8970
1241
1242#define VGT_COMPUTE_DIM_X 0x8990
1243#define VGT_COMPUTE_DIM_Y 0x8994
1244#define VGT_COMPUTE_DIM_Z 0x8998
1245#define VGT_COMPUTE_START_X 0x899C
1246#define VGT_COMPUTE_START_Y 0x89A0
1247#define VGT_COMPUTE_START_Z 0x89A4
1248#define VGT_COMPUTE_INDEX 0x89A8
1249#define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
1250#define VGT_HS_OFFCHIP_PARAM 0x89B0
1251
1252#define DB_DEBUG 0x9830
1253#define DB_DEBUG2 0x9834
1254#define DB_DEBUG3 0x9838
1255#define DB_DEBUG4 0x983C
1256#define DB_WATERMARKS 0x9854
cb5fcbd5 1257#define DB_DEPTH_CONTROL 0x28800
285484e2
JG
1258#define R_028800_DB_DEPTH_CONTROL 0x028800
1259#define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
1260#define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
1261#define C_028800_STENCIL_ENABLE 0xFFFFFFFE
1262#define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
1263#define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
1264#define C_028800_Z_ENABLE 0xFFFFFFFD
1265#define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
1266#define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
1267#define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
1268#define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
1269#define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
1270#define C_028800_ZFUNC 0xFFFFFF8F
1271#define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
1272#define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
1273#define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
1274#define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
1275#define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
1276#define C_028800_STENCILFUNC 0xFFFFF8FF
1277#define V_028800_STENCILFUNC_NEVER 0x00000000
1278#define V_028800_STENCILFUNC_LESS 0x00000001
1279#define V_028800_STENCILFUNC_EQUAL 0x00000002
1280#define V_028800_STENCILFUNC_LEQUAL 0x00000003
1281#define V_028800_STENCILFUNC_GREATER 0x00000004
1282#define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
1283#define V_028800_STENCILFUNC_GEQUAL 0x00000006
1284#define V_028800_STENCILFUNC_ALWAYS 0x00000007
1285#define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
1286#define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
1287#define C_028800_STENCILFAIL 0xFFFFC7FF
1288#define V_028800_STENCIL_KEEP 0x00000000
1289#define V_028800_STENCIL_ZERO 0x00000001
1290#define V_028800_STENCIL_REPLACE 0x00000002
1291#define V_028800_STENCIL_INCR 0x00000003
1292#define V_028800_STENCIL_DECR 0x00000004
1293#define V_028800_STENCIL_INVERT 0x00000005
1294#define V_028800_STENCIL_INCR_WRAP 0x00000006
1295#define V_028800_STENCIL_DECR_WRAP 0x00000007
1296#define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
1297#define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
1298#define C_028800_STENCILZPASS 0xFFFE3FFF
1299#define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
1300#define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
1301#define C_028800_STENCILZFAIL 0xFFF1FFFF
1302#define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
1303#define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
1304#define C_028800_STENCILFUNC_BF 0xFF8FFFFF
1305#define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
1306#define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
1307#define C_028800_STENCILFAIL_BF 0xFC7FFFFF
1308#define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
1309#define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
1310#define C_028800_STENCILZPASS_BF 0xE3FFFFFF
1311#define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
1312#define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
1313#define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
cb5fcbd5 1314#define DB_DEPTH_VIEW 0x28008
285484e2
JG
1315#define R_028008_DB_DEPTH_VIEW 0x00028008
1316#define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
1317#define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
1318#define C_028008_SLICE_START 0xFFFFF800
1319#define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1320#define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1321#define C_028008_SLICE_MAX 0xFF001FFF
cb5fcbd5 1322#define DB_HTILE_DATA_BASE 0x28014
88f50c80
JG
1323#define DB_HTILE_SURFACE 0x28abc
1324#define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
1325#define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
1326#define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
1327#define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
1328#define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
1329#define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
1330#define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
cb5fcbd5
AD
1331#define DB_Z_INFO 0x28040
1332# define Z_ARRAY_MODE(x) ((x) << 4)
f3a71df0
AD
1333# define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
1334# define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
1335# define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
1336# define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
285484e2
JG
1337# define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1338#define R_028040_DB_Z_INFO 0x028040
1339#define S_028040_FORMAT(x) (((x) & 0x3) << 0)
1340#define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
1341#define C_028040_FORMAT 0xFFFFFFFC
1342#define V_028040_Z_INVALID 0x00000000
1343#define V_028040_Z_16 0x00000001
1344#define V_028040_Z_24 0x00000002
1345#define V_028040_Z_32_FLOAT 0x00000003
1346#define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
1347#define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
1348#define C_028040_ARRAY_MODE 0xFFFFFF0F
1349#define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
1350#define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
1351#define C_028040_READ_SIZE 0xEFFFFFFF
1352#define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
1353#define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
1354#define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
1355#define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
1356#define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
1357#define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
1358#define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
1359#define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1360#define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
1361#define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
1362#define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
1363#define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
1364#define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1365#define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
1366#define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1367#define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
cb5fcbd5 1368#define DB_STENCIL_INFO 0x28044
285484e2
JG
1369#define R_028044_DB_STENCIL_INFO 0x028044
1370#define S_028044_FORMAT(x) (((x) & 0x1) << 0)
1371#define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
1372#define C_028044_FORMAT 0xFFFFFFFE
0f457e48
MO
1373#define V_028044_STENCIL_INVALID 0
1374#define V_028044_STENCIL_8 1
285484e2 1375#define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
cb5fcbd5
AD
1376#define DB_Z_READ_BASE 0x28048
1377#define DB_STENCIL_READ_BASE 0x2804c
1378#define DB_Z_WRITE_BASE 0x28050
1379#define DB_STENCIL_WRITE_BASE 0x28054
1380#define DB_DEPTH_SIZE 0x28058
285484e2
JG
1381#define R_028058_DB_DEPTH_SIZE 0x028058
1382#define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
1383#define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
1384#define C_028058_PITCH_TILE_MAX 0xFFFFF800
1385#define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
1386#define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
1387#define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
1388#define R_02805C_DB_DEPTH_SLICE 0x02805C
1389#define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
1390#define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
1391#define C_02805C_SLICE_TILE_MAX 0xFFC00000
cb5fcbd5
AD
1392
1393#define SQ_PGM_START_PS 0x28840
1394#define SQ_PGM_START_VS 0x2885c
1395#define SQ_PGM_START_GS 0x28874
1396#define SQ_PGM_START_ES 0x2888c
1397#define SQ_PGM_START_FS 0x288a4
1398#define SQ_PGM_START_HS 0x288b8
1399#define SQ_PGM_START_LS 0x288d0
1400
dd220a00
MO
1401#define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
1402#define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
1403#define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
1404#define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
1405#define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
1406#define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
1407#define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
1408#define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
cb5fcbd5
AD
1409#define VGT_STRMOUT_CONFIG 0x28b94
1410#define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
1411
1412#define CB_TARGET_MASK 0x28238
1413#define CB_SHADER_MASK 0x2823c
1414
1415#define GDS_ADDR_BASE 0x28720
1416
1417#define CB_IMMED0_BASE 0x28b9c
1418#define CB_IMMED1_BASE 0x28ba0
1419#define CB_IMMED2_BASE 0x28ba4
1420#define CB_IMMED3_BASE 0x28ba8
1421#define CB_IMMED4_BASE 0x28bac
1422#define CB_IMMED5_BASE 0x28bb0
1423#define CB_IMMED6_BASE 0x28bb4
1424#define CB_IMMED7_BASE 0x28bb8
1425#define CB_IMMED8_BASE 0x28bbc
1426#define CB_IMMED9_BASE 0x28bc0
1427#define CB_IMMED10_BASE 0x28bc4
1428#define CB_IMMED11_BASE 0x28bc8
1429
1430/* all 12 CB blocks have these regs */
1431#define CB_COLOR0_BASE 0x28c60
1432#define CB_COLOR0_PITCH 0x28c64
1433#define CB_COLOR0_SLICE 0x28c68
1434#define CB_COLOR0_VIEW 0x28c6c
285484e2
JG
1435#define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
1436#define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
1437#define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
1438#define C_028C6C_SLICE_START 0xFFFFF800
1439#define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1440#define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1441#define C_028C6C_SLICE_MAX 0xFF001FFF
1442#define R_028C70_CB_COLOR0_INFO 0x028C70
1443#define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
1444#define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
1445#define C_028C70_ENDIAN 0xFFFFFFFC
1446#define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
1447#define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
1448#define C_028C70_FORMAT 0xFFFFFF03
1449#define V_028C70_COLOR_INVALID 0x00000000
1450#define V_028C70_COLOR_8 0x00000001
1451#define V_028C70_COLOR_4_4 0x00000002
1452#define V_028C70_COLOR_3_3_2 0x00000003
1453#define V_028C70_COLOR_16 0x00000005
1454#define V_028C70_COLOR_16_FLOAT 0x00000006
1455#define V_028C70_COLOR_8_8 0x00000007
1456#define V_028C70_COLOR_5_6_5 0x00000008
1457#define V_028C70_COLOR_6_5_5 0x00000009
1458#define V_028C70_COLOR_1_5_5_5 0x0000000A
1459#define V_028C70_COLOR_4_4_4_4 0x0000000B
1460#define V_028C70_COLOR_5_5_5_1 0x0000000C
1461#define V_028C70_COLOR_32 0x0000000D
1462#define V_028C70_COLOR_32_FLOAT 0x0000000E
1463#define V_028C70_COLOR_16_16 0x0000000F
1464#define V_028C70_COLOR_16_16_FLOAT 0x00000010
1465#define V_028C70_COLOR_8_24 0x00000011
1466#define V_028C70_COLOR_8_24_FLOAT 0x00000012
1467#define V_028C70_COLOR_24_8 0x00000013
1468#define V_028C70_COLOR_24_8_FLOAT 0x00000014
1469#define V_028C70_COLOR_10_11_11 0x00000015
1470#define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
1471#define V_028C70_COLOR_11_11_10 0x00000017
1472#define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
1473#define V_028C70_COLOR_2_10_10_10 0x00000019
1474#define V_028C70_COLOR_8_8_8_8 0x0000001A
1475#define V_028C70_COLOR_10_10_10_2 0x0000001B
1476#define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
1477#define V_028C70_COLOR_32_32 0x0000001D
1478#define V_028C70_COLOR_32_32_FLOAT 0x0000001E
1479#define V_028C70_COLOR_16_16_16_16 0x0000001F
1480#define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
1481#define V_028C70_COLOR_32_32_32_32 0x00000022
1482#define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
1483#define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
1484#define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
1485#define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
1486#define C_028C70_ARRAY_MODE 0xFFFFF0FF
1487#define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
1488#define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
1489#define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
1490#define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
1491#define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
1492#define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
1493#define C_028C70_NUMBER_TYPE 0xFFFF8FFF
1494#define V_028C70_NUMBER_UNORM 0x00000000
1495#define V_028C70_NUMBER_SNORM 0x00000001
1496#define V_028C70_NUMBER_USCALED 0x00000002
1497#define V_028C70_NUMBER_SSCALED 0x00000003
1498#define V_028C70_NUMBER_UINT 0x00000004
1499#define V_028C70_NUMBER_SINT 0x00000005
1500#define V_028C70_NUMBER_SRGB 0x00000006
1501#define V_028C70_NUMBER_FLOAT 0x00000007
1502#define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
1503#define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
1504#define C_028C70_COMP_SWAP 0xFFFE7FFF
1505#define V_028C70_SWAP_STD 0x00000000
1506#define V_028C70_SWAP_ALT 0x00000001
1507#define V_028C70_SWAP_STD_REV 0x00000002
1508#define V_028C70_SWAP_ALT_REV 0x00000003
1509#define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
1510#define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
1511#define C_028C70_FAST_CLEAR 0xFFFDFFFF
1512#define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
1513#define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
1514#define C_028C70_COMPRESSION 0xFFF3FFFF
1515#define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
1516#define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
1517#define C_028C70_BLEND_CLAMP 0xFFF7FFFF
1518#define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
1519#define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
1520#define C_028C70_BLEND_BYPASS 0xFFEFFFFF
1521#define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
1522#define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
1523#define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
1524#define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
1525#define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
1526#define C_028C70_ROUND_MODE 0xFFBFFFFF
1527#define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
1528#define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
1529#define C_028C70_TILE_COMPACT 0xFF7FFFFF
1530#define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
1531#define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
1532#define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
1533#define V_028C70_EXPORT_4C_32BPC 0x0
1534#define V_028C70_EXPORT_4C_16BPC 0x1
1535#define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
1536#define S_028C70_RAT(x) (((x) & 0x1) << 26)
1537#define G_028C70_RAT(x) (((x) >> 26) & 0x1)
1538#define C_028C70_RAT 0xFBFFFFFF
1539#define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
1540#define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
1541#define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
1542
cb5fcbd5 1543#define CB_COLOR0_INFO 0x28c70
6018faf5 1544# define CB_FORMAT(x) ((x) << 2)
cb5fcbd5
AD
1545# define CB_ARRAY_MODE(x) ((x) << 8)
1546# define ARRAY_LINEAR_GENERAL 0
1547# define ARRAY_LINEAR_ALIGNED 1
1548# define ARRAY_1D_TILED_THIN1 2
1549# define ARRAY_2D_TILED_THIN1 4
6018faf5
IH
1550# define CB_SOURCE_FORMAT(x) ((x) << 24)
1551# define CB_SF_EXPORT_FULL 0
1552# define CB_SF_EXPORT_NORM 1
285484e2
JG
1553#define R_028C74_CB_COLOR0_ATTRIB 0x028C74
1554#define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
1555#define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
1556#define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
1557#define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
1558#define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
1559#define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
1560#define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
1561#define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
1562#define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
1563#define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1564#define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
1565#define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
1566#define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
cb5fcbd5 1567#define CB_COLOR0_ATTRIB 0x28c74
f3a71df0
AD
1568# define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
1569# define ADDR_SURF_TILE_SPLIT_64B 0
1570# define ADDR_SURF_TILE_SPLIT_128B 1
1571# define ADDR_SURF_TILE_SPLIT_256B 2
1572# define ADDR_SURF_TILE_SPLIT_512B 3
1573# define ADDR_SURF_TILE_SPLIT_1KB 4
1574# define ADDR_SURF_TILE_SPLIT_2KB 5
1575# define ADDR_SURF_TILE_SPLIT_4KB 6
1576# define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
1577# define ADDR_SURF_2_BANK 0
1578# define ADDR_SURF_4_BANK 1
1579# define ADDR_SURF_8_BANK 2
1580# define ADDR_SURF_16_BANK 3
1581# define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
1582# define ADDR_SURF_BANK_WIDTH_1 0
1583# define ADDR_SURF_BANK_WIDTH_2 1
1584# define ADDR_SURF_BANK_WIDTH_4 2
1585# define ADDR_SURF_BANK_WIDTH_8 3
1586# define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1587# define ADDR_SURF_BANK_HEIGHT_1 0
1588# define ADDR_SURF_BANK_HEIGHT_2 1
1589# define ADDR_SURF_BANK_HEIGHT_4 2
1590# define ADDR_SURF_BANK_HEIGHT_8 3
285484e2 1591# define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
cb5fcbd5
AD
1592#define CB_COLOR0_DIM 0x28c78
1593/* only CB0-7 blocks have these regs */
1594#define CB_COLOR0_CMASK 0x28c7c
1595#define CB_COLOR0_CMASK_SLICE 0x28c80
1596#define CB_COLOR0_FMASK 0x28c84
1597#define CB_COLOR0_FMASK_SLICE 0x28c88
1598#define CB_COLOR0_CLEAR_WORD0 0x28c8c
1599#define CB_COLOR0_CLEAR_WORD1 0x28c90
1600#define CB_COLOR0_CLEAR_WORD2 0x28c94
1601#define CB_COLOR0_CLEAR_WORD3 0x28c98
1602
1603#define CB_COLOR1_BASE 0x28c9c
1604#define CB_COLOR2_BASE 0x28cd8
1605#define CB_COLOR3_BASE 0x28d14
1606#define CB_COLOR4_BASE 0x28d50
1607#define CB_COLOR5_BASE 0x28d8c
1608#define CB_COLOR6_BASE 0x28dc8
1609#define CB_COLOR7_BASE 0x28e04
1610#define CB_COLOR8_BASE 0x28e40
1611#define CB_COLOR9_BASE 0x28e5c
1612#define CB_COLOR10_BASE 0x28e78
1613#define CB_COLOR11_BASE 0x28e94
1614
1615#define CB_COLOR1_PITCH 0x28ca0
1616#define CB_COLOR2_PITCH 0x28cdc
1617#define CB_COLOR3_PITCH 0x28d18
1618#define CB_COLOR4_PITCH 0x28d54
1619#define CB_COLOR5_PITCH 0x28d90
1620#define CB_COLOR6_PITCH 0x28dcc
1621#define CB_COLOR7_PITCH 0x28e08
1622#define CB_COLOR8_PITCH 0x28e44
1623#define CB_COLOR9_PITCH 0x28e60
1624#define CB_COLOR10_PITCH 0x28e7c
1625#define CB_COLOR11_PITCH 0x28e98
1626
1627#define CB_COLOR1_SLICE 0x28ca4
1628#define CB_COLOR2_SLICE 0x28ce0
1629#define CB_COLOR3_SLICE 0x28d1c
1630#define CB_COLOR4_SLICE 0x28d58
1631#define CB_COLOR5_SLICE 0x28d94
1632#define CB_COLOR6_SLICE 0x28dd0
1633#define CB_COLOR7_SLICE 0x28e0c
1634#define CB_COLOR8_SLICE 0x28e48
1635#define CB_COLOR9_SLICE 0x28e64
1636#define CB_COLOR10_SLICE 0x28e80
1637#define CB_COLOR11_SLICE 0x28e9c
1638
1639#define CB_COLOR1_VIEW 0x28ca8
1640#define CB_COLOR2_VIEW 0x28ce4
1641#define CB_COLOR3_VIEW 0x28d20
1642#define CB_COLOR4_VIEW 0x28d5c
1643#define CB_COLOR5_VIEW 0x28d98
1644#define CB_COLOR6_VIEW 0x28dd4
1645#define CB_COLOR7_VIEW 0x28e10
1646#define CB_COLOR8_VIEW 0x28e4c
1647#define CB_COLOR9_VIEW 0x28e68
1648#define CB_COLOR10_VIEW 0x28e84
1649#define CB_COLOR11_VIEW 0x28ea0
1650
1651#define CB_COLOR1_INFO 0x28cac
1652#define CB_COLOR2_INFO 0x28ce8
1653#define CB_COLOR3_INFO 0x28d24
1654#define CB_COLOR4_INFO 0x28d60
1655#define CB_COLOR5_INFO 0x28d9c
1656#define CB_COLOR6_INFO 0x28dd8
1657#define CB_COLOR7_INFO 0x28e14
1658#define CB_COLOR8_INFO 0x28e50
1659#define CB_COLOR9_INFO 0x28e6c
1660#define CB_COLOR10_INFO 0x28e88
1661#define CB_COLOR11_INFO 0x28ea4
1662
1663#define CB_COLOR1_ATTRIB 0x28cb0
1664#define CB_COLOR2_ATTRIB 0x28cec
1665#define CB_COLOR3_ATTRIB 0x28d28
1666#define CB_COLOR4_ATTRIB 0x28d64
1667#define CB_COLOR5_ATTRIB 0x28da0
1668#define CB_COLOR6_ATTRIB 0x28ddc
1669#define CB_COLOR7_ATTRIB 0x28e18
1670#define CB_COLOR8_ATTRIB 0x28e54
1671#define CB_COLOR9_ATTRIB 0x28e70
1672#define CB_COLOR10_ATTRIB 0x28e8c
1673#define CB_COLOR11_ATTRIB 0x28ea8
1674
1675#define CB_COLOR1_DIM 0x28cb4
1676#define CB_COLOR2_DIM 0x28cf0
1677#define CB_COLOR3_DIM 0x28d2c
1678#define CB_COLOR4_DIM 0x28d68
1679#define CB_COLOR5_DIM 0x28da4
1680#define CB_COLOR6_DIM 0x28de0
1681#define CB_COLOR7_DIM 0x28e1c
1682#define CB_COLOR8_DIM 0x28e58
1683#define CB_COLOR9_DIM 0x28e74
1684#define CB_COLOR10_DIM 0x28e90
1685#define CB_COLOR11_DIM 0x28eac
1686
1687#define CB_COLOR1_CMASK 0x28cb8
1688#define CB_COLOR2_CMASK 0x28cf4
1689#define CB_COLOR3_CMASK 0x28d30
1690#define CB_COLOR4_CMASK 0x28d6c
1691#define CB_COLOR5_CMASK 0x28da8
1692#define CB_COLOR6_CMASK 0x28de4
1693#define CB_COLOR7_CMASK 0x28e20
1694
1695#define CB_COLOR1_CMASK_SLICE 0x28cbc
1696#define CB_COLOR2_CMASK_SLICE 0x28cf8
1697#define CB_COLOR3_CMASK_SLICE 0x28d34
1698#define CB_COLOR4_CMASK_SLICE 0x28d70
1699#define CB_COLOR5_CMASK_SLICE 0x28dac
1700#define CB_COLOR6_CMASK_SLICE 0x28de8
1701#define CB_COLOR7_CMASK_SLICE 0x28e24
1702
1703#define CB_COLOR1_FMASK 0x28cc0
1704#define CB_COLOR2_FMASK 0x28cfc
1705#define CB_COLOR3_FMASK 0x28d38
1706#define CB_COLOR4_FMASK 0x28d74
1707#define CB_COLOR5_FMASK 0x28db0
1708#define CB_COLOR6_FMASK 0x28dec
1709#define CB_COLOR7_FMASK 0x28e28
1710
1711#define CB_COLOR1_FMASK_SLICE 0x28cc4
1712#define CB_COLOR2_FMASK_SLICE 0x28d00
1713#define CB_COLOR3_FMASK_SLICE 0x28d3c
1714#define CB_COLOR4_FMASK_SLICE 0x28d78
1715#define CB_COLOR5_FMASK_SLICE 0x28db4
1716#define CB_COLOR6_FMASK_SLICE 0x28df0
1717#define CB_COLOR7_FMASK_SLICE 0x28e2c
1718
1719#define CB_COLOR1_CLEAR_WORD0 0x28cc8
1720#define CB_COLOR2_CLEAR_WORD0 0x28d04
1721#define CB_COLOR3_CLEAR_WORD0 0x28d40
1722#define CB_COLOR4_CLEAR_WORD0 0x28d7c
1723#define CB_COLOR5_CLEAR_WORD0 0x28db8
1724#define CB_COLOR6_CLEAR_WORD0 0x28df4
1725#define CB_COLOR7_CLEAR_WORD0 0x28e30
1726
1727#define CB_COLOR1_CLEAR_WORD1 0x28ccc
1728#define CB_COLOR2_CLEAR_WORD1 0x28d08
1729#define CB_COLOR3_CLEAR_WORD1 0x28d44
1730#define CB_COLOR4_CLEAR_WORD1 0x28d80
1731#define CB_COLOR5_CLEAR_WORD1 0x28dbc
1732#define CB_COLOR6_CLEAR_WORD1 0x28df8
1733#define CB_COLOR7_CLEAR_WORD1 0x28e34
1734
1735#define CB_COLOR1_CLEAR_WORD2 0x28cd0
1736#define CB_COLOR2_CLEAR_WORD2 0x28d0c
1737#define CB_COLOR3_CLEAR_WORD2 0x28d48
1738#define CB_COLOR4_CLEAR_WORD2 0x28d84
1739#define CB_COLOR5_CLEAR_WORD2 0x28dc0
1740#define CB_COLOR6_CLEAR_WORD2 0x28dfc
1741#define CB_COLOR7_CLEAR_WORD2 0x28e38
1742
1743#define CB_COLOR1_CLEAR_WORD3 0x28cd4
1744#define CB_COLOR2_CLEAR_WORD3 0x28d10
1745#define CB_COLOR3_CLEAR_WORD3 0x28d4c
1746#define CB_COLOR4_CLEAR_WORD3 0x28d88
1747#define CB_COLOR5_CLEAR_WORD3 0x28dc4
1748#define CB_COLOR6_CLEAR_WORD3 0x28e00
1749#define CB_COLOR7_CLEAR_WORD3 0x28e3c
1750
1751#define SQ_TEX_RESOURCE_WORD0_0 0x30000
6018faf5
IH
1752# define TEX_DIM(x) ((x) << 0)
1753# define SQ_TEX_DIM_1D 0
1754# define SQ_TEX_DIM_2D 1
1755# define SQ_TEX_DIM_3D 2
1756# define SQ_TEX_DIM_CUBEMAP 3
1757# define SQ_TEX_DIM_1D_ARRAY 4
1758# define SQ_TEX_DIM_2D_ARRAY 5
1759# define SQ_TEX_DIM_2D_MSAA 6
1760# define SQ_TEX_DIM_2D_ARRAY_MSAA 7
cb5fcbd5
AD
1761#define SQ_TEX_RESOURCE_WORD1_0 0x30004
1762# define TEX_ARRAY_MODE(x) ((x) << 28)
1763#define SQ_TEX_RESOURCE_WORD2_0 0x30008
1764#define SQ_TEX_RESOURCE_WORD3_0 0x3000C
1765#define SQ_TEX_RESOURCE_WORD4_0 0x30010
6018faf5
IH
1766# define TEX_DST_SEL_X(x) ((x) << 16)
1767# define TEX_DST_SEL_Y(x) ((x) << 19)
1768# define TEX_DST_SEL_Z(x) ((x) << 22)
1769# define TEX_DST_SEL_W(x) ((x) << 25)
1770# define SQ_SEL_X 0
1771# define SQ_SEL_Y 1
1772# define SQ_SEL_Z 2
1773# define SQ_SEL_W 3
1774# define SQ_SEL_0 4
1775# define SQ_SEL_1 5
cb5fcbd5
AD
1776#define SQ_TEX_RESOURCE_WORD5_0 0x30014
1777#define SQ_TEX_RESOURCE_WORD6_0 0x30018
f3a71df0 1778# define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
cb5fcbd5 1779#define SQ_TEX_RESOURCE_WORD7_0 0x3001c
285484e2 1780# define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
f3a71df0
AD
1781# define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
1782# define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1783# define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
285484e2
JG
1784#define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
1785#define S_030000_DIM(x) (((x) & 0x7) << 0)
1786#define G_030000_DIM(x) (((x) >> 0) & 0x7)
1787#define C_030000_DIM 0xFFFFFFF8
1788#define V_030000_SQ_TEX_DIM_1D 0x00000000
1789#define V_030000_SQ_TEX_DIM_2D 0x00000001
1790#define V_030000_SQ_TEX_DIM_3D 0x00000002
1791#define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
1792#define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
1793#define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
1794#define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
1795#define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
1796#define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
1797#define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
1798#define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
1799#define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
1800#define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
1801#define C_030000_PITCH 0xFFFC003F
1802#define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
1803#define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
1804#define C_030000_TEX_WIDTH 0x0003FFFF
1805#define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
1806#define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
1807#define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
1808#define C_030004_TEX_HEIGHT 0xFFFFC000
1809#define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
1810#define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
1811#define C_030004_TEX_DEPTH 0xF8003FFF
1812#define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
1813#define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
1814#define C_030004_ARRAY_MODE 0x0FFFFFFF
1815#define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
1816#define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1817#define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1818#define C_030008_BASE_ADDRESS 0x00000000
1819#define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
1820#define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1821#define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1822#define C_03000C_MIP_ADDRESS 0x00000000
1823#define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
1824#define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
1825#define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
1826#define C_030010_FORMAT_COMP_X 0xFFFFFFFC
1827#define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
1828#define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
1829#define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
1830#define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
1831#define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
1832#define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
1833#define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
1834#define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
1835#define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
1836#define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
1837#define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
1838#define C_030010_FORMAT_COMP_W 0xFFFFFF3F
1839#define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
1840#define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
1841#define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
1842#define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
1843#define V_030010_SQ_NUM_FORMAT_INT 0x00000001
1844#define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
1845#define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
1846#define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
1847#define C_030010_SRF_MODE_ALL 0xFFFFFBFF
1848#define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
1849#define V_030010_SRF_MODE_NO_ZERO 0x00000001
1850#define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
1851#define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
1852#define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
1853#define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
1854#define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
1855#define C_030010_ENDIAN_SWAP 0xFFFFCFFF
1856#define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
1857#define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
1858#define C_030010_DST_SEL_X 0xFFF8FFFF
1859#define V_030010_SQ_SEL_X 0x00000000
1860#define V_030010_SQ_SEL_Y 0x00000001
1861#define V_030010_SQ_SEL_Z 0x00000002
1862#define V_030010_SQ_SEL_W 0x00000003
1863#define V_030010_SQ_SEL_0 0x00000004
1864#define V_030010_SQ_SEL_1 0x00000005
1865#define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
1866#define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
1867#define C_030010_DST_SEL_Y 0xFFC7FFFF
1868#define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
1869#define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
1870#define C_030010_DST_SEL_Z 0xFE3FFFFF
1871#define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
1872#define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
1873#define C_030010_DST_SEL_W 0xF1FFFFFF
1874#define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
1875#define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
1876#define C_030010_BASE_LEVEL 0x0FFFFFFF
1877#define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
1878#define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
1879#define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
1880#define C_030014_LAST_LEVEL 0xFFFFFFF0
1881#define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
1882#define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
1883#define C_030014_BASE_ARRAY 0xFFFE000F
1884#define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
1885#define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
1886#define C_030014_LAST_ARRAY 0xC001FFFF
1887#define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
1888#define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
1889#define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
1890#define C_030018_MAX_ANISO 0xFFFFFFF8
1891#define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
1892#define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
1893#define C_030018_PERF_MODULATION 0xFFFFFFC7
1894#define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
1895#define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
1896#define C_030018_INTERLACED 0xFFFFFFBF
1897#define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
1898#define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
1899#define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
1900#define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
1901#define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
1902#define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
1903#define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
1904#define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1905#define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
1906#define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
1907#define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
1908#define S_03001C_TYPE(x) (((x) & 0x3) << 30)
1909#define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
1910#define C_03001C_TYPE 0x3FFFFFFF
1911#define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
1912#define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
1913#define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
1914#define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
1915#define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
1916#define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
1917#define C_03001C_DATA_FORMAT 0xFFFFFFC0
cb5fcbd5 1918
6018faf5
IH
1919#define SQ_VTX_CONSTANT_WORD0_0 0x30000
1920#define SQ_VTX_CONSTANT_WORD1_0 0x30004
1921#define SQ_VTX_CONSTANT_WORD2_0 0x30008
1922# define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
1923# define SQ_VTXC_STRIDE(x) ((x) << 8)
1924# define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
1925# define SQ_ENDIAN_NONE 0
1926# define SQ_ENDIAN_8IN16 1
1927# define SQ_ENDIAN_8IN32 2
1928#define SQ_VTX_CONSTANT_WORD3_0 0x3000C
1929# define SQ_VTCX_SEL_X(x) ((x) << 3)
1930# define SQ_VTCX_SEL_Y(x) ((x) << 6)
1931# define SQ_VTCX_SEL_Z(x) ((x) << 9)
1932# define SQ_VTCX_SEL_W(x) ((x) << 12)
1933#define SQ_VTX_CONSTANT_WORD4_0 0x30010
1934#define SQ_VTX_CONSTANT_WORD5_0 0x30014
1935#define SQ_VTX_CONSTANT_WORD6_0 0x30018
1936#define SQ_VTX_CONSTANT_WORD7_0 0x3001c
1937
721604a1
JG
1938#define TD_PS_BORDER_COLOR_INDEX 0xA400
1939#define TD_PS_BORDER_COLOR_RED 0xA404
1940#define TD_PS_BORDER_COLOR_GREEN 0xA408
1941#define TD_PS_BORDER_COLOR_BLUE 0xA40C
1942#define TD_PS_BORDER_COLOR_ALPHA 0xA410
1943#define TD_VS_BORDER_COLOR_INDEX 0xA414
1944#define TD_VS_BORDER_COLOR_RED 0xA418
1945#define TD_VS_BORDER_COLOR_GREEN 0xA41C
1946#define TD_VS_BORDER_COLOR_BLUE 0xA420
1947#define TD_VS_BORDER_COLOR_ALPHA 0xA424
1948#define TD_GS_BORDER_COLOR_INDEX 0xA428
1949#define TD_GS_BORDER_COLOR_RED 0xA42C
1950#define TD_GS_BORDER_COLOR_GREEN 0xA430
1951#define TD_GS_BORDER_COLOR_BLUE 0xA434
1952#define TD_GS_BORDER_COLOR_ALPHA 0xA438
1953#define TD_HS_BORDER_COLOR_INDEX 0xA43C
1954#define TD_HS_BORDER_COLOR_RED 0xA440
1955#define TD_HS_BORDER_COLOR_GREEN 0xA444
1956#define TD_HS_BORDER_COLOR_BLUE 0xA448
1957#define TD_HS_BORDER_COLOR_ALPHA 0xA44C
1958#define TD_LS_BORDER_COLOR_INDEX 0xA450
1959#define TD_LS_BORDER_COLOR_RED 0xA454
1960#define TD_LS_BORDER_COLOR_GREEN 0xA458
1961#define TD_LS_BORDER_COLOR_BLUE 0xA45C
1962#define TD_LS_BORDER_COLOR_ALPHA 0xA460
1963#define TD_CS_BORDER_COLOR_INDEX 0xA464
1964#define TD_CS_BORDER_COLOR_RED 0xA468
1965#define TD_CS_BORDER_COLOR_GREEN 0xA46C
1966#define TD_CS_BORDER_COLOR_BLUE 0xA470
1967#define TD_CS_BORDER_COLOR_ALPHA 0xA474
1968
c175ca9a 1969/* cayman 3D regs */
721604a1
JG
1970#define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
1971#define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
c175ca9a
AD
1972#define CAYMAN_DB_EQAA 0x28804
1973#define CAYMAN_DB_DEPTH_INFO 0x2803C
1974#define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
1975#define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
1976#define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
033b5650 1977#define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
c175ca9a
AD
1978/* cayman packet3 addition */
1979#define CAYMAN_PACKET3_DEALLOC_STATE 0x14
cb5fcbd5 1980
0fcdb61e 1981#endif
This page took 0.315104 seconds and 5 git commands to generate.