drm/radeon/kms: add radeon_asic entry for cayman
[deliverable/linux.git] / drivers / gpu / drm / radeon / evergreend.h
CommitLineData
0fcdb61e
AD
1/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef EVERGREEND_H
25#define EVERGREEND_H
26
32fcdbf4
AD
27#define EVERGREEN_MAX_SH_GPRS 256
28#define EVERGREEN_MAX_TEMP_GPRS 16
29#define EVERGREEN_MAX_SH_THREADS 256
30#define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31#define EVERGREEN_MAX_FRC_EOV_CNT 16384
32#define EVERGREEN_MAX_BACKENDS 8
33#define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34#define EVERGREEN_MAX_SIMDS 16
35#define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36#define EVERGREEN_MAX_PIPES 8
37#define EVERGREEN_MAX_PIPES_MASK 0xFF
38#define EVERGREEN_MAX_LDS_NUM 0xFFFF
39
0fcdb61e
AD
40/* Registers */
41
32fcdbf4
AD
42#define RCU_IND_INDEX 0x100
43#define RCU_IND_DATA 0x104
44
45#define GRBM_GFX_INDEX 0x802C
46#define INSTANCE_INDEX(x) ((x) << 0)
47#define SE_INDEX(x) ((x) << 16)
48#define INSTANCE_BROADCAST_WRITES (1 << 30)
49#define SE_BROADCAST_WRITES (1 << 31)
50#define RLC_GFX_INDEX 0x3fC4
51#define CC_GC_SHADER_PIPE_CONFIG 0x8950
52#define WRITE_DIS (1 << 0)
53#define CC_RB_BACKEND_DISABLE 0x98F4
54#define BACKEND_DISABLE(x) ((x) << 16)
55#define GB_ADDR_CONFIG 0x98F8
56#define NUM_PIPES(x) ((x) << 0)
57#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
58#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
59#define NUM_SHADER_ENGINES(x) ((x) << 12)
60#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
61#define NUM_GPUS(x) ((x) << 20)
62#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
63#define ROW_SIZE(x) ((x) << 28)
64#define GB_BACKEND_MAP 0x98FC
65#define DMIF_ADDR_CONFIG 0xBD4
66#define HDP_ADDR_CONFIG 0x2F48
67
0fcdb61e 68#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
32fcdbf4 69#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
0fcdb61e
AD
70
71#define CGTS_SYS_TCC_DISABLE 0x3F90
72#define CGTS_TCC_DISABLE 0x9148
73#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
74#define CGTS_USER_TCC_DISABLE 0x914C
75
76#define CONFIG_MEMSIZE 0x5428
77
32fcdbf4
AD
78#define CP_ME_CNTL 0x86D8
79#define CP_ME_HALT (1 << 28)
80#define CP_PFP_HALT (1 << 26)
0fcdb61e
AD
81#define CP_ME_RAM_DATA 0xC160
82#define CP_ME_RAM_RADDR 0xC158
83#define CP_ME_RAM_WADDR 0xC15C
84#define CP_MEQ_THRESHOLDS 0x8764
85#define STQ_SPLIT(x) ((x) << 0)
86#define CP_PERFMON_CNTL 0x87FC
87#define CP_PFP_UCODE_ADDR 0xC150
88#define CP_PFP_UCODE_DATA 0xC154
89#define CP_QUEUE_THRESHOLDS 0x8760
90#define ROQ_IB1_START(x) ((x) << 0)
91#define ROQ_IB2_START(x) ((x) << 8)
fe251e2f 92#define CP_RB_BASE 0xC100
0fcdb61e 93#define CP_RB_CNTL 0xC104
32fcdbf4
AD
94#define RB_BUFSZ(x) ((x) << 0)
95#define RB_BLKSZ(x) ((x) << 8)
96#define RB_NO_UPDATE (1 << 27)
97#define RB_RPTR_WR_ENA (1 << 31)
0fcdb61e
AD
98#define BUF_SWAP_32BIT (2 << 16)
99#define CP_RB_RPTR 0x8700
100#define CP_RB_RPTR_ADDR 0xC10C
101#define CP_RB_RPTR_ADDR_HI 0xC110
102#define CP_RB_RPTR_WR 0xC108
103#define CP_RB_WPTR 0xC114
104#define CP_RB_WPTR_ADDR 0xC118
105#define CP_RB_WPTR_ADDR_HI 0xC11C
106#define CP_RB_WPTR_DELAY 0x8704
107#define CP_SEM_WAIT_TIMER 0x85BC
fe251e2f 108#define CP_DEBUG 0xC1FC
0fcdb61e
AD
109
110
111#define GC_USER_SHADER_PIPE_CONFIG 0x8954
112#define INACTIVE_QD_PIPES(x) ((x) << 8)
113#define INACTIVE_QD_PIPES_MASK 0x0000FF00
114#define INACTIVE_SIMDS(x) ((x) << 16)
115#define INACTIVE_SIMDS_MASK 0x00FF0000
116
117#define GRBM_CNTL 0x8000
118#define GRBM_READ_TIMEOUT(x) ((x) << 0)
119#define GRBM_SOFT_RESET 0x8020
747943ea
AD
120#define SOFT_RESET_CP (1 << 0)
121#define SOFT_RESET_CB (1 << 1)
122#define SOFT_RESET_DB (1 << 3)
123#define SOFT_RESET_PA (1 << 5)
124#define SOFT_RESET_SC (1 << 6)
125#define SOFT_RESET_SPI (1 << 8)
126#define SOFT_RESET_SH (1 << 9)
127#define SOFT_RESET_SX (1 << 10)
128#define SOFT_RESET_TC (1 << 11)
129#define SOFT_RESET_TA (1 << 12)
130#define SOFT_RESET_VC (1 << 13)
131#define SOFT_RESET_VGT (1 << 14)
132
0fcdb61e
AD
133#define GRBM_STATUS 0x8010
134#define CMDFIFO_AVAIL_MASK 0x0000000F
747943ea
AD
135#define SRBM_RQ_PENDING (1 << 5)
136#define CF_RQ_PENDING (1 << 7)
137#define PF_RQ_PENDING (1 << 8)
138#define GRBM_EE_BUSY (1 << 10)
139#define SX_CLEAN (1 << 11)
140#define DB_CLEAN (1 << 12)
141#define CB_CLEAN (1 << 13)
142#define TA_BUSY (1 << 14)
143#define VGT_BUSY_NO_DMA (1 << 16)
144#define VGT_BUSY (1 << 17)
145#define SX_BUSY (1 << 20)
146#define SH_BUSY (1 << 21)
147#define SPI_BUSY (1 << 22)
148#define SC_BUSY (1 << 24)
149#define PA_BUSY (1 << 25)
150#define DB_BUSY (1 << 26)
151#define CP_COHERENCY_BUSY (1 << 28)
152#define CP_BUSY (1 << 29)
153#define CB_BUSY (1 << 30)
154#define GUI_ACTIVE (1 << 31)
155#define GRBM_STATUS_SE0 0x8014
156#define GRBM_STATUS_SE1 0x8018
157#define SE_SX_CLEAN (1 << 0)
158#define SE_DB_CLEAN (1 << 1)
159#define SE_CB_CLEAN (1 << 2)
160#define SE_TA_BUSY (1 << 25)
161#define SE_SX_BUSY (1 << 26)
162#define SE_SPI_BUSY (1 << 27)
163#define SE_SH_BUSY (1 << 28)
164#define SE_SC_BUSY (1 << 29)
165#define SE_DB_BUSY (1 << 30)
166#define SE_CB_BUSY (1 << 31)
e33df25f 167/* evergreen */
21a8122a
AD
168#define CG_MULT_THERMAL_STATUS 0x740
169#define ASIC_T(x) ((x) << 16)
170#define ASIC_T_MASK 0x7FF0000
171#define ASIC_T_SHIFT 16
e33df25f
AD
172/* APU */
173#define CG_THERMAL_STATUS 0x678
21a8122a 174
0fcdb61e
AD
175#define HDP_HOST_PATH_CNTL 0x2C00
176#define HDP_NONSURFACE_BASE 0x2C04
177#define HDP_NONSURFACE_INFO 0x2C08
178#define HDP_NONSURFACE_SIZE 0x2C0C
6f2f48a9 179#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
0fcdb61e
AD
180#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
181#define HDP_TILING_CONFIG 0x2F3C
182
183#define MC_SHARED_CHMAP 0x2004
184#define NOOFCHAN_SHIFT 12
185#define NOOFCHAN_MASK 0x00003000
9535ab73 186#define MC_SHARED_CHREMAP 0x2008
0fcdb61e
AD
187
188#define MC_ARB_RAMCFG 0x2760
189#define NOOFBANK_SHIFT 0
190#define NOOFBANK_MASK 0x00000003
191#define NOOFRANK_SHIFT 2
192#define NOOFRANK_MASK 0x00000004
193#define NOOFROWS_SHIFT 3
194#define NOOFROWS_MASK 0x00000038
195#define NOOFCOLS_SHIFT 6
196#define NOOFCOLS_MASK 0x000000C0
197#define CHANSIZE_SHIFT 8
198#define CHANSIZE_MASK 0x00000100
199#define BURSTLENGTH_SHIFT 9
200#define BURSTLENGTH_MASK 0x00000200
201#define CHANSIZE_OVERRIDE (1 << 11)
202#define MC_VM_AGP_TOP 0x2028
203#define MC_VM_AGP_BOT 0x202C
204#define MC_VM_AGP_BASE 0x2030
205#define MC_VM_FB_LOCATION 0x2024
b4183e30 206#define MC_FUS_VM_FB_OFFSET 0x2898
0fcdb61e
AD
207#define MC_VM_MB_L1_TLB0_CNTL 0x2234
208#define MC_VM_MB_L1_TLB1_CNTL 0x2238
209#define MC_VM_MB_L1_TLB2_CNTL 0x223C
210#define MC_VM_MB_L1_TLB3_CNTL 0x2240
211#define ENABLE_L1_TLB (1 << 0)
212#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
213#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
214#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
215#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
216#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
217#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
218#define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
219#define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
220#define MC_VM_MD_L1_TLB0_CNTL 0x2654
221#define MC_VM_MD_L1_TLB1_CNTL 0x2658
222#define MC_VM_MD_L1_TLB2_CNTL 0x265C
223#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
224#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
225#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
226
227#define PA_CL_ENHANCE 0x8A14
228#define CLIP_VTX_REORDER_ENA (1 << 0)
229#define NUM_CLIP_SEQ(x) ((x) << 1)
230#define PA_SC_AA_CONFIG 0x28C04
cb5fcbd5
AD
231#define MSAA_NUM_SAMPLES_SHIFT 0
232#define MSAA_NUM_SAMPLES_MASK 0x3
0fcdb61e
AD
233#define PA_SC_CLIPRECT_RULE 0x2820C
234#define PA_SC_EDGERULE 0x28230
235#define PA_SC_FIFO_SIZE 0x8BCC
236#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
237#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
32fcdbf4 238#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
0fcdb61e 239#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
32fcdbf4
AD
240#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
241#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
0fcdb61e 242#define PA_SC_LINE_STIPPLE 0x28A0C
12920591 243#define PA_SU_LINE_STIPPLE_VALUE 0x8A60
0fcdb61e
AD
244#define PA_SC_LINE_STIPPLE_STATE 0x8B10
245
246#define SCRATCH_REG0 0x8500
247#define SCRATCH_REG1 0x8504
248#define SCRATCH_REG2 0x8508
249#define SCRATCH_REG3 0x850C
250#define SCRATCH_REG4 0x8510
251#define SCRATCH_REG5 0x8514
252#define SCRATCH_REG6 0x8518
253#define SCRATCH_REG7 0x851C
254#define SCRATCH_UMSK 0x8540
255#define SCRATCH_ADDR 0x8544
256
257#define SMX_DC_CTL0 0xA020
258#define USE_HASH_FUNCTION (1 << 0)
32fcdbf4 259#define NUMBER_OF_SETS(x) ((x) << 1)
0fcdb61e
AD
260#define FLUSH_ALL_ON_EVENT (1 << 10)
261#define STALL_ON_EVENT (1 << 11)
262#define SMX_EVENT_CTL 0xA02C
263#define ES_FLUSH_CTL(x) ((x) << 0)
264#define GS_FLUSH_CTL(x) ((x) << 3)
265#define ACK_FLUSH_CTL(x) ((x) << 6)
266#define SYNC_FLUSH_CTL (1 << 8)
267
268#define SPI_CONFIG_CNTL 0x9100
269#define GPR_WRITE_PRIORITY(x) ((x) << 0)
270#define SPI_CONFIG_CNTL_1 0x913C
271#define VTX_DONE_DELAY(x) ((x) << 0)
272#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
273#define SPI_INPUT_Z 0x286D8
274#define SPI_PS_IN_CONTROL_0 0x286CC
275#define NUM_INTERP(x) ((x)<<0)
276#define POSITION_ENA (1<<8)
277#define POSITION_CENTROID (1<<9)
278#define POSITION_ADDR(x) ((x)<<10)
279#define PARAM_GEN(x) ((x)<<15)
280#define PARAM_GEN_ADDR(x) ((x)<<19)
281#define BARYC_SAMPLE_CNTL(x) ((x)<<26)
282#define PERSP_GRADIENT_ENA (1<<28)
283#define LINEAR_GRADIENT_ENA (1<<29)
284#define POSITION_SAMPLE (1<<30)
285#define BARYC_AT_SAMPLE_ENA (1<<31)
286
287#define SQ_CONFIG 0x8C00
288#define VC_ENABLE (1 << 0)
289#define EXPORT_SRC_C (1 << 1)
32fcdbf4
AD
290#define CS_PRIO(x) ((x) << 18)
291#define LS_PRIO(x) ((x) << 20)
292#define HS_PRIO(x) ((x) << 22)
293#define PS_PRIO(x) ((x) << 24)
294#define VS_PRIO(x) ((x) << 26)
295#define GS_PRIO(x) ((x) << 28)
296#define ES_PRIO(x) ((x) << 30)
0fcdb61e
AD
297#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
298#define NUM_PS_GPRS(x) ((x) << 0)
299#define NUM_VS_GPRS(x) ((x) << 16)
300#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
301#define SQ_GPR_RESOURCE_MGMT_2 0x8C08
302#define NUM_GS_GPRS(x) ((x) << 0)
303#define NUM_ES_GPRS(x) ((x) << 16)
32fcdbf4
AD
304#define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
305#define NUM_HS_GPRS(x) ((x) << 0)
306#define NUM_LS_GPRS(x) ((x) << 16)
307#define SQ_THREAD_RESOURCE_MGMT 0x8C18
308#define NUM_PS_THREADS(x) ((x) << 0)
309#define NUM_VS_THREADS(x) ((x) << 8)
310#define NUM_GS_THREADS(x) ((x) << 16)
311#define NUM_ES_THREADS(x) ((x) << 24)
312#define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
313#define NUM_HS_THREADS(x) ((x) << 0)
314#define NUM_LS_THREADS(x) ((x) << 8)
315#define SQ_STACK_RESOURCE_MGMT_1 0x8C20
316#define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
317#define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
318#define SQ_STACK_RESOURCE_MGMT_2 0x8C24
319#define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
320#define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
321#define SQ_STACK_RESOURCE_MGMT_3 0x8C28
322#define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
323#define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
324#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
325#define SQ_LDS_RESOURCE_MGMT 0x8E2C
326
0fcdb61e
AD
327#define SQ_MS_FIFO_SIZES 0x8CF0
328#define CACHE_FIFO_SIZE(x) ((x) << 0)
329#define FETCH_FIFO_HIWATER(x) ((x) << 8)
330#define DONE_FIFO_HIWATER(x) ((x) << 16)
331#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
332
333#define SX_DEBUG_1 0x9058
334#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
335#define SX_EXPORT_BUFFER_SIZES 0x900C
336#define COLOR_BUFFER_SIZE(x) ((x) << 0)
337#define POSITION_BUFFER_SIZE(x) ((x) << 8)
338#define SMX_BUFFER_SIZE(x) ((x) << 16)
339#define SX_MISC 0x28350
340
32fcdbf4
AD
341#define CB_PERF_CTR0_SEL_0 0x9A20
342#define CB_PERF_CTR0_SEL_1 0x9A24
343#define CB_PERF_CTR1_SEL_0 0x9A28
344#define CB_PERF_CTR1_SEL_1 0x9A2C
345#define CB_PERF_CTR2_SEL_0 0x9A30
346#define CB_PERF_CTR2_SEL_1 0x9A34
347#define CB_PERF_CTR3_SEL_0 0x9A38
348#define CB_PERF_CTR3_SEL_1 0x9A3C
349
0fcdb61e
AD
350#define TA_CNTL_AUX 0x9508
351#define DISABLE_CUBE_WRAP (1 << 0)
352#define DISABLE_CUBE_ANISO (1 << 1)
353#define SYNC_GRADIENT (1 << 24)
354#define SYNC_WALKER (1 << 25)
355#define SYNC_ALIGNER (1 << 26)
356
9535ab73
AD
357#define TCP_CHAN_STEER_LO 0x960c
358#define TCP_CHAN_STEER_HI 0x9610
359
0fcdb61e 360#define VGT_CACHE_INVALIDATION 0x88C4
32fcdbf4 361#define CACHE_INVALIDATION(x) ((x) << 0)
0fcdb61e
AD
362#define VC_ONLY 0
363#define TC_ONLY 1
364#define VC_AND_TC 2
365#define AUTO_INVLD_EN(x) ((x) << 6)
366#define NO_AUTO 0
367#define ES_AUTO 1
368#define GS_AUTO 2
369#define ES_AND_GS_AUTO 3
370#define VGT_GS_VERTEX_REUSE 0x88D4
371#define VGT_NUM_INSTANCES 0x8974
372#define VGT_OUT_DEALLOC_CNTL 0x28C5C
373#define DEALLOC_DIST_MASK 0x0000007F
374#define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
375#define VTX_REUSE_DEPTH_MASK 0x000000FF
376
377#define VM_CONTEXT0_CNTL 0x1410
378#define ENABLE_CONTEXT (1 << 0)
379#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
380#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
381#define VM_CONTEXT1_CNTL 0x1414
382#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
383#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
384#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
385#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
386#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
387#define REQUEST_TYPE(x) (((x) & 0xf) << 0)
388#define RESPONSE_TYPE_MASK 0x000000F0
389#define RESPONSE_TYPE_SHIFT 4
390#define VM_L2_CNTL 0x1400
391#define ENABLE_L2_CACHE (1 << 0)
392#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
393#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
394#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
395#define VM_L2_CNTL2 0x1404
396#define INVALIDATE_ALL_L1_TLBS (1 << 0)
397#define INVALIDATE_L2_CACHE (1 << 1)
398#define VM_L2_CNTL3 0x1408
399#define BANK_SELECT(x) ((x) << 0)
400#define CACHE_UPDATE_MODE(x) ((x) << 6)
401#define VM_L2_STATUS 0x140C
402#define L2_BUSY (1 << 0)
403
404#define WAIT_UNTIL 0x8040
405
406#define SRBM_STATUS 0x0E50
747943ea
AD
407#define SRBM_SOFT_RESET 0x0E60
408#define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
409#define SOFT_RESET_BIF (1 << 1)
410#define SOFT_RESET_CG (1 << 2)
411#define SOFT_RESET_DC (1 << 5)
412#define SOFT_RESET_GRBM (1 << 8)
413#define SOFT_RESET_HDP (1 << 9)
414#define SOFT_RESET_IH (1 << 10)
415#define SOFT_RESET_MC (1 << 11)
416#define SOFT_RESET_RLC (1 << 13)
417#define SOFT_RESET_ROM (1 << 14)
418#define SOFT_RESET_SEM (1 << 15)
419#define SOFT_RESET_VMC (1 << 17)
420#define SOFT_RESET_TST (1 << 21)
421#define SOFT_RESET_REGBB (1 << 22)
422#define SOFT_RESET_ORB (1 << 23)
0fcdb61e 423
f9d9c362
AD
424/* display watermarks */
425#define DC_LB_MEMORY_SPLIT 0x6b0c
426#define PRIORITY_A_CNT 0x6b18
427#define PRIORITY_MARK_MASK 0x7fff
428#define PRIORITY_OFF (1 << 16)
429#define PRIORITY_ALWAYS_ON (1 << 20)
430#define PRIORITY_B_CNT 0x6b1c
431#define PIPE0_ARBITRATION_CONTROL3 0x0bf0
432# define LATENCY_WATERMARK_MASK(x) ((x) << 16)
433#define PIPE0_LATENCY_CONTROL 0x0bf4
434# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
435# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
436
45f9a39b
AD
437#define IH_RB_CNTL 0x3e00
438# define IH_RB_ENABLE (1 << 0)
439# define IH_IB_SIZE(x) ((x) << 1) /* log2 */
440# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
441# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
442# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
443# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
444# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
445#define IH_RB_BASE 0x3e04
446#define IH_RB_RPTR 0x3e08
447#define IH_RB_WPTR 0x3e0c
448# define RB_OVERFLOW (1 << 0)
449# define WPTR_OFFSET_MASK 0x3fffc
450#define IH_RB_WPTR_ADDR_HI 0x3e10
451#define IH_RB_WPTR_ADDR_LO 0x3e14
452#define IH_CNTL 0x3e18
453# define ENABLE_INTR (1 << 0)
454# define IH_MC_SWAP(x) ((x) << 2)
455# define IH_MC_SWAP_NONE 0
456# define IH_MC_SWAP_16BIT 1
457# define IH_MC_SWAP_32BIT 2
458# define IH_MC_SWAP_64BIT 3
459# define RPTR_REARM (1 << 4)
460# define MC_WRREQ_CREDIT(x) ((x) << 15)
461# define MC_WR_CLEAN_CNT(x) ((x) << 20)
462
463#define CP_INT_CNTL 0xc124
464# define CNTX_BUSY_INT_ENABLE (1 << 19)
465# define CNTX_EMPTY_INT_ENABLE (1 << 20)
466# define SCRATCH_INT_ENABLE (1 << 25)
467# define TIME_STAMP_INT_ENABLE (1 << 26)
468# define IB2_INT_ENABLE (1 << 29)
469# define IB1_INT_ENABLE (1 << 30)
470# define RB_INT_ENABLE (1 << 31)
471#define CP_INT_STATUS 0xc128
472# define SCRATCH_INT_STAT (1 << 25)
473# define TIME_STAMP_INT_STAT (1 << 26)
474# define IB2_INT_STAT (1 << 29)
475# define IB1_INT_STAT (1 << 30)
476# define RB_INT_STAT (1 << 31)
477
478#define GRBM_INT_CNTL 0x8060
479# define RDERR_INT_ENABLE (1 << 0)
480# define GUI_IDLE_INT_ENABLE (1 << 19)
481
482/* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
483#define CRTC_STATUS_FRAME_COUNT 0x6e98
484
485/* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
486#define VLINE_STATUS 0x6bb8
487# define VLINE_OCCURRED (1 << 0)
488# define VLINE_ACK (1 << 4)
489# define VLINE_STAT (1 << 12)
490# define VLINE_INTERRUPT (1 << 16)
491# define VLINE_INTERRUPT_TYPE (1 << 17)
492/* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
493#define VBLANK_STATUS 0x6bbc
494# define VBLANK_OCCURRED (1 << 0)
495# define VBLANK_ACK (1 << 4)
496# define VBLANK_STAT (1 << 12)
497# define VBLANK_INTERRUPT (1 << 16)
498# define VBLANK_INTERRUPT_TYPE (1 << 17)
499
500/* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
501#define INT_MASK 0x6b40
502# define VBLANK_INT_MASK (1 << 0)
503# define VLINE_INT_MASK (1 << 4)
504
505#define DISP_INTERRUPT_STATUS 0x60f4
506# define LB_D1_VLINE_INTERRUPT (1 << 2)
507# define LB_D1_VBLANK_INTERRUPT (1 << 3)
508# define DC_HPD1_INTERRUPT (1 << 17)
509# define DC_HPD1_RX_INTERRUPT (1 << 18)
510# define DACA_AUTODETECT_INTERRUPT (1 << 22)
511# define DACB_AUTODETECT_INTERRUPT (1 << 23)
512# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
513# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
514#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
515# define LB_D2_VLINE_INTERRUPT (1 << 2)
516# define LB_D2_VBLANK_INTERRUPT (1 << 3)
517# define DC_HPD2_INTERRUPT (1 << 17)
518# define DC_HPD2_RX_INTERRUPT (1 << 18)
519# define DISP_TIMER_INTERRUPT (1 << 24)
520#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
521# define LB_D3_VLINE_INTERRUPT (1 << 2)
522# define LB_D3_VBLANK_INTERRUPT (1 << 3)
523# define DC_HPD3_INTERRUPT (1 << 17)
524# define DC_HPD3_RX_INTERRUPT (1 << 18)
525#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
526# define LB_D4_VLINE_INTERRUPT (1 << 2)
527# define LB_D4_VBLANK_INTERRUPT (1 << 3)
528# define DC_HPD4_INTERRUPT (1 << 17)
529# define DC_HPD4_RX_INTERRUPT (1 << 18)
530#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
531# define LB_D5_VLINE_INTERRUPT (1 << 2)
532# define LB_D5_VBLANK_INTERRUPT (1 << 3)
533# define DC_HPD5_INTERRUPT (1 << 17)
534# define DC_HPD5_RX_INTERRUPT (1 << 18)
535#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6050
536# define LB_D6_VLINE_INTERRUPT (1 << 2)
537# define LB_D6_VBLANK_INTERRUPT (1 << 3)
538# define DC_HPD6_INTERRUPT (1 << 17)
539# define DC_HPD6_RX_INTERRUPT (1 << 18)
540
541/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
542#define GRPH_INT_STATUS 0x6858
543# define GRPH_PFLIP_INT_OCCURRED (1 << 0)
544# define GRPH_PFLIP_INT_CLEAR (1 << 8)
545/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
546#define GRPH_INT_CONTROL 0x685c
547# define GRPH_PFLIP_INT_MASK (1 << 0)
548# define GRPH_PFLIP_INT_TYPE (1 << 8)
549
550#define DACA_AUTODETECT_INT_CONTROL 0x66c8
551#define DACB_AUTODETECT_INT_CONTROL 0x67c8
552
553#define DC_HPD1_INT_STATUS 0x601c
554#define DC_HPD2_INT_STATUS 0x6028
555#define DC_HPD3_INT_STATUS 0x6034
556#define DC_HPD4_INT_STATUS 0x6040
557#define DC_HPD5_INT_STATUS 0x604c
558#define DC_HPD6_INT_STATUS 0x6058
559# define DC_HPDx_INT_STATUS (1 << 0)
560# define DC_HPDx_SENSE (1 << 1)
561# define DC_HPDx_RX_INT_STATUS (1 << 8)
562
563#define DC_HPD1_INT_CONTROL 0x6020
564#define DC_HPD2_INT_CONTROL 0x602c
565#define DC_HPD3_INT_CONTROL 0x6038
566#define DC_HPD4_INT_CONTROL 0x6044
567#define DC_HPD5_INT_CONTROL 0x6050
568#define DC_HPD6_INT_CONTROL 0x605c
569# define DC_HPDx_INT_ACK (1 << 0)
570# define DC_HPDx_INT_POLARITY (1 << 8)
571# define DC_HPDx_INT_EN (1 << 16)
572# define DC_HPDx_RX_INT_ACK (1 << 20)
573# define DC_HPDx_RX_INT_EN (1 << 24)
574
575#define DC_HPD1_CONTROL 0x6024
576#define DC_HPD2_CONTROL 0x6030
577#define DC_HPD3_CONTROL 0x603c
578#define DC_HPD4_CONTROL 0x6048
579#define DC_HPD5_CONTROL 0x6054
580#define DC_HPD6_CONTROL 0x6060
581# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
582# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
583# define DC_HPDx_EN (1 << 28)
584
9e46a48d
AD
585/* PCIE link stuff */
586#define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
587#define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
588# define LC_LINK_WIDTH_SHIFT 0
589# define LC_LINK_WIDTH_MASK 0x7
590# define LC_LINK_WIDTH_X0 0
591# define LC_LINK_WIDTH_X1 1
592# define LC_LINK_WIDTH_X2 2
593# define LC_LINK_WIDTH_X4 3
594# define LC_LINK_WIDTH_X8 4
595# define LC_LINK_WIDTH_X16 6
596# define LC_LINK_WIDTH_RD_SHIFT 4
597# define LC_LINK_WIDTH_RD_MASK 0x70
598# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
599# define LC_RECONFIG_NOW (1 << 8)
600# define LC_RENEGOTIATION_SUPPORT (1 << 9)
601# define LC_RENEGOTIATE_EN (1 << 10)
602# define LC_SHORT_RECONFIG_EN (1 << 11)
603# define LC_UPCONFIGURE_SUPPORT (1 << 12)
604# define LC_UPCONFIGURE_DIS (1 << 13)
605#define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
606# define LC_GEN2_EN_STRAP (1 << 0)
607# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
608# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
609# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
610# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
611# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
612# define LC_CURRENT_DATA_RATE (1 << 11)
613# define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
614# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
615# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
616# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
617#define MM_CFGREGS_CNTL 0x544c
618# define MM_WR_TO_CFG_EN (1 << 3)
619#define LINK_CNTL2 0x88 /* F0 */
620# define TARGET_LINK_SPEED_MASK (0xf << 0)
621# define SELECTABLE_DEEMPHASIS (1 << 6)
622
cb5fcbd5
AD
623/*
624 * PM4
625 */
626#define PACKET_TYPE0 0
627#define PACKET_TYPE1 1
628#define PACKET_TYPE2 2
629#define PACKET_TYPE3 3
630
631#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
632#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
633#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
634#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
635#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
636 (((reg) >> 2) & 0xFFFF) | \
637 ((n) & 0x3FFF) << 16)
638#define CP_PACKET2 0x80000000
639#define PACKET2_PAD_SHIFT 0
640#define PACKET2_PAD_MASK (0x3fffffff << 0)
641
642#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
643
644#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
645 (((op) & 0xFF) << 8) | \
646 ((n) & 0x3FFF) << 16)
647
648/* Packet 3 types */
649#define PACKET3_NOP 0x10
650#define PACKET3_SET_BASE 0x11
651#define PACKET3_CLEAR_STATE 0x12
32171d22 652#define PACKET3_INDEX_BUFFER_SIZE 0x13
cb5fcbd5
AD
653#define PACKET3_DISPATCH_DIRECT 0x15
654#define PACKET3_DISPATCH_INDIRECT 0x16
655#define PACKET3_INDIRECT_BUFFER_END 0x17
12920591 656#define PACKET3_MODE_CONTROL 0x18
cb5fcbd5
AD
657#define PACKET3_SET_PREDICATION 0x20
658#define PACKET3_REG_RMW 0x21
659#define PACKET3_COND_EXEC 0x22
660#define PACKET3_PRED_EXEC 0x23
661#define PACKET3_DRAW_INDIRECT 0x24
662#define PACKET3_DRAW_INDEX_INDIRECT 0x25
663#define PACKET3_INDEX_BASE 0x26
664#define PACKET3_DRAW_INDEX_2 0x27
665#define PACKET3_CONTEXT_CONTROL 0x28
666#define PACKET3_DRAW_INDEX_OFFSET 0x29
667#define PACKET3_INDEX_TYPE 0x2A
668#define PACKET3_DRAW_INDEX 0x2B
669#define PACKET3_DRAW_INDEX_AUTO 0x2D
670#define PACKET3_DRAW_INDEX_IMMD 0x2E
671#define PACKET3_NUM_INSTANCES 0x2F
672#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
673#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
674#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
675#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
676#define PACKET3_MEM_SEMAPHORE 0x39
677#define PACKET3_MPEG_INDEX 0x3A
678#define PACKET3_WAIT_REG_MEM 0x3C
679#define PACKET3_MEM_WRITE 0x3D
680#define PACKET3_INDIRECT_BUFFER 0x32
681#define PACKET3_SURFACE_SYNC 0x43
682# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
683# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
684# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
685# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
686# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
687# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
688# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
689# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
690# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
691# define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
692# define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
693# define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
32171d22 694# define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
cb5fcbd5
AD
695# define PACKET3_FULL_CACHE_ENA (1 << 20)
696# define PACKET3_TC_ACTION_ENA (1 << 23)
697# define PACKET3_VC_ACTION_ENA (1 << 24)
698# define PACKET3_CB_ACTION_ENA (1 << 25)
699# define PACKET3_DB_ACTION_ENA (1 << 26)
700# define PACKET3_SH_ACTION_ENA (1 << 27)
32171d22 701# define PACKET3_SX_ACTION_ENA (1 << 28)
cb5fcbd5
AD
702#define PACKET3_ME_INITIALIZE 0x44
703#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
704#define PACKET3_COND_WRITE 0x45
705#define PACKET3_EVENT_WRITE 0x46
706#define PACKET3_EVENT_WRITE_EOP 0x47
707#define PACKET3_EVENT_WRITE_EOS 0x48
708#define PACKET3_PREAMBLE_CNTL 0x4A
2281a378
AD
709# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
710# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
cb5fcbd5
AD
711#define PACKET3_RB_OFFSET 0x4B
712#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
713#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
714#define PACKET3_ALU_PS_CONST_UPDATE 0x4E
715#define PACKET3_ALU_VS_CONST_UPDATE 0x4F
716#define PACKET3_ONE_REG_WRITE 0x57
717#define PACKET3_SET_CONFIG_REG 0x68
718#define PACKET3_SET_CONFIG_REG_START 0x00008000
719#define PACKET3_SET_CONFIG_REG_END 0x0000ac00
720#define PACKET3_SET_CONTEXT_REG 0x69
721#define PACKET3_SET_CONTEXT_REG_START 0x00028000
722#define PACKET3_SET_CONTEXT_REG_END 0x00029000
723#define PACKET3_SET_ALU_CONST 0x6A
724/* alu const buffers only; no reg file */
725#define PACKET3_SET_BOOL_CONST 0x6B
726#define PACKET3_SET_BOOL_CONST_START 0x0003a500
727#define PACKET3_SET_BOOL_CONST_END 0x0003a518
728#define PACKET3_SET_LOOP_CONST 0x6C
729#define PACKET3_SET_LOOP_CONST_START 0x0003a200
730#define PACKET3_SET_LOOP_CONST_END 0x0003a500
731#define PACKET3_SET_RESOURCE 0x6D
732#define PACKET3_SET_RESOURCE_START 0x00030000
733#define PACKET3_SET_RESOURCE_END 0x00038000
734#define PACKET3_SET_SAMPLER 0x6E
735#define PACKET3_SET_SAMPLER_START 0x0003c000
736#define PACKET3_SET_SAMPLER_END 0x0003c600
737#define PACKET3_SET_CTL_CONST 0x6F
738#define PACKET3_SET_CTL_CONST_START 0x0003cff0
739#define PACKET3_SET_CTL_CONST_END 0x0003ff0c
740#define PACKET3_SET_RESOURCE_OFFSET 0x70
741#define PACKET3_SET_ALU_CONST_VS 0x71
742#define PACKET3_SET_ALU_CONST_DI 0x72
743#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
744#define PACKET3_SET_RESOURCE_INDIRECT 0x74
745#define PACKET3_SET_APPEND_CNT 0x75
746
747#define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
748#define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
749#define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
750#define SQ_TEX_VTX_INVALID_TEXTURE 0x0
751#define SQ_TEX_VTX_INVALID_BUFFER 0x1
752#define SQ_TEX_VTX_VALID_TEXTURE 0x2
753#define SQ_TEX_VTX_VALID_BUFFER 0x3
754
755#define SQ_CONST_MEM_BASE 0x8df8
756
757#define SQ_ESGS_RING_SIZE 0x8c44
758#define SQ_GSVS_RING_SIZE 0x8c4c
759#define SQ_ESTMP_RING_SIZE 0x8c54
760#define SQ_GSTMP_RING_SIZE 0x8c5c
761#define SQ_VSTMP_RING_SIZE 0x8c64
762#define SQ_PSTMP_RING_SIZE 0x8c6c
763#define SQ_LSTMP_RING_SIZE 0x8e14
764#define SQ_HSTMP_RING_SIZE 0x8e1c
765#define VGT_TF_RING_SIZE 0x8988
766
767#define SQ_ESGS_RING_ITEMSIZE 0x28900
768#define SQ_GSVS_RING_ITEMSIZE 0x28904
769#define SQ_ESTMP_RING_ITEMSIZE 0x28908
770#define SQ_GSTMP_RING_ITEMSIZE 0x2890c
771#define SQ_VSTMP_RING_ITEMSIZE 0x28910
772#define SQ_PSTMP_RING_ITEMSIZE 0x28914
773#define SQ_LSTMP_RING_ITEMSIZE 0x28830
774#define SQ_HSTMP_RING_ITEMSIZE 0x28834
775
776#define SQ_GS_VERT_ITEMSIZE 0x2891c
777#define SQ_GS_VERT_ITEMSIZE_1 0x28920
778#define SQ_GS_VERT_ITEMSIZE_2 0x28924
779#define SQ_GS_VERT_ITEMSIZE_3 0x28928
780#define SQ_GSVS_RING_OFFSET_1 0x2892c
781#define SQ_GSVS_RING_OFFSET_2 0x28930
782#define SQ_GSVS_RING_OFFSET_3 0x28934
783
60a4a3e0
AD
784#define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
785#define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
786
cb5fcbd5
AD
787#define SQ_ALU_CONST_CACHE_PS_0 0x28940
788#define SQ_ALU_CONST_CACHE_PS_1 0x28944
789#define SQ_ALU_CONST_CACHE_PS_2 0x28948
790#define SQ_ALU_CONST_CACHE_PS_3 0x2894c
791#define SQ_ALU_CONST_CACHE_PS_4 0x28950
792#define SQ_ALU_CONST_CACHE_PS_5 0x28954
793#define SQ_ALU_CONST_CACHE_PS_6 0x28958
794#define SQ_ALU_CONST_CACHE_PS_7 0x2895c
795#define SQ_ALU_CONST_CACHE_PS_8 0x28960
796#define SQ_ALU_CONST_CACHE_PS_9 0x28964
797#define SQ_ALU_CONST_CACHE_PS_10 0x28968
798#define SQ_ALU_CONST_CACHE_PS_11 0x2896c
799#define SQ_ALU_CONST_CACHE_PS_12 0x28970
800#define SQ_ALU_CONST_CACHE_PS_13 0x28974
801#define SQ_ALU_CONST_CACHE_PS_14 0x28978
802#define SQ_ALU_CONST_CACHE_PS_15 0x2897c
803#define SQ_ALU_CONST_CACHE_VS_0 0x28980
804#define SQ_ALU_CONST_CACHE_VS_1 0x28984
805#define SQ_ALU_CONST_CACHE_VS_2 0x28988
806#define SQ_ALU_CONST_CACHE_VS_3 0x2898c
807#define SQ_ALU_CONST_CACHE_VS_4 0x28990
808#define SQ_ALU_CONST_CACHE_VS_5 0x28994
809#define SQ_ALU_CONST_CACHE_VS_6 0x28998
810#define SQ_ALU_CONST_CACHE_VS_7 0x2899c
811#define SQ_ALU_CONST_CACHE_VS_8 0x289a0
812#define SQ_ALU_CONST_CACHE_VS_9 0x289a4
813#define SQ_ALU_CONST_CACHE_VS_10 0x289a8
814#define SQ_ALU_CONST_CACHE_VS_11 0x289ac
815#define SQ_ALU_CONST_CACHE_VS_12 0x289b0
816#define SQ_ALU_CONST_CACHE_VS_13 0x289b4
817#define SQ_ALU_CONST_CACHE_VS_14 0x289b8
818#define SQ_ALU_CONST_CACHE_VS_15 0x289bc
819#define SQ_ALU_CONST_CACHE_GS_0 0x289c0
820#define SQ_ALU_CONST_CACHE_GS_1 0x289c4
821#define SQ_ALU_CONST_CACHE_GS_2 0x289c8
822#define SQ_ALU_CONST_CACHE_GS_3 0x289cc
823#define SQ_ALU_CONST_CACHE_GS_4 0x289d0
824#define SQ_ALU_CONST_CACHE_GS_5 0x289d4
825#define SQ_ALU_CONST_CACHE_GS_6 0x289d8
826#define SQ_ALU_CONST_CACHE_GS_7 0x289dc
827#define SQ_ALU_CONST_CACHE_GS_8 0x289e0
828#define SQ_ALU_CONST_CACHE_GS_9 0x289e4
829#define SQ_ALU_CONST_CACHE_GS_10 0x289e8
830#define SQ_ALU_CONST_CACHE_GS_11 0x289ec
831#define SQ_ALU_CONST_CACHE_GS_12 0x289f0
832#define SQ_ALU_CONST_CACHE_GS_13 0x289f4
833#define SQ_ALU_CONST_CACHE_GS_14 0x289f8
834#define SQ_ALU_CONST_CACHE_GS_15 0x289fc
835#define SQ_ALU_CONST_CACHE_HS_0 0x28f00
836#define SQ_ALU_CONST_CACHE_HS_1 0x28f04
837#define SQ_ALU_CONST_CACHE_HS_2 0x28f08
838#define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
839#define SQ_ALU_CONST_CACHE_HS_4 0x28f10
840#define SQ_ALU_CONST_CACHE_HS_5 0x28f14
841#define SQ_ALU_CONST_CACHE_HS_6 0x28f18
842#define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
843#define SQ_ALU_CONST_CACHE_HS_8 0x28f20
844#define SQ_ALU_CONST_CACHE_HS_9 0x28f24
845#define SQ_ALU_CONST_CACHE_HS_10 0x28f28
846#define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
847#define SQ_ALU_CONST_CACHE_HS_12 0x28f30
848#define SQ_ALU_CONST_CACHE_HS_13 0x28f34
849#define SQ_ALU_CONST_CACHE_HS_14 0x28f38
850#define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
851#define SQ_ALU_CONST_CACHE_LS_0 0x28f40
852#define SQ_ALU_CONST_CACHE_LS_1 0x28f44
853#define SQ_ALU_CONST_CACHE_LS_2 0x28f48
854#define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
855#define SQ_ALU_CONST_CACHE_LS_4 0x28f50
856#define SQ_ALU_CONST_CACHE_LS_5 0x28f54
857#define SQ_ALU_CONST_CACHE_LS_6 0x28f58
858#define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
859#define SQ_ALU_CONST_CACHE_LS_8 0x28f60
860#define SQ_ALU_CONST_CACHE_LS_9 0x28f64
861#define SQ_ALU_CONST_CACHE_LS_10 0x28f68
862#define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
863#define SQ_ALU_CONST_CACHE_LS_12 0x28f70
864#define SQ_ALU_CONST_CACHE_LS_13 0x28f74
865#define SQ_ALU_CONST_CACHE_LS_14 0x28f78
866#define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
867
d7ccd8fc
AD
868#define PA_SC_SCREEN_SCISSOR_TL 0x28030
869#define PA_SC_GENERIC_SCISSOR_TL 0x28240
870#define PA_SC_WINDOW_SCISSOR_TL 0x28204
871#define VGT_PRIMITIVE_TYPE 0x8958
872
cb5fcbd5
AD
873#define DB_DEPTH_CONTROL 0x28800
874#define DB_DEPTH_VIEW 0x28008
875#define DB_HTILE_DATA_BASE 0x28014
876#define DB_Z_INFO 0x28040
877# define Z_ARRAY_MODE(x) ((x) << 4)
878#define DB_STENCIL_INFO 0x28044
879#define DB_Z_READ_BASE 0x28048
880#define DB_STENCIL_READ_BASE 0x2804c
881#define DB_Z_WRITE_BASE 0x28050
882#define DB_STENCIL_WRITE_BASE 0x28054
883#define DB_DEPTH_SIZE 0x28058
884
885#define SQ_PGM_START_PS 0x28840
886#define SQ_PGM_START_VS 0x2885c
887#define SQ_PGM_START_GS 0x28874
888#define SQ_PGM_START_ES 0x2888c
889#define SQ_PGM_START_FS 0x288a4
890#define SQ_PGM_START_HS 0x288b8
891#define SQ_PGM_START_LS 0x288d0
892
893#define VGT_STRMOUT_CONFIG 0x28b94
894#define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
895
896#define CB_TARGET_MASK 0x28238
897#define CB_SHADER_MASK 0x2823c
898
899#define GDS_ADDR_BASE 0x28720
900
901#define CB_IMMED0_BASE 0x28b9c
902#define CB_IMMED1_BASE 0x28ba0
903#define CB_IMMED2_BASE 0x28ba4
904#define CB_IMMED3_BASE 0x28ba8
905#define CB_IMMED4_BASE 0x28bac
906#define CB_IMMED5_BASE 0x28bb0
907#define CB_IMMED6_BASE 0x28bb4
908#define CB_IMMED7_BASE 0x28bb8
909#define CB_IMMED8_BASE 0x28bbc
910#define CB_IMMED9_BASE 0x28bc0
911#define CB_IMMED10_BASE 0x28bc4
912#define CB_IMMED11_BASE 0x28bc8
913
914/* all 12 CB blocks have these regs */
915#define CB_COLOR0_BASE 0x28c60
916#define CB_COLOR0_PITCH 0x28c64
917#define CB_COLOR0_SLICE 0x28c68
918#define CB_COLOR0_VIEW 0x28c6c
919#define CB_COLOR0_INFO 0x28c70
920# define CB_ARRAY_MODE(x) ((x) << 8)
921# define ARRAY_LINEAR_GENERAL 0
922# define ARRAY_LINEAR_ALIGNED 1
923# define ARRAY_1D_TILED_THIN1 2
924# define ARRAY_2D_TILED_THIN1 4
925#define CB_COLOR0_ATTRIB 0x28c74
926#define CB_COLOR0_DIM 0x28c78
927/* only CB0-7 blocks have these regs */
928#define CB_COLOR0_CMASK 0x28c7c
929#define CB_COLOR0_CMASK_SLICE 0x28c80
930#define CB_COLOR0_FMASK 0x28c84
931#define CB_COLOR0_FMASK_SLICE 0x28c88
932#define CB_COLOR0_CLEAR_WORD0 0x28c8c
933#define CB_COLOR0_CLEAR_WORD1 0x28c90
934#define CB_COLOR0_CLEAR_WORD2 0x28c94
935#define CB_COLOR0_CLEAR_WORD3 0x28c98
936
937#define CB_COLOR1_BASE 0x28c9c
938#define CB_COLOR2_BASE 0x28cd8
939#define CB_COLOR3_BASE 0x28d14
940#define CB_COLOR4_BASE 0x28d50
941#define CB_COLOR5_BASE 0x28d8c
942#define CB_COLOR6_BASE 0x28dc8
943#define CB_COLOR7_BASE 0x28e04
944#define CB_COLOR8_BASE 0x28e40
945#define CB_COLOR9_BASE 0x28e5c
946#define CB_COLOR10_BASE 0x28e78
947#define CB_COLOR11_BASE 0x28e94
948
949#define CB_COLOR1_PITCH 0x28ca0
950#define CB_COLOR2_PITCH 0x28cdc
951#define CB_COLOR3_PITCH 0x28d18
952#define CB_COLOR4_PITCH 0x28d54
953#define CB_COLOR5_PITCH 0x28d90
954#define CB_COLOR6_PITCH 0x28dcc
955#define CB_COLOR7_PITCH 0x28e08
956#define CB_COLOR8_PITCH 0x28e44
957#define CB_COLOR9_PITCH 0x28e60
958#define CB_COLOR10_PITCH 0x28e7c
959#define CB_COLOR11_PITCH 0x28e98
960
961#define CB_COLOR1_SLICE 0x28ca4
962#define CB_COLOR2_SLICE 0x28ce0
963#define CB_COLOR3_SLICE 0x28d1c
964#define CB_COLOR4_SLICE 0x28d58
965#define CB_COLOR5_SLICE 0x28d94
966#define CB_COLOR6_SLICE 0x28dd0
967#define CB_COLOR7_SLICE 0x28e0c
968#define CB_COLOR8_SLICE 0x28e48
969#define CB_COLOR9_SLICE 0x28e64
970#define CB_COLOR10_SLICE 0x28e80
971#define CB_COLOR11_SLICE 0x28e9c
972
973#define CB_COLOR1_VIEW 0x28ca8
974#define CB_COLOR2_VIEW 0x28ce4
975#define CB_COLOR3_VIEW 0x28d20
976#define CB_COLOR4_VIEW 0x28d5c
977#define CB_COLOR5_VIEW 0x28d98
978#define CB_COLOR6_VIEW 0x28dd4
979#define CB_COLOR7_VIEW 0x28e10
980#define CB_COLOR8_VIEW 0x28e4c
981#define CB_COLOR9_VIEW 0x28e68
982#define CB_COLOR10_VIEW 0x28e84
983#define CB_COLOR11_VIEW 0x28ea0
984
985#define CB_COLOR1_INFO 0x28cac
986#define CB_COLOR2_INFO 0x28ce8
987#define CB_COLOR3_INFO 0x28d24
988#define CB_COLOR4_INFO 0x28d60
989#define CB_COLOR5_INFO 0x28d9c
990#define CB_COLOR6_INFO 0x28dd8
991#define CB_COLOR7_INFO 0x28e14
992#define CB_COLOR8_INFO 0x28e50
993#define CB_COLOR9_INFO 0x28e6c
994#define CB_COLOR10_INFO 0x28e88
995#define CB_COLOR11_INFO 0x28ea4
996
997#define CB_COLOR1_ATTRIB 0x28cb0
998#define CB_COLOR2_ATTRIB 0x28cec
999#define CB_COLOR3_ATTRIB 0x28d28
1000#define CB_COLOR4_ATTRIB 0x28d64
1001#define CB_COLOR5_ATTRIB 0x28da0
1002#define CB_COLOR6_ATTRIB 0x28ddc
1003#define CB_COLOR7_ATTRIB 0x28e18
1004#define CB_COLOR8_ATTRIB 0x28e54
1005#define CB_COLOR9_ATTRIB 0x28e70
1006#define CB_COLOR10_ATTRIB 0x28e8c
1007#define CB_COLOR11_ATTRIB 0x28ea8
1008
1009#define CB_COLOR1_DIM 0x28cb4
1010#define CB_COLOR2_DIM 0x28cf0
1011#define CB_COLOR3_DIM 0x28d2c
1012#define CB_COLOR4_DIM 0x28d68
1013#define CB_COLOR5_DIM 0x28da4
1014#define CB_COLOR6_DIM 0x28de0
1015#define CB_COLOR7_DIM 0x28e1c
1016#define CB_COLOR8_DIM 0x28e58
1017#define CB_COLOR9_DIM 0x28e74
1018#define CB_COLOR10_DIM 0x28e90
1019#define CB_COLOR11_DIM 0x28eac
1020
1021#define CB_COLOR1_CMASK 0x28cb8
1022#define CB_COLOR2_CMASK 0x28cf4
1023#define CB_COLOR3_CMASK 0x28d30
1024#define CB_COLOR4_CMASK 0x28d6c
1025#define CB_COLOR5_CMASK 0x28da8
1026#define CB_COLOR6_CMASK 0x28de4
1027#define CB_COLOR7_CMASK 0x28e20
1028
1029#define CB_COLOR1_CMASK_SLICE 0x28cbc
1030#define CB_COLOR2_CMASK_SLICE 0x28cf8
1031#define CB_COLOR3_CMASK_SLICE 0x28d34
1032#define CB_COLOR4_CMASK_SLICE 0x28d70
1033#define CB_COLOR5_CMASK_SLICE 0x28dac
1034#define CB_COLOR6_CMASK_SLICE 0x28de8
1035#define CB_COLOR7_CMASK_SLICE 0x28e24
1036
1037#define CB_COLOR1_FMASK 0x28cc0
1038#define CB_COLOR2_FMASK 0x28cfc
1039#define CB_COLOR3_FMASK 0x28d38
1040#define CB_COLOR4_FMASK 0x28d74
1041#define CB_COLOR5_FMASK 0x28db0
1042#define CB_COLOR6_FMASK 0x28dec
1043#define CB_COLOR7_FMASK 0x28e28
1044
1045#define CB_COLOR1_FMASK_SLICE 0x28cc4
1046#define CB_COLOR2_FMASK_SLICE 0x28d00
1047#define CB_COLOR3_FMASK_SLICE 0x28d3c
1048#define CB_COLOR4_FMASK_SLICE 0x28d78
1049#define CB_COLOR5_FMASK_SLICE 0x28db4
1050#define CB_COLOR6_FMASK_SLICE 0x28df0
1051#define CB_COLOR7_FMASK_SLICE 0x28e2c
1052
1053#define CB_COLOR1_CLEAR_WORD0 0x28cc8
1054#define CB_COLOR2_CLEAR_WORD0 0x28d04
1055#define CB_COLOR3_CLEAR_WORD0 0x28d40
1056#define CB_COLOR4_CLEAR_WORD0 0x28d7c
1057#define CB_COLOR5_CLEAR_WORD0 0x28db8
1058#define CB_COLOR6_CLEAR_WORD0 0x28df4
1059#define CB_COLOR7_CLEAR_WORD0 0x28e30
1060
1061#define CB_COLOR1_CLEAR_WORD1 0x28ccc
1062#define CB_COLOR2_CLEAR_WORD1 0x28d08
1063#define CB_COLOR3_CLEAR_WORD1 0x28d44
1064#define CB_COLOR4_CLEAR_WORD1 0x28d80
1065#define CB_COLOR5_CLEAR_WORD1 0x28dbc
1066#define CB_COLOR6_CLEAR_WORD1 0x28df8
1067#define CB_COLOR7_CLEAR_WORD1 0x28e34
1068
1069#define CB_COLOR1_CLEAR_WORD2 0x28cd0
1070#define CB_COLOR2_CLEAR_WORD2 0x28d0c
1071#define CB_COLOR3_CLEAR_WORD2 0x28d48
1072#define CB_COLOR4_CLEAR_WORD2 0x28d84
1073#define CB_COLOR5_CLEAR_WORD2 0x28dc0
1074#define CB_COLOR6_CLEAR_WORD2 0x28dfc
1075#define CB_COLOR7_CLEAR_WORD2 0x28e38
1076
1077#define CB_COLOR1_CLEAR_WORD3 0x28cd4
1078#define CB_COLOR2_CLEAR_WORD3 0x28d10
1079#define CB_COLOR3_CLEAR_WORD3 0x28d4c
1080#define CB_COLOR4_CLEAR_WORD3 0x28d88
1081#define CB_COLOR5_CLEAR_WORD3 0x28dc4
1082#define CB_COLOR6_CLEAR_WORD3 0x28e00
1083#define CB_COLOR7_CLEAR_WORD3 0x28e3c
1084
1085#define SQ_TEX_RESOURCE_WORD0_0 0x30000
1086#define SQ_TEX_RESOURCE_WORD1_0 0x30004
1087# define TEX_ARRAY_MODE(x) ((x) << 28)
1088#define SQ_TEX_RESOURCE_WORD2_0 0x30008
1089#define SQ_TEX_RESOURCE_WORD3_0 0x3000C
1090#define SQ_TEX_RESOURCE_WORD4_0 0x30010
1091#define SQ_TEX_RESOURCE_WORD5_0 0x30014
1092#define SQ_TEX_RESOURCE_WORD6_0 0x30018
1093#define SQ_TEX_RESOURCE_WORD7_0 0x3001c
1094
1095
0fcdb61e 1096#endif
This page took 0.131569 seconds and 5 git commands to generate.