drm/i915: Record the RING_MODE register for post-mortem debugging
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
0aea5e4a 67#include <linux/interval_tree.h>
341cb9e4 68#include <linux/hashtable.h>
954605ca 69#include <linux/fence.h>
771fe6b9 70
4c788679
JG
71#include <ttm/ttm_bo_api.h>
72#include <ttm/ttm_bo_driver.h>
73#include <ttm/ttm_placement.h>
74#include <ttm/ttm_module.h>
147666fb 75#include <ttm/ttm_execbuf_util.h>
4c788679 76
d9fc9413
DV
77#include <drm/drm_gem.h>
78
c2142715 79#include "radeon_family.h"
771fe6b9
JG
80#include "radeon_mode.h"
81#include "radeon_reg.h"
771fe6b9
JG
82
83/*
84 * Modules parameters.
85 */
86extern int radeon_no_wb;
87extern int radeon_modeset;
88extern int radeon_dynclks;
89extern int radeon_r4xx_atom;
90extern int radeon_agpmode;
91extern int radeon_vram_limit;
92extern int radeon_gart_size;
93extern int radeon_benchmarking;
ecc0b326 94extern int radeon_testing;
771fe6b9 95extern int radeon_connector_table;
4ce001ab 96extern int radeon_tv;
dafc3bd5 97extern int radeon_audio;
f46c0120 98extern int radeon_disp_priority;
e2b0a8e1 99extern int radeon_hw_i2c;
d42dd579 100extern int radeon_pcie_gen2;
a18cee15 101extern int radeon_msi;
3368ff0c 102extern int radeon_lockup_timeout;
a0a53aa8 103extern int radeon_fastfb;
da321c8a 104extern int radeon_dpm;
1294d4a3 105extern int radeon_aspm;
10ebc0bc 106extern int radeon_runtime_pm;
363eb0b4 107extern int radeon_hard_reset;
c1c44132 108extern int radeon_vm_size;
4510fb98 109extern int radeon_vm_block_size;
a624f429 110extern int radeon_deep_color;
39dc5454 111extern int radeon_use_pflipirq;
6e909f74 112extern int radeon_bapm;
bc13018b 113extern int radeon_backlight;
875711f0 114extern int radeon_auxch;
9843ead0 115extern int radeon_mst;
f1a0a67a 116extern int radeon_uvd;
fabb5935 117extern int radeon_vce;
771fe6b9
JG
118
119/*
120 * Copy from radeon_drv.h so we don't have to include both and have conflicting
121 * symbol;
122 */
bb635567
JG
123#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
124#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
04db4caf 125#define RADEON_USEC_IB_TEST_TIMEOUT 1000000 /* 1s */
e821767b 126/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
127#define RADEON_IB_POOL_SIZE 16
128#define RADEON_DEBUGFS_MAX_COMPONENTS 32
129#define RADEONFB_CONN_LIMIT 4
130#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 131
1b37078b
AD
132/* internal ring indices */
133/* r1xx+ has gfx CP ring */
d93f7937 134#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
135
136/* cayman has 2 compute CP rings */
d93f7937
CK
137#define CAYMAN_RING_TYPE_CP1_INDEX 1
138#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 139
4d75658b
AD
140/* R600+ has an async dma ring */
141#define R600_RING_TYPE_DMA_INDEX 3
f60cbd11
AD
142/* cayman add a second async dma ring */
143#define CAYMAN_RING_TYPE_DMA1_INDEX 4
4d75658b 144
f2ba57b5 145/* R600+ */
d93f7937
CK
146#define R600_RING_TYPE_UVD_INDEX 5
147
148/* TN+ */
149#define TN_RING_TYPE_VCE1_INDEX 6
150#define TN_RING_TYPE_VCE2_INDEX 7
151
152/* max number of rings */
153#define RADEON_NUM_RINGS 8
f2ba57b5 154
1c61eae4
CK
155/* number of hw syncs before falling back on blocking */
156#define RADEON_NUM_SYNCS 4
f2ba57b5 157
721604a1 158/* hardcode those limit for now */
ca19f21e 159#define RADEON_VA_IB_OFFSET (1 << 20)
bb635567
JG
160#define RADEON_VA_RESERVED_SIZE (8 << 20)
161#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 162
1a0041b8
AD
163/* hard reset data */
164#define RADEON_ASIC_RESET_DATA 0x39d5e86b
165
ec46c76d
AD
166/* reset flags */
167#define RADEON_RESET_GFX (1 << 0)
168#define RADEON_RESET_COMPUTE (1 << 1)
169#define RADEON_RESET_DMA (1 << 2)
9ff0744c
AD
170#define RADEON_RESET_CP (1 << 3)
171#define RADEON_RESET_GRBM (1 << 4)
172#define RADEON_RESET_DMA1 (1 << 5)
173#define RADEON_RESET_RLC (1 << 6)
174#define RADEON_RESET_SEM (1 << 7)
175#define RADEON_RESET_IH (1 << 8)
176#define RADEON_RESET_VMC (1 << 9)
177#define RADEON_RESET_MC (1 << 10)
178#define RADEON_RESET_DISPLAY (1 << 11)
ec46c76d 179
22c775ce
AD
180/* CG block flags */
181#define RADEON_CG_BLOCK_GFX (1 << 0)
182#define RADEON_CG_BLOCK_MC (1 << 1)
183#define RADEON_CG_BLOCK_SDMA (1 << 2)
184#define RADEON_CG_BLOCK_UVD (1 << 3)
185#define RADEON_CG_BLOCK_VCE (1 << 4)
186#define RADEON_CG_BLOCK_HDP (1 << 5)
e16866ec 187#define RADEON_CG_BLOCK_BIF (1 << 6)
22c775ce 188
64d8a728
AD
189/* CG flags */
190#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
191#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
192#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
193#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
194#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
195#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
196#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
197#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
198#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
199#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
200#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
201#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
202#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
203#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
204#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
205#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
206#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
207
208/* PG flags */
2b19d17f 209#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
64d8a728
AD
210#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
211#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
212#define RADEON_PG_SUPPORT_UVD (1 << 3)
213#define RADEON_PG_SUPPORT_VCE (1 << 4)
214#define RADEON_PG_SUPPORT_CP (1 << 5)
215#define RADEON_PG_SUPPORT_GDS (1 << 6)
216#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
217#define RADEON_PG_SUPPORT_SDMA (1 << 8)
218#define RADEON_PG_SUPPORT_ACP (1 << 9)
219#define RADEON_PG_SUPPORT_SAMU (1 << 10)
220
9e05fa1d
AD
221/* max cursor sizes (in pixels) */
222#define CURSOR_WIDTH 64
223#define CURSOR_HEIGHT 64
224
225#define CIK_CURSOR_WIDTH 128
226#define CIK_CURSOR_HEIGHT 128
227
771fe6b9
JG
228/*
229 * Errata workarounds.
230 */
231enum radeon_pll_errata {
232 CHIP_ERRATA_R300_CG = 0x00000001,
233 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
234 CHIP_ERRATA_PLL_DELAY = 0x00000004
235};
236
237
238struct radeon_device;
239
240
241/*
242 * BIOS.
243 */
244bool radeon_get_bios(struct radeon_device *rdev);
245
246/*
3ce0a23d 247 * Dummy page
771fe6b9 248 */
3ce0a23d 249struct radeon_dummy_page {
cb658906 250 uint64_t entry;
3ce0a23d
JG
251 struct page *page;
252 dma_addr_t addr;
253};
254int radeon_dummy_page_init(struct radeon_device *rdev);
255void radeon_dummy_page_fini(struct radeon_device *rdev);
256
771fe6b9 257
3ce0a23d
JG
258/*
259 * Clocks
260 */
771fe6b9
JG
261struct radeon_clock {
262 struct radeon_pll p1pll;
263 struct radeon_pll p2pll;
bcc1c2a1 264 struct radeon_pll dcpll;
771fe6b9
JG
265 struct radeon_pll spll;
266 struct radeon_pll mpll;
267 /* 10 Khz units */
268 uint32_t default_mclk;
269 uint32_t default_sclk;
bcc1c2a1 270 uint32_t default_dispclk;
4489cd62 271 uint32_t current_dispclk;
bcc1c2a1 272 uint32_t dp_extclk;
b20f9bef 273 uint32_t max_pixel_clock;
c9a392ea 274 uint32_t vco_freq;
771fe6b9
JG
275};
276
7433874e
RM
277/*
278 * Power management
279 */
280int radeon_pm_init(struct radeon_device *rdev);
914a8987 281int radeon_pm_late_init(struct radeon_device *rdev);
29fb52ca 282void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 283void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
284void radeon_pm_suspend(struct radeon_device *rdev);
285void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
286void radeon_combios_get_power_modes(struct radeon_device *rdev);
287void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7062ab67
CK
288int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
289 u8 clock_type,
290 u32 clock,
291 bool strobe_mode,
292 struct atom_clock_dividers *dividers);
eaa778af
AD
293int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
294 u32 clock,
295 bool strobe_mode,
296 struct atom_mpll_param *mpll_param);
8a83ec5e 297void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
ae5b0abb
AD
298int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
299 u16 voltage_level, u8 voltage_type,
300 u32 *gpio_value, u32 *gpio_mask);
301void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
302 u32 eng_clock, u32 mem_clock);
303int radeon_atom_get_voltage_step(struct radeon_device *rdev,
304 u8 voltage_type, u16 *voltage_step);
4a6369e9
AD
305int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
306 u16 voltage_id, u16 *voltage);
beb79f40
AD
307int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
308 u16 *voltage,
309 u16 leakage_idx);
cc8dbbb4
AD
310int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
311 u16 *leakage_id);
312int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
313 u16 *vddc, u16 *vddci,
314 u16 virtual_voltage_id,
315 u16 vbios_voltage_id);
e9f274b2
AD
316int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
317 u16 virtual_voltage_id,
318 u16 *voltage);
ae5b0abb
AD
319int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
320 u8 voltage_type,
321 u16 nominal_voltage,
322 u16 *true_voltage);
323int radeon_atom_get_min_voltage(struct radeon_device *rdev,
324 u8 voltage_type, u16 *min_voltage);
325int radeon_atom_get_max_voltage(struct radeon_device *rdev,
326 u8 voltage_type, u16 *max_voltage);
327int radeon_atom_get_voltage_table(struct radeon_device *rdev,
65171944 328 u8 voltage_type, u8 voltage_mode,
ae5b0abb 329 struct atom_voltage_table *voltage_table);
58653abd
AD
330bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
331 u8 voltage_type, u8 voltage_mode);
636e2582
AD
332int radeon_atom_get_svi2_info(struct radeon_device *rdev,
333 u8 voltage_type,
334 u8 *svd_gpio_id, u8 *svc_gpio_id);
ae5b0abb
AD
335void radeon_atom_update_memory_dll(struct radeon_device *rdev,
336 u32 mem_clock);
337void radeon_atom_set_ac_timing(struct radeon_device *rdev,
338 u32 mem_clock);
339int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
340 u8 module_index,
341 struct atom_mc_reg_table *reg_table);
342int radeon_atom_get_memory_info(struct radeon_device *rdev,
343 u8 module_index, struct atom_memory_info *mem_info);
344int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
345 bool gddr5, u8 module_index,
346 struct atom_memory_clock_range_table *mclk_range_table);
347int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
348 u16 voltage_id, u16 *voltage);
f892034a 349void rs690_pm_info(struct radeon_device *rdev);
285484e2
JG
350extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
351 unsigned *bankh, unsigned *mtaspect,
352 unsigned *tile_split);
3ce0a23d 353
771fe6b9
JG
354/*
355 * Fences.
356 */
357struct radeon_fence_driver {
0bfa4b41 358 struct radeon_device *rdev;
771fe6b9 359 uint32_t scratch_reg;
30eb77f4
JG
360 uint64_t gpu_addr;
361 volatile uint32_t *cpu_addr;
68e250b7
CK
362 /* sync_seq is protected by ring emission lock */
363 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 364 atomic64_t last_seq;
954605ca 365 bool initialized, delayed_irq;
0bfa4b41 366 struct delayed_work lockup_work;
771fe6b9
JG
367};
368
369struct radeon_fence {
ad1a58a4 370 struct fence base;
954605ca 371
ad1a58a4
CK
372 struct radeon_device *rdev;
373 uint64_t seq;
7465280c 374 /* RB, DMA, etc. */
ad1a58a4
CK
375 unsigned ring;
376 bool is_vm_update;
954605ca 377
ad1a58a4 378 wait_queue_t fence_wake;
771fe6b9
JG
379};
380
30eb77f4
JG
381int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
382int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 383void radeon_fence_driver_fini(struct radeon_device *rdev);
eb98c709 384void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
876dc9f3 385int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 386void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9 387bool radeon_fence_signaled(struct radeon_fence *fence);
04db4caf 388long radeon_fence_wait_timeout(struct radeon_fence *fence, bool interruptible, long timeout);
771fe6b9 389int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
37615527
CK
390int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
391int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
0085c950
JG
392int radeon_fence_wait_any(struct radeon_device *rdev,
393 struct radeon_fence **fences,
394 bool intr);
771fe6b9
JG
395struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
396void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 397unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
398bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
399void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
400static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
401 struct radeon_fence *b)
402{
403 if (!a) {
404 return b;
405 }
406
407 if (!b) {
408 return a;
409 }
410
411 BUG_ON(a->ring != b->ring);
412
413 if (a->seq > b->seq) {
414 return a;
415 } else {
416 return b;
417 }
418}
771fe6b9 419
ee60e29f
CK
420static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
421 struct radeon_fence *b)
422{
423 if (!a) {
424 return false;
425 }
426
427 if (!b) {
428 return true;
429 }
430
431 BUG_ON(a->ring != b->ring);
432
433 return a->seq < b->seq;
434}
435
e024e110
DA
436/*
437 * Tiling registers
438 */
439struct radeon_surface_reg {
4c788679 440 struct radeon_bo *bo;
e024e110
DA
441};
442
443#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
444
445/*
4c788679 446 * TTM.
771fe6b9 447 */
4c788679
JG
448struct radeon_mman {
449 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 450 struct drm_global_reference mem_global_ref;
4c788679 451 struct ttm_bo_device bdev;
0a0c7596
JG
452 bool mem_global_referenced;
453 bool initialized;
2014b569
CK
454
455#if defined(CONFIG_DEBUG_FS)
456 struct dentry *vram;
dd66d20e 457 struct dentry *gtt;
2014b569 458#endif
4c788679
JG
459};
460
1d0c0942
CK
461struct radeon_bo_list {
462 struct radeon_bo *robj;
463 struct ttm_validate_buffer tv;
464 uint64_t gpu_offset;
465 unsigned prefered_domains;
466 unsigned allowed_domains;
467 uint32_t tiling_flags;
468};
469
721604a1
JG
470/* bo virtual address in a specific vm */
471struct radeon_bo_va {
e971bd5e 472 /* protected by bo being reserved */
721604a1 473 struct list_head bo_list;
721604a1 474 uint32_t flags;
94214635 475 struct radeon_fence *last_pt_update;
e971bd5e
CK
476 unsigned ref_count;
477
478 /* protected by vm mutex */
0aea5e4a 479 struct interval_tree_node it;
036bf46a 480 struct list_head vm_status;
e971bd5e
CK
481
482 /* constant after initialization */
483 struct radeon_vm *vm;
484 struct radeon_bo *bo;
721604a1
JG
485};
486
4c788679
JG
487struct radeon_bo {
488 /* Protected by gem.mutex */
489 struct list_head list;
490 /* Protected by tbo.reserved */
bda72d58 491 u32 initial_domain;
c9da4a4b 492 struct ttm_place placements[4];
312ea8da 493 struct ttm_placement placement;
4c788679
JG
494 struct ttm_buffer_object tbo;
495 struct ttm_bo_kmap_obj kmap;
02376d82 496 u32 flags;
4c788679
JG
497 unsigned pin_count;
498 void *kptr;
499 u32 tiling_flags;
500 u32 pitch;
501 int surface_reg;
721604a1
JG
502 /* list of all virtual address to which this bo
503 * is associated to
504 */
505 struct list_head va;
4c788679
JG
506 /* Constant after initialization */
507 struct radeon_device *rdev;
441921d5 508 struct drm_gem_object gem_base;
63bc620b 509
409851f4
JG
510 struct ttm_bo_kmap_obj dma_buf_vmap;
511 pid_t pid;
341cb9e4
CK
512
513 struct radeon_mn *mn;
49ecb10e 514 struct list_head mn_list;
4c788679 515};
7e4d15d9 516#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 517
409851f4
JG
518int radeon_gem_debugfs_init(struct radeon_device *rdev);
519
b15ba512
JG
520/* sub-allocation manager, it has to be protected by another lock.
521 * By conception this is an helper for other part of the driver
522 * like the indirect buffer or semaphore, which both have their
523 * locking.
524 *
525 * Principe is simple, we keep a list of sub allocation in offset
526 * order (first entry has offset == 0, last entry has the highest
527 * offset).
528 *
529 * When allocating new object we first check if there is room at
530 * the end total_size - (last_object_offset + last_object_size) >=
531 * alloc_size. If so we allocate new object there.
532 *
533 * When there is not enough room at the end, we start waiting for
534 * each sub object until we reach object_offset+object_size >=
535 * alloc_size, this object then become the sub object we return.
536 *
537 * Alignment can't be bigger than page size.
538 *
539 * Hole are not considered for allocation to keep things simple.
540 * Assumption is that there won't be hole (all object on same
541 * alignment).
542 */
543struct radeon_sa_manager {
bfb38d35 544 wait_queue_head_t wq;
b15ba512 545 struct radeon_bo *bo;
c3b7fe8b
CK
546 struct list_head *hole;
547 struct list_head flist[RADEON_NUM_RINGS];
548 struct list_head olist;
b15ba512
JG
549 unsigned size;
550 uint64_t gpu_addr;
551 void *cpu_ptr;
552 uint32_t domain;
6c4f978b 553 uint32_t align;
b15ba512
JG
554};
555
556struct radeon_sa_bo;
557
558/* sub-allocation buffer */
559struct radeon_sa_bo {
c3b7fe8b
CK
560 struct list_head olist;
561 struct list_head flist;
b15ba512 562 struct radeon_sa_manager *manager;
e6661a96
CK
563 unsigned soffset;
564 unsigned eoffset;
557017a0 565 struct radeon_fence *fence;
b15ba512
JG
566};
567
771fe6b9
JG
568/*
569 * GEM objects.
570 */
571struct radeon_gem {
4c788679 572 struct mutex mutex;
771fe6b9
JG
573 struct list_head objects;
574};
575
576int radeon_gem_init(struct radeon_device *rdev);
577void radeon_gem_fini(struct radeon_device *rdev);
391bfec3 578int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
4c788679 579 int alignment, int initial_domain,
ed5cb43f 580 u32 flags, bool kernel,
4c788679 581 struct drm_gem_object **obj);
771fe6b9 582
ff72145b
DA
583int radeon_mode_dumb_create(struct drm_file *file_priv,
584 struct drm_device *dev,
585 struct drm_mode_create_dumb *args);
586int radeon_mode_dumb_mmap(struct drm_file *filp,
587 struct drm_device *dev,
588 uint32_t handle, uint64_t *offset_p);
771fe6b9 589
c1341e52
JG
590/*
591 * Semaphores.
592 */
c1341e52 593struct radeon_semaphore {
975700d2
CK
594 struct radeon_sa_bo *sa_bo;
595 signed waiters;
596 uint64_t gpu_addr;
c1341e52
JG
597};
598
c1341e52
JG
599int radeon_semaphore_create(struct radeon_device *rdev,
600 struct radeon_semaphore **semaphore);
1654b817 601bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
c1341e52 602 struct radeon_semaphore *semaphore);
1654b817 603bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
c1341e52
JG
604 struct radeon_semaphore *semaphore);
605void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 606 struct radeon_semaphore **semaphore,
a8c05940 607 struct radeon_fence *fence);
c1341e52 608
975700d2
CK
609/*
610 * Synchronization
611 */
612struct radeon_sync {
613 struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
614 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
ad1a58a4 615 struct radeon_fence *last_vm_update;
975700d2
CK
616};
617
618void radeon_sync_create(struct radeon_sync *sync);
619void radeon_sync_fence(struct radeon_sync *sync,
620 struct radeon_fence *fence);
621int radeon_sync_resv(struct radeon_device *rdev,
622 struct radeon_sync *sync,
623 struct reservation_object *resv,
624 bool shared);
625int radeon_sync_rings(struct radeon_device *rdev,
626 struct radeon_sync *sync,
627 int waiting_ring);
628void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
629 struct radeon_fence *fence);
630
771fe6b9
JG
631/*
632 * GART structures, functions & helpers
633 */
634struct radeon_mc;
635
a77f1718 636#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 637#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 638#define RADEON_GPU_PAGE_SHIFT 12
721604a1 639#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 640
77497f27
MD
641#define RADEON_GART_PAGE_DUMMY 0
642#define RADEON_GART_PAGE_VALID (1 << 0)
643#define RADEON_GART_PAGE_READ (1 << 1)
644#define RADEON_GART_PAGE_WRITE (1 << 2)
645#define RADEON_GART_PAGE_SNOOP (1 << 3)
646
771fe6b9
JG
647struct radeon_gart {
648 dma_addr_t table_addr;
c9a1be96
JG
649 struct radeon_bo *robj;
650 void *ptr;
771fe6b9
JG
651 unsigned num_gpu_pages;
652 unsigned num_cpu_pages;
653 unsigned table_size;
771fe6b9 654 struct page **pages;
cb658906 655 uint64_t *pages_entry;
771fe6b9
JG
656 bool ready;
657};
658
659int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
660void radeon_gart_table_ram_free(struct radeon_device *rdev);
661int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
662void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
663int radeon_gart_table_vram_pin(struct radeon_device *rdev);
664void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
665int radeon_gart_init(struct radeon_device *rdev);
666void radeon_gart_fini(struct radeon_device *rdev);
667void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
668 int pages);
669int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516 670 int pages, struct page **pagelist,
77497f27 671 dma_addr_t *dma_addr, uint32_t flags);
771fe6b9
JG
672
673
674/*
675 * GPU MC structures, functions & helpers
676 */
677struct radeon_mc {
678 resource_size_t aper_size;
679 resource_size_t aper_base;
680 resource_size_t agp_base;
7a50f01a
DA
681 /* for some chips with <= 32MB we need to lie
682 * about vram size near mc fb location */
3ce0a23d 683 u64 mc_vram_size;
d594e46a 684 u64 visible_vram_size;
3ce0a23d
JG
685 u64 gtt_size;
686 u64 gtt_start;
687 u64 gtt_end;
3ce0a23d
JG
688 u64 vram_start;
689 u64 vram_end;
771fe6b9 690 unsigned vram_width;
3ce0a23d 691 u64 real_vram_size;
771fe6b9
JG
692 int vram_mtrr;
693 bool vram_is_ddr;
d594e46a 694 bool igp_sideport_enabled;
8d369bb1 695 u64 gtt_base_align;
9ed8b1f9 696 u64 mc_mask;
771fe6b9
JG
697};
698
06b6476d
AD
699bool radeon_combios_sideport_present(struct radeon_device *rdev);
700bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
701
702/*
703 * GPU scratch registers structures, functions & helpers
704 */
705struct radeon_scratch {
706 unsigned num_reg;
724c80e1 707 uint32_t reg_base;
771fe6b9
JG
708 bool free[32];
709 uint32_t reg[32];
710};
711
712int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
713void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
714
75efdee1
AD
715/*
716 * GPU doorbell structures, functions & helpers
717 */
d5754ab8
AL
718#define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
719
75efdee1 720struct radeon_doorbell {
75efdee1 721 /* doorbell mmio */
d5754ab8
AL
722 resource_size_t base;
723 resource_size_t size;
724 u32 __iomem *ptr;
725 u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
a10e04f4 726 DECLARE_BITMAP(used, RADEON_MAX_DOORBELLS);
75efdee1
AD
727};
728
729int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
730void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
ebff8453
OG
731void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
732 phys_addr_t *aperture_base,
733 size_t *aperture_size,
734 size_t *start_offset);
771fe6b9
JG
735
736/*
737 * IRQS.
738 */
6f34be50 739
fa7f517c
CK
740struct radeon_flip_work {
741 struct work_struct flip_work;
742 struct work_struct unpin_work;
743 struct radeon_device *rdev;
744 int crtc_id;
c60381bd 745 uint64_t base;
6f34be50 746 struct drm_pending_vblank_event *event;
fa7f517c 747 struct radeon_bo *old_rbo;
a0e84764 748 struct fence *fence;
c63dd758 749 bool async;
6f34be50
AD
750};
751
752struct r500_irq_stat_regs {
753 u32 disp_int;
f122c610 754 u32 hdmi0_status;
6f34be50
AD
755};
756
757struct r600_irq_stat_regs {
758 u32 disp_int;
759 u32 disp_int_cont;
760 u32 disp_int_cont2;
761 u32 d1grph_int;
762 u32 d2grph_int;
f122c610
AD
763 u32 hdmi0_status;
764 u32 hdmi1_status;
6f34be50
AD
765};
766
767struct evergreen_irq_stat_regs {
768 u32 disp_int;
769 u32 disp_int_cont;
770 u32 disp_int_cont2;
771 u32 disp_int_cont3;
772 u32 disp_int_cont4;
773 u32 disp_int_cont5;
774 u32 d1grph_int;
775 u32 d2grph_int;
776 u32 d3grph_int;
777 u32 d4grph_int;
778 u32 d5grph_int;
779 u32 d6grph_int;
f122c610
AD
780 u32 afmt_status1;
781 u32 afmt_status2;
782 u32 afmt_status3;
783 u32 afmt_status4;
784 u32 afmt_status5;
785 u32 afmt_status6;
6f34be50
AD
786};
787
a59781bb
AD
788struct cik_irq_stat_regs {
789 u32 disp_int;
790 u32 disp_int_cont;
791 u32 disp_int_cont2;
792 u32 disp_int_cont3;
793 u32 disp_int_cont4;
794 u32 disp_int_cont5;
795 u32 disp_int_cont6;
f5d636d2
CK
796 u32 d1grph_int;
797 u32 d2grph_int;
798 u32 d3grph_int;
799 u32 d4grph_int;
800 u32 d5grph_int;
801 u32 d6grph_int;
a59781bb
AD
802};
803
6f34be50
AD
804union radeon_irq_stat_regs {
805 struct r500_irq_stat_regs r500;
806 struct r600_irq_stat_regs r600;
807 struct evergreen_irq_stat_regs evergreen;
a59781bb 808 struct cik_irq_stat_regs cik;
6f34be50
AD
809};
810
771fe6b9 811struct radeon_irq {
fb98257a
CK
812 bool installed;
813 spinlock_t lock;
736fc37f 814 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 815 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 816 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
817 wait_queue_head_t vblank_queue;
818 bool hpd[RADEON_MAX_HPD_PINS];
fb98257a
CK
819 bool afmt[RADEON_MAX_AFMT_BLOCKS];
820 union radeon_irq_stat_regs stat_regs;
4a6369e9 821 bool dpm_thermal;
771fe6b9
JG
822};
823
824int radeon_irq_kms_init(struct radeon_device *rdev);
825void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b 826void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
954605ca 827bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
1b37078b 828void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
829void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
830void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
831void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
832void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
833void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
834void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
771fe6b9
JG
835
836/*
e32eb50d 837 * CP & rings.
771fe6b9 838 */
7465280c 839
771fe6b9 840struct radeon_ib {
68470ae7
JG
841 struct radeon_sa_bo *sa_bo;
842 uint32_t length_dw;
843 uint64_t gpu_addr;
844 uint32_t *ptr;
876dc9f3 845 int ring;
68470ae7 846 struct radeon_fence *fence;
4bf3dd92 847 struct radeon_vm *vm;
68470ae7 848 bool is_const_ib;
975700d2 849 struct radeon_sync sync;
771fe6b9
JG
850};
851
e32eb50d 852struct radeon_ring {
4c788679 853 struct radeon_bo *ring_obj;
771fe6b9 854 volatile uint32_t *ring;
5596a9db 855 unsigned rptr_offs;
45df6803 856 unsigned rptr_save_reg;
89d35807
AD
857 u64 next_rptr_gpu_addr;
858 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
859 unsigned wptr;
860 unsigned wptr_old;
861 unsigned ring_size;
862 unsigned ring_free_dw;
863 int count_dw;
aee4aa73
CK
864 atomic_t last_rptr;
865 atomic64_t last_activity;
771fe6b9
JG
866 uint64_t gpu_addr;
867 uint32_t align_mask;
868 uint32_t ptr_mask;
771fe6b9 869 bool ready;
78c5560a 870 u32 nop;
8b25ed34 871 u32 idx;
5f0839c1
JG
872 u64 last_semaphore_signal_addr;
873 u64 last_semaphore_wait_addr;
963e81f9
AD
874 /* for CIK queues */
875 u32 me;
876 u32 pipe;
877 u32 queue;
878 struct radeon_bo *mqd_obj;
d5754ab8 879 u32 doorbell_index;
963e81f9
AD
880 unsigned wptr_offs;
881};
882
883struct radeon_mec {
884 struct radeon_bo *hpd_eop_obj;
885 u64 hpd_eop_gpu_addr;
886 u32 num_pipe;
887 u32 num_mec;
888 u32 num_queue;
771fe6b9
JG
889};
890
721604a1
JG
891/*
892 * VM
893 */
ee60e29f 894
fa87e62d 895/* maximum number of VMIDs */
ee60e29f
CK
896#define RADEON_NUM_VM 16
897
fa87e62d 898/* number of entries in page table */
4510fb98 899#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
fa87e62d 900
1c01103c
AD
901/* PTBs (Page Table Blocks) need to be aligned to 32K */
902#define RADEON_VM_PTB_ALIGN_SIZE 32768
903#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
904#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
905
24c16439
CK
906#define R600_PTE_VALID (1 << 0)
907#define R600_PTE_SYSTEM (1 << 1)
908#define R600_PTE_SNOOPED (1 << 2)
909#define R600_PTE_READABLE (1 << 5)
910#define R600_PTE_WRITEABLE (1 << 6)
911
ec3dbbcb
CK
912/* PTE (Page Table Entry) fragment field for different page sizes */
913#define R600_PTE_FRAG_4KB (0 << 7)
914#define R600_PTE_FRAG_64KB (4 << 7)
915#define R600_PTE_FRAG_256KB (6 << 7)
916
33fa9fe3
CK
917/* flags needed to be set so we can copy directly from the GART table */
918#define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
919 R600_PTE_SYSTEM | R600_PTE_VALID )
0e97703c 920
6d2f2944
CK
921struct radeon_vm_pt {
922 struct radeon_bo *bo;
923 uint64_t addr;
924};
925
7c42bc1a
CK
926struct radeon_vm_id {
927 unsigned id;
928 uint64_t pd_gpu_addr;
929 /* last flushed PD/PT update */
930 struct radeon_fence *flushed_updates;
931 /* last use of vmid */
932 struct radeon_fence *last_id_use;
933};
934
721604a1 935struct radeon_vm {
94214635
CK
936 struct mutex mutex;
937
7c42bc1a 938 struct rb_root va;
90a51a32 939
f7a3db75
CK
940 /* protecting invalidated and freed */
941 spinlock_t status_lock;
942
e31ad969 943 /* BOs moved, but not yet updated in the PT */
7c42bc1a 944 struct list_head invalidated;
e31ad969 945
036bf46a 946 /* BOs freed, but not yet updated in the PT */
7c42bc1a 947 struct list_head freed;
036bf46a 948
161ab658
CK
949 /* BOs cleared in the PT */
950 struct list_head cleared;
951
90a51a32 952 /* contains the page directory */
7c42bc1a
CK
953 struct radeon_bo *page_directory;
954 unsigned max_pde_used;
90a51a32
CK
955
956 /* array of page tables, one for each page directory entry */
7c42bc1a 957 struct radeon_vm_pt *page_tables;
90a51a32 958
7c42bc1a 959 struct radeon_bo_va *ib_bo_va;
cc9e67e3 960
7c42bc1a
CK
961 /* for id and flush management per ring */
962 struct radeon_vm_id ids[RADEON_NUM_RINGS];
721604a1
JG
963};
964
721604a1 965struct radeon_vm_manager {
ee60e29f 966 struct radeon_fence *active[RADEON_NUM_VM];
721604a1 967 uint32_t max_pfn;
721604a1
JG
968 /* number of VMIDs */
969 unsigned nvm;
970 /* vram base address for page table entry */
971 u64 vram_base_offset;
67e915e4
AD
972 /* is vm enabled? */
973 bool enabled;
054e01d6
CK
974 /* for hw to save the PD addr on suspend/resume */
975 uint32_t saved_table_addr[RADEON_NUM_VM];
721604a1
JG
976};
977
978/*
979 * file private structure
980 */
981struct radeon_fpriv {
982 struct radeon_vm vm;
983};
984
d8f60cfc
AD
985/*
986 * R6xx+ IH ring
987 */
988struct r600_ih {
4c788679 989 struct radeon_bo *ring_obj;
d8f60cfc
AD
990 volatile uint32_t *ring;
991 unsigned rptr;
d8f60cfc
AD
992 unsigned ring_size;
993 uint64_t gpu_addr;
d8f60cfc 994 uint32_t ptr_mask;
c20dc369 995 atomic_t lock;
d8f60cfc
AD
996 bool enabled;
997};
998
347e7592 999/*
2948f5e6 1000 * RLC stuff
347e7592 1001 */
2948f5e6
AD
1002#include "clearstate_defs.h"
1003
1004struct radeon_rlc {
347e7592
AD
1005 /* for power gating */
1006 struct radeon_bo *save_restore_obj;
1007 uint64_t save_restore_gpu_addr;
2948f5e6 1008 volatile uint32_t *sr_ptr;
1fd11777 1009 const u32 *reg_list;
2948f5e6 1010 u32 reg_list_size;
347e7592
AD
1011 /* for clear state */
1012 struct radeon_bo *clear_state_obj;
1013 uint64_t clear_state_gpu_addr;
2948f5e6 1014 volatile uint32_t *cs_ptr;
1fd11777 1015 const struct cs_section_def *cs_data;
22c775ce
AD
1016 u32 clear_state_size;
1017 /* for cp tables */
1018 struct radeon_bo *cp_table_obj;
1019 uint64_t cp_table_gpu_addr;
1020 volatile uint32_t *cp_table_ptr;
1021 u32 cp_table_size;
347e7592
AD
1022};
1023
69e130a6 1024int radeon_ib_get(struct radeon_device *rdev, int ring,
4bf3dd92
CK
1025 struct radeon_ib *ib, struct radeon_vm *vm,
1026 unsigned size);
f2e39221 1027void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
4ef72566 1028int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
1538a9e0 1029 struct radeon_ib *const_ib, bool hdp_flush);
771fe6b9
JG
1030int radeon_ib_pool_init(struct radeon_device *rdev);
1031void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 1032int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 1033/* Ring access between begin & end cannot sleep */
89d35807
AD
1034bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
1035 struct radeon_ring *ring);
e32eb50d
CK
1036void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
1037int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1038int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1538a9e0
MD
1039void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1040 bool hdp_flush);
1041void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1042 bool hdp_flush);
d6999bc7 1043void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
1044void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
1045int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
ff212f25
CK
1046void radeon_ring_lockup_update(struct radeon_device *rdev,
1047 struct radeon_ring *ring);
069211e5 1048bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
1049unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
1050 uint32_t **data);
1051int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
1052 unsigned size, uint32_t *data);
e32eb50d 1053int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
ea31bf69 1054 unsigned rptr_offs, u32 nop);
e32eb50d 1055void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
1056
1057
4d75658b
AD
1058/* r600 async dma */
1059void r600_dma_stop(struct radeon_device *rdev);
1060int r600_dma_resume(struct radeon_device *rdev);
1061void r600_dma_fini(struct radeon_device *rdev);
1062
8c5fd7ef
AD
1063void cayman_dma_stop(struct radeon_device *rdev);
1064int cayman_dma_resume(struct radeon_device *rdev);
1065void cayman_dma_fini(struct radeon_device *rdev);
1066
771fe6b9
JG
1067/*
1068 * CS.
1069 */
771fe6b9 1070struct radeon_cs_chunk {
771fe6b9
JG
1071 uint32_t length_dw;
1072 uint32_t *kdata;
721604a1 1073 void __user *user_ptr;
771fe6b9
JG
1074};
1075
1076struct radeon_cs_parser {
c8c15ff1 1077 struct device *dev;
771fe6b9
JG
1078 struct radeon_device *rdev;
1079 struct drm_file *filp;
1080 /* chunks */
1081 unsigned nchunks;
1082 struct radeon_cs_chunk *chunks;
1083 uint64_t *chunks_array;
1084 /* IB */
1085 unsigned idx;
1086 /* relocations */
1087 unsigned nrelocs;
1d0c0942 1088 struct radeon_bo_list *relocs;
1d0c0942 1089 struct radeon_bo_list *vm_bos;
771fe6b9 1090 struct list_head validated;
cf4ccd01 1091 unsigned dma_reloc_idx;
771fe6b9 1092 /* indices of various chunks */
6d2d13dd
CK
1093 struct radeon_cs_chunk *chunk_ib;
1094 struct radeon_cs_chunk *chunk_relocs;
1095 struct radeon_cs_chunk *chunk_flags;
1096 struct radeon_cs_chunk *chunk_const_ib;
f2e39221
JG
1097 struct radeon_ib ib;
1098 struct radeon_ib const_ib;
771fe6b9 1099 void *track;
3ce0a23d 1100 unsigned family;
e70f224c 1101 int parser_error;
721604a1
JG
1102 u32 cs_flags;
1103 u32 ring;
1104 s32 priority;
ecff665f 1105 struct ww_acquire_ctx ticket;
771fe6b9
JG
1106};
1107
28a326c5
ML
1108static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1109{
6d2d13dd 1110 struct radeon_cs_chunk *ibc = p->chunk_ib;
28a326c5
ML
1111
1112 if (ibc->kdata)
1113 return ibc->kdata[idx];
1114 return p->ib.ptr[idx];
1115}
1116
513bcb46 1117
771fe6b9
JG
1118struct radeon_cs_packet {
1119 unsigned idx;
1120 unsigned type;
1121 unsigned reg;
1122 unsigned opcode;
1123 int count;
1124 unsigned one_reg_wr;
1125};
1126
1127typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1128 struct radeon_cs_packet *pkt,
1129 unsigned idx, unsigned reg);
1130typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1131 struct radeon_cs_packet *pkt);
1132
1133
1134/*
1135 * AGP
1136 */
1137int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 1138void radeon_agp_resume(struct radeon_device *rdev);
10b06122 1139void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
1140void radeon_agp_fini(struct radeon_device *rdev);
1141
1142
1143/*
1144 * Writeback
1145 */
1146struct radeon_wb {
4c788679 1147 struct radeon_bo *wb_obj;
771fe6b9
JG
1148 volatile uint32_t *wb;
1149 uint64_t gpu_addr;
724c80e1 1150 bool enabled;
d0f8a854 1151 bool use_event;
771fe6b9
JG
1152};
1153
724c80e1 1154#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 1155#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 1156#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
1157#define RADEON_WB_CP1_RPTR_OFFSET 1280
1158#define RADEON_WB_CP2_RPTR_OFFSET 1536
4d75658b 1159#define R600_WB_DMA_RPTR_OFFSET 1792
724c80e1 1160#define R600_WB_IH_WPTR_OFFSET 2048
f60cbd11 1161#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
d0f8a854 1162#define R600_WB_EVENT_OFFSET 3072
963e81f9
AD
1163#define CIK_WB_CP1_WPTR_OFFSET 3328
1164#define CIK_WB_CP2_WPTR_OFFSET 3584
adfed2b0
AD
1165#define R600_WB_DMA_RING_TEST_OFFSET 3588
1166#define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
724c80e1 1167
c93bb85b
JG
1168/**
1169 * struct radeon_pm - power management datas
1170 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1171 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1172 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1173 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1174 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1175 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1176 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1177 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1178 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 1179 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
1180 * @needed_bandwidth: current bandwidth needs
1181 *
1182 * It keeps track of various data needed to take powermanagement decision.
25985edc 1183 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
1184 * Equation between gpu/memory clock and available bandwidth is hw dependent
1185 * (type of memory, bus size, efficiency, ...)
1186 */
ce8f5370
AD
1187
1188enum radeon_pm_method {
1189 PM_METHOD_PROFILE,
1190 PM_METHOD_DYNPM,
da321c8a 1191 PM_METHOD_DPM,
ce8f5370
AD
1192};
1193
1194enum radeon_dynpm_state {
1195 DYNPM_STATE_DISABLED,
1196 DYNPM_STATE_MINIMUM,
1197 DYNPM_STATE_PAUSED,
3f53eb6f
RW
1198 DYNPM_STATE_ACTIVE,
1199 DYNPM_STATE_SUSPENDED,
c913e23a 1200};
ce8f5370
AD
1201enum radeon_dynpm_action {
1202 DYNPM_ACTION_NONE,
1203 DYNPM_ACTION_MINIMUM,
1204 DYNPM_ACTION_DOWNCLOCK,
1205 DYNPM_ACTION_UPCLOCK,
1206 DYNPM_ACTION_DEFAULT
c913e23a 1207};
56278a8e
AD
1208
1209enum radeon_voltage_type {
1210 VOLTAGE_NONE = 0,
1211 VOLTAGE_GPIO,
1212 VOLTAGE_VDDC,
1213 VOLTAGE_SW
1214};
1215
0ec0e74f 1216enum radeon_pm_state_type {
da321c8a 1217 /* not used for dpm */
0ec0e74f
AD
1218 POWER_STATE_TYPE_DEFAULT,
1219 POWER_STATE_TYPE_POWERSAVE,
da321c8a 1220 /* user selectable states */
0ec0e74f
AD
1221 POWER_STATE_TYPE_BATTERY,
1222 POWER_STATE_TYPE_BALANCED,
1223 POWER_STATE_TYPE_PERFORMANCE,
da321c8a
AD
1224 /* internal states */
1225 POWER_STATE_TYPE_INTERNAL_UVD,
1226 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1227 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1228 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1229 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1230 POWER_STATE_TYPE_INTERNAL_BOOT,
1231 POWER_STATE_TYPE_INTERNAL_THERMAL,
1232 POWER_STATE_TYPE_INTERNAL_ACPI,
1233 POWER_STATE_TYPE_INTERNAL_ULV,
edcaa5b1 1234 POWER_STATE_TYPE_INTERNAL_3DPERF,
0ec0e74f
AD
1235};
1236
ce8f5370
AD
1237enum radeon_pm_profile_type {
1238 PM_PROFILE_DEFAULT,
1239 PM_PROFILE_AUTO,
1240 PM_PROFILE_LOW,
c9e75b21 1241 PM_PROFILE_MID,
ce8f5370
AD
1242 PM_PROFILE_HIGH,
1243};
1244
1245#define PM_PROFILE_DEFAULT_IDX 0
1246#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
1247#define PM_PROFILE_MID_SH_IDX 2
1248#define PM_PROFILE_HIGH_SH_IDX 3
1249#define PM_PROFILE_LOW_MH_IDX 4
1250#define PM_PROFILE_MID_MH_IDX 5
1251#define PM_PROFILE_HIGH_MH_IDX 6
1252#define PM_PROFILE_MAX 7
ce8f5370
AD
1253
1254struct radeon_pm_profile {
1255 int dpms_off_ps_idx;
1256 int dpms_on_ps_idx;
1257 int dpms_off_cm_idx;
1258 int dpms_on_cm_idx;
516d0e46
AD
1259};
1260
21a8122a
AD
1261enum radeon_int_thermal_type {
1262 THERMAL_TYPE_NONE,
da321c8a
AD
1263 THERMAL_TYPE_EXTERNAL,
1264 THERMAL_TYPE_EXTERNAL_GPIO,
21a8122a
AD
1265 THERMAL_TYPE_RV6XX,
1266 THERMAL_TYPE_RV770,
da321c8a 1267 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
21a8122a 1268 THERMAL_TYPE_EVERGREEN,
e33df25f 1269 THERMAL_TYPE_SUMO,
4fddba1f 1270 THERMAL_TYPE_NI,
14607d08 1271 THERMAL_TYPE_SI,
da321c8a 1272 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
51150207 1273 THERMAL_TYPE_CI,
16fbe00d 1274 THERMAL_TYPE_KV,
21a8122a
AD
1275};
1276
56278a8e
AD
1277struct radeon_voltage {
1278 enum radeon_voltage_type type;
1279 /* gpio voltage */
1280 struct radeon_gpio_rec gpio;
1281 u32 delay; /* delay in usec from voltage drop to sclk change */
1282 bool active_high; /* voltage drop is active when bit is high */
1283 /* VDDC voltage */
1284 u8 vddc_id; /* index into vddc voltage table */
1285 u8 vddci_id; /* index into vddci voltage table */
1286 bool vddci_enabled;
1287 /* r6xx+ sw */
2feea49a
AD
1288 u16 voltage;
1289 /* evergreen+ vddci */
1290 u16 vddci;
56278a8e
AD
1291};
1292
d7311171
AD
1293/* clock mode flags */
1294#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1295
56278a8e
AD
1296struct radeon_pm_clock_info {
1297 /* memory clock */
1298 u32 mclk;
1299 /* engine clock */
1300 u32 sclk;
1301 /* voltage info */
1302 struct radeon_voltage voltage;
d7311171 1303 /* standardized clock flags */
56278a8e
AD
1304 u32 flags;
1305};
1306
a48b9b4e 1307/* state flags */
d7311171 1308#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1309
56278a8e 1310struct radeon_power_state {
0ec0e74f 1311 enum radeon_pm_state_type type;
8f3f1c9a 1312 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1313 /* number of valid clock modes in this power state */
1314 int num_clock_modes;
56278a8e 1315 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1316 /* standardized state flags */
1317 u32 flags;
79daedc9
AD
1318 u32 misc; /* vbios specific flags */
1319 u32 misc2; /* vbios specific flags */
1320 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1321};
1322
27459324
RM
1323/*
1324 * Some modes are overclocked by very low value, accept them
1325 */
1326#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1327
2e9d4c05
AD
1328enum radeon_dpm_auto_throttle_src {
1329 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1330 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1331};
1332
1333enum radeon_dpm_event_src {
1334 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1335 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1336 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1337 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1338 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1339};
1340
58bd2a88
AD
1341#define RADEON_MAX_VCE_LEVELS 6
1342
b62d628b
AD
1343enum radeon_vce_level {
1344 RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1345 RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1346 RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1347 RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1348 RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1349 RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1350};
1351
da321c8a
AD
1352struct radeon_ps {
1353 u32 caps; /* vbios flags */
1354 u32 class; /* vbios flags */
1355 u32 class2; /* vbios flags */
1356 /* UVD clocks */
1357 u32 vclk;
1358 u32 dclk;
c4453e66
AD
1359 /* VCE clocks */
1360 u32 evclk;
1361 u32 ecclk;
b62d628b
AD
1362 bool vce_active;
1363 enum radeon_vce_level vce_level;
da321c8a
AD
1364 /* asic priv */
1365 void *ps_priv;
1366};
1367
1368struct radeon_dpm_thermal {
1369 /* thermal interrupt work */
1370 struct work_struct work;
1371 /* low temperature threshold */
1372 int min_temp;
1373 /* high temperature threshold */
1374 int max_temp;
1375 /* was interrupt low to high or high to low */
1376 bool high_to_low;
1377};
1378
d22b7e40
AD
1379enum radeon_clk_action
1380{
1381 RADEON_SCLK_UP = 1,
1382 RADEON_SCLK_DOWN
1383};
1384
1385struct radeon_blacklist_clocks
1386{
1387 u32 sclk;
1388 u32 mclk;
1389 enum radeon_clk_action action;
1390};
1391
61b7d601
AD
1392struct radeon_clock_and_voltage_limits {
1393 u32 sclk;
1394 u32 mclk;
cdf6e805
AD
1395 u16 vddc;
1396 u16 vddci;
61b7d601
AD
1397};
1398
1399struct radeon_clock_array {
1400 u32 count;
1401 u32 *values;
1402};
1403
1404struct radeon_clock_voltage_dependency_entry {
1405 u32 clk;
1406 u16 v;
1407};
1408
1409struct radeon_clock_voltage_dependency_table {
1410 u32 count;
1411 struct radeon_clock_voltage_dependency_entry *entries;
1412};
1413
ef976ec4
AD
1414union radeon_cac_leakage_entry {
1415 struct {
1416 u16 vddc;
1417 u32 leakage;
1418 };
1419 struct {
1420 u16 vddc1;
1421 u16 vddc2;
1422 u16 vddc3;
1423 };
61b7d601
AD
1424};
1425
1426struct radeon_cac_leakage_table {
1427 u32 count;
ef976ec4 1428 union radeon_cac_leakage_entry *entries;
61b7d601
AD
1429};
1430
929ee7a8
AD
1431struct radeon_phase_shedding_limits_entry {
1432 u16 voltage;
1433 u32 sclk;
1434 u32 mclk;
1435};
1436
1437struct radeon_phase_shedding_limits_table {
1438 u32 count;
1439 struct radeon_phase_shedding_limits_entry *entries;
1440};
1441
84a9d9ee
AD
1442struct radeon_uvd_clock_voltage_dependency_entry {
1443 u32 vclk;
1444 u32 dclk;
1445 u16 v;
1446};
1447
1448struct radeon_uvd_clock_voltage_dependency_table {
1449 u8 count;
1450 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1451};
1452
d29f013b
AD
1453struct radeon_vce_clock_voltage_dependency_entry {
1454 u32 ecclk;
1455 u32 evclk;
1456 u16 v;
1457};
1458
1459struct radeon_vce_clock_voltage_dependency_table {
1460 u8 count;
1461 struct radeon_vce_clock_voltage_dependency_entry *entries;
1462};
1463
a5cb318e
AD
1464struct radeon_ppm_table {
1465 u8 ppm_design;
1466 u16 cpu_core_number;
1467 u32 platform_tdp;
1468 u32 small_ac_platform_tdp;
1469 u32 platform_tdc;
1470 u32 small_ac_platform_tdc;
1471 u32 apu_tdp;
1472 u32 dgpu_tdp;
1473 u32 dgpu_ulv_power;
1474 u32 tj_max;
1475};
1476
58cb7632
AD
1477struct radeon_cac_tdp_table {
1478 u16 tdp;
1479 u16 configurable_tdp;
1480 u16 tdc;
1481 u16 battery_power_limit;
1482 u16 small_power_limit;
1483 u16 low_cac_leakage;
1484 u16 high_cac_leakage;
1485 u16 maximum_power_delivery_limit;
1486};
1487
61b7d601
AD
1488struct radeon_dpm_dynamic_state {
1489 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1490 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1491 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
dd621a22 1492 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
4489cd62 1493 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
84a9d9ee 1494 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
d29f013b 1495 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
94a914f5
AD
1496 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1497 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
61b7d601
AD
1498 struct radeon_clock_array valid_sclk_values;
1499 struct radeon_clock_array valid_mclk_values;
1500 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1501 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1502 u32 mclk_sclk_ratio;
1503 u32 sclk_mclk_delta;
1504 u16 vddc_vddci_delta;
1505 u16 min_vddc_for_pcie_gen2;
1506 struct radeon_cac_leakage_table cac_leakage_table;
929ee7a8 1507 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
a5cb318e 1508 struct radeon_ppm_table *ppm_table;
58cb7632 1509 struct radeon_cac_tdp_table *cac_tdp_table;
61b7d601
AD
1510};
1511
1512struct radeon_dpm_fan {
1513 u16 t_min;
1514 u16 t_med;
1515 u16 t_high;
1516 u16 pwm_min;
1517 u16 pwm_med;
1518 u16 pwm_high;
1519 u8 t_hyst;
1520 u32 cycle_delay;
1521 u16 t_max;
e03cea36
AD
1522 u8 control_mode;
1523 u16 default_max_fan_pwm;
1524 u16 default_fan_output_sensitivity;
1525 u16 fan_output_sensitivity;
61b7d601
AD
1526 bool ucode_fan_control;
1527};
1528
32ce4652
AD
1529enum radeon_pcie_gen {
1530 RADEON_PCIE_GEN1 = 0,
1531 RADEON_PCIE_GEN2 = 1,
1532 RADEON_PCIE_GEN3 = 2,
1533 RADEON_PCIE_GEN_INVALID = 0xffff
1534};
1535
70d01a5e
AD
1536enum radeon_dpm_forced_level {
1537 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1538 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1539 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1540};
1541
58bd2a88
AD
1542struct radeon_vce_state {
1543 /* vce clocks */
1544 u32 evclk;
1545 u32 ecclk;
1546 /* gpu clocks */
1547 u32 sclk;
1548 u32 mclk;
1549 u8 clk_idx;
1550 u8 pstate;
1551};
1552
da321c8a
AD
1553struct radeon_dpm {
1554 struct radeon_ps *ps;
1555 /* number of valid power states */
1556 int num_ps;
1557 /* current power state that is active */
1558 struct radeon_ps *current_ps;
1559 /* requested power state */
1560 struct radeon_ps *requested_ps;
1561 /* boot up power state */
1562 struct radeon_ps *boot_ps;
1563 /* default uvd power state */
1564 struct radeon_ps *uvd_ps;
58bd2a88
AD
1565 /* vce requirements */
1566 struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1567 enum radeon_vce_level vce_level;
da321c8a
AD
1568 enum radeon_pm_state_type state;
1569 enum radeon_pm_state_type user_state;
1570 u32 platform_caps;
1571 u32 voltage_response_time;
1572 u32 backbias_response_time;
1573 void *priv;
1574 u32 new_active_crtcs;
1575 int new_active_crtc_count;
1576 u32 current_active_crtcs;
1577 int current_active_crtc_count;
3899ca84 1578 bool single_display;
61b7d601
AD
1579 struct radeon_dpm_dynamic_state dyn_state;
1580 struct radeon_dpm_fan fan;
1581 u32 tdp_limit;
1582 u32 near_tdp_limit;
a9e61410 1583 u32 near_tdp_limit_adjusted;
61b7d601
AD
1584 u32 sq_ramping_threshold;
1585 u32 cac_leakage;
1586 u16 tdp_od_limit;
1587 u32 tdp_adjustment;
1588 u16 load_line_slope;
1589 bool power_control;
5ca302f7 1590 bool ac_power;
da321c8a
AD
1591 /* special states active */
1592 bool thermal_active;
8a227555 1593 bool uvd_active;
b62d628b 1594 bool vce_active;
da321c8a
AD
1595 /* thermal handling */
1596 struct radeon_dpm_thermal thermal;
70d01a5e
AD
1597 /* forced levels */
1598 enum radeon_dpm_forced_level forced_level;
ce3537d5
AD
1599 /* track UVD streams */
1600 unsigned sd;
1601 unsigned hd;
da321c8a
AD
1602};
1603
ce3537d5 1604void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
03afe6f6 1605void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
da321c8a 1606
c93bb85b 1607struct radeon_pm {
c913e23a 1608 struct mutex mutex;
db7fce39
CK
1609 /* write locked while reprogramming mclk */
1610 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1611 u32 active_crtcs;
1612 int active_crtc_count;
c913e23a 1613 int req_vblank;
839461d3 1614 bool vblank_sync;
c93bb85b
JG
1615 fixed20_12 max_bandwidth;
1616 fixed20_12 igp_sideport_mclk;
1617 fixed20_12 igp_system_mclk;
1618 fixed20_12 igp_ht_link_clk;
1619 fixed20_12 igp_ht_link_width;
1620 fixed20_12 k8_bandwidth;
1621 fixed20_12 sideport_bandwidth;
1622 fixed20_12 ht_bandwidth;
1623 fixed20_12 core_bandwidth;
1624 fixed20_12 sclk;
f47299c5 1625 fixed20_12 mclk;
c93bb85b 1626 fixed20_12 needed_bandwidth;
0975b162 1627 struct radeon_power_state *power_state;
56278a8e
AD
1628 /* number of valid power states */
1629 int num_power_states;
a48b9b4e
AD
1630 int current_power_state_index;
1631 int current_clock_mode_index;
1632 int requested_power_state_index;
1633 int requested_clock_mode_index;
1634 int default_power_state_index;
1635 u32 current_sclk;
1636 u32 current_mclk;
2feea49a
AD
1637 u16 current_vddc;
1638 u16 current_vddci;
9ace9f7b
AD
1639 u32 default_sclk;
1640 u32 default_mclk;
2feea49a
AD
1641 u16 default_vddc;
1642 u16 default_vddci;
29fb52ca 1643 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1644 /* selected pm method */
1645 enum radeon_pm_method pm_method;
1646 /* dynpm power management */
1647 struct delayed_work dynpm_idle_work;
1648 enum radeon_dynpm_state dynpm_state;
1649 enum radeon_dynpm_action dynpm_planned_action;
1650 unsigned long dynpm_action_timeout;
1651 bool dynpm_can_upclock;
1652 bool dynpm_can_downclock;
1653 /* profile-based power management */
1654 enum radeon_pm_profile_type profile;
1655 int profile_index;
1656 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1657 /* internal thermal controller on rv6xx+ */
1658 enum radeon_int_thermal_type int_thermal_type;
1659 struct device *int_hwmon_dev;
9b92d1ec
AD
1660 /* fan control parameters */
1661 bool no_fan;
1662 u8 fan_pulses_per_revolution;
1663 u8 fan_min_rpm;
1664 u8 fan_max_rpm;
da321c8a
AD
1665 /* dpm */
1666 bool dpm_enabled;
49abb266 1667 bool sysfs_initialized;
da321c8a 1668 struct radeon_dpm dpm;
c93bb85b
JG
1669};
1670
a4c9e2ee
AD
1671int radeon_pm_get_type_index(struct radeon_device *rdev,
1672 enum radeon_pm_state_type ps_type,
1673 int instance);
f2ba57b5
CK
1674/*
1675 * UVD
1676 */
8b2cf4f5
AN
1677#define RADEON_DEFAULT_UVD_HANDLES 10
1678#define RADEON_MAX_UVD_HANDLES 30
1679#define RADEON_UVD_STACK_SIZE (200*1024)
1680#define RADEON_UVD_HEAP_SIZE (256*1024)
1681#define RADEON_UVD_SESSION_SIZE (50*1024)
f2ba57b5
CK
1682
1683struct radeon_uvd {
7050c6ef 1684 bool fw_header_present;
f2ba57b5
CK
1685 struct radeon_bo *vcpu_bo;
1686 void *cpu_addr;
1687 uint64_t gpu_addr;
8b2cf4f5 1688 unsigned max_handles;
f2ba57b5
CK
1689 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1690 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
85a129ca 1691 unsigned img_size[RADEON_MAX_UVD_HANDLES];
55b51c88 1692 struct delayed_work idle_work;
f2ba57b5
CK
1693};
1694
1695int radeon_uvd_init(struct radeon_device *rdev);
1696void radeon_uvd_fini(struct radeon_device *rdev);
1697int radeon_uvd_suspend(struct radeon_device *rdev);
1698int radeon_uvd_resume(struct radeon_device *rdev);
1699int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1700 uint32_t handle, struct radeon_fence **fence);
1701int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1702 uint32_t handle, struct radeon_fence **fence);
3852752c
CK
1703void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
1704 uint32_t allowed_domains);
f2ba57b5
CK
1705void radeon_uvd_free_handles(struct radeon_device *rdev,
1706 struct drm_file *filp);
1707int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
55b51c88 1708void radeon_uvd_note_usage(struct radeon_device *rdev);
facd112d
CK
1709int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1710 unsigned vclk, unsigned dclk,
1711 unsigned vco_min, unsigned vco_max,
1712 unsigned fb_factor, unsigned fb_mask,
1713 unsigned pd_min, unsigned pd_max,
1714 unsigned pd_even,
1715 unsigned *optimal_fb_div,
1716 unsigned *optimal_vclk_div,
1717 unsigned *optimal_dclk_div);
1718int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1719 unsigned cg_upll_func_cntl);
771fe6b9 1720
d93f7937
CK
1721/*
1722 * VCE
1723 */
1724#define RADEON_MAX_VCE_HANDLES 16
d93f7937
CK
1725
1726struct radeon_vce {
1727 struct radeon_bo *vcpu_bo;
d93f7937 1728 uint64_t gpu_addr;
98ccc291
CK
1729 unsigned fw_version;
1730 unsigned fb_version;
d93f7937
CK
1731 atomic_t handles[RADEON_MAX_VCE_HANDLES];
1732 struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
2fc5703a 1733 unsigned img_size[RADEON_MAX_VCE_HANDLES];
03afe6f6 1734 struct delayed_work idle_work;
a918efab 1735 uint32_t keyselect;
d93f7937
CK
1736};
1737
1738int radeon_vce_init(struct radeon_device *rdev);
1739void radeon_vce_fini(struct radeon_device *rdev);
1740int radeon_vce_suspend(struct radeon_device *rdev);
1741int radeon_vce_resume(struct radeon_device *rdev);
1742int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1743 uint32_t handle, struct radeon_fence **fence);
1744int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1745 uint32_t handle, struct radeon_fence **fence);
1746void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
03afe6f6 1747void radeon_vce_note_usage(struct radeon_device *rdev);
2fc5703a 1748int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
d93f7937
CK
1749int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1750bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1751 struct radeon_ring *ring,
1752 struct radeon_semaphore *semaphore,
1753 bool emit_wait);
1754void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1755void radeon_vce_fence_emit(struct radeon_device *rdev,
1756 struct radeon_fence *fence);
1757int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1758int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1759
b530602f 1760struct r600_audio_pin {
a92553ab
RM
1761 int channels;
1762 int rate;
1763 int bits_per_sample;
1764 u8 status_bits;
1765 u8 category_code;
b530602f
AD
1766 u32 offset;
1767 bool connected;
1768 u32 id;
1769};
1770
1771struct r600_audio {
1772 bool enabled;
1773 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1774 int num_pins;
1a626b68
SG
1775 struct radeon_audio_funcs *hdmi_funcs;
1776 struct radeon_audio_funcs *dp_funcs;
1777 struct radeon_audio_basic_funcs *funcs;
a92553ab
RM
1778};
1779
771fe6b9
JG
1780/*
1781 * Benchmarking
1782 */
638dd7db 1783void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1784
1785
ecc0b326
MD
1786/*
1787 * Testing
1788 */
1789void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1790void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1791 struct radeon_ring *cpA,
1792 struct radeon_ring *cpB);
60a7e396 1793void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326 1794
341cb9e4
CK
1795/*
1796 * MMU Notifier
1797 */
5a1aa4b4 1798#if defined(CONFIG_MMU_NOTIFIER)
341cb9e4
CK
1799int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1800void radeon_mn_unregister(struct radeon_bo *bo);
5a1aa4b4
RC
1801#else
1802static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
1803{
1804 return -ENODEV;
1805}
1806static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
1807#endif
ecc0b326 1808
771fe6b9
JG
1809/*
1810 * Debugfs
1811 */
4d8bf9ae
CK
1812struct radeon_debugfs {
1813 struct drm_info_list *files;
1814 unsigned num_files;
1815};
1816
771fe6b9
JG
1817int radeon_debugfs_add_files(struct radeon_device *rdev,
1818 struct drm_info_list *files,
1819 unsigned nfiles);
1820int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9 1821
76a0df85
CK
1822/*
1823 * ASIC ring specific functions.
1824 */
1825struct radeon_asic_ring {
1826 /* ring read/write ptr handling */
1827 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1828 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1829 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1830
1831 /* validating and patching of IBs */
1832 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1833 int (*cs_parse)(struct radeon_cs_parser *p);
1834
1835 /* command emmit functions */
1836 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1837 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
72a9987e 1838 void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
1654b817 1839 bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
76a0df85 1840 struct radeon_semaphore *semaphore, bool emit_wait);
faffaf62
CK
1841 void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
1842 unsigned vm_id, uint64_t pd_addr);
76a0df85
CK
1843
1844 /* testing functions */
1845 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1846 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1847 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1848
1849 /* deprecated */
1850 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1851};
771fe6b9
JG
1852
1853/*
1854 * ASIC specific functions.
1855 */
1856struct radeon_asic {
068a117c 1857 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1858 void (*fini)(struct radeon_device *rdev);
1859 int (*resume)(struct radeon_device *rdev);
1860 int (*suspend)(struct radeon_device *rdev);
28d52043 1861 void (*vga_set_state)(struct radeon_device *rdev, bool state);
71fe2899 1862 int (*asic_reset)(struct radeon_device *rdev, bool hard);
124764f1
MD
1863 /* Flush the HDP cache via MMIO */
1864 void (*mmio_hdp_flush)(struct radeon_device *rdev);
54e88e06
AD
1865 /* check if 3D engine is idle */
1866 bool (*gui_idle)(struct radeon_device *rdev);
1867 /* wait for mc_idle */
1868 int (*mc_wait_for_idle)(struct radeon_device *rdev);
454d2e2a
AD
1869 /* get the reference clock */
1870 u32 (*get_xclk)(struct radeon_device *rdev);
d0418894
AD
1871 /* get the gpu clock counter */
1872 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
4ce4728b
AD
1873 /* get register for info ioctl */
1874 int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
54e88e06 1875 /* gart */
c5b3b850
AD
1876 struct {
1877 void (*tlb_flush)(struct radeon_device *rdev);
cb658906 1878 uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
7f90fc96 1879 void (*set_page)(struct radeon_device *rdev, unsigned i,
cb658906 1880 uint64_t entry);
c5b3b850 1881 } gart;
05b07147
CK
1882 struct {
1883 int (*init)(struct radeon_device *rdev);
1884 void (*fini)(struct radeon_device *rdev);
03f62abd
CK
1885 void (*copy_pages)(struct radeon_device *rdev,
1886 struct radeon_ib *ib,
1887 uint64_t pe, uint64_t src,
1888 unsigned count);
1889 void (*write_pages)(struct radeon_device *rdev,
1890 struct radeon_ib *ib,
1891 uint64_t pe,
1892 uint64_t addr, unsigned count,
1893 uint32_t incr, uint32_t flags);
1894 void (*set_pages)(struct radeon_device *rdev,
1895 struct radeon_ib *ib,
1896 uint64_t pe,
1897 uint64_t addr, unsigned count,
1898 uint32_t incr, uint32_t flags);
1899 void (*pad_ib)(struct radeon_ib *ib);
05b07147 1900 } vm;
54e88e06 1901 /* ring specific callbacks */
d26678da 1902 const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
54e88e06 1903 /* irqs */
b35ea4ab
AD
1904 struct {
1905 int (*set)(struct radeon_device *rdev);
1906 int (*process)(struct radeon_device *rdev);
1907 } irq;
54e88e06 1908 /* displays */
c79a49ca
AD
1909 struct {
1910 /* display watermarks */
1911 void (*bandwidth_update)(struct radeon_device *rdev);
1912 /* get frame count */
1913 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1914 /* wait for vblank */
1915 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
37e9b6a6
AD
1916 /* set backlight level */
1917 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d
AD
1918 /* get backlight level */
1919 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
a973bea1
AD
1920 /* audio callbacks */
1921 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1922 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
c79a49ca 1923 } display;
54e88e06 1924 /* copy functions for bo handling */
27cd7769 1925 struct {
57d20a43
CK
1926 struct radeon_fence *(*blit)(struct radeon_device *rdev,
1927 uint64_t src_offset,
1928 uint64_t dst_offset,
1929 unsigned num_gpu_pages,
1930 struct reservation_object *resv);
27cd7769 1931 u32 blit_ring_index;
57d20a43
CK
1932 struct radeon_fence *(*dma)(struct radeon_device *rdev,
1933 uint64_t src_offset,
1934 uint64_t dst_offset,
1935 unsigned num_gpu_pages,
1936 struct reservation_object *resv);
27cd7769
AD
1937 u32 dma_ring_index;
1938 /* method used for bo copy */
57d20a43
CK
1939 struct radeon_fence *(*copy)(struct radeon_device *rdev,
1940 uint64_t src_offset,
1941 uint64_t dst_offset,
1942 unsigned num_gpu_pages,
1943 struct reservation_object *resv);
27cd7769
AD
1944 /* ring used for bo copies */
1945 u32 copy_ring_index;
1946 } copy;
54e88e06 1947 /* surfaces */
9e6f3d02
AD
1948 struct {
1949 int (*set_reg)(struct radeon_device *rdev, int reg,
1950 uint32_t tiling_flags, uint32_t pitch,
1951 uint32_t offset, uint32_t obj_size);
1952 void (*clear_reg)(struct radeon_device *rdev, int reg);
1953 } surface;
54e88e06 1954 /* hotplug detect */
901ea57d
AD
1955 struct {
1956 void (*init)(struct radeon_device *rdev);
1957 void (*fini)(struct radeon_device *rdev);
1958 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1959 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1960 } hpd;
da321c8a 1961 /* static power management */
a02fa397
AD
1962 struct {
1963 void (*misc)(struct radeon_device *rdev);
1964 void (*prepare)(struct radeon_device *rdev);
1965 void (*finish)(struct radeon_device *rdev);
1966 void (*init_profile)(struct radeon_device *rdev);
1967 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1968 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1969 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1970 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1971 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1972 int (*get_pcie_lanes)(struct radeon_device *rdev);
1973 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1974 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
73afc70d 1975 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
b59b7333 1976 int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
6bd1c385 1977 int (*get_temperature)(struct radeon_device *rdev);
a02fa397 1978 } pm;
da321c8a
AD
1979 /* dynamic power management */
1980 struct {
1981 int (*init)(struct radeon_device *rdev);
1982 void (*setup_asic)(struct radeon_device *rdev);
1983 int (*enable)(struct radeon_device *rdev);
914a8987 1984 int (*late_enable)(struct radeon_device *rdev);
da321c8a 1985 void (*disable)(struct radeon_device *rdev);
84dd1928 1986 int (*pre_set_power_state)(struct radeon_device *rdev);
da321c8a 1987 int (*set_power_state)(struct radeon_device *rdev);
84dd1928 1988 void (*post_set_power_state)(struct radeon_device *rdev);
da321c8a
AD
1989 void (*display_configuration_changed)(struct radeon_device *rdev);
1990 void (*fini)(struct radeon_device *rdev);
1991 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1992 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1993 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1316b792 1994 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
70d01a5e 1995 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
48783069 1996 bool (*vblank_too_short)(struct radeon_device *rdev);
9e9d9762 1997 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
1c71bda0 1998 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
a35a4b2b
OC
1999 void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
2000 u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
2001 int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
2002 int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
d7dbce09
AD
2003 u32 (*get_current_sclk)(struct radeon_device *rdev);
2004 u32 (*get_current_mclk)(struct radeon_device *rdev);
da321c8a 2005 } dpm;
6f34be50 2006 /* pageflipping */
0f9e006c 2007 struct {
c63dd758 2008 void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base, bool async);
157fa14d 2009 bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
0f9e006c 2010 } pflip;
771fe6b9
JG
2011};
2012
21f9a437
JG
2013/*
2014 * Asic structures
2015 */
551ebd83 2016struct r100_asic {
225758d8
JG
2017 const unsigned *reg_safe_bm;
2018 unsigned reg_safe_bm_size;
2019 u32 hdp_cntl;
551ebd83
DA
2020};
2021
21f9a437 2022struct r300_asic {
225758d8
JG
2023 const unsigned *reg_safe_bm;
2024 unsigned reg_safe_bm_size;
2025 u32 resync_scratch;
2026 u32 hdp_cntl;
21f9a437
JG
2027};
2028
2029struct r600_asic {
225758d8
JG
2030 unsigned max_pipes;
2031 unsigned max_tile_pipes;
2032 unsigned max_simds;
2033 unsigned max_backends;
2034 unsigned max_gprs;
2035 unsigned max_threads;
2036 unsigned max_stack_entries;
2037 unsigned max_hw_contexts;
2038 unsigned max_gs_threads;
2039 unsigned sx_max_export_size;
2040 unsigned sx_max_export_pos_size;
2041 unsigned sx_max_export_smx_size;
2042 unsigned sq_num_cf_insts;
2043 unsigned tiling_nbanks;
2044 unsigned tiling_npipes;
2045 unsigned tiling_group_size;
e7aeeba6 2046 unsigned tile_config;
e55b9422 2047 unsigned backend_map;
65fcf668 2048 unsigned active_simds;
21f9a437
JG
2049};
2050
2051struct rv770_asic {
225758d8
JG
2052 unsigned max_pipes;
2053 unsigned max_tile_pipes;
2054 unsigned max_simds;
2055 unsigned max_backends;
2056 unsigned max_gprs;
2057 unsigned max_threads;
2058 unsigned max_stack_entries;
2059 unsigned max_hw_contexts;
2060 unsigned max_gs_threads;
2061 unsigned sx_max_export_size;
2062 unsigned sx_max_export_pos_size;
2063 unsigned sx_max_export_smx_size;
2064 unsigned sq_num_cf_insts;
2065 unsigned sx_num_of_sets;
2066 unsigned sc_prim_fifo_size;
2067 unsigned sc_hiz_tile_fifo_size;
2068 unsigned sc_earlyz_tile_fifo_fize;
2069 unsigned tiling_nbanks;
2070 unsigned tiling_npipes;
2071 unsigned tiling_group_size;
e7aeeba6 2072 unsigned tile_config;
e55b9422 2073 unsigned backend_map;
65fcf668 2074 unsigned active_simds;
21f9a437
JG
2075};
2076
32fcdbf4
AD
2077struct evergreen_asic {
2078 unsigned num_ses;
2079 unsigned max_pipes;
2080 unsigned max_tile_pipes;
2081 unsigned max_simds;
2082 unsigned max_backends;
2083 unsigned max_gprs;
2084 unsigned max_threads;
2085 unsigned max_stack_entries;
2086 unsigned max_hw_contexts;
2087 unsigned max_gs_threads;
2088 unsigned sx_max_export_size;
2089 unsigned sx_max_export_pos_size;
2090 unsigned sx_max_export_smx_size;
2091 unsigned sq_num_cf_insts;
2092 unsigned sx_num_of_sets;
2093 unsigned sc_prim_fifo_size;
2094 unsigned sc_hiz_tile_fifo_size;
2095 unsigned sc_earlyz_tile_fifo_size;
2096 unsigned tiling_nbanks;
2097 unsigned tiling_npipes;
2098 unsigned tiling_group_size;
e7aeeba6 2099 unsigned tile_config;
e55b9422 2100 unsigned backend_map;
65fcf668 2101 unsigned active_simds;
32fcdbf4
AD
2102};
2103
fecf1d07
AD
2104struct cayman_asic {
2105 unsigned max_shader_engines;
2106 unsigned max_pipes_per_simd;
2107 unsigned max_tile_pipes;
2108 unsigned max_simds_per_se;
2109 unsigned max_backends_per_se;
2110 unsigned max_texture_channel_caches;
2111 unsigned max_gprs;
2112 unsigned max_threads;
2113 unsigned max_gs_threads;
2114 unsigned max_stack_entries;
2115 unsigned sx_num_of_sets;
2116 unsigned sx_max_export_size;
2117 unsigned sx_max_export_pos_size;
2118 unsigned sx_max_export_smx_size;
2119 unsigned max_hw_contexts;
2120 unsigned sq_num_cf_insts;
2121 unsigned sc_prim_fifo_size;
2122 unsigned sc_hiz_tile_fifo_size;
2123 unsigned sc_earlyz_tile_fifo_size;
2124
2125 unsigned num_shader_engines;
2126 unsigned num_shader_pipes_per_simd;
2127 unsigned num_tile_pipes;
2128 unsigned num_simds_per_se;
2129 unsigned num_backends_per_se;
2130 unsigned backend_disable_mask_per_asic;
2131 unsigned backend_map;
2132 unsigned num_texture_channel_caches;
2133 unsigned mem_max_burst_length_bytes;
2134 unsigned mem_row_size_in_kb;
2135 unsigned shader_engine_tile_size;
2136 unsigned num_gpus;
2137 unsigned multi_gpu_tile_size;
2138
2139 unsigned tile_config;
65fcf668 2140 unsigned active_simds;
fecf1d07
AD
2141};
2142
0a96d72b
AD
2143struct si_asic {
2144 unsigned max_shader_engines;
0a96d72b 2145 unsigned max_tile_pipes;
1a8ca750
AD
2146 unsigned max_cu_per_sh;
2147 unsigned max_sh_per_se;
0a96d72b
AD
2148 unsigned max_backends_per_se;
2149 unsigned max_texture_channel_caches;
2150 unsigned max_gprs;
2151 unsigned max_gs_threads;
2152 unsigned max_hw_contexts;
2153 unsigned sc_prim_fifo_size_frontend;
2154 unsigned sc_prim_fifo_size_backend;
2155 unsigned sc_hiz_tile_fifo_size;
2156 unsigned sc_earlyz_tile_fifo_size;
2157
0a96d72b 2158 unsigned num_tile_pipes;
439a1cff 2159 unsigned backend_enable_mask;
0a96d72b
AD
2160 unsigned backend_disable_mask_per_asic;
2161 unsigned backend_map;
2162 unsigned num_texture_channel_caches;
2163 unsigned mem_max_burst_length_bytes;
2164 unsigned mem_row_size_in_kb;
2165 unsigned shader_engine_tile_size;
2166 unsigned num_gpus;
2167 unsigned multi_gpu_tile_size;
2168
2169 unsigned tile_config;
64d7b8be 2170 uint32_t tile_mode_array[32];
65fcf668 2171 uint32_t active_cus;
0a96d72b
AD
2172};
2173
8cc1a532
AD
2174struct cik_asic {
2175 unsigned max_shader_engines;
2176 unsigned max_tile_pipes;
2177 unsigned max_cu_per_sh;
2178 unsigned max_sh_per_se;
2179 unsigned max_backends_per_se;
2180 unsigned max_texture_channel_caches;
2181 unsigned max_gprs;
2182 unsigned max_gs_threads;
2183 unsigned max_hw_contexts;
2184 unsigned sc_prim_fifo_size_frontend;
2185 unsigned sc_prim_fifo_size_backend;
2186 unsigned sc_hiz_tile_fifo_size;
2187 unsigned sc_earlyz_tile_fifo_size;
2188
2189 unsigned num_tile_pipes;
439a1cff 2190 unsigned backend_enable_mask;
8cc1a532
AD
2191 unsigned backend_disable_mask_per_asic;
2192 unsigned backend_map;
2193 unsigned num_texture_channel_caches;
2194 unsigned mem_max_burst_length_bytes;
2195 unsigned mem_row_size_in_kb;
2196 unsigned shader_engine_tile_size;
2197 unsigned num_gpus;
2198 unsigned multi_gpu_tile_size;
2199
2200 unsigned tile_config;
39aee490 2201 uint32_t tile_mode_array[32];
32f79a8a 2202 uint32_t macrotile_mode_array[16];
65fcf668 2203 uint32_t active_cus;
8cc1a532
AD
2204};
2205
068a117c
JG
2206union radeon_asic_config {
2207 struct r300_asic r300;
551ebd83 2208 struct r100_asic r100;
3ce0a23d
JG
2209 struct r600_asic r600;
2210 struct rv770_asic rv770;
32fcdbf4 2211 struct evergreen_asic evergreen;
fecf1d07 2212 struct cayman_asic cayman;
0a96d72b 2213 struct si_asic si;
8cc1a532 2214 struct cik_asic cik;
068a117c
JG
2215};
2216
0a10c851
DV
2217/*
2218 * asic initizalization from radeon_asic.c
2219 */
2220void radeon_agp_disable(struct radeon_device *rdev);
2221int radeon_asic_init(struct radeon_device *rdev);
2222
771fe6b9
JG
2223
2224/*
2225 * IOCTL.
2226 */
2227int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2228 struct drm_file *filp);
2229int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2230 struct drm_file *filp);
f72a113a
CK
2231int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2232 struct drm_file *filp);
771fe6b9
JG
2233int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2234 struct drm_file *file_priv);
2235int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2236 struct drm_file *file_priv);
2237int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2238 struct drm_file *file_priv);
2239int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2240 struct drm_file *file_priv);
2241int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2242 struct drm_file *filp);
2243int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2244 struct drm_file *filp);
2245int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2246 struct drm_file *filp);
2247int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2248 struct drm_file *filp);
721604a1
JG
2249int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2250 struct drm_file *filp);
bda72d58
MO
2251int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2252 struct drm_file *filp);
771fe6b9 2253int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
2254int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2255 struct drm_file *filp);
2256int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2257 struct drm_file *filp);
771fe6b9 2258
16cdf04d
AD
2259/* VRAM scratch page for HDP bug, default vram page */
2260struct r600_vram_scratch {
87cbf8f2
AD
2261 struct radeon_bo *robj;
2262 volatile uint32_t *ptr;
16cdf04d 2263 u64 gpu_addr;
87cbf8f2 2264};
771fe6b9 2265
fd64ca8a
LT
2266/*
2267 * ACPI
2268 */
2269struct radeon_atif_notification_cfg {
2270 bool enabled;
2271 int command_code;
2272};
2273
2274struct radeon_atif_notifications {
2275 bool display_switch;
2276 bool expansion_mode_change;
2277 bool thermal_state;
2278 bool forced_power_state;
2279 bool system_power_state;
2280 bool display_conf_change;
2281 bool px_gfx_switch;
2282 bool brightness_change;
2283 bool dgpu_display_event;
2284};
2285
2286struct radeon_atif_functions {
2287 bool system_params;
2288 bool sbios_requests;
2289 bool select_active_disp;
2290 bool lid_state;
2291 bool get_tv_standard;
2292 bool set_tv_standard;
2293 bool get_panel_expansion_mode;
2294 bool set_panel_expansion_mode;
2295 bool temperature_change;
2296 bool graphics_device_types;
2297};
2298
2299struct radeon_atif {
2300 struct radeon_atif_notifications notifications;
2301 struct radeon_atif_functions functions;
2302 struct radeon_atif_notification_cfg notification_cfg;
37e9b6a6 2303 struct radeon_encoder *encoder_for_bl;
fd64ca8a 2304};
7a1619b9 2305
e3a15920
AD
2306struct radeon_atcs_functions {
2307 bool get_ext_state;
2308 bool pcie_perf_req;
2309 bool pcie_dev_rdy;
2310 bool pcie_bus_width;
2311};
2312
2313struct radeon_atcs {
2314 struct radeon_atcs_functions functions;
2315};
2316
771fe6b9
JG
2317/*
2318 * Core structure, functions and helpers.
2319 */
2320typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2321typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2322
2323struct radeon_device {
9f022ddf 2324 struct device *dev;
771fe6b9
JG
2325 struct drm_device *ddev;
2326 struct pci_dev *pdev;
dee53e7f 2327 struct rw_semaphore exclusive_lock;
771fe6b9 2328 /* ASIC */
068a117c 2329 union radeon_asic_config config;
771fe6b9
JG
2330 enum radeon_family family;
2331 unsigned long flags;
2332 int usec_timeout;
2333 enum radeon_pll_errata pll_errata;
2334 int num_gb_pipes;
f779b3e5 2335 int num_z_pipes;
771fe6b9
JG
2336 int disp_priority;
2337 /* BIOS */
2338 uint8_t *bios;
2339 bool is_atom_bios;
2340 uint16_t bios_header_start;
4c788679 2341 struct radeon_bo *stollen_vga_memory;
771fe6b9 2342 /* Register mmio */
4c9bc75c
DA
2343 resource_size_t rmmio_base;
2344 resource_size_t rmmio_size;
2c385151
DV
2345 /* protects concurrent MM_INDEX/DATA based register access */
2346 spinlock_t mmio_idx_lock;
fe78118c
AD
2347 /* protects concurrent SMC based register access */
2348 spinlock_t smc_idx_lock;
0a5b7b0b
AD
2349 /* protects concurrent PLL register access */
2350 spinlock_t pll_idx_lock;
2351 /* protects concurrent MC register access */
2352 spinlock_t mc_idx_lock;
2353 /* protects concurrent PCIE register access */
2354 spinlock_t pcie_idx_lock;
2355 /* protects concurrent PCIE_PORT register access */
2356 spinlock_t pciep_idx_lock;
2357 /* protects concurrent PIF register access */
2358 spinlock_t pif_idx_lock;
2359 /* protects concurrent CG register access */
2360 spinlock_t cg_idx_lock;
2361 /* protects concurrent UVD register access */
2362 spinlock_t uvd_idx_lock;
2363 /* protects concurrent RCU register access */
2364 spinlock_t rcu_idx_lock;
2365 /* protects concurrent DIDT register access */
2366 spinlock_t didt_idx_lock;
2367 /* protects concurrent ENDPOINT (audio) register access */
2368 spinlock_t end_idx_lock;
a0533fbf 2369 void __iomem *rmmio;
771fe6b9
JG
2370 radeon_rreg_t mc_rreg;
2371 radeon_wreg_t mc_wreg;
2372 radeon_rreg_t pll_rreg;
2373 radeon_wreg_t pll_wreg;
de1b2898 2374 uint32_t pcie_reg_mask;
771fe6b9
JG
2375 radeon_rreg_t pciep_rreg;
2376 radeon_wreg_t pciep_wreg;
351a52a2
AD
2377 /* io port */
2378 void __iomem *rio_mem;
2379 resource_size_t rio_mem_size;
771fe6b9
JG
2380 struct radeon_clock clock;
2381 struct radeon_mc mc;
2382 struct radeon_gart gart;
2383 struct radeon_mode_info mode_info;
2384 struct radeon_scratch scratch;
75efdee1 2385 struct radeon_doorbell doorbell;
771fe6b9 2386 struct radeon_mman mman;
7465280c 2387 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 2388 wait_queue_head_t fence_queue;
76bf0db5 2389 u64 fence_context;
d6999bc7 2390 struct mutex ring_lock;
e32eb50d 2391 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
2392 bool ib_pool_ready;
2393 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
2394 struct radeon_irq irq;
2395 struct radeon_asic *asic;
2396 struct radeon_gem gem;
c93bb85b 2397 struct radeon_pm pm;
f2ba57b5 2398 struct radeon_uvd uvd;
d93f7937 2399 struct radeon_vce vce;
f657c2a7 2400 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 2401 struct radeon_wb wb;
3ce0a23d 2402 struct radeon_dummy_page dummy_page;
771fe6b9 2403 bool shutdown;
ad49f501 2404 bool need_dma32;
733289c2 2405 bool accel_working;
a0a53aa8 2406 bool fastfb_working; /* IGP feature*/
9bb39ff4 2407 bool needs_reset, in_reset;
e024e110 2408 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
2409 const struct firmware *me_fw; /* all family ME firmware */
2410 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 2411 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 2412 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 2413 const struct firmware *ce_fw; /* SI CE firmware */
02c81327 2414 const struct firmware *mec_fw; /* CIK MEC firmware */
f2c6b0f4 2415 const struct firmware *mec2_fw; /* KV MEC2 firmware */
21a93e13 2416 const struct firmware *sdma_fw; /* CIK SDMA firmware */
66229b20 2417 const struct firmware *smc_fw; /* SMC firmware */
4ad9c1c7 2418 const struct firmware *uvd_fw; /* UVD firmware */
d93f7937 2419 const struct firmware *vce_fw; /* VCE firmware */
629bd33c 2420 bool new_fw;
16cdf04d 2421 struct r600_vram_scratch vram_scratch;
3e5cb98d 2422 int msi_enabled; /* msi enabled */
d8f60cfc 2423 struct r600_ih ih; /* r6/700 interrupt ring */
2948f5e6 2424 struct radeon_rlc rlc;
963e81f9 2425 struct radeon_mec mec;
cb5d4166 2426 struct delayed_work hotplug_work;
de6284aa 2427 struct work_struct dp_work;
f122c610 2428 struct work_struct audio_work;
18917b60 2429 int num_crtc; /* number of crtcs */
40bacf16 2430 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
948bee3f 2431 bool has_uvd;
e3ebfcfa 2432 bool has_vce;
b530602f 2433 struct r600_audio audio; /* audio stuff */
ce8f5370 2434 struct notifier_block acpi_nb;
9eba4a93 2435 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 2436 struct drm_file *hyperz_filp;
9eba4a93 2437 struct drm_file *cmask_filp;
f376b94f
AD
2438 /* i2c buses */
2439 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
2440 /* debugfs */
2441 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2442 unsigned debugfs_count;
721604a1
JG
2443 /* virtual memory */
2444 struct radeon_vm_manager vm_manager;
6759a0a7 2445 struct mutex gpu_clock_mutex;
67e8e3f9
MO
2446 /* memory stats */
2447 atomic64_t vram_usage;
2448 atomic64_t gtt_usage;
2449 atomic64_t num_bytes_moved;
72b9076b 2450 atomic_t gpu_reset_counter;
fd64ca8a
LT
2451 /* ACPI interface */
2452 struct radeon_atif atif;
e3a15920 2453 struct radeon_atcs atcs;
f61d5b46
AD
2454 /* srbm instance registers */
2455 struct mutex srbm_mutex;
1c0a4625
OG
2456 /* GRBM index mutex. Protects concurrents access to GRBM index */
2457 struct mutex grbm_idx_mutex;
64d8a728
AD
2458 /* clock, powergating flags */
2459 u32 cg_flags;
2460 u32 pg_flags;
10ebc0bc
DA
2461
2462 struct dev_pm_domain vga_pm_domain;
2463 bool have_disp_power_ref;
4807c5a8 2464 u32 px_quirk_flags;
71ecc97e
AD
2465
2466 /* tracking pinned memory */
2467 u64 vram_pin_size;
2468 u64 gart_pin_size;
341cb9e4 2469
e28740ec
OG
2470 /* amdkfd interface */
2471 struct kfd_dev *kfd;
e28740ec 2472
341cb9e4
CK
2473 struct mutex mn_lock;
2474 DECLARE_HASHTABLE(mn_hash, 7);
771fe6b9
JG
2475};
2476
90c4cde9 2477bool radeon_is_px(struct drm_device *dev);
771fe6b9
JG
2478int radeon_device_init(struct radeon_device *rdev,
2479 struct drm_device *ddev,
2480 struct pci_dev *pdev,
2481 uint32_t flags);
2482void radeon_device_fini(struct radeon_device *rdev);
2483int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2484
59bc1d89
LK
2485#define RADEON_MIN_MMIO_SIZE 0x10000
2486
9e5acbc2
DV
2487uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg);
2488void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v);
59bc1d89
LK
2489static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2490 bool always_indirect)
2491{
2492 /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2493 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2494 return readl(((void __iomem *)rdev->rmmio) + reg);
9e5acbc2
DV
2495 else
2496 return r100_mm_rreg_slow(rdev, reg);
59bc1d89 2497}
59bc1d89
LK
2498static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2499 bool always_indirect)
2500{
2501 if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2502 writel(v, ((void __iomem *)rdev->rmmio) + reg);
9e5acbc2
DV
2503 else
2504 r100_mm_wreg_slow(rdev, reg, v);
59bc1d89
LK
2505}
2506
6fcbef7a
AK
2507u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2508void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 2509
d5754ab8
AL
2510u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2511void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
75efdee1 2512
4c788679
JG
2513/*
2514 * Cast helper
2515 */
954605ca
ML
2516extern const struct fence_ops radeon_fence_ops;
2517
2518static inline struct radeon_fence *to_radeon_fence(struct fence *f)
2519{
2520 struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
2521
2522 if (__f->base.ops == &radeon_fence_ops)
2523 return __f;
2524
2525 return NULL;
2526}
771fe6b9
JG
2527
2528/*
2529 * Registers read & write functions.
2530 */
a0533fbf
BH
2531#define RREG8(reg) readb((rdev->rmmio) + (reg))
2532#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2533#define RREG16(reg) readw((rdev->rmmio) + (reg))
2534#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2ef9bdfe
DV
2535#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2536#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2537#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2538#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2539#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
771fe6b9
JG
2540#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2541#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2542#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2543#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2544#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2545#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
2546#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2547#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
492d2b61
AD
2548#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2549#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
1d5d0c34
AD
2550#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2551#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
ff82bbc4
AD
2552#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2553#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
46f9564a
AD
2554#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2555#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
792edd69
AD
2556#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2557#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2558#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2559#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
93656cdd
AD
2560#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2561#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
1d58234d
AD
2562#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2563#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
771fe6b9
JG
2564#define WREG32_P(reg, val, mask) \
2565 do { \
2566 uint32_t tmp_ = RREG32(reg); \
2567 tmp_ &= (mask); \
2568 tmp_ |= ((val) & ~(mask)); \
2569 WREG32(reg, tmp_); \
2570 } while (0)
d5169fc4 2571#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
d43a93c8 2572#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
771fe6b9
JG
2573#define WREG32_PLL_P(reg, val, mask) \
2574 do { \
2575 uint32_t tmp_ = RREG32_PLL(reg); \
2576 tmp_ &= (mask); \
2577 tmp_ |= ((val) & ~(mask)); \
2578 WREG32_PLL(reg, tmp_); \
2579 } while (0)
b7af630c
CK
2580#define WREG32_SMC_P(reg, val, mask) \
2581 do { \
2582 uint32_t tmp_ = RREG32_SMC(reg); \
2583 tmp_ &= (mask); \
2584 tmp_ |= ((val) & ~(mask)); \
2585 WREG32_SMC(reg, tmp_); \
2586 } while (0)
2ef9bdfe 2587#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
351a52a2
AD
2588#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2589#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 2590
d5754ab8
AL
2591#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2592#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
75efdee1 2593
de1b2898 2594/*
9e5acbc2
DV
2595 * Indirect registers accessors.
2596 * They used to be inlined, but this increases code size by ~65 kbytes.
2597 * Since each performs a pair of MMIO ops
2598 * within a spin_lock_irqsave/spin_unlock_irqrestore region,
2599 * the cost of call+ret is almost negligible. MMIO and locking
2600 * costs several dozens of cycles each at best, call+ret is ~5 cycles.
de1b2898 2601 */
9e5acbc2
DV
2602uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
2603void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
2604u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg);
2605void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2606u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg);
2607void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2608u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg);
2609void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2610u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg);
2611void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2612u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg);
2613void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2614u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg);
2615void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2616u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg);
2617void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v);
1d58234d 2618
771fe6b9
JG
2619void r100_pll_errata_after_index(struct radeon_device *rdev);
2620
2621
2622/*
2623 * ASICs helpers.
2624 */
b995e433
DA
2625#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2626 (rdev->pdev->device == 0x5969))
771fe6b9
JG
2627#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2628 (rdev->family == CHIP_RV200) || \
2629 (rdev->family == CHIP_RS100) || \
2630 (rdev->family == CHIP_RS200) || \
2631 (rdev->family == CHIP_RV250) || \
2632 (rdev->family == CHIP_RV280) || \
2633 (rdev->family == CHIP_RS300))
2634#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2635 (rdev->family == CHIP_RV350) || \
2636 (rdev->family == CHIP_R350) || \
2637 (rdev->family == CHIP_RV380) || \
2638 (rdev->family == CHIP_R420) || \
2639 (rdev->family == CHIP_R423) || \
2640 (rdev->family == CHIP_RV410) || \
2641 (rdev->family == CHIP_RS400) || \
2642 (rdev->family == CHIP_RS480))
3313e3d4
AD
2643#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2644 (rdev->ddev->pdev->device == 0x9443) || \
2645 (rdev->ddev->pdev->device == 0x944B) || \
2646 (rdev->ddev->pdev->device == 0x9506) || \
2647 (rdev->ddev->pdev->device == 0x9509) || \
2648 (rdev->ddev->pdev->device == 0x950F) || \
2649 (rdev->ddev->pdev->device == 0x689C) || \
2650 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 2651#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
2652#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2653 (rdev->family == CHIP_RS690) || \
2654 (rdev->family == CHIP_RS740) || \
2655 (rdev->family >= CHIP_R600))
771fe6b9
JG
2656#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2657#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 2658#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
2659#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2660 (rdev->flags & RADEON_IS_IGP))
1fe18305 2661#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
2662#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2663#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2664 (rdev->flags & RADEON_IS_IGP))
624d3524 2665#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
b5d9d726 2666#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
e282917c 2667#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
be0949f5
AD
2668#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2669#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
89d2618d
AD
2670#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2671 (rdev->family == CHIP_MULLINS))
771fe6b9 2672
dc50ba7f
AD
2673#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2674 (rdev->ddev->pdev->device == 0x6850) || \
2675 (rdev->ddev->pdev->device == 0x6858) || \
2676 (rdev->ddev->pdev->device == 0x6859) || \
2677 (rdev->ddev->pdev->device == 0x6840) || \
2678 (rdev->ddev->pdev->device == 0x6841) || \
2679 (rdev->ddev->pdev->device == 0x6842) || \
2680 (rdev->ddev->pdev->device == 0x6843))
2681
771fe6b9
JG
2682/*
2683 * BIOS helpers.
2684 */
2685#define RBIOS8(i) (rdev->bios[i])
2686#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2687#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2688
2689int radeon_combios_init(struct radeon_device *rdev);
2690void radeon_combios_fini(struct radeon_device *rdev);
2691int radeon_atombios_init(struct radeon_device *rdev);
2692void radeon_atombios_fini(struct radeon_device *rdev);
2693
2694
2695/*
2696 * RING helpers.
2697 */
edf0ac7c
DH
2698
2699/**
2700 * radeon_ring_write - write a value to the ring
2701 *
2702 * @ring: radeon_ring structure holding ring information
2703 * @v: dword (dw) value to write
2704 *
2705 * Write a value to the requested ring buffer (all asics).
2706 */
e32eb50d 2707static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 2708{
edf0ac7c
DH
2709 if (ring->count_dw <= 0)
2710 DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
2711
e32eb50d
CK
2712 ring->ring[ring->wptr++] = v;
2713 ring->wptr &= ring->ptr_mask;
2714 ring->count_dw--;
2715 ring->ring_free_dw--;
771fe6b9 2716}
771fe6b9
JG
2717
2718/*
2719 * ASICs macro.
2720 */
068a117c 2721#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
2722#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2723#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2724#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
76a0df85 2725#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
28d52043 2726#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
71fe2899 2727#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev), false)
c5b3b850 2728#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
cb658906
MD
2729#define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
2730#define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
05b07147
CK
2731#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2732#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
03f62abd
CK
2733#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2734#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2735#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2736#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
76a0df85
CK
2737#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2738#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2739#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2740#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2741#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2742#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
faffaf62 2743#define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
76a0df85
CK
2744#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2745#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2746#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
b35ea4ab
AD
2747#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2748#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 2749#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
37e9b6a6 2750#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
6d92f81d 2751#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
a973bea1
AD
2752#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2753#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
76a0df85
CK
2754#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2755#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
57d20a43
CK
2756#define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
2757#define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
2758#define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
27cd7769
AD
2759#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2760#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2761#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
2762#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2763#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2764#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2765#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2766#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2767#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2768#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
73afc70d 2769#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
b59b7333 2770#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
6bd1c385 2771#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
9e6f3d02
AD
2772#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2773#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 2774#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
2775#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2776#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2777#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2778#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 2779#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
2780#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2781#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2782#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2783#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2784#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
c63dd758 2785#define radeon_page_flip(rdev, crtc, base, async) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base), (async))
157fa14d 2786#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
69b62ad8
AD
2787#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2788#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
454d2e2a 2789#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
d0418894 2790#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
4ce4728b 2791#define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
da321c8a
AD
2792#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2793#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2794#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
914a8987 2795#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
da321c8a 2796#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
84dd1928 2797#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
da321c8a 2798#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
84dd1928 2799#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
da321c8a
AD
2800#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2801#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2802#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2803#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2804#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
1316b792 2805#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
70d01a5e 2806#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
48783069 2807#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
9e9d9762 2808#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
1c71bda0 2809#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
d7dbce09
AD
2810#define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
2811#define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
771fe6b9 2812
6cf8a3f5 2813/* Common functions */
700a0cc0 2814/* AGP */
90aca4d2 2815extern int radeon_gpu_reset(struct radeon_device *rdev);
1a0041b8 2816extern void radeon_pci_config_reset(struct radeon_device *rdev);
410a3418 2817extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
700a0cc0 2818extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
2819extern int radeon_modeset_init(struct radeon_device *rdev);
2820extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 2821extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 2822extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 2823extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 2824extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 2825extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
2826extern void radeon_wb_fini(struct radeon_device *rdev);
2827extern int radeon_wb_init(struct radeon_device *rdev);
2828extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
2829extern void radeon_surface_init(struct radeon_device *rdev);
2830extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 2831extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 2832extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 2833extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 2834extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
f72a113a
CK
2835extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2836 uint32_t flags);
2837extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
2838extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
d594e46a
JG
2839extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2840extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
10ebc0bc 2841extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
274ad65c
JG
2842extern int radeon_suspend_kms(struct drm_device *dev, bool suspend,
2843 bool fbcon, bool freeze);
53595338 2844extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2e1b65f9
AD
2845extern void radeon_program_register_sequence(struct radeon_device *rdev,
2846 const u32 *registers,
2847 const u32 array_size);
6cf8a3f5 2848
721604a1
JG
2849/*
2850 * vm
2851 */
2852int radeon_vm_manager_init(struct radeon_device *rdev);
2853void radeon_vm_manager_fini(struct radeon_device *rdev);
6d2f2944 2854int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
721604a1 2855void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1d0c0942 2856struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
df0af440
CK
2857 struct radeon_vm *vm,
2858 struct list_head *head);
ee60e29f
CK
2859struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2860 struct radeon_vm *vm, int ring);
fa688343
CK
2861void radeon_vm_flush(struct radeon_device *rdev,
2862 struct radeon_vm *vm,
ad1a58a4 2863 int ring, struct radeon_fence *fence);
ee60e29f
CK
2864void radeon_vm_fence(struct radeon_device *rdev,
2865 struct radeon_vm *vm,
2866 struct radeon_fence *fence);
dce34bfd 2867uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
6d2f2944
CK
2868int radeon_vm_update_page_directory(struct radeon_device *rdev,
2869 struct radeon_vm *vm);
036bf46a
CK
2870int radeon_vm_clear_freed(struct radeon_device *rdev,
2871 struct radeon_vm *vm);
e31ad969
CK
2872int radeon_vm_clear_invalids(struct radeon_device *rdev,
2873 struct radeon_vm *vm);
9c57a6bd 2874int radeon_vm_bo_update(struct radeon_device *rdev,
036bf46a 2875 struct radeon_bo_va *bo_va,
9c57a6bd 2876 struct ttm_mem_reg *mem);
721604a1
JG
2877void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2878 struct radeon_bo *bo);
421ca7ab
CK
2879struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2880 struct radeon_bo *bo);
e971bd5e
CK
2881struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2882 struct radeon_vm *vm,
2883 struct radeon_bo *bo);
2884int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2885 struct radeon_bo_va *bo_va,
2886 uint64_t offset,
2887 uint32_t flags);
036bf46a
CK
2888void radeon_vm_bo_rmv(struct radeon_device *rdev,
2889 struct radeon_bo_va *bo_va);
721604a1 2890
f122c610
AD
2891/* audio */
2892void r600_audio_update_hdmi(struct work_struct *work);
b530602f
AD
2893struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2894struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
832eafaf
AD
2895void r600_audio_enable(struct radeon_device *rdev,
2896 struct r600_audio_pin *pin,
d3d8c141 2897 u8 enable_mask);
832eafaf
AD
2898void dce6_audio_enable(struct radeon_device *rdev,
2899 struct r600_audio_pin *pin,
d3d8c141 2900 u8 enable_mask);
721604a1 2901
16cdf04d
AD
2902/*
2903 * R600 vram scratch functions
2904 */
2905int r600_vram_scratch_init(struct radeon_device *rdev);
2906void r600_vram_scratch_fini(struct radeon_device *rdev);
2907
285484e2
JG
2908/*
2909 * r600 cs checking helper
2910 */
2911unsigned r600_mip_minify(unsigned size, unsigned level);
2912bool r600_fmt_is_valid_color(u32 format);
2913bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2914int r600_fmt_get_blocksize(u32 format);
2915int r600_fmt_get_nblocksx(u32 format, u32 w);
2916int r600_fmt_get_nblocksy(u32 format, u32 h);
2917
3574dda4
DV
2918/*
2919 * r600 functions used by radeon_encoder.c
2920 */
1b688d08
RM
2921struct radeon_hdmi_acr {
2922 u32 clock;
2923
2924 int n_32khz;
2925 int cts_32khz;
2926
2927 int n_44_1khz;
2928 int cts_44_1khz;
2929
2930 int n_48khz;
2931 int cts_48khz;
2932
2933};
2934
e55d3e6c
RM
2935extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2936
416a2bd2
AD
2937extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2938 u32 tiling_pipe_num,
2939 u32 max_rb_num,
2940 u32 total_max_rb_num,
2941 u32 enabled_rb_mask);
fe251e2f 2942
e55d3e6c
RM
2943/*
2944 * evergreen functions used by radeon_encoder.c
2945 */
2946
0af62b01 2947extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 2948extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 2949
c4917074
AD
2950/* radeon_acpi.c */
2951#if defined(CONFIG_ACPI)
2952extern int radeon_acpi_init(struct radeon_device *rdev);
2953extern void radeon_acpi_fini(struct radeon_device *rdev);
dc50ba7f
AD
2954extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2955extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
e37e6a0e 2956 u8 perf_req, bool advertise);
dc50ba7f 2957extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
c4917074
AD
2958#else
2959static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2960static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2961#endif
d7a2952f 2962
c38f34b5
IH
2963int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2964 struct radeon_cs_packet *pkt,
2965 unsigned idx);
9ffb7a6d 2966bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
c3ad63af
IH
2967void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2968 struct radeon_cs_packet *pkt);
e9716993 2969int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
1d0c0942 2970 struct radeon_bo_list **cs_reloc,
e9716993 2971 int nomm);
40592a17
IH
2972int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2973 uint32_t *vline_start_end,
2974 uint32_t *vline_status);
c38f34b5 2975
4c788679
JG
2976#include "radeon_object.h"
2977
771fe6b9 2978#endif
This page took 0.714057 seconds and 5 git commands to generate.